]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: move VBT based TV presence check to intel_bios.c
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
585fb111 57
1da177e4
LT
58/* General customization:
59 */
60
1da177e4
LT
61#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
359d2243 63#define DRIVER_DATE "20160314"
1da177e4 64
c883ef1b 65#undef WARN_ON
5f77eeb0
DV
66/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
152b2262 74#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
75#endif
76
cd9bfacb 77#undef WARN_ON_ONCE
152b2262 78#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 79
5f77eeb0
DV
80#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
c883ef1b 82
e2c719b7
RC
83/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
32753cb8
JL
92 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 94 DRM_ERROR(format); \
e2c719b7
RC
95 unlikely(__ret_warn_on); \
96})
97
152b2262
JL
98#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 100
42a8ca4c
JN
101static inline const char *yesno(bool v)
102{
103 return v ? "yes" : "no";
104}
105
87ad3212
JN
106static inline const char *onoff(bool v)
107{
108 return v ? "on" : "off";
109}
110
317c35d1 111enum pipe {
752aa88a 112 INVALID_PIPE = -1,
317c35d1
JB
113 PIPE_A = 0,
114 PIPE_B,
9db4a9c7 115 PIPE_C,
a57c774a
AK
116 _PIPE_EDP,
117 I915_MAX_PIPES = _PIPE_EDP
317c35d1 118};
9db4a9c7 119#define pipe_name(p) ((p) + 'A')
317c35d1 120
a5c961d1
PZ
121enum transcoder {
122 TRANSCODER_A = 0,
123 TRANSCODER_B,
124 TRANSCODER_C,
a57c774a
AK
125 TRANSCODER_EDP,
126 I915_MAX_TRANSCODERS
a5c961d1 127};
da205630
JN
128
129static inline const char *transcoder_name(enum transcoder transcoder)
130{
131 switch (transcoder) {
132 case TRANSCODER_A:
133 return "A";
134 case TRANSCODER_B:
135 return "B";
136 case TRANSCODER_C:
137 return "C";
138 case TRANSCODER_EDP:
139 return "EDP";
140 default:
141 return "<invalid>";
142 }
143}
a5c961d1 144
84139d1e 145/*
31409e97
MR
146 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
147 * number of planes per CRTC. Not all platforms really have this many planes,
148 * which means some arrays of size I915_MAX_PLANES may have unused entries
149 * between the topmost sprite plane and the cursor plane.
84139d1e 150 */
80824003
JB
151enum plane {
152 PLANE_A = 0,
153 PLANE_B,
9db4a9c7 154 PLANE_C,
31409e97
MR
155 PLANE_CURSOR,
156 I915_MAX_PLANES,
80824003 157};
9db4a9c7 158#define plane_name(p) ((p) + 'A')
52440211 159
d615a166 160#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 161
2b139522
ED
162enum port {
163 PORT_A = 0,
164 PORT_B,
165 PORT_C,
166 PORT_D,
167 PORT_E,
168 I915_MAX_PORTS
169};
170#define port_name(p) ((p) + 'A')
171
a09caddd 172#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
173
174enum dpio_channel {
175 DPIO_CH0,
176 DPIO_CH1
177};
178
179enum dpio_phy {
180 DPIO_PHY0,
181 DPIO_PHY1
182};
183
b97186f0
PZ
184enum intel_display_power_domain {
185 POWER_DOMAIN_PIPE_A,
186 POWER_DOMAIN_PIPE_B,
187 POWER_DOMAIN_PIPE_C,
188 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
189 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
190 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
191 POWER_DOMAIN_TRANSCODER_A,
192 POWER_DOMAIN_TRANSCODER_B,
193 POWER_DOMAIN_TRANSCODER_C,
f52e353e 194 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
195 POWER_DOMAIN_PORT_DDI_A_LANES,
196 POWER_DOMAIN_PORT_DDI_B_LANES,
197 POWER_DOMAIN_PORT_DDI_C_LANES,
198 POWER_DOMAIN_PORT_DDI_D_LANES,
199 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
200 POWER_DOMAIN_PORT_DSI,
201 POWER_DOMAIN_PORT_CRT,
202 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 203 POWER_DOMAIN_VGA,
fbeeaa23 204 POWER_DOMAIN_AUDIO,
bd2bb1b9 205 POWER_DOMAIN_PLLS,
1407121a
S
206 POWER_DOMAIN_AUX_A,
207 POWER_DOMAIN_AUX_B,
208 POWER_DOMAIN_AUX_C,
209 POWER_DOMAIN_AUX_D,
f0ab43e6 210 POWER_DOMAIN_GMBUS,
dfa57627 211 POWER_DOMAIN_MODESET,
baa70707 212 POWER_DOMAIN_INIT,
bddc7645
ID
213
214 POWER_DOMAIN_NUM,
b97186f0
PZ
215};
216
217#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
218#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
219 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
220#define POWER_DOMAIN_TRANSCODER(tran) \
221 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
222 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 223
1d843f9d
EE
224enum hpd_pin {
225 HPD_NONE = 0,
1d843f9d
EE
226 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
227 HPD_CRT,
228 HPD_SDVO_B,
229 HPD_SDVO_C,
cc24fcdc 230 HPD_PORT_A,
1d843f9d
EE
231 HPD_PORT_B,
232 HPD_PORT_C,
233 HPD_PORT_D,
26951caf 234 HPD_PORT_E,
1d843f9d
EE
235 HPD_NUM_PINS
236};
237
c91711f9
JN
238#define for_each_hpd_pin(__pin) \
239 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
240
5fcece80
JN
241struct i915_hotplug {
242 struct work_struct hotplug_work;
243
244 struct {
245 unsigned long last_jiffies;
246 int count;
247 enum {
248 HPD_ENABLED = 0,
249 HPD_DISABLED = 1,
250 HPD_MARK_DISABLED = 2
251 } state;
252 } stats[HPD_NUM_PINS];
253 u32 event_bits;
254 struct delayed_work reenable_work;
255
256 struct intel_digital_port *irq_port[I915_MAX_PORTS];
257 u32 long_port_mask;
258 u32 short_port_mask;
259 struct work_struct dig_port_work;
260
261 /*
262 * if we get a HPD irq from DP and a HPD irq from non-DP
263 * the non-DP HPD could block the workqueue on a mode config
264 * mutex getting, that userspace may have taken. However
265 * userspace is waiting on the DP workqueue to run which is
266 * blocked behind the non-DP one.
267 */
268 struct workqueue_struct *dp_wq;
269};
270
2a2d5482
CW
271#define I915_GEM_GPU_DOMAINS \
272 (I915_GEM_DOMAIN_RENDER | \
273 I915_GEM_DOMAIN_SAMPLER | \
274 I915_GEM_DOMAIN_COMMAND | \
275 I915_GEM_DOMAIN_INSTRUCTION | \
276 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 277
055e393f
DL
278#define for_each_pipe(__dev_priv, __p) \
279 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
280#define for_each_pipe_masked(__dev_priv, __p, __mask) \
281 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
282 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
283#define for_each_plane(__dev_priv, __pipe, __p) \
284 for ((__p) = 0; \
285 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
286 (__p)++)
3bdcfc0c
DL
287#define for_each_sprite(__dev_priv, __p, __s) \
288 for ((__s) = 0; \
289 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
290 (__s)++)
9db4a9c7 291
c3aeadc8
JN
292#define for_each_port_masked(__port, __ports_mask) \
293 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
294 for_each_if ((__ports_mask) & (1 << (__port)))
295
d79b814d
DL
296#define for_each_crtc(dev, crtc) \
297 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
298
27321ae8
ML
299#define for_each_intel_plane(dev, intel_plane) \
300 list_for_each_entry(intel_plane, \
301 &dev->mode_config.plane_list, \
302 base.head)
303
262cd2e1
VS
304#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
305 list_for_each_entry(intel_plane, \
306 &(dev)->mode_config.plane_list, \
307 base.head) \
95150bdf 308 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 309
d063ae48
DL
310#define for_each_intel_crtc(dev, intel_crtc) \
311 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
312
b2784e15
DL
313#define for_each_intel_encoder(dev, intel_encoder) \
314 list_for_each_entry(intel_encoder, \
315 &(dev)->mode_config.encoder_list, \
316 base.head)
317
3a3371ff
ACO
318#define for_each_intel_connector(dev, intel_connector) \
319 list_for_each_entry(intel_connector, \
320 &dev->mode_config.connector_list, \
321 base.head)
322
6c2b7c12
DV
323#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
324 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 325 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 326
53f5e3ca
JB
327#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
328 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 329 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 330
b04c5bd6
BF
331#define for_each_power_domain(domain, mask) \
332 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 333 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 334
e7b903d2 335struct drm_i915_private;
ad46cb53 336struct i915_mm_struct;
5cc9ed4b 337struct i915_mmu_object;
e7b903d2 338
a6f766f3
CW
339struct drm_i915_file_private {
340 struct drm_i915_private *dev_priv;
341 struct drm_file *file;
342
343 struct {
344 spinlock_t lock;
345 struct list_head request_list;
d0bc54f2
CW
346/* 20ms is a fairly arbitrary limit (greater than the average frame time)
347 * chosen to prevent the CPU getting more than a frame ahead of the GPU
348 * (when using lax throttling for the frontbuffer). We also use it to
349 * offer free GPU waitboosts for severely congested workloads.
350 */
351#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
352 } mm;
353 struct idr context_idr;
354
2e1b8730
CW
355 struct intel_rps_client {
356 struct list_head link;
357 unsigned boosts;
358 } rps;
a6f766f3 359
de1add36 360 unsigned int bsd_ring;
a6f766f3
CW
361};
362
e69d0bc1
DV
363/* Used by dp and fdi links */
364struct intel_link_m_n {
365 uint32_t tu;
366 uint32_t gmch_m;
367 uint32_t gmch_n;
368 uint32_t link_m;
369 uint32_t link_n;
370};
371
372void intel_link_compute_m_n(int bpp, int nlanes,
373 int pixel_clock, int link_clock,
374 struct intel_link_m_n *m_n);
375
1da177e4
LT
376/* Interface history:
377 *
378 * 1.1: Original.
0d6aa60b
DA
379 * 1.2: Add Power Management
380 * 1.3: Add vblank support
de227f5f 381 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 382 * 1.5: Add vblank pipe configuration
2228ed67
MD
383 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
384 * - Support vertical blank on secondary display pipe
1da177e4
LT
385 */
386#define DRIVER_MAJOR 1
2228ed67 387#define DRIVER_MINOR 6
1da177e4
LT
388#define DRIVER_PATCHLEVEL 0
389
23bc5982 390#define WATCH_LISTS 0
673a394b 391
0a3e67a4
JB
392struct opregion_header;
393struct opregion_acpi;
394struct opregion_swsci;
395struct opregion_asle;
396
8ee1c3db 397struct intel_opregion {
115719fc
WD
398 struct opregion_header *header;
399 struct opregion_acpi *acpi;
400 struct opregion_swsci *swsci;
ebde53c7
JN
401 u32 swsci_gbda_sub_functions;
402 u32 swsci_sbcb_sub_functions;
115719fc 403 struct opregion_asle *asle;
04ebaadb 404 void *rvda;
82730385 405 const void *vbt;
ada8f955 406 u32 vbt_size;
115719fc 407 u32 *lid_state;
91a60f20 408 struct work_struct asle_work;
8ee1c3db 409};
44834a67 410#define OPREGION_SIZE (8*1024)
8ee1c3db 411
6ef3d427
CW
412struct intel_overlay;
413struct intel_overlay_error_state;
414
de151cf6 415#define I915_FENCE_REG_NONE -1
42b5aeab
VS
416#define I915_MAX_NUM_FENCES 32
417/* 32 fences + sign bit for FENCE_REG_NONE */
418#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
419
420struct drm_i915_fence_reg {
007cc8ac 421 struct list_head lru_list;
caea7476 422 struct drm_i915_gem_object *obj;
1690e1eb 423 int pin_count;
de151cf6 424};
7c1c2871 425
9b9d172d 426struct sdvo_device_mapping {
e957d772 427 u8 initialized;
9b9d172d 428 u8 dvo_port;
429 u8 slave_addr;
430 u8 dvo_wiring;
e957d772 431 u8 i2c_pin;
b1083333 432 u8 ddc_pin;
9b9d172d 433};
434
c4a1d9e4
CW
435struct intel_display_error_state;
436
63eeaf38 437struct drm_i915_error_state {
742cbee8 438 struct kref ref;
585b0288
BW
439 struct timeval time;
440
cb383002 441 char error_msg[128];
eb5be9d0 442 int iommu;
48b031e3 443 u32 reset_count;
62d5d69b 444 u32 suspend_count;
cb383002 445
585b0288 446 /* Generic register state */
63eeaf38
JB
447 u32 eir;
448 u32 pgtbl_er;
be998e2e 449 u32 ier;
885ea5a8 450 u32 gtier[4];
b9a3906b 451 u32 ccid;
0f3b6849
CW
452 u32 derrmr;
453 u32 forcewake;
585b0288
BW
454 u32 error; /* gen6+ */
455 u32 err_int; /* gen7 */
6c826f34
MK
456 u32 fault_data0; /* gen8, gen9 */
457 u32 fault_data1; /* gen8, gen9 */
585b0288 458 u32 done_reg;
91ec5d11
BW
459 u32 gac_eco;
460 u32 gam_ecochk;
461 u32 gab_ctl;
462 u32 gfx_mode;
585b0288 463 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
464 u64 fence[I915_MAX_NUM_FENCES];
465 struct intel_overlay_error_state *overlay;
466 struct intel_display_error_state *display;
0ca36d78 467 struct drm_i915_error_object *semaphore_obj;
585b0288 468
52d39a21 469 struct drm_i915_error_ring {
372fbb8e 470 bool valid;
362b8af7
BW
471 /* Software tracked state */
472 bool waiting;
473 int hangcheck_score;
474 enum intel_ring_hangcheck_action hangcheck_action;
475 int num_requests;
476
477 /* our own tracking of ring head and tail */
478 u32 cpu_ring_head;
479 u32 cpu_ring_tail;
480
666796da 481 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
482
483 /* Register state */
94f8cf10 484 u32 start;
362b8af7
BW
485 u32 tail;
486 u32 head;
487 u32 ctl;
488 u32 hws;
489 u32 ipeir;
490 u32 ipehr;
491 u32 instdone;
362b8af7
BW
492 u32 bbstate;
493 u32 instpm;
494 u32 instps;
495 u32 seqno;
496 u64 bbaddr;
50877445 497 u64 acthd;
362b8af7 498 u32 fault_reg;
13ffadd1 499 u64 faddr;
362b8af7 500 u32 rc_psmi; /* sleep state */
666796da 501 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 502
52d39a21
CW
503 struct drm_i915_error_object {
504 int page_count;
e1f12325 505 u64 gtt_offset;
52d39a21 506 u32 *pages[0];
ab0e7ff9 507 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 508
f85db059 509 struct drm_i915_error_object *wa_ctx;
510
52d39a21
CW
511 struct drm_i915_error_request {
512 long jiffies;
513 u32 seqno;
ee4f42b1 514 u32 tail;
52d39a21 515 } *requests;
6c7a01ec
BW
516
517 struct {
518 u32 gfx_mode;
519 union {
520 u64 pdp[4];
521 u32 pp_dir_base;
522 };
523 } vm_info;
ab0e7ff9
CW
524
525 pid_t pid;
526 char comm[TASK_COMM_LEN];
666796da 527 } ring[I915_NUM_ENGINES];
3a448734 528
9df30794 529 struct drm_i915_error_buffer {
a779e5ab 530 u32 size;
9df30794 531 u32 name;
666796da 532 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 533 u64 gtt_offset;
9df30794
CW
534 u32 read_domains;
535 u32 write_domain;
4b9de737 536 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
537 s32 pinned:2;
538 u32 tiling:2;
539 u32 dirty:1;
540 u32 purgeable:1;
5cc9ed4b 541 u32 userptr:1;
5d1333fc 542 s32 ring:4;
f56383cb 543 u32 cache_level:3;
95f5301d 544 } **active_bo, **pinned_bo;
6c7a01ec 545
95f5301d 546 u32 *active_bo_count, *pinned_bo_count;
3a448734 547 u32 vm_count;
63eeaf38
JB
548};
549
7bd688cd 550struct intel_connector;
820d2d77 551struct intel_encoder;
5cec258b 552struct intel_crtc_state;
5724dbd1 553struct intel_initial_plane_config;
0e8ffe1b 554struct intel_crtc;
ee9300bb
DV
555struct intel_limit;
556struct dpll;
b8cecdf5 557
e70236a8 558struct drm_i915_display_funcs {
e70236a8
JB
559 int (*get_display_clock_speed)(struct drm_device *dev);
560 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
561 /**
562 * find_dpll() - Find the best values for the PLL
563 * @limit: limits for the PLL
564 * @crtc: current CRTC
565 * @target: target frequency in kHz
566 * @refclk: reference clock frequency in kHz
567 * @match_clock: if provided, @best_clock P divider must
568 * match the P divider from @match_clock
569 * used for LVDS downclocking
570 * @best_clock: best PLL values found
571 *
572 * Returns true on success, false on failure.
573 */
574 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 575 struct intel_crtc_state *crtc_state,
ee9300bb
DV
576 int target, int refclk,
577 struct dpll *match_clock,
578 struct dpll *best_clock);
e3bddded 579 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
580 int (*compute_intermediate_wm)(struct drm_device *dev,
581 struct intel_crtc *intel_crtc,
582 struct intel_crtc_state *newstate);
583 void (*initial_watermarks)(struct intel_crtc_state *cstate);
584 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 585 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
586 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
587 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
588 /* Returns the active state of the crtc, and if the crtc is active,
589 * fills out the pipe-config with the hw state. */
590 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 591 struct intel_crtc_state *);
5724dbd1
DL
592 void (*get_initial_plane_config)(struct intel_crtc *,
593 struct intel_initial_plane_config *);
190f68c5
ACO
594 int (*crtc_compute_clock)(struct intel_crtc *crtc,
595 struct intel_crtc_state *crtc_state);
76e5a89c
DV
596 void (*crtc_enable)(struct drm_crtc *crtc);
597 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
598 void (*audio_codec_enable)(struct drm_connector *connector,
599 struct intel_encoder *encoder,
5e7234c9 600 const struct drm_display_mode *adjusted_mode);
69bfe1a9 601 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 602 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 603 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
604 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
605 struct drm_framebuffer *fb,
ed8d1975 606 struct drm_i915_gem_object *obj,
6258fbe2 607 struct drm_i915_gem_request *req,
ed8d1975 608 uint32_t flags);
20afbda2 609 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
610 /* clock updates for mode set */
611 /* cursor updates */
612 /* render clock increase/decrease */
613 /* display clock increase/decrease */
614 /* pll clock increase/decrease */
e70236a8
JB
615};
616
48c1026a
MK
617enum forcewake_domain_id {
618 FW_DOMAIN_ID_RENDER = 0,
619 FW_DOMAIN_ID_BLITTER,
620 FW_DOMAIN_ID_MEDIA,
621
622 FW_DOMAIN_ID_COUNT
623};
624
625enum forcewake_domains {
626 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
627 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
628 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
629 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
630 FORCEWAKE_BLITTER |
631 FORCEWAKE_MEDIA)
632};
633
907b28c5 634struct intel_uncore_funcs {
c8d9a590 635 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 636 enum forcewake_domains domains);
c8d9a590 637 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 638 enum forcewake_domains domains);
0b274481 639
f0f59a00
VS
640 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
641 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
642 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
643 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 644
f0f59a00 645 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 646 uint8_t val, bool trace);
f0f59a00 647 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 648 uint16_t val, bool trace);
f0f59a00 649 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 650 uint32_t val, bool trace);
f0f59a00 651 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 652 uint64_t val, bool trace);
990bbdad
CW
653};
654
907b28c5
CW
655struct intel_uncore {
656 spinlock_t lock; /** lock is also taken in irq contexts. */
657
658 struct intel_uncore_funcs funcs;
659
660 unsigned fifo_count;
48c1026a 661 enum forcewake_domains fw_domains;
b2cff0db
CW
662
663 struct intel_uncore_forcewake_domain {
664 struct drm_i915_private *i915;
48c1026a 665 enum forcewake_domain_id id;
b2cff0db
CW
666 unsigned wake_count;
667 struct timer_list timer;
f0f59a00 668 i915_reg_t reg_set;
05a2fb15
MK
669 u32 val_set;
670 u32 val_clear;
f0f59a00
VS
671 i915_reg_t reg_ack;
672 i915_reg_t reg_post;
05a2fb15 673 u32 val_reset;
b2cff0db 674 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
675
676 int unclaimed_mmio_check;
b2cff0db
CW
677};
678
679/* Iterate over initialised fw domains */
680#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
681 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
682 (i__) < FW_DOMAIN_ID_COUNT; \
683 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 684 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
685
686#define for_each_fw_domain(domain__, dev_priv__, i__) \
687 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 688
b6e7d894
DL
689#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
690#define CSR_VERSION_MAJOR(version) ((version) >> 16)
691#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
692
eb805623 693struct intel_csr {
8144ac59 694 struct work_struct work;
eb805623 695 const char *fw_path;
a7f749f9 696 uint32_t *dmc_payload;
eb805623 697 uint32_t dmc_fw_size;
b6e7d894 698 uint32_t version;
eb805623 699 uint32_t mmio_count;
f0f59a00 700 i915_reg_t mmioaddr[8];
eb805623 701 uint32_t mmiodata[8];
832dba88 702 uint32_t dc_state;
a37baf3b 703 uint32_t allowed_dc_mask;
eb805623
DV
704};
705
79fc46df
DL
706#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
707 func(is_mobile) sep \
708 func(is_i85x) sep \
709 func(is_i915g) sep \
710 func(is_i945gm) sep \
711 func(is_g33) sep \
712 func(need_gfx_hws) sep \
713 func(is_g4x) sep \
714 func(is_pineview) sep \
715 func(is_broadwater) sep \
716 func(is_crestline) sep \
717 func(is_ivybridge) sep \
718 func(is_valleyview) sep \
666a4537 719 func(is_cherryview) sep \
79fc46df 720 func(is_haswell) sep \
7201c0b3 721 func(is_skylake) sep \
7526ac19 722 func(is_broxton) sep \
ef11bdb3 723 func(is_kabylake) sep \
b833d685 724 func(is_preliminary) sep \
79fc46df
DL
725 func(has_fbc) sep \
726 func(has_pipe_cxsr) sep \
727 func(has_hotplug) sep \
728 func(cursor_needs_physical) sep \
729 func(has_overlay) sep \
730 func(overlay_needs_physical) sep \
731 func(supports_tv) sep \
dd93be58 732 func(has_llc) sep \
ca377809 733 func(has_snoop) sep \
30568c45
DL
734 func(has_ddi) sep \
735 func(has_fpga_dbg)
c96ea64e 736
a587f779
DL
737#define DEFINE_FLAG(name) u8 name:1
738#define SEP_SEMICOLON ;
c96ea64e 739
cfdf1fa2 740struct intel_device_info {
10fce67a 741 u32 display_mmio_offset;
87f1f465 742 u16 device_id;
7eb552ae 743 u8 num_pipes:3;
d615a166 744 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 745 u8 gen;
73ae478c 746 u8 ring_mask; /* Rings supported by the HW */
a587f779 747 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
748 /* Register offsets for the various display pipes and transcoders */
749 int pipe_offsets[I915_MAX_TRANSCODERS];
750 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 751 int palette_offsets[I915_MAX_PIPES];
5efb3e28 752 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
753
754 /* Slice/subslice/EU info */
755 u8 slice_total;
756 u8 subslice_total;
757 u8 subslice_per_slice;
758 u8 eu_total;
759 u8 eu_per_subslice;
b7668791
DL
760 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
761 u8 subslice_7eu[3];
3873218f
JM
762 u8 has_slice_pg:1;
763 u8 has_subslice_pg:1;
764 u8 has_eu_pg:1;
cfdf1fa2
KH
765};
766
a587f779
DL
767#undef DEFINE_FLAG
768#undef SEP_SEMICOLON
769
7faf1ab2
DV
770enum i915_cache_level {
771 I915_CACHE_NONE = 0,
350ec881
CW
772 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
773 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
774 caches, eg sampler/render caches, and the
775 large Last-Level-Cache. LLC is coherent with
776 the CPU, but L3 is only visible to the GPU. */
651d794f 777 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
778};
779
e59ec13d
MK
780struct i915_ctx_hang_stats {
781 /* This context had batch pending when hang was declared */
782 unsigned batch_pending;
783
784 /* This context had batch active when hang was declared */
785 unsigned batch_active;
be62acb4
MK
786
787 /* Time when this context was last blamed for a GPU reset */
788 unsigned long guilty_ts;
789
676fa572
CW
790 /* If the contexts causes a second GPU hang within this time,
791 * it is permanently banned from submitting any more work.
792 */
793 unsigned long ban_period_seconds;
794
be62acb4
MK
795 /* This context is banned to submit more work */
796 bool banned;
e59ec13d 797};
40521054
BW
798
799/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 800#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
801
802#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
803/**
804 * struct intel_context - as the name implies, represents a context.
805 * @ref: reference count.
806 * @user_handle: userspace tracking identity for this context.
807 * @remap_slice: l3 row remapping information.
b1b38278
DW
808 * @flags: context specific flags:
809 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
810 * @file_priv: filp associated with this context (NULL for global default
811 * context).
812 * @hang_stats: information about the role of this context in possible GPU
813 * hangs.
7df113e4 814 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
815 * @legacy_hw_ctx: render context backing object and whether it is correctly
816 * initialized (legacy ring submission mechanism only).
817 * @link: link in the global list of contexts.
818 *
819 * Contexts are memory images used by the hardware to store copies of their
820 * internal state.
821 */
273497e5 822struct intel_context {
dce3271b 823 struct kref ref;
821d66dd 824 int user_handle;
3ccfd19d 825 uint8_t remap_slice;
9ea4feec 826 struct drm_i915_private *i915;
b1b38278 827 int flags;
40521054 828 struct drm_i915_file_private *file_priv;
e59ec13d 829 struct i915_ctx_hang_stats hang_stats;
ae6c4806 830 struct i915_hw_ppgtt *ppgtt;
a33afea5 831
c9e003af 832 /* Legacy ring buffer submission */
ea0c76f8
OM
833 struct {
834 struct drm_i915_gem_object *rcs_state;
835 bool initialized;
836 } legacy_hw_ctx;
837
c9e003af
OM
838 /* Execlists */
839 struct {
840 struct drm_i915_gem_object *state;
84c2377f 841 struct intel_ringbuffer *ringbuf;
a7cbedec 842 int pin_count;
ca82580c
TU
843 struct i915_vma *lrc_vma;
844 u64 lrc_desc;
82352e90 845 uint32_t *lrc_reg_state;
666796da 846 } engine[I915_NUM_ENGINES];
c9e003af 847
a33afea5 848 struct list_head link;
40521054
BW
849};
850
a4001f1b
PZ
851enum fb_op_origin {
852 ORIGIN_GTT,
853 ORIGIN_CPU,
854 ORIGIN_CS,
855 ORIGIN_FLIP,
74b4ea1e 856 ORIGIN_DIRTYFB,
a4001f1b
PZ
857};
858
ab34a7e8 859struct intel_fbc {
25ad93fd
PZ
860 /* This is always the inner lock when overlapping with struct_mutex and
861 * it's the outer lock when overlapping with stolen_lock. */
862 struct mutex lock;
5e59f717 863 unsigned threshold;
dbef0f15
PZ
864 unsigned int possible_framebuffer_bits;
865 unsigned int busy_bits;
010cf73d 866 unsigned int visible_pipes_mask;
e35fef21 867 struct intel_crtc *crtc;
5c3fe8b0 868
c4213885 869 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
870 struct drm_mm_node *compressed_llb;
871
da46f936
RV
872 bool false_color;
873
d029bcad 874 bool enabled;
0e631adc 875 bool active;
9adccc60 876
aaf78d27
PZ
877 struct intel_fbc_state_cache {
878 struct {
879 unsigned int mode_flags;
880 uint32_t hsw_bdw_pixel_rate;
881 } crtc;
882
883 struct {
884 unsigned int rotation;
885 int src_w;
886 int src_h;
887 bool visible;
888 } plane;
889
890 struct {
891 u64 ilk_ggtt_offset;
aaf78d27
PZ
892 uint32_t pixel_format;
893 unsigned int stride;
894 int fence_reg;
895 unsigned int tiling_mode;
896 } fb;
897 } state_cache;
898
b183b3f1
PZ
899 struct intel_fbc_reg_params {
900 struct {
901 enum pipe pipe;
902 enum plane plane;
903 unsigned int fence_y_offset;
904 } crtc;
905
906 struct {
907 u64 ggtt_offset;
b183b3f1
PZ
908 uint32_t pixel_format;
909 unsigned int stride;
910 int fence_reg;
911 } fb;
912
913 int cfb_size;
914 } params;
915
5c3fe8b0 916 struct intel_fbc_work {
128d7356 917 bool scheduled;
ca18d51d 918 u32 scheduled_vblank;
128d7356 919 struct work_struct work;
128d7356 920 } work;
5c3fe8b0 921
bf6189c6 922 const char *no_fbc_reason;
b5e50c3f
JB
923};
924
96178eeb
VK
925/**
926 * HIGH_RR is the highest eDP panel refresh rate read from EDID
927 * LOW_RR is the lowest eDP panel refresh rate found from EDID
928 * parsing for same resolution.
929 */
930enum drrs_refresh_rate_type {
931 DRRS_HIGH_RR,
932 DRRS_LOW_RR,
933 DRRS_MAX_RR, /* RR count */
934};
935
936enum drrs_support_type {
937 DRRS_NOT_SUPPORTED = 0,
938 STATIC_DRRS_SUPPORT = 1,
939 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
940};
941
2807cf69 942struct intel_dp;
96178eeb
VK
943struct i915_drrs {
944 struct mutex mutex;
945 struct delayed_work work;
946 struct intel_dp *dp;
947 unsigned busy_frontbuffer_bits;
948 enum drrs_refresh_rate_type refresh_rate_type;
949 enum drrs_support_type type;
950};
951
a031d709 952struct i915_psr {
f0355c4a 953 struct mutex lock;
a031d709
RV
954 bool sink_support;
955 bool source_ok;
2807cf69 956 struct intel_dp *enabled;
7c8f8a70
RV
957 bool active;
958 struct delayed_work work;
9ca15301 959 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
960 bool psr2_support;
961 bool aux_frame_sync;
60e5ffe3 962 bool link_standby;
3f51e471 963};
5c3fe8b0 964
3bad0781 965enum intel_pch {
f0350830 966 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
967 PCH_IBX, /* Ibexpeak PCH */
968 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 969 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 970 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 971 PCH_NOP,
3bad0781
ZW
972};
973
988d6ee8
PZ
974enum intel_sbi_destination {
975 SBI_ICLK,
976 SBI_MPHY,
977};
978
b690e96c 979#define QUIRK_PIPEA_FORCE (1<<0)
435793df 980#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 981#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 982#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 983#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 984#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 985
8be48d92 986struct intel_fbdev;
1630fe75 987struct intel_fbc_work;
38651674 988
c2b9152f
DV
989struct intel_gmbus {
990 struct i2c_adapter adapter;
f2ce9faf 991 u32 force_bit;
c2b9152f 992 u32 reg0;
f0f59a00 993 i915_reg_t gpio_reg;
c167a6fc 994 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
995 struct drm_i915_private *dev_priv;
996};
997
f4c956ad 998struct i915_suspend_saved_registers {
e948e994 999 u32 saveDSPARB;
ba8bbcf6 1000 u32 saveLVDS;
585fb111
JB
1001 u32 savePP_ON_DELAYS;
1002 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1003 u32 savePP_ON;
1004 u32 savePP_OFF;
1005 u32 savePP_CONTROL;
585fb111 1006 u32 savePP_DIVISOR;
ba8bbcf6 1007 u32 saveFBC_CONTROL;
1f84e550 1008 u32 saveCACHE_MODE_0;
1f84e550 1009 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1010 u32 saveSWF0[16];
1011 u32 saveSWF1[16];
85fa792b 1012 u32 saveSWF3[3];
4b9de737 1013 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1014 u32 savePCH_PORT_HOTPLUG;
9f49c376 1015 u16 saveGCDGMBUS;
f4c956ad 1016};
c85aa885 1017
ddeea5b0
ID
1018struct vlv_s0ix_state {
1019 /* GAM */
1020 u32 wr_watermark;
1021 u32 gfx_prio_ctrl;
1022 u32 arb_mode;
1023 u32 gfx_pend_tlb0;
1024 u32 gfx_pend_tlb1;
1025 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1026 u32 media_max_req_count;
1027 u32 gfx_max_req_count;
1028 u32 render_hwsp;
1029 u32 ecochk;
1030 u32 bsd_hwsp;
1031 u32 blt_hwsp;
1032 u32 tlb_rd_addr;
1033
1034 /* MBC */
1035 u32 g3dctl;
1036 u32 gsckgctl;
1037 u32 mbctl;
1038
1039 /* GCP */
1040 u32 ucgctl1;
1041 u32 ucgctl3;
1042 u32 rcgctl1;
1043 u32 rcgctl2;
1044 u32 rstctl;
1045 u32 misccpctl;
1046
1047 /* GPM */
1048 u32 gfxpause;
1049 u32 rpdeuhwtc;
1050 u32 rpdeuc;
1051 u32 ecobus;
1052 u32 pwrdwnupctl;
1053 u32 rp_down_timeout;
1054 u32 rp_deucsw;
1055 u32 rcubmabdtmr;
1056 u32 rcedata;
1057 u32 spare2gh;
1058
1059 /* Display 1 CZ domain */
1060 u32 gt_imr;
1061 u32 gt_ier;
1062 u32 pm_imr;
1063 u32 pm_ier;
1064 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1065
1066 /* GT SA CZ domain */
1067 u32 tilectl;
1068 u32 gt_fifoctl;
1069 u32 gtlc_wake_ctrl;
1070 u32 gtlc_survive;
1071 u32 pmwgicz;
1072
1073 /* Display 2 CZ domain */
1074 u32 gu_ctl0;
1075 u32 gu_ctl1;
9c25210f 1076 u32 pcbr;
ddeea5b0
ID
1077 u32 clock_gate_dis2;
1078};
1079
bf225f20
CW
1080struct intel_rps_ei {
1081 u32 cz_clock;
1082 u32 render_c0;
1083 u32 media_c0;
31685c25
D
1084};
1085
c85aa885 1086struct intel_gen6_power_mgmt {
d4d70aa5
ID
1087 /*
1088 * work, interrupts_enabled and pm_iir are protected by
1089 * dev_priv->irq_lock
1090 */
c85aa885 1091 struct work_struct work;
d4d70aa5 1092 bool interrupts_enabled;
c85aa885 1093 u32 pm_iir;
59cdb63d 1094
b39fb297
BW
1095 /* Frequencies are stored in potentially platform dependent multiples.
1096 * In other words, *_freq needs to be multiplied by X to be interesting.
1097 * Soft limits are those which are used for the dynamic reclocking done
1098 * by the driver (raise frequencies under heavy loads, and lower for
1099 * lighter loads). Hard limits are those imposed by the hardware.
1100 *
1101 * A distinction is made for overclocking, which is never enabled by
1102 * default, and is considered to be above the hard limit if it's
1103 * possible at all.
1104 */
1105 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1106 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1107 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1108 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1109 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1110 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1111 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1112 u8 rp1_freq; /* "less than" RP0 power/freqency */
1113 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1114
8fb55197
CW
1115 u8 up_threshold; /* Current %busy required to uplock */
1116 u8 down_threshold; /* Current %busy required to downclock */
1117
dd75fdc8
CW
1118 int last_adj;
1119 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1120
8d3afd7d
CW
1121 spinlock_t client_lock;
1122 struct list_head clients;
1123 bool client_boost;
1124
c0951f0c 1125 bool enabled;
1a01ab3b 1126 struct delayed_work delayed_resume_work;
1854d5ca 1127 unsigned boosts;
4fc688ce 1128
2e1b8730 1129 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1130
bf225f20
CW
1131 /* manual wa residency calculations */
1132 struct intel_rps_ei up_ei, down_ei;
1133
4fc688ce
JB
1134 /*
1135 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1136 * Must be taken after struct_mutex if nested. Note that
1137 * this lock may be held for long periods of time when
1138 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1139 */
1140 struct mutex hw_lock;
c85aa885
DV
1141};
1142
1a240d4d
DV
1143/* defined intel_pm.c */
1144extern spinlock_t mchdev_lock;
1145
c85aa885
DV
1146struct intel_ilk_power_mgmt {
1147 u8 cur_delay;
1148 u8 min_delay;
1149 u8 max_delay;
1150 u8 fmax;
1151 u8 fstart;
1152
1153 u64 last_count1;
1154 unsigned long last_time1;
1155 unsigned long chipset_power;
1156 u64 last_count2;
5ed0bdf2 1157 u64 last_time2;
c85aa885
DV
1158 unsigned long gfx_power;
1159 u8 corr;
1160
1161 int c_m;
1162 int r_t;
1163};
1164
c6cb582e
ID
1165struct drm_i915_private;
1166struct i915_power_well;
1167
1168struct i915_power_well_ops {
1169 /*
1170 * Synchronize the well's hw state to match the current sw state, for
1171 * example enable/disable it based on the current refcount. Called
1172 * during driver init and resume time, possibly after first calling
1173 * the enable/disable handlers.
1174 */
1175 void (*sync_hw)(struct drm_i915_private *dev_priv,
1176 struct i915_power_well *power_well);
1177 /*
1178 * Enable the well and resources that depend on it (for example
1179 * interrupts located on the well). Called after the 0->1 refcount
1180 * transition.
1181 */
1182 void (*enable)(struct drm_i915_private *dev_priv,
1183 struct i915_power_well *power_well);
1184 /*
1185 * Disable the well and resources that depend on it. Called after
1186 * the 1->0 refcount transition.
1187 */
1188 void (*disable)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /* Returns the hw enabled state. */
1191 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193};
1194
a38911a3
WX
1195/* Power well structure for haswell */
1196struct i915_power_well {
c1ca727f 1197 const char *name;
6f3ef5dd 1198 bool always_on;
a38911a3
WX
1199 /* power well enable/disable usage count */
1200 int count;
bfafe93a
ID
1201 /* cached hw enabled state */
1202 bool hw_enabled;
c1ca727f 1203 unsigned long domains;
77961eb9 1204 unsigned long data;
c6cb582e 1205 const struct i915_power_well_ops *ops;
a38911a3
WX
1206};
1207
83c00f55 1208struct i915_power_domains {
baa70707
ID
1209 /*
1210 * Power wells needed for initialization at driver init and suspend
1211 * time are on. They are kept on until after the first modeset.
1212 */
1213 bool init_power_on;
0d116a29 1214 bool initializing;
c1ca727f 1215 int power_well_count;
baa70707 1216
83c00f55 1217 struct mutex lock;
1da51581 1218 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1219 struct i915_power_well *power_wells;
83c00f55
ID
1220};
1221
35a85ac6 1222#define MAX_L3_SLICES 2
a4da4fa4 1223struct intel_l3_parity {
35a85ac6 1224 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1225 struct work_struct error_work;
35a85ac6 1226 int which_slice;
a4da4fa4
DV
1227};
1228
4b5aed62 1229struct i915_gem_mm {
4b5aed62
DV
1230 /** Memory allocator for GTT stolen memory */
1231 struct drm_mm stolen;
92e97d2f
PZ
1232 /** Protects the usage of the GTT stolen memory allocator. This is
1233 * always the inner lock when overlapping with struct_mutex. */
1234 struct mutex stolen_lock;
1235
4b5aed62
DV
1236 /** List of all objects in gtt_space. Used to restore gtt
1237 * mappings on resume */
1238 struct list_head bound_list;
1239 /**
1240 * List of objects which are not bound to the GTT (thus
1241 * are idle and not used by the GPU) but still have
1242 * (presumably uncached) pages still attached.
1243 */
1244 struct list_head unbound_list;
1245
1246 /** Usable portion of the GTT for GEM */
1247 unsigned long stolen_base; /* limited to low memory (32-bit) */
1248
4b5aed62
DV
1249 /** PPGTT used for aliasing the PPGTT with the GTT */
1250 struct i915_hw_ppgtt *aliasing_ppgtt;
1251
2cfcd32a 1252 struct notifier_block oom_notifier;
ceabbba5 1253 struct shrinker shrinker;
4b5aed62
DV
1254 bool shrinker_no_lock_stealing;
1255
4b5aed62
DV
1256 /** LRU list of objects with fence regs on them. */
1257 struct list_head fence_list;
1258
1259 /**
1260 * We leave the user IRQ off as much as possible,
1261 * but this means that requests will finish and never
1262 * be retired once the system goes idle. Set a timer to
1263 * fire periodically while the ring is running. When it
1264 * fires, go retire requests.
1265 */
1266 struct delayed_work retire_work;
1267
b29c19b6
CW
1268 /**
1269 * When we detect an idle GPU, we want to turn on
1270 * powersaving features. So once we see that there
1271 * are no more requests outstanding and no more
1272 * arrive within a small period of time, we fire
1273 * off the idle_work.
1274 */
1275 struct delayed_work idle_work;
1276
4b5aed62
DV
1277 /**
1278 * Are we in a non-interruptible section of code like
1279 * modesetting?
1280 */
1281 bool interruptible;
1282
f62a0076
CW
1283 /**
1284 * Is the GPU currently considered idle, or busy executing userspace
1285 * requests? Whilst idle, we attempt to power down the hardware and
1286 * display clocks. In order to reduce the effect on performance, there
1287 * is a slight delay before we do so.
1288 */
1289 bool busy;
1290
bdf1e7e3 1291 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1292 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1293
4b5aed62
DV
1294 /** Bit 6 swizzling required for X tiling */
1295 uint32_t bit_6_swizzle_x;
1296 /** Bit 6 swizzling required for Y tiling */
1297 uint32_t bit_6_swizzle_y;
1298
4b5aed62 1299 /* accounting, useful for userland debugging */
c20e8355 1300 spinlock_t object_stat_lock;
4b5aed62
DV
1301 size_t object_memory;
1302 u32 object_count;
1303};
1304
edc3d884 1305struct drm_i915_error_state_buf {
0a4cd7c8 1306 struct drm_i915_private *i915;
edc3d884
MK
1307 unsigned bytes;
1308 unsigned size;
1309 int err;
1310 u8 *buf;
1311 loff_t start;
1312 loff_t pos;
1313};
1314
fc16b48b
MK
1315struct i915_error_state_file_priv {
1316 struct drm_device *dev;
1317 struct drm_i915_error_state *error;
1318};
1319
99584db3
DV
1320struct i915_gpu_error {
1321 /* For hangcheck timer */
1322#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1323#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1324 /* Hang gpu twice in this window and your context gets banned */
1325#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1326
737b1506
CW
1327 struct workqueue_struct *hangcheck_wq;
1328 struct delayed_work hangcheck_work;
99584db3
DV
1329
1330 /* For reset and error_state handling. */
1331 spinlock_t lock;
1332 /* Protected by the above dev->gpu_error.lock. */
1333 struct drm_i915_error_state *first_error;
094f9a54
CW
1334
1335 unsigned long missed_irq_rings;
1336
1f83fee0 1337 /**
2ac0f450 1338 * State variable controlling the reset flow and count
1f83fee0 1339 *
2ac0f450
MK
1340 * This is a counter which gets incremented when reset is triggered,
1341 * and again when reset has been handled. So odd values (lowest bit set)
1342 * means that reset is in progress and even values that
1343 * (reset_counter >> 1):th reset was successfully completed.
1344 *
1345 * If reset is not completed succesfully, the I915_WEDGE bit is
1346 * set meaning that hardware is terminally sour and there is no
1347 * recovery. All waiters on the reset_queue will be woken when
1348 * that happens.
1349 *
1350 * This counter is used by the wait_seqno code to notice that reset
1351 * event happened and it needs to restart the entire ioctl (since most
1352 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1353 *
1354 * This is important for lock-free wait paths, where no contended lock
1355 * naturally enforces the correct ordering between the bail-out of the
1356 * waiter and the gpu reset work code.
1f83fee0
DV
1357 */
1358 atomic_t reset_counter;
1359
1f83fee0 1360#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1361#define I915_WEDGED (1 << 31)
1f83fee0
DV
1362
1363 /**
1364 * Waitqueue to signal when the reset has completed. Used by clients
1365 * that wait for dev_priv->mm.wedged to settle.
1366 */
1367 wait_queue_head_t reset_queue;
33196ded 1368
88b4aa87
MK
1369 /* Userspace knobs for gpu hang simulation;
1370 * combines both a ring mask, and extra flags
1371 */
1372 u32 stop_rings;
1373#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1374#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1375
1376 /* For missed irq/seqno simulation. */
1377 unsigned int test_irq_rings;
6689c167
MA
1378
1379 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1380 bool reload_in_reset;
99584db3
DV
1381};
1382
b8efb17b
ZR
1383enum modeset_restore {
1384 MODESET_ON_LID_OPEN,
1385 MODESET_DONE,
1386 MODESET_SUSPENDED,
1387};
1388
500ea70d
RV
1389#define DP_AUX_A 0x40
1390#define DP_AUX_B 0x10
1391#define DP_AUX_C 0x20
1392#define DP_AUX_D 0x30
1393
11c1b657
XZ
1394#define DDC_PIN_B 0x05
1395#define DDC_PIN_C 0x04
1396#define DDC_PIN_D 0x06
1397
6acab15a 1398struct ddi_vbt_port_info {
ce4dd49e
DL
1399 /*
1400 * This is an index in the HDMI/DVI DDI buffer translation table.
1401 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1402 * populate this field.
1403 */
1404#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1405 uint8_t hdmi_level_shift;
311a2094
PZ
1406
1407 uint8_t supports_dvi:1;
1408 uint8_t supports_hdmi:1;
1409 uint8_t supports_dp:1;
500ea70d
RV
1410
1411 uint8_t alternate_aux_channel;
11c1b657 1412 uint8_t alternate_ddc_pin;
75067dde
AK
1413
1414 uint8_t dp_boost_level;
1415 uint8_t hdmi_boost_level;
6acab15a
PZ
1416};
1417
bfd7ebda
RV
1418enum psr_lines_to_wait {
1419 PSR_0_LINES_TO_WAIT = 0,
1420 PSR_1_LINE_TO_WAIT,
1421 PSR_4_LINES_TO_WAIT,
1422 PSR_8_LINES_TO_WAIT
83a7280e
PB
1423};
1424
41aa3448
RV
1425struct intel_vbt_data {
1426 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1427 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1428
1429 /* Feature bits */
1430 unsigned int int_tv_support:1;
1431 unsigned int lvds_dither:1;
1432 unsigned int lvds_vbt:1;
1433 unsigned int int_crt_support:1;
1434 unsigned int lvds_use_ssc:1;
1435 unsigned int display_clock_mode:1;
1436 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1437 unsigned int has_mipi:1;
41aa3448
RV
1438 int lvds_ssc_freq;
1439 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1440
83a7280e
PB
1441 enum drrs_support_type drrs_type;
1442
41aa3448
RV
1443 /* eDP */
1444 int edp_rate;
1445 int edp_lanes;
1446 int edp_preemphasis;
1447 int edp_vswing;
1448 bool edp_initialized;
1449 bool edp_support;
1450 int edp_bpp;
1451 struct edp_power_seq edp_pps;
1452
bfd7ebda
RV
1453 struct {
1454 bool full_link;
1455 bool require_aux_wakeup;
1456 int idle_frames;
1457 enum psr_lines_to_wait lines_to_wait;
1458 int tp1_wakeup_time;
1459 int tp2_tp3_wakeup_time;
1460 } psr;
1461
f00076d2
JN
1462 struct {
1463 u16 pwm_freq_hz;
39fbc9c8 1464 bool present;
f00076d2 1465 bool active_low_pwm;
1de6068e 1466 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1467 } backlight;
1468
d17c5443
SK
1469 /* MIPI DSI */
1470 struct {
3e6bd011 1471 u16 port;
d17c5443 1472 u16 panel_id;
d3b542fc
SK
1473 struct mipi_config *config;
1474 struct mipi_pps_data *pps;
1475 u8 seq_version;
1476 u32 size;
1477 u8 *data;
8d3ed2f3 1478 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1479 } dsi;
1480
41aa3448
RV
1481 int crt_ddc_pin;
1482
1483 int child_dev_num;
768f69c9 1484 union child_device_config *child_dev;
6acab15a
PZ
1485
1486 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1487};
1488
77c122bc
VS
1489enum intel_ddb_partitioning {
1490 INTEL_DDB_PART_1_2,
1491 INTEL_DDB_PART_5_6, /* IVB+ */
1492};
1493
1fd527cc
VS
1494struct intel_wm_level {
1495 bool enable;
1496 uint32_t pri_val;
1497 uint32_t spr_val;
1498 uint32_t cur_val;
1499 uint32_t fbc_val;
1500};
1501
820c1980 1502struct ilk_wm_values {
609cedef
VS
1503 uint32_t wm_pipe[3];
1504 uint32_t wm_lp[3];
1505 uint32_t wm_lp_spr[3];
1506 uint32_t wm_linetime[3];
1507 bool enable_fbc_wm;
1508 enum intel_ddb_partitioning partitioning;
1509};
1510
262cd2e1
VS
1511struct vlv_pipe_wm {
1512 uint16_t primary;
1513 uint16_t sprite[2];
1514 uint8_t cursor;
1515};
ae80152d 1516
262cd2e1
VS
1517struct vlv_sr_wm {
1518 uint16_t plane;
1519 uint8_t cursor;
1520};
ae80152d 1521
262cd2e1
VS
1522struct vlv_wm_values {
1523 struct vlv_pipe_wm pipe[3];
1524 struct vlv_sr_wm sr;
0018fda1
VS
1525 struct {
1526 uint8_t cursor;
1527 uint8_t sprite[2];
1528 uint8_t primary;
1529 } ddl[3];
6eb1a681
VS
1530 uint8_t level;
1531 bool cxsr;
0018fda1
VS
1532};
1533
c193924e 1534struct skl_ddb_entry {
16160e3d 1535 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1536};
1537
1538static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1539{
16160e3d 1540 return entry->end - entry->start;
c193924e
DL
1541}
1542
08db6652
DL
1543static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1544 const struct skl_ddb_entry *e2)
1545{
1546 if (e1->start == e2->start && e1->end == e2->end)
1547 return true;
1548
1549 return false;
1550}
1551
c193924e 1552struct skl_ddb_allocation {
34bb56af 1553 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1554 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1555 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1556};
1557
2ac96d2a
PB
1558struct skl_wm_values {
1559 bool dirty[I915_MAX_PIPES];
c193924e 1560 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1561 uint32_t wm_linetime[I915_MAX_PIPES];
1562 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1563 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1564};
1565
1566struct skl_wm_level {
1567 bool plane_en[I915_MAX_PLANES];
1568 uint16_t plane_res_b[I915_MAX_PLANES];
1569 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1570};
1571
c67a470b 1572/*
765dab67
PZ
1573 * This struct helps tracking the state needed for runtime PM, which puts the
1574 * device in PCI D3 state. Notice that when this happens, nothing on the
1575 * graphics device works, even register access, so we don't get interrupts nor
1576 * anything else.
c67a470b 1577 *
765dab67
PZ
1578 * Every piece of our code that needs to actually touch the hardware needs to
1579 * either call intel_runtime_pm_get or call intel_display_power_get with the
1580 * appropriate power domain.
a8a8bd54 1581 *
765dab67
PZ
1582 * Our driver uses the autosuspend delay feature, which means we'll only really
1583 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1584 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1585 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1586 *
1587 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1588 * goes back to false exactly before we reenable the IRQs. We use this variable
1589 * to check if someone is trying to enable/disable IRQs while they're supposed
1590 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1591 * case it happens.
c67a470b 1592 *
765dab67 1593 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1594 */
5d584b2e 1595struct i915_runtime_pm {
1f814dac 1596 atomic_t wakeref_count;
2b19efeb 1597 atomic_t atomic_seq;
5d584b2e 1598 bool suspended;
2aeb7d3a 1599 bool irqs_enabled;
c67a470b
PZ
1600};
1601
926321d5
DV
1602enum intel_pipe_crc_source {
1603 INTEL_PIPE_CRC_SOURCE_NONE,
1604 INTEL_PIPE_CRC_SOURCE_PLANE1,
1605 INTEL_PIPE_CRC_SOURCE_PLANE2,
1606 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1607 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1608 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1609 INTEL_PIPE_CRC_SOURCE_TV,
1610 INTEL_PIPE_CRC_SOURCE_DP_B,
1611 INTEL_PIPE_CRC_SOURCE_DP_C,
1612 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1613 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1614 INTEL_PIPE_CRC_SOURCE_MAX,
1615};
1616
8bf1e9f1 1617struct intel_pipe_crc_entry {
ac2300d4 1618 uint32_t frame;
8bf1e9f1
SH
1619 uint32_t crc[5];
1620};
1621
b2c88f5b 1622#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1623struct intel_pipe_crc {
d538bbdf
DL
1624 spinlock_t lock;
1625 bool opened; /* exclusive access to the result file */
e5f75aca 1626 struct intel_pipe_crc_entry *entries;
926321d5 1627 enum intel_pipe_crc_source source;
d538bbdf 1628 int head, tail;
07144428 1629 wait_queue_head_t wq;
8bf1e9f1
SH
1630};
1631
f99d7069
DV
1632struct i915_frontbuffer_tracking {
1633 struct mutex lock;
1634
1635 /*
1636 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1637 * scheduled flips.
1638 */
1639 unsigned busy_bits;
1640 unsigned flip_bits;
1641};
1642
7225342a 1643struct i915_wa_reg {
f0f59a00 1644 i915_reg_t addr;
7225342a
MK
1645 u32 value;
1646 /* bitmask representing WA bits */
1647 u32 mask;
1648};
1649
33136b06
AS
1650/*
1651 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1652 * allowing it for RCS as we don't foresee any requirement of having
1653 * a whitelist for other engines. When it is really required for
1654 * other engines then the limit need to be increased.
1655 */
1656#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1657
1658struct i915_workarounds {
1659 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1660 u32 count;
666796da 1661 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1662};
1663
cf9d2890
YZ
1664struct i915_virtual_gpu {
1665 bool active;
1666};
1667
5f19e2bf
JH
1668struct i915_execbuffer_params {
1669 struct drm_device *dev;
1670 struct drm_file *file;
1671 uint32_t dispatch_flags;
1672 uint32_t args_batch_start_offset;
af98714e 1673 uint64_t batch_obj_vm_offset;
4a570db5 1674 struct intel_engine_cs *engine;
5f19e2bf
JH
1675 struct drm_i915_gem_object *batch_obj;
1676 struct intel_context *ctx;
6a6ae79a 1677 struct drm_i915_gem_request *request;
5f19e2bf
JH
1678};
1679
aa363136
MR
1680/* used in computing the new watermarks state */
1681struct intel_wm_config {
1682 unsigned int num_pipes_active;
1683 bool sprites_enabled;
1684 bool sprites_scaled;
1685};
1686
77fec556 1687struct drm_i915_private {
f4c956ad 1688 struct drm_device *dev;
efab6d8d 1689 struct kmem_cache *objects;
e20d2ab7 1690 struct kmem_cache *vmas;
efab6d8d 1691 struct kmem_cache *requests;
f4c956ad 1692
5c969aa7 1693 const struct intel_device_info info;
f4c956ad
DV
1694
1695 int relative_constants_mode;
1696
1697 void __iomem *regs;
1698
907b28c5 1699 struct intel_uncore uncore;
f4c956ad 1700
cf9d2890
YZ
1701 struct i915_virtual_gpu vgpu;
1702
33a732f4
AD
1703 struct intel_guc guc;
1704
eb805623
DV
1705 struct intel_csr csr;
1706
5ea6e5e3 1707 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1708
f4c956ad
DV
1709 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1710 * controller on different i2c buses. */
1711 struct mutex gmbus_mutex;
1712
1713 /**
1714 * Base address of the gmbus and gpio block.
1715 */
1716 uint32_t gpio_mmio_base;
1717
b6fdd0f2
SS
1718 /* MMIO base address for MIPI regs */
1719 uint32_t mipi_mmio_base;
1720
443a389f
VS
1721 uint32_t psr_mmio_base;
1722
28c70f16
DV
1723 wait_queue_head_t gmbus_wait_queue;
1724
f4c956ad 1725 struct pci_dev *bridge_dev;
666796da 1726 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1727 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1728 uint32_t last_seqno, next_seqno;
f4c956ad 1729
ba8286fa 1730 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1731 struct resource mch_res;
1732
f4c956ad
DV
1733 /* protects the irq masks */
1734 spinlock_t irq_lock;
1735
84c33a64
SG
1736 /* protects the mmio flip data */
1737 spinlock_t mmio_flip_lock;
1738
f8b79e58
ID
1739 bool display_irqs_enabled;
1740
9ee32fea
DV
1741 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1742 struct pm_qos_request pm_qos;
1743
a580516d
VS
1744 /* Sideband mailbox protection */
1745 struct mutex sb_lock;
f4c956ad
DV
1746
1747 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1748 union {
1749 u32 irq_mask;
1750 u32 de_irq_mask[I915_MAX_PIPES];
1751 };
f4c956ad 1752 u32 gt_irq_mask;
605cd25b 1753 u32 pm_irq_mask;
a6706b45 1754 u32 pm_rps_events;
91d181dd 1755 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1756
5fcece80 1757 struct i915_hotplug hotplug;
ab34a7e8 1758 struct intel_fbc fbc;
439d7ac0 1759 struct i915_drrs drrs;
f4c956ad 1760 struct intel_opregion opregion;
41aa3448 1761 struct intel_vbt_data vbt;
f4c956ad 1762
d9ceb816
JB
1763 bool preserve_bios_swizzle;
1764
f4c956ad
DV
1765 /* overlay */
1766 struct intel_overlay *overlay;
f4c956ad 1767
58c68779 1768 /* backlight registers and fields in struct intel_panel */
07f11d49 1769 struct mutex backlight_lock;
31ad8ec6 1770
f4c956ad 1771 /* LVDS info */
f4c956ad
DV
1772 bool no_aux_handshake;
1773
e39b999a
VS
1774 /* protects panel power sequencer state */
1775 struct mutex pps_mutex;
1776
f4c956ad 1777 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1778 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1779
1780 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1781 unsigned int skl_boot_cdclk;
1a617b77 1782 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1783 unsigned int max_dotclk_freq;
e7dc33f3 1784 unsigned int rawclk_freq;
6bcda4f0 1785 unsigned int hpll_freq;
bfa7df01 1786 unsigned int czclk_freq;
f4c956ad 1787
645416f5
DV
1788 /**
1789 * wq - Driver workqueue for GEM.
1790 *
1791 * NOTE: Work items scheduled here are not allowed to grab any modeset
1792 * locks, for otherwise the flushing done in the pageflip code will
1793 * result in deadlocks.
1794 */
f4c956ad
DV
1795 struct workqueue_struct *wq;
1796
1797 /* Display functions */
1798 struct drm_i915_display_funcs display;
1799
1800 /* PCH chipset type */
1801 enum intel_pch pch_type;
17a303ec 1802 unsigned short pch_id;
f4c956ad
DV
1803
1804 unsigned long quirks;
1805
b8efb17b
ZR
1806 enum modeset_restore modeset_restore;
1807 struct mutex modeset_restore_lock;
e2c8b870 1808 struct drm_atomic_state *modeset_restore_state;
673a394b 1809
a7bbbd63 1810 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1811 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1812
4b5aed62 1813 struct i915_gem_mm mm;
ad46cb53
CW
1814 DECLARE_HASHTABLE(mm_structs, 7);
1815 struct mutex mm_lock;
8781342d 1816
8781342d
DV
1817 /* Kernel Modesetting */
1818
9b9d172d 1819 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1820
76c4ac04
DL
1821 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1822 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1823 wait_queue_head_t pending_flip_queue;
1824
c4597872
DV
1825#ifdef CONFIG_DEBUG_FS
1826 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1827#endif
1828
565602d7 1829 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1830 int num_shared_dpll;
1831 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1832 const struct intel_dpll_mgr *dpll_mgr;
565602d7
ML
1833
1834 unsigned int active_crtcs;
1835 unsigned int min_pixclk[I915_MAX_PIPES];
1836
e4607fcf 1837 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1838
7225342a 1839 struct i915_workarounds workarounds;
888b5995 1840
652c393a
JB
1841 /* Reclocking support */
1842 bool render_reclock_avail;
f99d7069
DV
1843
1844 struct i915_frontbuffer_tracking fb_tracking;
1845
652c393a 1846 u16 orig_clock;
f97108d1 1847
c4804411 1848 bool mchbar_need_disable;
f97108d1 1849
a4da4fa4
DV
1850 struct intel_l3_parity l3_parity;
1851
59124506
BW
1852 /* Cannot be determined by PCIID. You must always read a register. */
1853 size_t ellc_size;
1854
c6a828d3 1855 /* gen6+ rps state */
c85aa885 1856 struct intel_gen6_power_mgmt rps;
c6a828d3 1857
20e4d407
DV
1858 /* ilk-only ips/rps state. Everything in here is protected by the global
1859 * mchdev_lock in intel_pm.c */
c85aa885 1860 struct intel_ilk_power_mgmt ips;
b5e50c3f 1861
83c00f55 1862 struct i915_power_domains power_domains;
a38911a3 1863
a031d709 1864 struct i915_psr psr;
3f51e471 1865
99584db3 1866 struct i915_gpu_error gpu_error;
ae681d96 1867
c9cddffc
JB
1868 struct drm_i915_gem_object *vlv_pctx;
1869
0695726e 1870#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1871 /* list of fbdev register on this device */
1872 struct intel_fbdev *fbdev;
82e3b8c1 1873 struct work_struct fbdev_suspend_work;
4520f53a 1874#endif
e953fd7b
CW
1875
1876 struct drm_property *broadcast_rgb_property;
3f43c48d 1877 struct drm_property *force_audio_property;
e3689190 1878
58fddc28 1879 /* hda/i915 audio component */
51e1d83c 1880 struct i915_audio_component *audio_component;
58fddc28 1881 bool audio_component_registered;
4a21ef7d
LY
1882 /**
1883 * av_mutex - mutex for audio/video sync
1884 *
1885 */
1886 struct mutex av_mutex;
58fddc28 1887
254f965c 1888 uint32_t hw_context_size;
a33afea5 1889 struct list_head context_list;
f4c956ad 1890
3e68320e 1891 u32 fdi_rx_config;
68d18ad7 1892
70722468
VS
1893 u32 chv_phy_control;
1894
842f1c8b 1895 u32 suspend_count;
bc87229f 1896 bool suspended_to_idle;
f4c956ad 1897 struct i915_suspend_saved_registers regfile;
ddeea5b0 1898 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1899
53615a5e
VS
1900 struct {
1901 /*
1902 * Raw watermark latency values:
1903 * in 0.1us units for WM0,
1904 * in 0.5us units for WM1+.
1905 */
1906 /* primary */
1907 uint16_t pri_latency[5];
1908 /* sprite */
1909 uint16_t spr_latency[5];
1910 /* cursor */
1911 uint16_t cur_latency[5];
2af30a5c
PB
1912 /*
1913 * Raw watermark memory latency values
1914 * for SKL for all 8 levels
1915 * in 1us units.
1916 */
1917 uint16_t skl_latency[8];
609cedef 1918
aa363136
MR
1919 /* Committed wm config */
1920 struct intel_wm_config config;
1921
2d41c0b5
PB
1922 /*
1923 * The skl_wm_values structure is a bit too big for stack
1924 * allocation, so we keep the staging struct where we store
1925 * intermediate results here instead.
1926 */
1927 struct skl_wm_values skl_results;
1928
609cedef 1929 /* current hardware state */
2d41c0b5
PB
1930 union {
1931 struct ilk_wm_values hw;
1932 struct skl_wm_values skl_hw;
0018fda1 1933 struct vlv_wm_values vlv;
2d41c0b5 1934 };
58590c14
VS
1935
1936 uint8_t max_level;
ed4a6a7c
MR
1937
1938 /*
1939 * Should be held around atomic WM register writing; also
1940 * protects * intel_crtc->wm.active and
1941 * cstate->wm.need_postvbl_update.
1942 */
1943 struct mutex wm_mutex;
53615a5e
VS
1944 } wm;
1945
8a187455
PZ
1946 struct i915_runtime_pm pm;
1947
a83014d3
OM
1948 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1949 struct {
5f19e2bf 1950 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1951 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1952 struct list_head *vmas);
117897f4
TU
1953 int (*init_engines)(struct drm_device *dev);
1954 void (*cleanup_engine)(struct intel_engine_cs *engine);
1955 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
1956 } gt;
1957
ed54c1a1
DG
1958 struct intel_context *kernel_context;
1959
9e458034
SJ
1960 bool edp_low_vswing;
1961
3be60de9
VS
1962 /* perform PHY state sanity checks? */
1963 bool chv_phy_assert[2];
1964
0bdf5a05
TI
1965 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1966
bdf1e7e3
DV
1967 /*
1968 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1969 * will be rejected. Instead look for a better place.
1970 */
77fec556 1971};
1da177e4 1972
2c1792a1
CW
1973static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1974{
1975 return dev->dev_private;
1976}
1977
888d0d42
ID
1978static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1979{
1980 return to_i915(dev_get_drvdata(dev));
1981}
1982
33a732f4
AD
1983static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1984{
1985 return container_of(guc, struct drm_i915_private, guc);
1986}
1987
b4519513 1988/* Iterate over initialised rings */
666796da
TU
1989#define for_each_engine(ring__, dev_priv__, i__) \
1990 for ((i__) = 0; (i__) < I915_NUM_ENGINES; (i__)++) \
117897f4 1991 for_each_if ((((ring__) = &(dev_priv__)->engine[(i__)]), intel_engine_initialized((ring__))))
b4519513 1992
b1d7e4b4
WF
1993enum hdmi_force_audio {
1994 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1995 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1996 HDMI_AUDIO_AUTO, /* trust EDID */
1997 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1998};
1999
190d6cd5 2000#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2001
37e680a1 2002struct drm_i915_gem_object_ops {
de472664
CW
2003 unsigned int flags;
2004#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2005
37e680a1
CW
2006 /* Interface between the GEM object and its backing storage.
2007 * get_pages() is called once prior to the use of the associated set
2008 * of pages before to binding them into the GTT, and put_pages() is
2009 * called after we no longer need them. As we expect there to be
2010 * associated cost with migrating pages between the backing storage
2011 * and making them available for the GPU (e.g. clflush), we may hold
2012 * onto the pages after they are no longer referenced by the GPU
2013 * in case they may be used again shortly (for example migrating the
2014 * pages to a different memory domain within the GTT). put_pages()
2015 * will therefore most likely be called when the object itself is
2016 * being released or under memory pressure (where we attempt to
2017 * reap pages for the shrinker).
2018 */
2019 int (*get_pages)(struct drm_i915_gem_object *);
2020 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2021
5cc9ed4b
CW
2022 int (*dmabuf_export)(struct drm_i915_gem_object *);
2023 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2024};
2025
a071fa00
DV
2026/*
2027 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2028 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2029 * doesn't mean that the hw necessarily already scans it out, but that any
2030 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2031 *
2032 * We have one bit per pipe and per scanout plane type.
2033 */
d1b9d039
SAK
2034#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2035#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2036#define INTEL_FRONTBUFFER_BITS \
2037 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2038#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2039 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2040#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2041 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2042#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2043 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2044#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2045 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2046#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2047 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2048
673a394b 2049struct drm_i915_gem_object {
c397b908 2050 struct drm_gem_object base;
673a394b 2051
37e680a1
CW
2052 const struct drm_i915_gem_object_ops *ops;
2053
2f633156
BW
2054 /** List of VMAs backed by this object */
2055 struct list_head vma_list;
2056
c1ad11fc
CW
2057 /** Stolen memory for this object, instead of being backed by shmem. */
2058 struct drm_mm_node *stolen;
35c20a60 2059 struct list_head global_list;
673a394b 2060
117897f4 2061 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2062 /** Used in execbuf to temporarily hold a ref */
2063 struct list_head obj_exec_link;
673a394b 2064
8d9d5744 2065 struct list_head batch_pool_link;
493018dc 2066
673a394b 2067 /**
65ce3027
CW
2068 * This is set if the object is on the active lists (has pending
2069 * rendering and so a non-zero seqno), and is not set if it i s on
2070 * inactive (ready to be unbound) list.
673a394b 2071 */
666796da 2072 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2073
2074 /**
2075 * This is set if the object has been written to since last bound
2076 * to the GTT
2077 */
0206e353 2078 unsigned int dirty:1;
778c3544
DV
2079
2080 /**
2081 * Fence register bits (if any) for this object. Will be set
2082 * as needed when mapped into the GTT.
2083 * Protected by dev->struct_mutex.
778c3544 2084 */
4b9de737 2085 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2086
778c3544
DV
2087 /**
2088 * Advice: are the backing pages purgeable?
2089 */
0206e353 2090 unsigned int madv:2;
778c3544 2091
778c3544
DV
2092 /**
2093 * Current tiling mode for the object.
2094 */
0206e353 2095 unsigned int tiling_mode:2;
5d82e3e6
CW
2096 /**
2097 * Whether the tiling parameters for the currently associated fence
2098 * register have changed. Note that for the purposes of tracking
2099 * tiling changes we also treat the unfenced register, the register
2100 * slot that the object occupies whilst it executes a fenced
2101 * command (such as BLT on gen2/3), as a "fence".
2102 */
2103 unsigned int fence_dirty:1;
778c3544 2104
75e9e915
DV
2105 /**
2106 * Is the object at the current location in the gtt mappable and
2107 * fenceable? Used to avoid costly recalculations.
2108 */
0206e353 2109 unsigned int map_and_fenceable:1;
75e9e915 2110
fb7d516a
DV
2111 /**
2112 * Whether the current gtt mapping needs to be mappable (and isn't just
2113 * mappable by accident). Track pin and fault separate for a more
2114 * accurate mappable working set.
2115 */
0206e353 2116 unsigned int fault_mappable:1;
fb7d516a 2117
24f3a8cf
AG
2118 /*
2119 * Is the object to be mapped as read-only to the GPU
2120 * Only honoured if hardware has relevant pte bit
2121 */
2122 unsigned long gt_ro:1;
651d794f 2123 unsigned int cache_level:3;
0f71979a 2124 unsigned int cache_dirty:1;
93dfb40c 2125
a071fa00
DV
2126 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2127
8a0c39b1
TU
2128 unsigned int pin_display;
2129
9da3da66 2130 struct sg_table *pages;
a5570178 2131 int pages_pin_count;
ee286370
CW
2132 struct get_page {
2133 struct scatterlist *sg;
2134 int last;
2135 } get_page;
673a394b 2136
1286ff73 2137 /* prime dma-buf support */
9a70cc2a
DA
2138 void *dma_buf_vmapping;
2139 int vmapping_count;
2140
b4716185
CW
2141 /** Breadcrumb of last rendering to the buffer.
2142 * There can only be one writer, but we allow for multiple readers.
2143 * If there is a writer that necessarily implies that all other
2144 * read requests are complete - but we may only be lazily clearing
2145 * the read requests. A read request is naturally the most recent
2146 * request on a ring, so we may have two different write and read
2147 * requests on one ring where the write request is older than the
2148 * read request. This allows for the CPU to read from an active
2149 * buffer by only waiting for the write to complete.
2150 * */
666796da 2151 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2152 struct drm_i915_gem_request *last_write_req;
caea7476 2153 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2154 struct drm_i915_gem_request *last_fenced_req;
673a394b 2155
778c3544 2156 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2157 uint32_t stride;
673a394b 2158
80075d49
DV
2159 /** References from framebuffers, locks out tiling changes. */
2160 unsigned long framebuffer_references;
2161
280b713b 2162 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2163 unsigned long *bit_17;
280b713b 2164
5cc9ed4b 2165 union {
6a2c4232
CW
2166 /** for phy allocated objects */
2167 struct drm_dma_handle *phys_handle;
2168
5cc9ed4b
CW
2169 struct i915_gem_userptr {
2170 uintptr_t ptr;
2171 unsigned read_only :1;
2172 unsigned workers :4;
2173#define I915_GEM_USERPTR_MAX_WORKERS 15
2174
ad46cb53
CW
2175 struct i915_mm_struct *mm;
2176 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2177 struct work_struct *work;
2178 } userptr;
2179 };
2180};
62b8b215 2181#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2182
a071fa00
DV
2183void i915_gem_track_fb(struct drm_i915_gem_object *old,
2184 struct drm_i915_gem_object *new,
2185 unsigned frontbuffer_bits);
2186
673a394b
EA
2187/**
2188 * Request queue structure.
2189 *
2190 * The request queue allows us to note sequence numbers that have been emitted
2191 * and may be associated with active buffers to be retired.
2192 *
97b2a6a1
JH
2193 * By keeping this list, we can avoid having to do questionable sequence
2194 * number comparisons on buffer last_read|write_seqno. It also allows an
2195 * emission time to be associated with the request for tracking how far ahead
2196 * of the GPU the submission is.
b3a38998
NH
2197 *
2198 * The requests are reference counted, so upon creation they should have an
2199 * initial reference taken using kref_init
673a394b
EA
2200 */
2201struct drm_i915_gem_request {
abfe262a
JH
2202 struct kref ref;
2203
852835f3 2204 /** On Which ring this request was generated */
efab6d8d 2205 struct drm_i915_private *i915;
4a570db5 2206 struct intel_engine_cs *engine;
852835f3 2207
821485dc
CW
2208 /** GEM sequence number associated with the previous request,
2209 * when the HWS breadcrumb is equal to this the GPU is processing
2210 * this request.
2211 */
2212 u32 previous_seqno;
2213
2214 /** GEM sequence number associated with this request,
2215 * when the HWS breadcrumb is equal or greater than this the GPU
2216 * has finished processing this request.
2217 */
2218 u32 seqno;
673a394b 2219
7d736f4f
MK
2220 /** Position in the ringbuffer of the start of the request */
2221 u32 head;
2222
72f95afa
NH
2223 /**
2224 * Position in the ringbuffer of the start of the postfix.
2225 * This is required to calculate the maximum available ringbuffer
2226 * space without overwriting the postfix.
2227 */
2228 u32 postfix;
2229
2230 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2231 u32 tail;
2232
b3a38998 2233 /**
a8c6ecb3 2234 * Context and ring buffer related to this request
b3a38998
NH
2235 * Contexts are refcounted, so when this request is associated with a
2236 * context, we must increment the context's refcount, to guarantee that
2237 * it persists while any request is linked to it. Requests themselves
2238 * are also refcounted, so the request will only be freed when the last
2239 * reference to it is dismissed, and the code in
2240 * i915_gem_request_free() will then decrement the refcount on the
2241 * context.
2242 */
273497e5 2243 struct intel_context *ctx;
98e1bd4a 2244 struct intel_ringbuffer *ringbuf;
0e50e96b 2245
dc4be607
JH
2246 /** Batch buffer related to this request if any (used for
2247 error state dump only) */
7d736f4f
MK
2248 struct drm_i915_gem_object *batch_obj;
2249
673a394b
EA
2250 /** Time at which this request was emitted, in jiffies. */
2251 unsigned long emitted_jiffies;
2252
b962442e 2253 /** global list entry for this request */
673a394b 2254 struct list_head list;
b962442e 2255
f787a5f5 2256 struct drm_i915_file_private *file_priv;
b962442e
EA
2257 /** file_priv list entry for this request */
2258 struct list_head client_list;
67e2937b 2259
071c92de
MK
2260 /** process identifier submitting this request */
2261 struct pid *pid;
2262
6d3d8274
NH
2263 /**
2264 * The ELSP only accepts two elements at a time, so we queue
2265 * context/tail pairs on a given queue (ring->execlist_queue) until the
2266 * hardware is available. The queue serves a double purpose: we also use
2267 * it to keep track of the up to 2 contexts currently in the hardware
2268 * (usually one in execution and the other queued up by the GPU): We
2269 * only remove elements from the head of the queue when the hardware
2270 * informs us that an element has been completed.
2271 *
2272 * All accesses to the queue are mediated by a spinlock
2273 * (ring->execlist_lock).
2274 */
2275
2276 /** Execlist link in the submission queue.*/
2277 struct list_head execlist_link;
2278
2279 /** Execlists no. of times this request has been sent to the ELSP */
2280 int elsp_submitted;
2281
673a394b
EA
2282};
2283
26827088
DG
2284struct drm_i915_gem_request * __must_check
2285i915_gem_request_alloc(struct intel_engine_cs *engine,
2286 struct intel_context *ctx);
29b1b415 2287void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2288void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2289int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2290 struct drm_file *file);
abfe262a 2291
b793a00a
JH
2292static inline uint32_t
2293i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2294{
2295 return req ? req->seqno : 0;
2296}
2297
2298static inline struct intel_engine_cs *
666796da 2299i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2300{
4a570db5 2301 return req ? req->engine : NULL;
b793a00a
JH
2302}
2303
b2cfe0ab 2304static inline struct drm_i915_gem_request *
abfe262a
JH
2305i915_gem_request_reference(struct drm_i915_gem_request *req)
2306{
b2cfe0ab
CW
2307 if (req)
2308 kref_get(&req->ref);
2309 return req;
abfe262a
JH
2310}
2311
2312static inline void
2313i915_gem_request_unreference(struct drm_i915_gem_request *req)
2314{
4a570db5 2315 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
abfe262a
JH
2316 kref_put(&req->ref, i915_gem_request_free);
2317}
2318
41037f9f
CW
2319static inline void
2320i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2321{
b833bb61
ML
2322 struct drm_device *dev;
2323
2324 if (!req)
2325 return;
41037f9f 2326
4a570db5 2327 dev = req->engine->dev;
b833bb61 2328 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2329 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2330}
2331
abfe262a
JH
2332static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2333 struct drm_i915_gem_request *src)
2334{
2335 if (src)
2336 i915_gem_request_reference(src);
2337
2338 if (*pdst)
2339 i915_gem_request_unreference(*pdst);
2340
2341 *pdst = src;
2342}
2343
1b5a433a
JH
2344/*
2345 * XXX: i915_gem_request_completed should be here but currently needs the
2346 * definition of i915_seqno_passed() which is below. It will be moved in
2347 * a later patch when the call to i915_seqno_passed() is obsoleted...
2348 */
2349
351e3db2
BV
2350/*
2351 * A command that requires special handling by the command parser.
2352 */
2353struct drm_i915_cmd_descriptor {
2354 /*
2355 * Flags describing how the command parser processes the command.
2356 *
2357 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2358 * a length mask if not set
2359 * CMD_DESC_SKIP: The command is allowed but does not follow the
2360 * standard length encoding for the opcode range in
2361 * which it falls
2362 * CMD_DESC_REJECT: The command is never allowed
2363 * CMD_DESC_REGISTER: The command should be checked against the
2364 * register whitelist for the appropriate ring
2365 * CMD_DESC_MASTER: The command is allowed if the submitting process
2366 * is the DRM master
2367 */
2368 u32 flags;
2369#define CMD_DESC_FIXED (1<<0)
2370#define CMD_DESC_SKIP (1<<1)
2371#define CMD_DESC_REJECT (1<<2)
2372#define CMD_DESC_REGISTER (1<<3)
2373#define CMD_DESC_BITMASK (1<<4)
2374#define CMD_DESC_MASTER (1<<5)
2375
2376 /*
2377 * The command's unique identification bits and the bitmask to get them.
2378 * This isn't strictly the opcode field as defined in the spec and may
2379 * also include type, subtype, and/or subop fields.
2380 */
2381 struct {
2382 u32 value;
2383 u32 mask;
2384 } cmd;
2385
2386 /*
2387 * The command's length. The command is either fixed length (i.e. does
2388 * not include a length field) or has a length field mask. The flag
2389 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2390 * a length mask. All command entries in a command table must include
2391 * length information.
2392 */
2393 union {
2394 u32 fixed;
2395 u32 mask;
2396 } length;
2397
2398 /*
2399 * Describes where to find a register address in the command to check
2400 * against the ring's register whitelist. Only valid if flags has the
2401 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2402 *
2403 * A non-zero step value implies that the command may access multiple
2404 * registers in sequence (e.g. LRI), in that case step gives the
2405 * distance in dwords between individual offset fields.
351e3db2
BV
2406 */
2407 struct {
2408 u32 offset;
2409 u32 mask;
6a65c5b9 2410 u32 step;
351e3db2
BV
2411 } reg;
2412
2413#define MAX_CMD_DESC_BITMASKS 3
2414 /*
2415 * Describes command checks where a particular dword is masked and
2416 * compared against an expected value. If the command does not match
2417 * the expected value, the parser rejects it. Only valid if flags has
2418 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2419 * are valid.
d4d48035
BV
2420 *
2421 * If the check specifies a non-zero condition_mask then the parser
2422 * only performs the check when the bits specified by condition_mask
2423 * are non-zero.
351e3db2
BV
2424 */
2425 struct {
2426 u32 offset;
2427 u32 mask;
2428 u32 expected;
d4d48035
BV
2429 u32 condition_offset;
2430 u32 condition_mask;
351e3db2
BV
2431 } bits[MAX_CMD_DESC_BITMASKS];
2432};
2433
2434/*
2435 * A table of commands requiring special handling by the command parser.
2436 *
2437 * Each ring has an array of tables. Each table consists of an array of command
2438 * descriptors, which must be sorted with command opcodes in ascending order.
2439 */
2440struct drm_i915_cmd_table {
2441 const struct drm_i915_cmd_descriptor *table;
2442 int count;
2443};
2444
dbbe9127 2445/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2446#define __I915__(p) ({ \
2447 struct drm_i915_private *__p; \
2448 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2449 __p = (struct drm_i915_private *)p; \
2450 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2451 __p = to_i915((struct drm_device *)p); \
2452 else \
2453 BUILD_BUG(); \
2454 __p; \
2455})
dbbe9127 2456#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2457#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2458#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2459
e87a005d
JN
2460#define REVID_FOREVER 0xff
2461/*
2462 * Return true if revision is in range [since,until] inclusive.
2463 *
2464 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2465 */
2466#define IS_REVID(p, since, until) \
2467 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2468
87f1f465
CW
2469#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2470#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2471#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2472#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2473#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2474#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2475#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2476#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2477#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2478#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2479#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2480#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2481#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2482#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2483#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2484#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2485#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2486#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2487#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2488 INTEL_DEVID(dev) == 0x0152 || \
2489 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2490#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2491#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2492#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2493#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2494#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2495#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2496#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2497#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2498#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2499 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2500#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2501 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2502 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2503 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2504/* ULX machines are also considered ULT. */
2505#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2506 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2507#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2508 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2509#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2510 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2511#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2512 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2513/* ULX machines are also considered ULT. */
87f1f465
CW
2514#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2515 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2516#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2517 INTEL_DEVID(dev) == 0x1913 || \
2518 INTEL_DEVID(dev) == 0x1916 || \
2519 INTEL_DEVID(dev) == 0x1921 || \
2520 INTEL_DEVID(dev) == 0x1926)
2521#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2522 INTEL_DEVID(dev) == 0x1915 || \
2523 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2524#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2525 INTEL_DEVID(dev) == 0x5913 || \
2526 INTEL_DEVID(dev) == 0x5916 || \
2527 INTEL_DEVID(dev) == 0x5921 || \
2528 INTEL_DEVID(dev) == 0x5926)
2529#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2530 INTEL_DEVID(dev) == 0x5915 || \
2531 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2532#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2533 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2534#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2535 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2536
b833d685 2537#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2538
ef712bb4
JN
2539#define SKL_REVID_A0 0x0
2540#define SKL_REVID_B0 0x1
2541#define SKL_REVID_C0 0x2
2542#define SKL_REVID_D0 0x3
2543#define SKL_REVID_E0 0x4
2544#define SKL_REVID_F0 0x5
2545
e87a005d
JN
2546#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2547
ef712bb4 2548#define BXT_REVID_A0 0x0
fffda3f4 2549#define BXT_REVID_A1 0x1
ef712bb4
JN
2550#define BXT_REVID_B0 0x3
2551#define BXT_REVID_C0 0x9
6c74c87f 2552
e87a005d
JN
2553#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2554
85436696
JB
2555/*
2556 * The genX designation typically refers to the render engine, so render
2557 * capability related checks should use IS_GEN, while display and other checks
2558 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2559 * chips, etc.).
2560 */
cae5852d
ZN
2561#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2562#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2563#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2564#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2565#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2566#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2567#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2568#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2569
73ae478c
BW
2570#define RENDER_RING (1<<RCS)
2571#define BSD_RING (1<<VCS)
2572#define BLT_RING (1<<BCS)
2573#define VEBOX_RING (1<<VECS)
845f74a7 2574#define BSD2_RING (1<<VCS2)
63c42e56 2575#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2576#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2577#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2578#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2579#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2580#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
63c42e56 2581#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2582 __I915__(dev)->ellc_size)
cae5852d
ZN
2583#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2584
254f965c 2585#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2586#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2587#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2588#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2589#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2590
05394f39 2591#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2592#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2593
b45305fc
DV
2594/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2595#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2596
2597/* WaRsDisableCoarsePowerGating:skl,bxt */
2598#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2599 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2600 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2601/*
2602 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2603 * even when in MSI mode. This results in spurious interrupt warnings if the
2604 * legacy irq no. is shared with another device. The kernel then disables that
2605 * interrupt source and so prevents the other device from working properly.
2606 */
2607#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2608#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2609
cae5852d
ZN
2610/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2611 * rows, which changed the alignment requirements and fence programming.
2612 */
2613#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2614 IS_I915GM(dev)))
cae5852d
ZN
2615#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2616#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2617
2618#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2619#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2620#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2621
dbf7786e 2622#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2623
0c9b3715
JN
2624#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2625 INTEL_INFO(dev)->gen >= 9)
2626
dd93be58 2627#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2628#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2629#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2630 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2631 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2632#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2633 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2634 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2635 IS_KABYLAKE(dev))
58abf1da
RV
2636#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2637#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2638
7b403ffb 2639#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2640
2b81b844
RV
2641#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2642#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2643
a9ed33ca
AJ
2644#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2645 INTEL_INFO(dev)->gen >= 8)
2646
97d3308a 2647#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2648 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2649 !IS_BROXTON(dev))
97d3308a 2650
17a303ec
PZ
2651#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2652#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2653#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2654#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2655#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2656#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2657#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2658#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2659#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2660#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2661
f2fbc690 2662#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2663#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2664#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2665#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2666#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2667#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2668#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2669#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2670#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2671
666a4537
WB
2672#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2673 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2674
040d2baa
BW
2675/* DPF == dynamic parity feature */
2676#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2677#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2678
c8735b0c 2679#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2680#define GEN9_FREQ_SCALER 3
c8735b0c 2681
05394f39
CW
2682#include "i915_trace.h"
2683
baa70943 2684extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2685extern int i915_max_ioctl;
2686
1751fcf9
ML
2687extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2688extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2689
c838d719 2690/* i915_dma.c */
22eae947 2691extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2692extern int i915_driver_unload(struct drm_device *);
2885f6ac 2693extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2694extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2695extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2696 struct drm_file *file);
673a394b 2697extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2698 struct drm_file *file);
c43b5634 2699#ifdef CONFIG_COMPAT
0d6aa60b
DA
2700extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2701 unsigned long arg);
c43b5634 2702#endif
8e96d9c4 2703extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2704extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2705extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2706extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2707extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2708extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2709extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2710int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2711
77913b39
JN
2712/* intel_hotplug.c */
2713void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2714void intel_hpd_init(struct drm_i915_private *dev_priv);
2715void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2716void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2717bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2718
1da177e4 2719/* i915_irq.c */
10cd45b6 2720void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2721__printf(3, 4)
2722void i915_handle_error(struct drm_device *dev, bool wedged,
2723 const char *fmt, ...);
1da177e4 2724
b963291c 2725extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2726int intel_irq_install(struct drm_i915_private *dev_priv);
2727void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2728
2729extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2730extern void intel_uncore_early_sanitize(struct drm_device *dev,
2731 bool restore_forcewake);
907b28c5 2732extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2733extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2734extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2735extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2736extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2737const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2738void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2739 enum forcewake_domains domains);
59bad947 2740void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2741 enum forcewake_domains domains);
a6111f7b
CW
2742/* Like above but the caller must manage the uncore.lock itself.
2743 * Must be used with I915_READ_FW and friends.
2744 */
2745void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2746 enum forcewake_domains domains);
2747void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2748 enum forcewake_domains domains);
59bad947 2749void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2750static inline bool intel_vgpu_active(struct drm_device *dev)
2751{
2752 return to_i915(dev)->vgpu.active;
2753}
b1f14ad0 2754
7c463586 2755void
50227e1c 2756i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2757 u32 status_mask);
7c463586
KP
2758
2759void
50227e1c 2760i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2761 u32 status_mask);
7c463586 2762
f8b79e58
ID
2763void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2764void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2765void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2766 uint32_t mask,
2767 uint32_t bits);
fbdedaea
VS
2768void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2769 uint32_t interrupt_mask,
2770 uint32_t enabled_irq_mask);
2771static inline void
2772ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2773{
2774 ilk_update_display_irq(dev_priv, bits, bits);
2775}
2776static inline void
2777ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2778{
2779 ilk_update_display_irq(dev_priv, bits, 0);
2780}
013d3752
VS
2781void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2782 enum pipe pipe,
2783 uint32_t interrupt_mask,
2784 uint32_t enabled_irq_mask);
2785static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2786 enum pipe pipe, uint32_t bits)
2787{
2788 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2789}
2790static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2791 enum pipe pipe, uint32_t bits)
2792{
2793 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2794}
47339cd9
DV
2795void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2796 uint32_t interrupt_mask,
2797 uint32_t enabled_irq_mask);
14443261
VS
2798static inline void
2799ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2800{
2801 ibx_display_interrupt_update(dev_priv, bits, bits);
2802}
2803static inline void
2804ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2805{
2806 ibx_display_interrupt_update(dev_priv, bits, 0);
2807}
2808
f8b79e58 2809
673a394b 2810/* i915_gem.c */
673a394b
EA
2811int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2812 struct drm_file *file_priv);
2813int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
2815int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
2817int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
de151cf6
JB
2819int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
673a394b
EA
2821int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
2823int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
ba8b7ccb 2825void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2826 struct drm_i915_gem_request *req);
adeca76d 2827void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2828int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2829 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2830 struct list_head *vmas);
673a394b
EA
2831int i915_gem_execbuffer(struct drm_device *dev, void *data,
2832 struct drm_file *file_priv);
76446cac
JB
2833int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2834 struct drm_file *file_priv);
673a394b
EA
2835int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2836 struct drm_file *file_priv);
199adf40
BW
2837int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file);
2839int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
673a394b
EA
2841int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
3ef94daa
CW
2843int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
673a394b
EA
2845int i915_gem_set_tiling(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
2847int i915_gem_get_tiling(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
5cc9ed4b
CW
2849int i915_gem_init_userptr(struct drm_device *dev);
2850int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
5a125c3c
EA
2852int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
23ba4fd0
BW
2854int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file_priv);
d64aa096
ID
2856void i915_gem_load_init(struct drm_device *dev);
2857void i915_gem_load_cleanup(struct drm_device *dev);
42dcedd4
CW
2858void *i915_gem_object_alloc(struct drm_device *dev);
2859void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2860void i915_gem_object_init(struct drm_i915_gem_object *obj,
2861 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2862struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2863 size_t size);
ea70299d
DG
2864struct drm_i915_gem_object *i915_gem_object_create_from_data(
2865 struct drm_device *dev, const void *data, size_t size);
673a394b 2866void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2867void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2868
0875546c
DV
2869/* Flags used by pin/bind&friends. */
2870#define PIN_MAPPABLE (1<<0)
2871#define PIN_NONBLOCK (1<<1)
2872#define PIN_GLOBAL (1<<2)
2873#define PIN_OFFSET_BIAS (1<<3)
2874#define PIN_USER (1<<4)
2875#define PIN_UPDATE (1<<5)
101b506a
MT
2876#define PIN_ZONE_4G (1<<6)
2877#define PIN_HIGH (1<<7)
506a8e87 2878#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2879#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2880int __must_check
2881i915_gem_object_pin(struct drm_i915_gem_object *obj,
2882 struct i915_address_space *vm,
2883 uint32_t alignment,
2884 uint64_t flags);
2885int __must_check
2886i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2887 const struct i915_ggtt_view *view,
2888 uint32_t alignment,
2889 uint64_t flags);
fe14d5f4
TU
2890
2891int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2892 u32 flags);
d0710abb 2893void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2894int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2895/*
2896 * BEWARE: Do not use the function below unless you can _absolutely_
2897 * _guarantee_ VMA in question is _not in use_ anywhere.
2898 */
2899int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2900int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2901void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2902void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2903
4c914c0c
BV
2904int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2905 int *needs_clflush);
2906
37e680a1 2907int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2908
2909static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2910{
ee286370
CW
2911 return sg->length >> PAGE_SHIFT;
2912}
67d5a50c 2913
033908ae
DG
2914struct page *
2915i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2916
ee286370
CW
2917static inline struct page *
2918i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2919{
ee286370
CW
2920 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2921 return NULL;
67d5a50c 2922
ee286370
CW
2923 if (n < obj->get_page.last) {
2924 obj->get_page.sg = obj->pages->sgl;
2925 obj->get_page.last = 0;
2926 }
67d5a50c 2927
ee286370
CW
2928 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2929 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2930 if (unlikely(sg_is_chain(obj->get_page.sg)))
2931 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2932 }
67d5a50c 2933
ee286370 2934 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2935}
ee286370 2936
a5570178
CW
2937static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2938{
2939 BUG_ON(obj->pages == NULL);
2940 obj->pages_pin_count++;
2941}
2942static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2943{
2944 BUG_ON(obj->pages_pin_count == 0);
2945 obj->pages_pin_count--;
2946}
2947
54cf91dc 2948int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2949int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2950 struct intel_engine_cs *to,
2951 struct drm_i915_gem_request **to_req);
e2d05a8b 2952void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2953 struct drm_i915_gem_request *req);
ff72145b
DA
2954int i915_gem_dumb_create(struct drm_file *file_priv,
2955 struct drm_device *dev,
2956 struct drm_mode_create_dumb *args);
da6b51d0
DA
2957int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2958 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2959/**
2960 * Returns true if seq1 is later than seq2.
2961 */
2962static inline bool
2963i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2964{
2965 return (int32_t)(seq1 - seq2) >= 0;
2966}
2967
821485dc
CW
2968static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2969 bool lazy_coherency)
2970{
4a570db5 2971 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
821485dc
CW
2972 return i915_seqno_passed(seqno, req->previous_seqno);
2973}
2974
1b5a433a
JH
2975static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2976 bool lazy_coherency)
2977{
4a570db5 2978 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
1b5a433a
JH
2979 return i915_seqno_passed(seqno, req->seqno);
2980}
2981
fca26bb4
MK
2982int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2983int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2984
8d9fc7fd 2985struct drm_i915_gem_request *
0bc40be8 2986i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 2987
b29c19b6 2988bool i915_gem_retire_requests(struct drm_device *dev);
0bc40be8 2989void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
33196ded 2990int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2991 bool interruptible);
84c33a64 2992
1f83fee0
DV
2993static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2994{
2995 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2996 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2997}
2998
2999static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3000{
2ac0f450
MK
3001 return atomic_read(&error->reset_counter) & I915_WEDGED;
3002}
3003
3004static inline u32 i915_reset_count(struct i915_gpu_error *error)
3005{
3006 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3007}
a71d8d94 3008
88b4aa87
MK
3009static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3010{
3011 return dev_priv->gpu_error.stop_rings == 0 ||
3012 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3013}
3014
3015static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3016{
3017 return dev_priv->gpu_error.stop_rings == 0 ||
3018 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3019}
3020
069efc1d 3021void i915_gem_reset(struct drm_device *dev);
000433b6 3022bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3023int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3024int i915_gem_init_engines(struct drm_device *dev);
f691e2f4 3025int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3026int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3027void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3028void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3029int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3030int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3031void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3032 struct drm_i915_gem_object *batch_obj,
3033 bool flush_caches);
75289874 3034#define i915_add_request(req) \
fcfa423c 3035 __i915_add_request(req, NULL, true)
75289874 3036#define i915_add_request_no_flush(req) \
fcfa423c 3037 __i915_add_request(req, NULL, false)
9c654818 3038int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3039 unsigned reset_counter,
3040 bool interruptible,
3041 s64 *timeout,
2e1b8730 3042 struct intel_rps_client *rps);
a4b3a571 3043int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3044int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3045int __must_check
2e2f351d
CW
3046i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3047 bool readonly);
3048int __must_check
2021746e
CW
3049i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3050 bool write);
3051int __must_check
dabdfe02
CW
3052i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3053int __must_check
2da3b9b9
CW
3054i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3055 u32 alignment,
e6617330
TU
3056 const struct i915_ggtt_view *view);
3057void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3058 const struct i915_ggtt_view *view);
00731155 3059int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3060 int align);
b29c19b6 3061int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3062void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3063
0fa87796
ID
3064uint32_t
3065i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3066uint32_t
d865110c
ID
3067i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3068 int tiling_mode, bool fenced);
467cffba 3069
e4ffd173
CW
3070int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3071 enum i915_cache_level cache_level);
3072
1286ff73
DV
3073struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3074 struct dma_buf *dma_buf);
3075
3076struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3077 struct drm_gem_object *gem_obj, int flags);
3078
088e0df4
MT
3079u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3080 const struct i915_ggtt_view *view);
3081u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3082 struct i915_address_space *vm);
3083static inline u64
ec7adb6e 3084i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3085{
9abc4648 3086 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3087}
ec7adb6e 3088
a70a3148 3089bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3090bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3091 const struct i915_ggtt_view *view);
a70a3148 3092bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3093 struct i915_address_space *vm);
fe14d5f4 3094
a70a3148
BW
3095unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3096 struct i915_address_space *vm);
fe14d5f4 3097struct i915_vma *
ec7adb6e
JL
3098i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3099 struct i915_address_space *vm);
3100struct i915_vma *
3101i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3102 const struct i915_ggtt_view *view);
fe14d5f4 3103
accfef2e
BW
3104struct i915_vma *
3105i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3106 struct i915_address_space *vm);
3107struct i915_vma *
3108i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3109 const struct i915_ggtt_view *view);
5c2abbea 3110
ec7adb6e
JL
3111static inline struct i915_vma *
3112i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3113{
3114 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3115}
ec7adb6e 3116bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3117
a70a3148 3118/* Some GGTT VM helpers */
5dc383b0 3119#define i915_obj_to_ggtt(obj) \
a70a3148 3120 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
a70a3148 3121
841cd773
DV
3122static inline struct i915_hw_ppgtt *
3123i915_vm_to_ppgtt(struct i915_address_space *vm)
3124{
3125 WARN_ON(i915_is_ggtt(vm));
841cd773
DV
3126 return container_of(vm, struct i915_hw_ppgtt, base);
3127}
3128
3129
a70a3148
BW
3130static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3131{
9abc4648 3132 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3133}
3134
3135static inline unsigned long
3136i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3137{
5dc383b0 3138 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3139}
c37e2204
BW
3140
3141static inline int __must_check
3142i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3143 uint32_t alignment,
1ec9e26d 3144 unsigned flags)
c37e2204 3145{
5dc383b0
DV
3146 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3147 alignment, flags | PIN_GLOBAL);
c37e2204 3148}
a70a3148 3149
b287110e
DV
3150static inline int
3151i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3152{
3153 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3154}
3155
e6617330
TU
3156void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3157 const struct i915_ggtt_view *view);
3158static inline void
3159i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3160{
3161 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3162}
b287110e 3163
41a36b73
DV
3164/* i915_gem_fence.c */
3165int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3166int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3167
3168bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3169void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3170
3171void i915_gem_restore_fences(struct drm_device *dev);
3172
7f96ecaf
DV
3173void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3174void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3175void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3176
254f965c 3177/* i915_gem_context.c */
8245be31 3178int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3179void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3180void i915_gem_context_reset(struct drm_device *dev);
e422b888 3181int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3182int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3183void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3184int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3185struct intel_context *
41bde553 3186i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3187void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3188struct drm_i915_gem_object *
3189i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3190static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3191{
691e6415 3192 kref_get(&ctx->ref);
dce3271b
MK
3193}
3194
273497e5 3195static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3196{
691e6415 3197 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3198}
3199
273497e5 3200static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3201{
821d66dd 3202 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3203}
3204
84624813
BW
3205int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3206 struct drm_file *file);
3207int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file);
c9dc0f35
CW
3209int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3210 struct drm_file *file_priv);
3211int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3212 struct drm_file *file_priv);
1286ff73 3213
679845ed
BW
3214/* i915_gem_evict.c */
3215int __must_check i915_gem_evict_something(struct drm_device *dev,
3216 struct i915_address_space *vm,
3217 int min_size,
3218 unsigned alignment,
3219 unsigned cache_level,
d23db88c
CW
3220 unsigned long start,
3221 unsigned long end,
1ec9e26d 3222 unsigned flags);
506a8e87 3223int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3224int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3225
0260c420 3226/* belongs in i915_gem_gtt.h */
d09105c6 3227static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3228{
3229 if (INTEL_INFO(dev)->gen < 6)
3230 intel_gtt_chipset_flush();
3231}
246cbfb5 3232
9797fbfb 3233/* i915_gem_stolen.c */
d713fd49
PZ
3234int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3235 struct drm_mm_node *node, u64 size,
3236 unsigned alignment);
a9da512b
PZ
3237int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3238 struct drm_mm_node *node, u64 size,
3239 unsigned alignment, u64 start,
3240 u64 end);
d713fd49
PZ
3241void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3242 struct drm_mm_node *node);
9797fbfb
CW
3243int i915_gem_init_stolen(struct drm_device *dev);
3244void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3245struct drm_i915_gem_object *
3246i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3247struct drm_i915_gem_object *
3248i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3249 u32 stolen_offset,
3250 u32 gtt_offset,
3251 u32 size);
9797fbfb 3252
be6a0376
DV
3253/* i915_gem_shrinker.c */
3254unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3255 unsigned long target,
be6a0376
DV
3256 unsigned flags);
3257#define I915_SHRINK_PURGEABLE 0x1
3258#define I915_SHRINK_UNBOUND 0x2
3259#define I915_SHRINK_BOUND 0x4
5763ff04 3260#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3261unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3262void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3263void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3264
3265
673a394b 3266/* i915_gem_tiling.c */
2c1792a1 3267static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3268{
50227e1c 3269 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3270
3271 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3272 obj->tiling_mode != I915_TILING_NONE;
3273}
3274
673a394b 3275/* i915_gem_debug.c */
23bc5982
CW
3276#if WATCH_LISTS
3277int i915_verify_lists(struct drm_device *dev);
673a394b 3278#else
23bc5982 3279#define i915_verify_lists(dev) 0
673a394b 3280#endif
1da177e4 3281
2017263e 3282/* i915_debugfs.c */
27c202ad
BG
3283int i915_debugfs_init(struct drm_minor *minor);
3284void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3285#ifdef CONFIG_DEBUG_FS
249e87de 3286int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3287void intel_display_crc_init(struct drm_device *dev);
3288#else
101057fa
DV
3289static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3290{ return 0; }
f8c168fa 3291static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3292#endif
84734a04
MK
3293
3294/* i915_gpu_error.c */
edc3d884
MK
3295__printf(2, 3)
3296void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3297int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3298 const struct i915_error_state_file_priv *error);
4dc955f7 3299int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3300 struct drm_i915_private *i915,
4dc955f7
MK
3301 size_t count, loff_t pos);
3302static inline void i915_error_state_buf_release(
3303 struct drm_i915_error_state_buf *eb)
3304{
3305 kfree(eb->buf);
3306}
58174462
MK
3307void i915_capture_error_state(struct drm_device *dev, bool wedge,
3308 const char *error_msg);
84734a04
MK
3309void i915_error_state_get(struct drm_device *dev,
3310 struct i915_error_state_file_priv *error_priv);
3311void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3312void i915_destroy_error_state(struct drm_device *dev);
3313
3314void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3315const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3316
351e3db2 3317/* i915_cmd_parser.c */
d728c8ef 3318int i915_cmd_parser_get_version(void);
0bc40be8
TU
3319int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3320void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3321bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3322int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3323 struct drm_i915_gem_object *batch_obj,
78a42377 3324 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3325 u32 batch_start_offset,
b9ffd80e 3326 u32 batch_len,
351e3db2
BV
3327 bool is_master);
3328
317c35d1
JB
3329/* i915_suspend.c */
3330extern int i915_save_state(struct drm_device *dev);
3331extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3332
0136db58
BW
3333/* i915_sysfs.c */
3334void i915_setup_sysfs(struct drm_device *dev_priv);
3335void i915_teardown_sysfs(struct drm_device *dev_priv);
3336
f899fc64
CW
3337/* intel_i2c.c */
3338extern int intel_setup_gmbus(struct drm_device *dev);
3339extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3340extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3341 unsigned int pin);
3bd7d909 3342
0184df46
JN
3343extern struct i2c_adapter *
3344intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3345extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3346extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3347static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3348{
3349 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3350}
f899fc64
CW
3351extern void intel_i2c_reset(struct drm_device *dev);
3352
8b8e1a89 3353/* intel_bios.c */
98f3a1dc 3354int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3355bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3356bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
8b8e1a89 3357
3b617967 3358/* intel_opregion.c */
44834a67 3359#ifdef CONFIG_ACPI
27d50c82 3360extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3361extern void intel_opregion_init(struct drm_device *dev);
3362extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3363extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3364extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3365 bool enable);
ecbc5cf3
JN
3366extern int intel_opregion_notify_adapter(struct drm_device *dev,
3367 pci_power_t state);
65e082c9 3368#else
27d50c82 3369static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3370static inline void intel_opregion_init(struct drm_device *dev) { return; }
3371static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3372static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3373static inline int
3374intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3375{
3376 return 0;
3377}
ecbc5cf3
JN
3378static inline int
3379intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3380{
3381 return 0;
3382}
65e082c9 3383#endif
8ee1c3db 3384
723bfd70
JB
3385/* intel_acpi.c */
3386#ifdef CONFIG_ACPI
3387extern void intel_register_dsm_handler(void);
3388extern void intel_unregister_dsm_handler(void);
3389#else
3390static inline void intel_register_dsm_handler(void) { return; }
3391static inline void intel_unregister_dsm_handler(void) { return; }
3392#endif /* CONFIG_ACPI */
3393
79e53945 3394/* modesetting */
f817586c 3395extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3396extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3397extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3398extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3399extern void intel_connector_unregister(struct intel_connector *);
28d52043 3400extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3401extern void intel_display_resume(struct drm_device *dev);
44cec740 3402extern void i915_redisable_vga(struct drm_device *dev);
04098753 3403extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3404extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3405extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3406extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3407extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3408 bool enable);
0206e353 3409extern void intel_detect_pch(struct drm_device *dev);
0136db58 3410extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3411
2911a35b 3412extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3413int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3414 struct drm_file *file);
b6359918
MK
3415int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3416 struct drm_file *file);
575155a9 3417
6ef3d427
CW
3418/* overlay */
3419extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3420extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3421 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3422
3423extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3424extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3425 struct drm_device *dev,
3426 struct intel_display_error_state *error);
6ef3d427 3427
151a49d0
TR
3428int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3429int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3430
3431/* intel_sideband.c */
707b6e3d
D
3432u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3433void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3434u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3435u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3436void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3437u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3438void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3439u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3440void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3441u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3442void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3443u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3444void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3445u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3446 enum intel_sbi_destination destination);
3447void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3448 enum intel_sbi_destination destination);
e9fe51c6
SK
3449u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3450void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3451
616bc820
VS
3452int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3453int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3454
0b274481
BW
3455#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3456#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3457
3458#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3459#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3460#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3461#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3462
3463#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3464#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3465#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3466#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3467
698b3135
CW
3468/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3469 * will be implemented using 2 32-bit writes in an arbitrary order with
3470 * an arbitrary delay between them. This can cause the hardware to
3471 * act upon the intermediate value, possibly leading to corruption and
3472 * machine death. You have been warned.
3473 */
0b274481
BW
3474#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3475#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3476
50877445 3477#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3478 u32 upper, lower, old_upper, loop = 0; \
3479 upper = I915_READ(upper_reg); \
ee0a227b 3480 do { \
acd29f7b 3481 old_upper = upper; \
ee0a227b 3482 lower = I915_READ(lower_reg); \
acd29f7b
CW
3483 upper = I915_READ(upper_reg); \
3484 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3485 (u64)upper << 32 | lower; })
50877445 3486
cae5852d
ZN
3487#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3488#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3489
75aa3f63
VS
3490#define __raw_read(x, s) \
3491static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3492 i915_reg_t reg) \
75aa3f63 3493{ \
f0f59a00 3494 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3495}
3496
3497#define __raw_write(x, s) \
3498static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3499 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3500{ \
f0f59a00 3501 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3502}
3503__raw_read(8, b)
3504__raw_read(16, w)
3505__raw_read(32, l)
3506__raw_read(64, q)
3507
3508__raw_write(8, b)
3509__raw_write(16, w)
3510__raw_write(32, l)
3511__raw_write(64, q)
3512
3513#undef __raw_read
3514#undef __raw_write
3515
a6111f7b
CW
3516/* These are untraced mmio-accessors that are only valid to be used inside
3517 * criticial sections inside IRQ handlers where forcewake is explicitly
3518 * controlled.
3519 * Think twice, and think again, before using these.
3520 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3521 * intel_uncore_forcewake_irqunlock().
3522 */
75aa3f63
VS
3523#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3524#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3525#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3526
55bc60db
VS
3527/* "Broadcast RGB" property */
3528#define INTEL_BROADCAST_RGB_AUTO 0
3529#define INTEL_BROADCAST_RGB_FULL 1
3530#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3531
f0f59a00 3532static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3533{
666a4537 3534 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3535 return VLV_VGACNTRL;
92e23b99
SJ
3536 else if (INTEL_INFO(dev)->gen >= 5)
3537 return CPU_VGACNTRL;
766aa1c4
VS
3538 else
3539 return VGACNTRL;
3540}
3541
2bb4629a
VS
3542static inline void __user *to_user_ptr(u64 address)
3543{
3544 return (void __user *)(uintptr_t)address;
3545}
3546
df97729f
ID
3547static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3548{
3549 unsigned long j = msecs_to_jiffies(m);
3550
3551 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3552}
3553
7bd0e226
DV
3554static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3555{
3556 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3557}
3558
df97729f
ID
3559static inline unsigned long
3560timespec_to_jiffies_timeout(const struct timespec *value)
3561{
3562 unsigned long j = timespec_to_jiffies(value);
3563
3564 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3565}
3566
dce56b3c
PZ
3567/*
3568 * If you need to wait X milliseconds between events A and B, but event B
3569 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3570 * when event A happened, then just before event B you call this function and
3571 * pass the timestamp as the first argument, and X as the second argument.
3572 */
3573static inline void
3574wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3575{
ec5e0cfb 3576 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3577
3578 /*
3579 * Don't re-read the value of "jiffies" every time since it may change
3580 * behind our back and break the math.
3581 */
3582 tmp_jiffies = jiffies;
3583 target_jiffies = timestamp_jiffies +
3584 msecs_to_jiffies_timeout(to_wait_ms);
3585
3586 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3587 remaining_jiffies = target_jiffies - tmp_jiffies;
3588 while (remaining_jiffies)
3589 remaining_jiffies =
3590 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3591 }
3592}
3593
0bc40be8 3594static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3595 struct drm_i915_gem_request *req)
3596{
0bc40be8
TU
3597 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3598 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3599}
3600
1da177e4 3601#endif