]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Make gmbus setup take dev_priv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
8c4f24f9 58#include "intel_uc.h"
e73bdd20
CW
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
e9cbc4bd
DV
79#define DRIVER_DATE "20161121"
80#define DRIVER_TIMESTAMP 1479717903
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
42a8ca4c
JN
122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
87ad3212
JN
127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
08c4d7fc
TU
132static inline const char *enableddisabled(bool v)
133{
134 return v ? "enabled" : "disabled";
135}
136
317c35d1 137enum pipe {
752aa88a 138 INVALID_PIPE = -1,
317c35d1
JB
139 PIPE_A = 0,
140 PIPE_B,
9db4a9c7 141 PIPE_C,
a57c774a
AK
142 _PIPE_EDP,
143 I915_MAX_PIPES = _PIPE_EDP
317c35d1 144};
9db4a9c7 145#define pipe_name(p) ((p) + 'A')
317c35d1 146
a5c961d1
PZ
147enum transcoder {
148 TRANSCODER_A = 0,
149 TRANSCODER_B,
150 TRANSCODER_C,
a57c774a 151 TRANSCODER_EDP,
4d1de975
JN
152 TRANSCODER_DSI_A,
153 TRANSCODER_DSI_C,
a57c774a 154 I915_MAX_TRANSCODERS
a5c961d1 155};
da205630
JN
156
157static inline const char *transcoder_name(enum transcoder transcoder)
158{
159 switch (transcoder) {
160 case TRANSCODER_A:
161 return "A";
162 case TRANSCODER_B:
163 return "B";
164 case TRANSCODER_C:
165 return "C";
166 case TRANSCODER_EDP:
167 return "EDP";
4d1de975
JN
168 case TRANSCODER_DSI_A:
169 return "DSI A";
170 case TRANSCODER_DSI_C:
171 return "DSI C";
da205630
JN
172 default:
173 return "<invalid>";
174 }
175}
a5c961d1 176
4d1de975
JN
177static inline bool transcoder_is_dsi(enum transcoder transcoder)
178{
179 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
180}
181
84139d1e 182/*
b14e5848
VS
183 * Global legacy plane identifier. Valid only for primary/sprite
184 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 185 */
80824003 186enum plane {
b14e5848 187 PLANE_A,
80824003 188 PLANE_B,
9db4a9c7 189 PLANE_C,
80824003 190};
9db4a9c7 191#define plane_name(p) ((p) + 'A')
52440211 192
580503c7 193#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 194
b14e5848
VS
195/*
196 * Per-pipe plane identifier.
197 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
198 * number of planes per CRTC. Not all platforms really have this many planes,
199 * which means some arrays of size I915_MAX_PLANES may have unused entries
200 * between the topmost sprite plane and the cursor plane.
201 *
202 * This is expected to be passed to various register macros
203 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
204 */
205enum plane_id {
206 PLANE_PRIMARY,
207 PLANE_SPRITE0,
208 PLANE_SPRITE1,
209 PLANE_CURSOR,
210 I915_MAX_PLANES,
211};
212
d97d7b48
VS
213#define for_each_plane_id_on_crtc(__crtc, __p) \
214 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
215 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
216
2b139522 217enum port {
03cdc1d4 218 PORT_NONE = -1,
2b139522
ED
219 PORT_A = 0,
220 PORT_B,
221 PORT_C,
222 PORT_D,
223 PORT_E,
224 I915_MAX_PORTS
225};
226#define port_name(p) ((p) + 'A')
227
a09caddd 228#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
229
230enum dpio_channel {
231 DPIO_CH0,
232 DPIO_CH1
233};
234
235enum dpio_phy {
236 DPIO_PHY0,
237 DPIO_PHY1
238};
239
b97186f0
PZ
240enum intel_display_power_domain {
241 POWER_DOMAIN_PIPE_A,
242 POWER_DOMAIN_PIPE_B,
243 POWER_DOMAIN_PIPE_C,
244 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
245 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
246 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
247 POWER_DOMAIN_TRANSCODER_A,
248 POWER_DOMAIN_TRANSCODER_B,
249 POWER_DOMAIN_TRANSCODER_C,
f52e353e 250 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
251 POWER_DOMAIN_TRANSCODER_DSI_A,
252 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
253 POWER_DOMAIN_PORT_DDI_A_LANES,
254 POWER_DOMAIN_PORT_DDI_B_LANES,
255 POWER_DOMAIN_PORT_DDI_C_LANES,
256 POWER_DOMAIN_PORT_DDI_D_LANES,
257 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
258 POWER_DOMAIN_PORT_DSI,
259 POWER_DOMAIN_PORT_CRT,
260 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 261 POWER_DOMAIN_VGA,
fbeeaa23 262 POWER_DOMAIN_AUDIO,
bd2bb1b9 263 POWER_DOMAIN_PLLS,
1407121a
S
264 POWER_DOMAIN_AUX_A,
265 POWER_DOMAIN_AUX_B,
266 POWER_DOMAIN_AUX_C,
267 POWER_DOMAIN_AUX_D,
f0ab43e6 268 POWER_DOMAIN_GMBUS,
dfa57627 269 POWER_DOMAIN_MODESET,
baa70707 270 POWER_DOMAIN_INIT,
bddc7645
ID
271
272 POWER_DOMAIN_NUM,
b97186f0
PZ
273};
274
275#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
276#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
277 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
278#define POWER_DOMAIN_TRANSCODER(tran) \
279 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
280 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 281
1d843f9d
EE
282enum hpd_pin {
283 HPD_NONE = 0,
1d843f9d
EE
284 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
285 HPD_CRT,
286 HPD_SDVO_B,
287 HPD_SDVO_C,
cc24fcdc 288 HPD_PORT_A,
1d843f9d
EE
289 HPD_PORT_B,
290 HPD_PORT_C,
291 HPD_PORT_D,
26951caf 292 HPD_PORT_E,
1d843f9d
EE
293 HPD_NUM_PINS
294};
295
c91711f9
JN
296#define for_each_hpd_pin(__pin) \
297 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
298
5fcece80
JN
299struct i915_hotplug {
300 struct work_struct hotplug_work;
301
302 struct {
303 unsigned long last_jiffies;
304 int count;
305 enum {
306 HPD_ENABLED = 0,
307 HPD_DISABLED = 1,
308 HPD_MARK_DISABLED = 2
309 } state;
310 } stats[HPD_NUM_PINS];
311 u32 event_bits;
312 struct delayed_work reenable_work;
313
314 struct intel_digital_port *irq_port[I915_MAX_PORTS];
315 u32 long_port_mask;
316 u32 short_port_mask;
317 struct work_struct dig_port_work;
318
19625e85
L
319 struct work_struct poll_init_work;
320 bool poll_enabled;
321
5fcece80
JN
322 /*
323 * if we get a HPD irq from DP and a HPD irq from non-DP
324 * the non-DP HPD could block the workqueue on a mode config
325 * mutex getting, that userspace may have taken. However
326 * userspace is waiting on the DP workqueue to run which is
327 * blocked behind the non-DP one.
328 */
329 struct workqueue_struct *dp_wq;
330};
331
2a2d5482
CW
332#define I915_GEM_GPU_DOMAINS \
333 (I915_GEM_DOMAIN_RENDER | \
334 I915_GEM_DOMAIN_SAMPLER | \
335 I915_GEM_DOMAIN_COMMAND | \
336 I915_GEM_DOMAIN_INSTRUCTION | \
337 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 338
055e393f
DL
339#define for_each_pipe(__dev_priv, __p) \
340 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
341#define for_each_pipe_masked(__dev_priv, __p, __mask) \
342 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
343 for_each_if ((__mask) & (1 << (__p)))
8b364b41 344#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
345 for ((__p) = 0; \
346 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
347 (__p)++)
3bdcfc0c
DL
348#define for_each_sprite(__dev_priv, __p, __s) \
349 for ((__s) = 0; \
350 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
351 (__s)++)
9db4a9c7 352
c3aeadc8
JN
353#define for_each_port_masked(__port, __ports_mask) \
354 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
355 for_each_if ((__ports_mask) & (1 << (__port)))
356
d79b814d 357#define for_each_crtc(dev, crtc) \
91c8a326 358 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 359
27321ae8
ML
360#define for_each_intel_plane(dev, intel_plane) \
361 list_for_each_entry(intel_plane, \
91c8a326 362 &(dev)->mode_config.plane_list, \
27321ae8
ML
363 base.head)
364
c107acfe 365#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
366 list_for_each_entry(intel_plane, \
367 &(dev)->mode_config.plane_list, \
c107acfe
MR
368 base.head) \
369 for_each_if ((plane_mask) & \
370 (1 << drm_plane_index(&intel_plane->base)))
371
262cd2e1
VS
372#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
373 list_for_each_entry(intel_plane, \
374 &(dev)->mode_config.plane_list, \
375 base.head) \
95150bdf 376 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 377
91c8a326
CW
378#define for_each_intel_crtc(dev, intel_crtc) \
379 list_for_each_entry(intel_crtc, \
380 &(dev)->mode_config.crtc_list, \
381 base.head)
d063ae48 382
91c8a326
CW
383#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
384 list_for_each_entry(intel_crtc, \
385 &(dev)->mode_config.crtc_list, \
386 base.head) \
98d39494
MR
387 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
388
b2784e15
DL
389#define for_each_intel_encoder(dev, intel_encoder) \
390 list_for_each_entry(intel_encoder, \
391 &(dev)->mode_config.encoder_list, \
392 base.head)
393
3a3371ff
ACO
394#define for_each_intel_connector(dev, intel_connector) \
395 list_for_each_entry(intel_connector, \
91c8a326 396 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
397 base.head)
398
6c2b7c12
DV
399#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
400 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 401 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 402
53f5e3ca
JB
403#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
404 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 405 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 406
b04c5bd6
BF
407#define for_each_power_domain(domain, mask) \
408 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 409 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 410
e7b903d2 411struct drm_i915_private;
ad46cb53 412struct i915_mm_struct;
5cc9ed4b 413struct i915_mmu_object;
e7b903d2 414
a6f766f3
CW
415struct drm_i915_file_private {
416 struct drm_i915_private *dev_priv;
417 struct drm_file *file;
418
419 struct {
420 spinlock_t lock;
421 struct list_head request_list;
d0bc54f2
CW
422/* 20ms is a fairly arbitrary limit (greater than the average frame time)
423 * chosen to prevent the CPU getting more than a frame ahead of the GPU
424 * (when using lax throttling for the frontbuffer). We also use it to
425 * offer free GPU waitboosts for severely congested workloads.
426 */
427#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
428 } mm;
429 struct idr context_idr;
430
2e1b8730
CW
431 struct intel_rps_client {
432 struct list_head link;
433 unsigned boosts;
434 } rps;
a6f766f3 435
c80ff16e 436 unsigned int bsd_engine;
b083a087
MK
437
438/* Client can have a maximum of 3 contexts banned before
439 * it is denied of creating new contexts. As one context
440 * ban needs 4 consecutive hangs, and more if there is
441 * progress in between, this is a last resort stop gap measure
442 * to limit the badly behaving clients access to gpu.
443 */
444#define I915_MAX_CLIENT_CONTEXT_BANS 3
445 int context_bans;
a6f766f3
CW
446};
447
e69d0bc1
DV
448/* Used by dp and fdi links */
449struct intel_link_m_n {
450 uint32_t tu;
451 uint32_t gmch_m;
452 uint32_t gmch_n;
453 uint32_t link_m;
454 uint32_t link_n;
455};
456
457void intel_link_compute_m_n(int bpp, int nlanes,
458 int pixel_clock, int link_clock,
459 struct intel_link_m_n *m_n);
460
1da177e4
LT
461/* Interface history:
462 *
463 * 1.1: Original.
0d6aa60b
DA
464 * 1.2: Add Power Management
465 * 1.3: Add vblank support
de227f5f 466 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 467 * 1.5: Add vblank pipe configuration
2228ed67
MD
468 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
469 * - Support vertical blank on secondary display pipe
1da177e4
LT
470 */
471#define DRIVER_MAJOR 1
2228ed67 472#define DRIVER_MINOR 6
1da177e4
LT
473#define DRIVER_PATCHLEVEL 0
474
0a3e67a4
JB
475struct opregion_header;
476struct opregion_acpi;
477struct opregion_swsci;
478struct opregion_asle;
479
8ee1c3db 480struct intel_opregion {
115719fc
WD
481 struct opregion_header *header;
482 struct opregion_acpi *acpi;
483 struct opregion_swsci *swsci;
ebde53c7
JN
484 u32 swsci_gbda_sub_functions;
485 u32 swsci_sbcb_sub_functions;
115719fc 486 struct opregion_asle *asle;
04ebaadb 487 void *rvda;
82730385 488 const void *vbt;
ada8f955 489 u32 vbt_size;
115719fc 490 u32 *lid_state;
91a60f20 491 struct work_struct asle_work;
8ee1c3db 492};
44834a67 493#define OPREGION_SIZE (8*1024)
8ee1c3db 494
6ef3d427
CW
495struct intel_overlay;
496struct intel_overlay_error_state;
497
9b9d172d 498struct sdvo_device_mapping {
e957d772 499 u8 initialized;
9b9d172d 500 u8 dvo_port;
501 u8 slave_addr;
502 u8 dvo_wiring;
e957d772 503 u8 i2c_pin;
b1083333 504 u8 ddc_pin;
9b9d172d 505};
506
7bd688cd 507struct intel_connector;
820d2d77 508struct intel_encoder;
ccf010fb 509struct intel_atomic_state;
5cec258b 510struct intel_crtc_state;
5724dbd1 511struct intel_initial_plane_config;
0e8ffe1b 512struct intel_crtc;
ee9300bb
DV
513struct intel_limit;
514struct dpll;
b8cecdf5 515
e70236a8 516struct drm_i915_display_funcs {
1353c4fb 517 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 518 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 519 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
520 int (*compute_intermediate_wm)(struct drm_device *dev,
521 struct intel_crtc *intel_crtc,
522 struct intel_crtc_state *newstate);
ccf010fb
ML
523 void (*initial_watermarks)(struct intel_atomic_state *state,
524 struct intel_crtc_state *cstate);
525 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
526 struct intel_crtc_state *cstate);
527 void (*optimize_watermarks)(struct intel_atomic_state *state,
528 struct intel_crtc_state *cstate);
98d39494 529 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 530 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
531 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
532 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
533 /* Returns the active state of the crtc, and if the crtc is active,
534 * fills out the pipe-config with the hw state. */
535 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 536 struct intel_crtc_state *);
5724dbd1
DL
537 void (*get_initial_plane_config)(struct intel_crtc *,
538 struct intel_initial_plane_config *);
190f68c5
ACO
539 int (*crtc_compute_clock)(struct intel_crtc *crtc,
540 struct intel_crtc_state *crtc_state);
4a806558
ML
541 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
542 struct drm_atomic_state *old_state);
543 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
544 struct drm_atomic_state *old_state);
896e5bb0
L
545 void (*update_crtcs)(struct drm_atomic_state *state,
546 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
547 void (*audio_codec_enable)(struct drm_connector *connector,
548 struct intel_encoder *encoder,
5e7234c9 549 const struct drm_display_mode *adjusted_mode);
69bfe1a9 550 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 551 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 552 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
553 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
554 struct drm_framebuffer *fb,
555 struct drm_i915_gem_object *obj,
556 struct drm_i915_gem_request *req,
557 uint32_t flags);
91d14251 558 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
559 /* clock updates for mode set */
560 /* cursor updates */
561 /* render clock increase/decrease */
562 /* display clock increase/decrease */
563 /* pll clock increase/decrease */
8563b1e8 564
b95c5321
ML
565 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
566 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
567};
568
48c1026a
MK
569enum forcewake_domain_id {
570 FW_DOMAIN_ID_RENDER = 0,
571 FW_DOMAIN_ID_BLITTER,
572 FW_DOMAIN_ID_MEDIA,
573
574 FW_DOMAIN_ID_COUNT
575};
576
577enum forcewake_domains {
578 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
579 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
580 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
581 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
582 FORCEWAKE_BLITTER |
583 FORCEWAKE_MEDIA)
584};
585
3756685a
TU
586#define FW_REG_READ (1)
587#define FW_REG_WRITE (2)
588
85ee17eb
PP
589enum decoupled_power_domain {
590 GEN9_DECOUPLED_PD_BLITTER = 0,
591 GEN9_DECOUPLED_PD_RENDER,
592 GEN9_DECOUPLED_PD_MEDIA,
593 GEN9_DECOUPLED_PD_ALL
594};
595
596enum decoupled_ops {
597 GEN9_DECOUPLED_OP_WRITE = 0,
598 GEN9_DECOUPLED_OP_READ
599};
600
3756685a
TU
601enum forcewake_domains
602intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
603 i915_reg_t reg, unsigned int op);
604
907b28c5 605struct intel_uncore_funcs {
c8d9a590 606 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 607 enum forcewake_domains domains);
c8d9a590 608 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 609 enum forcewake_domains domains);
0b274481 610
f0f59a00
VS
611 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
612 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
613 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
614 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 615
f0f59a00 616 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 617 uint8_t val, bool trace);
f0f59a00 618 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 619 uint16_t val, bool trace);
f0f59a00 620 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 621 uint32_t val, bool trace);
990bbdad
CW
622};
623
15157970
TU
624struct intel_forcewake_range {
625 u32 start;
626 u32 end;
627
628 enum forcewake_domains domains;
629};
630
907b28c5
CW
631struct intel_uncore {
632 spinlock_t lock; /** lock is also taken in irq contexts. */
633
15157970
TU
634 const struct intel_forcewake_range *fw_domains_table;
635 unsigned int fw_domains_table_entries;
636
907b28c5
CW
637 struct intel_uncore_funcs funcs;
638
639 unsigned fifo_count;
003342a5 640
48c1026a 641 enum forcewake_domains fw_domains;
003342a5 642 enum forcewake_domains fw_domains_active;
b2cff0db
CW
643
644 struct intel_uncore_forcewake_domain {
645 struct drm_i915_private *i915;
48c1026a 646 enum forcewake_domain_id id;
33c582c1 647 enum forcewake_domains mask;
b2cff0db 648 unsigned wake_count;
a57a4a67 649 struct hrtimer timer;
f0f59a00 650 i915_reg_t reg_set;
05a2fb15
MK
651 u32 val_set;
652 u32 val_clear;
f0f59a00
VS
653 i915_reg_t reg_ack;
654 i915_reg_t reg_post;
05a2fb15 655 u32 val_reset;
b2cff0db 656 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
657
658 int unclaimed_mmio_check;
b2cff0db
CW
659};
660
661/* Iterate over initialised fw domains */
33c582c1
TU
662#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
663 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
664 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
665 (domain__)++) \
666 for_each_if ((mask__) & (domain__)->mask)
667
668#define for_each_fw_domain(domain__, dev_priv__) \
669 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 670
b6e7d894
DL
671#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
672#define CSR_VERSION_MAJOR(version) ((version) >> 16)
673#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
674
eb805623 675struct intel_csr {
8144ac59 676 struct work_struct work;
eb805623 677 const char *fw_path;
a7f749f9 678 uint32_t *dmc_payload;
eb805623 679 uint32_t dmc_fw_size;
b6e7d894 680 uint32_t version;
eb805623 681 uint32_t mmio_count;
f0f59a00 682 i915_reg_t mmioaddr[8];
eb805623 683 uint32_t mmiodata[8];
832dba88 684 uint32_t dc_state;
a37baf3b 685 uint32_t allowed_dc_mask;
eb805623
DV
686};
687
604db650 688#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 689 /* Keep is_* in chronological order */ \
604db650
JL
690 func(is_mobile); \
691 func(is_i85x); \
692 func(is_i915g); \
693 func(is_i945gm); \
694 func(is_g33); \
604db650
JL
695 func(is_g4x); \
696 func(is_pineview); \
697 func(is_broadwater); \
698 func(is_crestline); \
699 func(is_ivybridge); \
700 func(is_valleyview); \
701 func(is_cherryview); \
702 func(is_haswell); \
703 func(is_broadwell); \
704 func(is_skylake); \
705 func(is_broxton); \
c22097fa 706 func(is_geminilake); \
604db650 707 func(is_kabylake); \
3e4274f8 708 func(is_lp); \
c007fb4a 709 func(is_alpha_support); \
566c56a4 710 /* Keep has_* in alphabetical order */ \
dfc5148f 711 func(has_64bit_reloc); \
604db650 712 func(has_csr); \
566c56a4 713 func(has_ddi); \
604db650 714 func(has_dp_mst); \
566c56a4
JL
715 func(has_fbc); \
716 func(has_fpga_dbg); \
604db650 717 func(has_gmbus_irq); \
604db650
JL
718 func(has_gmch_display); \
719 func(has_guc); \
604db650 720 func(has_hotplug); \
566c56a4
JL
721 func(has_hw_contexts); \
722 func(has_l3_dpf); \
604db650 723 func(has_llc); \
566c56a4
JL
724 func(has_logical_ring_contexts); \
725 func(has_overlay); \
726 func(has_pipe_cxsr); \
727 func(has_pooled_eu); \
728 func(has_psr); \
729 func(has_rc6); \
730 func(has_rc6p); \
731 func(has_resource_streamer); \
732 func(has_runtime_pm); \
604db650 733 func(has_snoop); \
566c56a4
JL
734 func(cursor_needs_physical); \
735 func(hws_needs_physical); \
736 func(overlay_needs_physical); \
85ee17eb
PP
737 func(supports_tv); \
738 func(has_decoupled_mmio)
c96ea64e 739
915490d5 740struct sseu_dev_info {
f08a0c92 741 u8 slice_mask;
57ec171e 742 u8 subslice_mask;
915490d5
ID
743 u8 eu_total;
744 u8 eu_per_subslice;
43b67998
ID
745 u8 min_eu_in_pool;
746 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
747 u8 subslice_7eu[3];
748 u8 has_slice_pg:1;
749 u8 has_subslice_pg:1;
750 u8 has_eu_pg:1;
915490d5
ID
751};
752
57ec171e
ID
753static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
754{
755 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
756}
757
cfdf1fa2 758struct intel_device_info {
10fce67a 759 u32 display_mmio_offset;
87f1f465 760 u16 device_id;
ac208a8b 761 u8 num_pipes;
d615a166 762 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 763 u8 gen;
ae5702d2 764 u16 gen_mask;
73ae478c 765 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 766 u8 num_rings;
604db650
JL
767#define DEFINE_FLAG(name) u8 name:1
768 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
769#undef DEFINE_FLAG
6f3fff60 770 u16 ddb_size; /* in blocks */
a57c774a
AK
771 /* Register offsets for the various display pipes and transcoders */
772 int pipe_offsets[I915_MAX_TRANSCODERS];
773 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 774 int palette_offsets[I915_MAX_PIPES];
5efb3e28 775 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
776
777 /* Slice/subslice/EU info */
43b67998 778 struct sseu_dev_info sseu;
82cf435b
LL
779
780 struct color_luts {
781 u16 degamma_lut_size;
782 u16 gamma_lut_size;
783 } color;
cfdf1fa2
KH
784};
785
2bd160a1
CW
786struct intel_display_error_state;
787
788struct drm_i915_error_state {
789 struct kref ref;
790 struct timeval time;
de867c20
CW
791 struct timeval boottime;
792 struct timeval uptime;
2bd160a1 793
9f267eb8
CW
794 struct drm_i915_private *i915;
795
2bd160a1
CW
796 char error_msg[128];
797 bool simulated;
798 int iommu;
799 u32 reset_count;
800 u32 suspend_count;
801 struct intel_device_info device_info;
802
803 /* Generic register state */
804 u32 eir;
805 u32 pgtbl_er;
806 u32 ier;
807 u32 gtier[4];
808 u32 ccid;
809 u32 derrmr;
810 u32 forcewake;
811 u32 error; /* gen6+ */
812 u32 err_int; /* gen7 */
813 u32 fault_data0; /* gen8, gen9 */
814 u32 fault_data1; /* gen8, gen9 */
815 u32 done_reg;
816 u32 gac_eco;
817 u32 gam_ecochk;
818 u32 gab_ctl;
819 u32 gfx_mode;
d636951e 820
2bd160a1
CW
821 u64 fence[I915_MAX_NUM_FENCES];
822 struct intel_overlay_error_state *overlay;
823 struct intel_display_error_state *display;
51d545d0 824 struct drm_i915_error_object *semaphore;
27b85bea 825 struct drm_i915_error_object *guc_log;
2bd160a1
CW
826
827 struct drm_i915_error_engine {
828 int engine_id;
829 /* Software tracked state */
830 bool waiting;
831 int num_waiters;
3fe3b030
MK
832 unsigned long hangcheck_timestamp;
833 bool hangcheck_stalled;
2bd160a1
CW
834 enum intel_engine_hangcheck_action hangcheck_action;
835 struct i915_address_space *vm;
836 int num_requests;
837
cdb324bd
CW
838 /* position of active request inside the ring */
839 u32 rq_head, rq_post, rq_tail;
840
2bd160a1
CW
841 /* our own tracking of ring head and tail */
842 u32 cpu_ring_head;
843 u32 cpu_ring_tail;
844
845 u32 last_seqno;
2bd160a1
CW
846
847 /* Register state */
848 u32 start;
849 u32 tail;
850 u32 head;
851 u32 ctl;
21a2c58a 852 u32 mode;
2bd160a1
CW
853 u32 hws;
854 u32 ipeir;
855 u32 ipehr;
2bd160a1
CW
856 u32 bbstate;
857 u32 instpm;
858 u32 instps;
859 u32 seqno;
860 u64 bbaddr;
861 u64 acthd;
862 u32 fault_reg;
863 u64 faddr;
864 u32 rc_psmi; /* sleep state */
865 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 866 struct intel_instdone instdone;
2bd160a1
CW
867
868 struct drm_i915_error_object {
2bd160a1 869 u64 gtt_offset;
03382dfb 870 u64 gtt_size;
0a97015d
CW
871 int page_count;
872 int unused;
2bd160a1
CW
873 u32 *pages[0];
874 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
875
876 struct drm_i915_error_object *wa_ctx;
877
878 struct drm_i915_error_request {
879 long jiffies;
c84455b4 880 pid_t pid;
35ca039e 881 u32 context;
84102171 882 int ban_score;
2bd160a1
CW
883 u32 seqno;
884 u32 head;
885 u32 tail;
35ca039e 886 } *requests, execlist[2];
2bd160a1
CW
887
888 struct drm_i915_error_waiter {
889 char comm[TASK_COMM_LEN];
890 pid_t pid;
891 u32 seqno;
892 } *waiters;
893
894 struct {
895 u32 gfx_mode;
896 union {
897 u64 pdp[4];
898 u32 pp_dir_base;
899 };
900 } vm_info;
901
902 pid_t pid;
903 char comm[TASK_COMM_LEN];
b083a087 904 int context_bans;
2bd160a1
CW
905 } engine[I915_NUM_ENGINES];
906
907 struct drm_i915_error_buffer {
908 u32 size;
909 u32 name;
910 u32 rseqno[I915_NUM_ENGINES], wseqno;
911 u64 gtt_offset;
912 u32 read_domains;
913 u32 write_domain;
914 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
915 u32 tiling:2;
916 u32 dirty:1;
917 u32 purgeable:1;
918 u32 userptr:1;
919 s32 engine:4;
920 u32 cache_level:3;
921 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
922 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
923 struct i915_address_space *active_vm[I915_NUM_ENGINES];
924};
925
7faf1ab2
DV
926enum i915_cache_level {
927 I915_CACHE_NONE = 0,
350ec881
CW
928 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
929 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
930 caches, eg sampler/render caches, and the
931 large Last-Level-Cache. LLC is coherent with
932 the CPU, but L3 is only visible to the GPU. */
651d794f 933 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
934};
935
821d66dd 936#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 937
31b7a88d 938/**
e2efd130 939 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
940 * @ref: reference count.
941 * @user_handle: userspace tracking identity for this context.
942 * @remap_slice: l3 row remapping information.
b1b38278
DW
943 * @flags: context specific flags:
944 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
945 * @file_priv: filp associated with this context (NULL for global default
946 * context).
947 * @hang_stats: information about the role of this context in possible GPU
948 * hangs.
7df113e4 949 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
950 * @legacy_hw_ctx: render context backing object and whether it is correctly
951 * initialized (legacy ring submission mechanism only).
952 * @link: link in the global list of contexts.
953 *
954 * Contexts are memory images used by the hardware to store copies of their
955 * internal state.
956 */
e2efd130 957struct i915_gem_context {
dce3271b 958 struct kref ref;
9ea4feec 959 struct drm_i915_private *i915;
40521054 960 struct drm_i915_file_private *file_priv;
ae6c4806 961 struct i915_hw_ppgtt *ppgtt;
c84455b4 962 struct pid *pid;
562f5d45 963 const char *name;
a33afea5 964
8d59bc6a 965 unsigned long flags;
bc3d6744
CW
966#define CONTEXT_NO_ZEROMAP BIT(0)
967#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
968
969 /* Unique identifier for this context, used by the hw for tracking */
970 unsigned int hw_id;
8d59bc6a 971 u32 user_handle;
9f792eba 972 int priority; /* greater priorities are serviced first */
5d1808ec 973
0cb26a8e
CW
974 u32 ggtt_alignment;
975
9021ad03 976 struct intel_context {
bf3783e5 977 struct i915_vma *state;
7e37f889 978 struct intel_ring *ring;
82352e90 979 uint32_t *lrc_reg_state;
8d59bc6a
CW
980 u64 lrc_desc;
981 int pin_count;
24f1d3cc 982 bool initialised;
666796da 983 } engine[I915_NUM_ENGINES];
bcd794c2 984 u32 ring_size;
c01fc532 985 u32 desc_template;
3c7ba635 986 struct atomic_notifier_head status_notifier;
80a9a8db 987 bool execlists_force_single_submission;
c9e003af 988
a33afea5 989 struct list_head link;
8d59bc6a
CW
990
991 u8 remap_slice;
50e046b6 992 bool closed:1;
bc1d53c6
MK
993 bool bannable:1;
994 bool banned:1;
995
996 unsigned int guilty_count; /* guilty of a hang */
997 unsigned int active_count; /* active during hang */
998
999#define CONTEXT_SCORE_GUILTY 10
1000#define CONTEXT_SCORE_BAN_THRESHOLD 40
1001 /* Accumulated score of hangs caused by this context */
1002 int ban_score;
40521054
BW
1003};
1004
a4001f1b
PZ
1005enum fb_op_origin {
1006 ORIGIN_GTT,
1007 ORIGIN_CPU,
1008 ORIGIN_CS,
1009 ORIGIN_FLIP,
74b4ea1e 1010 ORIGIN_DIRTYFB,
a4001f1b
PZ
1011};
1012
ab34a7e8 1013struct intel_fbc {
25ad93fd
PZ
1014 /* This is always the inner lock when overlapping with struct_mutex and
1015 * it's the outer lock when overlapping with stolen_lock. */
1016 struct mutex lock;
5e59f717 1017 unsigned threshold;
dbef0f15
PZ
1018 unsigned int possible_framebuffer_bits;
1019 unsigned int busy_bits;
010cf73d 1020 unsigned int visible_pipes_mask;
e35fef21 1021 struct intel_crtc *crtc;
5c3fe8b0 1022
c4213885 1023 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1024 struct drm_mm_node *compressed_llb;
1025
da46f936
RV
1026 bool false_color;
1027
d029bcad 1028 bool enabled;
0e631adc 1029 bool active;
9adccc60 1030
61a585d6
PZ
1031 bool underrun_detected;
1032 struct work_struct underrun_work;
1033
aaf78d27
PZ
1034 struct intel_fbc_state_cache {
1035 struct {
1036 unsigned int mode_flags;
1037 uint32_t hsw_bdw_pixel_rate;
1038 } crtc;
1039
1040 struct {
1041 unsigned int rotation;
1042 int src_w;
1043 int src_h;
1044 bool visible;
1045 } plane;
1046
1047 struct {
1048 u64 ilk_ggtt_offset;
aaf78d27
PZ
1049 uint32_t pixel_format;
1050 unsigned int stride;
1051 int fence_reg;
1052 unsigned int tiling_mode;
1053 } fb;
1054 } state_cache;
1055
b183b3f1
PZ
1056 struct intel_fbc_reg_params {
1057 struct {
1058 enum pipe pipe;
1059 enum plane plane;
1060 unsigned int fence_y_offset;
1061 } crtc;
1062
1063 struct {
1064 u64 ggtt_offset;
b183b3f1
PZ
1065 uint32_t pixel_format;
1066 unsigned int stride;
1067 int fence_reg;
1068 } fb;
1069
1070 int cfb_size;
1071 } params;
1072
5c3fe8b0 1073 struct intel_fbc_work {
128d7356 1074 bool scheduled;
ca18d51d 1075 u32 scheduled_vblank;
128d7356 1076 struct work_struct work;
128d7356 1077 } work;
5c3fe8b0 1078
bf6189c6 1079 const char *no_fbc_reason;
b5e50c3f
JB
1080};
1081
96178eeb
VK
1082/**
1083 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1084 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1085 * parsing for same resolution.
1086 */
1087enum drrs_refresh_rate_type {
1088 DRRS_HIGH_RR,
1089 DRRS_LOW_RR,
1090 DRRS_MAX_RR, /* RR count */
1091};
1092
1093enum drrs_support_type {
1094 DRRS_NOT_SUPPORTED = 0,
1095 STATIC_DRRS_SUPPORT = 1,
1096 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1097};
1098
2807cf69 1099struct intel_dp;
96178eeb
VK
1100struct i915_drrs {
1101 struct mutex mutex;
1102 struct delayed_work work;
1103 struct intel_dp *dp;
1104 unsigned busy_frontbuffer_bits;
1105 enum drrs_refresh_rate_type refresh_rate_type;
1106 enum drrs_support_type type;
1107};
1108
a031d709 1109struct i915_psr {
f0355c4a 1110 struct mutex lock;
a031d709
RV
1111 bool sink_support;
1112 bool source_ok;
2807cf69 1113 struct intel_dp *enabled;
7c8f8a70
RV
1114 bool active;
1115 struct delayed_work work;
9ca15301 1116 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1117 bool psr2_support;
1118 bool aux_frame_sync;
60e5ffe3 1119 bool link_standby;
3f51e471 1120};
5c3fe8b0 1121
3bad0781 1122enum intel_pch {
f0350830 1123 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1124 PCH_IBX, /* Ibexpeak PCH */
1125 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1126 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1127 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1128 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1129 PCH_NOP,
3bad0781
ZW
1130};
1131
988d6ee8
PZ
1132enum intel_sbi_destination {
1133 SBI_ICLK,
1134 SBI_MPHY,
1135};
1136
b690e96c 1137#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1138#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1139#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1140#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1141#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1142#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1143
8be48d92 1144struct intel_fbdev;
1630fe75 1145struct intel_fbc_work;
38651674 1146
c2b9152f
DV
1147struct intel_gmbus {
1148 struct i2c_adapter adapter;
3e4d44e0 1149#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1150 u32 force_bit;
c2b9152f 1151 u32 reg0;
f0f59a00 1152 i915_reg_t gpio_reg;
c167a6fc 1153 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1154 struct drm_i915_private *dev_priv;
1155};
1156
f4c956ad 1157struct i915_suspend_saved_registers {
e948e994 1158 u32 saveDSPARB;
ba8bbcf6 1159 u32 saveFBC_CONTROL;
1f84e550 1160 u32 saveCACHE_MODE_0;
1f84e550 1161 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1162 u32 saveSWF0[16];
1163 u32 saveSWF1[16];
85fa792b 1164 u32 saveSWF3[3];
4b9de737 1165 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1166 u32 savePCH_PORT_HOTPLUG;
9f49c376 1167 u16 saveGCDGMBUS;
f4c956ad 1168};
c85aa885 1169
ddeea5b0
ID
1170struct vlv_s0ix_state {
1171 /* GAM */
1172 u32 wr_watermark;
1173 u32 gfx_prio_ctrl;
1174 u32 arb_mode;
1175 u32 gfx_pend_tlb0;
1176 u32 gfx_pend_tlb1;
1177 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1178 u32 media_max_req_count;
1179 u32 gfx_max_req_count;
1180 u32 render_hwsp;
1181 u32 ecochk;
1182 u32 bsd_hwsp;
1183 u32 blt_hwsp;
1184 u32 tlb_rd_addr;
1185
1186 /* MBC */
1187 u32 g3dctl;
1188 u32 gsckgctl;
1189 u32 mbctl;
1190
1191 /* GCP */
1192 u32 ucgctl1;
1193 u32 ucgctl3;
1194 u32 rcgctl1;
1195 u32 rcgctl2;
1196 u32 rstctl;
1197 u32 misccpctl;
1198
1199 /* GPM */
1200 u32 gfxpause;
1201 u32 rpdeuhwtc;
1202 u32 rpdeuc;
1203 u32 ecobus;
1204 u32 pwrdwnupctl;
1205 u32 rp_down_timeout;
1206 u32 rp_deucsw;
1207 u32 rcubmabdtmr;
1208 u32 rcedata;
1209 u32 spare2gh;
1210
1211 /* Display 1 CZ domain */
1212 u32 gt_imr;
1213 u32 gt_ier;
1214 u32 pm_imr;
1215 u32 pm_ier;
1216 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1217
1218 /* GT SA CZ domain */
1219 u32 tilectl;
1220 u32 gt_fifoctl;
1221 u32 gtlc_wake_ctrl;
1222 u32 gtlc_survive;
1223 u32 pmwgicz;
1224
1225 /* Display 2 CZ domain */
1226 u32 gu_ctl0;
1227 u32 gu_ctl1;
9c25210f 1228 u32 pcbr;
ddeea5b0
ID
1229 u32 clock_gate_dis2;
1230};
1231
bf225f20
CW
1232struct intel_rps_ei {
1233 u32 cz_clock;
1234 u32 render_c0;
1235 u32 media_c0;
31685c25
D
1236};
1237
c85aa885 1238struct intel_gen6_power_mgmt {
d4d70aa5
ID
1239 /*
1240 * work, interrupts_enabled and pm_iir are protected by
1241 * dev_priv->irq_lock
1242 */
c85aa885 1243 struct work_struct work;
d4d70aa5 1244 bool interrupts_enabled;
c85aa885 1245 u32 pm_iir;
59cdb63d 1246
b20e3cfe 1247 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1248 u32 pm_intr_keep;
1249
b39fb297
BW
1250 /* Frequencies are stored in potentially platform dependent multiples.
1251 * In other words, *_freq needs to be multiplied by X to be interesting.
1252 * Soft limits are those which are used for the dynamic reclocking done
1253 * by the driver (raise frequencies under heavy loads, and lower for
1254 * lighter loads). Hard limits are those imposed by the hardware.
1255 *
1256 * A distinction is made for overclocking, which is never enabled by
1257 * default, and is considered to be above the hard limit if it's
1258 * possible at all.
1259 */
1260 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1261 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1262 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1263 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1264 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1265 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1266 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1267 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1268 u8 rp1_freq; /* "less than" RP0 power/freqency */
1269 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1270 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1271
8fb55197
CW
1272 u8 up_threshold; /* Current %busy required to uplock */
1273 u8 down_threshold; /* Current %busy required to downclock */
1274
dd75fdc8
CW
1275 int last_adj;
1276 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1277
8d3afd7d
CW
1278 spinlock_t client_lock;
1279 struct list_head clients;
1280 bool client_boost;
1281
c0951f0c 1282 bool enabled;
54b4f68f 1283 struct delayed_work autoenable_work;
1854d5ca 1284 unsigned boosts;
4fc688ce 1285
bf225f20
CW
1286 /* manual wa residency calculations */
1287 struct intel_rps_ei up_ei, down_ei;
1288
4fc688ce
JB
1289 /*
1290 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1291 * Must be taken after struct_mutex if nested. Note that
1292 * this lock may be held for long periods of time when
1293 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1294 */
1295 struct mutex hw_lock;
c85aa885
DV
1296};
1297
1a240d4d
DV
1298/* defined intel_pm.c */
1299extern spinlock_t mchdev_lock;
1300
c85aa885
DV
1301struct intel_ilk_power_mgmt {
1302 u8 cur_delay;
1303 u8 min_delay;
1304 u8 max_delay;
1305 u8 fmax;
1306 u8 fstart;
1307
1308 u64 last_count1;
1309 unsigned long last_time1;
1310 unsigned long chipset_power;
1311 u64 last_count2;
5ed0bdf2 1312 u64 last_time2;
c85aa885
DV
1313 unsigned long gfx_power;
1314 u8 corr;
1315
1316 int c_m;
1317 int r_t;
1318};
1319
c6cb582e
ID
1320struct drm_i915_private;
1321struct i915_power_well;
1322
1323struct i915_power_well_ops {
1324 /*
1325 * Synchronize the well's hw state to match the current sw state, for
1326 * example enable/disable it based on the current refcount. Called
1327 * during driver init and resume time, possibly after first calling
1328 * the enable/disable handlers.
1329 */
1330 void (*sync_hw)(struct drm_i915_private *dev_priv,
1331 struct i915_power_well *power_well);
1332 /*
1333 * Enable the well and resources that depend on it (for example
1334 * interrupts located on the well). Called after the 0->1 refcount
1335 * transition.
1336 */
1337 void (*enable)(struct drm_i915_private *dev_priv,
1338 struct i915_power_well *power_well);
1339 /*
1340 * Disable the well and resources that depend on it. Called after
1341 * the 1->0 refcount transition.
1342 */
1343 void (*disable)(struct drm_i915_private *dev_priv,
1344 struct i915_power_well *power_well);
1345 /* Returns the hw enabled state. */
1346 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1347 struct i915_power_well *power_well);
1348};
1349
a38911a3
WX
1350/* Power well structure for haswell */
1351struct i915_power_well {
c1ca727f 1352 const char *name;
6f3ef5dd 1353 bool always_on;
a38911a3
WX
1354 /* power well enable/disable usage count */
1355 int count;
bfafe93a
ID
1356 /* cached hw enabled state */
1357 bool hw_enabled;
c1ca727f 1358 unsigned long domains;
01c3faa7
ACO
1359 /* unique identifier for this power well */
1360 unsigned long id;
362624c9
ACO
1361 /*
1362 * Arbitraty data associated with this power well. Platform and power
1363 * well specific.
1364 */
1365 unsigned long data;
c6cb582e 1366 const struct i915_power_well_ops *ops;
a38911a3
WX
1367};
1368
83c00f55 1369struct i915_power_domains {
baa70707
ID
1370 /*
1371 * Power wells needed for initialization at driver init and suspend
1372 * time are on. They are kept on until after the first modeset.
1373 */
1374 bool init_power_on;
0d116a29 1375 bool initializing;
c1ca727f 1376 int power_well_count;
baa70707 1377
83c00f55 1378 struct mutex lock;
1da51581 1379 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1380 struct i915_power_well *power_wells;
83c00f55
ID
1381};
1382
35a85ac6 1383#define MAX_L3_SLICES 2
a4da4fa4 1384struct intel_l3_parity {
35a85ac6 1385 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1386 struct work_struct error_work;
35a85ac6 1387 int which_slice;
a4da4fa4
DV
1388};
1389
4b5aed62 1390struct i915_gem_mm {
4b5aed62
DV
1391 /** Memory allocator for GTT stolen memory */
1392 struct drm_mm stolen;
92e97d2f
PZ
1393 /** Protects the usage of the GTT stolen memory allocator. This is
1394 * always the inner lock when overlapping with struct_mutex. */
1395 struct mutex stolen_lock;
1396
4b5aed62
DV
1397 /** List of all objects in gtt_space. Used to restore gtt
1398 * mappings on resume */
1399 struct list_head bound_list;
1400 /**
1401 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1402 * are idle and not used by the GPU). These objects may or may
1403 * not actually have any pages attached.
4b5aed62
DV
1404 */
1405 struct list_head unbound_list;
1406
275f039d
CW
1407 /** List of all objects in gtt_space, currently mmaped by userspace.
1408 * All objects within this list must also be on bound_list.
1409 */
1410 struct list_head userfault_list;
1411
fbbd37b3
CW
1412 /**
1413 * List of objects which are pending destruction.
1414 */
1415 struct llist_head free_list;
1416 struct work_struct free_work;
1417
4b5aed62
DV
1418 /** Usable portion of the GTT for GEM */
1419 unsigned long stolen_base; /* limited to low memory (32-bit) */
1420
4b5aed62
DV
1421 /** PPGTT used for aliasing the PPGTT with the GTT */
1422 struct i915_hw_ppgtt *aliasing_ppgtt;
1423
2cfcd32a 1424 struct notifier_block oom_notifier;
e87666b5 1425 struct notifier_block vmap_notifier;
ceabbba5 1426 struct shrinker shrinker;
4b5aed62 1427
4b5aed62
DV
1428 /** LRU list of objects with fence regs on them. */
1429 struct list_head fence_list;
1430
4b5aed62
DV
1431 /**
1432 * Are we in a non-interruptible section of code like
1433 * modesetting?
1434 */
1435 bool interruptible;
1436
bdf1e7e3 1437 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1438 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1439
4b5aed62
DV
1440 /** Bit 6 swizzling required for X tiling */
1441 uint32_t bit_6_swizzle_x;
1442 /** Bit 6 swizzling required for Y tiling */
1443 uint32_t bit_6_swizzle_y;
1444
4b5aed62 1445 /* accounting, useful for userland debugging */
c20e8355 1446 spinlock_t object_stat_lock;
3ef7f228 1447 u64 object_memory;
4b5aed62
DV
1448 u32 object_count;
1449};
1450
edc3d884 1451struct drm_i915_error_state_buf {
0a4cd7c8 1452 struct drm_i915_private *i915;
edc3d884
MK
1453 unsigned bytes;
1454 unsigned size;
1455 int err;
1456 u8 *buf;
1457 loff_t start;
1458 loff_t pos;
1459};
1460
fc16b48b
MK
1461struct i915_error_state_file_priv {
1462 struct drm_device *dev;
1463 struct drm_i915_error_state *error;
1464};
1465
b52992c0
CW
1466#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1467#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1468
3fe3b030
MK
1469#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1470#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1471
99584db3
DV
1472struct i915_gpu_error {
1473 /* For hangcheck timer */
1474#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1475#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1476
737b1506 1477 struct delayed_work hangcheck_work;
99584db3
DV
1478
1479 /* For reset and error_state handling. */
1480 spinlock_t lock;
1481 /* Protected by the above dev->gpu_error.lock. */
1482 struct drm_i915_error_state *first_error;
094f9a54
CW
1483
1484 unsigned long missed_irq_rings;
1485
1f83fee0 1486 /**
2ac0f450 1487 * State variable controlling the reset flow and count
1f83fee0 1488 *
2ac0f450 1489 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1490 *
1491 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1492 * meaning that any waiters holding onto the struct_mutex should
1493 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1494 *
1495 * If reset is not completed succesfully, the I915_WEDGE bit is
1496 * set meaning that hardware is terminally sour and there is no
1497 * recovery. All waiters on the reset_queue will be woken when
1498 * that happens.
1499 *
1500 * This counter is used by the wait_seqno code to notice that reset
1501 * event happened and it needs to restart the entire ioctl (since most
1502 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1503 *
1504 * This is important for lock-free wait paths, where no contended lock
1505 * naturally enforces the correct ordering between the bail-out of the
1506 * waiter and the gpu reset work code.
1f83fee0 1507 */
8af29b0c 1508 unsigned long reset_count;
1f83fee0 1509
8af29b0c
CW
1510 unsigned long flags;
1511#define I915_RESET_IN_PROGRESS 0
1512#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1513
1f15b76f
CW
1514 /**
1515 * Waitqueue to signal when a hang is detected. Used to for waiters
1516 * to release the struct_mutex for the reset to procede.
1517 */
1518 wait_queue_head_t wait_queue;
1519
1f83fee0
DV
1520 /**
1521 * Waitqueue to signal when the reset has completed. Used by clients
1522 * that wait for dev_priv->mm.wedged to settle.
1523 */
1524 wait_queue_head_t reset_queue;
33196ded 1525
094f9a54 1526 /* For missed irq/seqno simulation. */
688e6c72 1527 unsigned long test_irq_rings;
99584db3
DV
1528};
1529
b8efb17b
ZR
1530enum modeset_restore {
1531 MODESET_ON_LID_OPEN,
1532 MODESET_DONE,
1533 MODESET_SUSPENDED,
1534};
1535
500ea70d
RV
1536#define DP_AUX_A 0x40
1537#define DP_AUX_B 0x10
1538#define DP_AUX_C 0x20
1539#define DP_AUX_D 0x30
1540
11c1b657
XZ
1541#define DDC_PIN_B 0x05
1542#define DDC_PIN_C 0x04
1543#define DDC_PIN_D 0x06
1544
6acab15a 1545struct ddi_vbt_port_info {
ce4dd49e
DL
1546 /*
1547 * This is an index in the HDMI/DVI DDI buffer translation table.
1548 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1549 * populate this field.
1550 */
1551#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1552 uint8_t hdmi_level_shift;
311a2094
PZ
1553
1554 uint8_t supports_dvi:1;
1555 uint8_t supports_hdmi:1;
1556 uint8_t supports_dp:1;
500ea70d
RV
1557
1558 uint8_t alternate_aux_channel;
11c1b657 1559 uint8_t alternate_ddc_pin;
75067dde
AK
1560
1561 uint8_t dp_boost_level;
1562 uint8_t hdmi_boost_level;
6acab15a
PZ
1563};
1564
bfd7ebda
RV
1565enum psr_lines_to_wait {
1566 PSR_0_LINES_TO_WAIT = 0,
1567 PSR_1_LINE_TO_WAIT,
1568 PSR_4_LINES_TO_WAIT,
1569 PSR_8_LINES_TO_WAIT
83a7280e
PB
1570};
1571
41aa3448
RV
1572struct intel_vbt_data {
1573 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1574 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1575
1576 /* Feature bits */
1577 unsigned int int_tv_support:1;
1578 unsigned int lvds_dither:1;
1579 unsigned int lvds_vbt:1;
1580 unsigned int int_crt_support:1;
1581 unsigned int lvds_use_ssc:1;
1582 unsigned int display_clock_mode:1;
1583 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1584 unsigned int panel_type:4;
41aa3448
RV
1585 int lvds_ssc_freq;
1586 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1587
83a7280e
PB
1588 enum drrs_support_type drrs_type;
1589
6aa23e65
JN
1590 struct {
1591 int rate;
1592 int lanes;
1593 int preemphasis;
1594 int vswing;
06411f08 1595 bool low_vswing;
6aa23e65
JN
1596 bool initialized;
1597 bool support;
1598 int bpp;
1599 struct edp_power_seq pps;
1600 } edp;
41aa3448 1601
bfd7ebda
RV
1602 struct {
1603 bool full_link;
1604 bool require_aux_wakeup;
1605 int idle_frames;
1606 enum psr_lines_to_wait lines_to_wait;
1607 int tp1_wakeup_time;
1608 int tp2_tp3_wakeup_time;
1609 } psr;
1610
f00076d2
JN
1611 struct {
1612 u16 pwm_freq_hz;
39fbc9c8 1613 bool present;
f00076d2 1614 bool active_low_pwm;
1de6068e 1615 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1616 enum intel_backlight_type type;
f00076d2
JN
1617 } backlight;
1618
d17c5443
SK
1619 /* MIPI DSI */
1620 struct {
1621 u16 panel_id;
d3b542fc
SK
1622 struct mipi_config *config;
1623 struct mipi_pps_data *pps;
1624 u8 seq_version;
1625 u32 size;
1626 u8 *data;
8d3ed2f3 1627 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1628 } dsi;
1629
41aa3448
RV
1630 int crt_ddc_pin;
1631
1632 int child_dev_num;
768f69c9 1633 union child_device_config *child_dev;
6acab15a
PZ
1634
1635 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1636 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1637};
1638
77c122bc
VS
1639enum intel_ddb_partitioning {
1640 INTEL_DDB_PART_1_2,
1641 INTEL_DDB_PART_5_6, /* IVB+ */
1642};
1643
1fd527cc
VS
1644struct intel_wm_level {
1645 bool enable;
1646 uint32_t pri_val;
1647 uint32_t spr_val;
1648 uint32_t cur_val;
1649 uint32_t fbc_val;
1650};
1651
820c1980 1652struct ilk_wm_values {
609cedef
VS
1653 uint32_t wm_pipe[3];
1654 uint32_t wm_lp[3];
1655 uint32_t wm_lp_spr[3];
1656 uint32_t wm_linetime[3];
1657 bool enable_fbc_wm;
1658 enum intel_ddb_partitioning partitioning;
1659};
1660
262cd2e1
VS
1661struct vlv_pipe_wm {
1662 uint16_t primary;
1663 uint16_t sprite[2];
1664 uint8_t cursor;
1665};
ae80152d 1666
262cd2e1
VS
1667struct vlv_sr_wm {
1668 uint16_t plane;
1669 uint8_t cursor;
1670};
ae80152d 1671
262cd2e1
VS
1672struct vlv_wm_values {
1673 struct vlv_pipe_wm pipe[3];
1674 struct vlv_sr_wm sr;
0018fda1
VS
1675 struct {
1676 uint8_t cursor;
1677 uint8_t sprite[2];
1678 uint8_t primary;
1679 } ddl[3];
6eb1a681
VS
1680 uint8_t level;
1681 bool cxsr;
0018fda1
VS
1682};
1683
c193924e 1684struct skl_ddb_entry {
16160e3d 1685 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1686};
1687
1688static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1689{
16160e3d 1690 return entry->end - entry->start;
c193924e
DL
1691}
1692
08db6652
DL
1693static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1694 const struct skl_ddb_entry *e2)
1695{
1696 if (e1->start == e2->start && e1->end == e2->end)
1697 return true;
1698
1699 return false;
1700}
1701
c193924e 1702struct skl_ddb_allocation {
2cd601c6 1703 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1704 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1705};
1706
2ac96d2a 1707struct skl_wm_values {
2b4b9f35 1708 unsigned dirty_pipes;
c193924e 1709 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1710};
1711
1712struct skl_wm_level {
a62163e9
L
1713 bool plane_en;
1714 uint16_t plane_res_b;
1715 uint8_t plane_res_l;
2ac96d2a
PB
1716};
1717
c67a470b 1718/*
765dab67
PZ
1719 * This struct helps tracking the state needed for runtime PM, which puts the
1720 * device in PCI D3 state. Notice that when this happens, nothing on the
1721 * graphics device works, even register access, so we don't get interrupts nor
1722 * anything else.
c67a470b 1723 *
765dab67
PZ
1724 * Every piece of our code that needs to actually touch the hardware needs to
1725 * either call intel_runtime_pm_get or call intel_display_power_get with the
1726 * appropriate power domain.
a8a8bd54 1727 *
765dab67
PZ
1728 * Our driver uses the autosuspend delay feature, which means we'll only really
1729 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1730 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1731 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1732 *
1733 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1734 * goes back to false exactly before we reenable the IRQs. We use this variable
1735 * to check if someone is trying to enable/disable IRQs while they're supposed
1736 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1737 * case it happens.
c67a470b 1738 *
765dab67 1739 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1740 */
5d584b2e 1741struct i915_runtime_pm {
1f814dac 1742 atomic_t wakeref_count;
5d584b2e 1743 bool suspended;
2aeb7d3a 1744 bool irqs_enabled;
c67a470b
PZ
1745};
1746
926321d5
DV
1747enum intel_pipe_crc_source {
1748 INTEL_PIPE_CRC_SOURCE_NONE,
1749 INTEL_PIPE_CRC_SOURCE_PLANE1,
1750 INTEL_PIPE_CRC_SOURCE_PLANE2,
1751 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1752 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1753 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1754 INTEL_PIPE_CRC_SOURCE_TV,
1755 INTEL_PIPE_CRC_SOURCE_DP_B,
1756 INTEL_PIPE_CRC_SOURCE_DP_C,
1757 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1758 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1759 INTEL_PIPE_CRC_SOURCE_MAX,
1760};
1761
8bf1e9f1 1762struct intel_pipe_crc_entry {
ac2300d4 1763 uint32_t frame;
8bf1e9f1
SH
1764 uint32_t crc[5];
1765};
1766
b2c88f5b 1767#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1768struct intel_pipe_crc {
d538bbdf
DL
1769 spinlock_t lock;
1770 bool opened; /* exclusive access to the result file */
e5f75aca 1771 struct intel_pipe_crc_entry *entries;
926321d5 1772 enum intel_pipe_crc_source source;
d538bbdf 1773 int head, tail;
07144428 1774 wait_queue_head_t wq;
8bf1e9f1
SH
1775};
1776
f99d7069 1777struct i915_frontbuffer_tracking {
b5add959 1778 spinlock_t lock;
f99d7069
DV
1779
1780 /*
1781 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1782 * scheduled flips.
1783 */
1784 unsigned busy_bits;
1785 unsigned flip_bits;
1786};
1787
7225342a 1788struct i915_wa_reg {
f0f59a00 1789 i915_reg_t addr;
7225342a
MK
1790 u32 value;
1791 /* bitmask representing WA bits */
1792 u32 mask;
1793};
1794
33136b06
AS
1795/*
1796 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1797 * allowing it for RCS as we don't foresee any requirement of having
1798 * a whitelist for other engines. When it is really required for
1799 * other engines then the limit need to be increased.
1800 */
1801#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1802
1803struct i915_workarounds {
1804 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1805 u32 count;
666796da 1806 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1807};
1808
cf9d2890
YZ
1809struct i915_virtual_gpu {
1810 bool active;
1811};
1812
aa363136
MR
1813/* used in computing the new watermarks state */
1814struct intel_wm_config {
1815 unsigned int num_pipes_active;
1816 bool sprites_enabled;
1817 bool sprites_scaled;
1818};
1819
d7965152
RB
1820struct i915_oa_format {
1821 u32 format;
1822 int size;
1823};
1824
8a3003dd
RB
1825struct i915_oa_reg {
1826 i915_reg_t addr;
1827 u32 value;
1828};
1829
eec688e1
RB
1830struct i915_perf_stream;
1831
1832struct i915_perf_stream_ops {
1833 /* Enables the collection of HW samples, either in response to
1834 * I915_PERF_IOCTL_ENABLE or implicitly called when stream is
1835 * opened without I915_PERF_FLAG_DISABLED.
1836 */
1837 void (*enable)(struct i915_perf_stream *stream);
1838
1839 /* Disables the collection of HW samples, either in response to
1840 * I915_PERF_IOCTL_DISABLE or implicitly called before
1841 * destroying the stream.
1842 */
1843 void (*disable)(struct i915_perf_stream *stream);
1844
eec688e1
RB
1845 /* Call poll_wait, passing a wait queue that will be woken
1846 * once there is something ready to read() for the stream
1847 */
1848 void (*poll_wait)(struct i915_perf_stream *stream,
1849 struct file *file,
1850 poll_table *wait);
1851
1852 /* For handling a blocking read, wait until there is something
1853 * to ready to read() for the stream. E.g. wait on the same
d7965152 1854 * wait queue that would be passed to poll_wait().
eec688e1
RB
1855 */
1856 int (*wait_unlocked)(struct i915_perf_stream *stream);
1857
1858 /* read - Copy buffered metrics as records to userspace
1859 * @buf: the userspace, destination buffer
1860 * @count: the number of bytes to copy, requested by userspace
1861 * @offset: zero at the start of the read, updated as the read
1862 * proceeds, it represents how many bytes have been
1863 * copied so far and the buffer offset for copying the
1864 * next record.
1865 *
1866 * Copy as many buffered i915 perf samples and records for
1867 * this stream to userspace as will fit in the given buffer.
1868 *
1869 * Only write complete records; returning -ENOSPC if there
1870 * isn't room for a complete record.
1871 *
1872 * Return any error condition that results in a short read
1873 * such as -ENOSPC or -EFAULT, even though these may be
1874 * squashed before returning to userspace.
1875 */
1876 int (*read)(struct i915_perf_stream *stream,
1877 char __user *buf,
1878 size_t count,
1879 size_t *offset);
1880
1881 /* Cleanup any stream specific resources.
1882 *
1883 * The stream will always be disabled before this is called.
1884 */
1885 void (*destroy)(struct i915_perf_stream *stream);
1886};
1887
1888struct i915_perf_stream {
1889 struct drm_i915_private *dev_priv;
1890
1891 struct list_head link;
1892
1893 u32 sample_flags;
d7965152 1894 int sample_size;
eec688e1
RB
1895
1896 struct i915_gem_context *ctx;
1897 bool enabled;
1898
d7965152
RB
1899 const struct i915_perf_stream_ops *ops;
1900};
1901
1902struct i915_oa_ops {
1903 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1904 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
1905 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1906 void (*oa_enable)(struct drm_i915_private *dev_priv);
1907 void (*oa_disable)(struct drm_i915_private *dev_priv);
1908 void (*update_oacontrol)(struct drm_i915_private *dev_priv);
1909 void (*update_hw_ctx_id_locked)(struct drm_i915_private *dev_priv,
1910 u32 ctx_id);
1911 int (*read)(struct i915_perf_stream *stream,
1912 char __user *buf,
1913 size_t count,
1914 size_t *offset);
1915 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
1916};
1917
77fec556 1918struct drm_i915_private {
8f460e2c
CW
1919 struct drm_device drm;
1920
efab6d8d 1921 struct kmem_cache *objects;
e20d2ab7 1922 struct kmem_cache *vmas;
efab6d8d 1923 struct kmem_cache *requests;
52e54209 1924 struct kmem_cache *dependencies;
f4c956ad 1925
5c969aa7 1926 const struct intel_device_info info;
f4c956ad
DV
1927
1928 int relative_constants_mode;
1929
1930 void __iomem *regs;
1931
907b28c5 1932 struct intel_uncore uncore;
f4c956ad 1933
cf9d2890
YZ
1934 struct i915_virtual_gpu vgpu;
1935
feddf6e8 1936 struct intel_gvt *gvt;
0ad35fed 1937
33a732f4
AD
1938 struct intel_guc guc;
1939
eb805623
DV
1940 struct intel_csr csr;
1941
5ea6e5e3 1942 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1943
f4c956ad
DV
1944 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1945 * controller on different i2c buses. */
1946 struct mutex gmbus_mutex;
1947
1948 /**
1949 * Base address of the gmbus and gpio block.
1950 */
1951 uint32_t gpio_mmio_base;
1952
b6fdd0f2
SS
1953 /* MMIO base address for MIPI regs */
1954 uint32_t mipi_mmio_base;
1955
443a389f
VS
1956 uint32_t psr_mmio_base;
1957
44cb734c
ID
1958 uint32_t pps_mmio_base;
1959
28c70f16
DV
1960 wait_queue_head_t gmbus_wait_queue;
1961
f4c956ad 1962 struct pci_dev *bridge_dev;
0ca5fa3a 1963 struct i915_gem_context *kernel_context;
3b3f1650 1964 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1965 struct i915_vma *semaphore;
f4c956ad 1966
ba8286fa 1967 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1968 struct resource mch_res;
1969
f4c956ad
DV
1970 /* protects the irq masks */
1971 spinlock_t irq_lock;
1972
84c33a64
SG
1973 /* protects the mmio flip data */
1974 spinlock_t mmio_flip_lock;
1975
f8b79e58
ID
1976 bool display_irqs_enabled;
1977
9ee32fea
DV
1978 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1979 struct pm_qos_request pm_qos;
1980
a580516d
VS
1981 /* Sideband mailbox protection */
1982 struct mutex sb_lock;
f4c956ad
DV
1983
1984 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1985 union {
1986 u32 irq_mask;
1987 u32 de_irq_mask[I915_MAX_PIPES];
1988 };
f4c956ad 1989 u32 gt_irq_mask;
f4e9af4f
AG
1990 u32 pm_imr;
1991 u32 pm_ier;
a6706b45 1992 u32 pm_rps_events;
26705e20 1993 u32 pm_guc_events;
91d181dd 1994 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1995
5fcece80 1996 struct i915_hotplug hotplug;
ab34a7e8 1997 struct intel_fbc fbc;
439d7ac0 1998 struct i915_drrs drrs;
f4c956ad 1999 struct intel_opregion opregion;
41aa3448 2000 struct intel_vbt_data vbt;
f4c956ad 2001
d9ceb816
JB
2002 bool preserve_bios_swizzle;
2003
f4c956ad
DV
2004 /* overlay */
2005 struct intel_overlay *overlay;
f4c956ad 2006
58c68779 2007 /* backlight registers and fields in struct intel_panel */
07f11d49 2008 struct mutex backlight_lock;
31ad8ec6 2009
f4c956ad 2010 /* LVDS info */
f4c956ad
DV
2011 bool no_aux_handshake;
2012
e39b999a
VS
2013 /* protects panel power sequencer state */
2014 struct mutex pps_mutex;
2015
f4c956ad 2016 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2017 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2018
2019 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2020 unsigned int skl_preferred_vco_freq;
8d96561a
VS
2021 unsigned int cdclk_freq, max_cdclk_freq;
2022
2023 /*
2024 * For reading holding any crtc lock is sufficient,
2025 * for writing must hold all of them.
2026 */
2027 unsigned int atomic_cdclk_freq;
2028
adafdc6f 2029 unsigned int max_dotclk_freq;
e7dc33f3 2030 unsigned int rawclk_freq;
6bcda4f0 2031 unsigned int hpll_freq;
bfa7df01 2032 unsigned int czclk_freq;
f4c956ad 2033
63911d72 2034 struct {
709e05c3 2035 unsigned int vco, ref;
63911d72
VS
2036 } cdclk_pll;
2037
645416f5
DV
2038 /**
2039 * wq - Driver workqueue for GEM.
2040 *
2041 * NOTE: Work items scheduled here are not allowed to grab any modeset
2042 * locks, for otherwise the flushing done in the pageflip code will
2043 * result in deadlocks.
2044 */
f4c956ad
DV
2045 struct workqueue_struct *wq;
2046
2047 /* Display functions */
2048 struct drm_i915_display_funcs display;
2049
2050 /* PCH chipset type */
2051 enum intel_pch pch_type;
17a303ec 2052 unsigned short pch_id;
f4c956ad
DV
2053
2054 unsigned long quirks;
2055
b8efb17b
ZR
2056 enum modeset_restore modeset_restore;
2057 struct mutex modeset_restore_lock;
e2c8b870 2058 struct drm_atomic_state *modeset_restore_state;
73974893 2059 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2060
a7bbbd63 2061 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2062 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2063
4b5aed62 2064 struct i915_gem_mm mm;
ad46cb53
CW
2065 DECLARE_HASHTABLE(mm_structs, 7);
2066 struct mutex mm_lock;
8781342d 2067
5d1808ec
CW
2068 /* The hw wants to have a stable context identifier for the lifetime
2069 * of the context (for OA, PASID, faults, etc). This is limited
2070 * in execlists to 21 bits.
2071 */
2072 struct ida context_hw_ida;
2073#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2074
8781342d
DV
2075 /* Kernel Modesetting */
2076
e2af48c6
VS
2077 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2078 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2079 wait_queue_head_t pending_flip_queue;
2080
c4597872
DV
2081#ifdef CONFIG_DEBUG_FS
2082 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2083#endif
2084
565602d7 2085 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2086 int num_shared_dpll;
2087 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2088 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2089
fbf6d879
ML
2090 /*
2091 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2092 * Must be global rather than per dpll, because on some platforms
2093 * plls share registers.
2094 */
2095 struct mutex dpll_lock;
2096
565602d7
ML
2097 unsigned int active_crtcs;
2098 unsigned int min_pixclk[I915_MAX_PIPES];
2099
e4607fcf 2100 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2101
7225342a 2102 struct i915_workarounds workarounds;
888b5995 2103
f99d7069
DV
2104 struct i915_frontbuffer_tracking fb_tracking;
2105
652c393a 2106 u16 orig_clock;
f97108d1 2107
c4804411 2108 bool mchbar_need_disable;
f97108d1 2109
a4da4fa4
DV
2110 struct intel_l3_parity l3_parity;
2111
59124506 2112 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2113 u32 edram_cap;
59124506 2114
c6a828d3 2115 /* gen6+ rps state */
c85aa885 2116 struct intel_gen6_power_mgmt rps;
c6a828d3 2117
20e4d407
DV
2118 /* ilk-only ips/rps state. Everything in here is protected by the global
2119 * mchdev_lock in intel_pm.c */
c85aa885 2120 struct intel_ilk_power_mgmt ips;
b5e50c3f 2121
83c00f55 2122 struct i915_power_domains power_domains;
a38911a3 2123
a031d709 2124 struct i915_psr psr;
3f51e471 2125
99584db3 2126 struct i915_gpu_error gpu_error;
ae681d96 2127
c9cddffc
JB
2128 struct drm_i915_gem_object *vlv_pctx;
2129
0695726e 2130#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2131 /* list of fbdev register on this device */
2132 struct intel_fbdev *fbdev;
82e3b8c1 2133 struct work_struct fbdev_suspend_work;
4520f53a 2134#endif
e953fd7b
CW
2135
2136 struct drm_property *broadcast_rgb_property;
3f43c48d 2137 struct drm_property *force_audio_property;
e3689190 2138
58fddc28 2139 /* hda/i915 audio component */
51e1d83c 2140 struct i915_audio_component *audio_component;
58fddc28 2141 bool audio_component_registered;
4a21ef7d
LY
2142 /**
2143 * av_mutex - mutex for audio/video sync
2144 *
2145 */
2146 struct mutex av_mutex;
58fddc28 2147
254f965c 2148 uint32_t hw_context_size;
a33afea5 2149 struct list_head context_list;
f4c956ad 2150
3e68320e 2151 u32 fdi_rx_config;
68d18ad7 2152
c231775c 2153 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2154 u32 chv_phy_control;
c231775c
VS
2155 /*
2156 * Shadows for CHV DPLL_MD regs to keep the state
2157 * checker somewhat working in the presence hardware
2158 * crappiness (can't read out DPLL_MD for pipes B & C).
2159 */
2160 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2161 u32 bxt_phy_grc;
70722468 2162
842f1c8b 2163 u32 suspend_count;
bc87229f 2164 bool suspended_to_idle;
f4c956ad 2165 struct i915_suspend_saved_registers regfile;
ddeea5b0 2166 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2167
656d1b89 2168 enum {
16dcdc4e
PZ
2169 I915_SAGV_UNKNOWN = 0,
2170 I915_SAGV_DISABLED,
2171 I915_SAGV_ENABLED,
2172 I915_SAGV_NOT_CONTROLLED
2173 } sagv_status;
656d1b89 2174
53615a5e
VS
2175 struct {
2176 /*
2177 * Raw watermark latency values:
2178 * in 0.1us units for WM0,
2179 * in 0.5us units for WM1+.
2180 */
2181 /* primary */
2182 uint16_t pri_latency[5];
2183 /* sprite */
2184 uint16_t spr_latency[5];
2185 /* cursor */
2186 uint16_t cur_latency[5];
2af30a5c
PB
2187 /*
2188 * Raw watermark memory latency values
2189 * for SKL for all 8 levels
2190 * in 1us units.
2191 */
2192 uint16_t skl_latency[8];
609cedef
VS
2193
2194 /* current hardware state */
2d41c0b5
PB
2195 union {
2196 struct ilk_wm_values hw;
2197 struct skl_wm_values skl_hw;
0018fda1 2198 struct vlv_wm_values vlv;
2d41c0b5 2199 };
58590c14
VS
2200
2201 uint8_t max_level;
ed4a6a7c
MR
2202
2203 /*
2204 * Should be held around atomic WM register writing; also
2205 * protects * intel_crtc->wm.active and
2206 * cstate->wm.need_postvbl_update.
2207 */
2208 struct mutex wm_mutex;
279e99d7
MR
2209
2210 /*
2211 * Set during HW readout of watermarks/DDB. Some platforms
2212 * need to know when we're still using BIOS-provided values
2213 * (which we don't fully trust).
2214 */
2215 bool distrust_bios_wm;
53615a5e
VS
2216 } wm;
2217
8a187455
PZ
2218 struct i915_runtime_pm pm;
2219
eec688e1
RB
2220 struct {
2221 bool initialized;
d7965152 2222
442b8c06 2223 struct kobject *metrics_kobj;
ccdf6341 2224 struct ctl_table_header *sysctl_header;
442b8c06 2225
eec688e1
RB
2226 struct mutex lock;
2227 struct list_head streams;
8a3003dd 2228
d7965152
RB
2229 spinlock_t hook_lock;
2230
8a3003dd 2231 struct {
d7965152
RB
2232 struct i915_perf_stream *exclusive_stream;
2233
2234 u32 specific_ctx_id;
2235 struct i915_vma *pinned_rcs_vma;
2236
2237 struct hrtimer poll_check_timer;
2238 wait_queue_head_t poll_wq;
2239 bool pollin;
2240
2241 bool periodic;
2242 int period_exponent;
2243 int timestamp_frequency;
2244
2245 int tail_margin;
2246
2247 int metrics_set;
8a3003dd
RB
2248
2249 const struct i915_oa_reg *mux_regs;
2250 int mux_regs_len;
2251 const struct i915_oa_reg *b_counter_regs;
2252 int b_counter_regs_len;
d7965152
RB
2253
2254 struct {
2255 struct i915_vma *vma;
2256 u8 *vaddr;
2257 int format;
2258 int format_size;
2259 } oa_buffer;
2260
2261 u32 gen7_latched_oastatus1;
2262
2263 struct i915_oa_ops ops;
2264 const struct i915_oa_format *oa_formats;
2265 int n_builtin_sets;
8a3003dd 2266 } oa;
eec688e1
RB
2267 } perf;
2268
a83014d3
OM
2269 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2270 struct {
821ed7df 2271 void (*resume)(struct drm_i915_private *);
117897f4 2272 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2273
73cb9701
CW
2274 struct list_head timelines;
2275 struct i915_gem_timeline global_timeline;
28176ef4 2276 u32 active_requests;
73cb9701 2277
67d97da3
CW
2278 /**
2279 * Is the GPU currently considered idle, or busy executing
2280 * userspace requests? Whilst idle, we allow runtime power
2281 * management to power down the hardware and display clocks.
2282 * In order to reduce the effect on performance, there
2283 * is a slight delay before we do so.
2284 */
67d97da3
CW
2285 bool awake;
2286
2287 /**
2288 * We leave the user IRQ off as much as possible,
2289 * but this means that requests will finish and never
2290 * be retired once the system goes idle. Set a timer to
2291 * fire periodically while the ring is running. When it
2292 * fires, go retire requests.
2293 */
2294 struct delayed_work retire_work;
2295
2296 /**
2297 * When we detect an idle GPU, we want to turn on
2298 * powersaving features. So once we see that there
2299 * are no more requests outstanding and no more
2300 * arrive within a small period of time, we fire
2301 * off the idle_work.
2302 */
2303 struct delayed_work idle_work;
de867c20
CW
2304
2305 ktime_t last_init_time;
a83014d3
OM
2306 } gt;
2307
3be60de9
VS
2308 /* perform PHY state sanity checks? */
2309 bool chv_phy_assert[2];
2310
f9318941
PD
2311 /* Used to save the pipe-to-encoder mapping for audio */
2312 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2313
bdf1e7e3
DV
2314 /*
2315 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2316 * will be rejected. Instead look for a better place.
2317 */
77fec556 2318};
1da177e4 2319
2c1792a1
CW
2320static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2321{
091387c1 2322 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2323}
2324
c49d13ee 2325static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2326{
c49d13ee 2327 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2328}
2329
33a732f4
AD
2330static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2331{
2332 return container_of(guc, struct drm_i915_private, guc);
2333}
2334
b4ac5afc 2335/* Simple iterator over all initialised engines */
3b3f1650
AG
2336#define for_each_engine(engine__, dev_priv__, id__) \
2337 for ((id__) = 0; \
2338 (id__) < I915_NUM_ENGINES; \
2339 (id__)++) \
2340 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2341
bafb0fce
CW
2342#define __mask_next_bit(mask) ({ \
2343 int __idx = ffs(mask) - 1; \
2344 mask &= ~BIT(__idx); \
2345 __idx; \
2346})
2347
c3232b18 2348/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2349#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2350 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2351 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2352
b1d7e4b4
WF
2353enum hdmi_force_audio {
2354 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2355 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2356 HDMI_AUDIO_AUTO, /* trust EDID */
2357 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2358};
2359
190d6cd5 2360#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2361
a071fa00
DV
2362/*
2363 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2364 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2365 * doesn't mean that the hw necessarily already scans it out, but that any
2366 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2367 *
2368 * We have one bit per pipe and per scanout plane type.
2369 */
d1b9d039
SAK
2370#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2371#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2372#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2373 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2374#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2375 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2376#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2377 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2378#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2379 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2380#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2381 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2382
85d1225e
DG
2383/*
2384 * Optimised SGL iterator for GEM objects
2385 */
2386static __always_inline struct sgt_iter {
2387 struct scatterlist *sgp;
2388 union {
2389 unsigned long pfn;
2390 dma_addr_t dma;
2391 };
2392 unsigned int curr;
2393 unsigned int max;
2394} __sgt_iter(struct scatterlist *sgl, bool dma) {
2395 struct sgt_iter s = { .sgp = sgl };
2396
2397 if (s.sgp) {
2398 s.max = s.curr = s.sgp->offset;
2399 s.max += s.sgp->length;
2400 if (dma)
2401 s.dma = sg_dma_address(s.sgp);
2402 else
2403 s.pfn = page_to_pfn(sg_page(s.sgp));
2404 }
2405
2406 return s;
2407}
2408
96d77634
CW
2409static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2410{
2411 ++sg;
2412 if (unlikely(sg_is_chain(sg)))
2413 sg = sg_chain_ptr(sg);
2414 return sg;
2415}
2416
63d15326
DG
2417/**
2418 * __sg_next - return the next scatterlist entry in a list
2419 * @sg: The current sg entry
2420 *
2421 * Description:
2422 * If the entry is the last, return NULL; otherwise, step to the next
2423 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2424 * otherwise just return the pointer to the current element.
2425 **/
2426static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2427{
2428#ifdef CONFIG_DEBUG_SG
2429 BUG_ON(sg->sg_magic != SG_MAGIC);
2430#endif
96d77634 2431 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2432}
2433
85d1225e
DG
2434/**
2435 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2436 * @__dmap: DMA address (output)
2437 * @__iter: 'struct sgt_iter' (iterator state, internal)
2438 * @__sgt: sg_table to iterate over (input)
2439 */
2440#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2441 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2442 ((__dmap) = (__iter).dma + (__iter).curr); \
2443 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2444 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2445
2446/**
2447 * for_each_sgt_page - iterate over the pages of the given sg_table
2448 * @__pp: page pointer (output)
2449 * @__iter: 'struct sgt_iter' (iterator state, internal)
2450 * @__sgt: sg_table to iterate over (input)
2451 */
2452#define for_each_sgt_page(__pp, __iter, __sgt) \
2453 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2454 ((__pp) = (__iter).pfn == 0 ? NULL : \
2455 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2456 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2457 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2458
5ca43ef0
TU
2459static inline const struct intel_device_info *
2460intel_info(const struct drm_i915_private *dev_priv)
2461{
2462 return &dev_priv->info;
2463}
2464
2465#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2466
55b8f2a7 2467#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2468#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2469
e87a005d 2470#define REVID_FOREVER 0xff
4805fe82 2471#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2472
2473#define GEN_FOREVER (0)
2474/*
2475 * Returns true if Gen is in inclusive range [Start, End].
2476 *
2477 * Use GEN_FOREVER for unbound start and or end.
2478 */
c1812bdb 2479#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2480 unsigned int __s = (s), __e = (e); \
2481 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2482 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2483 if ((__s) != GEN_FOREVER) \
2484 __s = (s) - 1; \
2485 if ((__e) == GEN_FOREVER) \
2486 __e = BITS_PER_LONG - 1; \
2487 else \
2488 __e = (e) - 1; \
c1812bdb 2489 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2490})
2491
e87a005d
JN
2492/*
2493 * Return true if revision is in range [since,until] inclusive.
2494 *
2495 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2496 */
2497#define IS_REVID(p, since, until) \
2498 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2499
50a0bc90
TU
2500#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2501#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
a9097be4 2502#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
50a0bc90 2503#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
a9097be4 2504#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
50a0bc90
TU
2505#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2506#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
a9097be4 2507#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
a26e5239
VS
2508#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2509#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
50a0bc90 2510#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2511#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2512#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2513#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
9b1e14f4 2514#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
a9097be4 2515#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
50a0bc90 2516#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2517#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2518#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2519 INTEL_DEVID(dev_priv) == 0x0152 || \
2520 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2521#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2522#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2523#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2524#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2525#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2526#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
c22097fa 2527#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.is_geminilake)
0853723b 2528#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
646d5772 2529#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2530#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2531 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2532#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2533 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2534 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2535 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2536/* ULX machines are also considered ULT. */
50a0bc90
TU
2537#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2538 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2539#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2540 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2541#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2542 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2543#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2544 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2545/* ULX machines are also considered ULT. */
50a0bc90
TU
2546#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2547 INTEL_DEVID(dev_priv) == 0x0A1E)
2548#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2549 INTEL_DEVID(dev_priv) == 0x1913 || \
2550 INTEL_DEVID(dev_priv) == 0x1916 || \
2551 INTEL_DEVID(dev_priv) == 0x1921 || \
2552 INTEL_DEVID(dev_priv) == 0x1926)
2553#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2554 INTEL_DEVID(dev_priv) == 0x1915 || \
2555 INTEL_DEVID(dev_priv) == 0x191E)
2556#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2557 INTEL_DEVID(dev_priv) == 0x5913 || \
2558 INTEL_DEVID(dev_priv) == 0x5916 || \
2559 INTEL_DEVID(dev_priv) == 0x5921 || \
2560 INTEL_DEVID(dev_priv) == 0x5926)
2561#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2562 INTEL_DEVID(dev_priv) == 0x5915 || \
2563 INTEL_DEVID(dev_priv) == 0x591E)
2564#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2565 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2566#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2567 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2568
c007fb4a 2569#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2570
ef712bb4
JN
2571#define SKL_REVID_A0 0x0
2572#define SKL_REVID_B0 0x1
2573#define SKL_REVID_C0 0x2
2574#define SKL_REVID_D0 0x3
2575#define SKL_REVID_E0 0x4
2576#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2577#define SKL_REVID_G0 0x6
2578#define SKL_REVID_H0 0x7
ef712bb4 2579
e87a005d
JN
2580#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2581
ef712bb4 2582#define BXT_REVID_A0 0x0
fffda3f4 2583#define BXT_REVID_A1 0x1
ef712bb4 2584#define BXT_REVID_B0 0x3
a3f79ca6 2585#define BXT_REVID_B_LAST 0x8
ef712bb4 2586#define BXT_REVID_C0 0x9
6c74c87f 2587
e2d214ae
TU
2588#define IS_BXT_REVID(dev_priv, since, until) \
2589 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2590
c033a37c
MK
2591#define KBL_REVID_A0 0x0
2592#define KBL_REVID_B0 0x1
fe905819
MK
2593#define KBL_REVID_C0 0x2
2594#define KBL_REVID_D0 0x3
2595#define KBL_REVID_E0 0x4
c033a37c 2596
0853723b
TU
2597#define IS_KBL_REVID(dev_priv, since, until) \
2598 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2599
85436696
JB
2600/*
2601 * The genX designation typically refers to the render engine, so render
2602 * capability related checks should use IS_GEN, while display and other checks
2603 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2604 * chips, etc.).
2605 */
5db94019
TU
2606#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2607#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2608#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2609#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2610#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2611#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2612#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2613#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2614
3e4274f8
ACO
2615#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
2616
a19d6ff2
TU
2617#define ENGINE_MASK(id) BIT(id)
2618#define RENDER_RING ENGINE_MASK(RCS)
2619#define BSD_RING ENGINE_MASK(VCS)
2620#define BLT_RING ENGINE_MASK(BCS)
2621#define VEBOX_RING ENGINE_MASK(VECS)
2622#define BSD2_RING ENGINE_MASK(VCS2)
2623#define ALL_ENGINES (~0)
2624
2625#define HAS_ENGINE(dev_priv, id) \
0031fb96 2626 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2627
2628#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2629#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2630#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2631#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2632
0031fb96
TU
2633#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2634#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2635#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2636#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2637 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2638
0031fb96 2639#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2640
0031fb96
TU
2641#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2642#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2643 ((dev_priv)->info.has_logical_ring_contexts)
2644#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2645#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2646#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2647
2648#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2649#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2650 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2651
b45305fc 2652/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2653#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2654
2655/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2656#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2657 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2658 IS_SKL_GT3(dev_priv) || \
2659 IS_SKL_GT4(dev_priv))
185c66e5 2660
4e6b788c
DV
2661/*
2662 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2663 * even when in MSI mode. This results in spurious interrupt warnings if the
2664 * legacy irq no. is shared with another device. The kernel then disables that
2665 * interrupt source and so prevents the other device from working properly.
2666 */
0031fb96
TU
2667#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2668#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2669
cae5852d
ZN
2670/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2671 * rows, which changed the alignment requirements and fence programming.
2672 */
50a0bc90
TU
2673#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2674 !(IS_I915G(dev_priv) || \
2675 IS_I915GM(dev_priv)))
56b857a5
TU
2676#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2677#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2678
56b857a5
TU
2679#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2680#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2681#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2682
50a0bc90 2683#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2684
56b857a5 2685#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2686
56b857a5
TU
2687#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2688#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2689#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2690#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2691#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2692
56b857a5 2693#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2694
6772ffe0 2695#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2696#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2697
1a3d1898
DG
2698/*
2699 * For now, anything with a GuC requires uCode loading, and then supports
2700 * command submission once loaded. But these are logically independent
2701 * properties, so we have separate macros to test them.
2702 */
4805fe82
TU
2703#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2704#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2705#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2706
4805fe82 2707#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2708
4805fe82 2709#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2710
17a303ec
PZ
2711#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2712#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2713#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2714#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2715#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2716#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2717#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2718#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2719#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2720#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2721#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2722#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2723
6e266956
TU
2724#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2725#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2726#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2727#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2728#define HAS_PCH_LPT_LP(dev_priv) \
2729 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2730#define HAS_PCH_LPT_H(dev_priv) \
2731 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2732#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2733#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2734#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2735#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2736
49cff963 2737#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2738
6389dd83
SS
2739#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2740
040d2baa 2741/* DPF == dynamic parity feature */
3c9192bc 2742#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2743#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2744 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2745
c8735b0c 2746#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2747#define GEN9_FREQ_SCALER 3
c8735b0c 2748
85ee17eb
PP
2749#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2750
05394f39
CW
2751#include "i915_trace.h"
2752
48f112fe
CW
2753static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2754{
2755#ifdef CONFIG_INTEL_IOMMU
2756 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2757 return true;
2758#endif
2759 return false;
2760}
2761
c033666a 2762int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2763 int enable_ppgtt);
0e4ca100 2764
39df9190
CW
2765bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2766
0673ad47 2767/* i915_drv.c */
d15d7538
ID
2768void __printf(3, 4)
2769__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2770 const char *fmt, ...);
2771
2772#define i915_report_error(dev_priv, fmt, ...) \
2773 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2774
c43b5634 2775#ifdef CONFIG_COMPAT
0d6aa60b
DA
2776extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2777 unsigned long arg);
55edf41b
JN
2778#else
2779#define i915_compat_ioctl NULL
c43b5634 2780#endif
efab0698
JN
2781extern const struct dev_pm_ops i915_pm_ops;
2782
2783extern int i915_driver_load(struct pci_dev *pdev,
2784 const struct pci_device_id *ent);
2785extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2786extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2787extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2788extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2789extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2790extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2791extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2792extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2793extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2794extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2795extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2796int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2797
77913b39 2798/* intel_hotplug.c */
91d14251
TU
2799void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2800 u32 pin_mask, u32 long_mask);
77913b39
JN
2801void intel_hpd_init(struct drm_i915_private *dev_priv);
2802void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2803void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2804bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2805bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2806void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2807
1da177e4 2808/* i915_irq.c */
26a02b8f
CW
2809static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2810{
2811 unsigned long delay;
2812
2813 if (unlikely(!i915.enable_hangcheck))
2814 return;
2815
2816 /* Don't continually defer the hangcheck so that it is always run at
2817 * least once after work has been scheduled on any ring. Otherwise,
2818 * we will ignore a hung ring if a second ring is kept busy.
2819 */
2820
2821 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2822 queue_delayed_work(system_long_wq,
2823 &dev_priv->gpu_error.hangcheck_work, delay);
2824}
2825
58174462 2826__printf(3, 4)
c033666a
CW
2827void i915_handle_error(struct drm_i915_private *dev_priv,
2828 u32 engine_mask,
58174462 2829 const char *fmt, ...);
1da177e4 2830
b963291c 2831extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2832int intel_irq_install(struct drm_i915_private *dev_priv);
2833void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2834
dc97997a
CW
2835extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2836extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2837 bool restore_forcewake);
dc97997a 2838extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2839extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2840extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2841extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2842extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2843 bool restore);
48c1026a 2844const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2845void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2846 enum forcewake_domains domains);
59bad947 2847void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2848 enum forcewake_domains domains);
a6111f7b
CW
2849/* Like above but the caller must manage the uncore.lock itself.
2850 * Must be used with I915_READ_FW and friends.
2851 */
2852void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2853 enum forcewake_domains domains);
2854void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2855 enum forcewake_domains domains);
3accaf7e
MK
2856u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2857
59bad947 2858void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2859
1758b90e
CW
2860int intel_wait_for_register(struct drm_i915_private *dev_priv,
2861 i915_reg_t reg,
2862 const u32 mask,
2863 const u32 value,
2864 const unsigned long timeout_ms);
2865int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2866 i915_reg_t reg,
2867 const u32 mask,
2868 const u32 value,
2869 const unsigned long timeout_ms);
2870
0ad35fed
ZW
2871static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2872{
feddf6e8 2873 return dev_priv->gvt;
0ad35fed
ZW
2874}
2875
c033666a 2876static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2877{
c033666a 2878 return dev_priv->vgpu.active;
cf9d2890 2879}
b1f14ad0 2880
7c463586 2881void
50227e1c 2882i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2883 u32 status_mask);
7c463586
KP
2884
2885void
50227e1c 2886i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2887 u32 status_mask);
7c463586 2888
f8b79e58
ID
2889void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2890void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2891void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2892 uint32_t mask,
2893 uint32_t bits);
fbdedaea
VS
2894void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2895 uint32_t interrupt_mask,
2896 uint32_t enabled_irq_mask);
2897static inline void
2898ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2899{
2900 ilk_update_display_irq(dev_priv, bits, bits);
2901}
2902static inline void
2903ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2904{
2905 ilk_update_display_irq(dev_priv, bits, 0);
2906}
013d3752
VS
2907void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2908 enum pipe pipe,
2909 uint32_t interrupt_mask,
2910 uint32_t enabled_irq_mask);
2911static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2912 enum pipe pipe, uint32_t bits)
2913{
2914 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2915}
2916static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2917 enum pipe pipe, uint32_t bits)
2918{
2919 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2920}
47339cd9
DV
2921void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2922 uint32_t interrupt_mask,
2923 uint32_t enabled_irq_mask);
14443261
VS
2924static inline void
2925ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2926{
2927 ibx_display_interrupt_update(dev_priv, bits, bits);
2928}
2929static inline void
2930ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2931{
2932 ibx_display_interrupt_update(dev_priv, bits, 0);
2933}
2934
673a394b 2935/* i915_gem.c */
673a394b
EA
2936int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2937 struct drm_file *file_priv);
2938int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2939 struct drm_file *file_priv);
2940int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2941 struct drm_file *file_priv);
2942int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file_priv);
de151cf6
JB
2944int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2945 struct drm_file *file_priv);
673a394b
EA
2946int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2947 struct drm_file *file_priv);
2948int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2949 struct drm_file *file_priv);
2950int i915_gem_execbuffer(struct drm_device *dev, void *data,
2951 struct drm_file *file_priv);
76446cac
JB
2952int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2953 struct drm_file *file_priv);
673a394b
EA
2954int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2955 struct drm_file *file_priv);
199adf40
BW
2956int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2957 struct drm_file *file);
2958int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2959 struct drm_file *file);
673a394b
EA
2960int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2961 struct drm_file *file_priv);
3ef94daa
CW
2962int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2963 struct drm_file *file_priv);
673a394b
EA
2964int i915_gem_set_tiling(struct drm_device *dev, void *data,
2965 struct drm_file *file_priv);
2966int i915_gem_get_tiling(struct drm_device *dev, void *data,
2967 struct drm_file *file_priv);
72778cb2 2968void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
2969int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2970 struct drm_file *file);
5a125c3c
EA
2971int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2972 struct drm_file *file_priv);
23ba4fd0
BW
2973int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2974 struct drm_file *file_priv);
cb15d9f8
TU
2975int i915_gem_load_init(struct drm_i915_private *dev_priv);
2976void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 2977void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 2978int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
2979int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2980
187685cb 2981void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 2982void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2983void i915_gem_object_init(struct drm_i915_gem_object *obj,
2984 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
2985struct drm_i915_gem_object *
2986i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2987struct drm_i915_gem_object *
2988i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2989 const void *data, size_t size);
b1f788c6 2990void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 2991void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 2992
058d88c4 2993struct i915_vma * __must_check
ec7adb6e
JL
2994i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2995 const struct i915_ggtt_view *view,
91b2db6f 2996 u64 size,
2ffffd0f
CW
2997 u64 alignment,
2998 u64 flags);
fe14d5f4 2999
aa653a68 3000int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3001void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3002
7c108fd8
CW
3003void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3004
a4f5ea64 3005static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3006{
ee286370
CW
3007 return sg->length >> PAGE_SHIFT;
3008}
67d5a50c 3009
96d77634
CW
3010struct scatterlist *
3011i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3012 unsigned int n, unsigned int *offset);
341be1cd 3013
96d77634
CW
3014struct page *
3015i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3016 unsigned int n);
67d5a50c 3017
96d77634
CW
3018struct page *
3019i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3020 unsigned int n);
67d5a50c 3021
96d77634
CW
3022dma_addr_t
3023i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3024 unsigned long n);
ee286370 3025
03ac84f1
CW
3026void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3027 struct sg_table *pages);
a4f5ea64
CW
3028int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3029
3030static inline int __must_check
3031i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3032{
1233e2db 3033 might_lock(&obj->mm.lock);
a4f5ea64 3034
1233e2db 3035 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3036 return 0;
3037
3038 return __i915_gem_object_get_pages(obj);
3039}
3040
3041static inline void
3042__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3043{
a4f5ea64
CW
3044 GEM_BUG_ON(!obj->mm.pages);
3045
1233e2db 3046 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3047}
3048
3049static inline bool
3050i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3051{
1233e2db 3052 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3053}
3054
3055static inline void
3056__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3057{
a4f5ea64
CW
3058 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3059 GEM_BUG_ON(!obj->mm.pages);
3060
1233e2db
CW
3061 atomic_dec(&obj->mm.pages_pin_count);
3062 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 3063}
0a798eb9 3064
1233e2db
CW
3065static inline void
3066i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3067{
a4f5ea64 3068 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3069}
3070
548625ee
CW
3071enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3072 I915_MM_NORMAL = 0,
3073 I915_MM_SHRINKER
3074};
3075
3076void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3077 enum i915_mm_subclass subclass);
03ac84f1 3078void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3079
d31d7cb1
CW
3080enum i915_map_type {
3081 I915_MAP_WB = 0,
3082 I915_MAP_WC,
3083};
3084
0a798eb9
CW
3085/**
3086 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3087 * @obj - the object to map into kernel address space
d31d7cb1 3088 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3089 *
3090 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3091 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3092 * the kernel address space. Based on the @type of mapping, the PTE will be
3093 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3094 *
1233e2db
CW
3095 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3096 * mapping is no longer required.
0a798eb9 3097 *
8305216f
DG
3098 * Returns the pointer through which to access the mapped object, or an
3099 * ERR_PTR() on error.
0a798eb9 3100 */
d31d7cb1
CW
3101void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3102 enum i915_map_type type);
0a798eb9
CW
3103
3104/**
3105 * i915_gem_object_unpin_map - releases an earlier mapping
3106 * @obj - the object to unmap
3107 *
3108 * After pinning the object and mapping its pages, once you are finished
3109 * with your access, call i915_gem_object_unpin_map() to release the pin
3110 * upon the mapping. Once the pin count reaches zero, that mapping may be
3111 * removed.
0a798eb9
CW
3112 */
3113static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3114{
0a798eb9
CW
3115 i915_gem_object_unpin_pages(obj);
3116}
3117
43394c7d
CW
3118int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3119 unsigned int *needs_clflush);
3120int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3121 unsigned int *needs_clflush);
3122#define CLFLUSH_BEFORE 0x1
3123#define CLFLUSH_AFTER 0x2
3124#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3125
3126static inline void
3127i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3128{
3129 i915_gem_object_unpin_pages(obj);
3130}
3131
54cf91dc 3132int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3133void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3134 struct drm_i915_gem_request *req,
3135 unsigned int flags);
ff72145b
DA
3136int i915_gem_dumb_create(struct drm_file *file_priv,
3137 struct drm_device *dev,
3138 struct drm_mode_create_dumb *args);
da6b51d0
DA
3139int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3140 uint32_t handle, uint64_t *offset);
4cc69075 3141int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3142
3143void i915_gem_track_fb(struct drm_i915_gem_object *old,
3144 struct drm_i915_gem_object *new,
3145 unsigned frontbuffer_bits);
3146
73cb9701 3147int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3148
8d9fc7fd 3149struct drm_i915_gem_request *
0bc40be8 3150i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3151
67d97da3 3152void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3153
1f83fee0
DV
3154static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3155{
8af29b0c 3156 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3157}
3158
8af29b0c 3159static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3160{
8af29b0c 3161 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3162}
3163
8af29b0c 3164static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3165{
8af29b0c 3166 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3167}
3168
3169static inline u32 i915_reset_count(struct i915_gpu_error *error)
3170{
8af29b0c 3171 return READ_ONCE(error->reset_count);
1f83fee0 3172}
a71d8d94 3173
821ed7df
CW
3174void i915_gem_reset(struct drm_i915_private *dev_priv);
3175void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3176void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
bf9e8429
TU
3177int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3178int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3179void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3180void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
dcff85c8 3181int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3182 unsigned int flags);
bf9e8429
TU
3183int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3184void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3185int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3186int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3187 unsigned int flags,
3188 long timeout,
3189 struct intel_rps_client *rps);
6b5e90f5
CW
3190int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3191 unsigned int flags,
3192 int priority);
3193#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3194
2e2f351d 3195int __must_check
2021746e
CW
3196i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3197 bool write);
3198int __must_check
dabdfe02 3199i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3200struct i915_vma * __must_check
2da3b9b9
CW
3201i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3202 u32 alignment,
e6617330 3203 const struct i915_ggtt_view *view);
058d88c4 3204void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3205int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3206 int align);
b29c19b6 3207int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3208void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3209
a9f1481f
CW
3210u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3211 int tiling_mode);
3212u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3213 int tiling_mode, bool fenced);
467cffba 3214
e4ffd173
CW
3215int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3216 enum i915_cache_level cache_level);
3217
1286ff73
DV
3218struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3219 struct dma_buf *dma_buf);
3220
3221struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3222 struct drm_gem_object *gem_obj, int flags);
3223
fe14d5f4 3224struct i915_vma *
ec7adb6e 3225i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3226 struct i915_address_space *vm,
3227 const struct i915_ggtt_view *view);
fe14d5f4 3228
accfef2e
BW
3229struct i915_vma *
3230i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3231 struct i915_address_space *vm,
3232 const struct i915_ggtt_view *view);
5c2abbea 3233
841cd773
DV
3234static inline struct i915_hw_ppgtt *
3235i915_vm_to_ppgtt(struct i915_address_space *vm)
3236{
841cd773
DV
3237 return container_of(vm, struct i915_hw_ppgtt, base);
3238}
3239
058d88c4
CW
3240static inline struct i915_vma *
3241i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3242 const struct i915_ggtt_view *view)
a70a3148 3243{
058d88c4 3244 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3245}
3246
058d88c4
CW
3247static inline unsigned long
3248i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3249 const struct i915_ggtt_view *view)
e6617330 3250{
bde13ebd 3251 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3252}
b287110e 3253
b42fe9ca 3254/* i915_gem_fence_reg.c */
49ef5294
CW
3255int __must_check i915_vma_get_fence(struct i915_vma *vma);
3256int __must_check i915_vma_put_fence(struct i915_vma *vma);
3257
4362f4f6 3258void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3259
4362f4f6 3260void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3261void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3262 struct sg_table *pages);
3263void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3264 struct sg_table *pages);
7f96ecaf 3265
254f965c 3266/* i915_gem_context.c */
bf9e8429 3267int __must_check i915_gem_context_init(struct drm_i915_private *dev_priv);
b2e862d0 3268void i915_gem_context_lost(struct drm_i915_private *dev_priv);
cb15d9f8 3269void i915_gem_context_fini(struct drm_i915_private *dev_priv);
e422b888 3270int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3271void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3272int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3273int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3274struct i915_vma *
3275i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3276 unsigned int flags);
dce3271b 3277void i915_gem_context_free(struct kref *ctx_ref);
c8c35799
ZW
3278struct i915_gem_context *
3279i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3280
3281static inline struct i915_gem_context *
3282i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3283{
3284 struct i915_gem_context *ctx;
3285
091387c1 3286 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3287
3288 ctx = idr_find(&file_priv->context_idr, id);
3289 if (!ctx)
3290 return ERR_PTR(-ENOENT);
3291
3292 return ctx;
3293}
3294
9a6feaf0
CW
3295static inline struct i915_gem_context *
3296i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3297{
691e6415 3298 kref_get(&ctx->ref);
9a6feaf0 3299 return ctx;
dce3271b
MK
3300}
3301
9a6feaf0 3302static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3303{
091387c1 3304 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3305 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3306}
3307
80b204bc
CW
3308static inline struct intel_timeline *
3309i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3310 struct intel_engine_cs *engine)
3311{
3312 struct i915_address_space *vm;
3313
3314 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3315 return &vm->timeline.engine[engine->id];
3316}
3317
e2efd130 3318static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3319{
821d66dd 3320 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3321}
3322
84624813
BW
3323int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3324 struct drm_file *file);
3325int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3326 struct drm_file *file);
c9dc0f35
CW
3327int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3328 struct drm_file *file_priv);
3329int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3330 struct drm_file *file_priv);
d538704b
CW
3331int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3332 struct drm_file *file);
1286ff73 3333
eec688e1
RB
3334int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3335 struct drm_file *file);
3336
679845ed 3337/* i915_gem_evict.c */
e522ac23 3338int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3339 u64 min_size, u64 alignment,
679845ed 3340 unsigned cache_level,
2ffffd0f 3341 u64 start, u64 end,
1ec9e26d 3342 unsigned flags);
506a8e87 3343int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3344int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3345
0260c420 3346/* belongs in i915_gem_gtt.h */
c033666a 3347static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3348{
600f4368 3349 wmb();
c033666a 3350 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3351 intel_gtt_chipset_flush();
3352}
246cbfb5 3353
9797fbfb 3354/* i915_gem_stolen.c */
d713fd49
PZ
3355int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3356 struct drm_mm_node *node, u64 size,
3357 unsigned alignment);
a9da512b
PZ
3358int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3359 struct drm_mm_node *node, u64 size,
3360 unsigned alignment, u64 start,
3361 u64 end);
d713fd49
PZ
3362void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3363 struct drm_mm_node *node);
7ace3d30 3364int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3365void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3366struct drm_i915_gem_object *
187685cb 3367i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3368struct drm_i915_gem_object *
187685cb 3369i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3370 u32 stolen_offset,
3371 u32 gtt_offset,
3372 u32 size);
9797fbfb 3373
920cf419
CW
3374/* i915_gem_internal.c */
3375struct drm_i915_gem_object *
3376i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3377 unsigned int size);
3378
be6a0376
DV
3379/* i915_gem_shrinker.c */
3380unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3381 unsigned long target,
be6a0376
DV
3382 unsigned flags);
3383#define I915_SHRINK_PURGEABLE 0x1
3384#define I915_SHRINK_UNBOUND 0x2
3385#define I915_SHRINK_BOUND 0x4
5763ff04 3386#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3387#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3388unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3389void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3390void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3391
3392
673a394b 3393/* i915_gem_tiling.c */
2c1792a1 3394static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3395{
091387c1 3396 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3397
3398 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3399 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3400}
3401
2017263e 3402/* i915_debugfs.c */
f8c168fa 3403#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3404int i915_debugfs_register(struct drm_i915_private *dev_priv);
3405void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3406int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3407void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3408#else
8d35acba
CW
3409static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3410static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3411static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3412{ return 0; }
ce5e2ac1 3413static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3414#endif
84734a04
MK
3415
3416/* i915_gpu_error.c */
98a2f411
CW
3417#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3418
edc3d884
MK
3419__printf(2, 3)
3420void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3421int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3422 const struct i915_error_state_file_priv *error);
4dc955f7 3423int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3424 struct drm_i915_private *i915,
4dc955f7
MK
3425 size_t count, loff_t pos);
3426static inline void i915_error_state_buf_release(
3427 struct drm_i915_error_state_buf *eb)
3428{
3429 kfree(eb->buf);
3430}
c033666a
CW
3431void i915_capture_error_state(struct drm_i915_private *dev_priv,
3432 u32 engine_mask,
58174462 3433 const char *error_msg);
84734a04
MK
3434void i915_error_state_get(struct drm_device *dev,
3435 struct i915_error_state_file_priv *error_priv);
3436void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3437void i915_destroy_error_state(struct drm_device *dev);
3438
98a2f411
CW
3439#else
3440
3441static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3442 u32 engine_mask,
3443 const char *error_msg)
3444{
3445}
3446
3447static inline void i915_destroy_error_state(struct drm_device *dev)
3448{
3449}
3450
3451#endif
3452
0a4cd7c8 3453const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3454
351e3db2 3455/* i915_cmd_parser.c */
1ca3712c 3456int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3457void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3458void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3459int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3460 struct drm_i915_gem_object *batch_obj,
3461 struct drm_i915_gem_object *shadow_batch_obj,
3462 u32 batch_start_offset,
3463 u32 batch_len,
3464 bool is_master);
351e3db2 3465
eec688e1
RB
3466/* i915_perf.c */
3467extern void i915_perf_init(struct drm_i915_private *dev_priv);
3468extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3469extern void i915_perf_register(struct drm_i915_private *dev_priv);
3470extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3471
317c35d1
JB
3472/* i915_suspend.c */
3473extern int i915_save_state(struct drm_device *dev);
3474extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3475
0136db58 3476/* i915_sysfs.c */
694c2828
DW
3477void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3478void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3479
f899fc64 3480/* intel_i2c.c */
40196446
TU
3481extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3482extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3483extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3484 unsigned int pin);
3bd7d909 3485
0184df46
JN
3486extern struct i2c_adapter *
3487intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3488extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3489extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3490static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3491{
3492 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3493}
f899fc64
CW
3494extern void intel_i2c_reset(struct drm_device *dev);
3495
8b8e1a89 3496/* intel_bios.c */
98f3a1dc 3497int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3498bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3499bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3500bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3501bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3502bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3503bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3504bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3505bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3506 enum port port);
6389dd83
SS
3507bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3508 enum port port);
3509
8b8e1a89 3510
3b617967 3511/* intel_opregion.c */
44834a67 3512#ifdef CONFIG_ACPI
6f9f4b7a 3513extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3514extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3515extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3516extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3517extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3518 bool enable);
6f9f4b7a 3519extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3520 pci_power_t state);
6f9f4b7a 3521extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3522#else
6f9f4b7a 3523static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3524static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3525static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3526static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3527{
3528}
9c4b0a68
JN
3529static inline int
3530intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3531{
3532 return 0;
3533}
ecbc5cf3 3534static inline int
6f9f4b7a 3535intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3536{
3537 return 0;
3538}
6f9f4b7a 3539static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3540{
3541 return -ENODEV;
3542}
65e082c9 3543#endif
8ee1c3db 3544
723bfd70
JB
3545/* intel_acpi.c */
3546#ifdef CONFIG_ACPI
3547extern void intel_register_dsm_handler(void);
3548extern void intel_unregister_dsm_handler(void);
3549#else
3550static inline void intel_register_dsm_handler(void) { return; }
3551static inline void intel_unregister_dsm_handler(void) { return; }
3552#endif /* CONFIG_ACPI */
3553
94b4f3ba
CW
3554/* intel_device_info.c */
3555static inline struct intel_device_info *
3556mkwrite_device_info(struct drm_i915_private *dev_priv)
3557{
3558 return (struct intel_device_info *)&dev_priv->info;
3559}
3560
3561void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3562void intel_device_info_dump(struct drm_i915_private *dev_priv);
3563
79e53945 3564/* modesetting */
f817586c 3565extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3566extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3567extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3568extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3569extern int intel_connector_register(struct drm_connector *);
c191eca1 3570extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3571extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3572 bool state);
043e9bda 3573extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3574extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3575extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3576extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3577extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
dc97997a 3578extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3579extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3580 bool enable);
3bad0781 3581
c0c7babc
BW
3582int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3583 struct drm_file *file);
575155a9 3584
6ef3d427 3585/* overlay */
c033666a
CW
3586extern struct intel_overlay_error_state *
3587intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3588extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3589 struct intel_overlay_error_state *error);
c4a1d9e4 3590
c033666a
CW
3591extern struct intel_display_error_state *
3592intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3593extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3594 struct drm_i915_private *dev_priv,
c4a1d9e4 3595 struct intel_display_error_state *error);
6ef3d427 3596
151a49d0
TR
3597int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3598int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3599
3600/* intel_sideband.c */
707b6e3d
D
3601u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3602void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3603u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3604u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3605void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3606u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3607void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3608u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3609void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3610u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3611void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3612u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3613void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3614u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3615 enum intel_sbi_destination destination);
3616void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3617 enum intel_sbi_destination destination);
e9fe51c6
SK
3618u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3619void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3620
b7fa22d8 3621/* intel_dpio_phy.c */
ed37892e
ACO
3622void bxt_port_to_phy_channel(enum port port,
3623 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3624void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3625 enum port port, u32 margin, u32 scale,
3626 u32 enable, u32 deemphasis);
47a6bc61
ACO
3627void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3628void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3629bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3630 enum dpio_phy phy);
3631bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3632 enum dpio_phy phy);
3633uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3634 uint8_t lane_count);
3635void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3636 uint8_t lane_lat_optim_mask);
3637uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3638
b7fa22d8
ACO
3639void chv_set_phy_signal_level(struct intel_encoder *encoder,
3640 u32 deemph_reg_value, u32 margin_reg_value,
3641 bool uniq_trans_scale);
844b2f9a
ACO
3642void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3643 bool reset);
419b1b7a 3644void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3645void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3646void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3647void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3648
53d98725
ACO
3649void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3650 u32 demph_reg_value, u32 preemph_reg_value,
3651 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3652void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3653void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3654void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3655
616bc820
VS
3656int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3657int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3658
0b274481
BW
3659#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3660#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3661
3662#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3663#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3664#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3665#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3666
3667#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3668#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3669#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3670#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3671
698b3135
CW
3672/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3673 * will be implemented using 2 32-bit writes in an arbitrary order with
3674 * an arbitrary delay between them. This can cause the hardware to
3675 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3676 * machine death. For this reason we do not support I915_WRITE64, or
3677 * dev_priv->uncore.funcs.mmio_writeq.
3678 *
3679 * When reading a 64-bit value as two 32-bit values, the delay may cause
3680 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3681 * occasionally a 64-bit register does not actualy support a full readq
3682 * and must be read using two 32-bit reads.
3683 *
3684 * You have been warned.
698b3135 3685 */
0b274481 3686#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3687
50877445 3688#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3689 u32 upper, lower, old_upper, loop = 0; \
3690 upper = I915_READ(upper_reg); \
ee0a227b 3691 do { \
acd29f7b 3692 old_upper = upper; \
ee0a227b 3693 lower = I915_READ(lower_reg); \
acd29f7b
CW
3694 upper = I915_READ(upper_reg); \
3695 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3696 (u64)upper << 32 | lower; })
50877445 3697
cae5852d
ZN
3698#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3699#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3700
75aa3f63
VS
3701#define __raw_read(x, s) \
3702static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3703 i915_reg_t reg) \
75aa3f63 3704{ \
f0f59a00 3705 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3706}
3707
3708#define __raw_write(x, s) \
3709static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3710 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3711{ \
f0f59a00 3712 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3713}
3714__raw_read(8, b)
3715__raw_read(16, w)
3716__raw_read(32, l)
3717__raw_read(64, q)
3718
3719__raw_write(8, b)
3720__raw_write(16, w)
3721__raw_write(32, l)
3722__raw_write(64, q)
3723
3724#undef __raw_read
3725#undef __raw_write
3726
a6111f7b 3727/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3728 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3729 * controlled.
aafee2eb 3730 *
a6111f7b 3731 * Think twice, and think again, before using these.
aafee2eb
AH
3732 *
3733 * As an example, these accessors can possibly be used between:
3734 *
3735 * spin_lock_irq(&dev_priv->uncore.lock);
3736 * intel_uncore_forcewake_get__locked();
3737 *
3738 * and
3739 *
3740 * intel_uncore_forcewake_put__locked();
3741 * spin_unlock_irq(&dev_priv->uncore.lock);
3742 *
3743 *
3744 * Note: some registers may not need forcewake held, so
3745 * intel_uncore_forcewake_{get,put} can be omitted, see
3746 * intel_uncore_forcewake_for_reg().
3747 *
3748 * Certain architectures will die if the same cacheline is concurrently accessed
3749 * by different clients (e.g. on Ivybridge). Access to registers should
3750 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3751 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3752 */
75aa3f63
VS
3753#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3754#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3755#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3756#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3757
55bc60db
VS
3758/* "Broadcast RGB" property */
3759#define INTEL_BROADCAST_RGB_AUTO 0
3760#define INTEL_BROADCAST_RGB_FULL 1
3761#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3762
920a14b2 3763static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3764{
920a14b2 3765 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3766 return VLV_VGACNTRL;
920a14b2 3767 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3768 return CPU_VGACNTRL;
766aa1c4
VS
3769 else
3770 return VGACNTRL;
3771}
3772
df97729f
ID
3773static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3774{
3775 unsigned long j = msecs_to_jiffies(m);
3776
3777 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3778}
3779
7bd0e226
DV
3780static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3781{
3782 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3783}
3784
df97729f
ID
3785static inline unsigned long
3786timespec_to_jiffies_timeout(const struct timespec *value)
3787{
3788 unsigned long j = timespec_to_jiffies(value);
3789
3790 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3791}
3792
dce56b3c
PZ
3793/*
3794 * If you need to wait X milliseconds between events A and B, but event B
3795 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3796 * when event A happened, then just before event B you call this function and
3797 * pass the timestamp as the first argument, and X as the second argument.
3798 */
3799static inline void
3800wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3801{
ec5e0cfb 3802 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3803
3804 /*
3805 * Don't re-read the value of "jiffies" every time since it may change
3806 * behind our back and break the math.
3807 */
3808 tmp_jiffies = jiffies;
3809 target_jiffies = timestamp_jiffies +
3810 msecs_to_jiffies_timeout(to_wait_ms);
3811
3812 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3813 remaining_jiffies = target_jiffies - tmp_jiffies;
3814 while (remaining_jiffies)
3815 remaining_jiffies =
3816 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3817 }
3818}
221fe799
CW
3819
3820static inline bool
3821__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3822{
f69a02c9
CW
3823 struct intel_engine_cs *engine = req->engine;
3824
7ec2c73b
CW
3825 /* Before we do the heavier coherent read of the seqno,
3826 * check the value (hopefully) in the CPU cacheline.
3827 */
65e4760e 3828 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3829 return true;
3830
688e6c72
CW
3831 /* Ensure our read of the seqno is coherent so that we
3832 * do not "miss an interrupt" (i.e. if this is the last
3833 * request and the seqno write from the GPU is not visible
3834 * by the time the interrupt fires, we will see that the
3835 * request is incomplete and go back to sleep awaiting
3836 * another interrupt that will never come.)
3837 *
3838 * Strictly, we only need to do this once after an interrupt,
3839 * but it is easier and safer to do it every time the waiter
3840 * is woken.
3841 */
3d5564e9 3842 if (engine->irq_seqno_barrier &&
dbd6ef29 3843 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3844 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3845 struct task_struct *tsk;
3846
3d5564e9
CW
3847 /* The ordering of irq_posted versus applying the barrier
3848 * is crucial. The clearing of the current irq_posted must
3849 * be visible before we perform the barrier operation,
3850 * such that if a subsequent interrupt arrives, irq_posted
3851 * is reasserted and our task rewoken (which causes us to
3852 * do another __i915_request_irq_complete() immediately
3853 * and reapply the barrier). Conversely, if the clear
3854 * occurs after the barrier, then an interrupt that arrived
3855 * whilst we waited on the barrier would not trigger a
3856 * barrier on the next pass, and the read may not see the
3857 * seqno update.
3858 */
f69a02c9 3859 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3860
3861 /* If we consume the irq, but we are no longer the bottom-half,
3862 * the real bottom-half may not have serialised their own
3863 * seqno check with the irq-barrier (i.e. may have inspected
3864 * the seqno before we believe it coherent since they see
3865 * irq_posted == false but we are still running).
3866 */
3867 rcu_read_lock();
dbd6ef29 3868 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3869 if (tsk && tsk != current)
3870 /* Note that if the bottom-half is changed as we
3871 * are sending the wake-up, the new bottom-half will
3872 * be woken by whomever made the change. We only have
3873 * to worry about when we steal the irq-posted for
3874 * ourself.
3875 */
3876 wake_up_process(tsk);
3877 rcu_read_unlock();
3878
65e4760e 3879 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3880 return true;
3881 }
688e6c72 3882
688e6c72
CW
3883 return false;
3884}
3885
0b1de5d5
CW
3886void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3887bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3888
c58305af
CW
3889/* i915_mm.c */
3890int remap_io_mapping(struct vm_area_struct *vma,
3891 unsigned long addr, unsigned long pfn, unsigned long size,
3892 struct io_mapping *iomap);
3893
4b30cb23
CW
3894#define ptr_mask_bits(ptr) ({ \
3895 unsigned long __v = (unsigned long)(ptr); \
3896 (typeof(ptr))(__v & PAGE_MASK); \
3897})
3898
d31d7cb1
CW
3899#define ptr_unpack_bits(ptr, bits) ({ \
3900 unsigned long __v = (unsigned long)(ptr); \
3901 (bits) = __v & ~PAGE_MASK; \
3902 (typeof(ptr))(__v & PAGE_MASK); \
3903})
3904
3905#define ptr_pack_bits(ptr, bits) \
3906 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3907
78ef2d9a
CW
3908#define fetch_and_zero(ptr) ({ \
3909 typeof(*ptr) __T = *(ptr); \
3910 *(ptr) = (typeof(*ptr))0; \
3911 __T; \
3912})
3913
1da177e4 3914#endif