]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: advertise available metrics via sysfs
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
e73bdd20
CW
58#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
e9cbc4bd
DV
79#define DRIVER_DATE "20161121"
80#define DRIVER_TIMESTAMP 1479717903
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
42a8ca4c
JN
122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
87ad3212
JN
127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
08c4d7fc
TU
132static inline const char *enableddisabled(bool v)
133{
134 return v ? "enabled" : "disabled";
135}
136
317c35d1 137enum pipe {
752aa88a 138 INVALID_PIPE = -1,
317c35d1
JB
139 PIPE_A = 0,
140 PIPE_B,
9db4a9c7 141 PIPE_C,
a57c774a
AK
142 _PIPE_EDP,
143 I915_MAX_PIPES = _PIPE_EDP
317c35d1 144};
9db4a9c7 145#define pipe_name(p) ((p) + 'A')
317c35d1 146
a5c961d1
PZ
147enum transcoder {
148 TRANSCODER_A = 0,
149 TRANSCODER_B,
150 TRANSCODER_C,
a57c774a 151 TRANSCODER_EDP,
4d1de975
JN
152 TRANSCODER_DSI_A,
153 TRANSCODER_DSI_C,
a57c774a 154 I915_MAX_TRANSCODERS
a5c961d1 155};
da205630
JN
156
157static inline const char *transcoder_name(enum transcoder transcoder)
158{
159 switch (transcoder) {
160 case TRANSCODER_A:
161 return "A";
162 case TRANSCODER_B:
163 return "B";
164 case TRANSCODER_C:
165 return "C";
166 case TRANSCODER_EDP:
167 return "EDP";
4d1de975
JN
168 case TRANSCODER_DSI_A:
169 return "DSI A";
170 case TRANSCODER_DSI_C:
171 return "DSI C";
da205630
JN
172 default:
173 return "<invalid>";
174 }
175}
a5c961d1 176
4d1de975
JN
177static inline bool transcoder_is_dsi(enum transcoder transcoder)
178{
179 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
180}
181
84139d1e 182/*
31409e97
MR
183 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
184 * number of planes per CRTC. Not all platforms really have this many planes,
185 * which means some arrays of size I915_MAX_PLANES may have unused entries
186 * between the topmost sprite plane and the cursor plane.
84139d1e 187 */
80824003
JB
188enum plane {
189 PLANE_A = 0,
190 PLANE_B,
9db4a9c7 191 PLANE_C,
31409e97
MR
192 PLANE_CURSOR,
193 I915_MAX_PLANES,
80824003 194};
9db4a9c7 195#define plane_name(p) ((p) + 'A')
52440211 196
580503c7 197#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 198
2b139522 199enum port {
03cdc1d4 200 PORT_NONE = -1,
2b139522
ED
201 PORT_A = 0,
202 PORT_B,
203 PORT_C,
204 PORT_D,
205 PORT_E,
206 I915_MAX_PORTS
207};
208#define port_name(p) ((p) + 'A')
209
a09caddd 210#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
211
212enum dpio_channel {
213 DPIO_CH0,
214 DPIO_CH1
215};
216
217enum dpio_phy {
218 DPIO_PHY0,
219 DPIO_PHY1
220};
221
b97186f0
PZ
222enum intel_display_power_domain {
223 POWER_DOMAIN_PIPE_A,
224 POWER_DOMAIN_PIPE_B,
225 POWER_DOMAIN_PIPE_C,
226 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
227 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
228 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
229 POWER_DOMAIN_TRANSCODER_A,
230 POWER_DOMAIN_TRANSCODER_B,
231 POWER_DOMAIN_TRANSCODER_C,
f52e353e 232 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
233 POWER_DOMAIN_TRANSCODER_DSI_A,
234 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
235 POWER_DOMAIN_PORT_DDI_A_LANES,
236 POWER_DOMAIN_PORT_DDI_B_LANES,
237 POWER_DOMAIN_PORT_DDI_C_LANES,
238 POWER_DOMAIN_PORT_DDI_D_LANES,
239 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
240 POWER_DOMAIN_PORT_DSI,
241 POWER_DOMAIN_PORT_CRT,
242 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 243 POWER_DOMAIN_VGA,
fbeeaa23 244 POWER_DOMAIN_AUDIO,
bd2bb1b9 245 POWER_DOMAIN_PLLS,
1407121a
S
246 POWER_DOMAIN_AUX_A,
247 POWER_DOMAIN_AUX_B,
248 POWER_DOMAIN_AUX_C,
249 POWER_DOMAIN_AUX_D,
f0ab43e6 250 POWER_DOMAIN_GMBUS,
dfa57627 251 POWER_DOMAIN_MODESET,
baa70707 252 POWER_DOMAIN_INIT,
bddc7645
ID
253
254 POWER_DOMAIN_NUM,
b97186f0
PZ
255};
256
257#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
258#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
259 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
260#define POWER_DOMAIN_TRANSCODER(tran) \
261 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
262 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 263
1d843f9d
EE
264enum hpd_pin {
265 HPD_NONE = 0,
1d843f9d
EE
266 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
267 HPD_CRT,
268 HPD_SDVO_B,
269 HPD_SDVO_C,
cc24fcdc 270 HPD_PORT_A,
1d843f9d
EE
271 HPD_PORT_B,
272 HPD_PORT_C,
273 HPD_PORT_D,
26951caf 274 HPD_PORT_E,
1d843f9d
EE
275 HPD_NUM_PINS
276};
277
c91711f9
JN
278#define for_each_hpd_pin(__pin) \
279 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
280
5fcece80
JN
281struct i915_hotplug {
282 struct work_struct hotplug_work;
283
284 struct {
285 unsigned long last_jiffies;
286 int count;
287 enum {
288 HPD_ENABLED = 0,
289 HPD_DISABLED = 1,
290 HPD_MARK_DISABLED = 2
291 } state;
292 } stats[HPD_NUM_PINS];
293 u32 event_bits;
294 struct delayed_work reenable_work;
295
296 struct intel_digital_port *irq_port[I915_MAX_PORTS];
297 u32 long_port_mask;
298 u32 short_port_mask;
299 struct work_struct dig_port_work;
300
19625e85
L
301 struct work_struct poll_init_work;
302 bool poll_enabled;
303
5fcece80
JN
304 /*
305 * if we get a HPD irq from DP and a HPD irq from non-DP
306 * the non-DP HPD could block the workqueue on a mode config
307 * mutex getting, that userspace may have taken. However
308 * userspace is waiting on the DP workqueue to run which is
309 * blocked behind the non-DP one.
310 */
311 struct workqueue_struct *dp_wq;
312};
313
2a2d5482
CW
314#define I915_GEM_GPU_DOMAINS \
315 (I915_GEM_DOMAIN_RENDER | \
316 I915_GEM_DOMAIN_SAMPLER | \
317 I915_GEM_DOMAIN_COMMAND | \
318 I915_GEM_DOMAIN_INSTRUCTION | \
319 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 320
055e393f
DL
321#define for_each_pipe(__dev_priv, __p) \
322 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
323#define for_each_pipe_masked(__dev_priv, __p, __mask) \
324 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
325 for_each_if ((__mask) & (1 << (__p)))
8b364b41 326#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
327 for ((__p) = 0; \
328 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
329 (__p)++)
3bdcfc0c
DL
330#define for_each_sprite(__dev_priv, __p, __s) \
331 for ((__s) = 0; \
332 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
333 (__s)++)
9db4a9c7 334
c3aeadc8
JN
335#define for_each_port_masked(__port, __ports_mask) \
336 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
337 for_each_if ((__ports_mask) & (1 << (__port)))
338
d79b814d 339#define for_each_crtc(dev, crtc) \
91c8a326 340 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 341
27321ae8
ML
342#define for_each_intel_plane(dev, intel_plane) \
343 list_for_each_entry(intel_plane, \
91c8a326 344 &(dev)->mode_config.plane_list, \
27321ae8
ML
345 base.head)
346
c107acfe 347#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
348 list_for_each_entry(intel_plane, \
349 &(dev)->mode_config.plane_list, \
c107acfe
MR
350 base.head) \
351 for_each_if ((plane_mask) & \
352 (1 << drm_plane_index(&intel_plane->base)))
353
262cd2e1
VS
354#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
355 list_for_each_entry(intel_plane, \
356 &(dev)->mode_config.plane_list, \
357 base.head) \
95150bdf 358 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 359
91c8a326
CW
360#define for_each_intel_crtc(dev, intel_crtc) \
361 list_for_each_entry(intel_crtc, \
362 &(dev)->mode_config.crtc_list, \
363 base.head)
d063ae48 364
91c8a326
CW
365#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
366 list_for_each_entry(intel_crtc, \
367 &(dev)->mode_config.crtc_list, \
368 base.head) \
98d39494
MR
369 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
370
b2784e15
DL
371#define for_each_intel_encoder(dev, intel_encoder) \
372 list_for_each_entry(intel_encoder, \
373 &(dev)->mode_config.encoder_list, \
374 base.head)
375
3a3371ff
ACO
376#define for_each_intel_connector(dev, intel_connector) \
377 list_for_each_entry(intel_connector, \
91c8a326 378 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
379 base.head)
380
6c2b7c12
DV
381#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
382 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 383 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 384
53f5e3ca
JB
385#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
386 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 387 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 388
b04c5bd6
BF
389#define for_each_power_domain(domain, mask) \
390 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 391 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 392
e7b903d2 393struct drm_i915_private;
ad46cb53 394struct i915_mm_struct;
5cc9ed4b 395struct i915_mmu_object;
e7b903d2 396
a6f766f3
CW
397struct drm_i915_file_private {
398 struct drm_i915_private *dev_priv;
399 struct drm_file *file;
400
401 struct {
402 spinlock_t lock;
403 struct list_head request_list;
d0bc54f2
CW
404/* 20ms is a fairly arbitrary limit (greater than the average frame time)
405 * chosen to prevent the CPU getting more than a frame ahead of the GPU
406 * (when using lax throttling for the frontbuffer). We also use it to
407 * offer free GPU waitboosts for severely congested workloads.
408 */
409#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
410 } mm;
411 struct idr context_idr;
412
2e1b8730
CW
413 struct intel_rps_client {
414 struct list_head link;
415 unsigned boosts;
416 } rps;
a6f766f3 417
c80ff16e 418 unsigned int bsd_engine;
b083a087
MK
419
420/* Client can have a maximum of 3 contexts banned before
421 * it is denied of creating new contexts. As one context
422 * ban needs 4 consecutive hangs, and more if there is
423 * progress in between, this is a last resort stop gap measure
424 * to limit the badly behaving clients access to gpu.
425 */
426#define I915_MAX_CLIENT_CONTEXT_BANS 3
427 int context_bans;
a6f766f3
CW
428};
429
e69d0bc1
DV
430/* Used by dp and fdi links */
431struct intel_link_m_n {
432 uint32_t tu;
433 uint32_t gmch_m;
434 uint32_t gmch_n;
435 uint32_t link_m;
436 uint32_t link_n;
437};
438
439void intel_link_compute_m_n(int bpp, int nlanes,
440 int pixel_clock, int link_clock,
441 struct intel_link_m_n *m_n);
442
1da177e4
LT
443/* Interface history:
444 *
445 * 1.1: Original.
0d6aa60b
DA
446 * 1.2: Add Power Management
447 * 1.3: Add vblank support
de227f5f 448 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 449 * 1.5: Add vblank pipe configuration
2228ed67
MD
450 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
451 * - Support vertical blank on secondary display pipe
1da177e4
LT
452 */
453#define DRIVER_MAJOR 1
2228ed67 454#define DRIVER_MINOR 6
1da177e4
LT
455#define DRIVER_PATCHLEVEL 0
456
0a3e67a4
JB
457struct opregion_header;
458struct opregion_acpi;
459struct opregion_swsci;
460struct opregion_asle;
461
8ee1c3db 462struct intel_opregion {
115719fc
WD
463 struct opregion_header *header;
464 struct opregion_acpi *acpi;
465 struct opregion_swsci *swsci;
ebde53c7
JN
466 u32 swsci_gbda_sub_functions;
467 u32 swsci_sbcb_sub_functions;
115719fc 468 struct opregion_asle *asle;
04ebaadb 469 void *rvda;
82730385 470 const void *vbt;
ada8f955 471 u32 vbt_size;
115719fc 472 u32 *lid_state;
91a60f20 473 struct work_struct asle_work;
8ee1c3db 474};
44834a67 475#define OPREGION_SIZE (8*1024)
8ee1c3db 476
6ef3d427
CW
477struct intel_overlay;
478struct intel_overlay_error_state;
479
9b9d172d 480struct sdvo_device_mapping {
e957d772 481 u8 initialized;
9b9d172d 482 u8 dvo_port;
483 u8 slave_addr;
484 u8 dvo_wiring;
e957d772 485 u8 i2c_pin;
b1083333 486 u8 ddc_pin;
9b9d172d 487};
488
7bd688cd 489struct intel_connector;
820d2d77 490struct intel_encoder;
ccf010fb 491struct intel_atomic_state;
5cec258b 492struct intel_crtc_state;
5724dbd1 493struct intel_initial_plane_config;
0e8ffe1b 494struct intel_crtc;
ee9300bb
DV
495struct intel_limit;
496struct dpll;
b8cecdf5 497
e70236a8 498struct drm_i915_display_funcs {
1353c4fb 499 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 500 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 501 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
502 int (*compute_intermediate_wm)(struct drm_device *dev,
503 struct intel_crtc *intel_crtc,
504 struct intel_crtc_state *newstate);
ccf010fb
ML
505 void (*initial_watermarks)(struct intel_atomic_state *state,
506 struct intel_crtc_state *cstate);
507 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
508 struct intel_crtc_state *cstate);
509 void (*optimize_watermarks)(struct intel_atomic_state *state,
510 struct intel_crtc_state *cstate);
98d39494 511 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 512 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
513 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
514 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
515 /* Returns the active state of the crtc, and if the crtc is active,
516 * fills out the pipe-config with the hw state. */
517 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 518 struct intel_crtc_state *);
5724dbd1
DL
519 void (*get_initial_plane_config)(struct intel_crtc *,
520 struct intel_initial_plane_config *);
190f68c5
ACO
521 int (*crtc_compute_clock)(struct intel_crtc *crtc,
522 struct intel_crtc_state *crtc_state);
4a806558
ML
523 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
524 struct drm_atomic_state *old_state);
525 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
526 struct drm_atomic_state *old_state);
896e5bb0
L
527 void (*update_crtcs)(struct drm_atomic_state *state,
528 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
529 void (*audio_codec_enable)(struct drm_connector *connector,
530 struct intel_encoder *encoder,
5e7234c9 531 const struct drm_display_mode *adjusted_mode);
69bfe1a9 532 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 533 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 534 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
535 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
536 struct drm_framebuffer *fb,
537 struct drm_i915_gem_object *obj,
538 struct drm_i915_gem_request *req,
539 uint32_t flags);
91d14251 540 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
541 /* clock updates for mode set */
542 /* cursor updates */
543 /* render clock increase/decrease */
544 /* display clock increase/decrease */
545 /* pll clock increase/decrease */
8563b1e8 546
b95c5321
ML
547 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
548 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
549};
550
48c1026a
MK
551enum forcewake_domain_id {
552 FW_DOMAIN_ID_RENDER = 0,
553 FW_DOMAIN_ID_BLITTER,
554 FW_DOMAIN_ID_MEDIA,
555
556 FW_DOMAIN_ID_COUNT
557};
558
559enum forcewake_domains {
560 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
561 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
562 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
563 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
564 FORCEWAKE_BLITTER |
565 FORCEWAKE_MEDIA)
566};
567
3756685a
TU
568#define FW_REG_READ (1)
569#define FW_REG_WRITE (2)
570
85ee17eb
PP
571enum decoupled_power_domain {
572 GEN9_DECOUPLED_PD_BLITTER = 0,
573 GEN9_DECOUPLED_PD_RENDER,
574 GEN9_DECOUPLED_PD_MEDIA,
575 GEN9_DECOUPLED_PD_ALL
576};
577
578enum decoupled_ops {
579 GEN9_DECOUPLED_OP_WRITE = 0,
580 GEN9_DECOUPLED_OP_READ
581};
582
3756685a
TU
583enum forcewake_domains
584intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
585 i915_reg_t reg, unsigned int op);
586
907b28c5 587struct intel_uncore_funcs {
c8d9a590 588 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 589 enum forcewake_domains domains);
c8d9a590 590 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 591 enum forcewake_domains domains);
0b274481 592
f0f59a00
VS
593 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
594 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
595 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
596 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 597
f0f59a00 598 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 599 uint8_t val, bool trace);
f0f59a00 600 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 601 uint16_t val, bool trace);
f0f59a00 602 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 603 uint32_t val, bool trace);
990bbdad
CW
604};
605
15157970
TU
606struct intel_forcewake_range {
607 u32 start;
608 u32 end;
609
610 enum forcewake_domains domains;
611};
612
907b28c5
CW
613struct intel_uncore {
614 spinlock_t lock; /** lock is also taken in irq contexts. */
615
15157970
TU
616 const struct intel_forcewake_range *fw_domains_table;
617 unsigned int fw_domains_table_entries;
618
907b28c5
CW
619 struct intel_uncore_funcs funcs;
620
621 unsigned fifo_count;
003342a5 622
48c1026a 623 enum forcewake_domains fw_domains;
003342a5 624 enum forcewake_domains fw_domains_active;
b2cff0db
CW
625
626 struct intel_uncore_forcewake_domain {
627 struct drm_i915_private *i915;
48c1026a 628 enum forcewake_domain_id id;
33c582c1 629 enum forcewake_domains mask;
b2cff0db 630 unsigned wake_count;
a57a4a67 631 struct hrtimer timer;
f0f59a00 632 i915_reg_t reg_set;
05a2fb15
MK
633 u32 val_set;
634 u32 val_clear;
f0f59a00
VS
635 i915_reg_t reg_ack;
636 i915_reg_t reg_post;
05a2fb15 637 u32 val_reset;
b2cff0db 638 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
639
640 int unclaimed_mmio_check;
b2cff0db
CW
641};
642
643/* Iterate over initialised fw domains */
33c582c1
TU
644#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
645 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
646 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
647 (domain__)++) \
648 for_each_if ((mask__) & (domain__)->mask)
649
650#define for_each_fw_domain(domain__, dev_priv__) \
651 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 652
b6e7d894
DL
653#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
654#define CSR_VERSION_MAJOR(version) ((version) >> 16)
655#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
656
eb805623 657struct intel_csr {
8144ac59 658 struct work_struct work;
eb805623 659 const char *fw_path;
a7f749f9 660 uint32_t *dmc_payload;
eb805623 661 uint32_t dmc_fw_size;
b6e7d894 662 uint32_t version;
eb805623 663 uint32_t mmio_count;
f0f59a00 664 i915_reg_t mmioaddr[8];
eb805623 665 uint32_t mmiodata[8];
832dba88 666 uint32_t dc_state;
a37baf3b 667 uint32_t allowed_dc_mask;
eb805623
DV
668};
669
604db650 670#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 671 /* Keep is_* in chronological order */ \
604db650
JL
672 func(is_mobile); \
673 func(is_i85x); \
674 func(is_i915g); \
675 func(is_i945gm); \
676 func(is_g33); \
604db650
JL
677 func(is_g4x); \
678 func(is_pineview); \
679 func(is_broadwater); \
680 func(is_crestline); \
681 func(is_ivybridge); \
682 func(is_valleyview); \
683 func(is_cherryview); \
684 func(is_haswell); \
685 func(is_broadwell); \
686 func(is_skylake); \
687 func(is_broxton); \
688 func(is_kabylake); \
c007fb4a 689 func(is_alpha_support); \
566c56a4 690 /* Keep has_* in alphabetical order */ \
dfc5148f 691 func(has_64bit_reloc); \
604db650 692 func(has_csr); \
566c56a4 693 func(has_ddi); \
604db650 694 func(has_dp_mst); \
566c56a4
JL
695 func(has_fbc); \
696 func(has_fpga_dbg); \
604db650 697 func(has_gmbus_irq); \
604db650
JL
698 func(has_gmch_display); \
699 func(has_guc); \
604db650 700 func(has_hotplug); \
566c56a4
JL
701 func(has_hw_contexts); \
702 func(has_l3_dpf); \
604db650 703 func(has_llc); \
566c56a4
JL
704 func(has_logical_ring_contexts); \
705 func(has_overlay); \
706 func(has_pipe_cxsr); \
707 func(has_pooled_eu); \
708 func(has_psr); \
709 func(has_rc6); \
710 func(has_rc6p); \
711 func(has_resource_streamer); \
712 func(has_runtime_pm); \
604db650 713 func(has_snoop); \
566c56a4
JL
714 func(cursor_needs_physical); \
715 func(hws_needs_physical); \
716 func(overlay_needs_physical); \
85ee17eb
PP
717 func(supports_tv); \
718 func(has_decoupled_mmio)
c96ea64e 719
915490d5 720struct sseu_dev_info {
f08a0c92 721 u8 slice_mask;
57ec171e 722 u8 subslice_mask;
915490d5
ID
723 u8 eu_total;
724 u8 eu_per_subslice;
43b67998
ID
725 u8 min_eu_in_pool;
726 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
727 u8 subslice_7eu[3];
728 u8 has_slice_pg:1;
729 u8 has_subslice_pg:1;
730 u8 has_eu_pg:1;
915490d5
ID
731};
732
57ec171e
ID
733static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
734{
735 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
736}
737
cfdf1fa2 738struct intel_device_info {
10fce67a 739 u32 display_mmio_offset;
87f1f465 740 u16 device_id;
ac208a8b 741 u8 num_pipes;
d615a166 742 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 743 u8 gen;
ae5702d2 744 u16 gen_mask;
73ae478c 745 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 746 u8 num_rings;
604db650
JL
747#define DEFINE_FLAG(name) u8 name:1
748 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
749#undef DEFINE_FLAG
6f3fff60 750 u16 ddb_size; /* in blocks */
a57c774a
AK
751 /* Register offsets for the various display pipes and transcoders */
752 int pipe_offsets[I915_MAX_TRANSCODERS];
753 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 754 int palette_offsets[I915_MAX_PIPES];
5efb3e28 755 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
756
757 /* Slice/subslice/EU info */
43b67998 758 struct sseu_dev_info sseu;
82cf435b
LL
759
760 struct color_luts {
761 u16 degamma_lut_size;
762 u16 gamma_lut_size;
763 } color;
cfdf1fa2
KH
764};
765
2bd160a1
CW
766struct intel_display_error_state;
767
768struct drm_i915_error_state {
769 struct kref ref;
770 struct timeval time;
de867c20
CW
771 struct timeval boottime;
772 struct timeval uptime;
2bd160a1 773
9f267eb8
CW
774 struct drm_i915_private *i915;
775
2bd160a1
CW
776 char error_msg[128];
777 bool simulated;
778 int iommu;
779 u32 reset_count;
780 u32 suspend_count;
781 struct intel_device_info device_info;
782
783 /* Generic register state */
784 u32 eir;
785 u32 pgtbl_er;
786 u32 ier;
787 u32 gtier[4];
788 u32 ccid;
789 u32 derrmr;
790 u32 forcewake;
791 u32 error; /* gen6+ */
792 u32 err_int; /* gen7 */
793 u32 fault_data0; /* gen8, gen9 */
794 u32 fault_data1; /* gen8, gen9 */
795 u32 done_reg;
796 u32 gac_eco;
797 u32 gam_ecochk;
798 u32 gab_ctl;
799 u32 gfx_mode;
d636951e 800
2bd160a1
CW
801 u64 fence[I915_MAX_NUM_FENCES];
802 struct intel_overlay_error_state *overlay;
803 struct intel_display_error_state *display;
51d545d0 804 struct drm_i915_error_object *semaphore;
27b85bea 805 struct drm_i915_error_object *guc_log;
2bd160a1
CW
806
807 struct drm_i915_error_engine {
808 int engine_id;
809 /* Software tracked state */
810 bool waiting;
811 int num_waiters;
3fe3b030
MK
812 unsigned long hangcheck_timestamp;
813 bool hangcheck_stalled;
2bd160a1
CW
814 enum intel_engine_hangcheck_action hangcheck_action;
815 struct i915_address_space *vm;
816 int num_requests;
817
cdb324bd
CW
818 /* position of active request inside the ring */
819 u32 rq_head, rq_post, rq_tail;
820
2bd160a1
CW
821 /* our own tracking of ring head and tail */
822 u32 cpu_ring_head;
823 u32 cpu_ring_tail;
824
825 u32 last_seqno;
2bd160a1
CW
826
827 /* Register state */
828 u32 start;
829 u32 tail;
830 u32 head;
831 u32 ctl;
21a2c58a 832 u32 mode;
2bd160a1
CW
833 u32 hws;
834 u32 ipeir;
835 u32 ipehr;
2bd160a1
CW
836 u32 bbstate;
837 u32 instpm;
838 u32 instps;
839 u32 seqno;
840 u64 bbaddr;
841 u64 acthd;
842 u32 fault_reg;
843 u64 faddr;
844 u32 rc_psmi; /* sleep state */
845 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 846 struct intel_instdone instdone;
2bd160a1
CW
847
848 struct drm_i915_error_object {
2bd160a1 849 u64 gtt_offset;
03382dfb 850 u64 gtt_size;
0a97015d
CW
851 int page_count;
852 int unused;
2bd160a1
CW
853 u32 *pages[0];
854 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
855
856 struct drm_i915_error_object *wa_ctx;
857
858 struct drm_i915_error_request {
859 long jiffies;
c84455b4 860 pid_t pid;
35ca039e 861 u32 context;
84102171 862 int ban_score;
2bd160a1
CW
863 u32 seqno;
864 u32 head;
865 u32 tail;
35ca039e 866 } *requests, execlist[2];
2bd160a1
CW
867
868 struct drm_i915_error_waiter {
869 char comm[TASK_COMM_LEN];
870 pid_t pid;
871 u32 seqno;
872 } *waiters;
873
874 struct {
875 u32 gfx_mode;
876 union {
877 u64 pdp[4];
878 u32 pp_dir_base;
879 };
880 } vm_info;
881
882 pid_t pid;
883 char comm[TASK_COMM_LEN];
b083a087 884 int context_bans;
2bd160a1
CW
885 } engine[I915_NUM_ENGINES];
886
887 struct drm_i915_error_buffer {
888 u32 size;
889 u32 name;
890 u32 rseqno[I915_NUM_ENGINES], wseqno;
891 u64 gtt_offset;
892 u32 read_domains;
893 u32 write_domain;
894 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
895 u32 tiling:2;
896 u32 dirty:1;
897 u32 purgeable:1;
898 u32 userptr:1;
899 s32 engine:4;
900 u32 cache_level:3;
901 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
902 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
903 struct i915_address_space *active_vm[I915_NUM_ENGINES];
904};
905
7faf1ab2
DV
906enum i915_cache_level {
907 I915_CACHE_NONE = 0,
350ec881
CW
908 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
909 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
910 caches, eg sampler/render caches, and the
911 large Last-Level-Cache. LLC is coherent with
912 the CPU, but L3 is only visible to the GPU. */
651d794f 913 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
914};
915
821d66dd 916#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 917
31b7a88d 918/**
e2efd130 919 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
920 * @ref: reference count.
921 * @user_handle: userspace tracking identity for this context.
922 * @remap_slice: l3 row remapping information.
b1b38278
DW
923 * @flags: context specific flags:
924 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
925 * @file_priv: filp associated with this context (NULL for global default
926 * context).
927 * @hang_stats: information about the role of this context in possible GPU
928 * hangs.
7df113e4 929 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
930 * @legacy_hw_ctx: render context backing object and whether it is correctly
931 * initialized (legacy ring submission mechanism only).
932 * @link: link in the global list of contexts.
933 *
934 * Contexts are memory images used by the hardware to store copies of their
935 * internal state.
936 */
e2efd130 937struct i915_gem_context {
dce3271b 938 struct kref ref;
9ea4feec 939 struct drm_i915_private *i915;
40521054 940 struct drm_i915_file_private *file_priv;
ae6c4806 941 struct i915_hw_ppgtt *ppgtt;
c84455b4 942 struct pid *pid;
562f5d45 943 const char *name;
a33afea5 944
8d59bc6a 945 unsigned long flags;
bc3d6744
CW
946#define CONTEXT_NO_ZEROMAP BIT(0)
947#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
948
949 /* Unique identifier for this context, used by the hw for tracking */
950 unsigned int hw_id;
8d59bc6a 951 u32 user_handle;
9f792eba 952 int priority; /* greater priorities are serviced first */
5d1808ec 953
0cb26a8e
CW
954 u32 ggtt_alignment;
955
9021ad03 956 struct intel_context {
bf3783e5 957 struct i915_vma *state;
7e37f889 958 struct intel_ring *ring;
82352e90 959 uint32_t *lrc_reg_state;
8d59bc6a
CW
960 u64 lrc_desc;
961 int pin_count;
24f1d3cc 962 bool initialised;
666796da 963 } engine[I915_NUM_ENGINES];
bcd794c2 964 u32 ring_size;
c01fc532 965 u32 desc_template;
3c7ba635 966 struct atomic_notifier_head status_notifier;
80a9a8db 967 bool execlists_force_single_submission;
c9e003af 968
a33afea5 969 struct list_head link;
8d59bc6a
CW
970
971 u8 remap_slice;
50e046b6 972 bool closed:1;
bc1d53c6
MK
973 bool bannable:1;
974 bool banned:1;
975
976 unsigned int guilty_count; /* guilty of a hang */
977 unsigned int active_count; /* active during hang */
978
979#define CONTEXT_SCORE_GUILTY 10
980#define CONTEXT_SCORE_BAN_THRESHOLD 40
981 /* Accumulated score of hangs caused by this context */
982 int ban_score;
40521054
BW
983};
984
a4001f1b
PZ
985enum fb_op_origin {
986 ORIGIN_GTT,
987 ORIGIN_CPU,
988 ORIGIN_CS,
989 ORIGIN_FLIP,
74b4ea1e 990 ORIGIN_DIRTYFB,
a4001f1b
PZ
991};
992
ab34a7e8 993struct intel_fbc {
25ad93fd
PZ
994 /* This is always the inner lock when overlapping with struct_mutex and
995 * it's the outer lock when overlapping with stolen_lock. */
996 struct mutex lock;
5e59f717 997 unsigned threshold;
dbef0f15
PZ
998 unsigned int possible_framebuffer_bits;
999 unsigned int busy_bits;
010cf73d 1000 unsigned int visible_pipes_mask;
e35fef21 1001 struct intel_crtc *crtc;
5c3fe8b0 1002
c4213885 1003 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1004 struct drm_mm_node *compressed_llb;
1005
da46f936
RV
1006 bool false_color;
1007
d029bcad 1008 bool enabled;
0e631adc 1009 bool active;
9adccc60 1010
61a585d6
PZ
1011 bool underrun_detected;
1012 struct work_struct underrun_work;
1013
aaf78d27
PZ
1014 struct intel_fbc_state_cache {
1015 struct {
1016 unsigned int mode_flags;
1017 uint32_t hsw_bdw_pixel_rate;
1018 } crtc;
1019
1020 struct {
1021 unsigned int rotation;
1022 int src_w;
1023 int src_h;
1024 bool visible;
1025 } plane;
1026
1027 struct {
1028 u64 ilk_ggtt_offset;
aaf78d27
PZ
1029 uint32_t pixel_format;
1030 unsigned int stride;
1031 int fence_reg;
1032 unsigned int tiling_mode;
1033 } fb;
1034 } state_cache;
1035
b183b3f1
PZ
1036 struct intel_fbc_reg_params {
1037 struct {
1038 enum pipe pipe;
1039 enum plane plane;
1040 unsigned int fence_y_offset;
1041 } crtc;
1042
1043 struct {
1044 u64 ggtt_offset;
b183b3f1
PZ
1045 uint32_t pixel_format;
1046 unsigned int stride;
1047 int fence_reg;
1048 } fb;
1049
1050 int cfb_size;
1051 } params;
1052
5c3fe8b0 1053 struct intel_fbc_work {
128d7356 1054 bool scheduled;
ca18d51d 1055 u32 scheduled_vblank;
128d7356 1056 struct work_struct work;
128d7356 1057 } work;
5c3fe8b0 1058
bf6189c6 1059 const char *no_fbc_reason;
b5e50c3f
JB
1060};
1061
96178eeb
VK
1062/**
1063 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1064 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1065 * parsing for same resolution.
1066 */
1067enum drrs_refresh_rate_type {
1068 DRRS_HIGH_RR,
1069 DRRS_LOW_RR,
1070 DRRS_MAX_RR, /* RR count */
1071};
1072
1073enum drrs_support_type {
1074 DRRS_NOT_SUPPORTED = 0,
1075 STATIC_DRRS_SUPPORT = 1,
1076 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1077};
1078
2807cf69 1079struct intel_dp;
96178eeb
VK
1080struct i915_drrs {
1081 struct mutex mutex;
1082 struct delayed_work work;
1083 struct intel_dp *dp;
1084 unsigned busy_frontbuffer_bits;
1085 enum drrs_refresh_rate_type refresh_rate_type;
1086 enum drrs_support_type type;
1087};
1088
a031d709 1089struct i915_psr {
f0355c4a 1090 struct mutex lock;
a031d709
RV
1091 bool sink_support;
1092 bool source_ok;
2807cf69 1093 struct intel_dp *enabled;
7c8f8a70
RV
1094 bool active;
1095 struct delayed_work work;
9ca15301 1096 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1097 bool psr2_support;
1098 bool aux_frame_sync;
60e5ffe3 1099 bool link_standby;
3f51e471 1100};
5c3fe8b0 1101
3bad0781 1102enum intel_pch {
f0350830 1103 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1104 PCH_IBX, /* Ibexpeak PCH */
1105 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1106 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1107 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1108 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1109 PCH_NOP,
3bad0781
ZW
1110};
1111
988d6ee8
PZ
1112enum intel_sbi_destination {
1113 SBI_ICLK,
1114 SBI_MPHY,
1115};
1116
b690e96c 1117#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1118#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1119#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1120#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1121#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1122#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1123
8be48d92 1124struct intel_fbdev;
1630fe75 1125struct intel_fbc_work;
38651674 1126
c2b9152f
DV
1127struct intel_gmbus {
1128 struct i2c_adapter adapter;
3e4d44e0 1129#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1130 u32 force_bit;
c2b9152f 1131 u32 reg0;
f0f59a00 1132 i915_reg_t gpio_reg;
c167a6fc 1133 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1134 struct drm_i915_private *dev_priv;
1135};
1136
f4c956ad 1137struct i915_suspend_saved_registers {
e948e994 1138 u32 saveDSPARB;
ba8bbcf6 1139 u32 saveFBC_CONTROL;
1f84e550 1140 u32 saveCACHE_MODE_0;
1f84e550 1141 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1142 u32 saveSWF0[16];
1143 u32 saveSWF1[16];
85fa792b 1144 u32 saveSWF3[3];
4b9de737 1145 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1146 u32 savePCH_PORT_HOTPLUG;
9f49c376 1147 u16 saveGCDGMBUS;
f4c956ad 1148};
c85aa885 1149
ddeea5b0
ID
1150struct vlv_s0ix_state {
1151 /* GAM */
1152 u32 wr_watermark;
1153 u32 gfx_prio_ctrl;
1154 u32 arb_mode;
1155 u32 gfx_pend_tlb0;
1156 u32 gfx_pend_tlb1;
1157 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1158 u32 media_max_req_count;
1159 u32 gfx_max_req_count;
1160 u32 render_hwsp;
1161 u32 ecochk;
1162 u32 bsd_hwsp;
1163 u32 blt_hwsp;
1164 u32 tlb_rd_addr;
1165
1166 /* MBC */
1167 u32 g3dctl;
1168 u32 gsckgctl;
1169 u32 mbctl;
1170
1171 /* GCP */
1172 u32 ucgctl1;
1173 u32 ucgctl3;
1174 u32 rcgctl1;
1175 u32 rcgctl2;
1176 u32 rstctl;
1177 u32 misccpctl;
1178
1179 /* GPM */
1180 u32 gfxpause;
1181 u32 rpdeuhwtc;
1182 u32 rpdeuc;
1183 u32 ecobus;
1184 u32 pwrdwnupctl;
1185 u32 rp_down_timeout;
1186 u32 rp_deucsw;
1187 u32 rcubmabdtmr;
1188 u32 rcedata;
1189 u32 spare2gh;
1190
1191 /* Display 1 CZ domain */
1192 u32 gt_imr;
1193 u32 gt_ier;
1194 u32 pm_imr;
1195 u32 pm_ier;
1196 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1197
1198 /* GT SA CZ domain */
1199 u32 tilectl;
1200 u32 gt_fifoctl;
1201 u32 gtlc_wake_ctrl;
1202 u32 gtlc_survive;
1203 u32 pmwgicz;
1204
1205 /* Display 2 CZ domain */
1206 u32 gu_ctl0;
1207 u32 gu_ctl1;
9c25210f 1208 u32 pcbr;
ddeea5b0
ID
1209 u32 clock_gate_dis2;
1210};
1211
bf225f20
CW
1212struct intel_rps_ei {
1213 u32 cz_clock;
1214 u32 render_c0;
1215 u32 media_c0;
31685c25
D
1216};
1217
c85aa885 1218struct intel_gen6_power_mgmt {
d4d70aa5
ID
1219 /*
1220 * work, interrupts_enabled and pm_iir are protected by
1221 * dev_priv->irq_lock
1222 */
c85aa885 1223 struct work_struct work;
d4d70aa5 1224 bool interrupts_enabled;
c85aa885 1225 u32 pm_iir;
59cdb63d 1226
b20e3cfe 1227 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1228 u32 pm_intr_keep;
1229
b39fb297
BW
1230 /* Frequencies are stored in potentially platform dependent multiples.
1231 * In other words, *_freq needs to be multiplied by X to be interesting.
1232 * Soft limits are those which are used for the dynamic reclocking done
1233 * by the driver (raise frequencies under heavy loads, and lower for
1234 * lighter loads). Hard limits are those imposed by the hardware.
1235 *
1236 * A distinction is made for overclocking, which is never enabled by
1237 * default, and is considered to be above the hard limit if it's
1238 * possible at all.
1239 */
1240 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1241 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1242 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1243 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1244 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1245 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1246 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1247 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1248 u8 rp1_freq; /* "less than" RP0 power/freqency */
1249 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1250 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1251
8fb55197
CW
1252 u8 up_threshold; /* Current %busy required to uplock */
1253 u8 down_threshold; /* Current %busy required to downclock */
1254
dd75fdc8
CW
1255 int last_adj;
1256 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1257
8d3afd7d
CW
1258 spinlock_t client_lock;
1259 struct list_head clients;
1260 bool client_boost;
1261
c0951f0c 1262 bool enabled;
54b4f68f 1263 struct delayed_work autoenable_work;
1854d5ca 1264 unsigned boosts;
4fc688ce 1265
bf225f20
CW
1266 /* manual wa residency calculations */
1267 struct intel_rps_ei up_ei, down_ei;
1268
4fc688ce
JB
1269 /*
1270 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1271 * Must be taken after struct_mutex if nested. Note that
1272 * this lock may be held for long periods of time when
1273 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1274 */
1275 struct mutex hw_lock;
c85aa885
DV
1276};
1277
1a240d4d
DV
1278/* defined intel_pm.c */
1279extern spinlock_t mchdev_lock;
1280
c85aa885
DV
1281struct intel_ilk_power_mgmt {
1282 u8 cur_delay;
1283 u8 min_delay;
1284 u8 max_delay;
1285 u8 fmax;
1286 u8 fstart;
1287
1288 u64 last_count1;
1289 unsigned long last_time1;
1290 unsigned long chipset_power;
1291 u64 last_count2;
5ed0bdf2 1292 u64 last_time2;
c85aa885
DV
1293 unsigned long gfx_power;
1294 u8 corr;
1295
1296 int c_m;
1297 int r_t;
1298};
1299
c6cb582e
ID
1300struct drm_i915_private;
1301struct i915_power_well;
1302
1303struct i915_power_well_ops {
1304 /*
1305 * Synchronize the well's hw state to match the current sw state, for
1306 * example enable/disable it based on the current refcount. Called
1307 * during driver init and resume time, possibly after first calling
1308 * the enable/disable handlers.
1309 */
1310 void (*sync_hw)(struct drm_i915_private *dev_priv,
1311 struct i915_power_well *power_well);
1312 /*
1313 * Enable the well and resources that depend on it (for example
1314 * interrupts located on the well). Called after the 0->1 refcount
1315 * transition.
1316 */
1317 void (*enable)(struct drm_i915_private *dev_priv,
1318 struct i915_power_well *power_well);
1319 /*
1320 * Disable the well and resources that depend on it. Called after
1321 * the 1->0 refcount transition.
1322 */
1323 void (*disable)(struct drm_i915_private *dev_priv,
1324 struct i915_power_well *power_well);
1325 /* Returns the hw enabled state. */
1326 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1327 struct i915_power_well *power_well);
1328};
1329
a38911a3
WX
1330/* Power well structure for haswell */
1331struct i915_power_well {
c1ca727f 1332 const char *name;
6f3ef5dd 1333 bool always_on;
a38911a3
WX
1334 /* power well enable/disable usage count */
1335 int count;
bfafe93a
ID
1336 /* cached hw enabled state */
1337 bool hw_enabled;
c1ca727f 1338 unsigned long domains;
01c3faa7
ACO
1339 /* unique identifier for this power well */
1340 unsigned long id;
362624c9
ACO
1341 /*
1342 * Arbitraty data associated with this power well. Platform and power
1343 * well specific.
1344 */
1345 unsigned long data;
c6cb582e 1346 const struct i915_power_well_ops *ops;
a38911a3
WX
1347};
1348
83c00f55 1349struct i915_power_domains {
baa70707
ID
1350 /*
1351 * Power wells needed for initialization at driver init and suspend
1352 * time are on. They are kept on until after the first modeset.
1353 */
1354 bool init_power_on;
0d116a29 1355 bool initializing;
c1ca727f 1356 int power_well_count;
baa70707 1357
83c00f55 1358 struct mutex lock;
1da51581 1359 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1360 struct i915_power_well *power_wells;
83c00f55
ID
1361};
1362
35a85ac6 1363#define MAX_L3_SLICES 2
a4da4fa4 1364struct intel_l3_parity {
35a85ac6 1365 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1366 struct work_struct error_work;
35a85ac6 1367 int which_slice;
a4da4fa4
DV
1368};
1369
4b5aed62 1370struct i915_gem_mm {
4b5aed62
DV
1371 /** Memory allocator for GTT stolen memory */
1372 struct drm_mm stolen;
92e97d2f
PZ
1373 /** Protects the usage of the GTT stolen memory allocator. This is
1374 * always the inner lock when overlapping with struct_mutex. */
1375 struct mutex stolen_lock;
1376
4b5aed62
DV
1377 /** List of all objects in gtt_space. Used to restore gtt
1378 * mappings on resume */
1379 struct list_head bound_list;
1380 /**
1381 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1382 * are idle and not used by the GPU). These objects may or may
1383 * not actually have any pages attached.
4b5aed62
DV
1384 */
1385 struct list_head unbound_list;
1386
275f039d
CW
1387 /** List of all objects in gtt_space, currently mmaped by userspace.
1388 * All objects within this list must also be on bound_list.
1389 */
1390 struct list_head userfault_list;
1391
fbbd37b3
CW
1392 /**
1393 * List of objects which are pending destruction.
1394 */
1395 struct llist_head free_list;
1396 struct work_struct free_work;
1397
4b5aed62
DV
1398 /** Usable portion of the GTT for GEM */
1399 unsigned long stolen_base; /* limited to low memory (32-bit) */
1400
4b5aed62
DV
1401 /** PPGTT used for aliasing the PPGTT with the GTT */
1402 struct i915_hw_ppgtt *aliasing_ppgtt;
1403
2cfcd32a 1404 struct notifier_block oom_notifier;
e87666b5 1405 struct notifier_block vmap_notifier;
ceabbba5 1406 struct shrinker shrinker;
4b5aed62 1407
4b5aed62
DV
1408 /** LRU list of objects with fence regs on them. */
1409 struct list_head fence_list;
1410
4b5aed62
DV
1411 /**
1412 * Are we in a non-interruptible section of code like
1413 * modesetting?
1414 */
1415 bool interruptible;
1416
bdf1e7e3 1417 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1418 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1419
4b5aed62
DV
1420 /** Bit 6 swizzling required for X tiling */
1421 uint32_t bit_6_swizzle_x;
1422 /** Bit 6 swizzling required for Y tiling */
1423 uint32_t bit_6_swizzle_y;
1424
4b5aed62 1425 /* accounting, useful for userland debugging */
c20e8355 1426 spinlock_t object_stat_lock;
3ef7f228 1427 u64 object_memory;
4b5aed62
DV
1428 u32 object_count;
1429};
1430
edc3d884 1431struct drm_i915_error_state_buf {
0a4cd7c8 1432 struct drm_i915_private *i915;
edc3d884
MK
1433 unsigned bytes;
1434 unsigned size;
1435 int err;
1436 u8 *buf;
1437 loff_t start;
1438 loff_t pos;
1439};
1440
fc16b48b
MK
1441struct i915_error_state_file_priv {
1442 struct drm_device *dev;
1443 struct drm_i915_error_state *error;
1444};
1445
b52992c0
CW
1446#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1447#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1448
3fe3b030
MK
1449#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1450#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1451
99584db3
DV
1452struct i915_gpu_error {
1453 /* For hangcheck timer */
1454#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1455#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1456
737b1506 1457 struct delayed_work hangcheck_work;
99584db3
DV
1458
1459 /* For reset and error_state handling. */
1460 spinlock_t lock;
1461 /* Protected by the above dev->gpu_error.lock. */
1462 struct drm_i915_error_state *first_error;
094f9a54
CW
1463
1464 unsigned long missed_irq_rings;
1465
1f83fee0 1466 /**
2ac0f450 1467 * State variable controlling the reset flow and count
1f83fee0 1468 *
2ac0f450 1469 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1470 *
1471 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1472 * meaning that any waiters holding onto the struct_mutex should
1473 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1474 *
1475 * If reset is not completed succesfully, the I915_WEDGE bit is
1476 * set meaning that hardware is terminally sour and there is no
1477 * recovery. All waiters on the reset_queue will be woken when
1478 * that happens.
1479 *
1480 * This counter is used by the wait_seqno code to notice that reset
1481 * event happened and it needs to restart the entire ioctl (since most
1482 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1483 *
1484 * This is important for lock-free wait paths, where no contended lock
1485 * naturally enforces the correct ordering between the bail-out of the
1486 * waiter and the gpu reset work code.
1f83fee0 1487 */
8af29b0c 1488 unsigned long reset_count;
1f83fee0 1489
8af29b0c
CW
1490 unsigned long flags;
1491#define I915_RESET_IN_PROGRESS 0
1492#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1493
1f15b76f
CW
1494 /**
1495 * Waitqueue to signal when a hang is detected. Used to for waiters
1496 * to release the struct_mutex for the reset to procede.
1497 */
1498 wait_queue_head_t wait_queue;
1499
1f83fee0
DV
1500 /**
1501 * Waitqueue to signal when the reset has completed. Used by clients
1502 * that wait for dev_priv->mm.wedged to settle.
1503 */
1504 wait_queue_head_t reset_queue;
33196ded 1505
094f9a54 1506 /* For missed irq/seqno simulation. */
688e6c72 1507 unsigned long test_irq_rings;
99584db3
DV
1508};
1509
b8efb17b
ZR
1510enum modeset_restore {
1511 MODESET_ON_LID_OPEN,
1512 MODESET_DONE,
1513 MODESET_SUSPENDED,
1514};
1515
500ea70d
RV
1516#define DP_AUX_A 0x40
1517#define DP_AUX_B 0x10
1518#define DP_AUX_C 0x20
1519#define DP_AUX_D 0x30
1520
11c1b657
XZ
1521#define DDC_PIN_B 0x05
1522#define DDC_PIN_C 0x04
1523#define DDC_PIN_D 0x06
1524
6acab15a 1525struct ddi_vbt_port_info {
ce4dd49e
DL
1526 /*
1527 * This is an index in the HDMI/DVI DDI buffer translation table.
1528 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1529 * populate this field.
1530 */
1531#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1532 uint8_t hdmi_level_shift;
311a2094
PZ
1533
1534 uint8_t supports_dvi:1;
1535 uint8_t supports_hdmi:1;
1536 uint8_t supports_dp:1;
500ea70d
RV
1537
1538 uint8_t alternate_aux_channel;
11c1b657 1539 uint8_t alternate_ddc_pin;
75067dde
AK
1540
1541 uint8_t dp_boost_level;
1542 uint8_t hdmi_boost_level;
6acab15a
PZ
1543};
1544
bfd7ebda
RV
1545enum psr_lines_to_wait {
1546 PSR_0_LINES_TO_WAIT = 0,
1547 PSR_1_LINE_TO_WAIT,
1548 PSR_4_LINES_TO_WAIT,
1549 PSR_8_LINES_TO_WAIT
83a7280e
PB
1550};
1551
41aa3448
RV
1552struct intel_vbt_data {
1553 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1554 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1555
1556 /* Feature bits */
1557 unsigned int int_tv_support:1;
1558 unsigned int lvds_dither:1;
1559 unsigned int lvds_vbt:1;
1560 unsigned int int_crt_support:1;
1561 unsigned int lvds_use_ssc:1;
1562 unsigned int display_clock_mode:1;
1563 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1564 unsigned int panel_type:4;
41aa3448
RV
1565 int lvds_ssc_freq;
1566 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1567
83a7280e
PB
1568 enum drrs_support_type drrs_type;
1569
6aa23e65
JN
1570 struct {
1571 int rate;
1572 int lanes;
1573 int preemphasis;
1574 int vswing;
06411f08 1575 bool low_vswing;
6aa23e65
JN
1576 bool initialized;
1577 bool support;
1578 int bpp;
1579 struct edp_power_seq pps;
1580 } edp;
41aa3448 1581
bfd7ebda
RV
1582 struct {
1583 bool full_link;
1584 bool require_aux_wakeup;
1585 int idle_frames;
1586 enum psr_lines_to_wait lines_to_wait;
1587 int tp1_wakeup_time;
1588 int tp2_tp3_wakeup_time;
1589 } psr;
1590
f00076d2
JN
1591 struct {
1592 u16 pwm_freq_hz;
39fbc9c8 1593 bool present;
f00076d2 1594 bool active_low_pwm;
1de6068e 1595 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1596 enum intel_backlight_type type;
f00076d2
JN
1597 } backlight;
1598
d17c5443
SK
1599 /* MIPI DSI */
1600 struct {
1601 u16 panel_id;
d3b542fc
SK
1602 struct mipi_config *config;
1603 struct mipi_pps_data *pps;
1604 u8 seq_version;
1605 u32 size;
1606 u8 *data;
8d3ed2f3 1607 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1608 } dsi;
1609
41aa3448
RV
1610 int crt_ddc_pin;
1611
1612 int child_dev_num;
768f69c9 1613 union child_device_config *child_dev;
6acab15a
PZ
1614
1615 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1616 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1617};
1618
77c122bc
VS
1619enum intel_ddb_partitioning {
1620 INTEL_DDB_PART_1_2,
1621 INTEL_DDB_PART_5_6, /* IVB+ */
1622};
1623
1fd527cc
VS
1624struct intel_wm_level {
1625 bool enable;
1626 uint32_t pri_val;
1627 uint32_t spr_val;
1628 uint32_t cur_val;
1629 uint32_t fbc_val;
1630};
1631
820c1980 1632struct ilk_wm_values {
609cedef
VS
1633 uint32_t wm_pipe[3];
1634 uint32_t wm_lp[3];
1635 uint32_t wm_lp_spr[3];
1636 uint32_t wm_linetime[3];
1637 bool enable_fbc_wm;
1638 enum intel_ddb_partitioning partitioning;
1639};
1640
262cd2e1
VS
1641struct vlv_pipe_wm {
1642 uint16_t primary;
1643 uint16_t sprite[2];
1644 uint8_t cursor;
1645};
ae80152d 1646
262cd2e1
VS
1647struct vlv_sr_wm {
1648 uint16_t plane;
1649 uint8_t cursor;
1650};
ae80152d 1651
262cd2e1
VS
1652struct vlv_wm_values {
1653 struct vlv_pipe_wm pipe[3];
1654 struct vlv_sr_wm sr;
0018fda1
VS
1655 struct {
1656 uint8_t cursor;
1657 uint8_t sprite[2];
1658 uint8_t primary;
1659 } ddl[3];
6eb1a681
VS
1660 uint8_t level;
1661 bool cxsr;
0018fda1
VS
1662};
1663
c193924e 1664struct skl_ddb_entry {
16160e3d 1665 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1666};
1667
1668static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1669{
16160e3d 1670 return entry->end - entry->start;
c193924e
DL
1671}
1672
08db6652
DL
1673static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1674 const struct skl_ddb_entry *e2)
1675{
1676 if (e1->start == e2->start && e1->end == e2->end)
1677 return true;
1678
1679 return false;
1680}
1681
c193924e 1682struct skl_ddb_allocation {
2cd601c6 1683 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1684 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1685};
1686
2ac96d2a 1687struct skl_wm_values {
2b4b9f35 1688 unsigned dirty_pipes;
c193924e 1689 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1690};
1691
1692struct skl_wm_level {
a62163e9
L
1693 bool plane_en;
1694 uint16_t plane_res_b;
1695 uint8_t plane_res_l;
2ac96d2a
PB
1696};
1697
c67a470b 1698/*
765dab67
PZ
1699 * This struct helps tracking the state needed for runtime PM, which puts the
1700 * device in PCI D3 state. Notice that when this happens, nothing on the
1701 * graphics device works, even register access, so we don't get interrupts nor
1702 * anything else.
c67a470b 1703 *
765dab67
PZ
1704 * Every piece of our code that needs to actually touch the hardware needs to
1705 * either call intel_runtime_pm_get or call intel_display_power_get with the
1706 * appropriate power domain.
a8a8bd54 1707 *
765dab67
PZ
1708 * Our driver uses the autosuspend delay feature, which means we'll only really
1709 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1710 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1711 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1712 *
1713 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1714 * goes back to false exactly before we reenable the IRQs. We use this variable
1715 * to check if someone is trying to enable/disable IRQs while they're supposed
1716 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1717 * case it happens.
c67a470b 1718 *
765dab67 1719 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1720 */
5d584b2e 1721struct i915_runtime_pm {
1f814dac 1722 atomic_t wakeref_count;
5d584b2e 1723 bool suspended;
2aeb7d3a 1724 bool irqs_enabled;
c67a470b
PZ
1725};
1726
926321d5
DV
1727enum intel_pipe_crc_source {
1728 INTEL_PIPE_CRC_SOURCE_NONE,
1729 INTEL_PIPE_CRC_SOURCE_PLANE1,
1730 INTEL_PIPE_CRC_SOURCE_PLANE2,
1731 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1732 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1733 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1734 INTEL_PIPE_CRC_SOURCE_TV,
1735 INTEL_PIPE_CRC_SOURCE_DP_B,
1736 INTEL_PIPE_CRC_SOURCE_DP_C,
1737 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1738 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1739 INTEL_PIPE_CRC_SOURCE_MAX,
1740};
1741
8bf1e9f1 1742struct intel_pipe_crc_entry {
ac2300d4 1743 uint32_t frame;
8bf1e9f1
SH
1744 uint32_t crc[5];
1745};
1746
b2c88f5b 1747#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1748struct intel_pipe_crc {
d538bbdf
DL
1749 spinlock_t lock;
1750 bool opened; /* exclusive access to the result file */
e5f75aca 1751 struct intel_pipe_crc_entry *entries;
926321d5 1752 enum intel_pipe_crc_source source;
d538bbdf 1753 int head, tail;
07144428 1754 wait_queue_head_t wq;
8bf1e9f1
SH
1755};
1756
f99d7069 1757struct i915_frontbuffer_tracking {
b5add959 1758 spinlock_t lock;
f99d7069
DV
1759
1760 /*
1761 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1762 * scheduled flips.
1763 */
1764 unsigned busy_bits;
1765 unsigned flip_bits;
1766};
1767
7225342a 1768struct i915_wa_reg {
f0f59a00 1769 i915_reg_t addr;
7225342a
MK
1770 u32 value;
1771 /* bitmask representing WA bits */
1772 u32 mask;
1773};
1774
33136b06
AS
1775/*
1776 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1777 * allowing it for RCS as we don't foresee any requirement of having
1778 * a whitelist for other engines. When it is really required for
1779 * other engines then the limit need to be increased.
1780 */
1781#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1782
1783struct i915_workarounds {
1784 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1785 u32 count;
666796da 1786 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1787};
1788
cf9d2890
YZ
1789struct i915_virtual_gpu {
1790 bool active;
1791};
1792
aa363136
MR
1793/* used in computing the new watermarks state */
1794struct intel_wm_config {
1795 unsigned int num_pipes_active;
1796 bool sprites_enabled;
1797 bool sprites_scaled;
1798};
1799
d7965152
RB
1800struct i915_oa_format {
1801 u32 format;
1802 int size;
1803};
1804
8a3003dd
RB
1805struct i915_oa_reg {
1806 i915_reg_t addr;
1807 u32 value;
1808};
1809
eec688e1
RB
1810struct i915_perf_stream;
1811
1812struct i915_perf_stream_ops {
1813 /* Enables the collection of HW samples, either in response to
1814 * I915_PERF_IOCTL_ENABLE or implicitly called when stream is
1815 * opened without I915_PERF_FLAG_DISABLED.
1816 */
1817 void (*enable)(struct i915_perf_stream *stream);
1818
1819 /* Disables the collection of HW samples, either in response to
1820 * I915_PERF_IOCTL_DISABLE or implicitly called before
1821 * destroying the stream.
1822 */
1823 void (*disable)(struct i915_perf_stream *stream);
1824
eec688e1
RB
1825 /* Call poll_wait, passing a wait queue that will be woken
1826 * once there is something ready to read() for the stream
1827 */
1828 void (*poll_wait)(struct i915_perf_stream *stream,
1829 struct file *file,
1830 poll_table *wait);
1831
1832 /* For handling a blocking read, wait until there is something
1833 * to ready to read() for the stream. E.g. wait on the same
d7965152 1834 * wait queue that would be passed to poll_wait().
eec688e1
RB
1835 */
1836 int (*wait_unlocked)(struct i915_perf_stream *stream);
1837
1838 /* read - Copy buffered metrics as records to userspace
1839 * @buf: the userspace, destination buffer
1840 * @count: the number of bytes to copy, requested by userspace
1841 * @offset: zero at the start of the read, updated as the read
1842 * proceeds, it represents how many bytes have been
1843 * copied so far and the buffer offset for copying the
1844 * next record.
1845 *
1846 * Copy as many buffered i915 perf samples and records for
1847 * this stream to userspace as will fit in the given buffer.
1848 *
1849 * Only write complete records; returning -ENOSPC if there
1850 * isn't room for a complete record.
1851 *
1852 * Return any error condition that results in a short read
1853 * such as -ENOSPC or -EFAULT, even though these may be
1854 * squashed before returning to userspace.
1855 */
1856 int (*read)(struct i915_perf_stream *stream,
1857 char __user *buf,
1858 size_t count,
1859 size_t *offset);
1860
1861 /* Cleanup any stream specific resources.
1862 *
1863 * The stream will always be disabled before this is called.
1864 */
1865 void (*destroy)(struct i915_perf_stream *stream);
1866};
1867
1868struct i915_perf_stream {
1869 struct drm_i915_private *dev_priv;
1870
1871 struct list_head link;
1872
1873 u32 sample_flags;
d7965152 1874 int sample_size;
eec688e1
RB
1875
1876 struct i915_gem_context *ctx;
1877 bool enabled;
1878
d7965152
RB
1879 const struct i915_perf_stream_ops *ops;
1880};
1881
1882struct i915_oa_ops {
1883 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1884 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
1885 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1886 void (*oa_enable)(struct drm_i915_private *dev_priv);
1887 void (*oa_disable)(struct drm_i915_private *dev_priv);
1888 void (*update_oacontrol)(struct drm_i915_private *dev_priv);
1889 void (*update_hw_ctx_id_locked)(struct drm_i915_private *dev_priv,
1890 u32 ctx_id);
1891 int (*read)(struct i915_perf_stream *stream,
1892 char __user *buf,
1893 size_t count,
1894 size_t *offset);
1895 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
1896};
1897
77fec556 1898struct drm_i915_private {
8f460e2c
CW
1899 struct drm_device drm;
1900
efab6d8d 1901 struct kmem_cache *objects;
e20d2ab7 1902 struct kmem_cache *vmas;
efab6d8d 1903 struct kmem_cache *requests;
52e54209 1904 struct kmem_cache *dependencies;
f4c956ad 1905
5c969aa7 1906 const struct intel_device_info info;
f4c956ad
DV
1907
1908 int relative_constants_mode;
1909
1910 void __iomem *regs;
1911
907b28c5 1912 struct intel_uncore uncore;
f4c956ad 1913
cf9d2890
YZ
1914 struct i915_virtual_gpu vgpu;
1915
feddf6e8 1916 struct intel_gvt *gvt;
0ad35fed 1917
33a732f4
AD
1918 struct intel_guc guc;
1919
eb805623
DV
1920 struct intel_csr csr;
1921
5ea6e5e3 1922 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1923
f4c956ad
DV
1924 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1925 * controller on different i2c buses. */
1926 struct mutex gmbus_mutex;
1927
1928 /**
1929 * Base address of the gmbus and gpio block.
1930 */
1931 uint32_t gpio_mmio_base;
1932
b6fdd0f2
SS
1933 /* MMIO base address for MIPI regs */
1934 uint32_t mipi_mmio_base;
1935
443a389f
VS
1936 uint32_t psr_mmio_base;
1937
44cb734c
ID
1938 uint32_t pps_mmio_base;
1939
28c70f16
DV
1940 wait_queue_head_t gmbus_wait_queue;
1941
f4c956ad 1942 struct pci_dev *bridge_dev;
0ca5fa3a 1943 struct i915_gem_context *kernel_context;
3b3f1650 1944 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1945 struct i915_vma *semaphore;
f4c956ad 1946
ba8286fa 1947 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1948 struct resource mch_res;
1949
f4c956ad
DV
1950 /* protects the irq masks */
1951 spinlock_t irq_lock;
1952
84c33a64
SG
1953 /* protects the mmio flip data */
1954 spinlock_t mmio_flip_lock;
1955
f8b79e58
ID
1956 bool display_irqs_enabled;
1957
9ee32fea
DV
1958 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1959 struct pm_qos_request pm_qos;
1960
a580516d
VS
1961 /* Sideband mailbox protection */
1962 struct mutex sb_lock;
f4c956ad
DV
1963
1964 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1965 union {
1966 u32 irq_mask;
1967 u32 de_irq_mask[I915_MAX_PIPES];
1968 };
f4c956ad 1969 u32 gt_irq_mask;
f4e9af4f
AG
1970 u32 pm_imr;
1971 u32 pm_ier;
a6706b45 1972 u32 pm_rps_events;
26705e20 1973 u32 pm_guc_events;
91d181dd 1974 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1975
5fcece80 1976 struct i915_hotplug hotplug;
ab34a7e8 1977 struct intel_fbc fbc;
439d7ac0 1978 struct i915_drrs drrs;
f4c956ad 1979 struct intel_opregion opregion;
41aa3448 1980 struct intel_vbt_data vbt;
f4c956ad 1981
d9ceb816
JB
1982 bool preserve_bios_swizzle;
1983
f4c956ad
DV
1984 /* overlay */
1985 struct intel_overlay *overlay;
f4c956ad 1986
58c68779 1987 /* backlight registers and fields in struct intel_panel */
07f11d49 1988 struct mutex backlight_lock;
31ad8ec6 1989
f4c956ad 1990 /* LVDS info */
f4c956ad
DV
1991 bool no_aux_handshake;
1992
e39b999a
VS
1993 /* protects panel power sequencer state */
1994 struct mutex pps_mutex;
1995
f4c956ad 1996 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1997 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1998
1999 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2000 unsigned int skl_preferred_vco_freq;
1a617b77 2001 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 2002 unsigned int max_dotclk_freq;
e7dc33f3 2003 unsigned int rawclk_freq;
6bcda4f0 2004 unsigned int hpll_freq;
bfa7df01 2005 unsigned int czclk_freq;
f4c956ad 2006
63911d72 2007 struct {
709e05c3 2008 unsigned int vco, ref;
63911d72
VS
2009 } cdclk_pll;
2010
645416f5
DV
2011 /**
2012 * wq - Driver workqueue for GEM.
2013 *
2014 * NOTE: Work items scheduled here are not allowed to grab any modeset
2015 * locks, for otherwise the flushing done in the pageflip code will
2016 * result in deadlocks.
2017 */
f4c956ad
DV
2018 struct workqueue_struct *wq;
2019
2020 /* Display functions */
2021 struct drm_i915_display_funcs display;
2022
2023 /* PCH chipset type */
2024 enum intel_pch pch_type;
17a303ec 2025 unsigned short pch_id;
f4c956ad
DV
2026
2027 unsigned long quirks;
2028
b8efb17b
ZR
2029 enum modeset_restore modeset_restore;
2030 struct mutex modeset_restore_lock;
e2c8b870 2031 struct drm_atomic_state *modeset_restore_state;
73974893 2032 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2033
a7bbbd63 2034 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2035 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2036
4b5aed62 2037 struct i915_gem_mm mm;
ad46cb53
CW
2038 DECLARE_HASHTABLE(mm_structs, 7);
2039 struct mutex mm_lock;
8781342d 2040
5d1808ec
CW
2041 /* The hw wants to have a stable context identifier for the lifetime
2042 * of the context (for OA, PASID, faults, etc). This is limited
2043 * in execlists to 21 bits.
2044 */
2045 struct ida context_hw_ida;
2046#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2047
8781342d
DV
2048 /* Kernel Modesetting */
2049
e2af48c6
VS
2050 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2051 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2052 wait_queue_head_t pending_flip_queue;
2053
c4597872
DV
2054#ifdef CONFIG_DEBUG_FS
2055 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2056#endif
2057
565602d7 2058 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2059 int num_shared_dpll;
2060 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2061 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2062
fbf6d879
ML
2063 /*
2064 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2065 * Must be global rather than per dpll, because on some platforms
2066 * plls share registers.
2067 */
2068 struct mutex dpll_lock;
2069
565602d7
ML
2070 unsigned int active_crtcs;
2071 unsigned int min_pixclk[I915_MAX_PIPES];
2072
e4607fcf 2073 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2074
7225342a 2075 struct i915_workarounds workarounds;
888b5995 2076
f99d7069
DV
2077 struct i915_frontbuffer_tracking fb_tracking;
2078
652c393a 2079 u16 orig_clock;
f97108d1 2080
c4804411 2081 bool mchbar_need_disable;
f97108d1 2082
a4da4fa4
DV
2083 struct intel_l3_parity l3_parity;
2084
59124506 2085 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2086 u32 edram_cap;
59124506 2087
c6a828d3 2088 /* gen6+ rps state */
c85aa885 2089 struct intel_gen6_power_mgmt rps;
c6a828d3 2090
20e4d407
DV
2091 /* ilk-only ips/rps state. Everything in here is protected by the global
2092 * mchdev_lock in intel_pm.c */
c85aa885 2093 struct intel_ilk_power_mgmt ips;
b5e50c3f 2094
83c00f55 2095 struct i915_power_domains power_domains;
a38911a3 2096
a031d709 2097 struct i915_psr psr;
3f51e471 2098
99584db3 2099 struct i915_gpu_error gpu_error;
ae681d96 2100
c9cddffc
JB
2101 struct drm_i915_gem_object *vlv_pctx;
2102
0695726e 2103#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2104 /* list of fbdev register on this device */
2105 struct intel_fbdev *fbdev;
82e3b8c1 2106 struct work_struct fbdev_suspend_work;
4520f53a 2107#endif
e953fd7b
CW
2108
2109 struct drm_property *broadcast_rgb_property;
3f43c48d 2110 struct drm_property *force_audio_property;
e3689190 2111
58fddc28 2112 /* hda/i915 audio component */
51e1d83c 2113 struct i915_audio_component *audio_component;
58fddc28 2114 bool audio_component_registered;
4a21ef7d
LY
2115 /**
2116 * av_mutex - mutex for audio/video sync
2117 *
2118 */
2119 struct mutex av_mutex;
58fddc28 2120
254f965c 2121 uint32_t hw_context_size;
a33afea5 2122 struct list_head context_list;
f4c956ad 2123
3e68320e 2124 u32 fdi_rx_config;
68d18ad7 2125
c231775c 2126 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2127 u32 chv_phy_control;
c231775c
VS
2128 /*
2129 * Shadows for CHV DPLL_MD regs to keep the state
2130 * checker somewhat working in the presence hardware
2131 * crappiness (can't read out DPLL_MD for pipes B & C).
2132 */
2133 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2134 u32 bxt_phy_grc;
70722468 2135
842f1c8b 2136 u32 suspend_count;
bc87229f 2137 bool suspended_to_idle;
f4c956ad 2138 struct i915_suspend_saved_registers regfile;
ddeea5b0 2139 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2140
656d1b89 2141 enum {
16dcdc4e
PZ
2142 I915_SAGV_UNKNOWN = 0,
2143 I915_SAGV_DISABLED,
2144 I915_SAGV_ENABLED,
2145 I915_SAGV_NOT_CONTROLLED
2146 } sagv_status;
656d1b89 2147
53615a5e
VS
2148 struct {
2149 /*
2150 * Raw watermark latency values:
2151 * in 0.1us units for WM0,
2152 * in 0.5us units for WM1+.
2153 */
2154 /* primary */
2155 uint16_t pri_latency[5];
2156 /* sprite */
2157 uint16_t spr_latency[5];
2158 /* cursor */
2159 uint16_t cur_latency[5];
2af30a5c
PB
2160 /*
2161 * Raw watermark memory latency values
2162 * for SKL for all 8 levels
2163 * in 1us units.
2164 */
2165 uint16_t skl_latency[8];
609cedef
VS
2166
2167 /* current hardware state */
2d41c0b5
PB
2168 union {
2169 struct ilk_wm_values hw;
2170 struct skl_wm_values skl_hw;
0018fda1 2171 struct vlv_wm_values vlv;
2d41c0b5 2172 };
58590c14
VS
2173
2174 uint8_t max_level;
ed4a6a7c
MR
2175
2176 /*
2177 * Should be held around atomic WM register writing; also
2178 * protects * intel_crtc->wm.active and
2179 * cstate->wm.need_postvbl_update.
2180 */
2181 struct mutex wm_mutex;
279e99d7
MR
2182
2183 /*
2184 * Set during HW readout of watermarks/DDB. Some platforms
2185 * need to know when we're still using BIOS-provided values
2186 * (which we don't fully trust).
2187 */
2188 bool distrust_bios_wm;
53615a5e
VS
2189 } wm;
2190
8a187455
PZ
2191 struct i915_runtime_pm pm;
2192
eec688e1
RB
2193 struct {
2194 bool initialized;
d7965152 2195
442b8c06
RB
2196 struct kobject *metrics_kobj;
2197
eec688e1
RB
2198 struct mutex lock;
2199 struct list_head streams;
8a3003dd 2200
d7965152
RB
2201 spinlock_t hook_lock;
2202
8a3003dd 2203 struct {
d7965152
RB
2204 struct i915_perf_stream *exclusive_stream;
2205
2206 u32 specific_ctx_id;
2207 struct i915_vma *pinned_rcs_vma;
2208
2209 struct hrtimer poll_check_timer;
2210 wait_queue_head_t poll_wq;
2211 bool pollin;
2212
2213 bool periodic;
2214 int period_exponent;
2215 int timestamp_frequency;
2216
2217 int tail_margin;
2218
2219 int metrics_set;
8a3003dd
RB
2220
2221 const struct i915_oa_reg *mux_regs;
2222 int mux_regs_len;
2223 const struct i915_oa_reg *b_counter_regs;
2224 int b_counter_regs_len;
d7965152
RB
2225
2226 struct {
2227 struct i915_vma *vma;
2228 u8 *vaddr;
2229 int format;
2230 int format_size;
2231 } oa_buffer;
2232
2233 u32 gen7_latched_oastatus1;
2234
2235 struct i915_oa_ops ops;
2236 const struct i915_oa_format *oa_formats;
2237 int n_builtin_sets;
8a3003dd 2238 } oa;
eec688e1
RB
2239 } perf;
2240
a83014d3
OM
2241 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2242 struct {
821ed7df 2243 void (*resume)(struct drm_i915_private *);
117897f4 2244 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2245
73cb9701
CW
2246 struct list_head timelines;
2247 struct i915_gem_timeline global_timeline;
28176ef4 2248 u32 active_requests;
73cb9701 2249
67d97da3
CW
2250 /**
2251 * Is the GPU currently considered idle, or busy executing
2252 * userspace requests? Whilst idle, we allow runtime power
2253 * management to power down the hardware and display clocks.
2254 * In order to reduce the effect on performance, there
2255 * is a slight delay before we do so.
2256 */
67d97da3
CW
2257 bool awake;
2258
2259 /**
2260 * We leave the user IRQ off as much as possible,
2261 * but this means that requests will finish and never
2262 * be retired once the system goes idle. Set a timer to
2263 * fire periodically while the ring is running. When it
2264 * fires, go retire requests.
2265 */
2266 struct delayed_work retire_work;
2267
2268 /**
2269 * When we detect an idle GPU, we want to turn on
2270 * powersaving features. So once we see that there
2271 * are no more requests outstanding and no more
2272 * arrive within a small period of time, we fire
2273 * off the idle_work.
2274 */
2275 struct delayed_work idle_work;
de867c20
CW
2276
2277 ktime_t last_init_time;
a83014d3
OM
2278 } gt;
2279
3be60de9
VS
2280 /* perform PHY state sanity checks? */
2281 bool chv_phy_assert[2];
2282
f9318941
PD
2283 /* Used to save the pipe-to-encoder mapping for audio */
2284 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2285
bdf1e7e3
DV
2286 /*
2287 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2288 * will be rejected. Instead look for a better place.
2289 */
77fec556 2290};
1da177e4 2291
2c1792a1
CW
2292static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2293{
091387c1 2294 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2295}
2296
c49d13ee 2297static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2298{
c49d13ee 2299 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2300}
2301
33a732f4
AD
2302static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2303{
2304 return container_of(guc, struct drm_i915_private, guc);
2305}
2306
b4ac5afc 2307/* Simple iterator over all initialised engines */
3b3f1650
AG
2308#define for_each_engine(engine__, dev_priv__, id__) \
2309 for ((id__) = 0; \
2310 (id__) < I915_NUM_ENGINES; \
2311 (id__)++) \
2312 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2313
bafb0fce
CW
2314#define __mask_next_bit(mask) ({ \
2315 int __idx = ffs(mask) - 1; \
2316 mask &= ~BIT(__idx); \
2317 __idx; \
2318})
2319
c3232b18 2320/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2321#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2322 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2323 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2324
b1d7e4b4
WF
2325enum hdmi_force_audio {
2326 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2327 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2328 HDMI_AUDIO_AUTO, /* trust EDID */
2329 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2330};
2331
190d6cd5 2332#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2333
a071fa00
DV
2334/*
2335 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2336 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2337 * doesn't mean that the hw necessarily already scans it out, but that any
2338 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2339 *
2340 * We have one bit per pipe and per scanout plane type.
2341 */
d1b9d039
SAK
2342#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2343#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2344#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2345 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2346#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2347 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2348#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2349 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2350#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2351 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2352#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2353 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2354
85d1225e
DG
2355/*
2356 * Optimised SGL iterator for GEM objects
2357 */
2358static __always_inline struct sgt_iter {
2359 struct scatterlist *sgp;
2360 union {
2361 unsigned long pfn;
2362 dma_addr_t dma;
2363 };
2364 unsigned int curr;
2365 unsigned int max;
2366} __sgt_iter(struct scatterlist *sgl, bool dma) {
2367 struct sgt_iter s = { .sgp = sgl };
2368
2369 if (s.sgp) {
2370 s.max = s.curr = s.sgp->offset;
2371 s.max += s.sgp->length;
2372 if (dma)
2373 s.dma = sg_dma_address(s.sgp);
2374 else
2375 s.pfn = page_to_pfn(sg_page(s.sgp));
2376 }
2377
2378 return s;
2379}
2380
96d77634
CW
2381static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2382{
2383 ++sg;
2384 if (unlikely(sg_is_chain(sg)))
2385 sg = sg_chain_ptr(sg);
2386 return sg;
2387}
2388
63d15326
DG
2389/**
2390 * __sg_next - return the next scatterlist entry in a list
2391 * @sg: The current sg entry
2392 *
2393 * Description:
2394 * If the entry is the last, return NULL; otherwise, step to the next
2395 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2396 * otherwise just return the pointer to the current element.
2397 **/
2398static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2399{
2400#ifdef CONFIG_DEBUG_SG
2401 BUG_ON(sg->sg_magic != SG_MAGIC);
2402#endif
96d77634 2403 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2404}
2405
85d1225e
DG
2406/**
2407 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2408 * @__dmap: DMA address (output)
2409 * @__iter: 'struct sgt_iter' (iterator state, internal)
2410 * @__sgt: sg_table to iterate over (input)
2411 */
2412#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2413 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2414 ((__dmap) = (__iter).dma + (__iter).curr); \
2415 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2416 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2417
2418/**
2419 * for_each_sgt_page - iterate over the pages of the given sg_table
2420 * @__pp: page pointer (output)
2421 * @__iter: 'struct sgt_iter' (iterator state, internal)
2422 * @__sgt: sg_table to iterate over (input)
2423 */
2424#define for_each_sgt_page(__pp, __iter, __sgt) \
2425 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2426 ((__pp) = (__iter).pfn == 0 ? NULL : \
2427 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2428 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2429 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2430
351e3db2
BV
2431/*
2432 * A command that requires special handling by the command parser.
2433 */
2434struct drm_i915_cmd_descriptor {
2435 /*
2436 * Flags describing how the command parser processes the command.
2437 *
2438 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2439 * a length mask if not set
2440 * CMD_DESC_SKIP: The command is allowed but does not follow the
2441 * standard length encoding for the opcode range in
2442 * which it falls
2443 * CMD_DESC_REJECT: The command is never allowed
2444 * CMD_DESC_REGISTER: The command should be checked against the
2445 * register whitelist for the appropriate ring
2446 * CMD_DESC_MASTER: The command is allowed if the submitting process
2447 * is the DRM master
2448 */
2449 u32 flags;
2450#define CMD_DESC_FIXED (1<<0)
2451#define CMD_DESC_SKIP (1<<1)
2452#define CMD_DESC_REJECT (1<<2)
2453#define CMD_DESC_REGISTER (1<<3)
2454#define CMD_DESC_BITMASK (1<<4)
2455#define CMD_DESC_MASTER (1<<5)
2456
2457 /*
2458 * The command's unique identification bits and the bitmask to get them.
2459 * This isn't strictly the opcode field as defined in the spec and may
2460 * also include type, subtype, and/or subop fields.
2461 */
2462 struct {
2463 u32 value;
2464 u32 mask;
2465 } cmd;
2466
2467 /*
2468 * The command's length. The command is either fixed length (i.e. does
2469 * not include a length field) or has a length field mask. The flag
2470 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2471 * a length mask. All command entries in a command table must include
2472 * length information.
2473 */
2474 union {
2475 u32 fixed;
2476 u32 mask;
2477 } length;
2478
2479 /*
2480 * Describes where to find a register address in the command to check
2481 * against the ring's register whitelist. Only valid if flags has the
2482 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2483 *
2484 * A non-zero step value implies that the command may access multiple
2485 * registers in sequence (e.g. LRI), in that case step gives the
2486 * distance in dwords between individual offset fields.
351e3db2
BV
2487 */
2488 struct {
2489 u32 offset;
2490 u32 mask;
6a65c5b9 2491 u32 step;
351e3db2
BV
2492 } reg;
2493
2494#define MAX_CMD_DESC_BITMASKS 3
2495 /*
2496 * Describes command checks where a particular dword is masked and
2497 * compared against an expected value. If the command does not match
2498 * the expected value, the parser rejects it. Only valid if flags has
2499 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2500 * are valid.
d4d48035
BV
2501 *
2502 * If the check specifies a non-zero condition_mask then the parser
2503 * only performs the check when the bits specified by condition_mask
2504 * are non-zero.
351e3db2
BV
2505 */
2506 struct {
2507 u32 offset;
2508 u32 mask;
2509 u32 expected;
d4d48035
BV
2510 u32 condition_offset;
2511 u32 condition_mask;
351e3db2
BV
2512 } bits[MAX_CMD_DESC_BITMASKS];
2513};
2514
2515/*
2516 * A table of commands requiring special handling by the command parser.
2517 *
33a051a5
CW
2518 * Each engine has an array of tables. Each table consists of an array of
2519 * command descriptors, which must be sorted with command opcodes in
2520 * ascending order.
351e3db2
BV
2521 */
2522struct drm_i915_cmd_table {
2523 const struct drm_i915_cmd_descriptor *table;
2524 int count;
2525};
2526
5ca43ef0
TU
2527static inline const struct intel_device_info *
2528intel_info(const struct drm_i915_private *dev_priv)
2529{
2530 return &dev_priv->info;
2531}
2532
2533#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2534
55b8f2a7 2535#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2536#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2537
e87a005d 2538#define REVID_FOREVER 0xff
4805fe82 2539#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2540
2541#define GEN_FOREVER (0)
2542/*
2543 * Returns true if Gen is in inclusive range [Start, End].
2544 *
2545 * Use GEN_FOREVER for unbound start and or end.
2546 */
c1812bdb 2547#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2548 unsigned int __s = (s), __e = (e); \
2549 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2550 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2551 if ((__s) != GEN_FOREVER) \
2552 __s = (s) - 1; \
2553 if ((__e) == GEN_FOREVER) \
2554 __e = BITS_PER_LONG - 1; \
2555 else \
2556 __e = (e) - 1; \
c1812bdb 2557 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2558})
2559
e87a005d
JN
2560/*
2561 * Return true if revision is in range [since,until] inclusive.
2562 *
2563 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2564 */
2565#define IS_REVID(p, since, until) \
2566 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2567
50a0bc90
TU
2568#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2569#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
a9097be4 2570#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
50a0bc90 2571#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
a9097be4 2572#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
50a0bc90
TU
2573#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2574#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
a9097be4 2575#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
a26e5239
VS
2576#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2577#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
50a0bc90 2578#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2579#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2580#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2581#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
9b1e14f4 2582#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
a9097be4 2583#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
50a0bc90 2584#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2585#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2586#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2587 INTEL_DEVID(dev_priv) == 0x0152 || \
2588 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2589#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2590#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2591#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2592#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2593#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2594#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
0853723b 2595#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
646d5772 2596#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2597#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2598 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2599#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2600 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2601 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2602 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2603/* ULX machines are also considered ULT. */
50a0bc90
TU
2604#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2605 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2606#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2607 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2608#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2609 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2610#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2611 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2612/* ULX machines are also considered ULT. */
50a0bc90
TU
2613#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2614 INTEL_DEVID(dev_priv) == 0x0A1E)
2615#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2616 INTEL_DEVID(dev_priv) == 0x1913 || \
2617 INTEL_DEVID(dev_priv) == 0x1916 || \
2618 INTEL_DEVID(dev_priv) == 0x1921 || \
2619 INTEL_DEVID(dev_priv) == 0x1926)
2620#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2621 INTEL_DEVID(dev_priv) == 0x1915 || \
2622 INTEL_DEVID(dev_priv) == 0x191E)
2623#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2624 INTEL_DEVID(dev_priv) == 0x5913 || \
2625 INTEL_DEVID(dev_priv) == 0x5916 || \
2626 INTEL_DEVID(dev_priv) == 0x5921 || \
2627 INTEL_DEVID(dev_priv) == 0x5926)
2628#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2629 INTEL_DEVID(dev_priv) == 0x5915 || \
2630 INTEL_DEVID(dev_priv) == 0x591E)
2631#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2632 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2633#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2634 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2635
c007fb4a 2636#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2637
ef712bb4
JN
2638#define SKL_REVID_A0 0x0
2639#define SKL_REVID_B0 0x1
2640#define SKL_REVID_C0 0x2
2641#define SKL_REVID_D0 0x3
2642#define SKL_REVID_E0 0x4
2643#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2644#define SKL_REVID_G0 0x6
2645#define SKL_REVID_H0 0x7
ef712bb4 2646
e87a005d
JN
2647#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2648
ef712bb4 2649#define BXT_REVID_A0 0x0
fffda3f4 2650#define BXT_REVID_A1 0x1
ef712bb4
JN
2651#define BXT_REVID_B0 0x3
2652#define BXT_REVID_C0 0x9
6c74c87f 2653
e2d214ae
TU
2654#define IS_BXT_REVID(dev_priv, since, until) \
2655 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2656
c033a37c
MK
2657#define KBL_REVID_A0 0x0
2658#define KBL_REVID_B0 0x1
fe905819
MK
2659#define KBL_REVID_C0 0x2
2660#define KBL_REVID_D0 0x3
2661#define KBL_REVID_E0 0x4
c033a37c 2662
0853723b
TU
2663#define IS_KBL_REVID(dev_priv, since, until) \
2664 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2665
85436696
JB
2666/*
2667 * The genX designation typically refers to the render engine, so render
2668 * capability related checks should use IS_GEN, while display and other checks
2669 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2670 * chips, etc.).
2671 */
5db94019
TU
2672#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2673#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2674#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2675#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2676#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2677#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2678#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2679#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2680
a19d6ff2
TU
2681#define ENGINE_MASK(id) BIT(id)
2682#define RENDER_RING ENGINE_MASK(RCS)
2683#define BSD_RING ENGINE_MASK(VCS)
2684#define BLT_RING ENGINE_MASK(BCS)
2685#define VEBOX_RING ENGINE_MASK(VECS)
2686#define BSD2_RING ENGINE_MASK(VCS2)
2687#define ALL_ENGINES (~0)
2688
2689#define HAS_ENGINE(dev_priv, id) \
0031fb96 2690 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2691
2692#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2693#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2694#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2695#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2696
0031fb96
TU
2697#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2698#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2699#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2700#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2701 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2702
0031fb96 2703#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2704
0031fb96
TU
2705#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2706#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2707 ((dev_priv)->info.has_logical_ring_contexts)
2708#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2709#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2710#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2711
2712#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2713#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2714 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2715
b45305fc 2716/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2717#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2718
2719/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2720#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2721 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2722 IS_SKL_GT3(dev_priv) || \
2723 IS_SKL_GT4(dev_priv))
185c66e5 2724
4e6b788c
DV
2725/*
2726 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2727 * even when in MSI mode. This results in spurious interrupt warnings if the
2728 * legacy irq no. is shared with another device. The kernel then disables that
2729 * interrupt source and so prevents the other device from working properly.
2730 */
0031fb96
TU
2731#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2732#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2733
cae5852d
ZN
2734/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2735 * rows, which changed the alignment requirements and fence programming.
2736 */
50a0bc90
TU
2737#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2738 !(IS_I915G(dev_priv) || \
2739 IS_I915GM(dev_priv)))
56b857a5
TU
2740#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2741#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2742
56b857a5
TU
2743#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2744#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2745#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2746
50a0bc90 2747#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2748
56b857a5 2749#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2750
56b857a5
TU
2751#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2752#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2753#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2754#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2755#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2756
56b857a5 2757#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2758
6772ffe0 2759#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2760#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2761
1a3d1898
DG
2762/*
2763 * For now, anything with a GuC requires uCode loading, and then supports
2764 * command submission once loaded. But these are logically independent
2765 * properties, so we have separate macros to test them.
2766 */
4805fe82
TU
2767#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2768#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2769#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2770
4805fe82 2771#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2772
4805fe82 2773#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2774
17a303ec
PZ
2775#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2776#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2777#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2778#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2779#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2780#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2781#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2782#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2783#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2784#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2785#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2786#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2787
6e266956
TU
2788#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2789#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2790#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2791#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2792#define HAS_PCH_LPT_LP(dev_priv) \
2793 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2794#define HAS_PCH_LPT_H(dev_priv) \
2795 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2796#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2797#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2798#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2799#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2800
49cff963 2801#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2802
6389dd83
SS
2803#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2804
040d2baa 2805/* DPF == dynamic parity feature */
3c9192bc 2806#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2807#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2808 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2809
c8735b0c 2810#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2811#define GEN9_FREQ_SCALER 3
c8735b0c 2812
85ee17eb
PP
2813#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2814
05394f39
CW
2815#include "i915_trace.h"
2816
48f112fe
CW
2817static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2818{
2819#ifdef CONFIG_INTEL_IOMMU
2820 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2821 return true;
2822#endif
2823 return false;
2824}
2825
1751fcf9
ML
2826extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2827extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2828
c033666a 2829int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2830 int enable_ppgtt);
0e4ca100 2831
39df9190
CW
2832bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2833
0673ad47 2834/* i915_drv.c */
d15d7538
ID
2835void __printf(3, 4)
2836__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2837 const char *fmt, ...);
2838
2839#define i915_report_error(dev_priv, fmt, ...) \
2840 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2841
c43b5634 2842#ifdef CONFIG_COMPAT
0d6aa60b
DA
2843extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2844 unsigned long arg);
55edf41b
JN
2845#else
2846#define i915_compat_ioctl NULL
c43b5634 2847#endif
efab0698
JN
2848extern const struct dev_pm_ops i915_pm_ops;
2849
2850extern int i915_driver_load(struct pci_dev *pdev,
2851 const struct pci_device_id *ent);
2852extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2853extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2854extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2855extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2856extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2857extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2858extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2859extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2860extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2861extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2862extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2863int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2864
77913b39 2865/* intel_hotplug.c */
91d14251
TU
2866void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2867 u32 pin_mask, u32 long_mask);
77913b39
JN
2868void intel_hpd_init(struct drm_i915_private *dev_priv);
2869void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2870void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2871bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2872bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2873void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2874
1da177e4 2875/* i915_irq.c */
26a02b8f
CW
2876static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2877{
2878 unsigned long delay;
2879
2880 if (unlikely(!i915.enable_hangcheck))
2881 return;
2882
2883 /* Don't continually defer the hangcheck so that it is always run at
2884 * least once after work has been scheduled on any ring. Otherwise,
2885 * we will ignore a hung ring if a second ring is kept busy.
2886 */
2887
2888 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2889 queue_delayed_work(system_long_wq,
2890 &dev_priv->gpu_error.hangcheck_work, delay);
2891}
2892
58174462 2893__printf(3, 4)
c033666a
CW
2894void i915_handle_error(struct drm_i915_private *dev_priv,
2895 u32 engine_mask,
58174462 2896 const char *fmt, ...);
1da177e4 2897
b963291c 2898extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2899int intel_irq_install(struct drm_i915_private *dev_priv);
2900void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2901
dc97997a
CW
2902extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2903extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2904 bool restore_forcewake);
dc97997a 2905extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2906extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2907extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2908extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2909extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2910 bool restore);
48c1026a 2911const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2912void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2913 enum forcewake_domains domains);
59bad947 2914void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2915 enum forcewake_domains domains);
a6111f7b
CW
2916/* Like above but the caller must manage the uncore.lock itself.
2917 * Must be used with I915_READ_FW and friends.
2918 */
2919void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2920 enum forcewake_domains domains);
2921void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2922 enum forcewake_domains domains);
3accaf7e
MK
2923u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2924
59bad947 2925void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2926
1758b90e
CW
2927int intel_wait_for_register(struct drm_i915_private *dev_priv,
2928 i915_reg_t reg,
2929 const u32 mask,
2930 const u32 value,
2931 const unsigned long timeout_ms);
2932int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2933 i915_reg_t reg,
2934 const u32 mask,
2935 const u32 value,
2936 const unsigned long timeout_ms);
2937
0ad35fed
ZW
2938static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2939{
feddf6e8 2940 return dev_priv->gvt;
0ad35fed
ZW
2941}
2942
c033666a 2943static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2944{
c033666a 2945 return dev_priv->vgpu.active;
cf9d2890 2946}
b1f14ad0 2947
7c463586 2948void
50227e1c 2949i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2950 u32 status_mask);
7c463586
KP
2951
2952void
50227e1c 2953i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2954 u32 status_mask);
7c463586 2955
f8b79e58
ID
2956void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2957void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2958void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2959 uint32_t mask,
2960 uint32_t bits);
fbdedaea
VS
2961void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2962 uint32_t interrupt_mask,
2963 uint32_t enabled_irq_mask);
2964static inline void
2965ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2966{
2967 ilk_update_display_irq(dev_priv, bits, bits);
2968}
2969static inline void
2970ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2971{
2972 ilk_update_display_irq(dev_priv, bits, 0);
2973}
013d3752
VS
2974void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2975 enum pipe pipe,
2976 uint32_t interrupt_mask,
2977 uint32_t enabled_irq_mask);
2978static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2979 enum pipe pipe, uint32_t bits)
2980{
2981 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2982}
2983static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2984 enum pipe pipe, uint32_t bits)
2985{
2986 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2987}
47339cd9
DV
2988void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2989 uint32_t interrupt_mask,
2990 uint32_t enabled_irq_mask);
14443261
VS
2991static inline void
2992ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2993{
2994 ibx_display_interrupt_update(dev_priv, bits, bits);
2995}
2996static inline void
2997ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2998{
2999 ibx_display_interrupt_update(dev_priv, bits, 0);
3000}
3001
673a394b 3002/* i915_gem.c */
673a394b
EA
3003int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3004 struct drm_file *file_priv);
3005int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3006 struct drm_file *file_priv);
3007int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3008 struct drm_file *file_priv);
3009int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3010 struct drm_file *file_priv);
de151cf6
JB
3011int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3012 struct drm_file *file_priv);
673a394b
EA
3013int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3014 struct drm_file *file_priv);
3015int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3016 struct drm_file *file_priv);
3017int i915_gem_execbuffer(struct drm_device *dev, void *data,
3018 struct drm_file *file_priv);
76446cac
JB
3019int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3020 struct drm_file *file_priv);
673a394b
EA
3021int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3022 struct drm_file *file_priv);
199adf40
BW
3023int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3024 struct drm_file *file);
3025int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3026 struct drm_file *file);
673a394b
EA
3027int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3ef94daa
CW
3029int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
673a394b
EA
3031int i915_gem_set_tiling(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
3033int i915_gem_get_tiling(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
72778cb2 3035void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3036int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3037 struct drm_file *file);
5a125c3c
EA
3038int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3039 struct drm_file *file_priv);
23ba4fd0
BW
3040int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file_priv);
73cb9701 3042int i915_gem_load_init(struct drm_device *dev);
d64aa096 3043void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3044void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3045int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3046int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3047
42dcedd4
CW
3048void *i915_gem_object_alloc(struct drm_device *dev);
3049void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3050void i915_gem_object_init(struct drm_i915_gem_object *obj,
3051 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3052struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
b4bcbe2a 3053 u64 size);
ea70299d
DG
3054struct drm_i915_gem_object *i915_gem_object_create_from_data(
3055 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3056void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3057void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3058
058d88c4 3059struct i915_vma * __must_check
ec7adb6e
JL
3060i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3061 const struct i915_ggtt_view *view,
91b2db6f 3062 u64 size,
2ffffd0f
CW
3063 u64 alignment,
3064 u64 flags);
fe14d5f4 3065
aa653a68 3066int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3067void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3068
7c108fd8
CW
3069void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3070
a4f5ea64 3071static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3072{
ee286370
CW
3073 return sg->length >> PAGE_SHIFT;
3074}
67d5a50c 3075
96d77634
CW
3076struct scatterlist *
3077i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3078 unsigned int n, unsigned int *offset);
341be1cd 3079
96d77634
CW
3080struct page *
3081i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3082 unsigned int n);
67d5a50c 3083
96d77634
CW
3084struct page *
3085i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3086 unsigned int n);
67d5a50c 3087
96d77634
CW
3088dma_addr_t
3089i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3090 unsigned long n);
ee286370 3091
03ac84f1
CW
3092void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3093 struct sg_table *pages);
a4f5ea64
CW
3094int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3095
3096static inline int __must_check
3097i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3098{
1233e2db 3099 might_lock(&obj->mm.lock);
a4f5ea64 3100
1233e2db 3101 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3102 return 0;
3103
3104 return __i915_gem_object_get_pages(obj);
3105}
3106
3107static inline void
3108__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3109{
a4f5ea64
CW
3110 GEM_BUG_ON(!obj->mm.pages);
3111
1233e2db 3112 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3113}
3114
3115static inline bool
3116i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3117{
1233e2db 3118 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3119}
3120
3121static inline void
3122__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3123{
a4f5ea64
CW
3124 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3125 GEM_BUG_ON(!obj->mm.pages);
3126
1233e2db
CW
3127 atomic_dec(&obj->mm.pages_pin_count);
3128 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 3129}
0a798eb9 3130
1233e2db
CW
3131static inline void
3132i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3133{
a4f5ea64 3134 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3135}
3136
548625ee
CW
3137enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3138 I915_MM_NORMAL = 0,
3139 I915_MM_SHRINKER
3140};
3141
3142void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3143 enum i915_mm_subclass subclass);
03ac84f1 3144void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3145
d31d7cb1
CW
3146enum i915_map_type {
3147 I915_MAP_WB = 0,
3148 I915_MAP_WC,
3149};
3150
0a798eb9
CW
3151/**
3152 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3153 * @obj - the object to map into kernel address space
d31d7cb1 3154 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3155 *
3156 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3157 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3158 * the kernel address space. Based on the @type of mapping, the PTE will be
3159 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3160 *
1233e2db
CW
3161 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3162 * mapping is no longer required.
0a798eb9 3163 *
8305216f
DG
3164 * Returns the pointer through which to access the mapped object, or an
3165 * ERR_PTR() on error.
0a798eb9 3166 */
d31d7cb1
CW
3167void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3168 enum i915_map_type type);
0a798eb9
CW
3169
3170/**
3171 * i915_gem_object_unpin_map - releases an earlier mapping
3172 * @obj - the object to unmap
3173 *
3174 * After pinning the object and mapping its pages, once you are finished
3175 * with your access, call i915_gem_object_unpin_map() to release the pin
3176 * upon the mapping. Once the pin count reaches zero, that mapping may be
3177 * removed.
0a798eb9
CW
3178 */
3179static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3180{
0a798eb9
CW
3181 i915_gem_object_unpin_pages(obj);
3182}
3183
43394c7d
CW
3184int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3185 unsigned int *needs_clflush);
3186int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3187 unsigned int *needs_clflush);
3188#define CLFLUSH_BEFORE 0x1
3189#define CLFLUSH_AFTER 0x2
3190#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3191
3192static inline void
3193i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3194{
3195 i915_gem_object_unpin_pages(obj);
3196}
3197
54cf91dc 3198int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3199void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3200 struct drm_i915_gem_request *req,
3201 unsigned int flags);
ff72145b
DA
3202int i915_gem_dumb_create(struct drm_file *file_priv,
3203 struct drm_device *dev,
3204 struct drm_mode_create_dumb *args);
da6b51d0
DA
3205int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3206 uint32_t handle, uint64_t *offset);
4cc69075 3207int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3208
3209void i915_gem_track_fb(struct drm_i915_gem_object *old,
3210 struct drm_i915_gem_object *new,
3211 unsigned frontbuffer_bits);
3212
73cb9701 3213int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3214
8d9fc7fd 3215struct drm_i915_gem_request *
0bc40be8 3216i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3217
67d97da3 3218void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3219
1f83fee0
DV
3220static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3221{
8af29b0c 3222 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3223}
3224
8af29b0c 3225static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3226{
8af29b0c 3227 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3228}
3229
8af29b0c 3230static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3231{
8af29b0c 3232 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3233}
3234
3235static inline u32 i915_reset_count(struct i915_gpu_error *error)
3236{
8af29b0c 3237 return READ_ONCE(error->reset_count);
1f83fee0 3238}
a71d8d94 3239
821ed7df
CW
3240void i915_gem_reset(struct drm_i915_private *dev_priv);
3241void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3242void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3243int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 3244int __must_check i915_gem_init_hw(struct drm_device *dev);
c6be607a 3245void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
117897f4 3246void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3247int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3248 unsigned int flags);
45c5f202 3249int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3250void i915_gem_resume(struct drm_device *dev);
de151cf6 3251int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3252int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3253 unsigned int flags,
3254 long timeout,
3255 struct intel_rps_client *rps);
6b5e90f5
CW
3256int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3257 unsigned int flags,
3258 int priority);
3259#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3260
2e2f351d 3261int __must_check
2021746e
CW
3262i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3263 bool write);
3264int __must_check
dabdfe02 3265i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3266struct i915_vma * __must_check
2da3b9b9
CW
3267i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3268 u32 alignment,
e6617330 3269 const struct i915_ggtt_view *view);
058d88c4 3270void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3271int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3272 int align);
b29c19b6 3273int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3274void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3275
a9f1481f
CW
3276u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3277 int tiling_mode);
3278u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3279 int tiling_mode, bool fenced);
467cffba 3280
e4ffd173
CW
3281int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3282 enum i915_cache_level cache_level);
3283
1286ff73
DV
3284struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3285 struct dma_buf *dma_buf);
3286
3287struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3288 struct drm_gem_object *gem_obj, int flags);
3289
fe14d5f4 3290struct i915_vma *
ec7adb6e 3291i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3292 struct i915_address_space *vm,
3293 const struct i915_ggtt_view *view);
fe14d5f4 3294
accfef2e
BW
3295struct i915_vma *
3296i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3297 struct i915_address_space *vm,
3298 const struct i915_ggtt_view *view);
5c2abbea 3299
841cd773
DV
3300static inline struct i915_hw_ppgtt *
3301i915_vm_to_ppgtt(struct i915_address_space *vm)
3302{
841cd773
DV
3303 return container_of(vm, struct i915_hw_ppgtt, base);
3304}
3305
058d88c4
CW
3306static inline struct i915_vma *
3307i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3308 const struct i915_ggtt_view *view)
a70a3148 3309{
058d88c4 3310 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3311}
3312
058d88c4
CW
3313static inline unsigned long
3314i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3315 const struct i915_ggtt_view *view)
e6617330 3316{
bde13ebd 3317 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3318}
b287110e 3319
b42fe9ca 3320/* i915_gem_fence_reg.c */
49ef5294
CW
3321int __must_check i915_vma_get_fence(struct i915_vma *vma);
3322int __must_check i915_vma_put_fence(struct i915_vma *vma);
3323
4362f4f6 3324void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3325
4362f4f6 3326void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3327void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3328 struct sg_table *pages);
3329void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3330 struct sg_table *pages);
7f96ecaf 3331
254f965c 3332/* i915_gem_context.c */
8245be31 3333int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3334void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3335void i915_gem_context_fini(struct drm_device *dev);
e422b888 3336int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3337void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3338int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3339int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3340struct i915_vma *
3341i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3342 unsigned int flags);
dce3271b 3343void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3344struct drm_i915_gem_object *
3345i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3346struct i915_gem_context *
3347i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3348
3349static inline struct i915_gem_context *
3350i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3351{
3352 struct i915_gem_context *ctx;
3353
091387c1 3354 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3355
3356 ctx = idr_find(&file_priv->context_idr, id);
3357 if (!ctx)
3358 return ERR_PTR(-ENOENT);
3359
3360 return ctx;
3361}
3362
9a6feaf0
CW
3363static inline struct i915_gem_context *
3364i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3365{
691e6415 3366 kref_get(&ctx->ref);
9a6feaf0 3367 return ctx;
dce3271b
MK
3368}
3369
9a6feaf0 3370static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3371{
091387c1 3372 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3373 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3374}
3375
80b204bc
CW
3376static inline struct intel_timeline *
3377i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3378 struct intel_engine_cs *engine)
3379{
3380 struct i915_address_space *vm;
3381
3382 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3383 return &vm->timeline.engine[engine->id];
3384}
3385
e2efd130 3386static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3387{
821d66dd 3388 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3389}
3390
84624813
BW
3391int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3392 struct drm_file *file);
3393int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3394 struct drm_file *file);
c9dc0f35
CW
3395int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3396 struct drm_file *file_priv);
3397int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3398 struct drm_file *file_priv);
d538704b
CW
3399int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3400 struct drm_file *file);
1286ff73 3401
eec688e1
RB
3402int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3403 struct drm_file *file);
3404
679845ed 3405/* i915_gem_evict.c */
e522ac23 3406int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3407 u64 min_size, u64 alignment,
679845ed 3408 unsigned cache_level,
2ffffd0f 3409 u64 start, u64 end,
1ec9e26d 3410 unsigned flags);
506a8e87 3411int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3412int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3413
0260c420 3414/* belongs in i915_gem_gtt.h */
c033666a 3415static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3416{
600f4368 3417 wmb();
c033666a 3418 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3419 intel_gtt_chipset_flush();
3420}
246cbfb5 3421
9797fbfb 3422/* i915_gem_stolen.c */
d713fd49
PZ
3423int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3424 struct drm_mm_node *node, u64 size,
3425 unsigned alignment);
a9da512b
PZ
3426int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3427 struct drm_mm_node *node, u64 size,
3428 unsigned alignment, u64 start,
3429 u64 end);
d713fd49
PZ
3430void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3431 struct drm_mm_node *node);
7ace3d30 3432int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3433void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3434struct drm_i915_gem_object *
3435i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3436struct drm_i915_gem_object *
3437i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3438 u32 stolen_offset,
3439 u32 gtt_offset,
3440 u32 size);
9797fbfb 3441
920cf419
CW
3442/* i915_gem_internal.c */
3443struct drm_i915_gem_object *
3444i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3445 unsigned int size);
3446
be6a0376
DV
3447/* i915_gem_shrinker.c */
3448unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3449 unsigned long target,
be6a0376
DV
3450 unsigned flags);
3451#define I915_SHRINK_PURGEABLE 0x1
3452#define I915_SHRINK_UNBOUND 0x2
3453#define I915_SHRINK_BOUND 0x4
5763ff04 3454#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3455#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3456unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3457void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3458void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3459
3460
673a394b 3461/* i915_gem_tiling.c */
2c1792a1 3462static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3463{
091387c1 3464 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3465
3466 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3467 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3468}
3469
2017263e 3470/* i915_debugfs.c */
f8c168fa 3471#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3472int i915_debugfs_register(struct drm_i915_private *dev_priv);
3473void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3474int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3475void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3476#else
8d35acba
CW
3477static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3478static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3479static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3480{ return 0; }
ce5e2ac1 3481static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3482#endif
84734a04
MK
3483
3484/* i915_gpu_error.c */
98a2f411
CW
3485#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3486
edc3d884
MK
3487__printf(2, 3)
3488void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3489int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3490 const struct i915_error_state_file_priv *error);
4dc955f7 3491int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3492 struct drm_i915_private *i915,
4dc955f7
MK
3493 size_t count, loff_t pos);
3494static inline void i915_error_state_buf_release(
3495 struct drm_i915_error_state_buf *eb)
3496{
3497 kfree(eb->buf);
3498}
c033666a
CW
3499void i915_capture_error_state(struct drm_i915_private *dev_priv,
3500 u32 engine_mask,
58174462 3501 const char *error_msg);
84734a04
MK
3502void i915_error_state_get(struct drm_device *dev,
3503 struct i915_error_state_file_priv *error_priv);
3504void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3505void i915_destroy_error_state(struct drm_device *dev);
3506
98a2f411
CW
3507#else
3508
3509static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3510 u32 engine_mask,
3511 const char *error_msg)
3512{
3513}
3514
3515static inline void i915_destroy_error_state(struct drm_device *dev)
3516{
3517}
3518
3519#endif
3520
0a4cd7c8 3521const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3522
351e3db2 3523/* i915_cmd_parser.c */
1ca3712c 3524int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3525void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3526void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3527bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3528int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3529 struct drm_i915_gem_object *batch_obj,
3530 struct drm_i915_gem_object *shadow_batch_obj,
3531 u32 batch_start_offset,
3532 u32 batch_len,
3533 bool is_master);
351e3db2 3534
eec688e1
RB
3535/* i915_perf.c */
3536extern void i915_perf_init(struct drm_i915_private *dev_priv);
3537extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3538extern void i915_perf_register(struct drm_i915_private *dev_priv);
3539extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3540
317c35d1
JB
3541/* i915_suspend.c */
3542extern int i915_save_state(struct drm_device *dev);
3543extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3544
0136db58 3545/* i915_sysfs.c */
694c2828
DW
3546void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3547void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3548
f899fc64
CW
3549/* intel_i2c.c */
3550extern int intel_setup_gmbus(struct drm_device *dev);
3551extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3552extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3553 unsigned int pin);
3bd7d909 3554
0184df46
JN
3555extern struct i2c_adapter *
3556intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3557extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3558extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3559static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3560{
3561 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3562}
f899fc64
CW
3563extern void intel_i2c_reset(struct drm_device *dev);
3564
8b8e1a89 3565/* intel_bios.c */
98f3a1dc 3566int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3567bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3568bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3569bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3570bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3571bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3572bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3573bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3574bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3575 enum port port);
6389dd83
SS
3576bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3577 enum port port);
3578
8b8e1a89 3579
3b617967 3580/* intel_opregion.c */
44834a67 3581#ifdef CONFIG_ACPI
6f9f4b7a 3582extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3583extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3584extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3585extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3586extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3587 bool enable);
6f9f4b7a 3588extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3589 pci_power_t state);
6f9f4b7a 3590extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3591#else
6f9f4b7a 3592static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3593static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3594static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3595static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3596{
3597}
9c4b0a68
JN
3598static inline int
3599intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3600{
3601 return 0;
3602}
ecbc5cf3 3603static inline int
6f9f4b7a 3604intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3605{
3606 return 0;
3607}
6f9f4b7a 3608static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3609{
3610 return -ENODEV;
3611}
65e082c9 3612#endif
8ee1c3db 3613
723bfd70
JB
3614/* intel_acpi.c */
3615#ifdef CONFIG_ACPI
3616extern void intel_register_dsm_handler(void);
3617extern void intel_unregister_dsm_handler(void);
3618#else
3619static inline void intel_register_dsm_handler(void) { return; }
3620static inline void intel_unregister_dsm_handler(void) { return; }
3621#endif /* CONFIG_ACPI */
3622
94b4f3ba
CW
3623/* intel_device_info.c */
3624static inline struct intel_device_info *
3625mkwrite_device_info(struct drm_i915_private *dev_priv)
3626{
3627 return (struct intel_device_info *)&dev_priv->info;
3628}
3629
3630void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3631void intel_device_info_dump(struct drm_i915_private *dev_priv);
3632
79e53945 3633/* modesetting */
f817586c 3634extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3635extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3636extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3637extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3638extern int intel_connector_register(struct drm_connector *);
c191eca1 3639extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3640extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3641 bool state);
043e9bda 3642extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3643extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3644extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3645extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3646extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3647extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3648extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3649 bool enable);
3bad0781 3650
c0c7babc
BW
3651int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3652 struct drm_file *file);
575155a9 3653
6ef3d427 3654/* overlay */
c033666a
CW
3655extern struct intel_overlay_error_state *
3656intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3657extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3658 struct intel_overlay_error_state *error);
c4a1d9e4 3659
c033666a
CW
3660extern struct intel_display_error_state *
3661intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3662extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3663 struct drm_i915_private *dev_priv,
c4a1d9e4 3664 struct intel_display_error_state *error);
6ef3d427 3665
151a49d0
TR
3666int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3667int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3668
3669/* intel_sideband.c */
707b6e3d
D
3670u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3671void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3672u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3673u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3674void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3675u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3676void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3677u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3678void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3679u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3680void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3681u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3682void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3683u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3684 enum intel_sbi_destination destination);
3685void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3686 enum intel_sbi_destination destination);
e9fe51c6
SK
3687u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3688void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3689
b7fa22d8 3690/* intel_dpio_phy.c */
ed37892e
ACO
3691void bxt_port_to_phy_channel(enum port port,
3692 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3693void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3694 enum port port, u32 margin, u32 scale,
3695 u32 enable, u32 deemphasis);
47a6bc61
ACO
3696void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3697void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3698bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3699 enum dpio_phy phy);
3700bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3701 enum dpio_phy phy);
3702uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3703 uint8_t lane_count);
3704void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3705 uint8_t lane_lat_optim_mask);
3706uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3707
b7fa22d8
ACO
3708void chv_set_phy_signal_level(struct intel_encoder *encoder,
3709 u32 deemph_reg_value, u32 margin_reg_value,
3710 bool uniq_trans_scale);
844b2f9a
ACO
3711void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3712 bool reset);
419b1b7a 3713void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3714void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3715void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3716void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3717
53d98725
ACO
3718void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3719 u32 demph_reg_value, u32 preemph_reg_value,
3720 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3721void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3722void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3723void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3724
616bc820
VS
3725int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3726int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3727
0b274481
BW
3728#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3729#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3730
3731#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3732#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3733#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3734#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3735
3736#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3737#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3738#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3739#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3740
698b3135
CW
3741/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3742 * will be implemented using 2 32-bit writes in an arbitrary order with
3743 * an arbitrary delay between them. This can cause the hardware to
3744 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3745 * machine death. For this reason we do not support I915_WRITE64, or
3746 * dev_priv->uncore.funcs.mmio_writeq.
3747 *
3748 * When reading a 64-bit value as two 32-bit values, the delay may cause
3749 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3750 * occasionally a 64-bit register does not actualy support a full readq
3751 * and must be read using two 32-bit reads.
3752 *
3753 * You have been warned.
698b3135 3754 */
0b274481 3755#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3756
50877445 3757#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3758 u32 upper, lower, old_upper, loop = 0; \
3759 upper = I915_READ(upper_reg); \
ee0a227b 3760 do { \
acd29f7b 3761 old_upper = upper; \
ee0a227b 3762 lower = I915_READ(lower_reg); \
acd29f7b
CW
3763 upper = I915_READ(upper_reg); \
3764 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3765 (u64)upper << 32 | lower; })
50877445 3766
cae5852d
ZN
3767#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3768#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3769
75aa3f63
VS
3770#define __raw_read(x, s) \
3771static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3772 i915_reg_t reg) \
75aa3f63 3773{ \
f0f59a00 3774 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3775}
3776
3777#define __raw_write(x, s) \
3778static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3779 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3780{ \
f0f59a00 3781 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3782}
3783__raw_read(8, b)
3784__raw_read(16, w)
3785__raw_read(32, l)
3786__raw_read(64, q)
3787
3788__raw_write(8, b)
3789__raw_write(16, w)
3790__raw_write(32, l)
3791__raw_write(64, q)
3792
3793#undef __raw_read
3794#undef __raw_write
3795
a6111f7b 3796/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3797 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3798 * controlled.
aafee2eb 3799 *
a6111f7b 3800 * Think twice, and think again, before using these.
aafee2eb
AH
3801 *
3802 * As an example, these accessors can possibly be used between:
3803 *
3804 * spin_lock_irq(&dev_priv->uncore.lock);
3805 * intel_uncore_forcewake_get__locked();
3806 *
3807 * and
3808 *
3809 * intel_uncore_forcewake_put__locked();
3810 * spin_unlock_irq(&dev_priv->uncore.lock);
3811 *
3812 *
3813 * Note: some registers may not need forcewake held, so
3814 * intel_uncore_forcewake_{get,put} can be omitted, see
3815 * intel_uncore_forcewake_for_reg().
3816 *
3817 * Certain architectures will die if the same cacheline is concurrently accessed
3818 * by different clients (e.g. on Ivybridge). Access to registers should
3819 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3820 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3821 */
75aa3f63
VS
3822#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3823#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3824#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3825#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3826
55bc60db
VS
3827/* "Broadcast RGB" property */
3828#define INTEL_BROADCAST_RGB_AUTO 0
3829#define INTEL_BROADCAST_RGB_FULL 1
3830#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3831
920a14b2 3832static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3833{
920a14b2 3834 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3835 return VLV_VGACNTRL;
920a14b2 3836 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3837 return CPU_VGACNTRL;
766aa1c4
VS
3838 else
3839 return VGACNTRL;
3840}
3841
df97729f
ID
3842static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3843{
3844 unsigned long j = msecs_to_jiffies(m);
3845
3846 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3847}
3848
7bd0e226
DV
3849static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3850{
3851 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3852}
3853
df97729f
ID
3854static inline unsigned long
3855timespec_to_jiffies_timeout(const struct timespec *value)
3856{
3857 unsigned long j = timespec_to_jiffies(value);
3858
3859 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3860}
3861
dce56b3c
PZ
3862/*
3863 * If you need to wait X milliseconds between events A and B, but event B
3864 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3865 * when event A happened, then just before event B you call this function and
3866 * pass the timestamp as the first argument, and X as the second argument.
3867 */
3868static inline void
3869wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3870{
ec5e0cfb 3871 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3872
3873 /*
3874 * Don't re-read the value of "jiffies" every time since it may change
3875 * behind our back and break the math.
3876 */
3877 tmp_jiffies = jiffies;
3878 target_jiffies = timestamp_jiffies +
3879 msecs_to_jiffies_timeout(to_wait_ms);
3880
3881 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3882 remaining_jiffies = target_jiffies - tmp_jiffies;
3883 while (remaining_jiffies)
3884 remaining_jiffies =
3885 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3886 }
3887}
221fe799
CW
3888
3889static inline bool
3890__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3891{
f69a02c9
CW
3892 struct intel_engine_cs *engine = req->engine;
3893
7ec2c73b
CW
3894 /* Before we do the heavier coherent read of the seqno,
3895 * check the value (hopefully) in the CPU cacheline.
3896 */
65e4760e 3897 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3898 return true;
3899
688e6c72
CW
3900 /* Ensure our read of the seqno is coherent so that we
3901 * do not "miss an interrupt" (i.e. if this is the last
3902 * request and the seqno write from the GPU is not visible
3903 * by the time the interrupt fires, we will see that the
3904 * request is incomplete and go back to sleep awaiting
3905 * another interrupt that will never come.)
3906 *
3907 * Strictly, we only need to do this once after an interrupt,
3908 * but it is easier and safer to do it every time the waiter
3909 * is woken.
3910 */
3d5564e9 3911 if (engine->irq_seqno_barrier &&
dbd6ef29 3912 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3913 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3914 struct task_struct *tsk;
3915
3d5564e9
CW
3916 /* The ordering of irq_posted versus applying the barrier
3917 * is crucial. The clearing of the current irq_posted must
3918 * be visible before we perform the barrier operation,
3919 * such that if a subsequent interrupt arrives, irq_posted
3920 * is reasserted and our task rewoken (which causes us to
3921 * do another __i915_request_irq_complete() immediately
3922 * and reapply the barrier). Conversely, if the clear
3923 * occurs after the barrier, then an interrupt that arrived
3924 * whilst we waited on the barrier would not trigger a
3925 * barrier on the next pass, and the read may not see the
3926 * seqno update.
3927 */
f69a02c9 3928 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3929
3930 /* If we consume the irq, but we are no longer the bottom-half,
3931 * the real bottom-half may not have serialised their own
3932 * seqno check with the irq-barrier (i.e. may have inspected
3933 * the seqno before we believe it coherent since they see
3934 * irq_posted == false but we are still running).
3935 */
3936 rcu_read_lock();
dbd6ef29 3937 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3938 if (tsk && tsk != current)
3939 /* Note that if the bottom-half is changed as we
3940 * are sending the wake-up, the new bottom-half will
3941 * be woken by whomever made the change. We only have
3942 * to worry about when we steal the irq-posted for
3943 * ourself.
3944 */
3945 wake_up_process(tsk);
3946 rcu_read_unlock();
3947
65e4760e 3948 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3949 return true;
3950 }
688e6c72 3951
688e6c72
CW
3952 return false;
3953}
3954
0b1de5d5
CW
3955void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3956bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3957
c58305af
CW
3958/* i915_mm.c */
3959int remap_io_mapping(struct vm_area_struct *vma,
3960 unsigned long addr, unsigned long pfn, unsigned long size,
3961 struct io_mapping *iomap);
3962
4b30cb23
CW
3963#define ptr_mask_bits(ptr) ({ \
3964 unsigned long __v = (unsigned long)(ptr); \
3965 (typeof(ptr))(__v & PAGE_MASK); \
3966})
3967
d31d7cb1
CW
3968#define ptr_unpack_bits(ptr, bits) ({ \
3969 unsigned long __v = (unsigned long)(ptr); \
3970 (bits) = __v & ~PAGE_MASK; \
3971 (typeof(ptr))(__v & PAGE_MASK); \
3972})
3973
3974#define ptr_pack_bits(ptr, bits) \
3975 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3976
78ef2d9a
CW
3977#define fetch_and_zero(ptr) ({ \
3978 typeof(*ptr) __T = *(ptr); \
3979 *(ptr) = (typeof(*ptr))0; \
3980 __T; \
3981})
3982
1da177e4 3983#endif