]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: pdev cleanup
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
d5d0804f 73#define DRIVER_DATE "20160822"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458struct drm_i915_fence_reg {
a1e5afbe 459 struct list_head link;
49ef5294
CW
460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
1690e1eb 462 int pin_count;
49ef5294
CW
463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
de151cf6 473};
7c1c2871 474
9b9d172d 475struct sdvo_device_mapping {
e957d772 476 u8 initialized;
9b9d172d 477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
e957d772 480 u8 i2c_pin;
b1083333 481 u8 ddc_pin;
9b9d172d 482};
483
7bd688cd 484struct intel_connector;
820d2d77 485struct intel_encoder;
5cec258b 486struct intel_crtc_state;
5724dbd1 487struct intel_initial_plane_config;
0e8ffe1b 488struct intel_crtc;
ee9300bb
DV
489struct intel_limit;
490struct dpll;
b8cecdf5 491
e70236a8 492struct drm_i915_display_funcs {
e70236a8
JB
493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 502 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 508 struct intel_crtc_state *);
5724dbd1
DL
509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
190f68c5
ACO
511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
76e5a89c
DV
513 void (*crtc_enable)(struct drm_crtc *crtc);
514 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
515 void (*audio_codec_enable)(struct drm_connector *connector,
516 struct intel_encoder *encoder,
5e7234c9 517 const struct drm_display_mode *adjusted_mode);
69bfe1a9 518 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 519 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 520 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
521 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
522 struct drm_framebuffer *fb,
523 struct drm_i915_gem_object *obj,
524 struct drm_i915_gem_request *req,
525 uint32_t flags);
91d14251 526 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
527 /* clock updates for mode set */
528 /* cursor updates */
529 /* render clock increase/decrease */
530 /* display clock increase/decrease */
531 /* pll clock increase/decrease */
8563b1e8 532
b95c5321
ML
533 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
534 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
535};
536
48c1026a
MK
537enum forcewake_domain_id {
538 FW_DOMAIN_ID_RENDER = 0,
539 FW_DOMAIN_ID_BLITTER,
540 FW_DOMAIN_ID_MEDIA,
541
542 FW_DOMAIN_ID_COUNT
543};
544
545enum forcewake_domains {
546 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
547 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
548 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
549 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
550 FORCEWAKE_BLITTER |
551 FORCEWAKE_MEDIA)
552};
553
3756685a
TU
554#define FW_REG_READ (1)
555#define FW_REG_WRITE (2)
556
557enum forcewake_domains
558intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
559 i915_reg_t reg, unsigned int op);
560
907b28c5 561struct intel_uncore_funcs {
c8d9a590 562 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 563 enum forcewake_domains domains);
c8d9a590 564 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 565 enum forcewake_domains domains);
0b274481 566
f0f59a00
VS
567 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
568 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
569 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
570 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 571
f0f59a00 572 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 573 uint8_t val, bool trace);
f0f59a00 574 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 575 uint16_t val, bool trace);
f0f59a00 576 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 577 uint32_t val, bool trace);
f0f59a00 578 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 579 uint64_t val, bool trace);
990bbdad
CW
580};
581
907b28c5
CW
582struct intel_uncore {
583 spinlock_t lock; /** lock is also taken in irq contexts. */
584
585 struct intel_uncore_funcs funcs;
586
587 unsigned fifo_count;
48c1026a 588 enum forcewake_domains fw_domains;
b2cff0db
CW
589
590 struct intel_uncore_forcewake_domain {
591 struct drm_i915_private *i915;
48c1026a 592 enum forcewake_domain_id id;
33c582c1 593 enum forcewake_domains mask;
b2cff0db 594 unsigned wake_count;
a57a4a67 595 struct hrtimer timer;
f0f59a00 596 i915_reg_t reg_set;
05a2fb15
MK
597 u32 val_set;
598 u32 val_clear;
f0f59a00
VS
599 i915_reg_t reg_ack;
600 i915_reg_t reg_post;
05a2fb15 601 u32 val_reset;
b2cff0db 602 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
603
604 int unclaimed_mmio_check;
b2cff0db
CW
605};
606
607/* Iterate over initialised fw domains */
33c582c1
TU
608#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
609 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
610 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
611 (domain__)++) \
612 for_each_if ((mask__) & (domain__)->mask)
613
614#define for_each_fw_domain(domain__, dev_priv__) \
615 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 616
b6e7d894
DL
617#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
618#define CSR_VERSION_MAJOR(version) ((version) >> 16)
619#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
620
eb805623 621struct intel_csr {
8144ac59 622 struct work_struct work;
eb805623 623 const char *fw_path;
a7f749f9 624 uint32_t *dmc_payload;
eb805623 625 uint32_t dmc_fw_size;
b6e7d894 626 uint32_t version;
eb805623 627 uint32_t mmio_count;
f0f59a00 628 i915_reg_t mmioaddr[8];
eb805623 629 uint32_t mmiodata[8];
832dba88 630 uint32_t dc_state;
a37baf3b 631 uint32_t allowed_dc_mask;
eb805623
DV
632};
633
79fc46df
DL
634#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
635 func(is_mobile) sep \
636 func(is_i85x) sep \
637 func(is_i915g) sep \
638 func(is_i945gm) sep \
639 func(is_g33) sep \
640 func(need_gfx_hws) sep \
641 func(is_g4x) sep \
642 func(is_pineview) sep \
643 func(is_broadwater) sep \
644 func(is_crestline) sep \
645 func(is_ivybridge) sep \
646 func(is_valleyview) sep \
666a4537 647 func(is_cherryview) sep \
79fc46df 648 func(is_haswell) sep \
ab0d24ac 649 func(is_broadwell) sep \
7201c0b3 650 func(is_skylake) sep \
7526ac19 651 func(is_broxton) sep \
ef11bdb3 652 func(is_kabylake) sep \
b833d685 653 func(is_preliminary) sep \
79fc46df
DL
654 func(has_fbc) sep \
655 func(has_pipe_cxsr) sep \
656 func(has_hotplug) sep \
657 func(cursor_needs_physical) sep \
658 func(has_overlay) sep \
659 func(overlay_needs_physical) sep \
660 func(supports_tv) sep \
dd93be58 661 func(has_llc) sep \
ca377809 662 func(has_snoop) sep \
30568c45 663 func(has_ddi) sep \
33e141ed 664 func(has_fpga_dbg) sep \
665 func(has_pooled_eu)
c96ea64e 666
a587f779
DL
667#define DEFINE_FLAG(name) u8 name:1
668#define SEP_SEMICOLON ;
c96ea64e 669
cfdf1fa2 670struct intel_device_info {
10fce67a 671 u32 display_mmio_offset;
87f1f465 672 u16 device_id;
ac208a8b 673 u8 num_pipes;
d615a166 674 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 675 u8 gen;
ae5702d2 676 u16 gen_mask;
73ae478c 677 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 678 u8 num_rings;
a587f779 679 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
680 /* Register offsets for the various display pipes and transcoders */
681 int pipe_offsets[I915_MAX_TRANSCODERS];
682 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 683 int palette_offsets[I915_MAX_PIPES];
5efb3e28 684 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
685
686 /* Slice/subslice/EU info */
687 u8 slice_total;
688 u8 subslice_total;
689 u8 subslice_per_slice;
690 u8 eu_total;
691 u8 eu_per_subslice;
33e141ed 692 u8 min_eu_in_pool;
b7668791
DL
693 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
694 u8 subslice_7eu[3];
3873218f
JM
695 u8 has_slice_pg:1;
696 u8 has_subslice_pg:1;
697 u8 has_eu_pg:1;
82cf435b
LL
698
699 struct color_luts {
700 u16 degamma_lut_size;
701 u16 gamma_lut_size;
702 } color;
cfdf1fa2
KH
703};
704
a587f779
DL
705#undef DEFINE_FLAG
706#undef SEP_SEMICOLON
707
2bd160a1
CW
708struct intel_display_error_state;
709
710struct drm_i915_error_state {
711 struct kref ref;
712 struct timeval time;
713
714 char error_msg[128];
715 bool simulated;
716 int iommu;
717 u32 reset_count;
718 u32 suspend_count;
719 struct intel_device_info device_info;
720
721 /* Generic register state */
722 u32 eir;
723 u32 pgtbl_er;
724 u32 ier;
725 u32 gtier[4];
726 u32 ccid;
727 u32 derrmr;
728 u32 forcewake;
729 u32 error; /* gen6+ */
730 u32 err_int; /* gen7 */
731 u32 fault_data0; /* gen8, gen9 */
732 u32 fault_data1; /* gen8, gen9 */
733 u32 done_reg;
734 u32 gac_eco;
735 u32 gam_ecochk;
736 u32 gab_ctl;
737 u32 gfx_mode;
738 u32 extra_instdone[I915_NUM_INSTDONE_REG];
739 u64 fence[I915_MAX_NUM_FENCES];
740 struct intel_overlay_error_state *overlay;
741 struct intel_display_error_state *display;
51d545d0 742 struct drm_i915_error_object *semaphore;
2bd160a1
CW
743
744 struct drm_i915_error_engine {
745 int engine_id;
746 /* Software tracked state */
747 bool waiting;
748 int num_waiters;
749 int hangcheck_score;
750 enum intel_engine_hangcheck_action hangcheck_action;
751 struct i915_address_space *vm;
752 int num_requests;
753
754 /* our own tracking of ring head and tail */
755 u32 cpu_ring_head;
756 u32 cpu_ring_tail;
757
758 u32 last_seqno;
759 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
760
761 /* Register state */
762 u32 start;
763 u32 tail;
764 u32 head;
765 u32 ctl;
21a2c58a 766 u32 mode;
2bd160a1
CW
767 u32 hws;
768 u32 ipeir;
769 u32 ipehr;
770 u32 instdone;
771 u32 bbstate;
772 u32 instpm;
773 u32 instps;
774 u32 seqno;
775 u64 bbaddr;
776 u64 acthd;
777 u32 fault_reg;
778 u64 faddr;
779 u32 rc_psmi; /* sleep state */
780 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
781
782 struct drm_i915_error_object {
783 int page_count;
784 u64 gtt_offset;
03382dfb 785 u64 gtt_size;
2bd160a1
CW
786 u32 *pages[0];
787 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
788
789 struct drm_i915_error_object *wa_ctx;
790
791 struct drm_i915_error_request {
792 long jiffies;
c84455b4 793 pid_t pid;
2bd160a1
CW
794 u32 seqno;
795 u32 head;
796 u32 tail;
797 } *requests;
798
799 struct drm_i915_error_waiter {
800 char comm[TASK_COMM_LEN];
801 pid_t pid;
802 u32 seqno;
803 } *waiters;
804
805 struct {
806 u32 gfx_mode;
807 union {
808 u64 pdp[4];
809 u32 pp_dir_base;
810 };
811 } vm_info;
812
813 pid_t pid;
814 char comm[TASK_COMM_LEN];
815 } engine[I915_NUM_ENGINES];
816
817 struct drm_i915_error_buffer {
818 u32 size;
819 u32 name;
820 u32 rseqno[I915_NUM_ENGINES], wseqno;
821 u64 gtt_offset;
822 u32 read_domains;
823 u32 write_domain;
824 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
825 u32 tiling:2;
826 u32 dirty:1;
827 u32 purgeable:1;
828 u32 userptr:1;
829 s32 engine:4;
830 u32 cache_level:3;
831 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
832 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
833 struct i915_address_space *active_vm[I915_NUM_ENGINES];
834};
835
7faf1ab2
DV
836enum i915_cache_level {
837 I915_CACHE_NONE = 0,
350ec881
CW
838 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
839 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
840 caches, eg sampler/render caches, and the
841 large Last-Level-Cache. LLC is coherent with
842 the CPU, but L3 is only visible to the GPU. */
651d794f 843 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
844};
845
e59ec13d
MK
846struct i915_ctx_hang_stats {
847 /* This context had batch pending when hang was declared */
848 unsigned batch_pending;
849
850 /* This context had batch active when hang was declared */
851 unsigned batch_active;
be62acb4
MK
852
853 /* Time when this context was last blamed for a GPU reset */
854 unsigned long guilty_ts;
855
676fa572
CW
856 /* If the contexts causes a second GPU hang within this time,
857 * it is permanently banned from submitting any more work.
858 */
859 unsigned long ban_period_seconds;
860
be62acb4
MK
861 /* This context is banned to submit more work */
862 bool banned;
e59ec13d 863};
40521054
BW
864
865/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 866#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 867
31b7a88d 868/**
e2efd130 869 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
870 * @ref: reference count.
871 * @user_handle: userspace tracking identity for this context.
872 * @remap_slice: l3 row remapping information.
b1b38278
DW
873 * @flags: context specific flags:
874 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
875 * @file_priv: filp associated with this context (NULL for global default
876 * context).
877 * @hang_stats: information about the role of this context in possible GPU
878 * hangs.
7df113e4 879 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
880 * @legacy_hw_ctx: render context backing object and whether it is correctly
881 * initialized (legacy ring submission mechanism only).
882 * @link: link in the global list of contexts.
883 *
884 * Contexts are memory images used by the hardware to store copies of their
885 * internal state.
886 */
e2efd130 887struct i915_gem_context {
dce3271b 888 struct kref ref;
9ea4feec 889 struct drm_i915_private *i915;
40521054 890 struct drm_i915_file_private *file_priv;
ae6c4806 891 struct i915_hw_ppgtt *ppgtt;
c84455b4 892 struct pid *pid;
a33afea5 893
8d59bc6a
CW
894 struct i915_ctx_hang_stats hang_stats;
895
8d59bc6a 896 unsigned long flags;
bc3d6744
CW
897#define CONTEXT_NO_ZEROMAP BIT(0)
898#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
899
900 /* Unique identifier for this context, used by the hw for tracking */
901 unsigned int hw_id;
8d59bc6a 902 u32 user_handle;
5d1808ec 903
0cb26a8e
CW
904 u32 ggtt_alignment;
905
9021ad03 906 struct intel_context {
bf3783e5 907 struct i915_vma *state;
7e37f889 908 struct intel_ring *ring;
82352e90 909 uint32_t *lrc_reg_state;
8d59bc6a
CW
910 u64 lrc_desc;
911 int pin_count;
24f1d3cc 912 bool initialised;
666796da 913 } engine[I915_NUM_ENGINES];
bcd794c2 914 u32 ring_size;
c01fc532 915 u32 desc_template;
3c7ba635 916 struct atomic_notifier_head status_notifier;
80a9a8db 917 bool execlists_force_single_submission;
c9e003af 918
a33afea5 919 struct list_head link;
8d59bc6a
CW
920
921 u8 remap_slice;
50e046b6 922 bool closed:1;
40521054
BW
923};
924
a4001f1b
PZ
925enum fb_op_origin {
926 ORIGIN_GTT,
927 ORIGIN_CPU,
928 ORIGIN_CS,
929 ORIGIN_FLIP,
74b4ea1e 930 ORIGIN_DIRTYFB,
a4001f1b
PZ
931};
932
ab34a7e8 933struct intel_fbc {
25ad93fd
PZ
934 /* This is always the inner lock when overlapping with struct_mutex and
935 * it's the outer lock when overlapping with stolen_lock. */
936 struct mutex lock;
5e59f717 937 unsigned threshold;
dbef0f15
PZ
938 unsigned int possible_framebuffer_bits;
939 unsigned int busy_bits;
010cf73d 940 unsigned int visible_pipes_mask;
e35fef21 941 struct intel_crtc *crtc;
5c3fe8b0 942
c4213885 943 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
944 struct drm_mm_node *compressed_llb;
945
da46f936
RV
946 bool false_color;
947
d029bcad 948 bool enabled;
0e631adc 949 bool active;
9adccc60 950
aaf78d27
PZ
951 struct intel_fbc_state_cache {
952 struct {
953 unsigned int mode_flags;
954 uint32_t hsw_bdw_pixel_rate;
955 } crtc;
956
957 struct {
958 unsigned int rotation;
959 int src_w;
960 int src_h;
961 bool visible;
962 } plane;
963
964 struct {
965 u64 ilk_ggtt_offset;
aaf78d27
PZ
966 uint32_t pixel_format;
967 unsigned int stride;
968 int fence_reg;
969 unsigned int tiling_mode;
970 } fb;
971 } state_cache;
972
b183b3f1
PZ
973 struct intel_fbc_reg_params {
974 struct {
975 enum pipe pipe;
976 enum plane plane;
977 unsigned int fence_y_offset;
978 } crtc;
979
980 struct {
981 u64 ggtt_offset;
b183b3f1
PZ
982 uint32_t pixel_format;
983 unsigned int stride;
984 int fence_reg;
985 } fb;
986
987 int cfb_size;
988 } params;
989
5c3fe8b0 990 struct intel_fbc_work {
128d7356 991 bool scheduled;
ca18d51d 992 u32 scheduled_vblank;
128d7356 993 struct work_struct work;
128d7356 994 } work;
5c3fe8b0 995
bf6189c6 996 const char *no_fbc_reason;
b5e50c3f
JB
997};
998
96178eeb
VK
999/**
1000 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1001 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1002 * parsing for same resolution.
1003 */
1004enum drrs_refresh_rate_type {
1005 DRRS_HIGH_RR,
1006 DRRS_LOW_RR,
1007 DRRS_MAX_RR, /* RR count */
1008};
1009
1010enum drrs_support_type {
1011 DRRS_NOT_SUPPORTED = 0,
1012 STATIC_DRRS_SUPPORT = 1,
1013 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1014};
1015
2807cf69 1016struct intel_dp;
96178eeb
VK
1017struct i915_drrs {
1018 struct mutex mutex;
1019 struct delayed_work work;
1020 struct intel_dp *dp;
1021 unsigned busy_frontbuffer_bits;
1022 enum drrs_refresh_rate_type refresh_rate_type;
1023 enum drrs_support_type type;
1024};
1025
a031d709 1026struct i915_psr {
f0355c4a 1027 struct mutex lock;
a031d709
RV
1028 bool sink_support;
1029 bool source_ok;
2807cf69 1030 struct intel_dp *enabled;
7c8f8a70
RV
1031 bool active;
1032 struct delayed_work work;
9ca15301 1033 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1034 bool psr2_support;
1035 bool aux_frame_sync;
60e5ffe3 1036 bool link_standby;
3f51e471 1037};
5c3fe8b0 1038
3bad0781 1039enum intel_pch {
f0350830 1040 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1041 PCH_IBX, /* Ibexpeak PCH */
1042 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1043 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1044 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1045 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1046 PCH_NOP,
3bad0781
ZW
1047};
1048
988d6ee8
PZ
1049enum intel_sbi_destination {
1050 SBI_ICLK,
1051 SBI_MPHY,
1052};
1053
b690e96c 1054#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1055#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1056#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1057#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1058#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1059#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1060
8be48d92 1061struct intel_fbdev;
1630fe75 1062struct intel_fbc_work;
38651674 1063
c2b9152f
DV
1064struct intel_gmbus {
1065 struct i2c_adapter adapter;
3e4d44e0 1066#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1067 u32 force_bit;
c2b9152f 1068 u32 reg0;
f0f59a00 1069 i915_reg_t gpio_reg;
c167a6fc 1070 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1071 struct drm_i915_private *dev_priv;
1072};
1073
f4c956ad 1074struct i915_suspend_saved_registers {
e948e994 1075 u32 saveDSPARB;
ba8bbcf6 1076 u32 saveFBC_CONTROL;
1f84e550 1077 u32 saveCACHE_MODE_0;
1f84e550 1078 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1079 u32 saveSWF0[16];
1080 u32 saveSWF1[16];
85fa792b 1081 u32 saveSWF3[3];
4b9de737 1082 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1083 u32 savePCH_PORT_HOTPLUG;
9f49c376 1084 u16 saveGCDGMBUS;
f4c956ad 1085};
c85aa885 1086
ddeea5b0
ID
1087struct vlv_s0ix_state {
1088 /* GAM */
1089 u32 wr_watermark;
1090 u32 gfx_prio_ctrl;
1091 u32 arb_mode;
1092 u32 gfx_pend_tlb0;
1093 u32 gfx_pend_tlb1;
1094 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1095 u32 media_max_req_count;
1096 u32 gfx_max_req_count;
1097 u32 render_hwsp;
1098 u32 ecochk;
1099 u32 bsd_hwsp;
1100 u32 blt_hwsp;
1101 u32 tlb_rd_addr;
1102
1103 /* MBC */
1104 u32 g3dctl;
1105 u32 gsckgctl;
1106 u32 mbctl;
1107
1108 /* GCP */
1109 u32 ucgctl1;
1110 u32 ucgctl3;
1111 u32 rcgctl1;
1112 u32 rcgctl2;
1113 u32 rstctl;
1114 u32 misccpctl;
1115
1116 /* GPM */
1117 u32 gfxpause;
1118 u32 rpdeuhwtc;
1119 u32 rpdeuc;
1120 u32 ecobus;
1121 u32 pwrdwnupctl;
1122 u32 rp_down_timeout;
1123 u32 rp_deucsw;
1124 u32 rcubmabdtmr;
1125 u32 rcedata;
1126 u32 spare2gh;
1127
1128 /* Display 1 CZ domain */
1129 u32 gt_imr;
1130 u32 gt_ier;
1131 u32 pm_imr;
1132 u32 pm_ier;
1133 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1134
1135 /* GT SA CZ domain */
1136 u32 tilectl;
1137 u32 gt_fifoctl;
1138 u32 gtlc_wake_ctrl;
1139 u32 gtlc_survive;
1140 u32 pmwgicz;
1141
1142 /* Display 2 CZ domain */
1143 u32 gu_ctl0;
1144 u32 gu_ctl1;
9c25210f 1145 u32 pcbr;
ddeea5b0
ID
1146 u32 clock_gate_dis2;
1147};
1148
bf225f20
CW
1149struct intel_rps_ei {
1150 u32 cz_clock;
1151 u32 render_c0;
1152 u32 media_c0;
31685c25
D
1153};
1154
c85aa885 1155struct intel_gen6_power_mgmt {
d4d70aa5
ID
1156 /*
1157 * work, interrupts_enabled and pm_iir are protected by
1158 * dev_priv->irq_lock
1159 */
c85aa885 1160 struct work_struct work;
d4d70aa5 1161 bool interrupts_enabled;
c85aa885 1162 u32 pm_iir;
59cdb63d 1163
1800ad25
SAK
1164 u32 pm_intr_keep;
1165
b39fb297
BW
1166 /* Frequencies are stored in potentially platform dependent multiples.
1167 * In other words, *_freq needs to be multiplied by X to be interesting.
1168 * Soft limits are those which are used for the dynamic reclocking done
1169 * by the driver (raise frequencies under heavy loads, and lower for
1170 * lighter loads). Hard limits are those imposed by the hardware.
1171 *
1172 * A distinction is made for overclocking, which is never enabled by
1173 * default, and is considered to be above the hard limit if it's
1174 * possible at all.
1175 */
1176 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1177 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1178 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1179 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1180 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1181 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1182 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1183 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1184 u8 rp1_freq; /* "less than" RP0 power/freqency */
1185 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1186 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1187
8fb55197
CW
1188 u8 up_threshold; /* Current %busy required to uplock */
1189 u8 down_threshold; /* Current %busy required to downclock */
1190
dd75fdc8
CW
1191 int last_adj;
1192 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1193
8d3afd7d
CW
1194 spinlock_t client_lock;
1195 struct list_head clients;
1196 bool client_boost;
1197
c0951f0c 1198 bool enabled;
54b4f68f 1199 struct delayed_work autoenable_work;
1854d5ca 1200 unsigned boosts;
4fc688ce 1201
bf225f20
CW
1202 /* manual wa residency calculations */
1203 struct intel_rps_ei up_ei, down_ei;
1204
4fc688ce
JB
1205 /*
1206 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1207 * Must be taken after struct_mutex if nested. Note that
1208 * this lock may be held for long periods of time when
1209 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1210 */
1211 struct mutex hw_lock;
c85aa885
DV
1212};
1213
1a240d4d
DV
1214/* defined intel_pm.c */
1215extern spinlock_t mchdev_lock;
1216
c85aa885
DV
1217struct intel_ilk_power_mgmt {
1218 u8 cur_delay;
1219 u8 min_delay;
1220 u8 max_delay;
1221 u8 fmax;
1222 u8 fstart;
1223
1224 u64 last_count1;
1225 unsigned long last_time1;
1226 unsigned long chipset_power;
1227 u64 last_count2;
5ed0bdf2 1228 u64 last_time2;
c85aa885
DV
1229 unsigned long gfx_power;
1230 u8 corr;
1231
1232 int c_m;
1233 int r_t;
1234};
1235
c6cb582e
ID
1236struct drm_i915_private;
1237struct i915_power_well;
1238
1239struct i915_power_well_ops {
1240 /*
1241 * Synchronize the well's hw state to match the current sw state, for
1242 * example enable/disable it based on the current refcount. Called
1243 * during driver init and resume time, possibly after first calling
1244 * the enable/disable handlers.
1245 */
1246 void (*sync_hw)(struct drm_i915_private *dev_priv,
1247 struct i915_power_well *power_well);
1248 /*
1249 * Enable the well and resources that depend on it (for example
1250 * interrupts located on the well). Called after the 0->1 refcount
1251 * transition.
1252 */
1253 void (*enable)(struct drm_i915_private *dev_priv,
1254 struct i915_power_well *power_well);
1255 /*
1256 * Disable the well and resources that depend on it. Called after
1257 * the 1->0 refcount transition.
1258 */
1259 void (*disable)(struct drm_i915_private *dev_priv,
1260 struct i915_power_well *power_well);
1261 /* Returns the hw enabled state. */
1262 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1263 struct i915_power_well *power_well);
1264};
1265
a38911a3
WX
1266/* Power well structure for haswell */
1267struct i915_power_well {
c1ca727f 1268 const char *name;
6f3ef5dd 1269 bool always_on;
a38911a3
WX
1270 /* power well enable/disable usage count */
1271 int count;
bfafe93a
ID
1272 /* cached hw enabled state */
1273 bool hw_enabled;
c1ca727f 1274 unsigned long domains;
77961eb9 1275 unsigned long data;
c6cb582e 1276 const struct i915_power_well_ops *ops;
a38911a3
WX
1277};
1278
83c00f55 1279struct i915_power_domains {
baa70707
ID
1280 /*
1281 * Power wells needed for initialization at driver init and suspend
1282 * time are on. They are kept on until after the first modeset.
1283 */
1284 bool init_power_on;
0d116a29 1285 bool initializing;
c1ca727f 1286 int power_well_count;
baa70707 1287
83c00f55 1288 struct mutex lock;
1da51581 1289 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1290 struct i915_power_well *power_wells;
83c00f55
ID
1291};
1292
35a85ac6 1293#define MAX_L3_SLICES 2
a4da4fa4 1294struct intel_l3_parity {
35a85ac6 1295 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1296 struct work_struct error_work;
35a85ac6 1297 int which_slice;
a4da4fa4
DV
1298};
1299
4b5aed62 1300struct i915_gem_mm {
4b5aed62
DV
1301 /** Memory allocator for GTT stolen memory */
1302 struct drm_mm stolen;
92e97d2f
PZ
1303 /** Protects the usage of the GTT stolen memory allocator. This is
1304 * always the inner lock when overlapping with struct_mutex. */
1305 struct mutex stolen_lock;
1306
4b5aed62
DV
1307 /** List of all objects in gtt_space. Used to restore gtt
1308 * mappings on resume */
1309 struct list_head bound_list;
1310 /**
1311 * List of objects which are not bound to the GTT (thus
1312 * are idle and not used by the GPU) but still have
1313 * (presumably uncached) pages still attached.
1314 */
1315 struct list_head unbound_list;
1316
1317 /** Usable portion of the GTT for GEM */
1318 unsigned long stolen_base; /* limited to low memory (32-bit) */
1319
4b5aed62
DV
1320 /** PPGTT used for aliasing the PPGTT with the GTT */
1321 struct i915_hw_ppgtt *aliasing_ppgtt;
1322
2cfcd32a 1323 struct notifier_block oom_notifier;
e87666b5 1324 struct notifier_block vmap_notifier;
ceabbba5 1325 struct shrinker shrinker;
4b5aed62 1326
4b5aed62
DV
1327 /** LRU list of objects with fence regs on them. */
1328 struct list_head fence_list;
1329
4b5aed62
DV
1330 /**
1331 * Are we in a non-interruptible section of code like
1332 * modesetting?
1333 */
1334 bool interruptible;
1335
bdf1e7e3 1336 /* the indicator for dispatch video commands on two BSD rings */
c80ff16e 1337 unsigned int bsd_engine_dispatch_index;
bdf1e7e3 1338
4b5aed62
DV
1339 /** Bit 6 swizzling required for X tiling */
1340 uint32_t bit_6_swizzle_x;
1341 /** Bit 6 swizzling required for Y tiling */
1342 uint32_t bit_6_swizzle_y;
1343
4b5aed62 1344 /* accounting, useful for userland debugging */
c20e8355 1345 spinlock_t object_stat_lock;
4b5aed62
DV
1346 size_t object_memory;
1347 u32 object_count;
1348};
1349
edc3d884 1350struct drm_i915_error_state_buf {
0a4cd7c8 1351 struct drm_i915_private *i915;
edc3d884
MK
1352 unsigned bytes;
1353 unsigned size;
1354 int err;
1355 u8 *buf;
1356 loff_t start;
1357 loff_t pos;
1358};
1359
fc16b48b
MK
1360struct i915_error_state_file_priv {
1361 struct drm_device *dev;
1362 struct drm_i915_error_state *error;
1363};
1364
99584db3
DV
1365struct i915_gpu_error {
1366 /* For hangcheck timer */
1367#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1368#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1369 /* Hang gpu twice in this window and your context gets banned */
1370#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1371
737b1506 1372 struct delayed_work hangcheck_work;
99584db3
DV
1373
1374 /* For reset and error_state handling. */
1375 spinlock_t lock;
1376 /* Protected by the above dev->gpu_error.lock. */
1377 struct drm_i915_error_state *first_error;
094f9a54
CW
1378
1379 unsigned long missed_irq_rings;
1380
1f83fee0 1381 /**
2ac0f450 1382 * State variable controlling the reset flow and count
1f83fee0 1383 *
2ac0f450
MK
1384 * This is a counter which gets incremented when reset is triggered,
1385 * and again when reset has been handled. So odd values (lowest bit set)
1386 * means that reset is in progress and even values that
1387 * (reset_counter >> 1):th reset was successfully completed.
1388 *
1389 * If reset is not completed succesfully, the I915_WEDGE bit is
1390 * set meaning that hardware is terminally sour and there is no
1391 * recovery. All waiters on the reset_queue will be woken when
1392 * that happens.
1393 *
1394 * This counter is used by the wait_seqno code to notice that reset
1395 * event happened and it needs to restart the entire ioctl (since most
1396 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1397 *
1398 * This is important for lock-free wait paths, where no contended lock
1399 * naturally enforces the correct ordering between the bail-out of the
1400 * waiter and the gpu reset work code.
1f83fee0
DV
1401 */
1402 atomic_t reset_counter;
1403
1f83fee0 1404#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1405#define I915_WEDGED (1 << 31)
1f83fee0 1406
1f15b76f
CW
1407 /**
1408 * Waitqueue to signal when a hang is detected. Used to for waiters
1409 * to release the struct_mutex for the reset to procede.
1410 */
1411 wait_queue_head_t wait_queue;
1412
1f83fee0
DV
1413 /**
1414 * Waitqueue to signal when the reset has completed. Used by clients
1415 * that wait for dev_priv->mm.wedged to settle.
1416 */
1417 wait_queue_head_t reset_queue;
33196ded 1418
094f9a54 1419 /* For missed irq/seqno simulation. */
688e6c72 1420 unsigned long test_irq_rings;
99584db3
DV
1421};
1422
b8efb17b
ZR
1423enum modeset_restore {
1424 MODESET_ON_LID_OPEN,
1425 MODESET_DONE,
1426 MODESET_SUSPENDED,
1427};
1428
500ea70d
RV
1429#define DP_AUX_A 0x40
1430#define DP_AUX_B 0x10
1431#define DP_AUX_C 0x20
1432#define DP_AUX_D 0x30
1433
11c1b657
XZ
1434#define DDC_PIN_B 0x05
1435#define DDC_PIN_C 0x04
1436#define DDC_PIN_D 0x06
1437
6acab15a 1438struct ddi_vbt_port_info {
ce4dd49e
DL
1439 /*
1440 * This is an index in the HDMI/DVI DDI buffer translation table.
1441 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1442 * populate this field.
1443 */
1444#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1445 uint8_t hdmi_level_shift;
311a2094
PZ
1446
1447 uint8_t supports_dvi:1;
1448 uint8_t supports_hdmi:1;
1449 uint8_t supports_dp:1;
500ea70d
RV
1450
1451 uint8_t alternate_aux_channel;
11c1b657 1452 uint8_t alternate_ddc_pin;
75067dde
AK
1453
1454 uint8_t dp_boost_level;
1455 uint8_t hdmi_boost_level;
6acab15a
PZ
1456};
1457
bfd7ebda
RV
1458enum psr_lines_to_wait {
1459 PSR_0_LINES_TO_WAIT = 0,
1460 PSR_1_LINE_TO_WAIT,
1461 PSR_4_LINES_TO_WAIT,
1462 PSR_8_LINES_TO_WAIT
83a7280e
PB
1463};
1464
41aa3448
RV
1465struct intel_vbt_data {
1466 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1467 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1468
1469 /* Feature bits */
1470 unsigned int int_tv_support:1;
1471 unsigned int lvds_dither:1;
1472 unsigned int lvds_vbt:1;
1473 unsigned int int_crt_support:1;
1474 unsigned int lvds_use_ssc:1;
1475 unsigned int display_clock_mode:1;
1476 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1477 unsigned int panel_type:4;
41aa3448
RV
1478 int lvds_ssc_freq;
1479 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1480
83a7280e
PB
1481 enum drrs_support_type drrs_type;
1482
6aa23e65
JN
1483 struct {
1484 int rate;
1485 int lanes;
1486 int preemphasis;
1487 int vswing;
06411f08 1488 bool low_vswing;
6aa23e65
JN
1489 bool initialized;
1490 bool support;
1491 int bpp;
1492 struct edp_power_seq pps;
1493 } edp;
41aa3448 1494
bfd7ebda
RV
1495 struct {
1496 bool full_link;
1497 bool require_aux_wakeup;
1498 int idle_frames;
1499 enum psr_lines_to_wait lines_to_wait;
1500 int tp1_wakeup_time;
1501 int tp2_tp3_wakeup_time;
1502 } psr;
1503
f00076d2
JN
1504 struct {
1505 u16 pwm_freq_hz;
39fbc9c8 1506 bool present;
f00076d2 1507 bool active_low_pwm;
1de6068e 1508 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1509 enum intel_backlight_type type;
f00076d2
JN
1510 } backlight;
1511
d17c5443
SK
1512 /* MIPI DSI */
1513 struct {
1514 u16 panel_id;
d3b542fc
SK
1515 struct mipi_config *config;
1516 struct mipi_pps_data *pps;
1517 u8 seq_version;
1518 u32 size;
1519 u8 *data;
8d3ed2f3 1520 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1521 } dsi;
1522
41aa3448
RV
1523 int crt_ddc_pin;
1524
1525 int child_dev_num;
768f69c9 1526 union child_device_config *child_dev;
6acab15a
PZ
1527
1528 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1529 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1530};
1531
77c122bc
VS
1532enum intel_ddb_partitioning {
1533 INTEL_DDB_PART_1_2,
1534 INTEL_DDB_PART_5_6, /* IVB+ */
1535};
1536
1fd527cc
VS
1537struct intel_wm_level {
1538 bool enable;
1539 uint32_t pri_val;
1540 uint32_t spr_val;
1541 uint32_t cur_val;
1542 uint32_t fbc_val;
1543};
1544
820c1980 1545struct ilk_wm_values {
609cedef
VS
1546 uint32_t wm_pipe[3];
1547 uint32_t wm_lp[3];
1548 uint32_t wm_lp_spr[3];
1549 uint32_t wm_linetime[3];
1550 bool enable_fbc_wm;
1551 enum intel_ddb_partitioning partitioning;
1552};
1553
262cd2e1
VS
1554struct vlv_pipe_wm {
1555 uint16_t primary;
1556 uint16_t sprite[2];
1557 uint8_t cursor;
1558};
ae80152d 1559
262cd2e1
VS
1560struct vlv_sr_wm {
1561 uint16_t plane;
1562 uint8_t cursor;
1563};
ae80152d 1564
262cd2e1
VS
1565struct vlv_wm_values {
1566 struct vlv_pipe_wm pipe[3];
1567 struct vlv_sr_wm sr;
0018fda1
VS
1568 struct {
1569 uint8_t cursor;
1570 uint8_t sprite[2];
1571 uint8_t primary;
1572 } ddl[3];
6eb1a681
VS
1573 uint8_t level;
1574 bool cxsr;
0018fda1
VS
1575};
1576
c193924e 1577struct skl_ddb_entry {
16160e3d 1578 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1579};
1580
1581static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1582{
16160e3d 1583 return entry->end - entry->start;
c193924e
DL
1584}
1585
08db6652
DL
1586static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1587 const struct skl_ddb_entry *e2)
1588{
1589 if (e1->start == e2->start && e1->end == e2->end)
1590 return true;
1591
1592 return false;
1593}
1594
c193924e 1595struct skl_ddb_allocation {
34bb56af 1596 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1597 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1598 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1599};
1600
2ac96d2a 1601struct skl_wm_values {
2b4b9f35 1602 unsigned dirty_pipes;
c193924e 1603 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1604 uint32_t wm_linetime[I915_MAX_PIPES];
1605 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1606 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1607};
1608
1609struct skl_wm_level {
1610 bool plane_en[I915_MAX_PLANES];
1611 uint16_t plane_res_b[I915_MAX_PLANES];
1612 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1613};
1614
c67a470b 1615/*
765dab67
PZ
1616 * This struct helps tracking the state needed for runtime PM, which puts the
1617 * device in PCI D3 state. Notice that when this happens, nothing on the
1618 * graphics device works, even register access, so we don't get interrupts nor
1619 * anything else.
c67a470b 1620 *
765dab67
PZ
1621 * Every piece of our code that needs to actually touch the hardware needs to
1622 * either call intel_runtime_pm_get or call intel_display_power_get with the
1623 * appropriate power domain.
a8a8bd54 1624 *
765dab67
PZ
1625 * Our driver uses the autosuspend delay feature, which means we'll only really
1626 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1627 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1628 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1629 *
1630 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1631 * goes back to false exactly before we reenable the IRQs. We use this variable
1632 * to check if someone is trying to enable/disable IRQs while they're supposed
1633 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1634 * case it happens.
c67a470b 1635 *
765dab67 1636 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1637 */
5d584b2e 1638struct i915_runtime_pm {
1f814dac 1639 atomic_t wakeref_count;
2b19efeb 1640 atomic_t atomic_seq;
5d584b2e 1641 bool suspended;
2aeb7d3a 1642 bool irqs_enabled;
c67a470b
PZ
1643};
1644
926321d5
DV
1645enum intel_pipe_crc_source {
1646 INTEL_PIPE_CRC_SOURCE_NONE,
1647 INTEL_PIPE_CRC_SOURCE_PLANE1,
1648 INTEL_PIPE_CRC_SOURCE_PLANE2,
1649 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1650 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1651 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1652 INTEL_PIPE_CRC_SOURCE_TV,
1653 INTEL_PIPE_CRC_SOURCE_DP_B,
1654 INTEL_PIPE_CRC_SOURCE_DP_C,
1655 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1656 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1657 INTEL_PIPE_CRC_SOURCE_MAX,
1658};
1659
8bf1e9f1 1660struct intel_pipe_crc_entry {
ac2300d4 1661 uint32_t frame;
8bf1e9f1
SH
1662 uint32_t crc[5];
1663};
1664
b2c88f5b 1665#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1666struct intel_pipe_crc {
d538bbdf
DL
1667 spinlock_t lock;
1668 bool opened; /* exclusive access to the result file */
e5f75aca 1669 struct intel_pipe_crc_entry *entries;
926321d5 1670 enum intel_pipe_crc_source source;
d538bbdf 1671 int head, tail;
07144428 1672 wait_queue_head_t wq;
8bf1e9f1
SH
1673};
1674
f99d7069 1675struct i915_frontbuffer_tracking {
b5add959 1676 spinlock_t lock;
f99d7069
DV
1677
1678 /*
1679 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1680 * scheduled flips.
1681 */
1682 unsigned busy_bits;
1683 unsigned flip_bits;
1684};
1685
7225342a 1686struct i915_wa_reg {
f0f59a00 1687 i915_reg_t addr;
7225342a
MK
1688 u32 value;
1689 /* bitmask representing WA bits */
1690 u32 mask;
1691};
1692
33136b06
AS
1693/*
1694 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1695 * allowing it for RCS as we don't foresee any requirement of having
1696 * a whitelist for other engines. When it is really required for
1697 * other engines then the limit need to be increased.
1698 */
1699#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1700
1701struct i915_workarounds {
1702 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1703 u32 count;
666796da 1704 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1705};
1706
cf9d2890
YZ
1707struct i915_virtual_gpu {
1708 bool active;
1709};
1710
aa363136
MR
1711/* used in computing the new watermarks state */
1712struct intel_wm_config {
1713 unsigned int num_pipes_active;
1714 bool sprites_enabled;
1715 bool sprites_scaled;
1716};
1717
77fec556 1718struct drm_i915_private {
8f460e2c
CW
1719 struct drm_device drm;
1720
efab6d8d 1721 struct kmem_cache *objects;
e20d2ab7 1722 struct kmem_cache *vmas;
efab6d8d 1723 struct kmem_cache *requests;
f4c956ad 1724
5c969aa7 1725 const struct intel_device_info info;
f4c956ad
DV
1726
1727 int relative_constants_mode;
1728
1729 void __iomem *regs;
1730
907b28c5 1731 struct intel_uncore uncore;
f4c956ad 1732
cf9d2890
YZ
1733 struct i915_virtual_gpu vgpu;
1734
0ad35fed
ZW
1735 struct intel_gvt gvt;
1736
33a732f4
AD
1737 struct intel_guc guc;
1738
eb805623
DV
1739 struct intel_csr csr;
1740
5ea6e5e3 1741 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1742
f4c956ad
DV
1743 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1744 * controller on different i2c buses. */
1745 struct mutex gmbus_mutex;
1746
1747 /**
1748 * Base address of the gmbus and gpio block.
1749 */
1750 uint32_t gpio_mmio_base;
1751
b6fdd0f2
SS
1752 /* MMIO base address for MIPI regs */
1753 uint32_t mipi_mmio_base;
1754
443a389f
VS
1755 uint32_t psr_mmio_base;
1756
44cb734c
ID
1757 uint32_t pps_mmio_base;
1758
28c70f16
DV
1759 wait_queue_head_t gmbus_wait_queue;
1760
f4c956ad 1761 struct pci_dev *bridge_dev;
0ca5fa3a 1762 struct i915_gem_context *kernel_context;
666796da 1763 struct intel_engine_cs engine[I915_NUM_ENGINES];
51d545d0 1764 struct i915_vma *semaphore;
ddf07be7 1765 u32 next_seqno;
f4c956ad 1766
ba8286fa 1767 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1768 struct resource mch_res;
1769
f4c956ad
DV
1770 /* protects the irq masks */
1771 spinlock_t irq_lock;
1772
84c33a64
SG
1773 /* protects the mmio flip data */
1774 spinlock_t mmio_flip_lock;
1775
f8b79e58
ID
1776 bool display_irqs_enabled;
1777
9ee32fea
DV
1778 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1779 struct pm_qos_request pm_qos;
1780
a580516d
VS
1781 /* Sideband mailbox protection */
1782 struct mutex sb_lock;
f4c956ad
DV
1783
1784 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1785 union {
1786 u32 irq_mask;
1787 u32 de_irq_mask[I915_MAX_PIPES];
1788 };
f4c956ad 1789 u32 gt_irq_mask;
605cd25b 1790 u32 pm_irq_mask;
a6706b45 1791 u32 pm_rps_events;
91d181dd 1792 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1793
5fcece80 1794 struct i915_hotplug hotplug;
ab34a7e8 1795 struct intel_fbc fbc;
439d7ac0 1796 struct i915_drrs drrs;
f4c956ad 1797 struct intel_opregion opregion;
41aa3448 1798 struct intel_vbt_data vbt;
f4c956ad 1799
d9ceb816
JB
1800 bool preserve_bios_swizzle;
1801
f4c956ad
DV
1802 /* overlay */
1803 struct intel_overlay *overlay;
f4c956ad 1804
58c68779 1805 /* backlight registers and fields in struct intel_panel */
07f11d49 1806 struct mutex backlight_lock;
31ad8ec6 1807
f4c956ad 1808 /* LVDS info */
f4c956ad
DV
1809 bool no_aux_handshake;
1810
e39b999a
VS
1811 /* protects panel power sequencer state */
1812 struct mutex pps_mutex;
1813
f4c956ad 1814 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1815 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1816
1817 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1818 unsigned int skl_preferred_vco_freq;
1a617b77 1819 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1820 unsigned int max_dotclk_freq;
e7dc33f3 1821 unsigned int rawclk_freq;
6bcda4f0 1822 unsigned int hpll_freq;
bfa7df01 1823 unsigned int czclk_freq;
f4c956ad 1824
63911d72 1825 struct {
709e05c3 1826 unsigned int vco, ref;
63911d72
VS
1827 } cdclk_pll;
1828
645416f5
DV
1829 /**
1830 * wq - Driver workqueue for GEM.
1831 *
1832 * NOTE: Work items scheduled here are not allowed to grab any modeset
1833 * locks, for otherwise the flushing done in the pageflip code will
1834 * result in deadlocks.
1835 */
f4c956ad
DV
1836 struct workqueue_struct *wq;
1837
1838 /* Display functions */
1839 struct drm_i915_display_funcs display;
1840
1841 /* PCH chipset type */
1842 enum intel_pch pch_type;
17a303ec 1843 unsigned short pch_id;
f4c956ad
DV
1844
1845 unsigned long quirks;
1846
b8efb17b
ZR
1847 enum modeset_restore modeset_restore;
1848 struct mutex modeset_restore_lock;
e2c8b870 1849 struct drm_atomic_state *modeset_restore_state;
73974893 1850 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1851
a7bbbd63 1852 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1853 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1854
4b5aed62 1855 struct i915_gem_mm mm;
ad46cb53
CW
1856 DECLARE_HASHTABLE(mm_structs, 7);
1857 struct mutex mm_lock;
8781342d 1858
5d1808ec
CW
1859 /* The hw wants to have a stable context identifier for the lifetime
1860 * of the context (for OA, PASID, faults, etc). This is limited
1861 * in execlists to 21 bits.
1862 */
1863 struct ida context_hw_ida;
1864#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1865
8781342d
DV
1866 /* Kernel Modesetting */
1867
76c4ac04
DL
1868 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1869 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1870 wait_queue_head_t pending_flip_queue;
1871
c4597872
DV
1872#ifdef CONFIG_DEBUG_FS
1873 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1874#endif
1875
565602d7 1876 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1877 int num_shared_dpll;
1878 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1879 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1880
fbf6d879
ML
1881 /*
1882 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1883 * Must be global rather than per dpll, because on some platforms
1884 * plls share registers.
1885 */
1886 struct mutex dpll_lock;
1887
565602d7
ML
1888 unsigned int active_crtcs;
1889 unsigned int min_pixclk[I915_MAX_PIPES];
1890
e4607fcf 1891 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1892
7225342a 1893 struct i915_workarounds workarounds;
888b5995 1894
f99d7069
DV
1895 struct i915_frontbuffer_tracking fb_tracking;
1896
652c393a 1897 u16 orig_clock;
f97108d1 1898
c4804411 1899 bool mchbar_need_disable;
f97108d1 1900
a4da4fa4
DV
1901 struct intel_l3_parity l3_parity;
1902
59124506 1903 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1904 u32 edram_cap;
59124506 1905
c6a828d3 1906 /* gen6+ rps state */
c85aa885 1907 struct intel_gen6_power_mgmt rps;
c6a828d3 1908
20e4d407
DV
1909 /* ilk-only ips/rps state. Everything in here is protected by the global
1910 * mchdev_lock in intel_pm.c */
c85aa885 1911 struct intel_ilk_power_mgmt ips;
b5e50c3f 1912
83c00f55 1913 struct i915_power_domains power_domains;
a38911a3 1914
a031d709 1915 struct i915_psr psr;
3f51e471 1916
99584db3 1917 struct i915_gpu_error gpu_error;
ae681d96 1918
c9cddffc
JB
1919 struct drm_i915_gem_object *vlv_pctx;
1920
0695726e 1921#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1922 /* list of fbdev register on this device */
1923 struct intel_fbdev *fbdev;
82e3b8c1 1924 struct work_struct fbdev_suspend_work;
4520f53a 1925#endif
e953fd7b
CW
1926
1927 struct drm_property *broadcast_rgb_property;
3f43c48d 1928 struct drm_property *force_audio_property;
e3689190 1929
58fddc28 1930 /* hda/i915 audio component */
51e1d83c 1931 struct i915_audio_component *audio_component;
58fddc28 1932 bool audio_component_registered;
4a21ef7d
LY
1933 /**
1934 * av_mutex - mutex for audio/video sync
1935 *
1936 */
1937 struct mutex av_mutex;
58fddc28 1938
254f965c 1939 uint32_t hw_context_size;
a33afea5 1940 struct list_head context_list;
f4c956ad 1941
3e68320e 1942 u32 fdi_rx_config;
68d18ad7 1943
c231775c 1944 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1945 u32 chv_phy_control;
c231775c
VS
1946 /*
1947 * Shadows for CHV DPLL_MD regs to keep the state
1948 * checker somewhat working in the presence hardware
1949 * crappiness (can't read out DPLL_MD for pipes B & C).
1950 */
1951 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1952 u32 bxt_phy_grc;
70722468 1953
842f1c8b 1954 u32 suspend_count;
bc87229f 1955 bool suspended_to_idle;
f4c956ad 1956 struct i915_suspend_saved_registers regfile;
ddeea5b0 1957 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1958
656d1b89
L
1959 enum {
1960 I915_SKL_SAGV_UNKNOWN = 0,
1961 I915_SKL_SAGV_DISABLED,
1962 I915_SKL_SAGV_ENABLED,
1963 I915_SKL_SAGV_NOT_CONTROLLED
1964 } skl_sagv_status;
1965
53615a5e
VS
1966 struct {
1967 /*
1968 * Raw watermark latency values:
1969 * in 0.1us units for WM0,
1970 * in 0.5us units for WM1+.
1971 */
1972 /* primary */
1973 uint16_t pri_latency[5];
1974 /* sprite */
1975 uint16_t spr_latency[5];
1976 /* cursor */
1977 uint16_t cur_latency[5];
2af30a5c
PB
1978 /*
1979 * Raw watermark memory latency values
1980 * for SKL for all 8 levels
1981 * in 1us units.
1982 */
1983 uint16_t skl_latency[8];
609cedef 1984
2d41c0b5
PB
1985 /*
1986 * The skl_wm_values structure is a bit too big for stack
1987 * allocation, so we keep the staging struct where we store
1988 * intermediate results here instead.
1989 */
1990 struct skl_wm_values skl_results;
1991
609cedef 1992 /* current hardware state */
2d41c0b5
PB
1993 union {
1994 struct ilk_wm_values hw;
1995 struct skl_wm_values skl_hw;
0018fda1 1996 struct vlv_wm_values vlv;
2d41c0b5 1997 };
58590c14
VS
1998
1999 uint8_t max_level;
ed4a6a7c
MR
2000
2001 /*
2002 * Should be held around atomic WM register writing; also
2003 * protects * intel_crtc->wm.active and
2004 * cstate->wm.need_postvbl_update.
2005 */
2006 struct mutex wm_mutex;
279e99d7
MR
2007
2008 /*
2009 * Set during HW readout of watermarks/DDB. Some platforms
2010 * need to know when we're still using BIOS-provided values
2011 * (which we don't fully trust).
2012 */
2013 bool distrust_bios_wm;
53615a5e
VS
2014 } wm;
2015
8a187455
PZ
2016 struct i915_runtime_pm pm;
2017
a83014d3
OM
2018 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2019 struct {
117897f4 2020 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2021
2022 /**
2023 * Is the GPU currently considered idle, or busy executing
2024 * userspace requests? Whilst idle, we allow runtime power
2025 * management to power down the hardware and display clocks.
2026 * In order to reduce the effect on performance, there
2027 * is a slight delay before we do so.
2028 */
2029 unsigned int active_engines;
2030 bool awake;
2031
2032 /**
2033 * We leave the user IRQ off as much as possible,
2034 * but this means that requests will finish and never
2035 * be retired once the system goes idle. Set a timer to
2036 * fire periodically while the ring is running. When it
2037 * fires, go retire requests.
2038 */
2039 struct delayed_work retire_work;
2040
2041 /**
2042 * When we detect an idle GPU, we want to turn on
2043 * powersaving features. So once we see that there
2044 * are no more requests outstanding and no more
2045 * arrive within a small period of time, we fire
2046 * off the idle_work.
2047 */
2048 struct delayed_work idle_work;
a83014d3
OM
2049 } gt;
2050
3be60de9
VS
2051 /* perform PHY state sanity checks? */
2052 bool chv_phy_assert[2];
2053
0bdf5a05
TI
2054 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2055
bdf1e7e3
DV
2056 /*
2057 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2058 * will be rejected. Instead look for a better place.
2059 */
77fec556 2060};
1da177e4 2061
2c1792a1
CW
2062static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2063{
091387c1 2064 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2065}
2066
c49d13ee 2067static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2068{
c49d13ee 2069 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2070}
2071
33a732f4
AD
2072static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2073{
2074 return container_of(guc, struct drm_i915_private, guc);
2075}
2076
b4ac5afc
DG
2077/* Simple iterator over all initialised engines */
2078#define for_each_engine(engine__, dev_priv__) \
2079 for ((engine__) = &(dev_priv__)->engine[0]; \
2080 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2081 (engine__)++) \
2082 for_each_if (intel_engine_initialized(engine__))
b4519513 2083
c3232b18
DG
2084/* Iterator with engine_id */
2085#define for_each_engine_id(engine__, dev_priv__, id__) \
2086 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2087 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2088 (engine__)++) \
2089 for_each_if (((id__) = (engine__)->id, \
2090 intel_engine_initialized(engine__)))
2091
2092/* Iterator over subset of engines selected by mask */
ee4b6faf 2093#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2094 for ((engine__) = &(dev_priv__)->engine[0]; \
2095 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2096 (engine__)++) \
2097 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2098 intel_engine_initialized(engine__))
ee4b6faf 2099
b1d7e4b4
WF
2100enum hdmi_force_audio {
2101 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2102 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2103 HDMI_AUDIO_AUTO, /* trust EDID */
2104 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2105};
2106
190d6cd5 2107#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2108
37e680a1 2109struct drm_i915_gem_object_ops {
de472664
CW
2110 unsigned int flags;
2111#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2112
37e680a1
CW
2113 /* Interface between the GEM object and its backing storage.
2114 * get_pages() is called once prior to the use of the associated set
2115 * of pages before to binding them into the GTT, and put_pages() is
2116 * called after we no longer need them. As we expect there to be
2117 * associated cost with migrating pages between the backing storage
2118 * and making them available for the GPU (e.g. clflush), we may hold
2119 * onto the pages after they are no longer referenced by the GPU
2120 * in case they may be used again shortly (for example migrating the
2121 * pages to a different memory domain within the GTT). put_pages()
2122 * will therefore most likely be called when the object itself is
2123 * being released or under memory pressure (where we attempt to
2124 * reap pages for the shrinker).
2125 */
2126 int (*get_pages)(struct drm_i915_gem_object *);
2127 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2128
5cc9ed4b
CW
2129 int (*dmabuf_export)(struct drm_i915_gem_object *);
2130 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2131};
2132
a071fa00
DV
2133/*
2134 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2135 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2136 * doesn't mean that the hw necessarily already scans it out, but that any
2137 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2138 *
2139 * We have one bit per pipe and per scanout plane type.
2140 */
d1b9d039
SAK
2141#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2142#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2143#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2144 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2145#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2146 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2147#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2148 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2149#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2150 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2151#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2152 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2153
673a394b 2154struct drm_i915_gem_object {
c397b908 2155 struct drm_gem_object base;
673a394b 2156
37e680a1
CW
2157 const struct drm_i915_gem_object_ops *ops;
2158
2f633156
BW
2159 /** List of VMAs backed by this object */
2160 struct list_head vma_list;
2161
c1ad11fc
CW
2162 /** Stolen memory for this object, instead of being backed by shmem. */
2163 struct drm_mm_node *stolen;
35c20a60 2164 struct list_head global_list;
673a394b 2165
b25cb2f8
BW
2166 /** Used in execbuf to temporarily hold a ref */
2167 struct list_head obj_exec_link;
673a394b 2168
8d9d5744 2169 struct list_head batch_pool_link;
493018dc 2170
573adb39 2171 unsigned long flags;
673a394b 2172 /**
65ce3027
CW
2173 * This is set if the object is on the active lists (has pending
2174 * rendering and so a non-zero seqno), and is not set if it i s on
2175 * inactive (ready to be unbound) list.
673a394b 2176 */
573adb39
CW
2177#define I915_BO_ACTIVE_SHIFT 0
2178#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2179#define __I915_BO_ACTIVE(bo) \
2180 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2181
2182 /**
2183 * This is set if the object has been written to since last bound
2184 * to the GTT
2185 */
0206e353 2186 unsigned int dirty:1;
778c3544 2187
778c3544
DV
2188 /**
2189 * Advice: are the backing pages purgeable?
2190 */
0206e353 2191 unsigned int madv:2;
778c3544 2192
fb7d516a
DV
2193 /**
2194 * Whether the current gtt mapping needs to be mappable (and isn't just
2195 * mappable by accident). Track pin and fault separate for a more
2196 * accurate mappable working set.
2197 */
0206e353 2198 unsigned int fault_mappable:1;
fb7d516a 2199
24f3a8cf
AG
2200 /*
2201 * Is the object to be mapped as read-only to the GPU
2202 * Only honoured if hardware has relevant pte bit
2203 */
2204 unsigned long gt_ro:1;
651d794f 2205 unsigned int cache_level:3;
0f71979a 2206 unsigned int cache_dirty:1;
93dfb40c 2207
faf5bf0a 2208 atomic_t frontbuffer_bits;
50349247 2209 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2210
9ad36761 2211 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2212 unsigned int tiling_and_stride;
2213#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2214#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2215#define STRIDE_MASK (~TILING_MASK)
9ad36761 2216
15717de2
CW
2217 /** Count of VMA actually bound by this object */
2218 unsigned int bind_count;
8a0c39b1
TU
2219 unsigned int pin_display;
2220
9da3da66 2221 struct sg_table *pages;
a5570178 2222 int pages_pin_count;
ee286370
CW
2223 struct get_page {
2224 struct scatterlist *sg;
2225 int last;
2226 } get_page;
0a798eb9 2227 void *mapping;
9a70cc2a 2228
b4716185
CW
2229 /** Breadcrumb of last rendering to the buffer.
2230 * There can only be one writer, but we allow for multiple readers.
2231 * If there is a writer that necessarily implies that all other
2232 * read requests are complete - but we may only be lazily clearing
2233 * the read requests. A read request is naturally the most recent
2234 * request on a ring, so we may have two different write and read
2235 * requests on one ring where the write request is older than the
2236 * read request. This allows for the CPU to read from an active
2237 * buffer by only waiting for the write to complete.
381f371b
CW
2238 */
2239 struct i915_gem_active last_read[I915_NUM_ENGINES];
2240 struct i915_gem_active last_write;
673a394b 2241
80075d49
DV
2242 /** References from framebuffers, locks out tiling changes. */
2243 unsigned long framebuffer_references;
2244
280b713b 2245 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2246 unsigned long *bit_17;
280b713b 2247
5cc9ed4b 2248 union {
6a2c4232
CW
2249 /** for phy allocated objects */
2250 struct drm_dma_handle *phys_handle;
2251
5cc9ed4b
CW
2252 struct i915_gem_userptr {
2253 uintptr_t ptr;
2254 unsigned read_only :1;
2255 unsigned workers :4;
2256#define I915_GEM_USERPTR_MAX_WORKERS 15
2257
ad46cb53
CW
2258 struct i915_mm_struct *mm;
2259 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2260 struct work_struct *work;
2261 } userptr;
2262 };
2263};
03ac0642
CW
2264
2265static inline struct drm_i915_gem_object *
2266to_intel_bo(struct drm_gem_object *gem)
2267{
2268 /* Assert that to_intel_bo(NULL) == NULL */
2269 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2270
2271 return container_of(gem, struct drm_i915_gem_object, base);
2272}
2273
2274static inline struct drm_i915_gem_object *
2275i915_gem_object_lookup(struct drm_file *file, u32 handle)
2276{
2277 return to_intel_bo(drm_gem_object_lookup(file, handle));
2278}
2279
2280__deprecated
2281extern struct drm_gem_object *
2282drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2283
25dc556a
CW
2284__attribute__((nonnull))
2285static inline struct drm_i915_gem_object *
2286i915_gem_object_get(struct drm_i915_gem_object *obj)
2287{
2288 drm_gem_object_reference(&obj->base);
2289 return obj;
2290}
2291
2292__deprecated
2293extern void drm_gem_object_reference(struct drm_gem_object *);
2294
f8c417cd
CW
2295__attribute__((nonnull))
2296static inline void
2297i915_gem_object_put(struct drm_i915_gem_object *obj)
2298{
2299 drm_gem_object_unreference(&obj->base);
2300}
2301
2302__deprecated
2303extern void drm_gem_object_unreference(struct drm_gem_object *);
2304
34911fd3
CW
2305__attribute__((nonnull))
2306static inline void
2307i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2308{
2309 drm_gem_object_unreference_unlocked(&obj->base);
2310}
2311
2312__deprecated
2313extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2314
b9bcd14a
CW
2315static inline bool
2316i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2317{
2318 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2319}
2320
573adb39
CW
2321static inline unsigned long
2322i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2323{
2324 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2325}
2326
2327static inline bool
2328i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2329{
2330 return i915_gem_object_get_active(obj);
2331}
2332
2333static inline void
2334i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2335{
2336 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2337}
2338
2339static inline void
2340i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2341{
2342 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2343}
2344
2345static inline bool
2346i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2347 int engine)
2348{
2349 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2350}
2351
3e510a8e
CW
2352static inline unsigned int
2353i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2354{
2355 return obj->tiling_and_stride & TILING_MASK;
2356}
2357
2358static inline bool
2359i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2360{
2361 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2362}
2363
2364static inline unsigned int
2365i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2366{
2367 return obj->tiling_and_stride & STRIDE_MASK;
2368}
2369
624192cf
CW
2370static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2371{
2372 i915_gem_object_get(vma->obj);
2373 return vma;
2374}
2375
2376static inline void i915_vma_put(struct i915_vma *vma)
2377{
2378 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2379 i915_gem_object_put(vma->obj);
2380}
2381
85d1225e
DG
2382/*
2383 * Optimised SGL iterator for GEM objects
2384 */
2385static __always_inline struct sgt_iter {
2386 struct scatterlist *sgp;
2387 union {
2388 unsigned long pfn;
2389 dma_addr_t dma;
2390 };
2391 unsigned int curr;
2392 unsigned int max;
2393} __sgt_iter(struct scatterlist *sgl, bool dma) {
2394 struct sgt_iter s = { .sgp = sgl };
2395
2396 if (s.sgp) {
2397 s.max = s.curr = s.sgp->offset;
2398 s.max += s.sgp->length;
2399 if (dma)
2400 s.dma = sg_dma_address(s.sgp);
2401 else
2402 s.pfn = page_to_pfn(sg_page(s.sgp));
2403 }
2404
2405 return s;
2406}
2407
63d15326
DG
2408/**
2409 * __sg_next - return the next scatterlist entry in a list
2410 * @sg: The current sg entry
2411 *
2412 * Description:
2413 * If the entry is the last, return NULL; otherwise, step to the next
2414 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2415 * otherwise just return the pointer to the current element.
2416 **/
2417static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2418{
2419#ifdef CONFIG_DEBUG_SG
2420 BUG_ON(sg->sg_magic != SG_MAGIC);
2421#endif
2422 return sg_is_last(sg) ? NULL :
2423 likely(!sg_is_chain(++sg)) ? sg :
2424 sg_chain_ptr(sg);
2425}
2426
85d1225e
DG
2427/**
2428 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2429 * @__dmap: DMA address (output)
2430 * @__iter: 'struct sgt_iter' (iterator state, internal)
2431 * @__sgt: sg_table to iterate over (input)
2432 */
2433#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2434 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2435 ((__dmap) = (__iter).dma + (__iter).curr); \
2436 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2437 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2438
2439/**
2440 * for_each_sgt_page - iterate over the pages of the given sg_table
2441 * @__pp: page pointer (output)
2442 * @__iter: 'struct sgt_iter' (iterator state, internal)
2443 * @__sgt: sg_table to iterate over (input)
2444 */
2445#define for_each_sgt_page(__pp, __iter, __sgt) \
2446 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2447 ((__pp) = (__iter).pfn == 0 ? NULL : \
2448 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2449 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2450 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2451
351e3db2
BV
2452/*
2453 * A command that requires special handling by the command parser.
2454 */
2455struct drm_i915_cmd_descriptor {
2456 /*
2457 * Flags describing how the command parser processes the command.
2458 *
2459 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2460 * a length mask if not set
2461 * CMD_DESC_SKIP: The command is allowed but does not follow the
2462 * standard length encoding for the opcode range in
2463 * which it falls
2464 * CMD_DESC_REJECT: The command is never allowed
2465 * CMD_DESC_REGISTER: The command should be checked against the
2466 * register whitelist for the appropriate ring
2467 * CMD_DESC_MASTER: The command is allowed if the submitting process
2468 * is the DRM master
2469 */
2470 u32 flags;
2471#define CMD_DESC_FIXED (1<<0)
2472#define CMD_DESC_SKIP (1<<1)
2473#define CMD_DESC_REJECT (1<<2)
2474#define CMD_DESC_REGISTER (1<<3)
2475#define CMD_DESC_BITMASK (1<<4)
2476#define CMD_DESC_MASTER (1<<5)
2477
2478 /*
2479 * The command's unique identification bits and the bitmask to get them.
2480 * This isn't strictly the opcode field as defined in the spec and may
2481 * also include type, subtype, and/or subop fields.
2482 */
2483 struct {
2484 u32 value;
2485 u32 mask;
2486 } cmd;
2487
2488 /*
2489 * The command's length. The command is either fixed length (i.e. does
2490 * not include a length field) or has a length field mask. The flag
2491 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2492 * a length mask. All command entries in a command table must include
2493 * length information.
2494 */
2495 union {
2496 u32 fixed;
2497 u32 mask;
2498 } length;
2499
2500 /*
2501 * Describes where to find a register address in the command to check
2502 * against the ring's register whitelist. Only valid if flags has the
2503 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2504 *
2505 * A non-zero step value implies that the command may access multiple
2506 * registers in sequence (e.g. LRI), in that case step gives the
2507 * distance in dwords between individual offset fields.
351e3db2
BV
2508 */
2509 struct {
2510 u32 offset;
2511 u32 mask;
6a65c5b9 2512 u32 step;
351e3db2
BV
2513 } reg;
2514
2515#define MAX_CMD_DESC_BITMASKS 3
2516 /*
2517 * Describes command checks where a particular dword is masked and
2518 * compared against an expected value. If the command does not match
2519 * the expected value, the parser rejects it. Only valid if flags has
2520 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2521 * are valid.
d4d48035
BV
2522 *
2523 * If the check specifies a non-zero condition_mask then the parser
2524 * only performs the check when the bits specified by condition_mask
2525 * are non-zero.
351e3db2
BV
2526 */
2527 struct {
2528 u32 offset;
2529 u32 mask;
2530 u32 expected;
d4d48035
BV
2531 u32 condition_offset;
2532 u32 condition_mask;
351e3db2
BV
2533 } bits[MAX_CMD_DESC_BITMASKS];
2534};
2535
2536/*
2537 * A table of commands requiring special handling by the command parser.
2538 *
33a051a5
CW
2539 * Each engine has an array of tables. Each table consists of an array of
2540 * command descriptors, which must be sorted with command opcodes in
2541 * ascending order.
351e3db2
BV
2542 */
2543struct drm_i915_cmd_table {
2544 const struct drm_i915_cmd_descriptor *table;
2545 int count;
2546};
2547
dbbe9127 2548/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2549#define __I915__(p) ({ \
2550 struct drm_i915_private *__p; \
2551 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2552 __p = (struct drm_i915_private *)p; \
2553 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2554 __p = to_i915((struct drm_device *)p); \
2555 else \
2556 BUILD_BUG(); \
2557 __p; \
2558})
351c3b53 2559#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2560#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2561#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2562
e87a005d 2563#define REVID_FOREVER 0xff
091387c1 2564#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2565
2566#define GEN_FOREVER (0)
2567/*
2568 * Returns true if Gen is in inclusive range [Start, End].
2569 *
2570 * Use GEN_FOREVER for unbound start and or end.
2571 */
2572#define IS_GEN(p, s, e) ({ \
2573 unsigned int __s = (s), __e = (e); \
2574 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2575 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2576 if ((__s) != GEN_FOREVER) \
2577 __s = (s) - 1; \
2578 if ((__e) == GEN_FOREVER) \
2579 __e = BITS_PER_LONG - 1; \
2580 else \
2581 __e = (e) - 1; \
2582 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2583})
2584
e87a005d
JN
2585/*
2586 * Return true if revision is in range [since,until] inclusive.
2587 *
2588 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2589 */
2590#define IS_REVID(p, since, until) \
2591 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2592
87f1f465
CW
2593#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2594#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2595#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2596#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2597#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2598#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2599#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2600#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2601#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2602#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2603#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2604#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2605#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2606#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2607#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2608#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2609#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2610#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2611#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2612 INTEL_DEVID(dev) == 0x0152 || \
2613 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2614#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2615#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2616#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2617#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2618#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2619#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2620#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2621#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2622#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2623 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2624#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2625 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2626 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2627 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2628/* ULX machines are also considered ULT. */
2629#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2630 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2631#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2632 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2633#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2634 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2635#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2636 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2637/* ULX machines are also considered ULT. */
87f1f465
CW
2638#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2639 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2640#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2641 INTEL_DEVID(dev) == 0x1913 || \
2642 INTEL_DEVID(dev) == 0x1916 || \
2643 INTEL_DEVID(dev) == 0x1921 || \
2644 INTEL_DEVID(dev) == 0x1926)
2645#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2646 INTEL_DEVID(dev) == 0x1915 || \
2647 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2648#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2649 INTEL_DEVID(dev) == 0x5913 || \
2650 INTEL_DEVID(dev) == 0x5916 || \
2651 INTEL_DEVID(dev) == 0x5921 || \
2652 INTEL_DEVID(dev) == 0x5926)
2653#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2654 INTEL_DEVID(dev) == 0x5915 || \
2655 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2656#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2657 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2658#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2659 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2660
b833d685 2661#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2662
ef712bb4
JN
2663#define SKL_REVID_A0 0x0
2664#define SKL_REVID_B0 0x1
2665#define SKL_REVID_C0 0x2
2666#define SKL_REVID_D0 0x3
2667#define SKL_REVID_E0 0x4
2668#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2669#define SKL_REVID_G0 0x6
2670#define SKL_REVID_H0 0x7
ef712bb4 2671
e87a005d
JN
2672#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2673
ef712bb4 2674#define BXT_REVID_A0 0x0
fffda3f4 2675#define BXT_REVID_A1 0x1
ef712bb4
JN
2676#define BXT_REVID_B0 0x3
2677#define BXT_REVID_C0 0x9
6c74c87f 2678
e87a005d
JN
2679#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2680
c033a37c
MK
2681#define KBL_REVID_A0 0x0
2682#define KBL_REVID_B0 0x1
fe905819
MK
2683#define KBL_REVID_C0 0x2
2684#define KBL_REVID_D0 0x3
2685#define KBL_REVID_E0 0x4
c033a37c
MK
2686
2687#define IS_KBL_REVID(p, since, until) \
2688 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2689
85436696
JB
2690/*
2691 * The genX designation typically refers to the render engine, so render
2692 * capability related checks should use IS_GEN, while display and other checks
2693 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2694 * chips, etc.).
2695 */
af1346a0
TU
2696#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2697#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2698#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2699#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2700#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2701#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2702#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2703#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2704
a19d6ff2
TU
2705#define ENGINE_MASK(id) BIT(id)
2706#define RENDER_RING ENGINE_MASK(RCS)
2707#define BSD_RING ENGINE_MASK(VCS)
2708#define BLT_RING ENGINE_MASK(BCS)
2709#define VEBOX_RING ENGINE_MASK(VECS)
2710#define BSD2_RING ENGINE_MASK(VCS2)
2711#define ALL_ENGINES (~0)
2712
2713#define HAS_ENGINE(dev_priv, id) \
af1346a0 2714 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2715
2716#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2717#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2718#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2719#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2720
63c42e56 2721#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2722#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2723#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2724#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2725 HAS_EDRAM(dev))
cae5852d
ZN
2726#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2727
254f965c 2728#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2729#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2730#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2731#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2732#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2733
05394f39 2734#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2735#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2736
b45305fc
DV
2737/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2738#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2739
2740/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2741#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2742 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2743 IS_SKL_GT3(dev_priv) || \
2744 IS_SKL_GT4(dev_priv))
185c66e5 2745
4e6b788c
DV
2746/*
2747 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2748 * even when in MSI mode. This results in spurious interrupt warnings if the
2749 * legacy irq no. is shared with another device. The kernel then disables that
2750 * interrupt source and so prevents the other device from working properly.
2751 */
2752#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2753#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2754
cae5852d
ZN
2755/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2756 * rows, which changed the alignment requirements and fence programming.
2757 */
2758#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2759 IS_I915GM(dev)))
cae5852d
ZN
2760#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2761#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2762
2763#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2764#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2765#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2766
dbf7786e 2767#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2768
0c9b3715
JN
2769#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2770 INTEL_INFO(dev)->gen >= 9)
2771
dd93be58 2772#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2773#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2774#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2775 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2776 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2777#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2778 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2779 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2780 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2781#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2782#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2783
7b403ffb 2784#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2785
1a3d1898
DG
2786/*
2787 * For now, anything with a GuC requires uCode loading, and then supports
2788 * command submission once loaded. But these are logically independent
2789 * properties, so we have separate macros to test them.
2790 */
6f8be280 2791#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2792#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2793#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2794
a9ed33ca
AJ
2795#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2796 INTEL_INFO(dev)->gen >= 8)
2797
97d3308a 2798#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2799 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2800 !IS_BROXTON(dev))
97d3308a 2801
33e141ed 2802#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2803
17a303ec
PZ
2804#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2805#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2806#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2807#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2808#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2809#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2810#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2811#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2812#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2813#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2814#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2815#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2816
f2fbc690 2817#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2818#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2819#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2820#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2821#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2822#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2823#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2824#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2825#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2826#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2827
666a4537
WB
2828#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2829 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2830
040d2baa
BW
2831/* DPF == dynamic parity feature */
2832#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2833#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2834
c8735b0c 2835#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2836#define GEN9_FREQ_SCALER 3
c8735b0c 2837
05394f39
CW
2838#include "i915_trace.h"
2839
48f112fe
CW
2840static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2841{
2842#ifdef CONFIG_INTEL_IOMMU
2843 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2844 return true;
2845#endif
2846 return false;
2847}
2848
1751fcf9
ML
2849extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2850extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2851
c033666a 2852int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2853 int enable_ppgtt);
0e4ca100 2854
39df9190
CW
2855bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2856
0673ad47 2857/* i915_drv.c */
d15d7538
ID
2858void __printf(3, 4)
2859__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2860 const char *fmt, ...);
2861
2862#define i915_report_error(dev_priv, fmt, ...) \
2863 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2864
c43b5634 2865#ifdef CONFIG_COMPAT
0d6aa60b
DA
2866extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2867 unsigned long arg);
c43b5634 2868#endif
dc97997a
CW
2869extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2870extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2871extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2872extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2873extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2874extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2875extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2876extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2877extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2878int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2879
77913b39 2880/* intel_hotplug.c */
91d14251
TU
2881void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2882 u32 pin_mask, u32 long_mask);
77913b39
JN
2883void intel_hpd_init(struct drm_i915_private *dev_priv);
2884void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2885void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2886bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2887bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2888void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2889
1da177e4 2890/* i915_irq.c */
26a02b8f
CW
2891static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2892{
2893 unsigned long delay;
2894
2895 if (unlikely(!i915.enable_hangcheck))
2896 return;
2897
2898 /* Don't continually defer the hangcheck so that it is always run at
2899 * least once after work has been scheduled on any ring. Otherwise,
2900 * we will ignore a hung ring if a second ring is kept busy.
2901 */
2902
2903 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2904 queue_delayed_work(system_long_wq,
2905 &dev_priv->gpu_error.hangcheck_work, delay);
2906}
2907
58174462 2908__printf(3, 4)
c033666a
CW
2909void i915_handle_error(struct drm_i915_private *dev_priv,
2910 u32 engine_mask,
58174462 2911 const char *fmt, ...);
1da177e4 2912
b963291c 2913extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2914int intel_irq_install(struct drm_i915_private *dev_priv);
2915void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2916
dc97997a
CW
2917extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2918extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2919 bool restore_forcewake);
dc97997a 2920extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2921extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2922extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2923extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2924extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2925 bool restore);
48c1026a 2926const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2927void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2928 enum forcewake_domains domains);
59bad947 2929void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2930 enum forcewake_domains domains);
a6111f7b
CW
2931/* Like above but the caller must manage the uncore.lock itself.
2932 * Must be used with I915_READ_FW and friends.
2933 */
2934void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2935 enum forcewake_domains domains);
2936void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2937 enum forcewake_domains domains);
3accaf7e
MK
2938u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2939
59bad947 2940void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2941
1758b90e
CW
2942int intel_wait_for_register(struct drm_i915_private *dev_priv,
2943 i915_reg_t reg,
2944 const u32 mask,
2945 const u32 value,
2946 const unsigned long timeout_ms);
2947int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2948 i915_reg_t reg,
2949 const u32 mask,
2950 const u32 value,
2951 const unsigned long timeout_ms);
2952
0ad35fed
ZW
2953static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2954{
2955 return dev_priv->gvt.initialized;
2956}
2957
c033666a 2958static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2959{
c033666a 2960 return dev_priv->vgpu.active;
cf9d2890 2961}
b1f14ad0 2962
7c463586 2963void
50227e1c 2964i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2965 u32 status_mask);
7c463586
KP
2966
2967void
50227e1c 2968i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2969 u32 status_mask);
7c463586 2970
f8b79e58
ID
2971void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2972void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2973void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2974 uint32_t mask,
2975 uint32_t bits);
fbdedaea
VS
2976void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2977 uint32_t interrupt_mask,
2978 uint32_t enabled_irq_mask);
2979static inline void
2980ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2981{
2982 ilk_update_display_irq(dev_priv, bits, bits);
2983}
2984static inline void
2985ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2986{
2987 ilk_update_display_irq(dev_priv, bits, 0);
2988}
013d3752
VS
2989void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2990 enum pipe pipe,
2991 uint32_t interrupt_mask,
2992 uint32_t enabled_irq_mask);
2993static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2994 enum pipe pipe, uint32_t bits)
2995{
2996 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2997}
2998static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2999 enum pipe pipe, uint32_t bits)
3000{
3001 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3002}
47339cd9
DV
3003void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3004 uint32_t interrupt_mask,
3005 uint32_t enabled_irq_mask);
14443261
VS
3006static inline void
3007ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3008{
3009 ibx_display_interrupt_update(dev_priv, bits, bits);
3010}
3011static inline void
3012ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3013{
3014 ibx_display_interrupt_update(dev_priv, bits, 0);
3015}
3016
673a394b 3017/* i915_gem.c */
673a394b
EA
3018int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3019 struct drm_file *file_priv);
3020int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3021 struct drm_file *file_priv);
3022int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3023 struct drm_file *file_priv);
3024int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3025 struct drm_file *file_priv);
de151cf6
JB
3026int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3027 struct drm_file *file_priv);
673a394b
EA
3028int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3029 struct drm_file *file_priv);
3030int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3031 struct drm_file *file_priv);
3032int i915_gem_execbuffer(struct drm_device *dev, void *data,
3033 struct drm_file *file_priv);
76446cac
JB
3034int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3035 struct drm_file *file_priv);
673a394b
EA
3036int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
199adf40
BW
3038int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3039 struct drm_file *file);
3040int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file);
673a394b
EA
3042int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file_priv);
3ef94daa
CW
3044int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file_priv);
673a394b
EA
3046int i915_gem_set_tiling(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
3048int i915_gem_get_tiling(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
72778cb2 3050void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3051int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file);
5a125c3c
EA
3053int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
23ba4fd0
BW
3055int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
d64aa096
ID
3057void i915_gem_load_init(struct drm_device *dev);
3058void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3059void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3060int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3061
42dcedd4
CW
3062void *i915_gem_object_alloc(struct drm_device *dev);
3063void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3064void i915_gem_object_init(struct drm_i915_gem_object *obj,
3065 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3066struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3067 size_t size);
ea70299d
DG
3068struct drm_i915_gem_object *i915_gem_object_create_from_data(
3069 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3070void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3071void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3072
058d88c4 3073struct i915_vma * __must_check
ec7adb6e
JL
3074i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3075 const struct i915_ggtt_view *view,
91b2db6f 3076 u64 size,
2ffffd0f
CW
3077 u64 alignment,
3078 u64 flags);
fe14d5f4
TU
3079
3080int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3081 u32 flags);
d0710abb 3082void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3083int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3084void i915_vma_close(struct i915_vma *vma);
3085void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3086
3087int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3088int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3089void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3090void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3091
37e680a1 3092int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3093
3094static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3095{
ee286370
CW
3096 return sg->length >> PAGE_SHIFT;
3097}
67d5a50c 3098
033908ae
DG
3099struct page *
3100i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3101
341be1cd
CW
3102static inline dma_addr_t
3103i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3104{
3105 if (n < obj->get_page.last) {
3106 obj->get_page.sg = obj->pages->sgl;
3107 obj->get_page.last = 0;
3108 }
3109
3110 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3111 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3112 if (unlikely(sg_is_chain(obj->get_page.sg)))
3113 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3114 }
3115
3116 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3117}
3118
ee286370
CW
3119static inline struct page *
3120i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3121{
ee286370
CW
3122 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3123 return NULL;
67d5a50c 3124
ee286370
CW
3125 if (n < obj->get_page.last) {
3126 obj->get_page.sg = obj->pages->sgl;
3127 obj->get_page.last = 0;
3128 }
67d5a50c 3129
ee286370
CW
3130 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3131 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3132 if (unlikely(sg_is_chain(obj->get_page.sg)))
3133 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3134 }
67d5a50c 3135
ee286370 3136 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3137}
ee286370 3138
a5570178
CW
3139static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3140{
3141 BUG_ON(obj->pages == NULL);
3142 obj->pages_pin_count++;
3143}
0a798eb9 3144
a5570178
CW
3145static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3146{
3147 BUG_ON(obj->pages_pin_count == 0);
3148 obj->pages_pin_count--;
3149}
3150
d31d7cb1
CW
3151enum i915_map_type {
3152 I915_MAP_WB = 0,
3153 I915_MAP_WC,
3154};
3155
0a798eb9
CW
3156/**
3157 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3158 * @obj - the object to map into kernel address space
d31d7cb1 3159 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3160 *
3161 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3162 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3163 * the kernel address space. Based on the @type of mapping, the PTE will be
3164 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3165 *
8305216f
DG
3166 * The caller must hold the struct_mutex, and is responsible for calling
3167 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3168 *
8305216f
DG
3169 * Returns the pointer through which to access the mapped object, or an
3170 * ERR_PTR() on error.
0a798eb9 3171 */
d31d7cb1
CW
3172void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3173 enum i915_map_type type);
0a798eb9
CW
3174
3175/**
3176 * i915_gem_object_unpin_map - releases an earlier mapping
3177 * @obj - the object to unmap
3178 *
3179 * After pinning the object and mapping its pages, once you are finished
3180 * with your access, call i915_gem_object_unpin_map() to release the pin
3181 * upon the mapping. Once the pin count reaches zero, that mapping may be
3182 * removed.
3183 *
3184 * The caller must hold the struct_mutex.
3185 */
3186static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3187{
3188 lockdep_assert_held(&obj->base.dev->struct_mutex);
3189 i915_gem_object_unpin_pages(obj);
3190}
3191
43394c7d
CW
3192int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3193 unsigned int *needs_clflush);
3194int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3195 unsigned int *needs_clflush);
3196#define CLFLUSH_BEFORE 0x1
3197#define CLFLUSH_AFTER 0x2
3198#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3199
3200static inline void
3201i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3202{
3203 i915_gem_object_unpin_pages(obj);
3204}
3205
54cf91dc 3206int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3207int i915_gem_object_sync(struct drm_i915_gem_object *obj,
8e637178 3208 struct drm_i915_gem_request *to);
e2d05a8b 3209void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3210 struct drm_i915_gem_request *req,
3211 unsigned int flags);
ff72145b
DA
3212int i915_gem_dumb_create(struct drm_file *file_priv,
3213 struct drm_device *dev,
3214 struct drm_mode_create_dumb *args);
da6b51d0
DA
3215int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3216 uint32_t handle, uint64_t *offset);
85d1225e
DG
3217
3218void i915_gem_track_fb(struct drm_i915_gem_object *old,
3219 struct drm_i915_gem_object *new,
3220 unsigned frontbuffer_bits);
3221
fca26bb4 3222int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3223
8d9fc7fd 3224struct drm_i915_gem_request *
0bc40be8 3225i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3226
67d97da3 3227void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3228
c19ae989
CW
3229static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3230{
3231 return atomic_read(&error->reset_counter);
3232}
3233
3234static inline bool __i915_reset_in_progress(u32 reset)
3235{
3236 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3237}
3238
3239static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3240{
3241 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3242}
3243
3244static inline bool __i915_terminally_wedged(u32 reset)
3245{
3246 return unlikely(reset & I915_WEDGED);
3247}
3248
1f83fee0
DV
3249static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3250{
c19ae989
CW
3251 return __i915_reset_in_progress(i915_reset_counter(error));
3252}
3253
3254static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3255{
3256 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3257}
3258
3259static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3260{
c19ae989 3261 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3262}
3263
3264static inline u32 i915_reset_count(struct i915_gpu_error *error)
3265{
c19ae989 3266 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3267}
a71d8d94 3268
069efc1d 3269void i915_gem_reset(struct drm_device *dev);
000433b6 3270bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3271int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3272int __must_check i915_gem_init_hw(struct drm_device *dev);
3273void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3274void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8
CW
3275int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3276 bool interruptible);
45c5f202 3277int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3278void i915_gem_resume(struct drm_device *dev);
de151cf6 3279int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3280int __must_check
2e2f351d
CW
3281i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3282 bool readonly);
3283int __must_check
2021746e
CW
3284i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3285 bool write);
3286int __must_check
dabdfe02 3287i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3288struct i915_vma * __must_check
2da3b9b9
CW
3289i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3290 u32 alignment,
e6617330 3291 const struct i915_ggtt_view *view);
058d88c4 3292void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3293int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3294 int align);
b29c19b6 3295int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3296void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3297
a9f1481f
CW
3298u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3299 int tiling_mode);
3300u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3301 int tiling_mode, bool fenced);
467cffba 3302
e4ffd173
CW
3303int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3304 enum i915_cache_level cache_level);
3305
1286ff73
DV
3306struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3307 struct dma_buf *dma_buf);
3308
3309struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3310 struct drm_gem_object *gem_obj, int flags);
3311
fe14d5f4 3312struct i915_vma *
ec7adb6e 3313i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3314 struct i915_address_space *vm,
3315 const struct i915_ggtt_view *view);
fe14d5f4 3316
accfef2e
BW
3317struct i915_vma *
3318i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3319 struct i915_address_space *vm,
3320 const struct i915_ggtt_view *view);
5c2abbea 3321
841cd773
DV
3322static inline struct i915_hw_ppgtt *
3323i915_vm_to_ppgtt(struct i915_address_space *vm)
3324{
841cd773
DV
3325 return container_of(vm, struct i915_hw_ppgtt, base);
3326}
3327
058d88c4
CW
3328static inline struct i915_vma *
3329i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3330 const struct i915_ggtt_view *view)
a70a3148 3331{
058d88c4 3332 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3333}
3334
058d88c4
CW
3335static inline unsigned long
3336i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3337 const struct i915_ggtt_view *view)
e6617330 3338{
bde13ebd 3339 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3340}
b287110e 3341
41a36b73 3342/* i915_gem_fence.c */
49ef5294
CW
3343int __must_check i915_vma_get_fence(struct i915_vma *vma);
3344int __must_check i915_vma_put_fence(struct i915_vma *vma);
3345
3346/**
3347 * i915_vma_pin_fence - pin fencing state
3348 * @vma: vma to pin fencing for
3349 *
3350 * This pins the fencing state (whether tiled or untiled) to make sure the
3351 * vma (and its object) is ready to be used as a scanout target. Fencing
3352 * status must be synchronize first by calling i915_vma_get_fence():
3353 *
3354 * The resulting fence pin reference must be released again with
3355 * i915_vma_unpin_fence().
3356 *
3357 * Returns:
3358 *
3359 * True if the vma has a fence, false otherwise.
3360 */
3361static inline bool
3362i915_vma_pin_fence(struct i915_vma *vma)
3363{
3364 if (vma->fence) {
3365 vma->fence->pin_count++;
3366 return true;
3367 } else
3368 return false;
3369}
41a36b73 3370
49ef5294
CW
3371/**
3372 * i915_vma_unpin_fence - unpin fencing state
3373 * @vma: vma to unpin fencing for
3374 *
3375 * This releases the fence pin reference acquired through
3376 * i915_vma_pin_fence. It will handle both objects with and without an
3377 * attached fence correctly, callers do not need to distinguish this.
3378 */
3379static inline void
3380i915_vma_unpin_fence(struct i915_vma *vma)
3381{
3382 if (vma->fence) {
3383 GEM_BUG_ON(vma->fence->pin_count <= 0);
3384 vma->fence->pin_count--;
3385 }
3386}
41a36b73
DV
3387
3388void i915_gem_restore_fences(struct drm_device *dev);
3389
7f96ecaf
DV
3390void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3391void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3392void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3393
254f965c 3394/* i915_gem_context.c */
8245be31 3395int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3396void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3397void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3398void i915_gem_context_reset(struct drm_device *dev);
e422b888 3399int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3400void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3401int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3402int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3403void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3404struct drm_i915_gem_object *
3405i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3406struct i915_gem_context *
3407i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3408
3409static inline struct i915_gem_context *
3410i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3411{
3412 struct i915_gem_context *ctx;
3413
091387c1 3414 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3415
3416 ctx = idr_find(&file_priv->context_idr, id);
3417 if (!ctx)
3418 return ERR_PTR(-ENOENT);
3419
3420 return ctx;
3421}
3422
9a6feaf0
CW
3423static inline struct i915_gem_context *
3424i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3425{
691e6415 3426 kref_get(&ctx->ref);
9a6feaf0 3427 return ctx;
dce3271b
MK
3428}
3429
9a6feaf0 3430static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3431{
091387c1 3432 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3433 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3434}
3435
e2efd130 3436static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3437{
821d66dd 3438 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3439}
3440
84624813
BW
3441int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3442 struct drm_file *file);
3443int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3444 struct drm_file *file);
c9dc0f35
CW
3445int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3446 struct drm_file *file_priv);
3447int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3448 struct drm_file *file_priv);
d538704b
CW
3449int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3450 struct drm_file *file);
1286ff73 3451
679845ed 3452/* i915_gem_evict.c */
e522ac23 3453int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3454 u64 min_size, u64 alignment,
679845ed 3455 unsigned cache_level,
2ffffd0f 3456 u64 start, u64 end,
1ec9e26d 3457 unsigned flags);
506a8e87 3458int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3459int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3460
0260c420 3461/* belongs in i915_gem_gtt.h */
c033666a 3462static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3463{
600f4368 3464 wmb();
c033666a 3465 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3466 intel_gtt_chipset_flush();
3467}
246cbfb5 3468
9797fbfb 3469/* i915_gem_stolen.c */
d713fd49
PZ
3470int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3471 struct drm_mm_node *node, u64 size,
3472 unsigned alignment);
a9da512b
PZ
3473int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3474 struct drm_mm_node *node, u64 size,
3475 unsigned alignment, u64 start,
3476 u64 end);
d713fd49
PZ
3477void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3478 struct drm_mm_node *node);
9797fbfb
CW
3479int i915_gem_init_stolen(struct drm_device *dev);
3480void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3481struct drm_i915_gem_object *
3482i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3483struct drm_i915_gem_object *
3484i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3485 u32 stolen_offset,
3486 u32 gtt_offset,
3487 u32 size);
9797fbfb 3488
be6a0376
DV
3489/* i915_gem_shrinker.c */
3490unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3491 unsigned long target,
be6a0376
DV
3492 unsigned flags);
3493#define I915_SHRINK_PURGEABLE 0x1
3494#define I915_SHRINK_UNBOUND 0x2
3495#define I915_SHRINK_BOUND 0x4
5763ff04 3496#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3497#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3498unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3499void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3500void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3501
3502
673a394b 3503/* i915_gem_tiling.c */
2c1792a1 3504static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3505{
091387c1 3506 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3507
3508 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3509 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3510}
3511
2017263e 3512/* i915_debugfs.c */
f8c168fa 3513#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3514int i915_debugfs_register(struct drm_i915_private *dev_priv);
3515void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3516int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3517void intel_display_crc_init(struct drm_device *dev);
3518#else
8d35acba
CW
3519static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3520static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3521static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3522{ return 0; }
f8c168fa 3523static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3524#endif
84734a04
MK
3525
3526/* i915_gpu_error.c */
edc3d884
MK
3527__printf(2, 3)
3528void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3529int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3530 const struct i915_error_state_file_priv *error);
4dc955f7 3531int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3532 struct drm_i915_private *i915,
4dc955f7
MK
3533 size_t count, loff_t pos);
3534static inline void i915_error_state_buf_release(
3535 struct drm_i915_error_state_buf *eb)
3536{
3537 kfree(eb->buf);
3538}
c033666a
CW
3539void i915_capture_error_state(struct drm_i915_private *dev_priv,
3540 u32 engine_mask,
58174462 3541 const char *error_msg);
84734a04
MK
3542void i915_error_state_get(struct drm_device *dev,
3543 struct i915_error_state_file_priv *error_priv);
3544void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3545void i915_destroy_error_state(struct drm_device *dev);
3546
c033666a 3547void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3548const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3549
351e3db2 3550/* i915_cmd_parser.c */
1ca3712c 3551int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3552void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3553void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3554bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3555int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3556 struct drm_i915_gem_object *batch_obj,
3557 struct drm_i915_gem_object *shadow_batch_obj,
3558 u32 batch_start_offset,
3559 u32 batch_len,
3560 bool is_master);
351e3db2 3561
317c35d1
JB
3562/* i915_suspend.c */
3563extern int i915_save_state(struct drm_device *dev);
3564extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3565
0136db58 3566/* i915_sysfs.c */
694c2828
DW
3567void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3568void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3569
f899fc64
CW
3570/* intel_i2c.c */
3571extern int intel_setup_gmbus(struct drm_device *dev);
3572extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3573extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3574 unsigned int pin);
3bd7d909 3575
0184df46
JN
3576extern struct i2c_adapter *
3577intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3578extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3579extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3580static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3581{
3582 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3583}
f899fc64
CW
3584extern void intel_i2c_reset(struct drm_device *dev);
3585
8b8e1a89 3586/* intel_bios.c */
98f3a1dc 3587int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3588bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3589bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3590bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3591bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3592bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3593bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3594bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3595bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3596 enum port port);
8b8e1a89 3597
3b617967 3598/* intel_opregion.c */
44834a67 3599#ifdef CONFIG_ACPI
6f9f4b7a 3600extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3601extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3602extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3603extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3604extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3605 bool enable);
6f9f4b7a 3606extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3607 pci_power_t state);
6f9f4b7a 3608extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3609#else
6f9f4b7a 3610static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3611static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3612static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3613static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3614{
3615}
9c4b0a68
JN
3616static inline int
3617intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3618{
3619 return 0;
3620}
ecbc5cf3 3621static inline int
6f9f4b7a 3622intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3623{
3624 return 0;
3625}
6f9f4b7a 3626static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3627{
3628 return -ENODEV;
3629}
65e082c9 3630#endif
8ee1c3db 3631
723bfd70
JB
3632/* intel_acpi.c */
3633#ifdef CONFIG_ACPI
3634extern void intel_register_dsm_handler(void);
3635extern void intel_unregister_dsm_handler(void);
3636#else
3637static inline void intel_register_dsm_handler(void) { return; }
3638static inline void intel_unregister_dsm_handler(void) { return; }
3639#endif /* CONFIG_ACPI */
3640
94b4f3ba
CW
3641/* intel_device_info.c */
3642static inline struct intel_device_info *
3643mkwrite_device_info(struct drm_i915_private *dev_priv)
3644{
3645 return (struct intel_device_info *)&dev_priv->info;
3646}
3647
3648void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3649void intel_device_info_dump(struct drm_i915_private *dev_priv);
3650
79e53945 3651/* modesetting */
f817586c 3652extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3653extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3654extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3655extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3656extern int intel_connector_register(struct drm_connector *);
c191eca1 3657extern void intel_connector_unregister(struct drm_connector *);
28d52043 3658extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3659extern void intel_display_resume(struct drm_device *dev);
44cec740 3660extern void i915_redisable_vga(struct drm_device *dev);
04098753 3661extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3662extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3663extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3664extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3665extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3666 bool enable);
3bad0781 3667
c0c7babc
BW
3668int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3669 struct drm_file *file);
575155a9 3670
6ef3d427 3671/* overlay */
c033666a
CW
3672extern struct intel_overlay_error_state *
3673intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3674extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3675 struct intel_overlay_error_state *error);
c4a1d9e4 3676
c033666a
CW
3677extern struct intel_display_error_state *
3678intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3679extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3680 struct drm_device *dev,
3681 struct intel_display_error_state *error);
6ef3d427 3682
151a49d0
TR
3683int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3684int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3685
3686/* intel_sideband.c */
707b6e3d
D
3687u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3688void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3689u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3690u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3691void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3692u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3693void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3694u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3695void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3696u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3697void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3698u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3699void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3700u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3701 enum intel_sbi_destination destination);
3702void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3703 enum intel_sbi_destination destination);
e9fe51c6
SK
3704u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3706
b7fa22d8
ACO
3707/* intel_dpio_phy.c */
3708void chv_set_phy_signal_level(struct intel_encoder *encoder,
3709 u32 deemph_reg_value, u32 margin_reg_value,
3710 bool uniq_trans_scale);
844b2f9a
ACO
3711void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3712 bool reset);
419b1b7a 3713void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3714void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3715void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3716void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3717
53d98725
ACO
3718void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3719 u32 demph_reg_value, u32 preemph_reg_value,
3720 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3721void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3722void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3723void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3724
616bc820
VS
3725int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3726int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3727
0b274481
BW
3728#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3729#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3730
3731#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3732#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3733#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3734#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3735
3736#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3737#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3738#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3739#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3740
698b3135
CW
3741/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3742 * will be implemented using 2 32-bit writes in an arbitrary order with
3743 * an arbitrary delay between them. This can cause the hardware to
3744 * act upon the intermediate value, possibly leading to corruption and
3745 * machine death. You have been warned.
3746 */
0b274481
BW
3747#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3748#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3749
50877445 3750#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3751 u32 upper, lower, old_upper, loop = 0; \
3752 upper = I915_READ(upper_reg); \
ee0a227b 3753 do { \
acd29f7b 3754 old_upper = upper; \
ee0a227b 3755 lower = I915_READ(lower_reg); \
acd29f7b
CW
3756 upper = I915_READ(upper_reg); \
3757 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3758 (u64)upper << 32 | lower; })
50877445 3759
cae5852d
ZN
3760#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3761#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3762
75aa3f63
VS
3763#define __raw_read(x, s) \
3764static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3765 i915_reg_t reg) \
75aa3f63 3766{ \
f0f59a00 3767 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3768}
3769
3770#define __raw_write(x, s) \
3771static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3772 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3773{ \
f0f59a00 3774 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3775}
3776__raw_read(8, b)
3777__raw_read(16, w)
3778__raw_read(32, l)
3779__raw_read(64, q)
3780
3781__raw_write(8, b)
3782__raw_write(16, w)
3783__raw_write(32, l)
3784__raw_write(64, q)
3785
3786#undef __raw_read
3787#undef __raw_write
3788
a6111f7b 3789/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3790 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3791 * controlled.
3792 * Think twice, and think again, before using these.
3793 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3794 * intel_uncore_forcewake_irqunlock().
3795 */
75aa3f63
VS
3796#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3797#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3798#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3799#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3800
55bc60db
VS
3801/* "Broadcast RGB" property */
3802#define INTEL_BROADCAST_RGB_AUTO 0
3803#define INTEL_BROADCAST_RGB_FULL 1
3804#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3805
f0f59a00 3806static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3807{
666a4537 3808 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3809 return VLV_VGACNTRL;
92e23b99
SJ
3810 else if (INTEL_INFO(dev)->gen >= 5)
3811 return CPU_VGACNTRL;
766aa1c4
VS
3812 else
3813 return VGACNTRL;
3814}
3815
df97729f
ID
3816static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3817{
3818 unsigned long j = msecs_to_jiffies(m);
3819
3820 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3821}
3822
7bd0e226
DV
3823static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3824{
3825 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3826}
3827
df97729f
ID
3828static inline unsigned long
3829timespec_to_jiffies_timeout(const struct timespec *value)
3830{
3831 unsigned long j = timespec_to_jiffies(value);
3832
3833 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3834}
3835
dce56b3c
PZ
3836/*
3837 * If you need to wait X milliseconds between events A and B, but event B
3838 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3839 * when event A happened, then just before event B you call this function and
3840 * pass the timestamp as the first argument, and X as the second argument.
3841 */
3842static inline void
3843wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3844{
ec5e0cfb 3845 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3846
3847 /*
3848 * Don't re-read the value of "jiffies" every time since it may change
3849 * behind our back and break the math.
3850 */
3851 tmp_jiffies = jiffies;
3852 target_jiffies = timestamp_jiffies +
3853 msecs_to_jiffies_timeout(to_wait_ms);
3854
3855 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3856 remaining_jiffies = target_jiffies - tmp_jiffies;
3857 while (remaining_jiffies)
3858 remaining_jiffies =
3859 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3860 }
3861}
688e6c72
CW
3862static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3863{
f69a02c9
CW
3864 struct intel_engine_cs *engine = req->engine;
3865
7ec2c73b
CW
3866 /* Before we do the heavier coherent read of the seqno,
3867 * check the value (hopefully) in the CPU cacheline.
3868 */
3869 if (i915_gem_request_completed(req))
3870 return true;
3871
688e6c72
CW
3872 /* Ensure our read of the seqno is coherent so that we
3873 * do not "miss an interrupt" (i.e. if this is the last
3874 * request and the seqno write from the GPU is not visible
3875 * by the time the interrupt fires, we will see that the
3876 * request is incomplete and go back to sleep awaiting
3877 * another interrupt that will never come.)
3878 *
3879 * Strictly, we only need to do this once after an interrupt,
3880 * but it is easier and safer to do it every time the waiter
3881 * is woken.
3882 */
3d5564e9 3883 if (engine->irq_seqno_barrier &&
dbd6ef29 3884 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3885 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3886 struct task_struct *tsk;
3887
3d5564e9
CW
3888 /* The ordering of irq_posted versus applying the barrier
3889 * is crucial. The clearing of the current irq_posted must
3890 * be visible before we perform the barrier operation,
3891 * such that if a subsequent interrupt arrives, irq_posted
3892 * is reasserted and our task rewoken (which causes us to
3893 * do another __i915_request_irq_complete() immediately
3894 * and reapply the barrier). Conversely, if the clear
3895 * occurs after the barrier, then an interrupt that arrived
3896 * whilst we waited on the barrier would not trigger a
3897 * barrier on the next pass, and the read may not see the
3898 * seqno update.
3899 */
f69a02c9 3900 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3901
3902 /* If we consume the irq, but we are no longer the bottom-half,
3903 * the real bottom-half may not have serialised their own
3904 * seqno check with the irq-barrier (i.e. may have inspected
3905 * the seqno before we believe it coherent since they see
3906 * irq_posted == false but we are still running).
3907 */
3908 rcu_read_lock();
dbd6ef29 3909 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3910 if (tsk && tsk != current)
3911 /* Note that if the bottom-half is changed as we
3912 * are sending the wake-up, the new bottom-half will
3913 * be woken by whomever made the change. We only have
3914 * to worry about when we steal the irq-posted for
3915 * ourself.
3916 */
3917 wake_up_process(tsk);
3918 rcu_read_unlock();
3919
7ec2c73b
CW
3920 if (i915_gem_request_completed(req))
3921 return true;
3922 }
688e6c72
CW
3923
3924 /* We need to check whether any gpu reset happened in between
3925 * the request being submitted and now. If a reset has occurred,
3926 * the seqno will have been advance past ours and our request
3927 * is complete. If we are in the process of handling a reset,
3928 * the request is effectively complete as the rendering will
3929 * be discarded, but we need to return in order to drop the
3930 * struct_mutex.
3931 */
3932 if (i915_reset_in_progress(&req->i915->gpu_error))
3933 return true;
3934
3935 return false;
3936}
3937
0b1de5d5
CW
3938void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3939bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3940
c58305af
CW
3941/* i915_mm.c */
3942int remap_io_mapping(struct vm_area_struct *vma,
3943 unsigned long addr, unsigned long pfn, unsigned long size,
3944 struct io_mapping *iomap);
3945
4b30cb23
CW
3946#define ptr_mask_bits(ptr) ({ \
3947 unsigned long __v = (unsigned long)(ptr); \
3948 (typeof(ptr))(__v & PAGE_MASK); \
3949})
3950
d31d7cb1
CW
3951#define ptr_unpack_bits(ptr, bits) ({ \
3952 unsigned long __v = (unsigned long)(ptr); \
3953 (bits) = __v & ~PAGE_MASK; \
3954 (typeof(ptr))(__v & PAGE_MASK); \
3955})
3956
3957#define ptr_pack_bits(ptr, bits) \
3958 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3959
78ef2d9a
CW
3960#define fetch_and_zero(ptr) ({ \
3961 typeof(*ptr) __T = *(ptr); \
3962 *(ptr) = (typeof(*ptr))0; \
3963 __T; \
3964})
3965
1da177e4 3966#endif