]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix other intel_dp warnings too.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
d5d0804f 73#define DRIVER_DATE "20160822"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458struct drm_i915_fence_reg {
a1e5afbe 459 struct list_head link;
49ef5294
CW
460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
1690e1eb 462 int pin_count;
49ef5294
CW
463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
de151cf6 473};
7c1c2871 474
9b9d172d 475struct sdvo_device_mapping {
e957d772 476 u8 initialized;
9b9d172d 477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
e957d772 480 u8 i2c_pin;
b1083333 481 u8 ddc_pin;
9b9d172d 482};
483
7bd688cd 484struct intel_connector;
820d2d77 485struct intel_encoder;
5cec258b 486struct intel_crtc_state;
5724dbd1 487struct intel_initial_plane_config;
0e8ffe1b 488struct intel_crtc;
ee9300bb
DV
489struct intel_limit;
490struct dpll;
b8cecdf5 491
e70236a8 492struct drm_i915_display_funcs {
e70236a8
JB
493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 502 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 508 struct intel_crtc_state *);
5724dbd1
DL
509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
190f68c5
ACO
511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
4a806558
ML
513 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
514 struct drm_atomic_state *old_state);
515 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
516 struct drm_atomic_state *old_state);
896e5bb0
L
517 void (*update_crtcs)(struct drm_atomic_state *state,
518 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
5e7234c9 521 const struct drm_display_mode *adjusted_mode);
69bfe1a9 522 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 523 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 524 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
527 struct drm_i915_gem_object *obj,
528 struct drm_i915_gem_request *req,
529 uint32_t flags);
91d14251 530 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
531 /* clock updates for mode set */
532 /* cursor updates */
533 /* render clock increase/decrease */
534 /* display clock increase/decrease */
535 /* pll clock increase/decrease */
8563b1e8 536
b95c5321
ML
537 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
538 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
539};
540
48c1026a
MK
541enum forcewake_domain_id {
542 FW_DOMAIN_ID_RENDER = 0,
543 FW_DOMAIN_ID_BLITTER,
544 FW_DOMAIN_ID_MEDIA,
545
546 FW_DOMAIN_ID_COUNT
547};
548
549enum forcewake_domains {
550 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
551 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
552 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
553 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
554 FORCEWAKE_BLITTER |
555 FORCEWAKE_MEDIA)
556};
557
3756685a
TU
558#define FW_REG_READ (1)
559#define FW_REG_WRITE (2)
560
561enum forcewake_domains
562intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
563 i915_reg_t reg, unsigned int op);
564
907b28c5 565struct intel_uncore_funcs {
c8d9a590 566 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 567 enum forcewake_domains domains);
c8d9a590 568 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 569 enum forcewake_domains domains);
0b274481 570
f0f59a00
VS
571 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
572 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 575
f0f59a00 576 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 577 uint8_t val, bool trace);
f0f59a00 578 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 579 uint16_t val, bool trace);
f0f59a00 580 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 581 uint32_t val, bool trace);
f0f59a00 582 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 583 uint64_t val, bool trace);
990bbdad
CW
584};
585
907b28c5
CW
586struct intel_uncore {
587 spinlock_t lock; /** lock is also taken in irq contexts. */
588
589 struct intel_uncore_funcs funcs;
590
591 unsigned fifo_count;
48c1026a 592 enum forcewake_domains fw_domains;
b2cff0db
CW
593
594 struct intel_uncore_forcewake_domain {
595 struct drm_i915_private *i915;
48c1026a 596 enum forcewake_domain_id id;
33c582c1 597 enum forcewake_domains mask;
b2cff0db 598 unsigned wake_count;
a57a4a67 599 struct hrtimer timer;
f0f59a00 600 i915_reg_t reg_set;
05a2fb15
MK
601 u32 val_set;
602 u32 val_clear;
f0f59a00
VS
603 i915_reg_t reg_ack;
604 i915_reg_t reg_post;
05a2fb15 605 u32 val_reset;
b2cff0db 606 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
607
608 int unclaimed_mmio_check;
b2cff0db
CW
609};
610
611/* Iterate over initialised fw domains */
33c582c1
TU
612#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
613 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
614 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
615 (domain__)++) \
616 for_each_if ((mask__) & (domain__)->mask)
617
618#define for_each_fw_domain(domain__, dev_priv__) \
619 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 620
b6e7d894
DL
621#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
622#define CSR_VERSION_MAJOR(version) ((version) >> 16)
623#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
624
eb805623 625struct intel_csr {
8144ac59 626 struct work_struct work;
eb805623 627 const char *fw_path;
a7f749f9 628 uint32_t *dmc_payload;
eb805623 629 uint32_t dmc_fw_size;
b6e7d894 630 uint32_t version;
eb805623 631 uint32_t mmio_count;
f0f59a00 632 i915_reg_t mmioaddr[8];
eb805623 633 uint32_t mmiodata[8];
832dba88 634 uint32_t dc_state;
a37baf3b 635 uint32_t allowed_dc_mask;
eb805623
DV
636};
637
79fc46df
DL
638#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
639 func(is_mobile) sep \
640 func(is_i85x) sep \
641 func(is_i915g) sep \
642 func(is_i945gm) sep \
643 func(is_g33) sep \
644 func(need_gfx_hws) sep \
645 func(is_g4x) sep \
646 func(is_pineview) sep \
647 func(is_broadwater) sep \
648 func(is_crestline) sep \
649 func(is_ivybridge) sep \
650 func(is_valleyview) sep \
666a4537 651 func(is_cherryview) sep \
79fc46df 652 func(is_haswell) sep \
ab0d24ac 653 func(is_broadwell) sep \
7201c0b3 654 func(is_skylake) sep \
7526ac19 655 func(is_broxton) sep \
ef11bdb3 656 func(is_kabylake) sep \
b833d685 657 func(is_preliminary) sep \
79fc46df
DL
658 func(has_fbc) sep \
659 func(has_pipe_cxsr) sep \
660 func(has_hotplug) sep \
661 func(cursor_needs_physical) sep \
662 func(has_overlay) sep \
663 func(overlay_needs_physical) sep \
664 func(supports_tv) sep \
dd93be58 665 func(has_llc) sep \
ca377809 666 func(has_snoop) sep \
30568c45 667 func(has_ddi) sep \
33e141ed 668 func(has_fpga_dbg) sep \
669 func(has_pooled_eu)
c96ea64e 670
a587f779
DL
671#define DEFINE_FLAG(name) u8 name:1
672#define SEP_SEMICOLON ;
c96ea64e 673
cfdf1fa2 674struct intel_device_info {
10fce67a 675 u32 display_mmio_offset;
87f1f465 676 u16 device_id;
ac208a8b 677 u8 num_pipes;
d615a166 678 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 679 u8 gen;
ae5702d2 680 u16 gen_mask;
73ae478c 681 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 682 u8 num_rings;
a587f779 683 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
684 /* Register offsets for the various display pipes and transcoders */
685 int pipe_offsets[I915_MAX_TRANSCODERS];
686 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 687 int palette_offsets[I915_MAX_PIPES];
5efb3e28 688 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
689
690 /* Slice/subslice/EU info */
691 u8 slice_total;
692 u8 subslice_total;
693 u8 subslice_per_slice;
694 u8 eu_total;
695 u8 eu_per_subslice;
33e141ed 696 u8 min_eu_in_pool;
b7668791
DL
697 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
698 u8 subslice_7eu[3];
3873218f
JM
699 u8 has_slice_pg:1;
700 u8 has_subslice_pg:1;
701 u8 has_eu_pg:1;
82cf435b
LL
702
703 struct color_luts {
704 u16 degamma_lut_size;
705 u16 gamma_lut_size;
706 } color;
cfdf1fa2
KH
707};
708
a587f779
DL
709#undef DEFINE_FLAG
710#undef SEP_SEMICOLON
711
2bd160a1
CW
712struct intel_display_error_state;
713
714struct drm_i915_error_state {
715 struct kref ref;
716 struct timeval time;
717
718 char error_msg[128];
719 bool simulated;
720 int iommu;
721 u32 reset_count;
722 u32 suspend_count;
723 struct intel_device_info device_info;
724
725 /* Generic register state */
726 u32 eir;
727 u32 pgtbl_er;
728 u32 ier;
729 u32 gtier[4];
730 u32 ccid;
731 u32 derrmr;
732 u32 forcewake;
733 u32 error; /* gen6+ */
734 u32 err_int; /* gen7 */
735 u32 fault_data0; /* gen8, gen9 */
736 u32 fault_data1; /* gen8, gen9 */
737 u32 done_reg;
738 u32 gac_eco;
739 u32 gam_ecochk;
740 u32 gab_ctl;
741 u32 gfx_mode;
742 u32 extra_instdone[I915_NUM_INSTDONE_REG];
743 u64 fence[I915_MAX_NUM_FENCES];
744 struct intel_overlay_error_state *overlay;
745 struct intel_display_error_state *display;
51d545d0 746 struct drm_i915_error_object *semaphore;
2bd160a1
CW
747
748 struct drm_i915_error_engine {
749 int engine_id;
750 /* Software tracked state */
751 bool waiting;
752 int num_waiters;
753 int hangcheck_score;
754 enum intel_engine_hangcheck_action hangcheck_action;
755 struct i915_address_space *vm;
756 int num_requests;
757
758 /* our own tracking of ring head and tail */
759 u32 cpu_ring_head;
760 u32 cpu_ring_tail;
761
762 u32 last_seqno;
763 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
764
765 /* Register state */
766 u32 start;
767 u32 tail;
768 u32 head;
769 u32 ctl;
21a2c58a 770 u32 mode;
2bd160a1
CW
771 u32 hws;
772 u32 ipeir;
773 u32 ipehr;
774 u32 instdone;
775 u32 bbstate;
776 u32 instpm;
777 u32 instps;
778 u32 seqno;
779 u64 bbaddr;
780 u64 acthd;
781 u32 fault_reg;
782 u64 faddr;
783 u32 rc_psmi; /* sleep state */
784 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
785
786 struct drm_i915_error_object {
787 int page_count;
788 u64 gtt_offset;
03382dfb 789 u64 gtt_size;
2bd160a1
CW
790 u32 *pages[0];
791 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
792
793 struct drm_i915_error_object *wa_ctx;
794
795 struct drm_i915_error_request {
796 long jiffies;
c84455b4 797 pid_t pid;
2bd160a1
CW
798 u32 seqno;
799 u32 head;
800 u32 tail;
801 } *requests;
802
803 struct drm_i915_error_waiter {
804 char comm[TASK_COMM_LEN];
805 pid_t pid;
806 u32 seqno;
807 } *waiters;
808
809 struct {
810 u32 gfx_mode;
811 union {
812 u64 pdp[4];
813 u32 pp_dir_base;
814 };
815 } vm_info;
816
817 pid_t pid;
818 char comm[TASK_COMM_LEN];
819 } engine[I915_NUM_ENGINES];
820
821 struct drm_i915_error_buffer {
822 u32 size;
823 u32 name;
824 u32 rseqno[I915_NUM_ENGINES], wseqno;
825 u64 gtt_offset;
826 u32 read_domains;
827 u32 write_domain;
828 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
829 u32 tiling:2;
830 u32 dirty:1;
831 u32 purgeable:1;
832 u32 userptr:1;
833 s32 engine:4;
834 u32 cache_level:3;
835 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
836 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
837 struct i915_address_space *active_vm[I915_NUM_ENGINES];
838};
839
7faf1ab2
DV
840enum i915_cache_level {
841 I915_CACHE_NONE = 0,
350ec881
CW
842 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
843 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
844 caches, eg sampler/render caches, and the
845 large Last-Level-Cache. LLC is coherent with
846 the CPU, but L3 is only visible to the GPU. */
651d794f 847 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
848};
849
e59ec13d
MK
850struct i915_ctx_hang_stats {
851 /* This context had batch pending when hang was declared */
852 unsigned batch_pending;
853
854 /* This context had batch active when hang was declared */
855 unsigned batch_active;
be62acb4
MK
856
857 /* Time when this context was last blamed for a GPU reset */
858 unsigned long guilty_ts;
859
676fa572
CW
860 /* If the contexts causes a second GPU hang within this time,
861 * it is permanently banned from submitting any more work.
862 */
863 unsigned long ban_period_seconds;
864
be62acb4
MK
865 /* This context is banned to submit more work */
866 bool banned;
e59ec13d 867};
40521054
BW
868
869/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 870#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 871
31b7a88d 872/**
e2efd130 873 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
874 * @ref: reference count.
875 * @user_handle: userspace tracking identity for this context.
876 * @remap_slice: l3 row remapping information.
b1b38278
DW
877 * @flags: context specific flags:
878 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
879 * @file_priv: filp associated with this context (NULL for global default
880 * context).
881 * @hang_stats: information about the role of this context in possible GPU
882 * hangs.
7df113e4 883 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
884 * @legacy_hw_ctx: render context backing object and whether it is correctly
885 * initialized (legacy ring submission mechanism only).
886 * @link: link in the global list of contexts.
887 *
888 * Contexts are memory images used by the hardware to store copies of their
889 * internal state.
890 */
e2efd130 891struct i915_gem_context {
dce3271b 892 struct kref ref;
9ea4feec 893 struct drm_i915_private *i915;
40521054 894 struct drm_i915_file_private *file_priv;
ae6c4806 895 struct i915_hw_ppgtt *ppgtt;
c84455b4 896 struct pid *pid;
a33afea5 897
8d59bc6a
CW
898 struct i915_ctx_hang_stats hang_stats;
899
8d59bc6a 900 unsigned long flags;
bc3d6744
CW
901#define CONTEXT_NO_ZEROMAP BIT(0)
902#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
903
904 /* Unique identifier for this context, used by the hw for tracking */
905 unsigned int hw_id;
8d59bc6a 906 u32 user_handle;
5d1808ec 907
0cb26a8e
CW
908 u32 ggtt_alignment;
909
9021ad03 910 struct intel_context {
bf3783e5 911 struct i915_vma *state;
7e37f889 912 struct intel_ring *ring;
82352e90 913 uint32_t *lrc_reg_state;
8d59bc6a
CW
914 u64 lrc_desc;
915 int pin_count;
24f1d3cc 916 bool initialised;
666796da 917 } engine[I915_NUM_ENGINES];
bcd794c2 918 u32 ring_size;
c01fc532 919 u32 desc_template;
3c7ba635 920 struct atomic_notifier_head status_notifier;
80a9a8db 921 bool execlists_force_single_submission;
c9e003af 922
a33afea5 923 struct list_head link;
8d59bc6a
CW
924
925 u8 remap_slice;
50e046b6 926 bool closed:1;
40521054
BW
927};
928
a4001f1b
PZ
929enum fb_op_origin {
930 ORIGIN_GTT,
931 ORIGIN_CPU,
932 ORIGIN_CS,
933 ORIGIN_FLIP,
74b4ea1e 934 ORIGIN_DIRTYFB,
a4001f1b
PZ
935};
936
ab34a7e8 937struct intel_fbc {
25ad93fd
PZ
938 /* This is always the inner lock when overlapping with struct_mutex and
939 * it's the outer lock when overlapping with stolen_lock. */
940 struct mutex lock;
5e59f717 941 unsigned threshold;
dbef0f15
PZ
942 unsigned int possible_framebuffer_bits;
943 unsigned int busy_bits;
010cf73d 944 unsigned int visible_pipes_mask;
e35fef21 945 struct intel_crtc *crtc;
5c3fe8b0 946
c4213885 947 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
948 struct drm_mm_node *compressed_llb;
949
da46f936
RV
950 bool false_color;
951
d029bcad 952 bool enabled;
0e631adc 953 bool active;
9adccc60 954
aaf78d27
PZ
955 struct intel_fbc_state_cache {
956 struct {
957 unsigned int mode_flags;
958 uint32_t hsw_bdw_pixel_rate;
959 } crtc;
960
961 struct {
962 unsigned int rotation;
963 int src_w;
964 int src_h;
965 bool visible;
966 } plane;
967
968 struct {
969 u64 ilk_ggtt_offset;
aaf78d27
PZ
970 uint32_t pixel_format;
971 unsigned int stride;
972 int fence_reg;
973 unsigned int tiling_mode;
974 } fb;
975 } state_cache;
976
b183b3f1
PZ
977 struct intel_fbc_reg_params {
978 struct {
979 enum pipe pipe;
980 enum plane plane;
981 unsigned int fence_y_offset;
982 } crtc;
983
984 struct {
985 u64 ggtt_offset;
b183b3f1
PZ
986 uint32_t pixel_format;
987 unsigned int stride;
988 int fence_reg;
989 } fb;
990
991 int cfb_size;
992 } params;
993
5c3fe8b0 994 struct intel_fbc_work {
128d7356 995 bool scheduled;
ca18d51d 996 u32 scheduled_vblank;
128d7356 997 struct work_struct work;
128d7356 998 } work;
5c3fe8b0 999
bf6189c6 1000 const char *no_fbc_reason;
b5e50c3f
JB
1001};
1002
96178eeb
VK
1003/**
1004 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1005 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1006 * parsing for same resolution.
1007 */
1008enum drrs_refresh_rate_type {
1009 DRRS_HIGH_RR,
1010 DRRS_LOW_RR,
1011 DRRS_MAX_RR, /* RR count */
1012};
1013
1014enum drrs_support_type {
1015 DRRS_NOT_SUPPORTED = 0,
1016 STATIC_DRRS_SUPPORT = 1,
1017 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1018};
1019
2807cf69 1020struct intel_dp;
96178eeb
VK
1021struct i915_drrs {
1022 struct mutex mutex;
1023 struct delayed_work work;
1024 struct intel_dp *dp;
1025 unsigned busy_frontbuffer_bits;
1026 enum drrs_refresh_rate_type refresh_rate_type;
1027 enum drrs_support_type type;
1028};
1029
a031d709 1030struct i915_psr {
f0355c4a 1031 struct mutex lock;
a031d709
RV
1032 bool sink_support;
1033 bool source_ok;
2807cf69 1034 struct intel_dp *enabled;
7c8f8a70
RV
1035 bool active;
1036 struct delayed_work work;
9ca15301 1037 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1038 bool psr2_support;
1039 bool aux_frame_sync;
60e5ffe3 1040 bool link_standby;
3f51e471 1041};
5c3fe8b0 1042
3bad0781 1043enum intel_pch {
f0350830 1044 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1045 PCH_IBX, /* Ibexpeak PCH */
1046 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1047 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1048 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1049 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1050 PCH_NOP,
3bad0781
ZW
1051};
1052
988d6ee8
PZ
1053enum intel_sbi_destination {
1054 SBI_ICLK,
1055 SBI_MPHY,
1056};
1057
b690e96c 1058#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1059#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1060#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1061#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1062#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1063#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1064
8be48d92 1065struct intel_fbdev;
1630fe75 1066struct intel_fbc_work;
38651674 1067
c2b9152f
DV
1068struct intel_gmbus {
1069 struct i2c_adapter adapter;
3e4d44e0 1070#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1071 u32 force_bit;
c2b9152f 1072 u32 reg0;
f0f59a00 1073 i915_reg_t gpio_reg;
c167a6fc 1074 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1075 struct drm_i915_private *dev_priv;
1076};
1077
f4c956ad 1078struct i915_suspend_saved_registers {
e948e994 1079 u32 saveDSPARB;
ba8bbcf6 1080 u32 saveFBC_CONTROL;
1f84e550 1081 u32 saveCACHE_MODE_0;
1f84e550 1082 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1083 u32 saveSWF0[16];
1084 u32 saveSWF1[16];
85fa792b 1085 u32 saveSWF3[3];
4b9de737 1086 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1087 u32 savePCH_PORT_HOTPLUG;
9f49c376 1088 u16 saveGCDGMBUS;
f4c956ad 1089};
c85aa885 1090
ddeea5b0
ID
1091struct vlv_s0ix_state {
1092 /* GAM */
1093 u32 wr_watermark;
1094 u32 gfx_prio_ctrl;
1095 u32 arb_mode;
1096 u32 gfx_pend_tlb0;
1097 u32 gfx_pend_tlb1;
1098 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1099 u32 media_max_req_count;
1100 u32 gfx_max_req_count;
1101 u32 render_hwsp;
1102 u32 ecochk;
1103 u32 bsd_hwsp;
1104 u32 blt_hwsp;
1105 u32 tlb_rd_addr;
1106
1107 /* MBC */
1108 u32 g3dctl;
1109 u32 gsckgctl;
1110 u32 mbctl;
1111
1112 /* GCP */
1113 u32 ucgctl1;
1114 u32 ucgctl3;
1115 u32 rcgctl1;
1116 u32 rcgctl2;
1117 u32 rstctl;
1118 u32 misccpctl;
1119
1120 /* GPM */
1121 u32 gfxpause;
1122 u32 rpdeuhwtc;
1123 u32 rpdeuc;
1124 u32 ecobus;
1125 u32 pwrdwnupctl;
1126 u32 rp_down_timeout;
1127 u32 rp_deucsw;
1128 u32 rcubmabdtmr;
1129 u32 rcedata;
1130 u32 spare2gh;
1131
1132 /* Display 1 CZ domain */
1133 u32 gt_imr;
1134 u32 gt_ier;
1135 u32 pm_imr;
1136 u32 pm_ier;
1137 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1138
1139 /* GT SA CZ domain */
1140 u32 tilectl;
1141 u32 gt_fifoctl;
1142 u32 gtlc_wake_ctrl;
1143 u32 gtlc_survive;
1144 u32 pmwgicz;
1145
1146 /* Display 2 CZ domain */
1147 u32 gu_ctl0;
1148 u32 gu_ctl1;
9c25210f 1149 u32 pcbr;
ddeea5b0
ID
1150 u32 clock_gate_dis2;
1151};
1152
bf225f20
CW
1153struct intel_rps_ei {
1154 u32 cz_clock;
1155 u32 render_c0;
1156 u32 media_c0;
31685c25
D
1157};
1158
c85aa885 1159struct intel_gen6_power_mgmt {
d4d70aa5
ID
1160 /*
1161 * work, interrupts_enabled and pm_iir are protected by
1162 * dev_priv->irq_lock
1163 */
c85aa885 1164 struct work_struct work;
d4d70aa5 1165 bool interrupts_enabled;
c85aa885 1166 u32 pm_iir;
59cdb63d 1167
1800ad25
SAK
1168 u32 pm_intr_keep;
1169
b39fb297
BW
1170 /* Frequencies are stored in potentially platform dependent multiples.
1171 * In other words, *_freq needs to be multiplied by X to be interesting.
1172 * Soft limits are those which are used for the dynamic reclocking done
1173 * by the driver (raise frequencies under heavy loads, and lower for
1174 * lighter loads). Hard limits are those imposed by the hardware.
1175 *
1176 * A distinction is made for overclocking, which is never enabled by
1177 * default, and is considered to be above the hard limit if it's
1178 * possible at all.
1179 */
1180 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1181 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1182 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1183 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1184 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1185 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1186 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1187 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1188 u8 rp1_freq; /* "less than" RP0 power/freqency */
1189 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1190 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1191
8fb55197
CW
1192 u8 up_threshold; /* Current %busy required to uplock */
1193 u8 down_threshold; /* Current %busy required to downclock */
1194
dd75fdc8
CW
1195 int last_adj;
1196 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1197
8d3afd7d
CW
1198 spinlock_t client_lock;
1199 struct list_head clients;
1200 bool client_boost;
1201
c0951f0c 1202 bool enabled;
54b4f68f 1203 struct delayed_work autoenable_work;
1854d5ca 1204 unsigned boosts;
4fc688ce 1205
bf225f20
CW
1206 /* manual wa residency calculations */
1207 struct intel_rps_ei up_ei, down_ei;
1208
4fc688ce
JB
1209 /*
1210 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1211 * Must be taken after struct_mutex if nested. Note that
1212 * this lock may be held for long periods of time when
1213 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1214 */
1215 struct mutex hw_lock;
c85aa885
DV
1216};
1217
1a240d4d
DV
1218/* defined intel_pm.c */
1219extern spinlock_t mchdev_lock;
1220
c85aa885
DV
1221struct intel_ilk_power_mgmt {
1222 u8 cur_delay;
1223 u8 min_delay;
1224 u8 max_delay;
1225 u8 fmax;
1226 u8 fstart;
1227
1228 u64 last_count1;
1229 unsigned long last_time1;
1230 unsigned long chipset_power;
1231 u64 last_count2;
5ed0bdf2 1232 u64 last_time2;
c85aa885
DV
1233 unsigned long gfx_power;
1234 u8 corr;
1235
1236 int c_m;
1237 int r_t;
1238};
1239
c6cb582e
ID
1240struct drm_i915_private;
1241struct i915_power_well;
1242
1243struct i915_power_well_ops {
1244 /*
1245 * Synchronize the well's hw state to match the current sw state, for
1246 * example enable/disable it based on the current refcount. Called
1247 * during driver init and resume time, possibly after first calling
1248 * the enable/disable handlers.
1249 */
1250 void (*sync_hw)(struct drm_i915_private *dev_priv,
1251 struct i915_power_well *power_well);
1252 /*
1253 * Enable the well and resources that depend on it (for example
1254 * interrupts located on the well). Called after the 0->1 refcount
1255 * transition.
1256 */
1257 void (*enable)(struct drm_i915_private *dev_priv,
1258 struct i915_power_well *power_well);
1259 /*
1260 * Disable the well and resources that depend on it. Called after
1261 * the 1->0 refcount transition.
1262 */
1263 void (*disable)(struct drm_i915_private *dev_priv,
1264 struct i915_power_well *power_well);
1265 /* Returns the hw enabled state. */
1266 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1267 struct i915_power_well *power_well);
1268};
1269
a38911a3
WX
1270/* Power well structure for haswell */
1271struct i915_power_well {
c1ca727f 1272 const char *name;
6f3ef5dd 1273 bool always_on;
a38911a3
WX
1274 /* power well enable/disable usage count */
1275 int count;
bfafe93a
ID
1276 /* cached hw enabled state */
1277 bool hw_enabled;
c1ca727f 1278 unsigned long domains;
77961eb9 1279 unsigned long data;
c6cb582e 1280 const struct i915_power_well_ops *ops;
a38911a3
WX
1281};
1282
83c00f55 1283struct i915_power_domains {
baa70707
ID
1284 /*
1285 * Power wells needed for initialization at driver init and suspend
1286 * time are on. They are kept on until after the first modeset.
1287 */
1288 bool init_power_on;
0d116a29 1289 bool initializing;
c1ca727f 1290 int power_well_count;
baa70707 1291
83c00f55 1292 struct mutex lock;
1da51581 1293 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1294 struct i915_power_well *power_wells;
83c00f55
ID
1295};
1296
35a85ac6 1297#define MAX_L3_SLICES 2
a4da4fa4 1298struct intel_l3_parity {
35a85ac6 1299 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1300 struct work_struct error_work;
35a85ac6 1301 int which_slice;
a4da4fa4
DV
1302};
1303
4b5aed62 1304struct i915_gem_mm {
4b5aed62
DV
1305 /** Memory allocator for GTT stolen memory */
1306 struct drm_mm stolen;
92e97d2f
PZ
1307 /** Protects the usage of the GTT stolen memory allocator. This is
1308 * always the inner lock when overlapping with struct_mutex. */
1309 struct mutex stolen_lock;
1310
4b5aed62
DV
1311 /** List of all objects in gtt_space. Used to restore gtt
1312 * mappings on resume */
1313 struct list_head bound_list;
1314 /**
1315 * List of objects which are not bound to the GTT (thus
1316 * are idle and not used by the GPU) but still have
1317 * (presumably uncached) pages still attached.
1318 */
1319 struct list_head unbound_list;
1320
1321 /** Usable portion of the GTT for GEM */
1322 unsigned long stolen_base; /* limited to low memory (32-bit) */
1323
4b5aed62
DV
1324 /** PPGTT used for aliasing the PPGTT with the GTT */
1325 struct i915_hw_ppgtt *aliasing_ppgtt;
1326
2cfcd32a 1327 struct notifier_block oom_notifier;
e87666b5 1328 struct notifier_block vmap_notifier;
ceabbba5 1329 struct shrinker shrinker;
4b5aed62 1330
4b5aed62
DV
1331 /** LRU list of objects with fence regs on them. */
1332 struct list_head fence_list;
1333
4b5aed62
DV
1334 /**
1335 * Are we in a non-interruptible section of code like
1336 * modesetting?
1337 */
1338 bool interruptible;
1339
bdf1e7e3 1340 /* the indicator for dispatch video commands on two BSD rings */
c80ff16e 1341 unsigned int bsd_engine_dispatch_index;
bdf1e7e3 1342
4b5aed62
DV
1343 /** Bit 6 swizzling required for X tiling */
1344 uint32_t bit_6_swizzle_x;
1345 /** Bit 6 swizzling required for Y tiling */
1346 uint32_t bit_6_swizzle_y;
1347
4b5aed62 1348 /* accounting, useful for userland debugging */
c20e8355 1349 spinlock_t object_stat_lock;
4b5aed62
DV
1350 size_t object_memory;
1351 u32 object_count;
1352};
1353
edc3d884 1354struct drm_i915_error_state_buf {
0a4cd7c8 1355 struct drm_i915_private *i915;
edc3d884
MK
1356 unsigned bytes;
1357 unsigned size;
1358 int err;
1359 u8 *buf;
1360 loff_t start;
1361 loff_t pos;
1362};
1363
fc16b48b
MK
1364struct i915_error_state_file_priv {
1365 struct drm_device *dev;
1366 struct drm_i915_error_state *error;
1367};
1368
99584db3
DV
1369struct i915_gpu_error {
1370 /* For hangcheck timer */
1371#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1372#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1373 /* Hang gpu twice in this window and your context gets banned */
1374#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1375
737b1506 1376 struct delayed_work hangcheck_work;
99584db3
DV
1377
1378 /* For reset and error_state handling. */
1379 spinlock_t lock;
1380 /* Protected by the above dev->gpu_error.lock. */
1381 struct drm_i915_error_state *first_error;
094f9a54
CW
1382
1383 unsigned long missed_irq_rings;
1384
1f83fee0 1385 /**
2ac0f450 1386 * State variable controlling the reset flow and count
1f83fee0 1387 *
2ac0f450
MK
1388 * This is a counter which gets incremented when reset is triggered,
1389 * and again when reset has been handled. So odd values (lowest bit set)
1390 * means that reset is in progress and even values that
1391 * (reset_counter >> 1):th reset was successfully completed.
1392 *
1393 * If reset is not completed succesfully, the I915_WEDGE bit is
1394 * set meaning that hardware is terminally sour and there is no
1395 * recovery. All waiters on the reset_queue will be woken when
1396 * that happens.
1397 *
1398 * This counter is used by the wait_seqno code to notice that reset
1399 * event happened and it needs to restart the entire ioctl (since most
1400 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1401 *
1402 * This is important for lock-free wait paths, where no contended lock
1403 * naturally enforces the correct ordering between the bail-out of the
1404 * waiter and the gpu reset work code.
1f83fee0
DV
1405 */
1406 atomic_t reset_counter;
1407
1f83fee0 1408#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1409#define I915_WEDGED (1 << 31)
1f83fee0 1410
1f15b76f
CW
1411 /**
1412 * Waitqueue to signal when a hang is detected. Used to for waiters
1413 * to release the struct_mutex for the reset to procede.
1414 */
1415 wait_queue_head_t wait_queue;
1416
1f83fee0
DV
1417 /**
1418 * Waitqueue to signal when the reset has completed. Used by clients
1419 * that wait for dev_priv->mm.wedged to settle.
1420 */
1421 wait_queue_head_t reset_queue;
33196ded 1422
094f9a54 1423 /* For missed irq/seqno simulation. */
688e6c72 1424 unsigned long test_irq_rings;
99584db3
DV
1425};
1426
b8efb17b
ZR
1427enum modeset_restore {
1428 MODESET_ON_LID_OPEN,
1429 MODESET_DONE,
1430 MODESET_SUSPENDED,
1431};
1432
500ea70d
RV
1433#define DP_AUX_A 0x40
1434#define DP_AUX_B 0x10
1435#define DP_AUX_C 0x20
1436#define DP_AUX_D 0x30
1437
11c1b657
XZ
1438#define DDC_PIN_B 0x05
1439#define DDC_PIN_C 0x04
1440#define DDC_PIN_D 0x06
1441
6acab15a 1442struct ddi_vbt_port_info {
ce4dd49e
DL
1443 /*
1444 * This is an index in the HDMI/DVI DDI buffer translation table.
1445 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1446 * populate this field.
1447 */
1448#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1449 uint8_t hdmi_level_shift;
311a2094
PZ
1450
1451 uint8_t supports_dvi:1;
1452 uint8_t supports_hdmi:1;
1453 uint8_t supports_dp:1;
500ea70d
RV
1454
1455 uint8_t alternate_aux_channel;
11c1b657 1456 uint8_t alternate_ddc_pin;
75067dde
AK
1457
1458 uint8_t dp_boost_level;
1459 uint8_t hdmi_boost_level;
6acab15a
PZ
1460};
1461
bfd7ebda
RV
1462enum psr_lines_to_wait {
1463 PSR_0_LINES_TO_WAIT = 0,
1464 PSR_1_LINE_TO_WAIT,
1465 PSR_4_LINES_TO_WAIT,
1466 PSR_8_LINES_TO_WAIT
83a7280e
PB
1467};
1468
41aa3448
RV
1469struct intel_vbt_data {
1470 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1471 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1472
1473 /* Feature bits */
1474 unsigned int int_tv_support:1;
1475 unsigned int lvds_dither:1;
1476 unsigned int lvds_vbt:1;
1477 unsigned int int_crt_support:1;
1478 unsigned int lvds_use_ssc:1;
1479 unsigned int display_clock_mode:1;
1480 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1481 unsigned int panel_type:4;
41aa3448
RV
1482 int lvds_ssc_freq;
1483 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1484
83a7280e
PB
1485 enum drrs_support_type drrs_type;
1486
6aa23e65
JN
1487 struct {
1488 int rate;
1489 int lanes;
1490 int preemphasis;
1491 int vswing;
06411f08 1492 bool low_vswing;
6aa23e65
JN
1493 bool initialized;
1494 bool support;
1495 int bpp;
1496 struct edp_power_seq pps;
1497 } edp;
41aa3448 1498
bfd7ebda
RV
1499 struct {
1500 bool full_link;
1501 bool require_aux_wakeup;
1502 int idle_frames;
1503 enum psr_lines_to_wait lines_to_wait;
1504 int tp1_wakeup_time;
1505 int tp2_tp3_wakeup_time;
1506 } psr;
1507
f00076d2
JN
1508 struct {
1509 u16 pwm_freq_hz;
39fbc9c8 1510 bool present;
f00076d2 1511 bool active_low_pwm;
1de6068e 1512 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1513 enum intel_backlight_type type;
f00076d2
JN
1514 } backlight;
1515
d17c5443
SK
1516 /* MIPI DSI */
1517 struct {
1518 u16 panel_id;
d3b542fc
SK
1519 struct mipi_config *config;
1520 struct mipi_pps_data *pps;
1521 u8 seq_version;
1522 u32 size;
1523 u8 *data;
8d3ed2f3 1524 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1525 } dsi;
1526
41aa3448
RV
1527 int crt_ddc_pin;
1528
1529 int child_dev_num;
768f69c9 1530 union child_device_config *child_dev;
6acab15a
PZ
1531
1532 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1533 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1534};
1535
77c122bc
VS
1536enum intel_ddb_partitioning {
1537 INTEL_DDB_PART_1_2,
1538 INTEL_DDB_PART_5_6, /* IVB+ */
1539};
1540
1fd527cc
VS
1541struct intel_wm_level {
1542 bool enable;
1543 uint32_t pri_val;
1544 uint32_t spr_val;
1545 uint32_t cur_val;
1546 uint32_t fbc_val;
1547};
1548
820c1980 1549struct ilk_wm_values {
609cedef
VS
1550 uint32_t wm_pipe[3];
1551 uint32_t wm_lp[3];
1552 uint32_t wm_lp_spr[3];
1553 uint32_t wm_linetime[3];
1554 bool enable_fbc_wm;
1555 enum intel_ddb_partitioning partitioning;
1556};
1557
262cd2e1
VS
1558struct vlv_pipe_wm {
1559 uint16_t primary;
1560 uint16_t sprite[2];
1561 uint8_t cursor;
1562};
ae80152d 1563
262cd2e1
VS
1564struct vlv_sr_wm {
1565 uint16_t plane;
1566 uint8_t cursor;
1567};
ae80152d 1568
262cd2e1
VS
1569struct vlv_wm_values {
1570 struct vlv_pipe_wm pipe[3];
1571 struct vlv_sr_wm sr;
0018fda1
VS
1572 struct {
1573 uint8_t cursor;
1574 uint8_t sprite[2];
1575 uint8_t primary;
1576 } ddl[3];
6eb1a681
VS
1577 uint8_t level;
1578 bool cxsr;
0018fda1
VS
1579};
1580
c193924e 1581struct skl_ddb_entry {
16160e3d 1582 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1583};
1584
1585static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1586{
16160e3d 1587 return entry->end - entry->start;
c193924e
DL
1588}
1589
08db6652
DL
1590static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1591 const struct skl_ddb_entry *e2)
1592{
1593 if (e1->start == e2->start && e1->end == e2->end)
1594 return true;
1595
1596 return false;
1597}
1598
c193924e 1599struct skl_ddb_allocation {
34bb56af 1600 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1601 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1602 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1603};
1604
2ac96d2a 1605struct skl_wm_values {
2b4b9f35 1606 unsigned dirty_pipes;
c193924e 1607 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1608 uint32_t wm_linetime[I915_MAX_PIPES];
1609 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1610 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1611};
1612
1613struct skl_wm_level {
1614 bool plane_en[I915_MAX_PLANES];
1615 uint16_t plane_res_b[I915_MAX_PLANES];
1616 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1617};
1618
c67a470b 1619/*
765dab67
PZ
1620 * This struct helps tracking the state needed for runtime PM, which puts the
1621 * device in PCI D3 state. Notice that when this happens, nothing on the
1622 * graphics device works, even register access, so we don't get interrupts nor
1623 * anything else.
c67a470b 1624 *
765dab67
PZ
1625 * Every piece of our code that needs to actually touch the hardware needs to
1626 * either call intel_runtime_pm_get or call intel_display_power_get with the
1627 * appropriate power domain.
a8a8bd54 1628 *
765dab67
PZ
1629 * Our driver uses the autosuspend delay feature, which means we'll only really
1630 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1631 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1632 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1633 *
1634 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1635 * goes back to false exactly before we reenable the IRQs. We use this variable
1636 * to check if someone is trying to enable/disable IRQs while they're supposed
1637 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1638 * case it happens.
c67a470b 1639 *
765dab67 1640 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1641 */
5d584b2e 1642struct i915_runtime_pm {
1f814dac 1643 atomic_t wakeref_count;
2b19efeb 1644 atomic_t atomic_seq;
5d584b2e 1645 bool suspended;
2aeb7d3a 1646 bool irqs_enabled;
c67a470b
PZ
1647};
1648
926321d5
DV
1649enum intel_pipe_crc_source {
1650 INTEL_PIPE_CRC_SOURCE_NONE,
1651 INTEL_PIPE_CRC_SOURCE_PLANE1,
1652 INTEL_PIPE_CRC_SOURCE_PLANE2,
1653 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1654 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1655 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1656 INTEL_PIPE_CRC_SOURCE_TV,
1657 INTEL_PIPE_CRC_SOURCE_DP_B,
1658 INTEL_PIPE_CRC_SOURCE_DP_C,
1659 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1660 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1661 INTEL_PIPE_CRC_SOURCE_MAX,
1662};
1663
8bf1e9f1 1664struct intel_pipe_crc_entry {
ac2300d4 1665 uint32_t frame;
8bf1e9f1
SH
1666 uint32_t crc[5];
1667};
1668
b2c88f5b 1669#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1670struct intel_pipe_crc {
d538bbdf
DL
1671 spinlock_t lock;
1672 bool opened; /* exclusive access to the result file */
e5f75aca 1673 struct intel_pipe_crc_entry *entries;
926321d5 1674 enum intel_pipe_crc_source source;
d538bbdf 1675 int head, tail;
07144428 1676 wait_queue_head_t wq;
8bf1e9f1
SH
1677};
1678
f99d7069 1679struct i915_frontbuffer_tracking {
b5add959 1680 spinlock_t lock;
f99d7069
DV
1681
1682 /*
1683 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1684 * scheduled flips.
1685 */
1686 unsigned busy_bits;
1687 unsigned flip_bits;
1688};
1689
7225342a 1690struct i915_wa_reg {
f0f59a00 1691 i915_reg_t addr;
7225342a
MK
1692 u32 value;
1693 /* bitmask representing WA bits */
1694 u32 mask;
1695};
1696
33136b06
AS
1697/*
1698 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1699 * allowing it for RCS as we don't foresee any requirement of having
1700 * a whitelist for other engines. When it is really required for
1701 * other engines then the limit need to be increased.
1702 */
1703#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1704
1705struct i915_workarounds {
1706 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1707 u32 count;
666796da 1708 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1709};
1710
cf9d2890
YZ
1711struct i915_virtual_gpu {
1712 bool active;
1713};
1714
aa363136
MR
1715/* used in computing the new watermarks state */
1716struct intel_wm_config {
1717 unsigned int num_pipes_active;
1718 bool sprites_enabled;
1719 bool sprites_scaled;
1720};
1721
77fec556 1722struct drm_i915_private {
8f460e2c
CW
1723 struct drm_device drm;
1724
efab6d8d 1725 struct kmem_cache *objects;
e20d2ab7 1726 struct kmem_cache *vmas;
efab6d8d 1727 struct kmem_cache *requests;
f4c956ad 1728
5c969aa7 1729 const struct intel_device_info info;
f4c956ad
DV
1730
1731 int relative_constants_mode;
1732
1733 void __iomem *regs;
1734
907b28c5 1735 struct intel_uncore uncore;
f4c956ad 1736
cf9d2890
YZ
1737 struct i915_virtual_gpu vgpu;
1738
0ad35fed
ZW
1739 struct intel_gvt gvt;
1740
33a732f4
AD
1741 struct intel_guc guc;
1742
eb805623
DV
1743 struct intel_csr csr;
1744
5ea6e5e3 1745 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1746
f4c956ad
DV
1747 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1748 * controller on different i2c buses. */
1749 struct mutex gmbus_mutex;
1750
1751 /**
1752 * Base address of the gmbus and gpio block.
1753 */
1754 uint32_t gpio_mmio_base;
1755
b6fdd0f2
SS
1756 /* MMIO base address for MIPI regs */
1757 uint32_t mipi_mmio_base;
1758
443a389f
VS
1759 uint32_t psr_mmio_base;
1760
44cb734c
ID
1761 uint32_t pps_mmio_base;
1762
28c70f16
DV
1763 wait_queue_head_t gmbus_wait_queue;
1764
f4c956ad 1765 struct pci_dev *bridge_dev;
0ca5fa3a 1766 struct i915_gem_context *kernel_context;
666796da 1767 struct intel_engine_cs engine[I915_NUM_ENGINES];
51d545d0 1768 struct i915_vma *semaphore;
ddf07be7 1769 u32 next_seqno;
f4c956ad 1770
ba8286fa 1771 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1772 struct resource mch_res;
1773
f4c956ad
DV
1774 /* protects the irq masks */
1775 spinlock_t irq_lock;
1776
84c33a64
SG
1777 /* protects the mmio flip data */
1778 spinlock_t mmio_flip_lock;
1779
f8b79e58
ID
1780 bool display_irqs_enabled;
1781
9ee32fea
DV
1782 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1783 struct pm_qos_request pm_qos;
1784
a580516d
VS
1785 /* Sideband mailbox protection */
1786 struct mutex sb_lock;
f4c956ad
DV
1787
1788 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1789 union {
1790 u32 irq_mask;
1791 u32 de_irq_mask[I915_MAX_PIPES];
1792 };
f4c956ad 1793 u32 gt_irq_mask;
605cd25b 1794 u32 pm_irq_mask;
a6706b45 1795 u32 pm_rps_events;
91d181dd 1796 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1797
5fcece80 1798 struct i915_hotplug hotplug;
ab34a7e8 1799 struct intel_fbc fbc;
439d7ac0 1800 struct i915_drrs drrs;
f4c956ad 1801 struct intel_opregion opregion;
41aa3448 1802 struct intel_vbt_data vbt;
f4c956ad 1803
d9ceb816
JB
1804 bool preserve_bios_swizzle;
1805
f4c956ad
DV
1806 /* overlay */
1807 struct intel_overlay *overlay;
f4c956ad 1808
58c68779 1809 /* backlight registers and fields in struct intel_panel */
07f11d49 1810 struct mutex backlight_lock;
31ad8ec6 1811
f4c956ad 1812 /* LVDS info */
f4c956ad
DV
1813 bool no_aux_handshake;
1814
e39b999a
VS
1815 /* protects panel power sequencer state */
1816 struct mutex pps_mutex;
1817
f4c956ad 1818 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1819 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1820
1821 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1822 unsigned int skl_preferred_vco_freq;
1a617b77 1823 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1824 unsigned int max_dotclk_freq;
e7dc33f3 1825 unsigned int rawclk_freq;
6bcda4f0 1826 unsigned int hpll_freq;
bfa7df01 1827 unsigned int czclk_freq;
f4c956ad 1828
63911d72 1829 struct {
709e05c3 1830 unsigned int vco, ref;
63911d72
VS
1831 } cdclk_pll;
1832
645416f5
DV
1833 /**
1834 * wq - Driver workqueue for GEM.
1835 *
1836 * NOTE: Work items scheduled here are not allowed to grab any modeset
1837 * locks, for otherwise the flushing done in the pageflip code will
1838 * result in deadlocks.
1839 */
f4c956ad
DV
1840 struct workqueue_struct *wq;
1841
1842 /* Display functions */
1843 struct drm_i915_display_funcs display;
1844
1845 /* PCH chipset type */
1846 enum intel_pch pch_type;
17a303ec 1847 unsigned short pch_id;
f4c956ad
DV
1848
1849 unsigned long quirks;
1850
b8efb17b
ZR
1851 enum modeset_restore modeset_restore;
1852 struct mutex modeset_restore_lock;
e2c8b870 1853 struct drm_atomic_state *modeset_restore_state;
73974893 1854 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1855
a7bbbd63 1856 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1857 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1858
4b5aed62 1859 struct i915_gem_mm mm;
ad46cb53
CW
1860 DECLARE_HASHTABLE(mm_structs, 7);
1861 struct mutex mm_lock;
8781342d 1862
5d1808ec
CW
1863 /* The hw wants to have a stable context identifier for the lifetime
1864 * of the context (for OA, PASID, faults, etc). This is limited
1865 * in execlists to 21 bits.
1866 */
1867 struct ida context_hw_ida;
1868#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1869
8781342d
DV
1870 /* Kernel Modesetting */
1871
76c4ac04
DL
1872 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1873 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1874 wait_queue_head_t pending_flip_queue;
1875
c4597872
DV
1876#ifdef CONFIG_DEBUG_FS
1877 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1878#endif
1879
565602d7 1880 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1881 int num_shared_dpll;
1882 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1883 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1884
fbf6d879
ML
1885 /*
1886 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1887 * Must be global rather than per dpll, because on some platforms
1888 * plls share registers.
1889 */
1890 struct mutex dpll_lock;
1891
565602d7
ML
1892 unsigned int active_crtcs;
1893 unsigned int min_pixclk[I915_MAX_PIPES];
1894
e4607fcf 1895 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1896
7225342a 1897 struct i915_workarounds workarounds;
888b5995 1898
f99d7069
DV
1899 struct i915_frontbuffer_tracking fb_tracking;
1900
652c393a 1901 u16 orig_clock;
f97108d1 1902
c4804411 1903 bool mchbar_need_disable;
f97108d1 1904
a4da4fa4
DV
1905 struct intel_l3_parity l3_parity;
1906
59124506 1907 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1908 u32 edram_cap;
59124506 1909
c6a828d3 1910 /* gen6+ rps state */
c85aa885 1911 struct intel_gen6_power_mgmt rps;
c6a828d3 1912
20e4d407
DV
1913 /* ilk-only ips/rps state. Everything in here is protected by the global
1914 * mchdev_lock in intel_pm.c */
c85aa885 1915 struct intel_ilk_power_mgmt ips;
b5e50c3f 1916
83c00f55 1917 struct i915_power_domains power_domains;
a38911a3 1918
a031d709 1919 struct i915_psr psr;
3f51e471 1920
99584db3 1921 struct i915_gpu_error gpu_error;
ae681d96 1922
c9cddffc
JB
1923 struct drm_i915_gem_object *vlv_pctx;
1924
0695726e 1925#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1926 /* list of fbdev register on this device */
1927 struct intel_fbdev *fbdev;
82e3b8c1 1928 struct work_struct fbdev_suspend_work;
4520f53a 1929#endif
e953fd7b
CW
1930
1931 struct drm_property *broadcast_rgb_property;
3f43c48d 1932 struct drm_property *force_audio_property;
e3689190 1933
58fddc28 1934 /* hda/i915 audio component */
51e1d83c 1935 struct i915_audio_component *audio_component;
58fddc28 1936 bool audio_component_registered;
4a21ef7d
LY
1937 /**
1938 * av_mutex - mutex for audio/video sync
1939 *
1940 */
1941 struct mutex av_mutex;
58fddc28 1942
254f965c 1943 uint32_t hw_context_size;
a33afea5 1944 struct list_head context_list;
f4c956ad 1945
3e68320e 1946 u32 fdi_rx_config;
68d18ad7 1947
c231775c 1948 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1949 u32 chv_phy_control;
c231775c
VS
1950 /*
1951 * Shadows for CHV DPLL_MD regs to keep the state
1952 * checker somewhat working in the presence hardware
1953 * crappiness (can't read out DPLL_MD for pipes B & C).
1954 */
1955 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1956 u32 bxt_phy_grc;
70722468 1957
842f1c8b 1958 u32 suspend_count;
bc87229f 1959 bool suspended_to_idle;
f4c956ad 1960 struct i915_suspend_saved_registers regfile;
ddeea5b0 1961 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1962
656d1b89
L
1963 enum {
1964 I915_SKL_SAGV_UNKNOWN = 0,
1965 I915_SKL_SAGV_DISABLED,
1966 I915_SKL_SAGV_ENABLED,
1967 I915_SKL_SAGV_NOT_CONTROLLED
1968 } skl_sagv_status;
1969
53615a5e
VS
1970 struct {
1971 /*
1972 * Raw watermark latency values:
1973 * in 0.1us units for WM0,
1974 * in 0.5us units for WM1+.
1975 */
1976 /* primary */
1977 uint16_t pri_latency[5];
1978 /* sprite */
1979 uint16_t spr_latency[5];
1980 /* cursor */
1981 uint16_t cur_latency[5];
2af30a5c
PB
1982 /*
1983 * Raw watermark memory latency values
1984 * for SKL for all 8 levels
1985 * in 1us units.
1986 */
1987 uint16_t skl_latency[8];
609cedef 1988
2d41c0b5
PB
1989 /*
1990 * The skl_wm_values structure is a bit too big for stack
1991 * allocation, so we keep the staging struct where we store
1992 * intermediate results here instead.
1993 */
1994 struct skl_wm_values skl_results;
1995
609cedef 1996 /* current hardware state */
2d41c0b5
PB
1997 union {
1998 struct ilk_wm_values hw;
1999 struct skl_wm_values skl_hw;
0018fda1 2000 struct vlv_wm_values vlv;
2d41c0b5 2001 };
58590c14
VS
2002
2003 uint8_t max_level;
ed4a6a7c
MR
2004
2005 /*
2006 * Should be held around atomic WM register writing; also
2007 * protects * intel_crtc->wm.active and
2008 * cstate->wm.need_postvbl_update.
2009 */
2010 struct mutex wm_mutex;
279e99d7
MR
2011
2012 /*
2013 * Set during HW readout of watermarks/DDB. Some platforms
2014 * need to know when we're still using BIOS-provided values
2015 * (which we don't fully trust).
2016 */
2017 bool distrust_bios_wm;
53615a5e
VS
2018 } wm;
2019
8a187455
PZ
2020 struct i915_runtime_pm pm;
2021
a83014d3
OM
2022 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2023 struct {
117897f4 2024 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2025
2026 /**
2027 * Is the GPU currently considered idle, or busy executing
2028 * userspace requests? Whilst idle, we allow runtime power
2029 * management to power down the hardware and display clocks.
2030 * In order to reduce the effect on performance, there
2031 * is a slight delay before we do so.
2032 */
2033 unsigned int active_engines;
2034 bool awake;
2035
2036 /**
2037 * We leave the user IRQ off as much as possible,
2038 * but this means that requests will finish and never
2039 * be retired once the system goes idle. Set a timer to
2040 * fire periodically while the ring is running. When it
2041 * fires, go retire requests.
2042 */
2043 struct delayed_work retire_work;
2044
2045 /**
2046 * When we detect an idle GPU, we want to turn on
2047 * powersaving features. So once we see that there
2048 * are no more requests outstanding and no more
2049 * arrive within a small period of time, we fire
2050 * off the idle_work.
2051 */
2052 struct delayed_work idle_work;
a83014d3
OM
2053 } gt;
2054
3be60de9
VS
2055 /* perform PHY state sanity checks? */
2056 bool chv_phy_assert[2];
2057
0bdf5a05
TI
2058 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2059
bdf1e7e3
DV
2060 /*
2061 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2062 * will be rejected. Instead look for a better place.
2063 */
77fec556 2064};
1da177e4 2065
2c1792a1
CW
2066static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2067{
091387c1 2068 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2069}
2070
c49d13ee 2071static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2072{
c49d13ee 2073 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2074}
2075
33a732f4
AD
2076static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2077{
2078 return container_of(guc, struct drm_i915_private, guc);
2079}
2080
b4ac5afc
DG
2081/* Simple iterator over all initialised engines */
2082#define for_each_engine(engine__, dev_priv__) \
2083 for ((engine__) = &(dev_priv__)->engine[0]; \
2084 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2085 (engine__)++) \
2086 for_each_if (intel_engine_initialized(engine__))
b4519513 2087
c3232b18
DG
2088/* Iterator with engine_id */
2089#define for_each_engine_id(engine__, dev_priv__, id__) \
2090 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2091 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2092 (engine__)++) \
2093 for_each_if (((id__) = (engine__)->id, \
2094 intel_engine_initialized(engine__)))
2095
bafb0fce
CW
2096#define __mask_next_bit(mask) ({ \
2097 int __idx = ffs(mask) - 1; \
2098 mask &= ~BIT(__idx); \
2099 __idx; \
2100})
2101
c3232b18 2102/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2103#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2104 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
2105 tmp__ ? (engine__ = &(dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2106
b1d7e4b4
WF
2107enum hdmi_force_audio {
2108 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2109 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2110 HDMI_AUDIO_AUTO, /* trust EDID */
2111 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2112};
2113
190d6cd5 2114#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2115
37e680a1 2116struct drm_i915_gem_object_ops {
de472664
CW
2117 unsigned int flags;
2118#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2119
37e680a1
CW
2120 /* Interface between the GEM object and its backing storage.
2121 * get_pages() is called once prior to the use of the associated set
2122 * of pages before to binding them into the GTT, and put_pages() is
2123 * called after we no longer need them. As we expect there to be
2124 * associated cost with migrating pages between the backing storage
2125 * and making them available for the GPU (e.g. clflush), we may hold
2126 * onto the pages after they are no longer referenced by the GPU
2127 * in case they may be used again shortly (for example migrating the
2128 * pages to a different memory domain within the GTT). put_pages()
2129 * will therefore most likely be called when the object itself is
2130 * being released or under memory pressure (where we attempt to
2131 * reap pages for the shrinker).
2132 */
2133 int (*get_pages)(struct drm_i915_gem_object *);
2134 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2135
5cc9ed4b
CW
2136 int (*dmabuf_export)(struct drm_i915_gem_object *);
2137 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2138};
2139
a071fa00
DV
2140/*
2141 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2142 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2143 * doesn't mean that the hw necessarily already scans it out, but that any
2144 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2145 *
2146 * We have one bit per pipe and per scanout plane type.
2147 */
d1b9d039
SAK
2148#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2149#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2150#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2151 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2152#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2153 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2154#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2155 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2156#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2157 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2158#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2159 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2160
673a394b 2161struct drm_i915_gem_object {
c397b908 2162 struct drm_gem_object base;
673a394b 2163
37e680a1
CW
2164 const struct drm_i915_gem_object_ops *ops;
2165
2f633156
BW
2166 /** List of VMAs backed by this object */
2167 struct list_head vma_list;
2168
c1ad11fc
CW
2169 /** Stolen memory for this object, instead of being backed by shmem. */
2170 struct drm_mm_node *stolen;
35c20a60 2171 struct list_head global_list;
673a394b 2172
b25cb2f8
BW
2173 /** Used in execbuf to temporarily hold a ref */
2174 struct list_head obj_exec_link;
673a394b 2175
8d9d5744 2176 struct list_head batch_pool_link;
493018dc 2177
573adb39 2178 unsigned long flags;
673a394b 2179 /**
65ce3027
CW
2180 * This is set if the object is on the active lists (has pending
2181 * rendering and so a non-zero seqno), and is not set if it i s on
2182 * inactive (ready to be unbound) list.
673a394b 2183 */
573adb39
CW
2184#define I915_BO_ACTIVE_SHIFT 0
2185#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2186#define __I915_BO_ACTIVE(bo) \
2187 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2188
2189 /**
2190 * This is set if the object has been written to since last bound
2191 * to the GTT
2192 */
0206e353 2193 unsigned int dirty:1;
778c3544 2194
778c3544
DV
2195 /**
2196 * Advice: are the backing pages purgeable?
2197 */
0206e353 2198 unsigned int madv:2;
778c3544 2199
fb7d516a
DV
2200 /**
2201 * Whether the current gtt mapping needs to be mappable (and isn't just
2202 * mappable by accident). Track pin and fault separate for a more
2203 * accurate mappable working set.
2204 */
0206e353 2205 unsigned int fault_mappable:1;
fb7d516a 2206
24f3a8cf
AG
2207 /*
2208 * Is the object to be mapped as read-only to the GPU
2209 * Only honoured if hardware has relevant pte bit
2210 */
2211 unsigned long gt_ro:1;
651d794f 2212 unsigned int cache_level:3;
0f71979a 2213 unsigned int cache_dirty:1;
93dfb40c 2214
faf5bf0a 2215 atomic_t frontbuffer_bits;
50349247 2216 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2217
9ad36761 2218 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2219 unsigned int tiling_and_stride;
2220#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2221#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2222#define STRIDE_MASK (~TILING_MASK)
9ad36761 2223
15717de2
CW
2224 /** Count of VMA actually bound by this object */
2225 unsigned int bind_count;
8a0c39b1
TU
2226 unsigned int pin_display;
2227
9da3da66 2228 struct sg_table *pages;
a5570178 2229 int pages_pin_count;
ee286370
CW
2230 struct get_page {
2231 struct scatterlist *sg;
2232 int last;
2233 } get_page;
0a798eb9 2234 void *mapping;
9a70cc2a 2235
b4716185
CW
2236 /** Breadcrumb of last rendering to the buffer.
2237 * There can only be one writer, but we allow for multiple readers.
2238 * If there is a writer that necessarily implies that all other
2239 * read requests are complete - but we may only be lazily clearing
2240 * the read requests. A read request is naturally the most recent
2241 * request on a ring, so we may have two different write and read
2242 * requests on one ring where the write request is older than the
2243 * read request. This allows for the CPU to read from an active
2244 * buffer by only waiting for the write to complete.
381f371b
CW
2245 */
2246 struct i915_gem_active last_read[I915_NUM_ENGINES];
2247 struct i915_gem_active last_write;
673a394b 2248
80075d49
DV
2249 /** References from framebuffers, locks out tiling changes. */
2250 unsigned long framebuffer_references;
2251
280b713b 2252 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2253 unsigned long *bit_17;
280b713b 2254
5cc9ed4b 2255 union {
6a2c4232
CW
2256 /** for phy allocated objects */
2257 struct drm_dma_handle *phys_handle;
2258
5cc9ed4b
CW
2259 struct i915_gem_userptr {
2260 uintptr_t ptr;
2261 unsigned read_only :1;
2262 unsigned workers :4;
2263#define I915_GEM_USERPTR_MAX_WORKERS 15
2264
ad46cb53
CW
2265 struct i915_mm_struct *mm;
2266 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2267 struct work_struct *work;
2268 } userptr;
2269 };
2270};
03ac0642
CW
2271
2272static inline struct drm_i915_gem_object *
2273to_intel_bo(struct drm_gem_object *gem)
2274{
2275 /* Assert that to_intel_bo(NULL) == NULL */
2276 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2277
2278 return container_of(gem, struct drm_i915_gem_object, base);
2279}
2280
2281static inline struct drm_i915_gem_object *
2282i915_gem_object_lookup(struct drm_file *file, u32 handle)
2283{
2284 return to_intel_bo(drm_gem_object_lookup(file, handle));
2285}
2286
2287__deprecated
2288extern struct drm_gem_object *
2289drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2290
25dc556a
CW
2291__attribute__((nonnull))
2292static inline struct drm_i915_gem_object *
2293i915_gem_object_get(struct drm_i915_gem_object *obj)
2294{
2295 drm_gem_object_reference(&obj->base);
2296 return obj;
2297}
2298
2299__deprecated
2300extern void drm_gem_object_reference(struct drm_gem_object *);
2301
f8c417cd
CW
2302__attribute__((nonnull))
2303static inline void
2304i915_gem_object_put(struct drm_i915_gem_object *obj)
2305{
2306 drm_gem_object_unreference(&obj->base);
2307}
2308
2309__deprecated
2310extern void drm_gem_object_unreference(struct drm_gem_object *);
2311
34911fd3
CW
2312__attribute__((nonnull))
2313static inline void
2314i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2315{
2316 drm_gem_object_unreference_unlocked(&obj->base);
2317}
2318
2319__deprecated
2320extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2321
b9bcd14a
CW
2322static inline bool
2323i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2324{
2325 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2326}
2327
573adb39
CW
2328static inline unsigned long
2329i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2330{
2331 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2332}
2333
2334static inline bool
2335i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2336{
2337 return i915_gem_object_get_active(obj);
2338}
2339
2340static inline void
2341i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2342{
2343 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2344}
2345
2346static inline void
2347i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2348{
2349 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2350}
2351
2352static inline bool
2353i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2354 int engine)
2355{
2356 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2357}
2358
3e510a8e
CW
2359static inline unsigned int
2360i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2361{
2362 return obj->tiling_and_stride & TILING_MASK;
2363}
2364
2365static inline bool
2366i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2367{
2368 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2369}
2370
2371static inline unsigned int
2372i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2373{
2374 return obj->tiling_and_stride & STRIDE_MASK;
2375}
2376
624192cf
CW
2377static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2378{
2379 i915_gem_object_get(vma->obj);
2380 return vma;
2381}
2382
2383static inline void i915_vma_put(struct i915_vma *vma)
2384{
2385 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2386 i915_gem_object_put(vma->obj);
2387}
2388
85d1225e
DG
2389/*
2390 * Optimised SGL iterator for GEM objects
2391 */
2392static __always_inline struct sgt_iter {
2393 struct scatterlist *sgp;
2394 union {
2395 unsigned long pfn;
2396 dma_addr_t dma;
2397 };
2398 unsigned int curr;
2399 unsigned int max;
2400} __sgt_iter(struct scatterlist *sgl, bool dma) {
2401 struct sgt_iter s = { .sgp = sgl };
2402
2403 if (s.sgp) {
2404 s.max = s.curr = s.sgp->offset;
2405 s.max += s.sgp->length;
2406 if (dma)
2407 s.dma = sg_dma_address(s.sgp);
2408 else
2409 s.pfn = page_to_pfn(sg_page(s.sgp));
2410 }
2411
2412 return s;
2413}
2414
63d15326
DG
2415/**
2416 * __sg_next - return the next scatterlist entry in a list
2417 * @sg: The current sg entry
2418 *
2419 * Description:
2420 * If the entry is the last, return NULL; otherwise, step to the next
2421 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2422 * otherwise just return the pointer to the current element.
2423 **/
2424static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2425{
2426#ifdef CONFIG_DEBUG_SG
2427 BUG_ON(sg->sg_magic != SG_MAGIC);
2428#endif
2429 return sg_is_last(sg) ? NULL :
2430 likely(!sg_is_chain(++sg)) ? sg :
2431 sg_chain_ptr(sg);
2432}
2433
85d1225e
DG
2434/**
2435 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2436 * @__dmap: DMA address (output)
2437 * @__iter: 'struct sgt_iter' (iterator state, internal)
2438 * @__sgt: sg_table to iterate over (input)
2439 */
2440#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2441 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2442 ((__dmap) = (__iter).dma + (__iter).curr); \
2443 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2444 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2445
2446/**
2447 * for_each_sgt_page - iterate over the pages of the given sg_table
2448 * @__pp: page pointer (output)
2449 * @__iter: 'struct sgt_iter' (iterator state, internal)
2450 * @__sgt: sg_table to iterate over (input)
2451 */
2452#define for_each_sgt_page(__pp, __iter, __sgt) \
2453 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2454 ((__pp) = (__iter).pfn == 0 ? NULL : \
2455 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2456 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2457 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2458
351e3db2
BV
2459/*
2460 * A command that requires special handling by the command parser.
2461 */
2462struct drm_i915_cmd_descriptor {
2463 /*
2464 * Flags describing how the command parser processes the command.
2465 *
2466 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2467 * a length mask if not set
2468 * CMD_DESC_SKIP: The command is allowed but does not follow the
2469 * standard length encoding for the opcode range in
2470 * which it falls
2471 * CMD_DESC_REJECT: The command is never allowed
2472 * CMD_DESC_REGISTER: The command should be checked against the
2473 * register whitelist for the appropriate ring
2474 * CMD_DESC_MASTER: The command is allowed if the submitting process
2475 * is the DRM master
2476 */
2477 u32 flags;
2478#define CMD_DESC_FIXED (1<<0)
2479#define CMD_DESC_SKIP (1<<1)
2480#define CMD_DESC_REJECT (1<<2)
2481#define CMD_DESC_REGISTER (1<<3)
2482#define CMD_DESC_BITMASK (1<<4)
2483#define CMD_DESC_MASTER (1<<5)
2484
2485 /*
2486 * The command's unique identification bits and the bitmask to get them.
2487 * This isn't strictly the opcode field as defined in the spec and may
2488 * also include type, subtype, and/or subop fields.
2489 */
2490 struct {
2491 u32 value;
2492 u32 mask;
2493 } cmd;
2494
2495 /*
2496 * The command's length. The command is either fixed length (i.e. does
2497 * not include a length field) or has a length field mask. The flag
2498 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2499 * a length mask. All command entries in a command table must include
2500 * length information.
2501 */
2502 union {
2503 u32 fixed;
2504 u32 mask;
2505 } length;
2506
2507 /*
2508 * Describes where to find a register address in the command to check
2509 * against the ring's register whitelist. Only valid if flags has the
2510 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2511 *
2512 * A non-zero step value implies that the command may access multiple
2513 * registers in sequence (e.g. LRI), in that case step gives the
2514 * distance in dwords between individual offset fields.
351e3db2
BV
2515 */
2516 struct {
2517 u32 offset;
2518 u32 mask;
6a65c5b9 2519 u32 step;
351e3db2
BV
2520 } reg;
2521
2522#define MAX_CMD_DESC_BITMASKS 3
2523 /*
2524 * Describes command checks where a particular dword is masked and
2525 * compared against an expected value. If the command does not match
2526 * the expected value, the parser rejects it. Only valid if flags has
2527 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2528 * are valid.
d4d48035
BV
2529 *
2530 * If the check specifies a non-zero condition_mask then the parser
2531 * only performs the check when the bits specified by condition_mask
2532 * are non-zero.
351e3db2
BV
2533 */
2534 struct {
2535 u32 offset;
2536 u32 mask;
2537 u32 expected;
d4d48035
BV
2538 u32 condition_offset;
2539 u32 condition_mask;
351e3db2
BV
2540 } bits[MAX_CMD_DESC_BITMASKS];
2541};
2542
2543/*
2544 * A table of commands requiring special handling by the command parser.
2545 *
33a051a5
CW
2546 * Each engine has an array of tables. Each table consists of an array of
2547 * command descriptors, which must be sorted with command opcodes in
2548 * ascending order.
351e3db2
BV
2549 */
2550struct drm_i915_cmd_table {
2551 const struct drm_i915_cmd_descriptor *table;
2552 int count;
2553};
2554
dbbe9127 2555/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2556#define __I915__(p) ({ \
2557 struct drm_i915_private *__p; \
2558 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2559 __p = (struct drm_i915_private *)p; \
2560 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2561 __p = to_i915((struct drm_device *)p); \
2562 else \
2563 BUILD_BUG(); \
2564 __p; \
2565})
351c3b53 2566#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2567#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2568#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2569
e87a005d 2570#define REVID_FOREVER 0xff
091387c1 2571#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2572
2573#define GEN_FOREVER (0)
2574/*
2575 * Returns true if Gen is in inclusive range [Start, End].
2576 *
2577 * Use GEN_FOREVER for unbound start and or end.
2578 */
2579#define IS_GEN(p, s, e) ({ \
2580 unsigned int __s = (s), __e = (e); \
2581 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2582 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2583 if ((__s) != GEN_FOREVER) \
2584 __s = (s) - 1; \
2585 if ((__e) == GEN_FOREVER) \
2586 __e = BITS_PER_LONG - 1; \
2587 else \
2588 __e = (e) - 1; \
2589 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2590})
2591
e87a005d
JN
2592/*
2593 * Return true if revision is in range [since,until] inclusive.
2594 *
2595 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2596 */
2597#define IS_REVID(p, since, until) \
2598 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2599
87f1f465
CW
2600#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2601#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2602#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2603#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2604#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2605#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2606#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2607#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2608#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2609#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2610#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2611#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2612#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2613#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2614#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2615#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2616#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2617#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2618#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2619 INTEL_DEVID(dev) == 0x0152 || \
2620 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2621#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2622#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2623#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2624#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2625#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2626#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2627#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2628#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2629#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2630 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2631#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2632 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2633 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2634 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2635/* ULX machines are also considered ULT. */
2636#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2637 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2638#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2639 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2640#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2641 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2642#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2643 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2644/* ULX machines are also considered ULT. */
87f1f465
CW
2645#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2646 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2647#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2648 INTEL_DEVID(dev) == 0x1913 || \
2649 INTEL_DEVID(dev) == 0x1916 || \
2650 INTEL_DEVID(dev) == 0x1921 || \
2651 INTEL_DEVID(dev) == 0x1926)
2652#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2653 INTEL_DEVID(dev) == 0x1915 || \
2654 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2655#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2656 INTEL_DEVID(dev) == 0x5913 || \
2657 INTEL_DEVID(dev) == 0x5916 || \
2658 INTEL_DEVID(dev) == 0x5921 || \
2659 INTEL_DEVID(dev) == 0x5926)
2660#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2661 INTEL_DEVID(dev) == 0x5915 || \
2662 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2663#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2664 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2665#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2666 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2667
b833d685 2668#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2669
ef712bb4
JN
2670#define SKL_REVID_A0 0x0
2671#define SKL_REVID_B0 0x1
2672#define SKL_REVID_C0 0x2
2673#define SKL_REVID_D0 0x3
2674#define SKL_REVID_E0 0x4
2675#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2676#define SKL_REVID_G0 0x6
2677#define SKL_REVID_H0 0x7
ef712bb4 2678
e87a005d
JN
2679#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2680
ef712bb4 2681#define BXT_REVID_A0 0x0
fffda3f4 2682#define BXT_REVID_A1 0x1
ef712bb4
JN
2683#define BXT_REVID_B0 0x3
2684#define BXT_REVID_C0 0x9
6c74c87f 2685
e87a005d
JN
2686#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2687
c033a37c
MK
2688#define KBL_REVID_A0 0x0
2689#define KBL_REVID_B0 0x1
fe905819
MK
2690#define KBL_REVID_C0 0x2
2691#define KBL_REVID_D0 0x3
2692#define KBL_REVID_E0 0x4
c033a37c
MK
2693
2694#define IS_KBL_REVID(p, since, until) \
2695 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2696
85436696
JB
2697/*
2698 * The genX designation typically refers to the render engine, so render
2699 * capability related checks should use IS_GEN, while display and other checks
2700 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2701 * chips, etc.).
2702 */
af1346a0
TU
2703#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2704#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2705#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2706#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2707#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2708#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2709#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2710#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2711
a19d6ff2
TU
2712#define ENGINE_MASK(id) BIT(id)
2713#define RENDER_RING ENGINE_MASK(RCS)
2714#define BSD_RING ENGINE_MASK(VCS)
2715#define BLT_RING ENGINE_MASK(BCS)
2716#define VEBOX_RING ENGINE_MASK(VECS)
2717#define BSD2_RING ENGINE_MASK(VCS2)
2718#define ALL_ENGINES (~0)
2719
2720#define HAS_ENGINE(dev_priv, id) \
af1346a0 2721 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2722
2723#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2724#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2725#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2726#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2727
63c42e56 2728#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2729#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2730#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2731#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2732 HAS_EDRAM(dev))
cae5852d
ZN
2733#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2734
254f965c 2735#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2736#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2737#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2738#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2739#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2740
05394f39 2741#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2742#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2743
b45305fc
DV
2744/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2745#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2746
2747/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2748#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2749 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2750 IS_SKL_GT3(dev_priv) || \
2751 IS_SKL_GT4(dev_priv))
185c66e5 2752
4e6b788c
DV
2753/*
2754 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2755 * even when in MSI mode. This results in spurious interrupt warnings if the
2756 * legacy irq no. is shared with another device. The kernel then disables that
2757 * interrupt source and so prevents the other device from working properly.
2758 */
2759#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2760#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2761
cae5852d
ZN
2762/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2763 * rows, which changed the alignment requirements and fence programming.
2764 */
2765#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2766 IS_I915GM(dev)))
cae5852d
ZN
2767#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2768#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2769
2770#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2771#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2772#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2773
dbf7786e 2774#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2775
0c9b3715
JN
2776#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2777 INTEL_INFO(dev)->gen >= 9)
2778
dd93be58 2779#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2780#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2781#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2782 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2783 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2784#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2785 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2786 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2787 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2788#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2789#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2790
7b403ffb 2791#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2792
1a3d1898
DG
2793/*
2794 * For now, anything with a GuC requires uCode loading, and then supports
2795 * command submission once loaded. But these are logically independent
2796 * properties, so we have separate macros to test them.
2797 */
6f8be280 2798#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2799#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2800#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2801
a9ed33ca
AJ
2802#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2803 INTEL_INFO(dev)->gen >= 8)
2804
97d3308a 2805#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2806 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2807 !IS_BROXTON(dev))
97d3308a 2808
33e141ed 2809#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2810
17a303ec
PZ
2811#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2812#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2813#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2814#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2815#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2816#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2817#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2818#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2819#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2820#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2821#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2822#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2823
f2fbc690 2824#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2825#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2826#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2827#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2828#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2829#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2830#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2831#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2832#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2833#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2834
666a4537
WB
2835#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2836 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2837
040d2baa
BW
2838/* DPF == dynamic parity feature */
2839#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2840#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2841
c8735b0c 2842#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2843#define GEN9_FREQ_SCALER 3
c8735b0c 2844
05394f39
CW
2845#include "i915_trace.h"
2846
48f112fe
CW
2847static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2848{
2849#ifdef CONFIG_INTEL_IOMMU
2850 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2851 return true;
2852#endif
2853 return false;
2854}
2855
1751fcf9
ML
2856extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2857extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2858
c033666a 2859int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2860 int enable_ppgtt);
0e4ca100 2861
39df9190
CW
2862bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2863
0673ad47 2864/* i915_drv.c */
d15d7538
ID
2865void __printf(3, 4)
2866__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2867 const char *fmt, ...);
2868
2869#define i915_report_error(dev_priv, fmt, ...) \
2870 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2871
c43b5634 2872#ifdef CONFIG_COMPAT
0d6aa60b
DA
2873extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2874 unsigned long arg);
c43b5634 2875#endif
dc97997a
CW
2876extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2877extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2878extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2879extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2880extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2881extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2882extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2883extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2884extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2885int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2886
77913b39 2887/* intel_hotplug.c */
91d14251
TU
2888void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2889 u32 pin_mask, u32 long_mask);
77913b39
JN
2890void intel_hpd_init(struct drm_i915_private *dev_priv);
2891void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2892void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2893bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2894bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2895void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2896
1da177e4 2897/* i915_irq.c */
26a02b8f
CW
2898static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2899{
2900 unsigned long delay;
2901
2902 if (unlikely(!i915.enable_hangcheck))
2903 return;
2904
2905 /* Don't continually defer the hangcheck so that it is always run at
2906 * least once after work has been scheduled on any ring. Otherwise,
2907 * we will ignore a hung ring if a second ring is kept busy.
2908 */
2909
2910 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2911 queue_delayed_work(system_long_wq,
2912 &dev_priv->gpu_error.hangcheck_work, delay);
2913}
2914
58174462 2915__printf(3, 4)
c033666a
CW
2916void i915_handle_error(struct drm_i915_private *dev_priv,
2917 u32 engine_mask,
58174462 2918 const char *fmt, ...);
1da177e4 2919
b963291c 2920extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2921int intel_irq_install(struct drm_i915_private *dev_priv);
2922void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2923
dc97997a
CW
2924extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2925extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2926 bool restore_forcewake);
dc97997a 2927extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2928extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2929extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2930extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2931extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2932 bool restore);
48c1026a 2933const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2934void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2935 enum forcewake_domains domains);
59bad947 2936void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2937 enum forcewake_domains domains);
a6111f7b
CW
2938/* Like above but the caller must manage the uncore.lock itself.
2939 * Must be used with I915_READ_FW and friends.
2940 */
2941void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2942 enum forcewake_domains domains);
2943void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2944 enum forcewake_domains domains);
3accaf7e
MK
2945u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2946
59bad947 2947void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2948
1758b90e
CW
2949int intel_wait_for_register(struct drm_i915_private *dev_priv,
2950 i915_reg_t reg,
2951 const u32 mask,
2952 const u32 value,
2953 const unsigned long timeout_ms);
2954int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2955 i915_reg_t reg,
2956 const u32 mask,
2957 const u32 value,
2958 const unsigned long timeout_ms);
2959
0ad35fed
ZW
2960static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2961{
2962 return dev_priv->gvt.initialized;
2963}
2964
c033666a 2965static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2966{
c033666a 2967 return dev_priv->vgpu.active;
cf9d2890 2968}
b1f14ad0 2969
7c463586 2970void
50227e1c 2971i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2972 u32 status_mask);
7c463586
KP
2973
2974void
50227e1c 2975i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2976 u32 status_mask);
7c463586 2977
f8b79e58
ID
2978void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2979void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2980void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2981 uint32_t mask,
2982 uint32_t bits);
fbdedaea
VS
2983void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2984 uint32_t interrupt_mask,
2985 uint32_t enabled_irq_mask);
2986static inline void
2987ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2988{
2989 ilk_update_display_irq(dev_priv, bits, bits);
2990}
2991static inline void
2992ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2993{
2994 ilk_update_display_irq(dev_priv, bits, 0);
2995}
013d3752
VS
2996void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2997 enum pipe pipe,
2998 uint32_t interrupt_mask,
2999 uint32_t enabled_irq_mask);
3000static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3001 enum pipe pipe, uint32_t bits)
3002{
3003 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3004}
3005static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3006 enum pipe pipe, uint32_t bits)
3007{
3008 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3009}
47339cd9
DV
3010void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3011 uint32_t interrupt_mask,
3012 uint32_t enabled_irq_mask);
14443261
VS
3013static inline void
3014ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3015{
3016 ibx_display_interrupt_update(dev_priv, bits, bits);
3017}
3018static inline void
3019ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3020{
3021 ibx_display_interrupt_update(dev_priv, bits, 0);
3022}
3023
673a394b 3024/* i915_gem.c */
673a394b
EA
3025int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3026 struct drm_file *file_priv);
3027int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3029int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
3031int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
de151cf6
JB
3033int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
673a394b
EA
3035int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
3037int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039int i915_gem_execbuffer(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
76446cac
JB
3041int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3042 struct drm_file *file_priv);
673a394b
EA
3043int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3044 struct drm_file *file_priv);
199adf40
BW
3045int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3046 struct drm_file *file);
3047int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file);
673a394b
EA
3049int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file_priv);
3ef94daa
CW
3051int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
673a394b
EA
3053int i915_gem_set_tiling(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
3055int i915_gem_get_tiling(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
72778cb2 3057void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3058int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3059 struct drm_file *file);
5a125c3c
EA
3060int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3061 struct drm_file *file_priv);
23ba4fd0
BW
3062int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3063 struct drm_file *file_priv);
d64aa096
ID
3064void i915_gem_load_init(struct drm_device *dev);
3065void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3066void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3067int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3068
42dcedd4
CW
3069void *i915_gem_object_alloc(struct drm_device *dev);
3070void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3071void i915_gem_object_init(struct drm_i915_gem_object *obj,
3072 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3073struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3074 size_t size);
ea70299d
DG
3075struct drm_i915_gem_object *i915_gem_object_create_from_data(
3076 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3077void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3078void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3079
058d88c4 3080struct i915_vma * __must_check
ec7adb6e
JL
3081i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3082 const struct i915_ggtt_view *view,
91b2db6f 3083 u64 size,
2ffffd0f
CW
3084 u64 alignment,
3085 u64 flags);
fe14d5f4
TU
3086
3087int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3088 u32 flags);
d0710abb 3089void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3090int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3091void i915_vma_close(struct i915_vma *vma);
3092void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3093
3094int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3095int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3096void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3097void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3098
37e680a1 3099int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3100
3101static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3102{
ee286370
CW
3103 return sg->length >> PAGE_SHIFT;
3104}
67d5a50c 3105
033908ae
DG
3106struct page *
3107i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3108
341be1cd
CW
3109static inline dma_addr_t
3110i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3111{
3112 if (n < obj->get_page.last) {
3113 obj->get_page.sg = obj->pages->sgl;
3114 obj->get_page.last = 0;
3115 }
3116
3117 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3118 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3119 if (unlikely(sg_is_chain(obj->get_page.sg)))
3120 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3121 }
3122
3123 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3124}
3125
ee286370
CW
3126static inline struct page *
3127i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3128{
ee286370
CW
3129 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3130 return NULL;
67d5a50c 3131
ee286370
CW
3132 if (n < obj->get_page.last) {
3133 obj->get_page.sg = obj->pages->sgl;
3134 obj->get_page.last = 0;
3135 }
67d5a50c 3136
ee286370
CW
3137 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3138 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3139 if (unlikely(sg_is_chain(obj->get_page.sg)))
3140 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3141 }
67d5a50c 3142
ee286370 3143 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3144}
ee286370 3145
a5570178
CW
3146static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3147{
3148 BUG_ON(obj->pages == NULL);
3149 obj->pages_pin_count++;
3150}
0a798eb9 3151
a5570178
CW
3152static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3153{
3154 BUG_ON(obj->pages_pin_count == 0);
3155 obj->pages_pin_count--;
3156}
3157
d31d7cb1
CW
3158enum i915_map_type {
3159 I915_MAP_WB = 0,
3160 I915_MAP_WC,
3161};
3162
0a798eb9
CW
3163/**
3164 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3165 * @obj - the object to map into kernel address space
d31d7cb1 3166 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3167 *
3168 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3169 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3170 * the kernel address space. Based on the @type of mapping, the PTE will be
3171 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3172 *
8305216f
DG
3173 * The caller must hold the struct_mutex, and is responsible for calling
3174 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3175 *
8305216f
DG
3176 * Returns the pointer through which to access the mapped object, or an
3177 * ERR_PTR() on error.
0a798eb9 3178 */
d31d7cb1
CW
3179void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3180 enum i915_map_type type);
0a798eb9
CW
3181
3182/**
3183 * i915_gem_object_unpin_map - releases an earlier mapping
3184 * @obj - the object to unmap
3185 *
3186 * After pinning the object and mapping its pages, once you are finished
3187 * with your access, call i915_gem_object_unpin_map() to release the pin
3188 * upon the mapping. Once the pin count reaches zero, that mapping may be
3189 * removed.
3190 *
3191 * The caller must hold the struct_mutex.
3192 */
3193static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3194{
3195 lockdep_assert_held(&obj->base.dev->struct_mutex);
3196 i915_gem_object_unpin_pages(obj);
3197}
3198
43394c7d
CW
3199int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3200 unsigned int *needs_clflush);
3201int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3202 unsigned int *needs_clflush);
3203#define CLFLUSH_BEFORE 0x1
3204#define CLFLUSH_AFTER 0x2
3205#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3206
3207static inline void
3208i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3209{
3210 i915_gem_object_unpin_pages(obj);
3211}
3212
54cf91dc 3213int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3214int i915_gem_object_sync(struct drm_i915_gem_object *obj,
8e637178 3215 struct drm_i915_gem_request *to);
e2d05a8b 3216void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3217 struct drm_i915_gem_request *req,
3218 unsigned int flags);
ff72145b
DA
3219int i915_gem_dumb_create(struct drm_file *file_priv,
3220 struct drm_device *dev,
3221 struct drm_mode_create_dumb *args);
da6b51d0
DA
3222int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3223 uint32_t handle, uint64_t *offset);
4cc69075 3224int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3225
3226void i915_gem_track_fb(struct drm_i915_gem_object *old,
3227 struct drm_i915_gem_object *new,
3228 unsigned frontbuffer_bits);
3229
fca26bb4 3230int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3231
8d9fc7fd 3232struct drm_i915_gem_request *
0bc40be8 3233i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3234
67d97da3 3235void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3236
c19ae989
CW
3237static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3238{
3239 return atomic_read(&error->reset_counter);
3240}
3241
3242static inline bool __i915_reset_in_progress(u32 reset)
3243{
3244 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3245}
3246
3247static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3248{
3249 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3250}
3251
3252static inline bool __i915_terminally_wedged(u32 reset)
3253{
3254 return unlikely(reset & I915_WEDGED);
3255}
3256
1f83fee0
DV
3257static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3258{
c19ae989
CW
3259 return __i915_reset_in_progress(i915_reset_counter(error));
3260}
3261
3262static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3263{
3264 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3265}
3266
3267static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3268{
c19ae989 3269 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3270}
3271
3272static inline u32 i915_reset_count(struct i915_gpu_error *error)
3273{
c19ae989 3274 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3275}
a71d8d94 3276
069efc1d 3277void i915_gem_reset(struct drm_device *dev);
000433b6 3278bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3279int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3280int __must_check i915_gem_init_hw(struct drm_device *dev);
3281void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3282void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8
CW
3283int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3284 bool interruptible);
45c5f202 3285int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3286void i915_gem_resume(struct drm_device *dev);
de151cf6 3287int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3288int __must_check
2e2f351d
CW
3289i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3290 bool readonly);
3291int __must_check
2021746e
CW
3292i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3293 bool write);
3294int __must_check
dabdfe02 3295i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3296struct i915_vma * __must_check
2da3b9b9
CW
3297i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3298 u32 alignment,
e6617330 3299 const struct i915_ggtt_view *view);
058d88c4 3300void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3301int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3302 int align);
b29c19b6 3303int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3304void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3305
a9f1481f
CW
3306u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3307 int tiling_mode);
3308u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3309 int tiling_mode, bool fenced);
467cffba 3310
e4ffd173
CW
3311int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3312 enum i915_cache_level cache_level);
3313
1286ff73
DV
3314struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3315 struct dma_buf *dma_buf);
3316
3317struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3318 struct drm_gem_object *gem_obj, int flags);
3319
fe14d5f4 3320struct i915_vma *
ec7adb6e 3321i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3322 struct i915_address_space *vm,
3323 const struct i915_ggtt_view *view);
fe14d5f4 3324
accfef2e
BW
3325struct i915_vma *
3326i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3327 struct i915_address_space *vm,
3328 const struct i915_ggtt_view *view);
5c2abbea 3329
841cd773
DV
3330static inline struct i915_hw_ppgtt *
3331i915_vm_to_ppgtt(struct i915_address_space *vm)
3332{
841cd773
DV
3333 return container_of(vm, struct i915_hw_ppgtt, base);
3334}
3335
058d88c4
CW
3336static inline struct i915_vma *
3337i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3338 const struct i915_ggtt_view *view)
a70a3148 3339{
058d88c4 3340 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3341}
3342
058d88c4
CW
3343static inline unsigned long
3344i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3345 const struct i915_ggtt_view *view)
e6617330 3346{
bde13ebd 3347 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3348}
b287110e 3349
41a36b73 3350/* i915_gem_fence.c */
49ef5294
CW
3351int __must_check i915_vma_get_fence(struct i915_vma *vma);
3352int __must_check i915_vma_put_fence(struct i915_vma *vma);
3353
3354/**
3355 * i915_vma_pin_fence - pin fencing state
3356 * @vma: vma to pin fencing for
3357 *
3358 * This pins the fencing state (whether tiled or untiled) to make sure the
3359 * vma (and its object) is ready to be used as a scanout target. Fencing
3360 * status must be synchronize first by calling i915_vma_get_fence():
3361 *
3362 * The resulting fence pin reference must be released again with
3363 * i915_vma_unpin_fence().
3364 *
3365 * Returns:
3366 *
3367 * True if the vma has a fence, false otherwise.
3368 */
3369static inline bool
3370i915_vma_pin_fence(struct i915_vma *vma)
3371{
3372 if (vma->fence) {
3373 vma->fence->pin_count++;
3374 return true;
3375 } else
3376 return false;
3377}
41a36b73 3378
49ef5294
CW
3379/**
3380 * i915_vma_unpin_fence - unpin fencing state
3381 * @vma: vma to unpin fencing for
3382 *
3383 * This releases the fence pin reference acquired through
3384 * i915_vma_pin_fence. It will handle both objects with and without an
3385 * attached fence correctly, callers do not need to distinguish this.
3386 */
3387static inline void
3388i915_vma_unpin_fence(struct i915_vma *vma)
3389{
3390 if (vma->fence) {
3391 GEM_BUG_ON(vma->fence->pin_count <= 0);
3392 vma->fence->pin_count--;
3393 }
3394}
41a36b73
DV
3395
3396void i915_gem_restore_fences(struct drm_device *dev);
3397
7f96ecaf
DV
3398void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3399void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3400void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3401
254f965c 3402/* i915_gem_context.c */
8245be31 3403int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3404void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3405void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3406void i915_gem_context_reset(struct drm_device *dev);
e422b888 3407int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3408void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3409int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3410int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3411void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3412struct drm_i915_gem_object *
3413i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3414struct i915_gem_context *
3415i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3416
3417static inline struct i915_gem_context *
3418i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3419{
3420 struct i915_gem_context *ctx;
3421
091387c1 3422 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3423
3424 ctx = idr_find(&file_priv->context_idr, id);
3425 if (!ctx)
3426 return ERR_PTR(-ENOENT);
3427
3428 return ctx;
3429}
3430
9a6feaf0
CW
3431static inline struct i915_gem_context *
3432i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3433{
691e6415 3434 kref_get(&ctx->ref);
9a6feaf0 3435 return ctx;
dce3271b
MK
3436}
3437
9a6feaf0 3438static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3439{
091387c1 3440 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3441 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3442}
3443
e2efd130 3444static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3445{
821d66dd 3446 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3447}
3448
84624813
BW
3449int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3450 struct drm_file *file);
3451int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3452 struct drm_file *file);
c9dc0f35
CW
3453int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3454 struct drm_file *file_priv);
3455int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3456 struct drm_file *file_priv);
d538704b
CW
3457int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file);
1286ff73 3459
679845ed 3460/* i915_gem_evict.c */
e522ac23 3461int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3462 u64 min_size, u64 alignment,
679845ed 3463 unsigned cache_level,
2ffffd0f 3464 u64 start, u64 end,
1ec9e26d 3465 unsigned flags);
506a8e87 3466int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3467int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3468
0260c420 3469/* belongs in i915_gem_gtt.h */
c033666a 3470static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3471{
600f4368 3472 wmb();
c033666a 3473 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3474 intel_gtt_chipset_flush();
3475}
246cbfb5 3476
9797fbfb 3477/* i915_gem_stolen.c */
d713fd49
PZ
3478int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3479 struct drm_mm_node *node, u64 size,
3480 unsigned alignment);
a9da512b
PZ
3481int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3482 struct drm_mm_node *node, u64 size,
3483 unsigned alignment, u64 start,
3484 u64 end);
d713fd49
PZ
3485void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3486 struct drm_mm_node *node);
9797fbfb
CW
3487int i915_gem_init_stolen(struct drm_device *dev);
3488void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3489struct drm_i915_gem_object *
3490i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3491struct drm_i915_gem_object *
3492i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3493 u32 stolen_offset,
3494 u32 gtt_offset,
3495 u32 size);
9797fbfb 3496
be6a0376
DV
3497/* i915_gem_shrinker.c */
3498unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3499 unsigned long target,
be6a0376
DV
3500 unsigned flags);
3501#define I915_SHRINK_PURGEABLE 0x1
3502#define I915_SHRINK_UNBOUND 0x2
3503#define I915_SHRINK_BOUND 0x4
5763ff04 3504#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3505#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3506unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3507void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3508void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3509
3510
673a394b 3511/* i915_gem_tiling.c */
2c1792a1 3512static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3513{
091387c1 3514 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3515
3516 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3517 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3518}
3519
2017263e 3520/* i915_debugfs.c */
f8c168fa 3521#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3522int i915_debugfs_register(struct drm_i915_private *dev_priv);
3523void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3524int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3525void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3526#else
8d35acba
CW
3527static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3528static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3529static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3530{ return 0; }
ce5e2ac1 3531static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3532#endif
84734a04
MK
3533
3534/* i915_gpu_error.c */
edc3d884
MK
3535__printf(2, 3)
3536void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3537int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3538 const struct i915_error_state_file_priv *error);
4dc955f7 3539int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3540 struct drm_i915_private *i915,
4dc955f7
MK
3541 size_t count, loff_t pos);
3542static inline void i915_error_state_buf_release(
3543 struct drm_i915_error_state_buf *eb)
3544{
3545 kfree(eb->buf);
3546}
c033666a
CW
3547void i915_capture_error_state(struct drm_i915_private *dev_priv,
3548 u32 engine_mask,
58174462 3549 const char *error_msg);
84734a04
MK
3550void i915_error_state_get(struct drm_device *dev,
3551 struct i915_error_state_file_priv *error_priv);
3552void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3553void i915_destroy_error_state(struct drm_device *dev);
3554
c033666a 3555void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3556const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3557
351e3db2 3558/* i915_cmd_parser.c */
1ca3712c 3559int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3560void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3561void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3562bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3563int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3564 struct drm_i915_gem_object *batch_obj,
3565 struct drm_i915_gem_object *shadow_batch_obj,
3566 u32 batch_start_offset,
3567 u32 batch_len,
3568 bool is_master);
351e3db2 3569
317c35d1
JB
3570/* i915_suspend.c */
3571extern int i915_save_state(struct drm_device *dev);
3572extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3573
0136db58 3574/* i915_sysfs.c */
694c2828
DW
3575void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3576void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3577
f899fc64
CW
3578/* intel_i2c.c */
3579extern int intel_setup_gmbus(struct drm_device *dev);
3580extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3581extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3582 unsigned int pin);
3bd7d909 3583
0184df46
JN
3584extern struct i2c_adapter *
3585intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3586extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3587extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3588static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3589{
3590 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3591}
f899fc64
CW
3592extern void intel_i2c_reset(struct drm_device *dev);
3593
8b8e1a89 3594/* intel_bios.c */
98f3a1dc 3595int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3596bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3597bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3598bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3599bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3600bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3601bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3602bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3603bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3604 enum port port);
8b8e1a89 3605
3b617967 3606/* intel_opregion.c */
44834a67 3607#ifdef CONFIG_ACPI
6f9f4b7a 3608extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3609extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3610extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3611extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3612extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3613 bool enable);
6f9f4b7a 3614extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3615 pci_power_t state);
6f9f4b7a 3616extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3617#else
6f9f4b7a 3618static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3619static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3620static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3621static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3622{
3623}
9c4b0a68
JN
3624static inline int
3625intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3626{
3627 return 0;
3628}
ecbc5cf3 3629static inline int
6f9f4b7a 3630intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3631{
3632 return 0;
3633}
6f9f4b7a 3634static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3635{
3636 return -ENODEV;
3637}
65e082c9 3638#endif
8ee1c3db 3639
723bfd70
JB
3640/* intel_acpi.c */
3641#ifdef CONFIG_ACPI
3642extern void intel_register_dsm_handler(void);
3643extern void intel_unregister_dsm_handler(void);
3644#else
3645static inline void intel_register_dsm_handler(void) { return; }
3646static inline void intel_unregister_dsm_handler(void) { return; }
3647#endif /* CONFIG_ACPI */
3648
94b4f3ba
CW
3649/* intel_device_info.c */
3650static inline struct intel_device_info *
3651mkwrite_device_info(struct drm_i915_private *dev_priv)
3652{
3653 return (struct intel_device_info *)&dev_priv->info;
3654}
3655
3656void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3657void intel_device_info_dump(struct drm_i915_private *dev_priv);
3658
79e53945 3659/* modesetting */
f817586c 3660extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3661extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3662extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3663extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3664extern int intel_connector_register(struct drm_connector *);
c191eca1 3665extern void intel_connector_unregister(struct drm_connector *);
28d52043 3666extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3667extern void intel_display_resume(struct drm_device *dev);
44cec740 3668extern void i915_redisable_vga(struct drm_device *dev);
04098753 3669extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3670extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3671extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3672extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3673extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3674 bool enable);
3bad0781 3675
c0c7babc
BW
3676int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3677 struct drm_file *file);
575155a9 3678
6ef3d427 3679/* overlay */
c033666a
CW
3680extern struct intel_overlay_error_state *
3681intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3682extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3683 struct intel_overlay_error_state *error);
c4a1d9e4 3684
c033666a
CW
3685extern struct intel_display_error_state *
3686intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3687extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3688 struct drm_device *dev,
3689 struct intel_display_error_state *error);
6ef3d427 3690
151a49d0
TR
3691int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3692int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3693
3694/* intel_sideband.c */
707b6e3d
D
3695u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3696void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3697u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3698u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3699void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3700u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3701void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3702u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3703void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3704u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3706u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3707void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3708u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3709 enum intel_sbi_destination destination);
3710void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3711 enum intel_sbi_destination destination);
e9fe51c6
SK
3712u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3713void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3714
b7fa22d8
ACO
3715/* intel_dpio_phy.c */
3716void chv_set_phy_signal_level(struct intel_encoder *encoder,
3717 u32 deemph_reg_value, u32 margin_reg_value,
3718 bool uniq_trans_scale);
844b2f9a
ACO
3719void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3720 bool reset);
419b1b7a 3721void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3722void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3723void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3724void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3725
53d98725
ACO
3726void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3727 u32 demph_reg_value, u32 preemph_reg_value,
3728 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3729void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3730void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3731void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3732
616bc820
VS
3733int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3734int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3735
0b274481
BW
3736#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3737#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3738
3739#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3740#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3741#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3742#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3743
3744#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3745#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3746#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3747#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3748
698b3135
CW
3749/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3750 * will be implemented using 2 32-bit writes in an arbitrary order with
3751 * an arbitrary delay between them. This can cause the hardware to
3752 * act upon the intermediate value, possibly leading to corruption and
3753 * machine death. You have been warned.
3754 */
0b274481
BW
3755#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3756#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3757
50877445 3758#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3759 u32 upper, lower, old_upper, loop = 0; \
3760 upper = I915_READ(upper_reg); \
ee0a227b 3761 do { \
acd29f7b 3762 old_upper = upper; \
ee0a227b 3763 lower = I915_READ(lower_reg); \
acd29f7b
CW
3764 upper = I915_READ(upper_reg); \
3765 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3766 (u64)upper << 32 | lower; })
50877445 3767
cae5852d
ZN
3768#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3769#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3770
75aa3f63
VS
3771#define __raw_read(x, s) \
3772static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3773 i915_reg_t reg) \
75aa3f63 3774{ \
f0f59a00 3775 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3776}
3777
3778#define __raw_write(x, s) \
3779static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3780 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3781{ \
f0f59a00 3782 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3783}
3784__raw_read(8, b)
3785__raw_read(16, w)
3786__raw_read(32, l)
3787__raw_read(64, q)
3788
3789__raw_write(8, b)
3790__raw_write(16, w)
3791__raw_write(32, l)
3792__raw_write(64, q)
3793
3794#undef __raw_read
3795#undef __raw_write
3796
a6111f7b 3797/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3798 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3799 * controlled.
3800 * Think twice, and think again, before using these.
3801 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3802 * intel_uncore_forcewake_irqunlock().
3803 */
75aa3f63
VS
3804#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3805#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3806#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3807#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3808
55bc60db
VS
3809/* "Broadcast RGB" property */
3810#define INTEL_BROADCAST_RGB_AUTO 0
3811#define INTEL_BROADCAST_RGB_FULL 1
3812#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3813
f0f59a00 3814static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3815{
666a4537 3816 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3817 return VLV_VGACNTRL;
92e23b99
SJ
3818 else if (INTEL_INFO(dev)->gen >= 5)
3819 return CPU_VGACNTRL;
766aa1c4
VS
3820 else
3821 return VGACNTRL;
3822}
3823
df97729f
ID
3824static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3825{
3826 unsigned long j = msecs_to_jiffies(m);
3827
3828 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3829}
3830
7bd0e226
DV
3831static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3832{
3833 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3834}
3835
df97729f
ID
3836static inline unsigned long
3837timespec_to_jiffies_timeout(const struct timespec *value)
3838{
3839 unsigned long j = timespec_to_jiffies(value);
3840
3841 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3842}
3843
dce56b3c
PZ
3844/*
3845 * If you need to wait X milliseconds between events A and B, but event B
3846 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3847 * when event A happened, then just before event B you call this function and
3848 * pass the timestamp as the first argument, and X as the second argument.
3849 */
3850static inline void
3851wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3852{
ec5e0cfb 3853 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3854
3855 /*
3856 * Don't re-read the value of "jiffies" every time since it may change
3857 * behind our back and break the math.
3858 */
3859 tmp_jiffies = jiffies;
3860 target_jiffies = timestamp_jiffies +
3861 msecs_to_jiffies_timeout(to_wait_ms);
3862
3863 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3864 remaining_jiffies = target_jiffies - tmp_jiffies;
3865 while (remaining_jiffies)
3866 remaining_jiffies =
3867 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3868 }
3869}
688e6c72
CW
3870static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3871{
f69a02c9
CW
3872 struct intel_engine_cs *engine = req->engine;
3873
7ec2c73b
CW
3874 /* Before we do the heavier coherent read of the seqno,
3875 * check the value (hopefully) in the CPU cacheline.
3876 */
3877 if (i915_gem_request_completed(req))
3878 return true;
3879
688e6c72
CW
3880 /* Ensure our read of the seqno is coherent so that we
3881 * do not "miss an interrupt" (i.e. if this is the last
3882 * request and the seqno write from the GPU is not visible
3883 * by the time the interrupt fires, we will see that the
3884 * request is incomplete and go back to sleep awaiting
3885 * another interrupt that will never come.)
3886 *
3887 * Strictly, we only need to do this once after an interrupt,
3888 * but it is easier and safer to do it every time the waiter
3889 * is woken.
3890 */
3d5564e9 3891 if (engine->irq_seqno_barrier &&
dbd6ef29 3892 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3893 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3894 struct task_struct *tsk;
3895
3d5564e9
CW
3896 /* The ordering of irq_posted versus applying the barrier
3897 * is crucial. The clearing of the current irq_posted must
3898 * be visible before we perform the barrier operation,
3899 * such that if a subsequent interrupt arrives, irq_posted
3900 * is reasserted and our task rewoken (which causes us to
3901 * do another __i915_request_irq_complete() immediately
3902 * and reapply the barrier). Conversely, if the clear
3903 * occurs after the barrier, then an interrupt that arrived
3904 * whilst we waited on the barrier would not trigger a
3905 * barrier on the next pass, and the read may not see the
3906 * seqno update.
3907 */
f69a02c9 3908 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3909
3910 /* If we consume the irq, but we are no longer the bottom-half,
3911 * the real bottom-half may not have serialised their own
3912 * seqno check with the irq-barrier (i.e. may have inspected
3913 * the seqno before we believe it coherent since they see
3914 * irq_posted == false but we are still running).
3915 */
3916 rcu_read_lock();
dbd6ef29 3917 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3918 if (tsk && tsk != current)
3919 /* Note that if the bottom-half is changed as we
3920 * are sending the wake-up, the new bottom-half will
3921 * be woken by whomever made the change. We only have
3922 * to worry about when we steal the irq-posted for
3923 * ourself.
3924 */
3925 wake_up_process(tsk);
3926 rcu_read_unlock();
3927
7ec2c73b
CW
3928 if (i915_gem_request_completed(req))
3929 return true;
3930 }
688e6c72
CW
3931
3932 /* We need to check whether any gpu reset happened in between
3933 * the request being submitted and now. If a reset has occurred,
3934 * the seqno will have been advance past ours and our request
3935 * is complete. If we are in the process of handling a reset,
3936 * the request is effectively complete as the rendering will
3937 * be discarded, but we need to return in order to drop the
3938 * struct_mutex.
3939 */
3940 if (i915_reset_in_progress(&req->i915->gpu_error))
3941 return true;
3942
3943 return false;
3944}
3945
0b1de5d5
CW
3946void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3947bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3948
c58305af
CW
3949/* i915_mm.c */
3950int remap_io_mapping(struct vm_area_struct *vma,
3951 unsigned long addr, unsigned long pfn, unsigned long size,
3952 struct io_mapping *iomap);
3953
4b30cb23
CW
3954#define ptr_mask_bits(ptr) ({ \
3955 unsigned long __v = (unsigned long)(ptr); \
3956 (typeof(ptr))(__v & PAGE_MASK); \
3957})
3958
d31d7cb1
CW
3959#define ptr_unpack_bits(ptr, bits) ({ \
3960 unsigned long __v = (unsigned long)(ptr); \
3961 (bits) = __v & ~PAGE_MASK; \
3962 (typeof(ptr))(__v & PAGE_MASK); \
3963})
3964
3965#define ptr_pack_bits(ptr, bits) \
3966 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3967
78ef2d9a
CW
3968#define fetch_and_zero(ptr) ({ \
3969 typeof(*ptr) __T = *(ptr); \
3970 *(ptr) = (typeof(*ptr))0; \
3971 __T; \
3972})
3973
1da177e4 3974#endif