]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Simplify ELSP queue request tracking
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
c4a8a7c7 73#define DRIVER_DATE "20160902"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458struct drm_i915_fence_reg {
a1e5afbe 459 struct list_head link;
49ef5294
CW
460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
1690e1eb 462 int pin_count;
49ef5294
CW
463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
de151cf6 473};
7c1c2871 474
9b9d172d 475struct sdvo_device_mapping {
e957d772 476 u8 initialized;
9b9d172d 477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
e957d772 480 u8 i2c_pin;
b1083333 481 u8 ddc_pin;
9b9d172d 482};
483
7bd688cd 484struct intel_connector;
820d2d77 485struct intel_encoder;
5cec258b 486struct intel_crtc_state;
5724dbd1 487struct intel_initial_plane_config;
0e8ffe1b 488struct intel_crtc;
ee9300bb
DV
489struct intel_limit;
490struct dpll;
b8cecdf5 491
e70236a8 492struct drm_i915_display_funcs {
e70236a8
JB
493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 502 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 508 struct intel_crtc_state *);
5724dbd1
DL
509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
190f68c5
ACO
511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
4a806558
ML
513 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
514 struct drm_atomic_state *old_state);
515 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
516 struct drm_atomic_state *old_state);
896e5bb0
L
517 void (*update_crtcs)(struct drm_atomic_state *state,
518 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
5e7234c9 521 const struct drm_display_mode *adjusted_mode);
69bfe1a9 522 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 523 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 524 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
527 struct drm_i915_gem_object *obj,
528 struct drm_i915_gem_request *req,
529 uint32_t flags);
91d14251 530 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
531 /* clock updates for mode set */
532 /* cursor updates */
533 /* render clock increase/decrease */
534 /* display clock increase/decrease */
535 /* pll clock increase/decrease */
8563b1e8 536
b95c5321
ML
537 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
538 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
539};
540
48c1026a
MK
541enum forcewake_domain_id {
542 FW_DOMAIN_ID_RENDER = 0,
543 FW_DOMAIN_ID_BLITTER,
544 FW_DOMAIN_ID_MEDIA,
545
546 FW_DOMAIN_ID_COUNT
547};
548
549enum forcewake_domains {
550 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
551 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
552 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
553 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
554 FORCEWAKE_BLITTER |
555 FORCEWAKE_MEDIA)
556};
557
3756685a
TU
558#define FW_REG_READ (1)
559#define FW_REG_WRITE (2)
560
561enum forcewake_domains
562intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
563 i915_reg_t reg, unsigned int op);
564
907b28c5 565struct intel_uncore_funcs {
c8d9a590 566 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 567 enum forcewake_domains domains);
c8d9a590 568 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 569 enum forcewake_domains domains);
0b274481 570
f0f59a00
VS
571 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
572 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 575
f0f59a00 576 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 577 uint8_t val, bool trace);
f0f59a00 578 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 579 uint16_t val, bool trace);
f0f59a00 580 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 581 uint32_t val, bool trace);
990bbdad
CW
582};
583
907b28c5
CW
584struct intel_uncore {
585 spinlock_t lock; /** lock is also taken in irq contexts. */
586
587 struct intel_uncore_funcs funcs;
588
589 unsigned fifo_count;
48c1026a 590 enum forcewake_domains fw_domains;
b2cff0db
CW
591
592 struct intel_uncore_forcewake_domain {
593 struct drm_i915_private *i915;
48c1026a 594 enum forcewake_domain_id id;
33c582c1 595 enum forcewake_domains mask;
b2cff0db 596 unsigned wake_count;
a57a4a67 597 struct hrtimer timer;
f0f59a00 598 i915_reg_t reg_set;
05a2fb15
MK
599 u32 val_set;
600 u32 val_clear;
f0f59a00
VS
601 i915_reg_t reg_ack;
602 i915_reg_t reg_post;
05a2fb15 603 u32 val_reset;
b2cff0db 604 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
605
606 int unclaimed_mmio_check;
b2cff0db
CW
607};
608
609/* Iterate over initialised fw domains */
33c582c1
TU
610#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
611 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
612 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
613 (domain__)++) \
614 for_each_if ((mask__) & (domain__)->mask)
615
616#define for_each_fw_domain(domain__, dev_priv__) \
617 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 618
b6e7d894
DL
619#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
620#define CSR_VERSION_MAJOR(version) ((version) >> 16)
621#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
622
eb805623 623struct intel_csr {
8144ac59 624 struct work_struct work;
eb805623 625 const char *fw_path;
a7f749f9 626 uint32_t *dmc_payload;
eb805623 627 uint32_t dmc_fw_size;
b6e7d894 628 uint32_t version;
eb805623 629 uint32_t mmio_count;
f0f59a00 630 i915_reg_t mmioaddr[8];
eb805623 631 uint32_t mmiodata[8];
832dba88 632 uint32_t dc_state;
a37baf3b 633 uint32_t allowed_dc_mask;
eb805623
DV
634};
635
79fc46df
DL
636#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
637 func(is_mobile) sep \
638 func(is_i85x) sep \
639 func(is_i915g) sep \
640 func(is_i945gm) sep \
641 func(is_g33) sep \
3177659a 642 func(hws_needs_physical) sep \
79fc46df
DL
643 func(is_g4x) sep \
644 func(is_pineview) sep \
645 func(is_broadwater) sep \
646 func(is_crestline) sep \
647 func(is_ivybridge) sep \
648 func(is_valleyview) sep \
666a4537 649 func(is_cherryview) sep \
79fc46df 650 func(is_haswell) sep \
ab0d24ac 651 func(is_broadwell) sep \
7201c0b3 652 func(is_skylake) sep \
7526ac19 653 func(is_broxton) sep \
ef11bdb3 654 func(is_kabylake) sep \
b833d685 655 func(is_preliminary) sep \
79fc46df 656 func(has_fbc) sep \
6e3b84d8 657 func(has_psr) sep \
4aa4c23f 658 func(has_runtime_pm) sep \
3bacde19 659 func(has_csr) sep \
53233f08 660 func(has_resource_streamer) sep \
86f3624b 661 func(has_rc6) sep \
33b5bf82 662 func(has_rc6p) sep \
1d3fe53b 663 func(has_dp_mst) sep \
b355f109 664 func(has_gmbus_irq) sep \
e1a52536 665 func(has_hw_contexts) sep \
4586f1d0 666 func(has_logical_ring_contexts) sep \
ca9c4523 667 func(has_l3_dpf) sep \
804b8712 668 func(has_gmch_display) sep \
3d810fbe 669 func(has_guc) sep \
79fc46df
DL
670 func(has_pipe_cxsr) sep \
671 func(has_hotplug) sep \
672 func(cursor_needs_physical) sep \
673 func(has_overlay) sep \
674 func(overlay_needs_physical) sep \
675 func(supports_tv) sep \
dd93be58 676 func(has_llc) sep \
ca377809 677 func(has_snoop) sep \
30568c45 678 func(has_ddi) sep \
33e141ed 679 func(has_fpga_dbg) sep \
680 func(has_pooled_eu)
c96ea64e 681
a587f779
DL
682#define DEFINE_FLAG(name) u8 name:1
683#define SEP_SEMICOLON ;
c96ea64e 684
915490d5 685struct sseu_dev_info {
f08a0c92 686 u8 slice_mask;
57ec171e 687 u8 subslice_mask;
915490d5
ID
688 u8 eu_total;
689 u8 eu_per_subslice;
43b67998
ID
690 u8 min_eu_in_pool;
691 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
692 u8 subslice_7eu[3];
693 u8 has_slice_pg:1;
694 u8 has_subslice_pg:1;
695 u8 has_eu_pg:1;
915490d5
ID
696};
697
57ec171e
ID
698static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
699{
700 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
701}
702
cfdf1fa2 703struct intel_device_info {
10fce67a 704 u32 display_mmio_offset;
87f1f465 705 u16 device_id;
ac208a8b 706 u8 num_pipes;
d615a166 707 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 708 u8 gen;
ae5702d2 709 u16 gen_mask;
73ae478c 710 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 711 u8 num_rings;
a587f779 712 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
713 /* Register offsets for the various display pipes and transcoders */
714 int pipe_offsets[I915_MAX_TRANSCODERS];
715 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 716 int palette_offsets[I915_MAX_PIPES];
5efb3e28 717 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
718
719 /* Slice/subslice/EU info */
43b67998 720 struct sseu_dev_info sseu;
82cf435b
LL
721
722 struct color_luts {
723 u16 degamma_lut_size;
724 u16 gamma_lut_size;
725 } color;
cfdf1fa2
KH
726};
727
a587f779
DL
728#undef DEFINE_FLAG
729#undef SEP_SEMICOLON
730
2bd160a1
CW
731struct intel_display_error_state;
732
733struct drm_i915_error_state {
734 struct kref ref;
735 struct timeval time;
736
737 char error_msg[128];
738 bool simulated;
739 int iommu;
740 u32 reset_count;
741 u32 suspend_count;
742 struct intel_device_info device_info;
743
744 /* Generic register state */
745 u32 eir;
746 u32 pgtbl_er;
747 u32 ier;
748 u32 gtier[4];
749 u32 ccid;
750 u32 derrmr;
751 u32 forcewake;
752 u32 error; /* gen6+ */
753 u32 err_int; /* gen7 */
754 u32 fault_data0; /* gen8, gen9 */
755 u32 fault_data1; /* gen8, gen9 */
756 u32 done_reg;
757 u32 gac_eco;
758 u32 gam_ecochk;
759 u32 gab_ctl;
760 u32 gfx_mode;
761 u32 extra_instdone[I915_NUM_INSTDONE_REG];
762 u64 fence[I915_MAX_NUM_FENCES];
763 struct intel_overlay_error_state *overlay;
764 struct intel_display_error_state *display;
51d545d0 765 struct drm_i915_error_object *semaphore;
2bd160a1
CW
766
767 struct drm_i915_error_engine {
768 int engine_id;
769 /* Software tracked state */
770 bool waiting;
771 int num_waiters;
772 int hangcheck_score;
773 enum intel_engine_hangcheck_action hangcheck_action;
774 struct i915_address_space *vm;
775 int num_requests;
776
777 /* our own tracking of ring head and tail */
778 u32 cpu_ring_head;
779 u32 cpu_ring_tail;
780
781 u32 last_seqno;
782 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
783
784 /* Register state */
785 u32 start;
786 u32 tail;
787 u32 head;
788 u32 ctl;
21a2c58a 789 u32 mode;
2bd160a1
CW
790 u32 hws;
791 u32 ipeir;
792 u32 ipehr;
793 u32 instdone;
794 u32 bbstate;
795 u32 instpm;
796 u32 instps;
797 u32 seqno;
798 u64 bbaddr;
799 u64 acthd;
800 u32 fault_reg;
801 u64 faddr;
802 u32 rc_psmi; /* sleep state */
803 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
804
805 struct drm_i915_error_object {
806 int page_count;
807 u64 gtt_offset;
03382dfb 808 u64 gtt_size;
2bd160a1
CW
809 u32 *pages[0];
810 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
811
812 struct drm_i915_error_object *wa_ctx;
813
814 struct drm_i915_error_request {
815 long jiffies;
c84455b4 816 pid_t pid;
2bd160a1
CW
817 u32 seqno;
818 u32 head;
819 u32 tail;
820 } *requests;
821
822 struct drm_i915_error_waiter {
823 char comm[TASK_COMM_LEN];
824 pid_t pid;
825 u32 seqno;
826 } *waiters;
827
828 struct {
829 u32 gfx_mode;
830 union {
831 u64 pdp[4];
832 u32 pp_dir_base;
833 };
834 } vm_info;
835
836 pid_t pid;
837 char comm[TASK_COMM_LEN];
838 } engine[I915_NUM_ENGINES];
839
840 struct drm_i915_error_buffer {
841 u32 size;
842 u32 name;
843 u32 rseqno[I915_NUM_ENGINES], wseqno;
844 u64 gtt_offset;
845 u32 read_domains;
846 u32 write_domain;
847 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
848 u32 tiling:2;
849 u32 dirty:1;
850 u32 purgeable:1;
851 u32 userptr:1;
852 s32 engine:4;
853 u32 cache_level:3;
854 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
855 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
856 struct i915_address_space *active_vm[I915_NUM_ENGINES];
857};
858
7faf1ab2
DV
859enum i915_cache_level {
860 I915_CACHE_NONE = 0,
350ec881
CW
861 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
862 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
863 caches, eg sampler/render caches, and the
864 large Last-Level-Cache. LLC is coherent with
865 the CPU, but L3 is only visible to the GPU. */
651d794f 866 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
867};
868
e59ec13d
MK
869struct i915_ctx_hang_stats {
870 /* This context had batch pending when hang was declared */
871 unsigned batch_pending;
872
873 /* This context had batch active when hang was declared */
874 unsigned batch_active;
be62acb4
MK
875
876 /* Time when this context was last blamed for a GPU reset */
877 unsigned long guilty_ts;
878
676fa572
CW
879 /* If the contexts causes a second GPU hang within this time,
880 * it is permanently banned from submitting any more work.
881 */
882 unsigned long ban_period_seconds;
883
be62acb4
MK
884 /* This context is banned to submit more work */
885 bool banned;
e59ec13d 886};
40521054
BW
887
888/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 889#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 890
31b7a88d 891/**
e2efd130 892 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
893 * @ref: reference count.
894 * @user_handle: userspace tracking identity for this context.
895 * @remap_slice: l3 row remapping information.
b1b38278
DW
896 * @flags: context specific flags:
897 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
898 * @file_priv: filp associated with this context (NULL for global default
899 * context).
900 * @hang_stats: information about the role of this context in possible GPU
901 * hangs.
7df113e4 902 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
903 * @legacy_hw_ctx: render context backing object and whether it is correctly
904 * initialized (legacy ring submission mechanism only).
905 * @link: link in the global list of contexts.
906 *
907 * Contexts are memory images used by the hardware to store copies of their
908 * internal state.
909 */
e2efd130 910struct i915_gem_context {
dce3271b 911 struct kref ref;
9ea4feec 912 struct drm_i915_private *i915;
40521054 913 struct drm_i915_file_private *file_priv;
ae6c4806 914 struct i915_hw_ppgtt *ppgtt;
c84455b4 915 struct pid *pid;
a33afea5 916
8d59bc6a
CW
917 struct i915_ctx_hang_stats hang_stats;
918
8d59bc6a 919 unsigned long flags;
bc3d6744
CW
920#define CONTEXT_NO_ZEROMAP BIT(0)
921#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
922
923 /* Unique identifier for this context, used by the hw for tracking */
924 unsigned int hw_id;
8d59bc6a 925 u32 user_handle;
5d1808ec 926
0cb26a8e
CW
927 u32 ggtt_alignment;
928
9021ad03 929 struct intel_context {
bf3783e5 930 struct i915_vma *state;
7e37f889 931 struct intel_ring *ring;
82352e90 932 uint32_t *lrc_reg_state;
8d59bc6a
CW
933 u64 lrc_desc;
934 int pin_count;
24f1d3cc 935 bool initialised;
666796da 936 } engine[I915_NUM_ENGINES];
bcd794c2 937 u32 ring_size;
c01fc532 938 u32 desc_template;
3c7ba635 939 struct atomic_notifier_head status_notifier;
80a9a8db 940 bool execlists_force_single_submission;
c9e003af 941
a33afea5 942 struct list_head link;
8d59bc6a
CW
943
944 u8 remap_slice;
50e046b6 945 bool closed:1;
40521054
BW
946};
947
a4001f1b
PZ
948enum fb_op_origin {
949 ORIGIN_GTT,
950 ORIGIN_CPU,
951 ORIGIN_CS,
952 ORIGIN_FLIP,
74b4ea1e 953 ORIGIN_DIRTYFB,
a4001f1b
PZ
954};
955
ab34a7e8 956struct intel_fbc {
25ad93fd
PZ
957 /* This is always the inner lock when overlapping with struct_mutex and
958 * it's the outer lock when overlapping with stolen_lock. */
959 struct mutex lock;
5e59f717 960 unsigned threshold;
dbef0f15
PZ
961 unsigned int possible_framebuffer_bits;
962 unsigned int busy_bits;
010cf73d 963 unsigned int visible_pipes_mask;
e35fef21 964 struct intel_crtc *crtc;
5c3fe8b0 965
c4213885 966 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
967 struct drm_mm_node *compressed_llb;
968
da46f936
RV
969 bool false_color;
970
d029bcad 971 bool enabled;
0e631adc 972 bool active;
9adccc60 973
aaf78d27
PZ
974 struct intel_fbc_state_cache {
975 struct {
976 unsigned int mode_flags;
977 uint32_t hsw_bdw_pixel_rate;
978 } crtc;
979
980 struct {
981 unsigned int rotation;
982 int src_w;
983 int src_h;
984 bool visible;
985 } plane;
986
987 struct {
988 u64 ilk_ggtt_offset;
aaf78d27
PZ
989 uint32_t pixel_format;
990 unsigned int stride;
991 int fence_reg;
992 unsigned int tiling_mode;
993 } fb;
994 } state_cache;
995
b183b3f1
PZ
996 struct intel_fbc_reg_params {
997 struct {
998 enum pipe pipe;
999 enum plane plane;
1000 unsigned int fence_y_offset;
1001 } crtc;
1002
1003 struct {
1004 u64 ggtt_offset;
b183b3f1
PZ
1005 uint32_t pixel_format;
1006 unsigned int stride;
1007 int fence_reg;
1008 } fb;
1009
1010 int cfb_size;
1011 } params;
1012
5c3fe8b0 1013 struct intel_fbc_work {
128d7356 1014 bool scheduled;
ca18d51d 1015 u32 scheduled_vblank;
128d7356 1016 struct work_struct work;
128d7356 1017 } work;
5c3fe8b0 1018
bf6189c6 1019 const char *no_fbc_reason;
b5e50c3f
JB
1020};
1021
96178eeb
VK
1022/**
1023 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1024 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1025 * parsing for same resolution.
1026 */
1027enum drrs_refresh_rate_type {
1028 DRRS_HIGH_RR,
1029 DRRS_LOW_RR,
1030 DRRS_MAX_RR, /* RR count */
1031};
1032
1033enum drrs_support_type {
1034 DRRS_NOT_SUPPORTED = 0,
1035 STATIC_DRRS_SUPPORT = 1,
1036 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1037};
1038
2807cf69 1039struct intel_dp;
96178eeb
VK
1040struct i915_drrs {
1041 struct mutex mutex;
1042 struct delayed_work work;
1043 struct intel_dp *dp;
1044 unsigned busy_frontbuffer_bits;
1045 enum drrs_refresh_rate_type refresh_rate_type;
1046 enum drrs_support_type type;
1047};
1048
a031d709 1049struct i915_psr {
f0355c4a 1050 struct mutex lock;
a031d709
RV
1051 bool sink_support;
1052 bool source_ok;
2807cf69 1053 struct intel_dp *enabled;
7c8f8a70
RV
1054 bool active;
1055 struct delayed_work work;
9ca15301 1056 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1057 bool psr2_support;
1058 bool aux_frame_sync;
60e5ffe3 1059 bool link_standby;
3f51e471 1060};
5c3fe8b0 1061
3bad0781 1062enum intel_pch {
f0350830 1063 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1064 PCH_IBX, /* Ibexpeak PCH */
1065 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1066 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1067 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1068 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1069 PCH_NOP,
3bad0781
ZW
1070};
1071
988d6ee8
PZ
1072enum intel_sbi_destination {
1073 SBI_ICLK,
1074 SBI_MPHY,
1075};
1076
b690e96c 1077#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1078#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1079#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1080#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1081#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1082#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1083
8be48d92 1084struct intel_fbdev;
1630fe75 1085struct intel_fbc_work;
38651674 1086
c2b9152f
DV
1087struct intel_gmbus {
1088 struct i2c_adapter adapter;
3e4d44e0 1089#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1090 u32 force_bit;
c2b9152f 1091 u32 reg0;
f0f59a00 1092 i915_reg_t gpio_reg;
c167a6fc 1093 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1094 struct drm_i915_private *dev_priv;
1095};
1096
f4c956ad 1097struct i915_suspend_saved_registers {
e948e994 1098 u32 saveDSPARB;
ba8bbcf6 1099 u32 saveFBC_CONTROL;
1f84e550 1100 u32 saveCACHE_MODE_0;
1f84e550 1101 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1102 u32 saveSWF0[16];
1103 u32 saveSWF1[16];
85fa792b 1104 u32 saveSWF3[3];
4b9de737 1105 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1106 u32 savePCH_PORT_HOTPLUG;
9f49c376 1107 u16 saveGCDGMBUS;
f4c956ad 1108};
c85aa885 1109
ddeea5b0
ID
1110struct vlv_s0ix_state {
1111 /* GAM */
1112 u32 wr_watermark;
1113 u32 gfx_prio_ctrl;
1114 u32 arb_mode;
1115 u32 gfx_pend_tlb0;
1116 u32 gfx_pend_tlb1;
1117 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1118 u32 media_max_req_count;
1119 u32 gfx_max_req_count;
1120 u32 render_hwsp;
1121 u32 ecochk;
1122 u32 bsd_hwsp;
1123 u32 blt_hwsp;
1124 u32 tlb_rd_addr;
1125
1126 /* MBC */
1127 u32 g3dctl;
1128 u32 gsckgctl;
1129 u32 mbctl;
1130
1131 /* GCP */
1132 u32 ucgctl1;
1133 u32 ucgctl3;
1134 u32 rcgctl1;
1135 u32 rcgctl2;
1136 u32 rstctl;
1137 u32 misccpctl;
1138
1139 /* GPM */
1140 u32 gfxpause;
1141 u32 rpdeuhwtc;
1142 u32 rpdeuc;
1143 u32 ecobus;
1144 u32 pwrdwnupctl;
1145 u32 rp_down_timeout;
1146 u32 rp_deucsw;
1147 u32 rcubmabdtmr;
1148 u32 rcedata;
1149 u32 spare2gh;
1150
1151 /* Display 1 CZ domain */
1152 u32 gt_imr;
1153 u32 gt_ier;
1154 u32 pm_imr;
1155 u32 pm_ier;
1156 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1157
1158 /* GT SA CZ domain */
1159 u32 tilectl;
1160 u32 gt_fifoctl;
1161 u32 gtlc_wake_ctrl;
1162 u32 gtlc_survive;
1163 u32 pmwgicz;
1164
1165 /* Display 2 CZ domain */
1166 u32 gu_ctl0;
1167 u32 gu_ctl1;
9c25210f 1168 u32 pcbr;
ddeea5b0
ID
1169 u32 clock_gate_dis2;
1170};
1171
bf225f20
CW
1172struct intel_rps_ei {
1173 u32 cz_clock;
1174 u32 render_c0;
1175 u32 media_c0;
31685c25
D
1176};
1177
c85aa885 1178struct intel_gen6_power_mgmt {
d4d70aa5
ID
1179 /*
1180 * work, interrupts_enabled and pm_iir are protected by
1181 * dev_priv->irq_lock
1182 */
c85aa885 1183 struct work_struct work;
d4d70aa5 1184 bool interrupts_enabled;
c85aa885 1185 u32 pm_iir;
59cdb63d 1186
1800ad25
SAK
1187 u32 pm_intr_keep;
1188
b39fb297
BW
1189 /* Frequencies are stored in potentially platform dependent multiples.
1190 * In other words, *_freq needs to be multiplied by X to be interesting.
1191 * Soft limits are those which are used for the dynamic reclocking done
1192 * by the driver (raise frequencies under heavy loads, and lower for
1193 * lighter loads). Hard limits are those imposed by the hardware.
1194 *
1195 * A distinction is made for overclocking, which is never enabled by
1196 * default, and is considered to be above the hard limit if it's
1197 * possible at all.
1198 */
1199 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1200 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1201 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1202 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1203 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1204 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1205 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1206 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1207 u8 rp1_freq; /* "less than" RP0 power/freqency */
1208 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1209 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1210
8fb55197
CW
1211 u8 up_threshold; /* Current %busy required to uplock */
1212 u8 down_threshold; /* Current %busy required to downclock */
1213
dd75fdc8
CW
1214 int last_adj;
1215 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1216
8d3afd7d
CW
1217 spinlock_t client_lock;
1218 struct list_head clients;
1219 bool client_boost;
1220
c0951f0c 1221 bool enabled;
54b4f68f 1222 struct delayed_work autoenable_work;
1854d5ca 1223 unsigned boosts;
4fc688ce 1224
bf225f20
CW
1225 /* manual wa residency calculations */
1226 struct intel_rps_ei up_ei, down_ei;
1227
4fc688ce
JB
1228 /*
1229 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1230 * Must be taken after struct_mutex if nested. Note that
1231 * this lock may be held for long periods of time when
1232 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1233 */
1234 struct mutex hw_lock;
c85aa885
DV
1235};
1236
1a240d4d
DV
1237/* defined intel_pm.c */
1238extern spinlock_t mchdev_lock;
1239
c85aa885
DV
1240struct intel_ilk_power_mgmt {
1241 u8 cur_delay;
1242 u8 min_delay;
1243 u8 max_delay;
1244 u8 fmax;
1245 u8 fstart;
1246
1247 u64 last_count1;
1248 unsigned long last_time1;
1249 unsigned long chipset_power;
1250 u64 last_count2;
5ed0bdf2 1251 u64 last_time2;
c85aa885
DV
1252 unsigned long gfx_power;
1253 u8 corr;
1254
1255 int c_m;
1256 int r_t;
1257};
1258
c6cb582e
ID
1259struct drm_i915_private;
1260struct i915_power_well;
1261
1262struct i915_power_well_ops {
1263 /*
1264 * Synchronize the well's hw state to match the current sw state, for
1265 * example enable/disable it based on the current refcount. Called
1266 * during driver init and resume time, possibly after first calling
1267 * the enable/disable handlers.
1268 */
1269 void (*sync_hw)(struct drm_i915_private *dev_priv,
1270 struct i915_power_well *power_well);
1271 /*
1272 * Enable the well and resources that depend on it (for example
1273 * interrupts located on the well). Called after the 0->1 refcount
1274 * transition.
1275 */
1276 void (*enable)(struct drm_i915_private *dev_priv,
1277 struct i915_power_well *power_well);
1278 /*
1279 * Disable the well and resources that depend on it. Called after
1280 * the 1->0 refcount transition.
1281 */
1282 void (*disable)(struct drm_i915_private *dev_priv,
1283 struct i915_power_well *power_well);
1284 /* Returns the hw enabled state. */
1285 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1286 struct i915_power_well *power_well);
1287};
1288
a38911a3
WX
1289/* Power well structure for haswell */
1290struct i915_power_well {
c1ca727f 1291 const char *name;
6f3ef5dd 1292 bool always_on;
a38911a3
WX
1293 /* power well enable/disable usage count */
1294 int count;
bfafe93a
ID
1295 /* cached hw enabled state */
1296 bool hw_enabled;
c1ca727f 1297 unsigned long domains;
77961eb9 1298 unsigned long data;
c6cb582e 1299 const struct i915_power_well_ops *ops;
a38911a3
WX
1300};
1301
83c00f55 1302struct i915_power_domains {
baa70707
ID
1303 /*
1304 * Power wells needed for initialization at driver init and suspend
1305 * time are on. They are kept on until after the first modeset.
1306 */
1307 bool init_power_on;
0d116a29 1308 bool initializing;
c1ca727f 1309 int power_well_count;
baa70707 1310
83c00f55 1311 struct mutex lock;
1da51581 1312 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1313 struct i915_power_well *power_wells;
83c00f55
ID
1314};
1315
35a85ac6 1316#define MAX_L3_SLICES 2
a4da4fa4 1317struct intel_l3_parity {
35a85ac6 1318 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1319 struct work_struct error_work;
35a85ac6 1320 int which_slice;
a4da4fa4
DV
1321};
1322
4b5aed62 1323struct i915_gem_mm {
4b5aed62
DV
1324 /** Memory allocator for GTT stolen memory */
1325 struct drm_mm stolen;
92e97d2f
PZ
1326 /** Protects the usage of the GTT stolen memory allocator. This is
1327 * always the inner lock when overlapping with struct_mutex. */
1328 struct mutex stolen_lock;
1329
4b5aed62
DV
1330 /** List of all objects in gtt_space. Used to restore gtt
1331 * mappings on resume */
1332 struct list_head bound_list;
1333 /**
1334 * List of objects which are not bound to the GTT (thus
1335 * are idle and not used by the GPU) but still have
1336 * (presumably uncached) pages still attached.
1337 */
1338 struct list_head unbound_list;
1339
1340 /** Usable portion of the GTT for GEM */
1341 unsigned long stolen_base; /* limited to low memory (32-bit) */
1342
4b5aed62
DV
1343 /** PPGTT used for aliasing the PPGTT with the GTT */
1344 struct i915_hw_ppgtt *aliasing_ppgtt;
1345
2cfcd32a 1346 struct notifier_block oom_notifier;
e87666b5 1347 struct notifier_block vmap_notifier;
ceabbba5 1348 struct shrinker shrinker;
4b5aed62 1349
4b5aed62
DV
1350 /** LRU list of objects with fence regs on them. */
1351 struct list_head fence_list;
1352
4b5aed62
DV
1353 /**
1354 * Are we in a non-interruptible section of code like
1355 * modesetting?
1356 */
1357 bool interruptible;
1358
bdf1e7e3 1359 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1360 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1361
4b5aed62
DV
1362 /** Bit 6 swizzling required for X tiling */
1363 uint32_t bit_6_swizzle_x;
1364 /** Bit 6 swizzling required for Y tiling */
1365 uint32_t bit_6_swizzle_y;
1366
4b5aed62 1367 /* accounting, useful for userland debugging */
c20e8355 1368 spinlock_t object_stat_lock;
4b5aed62
DV
1369 size_t object_memory;
1370 u32 object_count;
1371};
1372
edc3d884 1373struct drm_i915_error_state_buf {
0a4cd7c8 1374 struct drm_i915_private *i915;
edc3d884
MK
1375 unsigned bytes;
1376 unsigned size;
1377 int err;
1378 u8 *buf;
1379 loff_t start;
1380 loff_t pos;
1381};
1382
fc16b48b
MK
1383struct i915_error_state_file_priv {
1384 struct drm_device *dev;
1385 struct drm_i915_error_state *error;
1386};
1387
99584db3
DV
1388struct i915_gpu_error {
1389 /* For hangcheck timer */
1390#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1391#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1392 /* Hang gpu twice in this window and your context gets banned */
1393#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1394
737b1506 1395 struct delayed_work hangcheck_work;
99584db3
DV
1396
1397 /* For reset and error_state handling. */
1398 spinlock_t lock;
1399 /* Protected by the above dev->gpu_error.lock. */
1400 struct drm_i915_error_state *first_error;
094f9a54
CW
1401
1402 unsigned long missed_irq_rings;
1403
1f83fee0 1404 /**
2ac0f450 1405 * State variable controlling the reset flow and count
1f83fee0 1406 *
2ac0f450
MK
1407 * This is a counter which gets incremented when reset is triggered,
1408 * and again when reset has been handled. So odd values (lowest bit set)
1409 * means that reset is in progress and even values that
1410 * (reset_counter >> 1):th reset was successfully completed.
1411 *
1412 * If reset is not completed succesfully, the I915_WEDGE bit is
1413 * set meaning that hardware is terminally sour and there is no
1414 * recovery. All waiters on the reset_queue will be woken when
1415 * that happens.
1416 *
1417 * This counter is used by the wait_seqno code to notice that reset
1418 * event happened and it needs to restart the entire ioctl (since most
1419 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1420 *
1421 * This is important for lock-free wait paths, where no contended lock
1422 * naturally enforces the correct ordering between the bail-out of the
1423 * waiter and the gpu reset work code.
1f83fee0
DV
1424 */
1425 atomic_t reset_counter;
1426
1f83fee0 1427#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1428#define I915_WEDGED (1 << 31)
1f83fee0 1429
1f15b76f
CW
1430 /**
1431 * Waitqueue to signal when a hang is detected. Used to for waiters
1432 * to release the struct_mutex for the reset to procede.
1433 */
1434 wait_queue_head_t wait_queue;
1435
1f83fee0
DV
1436 /**
1437 * Waitqueue to signal when the reset has completed. Used by clients
1438 * that wait for dev_priv->mm.wedged to settle.
1439 */
1440 wait_queue_head_t reset_queue;
33196ded 1441
094f9a54 1442 /* For missed irq/seqno simulation. */
688e6c72 1443 unsigned long test_irq_rings;
99584db3
DV
1444};
1445
b8efb17b
ZR
1446enum modeset_restore {
1447 MODESET_ON_LID_OPEN,
1448 MODESET_DONE,
1449 MODESET_SUSPENDED,
1450};
1451
500ea70d
RV
1452#define DP_AUX_A 0x40
1453#define DP_AUX_B 0x10
1454#define DP_AUX_C 0x20
1455#define DP_AUX_D 0x30
1456
11c1b657
XZ
1457#define DDC_PIN_B 0x05
1458#define DDC_PIN_C 0x04
1459#define DDC_PIN_D 0x06
1460
6acab15a 1461struct ddi_vbt_port_info {
ce4dd49e
DL
1462 /*
1463 * This is an index in the HDMI/DVI DDI buffer translation table.
1464 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1465 * populate this field.
1466 */
1467#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1468 uint8_t hdmi_level_shift;
311a2094
PZ
1469
1470 uint8_t supports_dvi:1;
1471 uint8_t supports_hdmi:1;
1472 uint8_t supports_dp:1;
500ea70d
RV
1473
1474 uint8_t alternate_aux_channel;
11c1b657 1475 uint8_t alternate_ddc_pin;
75067dde
AK
1476
1477 uint8_t dp_boost_level;
1478 uint8_t hdmi_boost_level;
6acab15a
PZ
1479};
1480
bfd7ebda
RV
1481enum psr_lines_to_wait {
1482 PSR_0_LINES_TO_WAIT = 0,
1483 PSR_1_LINE_TO_WAIT,
1484 PSR_4_LINES_TO_WAIT,
1485 PSR_8_LINES_TO_WAIT
83a7280e
PB
1486};
1487
41aa3448
RV
1488struct intel_vbt_data {
1489 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1490 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1491
1492 /* Feature bits */
1493 unsigned int int_tv_support:1;
1494 unsigned int lvds_dither:1;
1495 unsigned int lvds_vbt:1;
1496 unsigned int int_crt_support:1;
1497 unsigned int lvds_use_ssc:1;
1498 unsigned int display_clock_mode:1;
1499 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1500 unsigned int panel_type:4;
41aa3448
RV
1501 int lvds_ssc_freq;
1502 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1503
83a7280e
PB
1504 enum drrs_support_type drrs_type;
1505
6aa23e65
JN
1506 struct {
1507 int rate;
1508 int lanes;
1509 int preemphasis;
1510 int vswing;
06411f08 1511 bool low_vswing;
6aa23e65
JN
1512 bool initialized;
1513 bool support;
1514 int bpp;
1515 struct edp_power_seq pps;
1516 } edp;
41aa3448 1517
bfd7ebda
RV
1518 struct {
1519 bool full_link;
1520 bool require_aux_wakeup;
1521 int idle_frames;
1522 enum psr_lines_to_wait lines_to_wait;
1523 int tp1_wakeup_time;
1524 int tp2_tp3_wakeup_time;
1525 } psr;
1526
f00076d2
JN
1527 struct {
1528 u16 pwm_freq_hz;
39fbc9c8 1529 bool present;
f00076d2 1530 bool active_low_pwm;
1de6068e 1531 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1532 enum intel_backlight_type type;
f00076d2
JN
1533 } backlight;
1534
d17c5443
SK
1535 /* MIPI DSI */
1536 struct {
1537 u16 panel_id;
d3b542fc
SK
1538 struct mipi_config *config;
1539 struct mipi_pps_data *pps;
1540 u8 seq_version;
1541 u32 size;
1542 u8 *data;
8d3ed2f3 1543 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1544 } dsi;
1545
41aa3448
RV
1546 int crt_ddc_pin;
1547
1548 int child_dev_num;
768f69c9 1549 union child_device_config *child_dev;
6acab15a
PZ
1550
1551 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1552 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1553};
1554
77c122bc
VS
1555enum intel_ddb_partitioning {
1556 INTEL_DDB_PART_1_2,
1557 INTEL_DDB_PART_5_6, /* IVB+ */
1558};
1559
1fd527cc
VS
1560struct intel_wm_level {
1561 bool enable;
1562 uint32_t pri_val;
1563 uint32_t spr_val;
1564 uint32_t cur_val;
1565 uint32_t fbc_val;
1566};
1567
820c1980 1568struct ilk_wm_values {
609cedef
VS
1569 uint32_t wm_pipe[3];
1570 uint32_t wm_lp[3];
1571 uint32_t wm_lp_spr[3];
1572 uint32_t wm_linetime[3];
1573 bool enable_fbc_wm;
1574 enum intel_ddb_partitioning partitioning;
1575};
1576
262cd2e1
VS
1577struct vlv_pipe_wm {
1578 uint16_t primary;
1579 uint16_t sprite[2];
1580 uint8_t cursor;
1581};
ae80152d 1582
262cd2e1
VS
1583struct vlv_sr_wm {
1584 uint16_t plane;
1585 uint8_t cursor;
1586};
ae80152d 1587
262cd2e1
VS
1588struct vlv_wm_values {
1589 struct vlv_pipe_wm pipe[3];
1590 struct vlv_sr_wm sr;
0018fda1
VS
1591 struct {
1592 uint8_t cursor;
1593 uint8_t sprite[2];
1594 uint8_t primary;
1595 } ddl[3];
6eb1a681
VS
1596 uint8_t level;
1597 bool cxsr;
0018fda1
VS
1598};
1599
c193924e 1600struct skl_ddb_entry {
16160e3d 1601 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1602};
1603
1604static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1605{
16160e3d 1606 return entry->end - entry->start;
c193924e
DL
1607}
1608
08db6652
DL
1609static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1610 const struct skl_ddb_entry *e2)
1611{
1612 if (e1->start == e2->start && e1->end == e2->end)
1613 return true;
1614
1615 return false;
1616}
1617
c193924e 1618struct skl_ddb_allocation {
34bb56af 1619 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1620 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1621 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1622};
1623
2ac96d2a 1624struct skl_wm_values {
2b4b9f35 1625 unsigned dirty_pipes;
c193924e 1626 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1627 uint32_t wm_linetime[I915_MAX_PIPES];
1628 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1629 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1630};
1631
1632struct skl_wm_level {
1633 bool plane_en[I915_MAX_PLANES];
1634 uint16_t plane_res_b[I915_MAX_PLANES];
1635 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1636};
1637
c67a470b 1638/*
765dab67
PZ
1639 * This struct helps tracking the state needed for runtime PM, which puts the
1640 * device in PCI D3 state. Notice that when this happens, nothing on the
1641 * graphics device works, even register access, so we don't get interrupts nor
1642 * anything else.
c67a470b 1643 *
765dab67
PZ
1644 * Every piece of our code that needs to actually touch the hardware needs to
1645 * either call intel_runtime_pm_get or call intel_display_power_get with the
1646 * appropriate power domain.
a8a8bd54 1647 *
765dab67
PZ
1648 * Our driver uses the autosuspend delay feature, which means we'll only really
1649 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1650 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1651 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1652 *
1653 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1654 * goes back to false exactly before we reenable the IRQs. We use this variable
1655 * to check if someone is trying to enable/disable IRQs while they're supposed
1656 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1657 * case it happens.
c67a470b 1658 *
765dab67 1659 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1660 */
5d584b2e 1661struct i915_runtime_pm {
1f814dac 1662 atomic_t wakeref_count;
2b19efeb 1663 atomic_t atomic_seq;
5d584b2e 1664 bool suspended;
2aeb7d3a 1665 bool irqs_enabled;
c67a470b
PZ
1666};
1667
926321d5
DV
1668enum intel_pipe_crc_source {
1669 INTEL_PIPE_CRC_SOURCE_NONE,
1670 INTEL_PIPE_CRC_SOURCE_PLANE1,
1671 INTEL_PIPE_CRC_SOURCE_PLANE2,
1672 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1673 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1674 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1675 INTEL_PIPE_CRC_SOURCE_TV,
1676 INTEL_PIPE_CRC_SOURCE_DP_B,
1677 INTEL_PIPE_CRC_SOURCE_DP_C,
1678 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1679 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1680 INTEL_PIPE_CRC_SOURCE_MAX,
1681};
1682
8bf1e9f1 1683struct intel_pipe_crc_entry {
ac2300d4 1684 uint32_t frame;
8bf1e9f1
SH
1685 uint32_t crc[5];
1686};
1687
b2c88f5b 1688#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1689struct intel_pipe_crc {
d538bbdf
DL
1690 spinlock_t lock;
1691 bool opened; /* exclusive access to the result file */
e5f75aca 1692 struct intel_pipe_crc_entry *entries;
926321d5 1693 enum intel_pipe_crc_source source;
d538bbdf 1694 int head, tail;
07144428 1695 wait_queue_head_t wq;
8bf1e9f1
SH
1696};
1697
f99d7069 1698struct i915_frontbuffer_tracking {
b5add959 1699 spinlock_t lock;
f99d7069
DV
1700
1701 /*
1702 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1703 * scheduled flips.
1704 */
1705 unsigned busy_bits;
1706 unsigned flip_bits;
1707};
1708
7225342a 1709struct i915_wa_reg {
f0f59a00 1710 i915_reg_t addr;
7225342a
MK
1711 u32 value;
1712 /* bitmask representing WA bits */
1713 u32 mask;
1714};
1715
33136b06
AS
1716/*
1717 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1718 * allowing it for RCS as we don't foresee any requirement of having
1719 * a whitelist for other engines. When it is really required for
1720 * other engines then the limit need to be increased.
1721 */
1722#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1723
1724struct i915_workarounds {
1725 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1726 u32 count;
666796da 1727 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1728};
1729
cf9d2890
YZ
1730struct i915_virtual_gpu {
1731 bool active;
1732};
1733
aa363136
MR
1734/* used in computing the new watermarks state */
1735struct intel_wm_config {
1736 unsigned int num_pipes_active;
1737 bool sprites_enabled;
1738 bool sprites_scaled;
1739};
1740
77fec556 1741struct drm_i915_private {
8f460e2c
CW
1742 struct drm_device drm;
1743
efab6d8d 1744 struct kmem_cache *objects;
e20d2ab7 1745 struct kmem_cache *vmas;
efab6d8d 1746 struct kmem_cache *requests;
f4c956ad 1747
5c969aa7 1748 const struct intel_device_info info;
f4c956ad
DV
1749
1750 int relative_constants_mode;
1751
1752 void __iomem *regs;
1753
907b28c5 1754 struct intel_uncore uncore;
f4c956ad 1755
cf9d2890
YZ
1756 struct i915_virtual_gpu vgpu;
1757
0ad35fed
ZW
1758 struct intel_gvt gvt;
1759
33a732f4
AD
1760 struct intel_guc guc;
1761
eb805623
DV
1762 struct intel_csr csr;
1763
5ea6e5e3 1764 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1765
f4c956ad
DV
1766 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1767 * controller on different i2c buses. */
1768 struct mutex gmbus_mutex;
1769
1770 /**
1771 * Base address of the gmbus and gpio block.
1772 */
1773 uint32_t gpio_mmio_base;
1774
b6fdd0f2
SS
1775 /* MMIO base address for MIPI regs */
1776 uint32_t mipi_mmio_base;
1777
443a389f
VS
1778 uint32_t psr_mmio_base;
1779
44cb734c
ID
1780 uint32_t pps_mmio_base;
1781
28c70f16
DV
1782 wait_queue_head_t gmbus_wait_queue;
1783
f4c956ad 1784 struct pci_dev *bridge_dev;
0ca5fa3a 1785 struct i915_gem_context *kernel_context;
666796da 1786 struct intel_engine_cs engine[I915_NUM_ENGINES];
51d545d0 1787 struct i915_vma *semaphore;
ddf07be7 1788 u32 next_seqno;
f4c956ad 1789
ba8286fa 1790 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1791 struct resource mch_res;
1792
f4c956ad
DV
1793 /* protects the irq masks */
1794 spinlock_t irq_lock;
1795
84c33a64
SG
1796 /* protects the mmio flip data */
1797 spinlock_t mmio_flip_lock;
1798
f8b79e58
ID
1799 bool display_irqs_enabled;
1800
9ee32fea
DV
1801 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1802 struct pm_qos_request pm_qos;
1803
a580516d
VS
1804 /* Sideband mailbox protection */
1805 struct mutex sb_lock;
f4c956ad
DV
1806
1807 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1808 union {
1809 u32 irq_mask;
1810 u32 de_irq_mask[I915_MAX_PIPES];
1811 };
f4c956ad 1812 u32 gt_irq_mask;
605cd25b 1813 u32 pm_irq_mask;
a6706b45 1814 u32 pm_rps_events;
91d181dd 1815 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1816
5fcece80 1817 struct i915_hotplug hotplug;
ab34a7e8 1818 struct intel_fbc fbc;
439d7ac0 1819 struct i915_drrs drrs;
f4c956ad 1820 struct intel_opregion opregion;
41aa3448 1821 struct intel_vbt_data vbt;
f4c956ad 1822
d9ceb816
JB
1823 bool preserve_bios_swizzle;
1824
f4c956ad
DV
1825 /* overlay */
1826 struct intel_overlay *overlay;
f4c956ad 1827
58c68779 1828 /* backlight registers and fields in struct intel_panel */
07f11d49 1829 struct mutex backlight_lock;
31ad8ec6 1830
f4c956ad 1831 /* LVDS info */
f4c956ad
DV
1832 bool no_aux_handshake;
1833
e39b999a
VS
1834 /* protects panel power sequencer state */
1835 struct mutex pps_mutex;
1836
f4c956ad 1837 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1838 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1839
1840 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1841 unsigned int skl_preferred_vco_freq;
1a617b77 1842 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1843 unsigned int max_dotclk_freq;
e7dc33f3 1844 unsigned int rawclk_freq;
6bcda4f0 1845 unsigned int hpll_freq;
bfa7df01 1846 unsigned int czclk_freq;
f4c956ad 1847
63911d72 1848 struct {
709e05c3 1849 unsigned int vco, ref;
63911d72
VS
1850 } cdclk_pll;
1851
645416f5
DV
1852 /**
1853 * wq - Driver workqueue for GEM.
1854 *
1855 * NOTE: Work items scheduled here are not allowed to grab any modeset
1856 * locks, for otherwise the flushing done in the pageflip code will
1857 * result in deadlocks.
1858 */
f4c956ad
DV
1859 struct workqueue_struct *wq;
1860
1861 /* Display functions */
1862 struct drm_i915_display_funcs display;
1863
1864 /* PCH chipset type */
1865 enum intel_pch pch_type;
17a303ec 1866 unsigned short pch_id;
f4c956ad
DV
1867
1868 unsigned long quirks;
1869
b8efb17b
ZR
1870 enum modeset_restore modeset_restore;
1871 struct mutex modeset_restore_lock;
e2c8b870 1872 struct drm_atomic_state *modeset_restore_state;
73974893 1873 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1874
a7bbbd63 1875 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1876 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1877
4b5aed62 1878 struct i915_gem_mm mm;
ad46cb53
CW
1879 DECLARE_HASHTABLE(mm_structs, 7);
1880 struct mutex mm_lock;
8781342d 1881
5d1808ec
CW
1882 /* The hw wants to have a stable context identifier for the lifetime
1883 * of the context (for OA, PASID, faults, etc). This is limited
1884 * in execlists to 21 bits.
1885 */
1886 struct ida context_hw_ida;
1887#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1888
8781342d
DV
1889 /* Kernel Modesetting */
1890
76c4ac04
DL
1891 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1892 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1893 wait_queue_head_t pending_flip_queue;
1894
c4597872
DV
1895#ifdef CONFIG_DEBUG_FS
1896 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1897#endif
1898
565602d7 1899 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1900 int num_shared_dpll;
1901 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1902 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1903
fbf6d879
ML
1904 /*
1905 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1906 * Must be global rather than per dpll, because on some platforms
1907 * plls share registers.
1908 */
1909 struct mutex dpll_lock;
1910
565602d7
ML
1911 unsigned int active_crtcs;
1912 unsigned int min_pixclk[I915_MAX_PIPES];
1913
e4607fcf 1914 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1915
7225342a 1916 struct i915_workarounds workarounds;
888b5995 1917
f99d7069
DV
1918 struct i915_frontbuffer_tracking fb_tracking;
1919
652c393a 1920 u16 orig_clock;
f97108d1 1921
c4804411 1922 bool mchbar_need_disable;
f97108d1 1923
a4da4fa4
DV
1924 struct intel_l3_parity l3_parity;
1925
59124506 1926 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1927 u32 edram_cap;
59124506 1928
c6a828d3 1929 /* gen6+ rps state */
c85aa885 1930 struct intel_gen6_power_mgmt rps;
c6a828d3 1931
20e4d407
DV
1932 /* ilk-only ips/rps state. Everything in here is protected by the global
1933 * mchdev_lock in intel_pm.c */
c85aa885 1934 struct intel_ilk_power_mgmt ips;
b5e50c3f 1935
83c00f55 1936 struct i915_power_domains power_domains;
a38911a3 1937
a031d709 1938 struct i915_psr psr;
3f51e471 1939
99584db3 1940 struct i915_gpu_error gpu_error;
ae681d96 1941
c9cddffc
JB
1942 struct drm_i915_gem_object *vlv_pctx;
1943
0695726e 1944#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1945 /* list of fbdev register on this device */
1946 struct intel_fbdev *fbdev;
82e3b8c1 1947 struct work_struct fbdev_suspend_work;
4520f53a 1948#endif
e953fd7b
CW
1949
1950 struct drm_property *broadcast_rgb_property;
3f43c48d 1951 struct drm_property *force_audio_property;
e3689190 1952
58fddc28 1953 /* hda/i915 audio component */
51e1d83c 1954 struct i915_audio_component *audio_component;
58fddc28 1955 bool audio_component_registered;
4a21ef7d
LY
1956 /**
1957 * av_mutex - mutex for audio/video sync
1958 *
1959 */
1960 struct mutex av_mutex;
58fddc28 1961
254f965c 1962 uint32_t hw_context_size;
a33afea5 1963 struct list_head context_list;
f4c956ad 1964
3e68320e 1965 u32 fdi_rx_config;
68d18ad7 1966
c231775c 1967 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1968 u32 chv_phy_control;
c231775c
VS
1969 /*
1970 * Shadows for CHV DPLL_MD regs to keep the state
1971 * checker somewhat working in the presence hardware
1972 * crappiness (can't read out DPLL_MD for pipes B & C).
1973 */
1974 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1975 u32 bxt_phy_grc;
70722468 1976
842f1c8b 1977 u32 suspend_count;
bc87229f 1978 bool suspended_to_idle;
f4c956ad 1979 struct i915_suspend_saved_registers regfile;
ddeea5b0 1980 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1981
656d1b89
L
1982 enum {
1983 I915_SKL_SAGV_UNKNOWN = 0,
1984 I915_SKL_SAGV_DISABLED,
1985 I915_SKL_SAGV_ENABLED,
1986 I915_SKL_SAGV_NOT_CONTROLLED
1987 } skl_sagv_status;
1988
53615a5e
VS
1989 struct {
1990 /*
1991 * Raw watermark latency values:
1992 * in 0.1us units for WM0,
1993 * in 0.5us units for WM1+.
1994 */
1995 /* primary */
1996 uint16_t pri_latency[5];
1997 /* sprite */
1998 uint16_t spr_latency[5];
1999 /* cursor */
2000 uint16_t cur_latency[5];
2af30a5c
PB
2001 /*
2002 * Raw watermark memory latency values
2003 * for SKL for all 8 levels
2004 * in 1us units.
2005 */
2006 uint16_t skl_latency[8];
609cedef 2007
2d41c0b5
PB
2008 /*
2009 * The skl_wm_values structure is a bit too big for stack
2010 * allocation, so we keep the staging struct where we store
2011 * intermediate results here instead.
2012 */
2013 struct skl_wm_values skl_results;
2014
609cedef 2015 /* current hardware state */
2d41c0b5
PB
2016 union {
2017 struct ilk_wm_values hw;
2018 struct skl_wm_values skl_hw;
0018fda1 2019 struct vlv_wm_values vlv;
2d41c0b5 2020 };
58590c14
VS
2021
2022 uint8_t max_level;
ed4a6a7c
MR
2023
2024 /*
2025 * Should be held around atomic WM register writing; also
2026 * protects * intel_crtc->wm.active and
2027 * cstate->wm.need_postvbl_update.
2028 */
2029 struct mutex wm_mutex;
279e99d7
MR
2030
2031 /*
2032 * Set during HW readout of watermarks/DDB. Some platforms
2033 * need to know when we're still using BIOS-provided values
2034 * (which we don't fully trust).
2035 */
2036 bool distrust_bios_wm;
53615a5e
VS
2037 } wm;
2038
8a187455
PZ
2039 struct i915_runtime_pm pm;
2040
a83014d3
OM
2041 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2042 struct {
117897f4 2043 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2044
2045 /**
2046 * Is the GPU currently considered idle, or busy executing
2047 * userspace requests? Whilst idle, we allow runtime power
2048 * management to power down the hardware and display clocks.
2049 * In order to reduce the effect on performance, there
2050 * is a slight delay before we do so.
2051 */
2052 unsigned int active_engines;
2053 bool awake;
2054
2055 /**
2056 * We leave the user IRQ off as much as possible,
2057 * but this means that requests will finish and never
2058 * be retired once the system goes idle. Set a timer to
2059 * fire periodically while the ring is running. When it
2060 * fires, go retire requests.
2061 */
2062 struct delayed_work retire_work;
2063
2064 /**
2065 * When we detect an idle GPU, we want to turn on
2066 * powersaving features. So once we see that there
2067 * are no more requests outstanding and no more
2068 * arrive within a small period of time, we fire
2069 * off the idle_work.
2070 */
2071 struct delayed_work idle_work;
a83014d3
OM
2072 } gt;
2073
3be60de9
VS
2074 /* perform PHY state sanity checks? */
2075 bool chv_phy_assert[2];
2076
0bdf5a05
TI
2077 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2078
bdf1e7e3
DV
2079 /*
2080 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2081 * will be rejected. Instead look for a better place.
2082 */
77fec556 2083};
1da177e4 2084
2c1792a1
CW
2085static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2086{
091387c1 2087 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2088}
2089
c49d13ee 2090static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2091{
c49d13ee 2092 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2093}
2094
33a732f4
AD
2095static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2096{
2097 return container_of(guc, struct drm_i915_private, guc);
2098}
2099
b4ac5afc
DG
2100/* Simple iterator over all initialised engines */
2101#define for_each_engine(engine__, dev_priv__) \
2102 for ((engine__) = &(dev_priv__)->engine[0]; \
2103 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2104 (engine__)++) \
2105 for_each_if (intel_engine_initialized(engine__))
b4519513 2106
c3232b18
DG
2107/* Iterator with engine_id */
2108#define for_each_engine_id(engine__, dev_priv__, id__) \
2109 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2110 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2111 (engine__)++) \
2112 for_each_if (((id__) = (engine__)->id, \
2113 intel_engine_initialized(engine__)))
2114
bafb0fce
CW
2115#define __mask_next_bit(mask) ({ \
2116 int __idx = ffs(mask) - 1; \
2117 mask &= ~BIT(__idx); \
2118 __idx; \
2119})
2120
c3232b18 2121/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2122#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2123 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
2124 tmp__ ? (engine__ = &(dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2125
b1d7e4b4
WF
2126enum hdmi_force_audio {
2127 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2128 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2129 HDMI_AUDIO_AUTO, /* trust EDID */
2130 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2131};
2132
190d6cd5 2133#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2134
37e680a1 2135struct drm_i915_gem_object_ops {
de472664
CW
2136 unsigned int flags;
2137#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2138
37e680a1
CW
2139 /* Interface between the GEM object and its backing storage.
2140 * get_pages() is called once prior to the use of the associated set
2141 * of pages before to binding them into the GTT, and put_pages() is
2142 * called after we no longer need them. As we expect there to be
2143 * associated cost with migrating pages between the backing storage
2144 * and making them available for the GPU (e.g. clflush), we may hold
2145 * onto the pages after they are no longer referenced by the GPU
2146 * in case they may be used again shortly (for example migrating the
2147 * pages to a different memory domain within the GTT). put_pages()
2148 * will therefore most likely be called when the object itself is
2149 * being released or under memory pressure (where we attempt to
2150 * reap pages for the shrinker).
2151 */
2152 int (*get_pages)(struct drm_i915_gem_object *);
2153 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2154
5cc9ed4b
CW
2155 int (*dmabuf_export)(struct drm_i915_gem_object *);
2156 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2157};
2158
a071fa00
DV
2159/*
2160 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2161 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2162 * doesn't mean that the hw necessarily already scans it out, but that any
2163 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2164 *
2165 * We have one bit per pipe and per scanout plane type.
2166 */
d1b9d039
SAK
2167#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2168#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2169#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2170 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2171#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2172 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2173#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2174 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2175#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2176 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2177#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2178 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2179
673a394b 2180struct drm_i915_gem_object {
c397b908 2181 struct drm_gem_object base;
673a394b 2182
37e680a1
CW
2183 const struct drm_i915_gem_object_ops *ops;
2184
2f633156
BW
2185 /** List of VMAs backed by this object */
2186 struct list_head vma_list;
2187
c1ad11fc
CW
2188 /** Stolen memory for this object, instead of being backed by shmem. */
2189 struct drm_mm_node *stolen;
35c20a60 2190 struct list_head global_list;
673a394b 2191
b25cb2f8
BW
2192 /** Used in execbuf to temporarily hold a ref */
2193 struct list_head obj_exec_link;
673a394b 2194
8d9d5744 2195 struct list_head batch_pool_link;
493018dc 2196
573adb39 2197 unsigned long flags;
673a394b 2198 /**
65ce3027
CW
2199 * This is set if the object is on the active lists (has pending
2200 * rendering and so a non-zero seqno), and is not set if it i s on
2201 * inactive (ready to be unbound) list.
673a394b 2202 */
573adb39
CW
2203#define I915_BO_ACTIVE_SHIFT 0
2204#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2205#define __I915_BO_ACTIVE(bo) \
2206 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2207
2208 /**
2209 * This is set if the object has been written to since last bound
2210 * to the GTT
2211 */
0206e353 2212 unsigned int dirty:1;
778c3544 2213
778c3544
DV
2214 /**
2215 * Advice: are the backing pages purgeable?
2216 */
0206e353 2217 unsigned int madv:2;
778c3544 2218
fb7d516a
DV
2219 /**
2220 * Whether the current gtt mapping needs to be mappable (and isn't just
2221 * mappable by accident). Track pin and fault separate for a more
2222 * accurate mappable working set.
2223 */
0206e353 2224 unsigned int fault_mappable:1;
fb7d516a 2225
24f3a8cf
AG
2226 /*
2227 * Is the object to be mapped as read-only to the GPU
2228 * Only honoured if hardware has relevant pte bit
2229 */
2230 unsigned long gt_ro:1;
651d794f 2231 unsigned int cache_level:3;
0f71979a 2232 unsigned int cache_dirty:1;
93dfb40c 2233
faf5bf0a 2234 atomic_t frontbuffer_bits;
50349247 2235 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2236
9ad36761 2237 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2238 unsigned int tiling_and_stride;
2239#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2240#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2241#define STRIDE_MASK (~TILING_MASK)
9ad36761 2242
15717de2
CW
2243 /** Count of VMA actually bound by this object */
2244 unsigned int bind_count;
8a0c39b1
TU
2245 unsigned int pin_display;
2246
9da3da66 2247 struct sg_table *pages;
a5570178 2248 int pages_pin_count;
ee286370
CW
2249 struct get_page {
2250 struct scatterlist *sg;
2251 int last;
2252 } get_page;
0a798eb9 2253 void *mapping;
9a70cc2a 2254
b4716185
CW
2255 /** Breadcrumb of last rendering to the buffer.
2256 * There can only be one writer, but we allow for multiple readers.
2257 * If there is a writer that necessarily implies that all other
2258 * read requests are complete - but we may only be lazily clearing
2259 * the read requests. A read request is naturally the most recent
2260 * request on a ring, so we may have two different write and read
2261 * requests on one ring where the write request is older than the
2262 * read request. This allows for the CPU to read from an active
2263 * buffer by only waiting for the write to complete.
381f371b
CW
2264 */
2265 struct i915_gem_active last_read[I915_NUM_ENGINES];
2266 struct i915_gem_active last_write;
673a394b 2267
80075d49
DV
2268 /** References from framebuffers, locks out tiling changes. */
2269 unsigned long framebuffer_references;
2270
280b713b 2271 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2272 unsigned long *bit_17;
280b713b 2273
5cc9ed4b 2274 union {
6a2c4232
CW
2275 /** for phy allocated objects */
2276 struct drm_dma_handle *phys_handle;
2277
5cc9ed4b
CW
2278 struct i915_gem_userptr {
2279 uintptr_t ptr;
2280 unsigned read_only :1;
2281 unsigned workers :4;
2282#define I915_GEM_USERPTR_MAX_WORKERS 15
2283
ad46cb53
CW
2284 struct i915_mm_struct *mm;
2285 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2286 struct work_struct *work;
2287 } userptr;
2288 };
2289};
03ac0642
CW
2290
2291static inline struct drm_i915_gem_object *
2292to_intel_bo(struct drm_gem_object *gem)
2293{
2294 /* Assert that to_intel_bo(NULL) == NULL */
2295 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2296
2297 return container_of(gem, struct drm_i915_gem_object, base);
2298}
2299
2300static inline struct drm_i915_gem_object *
2301i915_gem_object_lookup(struct drm_file *file, u32 handle)
2302{
2303 return to_intel_bo(drm_gem_object_lookup(file, handle));
2304}
2305
2306__deprecated
2307extern struct drm_gem_object *
2308drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2309
25dc556a
CW
2310__attribute__((nonnull))
2311static inline struct drm_i915_gem_object *
2312i915_gem_object_get(struct drm_i915_gem_object *obj)
2313{
2314 drm_gem_object_reference(&obj->base);
2315 return obj;
2316}
2317
2318__deprecated
2319extern void drm_gem_object_reference(struct drm_gem_object *);
2320
f8c417cd
CW
2321__attribute__((nonnull))
2322static inline void
2323i915_gem_object_put(struct drm_i915_gem_object *obj)
2324{
2325 drm_gem_object_unreference(&obj->base);
2326}
2327
2328__deprecated
2329extern void drm_gem_object_unreference(struct drm_gem_object *);
2330
34911fd3
CW
2331__attribute__((nonnull))
2332static inline void
2333i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2334{
2335 drm_gem_object_unreference_unlocked(&obj->base);
2336}
2337
2338__deprecated
2339extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2340
b9bcd14a
CW
2341static inline bool
2342i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2343{
2344 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2345}
2346
573adb39
CW
2347static inline unsigned long
2348i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2349{
2350 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2351}
2352
2353static inline bool
2354i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2355{
2356 return i915_gem_object_get_active(obj);
2357}
2358
2359static inline void
2360i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2361{
2362 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2363}
2364
2365static inline void
2366i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2367{
2368 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2369}
2370
2371static inline bool
2372i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2373 int engine)
2374{
2375 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2376}
2377
3e510a8e
CW
2378static inline unsigned int
2379i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2380{
2381 return obj->tiling_and_stride & TILING_MASK;
2382}
2383
2384static inline bool
2385i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2386{
2387 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2388}
2389
2390static inline unsigned int
2391i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2392{
2393 return obj->tiling_and_stride & STRIDE_MASK;
2394}
2395
624192cf
CW
2396static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2397{
2398 i915_gem_object_get(vma->obj);
2399 return vma;
2400}
2401
2402static inline void i915_vma_put(struct i915_vma *vma)
2403{
2404 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2405 i915_gem_object_put(vma->obj);
2406}
2407
85d1225e
DG
2408/*
2409 * Optimised SGL iterator for GEM objects
2410 */
2411static __always_inline struct sgt_iter {
2412 struct scatterlist *sgp;
2413 union {
2414 unsigned long pfn;
2415 dma_addr_t dma;
2416 };
2417 unsigned int curr;
2418 unsigned int max;
2419} __sgt_iter(struct scatterlist *sgl, bool dma) {
2420 struct sgt_iter s = { .sgp = sgl };
2421
2422 if (s.sgp) {
2423 s.max = s.curr = s.sgp->offset;
2424 s.max += s.sgp->length;
2425 if (dma)
2426 s.dma = sg_dma_address(s.sgp);
2427 else
2428 s.pfn = page_to_pfn(sg_page(s.sgp));
2429 }
2430
2431 return s;
2432}
2433
63d15326
DG
2434/**
2435 * __sg_next - return the next scatterlist entry in a list
2436 * @sg: The current sg entry
2437 *
2438 * Description:
2439 * If the entry is the last, return NULL; otherwise, step to the next
2440 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2441 * otherwise just return the pointer to the current element.
2442 **/
2443static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2444{
2445#ifdef CONFIG_DEBUG_SG
2446 BUG_ON(sg->sg_magic != SG_MAGIC);
2447#endif
2448 return sg_is_last(sg) ? NULL :
2449 likely(!sg_is_chain(++sg)) ? sg :
2450 sg_chain_ptr(sg);
2451}
2452
85d1225e
DG
2453/**
2454 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2455 * @__dmap: DMA address (output)
2456 * @__iter: 'struct sgt_iter' (iterator state, internal)
2457 * @__sgt: sg_table to iterate over (input)
2458 */
2459#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2460 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2461 ((__dmap) = (__iter).dma + (__iter).curr); \
2462 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2463 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2464
2465/**
2466 * for_each_sgt_page - iterate over the pages of the given sg_table
2467 * @__pp: page pointer (output)
2468 * @__iter: 'struct sgt_iter' (iterator state, internal)
2469 * @__sgt: sg_table to iterate over (input)
2470 */
2471#define for_each_sgt_page(__pp, __iter, __sgt) \
2472 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2473 ((__pp) = (__iter).pfn == 0 ? NULL : \
2474 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2475 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2476 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2477
351e3db2
BV
2478/*
2479 * A command that requires special handling by the command parser.
2480 */
2481struct drm_i915_cmd_descriptor {
2482 /*
2483 * Flags describing how the command parser processes the command.
2484 *
2485 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2486 * a length mask if not set
2487 * CMD_DESC_SKIP: The command is allowed but does not follow the
2488 * standard length encoding for the opcode range in
2489 * which it falls
2490 * CMD_DESC_REJECT: The command is never allowed
2491 * CMD_DESC_REGISTER: The command should be checked against the
2492 * register whitelist for the appropriate ring
2493 * CMD_DESC_MASTER: The command is allowed if the submitting process
2494 * is the DRM master
2495 */
2496 u32 flags;
2497#define CMD_DESC_FIXED (1<<0)
2498#define CMD_DESC_SKIP (1<<1)
2499#define CMD_DESC_REJECT (1<<2)
2500#define CMD_DESC_REGISTER (1<<3)
2501#define CMD_DESC_BITMASK (1<<4)
2502#define CMD_DESC_MASTER (1<<5)
2503
2504 /*
2505 * The command's unique identification bits and the bitmask to get them.
2506 * This isn't strictly the opcode field as defined in the spec and may
2507 * also include type, subtype, and/or subop fields.
2508 */
2509 struct {
2510 u32 value;
2511 u32 mask;
2512 } cmd;
2513
2514 /*
2515 * The command's length. The command is either fixed length (i.e. does
2516 * not include a length field) or has a length field mask. The flag
2517 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2518 * a length mask. All command entries in a command table must include
2519 * length information.
2520 */
2521 union {
2522 u32 fixed;
2523 u32 mask;
2524 } length;
2525
2526 /*
2527 * Describes where to find a register address in the command to check
2528 * against the ring's register whitelist. Only valid if flags has the
2529 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2530 *
2531 * A non-zero step value implies that the command may access multiple
2532 * registers in sequence (e.g. LRI), in that case step gives the
2533 * distance in dwords between individual offset fields.
351e3db2
BV
2534 */
2535 struct {
2536 u32 offset;
2537 u32 mask;
6a65c5b9 2538 u32 step;
351e3db2
BV
2539 } reg;
2540
2541#define MAX_CMD_DESC_BITMASKS 3
2542 /*
2543 * Describes command checks where a particular dword is masked and
2544 * compared against an expected value. If the command does not match
2545 * the expected value, the parser rejects it. Only valid if flags has
2546 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2547 * are valid.
d4d48035
BV
2548 *
2549 * If the check specifies a non-zero condition_mask then the parser
2550 * only performs the check when the bits specified by condition_mask
2551 * are non-zero.
351e3db2
BV
2552 */
2553 struct {
2554 u32 offset;
2555 u32 mask;
2556 u32 expected;
d4d48035
BV
2557 u32 condition_offset;
2558 u32 condition_mask;
351e3db2
BV
2559 } bits[MAX_CMD_DESC_BITMASKS];
2560};
2561
2562/*
2563 * A table of commands requiring special handling by the command parser.
2564 *
33a051a5
CW
2565 * Each engine has an array of tables. Each table consists of an array of
2566 * command descriptors, which must be sorted with command opcodes in
2567 * ascending order.
351e3db2
BV
2568 */
2569struct drm_i915_cmd_table {
2570 const struct drm_i915_cmd_descriptor *table;
2571 int count;
2572};
2573
dbbe9127 2574/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2575#define __I915__(p) ({ \
2576 struct drm_i915_private *__p; \
2577 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2578 __p = (struct drm_i915_private *)p; \
2579 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2580 __p = to_i915((struct drm_device *)p); \
2581 else \
2582 BUILD_BUG(); \
2583 __p; \
2584})
351c3b53 2585#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2586#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2587#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2588
e87a005d 2589#define REVID_FOREVER 0xff
091387c1 2590#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2591
2592#define GEN_FOREVER (0)
2593/*
2594 * Returns true if Gen is in inclusive range [Start, End].
2595 *
2596 * Use GEN_FOREVER for unbound start and or end.
2597 */
2598#define IS_GEN(p, s, e) ({ \
2599 unsigned int __s = (s), __e = (e); \
2600 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2601 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2602 if ((__s) != GEN_FOREVER) \
2603 __s = (s) - 1; \
2604 if ((__e) == GEN_FOREVER) \
2605 __e = BITS_PER_LONG - 1; \
2606 else \
2607 __e = (e) - 1; \
2608 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2609})
2610
e87a005d
JN
2611/*
2612 * Return true if revision is in range [since,until] inclusive.
2613 *
2614 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2615 */
2616#define IS_REVID(p, since, until) \
2617 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2618
87f1f465
CW
2619#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2620#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2621#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2622#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2623#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2624#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2625#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2626#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2627#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2628#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2629#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2630#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2631#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2632#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2633#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2634#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2635#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2636#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2637#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2638 INTEL_DEVID(dev) == 0x0152 || \
2639 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2640#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2641#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2642#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2643#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2644#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2645#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2646#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2647#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2648#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2649 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2650#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2651 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2652 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2653 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2654/* ULX machines are also considered ULT. */
2655#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2656 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2657#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2658 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2659#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2660 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2661#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2662 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2663/* ULX machines are also considered ULT. */
87f1f465
CW
2664#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2665 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2666#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2667 INTEL_DEVID(dev) == 0x1913 || \
2668 INTEL_DEVID(dev) == 0x1916 || \
2669 INTEL_DEVID(dev) == 0x1921 || \
2670 INTEL_DEVID(dev) == 0x1926)
2671#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2672 INTEL_DEVID(dev) == 0x1915 || \
2673 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2674#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2675 INTEL_DEVID(dev) == 0x5913 || \
2676 INTEL_DEVID(dev) == 0x5916 || \
2677 INTEL_DEVID(dev) == 0x5921 || \
2678 INTEL_DEVID(dev) == 0x5926)
2679#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2680 INTEL_DEVID(dev) == 0x5915 || \
2681 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2682#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2683 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2684#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2685 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2686
b833d685 2687#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2688
ef712bb4
JN
2689#define SKL_REVID_A0 0x0
2690#define SKL_REVID_B0 0x1
2691#define SKL_REVID_C0 0x2
2692#define SKL_REVID_D0 0x3
2693#define SKL_REVID_E0 0x4
2694#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2695#define SKL_REVID_G0 0x6
2696#define SKL_REVID_H0 0x7
ef712bb4 2697
e87a005d
JN
2698#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2699
ef712bb4 2700#define BXT_REVID_A0 0x0
fffda3f4 2701#define BXT_REVID_A1 0x1
ef712bb4
JN
2702#define BXT_REVID_B0 0x3
2703#define BXT_REVID_C0 0x9
6c74c87f 2704
e87a005d
JN
2705#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2706
c033a37c
MK
2707#define KBL_REVID_A0 0x0
2708#define KBL_REVID_B0 0x1
fe905819
MK
2709#define KBL_REVID_C0 0x2
2710#define KBL_REVID_D0 0x3
2711#define KBL_REVID_E0 0x4
c033a37c
MK
2712
2713#define IS_KBL_REVID(p, since, until) \
2714 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2715
85436696
JB
2716/*
2717 * The genX designation typically refers to the render engine, so render
2718 * capability related checks should use IS_GEN, while display and other checks
2719 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2720 * chips, etc.).
2721 */
af1346a0
TU
2722#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2723#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2724#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2725#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2726#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2727#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2728#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2729#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2730
a19d6ff2
TU
2731#define ENGINE_MASK(id) BIT(id)
2732#define RENDER_RING ENGINE_MASK(RCS)
2733#define BSD_RING ENGINE_MASK(VCS)
2734#define BLT_RING ENGINE_MASK(BCS)
2735#define VEBOX_RING ENGINE_MASK(VECS)
2736#define BSD2_RING ENGINE_MASK(VCS2)
2737#define ALL_ENGINES (~0)
2738
2739#define HAS_ENGINE(dev_priv, id) \
af1346a0 2740 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2741
2742#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2743#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2744#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2745#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2746
63c42e56 2747#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2748#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2749#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2750#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2751 HAS_EDRAM(dev))
3177659a 2752#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
cae5852d 2753
e1a52536 2754#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
4586f1d0 2755#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
692ef70c 2756#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2757#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2758#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2759
05394f39 2760#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2761#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2762
b45305fc
DV
2763/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2764#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2765
2766/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2767#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2768 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2769 IS_SKL_GT3(dev_priv) || \
2770 IS_SKL_GT4(dev_priv))
185c66e5 2771
4e6b788c
DV
2772/*
2773 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2774 * even when in MSI mode. This results in spurious interrupt warnings if the
2775 * legacy irq no. is shared with another device. The kernel then disables that
2776 * interrupt source and so prevents the other device from working properly.
2777 */
2778#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b355f109 2779#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
b45305fc 2780
cae5852d
ZN
2781/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2782 * rows, which changed the alignment requirements and fence programming.
2783 */
2784#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2785 IS_I915GM(dev)))
cae5852d
ZN
2786#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2787#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2788
2789#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2790#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2791#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2792
dbf7786e 2793#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2794
1d3fe53b 2795#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
0c9b3715 2796
dd93be58 2797#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2798#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
6e3b84d8 2799#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
4aa4c23f 2800#define HAS_RUNTIME_PM(dev) (INTEL_INFO(dev)->has_runtime_pm)
86f3624b 2801#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
33b5bf82 2802#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
affa9354 2803
3bacde19 2804#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
eb805623 2805
1a3d1898
DG
2806/*
2807 * For now, anything with a GuC requires uCode loading, and then supports
2808 * command submission once loaded. But these are logically independent
2809 * properties, so we have separate macros to test them.
2810 */
3d810fbe 2811#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
1a3d1898
DG
2812#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2813#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2814
53233f08 2815#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
a9ed33ca 2816
33e141ed 2817#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2818
17a303ec
PZ
2819#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2820#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2821#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2822#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2823#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2824#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2825#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2826#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2827#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2828#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2829#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2830#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2831
f2fbc690 2832#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2833#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2834#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2835#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2836#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2837#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2838#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2839#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2840#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2841#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2842
804b8712 2843#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->has_gmch_display)
5fafe292 2844
040d2baa 2845/* DPF == dynamic parity feature */
ca9c4523 2846#define HAS_L3_DPF(dev) (INTEL_INFO(dev)->has_l3_dpf)
040d2baa 2847#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2848
c8735b0c 2849#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2850#define GEN9_FREQ_SCALER 3
c8735b0c 2851
05394f39
CW
2852#include "i915_trace.h"
2853
48f112fe
CW
2854static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2855{
2856#ifdef CONFIG_INTEL_IOMMU
2857 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2858 return true;
2859#endif
2860 return false;
2861}
2862
1751fcf9
ML
2863extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2864extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2865
c033666a 2866int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2867 int enable_ppgtt);
0e4ca100 2868
39df9190
CW
2869bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2870
0673ad47 2871/* i915_drv.c */
d15d7538
ID
2872void __printf(3, 4)
2873__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2874 const char *fmt, ...);
2875
2876#define i915_report_error(dev_priv, fmt, ...) \
2877 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2878
c43b5634 2879#ifdef CONFIG_COMPAT
0d6aa60b
DA
2880extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2881 unsigned long arg);
c43b5634 2882#endif
dc97997a
CW
2883extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2884extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2885extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2886extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2887extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2888extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2889extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2890extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2891extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2892int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2893
77913b39 2894/* intel_hotplug.c */
91d14251
TU
2895void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2896 u32 pin_mask, u32 long_mask);
77913b39
JN
2897void intel_hpd_init(struct drm_i915_private *dev_priv);
2898void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2899void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2900bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2901bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2902void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2903
1da177e4 2904/* i915_irq.c */
26a02b8f
CW
2905static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2906{
2907 unsigned long delay;
2908
2909 if (unlikely(!i915.enable_hangcheck))
2910 return;
2911
2912 /* Don't continually defer the hangcheck so that it is always run at
2913 * least once after work has been scheduled on any ring. Otherwise,
2914 * we will ignore a hung ring if a second ring is kept busy.
2915 */
2916
2917 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2918 queue_delayed_work(system_long_wq,
2919 &dev_priv->gpu_error.hangcheck_work, delay);
2920}
2921
58174462 2922__printf(3, 4)
c033666a
CW
2923void i915_handle_error(struct drm_i915_private *dev_priv,
2924 u32 engine_mask,
58174462 2925 const char *fmt, ...);
1da177e4 2926
b963291c 2927extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2928int intel_irq_install(struct drm_i915_private *dev_priv);
2929void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2930
dc97997a
CW
2931extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2932extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2933 bool restore_forcewake);
dc97997a 2934extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2935extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2936extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2937extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2938extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2939 bool restore);
48c1026a 2940const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2941void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2942 enum forcewake_domains domains);
59bad947 2943void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2944 enum forcewake_domains domains);
a6111f7b
CW
2945/* Like above but the caller must manage the uncore.lock itself.
2946 * Must be used with I915_READ_FW and friends.
2947 */
2948void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2949 enum forcewake_domains domains);
2950void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2951 enum forcewake_domains domains);
3accaf7e
MK
2952u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2953
59bad947 2954void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2955
1758b90e
CW
2956int intel_wait_for_register(struct drm_i915_private *dev_priv,
2957 i915_reg_t reg,
2958 const u32 mask,
2959 const u32 value,
2960 const unsigned long timeout_ms);
2961int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2962 i915_reg_t reg,
2963 const u32 mask,
2964 const u32 value,
2965 const unsigned long timeout_ms);
2966
0ad35fed
ZW
2967static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2968{
2969 return dev_priv->gvt.initialized;
2970}
2971
c033666a 2972static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2973{
c033666a 2974 return dev_priv->vgpu.active;
cf9d2890 2975}
b1f14ad0 2976
7c463586 2977void
50227e1c 2978i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2979 u32 status_mask);
7c463586
KP
2980
2981void
50227e1c 2982i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2983 u32 status_mask);
7c463586 2984
f8b79e58
ID
2985void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2986void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2987void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2988 uint32_t mask,
2989 uint32_t bits);
fbdedaea
VS
2990void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2991 uint32_t interrupt_mask,
2992 uint32_t enabled_irq_mask);
2993static inline void
2994ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2995{
2996 ilk_update_display_irq(dev_priv, bits, bits);
2997}
2998static inline void
2999ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3000{
3001 ilk_update_display_irq(dev_priv, bits, 0);
3002}
013d3752
VS
3003void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3004 enum pipe pipe,
3005 uint32_t interrupt_mask,
3006 uint32_t enabled_irq_mask);
3007static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3008 enum pipe pipe, uint32_t bits)
3009{
3010 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3011}
3012static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3013 enum pipe pipe, uint32_t bits)
3014{
3015 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3016}
47339cd9
DV
3017void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3018 uint32_t interrupt_mask,
3019 uint32_t enabled_irq_mask);
14443261
VS
3020static inline void
3021ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3022{
3023 ibx_display_interrupt_update(dev_priv, bits, bits);
3024}
3025static inline void
3026ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3027{
3028 ibx_display_interrupt_update(dev_priv, bits, 0);
3029}
3030
673a394b 3031/* i915_gem.c */
673a394b
EA
3032int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3033 struct drm_file *file_priv);
3034int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3035 struct drm_file *file_priv);
3036int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
3038int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3039 struct drm_file *file_priv);
de151cf6
JB
3040int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file_priv);
673a394b
EA
3042int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file_priv);
3044int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file_priv);
3046int i915_gem_execbuffer(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
76446cac
JB
3048int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
673a394b
EA
3050int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3051 struct drm_file *file_priv);
199adf40
BW
3052int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3053 struct drm_file *file);
3054int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3055 struct drm_file *file);
673a394b
EA
3056int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3057 struct drm_file *file_priv);
3ef94daa
CW
3058int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3059 struct drm_file *file_priv);
673a394b
EA
3060int i915_gem_set_tiling(struct drm_device *dev, void *data,
3061 struct drm_file *file_priv);
3062int i915_gem_get_tiling(struct drm_device *dev, void *data,
3063 struct drm_file *file_priv);
72778cb2 3064void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3065int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3066 struct drm_file *file);
5a125c3c
EA
3067int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
23ba4fd0
BW
3069int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
d64aa096
ID
3071void i915_gem_load_init(struct drm_device *dev);
3072void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3073void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3074int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3075
42dcedd4
CW
3076void *i915_gem_object_alloc(struct drm_device *dev);
3077void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3078void i915_gem_object_init(struct drm_i915_gem_object *obj,
3079 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3080struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3081 size_t size);
ea70299d
DG
3082struct drm_i915_gem_object *i915_gem_object_create_from_data(
3083 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3084void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3085void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3086
058d88c4 3087struct i915_vma * __must_check
ec7adb6e
JL
3088i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3089 const struct i915_ggtt_view *view,
91b2db6f 3090 u64 size,
2ffffd0f
CW
3091 u64 alignment,
3092 u64 flags);
fe14d5f4
TU
3093
3094int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3095 u32 flags);
d0710abb 3096void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3097int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3098void i915_vma_close(struct i915_vma *vma);
3099void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3100
3101int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3102int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3103void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3104void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3105
37e680a1 3106int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3107
3108static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3109{
ee286370
CW
3110 return sg->length >> PAGE_SHIFT;
3111}
67d5a50c 3112
033908ae
DG
3113struct page *
3114i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3115
341be1cd
CW
3116static inline dma_addr_t
3117i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3118{
3119 if (n < obj->get_page.last) {
3120 obj->get_page.sg = obj->pages->sgl;
3121 obj->get_page.last = 0;
3122 }
3123
3124 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3125 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3126 if (unlikely(sg_is_chain(obj->get_page.sg)))
3127 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3128 }
3129
3130 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3131}
3132
ee286370
CW
3133static inline struct page *
3134i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3135{
ee286370
CW
3136 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3137 return NULL;
67d5a50c 3138
ee286370
CW
3139 if (n < obj->get_page.last) {
3140 obj->get_page.sg = obj->pages->sgl;
3141 obj->get_page.last = 0;
3142 }
67d5a50c 3143
ee286370
CW
3144 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3145 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3146 if (unlikely(sg_is_chain(obj->get_page.sg)))
3147 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3148 }
67d5a50c 3149
ee286370 3150 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3151}
ee286370 3152
a5570178
CW
3153static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3154{
3155 BUG_ON(obj->pages == NULL);
3156 obj->pages_pin_count++;
3157}
0a798eb9 3158
a5570178
CW
3159static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3160{
3161 BUG_ON(obj->pages_pin_count == 0);
3162 obj->pages_pin_count--;
3163}
3164
d31d7cb1
CW
3165enum i915_map_type {
3166 I915_MAP_WB = 0,
3167 I915_MAP_WC,
3168};
3169
0a798eb9
CW
3170/**
3171 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3172 * @obj - the object to map into kernel address space
d31d7cb1 3173 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3174 *
3175 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3176 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3177 * the kernel address space. Based on the @type of mapping, the PTE will be
3178 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3179 *
8305216f
DG
3180 * The caller must hold the struct_mutex, and is responsible for calling
3181 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3182 *
8305216f
DG
3183 * Returns the pointer through which to access the mapped object, or an
3184 * ERR_PTR() on error.
0a798eb9 3185 */
d31d7cb1
CW
3186void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3187 enum i915_map_type type);
0a798eb9
CW
3188
3189/**
3190 * i915_gem_object_unpin_map - releases an earlier mapping
3191 * @obj - the object to unmap
3192 *
3193 * After pinning the object and mapping its pages, once you are finished
3194 * with your access, call i915_gem_object_unpin_map() to release the pin
3195 * upon the mapping. Once the pin count reaches zero, that mapping may be
3196 * removed.
3197 *
3198 * The caller must hold the struct_mutex.
3199 */
3200static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3201{
3202 lockdep_assert_held(&obj->base.dev->struct_mutex);
3203 i915_gem_object_unpin_pages(obj);
3204}
3205
43394c7d
CW
3206int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3207 unsigned int *needs_clflush);
3208int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3209 unsigned int *needs_clflush);
3210#define CLFLUSH_BEFORE 0x1
3211#define CLFLUSH_AFTER 0x2
3212#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3213
3214static inline void
3215i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3216{
3217 i915_gem_object_unpin_pages(obj);
3218}
3219
54cf91dc 3220int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3221int i915_gem_object_sync(struct drm_i915_gem_object *obj,
8e637178 3222 struct drm_i915_gem_request *to);
e2d05a8b 3223void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3224 struct drm_i915_gem_request *req,
3225 unsigned int flags);
ff72145b
DA
3226int i915_gem_dumb_create(struct drm_file *file_priv,
3227 struct drm_device *dev,
3228 struct drm_mode_create_dumb *args);
da6b51d0
DA
3229int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3230 uint32_t handle, uint64_t *offset);
4cc69075 3231int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3232
3233void i915_gem_track_fb(struct drm_i915_gem_object *old,
3234 struct drm_i915_gem_object *new,
3235 unsigned frontbuffer_bits);
3236
fca26bb4 3237int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3238
8d9fc7fd 3239struct drm_i915_gem_request *
0bc40be8 3240i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3241
67d97da3 3242void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3243
c19ae989
CW
3244static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3245{
3246 return atomic_read(&error->reset_counter);
3247}
3248
3249static inline bool __i915_reset_in_progress(u32 reset)
3250{
3251 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3252}
3253
3254static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3255{
3256 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3257}
3258
3259static inline bool __i915_terminally_wedged(u32 reset)
3260{
3261 return unlikely(reset & I915_WEDGED);
3262}
3263
1f83fee0
DV
3264static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3265{
c19ae989
CW
3266 return __i915_reset_in_progress(i915_reset_counter(error));
3267}
3268
3269static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3270{
3271 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3272}
3273
3274static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3275{
c19ae989 3276 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3277}
3278
3279static inline u32 i915_reset_count(struct i915_gpu_error *error)
3280{
c19ae989 3281 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3282}
a71d8d94 3283
069efc1d 3284void i915_gem_reset(struct drm_device *dev);
000433b6 3285bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3286int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3287int __must_check i915_gem_init_hw(struct drm_device *dev);
3288void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3289void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8
CW
3290int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3291 bool interruptible);
45c5f202 3292int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3293void i915_gem_resume(struct drm_device *dev);
de151cf6 3294int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3295int __must_check
2e2f351d
CW
3296i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3297 bool readonly);
3298int __must_check
2021746e
CW
3299i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3300 bool write);
3301int __must_check
dabdfe02 3302i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3303struct i915_vma * __must_check
2da3b9b9
CW
3304i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3305 u32 alignment,
e6617330 3306 const struct i915_ggtt_view *view);
058d88c4 3307void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3308int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3309 int align);
b29c19b6 3310int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3311void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3312
a9f1481f
CW
3313u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3314 int tiling_mode);
3315u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3316 int tiling_mode, bool fenced);
467cffba 3317
e4ffd173
CW
3318int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3319 enum i915_cache_level cache_level);
3320
1286ff73
DV
3321struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3322 struct dma_buf *dma_buf);
3323
3324struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3325 struct drm_gem_object *gem_obj, int flags);
3326
fe14d5f4 3327struct i915_vma *
ec7adb6e 3328i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3329 struct i915_address_space *vm,
3330 const struct i915_ggtt_view *view);
fe14d5f4 3331
accfef2e
BW
3332struct i915_vma *
3333i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3334 struct i915_address_space *vm,
3335 const struct i915_ggtt_view *view);
5c2abbea 3336
841cd773
DV
3337static inline struct i915_hw_ppgtt *
3338i915_vm_to_ppgtt(struct i915_address_space *vm)
3339{
841cd773
DV
3340 return container_of(vm, struct i915_hw_ppgtt, base);
3341}
3342
058d88c4
CW
3343static inline struct i915_vma *
3344i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3345 const struct i915_ggtt_view *view)
a70a3148 3346{
058d88c4 3347 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3348}
3349
058d88c4
CW
3350static inline unsigned long
3351i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3352 const struct i915_ggtt_view *view)
e6617330 3353{
bde13ebd 3354 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3355}
b287110e 3356
41a36b73 3357/* i915_gem_fence.c */
49ef5294
CW
3358int __must_check i915_vma_get_fence(struct i915_vma *vma);
3359int __must_check i915_vma_put_fence(struct i915_vma *vma);
3360
3361/**
3362 * i915_vma_pin_fence - pin fencing state
3363 * @vma: vma to pin fencing for
3364 *
3365 * This pins the fencing state (whether tiled or untiled) to make sure the
3366 * vma (and its object) is ready to be used as a scanout target. Fencing
3367 * status must be synchronize first by calling i915_vma_get_fence():
3368 *
3369 * The resulting fence pin reference must be released again with
3370 * i915_vma_unpin_fence().
3371 *
3372 * Returns:
3373 *
3374 * True if the vma has a fence, false otherwise.
3375 */
3376static inline bool
3377i915_vma_pin_fence(struct i915_vma *vma)
3378{
3379 if (vma->fence) {
3380 vma->fence->pin_count++;
3381 return true;
3382 } else
3383 return false;
3384}
41a36b73 3385
49ef5294
CW
3386/**
3387 * i915_vma_unpin_fence - unpin fencing state
3388 * @vma: vma to unpin fencing for
3389 *
3390 * This releases the fence pin reference acquired through
3391 * i915_vma_pin_fence. It will handle both objects with and without an
3392 * attached fence correctly, callers do not need to distinguish this.
3393 */
3394static inline void
3395i915_vma_unpin_fence(struct i915_vma *vma)
3396{
3397 if (vma->fence) {
3398 GEM_BUG_ON(vma->fence->pin_count <= 0);
3399 vma->fence->pin_count--;
3400 }
3401}
41a36b73
DV
3402
3403void i915_gem_restore_fences(struct drm_device *dev);
3404
7f96ecaf
DV
3405void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3406void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3407void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3408
254f965c 3409/* i915_gem_context.c */
8245be31 3410int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3411void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3412void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3413void i915_gem_context_reset(struct drm_device *dev);
e422b888 3414int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3415void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3416int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3417int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3418void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3419struct drm_i915_gem_object *
3420i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3421struct i915_gem_context *
3422i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3423
3424static inline struct i915_gem_context *
3425i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3426{
3427 struct i915_gem_context *ctx;
3428
091387c1 3429 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3430
3431 ctx = idr_find(&file_priv->context_idr, id);
3432 if (!ctx)
3433 return ERR_PTR(-ENOENT);
3434
3435 return ctx;
3436}
3437
9a6feaf0
CW
3438static inline struct i915_gem_context *
3439i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3440{
691e6415 3441 kref_get(&ctx->ref);
9a6feaf0 3442 return ctx;
dce3271b
MK
3443}
3444
9a6feaf0 3445static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3446{
091387c1 3447 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3448 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3449}
3450
e2efd130 3451static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3452{
821d66dd 3453 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3454}
3455
84624813
BW
3456int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3457 struct drm_file *file);
3458int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3459 struct drm_file *file);
c9dc0f35
CW
3460int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3461 struct drm_file *file_priv);
3462int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3463 struct drm_file *file_priv);
d538704b
CW
3464int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3465 struct drm_file *file);
1286ff73 3466
679845ed 3467/* i915_gem_evict.c */
e522ac23 3468int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3469 u64 min_size, u64 alignment,
679845ed 3470 unsigned cache_level,
2ffffd0f 3471 u64 start, u64 end,
1ec9e26d 3472 unsigned flags);
506a8e87 3473int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3474int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3475
0260c420 3476/* belongs in i915_gem_gtt.h */
c033666a 3477static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3478{
600f4368 3479 wmb();
c033666a 3480 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3481 intel_gtt_chipset_flush();
3482}
246cbfb5 3483
9797fbfb 3484/* i915_gem_stolen.c */
d713fd49
PZ
3485int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3486 struct drm_mm_node *node, u64 size,
3487 unsigned alignment);
a9da512b
PZ
3488int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3489 struct drm_mm_node *node, u64 size,
3490 unsigned alignment, u64 start,
3491 u64 end);
d713fd49
PZ
3492void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3493 struct drm_mm_node *node);
9797fbfb
CW
3494int i915_gem_init_stolen(struct drm_device *dev);
3495void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3496struct drm_i915_gem_object *
3497i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3498struct drm_i915_gem_object *
3499i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3500 u32 stolen_offset,
3501 u32 gtt_offset,
3502 u32 size);
9797fbfb 3503
be6a0376
DV
3504/* i915_gem_shrinker.c */
3505unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3506 unsigned long target,
be6a0376
DV
3507 unsigned flags);
3508#define I915_SHRINK_PURGEABLE 0x1
3509#define I915_SHRINK_UNBOUND 0x2
3510#define I915_SHRINK_BOUND 0x4
5763ff04 3511#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3512#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3513unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3514void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3515void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3516
3517
673a394b 3518/* i915_gem_tiling.c */
2c1792a1 3519static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3520{
091387c1 3521 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3522
3523 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3524 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3525}
3526
2017263e 3527/* i915_debugfs.c */
f8c168fa 3528#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3529int i915_debugfs_register(struct drm_i915_private *dev_priv);
3530void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3531int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3532void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3533#else
8d35acba
CW
3534static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3535static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3536static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3537{ return 0; }
ce5e2ac1 3538static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3539#endif
84734a04
MK
3540
3541/* i915_gpu_error.c */
edc3d884
MK
3542__printf(2, 3)
3543void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3544int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3545 const struct i915_error_state_file_priv *error);
4dc955f7 3546int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3547 struct drm_i915_private *i915,
4dc955f7
MK
3548 size_t count, loff_t pos);
3549static inline void i915_error_state_buf_release(
3550 struct drm_i915_error_state_buf *eb)
3551{
3552 kfree(eb->buf);
3553}
c033666a
CW
3554void i915_capture_error_state(struct drm_i915_private *dev_priv,
3555 u32 engine_mask,
58174462 3556 const char *error_msg);
84734a04
MK
3557void i915_error_state_get(struct drm_device *dev,
3558 struct i915_error_state_file_priv *error_priv);
3559void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3560void i915_destroy_error_state(struct drm_device *dev);
3561
c033666a 3562void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3563const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3564
351e3db2 3565/* i915_cmd_parser.c */
1ca3712c 3566int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3567void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3568void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3569bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3570int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3571 struct drm_i915_gem_object *batch_obj,
3572 struct drm_i915_gem_object *shadow_batch_obj,
3573 u32 batch_start_offset,
3574 u32 batch_len,
3575 bool is_master);
351e3db2 3576
317c35d1
JB
3577/* i915_suspend.c */
3578extern int i915_save_state(struct drm_device *dev);
3579extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3580
0136db58 3581/* i915_sysfs.c */
694c2828
DW
3582void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3583void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3584
f899fc64
CW
3585/* intel_i2c.c */
3586extern int intel_setup_gmbus(struct drm_device *dev);
3587extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3588extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3589 unsigned int pin);
3bd7d909 3590
0184df46
JN
3591extern struct i2c_adapter *
3592intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3593extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3594extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3595static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3596{
3597 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3598}
f899fc64
CW
3599extern void intel_i2c_reset(struct drm_device *dev);
3600
8b8e1a89 3601/* intel_bios.c */
98f3a1dc 3602int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3603bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3604bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3605bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3606bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3607bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3608bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3609bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3610bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3611 enum port port);
8b8e1a89 3612
3b617967 3613/* intel_opregion.c */
44834a67 3614#ifdef CONFIG_ACPI
6f9f4b7a 3615extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3616extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3617extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3618extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3619extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3620 bool enable);
6f9f4b7a 3621extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3622 pci_power_t state);
6f9f4b7a 3623extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3624#else
6f9f4b7a 3625static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3626static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3627static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3628static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3629{
3630}
9c4b0a68
JN
3631static inline int
3632intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3633{
3634 return 0;
3635}
ecbc5cf3 3636static inline int
6f9f4b7a 3637intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3638{
3639 return 0;
3640}
6f9f4b7a 3641static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3642{
3643 return -ENODEV;
3644}
65e082c9 3645#endif
8ee1c3db 3646
723bfd70
JB
3647/* intel_acpi.c */
3648#ifdef CONFIG_ACPI
3649extern void intel_register_dsm_handler(void);
3650extern void intel_unregister_dsm_handler(void);
3651#else
3652static inline void intel_register_dsm_handler(void) { return; }
3653static inline void intel_unregister_dsm_handler(void) { return; }
3654#endif /* CONFIG_ACPI */
3655
94b4f3ba
CW
3656/* intel_device_info.c */
3657static inline struct intel_device_info *
3658mkwrite_device_info(struct drm_i915_private *dev_priv)
3659{
3660 return (struct intel_device_info *)&dev_priv->info;
3661}
3662
3663void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3664void intel_device_info_dump(struct drm_i915_private *dev_priv);
3665
79e53945 3666/* modesetting */
f817586c 3667extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3668extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3669extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3670extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3671extern int intel_connector_register(struct drm_connector *);
c191eca1 3672extern void intel_connector_unregister(struct drm_connector *);
28d52043 3673extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3674extern void intel_display_resume(struct drm_device *dev);
44cec740 3675extern void i915_redisable_vga(struct drm_device *dev);
04098753 3676extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3677extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3678extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3679extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3680extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3681 bool enable);
3bad0781 3682
c0c7babc
BW
3683int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3684 struct drm_file *file);
575155a9 3685
6ef3d427 3686/* overlay */
c033666a
CW
3687extern struct intel_overlay_error_state *
3688intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3689extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3690 struct intel_overlay_error_state *error);
c4a1d9e4 3691
c033666a
CW
3692extern struct intel_display_error_state *
3693intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3694extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3695 struct drm_device *dev,
3696 struct intel_display_error_state *error);
6ef3d427 3697
151a49d0
TR
3698int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3699int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3700
3701/* intel_sideband.c */
707b6e3d
D
3702u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3703void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3704u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3705u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3706void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3707u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3708void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3709u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3710void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3711u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3712void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3713u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3714void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3715u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3716 enum intel_sbi_destination destination);
3717void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3718 enum intel_sbi_destination destination);
e9fe51c6
SK
3719u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3720void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3721
b7fa22d8
ACO
3722/* intel_dpio_phy.c */
3723void chv_set_phy_signal_level(struct intel_encoder *encoder,
3724 u32 deemph_reg_value, u32 margin_reg_value,
3725 bool uniq_trans_scale);
844b2f9a
ACO
3726void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3727 bool reset);
419b1b7a 3728void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3729void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3730void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3731void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3732
53d98725
ACO
3733void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3734 u32 demph_reg_value, u32 preemph_reg_value,
3735 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3736void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3737void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3738void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3739
616bc820
VS
3740int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3741int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3742
0b274481
BW
3743#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3744#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3745
3746#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3747#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3748#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3749#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3750
3751#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3752#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3753#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3754#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3755
698b3135
CW
3756/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3757 * will be implemented using 2 32-bit writes in an arbitrary order with
3758 * an arbitrary delay between them. This can cause the hardware to
3759 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3760 * machine death. For this reason we do not support I915_WRITE64, or
3761 * dev_priv->uncore.funcs.mmio_writeq.
3762 *
3763 * When reading a 64-bit value as two 32-bit values, the delay may cause
3764 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3765 * occasionally a 64-bit register does not actualy support a full readq
3766 * and must be read using two 32-bit reads.
3767 *
3768 * You have been warned.
698b3135 3769 */
0b274481 3770#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3771
50877445 3772#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3773 u32 upper, lower, old_upper, loop = 0; \
3774 upper = I915_READ(upper_reg); \
ee0a227b 3775 do { \
acd29f7b 3776 old_upper = upper; \
ee0a227b 3777 lower = I915_READ(lower_reg); \
acd29f7b
CW
3778 upper = I915_READ(upper_reg); \
3779 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3780 (u64)upper << 32 | lower; })
50877445 3781
cae5852d
ZN
3782#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3783#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3784
75aa3f63
VS
3785#define __raw_read(x, s) \
3786static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3787 i915_reg_t reg) \
75aa3f63 3788{ \
f0f59a00 3789 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3790}
3791
3792#define __raw_write(x, s) \
3793static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3794 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3795{ \
f0f59a00 3796 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3797}
3798__raw_read(8, b)
3799__raw_read(16, w)
3800__raw_read(32, l)
3801__raw_read(64, q)
3802
3803__raw_write(8, b)
3804__raw_write(16, w)
3805__raw_write(32, l)
3806__raw_write(64, q)
3807
3808#undef __raw_read
3809#undef __raw_write
3810
a6111f7b 3811/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3812 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3813 * controlled.
3814 * Think twice, and think again, before using these.
3815 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3816 * intel_uncore_forcewake_irqunlock().
3817 */
75aa3f63
VS
3818#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3819#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3820#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3821#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3822
55bc60db
VS
3823/* "Broadcast RGB" property */
3824#define INTEL_BROADCAST_RGB_AUTO 0
3825#define INTEL_BROADCAST_RGB_FULL 1
3826#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3827
f0f59a00 3828static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3829{
666a4537 3830 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3831 return VLV_VGACNTRL;
92e23b99
SJ
3832 else if (INTEL_INFO(dev)->gen >= 5)
3833 return CPU_VGACNTRL;
766aa1c4
VS
3834 else
3835 return VGACNTRL;
3836}
3837
df97729f
ID
3838static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3839{
3840 unsigned long j = msecs_to_jiffies(m);
3841
3842 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3843}
3844
7bd0e226
DV
3845static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3846{
3847 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3848}
3849
df97729f
ID
3850static inline unsigned long
3851timespec_to_jiffies_timeout(const struct timespec *value)
3852{
3853 unsigned long j = timespec_to_jiffies(value);
3854
3855 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3856}
3857
dce56b3c
PZ
3858/*
3859 * If you need to wait X milliseconds between events A and B, but event B
3860 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3861 * when event A happened, then just before event B you call this function and
3862 * pass the timestamp as the first argument, and X as the second argument.
3863 */
3864static inline void
3865wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3866{
ec5e0cfb 3867 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3868
3869 /*
3870 * Don't re-read the value of "jiffies" every time since it may change
3871 * behind our back and break the math.
3872 */
3873 tmp_jiffies = jiffies;
3874 target_jiffies = timestamp_jiffies +
3875 msecs_to_jiffies_timeout(to_wait_ms);
3876
3877 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3878 remaining_jiffies = target_jiffies - tmp_jiffies;
3879 while (remaining_jiffies)
3880 remaining_jiffies =
3881 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3882 }
3883}
688e6c72
CW
3884static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3885{
f69a02c9
CW
3886 struct intel_engine_cs *engine = req->engine;
3887
7ec2c73b
CW
3888 /* Before we do the heavier coherent read of the seqno,
3889 * check the value (hopefully) in the CPU cacheline.
3890 */
3891 if (i915_gem_request_completed(req))
3892 return true;
3893
688e6c72
CW
3894 /* Ensure our read of the seqno is coherent so that we
3895 * do not "miss an interrupt" (i.e. if this is the last
3896 * request and the seqno write from the GPU is not visible
3897 * by the time the interrupt fires, we will see that the
3898 * request is incomplete and go back to sleep awaiting
3899 * another interrupt that will never come.)
3900 *
3901 * Strictly, we only need to do this once after an interrupt,
3902 * but it is easier and safer to do it every time the waiter
3903 * is woken.
3904 */
3d5564e9 3905 if (engine->irq_seqno_barrier &&
dbd6ef29 3906 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3907 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3908 struct task_struct *tsk;
3909
3d5564e9
CW
3910 /* The ordering of irq_posted versus applying the barrier
3911 * is crucial. The clearing of the current irq_posted must
3912 * be visible before we perform the barrier operation,
3913 * such that if a subsequent interrupt arrives, irq_posted
3914 * is reasserted and our task rewoken (which causes us to
3915 * do another __i915_request_irq_complete() immediately
3916 * and reapply the barrier). Conversely, if the clear
3917 * occurs after the barrier, then an interrupt that arrived
3918 * whilst we waited on the barrier would not trigger a
3919 * barrier on the next pass, and the read may not see the
3920 * seqno update.
3921 */
f69a02c9 3922 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3923
3924 /* If we consume the irq, but we are no longer the bottom-half,
3925 * the real bottom-half may not have serialised their own
3926 * seqno check with the irq-barrier (i.e. may have inspected
3927 * the seqno before we believe it coherent since they see
3928 * irq_posted == false but we are still running).
3929 */
3930 rcu_read_lock();
dbd6ef29 3931 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3932 if (tsk && tsk != current)
3933 /* Note that if the bottom-half is changed as we
3934 * are sending the wake-up, the new bottom-half will
3935 * be woken by whomever made the change. We only have
3936 * to worry about when we steal the irq-posted for
3937 * ourself.
3938 */
3939 wake_up_process(tsk);
3940 rcu_read_unlock();
3941
7ec2c73b
CW
3942 if (i915_gem_request_completed(req))
3943 return true;
3944 }
688e6c72
CW
3945
3946 /* We need to check whether any gpu reset happened in between
3947 * the request being submitted and now. If a reset has occurred,
3948 * the seqno will have been advance past ours and our request
3949 * is complete. If we are in the process of handling a reset,
3950 * the request is effectively complete as the rendering will
3951 * be discarded, but we need to return in order to drop the
3952 * struct_mutex.
3953 */
3954 if (i915_reset_in_progress(&req->i915->gpu_error))
3955 return true;
3956
3957 return false;
3958}
3959
0b1de5d5
CW
3960void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3961bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3962
c58305af
CW
3963/* i915_mm.c */
3964int remap_io_mapping(struct vm_area_struct *vma,
3965 unsigned long addr, unsigned long pfn, unsigned long size,
3966 struct io_mapping *iomap);
3967
4b30cb23
CW
3968#define ptr_mask_bits(ptr) ({ \
3969 unsigned long __v = (unsigned long)(ptr); \
3970 (typeof(ptr))(__v & PAGE_MASK); \
3971})
3972
d31d7cb1
CW
3973#define ptr_unpack_bits(ptr, bits) ({ \
3974 unsigned long __v = (unsigned long)(ptr); \
3975 (bits) = __v & ~PAGE_MASK; \
3976 (typeof(ptr))(__v & PAGE_MASK); \
3977})
3978
3979#define ptr_pack_bits(ptr, bits) \
3980 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3981
78ef2d9a
CW
3982#define fetch_and_zero(ptr) ({ \
3983 typeof(*ptr) __T = *(ptr); \
3984 *(ptr) = (typeof(*ptr))0; \
3985 __T; \
3986})
3987
1da177e4 3988#endif