]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Retire before attempting to evict from the active lists
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
8c4f24f9 58#include "intel_uc.h"
e73bdd20
CW
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
ce6612d6
DV
79#define DRIVER_DATE "20161205"
80#define DRIVER_TIMESTAMP 1480926326
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
b95320bd
MK
122typedef struct {
123 uint32_t val;
124} uint_fixed_16_16_t;
125
126#define FP_16_16_MAX ({ \
127 uint_fixed_16_16_t fp; \
128 fp.val = UINT_MAX; \
129 fp; \
130})
131
132static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
133{
134 uint_fixed_16_16_t fp;
135
136 WARN_ON(val >> 16);
137
138 fp.val = val << 16;
139 return fp;
140}
141
142static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
147static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
148{
149 return fp.val >> 16;
150}
151
152static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
161static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
170static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
171 uint32_t d)
172{
173 uint_fixed_16_16_t fp, res;
174
175 fp = u32_to_fixed_16_16(val);
176 res.val = DIV_ROUND_UP(fp.val, d);
177 return res;
178}
179
180static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
181 uint32_t d)
182{
183 uint_fixed_16_16_t res;
184 uint64_t interm_val;
185
186 interm_val = (uint64_t)val << 16;
187 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
188 WARN_ON(interm_val >> 32);
189 res.val = (uint32_t) interm_val;
190
191 return res;
192}
193
194static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
195 uint_fixed_16_16_t mul)
196{
197 uint64_t intermediate_val;
198 uint_fixed_16_16_t fp;
199
200 intermediate_val = (uint64_t) val * mul.val;
201 WARN_ON(intermediate_val >> 32);
202 fp.val = (uint32_t) intermediate_val;
203 return fp;
204}
205
42a8ca4c
JN
206static inline const char *yesno(bool v)
207{
208 return v ? "yes" : "no";
209}
210
87ad3212
JN
211static inline const char *onoff(bool v)
212{
213 return v ? "on" : "off";
214}
215
08c4d7fc
TU
216static inline const char *enableddisabled(bool v)
217{
218 return v ? "enabled" : "disabled";
219}
220
317c35d1 221enum pipe {
752aa88a 222 INVALID_PIPE = -1,
317c35d1
JB
223 PIPE_A = 0,
224 PIPE_B,
9db4a9c7 225 PIPE_C,
a57c774a
AK
226 _PIPE_EDP,
227 I915_MAX_PIPES = _PIPE_EDP
317c35d1 228};
9db4a9c7 229#define pipe_name(p) ((p) + 'A')
317c35d1 230
a5c961d1
PZ
231enum transcoder {
232 TRANSCODER_A = 0,
233 TRANSCODER_B,
234 TRANSCODER_C,
a57c774a 235 TRANSCODER_EDP,
4d1de975
JN
236 TRANSCODER_DSI_A,
237 TRANSCODER_DSI_C,
a57c774a 238 I915_MAX_TRANSCODERS
a5c961d1 239};
da205630
JN
240
241static inline const char *transcoder_name(enum transcoder transcoder)
242{
243 switch (transcoder) {
244 case TRANSCODER_A:
245 return "A";
246 case TRANSCODER_B:
247 return "B";
248 case TRANSCODER_C:
249 return "C";
250 case TRANSCODER_EDP:
251 return "EDP";
4d1de975
JN
252 case TRANSCODER_DSI_A:
253 return "DSI A";
254 case TRANSCODER_DSI_C:
255 return "DSI C";
da205630
JN
256 default:
257 return "<invalid>";
258 }
259}
a5c961d1 260
4d1de975
JN
261static inline bool transcoder_is_dsi(enum transcoder transcoder)
262{
263 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
264}
265
84139d1e 266/*
b14e5848
VS
267 * Global legacy plane identifier. Valid only for primary/sprite
268 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 269 */
80824003 270enum plane {
b14e5848 271 PLANE_A,
80824003 272 PLANE_B,
9db4a9c7 273 PLANE_C,
80824003 274};
9db4a9c7 275#define plane_name(p) ((p) + 'A')
52440211 276
580503c7 277#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 278
b14e5848
VS
279/*
280 * Per-pipe plane identifier.
281 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
282 * number of planes per CRTC. Not all platforms really have this many planes,
283 * which means some arrays of size I915_MAX_PLANES may have unused entries
284 * between the topmost sprite plane and the cursor plane.
285 *
286 * This is expected to be passed to various register macros
287 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
288 */
289enum plane_id {
290 PLANE_PRIMARY,
291 PLANE_SPRITE0,
292 PLANE_SPRITE1,
293 PLANE_CURSOR,
294 I915_MAX_PLANES,
295};
296
d97d7b48
VS
297#define for_each_plane_id_on_crtc(__crtc, __p) \
298 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
299 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
300
2b139522 301enum port {
03cdc1d4 302 PORT_NONE = -1,
2b139522
ED
303 PORT_A = 0,
304 PORT_B,
305 PORT_C,
306 PORT_D,
307 PORT_E,
308 I915_MAX_PORTS
309};
310#define port_name(p) ((p) + 'A')
311
a09caddd 312#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
313
314enum dpio_channel {
315 DPIO_CH0,
316 DPIO_CH1
317};
318
319enum dpio_phy {
320 DPIO_PHY0,
0a116ce8
ACO
321 DPIO_PHY1,
322 DPIO_PHY2,
e4607fcf
CML
323};
324
b97186f0
PZ
325enum intel_display_power_domain {
326 POWER_DOMAIN_PIPE_A,
327 POWER_DOMAIN_PIPE_B,
328 POWER_DOMAIN_PIPE_C,
329 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
330 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
331 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
332 POWER_DOMAIN_TRANSCODER_A,
333 POWER_DOMAIN_TRANSCODER_B,
334 POWER_DOMAIN_TRANSCODER_C,
f52e353e 335 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
336 POWER_DOMAIN_TRANSCODER_DSI_A,
337 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
338 POWER_DOMAIN_PORT_DDI_A_LANES,
339 POWER_DOMAIN_PORT_DDI_B_LANES,
340 POWER_DOMAIN_PORT_DDI_C_LANES,
341 POWER_DOMAIN_PORT_DDI_D_LANES,
342 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
343 POWER_DOMAIN_PORT_DSI,
344 POWER_DOMAIN_PORT_CRT,
345 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 346 POWER_DOMAIN_VGA,
fbeeaa23 347 POWER_DOMAIN_AUDIO,
bd2bb1b9 348 POWER_DOMAIN_PLLS,
1407121a
S
349 POWER_DOMAIN_AUX_A,
350 POWER_DOMAIN_AUX_B,
351 POWER_DOMAIN_AUX_C,
352 POWER_DOMAIN_AUX_D,
f0ab43e6 353 POWER_DOMAIN_GMBUS,
dfa57627 354 POWER_DOMAIN_MODESET,
baa70707 355 POWER_DOMAIN_INIT,
bddc7645
ID
356
357 POWER_DOMAIN_NUM,
b97186f0
PZ
358};
359
360#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
361#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
362 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
363#define POWER_DOMAIN_TRANSCODER(tran) \
364 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
365 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 366
1d843f9d
EE
367enum hpd_pin {
368 HPD_NONE = 0,
1d843f9d
EE
369 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
370 HPD_CRT,
371 HPD_SDVO_B,
372 HPD_SDVO_C,
cc24fcdc 373 HPD_PORT_A,
1d843f9d
EE
374 HPD_PORT_B,
375 HPD_PORT_C,
376 HPD_PORT_D,
26951caf 377 HPD_PORT_E,
1d843f9d
EE
378 HPD_NUM_PINS
379};
380
c91711f9
JN
381#define for_each_hpd_pin(__pin) \
382 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
383
5fcece80
JN
384struct i915_hotplug {
385 struct work_struct hotplug_work;
386
387 struct {
388 unsigned long last_jiffies;
389 int count;
390 enum {
391 HPD_ENABLED = 0,
392 HPD_DISABLED = 1,
393 HPD_MARK_DISABLED = 2
394 } state;
395 } stats[HPD_NUM_PINS];
396 u32 event_bits;
397 struct delayed_work reenable_work;
398
399 struct intel_digital_port *irq_port[I915_MAX_PORTS];
400 u32 long_port_mask;
401 u32 short_port_mask;
402 struct work_struct dig_port_work;
403
19625e85
L
404 struct work_struct poll_init_work;
405 bool poll_enabled;
406
5fcece80
JN
407 /*
408 * if we get a HPD irq from DP and a HPD irq from non-DP
409 * the non-DP HPD could block the workqueue on a mode config
410 * mutex getting, that userspace may have taken. However
411 * userspace is waiting on the DP workqueue to run which is
412 * blocked behind the non-DP one.
413 */
414 struct workqueue_struct *dp_wq;
415};
416
2a2d5482
CW
417#define I915_GEM_GPU_DOMAINS \
418 (I915_GEM_DOMAIN_RENDER | \
419 I915_GEM_DOMAIN_SAMPLER | \
420 I915_GEM_DOMAIN_COMMAND | \
421 I915_GEM_DOMAIN_INSTRUCTION | \
422 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 423
055e393f
DL
424#define for_each_pipe(__dev_priv, __p) \
425 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
426#define for_each_pipe_masked(__dev_priv, __p, __mask) \
427 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
428 for_each_if ((__mask) & (1 << (__p)))
8b364b41 429#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
430 for ((__p) = 0; \
431 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
432 (__p)++)
3bdcfc0c
DL
433#define for_each_sprite(__dev_priv, __p, __s) \
434 for ((__s) = 0; \
435 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
436 (__s)++)
9db4a9c7 437
c3aeadc8
JN
438#define for_each_port_masked(__port, __ports_mask) \
439 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
440 for_each_if ((__ports_mask) & (1 << (__port)))
441
d79b814d 442#define for_each_crtc(dev, crtc) \
91c8a326 443 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 444
27321ae8
ML
445#define for_each_intel_plane(dev, intel_plane) \
446 list_for_each_entry(intel_plane, \
91c8a326 447 &(dev)->mode_config.plane_list, \
27321ae8
ML
448 base.head)
449
c107acfe 450#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
451 list_for_each_entry(intel_plane, \
452 &(dev)->mode_config.plane_list, \
c107acfe
MR
453 base.head) \
454 for_each_if ((plane_mask) & \
455 (1 << drm_plane_index(&intel_plane->base)))
456
262cd2e1
VS
457#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
458 list_for_each_entry(intel_plane, \
459 &(dev)->mode_config.plane_list, \
460 base.head) \
95150bdf 461 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 462
91c8a326
CW
463#define for_each_intel_crtc(dev, intel_crtc) \
464 list_for_each_entry(intel_crtc, \
465 &(dev)->mode_config.crtc_list, \
466 base.head)
d063ae48 467
91c8a326
CW
468#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
469 list_for_each_entry(intel_crtc, \
470 &(dev)->mode_config.crtc_list, \
471 base.head) \
98d39494
MR
472 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
473
b2784e15
DL
474#define for_each_intel_encoder(dev, intel_encoder) \
475 list_for_each_entry(intel_encoder, \
476 &(dev)->mode_config.encoder_list, \
477 base.head)
478
3a3371ff
ACO
479#define for_each_intel_connector(dev, intel_connector) \
480 list_for_each_entry(intel_connector, \
91c8a326 481 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
482 base.head)
483
6c2b7c12
DV
484#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
485 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 486 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 487
53f5e3ca
JB
488#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
489 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 490 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 491
b04c5bd6
BF
492#define for_each_power_domain(domain, mask) \
493 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 494 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 495
e7b903d2 496struct drm_i915_private;
ad46cb53 497struct i915_mm_struct;
5cc9ed4b 498struct i915_mmu_object;
e7b903d2 499
a6f766f3
CW
500struct drm_i915_file_private {
501 struct drm_i915_private *dev_priv;
502 struct drm_file *file;
503
504 struct {
505 spinlock_t lock;
506 struct list_head request_list;
d0bc54f2
CW
507/* 20ms is a fairly arbitrary limit (greater than the average frame time)
508 * chosen to prevent the CPU getting more than a frame ahead of the GPU
509 * (when using lax throttling for the frontbuffer). We also use it to
510 * offer free GPU waitboosts for severely congested workloads.
511 */
512#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
513 } mm;
514 struct idr context_idr;
515
2e1b8730
CW
516 struct intel_rps_client {
517 struct list_head link;
518 unsigned boosts;
519 } rps;
a6f766f3 520
c80ff16e 521 unsigned int bsd_engine;
b083a087
MK
522
523/* Client can have a maximum of 3 contexts banned before
524 * it is denied of creating new contexts. As one context
525 * ban needs 4 consecutive hangs, and more if there is
526 * progress in between, this is a last resort stop gap measure
527 * to limit the badly behaving clients access to gpu.
528 */
529#define I915_MAX_CLIENT_CONTEXT_BANS 3
530 int context_bans;
a6f766f3
CW
531};
532
e69d0bc1
DV
533/* Used by dp and fdi links */
534struct intel_link_m_n {
535 uint32_t tu;
536 uint32_t gmch_m;
537 uint32_t gmch_n;
538 uint32_t link_m;
539 uint32_t link_n;
540};
541
542void intel_link_compute_m_n(int bpp, int nlanes,
543 int pixel_clock, int link_clock,
544 struct intel_link_m_n *m_n);
545
1da177e4
LT
546/* Interface history:
547 *
548 * 1.1: Original.
0d6aa60b
DA
549 * 1.2: Add Power Management
550 * 1.3: Add vblank support
de227f5f 551 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 552 * 1.5: Add vblank pipe configuration
2228ed67
MD
553 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
554 * - Support vertical blank on secondary display pipe
1da177e4
LT
555 */
556#define DRIVER_MAJOR 1
2228ed67 557#define DRIVER_MINOR 6
1da177e4
LT
558#define DRIVER_PATCHLEVEL 0
559
0a3e67a4
JB
560struct opregion_header;
561struct opregion_acpi;
562struct opregion_swsci;
563struct opregion_asle;
564
8ee1c3db 565struct intel_opregion {
115719fc
WD
566 struct opregion_header *header;
567 struct opregion_acpi *acpi;
568 struct opregion_swsci *swsci;
ebde53c7
JN
569 u32 swsci_gbda_sub_functions;
570 u32 swsci_sbcb_sub_functions;
115719fc 571 struct opregion_asle *asle;
04ebaadb 572 void *rvda;
82730385 573 const void *vbt;
ada8f955 574 u32 vbt_size;
115719fc 575 u32 *lid_state;
91a60f20 576 struct work_struct asle_work;
8ee1c3db 577};
44834a67 578#define OPREGION_SIZE (8*1024)
8ee1c3db 579
6ef3d427
CW
580struct intel_overlay;
581struct intel_overlay_error_state;
582
9b9d172d 583struct sdvo_device_mapping {
e957d772 584 u8 initialized;
9b9d172d 585 u8 dvo_port;
586 u8 slave_addr;
587 u8 dvo_wiring;
e957d772 588 u8 i2c_pin;
b1083333 589 u8 ddc_pin;
9b9d172d 590};
591
7bd688cd 592struct intel_connector;
820d2d77 593struct intel_encoder;
ccf010fb 594struct intel_atomic_state;
5cec258b 595struct intel_crtc_state;
5724dbd1 596struct intel_initial_plane_config;
0e8ffe1b 597struct intel_crtc;
ee9300bb
DV
598struct intel_limit;
599struct dpll;
b8cecdf5 600
e70236a8 601struct drm_i915_display_funcs {
1353c4fb 602 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 603 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 604 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
605 int (*compute_intermediate_wm)(struct drm_device *dev,
606 struct intel_crtc *intel_crtc,
607 struct intel_crtc_state *newstate);
ccf010fb
ML
608 void (*initial_watermarks)(struct intel_atomic_state *state,
609 struct intel_crtc_state *cstate);
610 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
611 struct intel_crtc_state *cstate);
612 void (*optimize_watermarks)(struct intel_atomic_state *state,
613 struct intel_crtc_state *cstate);
98d39494 614 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 615 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
616 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
617 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
618 /* Returns the active state of the crtc, and if the crtc is active,
619 * fills out the pipe-config with the hw state. */
620 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 621 struct intel_crtc_state *);
5724dbd1
DL
622 void (*get_initial_plane_config)(struct intel_crtc *,
623 struct intel_initial_plane_config *);
190f68c5
ACO
624 int (*crtc_compute_clock)(struct intel_crtc *crtc,
625 struct intel_crtc_state *crtc_state);
4a806558
ML
626 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
627 struct drm_atomic_state *old_state);
628 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
629 struct drm_atomic_state *old_state);
896e5bb0
L
630 void (*update_crtcs)(struct drm_atomic_state *state,
631 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
632 void (*audio_codec_enable)(struct drm_connector *connector,
633 struct intel_encoder *encoder,
5e7234c9 634 const struct drm_display_mode *adjusted_mode);
69bfe1a9 635 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 636 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 637 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
638 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
639 struct drm_framebuffer *fb,
640 struct drm_i915_gem_object *obj,
641 struct drm_i915_gem_request *req,
642 uint32_t flags);
91d14251 643 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
644 /* clock updates for mode set */
645 /* cursor updates */
646 /* render clock increase/decrease */
647 /* display clock increase/decrease */
648 /* pll clock increase/decrease */
8563b1e8 649
b95c5321
ML
650 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
651 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
652};
653
48c1026a
MK
654enum forcewake_domain_id {
655 FW_DOMAIN_ID_RENDER = 0,
656 FW_DOMAIN_ID_BLITTER,
657 FW_DOMAIN_ID_MEDIA,
658
659 FW_DOMAIN_ID_COUNT
660};
661
662enum forcewake_domains {
663 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
664 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
665 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
666 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
667 FORCEWAKE_BLITTER |
668 FORCEWAKE_MEDIA)
669};
670
3756685a
TU
671#define FW_REG_READ (1)
672#define FW_REG_WRITE (2)
673
85ee17eb
PP
674enum decoupled_power_domain {
675 GEN9_DECOUPLED_PD_BLITTER = 0,
676 GEN9_DECOUPLED_PD_RENDER,
677 GEN9_DECOUPLED_PD_MEDIA,
678 GEN9_DECOUPLED_PD_ALL
679};
680
681enum decoupled_ops {
682 GEN9_DECOUPLED_OP_WRITE = 0,
683 GEN9_DECOUPLED_OP_READ
684};
685
3756685a
TU
686enum forcewake_domains
687intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
688 i915_reg_t reg, unsigned int op);
689
907b28c5 690struct intel_uncore_funcs {
c8d9a590 691 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 692 enum forcewake_domains domains);
c8d9a590 693 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 694 enum forcewake_domains domains);
0b274481 695
f0f59a00
VS
696 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
697 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
698 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
699 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 700
f0f59a00 701 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 702 uint8_t val, bool trace);
f0f59a00 703 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 704 uint16_t val, bool trace);
f0f59a00 705 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 706 uint32_t val, bool trace);
990bbdad
CW
707};
708
15157970
TU
709struct intel_forcewake_range {
710 u32 start;
711 u32 end;
712
713 enum forcewake_domains domains;
714};
715
907b28c5
CW
716struct intel_uncore {
717 spinlock_t lock; /** lock is also taken in irq contexts. */
718
15157970
TU
719 const struct intel_forcewake_range *fw_domains_table;
720 unsigned int fw_domains_table_entries;
721
907b28c5
CW
722 struct intel_uncore_funcs funcs;
723
724 unsigned fifo_count;
003342a5 725
48c1026a 726 enum forcewake_domains fw_domains;
003342a5 727 enum forcewake_domains fw_domains_active;
b2cff0db
CW
728
729 struct intel_uncore_forcewake_domain {
730 struct drm_i915_private *i915;
48c1026a 731 enum forcewake_domain_id id;
33c582c1 732 enum forcewake_domains mask;
b2cff0db 733 unsigned wake_count;
a57a4a67 734 struct hrtimer timer;
f0f59a00 735 i915_reg_t reg_set;
05a2fb15
MK
736 u32 val_set;
737 u32 val_clear;
f0f59a00
VS
738 i915_reg_t reg_ack;
739 i915_reg_t reg_post;
05a2fb15 740 u32 val_reset;
b2cff0db 741 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
742
743 int unclaimed_mmio_check;
b2cff0db
CW
744};
745
746/* Iterate over initialised fw domains */
33c582c1
TU
747#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
748 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
749 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
750 (domain__)++) \
751 for_each_if ((mask__) & (domain__)->mask)
752
753#define for_each_fw_domain(domain__, dev_priv__) \
754 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 755
b6e7d894
DL
756#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
757#define CSR_VERSION_MAJOR(version) ((version) >> 16)
758#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
759
eb805623 760struct intel_csr {
8144ac59 761 struct work_struct work;
eb805623 762 const char *fw_path;
a7f749f9 763 uint32_t *dmc_payload;
eb805623 764 uint32_t dmc_fw_size;
b6e7d894 765 uint32_t version;
eb805623 766 uint32_t mmio_count;
f0f59a00 767 i915_reg_t mmioaddr[8];
eb805623 768 uint32_t mmiodata[8];
832dba88 769 uint32_t dc_state;
a37baf3b 770 uint32_t allowed_dc_mask;
eb805623
DV
771};
772
604db650
JL
773#define DEV_INFO_FOR_EACH_FLAG(func) \
774 func(is_mobile); \
3e4274f8 775 func(is_lp); \
c007fb4a 776 func(is_alpha_support); \
566c56a4 777 /* Keep has_* in alphabetical order */ \
dfc5148f 778 func(has_64bit_reloc); \
9e1d0e60 779 func(has_aliasing_ppgtt); \
604db650 780 func(has_csr); \
566c56a4 781 func(has_ddi); \
70821af6 782 func(has_decoupled_mmio); \
604db650 783 func(has_dp_mst); \
566c56a4
JL
784 func(has_fbc); \
785 func(has_fpga_dbg); \
9e1d0e60
MT
786 func(has_full_ppgtt); \
787 func(has_full_48bit_ppgtt); \
604db650 788 func(has_gmbus_irq); \
604db650
JL
789 func(has_gmch_display); \
790 func(has_guc); \
604db650 791 func(has_hotplug); \
566c56a4
JL
792 func(has_hw_contexts); \
793 func(has_l3_dpf); \
604db650 794 func(has_llc); \
566c56a4
JL
795 func(has_logical_ring_contexts); \
796 func(has_overlay); \
797 func(has_pipe_cxsr); \
798 func(has_pooled_eu); \
799 func(has_psr); \
800 func(has_rc6); \
801 func(has_rc6p); \
802 func(has_resource_streamer); \
803 func(has_runtime_pm); \
604db650 804 func(has_snoop); \
566c56a4
JL
805 func(cursor_needs_physical); \
806 func(hws_needs_physical); \
807 func(overlay_needs_physical); \
70821af6 808 func(supports_tv);
c96ea64e 809
915490d5 810struct sseu_dev_info {
f08a0c92 811 u8 slice_mask;
57ec171e 812 u8 subslice_mask;
915490d5
ID
813 u8 eu_total;
814 u8 eu_per_subslice;
43b67998
ID
815 u8 min_eu_in_pool;
816 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
817 u8 subslice_7eu[3];
818 u8 has_slice_pg:1;
819 u8 has_subslice_pg:1;
820 u8 has_eu_pg:1;
915490d5
ID
821};
822
57ec171e
ID
823static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
824{
825 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
826}
827
2e0d26f8
JN
828/* Keep in gen based order, and chronological order within a gen */
829enum intel_platform {
830 INTEL_PLATFORM_UNINITIALIZED = 0,
831 INTEL_I830,
832 INTEL_I845G,
833 INTEL_I85X,
834 INTEL_I865G,
835 INTEL_I915G,
836 INTEL_I915GM,
837 INTEL_I945G,
838 INTEL_I945GM,
839 INTEL_G33,
840 INTEL_PINEVIEW,
c0f86832
JN
841 INTEL_I965G,
842 INTEL_I965GM,
f69c11ae
JN
843 INTEL_G45,
844 INTEL_GM45,
2e0d26f8
JN
845 INTEL_IRONLAKE,
846 INTEL_SANDYBRIDGE,
847 INTEL_IVYBRIDGE,
848 INTEL_VALLEYVIEW,
849 INTEL_HASWELL,
850 INTEL_BROADWELL,
851 INTEL_CHERRYVIEW,
852 INTEL_SKYLAKE,
853 INTEL_BROXTON,
854 INTEL_KABYLAKE,
855 INTEL_GEMINILAKE,
856};
857
cfdf1fa2 858struct intel_device_info {
10fce67a 859 u32 display_mmio_offset;
87f1f465 860 u16 device_id;
ac208a8b 861 u8 num_pipes;
d615a166 862 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 863 u8 gen;
ae5702d2 864 u16 gen_mask;
2e0d26f8 865 enum intel_platform platform;
73ae478c 866 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 867 u8 num_rings;
604db650
JL
868#define DEFINE_FLAG(name) u8 name:1
869 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
870#undef DEFINE_FLAG
6f3fff60 871 u16 ddb_size; /* in blocks */
a57c774a
AK
872 /* Register offsets for the various display pipes and transcoders */
873 int pipe_offsets[I915_MAX_TRANSCODERS];
874 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 875 int palette_offsets[I915_MAX_PIPES];
5efb3e28 876 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
877
878 /* Slice/subslice/EU info */
43b67998 879 struct sseu_dev_info sseu;
82cf435b
LL
880
881 struct color_luts {
882 u16 degamma_lut_size;
883 u16 gamma_lut_size;
884 } color;
cfdf1fa2
KH
885};
886
2bd160a1
CW
887struct intel_display_error_state;
888
889struct drm_i915_error_state {
890 struct kref ref;
891 struct timeval time;
de867c20
CW
892 struct timeval boottime;
893 struct timeval uptime;
2bd160a1 894
9f267eb8
CW
895 struct drm_i915_private *i915;
896
2bd160a1
CW
897 char error_msg[128];
898 bool simulated;
899 int iommu;
900 u32 reset_count;
901 u32 suspend_count;
902 struct intel_device_info device_info;
903
904 /* Generic register state */
905 u32 eir;
906 u32 pgtbl_er;
907 u32 ier;
908 u32 gtier[4];
909 u32 ccid;
910 u32 derrmr;
911 u32 forcewake;
912 u32 error; /* gen6+ */
913 u32 err_int; /* gen7 */
914 u32 fault_data0; /* gen8, gen9 */
915 u32 fault_data1; /* gen8, gen9 */
916 u32 done_reg;
917 u32 gac_eco;
918 u32 gam_ecochk;
919 u32 gab_ctl;
920 u32 gfx_mode;
d636951e 921
2bd160a1
CW
922 u64 fence[I915_MAX_NUM_FENCES];
923 struct intel_overlay_error_state *overlay;
924 struct intel_display_error_state *display;
51d545d0 925 struct drm_i915_error_object *semaphore;
27b85bea 926 struct drm_i915_error_object *guc_log;
2bd160a1
CW
927
928 struct drm_i915_error_engine {
929 int engine_id;
930 /* Software tracked state */
931 bool waiting;
932 int num_waiters;
3fe3b030
MK
933 unsigned long hangcheck_timestamp;
934 bool hangcheck_stalled;
2bd160a1
CW
935 enum intel_engine_hangcheck_action hangcheck_action;
936 struct i915_address_space *vm;
937 int num_requests;
938
cdb324bd
CW
939 /* position of active request inside the ring */
940 u32 rq_head, rq_post, rq_tail;
941
2bd160a1
CW
942 /* our own tracking of ring head and tail */
943 u32 cpu_ring_head;
944 u32 cpu_ring_tail;
945
946 u32 last_seqno;
2bd160a1
CW
947
948 /* Register state */
949 u32 start;
950 u32 tail;
951 u32 head;
952 u32 ctl;
21a2c58a 953 u32 mode;
2bd160a1
CW
954 u32 hws;
955 u32 ipeir;
956 u32 ipehr;
2bd160a1
CW
957 u32 bbstate;
958 u32 instpm;
959 u32 instps;
960 u32 seqno;
961 u64 bbaddr;
962 u64 acthd;
963 u32 fault_reg;
964 u64 faddr;
965 u32 rc_psmi; /* sleep state */
966 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 967 struct intel_instdone instdone;
2bd160a1
CW
968
969 struct drm_i915_error_object {
2bd160a1 970 u64 gtt_offset;
03382dfb 971 u64 gtt_size;
0a97015d
CW
972 int page_count;
973 int unused;
2bd160a1
CW
974 u32 *pages[0];
975 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
976
977 struct drm_i915_error_object *wa_ctx;
978
979 struct drm_i915_error_request {
980 long jiffies;
c84455b4 981 pid_t pid;
35ca039e 982 u32 context;
84102171 983 int ban_score;
2bd160a1
CW
984 u32 seqno;
985 u32 head;
986 u32 tail;
35ca039e 987 } *requests, execlist[2];
2bd160a1
CW
988
989 struct drm_i915_error_waiter {
990 char comm[TASK_COMM_LEN];
991 pid_t pid;
992 u32 seqno;
993 } *waiters;
994
995 struct {
996 u32 gfx_mode;
997 union {
998 u64 pdp[4];
999 u32 pp_dir_base;
1000 };
1001 } vm_info;
1002
1003 pid_t pid;
1004 char comm[TASK_COMM_LEN];
b083a087 1005 int context_bans;
2bd160a1
CW
1006 } engine[I915_NUM_ENGINES];
1007
1008 struct drm_i915_error_buffer {
1009 u32 size;
1010 u32 name;
1011 u32 rseqno[I915_NUM_ENGINES], wseqno;
1012 u64 gtt_offset;
1013 u32 read_domains;
1014 u32 write_domain;
1015 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1016 u32 tiling:2;
1017 u32 dirty:1;
1018 u32 purgeable:1;
1019 u32 userptr:1;
1020 s32 engine:4;
1021 u32 cache_level:3;
1022 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1023 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1024 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1025};
1026
7faf1ab2
DV
1027enum i915_cache_level {
1028 I915_CACHE_NONE = 0,
350ec881
CW
1029 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1030 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1031 caches, eg sampler/render caches, and the
1032 large Last-Level-Cache. LLC is coherent with
1033 the CPU, but L3 is only visible to the GPU. */
651d794f 1034 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1035};
1036
85fd4f58
CW
1037#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1038
821d66dd 1039#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 1040
31b7a88d 1041/**
e2efd130 1042 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
1043 * @ref: reference count.
1044 * @user_handle: userspace tracking identity for this context.
1045 * @remap_slice: l3 row remapping information.
b1b38278
DW
1046 * @flags: context specific flags:
1047 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
1048 * @file_priv: filp associated with this context (NULL for global default
1049 * context).
1050 * @hang_stats: information about the role of this context in possible GPU
1051 * hangs.
7df113e4 1052 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
1053 * @legacy_hw_ctx: render context backing object and whether it is correctly
1054 * initialized (legacy ring submission mechanism only).
1055 * @link: link in the global list of contexts.
1056 *
1057 * Contexts are memory images used by the hardware to store copies of their
1058 * internal state.
1059 */
e2efd130 1060struct i915_gem_context {
dce3271b 1061 struct kref ref;
9ea4feec 1062 struct drm_i915_private *i915;
40521054 1063 struct drm_i915_file_private *file_priv;
ae6c4806 1064 struct i915_hw_ppgtt *ppgtt;
c84455b4 1065 struct pid *pid;
562f5d45 1066 const char *name;
a33afea5 1067
8d59bc6a 1068 unsigned long flags;
bc3d6744
CW
1069#define CONTEXT_NO_ZEROMAP BIT(0)
1070#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
1071
1072 /* Unique identifier for this context, used by the hw for tracking */
1073 unsigned int hw_id;
8d59bc6a 1074 u32 user_handle;
9f792eba 1075 int priority; /* greater priorities are serviced first */
5d1808ec 1076
0cb26a8e
CW
1077 u32 ggtt_alignment;
1078
9021ad03 1079 struct intel_context {
bf3783e5 1080 struct i915_vma *state;
7e37f889 1081 struct intel_ring *ring;
82352e90 1082 uint32_t *lrc_reg_state;
8d59bc6a
CW
1083 u64 lrc_desc;
1084 int pin_count;
24f1d3cc 1085 bool initialised;
666796da 1086 } engine[I915_NUM_ENGINES];
bcd794c2 1087 u32 ring_size;
c01fc532 1088 u32 desc_template;
3c7ba635 1089 struct atomic_notifier_head status_notifier;
80a9a8db 1090 bool execlists_force_single_submission;
c9e003af 1091
a33afea5 1092 struct list_head link;
8d59bc6a
CW
1093
1094 u8 remap_slice;
50e046b6 1095 bool closed:1;
bc1d53c6
MK
1096 bool bannable:1;
1097 bool banned:1;
1098
1099 unsigned int guilty_count; /* guilty of a hang */
1100 unsigned int active_count; /* active during hang */
1101
1102#define CONTEXT_SCORE_GUILTY 10
1103#define CONTEXT_SCORE_BAN_THRESHOLD 40
1104 /* Accumulated score of hangs caused by this context */
1105 int ban_score;
40521054
BW
1106};
1107
a4001f1b
PZ
1108enum fb_op_origin {
1109 ORIGIN_GTT,
1110 ORIGIN_CPU,
1111 ORIGIN_CS,
1112 ORIGIN_FLIP,
74b4ea1e 1113 ORIGIN_DIRTYFB,
a4001f1b
PZ
1114};
1115
ab34a7e8 1116struct intel_fbc {
25ad93fd
PZ
1117 /* This is always the inner lock when overlapping with struct_mutex and
1118 * it's the outer lock when overlapping with stolen_lock. */
1119 struct mutex lock;
5e59f717 1120 unsigned threshold;
dbef0f15
PZ
1121 unsigned int possible_framebuffer_bits;
1122 unsigned int busy_bits;
010cf73d 1123 unsigned int visible_pipes_mask;
e35fef21 1124 struct intel_crtc *crtc;
5c3fe8b0 1125
c4213885 1126 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1127 struct drm_mm_node *compressed_llb;
1128
da46f936
RV
1129 bool false_color;
1130
d029bcad 1131 bool enabled;
0e631adc 1132 bool active;
9adccc60 1133
61a585d6
PZ
1134 bool underrun_detected;
1135 struct work_struct underrun_work;
1136
aaf78d27
PZ
1137 struct intel_fbc_state_cache {
1138 struct {
1139 unsigned int mode_flags;
1140 uint32_t hsw_bdw_pixel_rate;
1141 } crtc;
1142
1143 struct {
1144 unsigned int rotation;
1145 int src_w;
1146 int src_h;
1147 bool visible;
1148 } plane;
1149
1150 struct {
1151 u64 ilk_ggtt_offset;
aaf78d27
PZ
1152 uint32_t pixel_format;
1153 unsigned int stride;
1154 int fence_reg;
1155 unsigned int tiling_mode;
1156 } fb;
1157 } state_cache;
1158
b183b3f1
PZ
1159 struct intel_fbc_reg_params {
1160 struct {
1161 enum pipe pipe;
1162 enum plane plane;
1163 unsigned int fence_y_offset;
1164 } crtc;
1165
1166 struct {
1167 u64 ggtt_offset;
b183b3f1
PZ
1168 uint32_t pixel_format;
1169 unsigned int stride;
1170 int fence_reg;
1171 } fb;
1172
1173 int cfb_size;
1174 } params;
1175
5c3fe8b0 1176 struct intel_fbc_work {
128d7356 1177 bool scheduled;
ca18d51d 1178 u32 scheduled_vblank;
128d7356 1179 struct work_struct work;
128d7356 1180 } work;
5c3fe8b0 1181
bf6189c6 1182 const char *no_fbc_reason;
b5e50c3f
JB
1183};
1184
96178eeb
VK
1185/**
1186 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1187 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1188 * parsing for same resolution.
1189 */
1190enum drrs_refresh_rate_type {
1191 DRRS_HIGH_RR,
1192 DRRS_LOW_RR,
1193 DRRS_MAX_RR, /* RR count */
1194};
1195
1196enum drrs_support_type {
1197 DRRS_NOT_SUPPORTED = 0,
1198 STATIC_DRRS_SUPPORT = 1,
1199 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1200};
1201
2807cf69 1202struct intel_dp;
96178eeb
VK
1203struct i915_drrs {
1204 struct mutex mutex;
1205 struct delayed_work work;
1206 struct intel_dp *dp;
1207 unsigned busy_frontbuffer_bits;
1208 enum drrs_refresh_rate_type refresh_rate_type;
1209 enum drrs_support_type type;
1210};
1211
a031d709 1212struct i915_psr {
f0355c4a 1213 struct mutex lock;
a031d709
RV
1214 bool sink_support;
1215 bool source_ok;
2807cf69 1216 struct intel_dp *enabled;
7c8f8a70
RV
1217 bool active;
1218 struct delayed_work work;
9ca15301 1219 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1220 bool psr2_support;
1221 bool aux_frame_sync;
60e5ffe3 1222 bool link_standby;
3f51e471 1223};
5c3fe8b0 1224
3bad0781 1225enum intel_pch {
f0350830 1226 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1227 PCH_IBX, /* Ibexpeak PCH */
1228 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1229 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1230 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1231 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1232 PCH_NOP,
3bad0781
ZW
1233};
1234
988d6ee8
PZ
1235enum intel_sbi_destination {
1236 SBI_ICLK,
1237 SBI_MPHY,
1238};
1239
b690e96c 1240#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1241#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1242#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1243#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1244#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1245#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1246
8be48d92 1247struct intel_fbdev;
1630fe75 1248struct intel_fbc_work;
38651674 1249
c2b9152f
DV
1250struct intel_gmbus {
1251 struct i2c_adapter adapter;
3e4d44e0 1252#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1253 u32 force_bit;
c2b9152f 1254 u32 reg0;
f0f59a00 1255 i915_reg_t gpio_reg;
c167a6fc 1256 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1257 struct drm_i915_private *dev_priv;
1258};
1259
f4c956ad 1260struct i915_suspend_saved_registers {
e948e994 1261 u32 saveDSPARB;
ba8bbcf6 1262 u32 saveFBC_CONTROL;
1f84e550 1263 u32 saveCACHE_MODE_0;
1f84e550 1264 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1265 u32 saveSWF0[16];
1266 u32 saveSWF1[16];
85fa792b 1267 u32 saveSWF3[3];
4b9de737 1268 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1269 u32 savePCH_PORT_HOTPLUG;
9f49c376 1270 u16 saveGCDGMBUS;
f4c956ad 1271};
c85aa885 1272
ddeea5b0
ID
1273struct vlv_s0ix_state {
1274 /* GAM */
1275 u32 wr_watermark;
1276 u32 gfx_prio_ctrl;
1277 u32 arb_mode;
1278 u32 gfx_pend_tlb0;
1279 u32 gfx_pend_tlb1;
1280 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1281 u32 media_max_req_count;
1282 u32 gfx_max_req_count;
1283 u32 render_hwsp;
1284 u32 ecochk;
1285 u32 bsd_hwsp;
1286 u32 blt_hwsp;
1287 u32 tlb_rd_addr;
1288
1289 /* MBC */
1290 u32 g3dctl;
1291 u32 gsckgctl;
1292 u32 mbctl;
1293
1294 /* GCP */
1295 u32 ucgctl1;
1296 u32 ucgctl3;
1297 u32 rcgctl1;
1298 u32 rcgctl2;
1299 u32 rstctl;
1300 u32 misccpctl;
1301
1302 /* GPM */
1303 u32 gfxpause;
1304 u32 rpdeuhwtc;
1305 u32 rpdeuc;
1306 u32 ecobus;
1307 u32 pwrdwnupctl;
1308 u32 rp_down_timeout;
1309 u32 rp_deucsw;
1310 u32 rcubmabdtmr;
1311 u32 rcedata;
1312 u32 spare2gh;
1313
1314 /* Display 1 CZ domain */
1315 u32 gt_imr;
1316 u32 gt_ier;
1317 u32 pm_imr;
1318 u32 pm_ier;
1319 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1320
1321 /* GT SA CZ domain */
1322 u32 tilectl;
1323 u32 gt_fifoctl;
1324 u32 gtlc_wake_ctrl;
1325 u32 gtlc_survive;
1326 u32 pmwgicz;
1327
1328 /* Display 2 CZ domain */
1329 u32 gu_ctl0;
1330 u32 gu_ctl1;
9c25210f 1331 u32 pcbr;
ddeea5b0
ID
1332 u32 clock_gate_dis2;
1333};
1334
bf225f20
CW
1335struct intel_rps_ei {
1336 u32 cz_clock;
1337 u32 render_c0;
1338 u32 media_c0;
31685c25
D
1339};
1340
c85aa885 1341struct intel_gen6_power_mgmt {
d4d70aa5
ID
1342 /*
1343 * work, interrupts_enabled and pm_iir are protected by
1344 * dev_priv->irq_lock
1345 */
c85aa885 1346 struct work_struct work;
d4d70aa5 1347 bool interrupts_enabled;
c85aa885 1348 u32 pm_iir;
59cdb63d 1349
b20e3cfe 1350 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1351 u32 pm_intr_keep;
1352
b39fb297
BW
1353 /* Frequencies are stored in potentially platform dependent multiples.
1354 * In other words, *_freq needs to be multiplied by X to be interesting.
1355 * Soft limits are those which are used for the dynamic reclocking done
1356 * by the driver (raise frequencies under heavy loads, and lower for
1357 * lighter loads). Hard limits are those imposed by the hardware.
1358 *
1359 * A distinction is made for overclocking, which is never enabled by
1360 * default, and is considered to be above the hard limit if it's
1361 * possible at all.
1362 */
1363 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1364 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1365 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1366 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1367 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1368 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1369 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1370 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1371 u8 rp1_freq; /* "less than" RP0 power/freqency */
1372 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1373 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1374
8fb55197
CW
1375 u8 up_threshold; /* Current %busy required to uplock */
1376 u8 down_threshold; /* Current %busy required to downclock */
1377
dd75fdc8
CW
1378 int last_adj;
1379 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1380
8d3afd7d
CW
1381 spinlock_t client_lock;
1382 struct list_head clients;
1383 bool client_boost;
1384
c0951f0c 1385 bool enabled;
54b4f68f 1386 struct delayed_work autoenable_work;
1854d5ca 1387 unsigned boosts;
4fc688ce 1388
bf225f20
CW
1389 /* manual wa residency calculations */
1390 struct intel_rps_ei up_ei, down_ei;
1391
4fc688ce
JB
1392 /*
1393 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1394 * Must be taken after struct_mutex if nested. Note that
1395 * this lock may be held for long periods of time when
1396 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1397 */
1398 struct mutex hw_lock;
c85aa885
DV
1399};
1400
1a240d4d
DV
1401/* defined intel_pm.c */
1402extern spinlock_t mchdev_lock;
1403
c85aa885
DV
1404struct intel_ilk_power_mgmt {
1405 u8 cur_delay;
1406 u8 min_delay;
1407 u8 max_delay;
1408 u8 fmax;
1409 u8 fstart;
1410
1411 u64 last_count1;
1412 unsigned long last_time1;
1413 unsigned long chipset_power;
1414 u64 last_count2;
5ed0bdf2 1415 u64 last_time2;
c85aa885
DV
1416 unsigned long gfx_power;
1417 u8 corr;
1418
1419 int c_m;
1420 int r_t;
1421};
1422
c6cb582e
ID
1423struct drm_i915_private;
1424struct i915_power_well;
1425
1426struct i915_power_well_ops {
1427 /*
1428 * Synchronize the well's hw state to match the current sw state, for
1429 * example enable/disable it based on the current refcount. Called
1430 * during driver init and resume time, possibly after first calling
1431 * the enable/disable handlers.
1432 */
1433 void (*sync_hw)(struct drm_i915_private *dev_priv,
1434 struct i915_power_well *power_well);
1435 /*
1436 * Enable the well and resources that depend on it (for example
1437 * interrupts located on the well). Called after the 0->1 refcount
1438 * transition.
1439 */
1440 void (*enable)(struct drm_i915_private *dev_priv,
1441 struct i915_power_well *power_well);
1442 /*
1443 * Disable the well and resources that depend on it. Called after
1444 * the 1->0 refcount transition.
1445 */
1446 void (*disable)(struct drm_i915_private *dev_priv,
1447 struct i915_power_well *power_well);
1448 /* Returns the hw enabled state. */
1449 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1450 struct i915_power_well *power_well);
1451};
1452
a38911a3
WX
1453/* Power well structure for haswell */
1454struct i915_power_well {
c1ca727f 1455 const char *name;
6f3ef5dd 1456 bool always_on;
a38911a3
WX
1457 /* power well enable/disable usage count */
1458 int count;
bfafe93a
ID
1459 /* cached hw enabled state */
1460 bool hw_enabled;
c1ca727f 1461 unsigned long domains;
01c3faa7
ACO
1462 /* unique identifier for this power well */
1463 unsigned long id;
362624c9
ACO
1464 /*
1465 * Arbitraty data associated with this power well. Platform and power
1466 * well specific.
1467 */
1468 unsigned long data;
c6cb582e 1469 const struct i915_power_well_ops *ops;
a38911a3
WX
1470};
1471
83c00f55 1472struct i915_power_domains {
baa70707
ID
1473 /*
1474 * Power wells needed for initialization at driver init and suspend
1475 * time are on. They are kept on until after the first modeset.
1476 */
1477 bool init_power_on;
0d116a29 1478 bool initializing;
c1ca727f 1479 int power_well_count;
baa70707 1480
83c00f55 1481 struct mutex lock;
1da51581 1482 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1483 struct i915_power_well *power_wells;
83c00f55
ID
1484};
1485
35a85ac6 1486#define MAX_L3_SLICES 2
a4da4fa4 1487struct intel_l3_parity {
35a85ac6 1488 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1489 struct work_struct error_work;
35a85ac6 1490 int which_slice;
a4da4fa4
DV
1491};
1492
4b5aed62 1493struct i915_gem_mm {
4b5aed62
DV
1494 /** Memory allocator for GTT stolen memory */
1495 struct drm_mm stolen;
92e97d2f
PZ
1496 /** Protects the usage of the GTT stolen memory allocator. This is
1497 * always the inner lock when overlapping with struct_mutex. */
1498 struct mutex stolen_lock;
1499
4b5aed62
DV
1500 /** List of all objects in gtt_space. Used to restore gtt
1501 * mappings on resume */
1502 struct list_head bound_list;
1503 /**
1504 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1505 * are idle and not used by the GPU). These objects may or may
1506 * not actually have any pages attached.
4b5aed62
DV
1507 */
1508 struct list_head unbound_list;
1509
275f039d
CW
1510 /** List of all objects in gtt_space, currently mmaped by userspace.
1511 * All objects within this list must also be on bound_list.
1512 */
1513 struct list_head userfault_list;
1514
fbbd37b3
CW
1515 /**
1516 * List of objects which are pending destruction.
1517 */
1518 struct llist_head free_list;
1519 struct work_struct free_work;
1520
4b5aed62
DV
1521 /** Usable portion of the GTT for GEM */
1522 unsigned long stolen_base; /* limited to low memory (32-bit) */
1523
4b5aed62
DV
1524 /** PPGTT used for aliasing the PPGTT with the GTT */
1525 struct i915_hw_ppgtt *aliasing_ppgtt;
1526
2cfcd32a 1527 struct notifier_block oom_notifier;
e87666b5 1528 struct notifier_block vmap_notifier;
ceabbba5 1529 struct shrinker shrinker;
4b5aed62 1530
4b5aed62
DV
1531 /** LRU list of objects with fence regs on them. */
1532 struct list_head fence_list;
1533
4b5aed62
DV
1534 /**
1535 * Are we in a non-interruptible section of code like
1536 * modesetting?
1537 */
1538 bool interruptible;
1539
bdf1e7e3 1540 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1541 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1542
4b5aed62
DV
1543 /** Bit 6 swizzling required for X tiling */
1544 uint32_t bit_6_swizzle_x;
1545 /** Bit 6 swizzling required for Y tiling */
1546 uint32_t bit_6_swizzle_y;
1547
4b5aed62 1548 /* accounting, useful for userland debugging */
c20e8355 1549 spinlock_t object_stat_lock;
3ef7f228 1550 u64 object_memory;
4b5aed62
DV
1551 u32 object_count;
1552};
1553
edc3d884 1554struct drm_i915_error_state_buf {
0a4cd7c8 1555 struct drm_i915_private *i915;
edc3d884
MK
1556 unsigned bytes;
1557 unsigned size;
1558 int err;
1559 u8 *buf;
1560 loff_t start;
1561 loff_t pos;
1562};
1563
fc16b48b 1564struct i915_error_state_file_priv {
12ff05e7 1565 struct drm_i915_private *i915;
fc16b48b
MK
1566 struct drm_i915_error_state *error;
1567};
1568
b52992c0
CW
1569#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1570#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1571
3fe3b030
MK
1572#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1573#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1574
99584db3
DV
1575struct i915_gpu_error {
1576 /* For hangcheck timer */
1577#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1578#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1579
737b1506 1580 struct delayed_work hangcheck_work;
99584db3
DV
1581
1582 /* For reset and error_state handling. */
1583 spinlock_t lock;
1584 /* Protected by the above dev->gpu_error.lock. */
1585 struct drm_i915_error_state *first_error;
094f9a54
CW
1586
1587 unsigned long missed_irq_rings;
1588
1f83fee0 1589 /**
2ac0f450 1590 * State variable controlling the reset flow and count
1f83fee0 1591 *
2ac0f450 1592 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1593 *
1594 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1595 * meaning that any waiters holding onto the struct_mutex should
1596 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1597 *
1598 * If reset is not completed succesfully, the I915_WEDGE bit is
1599 * set meaning that hardware is terminally sour and there is no
1600 * recovery. All waiters on the reset_queue will be woken when
1601 * that happens.
1602 *
1603 * This counter is used by the wait_seqno code to notice that reset
1604 * event happened and it needs to restart the entire ioctl (since most
1605 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1606 *
1607 * This is important for lock-free wait paths, where no contended lock
1608 * naturally enforces the correct ordering between the bail-out of the
1609 * waiter and the gpu reset work code.
1f83fee0 1610 */
8af29b0c 1611 unsigned long reset_count;
1f83fee0 1612
8af29b0c
CW
1613 unsigned long flags;
1614#define I915_RESET_IN_PROGRESS 0
1615#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1616
1f15b76f
CW
1617 /**
1618 * Waitqueue to signal when a hang is detected. Used to for waiters
1619 * to release the struct_mutex for the reset to procede.
1620 */
1621 wait_queue_head_t wait_queue;
1622
1f83fee0
DV
1623 /**
1624 * Waitqueue to signal when the reset has completed. Used by clients
1625 * that wait for dev_priv->mm.wedged to settle.
1626 */
1627 wait_queue_head_t reset_queue;
33196ded 1628
094f9a54 1629 /* For missed irq/seqno simulation. */
688e6c72 1630 unsigned long test_irq_rings;
99584db3
DV
1631};
1632
b8efb17b
ZR
1633enum modeset_restore {
1634 MODESET_ON_LID_OPEN,
1635 MODESET_DONE,
1636 MODESET_SUSPENDED,
1637};
1638
500ea70d
RV
1639#define DP_AUX_A 0x40
1640#define DP_AUX_B 0x10
1641#define DP_AUX_C 0x20
1642#define DP_AUX_D 0x30
1643
11c1b657
XZ
1644#define DDC_PIN_B 0x05
1645#define DDC_PIN_C 0x04
1646#define DDC_PIN_D 0x06
1647
6acab15a 1648struct ddi_vbt_port_info {
ce4dd49e
DL
1649 /*
1650 * This is an index in the HDMI/DVI DDI buffer translation table.
1651 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1652 * populate this field.
1653 */
1654#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1655 uint8_t hdmi_level_shift;
311a2094
PZ
1656
1657 uint8_t supports_dvi:1;
1658 uint8_t supports_hdmi:1;
1659 uint8_t supports_dp:1;
500ea70d
RV
1660
1661 uint8_t alternate_aux_channel;
11c1b657 1662 uint8_t alternate_ddc_pin;
75067dde
AK
1663
1664 uint8_t dp_boost_level;
1665 uint8_t hdmi_boost_level;
6acab15a
PZ
1666};
1667
bfd7ebda
RV
1668enum psr_lines_to_wait {
1669 PSR_0_LINES_TO_WAIT = 0,
1670 PSR_1_LINE_TO_WAIT,
1671 PSR_4_LINES_TO_WAIT,
1672 PSR_8_LINES_TO_WAIT
83a7280e
PB
1673};
1674
41aa3448
RV
1675struct intel_vbt_data {
1676 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1677 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1678
1679 /* Feature bits */
1680 unsigned int int_tv_support:1;
1681 unsigned int lvds_dither:1;
1682 unsigned int lvds_vbt:1;
1683 unsigned int int_crt_support:1;
1684 unsigned int lvds_use_ssc:1;
1685 unsigned int display_clock_mode:1;
1686 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1687 unsigned int panel_type:4;
41aa3448
RV
1688 int lvds_ssc_freq;
1689 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1690
83a7280e
PB
1691 enum drrs_support_type drrs_type;
1692
6aa23e65
JN
1693 struct {
1694 int rate;
1695 int lanes;
1696 int preemphasis;
1697 int vswing;
06411f08 1698 bool low_vswing;
6aa23e65
JN
1699 bool initialized;
1700 bool support;
1701 int bpp;
1702 struct edp_power_seq pps;
1703 } edp;
41aa3448 1704
bfd7ebda
RV
1705 struct {
1706 bool full_link;
1707 bool require_aux_wakeup;
1708 int idle_frames;
1709 enum psr_lines_to_wait lines_to_wait;
1710 int tp1_wakeup_time;
1711 int tp2_tp3_wakeup_time;
1712 } psr;
1713
f00076d2
JN
1714 struct {
1715 u16 pwm_freq_hz;
39fbc9c8 1716 bool present;
f00076d2 1717 bool active_low_pwm;
1de6068e 1718 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1719 enum intel_backlight_type type;
f00076d2
JN
1720 } backlight;
1721
d17c5443
SK
1722 /* MIPI DSI */
1723 struct {
1724 u16 panel_id;
d3b542fc
SK
1725 struct mipi_config *config;
1726 struct mipi_pps_data *pps;
1727 u8 seq_version;
1728 u32 size;
1729 u8 *data;
8d3ed2f3 1730 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1731 } dsi;
1732
41aa3448
RV
1733 int crt_ddc_pin;
1734
1735 int child_dev_num;
768f69c9 1736 union child_device_config *child_dev;
6acab15a
PZ
1737
1738 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1739 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1740};
1741
77c122bc
VS
1742enum intel_ddb_partitioning {
1743 INTEL_DDB_PART_1_2,
1744 INTEL_DDB_PART_5_6, /* IVB+ */
1745};
1746
1fd527cc
VS
1747struct intel_wm_level {
1748 bool enable;
1749 uint32_t pri_val;
1750 uint32_t spr_val;
1751 uint32_t cur_val;
1752 uint32_t fbc_val;
1753};
1754
820c1980 1755struct ilk_wm_values {
609cedef
VS
1756 uint32_t wm_pipe[3];
1757 uint32_t wm_lp[3];
1758 uint32_t wm_lp_spr[3];
1759 uint32_t wm_linetime[3];
1760 bool enable_fbc_wm;
1761 enum intel_ddb_partitioning partitioning;
1762};
1763
262cd2e1 1764struct vlv_pipe_wm {
1b31389c 1765 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1766};
ae80152d 1767
262cd2e1
VS
1768struct vlv_sr_wm {
1769 uint16_t plane;
1b31389c
VS
1770 uint16_t cursor;
1771};
1772
1773struct vlv_wm_ddl_values {
1774 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1775};
ae80152d 1776
262cd2e1
VS
1777struct vlv_wm_values {
1778 struct vlv_pipe_wm pipe[3];
1779 struct vlv_sr_wm sr;
1b31389c 1780 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1781 uint8_t level;
1782 bool cxsr;
0018fda1
VS
1783};
1784
c193924e 1785struct skl_ddb_entry {
16160e3d 1786 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1787};
1788
1789static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1790{
16160e3d 1791 return entry->end - entry->start;
c193924e
DL
1792}
1793
08db6652
DL
1794static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1795 const struct skl_ddb_entry *e2)
1796{
1797 if (e1->start == e2->start && e1->end == e2->end)
1798 return true;
1799
1800 return false;
1801}
1802
c193924e 1803struct skl_ddb_allocation {
2cd601c6 1804 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1805 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1806};
1807
2ac96d2a 1808struct skl_wm_values {
2b4b9f35 1809 unsigned dirty_pipes;
c193924e 1810 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1811};
1812
1813struct skl_wm_level {
a62163e9
L
1814 bool plane_en;
1815 uint16_t plane_res_b;
1816 uint8_t plane_res_l;
2ac96d2a
PB
1817};
1818
c67a470b 1819/*
765dab67
PZ
1820 * This struct helps tracking the state needed for runtime PM, which puts the
1821 * device in PCI D3 state. Notice that when this happens, nothing on the
1822 * graphics device works, even register access, so we don't get interrupts nor
1823 * anything else.
c67a470b 1824 *
765dab67
PZ
1825 * Every piece of our code that needs to actually touch the hardware needs to
1826 * either call intel_runtime_pm_get or call intel_display_power_get with the
1827 * appropriate power domain.
a8a8bd54 1828 *
765dab67
PZ
1829 * Our driver uses the autosuspend delay feature, which means we'll only really
1830 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1831 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1832 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1833 *
1834 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1835 * goes back to false exactly before we reenable the IRQs. We use this variable
1836 * to check if someone is trying to enable/disable IRQs while they're supposed
1837 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1838 * case it happens.
c67a470b 1839 *
765dab67 1840 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1841 */
5d584b2e 1842struct i915_runtime_pm {
1f814dac 1843 atomic_t wakeref_count;
5d584b2e 1844 bool suspended;
2aeb7d3a 1845 bool irqs_enabled;
c67a470b
PZ
1846};
1847
926321d5
DV
1848enum intel_pipe_crc_source {
1849 INTEL_PIPE_CRC_SOURCE_NONE,
1850 INTEL_PIPE_CRC_SOURCE_PLANE1,
1851 INTEL_PIPE_CRC_SOURCE_PLANE2,
1852 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1853 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1854 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1855 INTEL_PIPE_CRC_SOURCE_TV,
1856 INTEL_PIPE_CRC_SOURCE_DP_B,
1857 INTEL_PIPE_CRC_SOURCE_DP_C,
1858 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1859 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1860 INTEL_PIPE_CRC_SOURCE_MAX,
1861};
1862
8bf1e9f1 1863struct intel_pipe_crc_entry {
ac2300d4 1864 uint32_t frame;
8bf1e9f1
SH
1865 uint32_t crc[5];
1866};
1867
b2c88f5b 1868#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1869struct intel_pipe_crc {
d538bbdf
DL
1870 spinlock_t lock;
1871 bool opened; /* exclusive access to the result file */
e5f75aca 1872 struct intel_pipe_crc_entry *entries;
926321d5 1873 enum intel_pipe_crc_source source;
d538bbdf 1874 int head, tail;
07144428 1875 wait_queue_head_t wq;
8bf1e9f1
SH
1876};
1877
f99d7069 1878struct i915_frontbuffer_tracking {
b5add959 1879 spinlock_t lock;
f99d7069
DV
1880
1881 /*
1882 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1883 * scheduled flips.
1884 */
1885 unsigned busy_bits;
1886 unsigned flip_bits;
1887};
1888
7225342a 1889struct i915_wa_reg {
f0f59a00 1890 i915_reg_t addr;
7225342a
MK
1891 u32 value;
1892 /* bitmask representing WA bits */
1893 u32 mask;
1894};
1895
33136b06
AS
1896/*
1897 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1898 * allowing it for RCS as we don't foresee any requirement of having
1899 * a whitelist for other engines. When it is really required for
1900 * other engines then the limit need to be increased.
1901 */
1902#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1903
1904struct i915_workarounds {
1905 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1906 u32 count;
666796da 1907 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1908};
1909
cf9d2890
YZ
1910struct i915_virtual_gpu {
1911 bool active;
1912};
1913
aa363136
MR
1914/* used in computing the new watermarks state */
1915struct intel_wm_config {
1916 unsigned int num_pipes_active;
1917 bool sprites_enabled;
1918 bool sprites_scaled;
1919};
1920
d7965152
RB
1921struct i915_oa_format {
1922 u32 format;
1923 int size;
1924};
1925
8a3003dd
RB
1926struct i915_oa_reg {
1927 i915_reg_t addr;
1928 u32 value;
1929};
1930
eec688e1
RB
1931struct i915_perf_stream;
1932
16d98b31
RB
1933/**
1934 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1935 */
eec688e1 1936struct i915_perf_stream_ops {
16d98b31
RB
1937 /**
1938 * @enable: Enables the collection of HW samples, either in response to
1939 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1940 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1941 */
1942 void (*enable)(struct i915_perf_stream *stream);
1943
16d98b31
RB
1944 /**
1945 * @disable: Disables the collection of HW samples, either in response
1946 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1947 * the stream.
eec688e1
RB
1948 */
1949 void (*disable)(struct i915_perf_stream *stream);
1950
16d98b31
RB
1951 /**
1952 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1953 * once there is something ready to read() for the stream
1954 */
1955 void (*poll_wait)(struct i915_perf_stream *stream,
1956 struct file *file,
1957 poll_table *wait);
1958
16d98b31
RB
1959 /**
1960 * @wait_unlocked: For handling a blocking read, wait until there is
1961 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1962 * wait queue that would be passed to poll_wait().
eec688e1
RB
1963 */
1964 int (*wait_unlocked)(struct i915_perf_stream *stream);
1965
16d98b31
RB
1966 /**
1967 * @read: Copy buffered metrics as records to userspace
1968 * **buf**: the userspace, destination buffer
1969 * **count**: the number of bytes to copy, requested by userspace
1970 * **offset**: zero at the start of the read, updated as the read
1971 * proceeds, it represents how many bytes have been copied so far and
1972 * the buffer offset for copying the next record.
eec688e1 1973 *
16d98b31
RB
1974 * Copy as many buffered i915 perf samples and records for this stream
1975 * to userspace as will fit in the given buffer.
eec688e1 1976 *
16d98b31
RB
1977 * Only write complete records; returning -%ENOSPC if there isn't room
1978 * for a complete record.
eec688e1 1979 *
16d98b31
RB
1980 * Return any error condition that results in a short read such as
1981 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1982 * returning to userspace.
eec688e1
RB
1983 */
1984 int (*read)(struct i915_perf_stream *stream,
1985 char __user *buf,
1986 size_t count,
1987 size_t *offset);
1988
16d98b31
RB
1989 /**
1990 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1991 *
1992 * The stream will always be disabled before this is called.
1993 */
1994 void (*destroy)(struct i915_perf_stream *stream);
1995};
1996
16d98b31
RB
1997/**
1998 * struct i915_perf_stream - state for a single open stream FD
1999 */
eec688e1 2000struct i915_perf_stream {
16d98b31
RB
2001 /**
2002 * @dev_priv: i915 drm device
2003 */
eec688e1
RB
2004 struct drm_i915_private *dev_priv;
2005
16d98b31
RB
2006 /**
2007 * @link: Links the stream into ``&drm_i915_private->streams``
2008 */
eec688e1
RB
2009 struct list_head link;
2010
16d98b31
RB
2011 /**
2012 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2013 * properties given when opening a stream, representing the contents
2014 * of a single sample as read() by userspace.
2015 */
eec688e1 2016 u32 sample_flags;
16d98b31
RB
2017
2018 /**
2019 * @sample_size: Considering the configured contents of a sample
2020 * combined with the required header size, this is the total size
2021 * of a single sample record.
2022 */
d7965152 2023 int sample_size;
eec688e1 2024
16d98b31
RB
2025 /**
2026 * @ctx: %NULL if measuring system-wide across all contexts or a
2027 * specific context that is being monitored.
2028 */
eec688e1 2029 struct i915_gem_context *ctx;
16d98b31
RB
2030
2031 /**
2032 * @enabled: Whether the stream is currently enabled, considering
2033 * whether the stream was opened in a disabled state and based
2034 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2035 */
eec688e1
RB
2036 bool enabled;
2037
16d98b31
RB
2038 /**
2039 * @ops: The callbacks providing the implementation of this specific
2040 * type of configured stream.
2041 */
d7965152
RB
2042 const struct i915_perf_stream_ops *ops;
2043};
2044
16d98b31
RB
2045/**
2046 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2047 */
d7965152 2048struct i915_oa_ops {
16d98b31
RB
2049 /**
2050 * @init_oa_buffer: Resets the head and tail pointers of the
2051 * circular buffer for periodic OA reports.
2052 *
2053 * Called when first opening a stream for OA metrics, but also may be
2054 * called in response to an OA buffer overflow or other error
2055 * condition.
2056 *
2057 * Note it may be necessary to clear the full OA buffer here as part of
2058 * maintaining the invariable that new reports must be written to
2059 * zeroed memory for us to be able to reliable detect if an expected
2060 * report has not yet landed in memory. (At least on Haswell the OA
2061 * buffer tail pointer is not synchronized with reports being visible
2062 * to the CPU)
2063 */
d7965152 2064 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2065
2066 /**
2067 * @enable_metric_set: Applies any MUX configuration to set up the
2068 * Boolean and Custom (B/C) counters that are part of the counter
2069 * reports being sampled. May apply system constraints such as
2070 * disabling EU clock gating as required.
2071 */
d7965152 2072 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2073
2074 /**
2075 * @disable_metric_set: Remove system constraints associated with using
2076 * the OA unit.
2077 */
d7965152 2078 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2079
2080 /**
2081 * @oa_enable: Enable periodic sampling
2082 */
d7965152 2083 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2084
2085 /**
2086 * @oa_disable: Disable periodic sampling
2087 */
d7965152 2088 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2089
2090 /**
2091 * @read: Copy data from the circular OA buffer into a given userspace
2092 * buffer.
2093 */
d7965152
RB
2094 int (*read)(struct i915_perf_stream *stream,
2095 char __user *buf,
2096 size_t count,
2097 size_t *offset);
16d98b31
RB
2098
2099 /**
2100 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2101 *
2102 * This is either called via fops or the poll check hrtimer (atomic
2103 * ctx) without any locks taken.
2104 *
2105 * It's safe to read OA config state here unlocked, assuming that this
2106 * is only called while the stream is enabled, while the global OA
2107 * configuration can't be modified.
2108 *
2109 * Efficiency is more important than avoiding some false positives
2110 * here, which will be handled gracefully - likely resulting in an
2111 * %EAGAIN error for userspace.
2112 */
d7965152 2113 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2114};
2115
77fec556 2116struct drm_i915_private {
8f460e2c
CW
2117 struct drm_device drm;
2118
efab6d8d 2119 struct kmem_cache *objects;
e20d2ab7 2120 struct kmem_cache *vmas;
efab6d8d 2121 struct kmem_cache *requests;
52e54209 2122 struct kmem_cache *dependencies;
f4c956ad 2123
5c969aa7 2124 const struct intel_device_info info;
f4c956ad
DV
2125
2126 int relative_constants_mode;
2127
2128 void __iomem *regs;
2129
907b28c5 2130 struct intel_uncore uncore;
f4c956ad 2131
cf9d2890
YZ
2132 struct i915_virtual_gpu vgpu;
2133
feddf6e8 2134 struct intel_gvt *gvt;
0ad35fed 2135
33a732f4
AD
2136 struct intel_guc guc;
2137
eb805623
DV
2138 struct intel_csr csr;
2139
5ea6e5e3 2140 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2141
f4c956ad
DV
2142 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2143 * controller on different i2c buses. */
2144 struct mutex gmbus_mutex;
2145
2146 /**
2147 * Base address of the gmbus and gpio block.
2148 */
2149 uint32_t gpio_mmio_base;
2150
b6fdd0f2
SS
2151 /* MMIO base address for MIPI regs */
2152 uint32_t mipi_mmio_base;
2153
443a389f
VS
2154 uint32_t psr_mmio_base;
2155
44cb734c
ID
2156 uint32_t pps_mmio_base;
2157
28c70f16
DV
2158 wait_queue_head_t gmbus_wait_queue;
2159
f4c956ad 2160 struct pci_dev *bridge_dev;
0ca5fa3a 2161 struct i915_gem_context *kernel_context;
3b3f1650 2162 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2163 struct i915_vma *semaphore;
f4c956ad 2164
ba8286fa 2165 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2166 struct resource mch_res;
2167
f4c956ad
DV
2168 /* protects the irq masks */
2169 spinlock_t irq_lock;
2170
84c33a64
SG
2171 /* protects the mmio flip data */
2172 spinlock_t mmio_flip_lock;
2173
f8b79e58
ID
2174 bool display_irqs_enabled;
2175
9ee32fea
DV
2176 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2177 struct pm_qos_request pm_qos;
2178
a580516d
VS
2179 /* Sideband mailbox protection */
2180 struct mutex sb_lock;
f4c956ad
DV
2181
2182 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2183 union {
2184 u32 irq_mask;
2185 u32 de_irq_mask[I915_MAX_PIPES];
2186 };
f4c956ad 2187 u32 gt_irq_mask;
f4e9af4f
AG
2188 u32 pm_imr;
2189 u32 pm_ier;
a6706b45 2190 u32 pm_rps_events;
26705e20 2191 u32 pm_guc_events;
91d181dd 2192 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2193
5fcece80 2194 struct i915_hotplug hotplug;
ab34a7e8 2195 struct intel_fbc fbc;
439d7ac0 2196 struct i915_drrs drrs;
f4c956ad 2197 struct intel_opregion opregion;
41aa3448 2198 struct intel_vbt_data vbt;
f4c956ad 2199
d9ceb816
JB
2200 bool preserve_bios_swizzle;
2201
f4c956ad
DV
2202 /* overlay */
2203 struct intel_overlay *overlay;
f4c956ad 2204
58c68779 2205 /* backlight registers and fields in struct intel_panel */
07f11d49 2206 struct mutex backlight_lock;
31ad8ec6 2207
f4c956ad 2208 /* LVDS info */
f4c956ad
DV
2209 bool no_aux_handshake;
2210
e39b999a
VS
2211 /* protects panel power sequencer state */
2212 struct mutex pps_mutex;
2213
f4c956ad 2214 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2215 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2216
2217 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2218 unsigned int skl_preferred_vco_freq;
8d96561a
VS
2219 unsigned int cdclk_freq, max_cdclk_freq;
2220
2221 /*
2222 * For reading holding any crtc lock is sufficient,
2223 * for writing must hold all of them.
2224 */
2225 unsigned int atomic_cdclk_freq;
2226
adafdc6f 2227 unsigned int max_dotclk_freq;
e7dc33f3 2228 unsigned int rawclk_freq;
6bcda4f0 2229 unsigned int hpll_freq;
bfa7df01 2230 unsigned int czclk_freq;
f4c956ad 2231
63911d72 2232 struct {
709e05c3 2233 unsigned int vco, ref;
63911d72
VS
2234 } cdclk_pll;
2235
645416f5
DV
2236 /**
2237 * wq - Driver workqueue for GEM.
2238 *
2239 * NOTE: Work items scheduled here are not allowed to grab any modeset
2240 * locks, for otherwise the flushing done in the pageflip code will
2241 * result in deadlocks.
2242 */
f4c956ad
DV
2243 struct workqueue_struct *wq;
2244
2245 /* Display functions */
2246 struct drm_i915_display_funcs display;
2247
2248 /* PCH chipset type */
2249 enum intel_pch pch_type;
17a303ec 2250 unsigned short pch_id;
f4c956ad
DV
2251
2252 unsigned long quirks;
2253
b8efb17b
ZR
2254 enum modeset_restore modeset_restore;
2255 struct mutex modeset_restore_lock;
e2c8b870 2256 struct drm_atomic_state *modeset_restore_state;
73974893 2257 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2258
a7bbbd63 2259 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2260 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2261
4b5aed62 2262 struct i915_gem_mm mm;
ad46cb53
CW
2263 DECLARE_HASHTABLE(mm_structs, 7);
2264 struct mutex mm_lock;
8781342d 2265
5d1808ec
CW
2266 /* The hw wants to have a stable context identifier for the lifetime
2267 * of the context (for OA, PASID, faults, etc). This is limited
2268 * in execlists to 21 bits.
2269 */
2270 struct ida context_hw_ida;
2271#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2272
8781342d
DV
2273 /* Kernel Modesetting */
2274
e2af48c6
VS
2275 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2276 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2277 wait_queue_head_t pending_flip_queue;
2278
c4597872
DV
2279#ifdef CONFIG_DEBUG_FS
2280 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2281#endif
2282
565602d7 2283 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2284 int num_shared_dpll;
2285 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2286 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2287
fbf6d879
ML
2288 /*
2289 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2290 * Must be global rather than per dpll, because on some platforms
2291 * plls share registers.
2292 */
2293 struct mutex dpll_lock;
2294
565602d7
ML
2295 unsigned int active_crtcs;
2296 unsigned int min_pixclk[I915_MAX_PIPES];
2297
e4607fcf 2298 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2299
7225342a 2300 struct i915_workarounds workarounds;
888b5995 2301
f99d7069
DV
2302 struct i915_frontbuffer_tracking fb_tracking;
2303
652c393a 2304 u16 orig_clock;
f97108d1 2305
c4804411 2306 bool mchbar_need_disable;
f97108d1 2307
a4da4fa4
DV
2308 struct intel_l3_parity l3_parity;
2309
59124506 2310 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2311 u32 edram_cap;
59124506 2312
c6a828d3 2313 /* gen6+ rps state */
c85aa885 2314 struct intel_gen6_power_mgmt rps;
c6a828d3 2315
20e4d407
DV
2316 /* ilk-only ips/rps state. Everything in here is protected by the global
2317 * mchdev_lock in intel_pm.c */
c85aa885 2318 struct intel_ilk_power_mgmt ips;
b5e50c3f 2319
83c00f55 2320 struct i915_power_domains power_domains;
a38911a3 2321
a031d709 2322 struct i915_psr psr;
3f51e471 2323
99584db3 2324 struct i915_gpu_error gpu_error;
ae681d96 2325
c9cddffc
JB
2326 struct drm_i915_gem_object *vlv_pctx;
2327
0695726e 2328#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2329 /* list of fbdev register on this device */
2330 struct intel_fbdev *fbdev;
82e3b8c1 2331 struct work_struct fbdev_suspend_work;
4520f53a 2332#endif
e953fd7b
CW
2333
2334 struct drm_property *broadcast_rgb_property;
3f43c48d 2335 struct drm_property *force_audio_property;
e3689190 2336
58fddc28 2337 /* hda/i915 audio component */
51e1d83c 2338 struct i915_audio_component *audio_component;
58fddc28 2339 bool audio_component_registered;
4a21ef7d
LY
2340 /**
2341 * av_mutex - mutex for audio/video sync
2342 *
2343 */
2344 struct mutex av_mutex;
58fddc28 2345
254f965c 2346 uint32_t hw_context_size;
a33afea5 2347 struct list_head context_list;
f4c956ad 2348
3e68320e 2349 u32 fdi_rx_config;
68d18ad7 2350
c231775c 2351 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2352 u32 chv_phy_control;
c231775c
VS
2353 /*
2354 * Shadows for CHV DPLL_MD regs to keep the state
2355 * checker somewhat working in the presence hardware
2356 * crappiness (can't read out DPLL_MD for pipes B & C).
2357 */
2358 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2359 u32 bxt_phy_grc;
70722468 2360
842f1c8b 2361 u32 suspend_count;
bc87229f 2362 bool suspended_to_idle;
f4c956ad 2363 struct i915_suspend_saved_registers regfile;
ddeea5b0 2364 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2365
656d1b89 2366 enum {
16dcdc4e
PZ
2367 I915_SAGV_UNKNOWN = 0,
2368 I915_SAGV_DISABLED,
2369 I915_SAGV_ENABLED,
2370 I915_SAGV_NOT_CONTROLLED
2371 } sagv_status;
656d1b89 2372
53615a5e 2373 struct {
467a14d9
VS
2374 /* protects DSPARB registers on pre-g4x/vlv/chv */
2375 spinlock_t dsparb_lock;
2376
53615a5e
VS
2377 /*
2378 * Raw watermark latency values:
2379 * in 0.1us units for WM0,
2380 * in 0.5us units for WM1+.
2381 */
2382 /* primary */
2383 uint16_t pri_latency[5];
2384 /* sprite */
2385 uint16_t spr_latency[5];
2386 /* cursor */
2387 uint16_t cur_latency[5];
2af30a5c
PB
2388 /*
2389 * Raw watermark memory latency values
2390 * for SKL for all 8 levels
2391 * in 1us units.
2392 */
2393 uint16_t skl_latency[8];
609cedef
VS
2394
2395 /* current hardware state */
2d41c0b5
PB
2396 union {
2397 struct ilk_wm_values hw;
2398 struct skl_wm_values skl_hw;
0018fda1 2399 struct vlv_wm_values vlv;
2d41c0b5 2400 };
58590c14
VS
2401
2402 uint8_t max_level;
ed4a6a7c
MR
2403
2404 /*
2405 * Should be held around atomic WM register writing; also
2406 * protects * intel_crtc->wm.active and
2407 * cstate->wm.need_postvbl_update.
2408 */
2409 struct mutex wm_mutex;
279e99d7
MR
2410
2411 /*
2412 * Set during HW readout of watermarks/DDB. Some platforms
2413 * need to know when we're still using BIOS-provided values
2414 * (which we don't fully trust).
2415 */
2416 bool distrust_bios_wm;
53615a5e
VS
2417 } wm;
2418
8a187455
PZ
2419 struct i915_runtime_pm pm;
2420
eec688e1
RB
2421 struct {
2422 bool initialized;
d7965152 2423
442b8c06 2424 struct kobject *metrics_kobj;
ccdf6341 2425 struct ctl_table_header *sysctl_header;
442b8c06 2426
eec688e1
RB
2427 struct mutex lock;
2428 struct list_head streams;
8a3003dd 2429
d7965152
RB
2430 spinlock_t hook_lock;
2431
8a3003dd 2432 struct {
d7965152
RB
2433 struct i915_perf_stream *exclusive_stream;
2434
2435 u32 specific_ctx_id;
2436 struct i915_vma *pinned_rcs_vma;
2437
2438 struct hrtimer poll_check_timer;
2439 wait_queue_head_t poll_wq;
2440 bool pollin;
2441
2442 bool periodic;
2443 int period_exponent;
2444 int timestamp_frequency;
2445
2446 int tail_margin;
2447
2448 int metrics_set;
8a3003dd
RB
2449
2450 const struct i915_oa_reg *mux_regs;
2451 int mux_regs_len;
2452 const struct i915_oa_reg *b_counter_regs;
2453 int b_counter_regs_len;
d7965152
RB
2454
2455 struct {
2456 struct i915_vma *vma;
2457 u8 *vaddr;
2458 int format;
2459 int format_size;
2460 } oa_buffer;
2461
2462 u32 gen7_latched_oastatus1;
2463
2464 struct i915_oa_ops ops;
2465 const struct i915_oa_format *oa_formats;
2466 int n_builtin_sets;
8a3003dd 2467 } oa;
eec688e1
RB
2468 } perf;
2469
a83014d3
OM
2470 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2471 struct {
821ed7df 2472 void (*resume)(struct drm_i915_private *);
117897f4 2473 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2474
73cb9701
CW
2475 struct list_head timelines;
2476 struct i915_gem_timeline global_timeline;
28176ef4 2477 u32 active_requests;
73cb9701 2478
67d97da3
CW
2479 /**
2480 * Is the GPU currently considered idle, or busy executing
2481 * userspace requests? Whilst idle, we allow runtime power
2482 * management to power down the hardware and display clocks.
2483 * In order to reduce the effect on performance, there
2484 * is a slight delay before we do so.
2485 */
67d97da3
CW
2486 bool awake;
2487
2488 /**
2489 * We leave the user IRQ off as much as possible,
2490 * but this means that requests will finish and never
2491 * be retired once the system goes idle. Set a timer to
2492 * fire periodically while the ring is running. When it
2493 * fires, go retire requests.
2494 */
2495 struct delayed_work retire_work;
2496
2497 /**
2498 * When we detect an idle GPU, we want to turn on
2499 * powersaving features. So once we see that there
2500 * are no more requests outstanding and no more
2501 * arrive within a small period of time, we fire
2502 * off the idle_work.
2503 */
2504 struct delayed_work idle_work;
de867c20
CW
2505
2506 ktime_t last_init_time;
a83014d3
OM
2507 } gt;
2508
3be60de9
VS
2509 /* perform PHY state sanity checks? */
2510 bool chv_phy_assert[2];
2511
a3a8986c
MK
2512 bool ipc_enabled;
2513
f9318941
PD
2514 /* Used to save the pipe-to-encoder mapping for audio */
2515 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2516
bdf1e7e3
DV
2517 /*
2518 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2519 * will be rejected. Instead look for a better place.
2520 */
77fec556 2521};
1da177e4 2522
2c1792a1
CW
2523static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2524{
091387c1 2525 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2526}
2527
c49d13ee 2528static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2529{
c49d13ee 2530 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2531}
2532
33a732f4
AD
2533static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2534{
2535 return container_of(guc, struct drm_i915_private, guc);
2536}
2537
b4ac5afc 2538/* Simple iterator over all initialised engines */
3b3f1650
AG
2539#define for_each_engine(engine__, dev_priv__, id__) \
2540 for ((id__) = 0; \
2541 (id__) < I915_NUM_ENGINES; \
2542 (id__)++) \
2543 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2544
bafb0fce
CW
2545#define __mask_next_bit(mask) ({ \
2546 int __idx = ffs(mask) - 1; \
2547 mask &= ~BIT(__idx); \
2548 __idx; \
2549})
2550
c3232b18 2551/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2552#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2553 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2554 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2555
b1d7e4b4
WF
2556enum hdmi_force_audio {
2557 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2558 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2559 HDMI_AUDIO_AUTO, /* trust EDID */
2560 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2561};
2562
190d6cd5 2563#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2564
a071fa00
DV
2565/*
2566 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2567 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2568 * doesn't mean that the hw necessarily already scans it out, but that any
2569 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2570 *
2571 * We have one bit per pipe and per scanout plane type.
2572 */
d1b9d039
SAK
2573#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2574#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2575#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2576 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2577#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2578 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2579#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2580 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2581#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2582 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2583#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2584 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2585
85d1225e
DG
2586/*
2587 * Optimised SGL iterator for GEM objects
2588 */
2589static __always_inline struct sgt_iter {
2590 struct scatterlist *sgp;
2591 union {
2592 unsigned long pfn;
2593 dma_addr_t dma;
2594 };
2595 unsigned int curr;
2596 unsigned int max;
2597} __sgt_iter(struct scatterlist *sgl, bool dma) {
2598 struct sgt_iter s = { .sgp = sgl };
2599
2600 if (s.sgp) {
2601 s.max = s.curr = s.sgp->offset;
2602 s.max += s.sgp->length;
2603 if (dma)
2604 s.dma = sg_dma_address(s.sgp);
2605 else
2606 s.pfn = page_to_pfn(sg_page(s.sgp));
2607 }
2608
2609 return s;
2610}
2611
96d77634
CW
2612static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2613{
2614 ++sg;
2615 if (unlikely(sg_is_chain(sg)))
2616 sg = sg_chain_ptr(sg);
2617 return sg;
2618}
2619
63d15326
DG
2620/**
2621 * __sg_next - return the next scatterlist entry in a list
2622 * @sg: The current sg entry
2623 *
2624 * Description:
2625 * If the entry is the last, return NULL; otherwise, step to the next
2626 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2627 * otherwise just return the pointer to the current element.
2628 **/
2629static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2630{
2631#ifdef CONFIG_DEBUG_SG
2632 BUG_ON(sg->sg_magic != SG_MAGIC);
2633#endif
96d77634 2634 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2635}
2636
85d1225e
DG
2637/**
2638 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2639 * @__dmap: DMA address (output)
2640 * @__iter: 'struct sgt_iter' (iterator state, internal)
2641 * @__sgt: sg_table to iterate over (input)
2642 */
2643#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2644 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2645 ((__dmap) = (__iter).dma + (__iter).curr); \
2646 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2647 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2648
2649/**
2650 * for_each_sgt_page - iterate over the pages of the given sg_table
2651 * @__pp: page pointer (output)
2652 * @__iter: 'struct sgt_iter' (iterator state, internal)
2653 * @__sgt: sg_table to iterate over (input)
2654 */
2655#define for_each_sgt_page(__pp, __iter, __sgt) \
2656 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2657 ((__pp) = (__iter).pfn == 0 ? NULL : \
2658 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2659 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2660 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2661
5ca43ef0
TU
2662static inline const struct intel_device_info *
2663intel_info(const struct drm_i915_private *dev_priv)
2664{
2665 return &dev_priv->info;
2666}
2667
2668#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2669
55b8f2a7 2670#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2671#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2672
e87a005d 2673#define REVID_FOREVER 0xff
4805fe82 2674#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2675
2676#define GEN_FOREVER (0)
2677/*
2678 * Returns true if Gen is in inclusive range [Start, End].
2679 *
2680 * Use GEN_FOREVER for unbound start and or end.
2681 */
c1812bdb 2682#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2683 unsigned int __s = (s), __e = (e); \
2684 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2685 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2686 if ((__s) != GEN_FOREVER) \
2687 __s = (s) - 1; \
2688 if ((__e) == GEN_FOREVER) \
2689 __e = BITS_PER_LONG - 1; \
2690 else \
2691 __e = (e) - 1; \
c1812bdb 2692 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2693})
2694
e87a005d
JN
2695/*
2696 * Return true if revision is in range [since,until] inclusive.
2697 *
2698 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2699 */
2700#define IS_REVID(p, since, until) \
2701 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2702
06bcd848
JN
2703#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2704#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2705#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2706#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2707#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2708#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2709#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2710#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2711#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2712#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2713#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2714#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2715#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2716#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2717#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2718#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2719#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2720#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2721#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2722#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2723 INTEL_DEVID(dev_priv) == 0x0152 || \
2724 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2725#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2726#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2727#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2728#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2729#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2730#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2731#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2732#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2733#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2734#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2735 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2736#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2737 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2738 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2739 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2740/* ULX machines are also considered ULT. */
50a0bc90
TU
2741#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2742 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2743#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2744 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2745#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2746 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2747#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2748 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2749/* ULX machines are also considered ULT. */
50a0bc90
TU
2750#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2751 INTEL_DEVID(dev_priv) == 0x0A1E)
2752#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2753 INTEL_DEVID(dev_priv) == 0x1913 || \
2754 INTEL_DEVID(dev_priv) == 0x1916 || \
2755 INTEL_DEVID(dev_priv) == 0x1921 || \
2756 INTEL_DEVID(dev_priv) == 0x1926)
2757#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2758 INTEL_DEVID(dev_priv) == 0x1915 || \
2759 INTEL_DEVID(dev_priv) == 0x191E)
2760#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2761 INTEL_DEVID(dev_priv) == 0x5913 || \
2762 INTEL_DEVID(dev_priv) == 0x5916 || \
2763 INTEL_DEVID(dev_priv) == 0x5921 || \
2764 INTEL_DEVID(dev_priv) == 0x5926)
2765#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2766 INTEL_DEVID(dev_priv) == 0x5915 || \
2767 INTEL_DEVID(dev_priv) == 0x591E)
2768#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2769 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2770#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2771 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2772
c007fb4a 2773#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2774
ef712bb4
JN
2775#define SKL_REVID_A0 0x0
2776#define SKL_REVID_B0 0x1
2777#define SKL_REVID_C0 0x2
2778#define SKL_REVID_D0 0x3
2779#define SKL_REVID_E0 0x4
2780#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2781#define SKL_REVID_G0 0x6
2782#define SKL_REVID_H0 0x7
ef712bb4 2783
e87a005d
JN
2784#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2785
ef712bb4 2786#define BXT_REVID_A0 0x0
fffda3f4 2787#define BXT_REVID_A1 0x1
ef712bb4 2788#define BXT_REVID_B0 0x3
a3f79ca6 2789#define BXT_REVID_B_LAST 0x8
ef712bb4 2790#define BXT_REVID_C0 0x9
6c74c87f 2791
e2d214ae
TU
2792#define IS_BXT_REVID(dev_priv, since, until) \
2793 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2794
c033a37c
MK
2795#define KBL_REVID_A0 0x0
2796#define KBL_REVID_B0 0x1
fe905819
MK
2797#define KBL_REVID_C0 0x2
2798#define KBL_REVID_D0 0x3
2799#define KBL_REVID_E0 0x4
c033a37c 2800
0853723b
TU
2801#define IS_KBL_REVID(dev_priv, since, until) \
2802 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2803
85436696
JB
2804/*
2805 * The genX designation typically refers to the render engine, so render
2806 * capability related checks should use IS_GEN, while display and other checks
2807 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2808 * chips, etc.).
2809 */
5db94019
TU
2810#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2811#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2812#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2813#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2814#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2815#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2816#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2817#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2818
3e4274f8
ACO
2819#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
2820
a19d6ff2
TU
2821#define ENGINE_MASK(id) BIT(id)
2822#define RENDER_RING ENGINE_MASK(RCS)
2823#define BSD_RING ENGINE_MASK(VCS)
2824#define BLT_RING ENGINE_MASK(BCS)
2825#define VEBOX_RING ENGINE_MASK(VECS)
2826#define BSD2_RING ENGINE_MASK(VCS2)
2827#define ALL_ENGINES (~0)
2828
2829#define HAS_ENGINE(dev_priv, id) \
0031fb96 2830 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2831
2832#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2833#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2834#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2835#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2836
0031fb96
TU
2837#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2838#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2839#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2840#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2841 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2842
0031fb96 2843#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2844
0031fb96
TU
2845#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2846#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2847 ((dev_priv)->info.has_logical_ring_contexts)
2848#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2849#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2850#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2851
2852#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2853#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2854 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2855
b45305fc 2856/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2857#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2858
2859/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2860#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2861 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2862 IS_SKL_GT3(dev_priv) || \
2863 IS_SKL_GT4(dev_priv))
185c66e5 2864
4e6b788c
DV
2865/*
2866 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2867 * even when in MSI mode. This results in spurious interrupt warnings if the
2868 * legacy irq no. is shared with another device. The kernel then disables that
2869 * interrupt source and so prevents the other device from working properly.
2870 */
0031fb96
TU
2871#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2872#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2873
cae5852d
ZN
2874/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2875 * rows, which changed the alignment requirements and fence programming.
2876 */
50a0bc90
TU
2877#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2878 !(IS_I915G(dev_priv) || \
2879 IS_I915GM(dev_priv)))
56b857a5
TU
2880#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2881#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2882
56b857a5
TU
2883#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2884#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2885#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2886
50a0bc90 2887#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2888
56b857a5 2889#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2890
56b857a5
TU
2891#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2892#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2893#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2894#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2895#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2896
56b857a5 2897#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2898
6772ffe0 2899#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2900#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2901
1a3d1898
DG
2902/*
2903 * For now, anything with a GuC requires uCode loading, and then supports
2904 * command submission once loaded. But these are logically independent
2905 * properties, so we have separate macros to test them.
2906 */
4805fe82
TU
2907#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2908#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2909#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2910
4805fe82 2911#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2912
4805fe82 2913#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2914
17a303ec
PZ
2915#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2916#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2917#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2918#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2919#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2920#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2921#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2922#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2923#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2924#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2925#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2926#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2927
6e266956
TU
2928#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2929#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2930#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2931#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2932#define HAS_PCH_LPT_LP(dev_priv) \
2933 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2934#define HAS_PCH_LPT_H(dev_priv) \
2935 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2936#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2937#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2938#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2939#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2940
49cff963 2941#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2942
6389dd83
SS
2943#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2944
040d2baa 2945/* DPF == dynamic parity feature */
3c9192bc 2946#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2947#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2948 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2949
c8735b0c 2950#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2951#define GEN9_FREQ_SCALER 3
c8735b0c 2952
85ee17eb
PP
2953#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2954
05394f39
CW
2955#include "i915_trace.h"
2956
48f112fe
CW
2957static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2958{
2959#ifdef CONFIG_INTEL_IOMMU
2960 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2961 return true;
2962#endif
2963 return false;
2964}
2965
c033666a 2966int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2967 int enable_ppgtt);
0e4ca100 2968
39df9190
CW
2969bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2970
0673ad47 2971/* i915_drv.c */
d15d7538
ID
2972void __printf(3, 4)
2973__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2974 const char *fmt, ...);
2975
2976#define i915_report_error(dev_priv, fmt, ...) \
2977 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2978
c43b5634 2979#ifdef CONFIG_COMPAT
0d6aa60b
DA
2980extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2981 unsigned long arg);
55edf41b
JN
2982#else
2983#define i915_compat_ioctl NULL
c43b5634 2984#endif
efab0698
JN
2985extern const struct dev_pm_ops i915_pm_ops;
2986
2987extern int i915_driver_load(struct pci_dev *pdev,
2988 const struct pci_device_id *ent);
2989extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2990extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2991extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2992extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2993extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2994extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2995extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2996extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2997extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2998extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2999extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3000int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3001
77913b39 3002/* intel_hotplug.c */
91d14251
TU
3003void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3004 u32 pin_mask, u32 long_mask);
77913b39
JN
3005void intel_hpd_init(struct drm_i915_private *dev_priv);
3006void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3007void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3008bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3009bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3010void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3011
1da177e4 3012/* i915_irq.c */
26a02b8f
CW
3013static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3014{
3015 unsigned long delay;
3016
3017 if (unlikely(!i915.enable_hangcheck))
3018 return;
3019
3020 /* Don't continually defer the hangcheck so that it is always run at
3021 * least once after work has been scheduled on any ring. Otherwise,
3022 * we will ignore a hung ring if a second ring is kept busy.
3023 */
3024
3025 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3026 queue_delayed_work(system_long_wq,
3027 &dev_priv->gpu_error.hangcheck_work, delay);
3028}
3029
58174462 3030__printf(3, 4)
c033666a
CW
3031void i915_handle_error(struct drm_i915_private *dev_priv,
3032 u32 engine_mask,
58174462 3033 const char *fmt, ...);
1da177e4 3034
b963291c 3035extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3036int intel_irq_install(struct drm_i915_private *dev_priv);
3037void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3038
dc97997a
CW
3039extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3040extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3041 bool restore_forcewake);
dc97997a 3042extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3043extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3044extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3045extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3046extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3047 bool restore);
48c1026a 3048const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3049void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3050 enum forcewake_domains domains);
59bad947 3051void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3052 enum forcewake_domains domains);
a6111f7b
CW
3053/* Like above but the caller must manage the uncore.lock itself.
3054 * Must be used with I915_READ_FW and friends.
3055 */
3056void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3057 enum forcewake_domains domains);
3058void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3059 enum forcewake_domains domains);
3accaf7e
MK
3060u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3061
59bad947 3062void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3063
1758b90e
CW
3064int intel_wait_for_register(struct drm_i915_private *dev_priv,
3065 i915_reg_t reg,
3066 const u32 mask,
3067 const u32 value,
3068 const unsigned long timeout_ms);
3069int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3070 i915_reg_t reg,
3071 const u32 mask,
3072 const u32 value,
3073 const unsigned long timeout_ms);
3074
0ad35fed
ZW
3075static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3076{
feddf6e8 3077 return dev_priv->gvt;
0ad35fed
ZW
3078}
3079
c033666a 3080static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3081{
c033666a 3082 return dev_priv->vgpu.active;
cf9d2890 3083}
b1f14ad0 3084
7c463586 3085void
50227e1c 3086i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3087 u32 status_mask);
7c463586
KP
3088
3089void
50227e1c 3090i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3091 u32 status_mask);
7c463586 3092
f8b79e58
ID
3093void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3094void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3095void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3096 uint32_t mask,
3097 uint32_t bits);
fbdedaea
VS
3098void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3099 uint32_t interrupt_mask,
3100 uint32_t enabled_irq_mask);
3101static inline void
3102ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3103{
3104 ilk_update_display_irq(dev_priv, bits, bits);
3105}
3106static inline void
3107ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3108{
3109 ilk_update_display_irq(dev_priv, bits, 0);
3110}
013d3752
VS
3111void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3112 enum pipe pipe,
3113 uint32_t interrupt_mask,
3114 uint32_t enabled_irq_mask);
3115static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3116 enum pipe pipe, uint32_t bits)
3117{
3118 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3119}
3120static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3121 enum pipe pipe, uint32_t bits)
3122{
3123 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3124}
47339cd9
DV
3125void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3126 uint32_t interrupt_mask,
3127 uint32_t enabled_irq_mask);
14443261
VS
3128static inline void
3129ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3130{
3131 ibx_display_interrupt_update(dev_priv, bits, bits);
3132}
3133static inline void
3134ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3135{
3136 ibx_display_interrupt_update(dev_priv, bits, 0);
3137}
3138
673a394b 3139/* i915_gem.c */
673a394b
EA
3140int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3141 struct drm_file *file_priv);
3142int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3143 struct drm_file *file_priv);
3144int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3145 struct drm_file *file_priv);
3146int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3147 struct drm_file *file_priv);
de151cf6
JB
3148int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3149 struct drm_file *file_priv);
673a394b
EA
3150int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file_priv);
3152int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3153 struct drm_file *file_priv);
3154int i915_gem_execbuffer(struct drm_device *dev, void *data,
3155 struct drm_file *file_priv);
76446cac
JB
3156int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3157 struct drm_file *file_priv);
673a394b
EA
3158int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3159 struct drm_file *file_priv);
199adf40
BW
3160int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file);
3162int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file);
673a394b
EA
3164int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file_priv);
3ef94daa
CW
3166int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file_priv);
673a394b
EA
3168int i915_gem_set_tiling(struct drm_device *dev, void *data,
3169 struct drm_file *file_priv);
3170int i915_gem_get_tiling(struct drm_device *dev, void *data,
3171 struct drm_file *file_priv);
72778cb2 3172void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3173int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3174 struct drm_file *file);
5a125c3c
EA
3175int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3176 struct drm_file *file_priv);
23ba4fd0
BW
3177int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3178 struct drm_file *file_priv);
cb15d9f8
TU
3179int i915_gem_load_init(struct drm_i915_private *dev_priv);
3180void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3181void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3182int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3183int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3184
187685cb 3185void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3186void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3187void i915_gem_object_init(struct drm_i915_gem_object *obj,
3188 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3189struct drm_i915_gem_object *
3190i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3191struct drm_i915_gem_object *
3192i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3193 const void *data, size_t size);
b1f788c6 3194void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3195void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3196
058d88c4 3197struct i915_vma * __must_check
ec7adb6e
JL
3198i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3199 const struct i915_ggtt_view *view,
91b2db6f 3200 u64 size,
2ffffd0f
CW
3201 u64 alignment,
3202 u64 flags);
fe14d5f4 3203
aa653a68 3204int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3205void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3206
7c108fd8
CW
3207void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3208
a4f5ea64 3209static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3210{
ee286370
CW
3211 return sg->length >> PAGE_SHIFT;
3212}
67d5a50c 3213
96d77634
CW
3214struct scatterlist *
3215i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3216 unsigned int n, unsigned int *offset);
341be1cd 3217
96d77634
CW
3218struct page *
3219i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3220 unsigned int n);
67d5a50c 3221
96d77634
CW
3222struct page *
3223i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3224 unsigned int n);
67d5a50c 3225
96d77634
CW
3226dma_addr_t
3227i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3228 unsigned long n);
ee286370 3229
03ac84f1
CW
3230void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3231 struct sg_table *pages);
a4f5ea64
CW
3232int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3233
3234static inline int __must_check
3235i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3236{
1233e2db 3237 might_lock(&obj->mm.lock);
a4f5ea64 3238
1233e2db 3239 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3240 return 0;
3241
3242 return __i915_gem_object_get_pages(obj);
3243}
3244
3245static inline void
3246__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3247{
a4f5ea64
CW
3248 GEM_BUG_ON(!obj->mm.pages);
3249
1233e2db 3250 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3251}
3252
3253static inline bool
3254i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3255{
1233e2db 3256 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3257}
3258
3259static inline void
3260__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3261{
a4f5ea64
CW
3262 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3263 GEM_BUG_ON(!obj->mm.pages);
3264
1233e2db
CW
3265 atomic_dec(&obj->mm.pages_pin_count);
3266 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 3267}
0a798eb9 3268
1233e2db
CW
3269static inline void
3270i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3271{
a4f5ea64 3272 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3273}
3274
548625ee
CW
3275enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3276 I915_MM_NORMAL = 0,
3277 I915_MM_SHRINKER
3278};
3279
3280void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3281 enum i915_mm_subclass subclass);
03ac84f1 3282void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3283
d31d7cb1
CW
3284enum i915_map_type {
3285 I915_MAP_WB = 0,
3286 I915_MAP_WC,
3287};
3288
0a798eb9
CW
3289/**
3290 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3291 * @obj - the object to map into kernel address space
d31d7cb1 3292 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3293 *
3294 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3295 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3296 * the kernel address space. Based on the @type of mapping, the PTE will be
3297 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3298 *
1233e2db
CW
3299 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3300 * mapping is no longer required.
0a798eb9 3301 *
8305216f
DG
3302 * Returns the pointer through which to access the mapped object, or an
3303 * ERR_PTR() on error.
0a798eb9 3304 */
d31d7cb1
CW
3305void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3306 enum i915_map_type type);
0a798eb9
CW
3307
3308/**
3309 * i915_gem_object_unpin_map - releases an earlier mapping
3310 * @obj - the object to unmap
3311 *
3312 * After pinning the object and mapping its pages, once you are finished
3313 * with your access, call i915_gem_object_unpin_map() to release the pin
3314 * upon the mapping. Once the pin count reaches zero, that mapping may be
3315 * removed.
0a798eb9
CW
3316 */
3317static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3318{
0a798eb9
CW
3319 i915_gem_object_unpin_pages(obj);
3320}
3321
43394c7d
CW
3322int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3323 unsigned int *needs_clflush);
3324int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3325 unsigned int *needs_clflush);
3326#define CLFLUSH_BEFORE 0x1
3327#define CLFLUSH_AFTER 0x2
3328#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3329
3330static inline void
3331i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3332{
3333 i915_gem_object_unpin_pages(obj);
3334}
3335
54cf91dc 3336int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3337void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3338 struct drm_i915_gem_request *req,
3339 unsigned int flags);
ff72145b
DA
3340int i915_gem_dumb_create(struct drm_file *file_priv,
3341 struct drm_device *dev,
3342 struct drm_mode_create_dumb *args);
da6b51d0
DA
3343int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3344 uint32_t handle, uint64_t *offset);
4cc69075 3345int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3346
3347void i915_gem_track_fb(struct drm_i915_gem_object *old,
3348 struct drm_i915_gem_object *new,
3349 unsigned frontbuffer_bits);
3350
73cb9701 3351int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3352
8d9fc7fd 3353struct drm_i915_gem_request *
0bc40be8 3354i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3355
67d97da3 3356void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3357
1f83fee0
DV
3358static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3359{
8af29b0c 3360 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3361}
3362
8af29b0c 3363static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3364{
8af29b0c 3365 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3366}
3367
8af29b0c 3368static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3369{
8af29b0c 3370 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3371}
3372
3373static inline u32 i915_reset_count(struct i915_gpu_error *error)
3374{
8af29b0c 3375 return READ_ONCE(error->reset_count);
1f83fee0 3376}
a71d8d94 3377
821ed7df
CW
3378void i915_gem_reset(struct drm_i915_private *dev_priv);
3379void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3380void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
bf9e8429
TU
3381int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3382int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3383void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3384void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
dcff85c8 3385int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3386 unsigned int flags);
bf9e8429
TU
3387int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3388void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3389int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3390int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3391 unsigned int flags,
3392 long timeout,
3393 struct intel_rps_client *rps);
6b5e90f5
CW
3394int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3395 unsigned int flags,
3396 int priority);
3397#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3398
2e2f351d 3399int __must_check
2021746e
CW
3400i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3401 bool write);
3402int __must_check
dabdfe02 3403i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3404struct i915_vma * __must_check
2da3b9b9
CW
3405i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3406 u32 alignment,
e6617330 3407 const struct i915_ggtt_view *view);
058d88c4 3408void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3409int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3410 int align);
b29c19b6 3411int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3412void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3413
a9f1481f
CW
3414u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3415 int tiling_mode);
3416u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3417 int tiling_mode, bool fenced);
467cffba 3418
e4ffd173
CW
3419int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3420 enum i915_cache_level cache_level);
3421
1286ff73
DV
3422struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3423 struct dma_buf *dma_buf);
3424
3425struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3426 struct drm_gem_object *gem_obj, int flags);
3427
fe14d5f4 3428struct i915_vma *
ec7adb6e 3429i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3430 struct i915_address_space *vm,
3431 const struct i915_ggtt_view *view);
fe14d5f4 3432
accfef2e
BW
3433struct i915_vma *
3434i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3435 struct i915_address_space *vm,
3436 const struct i915_ggtt_view *view);
5c2abbea 3437
841cd773
DV
3438static inline struct i915_hw_ppgtt *
3439i915_vm_to_ppgtt(struct i915_address_space *vm)
3440{
841cd773
DV
3441 return container_of(vm, struct i915_hw_ppgtt, base);
3442}
3443
058d88c4
CW
3444static inline struct i915_vma *
3445i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3446 const struct i915_ggtt_view *view)
a70a3148 3447{
058d88c4 3448 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3449}
3450
058d88c4
CW
3451static inline unsigned long
3452i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3453 const struct i915_ggtt_view *view)
e6617330 3454{
bde13ebd 3455 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3456}
b287110e 3457
b42fe9ca 3458/* i915_gem_fence_reg.c */
49ef5294
CW
3459int __must_check i915_vma_get_fence(struct i915_vma *vma);
3460int __must_check i915_vma_put_fence(struct i915_vma *vma);
3461
4362f4f6 3462void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3463
4362f4f6 3464void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3465void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3466 struct sg_table *pages);
3467void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3468 struct sg_table *pages);
7f96ecaf 3469
254f965c 3470/* i915_gem_context.c */
bf9e8429 3471int __must_check i915_gem_context_init(struct drm_i915_private *dev_priv);
b2e862d0 3472void i915_gem_context_lost(struct drm_i915_private *dev_priv);
cb15d9f8 3473void i915_gem_context_fini(struct drm_i915_private *dev_priv);
e422b888 3474int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3475void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3476int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3477int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3478struct i915_vma *
3479i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3480 unsigned int flags);
dce3271b 3481void i915_gem_context_free(struct kref *ctx_ref);
c8c35799
ZW
3482struct i915_gem_context *
3483i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3484
3485static inline struct i915_gem_context *
3486i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3487{
3488 struct i915_gem_context *ctx;
3489
091387c1 3490 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3491
3492 ctx = idr_find(&file_priv->context_idr, id);
3493 if (!ctx)
3494 return ERR_PTR(-ENOENT);
3495
3496 return ctx;
3497}
3498
9a6feaf0
CW
3499static inline struct i915_gem_context *
3500i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3501{
691e6415 3502 kref_get(&ctx->ref);
9a6feaf0 3503 return ctx;
dce3271b
MK
3504}
3505
9a6feaf0 3506static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3507{
091387c1 3508 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3509 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3510}
3511
80b204bc
CW
3512static inline struct intel_timeline *
3513i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3514 struct intel_engine_cs *engine)
3515{
3516 struct i915_address_space *vm;
3517
3518 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3519 return &vm->timeline.engine[engine->id];
3520}
3521
e2efd130 3522static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3523{
821d66dd 3524 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3525}
3526
84624813
BW
3527int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3528 struct drm_file *file);
3529int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3530 struct drm_file *file);
c9dc0f35
CW
3531int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3532 struct drm_file *file_priv);
3533int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3534 struct drm_file *file_priv);
d538704b
CW
3535int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3536 struct drm_file *file);
1286ff73 3537
eec688e1
RB
3538int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3539 struct drm_file *file);
3540
679845ed 3541/* i915_gem_evict.c */
e522ac23 3542int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3543 u64 min_size, u64 alignment,
679845ed 3544 unsigned cache_level,
2ffffd0f 3545 u64 start, u64 end,
1ec9e26d 3546 unsigned flags);
172ae5b4
CW
3547int __must_check i915_gem_evict_for_vma(struct i915_vma *vma,
3548 unsigned int flags);
679845ed 3549int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3550
0260c420 3551/* belongs in i915_gem_gtt.h */
c033666a 3552static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3553{
600f4368 3554 wmb();
c033666a 3555 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3556 intel_gtt_chipset_flush();
3557}
246cbfb5 3558
9797fbfb 3559/* i915_gem_stolen.c */
d713fd49
PZ
3560int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3561 struct drm_mm_node *node, u64 size,
3562 unsigned alignment);
a9da512b
PZ
3563int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3564 struct drm_mm_node *node, u64 size,
3565 unsigned alignment, u64 start,
3566 u64 end);
d713fd49
PZ
3567void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3568 struct drm_mm_node *node);
7ace3d30 3569int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3570void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3571struct drm_i915_gem_object *
187685cb 3572i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3573struct drm_i915_gem_object *
187685cb 3574i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3575 u32 stolen_offset,
3576 u32 gtt_offset,
3577 u32 size);
9797fbfb 3578
920cf419
CW
3579/* i915_gem_internal.c */
3580struct drm_i915_gem_object *
3581i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3582 unsigned int size);
3583
be6a0376
DV
3584/* i915_gem_shrinker.c */
3585unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3586 unsigned long target,
be6a0376
DV
3587 unsigned flags);
3588#define I915_SHRINK_PURGEABLE 0x1
3589#define I915_SHRINK_UNBOUND 0x2
3590#define I915_SHRINK_BOUND 0x4
5763ff04 3591#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3592#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3593unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3594void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3595void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3596
3597
673a394b 3598/* i915_gem_tiling.c */
2c1792a1 3599static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3600{
091387c1 3601 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3602
3603 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3604 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3605}
3606
2017263e 3607/* i915_debugfs.c */
f8c168fa 3608#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3609int i915_debugfs_register(struct drm_i915_private *dev_priv);
3610void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3611int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3612void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3613#else
8d35acba
CW
3614static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3615static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3616static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3617{ return 0; }
ce5e2ac1 3618static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3619#endif
84734a04
MK
3620
3621/* i915_gpu_error.c */
98a2f411
CW
3622#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3623
edc3d884
MK
3624__printf(2, 3)
3625void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3626int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3627 const struct i915_error_state_file_priv *error);
4dc955f7 3628int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3629 struct drm_i915_private *i915,
4dc955f7
MK
3630 size_t count, loff_t pos);
3631static inline void i915_error_state_buf_release(
3632 struct drm_i915_error_state_buf *eb)
3633{
3634 kfree(eb->buf);
3635}
c033666a
CW
3636void i915_capture_error_state(struct drm_i915_private *dev_priv,
3637 u32 engine_mask,
58174462 3638 const char *error_msg);
84734a04
MK
3639void i915_error_state_get(struct drm_device *dev,
3640 struct i915_error_state_file_priv *error_priv);
3641void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
12ff05e7 3642void i915_destroy_error_state(struct drm_i915_private *dev_priv);
84734a04 3643
98a2f411
CW
3644#else
3645
3646static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3647 u32 engine_mask,
3648 const char *error_msg)
3649{
3650}
3651
12ff05e7 3652static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
98a2f411
CW
3653{
3654}
3655
3656#endif
3657
0a4cd7c8 3658const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3659
351e3db2 3660/* i915_cmd_parser.c */
1ca3712c 3661int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3662void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3663void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3664int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3665 struct drm_i915_gem_object *batch_obj,
3666 struct drm_i915_gem_object *shadow_batch_obj,
3667 u32 batch_start_offset,
3668 u32 batch_len,
3669 bool is_master);
351e3db2 3670
eec688e1
RB
3671/* i915_perf.c */
3672extern void i915_perf_init(struct drm_i915_private *dev_priv);
3673extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3674extern void i915_perf_register(struct drm_i915_private *dev_priv);
3675extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3676
317c35d1 3677/* i915_suspend.c */
af6dc742
TU
3678extern int i915_save_state(struct drm_i915_private *dev_priv);
3679extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3680
0136db58 3681/* i915_sysfs.c */
694c2828
DW
3682void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3683void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3684
f899fc64 3685/* intel_i2c.c */
40196446
TU
3686extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3687extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3688extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3689 unsigned int pin);
3bd7d909 3690
0184df46
JN
3691extern struct i2c_adapter *
3692intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3693extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3694extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3695static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3696{
3697 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3698}
af6dc742 3699extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3700
8b8e1a89 3701/* intel_bios.c */
98f3a1dc 3702int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3703bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3704bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3705bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3706bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3707bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3708bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3709bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3710bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3711 enum port port);
6389dd83
SS
3712bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3713 enum port port);
3714
8b8e1a89 3715
3b617967 3716/* intel_opregion.c */
44834a67 3717#ifdef CONFIG_ACPI
6f9f4b7a 3718extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3719extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3720extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3721extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3722extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3723 bool enable);
6f9f4b7a 3724extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3725 pci_power_t state);
6f9f4b7a 3726extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3727#else
6f9f4b7a 3728static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3729static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3730static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3731static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3732{
3733}
9c4b0a68
JN
3734static inline int
3735intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3736{
3737 return 0;
3738}
ecbc5cf3 3739static inline int
6f9f4b7a 3740intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3741{
3742 return 0;
3743}
6f9f4b7a 3744static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3745{
3746 return -ENODEV;
3747}
65e082c9 3748#endif
8ee1c3db 3749
723bfd70
JB
3750/* intel_acpi.c */
3751#ifdef CONFIG_ACPI
3752extern void intel_register_dsm_handler(void);
3753extern void intel_unregister_dsm_handler(void);
3754#else
3755static inline void intel_register_dsm_handler(void) { return; }
3756static inline void intel_unregister_dsm_handler(void) { return; }
3757#endif /* CONFIG_ACPI */
3758
94b4f3ba
CW
3759/* intel_device_info.c */
3760static inline struct intel_device_info *
3761mkwrite_device_info(struct drm_i915_private *dev_priv)
3762{
3763 return (struct intel_device_info *)&dev_priv->info;
3764}
3765
2e0d26f8 3766const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3767void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3768void intel_device_info_dump(struct drm_i915_private *dev_priv);
3769
79e53945 3770/* modesetting */
f817586c 3771extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3772extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3773extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3774extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3775extern int intel_connector_register(struct drm_connector *);
c191eca1 3776extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3777extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3778 bool state);
043e9bda 3779extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3780extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3781extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3782extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3783extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
dc97997a 3784extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3785extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3786 bool enable);
3bad0781 3787
c0c7babc
BW
3788int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3789 struct drm_file *file);
575155a9 3790
6ef3d427 3791/* overlay */
c033666a
CW
3792extern struct intel_overlay_error_state *
3793intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3794extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3795 struct intel_overlay_error_state *error);
c4a1d9e4 3796
c033666a
CW
3797extern struct intel_display_error_state *
3798intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3799extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3800 struct drm_i915_private *dev_priv,
c4a1d9e4 3801 struct intel_display_error_state *error);
6ef3d427 3802
151a49d0
TR
3803int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3804int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3805int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3806 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3807
3808/* intel_sideband.c */
707b6e3d
D
3809u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3810void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3811u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3812u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3813void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3814u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3815void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3816u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3817void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3818u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3819void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3820u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3821void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3822u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3823 enum intel_sbi_destination destination);
3824void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3825 enum intel_sbi_destination destination);
e9fe51c6
SK
3826u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3827void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3828
b7fa22d8 3829/* intel_dpio_phy.c */
0a116ce8 3830void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3831 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3832void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3833 enum port port, u32 margin, u32 scale,
3834 u32 enable, u32 deemphasis);
47a6bc61
ACO
3835void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3836void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3837bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3838 enum dpio_phy phy);
3839bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3840 enum dpio_phy phy);
3841uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3842 uint8_t lane_count);
3843void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3844 uint8_t lane_lat_optim_mask);
3845uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3846
b7fa22d8
ACO
3847void chv_set_phy_signal_level(struct intel_encoder *encoder,
3848 u32 deemph_reg_value, u32 margin_reg_value,
3849 bool uniq_trans_scale);
844b2f9a
ACO
3850void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3851 bool reset);
419b1b7a 3852void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3853void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3854void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3855void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3856
53d98725
ACO
3857void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3858 u32 demph_reg_value, u32 preemph_reg_value,
3859 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3860void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3861void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3862void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3863
616bc820
VS
3864int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3865int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3866
0b274481
BW
3867#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3868#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3869
3870#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3871#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3872#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3873#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3874
3875#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3876#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3877#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3878#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3879
698b3135
CW
3880/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3881 * will be implemented using 2 32-bit writes in an arbitrary order with
3882 * an arbitrary delay between them. This can cause the hardware to
3883 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3884 * machine death. For this reason we do not support I915_WRITE64, or
3885 * dev_priv->uncore.funcs.mmio_writeq.
3886 *
3887 * When reading a 64-bit value as two 32-bit values, the delay may cause
3888 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3889 * occasionally a 64-bit register does not actualy support a full readq
3890 * and must be read using two 32-bit reads.
3891 *
3892 * You have been warned.
698b3135 3893 */
0b274481 3894#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3895
50877445 3896#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3897 u32 upper, lower, old_upper, loop = 0; \
3898 upper = I915_READ(upper_reg); \
ee0a227b 3899 do { \
acd29f7b 3900 old_upper = upper; \
ee0a227b 3901 lower = I915_READ(lower_reg); \
acd29f7b
CW
3902 upper = I915_READ(upper_reg); \
3903 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3904 (u64)upper << 32 | lower; })
50877445 3905
cae5852d
ZN
3906#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3907#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3908
75aa3f63
VS
3909#define __raw_read(x, s) \
3910static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3911 i915_reg_t reg) \
75aa3f63 3912{ \
f0f59a00 3913 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3914}
3915
3916#define __raw_write(x, s) \
3917static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3918 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3919{ \
f0f59a00 3920 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3921}
3922__raw_read(8, b)
3923__raw_read(16, w)
3924__raw_read(32, l)
3925__raw_read(64, q)
3926
3927__raw_write(8, b)
3928__raw_write(16, w)
3929__raw_write(32, l)
3930__raw_write(64, q)
3931
3932#undef __raw_read
3933#undef __raw_write
3934
a6111f7b 3935/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3936 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3937 * controlled.
aafee2eb 3938 *
a6111f7b 3939 * Think twice, and think again, before using these.
aafee2eb
AH
3940 *
3941 * As an example, these accessors can possibly be used between:
3942 *
3943 * spin_lock_irq(&dev_priv->uncore.lock);
3944 * intel_uncore_forcewake_get__locked();
3945 *
3946 * and
3947 *
3948 * intel_uncore_forcewake_put__locked();
3949 * spin_unlock_irq(&dev_priv->uncore.lock);
3950 *
3951 *
3952 * Note: some registers may not need forcewake held, so
3953 * intel_uncore_forcewake_{get,put} can be omitted, see
3954 * intel_uncore_forcewake_for_reg().
3955 *
3956 * Certain architectures will die if the same cacheline is concurrently accessed
3957 * by different clients (e.g. on Ivybridge). Access to registers should
3958 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3959 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3960 */
75aa3f63
VS
3961#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3962#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3963#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3964#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3965
55bc60db
VS
3966/* "Broadcast RGB" property */
3967#define INTEL_BROADCAST_RGB_AUTO 0
3968#define INTEL_BROADCAST_RGB_FULL 1
3969#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3970
920a14b2 3971static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3972{
920a14b2 3973 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3974 return VLV_VGACNTRL;
920a14b2 3975 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3976 return CPU_VGACNTRL;
766aa1c4
VS
3977 else
3978 return VGACNTRL;
3979}
3980
df97729f
ID
3981static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3982{
3983 unsigned long j = msecs_to_jiffies(m);
3984
3985 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3986}
3987
7bd0e226
DV
3988static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3989{
3990 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3991}
3992
df97729f
ID
3993static inline unsigned long
3994timespec_to_jiffies_timeout(const struct timespec *value)
3995{
3996 unsigned long j = timespec_to_jiffies(value);
3997
3998 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3999}
4000
dce56b3c
PZ
4001/*
4002 * If you need to wait X milliseconds between events A and B, but event B
4003 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4004 * when event A happened, then just before event B you call this function and
4005 * pass the timestamp as the first argument, and X as the second argument.
4006 */
4007static inline void
4008wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4009{
ec5e0cfb 4010 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4011
4012 /*
4013 * Don't re-read the value of "jiffies" every time since it may change
4014 * behind our back and break the math.
4015 */
4016 tmp_jiffies = jiffies;
4017 target_jiffies = timestamp_jiffies +
4018 msecs_to_jiffies_timeout(to_wait_ms);
4019
4020 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4021 remaining_jiffies = target_jiffies - tmp_jiffies;
4022 while (remaining_jiffies)
4023 remaining_jiffies =
4024 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4025 }
4026}
221fe799
CW
4027
4028static inline bool
4029__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 4030{
f69a02c9
CW
4031 struct intel_engine_cs *engine = req->engine;
4032
7ec2c73b
CW
4033 /* Before we do the heavier coherent read of the seqno,
4034 * check the value (hopefully) in the CPU cacheline.
4035 */
65e4760e 4036 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4037 return true;
4038
688e6c72
CW
4039 /* Ensure our read of the seqno is coherent so that we
4040 * do not "miss an interrupt" (i.e. if this is the last
4041 * request and the seqno write from the GPU is not visible
4042 * by the time the interrupt fires, we will see that the
4043 * request is incomplete and go back to sleep awaiting
4044 * another interrupt that will never come.)
4045 *
4046 * Strictly, we only need to do this once after an interrupt,
4047 * but it is easier and safer to do it every time the waiter
4048 * is woken.
4049 */
3d5564e9 4050 if (engine->irq_seqno_barrier &&
dbd6ef29 4051 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 4052 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
4053 struct task_struct *tsk;
4054
3d5564e9
CW
4055 /* The ordering of irq_posted versus applying the barrier
4056 * is crucial. The clearing of the current irq_posted must
4057 * be visible before we perform the barrier operation,
4058 * such that if a subsequent interrupt arrives, irq_posted
4059 * is reasserted and our task rewoken (which causes us to
4060 * do another __i915_request_irq_complete() immediately
4061 * and reapply the barrier). Conversely, if the clear
4062 * occurs after the barrier, then an interrupt that arrived
4063 * whilst we waited on the barrier would not trigger a
4064 * barrier on the next pass, and the read may not see the
4065 * seqno update.
4066 */
f69a02c9 4067 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4068
4069 /* If we consume the irq, but we are no longer the bottom-half,
4070 * the real bottom-half may not have serialised their own
4071 * seqno check with the irq-barrier (i.e. may have inspected
4072 * the seqno before we believe it coherent since they see
4073 * irq_posted == false but we are still running).
4074 */
4075 rcu_read_lock();
dbd6ef29 4076 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4077 if (tsk && tsk != current)
4078 /* Note that if the bottom-half is changed as we
4079 * are sending the wake-up, the new bottom-half will
4080 * be woken by whomever made the change. We only have
4081 * to worry about when we steal the irq-posted for
4082 * ourself.
4083 */
4084 wake_up_process(tsk);
4085 rcu_read_unlock();
4086
65e4760e 4087 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4088 return true;
4089 }
688e6c72 4090
688e6c72
CW
4091 return false;
4092}
4093
0b1de5d5
CW
4094void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4095bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4096
c58305af
CW
4097/* i915_mm.c */
4098int remap_io_mapping(struct vm_area_struct *vma,
4099 unsigned long addr, unsigned long pfn, unsigned long size,
4100 struct io_mapping *iomap);
4101
4b30cb23
CW
4102#define ptr_mask_bits(ptr) ({ \
4103 unsigned long __v = (unsigned long)(ptr); \
4104 (typeof(ptr))(__v & PAGE_MASK); \
4105})
4106
d31d7cb1
CW
4107#define ptr_unpack_bits(ptr, bits) ({ \
4108 unsigned long __v = (unsigned long)(ptr); \
4109 (bits) = __v & ~PAGE_MASK; \
4110 (typeof(ptr))(__v & PAGE_MASK); \
4111})
4112
4113#define ptr_pack_bits(ptr, bits) \
4114 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4115
78ef2d9a
CW
4116#define fetch_and_zero(ptr) ({ \
4117 typeof(*ptr) __T = *(ptr); \
4118 *(ptr) = (typeof(*ptr))0; \
4119 __T; \
4120})
4121
1da177e4 4122#endif