]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Create a VMA for an object
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
c5b7e97b 73#define DRIVER_DATE "20160808"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458#define I915_FENCE_REG_NONE -1
42b5aeab
VS
459#define I915_MAX_NUM_FENCES 32
460/* 32 fences + sign bit for FENCE_REG_NONE */
461#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
462
463struct drm_i915_fence_reg {
007cc8ac 464 struct list_head lru_list;
caea7476 465 struct drm_i915_gem_object *obj;
1690e1eb 466 int pin_count;
de151cf6 467};
7c1c2871 468
9b9d172d 469struct sdvo_device_mapping {
e957d772 470 u8 initialized;
9b9d172d 471 u8 dvo_port;
472 u8 slave_addr;
473 u8 dvo_wiring;
e957d772 474 u8 i2c_pin;
b1083333 475 u8 ddc_pin;
9b9d172d 476};
477
7bd688cd 478struct intel_connector;
820d2d77 479struct intel_encoder;
5cec258b 480struct intel_crtc_state;
5724dbd1 481struct intel_initial_plane_config;
0e8ffe1b 482struct intel_crtc;
ee9300bb
DV
483struct intel_limit;
484struct dpll;
b8cecdf5 485
e70236a8 486struct drm_i915_display_funcs {
e70236a8
JB
487 int (*get_display_clock_speed)(struct drm_device *dev);
488 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 489 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
490 int (*compute_intermediate_wm)(struct drm_device *dev,
491 struct intel_crtc *intel_crtc,
492 struct intel_crtc_state *newstate);
493 void (*initial_watermarks)(struct intel_crtc_state *cstate);
494 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 495 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 496 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
497 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
498 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
499 /* Returns the active state of the crtc, and if the crtc is active,
500 * fills out the pipe-config with the hw state. */
501 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 502 struct intel_crtc_state *);
5724dbd1
DL
503 void (*get_initial_plane_config)(struct intel_crtc *,
504 struct intel_initial_plane_config *);
190f68c5
ACO
505 int (*crtc_compute_clock)(struct intel_crtc *crtc,
506 struct intel_crtc_state *crtc_state);
76e5a89c
DV
507 void (*crtc_enable)(struct drm_crtc *crtc);
508 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
509 void (*audio_codec_enable)(struct drm_connector *connector,
510 struct intel_encoder *encoder,
5e7234c9 511 const struct drm_display_mode *adjusted_mode);
69bfe1a9 512 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 513 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 514 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
515 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
516 struct drm_framebuffer *fb,
517 struct drm_i915_gem_object *obj,
518 struct drm_i915_gem_request *req,
519 uint32_t flags);
91d14251 520 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
521 /* clock updates for mode set */
522 /* cursor updates */
523 /* render clock increase/decrease */
524 /* display clock increase/decrease */
525 /* pll clock increase/decrease */
8563b1e8 526
b95c5321
ML
527 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
528 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
529};
530
48c1026a
MK
531enum forcewake_domain_id {
532 FW_DOMAIN_ID_RENDER = 0,
533 FW_DOMAIN_ID_BLITTER,
534 FW_DOMAIN_ID_MEDIA,
535
536 FW_DOMAIN_ID_COUNT
537};
538
539enum forcewake_domains {
540 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
541 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
542 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
543 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
544 FORCEWAKE_BLITTER |
545 FORCEWAKE_MEDIA)
546};
547
3756685a
TU
548#define FW_REG_READ (1)
549#define FW_REG_WRITE (2)
550
551enum forcewake_domains
552intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
553 i915_reg_t reg, unsigned int op);
554
907b28c5 555struct intel_uncore_funcs {
c8d9a590 556 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 557 enum forcewake_domains domains);
c8d9a590 558 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 559 enum forcewake_domains domains);
0b274481 560
f0f59a00
VS
561 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
562 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
563 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
564 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 565
f0f59a00 566 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 567 uint8_t val, bool trace);
f0f59a00 568 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 569 uint16_t val, bool trace);
f0f59a00 570 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 571 uint32_t val, bool trace);
f0f59a00 572 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 573 uint64_t val, bool trace);
990bbdad
CW
574};
575
907b28c5
CW
576struct intel_uncore {
577 spinlock_t lock; /** lock is also taken in irq contexts. */
578
579 struct intel_uncore_funcs funcs;
580
581 unsigned fifo_count;
48c1026a 582 enum forcewake_domains fw_domains;
b2cff0db
CW
583
584 struct intel_uncore_forcewake_domain {
585 struct drm_i915_private *i915;
48c1026a 586 enum forcewake_domain_id id;
33c582c1 587 enum forcewake_domains mask;
b2cff0db 588 unsigned wake_count;
a57a4a67 589 struct hrtimer timer;
f0f59a00 590 i915_reg_t reg_set;
05a2fb15
MK
591 u32 val_set;
592 u32 val_clear;
f0f59a00
VS
593 i915_reg_t reg_ack;
594 i915_reg_t reg_post;
05a2fb15 595 u32 val_reset;
b2cff0db 596 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
597
598 int unclaimed_mmio_check;
b2cff0db
CW
599};
600
601/* Iterate over initialised fw domains */
33c582c1
TU
602#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
603 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
604 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
605 (domain__)++) \
606 for_each_if ((mask__) & (domain__)->mask)
607
608#define for_each_fw_domain(domain__, dev_priv__) \
609 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 610
b6e7d894
DL
611#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
612#define CSR_VERSION_MAJOR(version) ((version) >> 16)
613#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
614
eb805623 615struct intel_csr {
8144ac59 616 struct work_struct work;
eb805623 617 const char *fw_path;
a7f749f9 618 uint32_t *dmc_payload;
eb805623 619 uint32_t dmc_fw_size;
b6e7d894 620 uint32_t version;
eb805623 621 uint32_t mmio_count;
f0f59a00 622 i915_reg_t mmioaddr[8];
eb805623 623 uint32_t mmiodata[8];
832dba88 624 uint32_t dc_state;
a37baf3b 625 uint32_t allowed_dc_mask;
eb805623
DV
626};
627
79fc46df
DL
628#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
629 func(is_mobile) sep \
630 func(is_i85x) sep \
631 func(is_i915g) sep \
632 func(is_i945gm) sep \
633 func(is_g33) sep \
634 func(need_gfx_hws) sep \
635 func(is_g4x) sep \
636 func(is_pineview) sep \
637 func(is_broadwater) sep \
638 func(is_crestline) sep \
639 func(is_ivybridge) sep \
640 func(is_valleyview) sep \
666a4537 641 func(is_cherryview) sep \
79fc46df 642 func(is_haswell) sep \
ab0d24ac 643 func(is_broadwell) sep \
7201c0b3 644 func(is_skylake) sep \
7526ac19 645 func(is_broxton) sep \
ef11bdb3 646 func(is_kabylake) sep \
b833d685 647 func(is_preliminary) sep \
79fc46df
DL
648 func(has_fbc) sep \
649 func(has_pipe_cxsr) sep \
650 func(has_hotplug) sep \
651 func(cursor_needs_physical) sep \
652 func(has_overlay) sep \
653 func(overlay_needs_physical) sep \
654 func(supports_tv) sep \
dd93be58 655 func(has_llc) sep \
ca377809 656 func(has_snoop) sep \
30568c45 657 func(has_ddi) sep \
33e141ed 658 func(has_fpga_dbg) sep \
659 func(has_pooled_eu)
c96ea64e 660
a587f779
DL
661#define DEFINE_FLAG(name) u8 name:1
662#define SEP_SEMICOLON ;
c96ea64e 663
cfdf1fa2 664struct intel_device_info {
10fce67a 665 u32 display_mmio_offset;
87f1f465 666 u16 device_id;
ac208a8b 667 u8 num_pipes;
d615a166 668 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 669 u8 gen;
ae5702d2 670 u16 gen_mask;
73ae478c 671 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 672 u8 num_rings;
a587f779 673 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
674 /* Register offsets for the various display pipes and transcoders */
675 int pipe_offsets[I915_MAX_TRANSCODERS];
676 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 677 int palette_offsets[I915_MAX_PIPES];
5efb3e28 678 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
679
680 /* Slice/subslice/EU info */
681 u8 slice_total;
682 u8 subslice_total;
683 u8 subslice_per_slice;
684 u8 eu_total;
685 u8 eu_per_subslice;
33e141ed 686 u8 min_eu_in_pool;
b7668791
DL
687 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
688 u8 subslice_7eu[3];
3873218f
JM
689 u8 has_slice_pg:1;
690 u8 has_subslice_pg:1;
691 u8 has_eu_pg:1;
82cf435b
LL
692
693 struct color_luts {
694 u16 degamma_lut_size;
695 u16 gamma_lut_size;
696 } color;
cfdf1fa2
KH
697};
698
a587f779
DL
699#undef DEFINE_FLAG
700#undef SEP_SEMICOLON
701
2bd160a1
CW
702struct intel_display_error_state;
703
704struct drm_i915_error_state {
705 struct kref ref;
706 struct timeval time;
707
708 char error_msg[128];
709 bool simulated;
710 int iommu;
711 u32 reset_count;
712 u32 suspend_count;
713 struct intel_device_info device_info;
714
715 /* Generic register state */
716 u32 eir;
717 u32 pgtbl_er;
718 u32 ier;
719 u32 gtier[4];
720 u32 ccid;
721 u32 derrmr;
722 u32 forcewake;
723 u32 error; /* gen6+ */
724 u32 err_int; /* gen7 */
725 u32 fault_data0; /* gen8, gen9 */
726 u32 fault_data1; /* gen8, gen9 */
727 u32 done_reg;
728 u32 gac_eco;
729 u32 gam_ecochk;
730 u32 gab_ctl;
731 u32 gfx_mode;
732 u32 extra_instdone[I915_NUM_INSTDONE_REG];
733 u64 fence[I915_MAX_NUM_FENCES];
734 struct intel_overlay_error_state *overlay;
735 struct intel_display_error_state *display;
736 struct drm_i915_error_object *semaphore_obj;
737
738 struct drm_i915_error_engine {
739 int engine_id;
740 /* Software tracked state */
741 bool waiting;
742 int num_waiters;
743 int hangcheck_score;
744 enum intel_engine_hangcheck_action hangcheck_action;
745 struct i915_address_space *vm;
746 int num_requests;
747
748 /* our own tracking of ring head and tail */
749 u32 cpu_ring_head;
750 u32 cpu_ring_tail;
751
752 u32 last_seqno;
753 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
754
755 /* Register state */
756 u32 start;
757 u32 tail;
758 u32 head;
759 u32 ctl;
760 u32 hws;
761 u32 ipeir;
762 u32 ipehr;
763 u32 instdone;
764 u32 bbstate;
765 u32 instpm;
766 u32 instps;
767 u32 seqno;
768 u64 bbaddr;
769 u64 acthd;
770 u32 fault_reg;
771 u64 faddr;
772 u32 rc_psmi; /* sleep state */
773 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
774
775 struct drm_i915_error_object {
776 int page_count;
777 u64 gtt_offset;
778 u32 *pages[0];
779 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
780
781 struct drm_i915_error_object *wa_ctx;
782
783 struct drm_i915_error_request {
784 long jiffies;
785 u32 seqno;
786 u32 head;
787 u32 tail;
788 } *requests;
789
790 struct drm_i915_error_waiter {
791 char comm[TASK_COMM_LEN];
792 pid_t pid;
793 u32 seqno;
794 } *waiters;
795
796 struct {
797 u32 gfx_mode;
798 union {
799 u64 pdp[4];
800 u32 pp_dir_base;
801 };
802 } vm_info;
803
804 pid_t pid;
805 char comm[TASK_COMM_LEN];
806 } engine[I915_NUM_ENGINES];
807
808 struct drm_i915_error_buffer {
809 u32 size;
810 u32 name;
811 u32 rseqno[I915_NUM_ENGINES], wseqno;
812 u64 gtt_offset;
813 u32 read_domains;
814 u32 write_domain;
815 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
816 u32 tiling:2;
817 u32 dirty:1;
818 u32 purgeable:1;
819 u32 userptr:1;
820 s32 engine:4;
821 u32 cache_level:3;
822 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
823 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
824 struct i915_address_space *active_vm[I915_NUM_ENGINES];
825};
826
7faf1ab2
DV
827enum i915_cache_level {
828 I915_CACHE_NONE = 0,
350ec881
CW
829 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
830 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
831 caches, eg sampler/render caches, and the
832 large Last-Level-Cache. LLC is coherent with
833 the CPU, but L3 is only visible to the GPU. */
651d794f 834 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
835};
836
e59ec13d
MK
837struct i915_ctx_hang_stats {
838 /* This context had batch pending when hang was declared */
839 unsigned batch_pending;
840
841 /* This context had batch active when hang was declared */
842 unsigned batch_active;
be62acb4
MK
843
844 /* Time when this context was last blamed for a GPU reset */
845 unsigned long guilty_ts;
846
676fa572
CW
847 /* If the contexts causes a second GPU hang within this time,
848 * it is permanently banned from submitting any more work.
849 */
850 unsigned long ban_period_seconds;
851
be62acb4
MK
852 /* This context is banned to submit more work */
853 bool banned;
e59ec13d 854};
40521054
BW
855
856/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 857#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 858
31b7a88d 859/**
e2efd130 860 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
861 * @ref: reference count.
862 * @user_handle: userspace tracking identity for this context.
863 * @remap_slice: l3 row remapping information.
b1b38278
DW
864 * @flags: context specific flags:
865 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
866 * @file_priv: filp associated with this context (NULL for global default
867 * context).
868 * @hang_stats: information about the role of this context in possible GPU
869 * hangs.
7df113e4 870 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
871 * @legacy_hw_ctx: render context backing object and whether it is correctly
872 * initialized (legacy ring submission mechanism only).
873 * @link: link in the global list of contexts.
874 *
875 * Contexts are memory images used by the hardware to store copies of their
876 * internal state.
877 */
e2efd130 878struct i915_gem_context {
dce3271b 879 struct kref ref;
9ea4feec 880 struct drm_i915_private *i915;
40521054 881 struct drm_i915_file_private *file_priv;
ae6c4806 882 struct i915_hw_ppgtt *ppgtt;
a33afea5 883
8d59bc6a
CW
884 struct i915_ctx_hang_stats hang_stats;
885
5d1808ec 886 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 887 unsigned long flags;
bc3d6744
CW
888#define CONTEXT_NO_ZEROMAP BIT(0)
889#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
5d1808ec 890 unsigned hw_id;
8d59bc6a 891 u32 user_handle;
5d1808ec 892
0cb26a8e
CW
893 u32 ggtt_alignment;
894
9021ad03 895 struct intel_context {
c9e003af 896 struct drm_i915_gem_object *state;
7e37f889 897 struct intel_ring *ring;
ca82580c 898 struct i915_vma *lrc_vma;
82352e90 899 uint32_t *lrc_reg_state;
8d59bc6a
CW
900 u64 lrc_desc;
901 int pin_count;
24f1d3cc 902 bool initialised;
666796da 903 } engine[I915_NUM_ENGINES];
bcd794c2 904 u32 ring_size;
c01fc532 905 u32 desc_template;
3c7ba635 906 struct atomic_notifier_head status_notifier;
80a9a8db 907 bool execlists_force_single_submission;
c9e003af 908
a33afea5 909 struct list_head link;
8d59bc6a
CW
910
911 u8 remap_slice;
50e046b6 912 bool closed:1;
40521054
BW
913};
914
a4001f1b
PZ
915enum fb_op_origin {
916 ORIGIN_GTT,
917 ORIGIN_CPU,
918 ORIGIN_CS,
919 ORIGIN_FLIP,
74b4ea1e 920 ORIGIN_DIRTYFB,
a4001f1b
PZ
921};
922
ab34a7e8 923struct intel_fbc {
25ad93fd
PZ
924 /* This is always the inner lock when overlapping with struct_mutex and
925 * it's the outer lock when overlapping with stolen_lock. */
926 struct mutex lock;
5e59f717 927 unsigned threshold;
dbef0f15
PZ
928 unsigned int possible_framebuffer_bits;
929 unsigned int busy_bits;
010cf73d 930 unsigned int visible_pipes_mask;
e35fef21 931 struct intel_crtc *crtc;
5c3fe8b0 932
c4213885 933 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
934 struct drm_mm_node *compressed_llb;
935
da46f936
RV
936 bool false_color;
937
d029bcad 938 bool enabled;
0e631adc 939 bool active;
9adccc60 940
aaf78d27
PZ
941 struct intel_fbc_state_cache {
942 struct {
943 unsigned int mode_flags;
944 uint32_t hsw_bdw_pixel_rate;
945 } crtc;
946
947 struct {
948 unsigned int rotation;
949 int src_w;
950 int src_h;
951 bool visible;
952 } plane;
953
954 struct {
955 u64 ilk_ggtt_offset;
aaf78d27
PZ
956 uint32_t pixel_format;
957 unsigned int stride;
958 int fence_reg;
959 unsigned int tiling_mode;
960 } fb;
961 } state_cache;
962
b183b3f1
PZ
963 struct intel_fbc_reg_params {
964 struct {
965 enum pipe pipe;
966 enum plane plane;
967 unsigned int fence_y_offset;
968 } crtc;
969
970 struct {
971 u64 ggtt_offset;
b183b3f1
PZ
972 uint32_t pixel_format;
973 unsigned int stride;
974 int fence_reg;
975 } fb;
976
977 int cfb_size;
978 } params;
979
5c3fe8b0 980 struct intel_fbc_work {
128d7356 981 bool scheduled;
ca18d51d 982 u32 scheduled_vblank;
128d7356 983 struct work_struct work;
128d7356 984 } work;
5c3fe8b0 985
bf6189c6 986 const char *no_fbc_reason;
b5e50c3f
JB
987};
988
96178eeb
VK
989/**
990 * HIGH_RR is the highest eDP panel refresh rate read from EDID
991 * LOW_RR is the lowest eDP panel refresh rate found from EDID
992 * parsing for same resolution.
993 */
994enum drrs_refresh_rate_type {
995 DRRS_HIGH_RR,
996 DRRS_LOW_RR,
997 DRRS_MAX_RR, /* RR count */
998};
999
1000enum drrs_support_type {
1001 DRRS_NOT_SUPPORTED = 0,
1002 STATIC_DRRS_SUPPORT = 1,
1003 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1004};
1005
2807cf69 1006struct intel_dp;
96178eeb
VK
1007struct i915_drrs {
1008 struct mutex mutex;
1009 struct delayed_work work;
1010 struct intel_dp *dp;
1011 unsigned busy_frontbuffer_bits;
1012 enum drrs_refresh_rate_type refresh_rate_type;
1013 enum drrs_support_type type;
1014};
1015
a031d709 1016struct i915_psr {
f0355c4a 1017 struct mutex lock;
a031d709
RV
1018 bool sink_support;
1019 bool source_ok;
2807cf69 1020 struct intel_dp *enabled;
7c8f8a70
RV
1021 bool active;
1022 struct delayed_work work;
9ca15301 1023 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1024 bool psr2_support;
1025 bool aux_frame_sync;
60e5ffe3 1026 bool link_standby;
3f51e471 1027};
5c3fe8b0 1028
3bad0781 1029enum intel_pch {
f0350830 1030 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1031 PCH_IBX, /* Ibexpeak PCH */
1032 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1033 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1034 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1035 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1036 PCH_NOP,
3bad0781
ZW
1037};
1038
988d6ee8
PZ
1039enum intel_sbi_destination {
1040 SBI_ICLK,
1041 SBI_MPHY,
1042};
1043
b690e96c 1044#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1045#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1046#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1047#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1048#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1049#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1050
8be48d92 1051struct intel_fbdev;
1630fe75 1052struct intel_fbc_work;
38651674 1053
c2b9152f
DV
1054struct intel_gmbus {
1055 struct i2c_adapter adapter;
3e4d44e0 1056#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1057 u32 force_bit;
c2b9152f 1058 u32 reg0;
f0f59a00 1059 i915_reg_t gpio_reg;
c167a6fc 1060 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1061 struct drm_i915_private *dev_priv;
1062};
1063
f4c956ad 1064struct i915_suspend_saved_registers {
e948e994 1065 u32 saveDSPARB;
ba8bbcf6 1066 u32 saveFBC_CONTROL;
1f84e550 1067 u32 saveCACHE_MODE_0;
1f84e550 1068 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1069 u32 saveSWF0[16];
1070 u32 saveSWF1[16];
85fa792b 1071 u32 saveSWF3[3];
4b9de737 1072 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1073 u32 savePCH_PORT_HOTPLUG;
9f49c376 1074 u16 saveGCDGMBUS;
f4c956ad 1075};
c85aa885 1076
ddeea5b0
ID
1077struct vlv_s0ix_state {
1078 /* GAM */
1079 u32 wr_watermark;
1080 u32 gfx_prio_ctrl;
1081 u32 arb_mode;
1082 u32 gfx_pend_tlb0;
1083 u32 gfx_pend_tlb1;
1084 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1085 u32 media_max_req_count;
1086 u32 gfx_max_req_count;
1087 u32 render_hwsp;
1088 u32 ecochk;
1089 u32 bsd_hwsp;
1090 u32 blt_hwsp;
1091 u32 tlb_rd_addr;
1092
1093 /* MBC */
1094 u32 g3dctl;
1095 u32 gsckgctl;
1096 u32 mbctl;
1097
1098 /* GCP */
1099 u32 ucgctl1;
1100 u32 ucgctl3;
1101 u32 rcgctl1;
1102 u32 rcgctl2;
1103 u32 rstctl;
1104 u32 misccpctl;
1105
1106 /* GPM */
1107 u32 gfxpause;
1108 u32 rpdeuhwtc;
1109 u32 rpdeuc;
1110 u32 ecobus;
1111 u32 pwrdwnupctl;
1112 u32 rp_down_timeout;
1113 u32 rp_deucsw;
1114 u32 rcubmabdtmr;
1115 u32 rcedata;
1116 u32 spare2gh;
1117
1118 /* Display 1 CZ domain */
1119 u32 gt_imr;
1120 u32 gt_ier;
1121 u32 pm_imr;
1122 u32 pm_ier;
1123 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1124
1125 /* GT SA CZ domain */
1126 u32 tilectl;
1127 u32 gt_fifoctl;
1128 u32 gtlc_wake_ctrl;
1129 u32 gtlc_survive;
1130 u32 pmwgicz;
1131
1132 /* Display 2 CZ domain */
1133 u32 gu_ctl0;
1134 u32 gu_ctl1;
9c25210f 1135 u32 pcbr;
ddeea5b0
ID
1136 u32 clock_gate_dis2;
1137};
1138
bf225f20
CW
1139struct intel_rps_ei {
1140 u32 cz_clock;
1141 u32 render_c0;
1142 u32 media_c0;
31685c25
D
1143};
1144
c85aa885 1145struct intel_gen6_power_mgmt {
d4d70aa5
ID
1146 /*
1147 * work, interrupts_enabled and pm_iir are protected by
1148 * dev_priv->irq_lock
1149 */
c85aa885 1150 struct work_struct work;
d4d70aa5 1151 bool interrupts_enabled;
c85aa885 1152 u32 pm_iir;
59cdb63d 1153
1800ad25
SAK
1154 u32 pm_intr_keep;
1155
b39fb297
BW
1156 /* Frequencies are stored in potentially platform dependent multiples.
1157 * In other words, *_freq needs to be multiplied by X to be interesting.
1158 * Soft limits are those which are used for the dynamic reclocking done
1159 * by the driver (raise frequencies under heavy loads, and lower for
1160 * lighter loads). Hard limits are those imposed by the hardware.
1161 *
1162 * A distinction is made for overclocking, which is never enabled by
1163 * default, and is considered to be above the hard limit if it's
1164 * possible at all.
1165 */
1166 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1167 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1168 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1169 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1170 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1171 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1172 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1173 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1174 u8 rp1_freq; /* "less than" RP0 power/freqency */
1175 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1176 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1177
8fb55197
CW
1178 u8 up_threshold; /* Current %busy required to uplock */
1179 u8 down_threshold; /* Current %busy required to downclock */
1180
dd75fdc8
CW
1181 int last_adj;
1182 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1183
8d3afd7d
CW
1184 spinlock_t client_lock;
1185 struct list_head clients;
1186 bool client_boost;
1187
c0951f0c 1188 bool enabled;
54b4f68f 1189 struct delayed_work autoenable_work;
1854d5ca 1190 unsigned boosts;
4fc688ce 1191
bf225f20
CW
1192 /* manual wa residency calculations */
1193 struct intel_rps_ei up_ei, down_ei;
1194
4fc688ce
JB
1195 /*
1196 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1197 * Must be taken after struct_mutex if nested. Note that
1198 * this lock may be held for long periods of time when
1199 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1200 */
1201 struct mutex hw_lock;
c85aa885
DV
1202};
1203
1a240d4d
DV
1204/* defined intel_pm.c */
1205extern spinlock_t mchdev_lock;
1206
c85aa885
DV
1207struct intel_ilk_power_mgmt {
1208 u8 cur_delay;
1209 u8 min_delay;
1210 u8 max_delay;
1211 u8 fmax;
1212 u8 fstart;
1213
1214 u64 last_count1;
1215 unsigned long last_time1;
1216 unsigned long chipset_power;
1217 u64 last_count2;
5ed0bdf2 1218 u64 last_time2;
c85aa885
DV
1219 unsigned long gfx_power;
1220 u8 corr;
1221
1222 int c_m;
1223 int r_t;
1224};
1225
c6cb582e
ID
1226struct drm_i915_private;
1227struct i915_power_well;
1228
1229struct i915_power_well_ops {
1230 /*
1231 * Synchronize the well's hw state to match the current sw state, for
1232 * example enable/disable it based on the current refcount. Called
1233 * during driver init and resume time, possibly after first calling
1234 * the enable/disable handlers.
1235 */
1236 void (*sync_hw)(struct drm_i915_private *dev_priv,
1237 struct i915_power_well *power_well);
1238 /*
1239 * Enable the well and resources that depend on it (for example
1240 * interrupts located on the well). Called after the 0->1 refcount
1241 * transition.
1242 */
1243 void (*enable)(struct drm_i915_private *dev_priv,
1244 struct i915_power_well *power_well);
1245 /*
1246 * Disable the well and resources that depend on it. Called after
1247 * the 1->0 refcount transition.
1248 */
1249 void (*disable)(struct drm_i915_private *dev_priv,
1250 struct i915_power_well *power_well);
1251 /* Returns the hw enabled state. */
1252 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1253 struct i915_power_well *power_well);
1254};
1255
a38911a3
WX
1256/* Power well structure for haswell */
1257struct i915_power_well {
c1ca727f 1258 const char *name;
6f3ef5dd 1259 bool always_on;
a38911a3
WX
1260 /* power well enable/disable usage count */
1261 int count;
bfafe93a
ID
1262 /* cached hw enabled state */
1263 bool hw_enabled;
c1ca727f 1264 unsigned long domains;
77961eb9 1265 unsigned long data;
c6cb582e 1266 const struct i915_power_well_ops *ops;
a38911a3
WX
1267};
1268
83c00f55 1269struct i915_power_domains {
baa70707
ID
1270 /*
1271 * Power wells needed for initialization at driver init and suspend
1272 * time are on. They are kept on until after the first modeset.
1273 */
1274 bool init_power_on;
0d116a29 1275 bool initializing;
c1ca727f 1276 int power_well_count;
baa70707 1277
83c00f55 1278 struct mutex lock;
1da51581 1279 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1280 struct i915_power_well *power_wells;
83c00f55
ID
1281};
1282
35a85ac6 1283#define MAX_L3_SLICES 2
a4da4fa4 1284struct intel_l3_parity {
35a85ac6 1285 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1286 struct work_struct error_work;
35a85ac6 1287 int which_slice;
a4da4fa4
DV
1288};
1289
4b5aed62 1290struct i915_gem_mm {
4b5aed62
DV
1291 /** Memory allocator for GTT stolen memory */
1292 struct drm_mm stolen;
92e97d2f
PZ
1293 /** Protects the usage of the GTT stolen memory allocator. This is
1294 * always the inner lock when overlapping with struct_mutex. */
1295 struct mutex stolen_lock;
1296
4b5aed62
DV
1297 /** List of all objects in gtt_space. Used to restore gtt
1298 * mappings on resume */
1299 struct list_head bound_list;
1300 /**
1301 * List of objects which are not bound to the GTT (thus
1302 * are idle and not used by the GPU) but still have
1303 * (presumably uncached) pages still attached.
1304 */
1305 struct list_head unbound_list;
1306
1307 /** Usable portion of the GTT for GEM */
1308 unsigned long stolen_base; /* limited to low memory (32-bit) */
1309
4b5aed62
DV
1310 /** PPGTT used for aliasing the PPGTT with the GTT */
1311 struct i915_hw_ppgtt *aliasing_ppgtt;
1312
2cfcd32a 1313 struct notifier_block oom_notifier;
e87666b5 1314 struct notifier_block vmap_notifier;
ceabbba5 1315 struct shrinker shrinker;
4b5aed62 1316
4b5aed62
DV
1317 /** LRU list of objects with fence regs on them. */
1318 struct list_head fence_list;
1319
4b5aed62
DV
1320 /**
1321 * Are we in a non-interruptible section of code like
1322 * modesetting?
1323 */
1324 bool interruptible;
1325
bdf1e7e3 1326 /* the indicator for dispatch video commands on two BSD rings */
c80ff16e 1327 unsigned int bsd_engine_dispatch_index;
bdf1e7e3 1328
4b5aed62
DV
1329 /** Bit 6 swizzling required for X tiling */
1330 uint32_t bit_6_swizzle_x;
1331 /** Bit 6 swizzling required for Y tiling */
1332 uint32_t bit_6_swizzle_y;
1333
4b5aed62 1334 /* accounting, useful for userland debugging */
c20e8355 1335 spinlock_t object_stat_lock;
4b5aed62
DV
1336 size_t object_memory;
1337 u32 object_count;
1338};
1339
edc3d884 1340struct drm_i915_error_state_buf {
0a4cd7c8 1341 struct drm_i915_private *i915;
edc3d884
MK
1342 unsigned bytes;
1343 unsigned size;
1344 int err;
1345 u8 *buf;
1346 loff_t start;
1347 loff_t pos;
1348};
1349
fc16b48b
MK
1350struct i915_error_state_file_priv {
1351 struct drm_device *dev;
1352 struct drm_i915_error_state *error;
1353};
1354
99584db3
DV
1355struct i915_gpu_error {
1356 /* For hangcheck timer */
1357#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1358#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1359 /* Hang gpu twice in this window and your context gets banned */
1360#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1361
737b1506 1362 struct delayed_work hangcheck_work;
99584db3
DV
1363
1364 /* For reset and error_state handling. */
1365 spinlock_t lock;
1366 /* Protected by the above dev->gpu_error.lock. */
1367 struct drm_i915_error_state *first_error;
094f9a54
CW
1368
1369 unsigned long missed_irq_rings;
1370
1f83fee0 1371 /**
2ac0f450 1372 * State variable controlling the reset flow and count
1f83fee0 1373 *
2ac0f450
MK
1374 * This is a counter which gets incremented when reset is triggered,
1375 * and again when reset has been handled. So odd values (lowest bit set)
1376 * means that reset is in progress and even values that
1377 * (reset_counter >> 1):th reset was successfully completed.
1378 *
1379 * If reset is not completed succesfully, the I915_WEDGE bit is
1380 * set meaning that hardware is terminally sour and there is no
1381 * recovery. All waiters on the reset_queue will be woken when
1382 * that happens.
1383 *
1384 * This counter is used by the wait_seqno code to notice that reset
1385 * event happened and it needs to restart the entire ioctl (since most
1386 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1387 *
1388 * This is important for lock-free wait paths, where no contended lock
1389 * naturally enforces the correct ordering between the bail-out of the
1390 * waiter and the gpu reset work code.
1f83fee0
DV
1391 */
1392 atomic_t reset_counter;
1393
1f83fee0 1394#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1395#define I915_WEDGED (1 << 31)
1f83fee0 1396
1f15b76f
CW
1397 /**
1398 * Waitqueue to signal when a hang is detected. Used to for waiters
1399 * to release the struct_mutex for the reset to procede.
1400 */
1401 wait_queue_head_t wait_queue;
1402
1f83fee0
DV
1403 /**
1404 * Waitqueue to signal when the reset has completed. Used by clients
1405 * that wait for dev_priv->mm.wedged to settle.
1406 */
1407 wait_queue_head_t reset_queue;
33196ded 1408
094f9a54 1409 /* For missed irq/seqno simulation. */
688e6c72 1410 unsigned long test_irq_rings;
99584db3
DV
1411};
1412
b8efb17b
ZR
1413enum modeset_restore {
1414 MODESET_ON_LID_OPEN,
1415 MODESET_DONE,
1416 MODESET_SUSPENDED,
1417};
1418
500ea70d
RV
1419#define DP_AUX_A 0x40
1420#define DP_AUX_B 0x10
1421#define DP_AUX_C 0x20
1422#define DP_AUX_D 0x30
1423
11c1b657
XZ
1424#define DDC_PIN_B 0x05
1425#define DDC_PIN_C 0x04
1426#define DDC_PIN_D 0x06
1427
6acab15a 1428struct ddi_vbt_port_info {
ce4dd49e
DL
1429 /*
1430 * This is an index in the HDMI/DVI DDI buffer translation table.
1431 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1432 * populate this field.
1433 */
1434#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1435 uint8_t hdmi_level_shift;
311a2094
PZ
1436
1437 uint8_t supports_dvi:1;
1438 uint8_t supports_hdmi:1;
1439 uint8_t supports_dp:1;
500ea70d
RV
1440
1441 uint8_t alternate_aux_channel;
11c1b657 1442 uint8_t alternate_ddc_pin;
75067dde
AK
1443
1444 uint8_t dp_boost_level;
1445 uint8_t hdmi_boost_level;
6acab15a
PZ
1446};
1447
bfd7ebda
RV
1448enum psr_lines_to_wait {
1449 PSR_0_LINES_TO_WAIT = 0,
1450 PSR_1_LINE_TO_WAIT,
1451 PSR_4_LINES_TO_WAIT,
1452 PSR_8_LINES_TO_WAIT
83a7280e
PB
1453};
1454
41aa3448
RV
1455struct intel_vbt_data {
1456 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1457 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1458
1459 /* Feature bits */
1460 unsigned int int_tv_support:1;
1461 unsigned int lvds_dither:1;
1462 unsigned int lvds_vbt:1;
1463 unsigned int int_crt_support:1;
1464 unsigned int lvds_use_ssc:1;
1465 unsigned int display_clock_mode:1;
1466 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1467 unsigned int panel_type:4;
41aa3448
RV
1468 int lvds_ssc_freq;
1469 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1470
83a7280e
PB
1471 enum drrs_support_type drrs_type;
1472
6aa23e65
JN
1473 struct {
1474 int rate;
1475 int lanes;
1476 int preemphasis;
1477 int vswing;
06411f08 1478 bool low_vswing;
6aa23e65
JN
1479 bool initialized;
1480 bool support;
1481 int bpp;
1482 struct edp_power_seq pps;
1483 } edp;
41aa3448 1484
bfd7ebda
RV
1485 struct {
1486 bool full_link;
1487 bool require_aux_wakeup;
1488 int idle_frames;
1489 enum psr_lines_to_wait lines_to_wait;
1490 int tp1_wakeup_time;
1491 int tp2_tp3_wakeup_time;
1492 } psr;
1493
f00076d2
JN
1494 struct {
1495 u16 pwm_freq_hz;
39fbc9c8 1496 bool present;
f00076d2 1497 bool active_low_pwm;
1de6068e 1498 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1499 enum intel_backlight_type type;
f00076d2
JN
1500 } backlight;
1501
d17c5443
SK
1502 /* MIPI DSI */
1503 struct {
1504 u16 panel_id;
d3b542fc
SK
1505 struct mipi_config *config;
1506 struct mipi_pps_data *pps;
1507 u8 seq_version;
1508 u32 size;
1509 u8 *data;
8d3ed2f3 1510 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1511 } dsi;
1512
41aa3448
RV
1513 int crt_ddc_pin;
1514
1515 int child_dev_num;
768f69c9 1516 union child_device_config *child_dev;
6acab15a
PZ
1517
1518 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1519 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1520};
1521
77c122bc
VS
1522enum intel_ddb_partitioning {
1523 INTEL_DDB_PART_1_2,
1524 INTEL_DDB_PART_5_6, /* IVB+ */
1525};
1526
1fd527cc
VS
1527struct intel_wm_level {
1528 bool enable;
1529 uint32_t pri_val;
1530 uint32_t spr_val;
1531 uint32_t cur_val;
1532 uint32_t fbc_val;
1533};
1534
820c1980 1535struct ilk_wm_values {
609cedef
VS
1536 uint32_t wm_pipe[3];
1537 uint32_t wm_lp[3];
1538 uint32_t wm_lp_spr[3];
1539 uint32_t wm_linetime[3];
1540 bool enable_fbc_wm;
1541 enum intel_ddb_partitioning partitioning;
1542};
1543
262cd2e1
VS
1544struct vlv_pipe_wm {
1545 uint16_t primary;
1546 uint16_t sprite[2];
1547 uint8_t cursor;
1548};
ae80152d 1549
262cd2e1
VS
1550struct vlv_sr_wm {
1551 uint16_t plane;
1552 uint8_t cursor;
1553};
ae80152d 1554
262cd2e1
VS
1555struct vlv_wm_values {
1556 struct vlv_pipe_wm pipe[3];
1557 struct vlv_sr_wm sr;
0018fda1
VS
1558 struct {
1559 uint8_t cursor;
1560 uint8_t sprite[2];
1561 uint8_t primary;
1562 } ddl[3];
6eb1a681
VS
1563 uint8_t level;
1564 bool cxsr;
0018fda1
VS
1565};
1566
c193924e 1567struct skl_ddb_entry {
16160e3d 1568 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1569};
1570
1571static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1572{
16160e3d 1573 return entry->end - entry->start;
c193924e
DL
1574}
1575
08db6652
DL
1576static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1577 const struct skl_ddb_entry *e2)
1578{
1579 if (e1->start == e2->start && e1->end == e2->end)
1580 return true;
1581
1582 return false;
1583}
1584
c193924e 1585struct skl_ddb_allocation {
34bb56af 1586 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1587 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1588 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1589};
1590
2ac96d2a 1591struct skl_wm_values {
2b4b9f35 1592 unsigned dirty_pipes;
c193924e 1593 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1594 uint32_t wm_linetime[I915_MAX_PIPES];
1595 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1596 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1597};
1598
1599struct skl_wm_level {
1600 bool plane_en[I915_MAX_PLANES];
1601 uint16_t plane_res_b[I915_MAX_PLANES];
1602 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1603};
1604
c67a470b 1605/*
765dab67
PZ
1606 * This struct helps tracking the state needed for runtime PM, which puts the
1607 * device in PCI D3 state. Notice that when this happens, nothing on the
1608 * graphics device works, even register access, so we don't get interrupts nor
1609 * anything else.
c67a470b 1610 *
765dab67
PZ
1611 * Every piece of our code that needs to actually touch the hardware needs to
1612 * either call intel_runtime_pm_get or call intel_display_power_get with the
1613 * appropriate power domain.
a8a8bd54 1614 *
765dab67
PZ
1615 * Our driver uses the autosuspend delay feature, which means we'll only really
1616 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1617 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1618 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1619 *
1620 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1621 * goes back to false exactly before we reenable the IRQs. We use this variable
1622 * to check if someone is trying to enable/disable IRQs while they're supposed
1623 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1624 * case it happens.
c67a470b 1625 *
765dab67 1626 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1627 */
5d584b2e 1628struct i915_runtime_pm {
1f814dac 1629 atomic_t wakeref_count;
2b19efeb 1630 atomic_t atomic_seq;
5d584b2e 1631 bool suspended;
2aeb7d3a 1632 bool irqs_enabled;
c67a470b
PZ
1633};
1634
926321d5
DV
1635enum intel_pipe_crc_source {
1636 INTEL_PIPE_CRC_SOURCE_NONE,
1637 INTEL_PIPE_CRC_SOURCE_PLANE1,
1638 INTEL_PIPE_CRC_SOURCE_PLANE2,
1639 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1640 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1641 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1642 INTEL_PIPE_CRC_SOURCE_TV,
1643 INTEL_PIPE_CRC_SOURCE_DP_B,
1644 INTEL_PIPE_CRC_SOURCE_DP_C,
1645 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1646 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1647 INTEL_PIPE_CRC_SOURCE_MAX,
1648};
1649
8bf1e9f1 1650struct intel_pipe_crc_entry {
ac2300d4 1651 uint32_t frame;
8bf1e9f1
SH
1652 uint32_t crc[5];
1653};
1654
b2c88f5b 1655#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1656struct intel_pipe_crc {
d538bbdf
DL
1657 spinlock_t lock;
1658 bool opened; /* exclusive access to the result file */
e5f75aca 1659 struct intel_pipe_crc_entry *entries;
926321d5 1660 enum intel_pipe_crc_source source;
d538bbdf 1661 int head, tail;
07144428 1662 wait_queue_head_t wq;
8bf1e9f1
SH
1663};
1664
f99d7069 1665struct i915_frontbuffer_tracking {
b5add959 1666 spinlock_t lock;
f99d7069
DV
1667
1668 /*
1669 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1670 * scheduled flips.
1671 */
1672 unsigned busy_bits;
1673 unsigned flip_bits;
1674};
1675
7225342a 1676struct i915_wa_reg {
f0f59a00 1677 i915_reg_t addr;
7225342a
MK
1678 u32 value;
1679 /* bitmask representing WA bits */
1680 u32 mask;
1681};
1682
33136b06
AS
1683/*
1684 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1685 * allowing it for RCS as we don't foresee any requirement of having
1686 * a whitelist for other engines. When it is really required for
1687 * other engines then the limit need to be increased.
1688 */
1689#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1690
1691struct i915_workarounds {
1692 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1693 u32 count;
666796da 1694 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1695};
1696
cf9d2890
YZ
1697struct i915_virtual_gpu {
1698 bool active;
1699};
1700
aa363136
MR
1701/* used in computing the new watermarks state */
1702struct intel_wm_config {
1703 unsigned int num_pipes_active;
1704 bool sprites_enabled;
1705 bool sprites_scaled;
1706};
1707
77fec556 1708struct drm_i915_private {
8f460e2c
CW
1709 struct drm_device drm;
1710
efab6d8d 1711 struct kmem_cache *objects;
e20d2ab7 1712 struct kmem_cache *vmas;
efab6d8d 1713 struct kmem_cache *requests;
f4c956ad 1714
5c969aa7 1715 const struct intel_device_info info;
f4c956ad
DV
1716
1717 int relative_constants_mode;
1718
1719 void __iomem *regs;
1720
907b28c5 1721 struct intel_uncore uncore;
f4c956ad 1722
cf9d2890
YZ
1723 struct i915_virtual_gpu vgpu;
1724
0ad35fed
ZW
1725 struct intel_gvt gvt;
1726
33a732f4
AD
1727 struct intel_guc guc;
1728
eb805623
DV
1729 struct intel_csr csr;
1730
5ea6e5e3 1731 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1732
f4c956ad
DV
1733 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1734 * controller on different i2c buses. */
1735 struct mutex gmbus_mutex;
1736
1737 /**
1738 * Base address of the gmbus and gpio block.
1739 */
1740 uint32_t gpio_mmio_base;
1741
b6fdd0f2
SS
1742 /* MMIO base address for MIPI regs */
1743 uint32_t mipi_mmio_base;
1744
443a389f
VS
1745 uint32_t psr_mmio_base;
1746
44cb734c
ID
1747 uint32_t pps_mmio_base;
1748
28c70f16
DV
1749 wait_queue_head_t gmbus_wait_queue;
1750
f4c956ad 1751 struct pci_dev *bridge_dev;
0ca5fa3a 1752 struct i915_gem_context *kernel_context;
666796da 1753 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1754 struct drm_i915_gem_object *semaphore_obj;
ddf07be7 1755 u32 next_seqno;
f4c956ad 1756
ba8286fa 1757 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1758 struct resource mch_res;
1759
f4c956ad
DV
1760 /* protects the irq masks */
1761 spinlock_t irq_lock;
1762
84c33a64
SG
1763 /* protects the mmio flip data */
1764 spinlock_t mmio_flip_lock;
1765
f8b79e58
ID
1766 bool display_irqs_enabled;
1767
9ee32fea
DV
1768 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1769 struct pm_qos_request pm_qos;
1770
a580516d
VS
1771 /* Sideband mailbox protection */
1772 struct mutex sb_lock;
f4c956ad
DV
1773
1774 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1775 union {
1776 u32 irq_mask;
1777 u32 de_irq_mask[I915_MAX_PIPES];
1778 };
f4c956ad 1779 u32 gt_irq_mask;
605cd25b 1780 u32 pm_irq_mask;
a6706b45 1781 u32 pm_rps_events;
91d181dd 1782 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1783
5fcece80 1784 struct i915_hotplug hotplug;
ab34a7e8 1785 struct intel_fbc fbc;
439d7ac0 1786 struct i915_drrs drrs;
f4c956ad 1787 struct intel_opregion opregion;
41aa3448 1788 struct intel_vbt_data vbt;
f4c956ad 1789
d9ceb816
JB
1790 bool preserve_bios_swizzle;
1791
f4c956ad
DV
1792 /* overlay */
1793 struct intel_overlay *overlay;
f4c956ad 1794
58c68779 1795 /* backlight registers and fields in struct intel_panel */
07f11d49 1796 struct mutex backlight_lock;
31ad8ec6 1797
f4c956ad 1798 /* LVDS info */
f4c956ad
DV
1799 bool no_aux_handshake;
1800
e39b999a
VS
1801 /* protects panel power sequencer state */
1802 struct mutex pps_mutex;
1803
f4c956ad 1804 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1805 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1806
1807 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1808 unsigned int skl_preferred_vco_freq;
1a617b77 1809 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1810 unsigned int max_dotclk_freq;
e7dc33f3 1811 unsigned int rawclk_freq;
6bcda4f0 1812 unsigned int hpll_freq;
bfa7df01 1813 unsigned int czclk_freq;
f4c956ad 1814
63911d72 1815 struct {
709e05c3 1816 unsigned int vco, ref;
63911d72
VS
1817 } cdclk_pll;
1818
645416f5
DV
1819 /**
1820 * wq - Driver workqueue for GEM.
1821 *
1822 * NOTE: Work items scheduled here are not allowed to grab any modeset
1823 * locks, for otherwise the flushing done in the pageflip code will
1824 * result in deadlocks.
1825 */
f4c956ad
DV
1826 struct workqueue_struct *wq;
1827
1828 /* Display functions */
1829 struct drm_i915_display_funcs display;
1830
1831 /* PCH chipset type */
1832 enum intel_pch pch_type;
17a303ec 1833 unsigned short pch_id;
f4c956ad
DV
1834
1835 unsigned long quirks;
1836
b8efb17b
ZR
1837 enum modeset_restore modeset_restore;
1838 struct mutex modeset_restore_lock;
e2c8b870 1839 struct drm_atomic_state *modeset_restore_state;
73974893 1840 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1841
a7bbbd63 1842 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1843 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1844
4b5aed62 1845 struct i915_gem_mm mm;
ad46cb53
CW
1846 DECLARE_HASHTABLE(mm_structs, 7);
1847 struct mutex mm_lock;
8781342d 1848
5d1808ec
CW
1849 /* The hw wants to have a stable context identifier for the lifetime
1850 * of the context (for OA, PASID, faults, etc). This is limited
1851 * in execlists to 21 bits.
1852 */
1853 struct ida context_hw_ida;
1854#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1855
8781342d
DV
1856 /* Kernel Modesetting */
1857
76c4ac04
DL
1858 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1859 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1860 wait_queue_head_t pending_flip_queue;
1861
c4597872
DV
1862#ifdef CONFIG_DEBUG_FS
1863 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1864#endif
1865
565602d7 1866 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1867 int num_shared_dpll;
1868 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1869 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1870
fbf6d879
ML
1871 /*
1872 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1873 * Must be global rather than per dpll, because on some platforms
1874 * plls share registers.
1875 */
1876 struct mutex dpll_lock;
1877
565602d7
ML
1878 unsigned int active_crtcs;
1879 unsigned int min_pixclk[I915_MAX_PIPES];
1880
e4607fcf 1881 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1882
7225342a 1883 struct i915_workarounds workarounds;
888b5995 1884
f99d7069
DV
1885 struct i915_frontbuffer_tracking fb_tracking;
1886
652c393a 1887 u16 orig_clock;
f97108d1 1888
c4804411 1889 bool mchbar_need_disable;
f97108d1 1890
a4da4fa4
DV
1891 struct intel_l3_parity l3_parity;
1892
59124506 1893 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1894 u32 edram_cap;
59124506 1895
c6a828d3 1896 /* gen6+ rps state */
c85aa885 1897 struct intel_gen6_power_mgmt rps;
c6a828d3 1898
20e4d407
DV
1899 /* ilk-only ips/rps state. Everything in here is protected by the global
1900 * mchdev_lock in intel_pm.c */
c85aa885 1901 struct intel_ilk_power_mgmt ips;
b5e50c3f 1902
83c00f55 1903 struct i915_power_domains power_domains;
a38911a3 1904
a031d709 1905 struct i915_psr psr;
3f51e471 1906
99584db3 1907 struct i915_gpu_error gpu_error;
ae681d96 1908
c9cddffc
JB
1909 struct drm_i915_gem_object *vlv_pctx;
1910
0695726e 1911#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1912 /* list of fbdev register on this device */
1913 struct intel_fbdev *fbdev;
82e3b8c1 1914 struct work_struct fbdev_suspend_work;
4520f53a 1915#endif
e953fd7b
CW
1916
1917 struct drm_property *broadcast_rgb_property;
3f43c48d 1918 struct drm_property *force_audio_property;
e3689190 1919
58fddc28 1920 /* hda/i915 audio component */
51e1d83c 1921 struct i915_audio_component *audio_component;
58fddc28 1922 bool audio_component_registered;
4a21ef7d
LY
1923 /**
1924 * av_mutex - mutex for audio/video sync
1925 *
1926 */
1927 struct mutex av_mutex;
58fddc28 1928
254f965c 1929 uint32_t hw_context_size;
a33afea5 1930 struct list_head context_list;
f4c956ad 1931
3e68320e 1932 u32 fdi_rx_config;
68d18ad7 1933
c231775c 1934 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1935 u32 chv_phy_control;
c231775c
VS
1936 /*
1937 * Shadows for CHV DPLL_MD regs to keep the state
1938 * checker somewhat working in the presence hardware
1939 * crappiness (can't read out DPLL_MD for pipes B & C).
1940 */
1941 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1942 u32 bxt_phy_grc;
70722468 1943
842f1c8b 1944 u32 suspend_count;
bc87229f 1945 bool suspended_to_idle;
f4c956ad 1946 struct i915_suspend_saved_registers regfile;
ddeea5b0 1947 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1948
53615a5e
VS
1949 struct {
1950 /*
1951 * Raw watermark latency values:
1952 * in 0.1us units for WM0,
1953 * in 0.5us units for WM1+.
1954 */
1955 /* primary */
1956 uint16_t pri_latency[5];
1957 /* sprite */
1958 uint16_t spr_latency[5];
1959 /* cursor */
1960 uint16_t cur_latency[5];
2af30a5c
PB
1961 /*
1962 * Raw watermark memory latency values
1963 * for SKL for all 8 levels
1964 * in 1us units.
1965 */
1966 uint16_t skl_latency[8];
609cedef 1967
2d41c0b5
PB
1968 /*
1969 * The skl_wm_values structure is a bit too big for stack
1970 * allocation, so we keep the staging struct where we store
1971 * intermediate results here instead.
1972 */
1973 struct skl_wm_values skl_results;
1974
609cedef 1975 /* current hardware state */
2d41c0b5
PB
1976 union {
1977 struct ilk_wm_values hw;
1978 struct skl_wm_values skl_hw;
0018fda1 1979 struct vlv_wm_values vlv;
2d41c0b5 1980 };
58590c14
VS
1981
1982 uint8_t max_level;
ed4a6a7c
MR
1983
1984 /*
1985 * Should be held around atomic WM register writing; also
1986 * protects * intel_crtc->wm.active and
1987 * cstate->wm.need_postvbl_update.
1988 */
1989 struct mutex wm_mutex;
279e99d7
MR
1990
1991 /*
1992 * Set during HW readout of watermarks/DDB. Some platforms
1993 * need to know when we're still using BIOS-provided values
1994 * (which we don't fully trust).
1995 */
1996 bool distrust_bios_wm;
53615a5e
VS
1997 } wm;
1998
8a187455
PZ
1999 struct i915_runtime_pm pm;
2000
a83014d3
OM
2001 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2002 struct {
117897f4 2003 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2004
2005 /**
2006 * Is the GPU currently considered idle, or busy executing
2007 * userspace requests? Whilst idle, we allow runtime power
2008 * management to power down the hardware and display clocks.
2009 * In order to reduce the effect on performance, there
2010 * is a slight delay before we do so.
2011 */
2012 unsigned int active_engines;
2013 bool awake;
2014
2015 /**
2016 * We leave the user IRQ off as much as possible,
2017 * but this means that requests will finish and never
2018 * be retired once the system goes idle. Set a timer to
2019 * fire periodically while the ring is running. When it
2020 * fires, go retire requests.
2021 */
2022 struct delayed_work retire_work;
2023
2024 /**
2025 * When we detect an idle GPU, we want to turn on
2026 * powersaving features. So once we see that there
2027 * are no more requests outstanding and no more
2028 * arrive within a small period of time, we fire
2029 * off the idle_work.
2030 */
2031 struct delayed_work idle_work;
a83014d3
OM
2032 } gt;
2033
3be60de9
VS
2034 /* perform PHY state sanity checks? */
2035 bool chv_phy_assert[2];
2036
0bdf5a05
TI
2037 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2038
bdf1e7e3
DV
2039 /*
2040 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2041 * will be rejected. Instead look for a better place.
2042 */
77fec556 2043};
1da177e4 2044
2c1792a1
CW
2045static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2046{
091387c1 2047 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2048}
2049
888d0d42
ID
2050static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2051{
2052 return to_i915(dev_get_drvdata(dev));
2053}
2054
33a732f4
AD
2055static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2056{
2057 return container_of(guc, struct drm_i915_private, guc);
2058}
2059
b4ac5afc
DG
2060/* Simple iterator over all initialised engines */
2061#define for_each_engine(engine__, dev_priv__) \
2062 for ((engine__) = &(dev_priv__)->engine[0]; \
2063 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2064 (engine__)++) \
2065 for_each_if (intel_engine_initialized(engine__))
b4519513 2066
c3232b18
DG
2067/* Iterator with engine_id */
2068#define for_each_engine_id(engine__, dev_priv__, id__) \
2069 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2070 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2071 (engine__)++) \
2072 for_each_if (((id__) = (engine__)->id, \
2073 intel_engine_initialized(engine__)))
2074
2075/* Iterator over subset of engines selected by mask */
ee4b6faf 2076#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2077 for ((engine__) = &(dev_priv__)->engine[0]; \
2078 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2079 (engine__)++) \
2080 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2081 intel_engine_initialized(engine__))
ee4b6faf 2082
b1d7e4b4
WF
2083enum hdmi_force_audio {
2084 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2085 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2086 HDMI_AUDIO_AUTO, /* trust EDID */
2087 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2088};
2089
190d6cd5 2090#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2091
37e680a1 2092struct drm_i915_gem_object_ops {
de472664
CW
2093 unsigned int flags;
2094#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2095
37e680a1
CW
2096 /* Interface between the GEM object and its backing storage.
2097 * get_pages() is called once prior to the use of the associated set
2098 * of pages before to binding them into the GTT, and put_pages() is
2099 * called after we no longer need them. As we expect there to be
2100 * associated cost with migrating pages between the backing storage
2101 * and making them available for the GPU (e.g. clflush), we may hold
2102 * onto the pages after they are no longer referenced by the GPU
2103 * in case they may be used again shortly (for example migrating the
2104 * pages to a different memory domain within the GTT). put_pages()
2105 * will therefore most likely be called when the object itself is
2106 * being released or under memory pressure (where we attempt to
2107 * reap pages for the shrinker).
2108 */
2109 int (*get_pages)(struct drm_i915_gem_object *);
2110 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2111
5cc9ed4b
CW
2112 int (*dmabuf_export)(struct drm_i915_gem_object *);
2113 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2114};
2115
a071fa00
DV
2116/*
2117 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2118 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2119 * doesn't mean that the hw necessarily already scans it out, but that any
2120 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2121 *
2122 * We have one bit per pipe and per scanout plane type.
2123 */
d1b9d039
SAK
2124#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2125#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2126#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2127 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2128#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2129 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2130#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2131 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2132#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2133 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2134#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2135 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2136
673a394b 2137struct drm_i915_gem_object {
c397b908 2138 struct drm_gem_object base;
673a394b 2139
37e680a1
CW
2140 const struct drm_i915_gem_object_ops *ops;
2141
2f633156
BW
2142 /** List of VMAs backed by this object */
2143 struct list_head vma_list;
2144
c1ad11fc
CW
2145 /** Stolen memory for this object, instead of being backed by shmem. */
2146 struct drm_mm_node *stolen;
35c20a60 2147 struct list_head global_list;
673a394b 2148
b25cb2f8
BW
2149 /** Used in execbuf to temporarily hold a ref */
2150 struct list_head obj_exec_link;
673a394b 2151
8d9d5744 2152 struct list_head batch_pool_link;
493018dc 2153
573adb39 2154 unsigned long flags;
673a394b 2155 /**
65ce3027
CW
2156 * This is set if the object is on the active lists (has pending
2157 * rendering and so a non-zero seqno), and is not set if it i s on
2158 * inactive (ready to be unbound) list.
673a394b 2159 */
573adb39
CW
2160#define I915_BO_ACTIVE_SHIFT 0
2161#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2162#define __I915_BO_ACTIVE(bo) \
2163 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2164
2165 /**
2166 * This is set if the object has been written to since last bound
2167 * to the GTT
2168 */
0206e353 2169 unsigned int dirty:1;
778c3544
DV
2170
2171 /**
2172 * Fence register bits (if any) for this object. Will be set
2173 * as needed when mapped into the GTT.
2174 * Protected by dev->struct_mutex.
778c3544 2175 */
4b9de737 2176 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2177
778c3544
DV
2178 /**
2179 * Advice: are the backing pages purgeable?
2180 */
0206e353 2181 unsigned int madv:2;
778c3544 2182
5d82e3e6
CW
2183 /**
2184 * Whether the tiling parameters for the currently associated fence
2185 * register have changed. Note that for the purposes of tracking
2186 * tiling changes we also treat the unfenced register, the register
2187 * slot that the object occupies whilst it executes a fenced
2188 * command (such as BLT on gen2/3), as a "fence".
2189 */
2190 unsigned int fence_dirty:1;
778c3544 2191
75e9e915
DV
2192 /**
2193 * Is the object at the current location in the gtt mappable and
2194 * fenceable? Used to avoid costly recalculations.
2195 */
0206e353 2196 unsigned int map_and_fenceable:1;
75e9e915 2197
fb7d516a
DV
2198 /**
2199 * Whether the current gtt mapping needs to be mappable (and isn't just
2200 * mappable by accident). Track pin and fault separate for a more
2201 * accurate mappable working set.
2202 */
0206e353 2203 unsigned int fault_mappable:1;
fb7d516a 2204
24f3a8cf
AG
2205 /*
2206 * Is the object to be mapped as read-only to the GPU
2207 * Only honoured if hardware has relevant pte bit
2208 */
2209 unsigned long gt_ro:1;
651d794f 2210 unsigned int cache_level:3;
0f71979a 2211 unsigned int cache_dirty:1;
93dfb40c 2212
faf5bf0a 2213 atomic_t frontbuffer_bits;
a071fa00 2214
9ad36761 2215 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2216 unsigned int tiling_and_stride;
2217#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2218#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2219#define STRIDE_MASK (~TILING_MASK)
9ad36761 2220
aeecc969 2221 unsigned int has_wc_mmap;
15717de2
CW
2222 /** Count of VMA actually bound by this object */
2223 unsigned int bind_count;
8a0c39b1
TU
2224 unsigned int pin_display;
2225
9da3da66 2226 struct sg_table *pages;
a5570178 2227 int pages_pin_count;
ee286370
CW
2228 struct get_page {
2229 struct scatterlist *sg;
2230 int last;
2231 } get_page;
0a798eb9 2232 void *mapping;
9a70cc2a 2233
b4716185
CW
2234 /** Breadcrumb of last rendering to the buffer.
2235 * There can only be one writer, but we allow for multiple readers.
2236 * If there is a writer that necessarily implies that all other
2237 * read requests are complete - but we may only be lazily clearing
2238 * the read requests. A read request is naturally the most recent
2239 * request on a ring, so we may have two different write and read
2240 * requests on one ring where the write request is older than the
2241 * read request. This allows for the CPU to read from an active
2242 * buffer by only waiting for the write to complete.
381f371b
CW
2243 */
2244 struct i915_gem_active last_read[I915_NUM_ENGINES];
2245 struct i915_gem_active last_write;
2246 struct i915_gem_active last_fence;
673a394b 2247
80075d49
DV
2248 /** References from framebuffers, locks out tiling changes. */
2249 unsigned long framebuffer_references;
2250
280b713b 2251 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2252 unsigned long *bit_17;
280b713b 2253
5cc9ed4b 2254 union {
6a2c4232
CW
2255 /** for phy allocated objects */
2256 struct drm_dma_handle *phys_handle;
2257
5cc9ed4b
CW
2258 struct i915_gem_userptr {
2259 uintptr_t ptr;
2260 unsigned read_only :1;
2261 unsigned workers :4;
2262#define I915_GEM_USERPTR_MAX_WORKERS 15
2263
ad46cb53
CW
2264 struct i915_mm_struct *mm;
2265 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2266 struct work_struct *work;
2267 } userptr;
2268 };
2269};
03ac0642
CW
2270
2271static inline struct drm_i915_gem_object *
2272to_intel_bo(struct drm_gem_object *gem)
2273{
2274 /* Assert that to_intel_bo(NULL) == NULL */
2275 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2276
2277 return container_of(gem, struct drm_i915_gem_object, base);
2278}
2279
2280static inline struct drm_i915_gem_object *
2281i915_gem_object_lookup(struct drm_file *file, u32 handle)
2282{
2283 return to_intel_bo(drm_gem_object_lookup(file, handle));
2284}
2285
2286__deprecated
2287extern struct drm_gem_object *
2288drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2289
25dc556a
CW
2290__attribute__((nonnull))
2291static inline struct drm_i915_gem_object *
2292i915_gem_object_get(struct drm_i915_gem_object *obj)
2293{
2294 drm_gem_object_reference(&obj->base);
2295 return obj;
2296}
2297
2298__deprecated
2299extern void drm_gem_object_reference(struct drm_gem_object *);
2300
f8c417cd
CW
2301__attribute__((nonnull))
2302static inline void
2303i915_gem_object_put(struct drm_i915_gem_object *obj)
2304{
2305 drm_gem_object_unreference(&obj->base);
2306}
2307
2308__deprecated
2309extern void drm_gem_object_unreference(struct drm_gem_object *);
2310
34911fd3
CW
2311__attribute__((nonnull))
2312static inline void
2313i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2314{
2315 drm_gem_object_unreference_unlocked(&obj->base);
2316}
2317
2318__deprecated
2319extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2320
b9bcd14a
CW
2321static inline bool
2322i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2323{
2324 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2325}
2326
573adb39
CW
2327static inline unsigned long
2328i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2329{
2330 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2331}
2332
2333static inline bool
2334i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2335{
2336 return i915_gem_object_get_active(obj);
2337}
2338
2339static inline void
2340i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2341{
2342 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2343}
2344
2345static inline void
2346i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2347{
2348 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2349}
2350
2351static inline bool
2352i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2353 int engine)
2354{
2355 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2356}
2357
3e510a8e
CW
2358static inline unsigned int
2359i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2360{
2361 return obj->tiling_and_stride & TILING_MASK;
2362}
2363
2364static inline bool
2365i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2366{
2367 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2368}
2369
2370static inline unsigned int
2371i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2372{
2373 return obj->tiling_and_stride & STRIDE_MASK;
2374}
2375
85d1225e
DG
2376/*
2377 * Optimised SGL iterator for GEM objects
2378 */
2379static __always_inline struct sgt_iter {
2380 struct scatterlist *sgp;
2381 union {
2382 unsigned long pfn;
2383 dma_addr_t dma;
2384 };
2385 unsigned int curr;
2386 unsigned int max;
2387} __sgt_iter(struct scatterlist *sgl, bool dma) {
2388 struct sgt_iter s = { .sgp = sgl };
2389
2390 if (s.sgp) {
2391 s.max = s.curr = s.sgp->offset;
2392 s.max += s.sgp->length;
2393 if (dma)
2394 s.dma = sg_dma_address(s.sgp);
2395 else
2396 s.pfn = page_to_pfn(sg_page(s.sgp));
2397 }
2398
2399 return s;
2400}
2401
63d15326
DG
2402/**
2403 * __sg_next - return the next scatterlist entry in a list
2404 * @sg: The current sg entry
2405 *
2406 * Description:
2407 * If the entry is the last, return NULL; otherwise, step to the next
2408 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2409 * otherwise just return the pointer to the current element.
2410 **/
2411static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2412{
2413#ifdef CONFIG_DEBUG_SG
2414 BUG_ON(sg->sg_magic != SG_MAGIC);
2415#endif
2416 return sg_is_last(sg) ? NULL :
2417 likely(!sg_is_chain(++sg)) ? sg :
2418 sg_chain_ptr(sg);
2419}
2420
85d1225e
DG
2421/**
2422 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2423 * @__dmap: DMA address (output)
2424 * @__iter: 'struct sgt_iter' (iterator state, internal)
2425 * @__sgt: sg_table to iterate over (input)
2426 */
2427#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2428 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2429 ((__dmap) = (__iter).dma + (__iter).curr); \
2430 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2431 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2432
2433/**
2434 * for_each_sgt_page - iterate over the pages of the given sg_table
2435 * @__pp: page pointer (output)
2436 * @__iter: 'struct sgt_iter' (iterator state, internal)
2437 * @__sgt: sg_table to iterate over (input)
2438 */
2439#define for_each_sgt_page(__pp, __iter, __sgt) \
2440 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2441 ((__pp) = (__iter).pfn == 0 ? NULL : \
2442 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2443 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2444 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2445
351e3db2
BV
2446/*
2447 * A command that requires special handling by the command parser.
2448 */
2449struct drm_i915_cmd_descriptor {
2450 /*
2451 * Flags describing how the command parser processes the command.
2452 *
2453 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2454 * a length mask if not set
2455 * CMD_DESC_SKIP: The command is allowed but does not follow the
2456 * standard length encoding for the opcode range in
2457 * which it falls
2458 * CMD_DESC_REJECT: The command is never allowed
2459 * CMD_DESC_REGISTER: The command should be checked against the
2460 * register whitelist for the appropriate ring
2461 * CMD_DESC_MASTER: The command is allowed if the submitting process
2462 * is the DRM master
2463 */
2464 u32 flags;
2465#define CMD_DESC_FIXED (1<<0)
2466#define CMD_DESC_SKIP (1<<1)
2467#define CMD_DESC_REJECT (1<<2)
2468#define CMD_DESC_REGISTER (1<<3)
2469#define CMD_DESC_BITMASK (1<<4)
2470#define CMD_DESC_MASTER (1<<5)
2471
2472 /*
2473 * The command's unique identification bits and the bitmask to get them.
2474 * This isn't strictly the opcode field as defined in the spec and may
2475 * also include type, subtype, and/or subop fields.
2476 */
2477 struct {
2478 u32 value;
2479 u32 mask;
2480 } cmd;
2481
2482 /*
2483 * The command's length. The command is either fixed length (i.e. does
2484 * not include a length field) or has a length field mask. The flag
2485 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2486 * a length mask. All command entries in a command table must include
2487 * length information.
2488 */
2489 union {
2490 u32 fixed;
2491 u32 mask;
2492 } length;
2493
2494 /*
2495 * Describes where to find a register address in the command to check
2496 * against the ring's register whitelist. Only valid if flags has the
2497 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2498 *
2499 * A non-zero step value implies that the command may access multiple
2500 * registers in sequence (e.g. LRI), in that case step gives the
2501 * distance in dwords between individual offset fields.
351e3db2
BV
2502 */
2503 struct {
2504 u32 offset;
2505 u32 mask;
6a65c5b9 2506 u32 step;
351e3db2
BV
2507 } reg;
2508
2509#define MAX_CMD_DESC_BITMASKS 3
2510 /*
2511 * Describes command checks where a particular dword is masked and
2512 * compared against an expected value. If the command does not match
2513 * the expected value, the parser rejects it. Only valid if flags has
2514 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2515 * are valid.
d4d48035
BV
2516 *
2517 * If the check specifies a non-zero condition_mask then the parser
2518 * only performs the check when the bits specified by condition_mask
2519 * are non-zero.
351e3db2
BV
2520 */
2521 struct {
2522 u32 offset;
2523 u32 mask;
2524 u32 expected;
d4d48035
BV
2525 u32 condition_offset;
2526 u32 condition_mask;
351e3db2
BV
2527 } bits[MAX_CMD_DESC_BITMASKS];
2528};
2529
2530/*
2531 * A table of commands requiring special handling by the command parser.
2532 *
33a051a5
CW
2533 * Each engine has an array of tables. Each table consists of an array of
2534 * command descriptors, which must be sorted with command opcodes in
2535 * ascending order.
351e3db2
BV
2536 */
2537struct drm_i915_cmd_table {
2538 const struct drm_i915_cmd_descriptor *table;
2539 int count;
2540};
2541
dbbe9127 2542/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2543#define __I915__(p) ({ \
2544 struct drm_i915_private *__p; \
2545 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2546 __p = (struct drm_i915_private *)p; \
2547 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2548 __p = to_i915((struct drm_device *)p); \
2549 else \
2550 BUILD_BUG(); \
2551 __p; \
2552})
dbbe9127 2553#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2554#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2555#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2556
e87a005d 2557#define REVID_FOREVER 0xff
091387c1 2558#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2559
2560#define GEN_FOREVER (0)
2561/*
2562 * Returns true if Gen is in inclusive range [Start, End].
2563 *
2564 * Use GEN_FOREVER for unbound start and or end.
2565 */
2566#define IS_GEN(p, s, e) ({ \
2567 unsigned int __s = (s), __e = (e); \
2568 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2569 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2570 if ((__s) != GEN_FOREVER) \
2571 __s = (s) - 1; \
2572 if ((__e) == GEN_FOREVER) \
2573 __e = BITS_PER_LONG - 1; \
2574 else \
2575 __e = (e) - 1; \
2576 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2577})
2578
e87a005d
JN
2579/*
2580 * Return true if revision is in range [since,until] inclusive.
2581 *
2582 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2583 */
2584#define IS_REVID(p, since, until) \
2585 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2586
87f1f465
CW
2587#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2588#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2589#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2590#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2591#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2592#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2593#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2594#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2595#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2596#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2597#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2598#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2599#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2600#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2601#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2602#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2603#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2604#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2605#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2606 INTEL_DEVID(dev) == 0x0152 || \
2607 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2608#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2609#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2610#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2611#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2612#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2613#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2614#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2615#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2616#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2617 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2618#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2619 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2620 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2621 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2622/* ULX machines are also considered ULT. */
2623#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2624 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2625#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2626 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2627#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2628 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2629#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2630 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2631/* ULX machines are also considered ULT. */
87f1f465
CW
2632#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2633 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2634#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2635 INTEL_DEVID(dev) == 0x1913 || \
2636 INTEL_DEVID(dev) == 0x1916 || \
2637 INTEL_DEVID(dev) == 0x1921 || \
2638 INTEL_DEVID(dev) == 0x1926)
2639#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2640 INTEL_DEVID(dev) == 0x1915 || \
2641 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2642#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2643 INTEL_DEVID(dev) == 0x5913 || \
2644 INTEL_DEVID(dev) == 0x5916 || \
2645 INTEL_DEVID(dev) == 0x5921 || \
2646 INTEL_DEVID(dev) == 0x5926)
2647#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2648 INTEL_DEVID(dev) == 0x5915 || \
2649 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2650#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2651 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2652#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2653 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2654
b833d685 2655#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2656
ef712bb4
JN
2657#define SKL_REVID_A0 0x0
2658#define SKL_REVID_B0 0x1
2659#define SKL_REVID_C0 0x2
2660#define SKL_REVID_D0 0x3
2661#define SKL_REVID_E0 0x4
2662#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2663#define SKL_REVID_G0 0x6
2664#define SKL_REVID_H0 0x7
ef712bb4 2665
e87a005d
JN
2666#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2667
ef712bb4 2668#define BXT_REVID_A0 0x0
fffda3f4 2669#define BXT_REVID_A1 0x1
ef712bb4
JN
2670#define BXT_REVID_B0 0x3
2671#define BXT_REVID_C0 0x9
6c74c87f 2672
e87a005d
JN
2673#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2674
c033a37c
MK
2675#define KBL_REVID_A0 0x0
2676#define KBL_REVID_B0 0x1
fe905819
MK
2677#define KBL_REVID_C0 0x2
2678#define KBL_REVID_D0 0x3
2679#define KBL_REVID_E0 0x4
c033a37c
MK
2680
2681#define IS_KBL_REVID(p, since, until) \
2682 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2683
85436696
JB
2684/*
2685 * The genX designation typically refers to the render engine, so render
2686 * capability related checks should use IS_GEN, while display and other checks
2687 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2688 * chips, etc.).
2689 */
af1346a0
TU
2690#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2691#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2692#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2693#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2694#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2695#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2696#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2697#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2698
a19d6ff2
TU
2699#define ENGINE_MASK(id) BIT(id)
2700#define RENDER_RING ENGINE_MASK(RCS)
2701#define BSD_RING ENGINE_MASK(VCS)
2702#define BLT_RING ENGINE_MASK(BCS)
2703#define VEBOX_RING ENGINE_MASK(VECS)
2704#define BSD2_RING ENGINE_MASK(VCS2)
2705#define ALL_ENGINES (~0)
2706
2707#define HAS_ENGINE(dev_priv, id) \
af1346a0 2708 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2709
2710#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2711#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2712#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2713#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2714
63c42e56 2715#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2716#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2717#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2718#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2719 HAS_EDRAM(dev))
cae5852d
ZN
2720#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2721
254f965c 2722#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2723#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2724#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2725#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2726#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2727
05394f39 2728#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2729#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2730
b45305fc
DV
2731/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2732#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2733
2734/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2735#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2736 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2737 IS_SKL_GT3(dev_priv) || \
2738 IS_SKL_GT4(dev_priv))
185c66e5 2739
4e6b788c
DV
2740/*
2741 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2742 * even when in MSI mode. This results in spurious interrupt warnings if the
2743 * legacy irq no. is shared with another device. The kernel then disables that
2744 * interrupt source and so prevents the other device from working properly.
2745 */
2746#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2747#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2748
cae5852d
ZN
2749/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2750 * rows, which changed the alignment requirements and fence programming.
2751 */
2752#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2753 IS_I915GM(dev)))
cae5852d
ZN
2754#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2755#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2756
2757#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2758#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2759#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2760
dbf7786e 2761#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2762
0c9b3715
JN
2763#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2764 INTEL_INFO(dev)->gen >= 9)
2765
dd93be58 2766#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2767#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2768#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2769 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2770 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2771#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2772 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2773 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2774 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2775#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2776#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2777
7b403ffb 2778#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2779
1a3d1898
DG
2780/*
2781 * For now, anything with a GuC requires uCode loading, and then supports
2782 * command submission once loaded. But these are logically independent
2783 * properties, so we have separate macros to test them.
2784 */
6f8be280 2785#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2786#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2787#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2788
a9ed33ca
AJ
2789#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2790 INTEL_INFO(dev)->gen >= 8)
2791
97d3308a 2792#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2793 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2794 !IS_BROXTON(dev))
97d3308a 2795
33e141ed 2796#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2797
17a303ec
PZ
2798#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2799#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2800#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2801#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2802#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2803#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2804#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2805#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2806#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2807#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2808#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2809#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2810
f2fbc690 2811#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2812#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2813#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2814#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2815#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2816#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2817#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2818#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2819#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2820#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2821
666a4537
WB
2822#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2823 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2824
040d2baa
BW
2825/* DPF == dynamic parity feature */
2826#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2827#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2828
c8735b0c 2829#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2830#define GEN9_FREQ_SCALER 3
c8735b0c 2831
05394f39
CW
2832#include "i915_trace.h"
2833
48f112fe
CW
2834static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2835{
2836#ifdef CONFIG_INTEL_IOMMU
2837 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2838 return true;
2839#endif
2840 return false;
2841}
2842
1751fcf9
ML
2843extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2844extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2845
c033666a
CW
2846int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2847 int enable_ppgtt);
0e4ca100 2848
39df9190
CW
2849bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2850
0673ad47 2851/* i915_drv.c */
d15d7538
ID
2852void __printf(3, 4)
2853__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2854 const char *fmt, ...);
2855
2856#define i915_report_error(dev_priv, fmt, ...) \
2857 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2858
c43b5634 2859#ifdef CONFIG_COMPAT
0d6aa60b
DA
2860extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2861 unsigned long arg);
c43b5634 2862#endif
dc97997a
CW
2863extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2864extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2865extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2866extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2867extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2868extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2869extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2870extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2871extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2872int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2873
77913b39 2874/* intel_hotplug.c */
91d14251
TU
2875void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2876 u32 pin_mask, u32 long_mask);
77913b39
JN
2877void intel_hpd_init(struct drm_i915_private *dev_priv);
2878void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2879void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2880bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2881bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2882void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2883
1da177e4 2884/* i915_irq.c */
26a02b8f
CW
2885static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2886{
2887 unsigned long delay;
2888
2889 if (unlikely(!i915.enable_hangcheck))
2890 return;
2891
2892 /* Don't continually defer the hangcheck so that it is always run at
2893 * least once after work has been scheduled on any ring. Otherwise,
2894 * we will ignore a hung ring if a second ring is kept busy.
2895 */
2896
2897 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2898 queue_delayed_work(system_long_wq,
2899 &dev_priv->gpu_error.hangcheck_work, delay);
2900}
2901
58174462 2902__printf(3, 4)
c033666a
CW
2903void i915_handle_error(struct drm_i915_private *dev_priv,
2904 u32 engine_mask,
58174462 2905 const char *fmt, ...);
1da177e4 2906
b963291c 2907extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2908int intel_irq_install(struct drm_i915_private *dev_priv);
2909void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2910
dc97997a
CW
2911extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2912extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2913 bool restore_forcewake);
dc97997a 2914extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2915extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2916extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2917extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2918extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2919 bool restore);
48c1026a 2920const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2921void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2922 enum forcewake_domains domains);
59bad947 2923void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2924 enum forcewake_domains domains);
a6111f7b
CW
2925/* Like above but the caller must manage the uncore.lock itself.
2926 * Must be used with I915_READ_FW and friends.
2927 */
2928void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2929 enum forcewake_domains domains);
2930void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2931 enum forcewake_domains domains);
3accaf7e
MK
2932u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2933
59bad947 2934void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2935
1758b90e
CW
2936int intel_wait_for_register(struct drm_i915_private *dev_priv,
2937 i915_reg_t reg,
2938 const u32 mask,
2939 const u32 value,
2940 const unsigned long timeout_ms);
2941int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2942 i915_reg_t reg,
2943 const u32 mask,
2944 const u32 value,
2945 const unsigned long timeout_ms);
2946
0ad35fed
ZW
2947static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2948{
2949 return dev_priv->gvt.initialized;
2950}
2951
c033666a 2952static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2953{
c033666a 2954 return dev_priv->vgpu.active;
cf9d2890 2955}
b1f14ad0 2956
7c463586 2957void
50227e1c 2958i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2959 u32 status_mask);
7c463586
KP
2960
2961void
50227e1c 2962i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2963 u32 status_mask);
7c463586 2964
f8b79e58
ID
2965void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2966void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2967void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2968 uint32_t mask,
2969 uint32_t bits);
fbdedaea
VS
2970void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2971 uint32_t interrupt_mask,
2972 uint32_t enabled_irq_mask);
2973static inline void
2974ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2975{
2976 ilk_update_display_irq(dev_priv, bits, bits);
2977}
2978static inline void
2979ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2980{
2981 ilk_update_display_irq(dev_priv, bits, 0);
2982}
013d3752
VS
2983void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2984 enum pipe pipe,
2985 uint32_t interrupt_mask,
2986 uint32_t enabled_irq_mask);
2987static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2988 enum pipe pipe, uint32_t bits)
2989{
2990 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2991}
2992static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2993 enum pipe pipe, uint32_t bits)
2994{
2995 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2996}
47339cd9
DV
2997void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2998 uint32_t interrupt_mask,
2999 uint32_t enabled_irq_mask);
14443261
VS
3000static inline void
3001ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3002{
3003 ibx_display_interrupt_update(dev_priv, bits, bits);
3004}
3005static inline void
3006ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3007{
3008 ibx_display_interrupt_update(dev_priv, bits, 0);
3009}
3010
673a394b 3011/* i915_gem.c */
673a394b
EA
3012int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3013 struct drm_file *file_priv);
3014int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3015 struct drm_file *file_priv);
3016int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3017 struct drm_file *file_priv);
3018int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3019 struct drm_file *file_priv);
de151cf6
JB
3020int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3021 struct drm_file *file_priv);
673a394b
EA
3022int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3023 struct drm_file *file_priv);
3024int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3025 struct drm_file *file_priv);
3026int i915_gem_execbuffer(struct drm_device *dev, void *data,
3027 struct drm_file *file_priv);
76446cac
JB
3028int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3029 struct drm_file *file_priv);
673a394b
EA
3030int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3031 struct drm_file *file_priv);
199adf40
BW
3032int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3033 struct drm_file *file);
3034int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3035 struct drm_file *file);
673a394b
EA
3036int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
3ef94daa
CW
3038int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3039 struct drm_file *file_priv);
673a394b
EA
3040int i915_gem_set_tiling(struct drm_device *dev, void *data,
3041 struct drm_file *file_priv);
3042int i915_gem_get_tiling(struct drm_device *dev, void *data,
3043 struct drm_file *file_priv);
72778cb2 3044void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3045int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3046 struct drm_file *file);
5a125c3c
EA
3047int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file_priv);
23ba4fd0
BW
3049int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file_priv);
d64aa096
ID
3051void i915_gem_load_init(struct drm_device *dev);
3052void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3053void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3054int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3055
42dcedd4
CW
3056void *i915_gem_object_alloc(struct drm_device *dev);
3057void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3058void i915_gem_object_init(struct drm_i915_gem_object *obj,
3059 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3060struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3061 size_t size);
ea70299d
DG
3062struct drm_i915_gem_object *i915_gem_object_create_from_data(
3063 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3064void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3065void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3066
ec7adb6e
JL
3067int __must_check
3068i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3069 const struct i915_ggtt_view *view,
91b2db6f 3070 u64 size,
2ffffd0f
CW
3071 u64 alignment,
3072 u64 flags);
fe14d5f4
TU
3073
3074int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3075 u32 flags);
d0710abb 3076void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3077int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3078void i915_vma_close(struct i915_vma *vma);
3079void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3080
3081int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3082int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3083void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3084void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3085
4c914c0c
BV
3086int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3087 int *needs_clflush);
3088
37e680a1 3089int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3090
3091static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3092{
ee286370
CW
3093 return sg->length >> PAGE_SHIFT;
3094}
67d5a50c 3095
033908ae
DG
3096struct page *
3097i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3098
341be1cd
CW
3099static inline dma_addr_t
3100i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3101{
3102 if (n < obj->get_page.last) {
3103 obj->get_page.sg = obj->pages->sgl;
3104 obj->get_page.last = 0;
3105 }
3106
3107 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3108 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3109 if (unlikely(sg_is_chain(obj->get_page.sg)))
3110 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3111 }
3112
3113 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3114}
3115
ee286370
CW
3116static inline struct page *
3117i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3118{
ee286370
CW
3119 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3120 return NULL;
67d5a50c 3121
ee286370
CW
3122 if (n < obj->get_page.last) {
3123 obj->get_page.sg = obj->pages->sgl;
3124 obj->get_page.last = 0;
3125 }
67d5a50c 3126
ee286370
CW
3127 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3128 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3129 if (unlikely(sg_is_chain(obj->get_page.sg)))
3130 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3131 }
67d5a50c 3132
ee286370 3133 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3134}
ee286370 3135
a5570178
CW
3136static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3137{
3138 BUG_ON(obj->pages == NULL);
3139 obj->pages_pin_count++;
3140}
0a798eb9 3141
a5570178
CW
3142static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3143{
3144 BUG_ON(obj->pages_pin_count == 0);
3145 obj->pages_pin_count--;
3146}
3147
d31d7cb1
CW
3148enum i915_map_type {
3149 I915_MAP_WB = 0,
3150 I915_MAP_WC,
3151};
3152
0a798eb9
CW
3153/**
3154 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3155 * @obj - the object to map into kernel address space
d31d7cb1 3156 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3157 *
3158 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3159 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3160 * the kernel address space. Based on the @type of mapping, the PTE will be
3161 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3162 *
8305216f
DG
3163 * The caller must hold the struct_mutex, and is responsible for calling
3164 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3165 *
8305216f
DG
3166 * Returns the pointer through which to access the mapped object, or an
3167 * ERR_PTR() on error.
0a798eb9 3168 */
d31d7cb1
CW
3169void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3170 enum i915_map_type type);
0a798eb9
CW
3171
3172/**
3173 * i915_gem_object_unpin_map - releases an earlier mapping
3174 * @obj - the object to unmap
3175 *
3176 * After pinning the object and mapping its pages, once you are finished
3177 * with your access, call i915_gem_object_unpin_map() to release the pin
3178 * upon the mapping. Once the pin count reaches zero, that mapping may be
3179 * removed.
3180 *
3181 * The caller must hold the struct_mutex.
3182 */
3183static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3184{
3185 lockdep_assert_held(&obj->base.dev->struct_mutex);
3186 i915_gem_object_unpin_pages(obj);
3187}
3188
54cf91dc 3189int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3190int i915_gem_object_sync(struct drm_i915_gem_object *obj,
8e637178 3191 struct drm_i915_gem_request *to);
e2d05a8b 3192void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3193 struct drm_i915_gem_request *req,
3194 unsigned int flags);
ff72145b
DA
3195int i915_gem_dumb_create(struct drm_file *file_priv,
3196 struct drm_device *dev,
3197 struct drm_mode_create_dumb *args);
da6b51d0
DA
3198int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3199 uint32_t handle, uint64_t *offset);
85d1225e
DG
3200
3201void i915_gem_track_fb(struct drm_i915_gem_object *old,
3202 struct drm_i915_gem_object *new,
3203 unsigned frontbuffer_bits);
3204
fca26bb4 3205int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3206
8d9fc7fd 3207struct drm_i915_gem_request *
0bc40be8 3208i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3209
67d97da3 3210void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3211
c19ae989
CW
3212static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3213{
3214 return atomic_read(&error->reset_counter);
3215}
3216
3217static inline bool __i915_reset_in_progress(u32 reset)
3218{
3219 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3220}
3221
3222static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3223{
3224 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3225}
3226
3227static inline bool __i915_terminally_wedged(u32 reset)
3228{
3229 return unlikely(reset & I915_WEDGED);
3230}
3231
1f83fee0
DV
3232static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3233{
c19ae989
CW
3234 return __i915_reset_in_progress(i915_reset_counter(error));
3235}
3236
3237static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3238{
3239 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3240}
3241
3242static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3243{
c19ae989 3244 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3245}
3246
3247static inline u32 i915_reset_count(struct i915_gpu_error *error)
3248{
c19ae989 3249 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3250}
a71d8d94 3251
069efc1d 3252void i915_gem_reset(struct drm_device *dev);
000433b6 3253bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3254int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3255int __must_check i915_gem_init_hw(struct drm_device *dev);
3256void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3257void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8
CW
3258int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3259 bool interruptible);
45c5f202 3260int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3261void i915_gem_resume(struct drm_device *dev);
de151cf6 3262int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3263int __must_check
2e2f351d
CW
3264i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3265 bool readonly);
3266int __must_check
2021746e
CW
3267i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3268 bool write);
3269int __must_check
dabdfe02
CW
3270i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3271int __must_check
2da3b9b9
CW
3272i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3273 u32 alignment,
e6617330
TU
3274 const struct i915_ggtt_view *view);
3275void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3276 const struct i915_ggtt_view *view);
00731155 3277int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3278 int align);
b29c19b6 3279int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3280void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3281
a9f1481f
CW
3282u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3283 int tiling_mode);
3284u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3285 int tiling_mode, bool fenced);
467cffba 3286
e4ffd173
CW
3287int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3288 enum i915_cache_level cache_level);
3289
1286ff73
DV
3290struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3291 struct dma_buf *dma_buf);
3292
3293struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3294 struct drm_gem_object *gem_obj, int flags);
3295
088e0df4
MT
3296u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3297 const struct i915_ggtt_view *view);
3298u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3299 struct i915_address_space *vm);
3300static inline u64
ec7adb6e 3301i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3302{
9abc4648 3303 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3304}
ec7adb6e 3305
ec7adb6e 3306bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3307 const struct i915_ggtt_view *view);
a70a3148 3308bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3309 struct i915_address_space *vm);
fe14d5f4 3310
fe14d5f4 3311struct i915_vma *
ec7adb6e
JL
3312i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3313 struct i915_address_space *vm);
3314struct i915_vma *
3315i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3316 const struct i915_ggtt_view *view);
fe14d5f4 3317
accfef2e
BW
3318struct i915_vma *
3319i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3320 struct i915_address_space *vm);
3321struct i915_vma *
3322i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3323 const struct i915_ggtt_view *view);
5c2abbea 3324
ec7adb6e
JL
3325static inline struct i915_vma *
3326i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3327{
3328 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3329}
ec7adb6e 3330bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3331
a70a3148 3332/* Some GGTT VM helpers */
841cd773
DV
3333static inline struct i915_hw_ppgtt *
3334i915_vm_to_ppgtt(struct i915_address_space *vm)
3335{
841cd773
DV
3336 return container_of(vm, struct i915_hw_ppgtt, base);
3337}
3338
a70a3148
BW
3339static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3340{
9abc4648 3341 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3342}
3343
8da32727
TU
3344unsigned long
3345i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204 3346
e6617330
TU
3347void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3348 const struct i915_ggtt_view *view);
3349static inline void
3350i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3351{
3352 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3353}
b287110e 3354
41a36b73
DV
3355/* i915_gem_fence.c */
3356int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3357int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3358
3359bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3360void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3361
3362void i915_gem_restore_fences(struct drm_device *dev);
3363
7f96ecaf
DV
3364void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3365void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3366void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3367
254f965c 3368/* i915_gem_context.c */
8245be31 3369int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3370void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3371void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3372void i915_gem_context_reset(struct drm_device *dev);
e422b888 3373int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3374void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3375int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3376int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3377void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3378struct drm_i915_gem_object *
3379i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3380struct i915_gem_context *
3381i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3382
3383static inline struct i915_gem_context *
3384i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3385{
3386 struct i915_gem_context *ctx;
3387
091387c1 3388 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3389
3390 ctx = idr_find(&file_priv->context_idr, id);
3391 if (!ctx)
3392 return ERR_PTR(-ENOENT);
3393
3394 return ctx;
3395}
3396
9a6feaf0
CW
3397static inline struct i915_gem_context *
3398i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3399{
691e6415 3400 kref_get(&ctx->ref);
9a6feaf0 3401 return ctx;
dce3271b
MK
3402}
3403
9a6feaf0 3404static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3405{
091387c1 3406 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3407 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3408}
3409
e2efd130 3410static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3411{
821d66dd 3412 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3413}
3414
84624813
BW
3415int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3416 struct drm_file *file);
3417int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3418 struct drm_file *file);
c9dc0f35
CW
3419int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3420 struct drm_file *file_priv);
3421int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3422 struct drm_file *file_priv);
d538704b
CW
3423int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3424 struct drm_file *file);
1286ff73 3425
679845ed 3426/* i915_gem_evict.c */
e522ac23 3427int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3428 u64 min_size, u64 alignment,
679845ed 3429 unsigned cache_level,
2ffffd0f 3430 u64 start, u64 end,
1ec9e26d 3431 unsigned flags);
506a8e87 3432int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3433int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3434
0260c420 3435/* belongs in i915_gem_gtt.h */
c033666a 3436static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3437{
c033666a 3438 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3439 intel_gtt_chipset_flush();
3440}
246cbfb5 3441
9797fbfb 3442/* i915_gem_stolen.c */
d713fd49
PZ
3443int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3444 struct drm_mm_node *node, u64 size,
3445 unsigned alignment);
a9da512b
PZ
3446int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3447 struct drm_mm_node *node, u64 size,
3448 unsigned alignment, u64 start,
3449 u64 end);
d713fd49
PZ
3450void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3451 struct drm_mm_node *node);
9797fbfb
CW
3452int i915_gem_init_stolen(struct drm_device *dev);
3453void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3454struct drm_i915_gem_object *
3455i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3456struct drm_i915_gem_object *
3457i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3458 u32 stolen_offset,
3459 u32 gtt_offset,
3460 u32 size);
9797fbfb 3461
be6a0376
DV
3462/* i915_gem_shrinker.c */
3463unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3464 unsigned long target,
be6a0376
DV
3465 unsigned flags);
3466#define I915_SHRINK_PURGEABLE 0x1
3467#define I915_SHRINK_UNBOUND 0x2
3468#define I915_SHRINK_BOUND 0x4
5763ff04 3469#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3470#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3471unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3472void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3473void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3474
3475
673a394b 3476/* i915_gem_tiling.c */
2c1792a1 3477static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3478{
091387c1 3479 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3480
3481 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3482 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3483}
3484
2017263e 3485/* i915_debugfs.c */
f8c168fa 3486#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3487int i915_debugfs_register(struct drm_i915_private *dev_priv);
3488void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3489int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3490void intel_display_crc_init(struct drm_device *dev);
3491#else
8d35acba
CW
3492static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3493static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3494static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3495{ return 0; }
f8c168fa 3496static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3497#endif
84734a04
MK
3498
3499/* i915_gpu_error.c */
edc3d884
MK
3500__printf(2, 3)
3501void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3502int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3503 const struct i915_error_state_file_priv *error);
4dc955f7 3504int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3505 struct drm_i915_private *i915,
4dc955f7
MK
3506 size_t count, loff_t pos);
3507static inline void i915_error_state_buf_release(
3508 struct drm_i915_error_state_buf *eb)
3509{
3510 kfree(eb->buf);
3511}
c033666a
CW
3512void i915_capture_error_state(struct drm_i915_private *dev_priv,
3513 u32 engine_mask,
58174462 3514 const char *error_msg);
84734a04
MK
3515void i915_error_state_get(struct drm_device *dev,
3516 struct i915_error_state_file_priv *error_priv);
3517void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3518void i915_destroy_error_state(struct drm_device *dev);
3519
c033666a 3520void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3521const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3522
351e3db2 3523/* i915_cmd_parser.c */
1ca3712c 3524int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
33a051a5
CW
3525int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3526void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3527bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3528int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3529 struct drm_i915_gem_object *batch_obj,
3530 struct drm_i915_gem_object *shadow_batch_obj,
3531 u32 batch_start_offset,
3532 u32 batch_len,
3533 bool is_master);
351e3db2 3534
317c35d1
JB
3535/* i915_suspend.c */
3536extern int i915_save_state(struct drm_device *dev);
3537extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3538
0136db58
BW
3539/* i915_sysfs.c */
3540void i915_setup_sysfs(struct drm_device *dev_priv);
3541void i915_teardown_sysfs(struct drm_device *dev_priv);
3542
f899fc64
CW
3543/* intel_i2c.c */
3544extern int intel_setup_gmbus(struct drm_device *dev);
3545extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3546extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3547 unsigned int pin);
3bd7d909 3548
0184df46
JN
3549extern struct i2c_adapter *
3550intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3551extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3552extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3553static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3554{
3555 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3556}
f899fc64
CW
3557extern void intel_i2c_reset(struct drm_device *dev);
3558
8b8e1a89 3559/* intel_bios.c */
98f3a1dc 3560int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3561bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3562bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3563bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3564bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3565bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3566bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3567bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3568bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3569 enum port port);
8b8e1a89 3570
3b617967 3571/* intel_opregion.c */
44834a67 3572#ifdef CONFIG_ACPI
6f9f4b7a 3573extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3574extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3575extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3576extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3577extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3578 bool enable);
6f9f4b7a 3579extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3580 pci_power_t state);
6f9f4b7a 3581extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3582#else
6f9f4b7a 3583static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3584static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3585static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3586static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3587{
3588}
9c4b0a68
JN
3589static inline int
3590intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3591{
3592 return 0;
3593}
ecbc5cf3 3594static inline int
6f9f4b7a 3595intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3596{
3597 return 0;
3598}
6f9f4b7a 3599static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3600{
3601 return -ENODEV;
3602}
65e082c9 3603#endif
8ee1c3db 3604
723bfd70
JB
3605/* intel_acpi.c */
3606#ifdef CONFIG_ACPI
3607extern void intel_register_dsm_handler(void);
3608extern void intel_unregister_dsm_handler(void);
3609#else
3610static inline void intel_register_dsm_handler(void) { return; }
3611static inline void intel_unregister_dsm_handler(void) { return; }
3612#endif /* CONFIG_ACPI */
3613
94b4f3ba
CW
3614/* intel_device_info.c */
3615static inline struct intel_device_info *
3616mkwrite_device_info(struct drm_i915_private *dev_priv)
3617{
3618 return (struct intel_device_info *)&dev_priv->info;
3619}
3620
3621void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3622void intel_device_info_dump(struct drm_i915_private *dev_priv);
3623
79e53945 3624/* modesetting */
f817586c 3625extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3626extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3627extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3628extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3629extern int intel_connector_register(struct drm_connector *);
c191eca1 3630extern void intel_connector_unregister(struct drm_connector *);
28d52043 3631extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3632extern void intel_display_resume(struct drm_device *dev);
44cec740 3633extern void i915_redisable_vga(struct drm_device *dev);
04098753 3634extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3635extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3636extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3637extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3638extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3639 bool enable);
3bad0781 3640
c0c7babc
BW
3641int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3642 struct drm_file *file);
575155a9 3643
6ef3d427 3644/* overlay */
c033666a
CW
3645extern struct intel_overlay_error_state *
3646intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3647extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3648 struct intel_overlay_error_state *error);
c4a1d9e4 3649
c033666a
CW
3650extern struct intel_display_error_state *
3651intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3652extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3653 struct drm_device *dev,
3654 struct intel_display_error_state *error);
6ef3d427 3655
151a49d0
TR
3656int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3657int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3658
3659/* intel_sideband.c */
707b6e3d
D
3660u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3661void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3662u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3663u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3664void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3665u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3666void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3667u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3668void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3669u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3670void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3671u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3672void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3673u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3674 enum intel_sbi_destination destination);
3675void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3676 enum intel_sbi_destination destination);
e9fe51c6
SK
3677u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3678void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3679
b7fa22d8
ACO
3680/* intel_dpio_phy.c */
3681void chv_set_phy_signal_level(struct intel_encoder *encoder,
3682 u32 deemph_reg_value, u32 margin_reg_value,
3683 bool uniq_trans_scale);
844b2f9a
ACO
3684void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3685 bool reset);
419b1b7a 3686void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3687void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3688void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3689void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3690
53d98725
ACO
3691void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3692 u32 demph_reg_value, u32 preemph_reg_value,
3693 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3694void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3695void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3696void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3697
616bc820
VS
3698int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3699int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3700
0b274481
BW
3701#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3702#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3703
3704#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3705#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3706#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3707#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3708
3709#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3710#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3711#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3712#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3713
698b3135
CW
3714/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3715 * will be implemented using 2 32-bit writes in an arbitrary order with
3716 * an arbitrary delay between them. This can cause the hardware to
3717 * act upon the intermediate value, possibly leading to corruption and
3718 * machine death. You have been warned.
3719 */
0b274481
BW
3720#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3721#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3722
50877445 3723#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3724 u32 upper, lower, old_upper, loop = 0; \
3725 upper = I915_READ(upper_reg); \
ee0a227b 3726 do { \
acd29f7b 3727 old_upper = upper; \
ee0a227b 3728 lower = I915_READ(lower_reg); \
acd29f7b
CW
3729 upper = I915_READ(upper_reg); \
3730 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3731 (u64)upper << 32 | lower; })
50877445 3732
cae5852d
ZN
3733#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3734#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3735
75aa3f63
VS
3736#define __raw_read(x, s) \
3737static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3738 i915_reg_t reg) \
75aa3f63 3739{ \
f0f59a00 3740 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3741}
3742
3743#define __raw_write(x, s) \
3744static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3745 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3746{ \
f0f59a00 3747 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3748}
3749__raw_read(8, b)
3750__raw_read(16, w)
3751__raw_read(32, l)
3752__raw_read(64, q)
3753
3754__raw_write(8, b)
3755__raw_write(16, w)
3756__raw_write(32, l)
3757__raw_write(64, q)
3758
3759#undef __raw_read
3760#undef __raw_write
3761
a6111f7b
CW
3762/* These are untraced mmio-accessors that are only valid to be used inside
3763 * criticial sections inside IRQ handlers where forcewake is explicitly
3764 * controlled.
3765 * Think twice, and think again, before using these.
3766 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3767 * intel_uncore_forcewake_irqunlock().
3768 */
75aa3f63
VS
3769#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3770#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3771#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3772#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3773
55bc60db
VS
3774/* "Broadcast RGB" property */
3775#define INTEL_BROADCAST_RGB_AUTO 0
3776#define INTEL_BROADCAST_RGB_FULL 1
3777#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3778
f0f59a00 3779static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3780{
666a4537 3781 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3782 return VLV_VGACNTRL;
92e23b99
SJ
3783 else if (INTEL_INFO(dev)->gen >= 5)
3784 return CPU_VGACNTRL;
766aa1c4
VS
3785 else
3786 return VGACNTRL;
3787}
3788
df97729f
ID
3789static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3790{
3791 unsigned long j = msecs_to_jiffies(m);
3792
3793 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3794}
3795
7bd0e226
DV
3796static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3797{
3798 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3799}
3800
df97729f
ID
3801static inline unsigned long
3802timespec_to_jiffies_timeout(const struct timespec *value)
3803{
3804 unsigned long j = timespec_to_jiffies(value);
3805
3806 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3807}
3808
dce56b3c
PZ
3809/*
3810 * If you need to wait X milliseconds between events A and B, but event B
3811 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3812 * when event A happened, then just before event B you call this function and
3813 * pass the timestamp as the first argument, and X as the second argument.
3814 */
3815static inline void
3816wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3817{
ec5e0cfb 3818 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3819
3820 /*
3821 * Don't re-read the value of "jiffies" every time since it may change
3822 * behind our back and break the math.
3823 */
3824 tmp_jiffies = jiffies;
3825 target_jiffies = timestamp_jiffies +
3826 msecs_to_jiffies_timeout(to_wait_ms);
3827
3828 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3829 remaining_jiffies = target_jiffies - tmp_jiffies;
3830 while (remaining_jiffies)
3831 remaining_jiffies =
3832 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3833 }
3834}
688e6c72
CW
3835static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3836{
f69a02c9
CW
3837 struct intel_engine_cs *engine = req->engine;
3838
7ec2c73b
CW
3839 /* Before we do the heavier coherent read of the seqno,
3840 * check the value (hopefully) in the CPU cacheline.
3841 */
3842 if (i915_gem_request_completed(req))
3843 return true;
3844
688e6c72
CW
3845 /* Ensure our read of the seqno is coherent so that we
3846 * do not "miss an interrupt" (i.e. if this is the last
3847 * request and the seqno write from the GPU is not visible
3848 * by the time the interrupt fires, we will see that the
3849 * request is incomplete and go back to sleep awaiting
3850 * another interrupt that will never come.)
3851 *
3852 * Strictly, we only need to do this once after an interrupt,
3853 * but it is easier and safer to do it every time the waiter
3854 * is woken.
3855 */
3d5564e9 3856 if (engine->irq_seqno_barrier &&
dbd6ef29 3857 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3858 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3859 struct task_struct *tsk;
3860
3d5564e9
CW
3861 /* The ordering of irq_posted versus applying the barrier
3862 * is crucial. The clearing of the current irq_posted must
3863 * be visible before we perform the barrier operation,
3864 * such that if a subsequent interrupt arrives, irq_posted
3865 * is reasserted and our task rewoken (which causes us to
3866 * do another __i915_request_irq_complete() immediately
3867 * and reapply the barrier). Conversely, if the clear
3868 * occurs after the barrier, then an interrupt that arrived
3869 * whilst we waited on the barrier would not trigger a
3870 * barrier on the next pass, and the read may not see the
3871 * seqno update.
3872 */
f69a02c9 3873 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3874
3875 /* If we consume the irq, but we are no longer the bottom-half,
3876 * the real bottom-half may not have serialised their own
3877 * seqno check with the irq-barrier (i.e. may have inspected
3878 * the seqno before we believe it coherent since they see
3879 * irq_posted == false but we are still running).
3880 */
3881 rcu_read_lock();
dbd6ef29 3882 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3883 if (tsk && tsk != current)
3884 /* Note that if the bottom-half is changed as we
3885 * are sending the wake-up, the new bottom-half will
3886 * be woken by whomever made the change. We only have
3887 * to worry about when we steal the irq-posted for
3888 * ourself.
3889 */
3890 wake_up_process(tsk);
3891 rcu_read_unlock();
3892
7ec2c73b
CW
3893 if (i915_gem_request_completed(req))
3894 return true;
3895 }
688e6c72
CW
3896
3897 /* We need to check whether any gpu reset happened in between
3898 * the request being submitted and now. If a reset has occurred,
3899 * the seqno will have been advance past ours and our request
3900 * is complete. If we are in the process of handling a reset,
3901 * the request is effectively complete as the rendering will
3902 * be discarded, but we need to return in order to drop the
3903 * struct_mutex.
3904 */
3905 if (i915_reset_in_progress(&req->i915->gpu_error))
3906 return true;
3907
3908 return false;
3909}
3910
0b1de5d5
CW
3911void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3912bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3913
d31d7cb1
CW
3914#define ptr_unpack_bits(ptr, bits) ({ \
3915 unsigned long __v = (unsigned long)(ptr); \
3916 (bits) = __v & ~PAGE_MASK; \
3917 (typeof(ptr))(__v & PAGE_MASK); \
3918})
3919
3920#define ptr_pack_bits(ptr, bits) \
3921 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3922
1da177e4 3923#endif