]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Convert wait_for(I915_READ(reg)) to intel_wait_for_register()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
585fb111 64
0ad35fed
ZW
65#include "intel_gvt.h"
66
1da177e4
LT
67/* General customization:
68 */
69
1da177e4
LT
70#define DRIVER_NAME "i915"
71#define DRIVER_DESC "Intel Graphics"
a02b0109 72#define DRIVER_DATE "20160620"
1da177e4 73
c883ef1b 74#undef WARN_ON
5f77eeb0
DV
75/* Many gcc seem to no see through this and fall over :( */
76#if 0
77#define WARN_ON(x) ({ \
78 bool __i915_warn_cond = (x); \
79 if (__builtin_constant_p(__i915_warn_cond)) \
80 BUILD_BUG_ON(__i915_warn_cond); \
81 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
82#else
152b2262 83#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
84#endif
85
cd9bfacb 86#undef WARN_ON_ONCE
152b2262 87#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 88
5f77eeb0
DV
89#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
90 (long) (x), __func__);
c883ef1b 91
e2c719b7
RC
92/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
32753cb8
JL
101 if (unlikely(__ret_warn_on)) \
102 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 103 DRM_ERROR(format); \
e2c719b7
RC
104 unlikely(__ret_warn_on); \
105})
106
152b2262
JL
107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 109
4fec15d1
ID
110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
113
42a8ca4c
JN
114static inline const char *yesno(bool v)
115{
116 return v ? "yes" : "no";
117}
118
87ad3212
JN
119static inline const char *onoff(bool v)
120{
121 return v ? "on" : "off";
122}
123
317c35d1 124enum pipe {
752aa88a 125 INVALID_PIPE = -1,
317c35d1
JB
126 PIPE_A = 0,
127 PIPE_B,
9db4a9c7 128 PIPE_C,
a57c774a
AK
129 _PIPE_EDP,
130 I915_MAX_PIPES = _PIPE_EDP
317c35d1 131};
9db4a9c7 132#define pipe_name(p) ((p) + 'A')
317c35d1 133
a5c961d1
PZ
134enum transcoder {
135 TRANSCODER_A = 0,
136 TRANSCODER_B,
137 TRANSCODER_C,
a57c774a 138 TRANSCODER_EDP,
4d1de975
JN
139 TRANSCODER_DSI_A,
140 TRANSCODER_DSI_C,
a57c774a 141 I915_MAX_TRANSCODERS
a5c961d1 142};
da205630
JN
143
144static inline const char *transcoder_name(enum transcoder transcoder)
145{
146 switch (transcoder) {
147 case TRANSCODER_A:
148 return "A";
149 case TRANSCODER_B:
150 return "B";
151 case TRANSCODER_C:
152 return "C";
153 case TRANSCODER_EDP:
154 return "EDP";
4d1de975
JN
155 case TRANSCODER_DSI_A:
156 return "DSI A";
157 case TRANSCODER_DSI_C:
158 return "DSI C";
da205630
JN
159 default:
160 return "<invalid>";
161 }
162}
a5c961d1 163
4d1de975
JN
164static inline bool transcoder_is_dsi(enum transcoder transcoder)
165{
166 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
167}
168
84139d1e 169/*
31409e97
MR
170 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
171 * number of planes per CRTC. Not all platforms really have this many planes,
172 * which means some arrays of size I915_MAX_PLANES may have unused entries
173 * between the topmost sprite plane and the cursor plane.
84139d1e 174 */
80824003
JB
175enum plane {
176 PLANE_A = 0,
177 PLANE_B,
9db4a9c7 178 PLANE_C,
31409e97
MR
179 PLANE_CURSOR,
180 I915_MAX_PLANES,
80824003 181};
9db4a9c7 182#define plane_name(p) ((p) + 'A')
52440211 183
d615a166 184#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 185
2b139522
ED
186enum port {
187 PORT_A = 0,
188 PORT_B,
189 PORT_C,
190 PORT_D,
191 PORT_E,
192 I915_MAX_PORTS
193};
194#define port_name(p) ((p) + 'A')
195
a09caddd 196#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
197
198enum dpio_channel {
199 DPIO_CH0,
200 DPIO_CH1
201};
202
203enum dpio_phy {
204 DPIO_PHY0,
205 DPIO_PHY1
206};
207
b97186f0
PZ
208enum intel_display_power_domain {
209 POWER_DOMAIN_PIPE_A,
210 POWER_DOMAIN_PIPE_B,
211 POWER_DOMAIN_PIPE_C,
212 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
215 POWER_DOMAIN_TRANSCODER_A,
216 POWER_DOMAIN_TRANSCODER_B,
217 POWER_DOMAIN_TRANSCODER_C,
f52e353e 218 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
219 POWER_DOMAIN_TRANSCODER_DSI_A,
220 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
221 POWER_DOMAIN_PORT_DDI_A_LANES,
222 POWER_DOMAIN_PORT_DDI_B_LANES,
223 POWER_DOMAIN_PORT_DDI_C_LANES,
224 POWER_DOMAIN_PORT_DDI_D_LANES,
225 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
226 POWER_DOMAIN_PORT_DSI,
227 POWER_DOMAIN_PORT_CRT,
228 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 229 POWER_DOMAIN_VGA,
fbeeaa23 230 POWER_DOMAIN_AUDIO,
bd2bb1b9 231 POWER_DOMAIN_PLLS,
1407121a
S
232 POWER_DOMAIN_AUX_A,
233 POWER_DOMAIN_AUX_B,
234 POWER_DOMAIN_AUX_C,
235 POWER_DOMAIN_AUX_D,
f0ab43e6 236 POWER_DOMAIN_GMBUS,
dfa57627 237 POWER_DOMAIN_MODESET,
baa70707 238 POWER_DOMAIN_INIT,
bddc7645
ID
239
240 POWER_DOMAIN_NUM,
b97186f0
PZ
241};
242
243#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
244#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
245 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
246#define POWER_DOMAIN_TRANSCODER(tran) \
247 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
248 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 249
1d843f9d
EE
250enum hpd_pin {
251 HPD_NONE = 0,
1d843f9d
EE
252 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
253 HPD_CRT,
254 HPD_SDVO_B,
255 HPD_SDVO_C,
cc24fcdc 256 HPD_PORT_A,
1d843f9d
EE
257 HPD_PORT_B,
258 HPD_PORT_C,
259 HPD_PORT_D,
26951caf 260 HPD_PORT_E,
1d843f9d
EE
261 HPD_NUM_PINS
262};
263
c91711f9
JN
264#define for_each_hpd_pin(__pin) \
265 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
266
5fcece80
JN
267struct i915_hotplug {
268 struct work_struct hotplug_work;
269
270 struct {
271 unsigned long last_jiffies;
272 int count;
273 enum {
274 HPD_ENABLED = 0,
275 HPD_DISABLED = 1,
276 HPD_MARK_DISABLED = 2
277 } state;
278 } stats[HPD_NUM_PINS];
279 u32 event_bits;
280 struct delayed_work reenable_work;
281
282 struct intel_digital_port *irq_port[I915_MAX_PORTS];
283 u32 long_port_mask;
284 u32 short_port_mask;
285 struct work_struct dig_port_work;
286
287 /*
288 * if we get a HPD irq from DP and a HPD irq from non-DP
289 * the non-DP HPD could block the workqueue on a mode config
290 * mutex getting, that userspace may have taken. However
291 * userspace is waiting on the DP workqueue to run which is
292 * blocked behind the non-DP one.
293 */
294 struct workqueue_struct *dp_wq;
295};
296
2a2d5482
CW
297#define I915_GEM_GPU_DOMAINS \
298 (I915_GEM_DOMAIN_RENDER | \
299 I915_GEM_DOMAIN_SAMPLER | \
300 I915_GEM_DOMAIN_COMMAND | \
301 I915_GEM_DOMAIN_INSTRUCTION | \
302 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 303
055e393f
DL
304#define for_each_pipe(__dev_priv, __p) \
305 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
306#define for_each_pipe_masked(__dev_priv, __p, __mask) \
307 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
308 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
309#define for_each_plane(__dev_priv, __pipe, __p) \
310 for ((__p) = 0; \
311 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
312 (__p)++)
3bdcfc0c
DL
313#define for_each_sprite(__dev_priv, __p, __s) \
314 for ((__s) = 0; \
315 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
316 (__s)++)
9db4a9c7 317
c3aeadc8
JN
318#define for_each_port_masked(__port, __ports_mask) \
319 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
320 for_each_if ((__ports_mask) & (1 << (__port)))
321
d79b814d
DL
322#define for_each_crtc(dev, crtc) \
323 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
324
27321ae8
ML
325#define for_each_intel_plane(dev, intel_plane) \
326 list_for_each_entry(intel_plane, \
327 &dev->mode_config.plane_list, \
328 base.head)
329
c107acfe
MR
330#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
331 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
332 base.head) \
333 for_each_if ((plane_mask) & \
334 (1 << drm_plane_index(&intel_plane->base)))
335
262cd2e1
VS
336#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
337 list_for_each_entry(intel_plane, \
338 &(dev)->mode_config.plane_list, \
339 base.head) \
95150bdf 340 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 341
d063ae48
DL
342#define for_each_intel_crtc(dev, intel_crtc) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
344
98d39494
MR
345#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
346 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
347 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
348
b2784e15
DL
349#define for_each_intel_encoder(dev, intel_encoder) \
350 list_for_each_entry(intel_encoder, \
351 &(dev)->mode_config.encoder_list, \
352 base.head)
353
3a3371ff
ACO
354#define for_each_intel_connector(dev, intel_connector) \
355 list_for_each_entry(intel_connector, \
356 &dev->mode_config.connector_list, \
357 base.head)
358
6c2b7c12
DV
359#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
360 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 361 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 362
53f5e3ca
JB
363#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
364 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 365 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 366
b04c5bd6
BF
367#define for_each_power_domain(domain, mask) \
368 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 369 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 370
e7b903d2 371struct drm_i915_private;
ad46cb53 372struct i915_mm_struct;
5cc9ed4b 373struct i915_mmu_object;
e7b903d2 374
a6f766f3
CW
375struct drm_i915_file_private {
376 struct drm_i915_private *dev_priv;
377 struct drm_file *file;
378
379 struct {
380 spinlock_t lock;
381 struct list_head request_list;
d0bc54f2
CW
382/* 20ms is a fairly arbitrary limit (greater than the average frame time)
383 * chosen to prevent the CPU getting more than a frame ahead of the GPU
384 * (when using lax throttling for the frontbuffer). We also use it to
385 * offer free GPU waitboosts for severely congested workloads.
386 */
387#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
388 } mm;
389 struct idr context_idr;
390
2e1b8730
CW
391 struct intel_rps_client {
392 struct list_head link;
393 unsigned boosts;
394 } rps;
a6f766f3 395
de1add36 396 unsigned int bsd_ring;
a6f766f3
CW
397};
398
e69d0bc1
DV
399/* Used by dp and fdi links */
400struct intel_link_m_n {
401 uint32_t tu;
402 uint32_t gmch_m;
403 uint32_t gmch_n;
404 uint32_t link_m;
405 uint32_t link_n;
406};
407
408void intel_link_compute_m_n(int bpp, int nlanes,
409 int pixel_clock, int link_clock,
410 struct intel_link_m_n *m_n);
411
1da177e4
LT
412/* Interface history:
413 *
414 * 1.1: Original.
0d6aa60b
DA
415 * 1.2: Add Power Management
416 * 1.3: Add vblank support
de227f5f 417 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 418 * 1.5: Add vblank pipe configuration
2228ed67
MD
419 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
420 * - Support vertical blank on secondary display pipe
1da177e4
LT
421 */
422#define DRIVER_MAJOR 1
2228ed67 423#define DRIVER_MINOR 6
1da177e4
LT
424#define DRIVER_PATCHLEVEL 0
425
23bc5982 426#define WATCH_LISTS 0
673a394b 427
0a3e67a4
JB
428struct opregion_header;
429struct opregion_acpi;
430struct opregion_swsci;
431struct opregion_asle;
432
8ee1c3db 433struct intel_opregion {
115719fc
WD
434 struct opregion_header *header;
435 struct opregion_acpi *acpi;
436 struct opregion_swsci *swsci;
ebde53c7
JN
437 u32 swsci_gbda_sub_functions;
438 u32 swsci_sbcb_sub_functions;
115719fc 439 struct opregion_asle *asle;
04ebaadb 440 void *rvda;
82730385 441 const void *vbt;
ada8f955 442 u32 vbt_size;
115719fc 443 u32 *lid_state;
91a60f20 444 struct work_struct asle_work;
8ee1c3db 445};
44834a67 446#define OPREGION_SIZE (8*1024)
8ee1c3db 447
6ef3d427
CW
448struct intel_overlay;
449struct intel_overlay_error_state;
450
de151cf6 451#define I915_FENCE_REG_NONE -1
42b5aeab
VS
452#define I915_MAX_NUM_FENCES 32
453/* 32 fences + sign bit for FENCE_REG_NONE */
454#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
455
456struct drm_i915_fence_reg {
007cc8ac 457 struct list_head lru_list;
caea7476 458 struct drm_i915_gem_object *obj;
1690e1eb 459 int pin_count;
de151cf6 460};
7c1c2871 461
9b9d172d 462struct sdvo_device_mapping {
e957d772 463 u8 initialized;
9b9d172d 464 u8 dvo_port;
465 u8 slave_addr;
466 u8 dvo_wiring;
e957d772 467 u8 i2c_pin;
b1083333 468 u8 ddc_pin;
9b9d172d 469};
470
c4a1d9e4
CW
471struct intel_display_error_state;
472
63eeaf38 473struct drm_i915_error_state {
742cbee8 474 struct kref ref;
585b0288
BW
475 struct timeval time;
476
cb383002 477 char error_msg[128];
eb5be9d0 478 int iommu;
48b031e3 479 u32 reset_count;
62d5d69b 480 u32 suspend_count;
cb383002 481
585b0288 482 /* Generic register state */
63eeaf38
JB
483 u32 eir;
484 u32 pgtbl_er;
be998e2e 485 u32 ier;
885ea5a8 486 u32 gtier[4];
b9a3906b 487 u32 ccid;
0f3b6849
CW
488 u32 derrmr;
489 u32 forcewake;
585b0288
BW
490 u32 error; /* gen6+ */
491 u32 err_int; /* gen7 */
6c826f34
MK
492 u32 fault_data0; /* gen8, gen9 */
493 u32 fault_data1; /* gen8, gen9 */
585b0288 494 u32 done_reg;
91ec5d11
BW
495 u32 gac_eco;
496 u32 gam_ecochk;
497 u32 gab_ctl;
498 u32 gfx_mode;
585b0288 499 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
500 u64 fence[I915_MAX_NUM_FENCES];
501 struct intel_overlay_error_state *overlay;
502 struct intel_display_error_state *display;
0ca36d78 503 struct drm_i915_error_object *semaphore_obj;
585b0288 504
52d39a21 505 struct drm_i915_error_ring {
372fbb8e 506 bool valid;
362b8af7
BW
507 /* Software tracked state */
508 bool waiting;
509 int hangcheck_score;
510 enum intel_ring_hangcheck_action hangcheck_action;
511 int num_requests;
512
513 /* our own tracking of ring head and tail */
514 u32 cpu_ring_head;
515 u32 cpu_ring_tail;
516
14fd0d6d 517 u32 last_seqno;
666796da 518 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
519
520 /* Register state */
94f8cf10 521 u32 start;
362b8af7
BW
522 u32 tail;
523 u32 head;
524 u32 ctl;
525 u32 hws;
526 u32 ipeir;
527 u32 ipehr;
528 u32 instdone;
362b8af7
BW
529 u32 bbstate;
530 u32 instpm;
531 u32 instps;
532 u32 seqno;
533 u64 bbaddr;
50877445 534 u64 acthd;
362b8af7 535 u32 fault_reg;
13ffadd1 536 u64 faddr;
362b8af7 537 u32 rc_psmi; /* sleep state */
666796da 538 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 539
52d39a21
CW
540 struct drm_i915_error_object {
541 int page_count;
e1f12325 542 u64 gtt_offset;
52d39a21 543 u32 *pages[0];
ab0e7ff9 544 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 545
f85db059 546 struct drm_i915_error_object *wa_ctx;
547
52d39a21
CW
548 struct drm_i915_error_request {
549 long jiffies;
550 u32 seqno;
ee4f42b1 551 u32 tail;
52d39a21 552 } *requests;
6c7a01ec
BW
553
554 struct {
555 u32 gfx_mode;
556 union {
557 u64 pdp[4];
558 u32 pp_dir_base;
559 };
560 } vm_info;
ab0e7ff9
CW
561
562 pid_t pid;
563 char comm[TASK_COMM_LEN];
666796da 564 } ring[I915_NUM_ENGINES];
3a448734 565
9df30794 566 struct drm_i915_error_buffer {
a779e5ab 567 u32 size;
9df30794 568 u32 name;
666796da 569 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 570 u64 gtt_offset;
9df30794
CW
571 u32 read_domains;
572 u32 write_domain;
4b9de737 573 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
574 s32 pinned:2;
575 u32 tiling:2;
576 u32 dirty:1;
577 u32 purgeable:1;
5cc9ed4b 578 u32 userptr:1;
5d1333fc 579 s32 ring:4;
f56383cb 580 u32 cache_level:3;
95f5301d 581 } **active_bo, **pinned_bo;
6c7a01ec 582
95f5301d 583 u32 *active_bo_count, *pinned_bo_count;
3a448734 584 u32 vm_count;
63eeaf38
JB
585};
586
7bd688cd 587struct intel_connector;
820d2d77 588struct intel_encoder;
5cec258b 589struct intel_crtc_state;
5724dbd1 590struct intel_initial_plane_config;
0e8ffe1b 591struct intel_crtc;
ee9300bb
DV
592struct intel_limit;
593struct dpll;
b8cecdf5 594
e70236a8 595struct drm_i915_display_funcs {
e70236a8
JB
596 int (*get_display_clock_speed)(struct drm_device *dev);
597 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 598 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
599 int (*compute_intermediate_wm)(struct drm_device *dev,
600 struct intel_crtc *intel_crtc,
601 struct intel_crtc_state *newstate);
602 void (*initial_watermarks)(struct intel_crtc_state *cstate);
603 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 604 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 605 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
606 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
607 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
608 /* Returns the active state of the crtc, and if the crtc is active,
609 * fills out the pipe-config with the hw state. */
610 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 611 struct intel_crtc_state *);
5724dbd1
DL
612 void (*get_initial_plane_config)(struct intel_crtc *,
613 struct intel_initial_plane_config *);
190f68c5
ACO
614 int (*crtc_compute_clock)(struct intel_crtc *crtc,
615 struct intel_crtc_state *crtc_state);
76e5a89c
DV
616 void (*crtc_enable)(struct drm_crtc *crtc);
617 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
618 void (*audio_codec_enable)(struct drm_connector *connector,
619 struct intel_encoder *encoder,
5e7234c9 620 const struct drm_display_mode *adjusted_mode);
69bfe1a9 621 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 622 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 623 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
624 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
625 struct drm_framebuffer *fb,
626 struct drm_i915_gem_object *obj,
627 struct drm_i915_gem_request *req,
628 uint32_t flags);
91d14251 629 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
630 /* clock updates for mode set */
631 /* cursor updates */
632 /* render clock increase/decrease */
633 /* display clock increase/decrease */
634 /* pll clock increase/decrease */
8563b1e8 635
b95c5321
ML
636 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
637 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
638};
639
48c1026a
MK
640enum forcewake_domain_id {
641 FW_DOMAIN_ID_RENDER = 0,
642 FW_DOMAIN_ID_BLITTER,
643 FW_DOMAIN_ID_MEDIA,
644
645 FW_DOMAIN_ID_COUNT
646};
647
648enum forcewake_domains {
649 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
650 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
651 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
652 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
653 FORCEWAKE_BLITTER |
654 FORCEWAKE_MEDIA)
655};
656
3756685a
TU
657#define FW_REG_READ (1)
658#define FW_REG_WRITE (2)
659
660enum forcewake_domains
661intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
662 i915_reg_t reg, unsigned int op);
663
907b28c5 664struct intel_uncore_funcs {
c8d9a590 665 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 666 enum forcewake_domains domains);
c8d9a590 667 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 668 enum forcewake_domains domains);
0b274481 669
f0f59a00
VS
670 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
671 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
672 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
673 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 674
f0f59a00 675 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 676 uint8_t val, bool trace);
f0f59a00 677 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 678 uint16_t val, bool trace);
f0f59a00 679 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 680 uint32_t val, bool trace);
f0f59a00 681 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 682 uint64_t val, bool trace);
990bbdad
CW
683};
684
907b28c5
CW
685struct intel_uncore {
686 spinlock_t lock; /** lock is also taken in irq contexts. */
687
688 struct intel_uncore_funcs funcs;
689
690 unsigned fifo_count;
48c1026a 691 enum forcewake_domains fw_domains;
b2cff0db
CW
692
693 struct intel_uncore_forcewake_domain {
694 struct drm_i915_private *i915;
48c1026a 695 enum forcewake_domain_id id;
33c582c1 696 enum forcewake_domains mask;
b2cff0db 697 unsigned wake_count;
a57a4a67 698 struct hrtimer timer;
f0f59a00 699 i915_reg_t reg_set;
05a2fb15
MK
700 u32 val_set;
701 u32 val_clear;
f0f59a00
VS
702 i915_reg_t reg_ack;
703 i915_reg_t reg_post;
05a2fb15 704 u32 val_reset;
b2cff0db 705 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
706
707 int unclaimed_mmio_check;
b2cff0db
CW
708};
709
710/* Iterate over initialised fw domains */
33c582c1
TU
711#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
712 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
713 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
714 (domain__)++) \
715 for_each_if ((mask__) & (domain__)->mask)
716
717#define for_each_fw_domain(domain__, dev_priv__) \
718 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 719
b6e7d894
DL
720#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
721#define CSR_VERSION_MAJOR(version) ((version) >> 16)
722#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
723
eb805623 724struct intel_csr {
8144ac59 725 struct work_struct work;
eb805623 726 const char *fw_path;
a7f749f9 727 uint32_t *dmc_payload;
eb805623 728 uint32_t dmc_fw_size;
b6e7d894 729 uint32_t version;
eb805623 730 uint32_t mmio_count;
f0f59a00 731 i915_reg_t mmioaddr[8];
eb805623 732 uint32_t mmiodata[8];
832dba88 733 uint32_t dc_state;
a37baf3b 734 uint32_t allowed_dc_mask;
eb805623
DV
735};
736
79fc46df
DL
737#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
738 func(is_mobile) sep \
739 func(is_i85x) sep \
740 func(is_i915g) sep \
741 func(is_i945gm) sep \
742 func(is_g33) sep \
743 func(need_gfx_hws) sep \
744 func(is_g4x) sep \
745 func(is_pineview) sep \
746 func(is_broadwater) sep \
747 func(is_crestline) sep \
748 func(is_ivybridge) sep \
749 func(is_valleyview) sep \
666a4537 750 func(is_cherryview) sep \
79fc46df 751 func(is_haswell) sep \
ab0d24ac 752 func(is_broadwell) sep \
7201c0b3 753 func(is_skylake) sep \
7526ac19 754 func(is_broxton) sep \
ef11bdb3 755 func(is_kabylake) sep \
b833d685 756 func(is_preliminary) sep \
79fc46df
DL
757 func(has_fbc) sep \
758 func(has_pipe_cxsr) sep \
759 func(has_hotplug) sep \
760 func(cursor_needs_physical) sep \
761 func(has_overlay) sep \
762 func(overlay_needs_physical) sep \
763 func(supports_tv) sep \
dd93be58 764 func(has_llc) sep \
ca377809 765 func(has_snoop) sep \
30568c45 766 func(has_ddi) sep \
33e141ed 767 func(has_fpga_dbg) sep \
768 func(has_pooled_eu)
c96ea64e 769
a587f779
DL
770#define DEFINE_FLAG(name) u8 name:1
771#define SEP_SEMICOLON ;
c96ea64e 772
cfdf1fa2 773struct intel_device_info {
10fce67a 774 u32 display_mmio_offset;
87f1f465 775 u16 device_id;
ac208a8b 776 u8 num_pipes;
d615a166 777 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 778 u8 gen;
ae5702d2 779 u16 gen_mask;
73ae478c 780 u8 ring_mask; /* Rings supported by the HW */
a587f779 781 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
782 /* Register offsets for the various display pipes and transcoders */
783 int pipe_offsets[I915_MAX_TRANSCODERS];
784 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 785 int palette_offsets[I915_MAX_PIPES];
5efb3e28 786 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
787
788 /* Slice/subslice/EU info */
789 u8 slice_total;
790 u8 subslice_total;
791 u8 subslice_per_slice;
792 u8 eu_total;
793 u8 eu_per_subslice;
33e141ed 794 u8 min_eu_in_pool;
b7668791
DL
795 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
796 u8 subslice_7eu[3];
3873218f
JM
797 u8 has_slice_pg:1;
798 u8 has_subslice_pg:1;
799 u8 has_eu_pg:1;
82cf435b
LL
800
801 struct color_luts {
802 u16 degamma_lut_size;
803 u16 gamma_lut_size;
804 } color;
cfdf1fa2
KH
805};
806
a587f779
DL
807#undef DEFINE_FLAG
808#undef SEP_SEMICOLON
809
7faf1ab2
DV
810enum i915_cache_level {
811 I915_CACHE_NONE = 0,
350ec881
CW
812 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
813 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
814 caches, eg sampler/render caches, and the
815 large Last-Level-Cache. LLC is coherent with
816 the CPU, but L3 is only visible to the GPU. */
651d794f 817 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
818};
819
e59ec13d
MK
820struct i915_ctx_hang_stats {
821 /* This context had batch pending when hang was declared */
822 unsigned batch_pending;
823
824 /* This context had batch active when hang was declared */
825 unsigned batch_active;
be62acb4
MK
826
827 /* Time when this context was last blamed for a GPU reset */
828 unsigned long guilty_ts;
829
676fa572
CW
830 /* If the contexts causes a second GPU hang within this time,
831 * it is permanently banned from submitting any more work.
832 */
833 unsigned long ban_period_seconds;
834
be62acb4
MK
835 /* This context is banned to submit more work */
836 bool banned;
e59ec13d 837};
40521054
BW
838
839/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 840#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 841
31b7a88d 842/**
e2efd130 843 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
844 * @ref: reference count.
845 * @user_handle: userspace tracking identity for this context.
846 * @remap_slice: l3 row remapping information.
b1b38278
DW
847 * @flags: context specific flags:
848 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
849 * @file_priv: filp associated with this context (NULL for global default
850 * context).
851 * @hang_stats: information about the role of this context in possible GPU
852 * hangs.
7df113e4 853 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
854 * @legacy_hw_ctx: render context backing object and whether it is correctly
855 * initialized (legacy ring submission mechanism only).
856 * @link: link in the global list of contexts.
857 *
858 * Contexts are memory images used by the hardware to store copies of their
859 * internal state.
860 */
e2efd130 861struct i915_gem_context {
dce3271b 862 struct kref ref;
9ea4feec 863 struct drm_i915_private *i915;
40521054 864 struct drm_i915_file_private *file_priv;
ae6c4806 865 struct i915_hw_ppgtt *ppgtt;
a33afea5 866
8d59bc6a
CW
867 struct i915_ctx_hang_stats hang_stats;
868
5d1808ec 869 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 870 unsigned long flags;
5d1808ec 871 unsigned hw_id;
8d59bc6a
CW
872 u32 user_handle;
873#define CONTEXT_NO_ZEROMAP (1<<0)
5d1808ec 874
0cb26a8e
CW
875 u32 ggtt_alignment;
876
9021ad03 877 struct intel_context {
c9e003af 878 struct drm_i915_gem_object *state;
84c2377f 879 struct intel_ringbuffer *ringbuf;
ca82580c 880 struct i915_vma *lrc_vma;
82352e90 881 uint32_t *lrc_reg_state;
8d59bc6a
CW
882 u64 lrc_desc;
883 int pin_count;
24f1d3cc 884 bool initialised;
666796da 885 } engine[I915_NUM_ENGINES];
bcd794c2 886 u32 ring_size;
c01fc532 887 u32 desc_template;
3c7ba635 888 struct atomic_notifier_head status_notifier;
80a9a8db 889 bool execlists_force_single_submission;
c9e003af 890
a33afea5 891 struct list_head link;
8d59bc6a
CW
892
893 u8 remap_slice;
40521054
BW
894};
895
a4001f1b
PZ
896enum fb_op_origin {
897 ORIGIN_GTT,
898 ORIGIN_CPU,
899 ORIGIN_CS,
900 ORIGIN_FLIP,
74b4ea1e 901 ORIGIN_DIRTYFB,
a4001f1b
PZ
902};
903
ab34a7e8 904struct intel_fbc {
25ad93fd
PZ
905 /* This is always the inner lock when overlapping with struct_mutex and
906 * it's the outer lock when overlapping with stolen_lock. */
907 struct mutex lock;
5e59f717 908 unsigned threshold;
dbef0f15
PZ
909 unsigned int possible_framebuffer_bits;
910 unsigned int busy_bits;
010cf73d 911 unsigned int visible_pipes_mask;
e35fef21 912 struct intel_crtc *crtc;
5c3fe8b0 913
c4213885 914 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
915 struct drm_mm_node *compressed_llb;
916
da46f936
RV
917 bool false_color;
918
d029bcad 919 bool enabled;
0e631adc 920 bool active;
9adccc60 921
aaf78d27
PZ
922 struct intel_fbc_state_cache {
923 struct {
924 unsigned int mode_flags;
925 uint32_t hsw_bdw_pixel_rate;
926 } crtc;
927
928 struct {
929 unsigned int rotation;
930 int src_w;
931 int src_h;
932 bool visible;
933 } plane;
934
935 struct {
936 u64 ilk_ggtt_offset;
aaf78d27
PZ
937 uint32_t pixel_format;
938 unsigned int stride;
939 int fence_reg;
940 unsigned int tiling_mode;
941 } fb;
942 } state_cache;
943
b183b3f1
PZ
944 struct intel_fbc_reg_params {
945 struct {
946 enum pipe pipe;
947 enum plane plane;
948 unsigned int fence_y_offset;
949 } crtc;
950
951 struct {
952 u64 ggtt_offset;
b183b3f1
PZ
953 uint32_t pixel_format;
954 unsigned int stride;
955 int fence_reg;
956 } fb;
957
958 int cfb_size;
959 } params;
960
5c3fe8b0 961 struct intel_fbc_work {
128d7356 962 bool scheduled;
ca18d51d 963 u32 scheduled_vblank;
128d7356 964 struct work_struct work;
128d7356 965 } work;
5c3fe8b0 966
bf6189c6 967 const char *no_fbc_reason;
b5e50c3f
JB
968};
969
96178eeb
VK
970/**
971 * HIGH_RR is the highest eDP panel refresh rate read from EDID
972 * LOW_RR is the lowest eDP panel refresh rate found from EDID
973 * parsing for same resolution.
974 */
975enum drrs_refresh_rate_type {
976 DRRS_HIGH_RR,
977 DRRS_LOW_RR,
978 DRRS_MAX_RR, /* RR count */
979};
980
981enum drrs_support_type {
982 DRRS_NOT_SUPPORTED = 0,
983 STATIC_DRRS_SUPPORT = 1,
984 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
985};
986
2807cf69 987struct intel_dp;
96178eeb
VK
988struct i915_drrs {
989 struct mutex mutex;
990 struct delayed_work work;
991 struct intel_dp *dp;
992 unsigned busy_frontbuffer_bits;
993 enum drrs_refresh_rate_type refresh_rate_type;
994 enum drrs_support_type type;
995};
996
a031d709 997struct i915_psr {
f0355c4a 998 struct mutex lock;
a031d709
RV
999 bool sink_support;
1000 bool source_ok;
2807cf69 1001 struct intel_dp *enabled;
7c8f8a70
RV
1002 bool active;
1003 struct delayed_work work;
9ca15301 1004 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1005 bool psr2_support;
1006 bool aux_frame_sync;
60e5ffe3 1007 bool link_standby;
3f51e471 1008};
5c3fe8b0 1009
3bad0781 1010enum intel_pch {
f0350830 1011 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1012 PCH_IBX, /* Ibexpeak PCH */
1013 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1014 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1015 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1016 PCH_NOP,
3bad0781
ZW
1017};
1018
988d6ee8
PZ
1019enum intel_sbi_destination {
1020 SBI_ICLK,
1021 SBI_MPHY,
1022};
1023
b690e96c 1024#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1025#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1026#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1027#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1028#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1029#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1030
8be48d92 1031struct intel_fbdev;
1630fe75 1032struct intel_fbc_work;
38651674 1033
c2b9152f
DV
1034struct intel_gmbus {
1035 struct i2c_adapter adapter;
3e4d44e0 1036#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1037 u32 force_bit;
c2b9152f 1038 u32 reg0;
f0f59a00 1039 i915_reg_t gpio_reg;
c167a6fc 1040 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1041 struct drm_i915_private *dev_priv;
1042};
1043
f4c956ad 1044struct i915_suspend_saved_registers {
e948e994 1045 u32 saveDSPARB;
ba8bbcf6 1046 u32 saveLVDS;
585fb111
JB
1047 u32 savePP_ON_DELAYS;
1048 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1049 u32 savePP_ON;
1050 u32 savePP_OFF;
1051 u32 savePP_CONTROL;
585fb111 1052 u32 savePP_DIVISOR;
ba8bbcf6 1053 u32 saveFBC_CONTROL;
1f84e550 1054 u32 saveCACHE_MODE_0;
1f84e550 1055 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1056 u32 saveSWF0[16];
1057 u32 saveSWF1[16];
85fa792b 1058 u32 saveSWF3[3];
4b9de737 1059 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1060 u32 savePCH_PORT_HOTPLUG;
9f49c376 1061 u16 saveGCDGMBUS;
f4c956ad 1062};
c85aa885 1063
ddeea5b0
ID
1064struct vlv_s0ix_state {
1065 /* GAM */
1066 u32 wr_watermark;
1067 u32 gfx_prio_ctrl;
1068 u32 arb_mode;
1069 u32 gfx_pend_tlb0;
1070 u32 gfx_pend_tlb1;
1071 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1072 u32 media_max_req_count;
1073 u32 gfx_max_req_count;
1074 u32 render_hwsp;
1075 u32 ecochk;
1076 u32 bsd_hwsp;
1077 u32 blt_hwsp;
1078 u32 tlb_rd_addr;
1079
1080 /* MBC */
1081 u32 g3dctl;
1082 u32 gsckgctl;
1083 u32 mbctl;
1084
1085 /* GCP */
1086 u32 ucgctl1;
1087 u32 ucgctl3;
1088 u32 rcgctl1;
1089 u32 rcgctl2;
1090 u32 rstctl;
1091 u32 misccpctl;
1092
1093 /* GPM */
1094 u32 gfxpause;
1095 u32 rpdeuhwtc;
1096 u32 rpdeuc;
1097 u32 ecobus;
1098 u32 pwrdwnupctl;
1099 u32 rp_down_timeout;
1100 u32 rp_deucsw;
1101 u32 rcubmabdtmr;
1102 u32 rcedata;
1103 u32 spare2gh;
1104
1105 /* Display 1 CZ domain */
1106 u32 gt_imr;
1107 u32 gt_ier;
1108 u32 pm_imr;
1109 u32 pm_ier;
1110 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1111
1112 /* GT SA CZ domain */
1113 u32 tilectl;
1114 u32 gt_fifoctl;
1115 u32 gtlc_wake_ctrl;
1116 u32 gtlc_survive;
1117 u32 pmwgicz;
1118
1119 /* Display 2 CZ domain */
1120 u32 gu_ctl0;
1121 u32 gu_ctl1;
9c25210f 1122 u32 pcbr;
ddeea5b0
ID
1123 u32 clock_gate_dis2;
1124};
1125
bf225f20
CW
1126struct intel_rps_ei {
1127 u32 cz_clock;
1128 u32 render_c0;
1129 u32 media_c0;
31685c25
D
1130};
1131
c85aa885 1132struct intel_gen6_power_mgmt {
d4d70aa5
ID
1133 /*
1134 * work, interrupts_enabled and pm_iir are protected by
1135 * dev_priv->irq_lock
1136 */
c85aa885 1137 struct work_struct work;
d4d70aa5 1138 bool interrupts_enabled;
c85aa885 1139 u32 pm_iir;
59cdb63d 1140
1800ad25
SAK
1141 u32 pm_intr_keep;
1142
b39fb297
BW
1143 /* Frequencies are stored in potentially platform dependent multiples.
1144 * In other words, *_freq needs to be multiplied by X to be interesting.
1145 * Soft limits are those which are used for the dynamic reclocking done
1146 * by the driver (raise frequencies under heavy loads, and lower for
1147 * lighter loads). Hard limits are those imposed by the hardware.
1148 *
1149 * A distinction is made for overclocking, which is never enabled by
1150 * default, and is considered to be above the hard limit if it's
1151 * possible at all.
1152 */
1153 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1154 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1155 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1156 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1157 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1158 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1159 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1160 u8 rp1_freq; /* "less than" RP0 power/freqency */
1161 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1162 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1163
8fb55197
CW
1164 u8 up_threshold; /* Current %busy required to uplock */
1165 u8 down_threshold; /* Current %busy required to downclock */
1166
dd75fdc8
CW
1167 int last_adj;
1168 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1169
8d3afd7d
CW
1170 spinlock_t client_lock;
1171 struct list_head clients;
1172 bool client_boost;
1173
c0951f0c 1174 bool enabled;
1a01ab3b 1175 struct delayed_work delayed_resume_work;
1854d5ca 1176 unsigned boosts;
4fc688ce 1177
2e1b8730 1178 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1179
bf225f20
CW
1180 /* manual wa residency calculations */
1181 struct intel_rps_ei up_ei, down_ei;
1182
4fc688ce
JB
1183 /*
1184 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1185 * Must be taken after struct_mutex if nested. Note that
1186 * this lock may be held for long periods of time when
1187 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1188 */
1189 struct mutex hw_lock;
c85aa885
DV
1190};
1191
1a240d4d
DV
1192/* defined intel_pm.c */
1193extern spinlock_t mchdev_lock;
1194
c85aa885
DV
1195struct intel_ilk_power_mgmt {
1196 u8 cur_delay;
1197 u8 min_delay;
1198 u8 max_delay;
1199 u8 fmax;
1200 u8 fstart;
1201
1202 u64 last_count1;
1203 unsigned long last_time1;
1204 unsigned long chipset_power;
1205 u64 last_count2;
5ed0bdf2 1206 u64 last_time2;
c85aa885
DV
1207 unsigned long gfx_power;
1208 u8 corr;
1209
1210 int c_m;
1211 int r_t;
1212};
1213
c6cb582e
ID
1214struct drm_i915_private;
1215struct i915_power_well;
1216
1217struct i915_power_well_ops {
1218 /*
1219 * Synchronize the well's hw state to match the current sw state, for
1220 * example enable/disable it based on the current refcount. Called
1221 * during driver init and resume time, possibly after first calling
1222 * the enable/disable handlers.
1223 */
1224 void (*sync_hw)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /*
1227 * Enable the well and resources that depend on it (for example
1228 * interrupts located on the well). Called after the 0->1 refcount
1229 * transition.
1230 */
1231 void (*enable)(struct drm_i915_private *dev_priv,
1232 struct i915_power_well *power_well);
1233 /*
1234 * Disable the well and resources that depend on it. Called after
1235 * the 1->0 refcount transition.
1236 */
1237 void (*disable)(struct drm_i915_private *dev_priv,
1238 struct i915_power_well *power_well);
1239 /* Returns the hw enabled state. */
1240 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1241 struct i915_power_well *power_well);
1242};
1243
a38911a3
WX
1244/* Power well structure for haswell */
1245struct i915_power_well {
c1ca727f 1246 const char *name;
6f3ef5dd 1247 bool always_on;
a38911a3
WX
1248 /* power well enable/disable usage count */
1249 int count;
bfafe93a
ID
1250 /* cached hw enabled state */
1251 bool hw_enabled;
c1ca727f 1252 unsigned long domains;
77961eb9 1253 unsigned long data;
c6cb582e 1254 const struct i915_power_well_ops *ops;
a38911a3
WX
1255};
1256
83c00f55 1257struct i915_power_domains {
baa70707
ID
1258 /*
1259 * Power wells needed for initialization at driver init and suspend
1260 * time are on. They are kept on until after the first modeset.
1261 */
1262 bool init_power_on;
0d116a29 1263 bool initializing;
c1ca727f 1264 int power_well_count;
baa70707 1265
83c00f55 1266 struct mutex lock;
1da51581 1267 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1268 struct i915_power_well *power_wells;
83c00f55
ID
1269};
1270
35a85ac6 1271#define MAX_L3_SLICES 2
a4da4fa4 1272struct intel_l3_parity {
35a85ac6 1273 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1274 struct work_struct error_work;
35a85ac6 1275 int which_slice;
a4da4fa4
DV
1276};
1277
4b5aed62 1278struct i915_gem_mm {
4b5aed62
DV
1279 /** Memory allocator for GTT stolen memory */
1280 struct drm_mm stolen;
92e97d2f
PZ
1281 /** Protects the usage of the GTT stolen memory allocator. This is
1282 * always the inner lock when overlapping with struct_mutex. */
1283 struct mutex stolen_lock;
1284
4b5aed62
DV
1285 /** List of all objects in gtt_space. Used to restore gtt
1286 * mappings on resume */
1287 struct list_head bound_list;
1288 /**
1289 * List of objects which are not bound to the GTT (thus
1290 * are idle and not used by the GPU) but still have
1291 * (presumably uncached) pages still attached.
1292 */
1293 struct list_head unbound_list;
1294
1295 /** Usable portion of the GTT for GEM */
1296 unsigned long stolen_base; /* limited to low memory (32-bit) */
1297
4b5aed62
DV
1298 /** PPGTT used for aliasing the PPGTT with the GTT */
1299 struct i915_hw_ppgtt *aliasing_ppgtt;
1300
2cfcd32a 1301 struct notifier_block oom_notifier;
e87666b5 1302 struct notifier_block vmap_notifier;
ceabbba5 1303 struct shrinker shrinker;
4b5aed62
DV
1304 bool shrinker_no_lock_stealing;
1305
4b5aed62
DV
1306 /** LRU list of objects with fence regs on them. */
1307 struct list_head fence_list;
1308
1309 /**
1310 * We leave the user IRQ off as much as possible,
1311 * but this means that requests will finish and never
1312 * be retired once the system goes idle. Set a timer to
1313 * fire periodically while the ring is running. When it
1314 * fires, go retire requests.
1315 */
1316 struct delayed_work retire_work;
1317
b29c19b6
CW
1318 /**
1319 * When we detect an idle GPU, we want to turn on
1320 * powersaving features. So once we see that there
1321 * are no more requests outstanding and no more
1322 * arrive within a small period of time, we fire
1323 * off the idle_work.
1324 */
1325 struct delayed_work idle_work;
1326
4b5aed62
DV
1327 /**
1328 * Are we in a non-interruptible section of code like
1329 * modesetting?
1330 */
1331 bool interruptible;
1332
f62a0076
CW
1333 /**
1334 * Is the GPU currently considered idle, or busy executing userspace
1335 * requests? Whilst idle, we attempt to power down the hardware and
1336 * display clocks. In order to reduce the effect on performance, there
1337 * is a slight delay before we do so.
1338 */
1339 bool busy;
1340
bdf1e7e3 1341 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1342 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1343
4b5aed62
DV
1344 /** Bit 6 swizzling required for X tiling */
1345 uint32_t bit_6_swizzle_x;
1346 /** Bit 6 swizzling required for Y tiling */
1347 uint32_t bit_6_swizzle_y;
1348
4b5aed62 1349 /* accounting, useful for userland debugging */
c20e8355 1350 spinlock_t object_stat_lock;
4b5aed62
DV
1351 size_t object_memory;
1352 u32 object_count;
1353};
1354
edc3d884 1355struct drm_i915_error_state_buf {
0a4cd7c8 1356 struct drm_i915_private *i915;
edc3d884
MK
1357 unsigned bytes;
1358 unsigned size;
1359 int err;
1360 u8 *buf;
1361 loff_t start;
1362 loff_t pos;
1363};
1364
fc16b48b
MK
1365struct i915_error_state_file_priv {
1366 struct drm_device *dev;
1367 struct drm_i915_error_state *error;
1368};
1369
99584db3
DV
1370struct i915_gpu_error {
1371 /* For hangcheck timer */
1372#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1373#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1374 /* Hang gpu twice in this window and your context gets banned */
1375#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1376
737b1506
CW
1377 struct workqueue_struct *hangcheck_wq;
1378 struct delayed_work hangcheck_work;
99584db3
DV
1379
1380 /* For reset and error_state handling. */
1381 spinlock_t lock;
1382 /* Protected by the above dev->gpu_error.lock. */
1383 struct drm_i915_error_state *first_error;
094f9a54
CW
1384
1385 unsigned long missed_irq_rings;
1386
1f83fee0 1387 /**
2ac0f450 1388 * State variable controlling the reset flow and count
1f83fee0 1389 *
2ac0f450
MK
1390 * This is a counter which gets incremented when reset is triggered,
1391 * and again when reset has been handled. So odd values (lowest bit set)
1392 * means that reset is in progress and even values that
1393 * (reset_counter >> 1):th reset was successfully completed.
1394 *
1395 * If reset is not completed succesfully, the I915_WEDGE bit is
1396 * set meaning that hardware is terminally sour and there is no
1397 * recovery. All waiters on the reset_queue will be woken when
1398 * that happens.
1399 *
1400 * This counter is used by the wait_seqno code to notice that reset
1401 * event happened and it needs to restart the entire ioctl (since most
1402 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1403 *
1404 * This is important for lock-free wait paths, where no contended lock
1405 * naturally enforces the correct ordering between the bail-out of the
1406 * waiter and the gpu reset work code.
1f83fee0
DV
1407 */
1408 atomic_t reset_counter;
1409
1f83fee0 1410#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1411#define I915_WEDGED (1 << 31)
1f83fee0
DV
1412
1413 /**
1414 * Waitqueue to signal when the reset has completed. Used by clients
1415 * that wait for dev_priv->mm.wedged to settle.
1416 */
1417 wait_queue_head_t reset_queue;
33196ded 1418
88b4aa87
MK
1419 /* Userspace knobs for gpu hang simulation;
1420 * combines both a ring mask, and extra flags
1421 */
1422 u32 stop_rings;
1423#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1424#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1425
1426 /* For missed irq/seqno simulation. */
1427 unsigned int test_irq_rings;
99584db3
DV
1428};
1429
b8efb17b
ZR
1430enum modeset_restore {
1431 MODESET_ON_LID_OPEN,
1432 MODESET_DONE,
1433 MODESET_SUSPENDED,
1434};
1435
500ea70d
RV
1436#define DP_AUX_A 0x40
1437#define DP_AUX_B 0x10
1438#define DP_AUX_C 0x20
1439#define DP_AUX_D 0x30
1440
11c1b657
XZ
1441#define DDC_PIN_B 0x05
1442#define DDC_PIN_C 0x04
1443#define DDC_PIN_D 0x06
1444
6acab15a 1445struct ddi_vbt_port_info {
ce4dd49e
DL
1446 /*
1447 * This is an index in the HDMI/DVI DDI buffer translation table.
1448 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1449 * populate this field.
1450 */
1451#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1452 uint8_t hdmi_level_shift;
311a2094
PZ
1453
1454 uint8_t supports_dvi:1;
1455 uint8_t supports_hdmi:1;
1456 uint8_t supports_dp:1;
500ea70d
RV
1457
1458 uint8_t alternate_aux_channel;
11c1b657 1459 uint8_t alternate_ddc_pin;
75067dde
AK
1460
1461 uint8_t dp_boost_level;
1462 uint8_t hdmi_boost_level;
6acab15a
PZ
1463};
1464
bfd7ebda
RV
1465enum psr_lines_to_wait {
1466 PSR_0_LINES_TO_WAIT = 0,
1467 PSR_1_LINE_TO_WAIT,
1468 PSR_4_LINES_TO_WAIT,
1469 PSR_8_LINES_TO_WAIT
83a7280e
PB
1470};
1471
41aa3448
RV
1472struct intel_vbt_data {
1473 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1474 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1475
1476 /* Feature bits */
1477 unsigned int int_tv_support:1;
1478 unsigned int lvds_dither:1;
1479 unsigned int lvds_vbt:1;
1480 unsigned int int_crt_support:1;
1481 unsigned int lvds_use_ssc:1;
1482 unsigned int display_clock_mode:1;
1483 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1484 unsigned int panel_type:4;
41aa3448
RV
1485 int lvds_ssc_freq;
1486 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1487
83a7280e
PB
1488 enum drrs_support_type drrs_type;
1489
6aa23e65
JN
1490 struct {
1491 int rate;
1492 int lanes;
1493 int preemphasis;
1494 int vswing;
06411f08 1495 bool low_vswing;
6aa23e65
JN
1496 bool initialized;
1497 bool support;
1498 int bpp;
1499 struct edp_power_seq pps;
1500 } edp;
41aa3448 1501
bfd7ebda
RV
1502 struct {
1503 bool full_link;
1504 bool require_aux_wakeup;
1505 int idle_frames;
1506 enum psr_lines_to_wait lines_to_wait;
1507 int tp1_wakeup_time;
1508 int tp2_tp3_wakeup_time;
1509 } psr;
1510
f00076d2
JN
1511 struct {
1512 u16 pwm_freq_hz;
39fbc9c8 1513 bool present;
f00076d2 1514 bool active_low_pwm;
1de6068e 1515 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1516 enum intel_backlight_type type;
f00076d2
JN
1517 } backlight;
1518
d17c5443
SK
1519 /* MIPI DSI */
1520 struct {
1521 u16 panel_id;
d3b542fc
SK
1522 struct mipi_config *config;
1523 struct mipi_pps_data *pps;
1524 u8 seq_version;
1525 u32 size;
1526 u8 *data;
8d3ed2f3 1527 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1528 } dsi;
1529
41aa3448
RV
1530 int crt_ddc_pin;
1531
1532 int child_dev_num;
768f69c9 1533 union child_device_config *child_dev;
6acab15a
PZ
1534
1535 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1536 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1537};
1538
77c122bc
VS
1539enum intel_ddb_partitioning {
1540 INTEL_DDB_PART_1_2,
1541 INTEL_DDB_PART_5_6, /* IVB+ */
1542};
1543
1fd527cc
VS
1544struct intel_wm_level {
1545 bool enable;
1546 uint32_t pri_val;
1547 uint32_t spr_val;
1548 uint32_t cur_val;
1549 uint32_t fbc_val;
1550};
1551
820c1980 1552struct ilk_wm_values {
609cedef
VS
1553 uint32_t wm_pipe[3];
1554 uint32_t wm_lp[3];
1555 uint32_t wm_lp_spr[3];
1556 uint32_t wm_linetime[3];
1557 bool enable_fbc_wm;
1558 enum intel_ddb_partitioning partitioning;
1559};
1560
262cd2e1
VS
1561struct vlv_pipe_wm {
1562 uint16_t primary;
1563 uint16_t sprite[2];
1564 uint8_t cursor;
1565};
ae80152d 1566
262cd2e1
VS
1567struct vlv_sr_wm {
1568 uint16_t plane;
1569 uint8_t cursor;
1570};
ae80152d 1571
262cd2e1
VS
1572struct vlv_wm_values {
1573 struct vlv_pipe_wm pipe[3];
1574 struct vlv_sr_wm sr;
0018fda1
VS
1575 struct {
1576 uint8_t cursor;
1577 uint8_t sprite[2];
1578 uint8_t primary;
1579 } ddl[3];
6eb1a681
VS
1580 uint8_t level;
1581 bool cxsr;
0018fda1
VS
1582};
1583
c193924e 1584struct skl_ddb_entry {
16160e3d 1585 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1586};
1587
1588static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1589{
16160e3d 1590 return entry->end - entry->start;
c193924e
DL
1591}
1592
08db6652
DL
1593static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1594 const struct skl_ddb_entry *e2)
1595{
1596 if (e1->start == e2->start && e1->end == e2->end)
1597 return true;
1598
1599 return false;
1600}
1601
c193924e 1602struct skl_ddb_allocation {
34bb56af 1603 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1604 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1605 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1606};
1607
2ac96d2a 1608struct skl_wm_values {
2b4b9f35 1609 unsigned dirty_pipes;
c193924e 1610 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1611 uint32_t wm_linetime[I915_MAX_PIPES];
1612 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1613 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1614};
1615
1616struct skl_wm_level {
1617 bool plane_en[I915_MAX_PLANES];
1618 uint16_t plane_res_b[I915_MAX_PLANES];
1619 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1620};
1621
c67a470b 1622/*
765dab67
PZ
1623 * This struct helps tracking the state needed for runtime PM, which puts the
1624 * device in PCI D3 state. Notice that when this happens, nothing on the
1625 * graphics device works, even register access, so we don't get interrupts nor
1626 * anything else.
c67a470b 1627 *
765dab67
PZ
1628 * Every piece of our code that needs to actually touch the hardware needs to
1629 * either call intel_runtime_pm_get or call intel_display_power_get with the
1630 * appropriate power domain.
a8a8bd54 1631 *
765dab67
PZ
1632 * Our driver uses the autosuspend delay feature, which means we'll only really
1633 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1634 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1635 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1636 *
1637 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1638 * goes back to false exactly before we reenable the IRQs. We use this variable
1639 * to check if someone is trying to enable/disable IRQs while they're supposed
1640 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1641 * case it happens.
c67a470b 1642 *
765dab67 1643 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1644 */
5d584b2e 1645struct i915_runtime_pm {
1f814dac 1646 atomic_t wakeref_count;
2b19efeb 1647 atomic_t atomic_seq;
5d584b2e 1648 bool suspended;
2aeb7d3a 1649 bool irqs_enabled;
c67a470b
PZ
1650};
1651
926321d5
DV
1652enum intel_pipe_crc_source {
1653 INTEL_PIPE_CRC_SOURCE_NONE,
1654 INTEL_PIPE_CRC_SOURCE_PLANE1,
1655 INTEL_PIPE_CRC_SOURCE_PLANE2,
1656 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1657 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1658 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1659 INTEL_PIPE_CRC_SOURCE_TV,
1660 INTEL_PIPE_CRC_SOURCE_DP_B,
1661 INTEL_PIPE_CRC_SOURCE_DP_C,
1662 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1663 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1664 INTEL_PIPE_CRC_SOURCE_MAX,
1665};
1666
8bf1e9f1 1667struct intel_pipe_crc_entry {
ac2300d4 1668 uint32_t frame;
8bf1e9f1
SH
1669 uint32_t crc[5];
1670};
1671
b2c88f5b 1672#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1673struct intel_pipe_crc {
d538bbdf
DL
1674 spinlock_t lock;
1675 bool opened; /* exclusive access to the result file */
e5f75aca 1676 struct intel_pipe_crc_entry *entries;
926321d5 1677 enum intel_pipe_crc_source source;
d538bbdf 1678 int head, tail;
07144428 1679 wait_queue_head_t wq;
8bf1e9f1
SH
1680};
1681
f99d7069
DV
1682struct i915_frontbuffer_tracking {
1683 struct mutex lock;
1684
1685 /*
1686 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1687 * scheduled flips.
1688 */
1689 unsigned busy_bits;
1690 unsigned flip_bits;
1691};
1692
7225342a 1693struct i915_wa_reg {
f0f59a00 1694 i915_reg_t addr;
7225342a
MK
1695 u32 value;
1696 /* bitmask representing WA bits */
1697 u32 mask;
1698};
1699
33136b06
AS
1700/*
1701 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1702 * allowing it for RCS as we don't foresee any requirement of having
1703 * a whitelist for other engines. When it is really required for
1704 * other engines then the limit need to be increased.
1705 */
1706#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1707
1708struct i915_workarounds {
1709 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1710 u32 count;
666796da 1711 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1712};
1713
cf9d2890
YZ
1714struct i915_virtual_gpu {
1715 bool active;
1716};
1717
5f19e2bf
JH
1718struct i915_execbuffer_params {
1719 struct drm_device *dev;
1720 struct drm_file *file;
1721 uint32_t dispatch_flags;
1722 uint32_t args_batch_start_offset;
af98714e 1723 uint64_t batch_obj_vm_offset;
4a570db5 1724 struct intel_engine_cs *engine;
5f19e2bf 1725 struct drm_i915_gem_object *batch_obj;
e2efd130 1726 struct i915_gem_context *ctx;
6a6ae79a 1727 struct drm_i915_gem_request *request;
5f19e2bf
JH
1728};
1729
aa363136
MR
1730/* used in computing the new watermarks state */
1731struct intel_wm_config {
1732 unsigned int num_pipes_active;
1733 bool sprites_enabled;
1734 bool sprites_scaled;
1735};
1736
77fec556 1737struct drm_i915_private {
8f460e2c
CW
1738 struct drm_device drm;
1739
f4c956ad 1740 struct drm_device *dev;
efab6d8d 1741 struct kmem_cache *objects;
e20d2ab7 1742 struct kmem_cache *vmas;
efab6d8d 1743 struct kmem_cache *requests;
f4c956ad 1744
5c969aa7 1745 const struct intel_device_info info;
f4c956ad
DV
1746
1747 int relative_constants_mode;
1748
1749 void __iomem *regs;
1750
907b28c5 1751 struct intel_uncore uncore;
f4c956ad 1752
cf9d2890
YZ
1753 struct i915_virtual_gpu vgpu;
1754
0ad35fed
ZW
1755 struct intel_gvt gvt;
1756
33a732f4
AD
1757 struct intel_guc guc;
1758
eb805623
DV
1759 struct intel_csr csr;
1760
5ea6e5e3 1761 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1762
f4c956ad
DV
1763 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1764 * controller on different i2c buses. */
1765 struct mutex gmbus_mutex;
1766
1767 /**
1768 * Base address of the gmbus and gpio block.
1769 */
1770 uint32_t gpio_mmio_base;
1771
b6fdd0f2
SS
1772 /* MMIO base address for MIPI regs */
1773 uint32_t mipi_mmio_base;
1774
443a389f
VS
1775 uint32_t psr_mmio_base;
1776
28c70f16
DV
1777 wait_queue_head_t gmbus_wait_queue;
1778
f4c956ad 1779 struct pci_dev *bridge_dev;
0ca5fa3a 1780 struct i915_gem_context *kernel_context;
666796da 1781 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1782 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1783 uint32_t last_seqno, next_seqno;
f4c956ad 1784
ba8286fa 1785 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1786 struct resource mch_res;
1787
f4c956ad
DV
1788 /* protects the irq masks */
1789 spinlock_t irq_lock;
1790
84c33a64
SG
1791 /* protects the mmio flip data */
1792 spinlock_t mmio_flip_lock;
1793
f8b79e58
ID
1794 bool display_irqs_enabled;
1795
9ee32fea
DV
1796 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1797 struct pm_qos_request pm_qos;
1798
a580516d
VS
1799 /* Sideband mailbox protection */
1800 struct mutex sb_lock;
f4c956ad
DV
1801
1802 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1803 union {
1804 u32 irq_mask;
1805 u32 de_irq_mask[I915_MAX_PIPES];
1806 };
f4c956ad 1807 u32 gt_irq_mask;
605cd25b 1808 u32 pm_irq_mask;
a6706b45 1809 u32 pm_rps_events;
91d181dd 1810 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1811
5fcece80 1812 struct i915_hotplug hotplug;
ab34a7e8 1813 struct intel_fbc fbc;
439d7ac0 1814 struct i915_drrs drrs;
f4c956ad 1815 struct intel_opregion opregion;
41aa3448 1816 struct intel_vbt_data vbt;
f4c956ad 1817
d9ceb816
JB
1818 bool preserve_bios_swizzle;
1819
f4c956ad
DV
1820 /* overlay */
1821 struct intel_overlay *overlay;
f4c956ad 1822
58c68779 1823 /* backlight registers and fields in struct intel_panel */
07f11d49 1824 struct mutex backlight_lock;
31ad8ec6 1825
f4c956ad 1826 /* LVDS info */
f4c956ad
DV
1827 bool no_aux_handshake;
1828
e39b999a
VS
1829 /* protects panel power sequencer state */
1830 struct mutex pps_mutex;
1831
f4c956ad 1832 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1833 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1834
1835 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1836 unsigned int skl_preferred_vco_freq;
1a617b77 1837 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1838 unsigned int max_dotclk_freq;
e7dc33f3 1839 unsigned int rawclk_freq;
6bcda4f0 1840 unsigned int hpll_freq;
bfa7df01 1841 unsigned int czclk_freq;
f4c956ad 1842
63911d72 1843 struct {
709e05c3 1844 unsigned int vco, ref;
63911d72
VS
1845 } cdclk_pll;
1846
645416f5
DV
1847 /**
1848 * wq - Driver workqueue for GEM.
1849 *
1850 * NOTE: Work items scheduled here are not allowed to grab any modeset
1851 * locks, for otherwise the flushing done in the pageflip code will
1852 * result in deadlocks.
1853 */
f4c956ad
DV
1854 struct workqueue_struct *wq;
1855
1856 /* Display functions */
1857 struct drm_i915_display_funcs display;
1858
1859 /* PCH chipset type */
1860 enum intel_pch pch_type;
17a303ec 1861 unsigned short pch_id;
f4c956ad
DV
1862
1863 unsigned long quirks;
1864
b8efb17b
ZR
1865 enum modeset_restore modeset_restore;
1866 struct mutex modeset_restore_lock;
e2c8b870 1867 struct drm_atomic_state *modeset_restore_state;
673a394b 1868
a7bbbd63 1869 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1870 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1871
4b5aed62 1872 struct i915_gem_mm mm;
ad46cb53
CW
1873 DECLARE_HASHTABLE(mm_structs, 7);
1874 struct mutex mm_lock;
8781342d 1875
5d1808ec
CW
1876 /* The hw wants to have a stable context identifier for the lifetime
1877 * of the context (for OA, PASID, faults, etc). This is limited
1878 * in execlists to 21 bits.
1879 */
1880 struct ida context_hw_ida;
1881#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1882
8781342d
DV
1883 /* Kernel Modesetting */
1884
76c4ac04
DL
1885 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1886 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1887 wait_queue_head_t pending_flip_queue;
1888
c4597872
DV
1889#ifdef CONFIG_DEBUG_FS
1890 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1891#endif
1892
565602d7 1893 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1894 int num_shared_dpll;
1895 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1896 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1897
fbf6d879
ML
1898 /*
1899 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1900 * Must be global rather than per dpll, because on some platforms
1901 * plls share registers.
1902 */
1903 struct mutex dpll_lock;
1904
565602d7
ML
1905 unsigned int active_crtcs;
1906 unsigned int min_pixclk[I915_MAX_PIPES];
1907
e4607fcf 1908 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1909
7225342a 1910 struct i915_workarounds workarounds;
888b5995 1911
f99d7069
DV
1912 struct i915_frontbuffer_tracking fb_tracking;
1913
652c393a 1914 u16 orig_clock;
f97108d1 1915
c4804411 1916 bool mchbar_need_disable;
f97108d1 1917
a4da4fa4
DV
1918 struct intel_l3_parity l3_parity;
1919
59124506 1920 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1921 u32 edram_cap;
59124506 1922
c6a828d3 1923 /* gen6+ rps state */
c85aa885 1924 struct intel_gen6_power_mgmt rps;
c6a828d3 1925
20e4d407
DV
1926 /* ilk-only ips/rps state. Everything in here is protected by the global
1927 * mchdev_lock in intel_pm.c */
c85aa885 1928 struct intel_ilk_power_mgmt ips;
b5e50c3f 1929
83c00f55 1930 struct i915_power_domains power_domains;
a38911a3 1931
a031d709 1932 struct i915_psr psr;
3f51e471 1933
99584db3 1934 struct i915_gpu_error gpu_error;
ae681d96 1935
c9cddffc
JB
1936 struct drm_i915_gem_object *vlv_pctx;
1937
0695726e 1938#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1939 /* list of fbdev register on this device */
1940 struct intel_fbdev *fbdev;
82e3b8c1 1941 struct work_struct fbdev_suspend_work;
4520f53a 1942#endif
e953fd7b
CW
1943
1944 struct drm_property *broadcast_rgb_property;
3f43c48d 1945 struct drm_property *force_audio_property;
e3689190 1946
58fddc28 1947 /* hda/i915 audio component */
51e1d83c 1948 struct i915_audio_component *audio_component;
58fddc28 1949 bool audio_component_registered;
4a21ef7d
LY
1950 /**
1951 * av_mutex - mutex for audio/video sync
1952 *
1953 */
1954 struct mutex av_mutex;
58fddc28 1955
254f965c 1956 uint32_t hw_context_size;
a33afea5 1957 struct list_head context_list;
f4c956ad 1958
3e68320e 1959 u32 fdi_rx_config;
68d18ad7 1960
c231775c 1961 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1962 u32 chv_phy_control;
c231775c
VS
1963 /*
1964 * Shadows for CHV DPLL_MD regs to keep the state
1965 * checker somewhat working in the presence hardware
1966 * crappiness (can't read out DPLL_MD for pipes B & C).
1967 */
1968 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1969 u32 bxt_phy_grc;
70722468 1970
842f1c8b 1971 u32 suspend_count;
bc87229f 1972 bool suspended_to_idle;
f4c956ad 1973 struct i915_suspend_saved_registers regfile;
ddeea5b0 1974 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1975
53615a5e
VS
1976 struct {
1977 /*
1978 * Raw watermark latency values:
1979 * in 0.1us units for WM0,
1980 * in 0.5us units for WM1+.
1981 */
1982 /* primary */
1983 uint16_t pri_latency[5];
1984 /* sprite */
1985 uint16_t spr_latency[5];
1986 /* cursor */
1987 uint16_t cur_latency[5];
2af30a5c
PB
1988 /*
1989 * Raw watermark memory latency values
1990 * for SKL for all 8 levels
1991 * in 1us units.
1992 */
1993 uint16_t skl_latency[8];
609cedef 1994
2d41c0b5
PB
1995 /*
1996 * The skl_wm_values structure is a bit too big for stack
1997 * allocation, so we keep the staging struct where we store
1998 * intermediate results here instead.
1999 */
2000 struct skl_wm_values skl_results;
2001
609cedef 2002 /* current hardware state */
2d41c0b5
PB
2003 union {
2004 struct ilk_wm_values hw;
2005 struct skl_wm_values skl_hw;
0018fda1 2006 struct vlv_wm_values vlv;
2d41c0b5 2007 };
58590c14
VS
2008
2009 uint8_t max_level;
ed4a6a7c
MR
2010
2011 /*
2012 * Should be held around atomic WM register writing; also
2013 * protects * intel_crtc->wm.active and
2014 * cstate->wm.need_postvbl_update.
2015 */
2016 struct mutex wm_mutex;
279e99d7
MR
2017
2018 /*
2019 * Set during HW readout of watermarks/DDB. Some platforms
2020 * need to know when we're still using BIOS-provided values
2021 * (which we don't fully trust).
2022 */
2023 bool distrust_bios_wm;
53615a5e
VS
2024 } wm;
2025
8a187455
PZ
2026 struct i915_runtime_pm pm;
2027
a83014d3
OM
2028 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2029 struct {
5f19e2bf 2030 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2031 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2032 struct list_head *vmas);
117897f4
TU
2033 int (*init_engines)(struct drm_device *dev);
2034 void (*cleanup_engine)(struct intel_engine_cs *engine);
2035 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2036 } gt;
2037
3be60de9
VS
2038 /* perform PHY state sanity checks? */
2039 bool chv_phy_assert[2];
2040
0bdf5a05
TI
2041 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2042
bdf1e7e3
DV
2043 /*
2044 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2045 * will be rejected. Instead look for a better place.
2046 */
77fec556 2047};
1da177e4 2048
2c1792a1
CW
2049static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2050{
091387c1 2051 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2052}
2053
888d0d42
ID
2054static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2055{
2056 return to_i915(dev_get_drvdata(dev));
2057}
2058
33a732f4
AD
2059static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2060{
2061 return container_of(guc, struct drm_i915_private, guc);
2062}
2063
b4ac5afc
DG
2064/* Simple iterator over all initialised engines */
2065#define for_each_engine(engine__, dev_priv__) \
2066 for ((engine__) = &(dev_priv__)->engine[0]; \
2067 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2068 (engine__)++) \
2069 for_each_if (intel_engine_initialized(engine__))
b4519513 2070
c3232b18
DG
2071/* Iterator with engine_id */
2072#define for_each_engine_id(engine__, dev_priv__, id__) \
2073 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2074 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2075 (engine__)++) \
2076 for_each_if (((id__) = (engine__)->id, \
2077 intel_engine_initialized(engine__)))
2078
2079/* Iterator over subset of engines selected by mask */
ee4b6faf 2080#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2081 for ((engine__) = &(dev_priv__)->engine[0]; \
2082 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2083 (engine__)++) \
2084 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2085 intel_engine_initialized(engine__))
ee4b6faf 2086
b1d7e4b4
WF
2087enum hdmi_force_audio {
2088 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2089 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2090 HDMI_AUDIO_AUTO, /* trust EDID */
2091 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2092};
2093
190d6cd5 2094#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2095
37e680a1 2096struct drm_i915_gem_object_ops {
de472664
CW
2097 unsigned int flags;
2098#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2099
37e680a1
CW
2100 /* Interface between the GEM object and its backing storage.
2101 * get_pages() is called once prior to the use of the associated set
2102 * of pages before to binding them into the GTT, and put_pages() is
2103 * called after we no longer need them. As we expect there to be
2104 * associated cost with migrating pages between the backing storage
2105 * and making them available for the GPU (e.g. clflush), we may hold
2106 * onto the pages after they are no longer referenced by the GPU
2107 * in case they may be used again shortly (for example migrating the
2108 * pages to a different memory domain within the GTT). put_pages()
2109 * will therefore most likely be called when the object itself is
2110 * being released or under memory pressure (where we attempt to
2111 * reap pages for the shrinker).
2112 */
2113 int (*get_pages)(struct drm_i915_gem_object *);
2114 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2115
5cc9ed4b
CW
2116 int (*dmabuf_export)(struct drm_i915_gem_object *);
2117 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2118};
2119
a071fa00
DV
2120/*
2121 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2122 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2123 * doesn't mean that the hw necessarily already scans it out, but that any
2124 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2125 *
2126 * We have one bit per pipe and per scanout plane type.
2127 */
d1b9d039
SAK
2128#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2129#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2130#define INTEL_FRONTBUFFER_BITS \
2131 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2132#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2133 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2134#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2135 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2136#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2137 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2138#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2139 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2140#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2141 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2142
673a394b 2143struct drm_i915_gem_object {
c397b908 2144 struct drm_gem_object base;
673a394b 2145
37e680a1
CW
2146 const struct drm_i915_gem_object_ops *ops;
2147
2f633156
BW
2148 /** List of VMAs backed by this object */
2149 struct list_head vma_list;
2150
c1ad11fc
CW
2151 /** Stolen memory for this object, instead of being backed by shmem. */
2152 struct drm_mm_node *stolen;
35c20a60 2153 struct list_head global_list;
673a394b 2154
117897f4 2155 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2156 /** Used in execbuf to temporarily hold a ref */
2157 struct list_head obj_exec_link;
673a394b 2158
8d9d5744 2159 struct list_head batch_pool_link;
493018dc 2160
673a394b 2161 /**
65ce3027
CW
2162 * This is set if the object is on the active lists (has pending
2163 * rendering and so a non-zero seqno), and is not set if it i s on
2164 * inactive (ready to be unbound) list.
673a394b 2165 */
666796da 2166 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2167
2168 /**
2169 * This is set if the object has been written to since last bound
2170 * to the GTT
2171 */
0206e353 2172 unsigned int dirty:1;
778c3544
DV
2173
2174 /**
2175 * Fence register bits (if any) for this object. Will be set
2176 * as needed when mapped into the GTT.
2177 * Protected by dev->struct_mutex.
778c3544 2178 */
4b9de737 2179 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2180
778c3544
DV
2181 /**
2182 * Advice: are the backing pages purgeable?
2183 */
0206e353 2184 unsigned int madv:2;
778c3544 2185
778c3544
DV
2186 /**
2187 * Current tiling mode for the object.
2188 */
0206e353 2189 unsigned int tiling_mode:2;
5d82e3e6
CW
2190 /**
2191 * Whether the tiling parameters for the currently associated fence
2192 * register have changed. Note that for the purposes of tracking
2193 * tiling changes we also treat the unfenced register, the register
2194 * slot that the object occupies whilst it executes a fenced
2195 * command (such as BLT on gen2/3), as a "fence".
2196 */
2197 unsigned int fence_dirty:1;
778c3544 2198
75e9e915
DV
2199 /**
2200 * Is the object at the current location in the gtt mappable and
2201 * fenceable? Used to avoid costly recalculations.
2202 */
0206e353 2203 unsigned int map_and_fenceable:1;
75e9e915 2204
fb7d516a
DV
2205 /**
2206 * Whether the current gtt mapping needs to be mappable (and isn't just
2207 * mappable by accident). Track pin and fault separate for a more
2208 * accurate mappable working set.
2209 */
0206e353 2210 unsigned int fault_mappable:1;
fb7d516a 2211
24f3a8cf
AG
2212 /*
2213 * Is the object to be mapped as read-only to the GPU
2214 * Only honoured if hardware has relevant pte bit
2215 */
2216 unsigned long gt_ro:1;
651d794f 2217 unsigned int cache_level:3;
0f71979a 2218 unsigned int cache_dirty:1;
93dfb40c 2219
a071fa00
DV
2220 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2221
aeecc969 2222 unsigned int has_wc_mmap;
8a0c39b1
TU
2223 unsigned int pin_display;
2224
9da3da66 2225 struct sg_table *pages;
a5570178 2226 int pages_pin_count;
ee286370
CW
2227 struct get_page {
2228 struct scatterlist *sg;
2229 int last;
2230 } get_page;
0a798eb9 2231 void *mapping;
9a70cc2a 2232
b4716185
CW
2233 /** Breadcrumb of last rendering to the buffer.
2234 * There can only be one writer, but we allow for multiple readers.
2235 * If there is a writer that necessarily implies that all other
2236 * read requests are complete - but we may only be lazily clearing
2237 * the read requests. A read request is naturally the most recent
2238 * request on a ring, so we may have two different write and read
2239 * requests on one ring where the write request is older than the
2240 * read request. This allows for the CPU to read from an active
2241 * buffer by only waiting for the write to complete.
2242 * */
666796da 2243 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2244 struct drm_i915_gem_request *last_write_req;
caea7476 2245 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2246 struct drm_i915_gem_request *last_fenced_req;
673a394b 2247
778c3544 2248 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2249 uint32_t stride;
673a394b 2250
80075d49
DV
2251 /** References from framebuffers, locks out tiling changes. */
2252 unsigned long framebuffer_references;
2253
280b713b 2254 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2255 unsigned long *bit_17;
280b713b 2256
5cc9ed4b 2257 union {
6a2c4232
CW
2258 /** for phy allocated objects */
2259 struct drm_dma_handle *phys_handle;
2260
5cc9ed4b
CW
2261 struct i915_gem_userptr {
2262 uintptr_t ptr;
2263 unsigned read_only :1;
2264 unsigned workers :4;
2265#define I915_GEM_USERPTR_MAX_WORKERS 15
2266
ad46cb53
CW
2267 struct i915_mm_struct *mm;
2268 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2269 struct work_struct *work;
2270 } userptr;
2271 };
2272};
62b8b215 2273#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2274
b9bcd14a
CW
2275static inline bool
2276i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2277{
2278 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2279}
2280
85d1225e
DG
2281/*
2282 * Optimised SGL iterator for GEM objects
2283 */
2284static __always_inline struct sgt_iter {
2285 struct scatterlist *sgp;
2286 union {
2287 unsigned long pfn;
2288 dma_addr_t dma;
2289 };
2290 unsigned int curr;
2291 unsigned int max;
2292} __sgt_iter(struct scatterlist *sgl, bool dma) {
2293 struct sgt_iter s = { .sgp = sgl };
2294
2295 if (s.sgp) {
2296 s.max = s.curr = s.sgp->offset;
2297 s.max += s.sgp->length;
2298 if (dma)
2299 s.dma = sg_dma_address(s.sgp);
2300 else
2301 s.pfn = page_to_pfn(sg_page(s.sgp));
2302 }
2303
2304 return s;
2305}
2306
63d15326
DG
2307/**
2308 * __sg_next - return the next scatterlist entry in a list
2309 * @sg: The current sg entry
2310 *
2311 * Description:
2312 * If the entry is the last, return NULL; otherwise, step to the next
2313 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2314 * otherwise just return the pointer to the current element.
2315 **/
2316static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2317{
2318#ifdef CONFIG_DEBUG_SG
2319 BUG_ON(sg->sg_magic != SG_MAGIC);
2320#endif
2321 return sg_is_last(sg) ? NULL :
2322 likely(!sg_is_chain(++sg)) ? sg :
2323 sg_chain_ptr(sg);
2324}
2325
85d1225e
DG
2326/**
2327 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2328 * @__dmap: DMA address (output)
2329 * @__iter: 'struct sgt_iter' (iterator state, internal)
2330 * @__sgt: sg_table to iterate over (input)
2331 */
2332#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2333 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2334 ((__dmap) = (__iter).dma + (__iter).curr); \
2335 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2336 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2337
2338/**
2339 * for_each_sgt_page - iterate over the pages of the given sg_table
2340 * @__pp: page pointer (output)
2341 * @__iter: 'struct sgt_iter' (iterator state, internal)
2342 * @__sgt: sg_table to iterate over (input)
2343 */
2344#define for_each_sgt_page(__pp, __iter, __sgt) \
2345 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2346 ((__pp) = (__iter).pfn == 0 ? NULL : \
2347 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2348 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2349 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2350
673a394b
EA
2351/**
2352 * Request queue structure.
2353 *
2354 * The request queue allows us to note sequence numbers that have been emitted
2355 * and may be associated with active buffers to be retired.
2356 *
97b2a6a1
JH
2357 * By keeping this list, we can avoid having to do questionable sequence
2358 * number comparisons on buffer last_read|write_seqno. It also allows an
2359 * emission time to be associated with the request for tracking how far ahead
2360 * of the GPU the submission is.
b3a38998
NH
2361 *
2362 * The requests are reference counted, so upon creation they should have an
2363 * initial reference taken using kref_init
673a394b
EA
2364 */
2365struct drm_i915_gem_request {
abfe262a
JH
2366 struct kref ref;
2367
852835f3 2368 /** On Which ring this request was generated */
efab6d8d 2369 struct drm_i915_private *i915;
4a570db5 2370 struct intel_engine_cs *engine;
852835f3 2371
821485dc
CW
2372 /** GEM sequence number associated with the previous request,
2373 * when the HWS breadcrumb is equal to this the GPU is processing
2374 * this request.
2375 */
2376 u32 previous_seqno;
2377
2378 /** GEM sequence number associated with this request,
2379 * when the HWS breadcrumb is equal or greater than this the GPU
2380 * has finished processing this request.
2381 */
2382 u32 seqno;
673a394b 2383
7d736f4f
MK
2384 /** Position in the ringbuffer of the start of the request */
2385 u32 head;
2386
72f95afa
NH
2387 /**
2388 * Position in the ringbuffer of the start of the postfix.
2389 * This is required to calculate the maximum available ringbuffer
2390 * space without overwriting the postfix.
2391 */
2392 u32 postfix;
2393
2394 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2395 u32 tail;
2396
0251a963
CW
2397 /** Preallocate space in the ringbuffer for the emitting the request */
2398 u32 reserved_space;
2399
b3a38998 2400 /**
a8c6ecb3 2401 * Context and ring buffer related to this request
b3a38998
NH
2402 * Contexts are refcounted, so when this request is associated with a
2403 * context, we must increment the context's refcount, to guarantee that
2404 * it persists while any request is linked to it. Requests themselves
2405 * are also refcounted, so the request will only be freed when the last
2406 * reference to it is dismissed, and the code in
2407 * i915_gem_request_free() will then decrement the refcount on the
2408 * context.
2409 */
e2efd130 2410 struct i915_gem_context *ctx;
98e1bd4a 2411 struct intel_ringbuffer *ringbuf;
0e50e96b 2412
a16a4052
CW
2413 /**
2414 * Context related to the previous request.
2415 * As the contexts are accessed by the hardware until the switch is
2416 * completed to a new context, the hardware may still be writing
2417 * to the context object after the breadcrumb is visible. We must
2418 * not unpin/unbind/prune that object whilst still active and so
2419 * we keep the previous context pinned until the following (this)
2420 * request is retired.
2421 */
e2efd130 2422 struct i915_gem_context *previous_context;
a16a4052 2423
dc4be607
JH
2424 /** Batch buffer related to this request if any (used for
2425 error state dump only) */
7d736f4f
MK
2426 struct drm_i915_gem_object *batch_obj;
2427
673a394b
EA
2428 /** Time at which this request was emitted, in jiffies. */
2429 unsigned long emitted_jiffies;
2430
b962442e 2431 /** global list entry for this request */
673a394b 2432 struct list_head list;
b962442e 2433
f787a5f5 2434 struct drm_i915_file_private *file_priv;
b962442e
EA
2435 /** file_priv list entry for this request */
2436 struct list_head client_list;
67e2937b 2437
071c92de
MK
2438 /** process identifier submitting this request */
2439 struct pid *pid;
2440
6d3d8274
NH
2441 /**
2442 * The ELSP only accepts two elements at a time, so we queue
2443 * context/tail pairs on a given queue (ring->execlist_queue) until the
2444 * hardware is available. The queue serves a double purpose: we also use
2445 * it to keep track of the up to 2 contexts currently in the hardware
2446 * (usually one in execution and the other queued up by the GPU): We
2447 * only remove elements from the head of the queue when the hardware
2448 * informs us that an element has been completed.
2449 *
2450 * All accesses to the queue are mediated by a spinlock
2451 * (ring->execlist_lock).
2452 */
2453
2454 /** Execlist link in the submission queue.*/
2455 struct list_head execlist_link;
2456
2457 /** Execlists no. of times this request has been sent to the ELSP */
2458 int elsp_submitted;
2459
a3d12761
TU
2460 /** Execlists context hardware id. */
2461 unsigned ctx_hw_id;
673a394b
EA
2462};
2463
26827088
DG
2464struct drm_i915_gem_request * __must_check
2465i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2466 struct i915_gem_context *ctx);
abfe262a 2467void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2468int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2469 struct drm_file *file);
abfe262a 2470
b793a00a
JH
2471static inline uint32_t
2472i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2473{
2474 return req ? req->seqno : 0;
2475}
2476
2477static inline struct intel_engine_cs *
666796da 2478i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2479{
4a570db5 2480 return req ? req->engine : NULL;
b793a00a
JH
2481}
2482
b2cfe0ab 2483static inline struct drm_i915_gem_request *
abfe262a
JH
2484i915_gem_request_reference(struct drm_i915_gem_request *req)
2485{
b2cfe0ab
CW
2486 if (req)
2487 kref_get(&req->ref);
2488 return req;
abfe262a
JH
2489}
2490
2491static inline void
2492i915_gem_request_unreference(struct drm_i915_gem_request *req)
2493{
2494 kref_put(&req->ref, i915_gem_request_free);
2495}
2496
2497static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2498 struct drm_i915_gem_request *src)
2499{
2500 if (src)
2501 i915_gem_request_reference(src);
2502
2503 if (*pdst)
2504 i915_gem_request_unreference(*pdst);
2505
2506 *pdst = src;
2507}
2508
1b5a433a
JH
2509/*
2510 * XXX: i915_gem_request_completed should be here but currently needs the
2511 * definition of i915_seqno_passed() which is below. It will be moved in
2512 * a later patch when the call to i915_seqno_passed() is obsoleted...
2513 */
2514
351e3db2
BV
2515/*
2516 * A command that requires special handling by the command parser.
2517 */
2518struct drm_i915_cmd_descriptor {
2519 /*
2520 * Flags describing how the command parser processes the command.
2521 *
2522 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2523 * a length mask if not set
2524 * CMD_DESC_SKIP: The command is allowed but does not follow the
2525 * standard length encoding for the opcode range in
2526 * which it falls
2527 * CMD_DESC_REJECT: The command is never allowed
2528 * CMD_DESC_REGISTER: The command should be checked against the
2529 * register whitelist for the appropriate ring
2530 * CMD_DESC_MASTER: The command is allowed if the submitting process
2531 * is the DRM master
2532 */
2533 u32 flags;
2534#define CMD_DESC_FIXED (1<<0)
2535#define CMD_DESC_SKIP (1<<1)
2536#define CMD_DESC_REJECT (1<<2)
2537#define CMD_DESC_REGISTER (1<<3)
2538#define CMD_DESC_BITMASK (1<<4)
2539#define CMD_DESC_MASTER (1<<5)
2540
2541 /*
2542 * The command's unique identification bits and the bitmask to get them.
2543 * This isn't strictly the opcode field as defined in the spec and may
2544 * also include type, subtype, and/or subop fields.
2545 */
2546 struct {
2547 u32 value;
2548 u32 mask;
2549 } cmd;
2550
2551 /*
2552 * The command's length. The command is either fixed length (i.e. does
2553 * not include a length field) or has a length field mask. The flag
2554 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2555 * a length mask. All command entries in a command table must include
2556 * length information.
2557 */
2558 union {
2559 u32 fixed;
2560 u32 mask;
2561 } length;
2562
2563 /*
2564 * Describes where to find a register address in the command to check
2565 * against the ring's register whitelist. Only valid if flags has the
2566 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2567 *
2568 * A non-zero step value implies that the command may access multiple
2569 * registers in sequence (e.g. LRI), in that case step gives the
2570 * distance in dwords between individual offset fields.
351e3db2
BV
2571 */
2572 struct {
2573 u32 offset;
2574 u32 mask;
6a65c5b9 2575 u32 step;
351e3db2
BV
2576 } reg;
2577
2578#define MAX_CMD_DESC_BITMASKS 3
2579 /*
2580 * Describes command checks where a particular dword is masked and
2581 * compared against an expected value. If the command does not match
2582 * the expected value, the parser rejects it. Only valid if flags has
2583 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2584 * are valid.
d4d48035
BV
2585 *
2586 * If the check specifies a non-zero condition_mask then the parser
2587 * only performs the check when the bits specified by condition_mask
2588 * are non-zero.
351e3db2
BV
2589 */
2590 struct {
2591 u32 offset;
2592 u32 mask;
2593 u32 expected;
d4d48035
BV
2594 u32 condition_offset;
2595 u32 condition_mask;
351e3db2
BV
2596 } bits[MAX_CMD_DESC_BITMASKS];
2597};
2598
2599/*
2600 * A table of commands requiring special handling by the command parser.
2601 *
2602 * Each ring has an array of tables. Each table consists of an array of command
2603 * descriptors, which must be sorted with command opcodes in ascending order.
2604 */
2605struct drm_i915_cmd_table {
2606 const struct drm_i915_cmd_descriptor *table;
2607 int count;
2608};
2609
dbbe9127 2610/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2611#define __I915__(p) ({ \
2612 struct drm_i915_private *__p; \
2613 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2614 __p = (struct drm_i915_private *)p; \
2615 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2616 __p = to_i915((struct drm_device *)p); \
2617 else \
2618 BUILD_BUG(); \
2619 __p; \
2620})
dbbe9127 2621#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2622#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2623#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2624
e87a005d 2625#define REVID_FOREVER 0xff
091387c1 2626#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2627
2628#define GEN_FOREVER (0)
2629/*
2630 * Returns true if Gen is in inclusive range [Start, End].
2631 *
2632 * Use GEN_FOREVER for unbound start and or end.
2633 */
2634#define IS_GEN(p, s, e) ({ \
2635 unsigned int __s = (s), __e = (e); \
2636 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2637 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2638 if ((__s) != GEN_FOREVER) \
2639 __s = (s) - 1; \
2640 if ((__e) == GEN_FOREVER) \
2641 __e = BITS_PER_LONG - 1; \
2642 else \
2643 __e = (e) - 1; \
2644 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2645})
2646
e87a005d
JN
2647/*
2648 * Return true if revision is in range [since,until] inclusive.
2649 *
2650 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2651 */
2652#define IS_REVID(p, since, until) \
2653 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2654
87f1f465
CW
2655#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2656#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2657#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2658#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2659#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2660#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2661#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2662#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2663#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2664#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2665#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2666#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2667#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2668#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2669#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2670#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2671#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2672#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2673#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2674 INTEL_DEVID(dev) == 0x0152 || \
2675 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2676#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2677#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2678#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2679#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2680#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2681#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2682#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2683#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2684#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2685 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2686#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2687 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2688 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2689 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2690/* ULX machines are also considered ULT. */
2691#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2692 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2693#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2694 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2695#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2696 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2697#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2698 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2699/* ULX machines are also considered ULT. */
87f1f465
CW
2700#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2701 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2702#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2703 INTEL_DEVID(dev) == 0x1913 || \
2704 INTEL_DEVID(dev) == 0x1916 || \
2705 INTEL_DEVID(dev) == 0x1921 || \
2706 INTEL_DEVID(dev) == 0x1926)
2707#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2708 INTEL_DEVID(dev) == 0x1915 || \
2709 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2710#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2711 INTEL_DEVID(dev) == 0x5913 || \
2712 INTEL_DEVID(dev) == 0x5916 || \
2713 INTEL_DEVID(dev) == 0x5921 || \
2714 INTEL_DEVID(dev) == 0x5926)
2715#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2716 INTEL_DEVID(dev) == 0x5915 || \
2717 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2718#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2719 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2720#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2721 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2722
b833d685 2723#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2724
ef712bb4
JN
2725#define SKL_REVID_A0 0x0
2726#define SKL_REVID_B0 0x1
2727#define SKL_REVID_C0 0x2
2728#define SKL_REVID_D0 0x3
2729#define SKL_REVID_E0 0x4
2730#define SKL_REVID_F0 0x5
2731
e87a005d
JN
2732#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2733
ef712bb4 2734#define BXT_REVID_A0 0x0
fffda3f4 2735#define BXT_REVID_A1 0x1
ef712bb4
JN
2736#define BXT_REVID_B0 0x3
2737#define BXT_REVID_C0 0x9
6c74c87f 2738
e87a005d
JN
2739#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2740
c033a37c
MK
2741#define KBL_REVID_A0 0x0
2742#define KBL_REVID_B0 0x1
fe905819
MK
2743#define KBL_REVID_C0 0x2
2744#define KBL_REVID_D0 0x3
2745#define KBL_REVID_E0 0x4
c033a37c
MK
2746
2747#define IS_KBL_REVID(p, since, until) \
2748 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2749
85436696
JB
2750/*
2751 * The genX designation typically refers to the render engine, so render
2752 * capability related checks should use IS_GEN, while display and other checks
2753 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2754 * chips, etc.).
2755 */
ae5702d2
TU
2756#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2757#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2758#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2759#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2760#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2761#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2762#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2763#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2764
a19d6ff2
TU
2765#define ENGINE_MASK(id) BIT(id)
2766#define RENDER_RING ENGINE_MASK(RCS)
2767#define BSD_RING ENGINE_MASK(VCS)
2768#define BLT_RING ENGINE_MASK(BCS)
2769#define VEBOX_RING ENGINE_MASK(VECS)
2770#define BSD2_RING ENGINE_MASK(VCS2)
2771#define ALL_ENGINES (~0)
2772
2773#define HAS_ENGINE(dev_priv, id) \
2774 (INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id))
2775
2776#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2777#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2778#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2779#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2780
63c42e56 2781#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2782#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2783#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2784#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2785 HAS_EDRAM(dev))
cae5852d
ZN
2786#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2787
254f965c 2788#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2789#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2790#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2791#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2792#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2793
05394f39 2794#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2795#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2796
b45305fc
DV
2797/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2798#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2799
2800/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2801#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2802 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2803 IS_SKL_GT3(dev_priv) || \
2804 IS_SKL_GT4(dev_priv))
185c66e5 2805
4e6b788c
DV
2806/*
2807 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2808 * even when in MSI mode. This results in spurious interrupt warnings if the
2809 * legacy irq no. is shared with another device. The kernel then disables that
2810 * interrupt source and so prevents the other device from working properly.
2811 */
2812#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2813#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2814
cae5852d
ZN
2815/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2816 * rows, which changed the alignment requirements and fence programming.
2817 */
2818#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2819 IS_I915GM(dev)))
cae5852d
ZN
2820#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2821#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2822
2823#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2824#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2825#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2826
dbf7786e 2827#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2828
0c9b3715
JN
2829#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2830 INTEL_INFO(dev)->gen >= 9)
2831
dd93be58 2832#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2833#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2834#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2835 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2836 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2837#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2838 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2839 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2840 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2841#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2842#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2843
7b403ffb 2844#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2845
1a3d1898
DG
2846/*
2847 * For now, anything with a GuC requires uCode loading, and then supports
2848 * command submission once loaded. But these are logically independent
2849 * properties, so we have separate macros to test them.
2850 */
2851#define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2852#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2853#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2854
a9ed33ca
AJ
2855#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2856 INTEL_INFO(dev)->gen >= 8)
2857
97d3308a 2858#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2859 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2860 !IS_BROXTON(dev))
97d3308a 2861
33e141ed 2862#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2863
17a303ec
PZ
2864#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2865#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2866#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2867#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2868#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2869#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2870#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2871#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2872#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2873#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2874#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2875
f2fbc690 2876#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2877#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2878#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2879#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2880#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2881#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2882#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2883#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2884#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2885
666a4537
WB
2886#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2887 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2888
040d2baa
BW
2889/* DPF == dynamic parity feature */
2890#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2891#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2892
c8735b0c 2893#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2894#define GEN9_FREQ_SCALER 3
c8735b0c 2895
05394f39
CW
2896#include "i915_trace.h"
2897
1751fcf9
ML
2898extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2899extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2900
c033666a
CW
2901int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2902 int enable_ppgtt);
0e4ca100 2903
0673ad47 2904/* i915_drv.c */
d15d7538
ID
2905void __printf(3, 4)
2906__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2907 const char *fmt, ...);
2908
2909#define i915_report_error(dev_priv, fmt, ...) \
2910 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2911
c43b5634 2912#ifdef CONFIG_COMPAT
0d6aa60b
DA
2913extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2914 unsigned long arg);
c43b5634 2915#endif
dc97997a
CW
2916extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2917extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2918extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2919extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2920extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2921extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2922extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2923extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2924extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2925int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2926
77913b39 2927/* intel_hotplug.c */
91d14251
TU
2928void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2929 u32 pin_mask, u32 long_mask);
77913b39
JN
2930void intel_hpd_init(struct drm_i915_private *dev_priv);
2931void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2932void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2933bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2934
1da177e4 2935/* i915_irq.c */
c033666a 2936void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
58174462 2937__printf(3, 4)
c033666a
CW
2938void i915_handle_error(struct drm_i915_private *dev_priv,
2939 u32 engine_mask,
58174462 2940 const char *fmt, ...);
1da177e4 2941
b963291c 2942extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2943int intel_irq_install(struct drm_i915_private *dev_priv);
2944void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2945
dc97997a
CW
2946extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2947extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2948 bool restore_forcewake);
dc97997a 2949extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2950extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2951extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2952extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2953extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2954 bool restore);
48c1026a 2955const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2956void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2957 enum forcewake_domains domains);
59bad947 2958void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2959 enum forcewake_domains domains);
a6111f7b
CW
2960/* Like above but the caller must manage the uncore.lock itself.
2961 * Must be used with I915_READ_FW and friends.
2962 */
2963void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2964 enum forcewake_domains domains);
2965void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2966 enum forcewake_domains domains);
3accaf7e
MK
2967u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2968
59bad947 2969void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2970
1758b90e
CW
2971int intel_wait_for_register(struct drm_i915_private *dev_priv,
2972 i915_reg_t reg,
2973 const u32 mask,
2974 const u32 value,
2975 const unsigned long timeout_ms);
2976int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2977 i915_reg_t reg,
2978 const u32 mask,
2979 const u32 value,
2980 const unsigned long timeout_ms);
2981
0ad35fed
ZW
2982static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2983{
2984 return dev_priv->gvt.initialized;
2985}
2986
c033666a 2987static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2988{
c033666a 2989 return dev_priv->vgpu.active;
cf9d2890 2990}
b1f14ad0 2991
7c463586 2992void
50227e1c 2993i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2994 u32 status_mask);
7c463586
KP
2995
2996void
50227e1c 2997i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2998 u32 status_mask);
7c463586 2999
f8b79e58
ID
3000void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3001void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3002void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3003 uint32_t mask,
3004 uint32_t bits);
fbdedaea
VS
3005void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3006 uint32_t interrupt_mask,
3007 uint32_t enabled_irq_mask);
3008static inline void
3009ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3010{
3011 ilk_update_display_irq(dev_priv, bits, bits);
3012}
3013static inline void
3014ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3015{
3016 ilk_update_display_irq(dev_priv, bits, 0);
3017}
013d3752
VS
3018void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3019 enum pipe pipe,
3020 uint32_t interrupt_mask,
3021 uint32_t enabled_irq_mask);
3022static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3023 enum pipe pipe, uint32_t bits)
3024{
3025 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3026}
3027static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3028 enum pipe pipe, uint32_t bits)
3029{
3030 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3031}
47339cd9
DV
3032void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3033 uint32_t interrupt_mask,
3034 uint32_t enabled_irq_mask);
14443261
VS
3035static inline void
3036ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3037{
3038 ibx_display_interrupt_update(dev_priv, bits, bits);
3039}
3040static inline void
3041ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3042{
3043 ibx_display_interrupt_update(dev_priv, bits, 0);
3044}
3045
f8b79e58 3046
673a394b 3047/* i915_gem.c */
673a394b
EA
3048int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
3050int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3051 struct drm_file *file_priv);
3052int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3053 struct drm_file *file_priv);
3054int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3055 struct drm_file *file_priv);
de151cf6
JB
3056int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3057 struct drm_file *file_priv);
673a394b
EA
3058int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3059 struct drm_file *file_priv);
3060int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3061 struct drm_file *file_priv);
ba8b7ccb 3062void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 3063 struct drm_i915_gem_request *req);
5f19e2bf 3064int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 3065 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 3066 struct list_head *vmas);
673a394b
EA
3067int i915_gem_execbuffer(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
76446cac
JB
3069int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
673a394b
EA
3071int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3072 struct drm_file *file_priv);
199adf40
BW
3073int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3074 struct drm_file *file);
3075int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3076 struct drm_file *file);
673a394b
EA
3077int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3078 struct drm_file *file_priv);
3ef94daa
CW
3079int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3080 struct drm_file *file_priv);
673a394b
EA
3081int i915_gem_set_tiling(struct drm_device *dev, void *data,
3082 struct drm_file *file_priv);
3083int i915_gem_get_tiling(struct drm_device *dev, void *data,
3084 struct drm_file *file_priv);
72778cb2 3085void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3086int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file);
5a125c3c
EA
3088int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
23ba4fd0
BW
3090int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
d64aa096
ID
3092void i915_gem_load_init(struct drm_device *dev);
3093void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3094void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3095int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3096
42dcedd4
CW
3097void *i915_gem_object_alloc(struct drm_device *dev);
3098void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3099void i915_gem_object_init(struct drm_i915_gem_object *obj,
3100 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3101struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3102 size_t size);
ea70299d
DG
3103struct drm_i915_gem_object *i915_gem_object_create_from_data(
3104 struct drm_device *dev, const void *data, size_t size);
673a394b 3105void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 3106void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 3107
0875546c
DV
3108/* Flags used by pin/bind&friends. */
3109#define PIN_MAPPABLE (1<<0)
3110#define PIN_NONBLOCK (1<<1)
3111#define PIN_GLOBAL (1<<2)
3112#define PIN_OFFSET_BIAS (1<<3)
3113#define PIN_USER (1<<4)
3114#define PIN_UPDATE (1<<5)
101b506a
MT
3115#define PIN_ZONE_4G (1<<6)
3116#define PIN_HIGH (1<<7)
506a8e87 3117#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3118#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3119int __must_check
3120i915_gem_object_pin(struct drm_i915_gem_object *obj,
3121 struct i915_address_space *vm,
3122 uint32_t alignment,
3123 uint64_t flags);
3124int __must_check
3125i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3126 const struct i915_ggtt_view *view,
3127 uint32_t alignment,
3128 uint64_t flags);
fe14d5f4
TU
3129
3130int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3131 u32 flags);
d0710abb 3132void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3133int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3134/*
3135 * BEWARE: Do not use the function below unless you can _absolutely_
3136 * _guarantee_ VMA in question is _not in use_ anywhere.
3137 */
3138int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3139int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3140void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3141void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3142
4c914c0c
BV
3143int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3144 int *needs_clflush);
3145
37e680a1 3146int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3147
3148static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3149{
ee286370
CW
3150 return sg->length >> PAGE_SHIFT;
3151}
67d5a50c 3152
033908ae
DG
3153struct page *
3154i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3155
341be1cd
CW
3156static inline dma_addr_t
3157i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3158{
3159 if (n < obj->get_page.last) {
3160 obj->get_page.sg = obj->pages->sgl;
3161 obj->get_page.last = 0;
3162 }
3163
3164 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3165 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3166 if (unlikely(sg_is_chain(obj->get_page.sg)))
3167 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3168 }
3169
3170 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3171}
3172
ee286370
CW
3173static inline struct page *
3174i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3175{
ee286370
CW
3176 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3177 return NULL;
67d5a50c 3178
ee286370
CW
3179 if (n < obj->get_page.last) {
3180 obj->get_page.sg = obj->pages->sgl;
3181 obj->get_page.last = 0;
3182 }
67d5a50c 3183
ee286370
CW
3184 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3185 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3186 if (unlikely(sg_is_chain(obj->get_page.sg)))
3187 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3188 }
67d5a50c 3189
ee286370 3190 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3191}
ee286370 3192
a5570178
CW
3193static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3194{
3195 BUG_ON(obj->pages == NULL);
3196 obj->pages_pin_count++;
3197}
0a798eb9 3198
a5570178
CW
3199static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3200{
3201 BUG_ON(obj->pages_pin_count == 0);
3202 obj->pages_pin_count--;
3203}
3204
0a798eb9
CW
3205/**
3206 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3207 * @obj - the object to map into kernel address space
3208 *
3209 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3210 * pages and then returns a contiguous mapping of the backing storage into
3211 * the kernel address space.
3212 *
8305216f
DG
3213 * The caller must hold the struct_mutex, and is responsible for calling
3214 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3215 *
8305216f
DG
3216 * Returns the pointer through which to access the mapped object, or an
3217 * ERR_PTR() on error.
0a798eb9
CW
3218 */
3219void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3220
3221/**
3222 * i915_gem_object_unpin_map - releases an earlier mapping
3223 * @obj - the object to unmap
3224 *
3225 * After pinning the object and mapping its pages, once you are finished
3226 * with your access, call i915_gem_object_unpin_map() to release the pin
3227 * upon the mapping. Once the pin count reaches zero, that mapping may be
3228 * removed.
3229 *
3230 * The caller must hold the struct_mutex.
3231 */
3232static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3233{
3234 lockdep_assert_held(&obj->base.dev->struct_mutex);
3235 i915_gem_object_unpin_pages(obj);
3236}
3237
54cf91dc 3238int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3239int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3240 struct intel_engine_cs *to,
3241 struct drm_i915_gem_request **to_req);
e2d05a8b 3242void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3243 struct drm_i915_gem_request *req);
ff72145b
DA
3244int i915_gem_dumb_create(struct drm_file *file_priv,
3245 struct drm_device *dev,
3246 struct drm_mode_create_dumb *args);
da6b51d0
DA
3247int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3248 uint32_t handle, uint64_t *offset);
85d1225e
DG
3249
3250void i915_gem_track_fb(struct drm_i915_gem_object *old,
3251 struct drm_i915_gem_object *new,
3252 unsigned frontbuffer_bits);
3253
f787a5f5
CW
3254/**
3255 * Returns true if seq1 is later than seq2.
3256 */
3257static inline bool
3258i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3259{
3260 return (int32_t)(seq1 - seq2) >= 0;
3261}
3262
821485dc
CW
3263static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3264 bool lazy_coherency)
3265{
c04e0f3b
CW
3266 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3267 req->engine->irq_seqno_barrier(req->engine);
3268 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3269 req->previous_seqno);
821485dc
CW
3270}
3271
1b5a433a
JH
3272static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3273 bool lazy_coherency)
3274{
c04e0f3b
CW
3275 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3276 req->engine->irq_seqno_barrier(req->engine);
3277 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3278 req->seqno);
1b5a433a
JH
3279}
3280
c033666a 3281int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3282int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3283
8d9fc7fd 3284struct drm_i915_gem_request *
0bc40be8 3285i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3286
c033666a 3287bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3288void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3289
c19ae989
CW
3290static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3291{
3292 return atomic_read(&error->reset_counter);
3293}
3294
3295static inline bool __i915_reset_in_progress(u32 reset)
3296{
3297 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3298}
3299
3300static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3301{
3302 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3303}
3304
3305static inline bool __i915_terminally_wedged(u32 reset)
3306{
3307 return unlikely(reset & I915_WEDGED);
3308}
3309
1f83fee0
DV
3310static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3311{
c19ae989
CW
3312 return __i915_reset_in_progress(i915_reset_counter(error));
3313}
3314
3315static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3316{
3317 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3318}
3319
3320static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3321{
c19ae989 3322 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3323}
3324
3325static inline u32 i915_reset_count(struct i915_gpu_error *error)
3326{
c19ae989 3327 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3328}
a71d8d94 3329
88b4aa87
MK
3330static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3331{
3332 return dev_priv->gpu_error.stop_rings == 0 ||
3333 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3334}
3335
3336static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3337{
3338 return dev_priv->gpu_error.stop_rings == 0 ||
3339 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3340}
3341
069efc1d 3342void i915_gem_reset(struct drm_device *dev);
000433b6 3343bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3344int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3345int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3346int __must_check i915_gem_init_hw(struct drm_device *dev);
3347void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3348void i915_gem_cleanup_engines(struct drm_device *dev);
6e5a5beb 3349int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
45c5f202 3350int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3351void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3352 struct drm_i915_gem_object *batch_obj,
3353 bool flush_caches);
75289874 3354#define i915_add_request(req) \
fcfa423c 3355 __i915_add_request(req, NULL, true)
75289874 3356#define i915_add_request_no_flush(req) \
fcfa423c 3357 __i915_add_request(req, NULL, false)
9c654818 3358int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3359 bool interruptible,
3360 s64 *timeout,
2e1b8730 3361 struct intel_rps_client *rps);
a4b3a571 3362int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3363int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3364int __must_check
2e2f351d
CW
3365i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3366 bool readonly);
3367int __must_check
2021746e
CW
3368i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3369 bool write);
3370int __must_check
dabdfe02
CW
3371i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3372int __must_check
2da3b9b9
CW
3373i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3374 u32 alignment,
e6617330
TU
3375 const struct i915_ggtt_view *view);
3376void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3377 const struct i915_ggtt_view *view);
00731155 3378int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3379 int align);
b29c19b6 3380int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3381void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3382
0fa87796
ID
3383uint32_t
3384i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3385uint32_t
d865110c
ID
3386i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3387 int tiling_mode, bool fenced);
467cffba 3388
e4ffd173
CW
3389int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3390 enum i915_cache_level cache_level);
3391
1286ff73
DV
3392struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3393 struct dma_buf *dma_buf);
3394
3395struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3396 struct drm_gem_object *gem_obj, int flags);
3397
088e0df4
MT
3398u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3399 const struct i915_ggtt_view *view);
3400u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3401 struct i915_address_space *vm);
3402static inline u64
ec7adb6e 3403i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3404{
9abc4648 3405 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3406}
ec7adb6e 3407
a70a3148 3408bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3409bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3410 const struct i915_ggtt_view *view);
a70a3148 3411bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3412 struct i915_address_space *vm);
fe14d5f4 3413
fe14d5f4 3414struct i915_vma *
ec7adb6e
JL
3415i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3416 struct i915_address_space *vm);
3417struct i915_vma *
3418i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3419 const struct i915_ggtt_view *view);
fe14d5f4 3420
accfef2e
BW
3421struct i915_vma *
3422i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3423 struct i915_address_space *vm);
3424struct i915_vma *
3425i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3426 const struct i915_ggtt_view *view);
5c2abbea 3427
ec7adb6e
JL
3428static inline struct i915_vma *
3429i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3430{
3431 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3432}
ec7adb6e 3433bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3434
a70a3148 3435/* Some GGTT VM helpers */
841cd773
DV
3436static inline struct i915_hw_ppgtt *
3437i915_vm_to_ppgtt(struct i915_address_space *vm)
3438{
841cd773
DV
3439 return container_of(vm, struct i915_hw_ppgtt, base);
3440}
3441
3442
a70a3148
BW
3443static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3444{
9abc4648 3445 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3446}
3447
8da32727
TU
3448unsigned long
3449i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3450
3451static inline int __must_check
3452i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3453 uint32_t alignment,
1ec9e26d 3454 unsigned flags)
c37e2204 3455{
72e96d64
JL
3456 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3457 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3458
3459 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3460 alignment, flags | PIN_GLOBAL);
c37e2204 3461}
a70a3148 3462
e6617330
TU
3463void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3464 const struct i915_ggtt_view *view);
3465static inline void
3466i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3467{
3468 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3469}
b287110e 3470
41a36b73
DV
3471/* i915_gem_fence.c */
3472int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3473int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3474
3475bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3476void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3477
3478void i915_gem_restore_fences(struct drm_device *dev);
3479
7f96ecaf
DV
3480void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3481void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3482void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3483
254f965c 3484/* i915_gem_context.c */
8245be31 3485int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3486void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3487void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3488void i915_gem_context_reset(struct drm_device *dev);
e422b888 3489int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3490void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3491int i915_switch_context(struct drm_i915_gem_request *req);
dce3271b 3492void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3493struct drm_i915_gem_object *
3494i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3495struct i915_gem_context *
3496i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3497
3498static inline struct i915_gem_context *
3499i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3500{
3501 struct i915_gem_context *ctx;
3502
091387c1 3503 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3504
3505 ctx = idr_find(&file_priv->context_idr, id);
3506 if (!ctx)
3507 return ERR_PTR(-ENOENT);
3508
3509 return ctx;
3510}
3511
e2efd130 3512static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
dce3271b 3513{
691e6415 3514 kref_get(&ctx->ref);
dce3271b
MK
3515}
3516
e2efd130 3517static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
dce3271b 3518{
091387c1 3519 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3520 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3521}
3522
e2efd130 3523static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3524{
821d66dd 3525 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3526}
3527
84624813
BW
3528int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3529 struct drm_file *file);
3530int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3531 struct drm_file *file);
c9dc0f35
CW
3532int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3533 struct drm_file *file_priv);
3534int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3535 struct drm_file *file_priv);
d538704b
CW
3536int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3537 struct drm_file *file);
1286ff73 3538
679845ed
BW
3539/* i915_gem_evict.c */
3540int __must_check i915_gem_evict_something(struct drm_device *dev,
3541 struct i915_address_space *vm,
3542 int min_size,
3543 unsigned alignment,
3544 unsigned cache_level,
d23db88c
CW
3545 unsigned long start,
3546 unsigned long end,
1ec9e26d 3547 unsigned flags);
506a8e87 3548int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3549int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3550
0260c420 3551/* belongs in i915_gem_gtt.h */
c033666a 3552static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3553{
c033666a 3554 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3555 intel_gtt_chipset_flush();
3556}
246cbfb5 3557
9797fbfb 3558/* i915_gem_stolen.c */
d713fd49
PZ
3559int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3560 struct drm_mm_node *node, u64 size,
3561 unsigned alignment);
a9da512b
PZ
3562int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3563 struct drm_mm_node *node, u64 size,
3564 unsigned alignment, u64 start,
3565 u64 end);
d713fd49
PZ
3566void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3567 struct drm_mm_node *node);
9797fbfb
CW
3568int i915_gem_init_stolen(struct drm_device *dev);
3569void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3570struct drm_i915_gem_object *
3571i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3572struct drm_i915_gem_object *
3573i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3574 u32 stolen_offset,
3575 u32 gtt_offset,
3576 u32 size);
9797fbfb 3577
be6a0376
DV
3578/* i915_gem_shrinker.c */
3579unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3580 unsigned long target,
be6a0376
DV
3581 unsigned flags);
3582#define I915_SHRINK_PURGEABLE 0x1
3583#define I915_SHRINK_UNBOUND 0x2
3584#define I915_SHRINK_BOUND 0x4
5763ff04 3585#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3586#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3587unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3588void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3589void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3590
3591
673a394b 3592/* i915_gem_tiling.c */
2c1792a1 3593static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3594{
091387c1 3595 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3596
3597 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3598 obj->tiling_mode != I915_TILING_NONE;
3599}
3600
673a394b 3601/* i915_gem_debug.c */
23bc5982
CW
3602#if WATCH_LISTS
3603int i915_verify_lists(struct drm_device *dev);
673a394b 3604#else
23bc5982 3605#define i915_verify_lists(dev) 0
673a394b 3606#endif
1da177e4 3607
2017263e 3608/* i915_debugfs.c */
f8c168fa 3609#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3610int i915_debugfs_register(struct drm_i915_private *dev_priv);
3611void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3612int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3613void intel_display_crc_init(struct drm_device *dev);
3614#else
1dac891c
CW
3615static inline int i915_debugfs_register(struct drm_i915_private *) {return 0;}
3616static inline void i915_debugfs_unregister(struct drm_i915_private *) {}
101057fa
DV
3617static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3618{ return 0; }
f8c168fa 3619static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3620#endif
84734a04
MK
3621
3622/* i915_gpu_error.c */
edc3d884
MK
3623__printf(2, 3)
3624void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3625int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3626 const struct i915_error_state_file_priv *error);
4dc955f7 3627int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3628 struct drm_i915_private *i915,
4dc955f7
MK
3629 size_t count, loff_t pos);
3630static inline void i915_error_state_buf_release(
3631 struct drm_i915_error_state_buf *eb)
3632{
3633 kfree(eb->buf);
3634}
c033666a
CW
3635void i915_capture_error_state(struct drm_i915_private *dev_priv,
3636 u32 engine_mask,
58174462 3637 const char *error_msg);
84734a04
MK
3638void i915_error_state_get(struct drm_device *dev,
3639 struct i915_error_state_file_priv *error_priv);
3640void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3641void i915_destroy_error_state(struct drm_device *dev);
3642
c033666a 3643void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3644const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3645
351e3db2 3646/* i915_cmd_parser.c */
1ca3712c 3647int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3648int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3649void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3650bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3651int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3652 struct drm_i915_gem_object *batch_obj,
78a42377 3653 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3654 u32 batch_start_offset,
b9ffd80e 3655 u32 batch_len,
351e3db2
BV
3656 bool is_master);
3657
317c35d1
JB
3658/* i915_suspend.c */
3659extern int i915_save_state(struct drm_device *dev);
3660extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3661
0136db58
BW
3662/* i915_sysfs.c */
3663void i915_setup_sysfs(struct drm_device *dev_priv);
3664void i915_teardown_sysfs(struct drm_device *dev_priv);
3665
f899fc64
CW
3666/* intel_i2c.c */
3667extern int intel_setup_gmbus(struct drm_device *dev);
3668extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3669extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3670 unsigned int pin);
3bd7d909 3671
0184df46
JN
3672extern struct i2c_adapter *
3673intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3674extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3675extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3676static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3677{
3678 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3679}
f899fc64
CW
3680extern void intel_i2c_reset(struct drm_device *dev);
3681
8b8e1a89 3682/* intel_bios.c */
98f3a1dc 3683int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3684bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3685bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3686bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3687bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3688bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3689bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3690bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3691bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3692 enum port port);
8b8e1a89 3693
3b617967 3694/* intel_opregion.c */
44834a67 3695#ifdef CONFIG_ACPI
6f9f4b7a 3696extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3697extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3698extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3699extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3700extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3701 bool enable);
6f9f4b7a 3702extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3703 pci_power_t state);
6f9f4b7a 3704extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3705#else
6f9f4b7a 3706static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3707static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3708static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3709static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3710{
3711}
9c4b0a68
JN
3712static inline int
3713intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3714{
3715 return 0;
3716}
ecbc5cf3 3717static inline int
6f9f4b7a 3718intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3719{
3720 return 0;
3721}
6f9f4b7a 3722static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3723{
3724 return -ENODEV;
3725}
65e082c9 3726#endif
8ee1c3db 3727
723bfd70
JB
3728/* intel_acpi.c */
3729#ifdef CONFIG_ACPI
3730extern void intel_register_dsm_handler(void);
3731extern void intel_unregister_dsm_handler(void);
3732#else
3733static inline void intel_register_dsm_handler(void) { return; }
3734static inline void intel_unregister_dsm_handler(void) { return; }
3735#endif /* CONFIG_ACPI */
3736
79e53945 3737/* modesetting */
f817586c 3738extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3739extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3740extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3741extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3742extern int intel_connector_register(struct drm_connector *);
c191eca1 3743extern void intel_connector_unregister(struct drm_connector *);
28d52043 3744extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3745extern void intel_display_resume(struct drm_device *dev);
44cec740 3746extern void i915_redisable_vga(struct drm_device *dev);
04098753 3747extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3748extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3749extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3750extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3751extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3752 bool enable);
3bad0781 3753
c033666a 3754extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3755int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3756 struct drm_file *file);
575155a9 3757
6ef3d427 3758/* overlay */
c033666a
CW
3759extern struct intel_overlay_error_state *
3760intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3761extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3762 struct intel_overlay_error_state *error);
c4a1d9e4 3763
c033666a
CW
3764extern struct intel_display_error_state *
3765intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3766extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3767 struct drm_device *dev,
3768 struct intel_display_error_state *error);
6ef3d427 3769
151a49d0
TR
3770int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3771int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3772
3773/* intel_sideband.c */
707b6e3d
D
3774u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3775void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3776u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3777u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3778void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3779u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3780void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3781u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3782void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3783u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3784void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3785u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3786void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3787u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3788 enum intel_sbi_destination destination);
3789void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3790 enum intel_sbi_destination destination);
e9fe51c6
SK
3791u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3792void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3793
b7fa22d8
ACO
3794/* intel_dpio_phy.c */
3795void chv_set_phy_signal_level(struct intel_encoder *encoder,
3796 u32 deemph_reg_value, u32 margin_reg_value,
3797 bool uniq_trans_scale);
844b2f9a
ACO
3798void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3799 bool reset);
419b1b7a 3800void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3801void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3802void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3803void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3804
53d98725
ACO
3805void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3806 u32 demph_reg_value, u32 preemph_reg_value,
3807 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3808void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3809void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3810void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3811
616bc820
VS
3812int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3813int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3814
0b274481
BW
3815#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3816#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3817
3818#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3819#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3820#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3821#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3822
3823#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3824#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3825#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3826#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3827
698b3135
CW
3828/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3829 * will be implemented using 2 32-bit writes in an arbitrary order with
3830 * an arbitrary delay between them. This can cause the hardware to
3831 * act upon the intermediate value, possibly leading to corruption and
3832 * machine death. You have been warned.
3833 */
0b274481
BW
3834#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3835#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3836
50877445 3837#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3838 u32 upper, lower, old_upper, loop = 0; \
3839 upper = I915_READ(upper_reg); \
ee0a227b 3840 do { \
acd29f7b 3841 old_upper = upper; \
ee0a227b 3842 lower = I915_READ(lower_reg); \
acd29f7b
CW
3843 upper = I915_READ(upper_reg); \
3844 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3845 (u64)upper << 32 | lower; })
50877445 3846
cae5852d
ZN
3847#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3848#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3849
75aa3f63
VS
3850#define __raw_read(x, s) \
3851static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3852 i915_reg_t reg) \
75aa3f63 3853{ \
f0f59a00 3854 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3855}
3856
3857#define __raw_write(x, s) \
3858static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3859 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3860{ \
f0f59a00 3861 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3862}
3863__raw_read(8, b)
3864__raw_read(16, w)
3865__raw_read(32, l)
3866__raw_read(64, q)
3867
3868__raw_write(8, b)
3869__raw_write(16, w)
3870__raw_write(32, l)
3871__raw_write(64, q)
3872
3873#undef __raw_read
3874#undef __raw_write
3875
a6111f7b
CW
3876/* These are untraced mmio-accessors that are only valid to be used inside
3877 * criticial sections inside IRQ handlers where forcewake is explicitly
3878 * controlled.
3879 * Think twice, and think again, before using these.
3880 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3881 * intel_uncore_forcewake_irqunlock().
3882 */
75aa3f63
VS
3883#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3884#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3885#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3886
55bc60db
VS
3887/* "Broadcast RGB" property */
3888#define INTEL_BROADCAST_RGB_AUTO 0
3889#define INTEL_BROADCAST_RGB_FULL 1
3890#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3891
f0f59a00 3892static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3893{
666a4537 3894 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3895 return VLV_VGACNTRL;
92e23b99
SJ
3896 else if (INTEL_INFO(dev)->gen >= 5)
3897 return CPU_VGACNTRL;
766aa1c4
VS
3898 else
3899 return VGACNTRL;
3900}
3901
df97729f
ID
3902static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3903{
3904 unsigned long j = msecs_to_jiffies(m);
3905
3906 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3907}
3908
7bd0e226
DV
3909static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3910{
3911 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3912}
3913
df97729f
ID
3914static inline unsigned long
3915timespec_to_jiffies_timeout(const struct timespec *value)
3916{
3917 unsigned long j = timespec_to_jiffies(value);
3918
3919 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3920}
3921
dce56b3c
PZ
3922/*
3923 * If you need to wait X milliseconds between events A and B, but event B
3924 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3925 * when event A happened, then just before event B you call this function and
3926 * pass the timestamp as the first argument, and X as the second argument.
3927 */
3928static inline void
3929wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3930{
ec5e0cfb 3931 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3932
3933 /*
3934 * Don't re-read the value of "jiffies" every time since it may change
3935 * behind our back and break the math.
3936 */
3937 tmp_jiffies = jiffies;
3938 target_jiffies = timestamp_jiffies +
3939 msecs_to_jiffies_timeout(to_wait_ms);
3940
3941 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3942 remaining_jiffies = target_jiffies - tmp_jiffies;
3943 while (remaining_jiffies)
3944 remaining_jiffies =
3945 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3946 }
3947}
3948
0bc40be8 3949static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3950 struct drm_i915_gem_request *req)
3951{
0bc40be8
TU
3952 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3953 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3954}
3955
1da177e4 3956#endif