]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add execution priority boosting for mmioflips
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
e73bdd20
CW
58#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
58e197d6
DV
79#define DRIVER_DATE "20161108"
80#define DRIVER_TIMESTAMP 1478587895
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
42a8ca4c
JN
122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
87ad3212
JN
127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
317c35d1 132enum pipe {
752aa88a 133 INVALID_PIPE = -1,
317c35d1
JB
134 PIPE_A = 0,
135 PIPE_B,
9db4a9c7 136 PIPE_C,
a57c774a
AK
137 _PIPE_EDP,
138 I915_MAX_PIPES = _PIPE_EDP
317c35d1 139};
9db4a9c7 140#define pipe_name(p) ((p) + 'A')
317c35d1 141
a5c961d1
PZ
142enum transcoder {
143 TRANSCODER_A = 0,
144 TRANSCODER_B,
145 TRANSCODER_C,
a57c774a 146 TRANSCODER_EDP,
4d1de975
JN
147 TRANSCODER_DSI_A,
148 TRANSCODER_DSI_C,
a57c774a 149 I915_MAX_TRANSCODERS
a5c961d1 150};
da205630
JN
151
152static inline const char *transcoder_name(enum transcoder transcoder)
153{
154 switch (transcoder) {
155 case TRANSCODER_A:
156 return "A";
157 case TRANSCODER_B:
158 return "B";
159 case TRANSCODER_C:
160 return "C";
161 case TRANSCODER_EDP:
162 return "EDP";
4d1de975
JN
163 case TRANSCODER_DSI_A:
164 return "DSI A";
165 case TRANSCODER_DSI_C:
166 return "DSI C";
da205630
JN
167 default:
168 return "<invalid>";
169 }
170}
a5c961d1 171
4d1de975
JN
172static inline bool transcoder_is_dsi(enum transcoder transcoder)
173{
174 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
175}
176
84139d1e 177/*
31409e97
MR
178 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
179 * number of planes per CRTC. Not all platforms really have this many planes,
180 * which means some arrays of size I915_MAX_PLANES may have unused entries
181 * between the topmost sprite plane and the cursor plane.
84139d1e 182 */
80824003
JB
183enum plane {
184 PLANE_A = 0,
185 PLANE_B,
9db4a9c7 186 PLANE_C,
31409e97
MR
187 PLANE_CURSOR,
188 I915_MAX_PLANES,
80824003 189};
9db4a9c7 190#define plane_name(p) ((p) + 'A')
52440211 191
580503c7 192#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 193
2b139522 194enum port {
03cdc1d4 195 PORT_NONE = -1,
2b139522
ED
196 PORT_A = 0,
197 PORT_B,
198 PORT_C,
199 PORT_D,
200 PORT_E,
201 I915_MAX_PORTS
202};
203#define port_name(p) ((p) + 'A')
204
a09caddd 205#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
206
207enum dpio_channel {
208 DPIO_CH0,
209 DPIO_CH1
210};
211
212enum dpio_phy {
213 DPIO_PHY0,
214 DPIO_PHY1
215};
216
b97186f0
PZ
217enum intel_display_power_domain {
218 POWER_DOMAIN_PIPE_A,
219 POWER_DOMAIN_PIPE_B,
220 POWER_DOMAIN_PIPE_C,
221 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
222 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
223 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
224 POWER_DOMAIN_TRANSCODER_A,
225 POWER_DOMAIN_TRANSCODER_B,
226 POWER_DOMAIN_TRANSCODER_C,
f52e353e 227 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
228 POWER_DOMAIN_TRANSCODER_DSI_A,
229 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
230 POWER_DOMAIN_PORT_DDI_A_LANES,
231 POWER_DOMAIN_PORT_DDI_B_LANES,
232 POWER_DOMAIN_PORT_DDI_C_LANES,
233 POWER_DOMAIN_PORT_DDI_D_LANES,
234 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
235 POWER_DOMAIN_PORT_DSI,
236 POWER_DOMAIN_PORT_CRT,
237 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 238 POWER_DOMAIN_VGA,
fbeeaa23 239 POWER_DOMAIN_AUDIO,
bd2bb1b9 240 POWER_DOMAIN_PLLS,
1407121a
S
241 POWER_DOMAIN_AUX_A,
242 POWER_DOMAIN_AUX_B,
243 POWER_DOMAIN_AUX_C,
244 POWER_DOMAIN_AUX_D,
f0ab43e6 245 POWER_DOMAIN_GMBUS,
dfa57627 246 POWER_DOMAIN_MODESET,
baa70707 247 POWER_DOMAIN_INIT,
bddc7645
ID
248
249 POWER_DOMAIN_NUM,
b97186f0
PZ
250};
251
252#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
253#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
254 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
255#define POWER_DOMAIN_TRANSCODER(tran) \
256 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
257 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 258
1d843f9d
EE
259enum hpd_pin {
260 HPD_NONE = 0,
1d843f9d
EE
261 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
262 HPD_CRT,
263 HPD_SDVO_B,
264 HPD_SDVO_C,
cc24fcdc 265 HPD_PORT_A,
1d843f9d
EE
266 HPD_PORT_B,
267 HPD_PORT_C,
268 HPD_PORT_D,
26951caf 269 HPD_PORT_E,
1d843f9d
EE
270 HPD_NUM_PINS
271};
272
c91711f9
JN
273#define for_each_hpd_pin(__pin) \
274 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
275
5fcece80
JN
276struct i915_hotplug {
277 struct work_struct hotplug_work;
278
279 struct {
280 unsigned long last_jiffies;
281 int count;
282 enum {
283 HPD_ENABLED = 0,
284 HPD_DISABLED = 1,
285 HPD_MARK_DISABLED = 2
286 } state;
287 } stats[HPD_NUM_PINS];
288 u32 event_bits;
289 struct delayed_work reenable_work;
290
291 struct intel_digital_port *irq_port[I915_MAX_PORTS];
292 u32 long_port_mask;
293 u32 short_port_mask;
294 struct work_struct dig_port_work;
295
19625e85
L
296 struct work_struct poll_init_work;
297 bool poll_enabled;
298
5fcece80
JN
299 /*
300 * if we get a HPD irq from DP and a HPD irq from non-DP
301 * the non-DP HPD could block the workqueue on a mode config
302 * mutex getting, that userspace may have taken. However
303 * userspace is waiting on the DP workqueue to run which is
304 * blocked behind the non-DP one.
305 */
306 struct workqueue_struct *dp_wq;
307};
308
2a2d5482
CW
309#define I915_GEM_GPU_DOMAINS \
310 (I915_GEM_DOMAIN_RENDER | \
311 I915_GEM_DOMAIN_SAMPLER | \
312 I915_GEM_DOMAIN_COMMAND | \
313 I915_GEM_DOMAIN_INSTRUCTION | \
314 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 315
055e393f
DL
316#define for_each_pipe(__dev_priv, __p) \
317 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
318#define for_each_pipe_masked(__dev_priv, __p, __mask) \
319 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
320 for_each_if ((__mask) & (1 << (__p)))
8b364b41 321#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
322 for ((__p) = 0; \
323 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
324 (__p)++)
3bdcfc0c
DL
325#define for_each_sprite(__dev_priv, __p, __s) \
326 for ((__s) = 0; \
327 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
328 (__s)++)
9db4a9c7 329
c3aeadc8
JN
330#define for_each_port_masked(__port, __ports_mask) \
331 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
332 for_each_if ((__ports_mask) & (1 << (__port)))
333
d79b814d 334#define for_each_crtc(dev, crtc) \
91c8a326 335 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 336
27321ae8
ML
337#define for_each_intel_plane(dev, intel_plane) \
338 list_for_each_entry(intel_plane, \
91c8a326 339 &(dev)->mode_config.plane_list, \
27321ae8
ML
340 base.head)
341
c107acfe 342#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
343 list_for_each_entry(intel_plane, \
344 &(dev)->mode_config.plane_list, \
c107acfe
MR
345 base.head) \
346 for_each_if ((plane_mask) & \
347 (1 << drm_plane_index(&intel_plane->base)))
348
262cd2e1
VS
349#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
350 list_for_each_entry(intel_plane, \
351 &(dev)->mode_config.plane_list, \
352 base.head) \
95150bdf 353 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 354
91c8a326
CW
355#define for_each_intel_crtc(dev, intel_crtc) \
356 list_for_each_entry(intel_crtc, \
357 &(dev)->mode_config.crtc_list, \
358 base.head)
d063ae48 359
91c8a326
CW
360#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
361 list_for_each_entry(intel_crtc, \
362 &(dev)->mode_config.crtc_list, \
363 base.head) \
98d39494
MR
364 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
365
b2784e15
DL
366#define for_each_intel_encoder(dev, intel_encoder) \
367 list_for_each_entry(intel_encoder, \
368 &(dev)->mode_config.encoder_list, \
369 base.head)
370
3a3371ff
ACO
371#define for_each_intel_connector(dev, intel_connector) \
372 list_for_each_entry(intel_connector, \
91c8a326 373 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
374 base.head)
375
6c2b7c12
DV
376#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
377 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 378 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 379
53f5e3ca
JB
380#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
381 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 382 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 383
b04c5bd6
BF
384#define for_each_power_domain(domain, mask) \
385 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 386 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 387
e7b903d2 388struct drm_i915_private;
ad46cb53 389struct i915_mm_struct;
5cc9ed4b 390struct i915_mmu_object;
e7b903d2 391
a6f766f3
CW
392struct drm_i915_file_private {
393 struct drm_i915_private *dev_priv;
394 struct drm_file *file;
395
396 struct {
397 spinlock_t lock;
398 struct list_head request_list;
d0bc54f2
CW
399/* 20ms is a fairly arbitrary limit (greater than the average frame time)
400 * chosen to prevent the CPU getting more than a frame ahead of the GPU
401 * (when using lax throttling for the frontbuffer). We also use it to
402 * offer free GPU waitboosts for severely congested workloads.
403 */
404#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
405 } mm;
406 struct idr context_idr;
407
2e1b8730
CW
408 struct intel_rps_client {
409 struct list_head link;
410 unsigned boosts;
411 } rps;
a6f766f3 412
c80ff16e 413 unsigned int bsd_engine;
a6f766f3
CW
414};
415
e69d0bc1
DV
416/* Used by dp and fdi links */
417struct intel_link_m_n {
418 uint32_t tu;
419 uint32_t gmch_m;
420 uint32_t gmch_n;
421 uint32_t link_m;
422 uint32_t link_n;
423};
424
425void intel_link_compute_m_n(int bpp, int nlanes,
426 int pixel_clock, int link_clock,
427 struct intel_link_m_n *m_n);
428
1da177e4
LT
429/* Interface history:
430 *
431 * 1.1: Original.
0d6aa60b
DA
432 * 1.2: Add Power Management
433 * 1.3: Add vblank support
de227f5f 434 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 435 * 1.5: Add vblank pipe configuration
2228ed67
MD
436 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
437 * - Support vertical blank on secondary display pipe
1da177e4
LT
438 */
439#define DRIVER_MAJOR 1
2228ed67 440#define DRIVER_MINOR 6
1da177e4
LT
441#define DRIVER_PATCHLEVEL 0
442
0a3e67a4
JB
443struct opregion_header;
444struct opregion_acpi;
445struct opregion_swsci;
446struct opregion_asle;
447
8ee1c3db 448struct intel_opregion {
115719fc
WD
449 struct opregion_header *header;
450 struct opregion_acpi *acpi;
451 struct opregion_swsci *swsci;
ebde53c7
JN
452 u32 swsci_gbda_sub_functions;
453 u32 swsci_sbcb_sub_functions;
115719fc 454 struct opregion_asle *asle;
04ebaadb 455 void *rvda;
82730385 456 const void *vbt;
ada8f955 457 u32 vbt_size;
115719fc 458 u32 *lid_state;
91a60f20 459 struct work_struct asle_work;
8ee1c3db 460};
44834a67 461#define OPREGION_SIZE (8*1024)
8ee1c3db 462
6ef3d427
CW
463struct intel_overlay;
464struct intel_overlay_error_state;
465
9b9d172d 466struct sdvo_device_mapping {
e957d772 467 u8 initialized;
9b9d172d 468 u8 dvo_port;
469 u8 slave_addr;
470 u8 dvo_wiring;
e957d772 471 u8 i2c_pin;
b1083333 472 u8 ddc_pin;
9b9d172d 473};
474
7bd688cd 475struct intel_connector;
820d2d77 476struct intel_encoder;
5cec258b 477struct intel_crtc_state;
5724dbd1 478struct intel_initial_plane_config;
0e8ffe1b 479struct intel_crtc;
ee9300bb
DV
480struct intel_limit;
481struct dpll;
b8cecdf5 482
e70236a8 483struct drm_i915_display_funcs {
1353c4fb 484 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 485 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 486 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
487 int (*compute_intermediate_wm)(struct drm_device *dev,
488 struct intel_crtc *intel_crtc,
489 struct intel_crtc_state *newstate);
490 void (*initial_watermarks)(struct intel_crtc_state *cstate);
491 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 492 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 493 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
494 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
495 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
496 /* Returns the active state of the crtc, and if the crtc is active,
497 * fills out the pipe-config with the hw state. */
498 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 499 struct intel_crtc_state *);
5724dbd1
DL
500 void (*get_initial_plane_config)(struct intel_crtc *,
501 struct intel_initial_plane_config *);
190f68c5
ACO
502 int (*crtc_compute_clock)(struct intel_crtc *crtc,
503 struct intel_crtc_state *crtc_state);
4a806558
ML
504 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
505 struct drm_atomic_state *old_state);
506 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
507 struct drm_atomic_state *old_state);
896e5bb0
L
508 void (*update_crtcs)(struct drm_atomic_state *state,
509 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
510 void (*audio_codec_enable)(struct drm_connector *connector,
511 struct intel_encoder *encoder,
5e7234c9 512 const struct drm_display_mode *adjusted_mode);
69bfe1a9 513 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 514 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 515 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
516 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
517 struct drm_framebuffer *fb,
518 struct drm_i915_gem_object *obj,
519 struct drm_i915_gem_request *req,
520 uint32_t flags);
91d14251 521 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
522 /* clock updates for mode set */
523 /* cursor updates */
524 /* render clock increase/decrease */
525 /* display clock increase/decrease */
526 /* pll clock increase/decrease */
8563b1e8 527
b95c5321
ML
528 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
529 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
530};
531
48c1026a
MK
532enum forcewake_domain_id {
533 FW_DOMAIN_ID_RENDER = 0,
534 FW_DOMAIN_ID_BLITTER,
535 FW_DOMAIN_ID_MEDIA,
536
537 FW_DOMAIN_ID_COUNT
538};
539
540enum forcewake_domains {
541 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
542 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
543 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
544 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
545 FORCEWAKE_BLITTER |
546 FORCEWAKE_MEDIA)
547};
548
3756685a
TU
549#define FW_REG_READ (1)
550#define FW_REG_WRITE (2)
551
552enum forcewake_domains
553intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
554 i915_reg_t reg, unsigned int op);
555
907b28c5 556struct intel_uncore_funcs {
c8d9a590 557 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 558 enum forcewake_domains domains);
c8d9a590 559 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 560 enum forcewake_domains domains);
0b274481 561
f0f59a00
VS
562 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
563 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
564 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
565 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 566
f0f59a00 567 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 568 uint8_t val, bool trace);
f0f59a00 569 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 570 uint16_t val, bool trace);
f0f59a00 571 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 572 uint32_t val, bool trace);
990bbdad
CW
573};
574
15157970
TU
575struct intel_forcewake_range {
576 u32 start;
577 u32 end;
578
579 enum forcewake_domains domains;
580};
581
907b28c5
CW
582struct intel_uncore {
583 spinlock_t lock; /** lock is also taken in irq contexts. */
584
15157970
TU
585 const struct intel_forcewake_range *fw_domains_table;
586 unsigned int fw_domains_table_entries;
587
907b28c5
CW
588 struct intel_uncore_funcs funcs;
589
590 unsigned fifo_count;
003342a5 591
48c1026a 592 enum forcewake_domains fw_domains;
003342a5 593 enum forcewake_domains fw_domains_active;
b2cff0db
CW
594
595 struct intel_uncore_forcewake_domain {
596 struct drm_i915_private *i915;
48c1026a 597 enum forcewake_domain_id id;
33c582c1 598 enum forcewake_domains mask;
b2cff0db 599 unsigned wake_count;
a57a4a67 600 struct hrtimer timer;
f0f59a00 601 i915_reg_t reg_set;
05a2fb15
MK
602 u32 val_set;
603 u32 val_clear;
f0f59a00
VS
604 i915_reg_t reg_ack;
605 i915_reg_t reg_post;
05a2fb15 606 u32 val_reset;
b2cff0db 607 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
608
609 int unclaimed_mmio_check;
b2cff0db
CW
610};
611
612/* Iterate over initialised fw domains */
33c582c1
TU
613#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
614 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
615 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
616 (domain__)++) \
617 for_each_if ((mask__) & (domain__)->mask)
618
619#define for_each_fw_domain(domain__, dev_priv__) \
620 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 621
b6e7d894
DL
622#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
623#define CSR_VERSION_MAJOR(version) ((version) >> 16)
624#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
625
eb805623 626struct intel_csr {
8144ac59 627 struct work_struct work;
eb805623 628 const char *fw_path;
a7f749f9 629 uint32_t *dmc_payload;
eb805623 630 uint32_t dmc_fw_size;
b6e7d894 631 uint32_t version;
eb805623 632 uint32_t mmio_count;
f0f59a00 633 i915_reg_t mmioaddr[8];
eb805623 634 uint32_t mmiodata[8];
832dba88 635 uint32_t dc_state;
a37baf3b 636 uint32_t allowed_dc_mask;
eb805623
DV
637};
638
604db650 639#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 640 /* Keep is_* in chronological order */ \
604db650
JL
641 func(is_mobile); \
642 func(is_i85x); \
643 func(is_i915g); \
644 func(is_i945gm); \
645 func(is_g33); \
604db650
JL
646 func(is_g4x); \
647 func(is_pineview); \
648 func(is_broadwater); \
649 func(is_crestline); \
650 func(is_ivybridge); \
651 func(is_valleyview); \
652 func(is_cherryview); \
653 func(is_haswell); \
654 func(is_broadwell); \
655 func(is_skylake); \
656 func(is_broxton); \
657 func(is_kabylake); \
c007fb4a 658 func(is_alpha_support); \
566c56a4 659 /* Keep has_* in alphabetical order */ \
dfc5148f 660 func(has_64bit_reloc); \
604db650 661 func(has_csr); \
566c56a4 662 func(has_ddi); \
604db650 663 func(has_dp_mst); \
566c56a4
JL
664 func(has_fbc); \
665 func(has_fpga_dbg); \
604db650 666 func(has_gmbus_irq); \
604db650
JL
667 func(has_gmch_display); \
668 func(has_guc); \
604db650 669 func(has_hotplug); \
566c56a4
JL
670 func(has_hw_contexts); \
671 func(has_l3_dpf); \
604db650 672 func(has_llc); \
566c56a4
JL
673 func(has_logical_ring_contexts); \
674 func(has_overlay); \
675 func(has_pipe_cxsr); \
676 func(has_pooled_eu); \
677 func(has_psr); \
678 func(has_rc6); \
679 func(has_rc6p); \
680 func(has_resource_streamer); \
681 func(has_runtime_pm); \
604db650 682 func(has_snoop); \
566c56a4
JL
683 func(cursor_needs_physical); \
684 func(hws_needs_physical); \
685 func(overlay_needs_physical); \
686 func(supports_tv)
c96ea64e 687
915490d5 688struct sseu_dev_info {
f08a0c92 689 u8 slice_mask;
57ec171e 690 u8 subslice_mask;
915490d5
ID
691 u8 eu_total;
692 u8 eu_per_subslice;
43b67998
ID
693 u8 min_eu_in_pool;
694 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
695 u8 subslice_7eu[3];
696 u8 has_slice_pg:1;
697 u8 has_subslice_pg:1;
698 u8 has_eu_pg:1;
915490d5
ID
699};
700
57ec171e
ID
701static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
702{
703 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
704}
705
cfdf1fa2 706struct intel_device_info {
10fce67a 707 u32 display_mmio_offset;
87f1f465 708 u16 device_id;
ac208a8b 709 u8 num_pipes;
d615a166 710 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 711 u8 gen;
ae5702d2 712 u16 gen_mask;
73ae478c 713 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 714 u8 num_rings;
604db650
JL
715#define DEFINE_FLAG(name) u8 name:1
716 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
717#undef DEFINE_FLAG
6f3fff60 718 u16 ddb_size; /* in blocks */
a57c774a
AK
719 /* Register offsets for the various display pipes and transcoders */
720 int pipe_offsets[I915_MAX_TRANSCODERS];
721 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 722 int palette_offsets[I915_MAX_PIPES];
5efb3e28 723 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
724
725 /* Slice/subslice/EU info */
43b67998 726 struct sseu_dev_info sseu;
82cf435b
LL
727
728 struct color_luts {
729 u16 degamma_lut_size;
730 u16 gamma_lut_size;
731 } color;
cfdf1fa2
KH
732};
733
2bd160a1
CW
734struct intel_display_error_state;
735
736struct drm_i915_error_state {
737 struct kref ref;
738 struct timeval time;
de867c20
CW
739 struct timeval boottime;
740 struct timeval uptime;
2bd160a1 741
9f267eb8
CW
742 struct drm_i915_private *i915;
743
2bd160a1
CW
744 char error_msg[128];
745 bool simulated;
746 int iommu;
747 u32 reset_count;
748 u32 suspend_count;
749 struct intel_device_info device_info;
750
751 /* Generic register state */
752 u32 eir;
753 u32 pgtbl_er;
754 u32 ier;
755 u32 gtier[4];
756 u32 ccid;
757 u32 derrmr;
758 u32 forcewake;
759 u32 error; /* gen6+ */
760 u32 err_int; /* gen7 */
761 u32 fault_data0; /* gen8, gen9 */
762 u32 fault_data1; /* gen8, gen9 */
763 u32 done_reg;
764 u32 gac_eco;
765 u32 gam_ecochk;
766 u32 gab_ctl;
767 u32 gfx_mode;
d636951e 768
2bd160a1
CW
769 u64 fence[I915_MAX_NUM_FENCES];
770 struct intel_overlay_error_state *overlay;
771 struct intel_display_error_state *display;
51d545d0 772 struct drm_i915_error_object *semaphore;
27b85bea 773 struct drm_i915_error_object *guc_log;
2bd160a1
CW
774
775 struct drm_i915_error_engine {
776 int engine_id;
777 /* Software tracked state */
778 bool waiting;
779 int num_waiters;
780 int hangcheck_score;
781 enum intel_engine_hangcheck_action hangcheck_action;
782 struct i915_address_space *vm;
783 int num_requests;
784
cdb324bd
CW
785 /* position of active request inside the ring */
786 u32 rq_head, rq_post, rq_tail;
787
2bd160a1
CW
788 /* our own tracking of ring head and tail */
789 u32 cpu_ring_head;
790 u32 cpu_ring_tail;
791
792 u32 last_seqno;
2bd160a1
CW
793
794 /* Register state */
795 u32 start;
796 u32 tail;
797 u32 head;
798 u32 ctl;
21a2c58a 799 u32 mode;
2bd160a1
CW
800 u32 hws;
801 u32 ipeir;
802 u32 ipehr;
2bd160a1
CW
803 u32 bbstate;
804 u32 instpm;
805 u32 instps;
806 u32 seqno;
807 u64 bbaddr;
808 u64 acthd;
809 u32 fault_reg;
810 u64 faddr;
811 u32 rc_psmi; /* sleep state */
812 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 813 struct intel_instdone instdone;
2bd160a1
CW
814
815 struct drm_i915_error_object {
2bd160a1 816 u64 gtt_offset;
03382dfb 817 u64 gtt_size;
0a97015d
CW
818 int page_count;
819 int unused;
2bd160a1
CW
820 u32 *pages[0];
821 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
822
823 struct drm_i915_error_object *wa_ctx;
824
825 struct drm_i915_error_request {
826 long jiffies;
c84455b4 827 pid_t pid;
35ca039e 828 u32 context;
2bd160a1
CW
829 u32 seqno;
830 u32 head;
831 u32 tail;
35ca039e 832 } *requests, execlist[2];
2bd160a1
CW
833
834 struct drm_i915_error_waiter {
835 char comm[TASK_COMM_LEN];
836 pid_t pid;
837 u32 seqno;
838 } *waiters;
839
840 struct {
841 u32 gfx_mode;
842 union {
843 u64 pdp[4];
844 u32 pp_dir_base;
845 };
846 } vm_info;
847
848 pid_t pid;
849 char comm[TASK_COMM_LEN];
850 } engine[I915_NUM_ENGINES];
851
852 struct drm_i915_error_buffer {
853 u32 size;
854 u32 name;
855 u32 rseqno[I915_NUM_ENGINES], wseqno;
856 u64 gtt_offset;
857 u32 read_domains;
858 u32 write_domain;
859 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
860 u32 tiling:2;
861 u32 dirty:1;
862 u32 purgeable:1;
863 u32 userptr:1;
864 s32 engine:4;
865 u32 cache_level:3;
866 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
867 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
868 struct i915_address_space *active_vm[I915_NUM_ENGINES];
869};
870
7faf1ab2
DV
871enum i915_cache_level {
872 I915_CACHE_NONE = 0,
350ec881
CW
873 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
874 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
875 caches, eg sampler/render caches, and the
876 large Last-Level-Cache. LLC is coherent with
877 the CPU, but L3 is only visible to the GPU. */
651d794f 878 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
879};
880
e59ec13d
MK
881struct i915_ctx_hang_stats {
882 /* This context had batch pending when hang was declared */
883 unsigned batch_pending;
884
885 /* This context had batch active when hang was declared */
886 unsigned batch_active;
be62acb4
MK
887
888 /* Time when this context was last blamed for a GPU reset */
889 unsigned long guilty_ts;
890
676fa572
CW
891 /* If the contexts causes a second GPU hang within this time,
892 * it is permanently banned from submitting any more work.
893 */
894 unsigned long ban_period_seconds;
895
be62acb4
MK
896 /* This context is banned to submit more work */
897 bool banned;
e59ec13d 898};
40521054
BW
899
900/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 901#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 902
31b7a88d 903/**
e2efd130 904 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
905 * @ref: reference count.
906 * @user_handle: userspace tracking identity for this context.
907 * @remap_slice: l3 row remapping information.
b1b38278
DW
908 * @flags: context specific flags:
909 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
910 * @file_priv: filp associated with this context (NULL for global default
911 * context).
912 * @hang_stats: information about the role of this context in possible GPU
913 * hangs.
7df113e4 914 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
915 * @legacy_hw_ctx: render context backing object and whether it is correctly
916 * initialized (legacy ring submission mechanism only).
917 * @link: link in the global list of contexts.
918 *
919 * Contexts are memory images used by the hardware to store copies of their
920 * internal state.
921 */
e2efd130 922struct i915_gem_context {
dce3271b 923 struct kref ref;
9ea4feec 924 struct drm_i915_private *i915;
40521054 925 struct drm_i915_file_private *file_priv;
ae6c4806 926 struct i915_hw_ppgtt *ppgtt;
c84455b4 927 struct pid *pid;
562f5d45 928 const char *name;
a33afea5 929
8d59bc6a
CW
930 struct i915_ctx_hang_stats hang_stats;
931
8d59bc6a 932 unsigned long flags;
bc3d6744
CW
933#define CONTEXT_NO_ZEROMAP BIT(0)
934#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
935
936 /* Unique identifier for this context, used by the hw for tracking */
937 unsigned int hw_id;
8d59bc6a 938 u32 user_handle;
9f792eba 939 int priority; /* greater priorities are serviced first */
5d1808ec 940
0cb26a8e
CW
941 u32 ggtt_alignment;
942
9021ad03 943 struct intel_context {
bf3783e5 944 struct i915_vma *state;
7e37f889 945 struct intel_ring *ring;
82352e90 946 uint32_t *lrc_reg_state;
8d59bc6a
CW
947 u64 lrc_desc;
948 int pin_count;
24f1d3cc 949 bool initialised;
666796da 950 } engine[I915_NUM_ENGINES];
bcd794c2 951 u32 ring_size;
c01fc532 952 u32 desc_template;
3c7ba635 953 struct atomic_notifier_head status_notifier;
80a9a8db 954 bool execlists_force_single_submission;
c9e003af 955
a33afea5 956 struct list_head link;
8d59bc6a
CW
957
958 u8 remap_slice;
50e046b6 959 bool closed:1;
40521054
BW
960};
961
a4001f1b
PZ
962enum fb_op_origin {
963 ORIGIN_GTT,
964 ORIGIN_CPU,
965 ORIGIN_CS,
966 ORIGIN_FLIP,
74b4ea1e 967 ORIGIN_DIRTYFB,
a4001f1b
PZ
968};
969
ab34a7e8 970struct intel_fbc {
25ad93fd
PZ
971 /* This is always the inner lock when overlapping with struct_mutex and
972 * it's the outer lock when overlapping with stolen_lock. */
973 struct mutex lock;
5e59f717 974 unsigned threshold;
dbef0f15
PZ
975 unsigned int possible_framebuffer_bits;
976 unsigned int busy_bits;
010cf73d 977 unsigned int visible_pipes_mask;
e35fef21 978 struct intel_crtc *crtc;
5c3fe8b0 979
c4213885 980 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
981 struct drm_mm_node *compressed_llb;
982
da46f936
RV
983 bool false_color;
984
d029bcad 985 bool enabled;
0e631adc 986 bool active;
9adccc60 987
61a585d6
PZ
988 bool underrun_detected;
989 struct work_struct underrun_work;
990
aaf78d27
PZ
991 struct intel_fbc_state_cache {
992 struct {
993 unsigned int mode_flags;
994 uint32_t hsw_bdw_pixel_rate;
995 } crtc;
996
997 struct {
998 unsigned int rotation;
999 int src_w;
1000 int src_h;
1001 bool visible;
1002 } plane;
1003
1004 struct {
1005 u64 ilk_ggtt_offset;
aaf78d27
PZ
1006 uint32_t pixel_format;
1007 unsigned int stride;
1008 int fence_reg;
1009 unsigned int tiling_mode;
1010 } fb;
1011 } state_cache;
1012
b183b3f1
PZ
1013 struct intel_fbc_reg_params {
1014 struct {
1015 enum pipe pipe;
1016 enum plane plane;
1017 unsigned int fence_y_offset;
1018 } crtc;
1019
1020 struct {
1021 u64 ggtt_offset;
b183b3f1
PZ
1022 uint32_t pixel_format;
1023 unsigned int stride;
1024 int fence_reg;
1025 } fb;
1026
1027 int cfb_size;
1028 } params;
1029
5c3fe8b0 1030 struct intel_fbc_work {
128d7356 1031 bool scheduled;
ca18d51d 1032 u32 scheduled_vblank;
128d7356 1033 struct work_struct work;
128d7356 1034 } work;
5c3fe8b0 1035
bf6189c6 1036 const char *no_fbc_reason;
b5e50c3f
JB
1037};
1038
96178eeb
VK
1039/**
1040 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1041 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1042 * parsing for same resolution.
1043 */
1044enum drrs_refresh_rate_type {
1045 DRRS_HIGH_RR,
1046 DRRS_LOW_RR,
1047 DRRS_MAX_RR, /* RR count */
1048};
1049
1050enum drrs_support_type {
1051 DRRS_NOT_SUPPORTED = 0,
1052 STATIC_DRRS_SUPPORT = 1,
1053 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1054};
1055
2807cf69 1056struct intel_dp;
96178eeb
VK
1057struct i915_drrs {
1058 struct mutex mutex;
1059 struct delayed_work work;
1060 struct intel_dp *dp;
1061 unsigned busy_frontbuffer_bits;
1062 enum drrs_refresh_rate_type refresh_rate_type;
1063 enum drrs_support_type type;
1064};
1065
a031d709 1066struct i915_psr {
f0355c4a 1067 struct mutex lock;
a031d709
RV
1068 bool sink_support;
1069 bool source_ok;
2807cf69 1070 struct intel_dp *enabled;
7c8f8a70
RV
1071 bool active;
1072 struct delayed_work work;
9ca15301 1073 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1074 bool psr2_support;
1075 bool aux_frame_sync;
60e5ffe3 1076 bool link_standby;
3f51e471 1077};
5c3fe8b0 1078
3bad0781 1079enum intel_pch {
f0350830 1080 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1081 PCH_IBX, /* Ibexpeak PCH */
1082 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1083 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1084 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1085 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1086 PCH_NOP,
3bad0781
ZW
1087};
1088
988d6ee8
PZ
1089enum intel_sbi_destination {
1090 SBI_ICLK,
1091 SBI_MPHY,
1092};
1093
b690e96c 1094#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1095#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1096#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1097#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1098#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1099#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1100
8be48d92 1101struct intel_fbdev;
1630fe75 1102struct intel_fbc_work;
38651674 1103
c2b9152f
DV
1104struct intel_gmbus {
1105 struct i2c_adapter adapter;
3e4d44e0 1106#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1107 u32 force_bit;
c2b9152f 1108 u32 reg0;
f0f59a00 1109 i915_reg_t gpio_reg;
c167a6fc 1110 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1111 struct drm_i915_private *dev_priv;
1112};
1113
f4c956ad 1114struct i915_suspend_saved_registers {
e948e994 1115 u32 saveDSPARB;
ba8bbcf6 1116 u32 saveFBC_CONTROL;
1f84e550 1117 u32 saveCACHE_MODE_0;
1f84e550 1118 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1119 u32 saveSWF0[16];
1120 u32 saveSWF1[16];
85fa792b 1121 u32 saveSWF3[3];
4b9de737 1122 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1123 u32 savePCH_PORT_HOTPLUG;
9f49c376 1124 u16 saveGCDGMBUS;
f4c956ad 1125};
c85aa885 1126
ddeea5b0
ID
1127struct vlv_s0ix_state {
1128 /* GAM */
1129 u32 wr_watermark;
1130 u32 gfx_prio_ctrl;
1131 u32 arb_mode;
1132 u32 gfx_pend_tlb0;
1133 u32 gfx_pend_tlb1;
1134 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1135 u32 media_max_req_count;
1136 u32 gfx_max_req_count;
1137 u32 render_hwsp;
1138 u32 ecochk;
1139 u32 bsd_hwsp;
1140 u32 blt_hwsp;
1141 u32 tlb_rd_addr;
1142
1143 /* MBC */
1144 u32 g3dctl;
1145 u32 gsckgctl;
1146 u32 mbctl;
1147
1148 /* GCP */
1149 u32 ucgctl1;
1150 u32 ucgctl3;
1151 u32 rcgctl1;
1152 u32 rcgctl2;
1153 u32 rstctl;
1154 u32 misccpctl;
1155
1156 /* GPM */
1157 u32 gfxpause;
1158 u32 rpdeuhwtc;
1159 u32 rpdeuc;
1160 u32 ecobus;
1161 u32 pwrdwnupctl;
1162 u32 rp_down_timeout;
1163 u32 rp_deucsw;
1164 u32 rcubmabdtmr;
1165 u32 rcedata;
1166 u32 spare2gh;
1167
1168 /* Display 1 CZ domain */
1169 u32 gt_imr;
1170 u32 gt_ier;
1171 u32 pm_imr;
1172 u32 pm_ier;
1173 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1174
1175 /* GT SA CZ domain */
1176 u32 tilectl;
1177 u32 gt_fifoctl;
1178 u32 gtlc_wake_ctrl;
1179 u32 gtlc_survive;
1180 u32 pmwgicz;
1181
1182 /* Display 2 CZ domain */
1183 u32 gu_ctl0;
1184 u32 gu_ctl1;
9c25210f 1185 u32 pcbr;
ddeea5b0
ID
1186 u32 clock_gate_dis2;
1187};
1188
bf225f20
CW
1189struct intel_rps_ei {
1190 u32 cz_clock;
1191 u32 render_c0;
1192 u32 media_c0;
31685c25
D
1193};
1194
c85aa885 1195struct intel_gen6_power_mgmt {
d4d70aa5
ID
1196 /*
1197 * work, interrupts_enabled and pm_iir are protected by
1198 * dev_priv->irq_lock
1199 */
c85aa885 1200 struct work_struct work;
d4d70aa5 1201 bool interrupts_enabled;
c85aa885 1202 u32 pm_iir;
59cdb63d 1203
b20e3cfe 1204 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1205 u32 pm_intr_keep;
1206
b39fb297
BW
1207 /* Frequencies are stored in potentially platform dependent multiples.
1208 * In other words, *_freq needs to be multiplied by X to be interesting.
1209 * Soft limits are those which are used for the dynamic reclocking done
1210 * by the driver (raise frequencies under heavy loads, and lower for
1211 * lighter loads). Hard limits are those imposed by the hardware.
1212 *
1213 * A distinction is made for overclocking, which is never enabled by
1214 * default, and is considered to be above the hard limit if it's
1215 * possible at all.
1216 */
1217 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1218 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1219 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1220 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1221 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1222 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1223 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1224 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1225 u8 rp1_freq; /* "less than" RP0 power/freqency */
1226 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1227 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1228
8fb55197
CW
1229 u8 up_threshold; /* Current %busy required to uplock */
1230 u8 down_threshold; /* Current %busy required to downclock */
1231
dd75fdc8
CW
1232 int last_adj;
1233 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1234
8d3afd7d
CW
1235 spinlock_t client_lock;
1236 struct list_head clients;
1237 bool client_boost;
1238
c0951f0c 1239 bool enabled;
54b4f68f 1240 struct delayed_work autoenable_work;
1854d5ca 1241 unsigned boosts;
4fc688ce 1242
bf225f20
CW
1243 /* manual wa residency calculations */
1244 struct intel_rps_ei up_ei, down_ei;
1245
4fc688ce
JB
1246 /*
1247 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1248 * Must be taken after struct_mutex if nested. Note that
1249 * this lock may be held for long periods of time when
1250 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1251 */
1252 struct mutex hw_lock;
c85aa885
DV
1253};
1254
1a240d4d
DV
1255/* defined intel_pm.c */
1256extern spinlock_t mchdev_lock;
1257
c85aa885
DV
1258struct intel_ilk_power_mgmt {
1259 u8 cur_delay;
1260 u8 min_delay;
1261 u8 max_delay;
1262 u8 fmax;
1263 u8 fstart;
1264
1265 u64 last_count1;
1266 unsigned long last_time1;
1267 unsigned long chipset_power;
1268 u64 last_count2;
5ed0bdf2 1269 u64 last_time2;
c85aa885
DV
1270 unsigned long gfx_power;
1271 u8 corr;
1272
1273 int c_m;
1274 int r_t;
1275};
1276
c6cb582e
ID
1277struct drm_i915_private;
1278struct i915_power_well;
1279
1280struct i915_power_well_ops {
1281 /*
1282 * Synchronize the well's hw state to match the current sw state, for
1283 * example enable/disable it based on the current refcount. Called
1284 * during driver init and resume time, possibly after first calling
1285 * the enable/disable handlers.
1286 */
1287 void (*sync_hw)(struct drm_i915_private *dev_priv,
1288 struct i915_power_well *power_well);
1289 /*
1290 * Enable the well and resources that depend on it (for example
1291 * interrupts located on the well). Called after the 0->1 refcount
1292 * transition.
1293 */
1294 void (*enable)(struct drm_i915_private *dev_priv,
1295 struct i915_power_well *power_well);
1296 /*
1297 * Disable the well and resources that depend on it. Called after
1298 * the 1->0 refcount transition.
1299 */
1300 void (*disable)(struct drm_i915_private *dev_priv,
1301 struct i915_power_well *power_well);
1302 /* Returns the hw enabled state. */
1303 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1304 struct i915_power_well *power_well);
1305};
1306
a38911a3
WX
1307/* Power well structure for haswell */
1308struct i915_power_well {
c1ca727f 1309 const char *name;
6f3ef5dd 1310 bool always_on;
a38911a3
WX
1311 /* power well enable/disable usage count */
1312 int count;
bfafe93a
ID
1313 /* cached hw enabled state */
1314 bool hw_enabled;
c1ca727f 1315 unsigned long domains;
01c3faa7
ACO
1316 /* unique identifier for this power well */
1317 unsigned long id;
362624c9
ACO
1318 /*
1319 * Arbitraty data associated with this power well. Platform and power
1320 * well specific.
1321 */
1322 unsigned long data;
c6cb582e 1323 const struct i915_power_well_ops *ops;
a38911a3
WX
1324};
1325
83c00f55 1326struct i915_power_domains {
baa70707
ID
1327 /*
1328 * Power wells needed for initialization at driver init and suspend
1329 * time are on. They are kept on until after the first modeset.
1330 */
1331 bool init_power_on;
0d116a29 1332 bool initializing;
c1ca727f 1333 int power_well_count;
baa70707 1334
83c00f55 1335 struct mutex lock;
1da51581 1336 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1337 struct i915_power_well *power_wells;
83c00f55
ID
1338};
1339
35a85ac6 1340#define MAX_L3_SLICES 2
a4da4fa4 1341struct intel_l3_parity {
35a85ac6 1342 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1343 struct work_struct error_work;
35a85ac6 1344 int which_slice;
a4da4fa4
DV
1345};
1346
4b5aed62 1347struct i915_gem_mm {
4b5aed62
DV
1348 /** Memory allocator for GTT stolen memory */
1349 struct drm_mm stolen;
92e97d2f
PZ
1350 /** Protects the usage of the GTT stolen memory allocator. This is
1351 * always the inner lock when overlapping with struct_mutex. */
1352 struct mutex stolen_lock;
1353
4b5aed62
DV
1354 /** List of all objects in gtt_space. Used to restore gtt
1355 * mappings on resume */
1356 struct list_head bound_list;
1357 /**
1358 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1359 * are idle and not used by the GPU). These objects may or may
1360 * not actually have any pages attached.
4b5aed62
DV
1361 */
1362 struct list_head unbound_list;
1363
275f039d
CW
1364 /** List of all objects in gtt_space, currently mmaped by userspace.
1365 * All objects within this list must also be on bound_list.
1366 */
1367 struct list_head userfault_list;
1368
fbbd37b3
CW
1369 /**
1370 * List of objects which are pending destruction.
1371 */
1372 struct llist_head free_list;
1373 struct work_struct free_work;
1374
4b5aed62
DV
1375 /** Usable portion of the GTT for GEM */
1376 unsigned long stolen_base; /* limited to low memory (32-bit) */
1377
4b5aed62
DV
1378 /** PPGTT used for aliasing the PPGTT with the GTT */
1379 struct i915_hw_ppgtt *aliasing_ppgtt;
1380
2cfcd32a 1381 struct notifier_block oom_notifier;
e87666b5 1382 struct notifier_block vmap_notifier;
ceabbba5 1383 struct shrinker shrinker;
4b5aed62 1384
4b5aed62
DV
1385 /** LRU list of objects with fence regs on them. */
1386 struct list_head fence_list;
1387
4b5aed62
DV
1388 /**
1389 * Are we in a non-interruptible section of code like
1390 * modesetting?
1391 */
1392 bool interruptible;
1393
bdf1e7e3 1394 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1395 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1396
4b5aed62
DV
1397 /** Bit 6 swizzling required for X tiling */
1398 uint32_t bit_6_swizzle_x;
1399 /** Bit 6 swizzling required for Y tiling */
1400 uint32_t bit_6_swizzle_y;
1401
4b5aed62 1402 /* accounting, useful for userland debugging */
c20e8355 1403 spinlock_t object_stat_lock;
3ef7f228 1404 u64 object_memory;
4b5aed62
DV
1405 u32 object_count;
1406};
1407
edc3d884 1408struct drm_i915_error_state_buf {
0a4cd7c8 1409 struct drm_i915_private *i915;
edc3d884
MK
1410 unsigned bytes;
1411 unsigned size;
1412 int err;
1413 u8 *buf;
1414 loff_t start;
1415 loff_t pos;
1416};
1417
fc16b48b
MK
1418struct i915_error_state_file_priv {
1419 struct drm_device *dev;
1420 struct drm_i915_error_state *error;
1421};
1422
b52992c0
CW
1423#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1424#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1425
99584db3
DV
1426struct i915_gpu_error {
1427 /* For hangcheck timer */
1428#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1429#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1430 /* Hang gpu twice in this window and your context gets banned */
1431#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1432
737b1506 1433 struct delayed_work hangcheck_work;
99584db3
DV
1434
1435 /* For reset and error_state handling. */
1436 spinlock_t lock;
1437 /* Protected by the above dev->gpu_error.lock. */
1438 struct drm_i915_error_state *first_error;
094f9a54
CW
1439
1440 unsigned long missed_irq_rings;
1441
1f83fee0 1442 /**
2ac0f450 1443 * State variable controlling the reset flow and count
1f83fee0 1444 *
2ac0f450 1445 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1446 *
1447 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1448 * meaning that any waiters holding onto the struct_mutex should
1449 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1450 *
1451 * If reset is not completed succesfully, the I915_WEDGE bit is
1452 * set meaning that hardware is terminally sour and there is no
1453 * recovery. All waiters on the reset_queue will be woken when
1454 * that happens.
1455 *
1456 * This counter is used by the wait_seqno code to notice that reset
1457 * event happened and it needs to restart the entire ioctl (since most
1458 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1459 *
1460 * This is important for lock-free wait paths, where no contended lock
1461 * naturally enforces the correct ordering between the bail-out of the
1462 * waiter and the gpu reset work code.
1f83fee0 1463 */
8af29b0c 1464 unsigned long reset_count;
1f83fee0 1465
8af29b0c
CW
1466 unsigned long flags;
1467#define I915_RESET_IN_PROGRESS 0
1468#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1469
1f15b76f
CW
1470 /**
1471 * Waitqueue to signal when a hang is detected. Used to for waiters
1472 * to release the struct_mutex for the reset to procede.
1473 */
1474 wait_queue_head_t wait_queue;
1475
1f83fee0
DV
1476 /**
1477 * Waitqueue to signal when the reset has completed. Used by clients
1478 * that wait for dev_priv->mm.wedged to settle.
1479 */
1480 wait_queue_head_t reset_queue;
33196ded 1481
094f9a54 1482 /* For missed irq/seqno simulation. */
688e6c72 1483 unsigned long test_irq_rings;
99584db3
DV
1484};
1485
b8efb17b
ZR
1486enum modeset_restore {
1487 MODESET_ON_LID_OPEN,
1488 MODESET_DONE,
1489 MODESET_SUSPENDED,
1490};
1491
500ea70d
RV
1492#define DP_AUX_A 0x40
1493#define DP_AUX_B 0x10
1494#define DP_AUX_C 0x20
1495#define DP_AUX_D 0x30
1496
11c1b657
XZ
1497#define DDC_PIN_B 0x05
1498#define DDC_PIN_C 0x04
1499#define DDC_PIN_D 0x06
1500
6acab15a 1501struct ddi_vbt_port_info {
ce4dd49e
DL
1502 /*
1503 * This is an index in the HDMI/DVI DDI buffer translation table.
1504 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1505 * populate this field.
1506 */
1507#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1508 uint8_t hdmi_level_shift;
311a2094
PZ
1509
1510 uint8_t supports_dvi:1;
1511 uint8_t supports_hdmi:1;
1512 uint8_t supports_dp:1;
500ea70d
RV
1513
1514 uint8_t alternate_aux_channel;
11c1b657 1515 uint8_t alternate_ddc_pin;
75067dde
AK
1516
1517 uint8_t dp_boost_level;
1518 uint8_t hdmi_boost_level;
6acab15a
PZ
1519};
1520
bfd7ebda
RV
1521enum psr_lines_to_wait {
1522 PSR_0_LINES_TO_WAIT = 0,
1523 PSR_1_LINE_TO_WAIT,
1524 PSR_4_LINES_TO_WAIT,
1525 PSR_8_LINES_TO_WAIT
83a7280e
PB
1526};
1527
41aa3448
RV
1528struct intel_vbt_data {
1529 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1530 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1531
1532 /* Feature bits */
1533 unsigned int int_tv_support:1;
1534 unsigned int lvds_dither:1;
1535 unsigned int lvds_vbt:1;
1536 unsigned int int_crt_support:1;
1537 unsigned int lvds_use_ssc:1;
1538 unsigned int display_clock_mode:1;
1539 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1540 unsigned int panel_type:4;
41aa3448
RV
1541 int lvds_ssc_freq;
1542 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1543
83a7280e
PB
1544 enum drrs_support_type drrs_type;
1545
6aa23e65
JN
1546 struct {
1547 int rate;
1548 int lanes;
1549 int preemphasis;
1550 int vswing;
06411f08 1551 bool low_vswing;
6aa23e65
JN
1552 bool initialized;
1553 bool support;
1554 int bpp;
1555 struct edp_power_seq pps;
1556 } edp;
41aa3448 1557
bfd7ebda
RV
1558 struct {
1559 bool full_link;
1560 bool require_aux_wakeup;
1561 int idle_frames;
1562 enum psr_lines_to_wait lines_to_wait;
1563 int tp1_wakeup_time;
1564 int tp2_tp3_wakeup_time;
1565 } psr;
1566
f00076d2
JN
1567 struct {
1568 u16 pwm_freq_hz;
39fbc9c8 1569 bool present;
f00076d2 1570 bool active_low_pwm;
1de6068e 1571 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1572 enum intel_backlight_type type;
f00076d2
JN
1573 } backlight;
1574
d17c5443
SK
1575 /* MIPI DSI */
1576 struct {
1577 u16 panel_id;
d3b542fc
SK
1578 struct mipi_config *config;
1579 struct mipi_pps_data *pps;
1580 u8 seq_version;
1581 u32 size;
1582 u8 *data;
8d3ed2f3 1583 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1584 } dsi;
1585
41aa3448
RV
1586 int crt_ddc_pin;
1587
1588 int child_dev_num;
768f69c9 1589 union child_device_config *child_dev;
6acab15a
PZ
1590
1591 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1592 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1593};
1594
77c122bc
VS
1595enum intel_ddb_partitioning {
1596 INTEL_DDB_PART_1_2,
1597 INTEL_DDB_PART_5_6, /* IVB+ */
1598};
1599
1fd527cc
VS
1600struct intel_wm_level {
1601 bool enable;
1602 uint32_t pri_val;
1603 uint32_t spr_val;
1604 uint32_t cur_val;
1605 uint32_t fbc_val;
1606};
1607
820c1980 1608struct ilk_wm_values {
609cedef
VS
1609 uint32_t wm_pipe[3];
1610 uint32_t wm_lp[3];
1611 uint32_t wm_lp_spr[3];
1612 uint32_t wm_linetime[3];
1613 bool enable_fbc_wm;
1614 enum intel_ddb_partitioning partitioning;
1615};
1616
262cd2e1
VS
1617struct vlv_pipe_wm {
1618 uint16_t primary;
1619 uint16_t sprite[2];
1620 uint8_t cursor;
1621};
ae80152d 1622
262cd2e1
VS
1623struct vlv_sr_wm {
1624 uint16_t plane;
1625 uint8_t cursor;
1626};
ae80152d 1627
262cd2e1
VS
1628struct vlv_wm_values {
1629 struct vlv_pipe_wm pipe[3];
1630 struct vlv_sr_wm sr;
0018fda1
VS
1631 struct {
1632 uint8_t cursor;
1633 uint8_t sprite[2];
1634 uint8_t primary;
1635 } ddl[3];
6eb1a681
VS
1636 uint8_t level;
1637 bool cxsr;
0018fda1
VS
1638};
1639
c193924e 1640struct skl_ddb_entry {
16160e3d 1641 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1642};
1643
1644static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1645{
16160e3d 1646 return entry->end - entry->start;
c193924e
DL
1647}
1648
08db6652
DL
1649static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1650 const struct skl_ddb_entry *e2)
1651{
1652 if (e1->start == e2->start && e1->end == e2->end)
1653 return true;
1654
1655 return false;
1656}
1657
c193924e 1658struct skl_ddb_allocation {
2cd601c6 1659 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1660 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1661};
1662
2ac96d2a 1663struct skl_wm_values {
2b4b9f35 1664 unsigned dirty_pipes;
c193924e 1665 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1666};
1667
1668struct skl_wm_level {
a62163e9
L
1669 bool plane_en;
1670 uint16_t plane_res_b;
1671 uint8_t plane_res_l;
2ac96d2a
PB
1672};
1673
c67a470b 1674/*
765dab67
PZ
1675 * This struct helps tracking the state needed for runtime PM, which puts the
1676 * device in PCI D3 state. Notice that when this happens, nothing on the
1677 * graphics device works, even register access, so we don't get interrupts nor
1678 * anything else.
c67a470b 1679 *
765dab67
PZ
1680 * Every piece of our code that needs to actually touch the hardware needs to
1681 * either call intel_runtime_pm_get or call intel_display_power_get with the
1682 * appropriate power domain.
a8a8bd54 1683 *
765dab67
PZ
1684 * Our driver uses the autosuspend delay feature, which means we'll only really
1685 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1686 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1687 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1688 *
1689 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1690 * goes back to false exactly before we reenable the IRQs. We use this variable
1691 * to check if someone is trying to enable/disable IRQs while they're supposed
1692 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1693 * case it happens.
c67a470b 1694 *
765dab67 1695 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1696 */
5d584b2e 1697struct i915_runtime_pm {
1f814dac 1698 atomic_t wakeref_count;
5d584b2e 1699 bool suspended;
2aeb7d3a 1700 bool irqs_enabled;
c67a470b
PZ
1701};
1702
926321d5
DV
1703enum intel_pipe_crc_source {
1704 INTEL_PIPE_CRC_SOURCE_NONE,
1705 INTEL_PIPE_CRC_SOURCE_PLANE1,
1706 INTEL_PIPE_CRC_SOURCE_PLANE2,
1707 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1708 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1709 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1710 INTEL_PIPE_CRC_SOURCE_TV,
1711 INTEL_PIPE_CRC_SOURCE_DP_B,
1712 INTEL_PIPE_CRC_SOURCE_DP_C,
1713 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1714 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1715 INTEL_PIPE_CRC_SOURCE_MAX,
1716};
1717
8bf1e9f1 1718struct intel_pipe_crc_entry {
ac2300d4 1719 uint32_t frame;
8bf1e9f1
SH
1720 uint32_t crc[5];
1721};
1722
b2c88f5b 1723#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1724struct intel_pipe_crc {
d538bbdf
DL
1725 spinlock_t lock;
1726 bool opened; /* exclusive access to the result file */
e5f75aca 1727 struct intel_pipe_crc_entry *entries;
926321d5 1728 enum intel_pipe_crc_source source;
d538bbdf 1729 int head, tail;
07144428 1730 wait_queue_head_t wq;
8bf1e9f1
SH
1731};
1732
f99d7069 1733struct i915_frontbuffer_tracking {
b5add959 1734 spinlock_t lock;
f99d7069
DV
1735
1736 /*
1737 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1738 * scheduled flips.
1739 */
1740 unsigned busy_bits;
1741 unsigned flip_bits;
1742};
1743
7225342a 1744struct i915_wa_reg {
f0f59a00 1745 i915_reg_t addr;
7225342a
MK
1746 u32 value;
1747 /* bitmask representing WA bits */
1748 u32 mask;
1749};
1750
33136b06
AS
1751/*
1752 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1753 * allowing it for RCS as we don't foresee any requirement of having
1754 * a whitelist for other engines. When it is really required for
1755 * other engines then the limit need to be increased.
1756 */
1757#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1758
1759struct i915_workarounds {
1760 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1761 u32 count;
666796da 1762 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1763};
1764
cf9d2890
YZ
1765struct i915_virtual_gpu {
1766 bool active;
1767};
1768
aa363136
MR
1769/* used in computing the new watermarks state */
1770struct intel_wm_config {
1771 unsigned int num_pipes_active;
1772 bool sprites_enabled;
1773 bool sprites_scaled;
1774};
1775
77fec556 1776struct drm_i915_private {
8f460e2c
CW
1777 struct drm_device drm;
1778
efab6d8d 1779 struct kmem_cache *objects;
e20d2ab7 1780 struct kmem_cache *vmas;
efab6d8d 1781 struct kmem_cache *requests;
52e54209 1782 struct kmem_cache *dependencies;
f4c956ad 1783
5c969aa7 1784 const struct intel_device_info info;
f4c956ad
DV
1785
1786 int relative_constants_mode;
1787
1788 void __iomem *regs;
1789
907b28c5 1790 struct intel_uncore uncore;
f4c956ad 1791
cf9d2890
YZ
1792 struct i915_virtual_gpu vgpu;
1793
feddf6e8 1794 struct intel_gvt *gvt;
0ad35fed 1795
33a732f4
AD
1796 struct intel_guc guc;
1797
eb805623
DV
1798 struct intel_csr csr;
1799
5ea6e5e3 1800 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1801
f4c956ad
DV
1802 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1803 * controller on different i2c buses. */
1804 struct mutex gmbus_mutex;
1805
1806 /**
1807 * Base address of the gmbus and gpio block.
1808 */
1809 uint32_t gpio_mmio_base;
1810
b6fdd0f2
SS
1811 /* MMIO base address for MIPI regs */
1812 uint32_t mipi_mmio_base;
1813
443a389f
VS
1814 uint32_t psr_mmio_base;
1815
44cb734c
ID
1816 uint32_t pps_mmio_base;
1817
28c70f16
DV
1818 wait_queue_head_t gmbus_wait_queue;
1819
f4c956ad 1820 struct pci_dev *bridge_dev;
0ca5fa3a 1821 struct i915_gem_context *kernel_context;
3b3f1650 1822 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1823 struct i915_vma *semaphore;
f4c956ad 1824
ba8286fa 1825 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1826 struct resource mch_res;
1827
f4c956ad
DV
1828 /* protects the irq masks */
1829 spinlock_t irq_lock;
1830
84c33a64
SG
1831 /* protects the mmio flip data */
1832 spinlock_t mmio_flip_lock;
1833
f8b79e58
ID
1834 bool display_irqs_enabled;
1835
9ee32fea
DV
1836 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1837 struct pm_qos_request pm_qos;
1838
a580516d
VS
1839 /* Sideband mailbox protection */
1840 struct mutex sb_lock;
f4c956ad
DV
1841
1842 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1843 union {
1844 u32 irq_mask;
1845 u32 de_irq_mask[I915_MAX_PIPES];
1846 };
f4c956ad 1847 u32 gt_irq_mask;
f4e9af4f
AG
1848 u32 pm_imr;
1849 u32 pm_ier;
a6706b45 1850 u32 pm_rps_events;
26705e20 1851 u32 pm_guc_events;
91d181dd 1852 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1853
5fcece80 1854 struct i915_hotplug hotplug;
ab34a7e8 1855 struct intel_fbc fbc;
439d7ac0 1856 struct i915_drrs drrs;
f4c956ad 1857 struct intel_opregion opregion;
41aa3448 1858 struct intel_vbt_data vbt;
f4c956ad 1859
d9ceb816
JB
1860 bool preserve_bios_swizzle;
1861
f4c956ad
DV
1862 /* overlay */
1863 struct intel_overlay *overlay;
f4c956ad 1864
58c68779 1865 /* backlight registers and fields in struct intel_panel */
07f11d49 1866 struct mutex backlight_lock;
31ad8ec6 1867
f4c956ad 1868 /* LVDS info */
f4c956ad
DV
1869 bool no_aux_handshake;
1870
e39b999a
VS
1871 /* protects panel power sequencer state */
1872 struct mutex pps_mutex;
1873
f4c956ad 1874 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1875 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1876
1877 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1878 unsigned int skl_preferred_vco_freq;
1a617b77 1879 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1880 unsigned int max_dotclk_freq;
e7dc33f3 1881 unsigned int rawclk_freq;
6bcda4f0 1882 unsigned int hpll_freq;
bfa7df01 1883 unsigned int czclk_freq;
f4c956ad 1884
63911d72 1885 struct {
709e05c3 1886 unsigned int vco, ref;
63911d72
VS
1887 } cdclk_pll;
1888
645416f5
DV
1889 /**
1890 * wq - Driver workqueue for GEM.
1891 *
1892 * NOTE: Work items scheduled here are not allowed to grab any modeset
1893 * locks, for otherwise the flushing done in the pageflip code will
1894 * result in deadlocks.
1895 */
f4c956ad
DV
1896 struct workqueue_struct *wq;
1897
1898 /* Display functions */
1899 struct drm_i915_display_funcs display;
1900
1901 /* PCH chipset type */
1902 enum intel_pch pch_type;
17a303ec 1903 unsigned short pch_id;
f4c956ad
DV
1904
1905 unsigned long quirks;
1906
b8efb17b
ZR
1907 enum modeset_restore modeset_restore;
1908 struct mutex modeset_restore_lock;
e2c8b870 1909 struct drm_atomic_state *modeset_restore_state;
73974893 1910 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1911
a7bbbd63 1912 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1913 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1914
4b5aed62 1915 struct i915_gem_mm mm;
ad46cb53
CW
1916 DECLARE_HASHTABLE(mm_structs, 7);
1917 struct mutex mm_lock;
8781342d 1918
5d1808ec
CW
1919 /* The hw wants to have a stable context identifier for the lifetime
1920 * of the context (for OA, PASID, faults, etc). This is limited
1921 * in execlists to 21 bits.
1922 */
1923 struct ida context_hw_ida;
1924#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1925
8781342d
DV
1926 /* Kernel Modesetting */
1927
e2af48c6
VS
1928 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1929 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1930 wait_queue_head_t pending_flip_queue;
1931
c4597872
DV
1932#ifdef CONFIG_DEBUG_FS
1933 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1934#endif
1935
565602d7 1936 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1937 int num_shared_dpll;
1938 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1939 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1940
fbf6d879
ML
1941 /*
1942 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1943 * Must be global rather than per dpll, because on some platforms
1944 * plls share registers.
1945 */
1946 struct mutex dpll_lock;
1947
565602d7
ML
1948 unsigned int active_crtcs;
1949 unsigned int min_pixclk[I915_MAX_PIPES];
1950
e4607fcf 1951 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1952
7225342a 1953 struct i915_workarounds workarounds;
888b5995 1954
f99d7069
DV
1955 struct i915_frontbuffer_tracking fb_tracking;
1956
652c393a 1957 u16 orig_clock;
f97108d1 1958
c4804411 1959 bool mchbar_need_disable;
f97108d1 1960
a4da4fa4
DV
1961 struct intel_l3_parity l3_parity;
1962
59124506 1963 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1964 u32 edram_cap;
59124506 1965
c6a828d3 1966 /* gen6+ rps state */
c85aa885 1967 struct intel_gen6_power_mgmt rps;
c6a828d3 1968
20e4d407
DV
1969 /* ilk-only ips/rps state. Everything in here is protected by the global
1970 * mchdev_lock in intel_pm.c */
c85aa885 1971 struct intel_ilk_power_mgmt ips;
b5e50c3f 1972
83c00f55 1973 struct i915_power_domains power_domains;
a38911a3 1974
a031d709 1975 struct i915_psr psr;
3f51e471 1976
99584db3 1977 struct i915_gpu_error gpu_error;
ae681d96 1978
c9cddffc
JB
1979 struct drm_i915_gem_object *vlv_pctx;
1980
0695726e 1981#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1982 /* list of fbdev register on this device */
1983 struct intel_fbdev *fbdev;
82e3b8c1 1984 struct work_struct fbdev_suspend_work;
4520f53a 1985#endif
e953fd7b
CW
1986
1987 struct drm_property *broadcast_rgb_property;
3f43c48d 1988 struct drm_property *force_audio_property;
e3689190 1989
58fddc28 1990 /* hda/i915 audio component */
51e1d83c 1991 struct i915_audio_component *audio_component;
58fddc28 1992 bool audio_component_registered;
4a21ef7d
LY
1993 /**
1994 * av_mutex - mutex for audio/video sync
1995 *
1996 */
1997 struct mutex av_mutex;
58fddc28 1998
254f965c 1999 uint32_t hw_context_size;
a33afea5 2000 struct list_head context_list;
f4c956ad 2001
3e68320e 2002 u32 fdi_rx_config;
68d18ad7 2003
c231775c 2004 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2005 u32 chv_phy_control;
c231775c
VS
2006 /*
2007 * Shadows for CHV DPLL_MD regs to keep the state
2008 * checker somewhat working in the presence hardware
2009 * crappiness (can't read out DPLL_MD for pipes B & C).
2010 */
2011 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2012 u32 bxt_phy_grc;
70722468 2013
842f1c8b 2014 u32 suspend_count;
bc87229f 2015 bool suspended_to_idle;
f4c956ad 2016 struct i915_suspend_saved_registers regfile;
ddeea5b0 2017 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2018
656d1b89 2019 enum {
16dcdc4e
PZ
2020 I915_SAGV_UNKNOWN = 0,
2021 I915_SAGV_DISABLED,
2022 I915_SAGV_ENABLED,
2023 I915_SAGV_NOT_CONTROLLED
2024 } sagv_status;
656d1b89 2025
53615a5e
VS
2026 struct {
2027 /*
2028 * Raw watermark latency values:
2029 * in 0.1us units for WM0,
2030 * in 0.5us units for WM1+.
2031 */
2032 /* primary */
2033 uint16_t pri_latency[5];
2034 /* sprite */
2035 uint16_t spr_latency[5];
2036 /* cursor */
2037 uint16_t cur_latency[5];
2af30a5c
PB
2038 /*
2039 * Raw watermark memory latency values
2040 * for SKL for all 8 levels
2041 * in 1us units.
2042 */
2043 uint16_t skl_latency[8];
609cedef 2044
2d41c0b5
PB
2045 /*
2046 * The skl_wm_values structure is a bit too big for stack
2047 * allocation, so we keep the staging struct where we store
2048 * intermediate results here instead.
2049 */
2050 struct skl_wm_values skl_results;
2051
609cedef 2052 /* current hardware state */
2d41c0b5
PB
2053 union {
2054 struct ilk_wm_values hw;
2055 struct skl_wm_values skl_hw;
0018fda1 2056 struct vlv_wm_values vlv;
2d41c0b5 2057 };
58590c14
VS
2058
2059 uint8_t max_level;
ed4a6a7c
MR
2060
2061 /*
2062 * Should be held around atomic WM register writing; also
2063 * protects * intel_crtc->wm.active and
2064 * cstate->wm.need_postvbl_update.
2065 */
2066 struct mutex wm_mutex;
279e99d7
MR
2067
2068 /*
2069 * Set during HW readout of watermarks/DDB. Some platforms
2070 * need to know when we're still using BIOS-provided values
2071 * (which we don't fully trust).
2072 */
2073 bool distrust_bios_wm;
53615a5e
VS
2074 } wm;
2075
8a187455
PZ
2076 struct i915_runtime_pm pm;
2077
a83014d3
OM
2078 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2079 struct {
821ed7df 2080 void (*resume)(struct drm_i915_private *);
117897f4 2081 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2082
73cb9701
CW
2083 struct list_head timelines;
2084 struct i915_gem_timeline global_timeline;
28176ef4 2085 u32 active_requests;
73cb9701 2086
67d97da3
CW
2087 /**
2088 * Is the GPU currently considered idle, or busy executing
2089 * userspace requests? Whilst idle, we allow runtime power
2090 * management to power down the hardware and display clocks.
2091 * In order to reduce the effect on performance, there
2092 * is a slight delay before we do so.
2093 */
67d97da3
CW
2094 bool awake;
2095
2096 /**
2097 * We leave the user IRQ off as much as possible,
2098 * but this means that requests will finish and never
2099 * be retired once the system goes idle. Set a timer to
2100 * fire periodically while the ring is running. When it
2101 * fires, go retire requests.
2102 */
2103 struct delayed_work retire_work;
2104
2105 /**
2106 * When we detect an idle GPU, we want to turn on
2107 * powersaving features. So once we see that there
2108 * are no more requests outstanding and no more
2109 * arrive within a small period of time, we fire
2110 * off the idle_work.
2111 */
2112 struct delayed_work idle_work;
de867c20
CW
2113
2114 ktime_t last_init_time;
a83014d3
OM
2115 } gt;
2116
3be60de9
VS
2117 /* perform PHY state sanity checks? */
2118 bool chv_phy_assert[2];
2119
f9318941
PD
2120 /* Used to save the pipe-to-encoder mapping for audio */
2121 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2122
bdf1e7e3
DV
2123 /*
2124 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2125 * will be rejected. Instead look for a better place.
2126 */
77fec556 2127};
1da177e4 2128
2c1792a1
CW
2129static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2130{
091387c1 2131 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2132}
2133
c49d13ee 2134static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2135{
c49d13ee 2136 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2137}
2138
33a732f4
AD
2139static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2140{
2141 return container_of(guc, struct drm_i915_private, guc);
2142}
2143
b4ac5afc 2144/* Simple iterator over all initialised engines */
3b3f1650
AG
2145#define for_each_engine(engine__, dev_priv__, id__) \
2146 for ((id__) = 0; \
2147 (id__) < I915_NUM_ENGINES; \
2148 (id__)++) \
2149 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2150
bafb0fce
CW
2151#define __mask_next_bit(mask) ({ \
2152 int __idx = ffs(mask) - 1; \
2153 mask &= ~BIT(__idx); \
2154 __idx; \
2155})
2156
c3232b18 2157/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2158#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2159 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2160 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2161
b1d7e4b4
WF
2162enum hdmi_force_audio {
2163 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2164 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2165 HDMI_AUDIO_AUTO, /* trust EDID */
2166 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2167};
2168
190d6cd5 2169#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2170
a071fa00
DV
2171/*
2172 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2173 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2174 * doesn't mean that the hw necessarily already scans it out, but that any
2175 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2176 *
2177 * We have one bit per pipe and per scanout plane type.
2178 */
d1b9d039
SAK
2179#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2180#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2181#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2182 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2183#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2184 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2185#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2186 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2187#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2188 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2189#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2190 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2191
85d1225e
DG
2192/*
2193 * Optimised SGL iterator for GEM objects
2194 */
2195static __always_inline struct sgt_iter {
2196 struct scatterlist *sgp;
2197 union {
2198 unsigned long pfn;
2199 dma_addr_t dma;
2200 };
2201 unsigned int curr;
2202 unsigned int max;
2203} __sgt_iter(struct scatterlist *sgl, bool dma) {
2204 struct sgt_iter s = { .sgp = sgl };
2205
2206 if (s.sgp) {
2207 s.max = s.curr = s.sgp->offset;
2208 s.max += s.sgp->length;
2209 if (dma)
2210 s.dma = sg_dma_address(s.sgp);
2211 else
2212 s.pfn = page_to_pfn(sg_page(s.sgp));
2213 }
2214
2215 return s;
2216}
2217
96d77634
CW
2218static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2219{
2220 ++sg;
2221 if (unlikely(sg_is_chain(sg)))
2222 sg = sg_chain_ptr(sg);
2223 return sg;
2224}
2225
63d15326
DG
2226/**
2227 * __sg_next - return the next scatterlist entry in a list
2228 * @sg: The current sg entry
2229 *
2230 * Description:
2231 * If the entry is the last, return NULL; otherwise, step to the next
2232 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2233 * otherwise just return the pointer to the current element.
2234 **/
2235static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2236{
2237#ifdef CONFIG_DEBUG_SG
2238 BUG_ON(sg->sg_magic != SG_MAGIC);
2239#endif
96d77634 2240 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2241}
2242
85d1225e
DG
2243/**
2244 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2245 * @__dmap: DMA address (output)
2246 * @__iter: 'struct sgt_iter' (iterator state, internal)
2247 * @__sgt: sg_table to iterate over (input)
2248 */
2249#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2250 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2251 ((__dmap) = (__iter).dma + (__iter).curr); \
2252 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2253 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2254
2255/**
2256 * for_each_sgt_page - iterate over the pages of the given sg_table
2257 * @__pp: page pointer (output)
2258 * @__iter: 'struct sgt_iter' (iterator state, internal)
2259 * @__sgt: sg_table to iterate over (input)
2260 */
2261#define for_each_sgt_page(__pp, __iter, __sgt) \
2262 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2263 ((__pp) = (__iter).pfn == 0 ? NULL : \
2264 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2265 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2266 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2267
351e3db2
BV
2268/*
2269 * A command that requires special handling by the command parser.
2270 */
2271struct drm_i915_cmd_descriptor {
2272 /*
2273 * Flags describing how the command parser processes the command.
2274 *
2275 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2276 * a length mask if not set
2277 * CMD_DESC_SKIP: The command is allowed but does not follow the
2278 * standard length encoding for the opcode range in
2279 * which it falls
2280 * CMD_DESC_REJECT: The command is never allowed
2281 * CMD_DESC_REGISTER: The command should be checked against the
2282 * register whitelist for the appropriate ring
2283 * CMD_DESC_MASTER: The command is allowed if the submitting process
2284 * is the DRM master
2285 */
2286 u32 flags;
2287#define CMD_DESC_FIXED (1<<0)
2288#define CMD_DESC_SKIP (1<<1)
2289#define CMD_DESC_REJECT (1<<2)
2290#define CMD_DESC_REGISTER (1<<3)
2291#define CMD_DESC_BITMASK (1<<4)
2292#define CMD_DESC_MASTER (1<<5)
2293
2294 /*
2295 * The command's unique identification bits and the bitmask to get them.
2296 * This isn't strictly the opcode field as defined in the spec and may
2297 * also include type, subtype, and/or subop fields.
2298 */
2299 struct {
2300 u32 value;
2301 u32 mask;
2302 } cmd;
2303
2304 /*
2305 * The command's length. The command is either fixed length (i.e. does
2306 * not include a length field) or has a length field mask. The flag
2307 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2308 * a length mask. All command entries in a command table must include
2309 * length information.
2310 */
2311 union {
2312 u32 fixed;
2313 u32 mask;
2314 } length;
2315
2316 /*
2317 * Describes where to find a register address in the command to check
2318 * against the ring's register whitelist. Only valid if flags has the
2319 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2320 *
2321 * A non-zero step value implies that the command may access multiple
2322 * registers in sequence (e.g. LRI), in that case step gives the
2323 * distance in dwords between individual offset fields.
351e3db2
BV
2324 */
2325 struct {
2326 u32 offset;
2327 u32 mask;
6a65c5b9 2328 u32 step;
351e3db2
BV
2329 } reg;
2330
2331#define MAX_CMD_DESC_BITMASKS 3
2332 /*
2333 * Describes command checks where a particular dword is masked and
2334 * compared against an expected value. If the command does not match
2335 * the expected value, the parser rejects it. Only valid if flags has
2336 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2337 * are valid.
d4d48035
BV
2338 *
2339 * If the check specifies a non-zero condition_mask then the parser
2340 * only performs the check when the bits specified by condition_mask
2341 * are non-zero.
351e3db2
BV
2342 */
2343 struct {
2344 u32 offset;
2345 u32 mask;
2346 u32 expected;
d4d48035
BV
2347 u32 condition_offset;
2348 u32 condition_mask;
351e3db2
BV
2349 } bits[MAX_CMD_DESC_BITMASKS];
2350};
2351
2352/*
2353 * A table of commands requiring special handling by the command parser.
2354 *
33a051a5
CW
2355 * Each engine has an array of tables. Each table consists of an array of
2356 * command descriptors, which must be sorted with command opcodes in
2357 * ascending order.
351e3db2
BV
2358 */
2359struct drm_i915_cmd_table {
2360 const struct drm_i915_cmd_descriptor *table;
2361 int count;
2362};
2363
dbbe9127 2364/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2365#define __I915__(p) ({ \
2366 struct drm_i915_private *__p; \
2367 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2368 __p = (struct drm_i915_private *)p; \
2369 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2370 __p = to_i915((struct drm_device *)p); \
2371 else \
2372 BUILD_BUG(); \
2373 __p; \
2374})
351c3b53 2375#define INTEL_INFO(p) (&__I915__(p)->info)
50a0bc90 2376
55b8f2a7 2377#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2378#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2379
e87a005d 2380#define REVID_FOREVER 0xff
4805fe82 2381#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2382
2383#define GEN_FOREVER (0)
2384/*
2385 * Returns true if Gen is in inclusive range [Start, End].
2386 *
2387 * Use GEN_FOREVER for unbound start and or end.
2388 */
c1812bdb 2389#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2390 unsigned int __s = (s), __e = (e); \
2391 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2392 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2393 if ((__s) != GEN_FOREVER) \
2394 __s = (s) - 1; \
2395 if ((__e) == GEN_FOREVER) \
2396 __e = BITS_PER_LONG - 1; \
2397 else \
2398 __e = (e) - 1; \
c1812bdb 2399 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2400})
2401
e87a005d
JN
2402/*
2403 * Return true if revision is in range [since,until] inclusive.
2404 *
2405 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2406 */
2407#define IS_REVID(p, since, until) \
2408 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2409
50a0bc90
TU
2410#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2411#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
a9097be4 2412#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
50a0bc90 2413#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
a9097be4 2414#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
50a0bc90
TU
2415#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2416#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
a9097be4 2417#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
a26e5239
VS
2418#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2419#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
50a0bc90 2420#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2421#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2422#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2423#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
9b1e14f4 2424#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
a9097be4 2425#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
50a0bc90 2426#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2427#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2428#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2429 INTEL_DEVID(dev_priv) == 0x0152 || \
2430 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2431#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2432#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2433#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2434#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2435#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2436#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
0853723b 2437#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
646d5772 2438#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2439#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2440 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2441#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2442 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2443 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2444 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2445/* ULX machines are also considered ULT. */
50a0bc90
TU
2446#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2447 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2448#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2449 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2450#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2451 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2452#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2453 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2454/* ULX machines are also considered ULT. */
50a0bc90
TU
2455#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2456 INTEL_DEVID(dev_priv) == 0x0A1E)
2457#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2458 INTEL_DEVID(dev_priv) == 0x1913 || \
2459 INTEL_DEVID(dev_priv) == 0x1916 || \
2460 INTEL_DEVID(dev_priv) == 0x1921 || \
2461 INTEL_DEVID(dev_priv) == 0x1926)
2462#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2463 INTEL_DEVID(dev_priv) == 0x1915 || \
2464 INTEL_DEVID(dev_priv) == 0x191E)
2465#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2466 INTEL_DEVID(dev_priv) == 0x5913 || \
2467 INTEL_DEVID(dev_priv) == 0x5916 || \
2468 INTEL_DEVID(dev_priv) == 0x5921 || \
2469 INTEL_DEVID(dev_priv) == 0x5926)
2470#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2471 INTEL_DEVID(dev_priv) == 0x5915 || \
2472 INTEL_DEVID(dev_priv) == 0x591E)
2473#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2474 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2475#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2476 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2477
c007fb4a 2478#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2479
ef712bb4
JN
2480#define SKL_REVID_A0 0x0
2481#define SKL_REVID_B0 0x1
2482#define SKL_REVID_C0 0x2
2483#define SKL_REVID_D0 0x3
2484#define SKL_REVID_E0 0x4
2485#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2486#define SKL_REVID_G0 0x6
2487#define SKL_REVID_H0 0x7
ef712bb4 2488
e87a005d
JN
2489#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2490
ef712bb4 2491#define BXT_REVID_A0 0x0
fffda3f4 2492#define BXT_REVID_A1 0x1
ef712bb4
JN
2493#define BXT_REVID_B0 0x3
2494#define BXT_REVID_C0 0x9
6c74c87f 2495
e2d214ae
TU
2496#define IS_BXT_REVID(dev_priv, since, until) \
2497 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2498
c033a37c
MK
2499#define KBL_REVID_A0 0x0
2500#define KBL_REVID_B0 0x1
fe905819
MK
2501#define KBL_REVID_C0 0x2
2502#define KBL_REVID_D0 0x3
2503#define KBL_REVID_E0 0x4
c033a37c 2504
0853723b
TU
2505#define IS_KBL_REVID(dev_priv, since, until) \
2506 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2507
85436696
JB
2508/*
2509 * The genX designation typically refers to the render engine, so render
2510 * capability related checks should use IS_GEN, while display and other checks
2511 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2512 * chips, etc.).
2513 */
5db94019
TU
2514#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2515#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2516#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2517#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2518#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2519#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2520#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2521#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2522
a19d6ff2
TU
2523#define ENGINE_MASK(id) BIT(id)
2524#define RENDER_RING ENGINE_MASK(RCS)
2525#define BSD_RING ENGINE_MASK(VCS)
2526#define BLT_RING ENGINE_MASK(BCS)
2527#define VEBOX_RING ENGINE_MASK(VECS)
2528#define BSD2_RING ENGINE_MASK(VCS2)
2529#define ALL_ENGINES (~0)
2530
2531#define HAS_ENGINE(dev_priv, id) \
0031fb96 2532 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2533
2534#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2535#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2536#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2537#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2538
0031fb96
TU
2539#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2540#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2541#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2542#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2543 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2544
0031fb96 2545#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2546
0031fb96
TU
2547#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2548#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2549 ((dev_priv)->info.has_logical_ring_contexts)
2550#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2551#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2552#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2553
2554#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2555#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2556 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2557
b45305fc 2558/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2559#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2560
2561/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2562#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2563 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2564 IS_SKL_GT3(dev_priv) || \
2565 IS_SKL_GT4(dev_priv))
185c66e5 2566
4e6b788c
DV
2567/*
2568 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2569 * even when in MSI mode. This results in spurious interrupt warnings if the
2570 * legacy irq no. is shared with another device. The kernel then disables that
2571 * interrupt source and so prevents the other device from working properly.
2572 */
0031fb96
TU
2573#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2574#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2575
cae5852d
ZN
2576/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2577 * rows, which changed the alignment requirements and fence programming.
2578 */
50a0bc90
TU
2579#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2580 !(IS_I915G(dev_priv) || \
2581 IS_I915GM(dev_priv)))
56b857a5
TU
2582#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2583#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2584
56b857a5
TU
2585#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2586#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2587#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2588
50a0bc90 2589#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2590
56b857a5 2591#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2592
56b857a5
TU
2593#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2594#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2595#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2596#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2597#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2598
56b857a5 2599#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2600
6772ffe0 2601#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2602#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2603
1a3d1898
DG
2604/*
2605 * For now, anything with a GuC requires uCode loading, and then supports
2606 * command submission once loaded. But these are logically independent
2607 * properties, so we have separate macros to test them.
2608 */
4805fe82
TU
2609#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2610#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2611#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2612
4805fe82 2613#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2614
4805fe82 2615#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2616
17a303ec
PZ
2617#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2618#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2619#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2620#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2621#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2622#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2623#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2624#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2625#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2626#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2627#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2628#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2629
6e266956
TU
2630#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2631#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2632#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2633#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2634#define HAS_PCH_LPT_LP(dev_priv) \
2635 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2636#define HAS_PCH_LPT_H(dev_priv) \
2637 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2638#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2639#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2640#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2641#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2642
49cff963 2643#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2644
6389dd83
SS
2645#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2646
040d2baa 2647/* DPF == dynamic parity feature */
3c9192bc 2648#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2649#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2650 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2651
c8735b0c 2652#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2653#define GEN9_FREQ_SCALER 3
c8735b0c 2654
05394f39
CW
2655#include "i915_trace.h"
2656
48f112fe
CW
2657static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2658{
2659#ifdef CONFIG_INTEL_IOMMU
2660 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2661 return true;
2662#endif
2663 return false;
2664}
2665
1751fcf9
ML
2666extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2667extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2668
c033666a 2669int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2670 int enable_ppgtt);
0e4ca100 2671
39df9190
CW
2672bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2673
0673ad47 2674/* i915_drv.c */
d15d7538
ID
2675void __printf(3, 4)
2676__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2677 const char *fmt, ...);
2678
2679#define i915_report_error(dev_priv, fmt, ...) \
2680 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2681
c43b5634 2682#ifdef CONFIG_COMPAT
0d6aa60b
DA
2683extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2684 unsigned long arg);
c43b5634 2685#endif
efab0698
JN
2686extern const struct dev_pm_ops i915_pm_ops;
2687
2688extern int i915_driver_load(struct pci_dev *pdev,
2689 const struct pci_device_id *ent);
2690extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2691extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2692extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2693extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2694extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2695extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2696extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2697extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2698extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2699extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2700extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2701int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2702
77913b39 2703/* intel_hotplug.c */
91d14251
TU
2704void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2705 u32 pin_mask, u32 long_mask);
77913b39
JN
2706void intel_hpd_init(struct drm_i915_private *dev_priv);
2707void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2708void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2709bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2710bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2711void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2712
1da177e4 2713/* i915_irq.c */
26a02b8f
CW
2714static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2715{
2716 unsigned long delay;
2717
2718 if (unlikely(!i915.enable_hangcheck))
2719 return;
2720
2721 /* Don't continually defer the hangcheck so that it is always run at
2722 * least once after work has been scheduled on any ring. Otherwise,
2723 * we will ignore a hung ring if a second ring is kept busy.
2724 */
2725
2726 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2727 queue_delayed_work(system_long_wq,
2728 &dev_priv->gpu_error.hangcheck_work, delay);
2729}
2730
58174462 2731__printf(3, 4)
c033666a
CW
2732void i915_handle_error(struct drm_i915_private *dev_priv,
2733 u32 engine_mask,
58174462 2734 const char *fmt, ...);
1da177e4 2735
b963291c 2736extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2737int intel_irq_install(struct drm_i915_private *dev_priv);
2738void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2739
dc97997a
CW
2740extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2741extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2742 bool restore_forcewake);
dc97997a 2743extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2744extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2745extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2746extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2747extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2748 bool restore);
48c1026a 2749const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2750void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2751 enum forcewake_domains domains);
59bad947 2752void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2753 enum forcewake_domains domains);
a6111f7b
CW
2754/* Like above but the caller must manage the uncore.lock itself.
2755 * Must be used with I915_READ_FW and friends.
2756 */
2757void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2758 enum forcewake_domains domains);
2759void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2760 enum forcewake_domains domains);
3accaf7e
MK
2761u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2762
59bad947 2763void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2764
1758b90e
CW
2765int intel_wait_for_register(struct drm_i915_private *dev_priv,
2766 i915_reg_t reg,
2767 const u32 mask,
2768 const u32 value,
2769 const unsigned long timeout_ms);
2770int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2771 i915_reg_t reg,
2772 const u32 mask,
2773 const u32 value,
2774 const unsigned long timeout_ms);
2775
0ad35fed
ZW
2776static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2777{
feddf6e8 2778 return dev_priv->gvt;
0ad35fed
ZW
2779}
2780
c033666a 2781static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2782{
c033666a 2783 return dev_priv->vgpu.active;
cf9d2890 2784}
b1f14ad0 2785
7c463586 2786void
50227e1c 2787i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2788 u32 status_mask);
7c463586
KP
2789
2790void
50227e1c 2791i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2792 u32 status_mask);
7c463586 2793
f8b79e58
ID
2794void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2795void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2796void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2797 uint32_t mask,
2798 uint32_t bits);
fbdedaea
VS
2799void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2800 uint32_t interrupt_mask,
2801 uint32_t enabled_irq_mask);
2802static inline void
2803ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2804{
2805 ilk_update_display_irq(dev_priv, bits, bits);
2806}
2807static inline void
2808ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2809{
2810 ilk_update_display_irq(dev_priv, bits, 0);
2811}
013d3752
VS
2812void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2813 enum pipe pipe,
2814 uint32_t interrupt_mask,
2815 uint32_t enabled_irq_mask);
2816static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2817 enum pipe pipe, uint32_t bits)
2818{
2819 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2820}
2821static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2822 enum pipe pipe, uint32_t bits)
2823{
2824 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2825}
47339cd9
DV
2826void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2827 uint32_t interrupt_mask,
2828 uint32_t enabled_irq_mask);
14443261
VS
2829static inline void
2830ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2831{
2832 ibx_display_interrupt_update(dev_priv, bits, bits);
2833}
2834static inline void
2835ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2836{
2837 ibx_display_interrupt_update(dev_priv, bits, 0);
2838}
2839
673a394b 2840/* i915_gem.c */
673a394b
EA
2841int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
2843int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
2845int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
2847int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
de151cf6
JB
2849int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
673a394b
EA
2851int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
2853int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2854 struct drm_file *file_priv);
2855int i915_gem_execbuffer(struct drm_device *dev, void *data,
2856 struct drm_file *file_priv);
76446cac
JB
2857int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2858 struct drm_file *file_priv);
673a394b
EA
2859int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2860 struct drm_file *file_priv);
199adf40
BW
2861int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file);
2863int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file);
673a394b
EA
2865int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file_priv);
3ef94daa
CW
2867int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2868 struct drm_file *file_priv);
673a394b
EA
2869int i915_gem_set_tiling(struct drm_device *dev, void *data,
2870 struct drm_file *file_priv);
2871int i915_gem_get_tiling(struct drm_device *dev, void *data,
2872 struct drm_file *file_priv);
72778cb2 2873void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
2874int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2875 struct drm_file *file);
5a125c3c
EA
2876int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
23ba4fd0
BW
2878int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
73cb9701 2880int i915_gem_load_init(struct drm_device *dev);
d64aa096 2881void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2882void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 2883int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
2884int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2885
42dcedd4
CW
2886void *i915_gem_object_alloc(struct drm_device *dev);
2887void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2888void i915_gem_object_init(struct drm_i915_gem_object *obj,
2889 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 2890struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
b4bcbe2a 2891 u64 size);
ea70299d
DG
2892struct drm_i915_gem_object *i915_gem_object_create_from_data(
2893 struct drm_device *dev, const void *data, size_t size);
b1f788c6 2894void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 2895void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 2896
058d88c4 2897struct i915_vma * __must_check
ec7adb6e
JL
2898i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2899 const struct i915_ggtt_view *view,
91b2db6f 2900 u64 size,
2ffffd0f
CW
2901 u64 alignment,
2902 u64 flags);
fe14d5f4 2903
aa653a68 2904int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 2905void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2906
7c108fd8
CW
2907void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2908
a4f5ea64 2909static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 2910{
ee286370
CW
2911 return sg->length >> PAGE_SHIFT;
2912}
67d5a50c 2913
96d77634
CW
2914struct scatterlist *
2915i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2916 unsigned int n, unsigned int *offset);
341be1cd 2917
96d77634
CW
2918struct page *
2919i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2920 unsigned int n);
67d5a50c 2921
96d77634
CW
2922struct page *
2923i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2924 unsigned int n);
67d5a50c 2925
96d77634
CW
2926dma_addr_t
2927i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2928 unsigned long n);
ee286370 2929
03ac84f1
CW
2930void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2931 struct sg_table *pages);
a4f5ea64
CW
2932int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2933
2934static inline int __must_check
2935i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2936{
1233e2db 2937 might_lock(&obj->mm.lock);
a4f5ea64 2938
1233e2db 2939 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
2940 return 0;
2941
2942 return __i915_gem_object_get_pages(obj);
2943}
2944
2945static inline void
2946__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 2947{
a4f5ea64
CW
2948 GEM_BUG_ON(!obj->mm.pages);
2949
1233e2db 2950 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
2951}
2952
2953static inline bool
2954i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2955{
1233e2db 2956 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
2957}
2958
2959static inline void
2960__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2961{
a4f5ea64
CW
2962 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
2963 GEM_BUG_ON(!obj->mm.pages);
2964
1233e2db
CW
2965 atomic_dec(&obj->mm.pages_pin_count);
2966 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 2967}
0a798eb9 2968
1233e2db
CW
2969static inline void
2970i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 2971{
a4f5ea64 2972 __i915_gem_object_unpin_pages(obj);
a5570178
CW
2973}
2974
548625ee
CW
2975enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
2976 I915_MM_NORMAL = 0,
2977 I915_MM_SHRINKER
2978};
2979
2980void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2981 enum i915_mm_subclass subclass);
03ac84f1 2982void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 2983
d31d7cb1
CW
2984enum i915_map_type {
2985 I915_MAP_WB = 0,
2986 I915_MAP_WC,
2987};
2988
0a798eb9
CW
2989/**
2990 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
2991 * @obj - the object to map into kernel address space
d31d7cb1 2992 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
2993 *
2994 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
2995 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
2996 * the kernel address space. Based on the @type of mapping, the PTE will be
2997 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 2998 *
1233e2db
CW
2999 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3000 * mapping is no longer required.
0a798eb9 3001 *
8305216f
DG
3002 * Returns the pointer through which to access the mapped object, or an
3003 * ERR_PTR() on error.
0a798eb9 3004 */
d31d7cb1
CW
3005void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3006 enum i915_map_type type);
0a798eb9
CW
3007
3008/**
3009 * i915_gem_object_unpin_map - releases an earlier mapping
3010 * @obj - the object to unmap
3011 *
3012 * After pinning the object and mapping its pages, once you are finished
3013 * with your access, call i915_gem_object_unpin_map() to release the pin
3014 * upon the mapping. Once the pin count reaches zero, that mapping may be
3015 * removed.
0a798eb9
CW
3016 */
3017static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3018{
0a798eb9
CW
3019 i915_gem_object_unpin_pages(obj);
3020}
3021
43394c7d
CW
3022int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3023 unsigned int *needs_clflush);
3024int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3025 unsigned int *needs_clflush);
3026#define CLFLUSH_BEFORE 0x1
3027#define CLFLUSH_AFTER 0x2
3028#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3029
3030static inline void
3031i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3032{
3033 i915_gem_object_unpin_pages(obj);
3034}
3035
54cf91dc 3036int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3037void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3038 struct drm_i915_gem_request *req,
3039 unsigned int flags);
ff72145b
DA
3040int i915_gem_dumb_create(struct drm_file *file_priv,
3041 struct drm_device *dev,
3042 struct drm_mode_create_dumb *args);
da6b51d0
DA
3043int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3044 uint32_t handle, uint64_t *offset);
4cc69075 3045int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3046
3047void i915_gem_track_fb(struct drm_i915_gem_object *old,
3048 struct drm_i915_gem_object *new,
3049 unsigned frontbuffer_bits);
3050
73cb9701 3051int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3052
8d9fc7fd 3053struct drm_i915_gem_request *
0bc40be8 3054i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3055
67d97da3 3056void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3057
1f83fee0
DV
3058static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3059{
8af29b0c 3060 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3061}
3062
8af29b0c 3063static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3064{
8af29b0c 3065 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3066}
3067
8af29b0c 3068static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3069{
8af29b0c 3070 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3071}
3072
3073static inline u32 i915_reset_count(struct i915_gpu_error *error)
3074{
8af29b0c 3075 return READ_ONCE(error->reset_count);
1f83fee0 3076}
a71d8d94 3077
821ed7df
CW
3078void i915_gem_reset(struct drm_i915_private *dev_priv);
3079void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3080void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3081int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3082int __must_check i915_gem_init_hw(struct drm_device *dev);
3083void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3084void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3085int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3086 unsigned int flags);
45c5f202 3087int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3088void i915_gem_resume(struct drm_device *dev);
de151cf6 3089int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3090int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3091 unsigned int flags,
3092 long timeout,
3093 struct intel_rps_client *rps);
6b5e90f5
CW
3094int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3095 unsigned int flags,
3096 int priority);
3097#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3098
2e2f351d 3099int __must_check
2021746e
CW
3100i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3101 bool write);
3102int __must_check
dabdfe02 3103i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3104struct i915_vma * __must_check
2da3b9b9
CW
3105i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3106 u32 alignment,
e6617330 3107 const struct i915_ggtt_view *view);
058d88c4 3108void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3109int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3110 int align);
b29c19b6 3111int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3112void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3113
a9f1481f
CW
3114u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3115 int tiling_mode);
3116u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3117 int tiling_mode, bool fenced);
467cffba 3118
e4ffd173
CW
3119int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3120 enum i915_cache_level cache_level);
3121
1286ff73
DV
3122struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3123 struct dma_buf *dma_buf);
3124
3125struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3126 struct drm_gem_object *gem_obj, int flags);
3127
fe14d5f4 3128struct i915_vma *
ec7adb6e 3129i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3130 struct i915_address_space *vm,
3131 const struct i915_ggtt_view *view);
fe14d5f4 3132
accfef2e
BW
3133struct i915_vma *
3134i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3135 struct i915_address_space *vm,
3136 const struct i915_ggtt_view *view);
5c2abbea 3137
841cd773
DV
3138static inline struct i915_hw_ppgtt *
3139i915_vm_to_ppgtt(struct i915_address_space *vm)
3140{
841cd773
DV
3141 return container_of(vm, struct i915_hw_ppgtt, base);
3142}
3143
058d88c4
CW
3144static inline struct i915_vma *
3145i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3146 const struct i915_ggtt_view *view)
a70a3148 3147{
058d88c4 3148 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3149}
3150
058d88c4
CW
3151static inline unsigned long
3152i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3153 const struct i915_ggtt_view *view)
e6617330 3154{
bde13ebd 3155 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3156}
b287110e 3157
b42fe9ca 3158/* i915_gem_fence_reg.c */
49ef5294
CW
3159int __must_check i915_vma_get_fence(struct i915_vma *vma);
3160int __must_check i915_vma_put_fence(struct i915_vma *vma);
3161
41a36b73
DV
3162void i915_gem_restore_fences(struct drm_device *dev);
3163
7f96ecaf 3164void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
03ac84f1
CW
3165void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3166 struct sg_table *pages);
3167void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3168 struct sg_table *pages);
7f96ecaf 3169
254f965c 3170/* i915_gem_context.c */
8245be31 3171int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3172void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3173void i915_gem_context_fini(struct drm_device *dev);
e422b888 3174int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3175void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3176int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3177int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3178struct i915_vma *
3179i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3180 unsigned int flags);
dce3271b 3181void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3182struct drm_i915_gem_object *
3183i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3184struct i915_gem_context *
3185i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3186
3187static inline struct i915_gem_context *
3188i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3189{
3190 struct i915_gem_context *ctx;
3191
091387c1 3192 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3193
3194 ctx = idr_find(&file_priv->context_idr, id);
3195 if (!ctx)
3196 return ERR_PTR(-ENOENT);
3197
3198 return ctx;
3199}
3200
9a6feaf0
CW
3201static inline struct i915_gem_context *
3202i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3203{
691e6415 3204 kref_get(&ctx->ref);
9a6feaf0 3205 return ctx;
dce3271b
MK
3206}
3207
9a6feaf0 3208static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3209{
091387c1 3210 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3211 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3212}
3213
80b204bc
CW
3214static inline struct intel_timeline *
3215i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3216 struct intel_engine_cs *engine)
3217{
3218 struct i915_address_space *vm;
3219
3220 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3221 return &vm->timeline.engine[engine->id];
3222}
3223
e2efd130 3224static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3225{
821d66dd 3226 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3227}
3228
84624813
BW
3229int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file);
3231int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3232 struct drm_file *file);
c9dc0f35
CW
3233int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3234 struct drm_file *file_priv);
3235int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3236 struct drm_file *file_priv);
d538704b
CW
3237int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3238 struct drm_file *file);
1286ff73 3239
679845ed 3240/* i915_gem_evict.c */
e522ac23 3241int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3242 u64 min_size, u64 alignment,
679845ed 3243 unsigned cache_level,
2ffffd0f 3244 u64 start, u64 end,
1ec9e26d 3245 unsigned flags);
506a8e87 3246int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3247int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3248
0260c420 3249/* belongs in i915_gem_gtt.h */
c033666a 3250static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3251{
600f4368 3252 wmb();
c033666a 3253 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3254 intel_gtt_chipset_flush();
3255}
246cbfb5 3256
9797fbfb 3257/* i915_gem_stolen.c */
d713fd49
PZ
3258int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3259 struct drm_mm_node *node, u64 size,
3260 unsigned alignment);
a9da512b
PZ
3261int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3262 struct drm_mm_node *node, u64 size,
3263 unsigned alignment, u64 start,
3264 u64 end);
d713fd49
PZ
3265void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3266 struct drm_mm_node *node);
9797fbfb
CW
3267int i915_gem_init_stolen(struct drm_device *dev);
3268void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3269struct drm_i915_gem_object *
3270i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3271struct drm_i915_gem_object *
3272i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3273 u32 stolen_offset,
3274 u32 gtt_offset,
3275 u32 size);
9797fbfb 3276
920cf419
CW
3277/* i915_gem_internal.c */
3278struct drm_i915_gem_object *
3279i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3280 unsigned int size);
3281
be6a0376
DV
3282/* i915_gem_shrinker.c */
3283unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3284 unsigned long target,
be6a0376
DV
3285 unsigned flags);
3286#define I915_SHRINK_PURGEABLE 0x1
3287#define I915_SHRINK_UNBOUND 0x2
3288#define I915_SHRINK_BOUND 0x4
5763ff04 3289#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3290#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3291unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3292void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3293void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3294
3295
673a394b 3296/* i915_gem_tiling.c */
2c1792a1 3297static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3298{
091387c1 3299 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3300
3301 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3302 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3303}
3304
2017263e 3305/* i915_debugfs.c */
f8c168fa 3306#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3307int i915_debugfs_register(struct drm_i915_private *dev_priv);
3308void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3309int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3310void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3311#else
8d35acba
CW
3312static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3313static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3314static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3315{ return 0; }
ce5e2ac1 3316static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3317#endif
84734a04
MK
3318
3319/* i915_gpu_error.c */
98a2f411
CW
3320#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3321
edc3d884
MK
3322__printf(2, 3)
3323void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3324int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3325 const struct i915_error_state_file_priv *error);
4dc955f7 3326int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3327 struct drm_i915_private *i915,
4dc955f7
MK
3328 size_t count, loff_t pos);
3329static inline void i915_error_state_buf_release(
3330 struct drm_i915_error_state_buf *eb)
3331{
3332 kfree(eb->buf);
3333}
c033666a
CW
3334void i915_capture_error_state(struct drm_i915_private *dev_priv,
3335 u32 engine_mask,
58174462 3336 const char *error_msg);
84734a04
MK
3337void i915_error_state_get(struct drm_device *dev,
3338 struct i915_error_state_file_priv *error_priv);
3339void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3340void i915_destroy_error_state(struct drm_device *dev);
3341
98a2f411
CW
3342#else
3343
3344static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3345 u32 engine_mask,
3346 const char *error_msg)
3347{
3348}
3349
3350static inline void i915_destroy_error_state(struct drm_device *dev)
3351{
3352}
3353
3354#endif
3355
0a4cd7c8 3356const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3357
351e3db2 3358/* i915_cmd_parser.c */
1ca3712c 3359int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3360void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3361void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3362bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3363int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3364 struct drm_i915_gem_object *batch_obj,
3365 struct drm_i915_gem_object *shadow_batch_obj,
3366 u32 batch_start_offset,
3367 u32 batch_len,
3368 bool is_master);
351e3db2 3369
317c35d1
JB
3370/* i915_suspend.c */
3371extern int i915_save_state(struct drm_device *dev);
3372extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3373
0136db58 3374/* i915_sysfs.c */
694c2828
DW
3375void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3376void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3377
f899fc64
CW
3378/* intel_i2c.c */
3379extern int intel_setup_gmbus(struct drm_device *dev);
3380extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3381extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3382 unsigned int pin);
3bd7d909 3383
0184df46
JN
3384extern struct i2c_adapter *
3385intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3386extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3387extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3388static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3389{
3390 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3391}
f899fc64
CW
3392extern void intel_i2c_reset(struct drm_device *dev);
3393
8b8e1a89 3394/* intel_bios.c */
98f3a1dc 3395int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3396bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3397bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3398bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3399bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3400bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3401bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3402bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3403bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3404 enum port port);
6389dd83
SS
3405bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3406 enum port port);
3407
8b8e1a89 3408
3b617967 3409/* intel_opregion.c */
44834a67 3410#ifdef CONFIG_ACPI
6f9f4b7a 3411extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3412extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3413extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3414extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3415extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3416 bool enable);
6f9f4b7a 3417extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3418 pci_power_t state);
6f9f4b7a 3419extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3420#else
6f9f4b7a 3421static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3422static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3423static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3424static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3425{
3426}
9c4b0a68
JN
3427static inline int
3428intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3429{
3430 return 0;
3431}
ecbc5cf3 3432static inline int
6f9f4b7a 3433intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3434{
3435 return 0;
3436}
6f9f4b7a 3437static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3438{
3439 return -ENODEV;
3440}
65e082c9 3441#endif
8ee1c3db 3442
723bfd70
JB
3443/* intel_acpi.c */
3444#ifdef CONFIG_ACPI
3445extern void intel_register_dsm_handler(void);
3446extern void intel_unregister_dsm_handler(void);
3447#else
3448static inline void intel_register_dsm_handler(void) { return; }
3449static inline void intel_unregister_dsm_handler(void) { return; }
3450#endif /* CONFIG_ACPI */
3451
94b4f3ba
CW
3452/* intel_device_info.c */
3453static inline struct intel_device_info *
3454mkwrite_device_info(struct drm_i915_private *dev_priv)
3455{
3456 return (struct intel_device_info *)&dev_priv->info;
3457}
3458
3459void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3460void intel_device_info_dump(struct drm_i915_private *dev_priv);
3461
79e53945 3462/* modesetting */
f817586c 3463extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3464extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3465extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3466extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3467extern int intel_connector_register(struct drm_connector *);
c191eca1 3468extern void intel_connector_unregister(struct drm_connector *);
28d52043 3469extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3470extern void intel_display_resume(struct drm_device *dev);
44cec740 3471extern void i915_redisable_vga(struct drm_device *dev);
04098753 3472extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3473extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3474extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3475extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3476extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3477 bool enable);
3bad0781 3478
c0c7babc
BW
3479int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3480 struct drm_file *file);
575155a9 3481
6ef3d427 3482/* overlay */
c033666a
CW
3483extern struct intel_overlay_error_state *
3484intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3485extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3486 struct intel_overlay_error_state *error);
c4a1d9e4 3487
c033666a
CW
3488extern struct intel_display_error_state *
3489intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3490extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3491 struct drm_device *dev,
3492 struct intel_display_error_state *error);
6ef3d427 3493
151a49d0
TR
3494int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3495int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3496
3497/* intel_sideband.c */
707b6e3d
D
3498u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3499void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3500u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3501u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3502void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3503u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3504void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3505u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3506void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3507u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3508void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3509u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3510void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3511u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3512 enum intel_sbi_destination destination);
3513void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3514 enum intel_sbi_destination destination);
e9fe51c6
SK
3515u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3516void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3517
b7fa22d8 3518/* intel_dpio_phy.c */
ed37892e
ACO
3519void bxt_port_to_phy_channel(enum port port,
3520 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3521void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3522 enum port port, u32 margin, u32 scale,
3523 u32 enable, u32 deemphasis);
47a6bc61
ACO
3524void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3525void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3526bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3527 enum dpio_phy phy);
3528bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3529 enum dpio_phy phy);
3530uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3531 uint8_t lane_count);
3532void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3533 uint8_t lane_lat_optim_mask);
3534uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3535
b7fa22d8
ACO
3536void chv_set_phy_signal_level(struct intel_encoder *encoder,
3537 u32 deemph_reg_value, u32 margin_reg_value,
3538 bool uniq_trans_scale);
844b2f9a
ACO
3539void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3540 bool reset);
419b1b7a 3541void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3542void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3543void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3544void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3545
53d98725
ACO
3546void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3547 u32 demph_reg_value, u32 preemph_reg_value,
3548 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3549void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3550void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3551void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3552
616bc820
VS
3553int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3554int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3555
0b274481
BW
3556#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3557#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3558
3559#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3560#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3561#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3562#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3563
3564#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3565#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3566#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3567#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3568
698b3135
CW
3569/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3570 * will be implemented using 2 32-bit writes in an arbitrary order with
3571 * an arbitrary delay between them. This can cause the hardware to
3572 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3573 * machine death. For this reason we do not support I915_WRITE64, or
3574 * dev_priv->uncore.funcs.mmio_writeq.
3575 *
3576 * When reading a 64-bit value as two 32-bit values, the delay may cause
3577 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3578 * occasionally a 64-bit register does not actualy support a full readq
3579 * and must be read using two 32-bit reads.
3580 *
3581 * You have been warned.
698b3135 3582 */
0b274481 3583#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3584
50877445 3585#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3586 u32 upper, lower, old_upper, loop = 0; \
3587 upper = I915_READ(upper_reg); \
ee0a227b 3588 do { \
acd29f7b 3589 old_upper = upper; \
ee0a227b 3590 lower = I915_READ(lower_reg); \
acd29f7b
CW
3591 upper = I915_READ(upper_reg); \
3592 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3593 (u64)upper << 32 | lower; })
50877445 3594
cae5852d
ZN
3595#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3596#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3597
75aa3f63
VS
3598#define __raw_read(x, s) \
3599static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3600 i915_reg_t reg) \
75aa3f63 3601{ \
f0f59a00 3602 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3603}
3604
3605#define __raw_write(x, s) \
3606static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3607 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3608{ \
f0f59a00 3609 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3610}
3611__raw_read(8, b)
3612__raw_read(16, w)
3613__raw_read(32, l)
3614__raw_read(64, q)
3615
3616__raw_write(8, b)
3617__raw_write(16, w)
3618__raw_write(32, l)
3619__raw_write(64, q)
3620
3621#undef __raw_read
3622#undef __raw_write
3623
a6111f7b 3624/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3625 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3626 * controlled.
aafee2eb 3627 *
a6111f7b 3628 * Think twice, and think again, before using these.
aafee2eb
AH
3629 *
3630 * As an example, these accessors can possibly be used between:
3631 *
3632 * spin_lock_irq(&dev_priv->uncore.lock);
3633 * intel_uncore_forcewake_get__locked();
3634 *
3635 * and
3636 *
3637 * intel_uncore_forcewake_put__locked();
3638 * spin_unlock_irq(&dev_priv->uncore.lock);
3639 *
3640 *
3641 * Note: some registers may not need forcewake held, so
3642 * intel_uncore_forcewake_{get,put} can be omitted, see
3643 * intel_uncore_forcewake_for_reg().
3644 *
3645 * Certain architectures will die if the same cacheline is concurrently accessed
3646 * by different clients (e.g. on Ivybridge). Access to registers should
3647 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3648 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3649 */
75aa3f63
VS
3650#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3651#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3652#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3653#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3654
55bc60db
VS
3655/* "Broadcast RGB" property */
3656#define INTEL_BROADCAST_RGB_AUTO 0
3657#define INTEL_BROADCAST_RGB_FULL 1
3658#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3659
920a14b2 3660static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3661{
920a14b2 3662 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3663 return VLV_VGACNTRL;
920a14b2 3664 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3665 return CPU_VGACNTRL;
766aa1c4
VS
3666 else
3667 return VGACNTRL;
3668}
3669
df97729f
ID
3670static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3671{
3672 unsigned long j = msecs_to_jiffies(m);
3673
3674 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3675}
3676
7bd0e226
DV
3677static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3678{
3679 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3680}
3681
df97729f
ID
3682static inline unsigned long
3683timespec_to_jiffies_timeout(const struct timespec *value)
3684{
3685 unsigned long j = timespec_to_jiffies(value);
3686
3687 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3688}
3689
dce56b3c
PZ
3690/*
3691 * If you need to wait X milliseconds between events A and B, but event B
3692 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3693 * when event A happened, then just before event B you call this function and
3694 * pass the timestamp as the first argument, and X as the second argument.
3695 */
3696static inline void
3697wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3698{
ec5e0cfb 3699 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3700
3701 /*
3702 * Don't re-read the value of "jiffies" every time since it may change
3703 * behind our back and break the math.
3704 */
3705 tmp_jiffies = jiffies;
3706 target_jiffies = timestamp_jiffies +
3707 msecs_to_jiffies_timeout(to_wait_ms);
3708
3709 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3710 remaining_jiffies = target_jiffies - tmp_jiffies;
3711 while (remaining_jiffies)
3712 remaining_jiffies =
3713 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3714 }
3715}
221fe799
CW
3716
3717static inline bool
3718__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3719{
f69a02c9
CW
3720 struct intel_engine_cs *engine = req->engine;
3721
7ec2c73b
CW
3722 /* Before we do the heavier coherent read of the seqno,
3723 * check the value (hopefully) in the CPU cacheline.
3724 */
65e4760e 3725 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3726 return true;
3727
688e6c72
CW
3728 /* Ensure our read of the seqno is coherent so that we
3729 * do not "miss an interrupt" (i.e. if this is the last
3730 * request and the seqno write from the GPU is not visible
3731 * by the time the interrupt fires, we will see that the
3732 * request is incomplete and go back to sleep awaiting
3733 * another interrupt that will never come.)
3734 *
3735 * Strictly, we only need to do this once after an interrupt,
3736 * but it is easier and safer to do it every time the waiter
3737 * is woken.
3738 */
3d5564e9 3739 if (engine->irq_seqno_barrier &&
dbd6ef29 3740 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3741 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3742 struct task_struct *tsk;
3743
3d5564e9
CW
3744 /* The ordering of irq_posted versus applying the barrier
3745 * is crucial. The clearing of the current irq_posted must
3746 * be visible before we perform the barrier operation,
3747 * such that if a subsequent interrupt arrives, irq_posted
3748 * is reasserted and our task rewoken (which causes us to
3749 * do another __i915_request_irq_complete() immediately
3750 * and reapply the barrier). Conversely, if the clear
3751 * occurs after the barrier, then an interrupt that arrived
3752 * whilst we waited on the barrier would not trigger a
3753 * barrier on the next pass, and the read may not see the
3754 * seqno update.
3755 */
f69a02c9 3756 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3757
3758 /* If we consume the irq, but we are no longer the bottom-half,
3759 * the real bottom-half may not have serialised their own
3760 * seqno check with the irq-barrier (i.e. may have inspected
3761 * the seqno before we believe it coherent since they see
3762 * irq_posted == false but we are still running).
3763 */
3764 rcu_read_lock();
dbd6ef29 3765 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3766 if (tsk && tsk != current)
3767 /* Note that if the bottom-half is changed as we
3768 * are sending the wake-up, the new bottom-half will
3769 * be woken by whomever made the change. We only have
3770 * to worry about when we steal the irq-posted for
3771 * ourself.
3772 */
3773 wake_up_process(tsk);
3774 rcu_read_unlock();
3775
65e4760e 3776 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3777 return true;
3778 }
688e6c72 3779
688e6c72
CW
3780 return false;
3781}
3782
0b1de5d5
CW
3783void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3784bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3785
c58305af
CW
3786/* i915_mm.c */
3787int remap_io_mapping(struct vm_area_struct *vma,
3788 unsigned long addr, unsigned long pfn, unsigned long size,
3789 struct io_mapping *iomap);
3790
4b30cb23
CW
3791#define ptr_mask_bits(ptr) ({ \
3792 unsigned long __v = (unsigned long)(ptr); \
3793 (typeof(ptr))(__v & PAGE_MASK); \
3794})
3795
d31d7cb1
CW
3796#define ptr_unpack_bits(ptr, bits) ({ \
3797 unsigned long __v = (unsigned long)(ptr); \
3798 (bits) = __v & ~PAGE_MASK; \
3799 (typeof(ptr))(__v & PAGE_MASK); \
3800})
3801
3802#define ptr_pack_bits(ptr, bits) \
3803 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3804
78ef2d9a
CW
3805#define fetch_and_zero(ptr) ({ \
3806 typeof(*ptr) __T = *(ptr); \
3807 *(ptr) = (typeof(*ptr))0; \
3808 __T; \
3809})
3810
1da177e4 3811#endif