]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Introduce GEN5_FEATURES for device info
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
c4a8a7c7 73#define DRIVER_DATE "20160902"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458struct drm_i915_fence_reg {
a1e5afbe 459 struct list_head link;
49ef5294
CW
460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
1690e1eb 462 int pin_count;
49ef5294
CW
463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
de151cf6 473};
7c1c2871 474
9b9d172d 475struct sdvo_device_mapping {
e957d772 476 u8 initialized;
9b9d172d 477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
e957d772 480 u8 i2c_pin;
b1083333 481 u8 ddc_pin;
9b9d172d 482};
483
7bd688cd 484struct intel_connector;
820d2d77 485struct intel_encoder;
5cec258b 486struct intel_crtc_state;
5724dbd1 487struct intel_initial_plane_config;
0e8ffe1b 488struct intel_crtc;
ee9300bb
DV
489struct intel_limit;
490struct dpll;
b8cecdf5 491
e70236a8 492struct drm_i915_display_funcs {
e70236a8
JB
493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 502 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 508 struct intel_crtc_state *);
5724dbd1
DL
509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
190f68c5
ACO
511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
4a806558
ML
513 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
514 struct drm_atomic_state *old_state);
515 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
516 struct drm_atomic_state *old_state);
896e5bb0
L
517 void (*update_crtcs)(struct drm_atomic_state *state,
518 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
5e7234c9 521 const struct drm_display_mode *adjusted_mode);
69bfe1a9 522 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 523 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 524 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
527 struct drm_i915_gem_object *obj,
528 struct drm_i915_gem_request *req,
529 uint32_t flags);
91d14251 530 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
531 /* clock updates for mode set */
532 /* cursor updates */
533 /* render clock increase/decrease */
534 /* display clock increase/decrease */
535 /* pll clock increase/decrease */
8563b1e8 536
b95c5321
ML
537 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
538 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
539};
540
48c1026a
MK
541enum forcewake_domain_id {
542 FW_DOMAIN_ID_RENDER = 0,
543 FW_DOMAIN_ID_BLITTER,
544 FW_DOMAIN_ID_MEDIA,
545
546 FW_DOMAIN_ID_COUNT
547};
548
549enum forcewake_domains {
550 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
551 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
552 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
553 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
554 FORCEWAKE_BLITTER |
555 FORCEWAKE_MEDIA)
556};
557
3756685a
TU
558#define FW_REG_READ (1)
559#define FW_REG_WRITE (2)
560
561enum forcewake_domains
562intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
563 i915_reg_t reg, unsigned int op);
564
907b28c5 565struct intel_uncore_funcs {
c8d9a590 566 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 567 enum forcewake_domains domains);
c8d9a590 568 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 569 enum forcewake_domains domains);
0b274481 570
f0f59a00
VS
571 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
572 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 575
f0f59a00 576 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 577 uint8_t val, bool trace);
f0f59a00 578 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 579 uint16_t val, bool trace);
f0f59a00 580 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 581 uint32_t val, bool trace);
990bbdad
CW
582};
583
907b28c5
CW
584struct intel_uncore {
585 spinlock_t lock; /** lock is also taken in irq contexts. */
586
587 struct intel_uncore_funcs funcs;
588
589 unsigned fifo_count;
48c1026a 590 enum forcewake_domains fw_domains;
b2cff0db
CW
591
592 struct intel_uncore_forcewake_domain {
593 struct drm_i915_private *i915;
48c1026a 594 enum forcewake_domain_id id;
33c582c1 595 enum forcewake_domains mask;
b2cff0db 596 unsigned wake_count;
a57a4a67 597 struct hrtimer timer;
f0f59a00 598 i915_reg_t reg_set;
05a2fb15
MK
599 u32 val_set;
600 u32 val_clear;
f0f59a00
VS
601 i915_reg_t reg_ack;
602 i915_reg_t reg_post;
05a2fb15 603 u32 val_reset;
b2cff0db 604 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
605
606 int unclaimed_mmio_check;
b2cff0db
CW
607};
608
609/* Iterate over initialised fw domains */
33c582c1
TU
610#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
611 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
612 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
613 (domain__)++) \
614 for_each_if ((mask__) & (domain__)->mask)
615
616#define for_each_fw_domain(domain__, dev_priv__) \
617 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 618
b6e7d894
DL
619#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
620#define CSR_VERSION_MAJOR(version) ((version) >> 16)
621#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
622
eb805623 623struct intel_csr {
8144ac59 624 struct work_struct work;
eb805623 625 const char *fw_path;
a7f749f9 626 uint32_t *dmc_payload;
eb805623 627 uint32_t dmc_fw_size;
b6e7d894 628 uint32_t version;
eb805623 629 uint32_t mmio_count;
f0f59a00 630 i915_reg_t mmioaddr[8];
eb805623 631 uint32_t mmiodata[8];
832dba88 632 uint32_t dc_state;
a37baf3b 633 uint32_t allowed_dc_mask;
eb805623
DV
634};
635
79fc46df
DL
636#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
637 func(is_mobile) sep \
638 func(is_i85x) sep \
639 func(is_i915g) sep \
640 func(is_i945gm) sep \
641 func(is_g33) sep \
642 func(need_gfx_hws) sep \
643 func(is_g4x) sep \
644 func(is_pineview) sep \
645 func(is_broadwater) sep \
646 func(is_crestline) sep \
647 func(is_ivybridge) sep \
648 func(is_valleyview) sep \
666a4537 649 func(is_cherryview) sep \
79fc46df 650 func(is_haswell) sep \
ab0d24ac 651 func(is_broadwell) sep \
7201c0b3 652 func(is_skylake) sep \
7526ac19 653 func(is_broxton) sep \
ef11bdb3 654 func(is_kabylake) sep \
b833d685 655 func(is_preliminary) sep \
79fc46df 656 func(has_fbc) sep \
6e3b84d8 657 func(has_psr) sep \
4aa4c23f 658 func(has_runtime_pm) sep \
3bacde19 659 func(has_csr) sep \
53233f08 660 func(has_resource_streamer) sep \
86f3624b 661 func(has_rc6) sep \
33b5bf82 662 func(has_rc6p) sep \
1d3fe53b 663 func(has_dp_mst) sep \
79fc46df
DL
664 func(has_pipe_cxsr) sep \
665 func(has_hotplug) sep \
666 func(cursor_needs_physical) sep \
667 func(has_overlay) sep \
668 func(overlay_needs_physical) sep \
669 func(supports_tv) sep \
dd93be58 670 func(has_llc) sep \
ca377809 671 func(has_snoop) sep \
30568c45 672 func(has_ddi) sep \
33e141ed 673 func(has_fpga_dbg) sep \
674 func(has_pooled_eu)
c96ea64e 675
a587f779
DL
676#define DEFINE_FLAG(name) u8 name:1
677#define SEP_SEMICOLON ;
c96ea64e 678
915490d5 679struct sseu_dev_info {
f08a0c92 680 u8 slice_mask;
57ec171e 681 u8 subslice_mask;
915490d5
ID
682 u8 eu_total;
683 u8 eu_per_subslice;
43b67998
ID
684 u8 min_eu_in_pool;
685 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
686 u8 subslice_7eu[3];
687 u8 has_slice_pg:1;
688 u8 has_subslice_pg:1;
689 u8 has_eu_pg:1;
915490d5
ID
690};
691
57ec171e
ID
692static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
693{
694 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
695}
696
cfdf1fa2 697struct intel_device_info {
10fce67a 698 u32 display_mmio_offset;
87f1f465 699 u16 device_id;
ac208a8b 700 u8 num_pipes;
d615a166 701 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 702 u8 gen;
ae5702d2 703 u16 gen_mask;
73ae478c 704 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 705 u8 num_rings;
a587f779 706 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
707 /* Register offsets for the various display pipes and transcoders */
708 int pipe_offsets[I915_MAX_TRANSCODERS];
709 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 710 int palette_offsets[I915_MAX_PIPES];
5efb3e28 711 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
712
713 /* Slice/subslice/EU info */
43b67998 714 struct sseu_dev_info sseu;
82cf435b
LL
715
716 struct color_luts {
717 u16 degamma_lut_size;
718 u16 gamma_lut_size;
719 } color;
cfdf1fa2
KH
720};
721
a587f779
DL
722#undef DEFINE_FLAG
723#undef SEP_SEMICOLON
724
2bd160a1
CW
725struct intel_display_error_state;
726
727struct drm_i915_error_state {
728 struct kref ref;
729 struct timeval time;
730
731 char error_msg[128];
732 bool simulated;
733 int iommu;
734 u32 reset_count;
735 u32 suspend_count;
736 struct intel_device_info device_info;
737
738 /* Generic register state */
739 u32 eir;
740 u32 pgtbl_er;
741 u32 ier;
742 u32 gtier[4];
743 u32 ccid;
744 u32 derrmr;
745 u32 forcewake;
746 u32 error; /* gen6+ */
747 u32 err_int; /* gen7 */
748 u32 fault_data0; /* gen8, gen9 */
749 u32 fault_data1; /* gen8, gen9 */
750 u32 done_reg;
751 u32 gac_eco;
752 u32 gam_ecochk;
753 u32 gab_ctl;
754 u32 gfx_mode;
755 u32 extra_instdone[I915_NUM_INSTDONE_REG];
756 u64 fence[I915_MAX_NUM_FENCES];
757 struct intel_overlay_error_state *overlay;
758 struct intel_display_error_state *display;
51d545d0 759 struct drm_i915_error_object *semaphore;
2bd160a1
CW
760
761 struct drm_i915_error_engine {
762 int engine_id;
763 /* Software tracked state */
764 bool waiting;
765 int num_waiters;
766 int hangcheck_score;
767 enum intel_engine_hangcheck_action hangcheck_action;
768 struct i915_address_space *vm;
769 int num_requests;
770
771 /* our own tracking of ring head and tail */
772 u32 cpu_ring_head;
773 u32 cpu_ring_tail;
774
775 u32 last_seqno;
776 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
777
778 /* Register state */
779 u32 start;
780 u32 tail;
781 u32 head;
782 u32 ctl;
21a2c58a 783 u32 mode;
2bd160a1
CW
784 u32 hws;
785 u32 ipeir;
786 u32 ipehr;
787 u32 instdone;
788 u32 bbstate;
789 u32 instpm;
790 u32 instps;
791 u32 seqno;
792 u64 bbaddr;
793 u64 acthd;
794 u32 fault_reg;
795 u64 faddr;
796 u32 rc_psmi; /* sleep state */
797 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
798
799 struct drm_i915_error_object {
800 int page_count;
801 u64 gtt_offset;
03382dfb 802 u64 gtt_size;
2bd160a1
CW
803 u32 *pages[0];
804 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
805
806 struct drm_i915_error_object *wa_ctx;
807
808 struct drm_i915_error_request {
809 long jiffies;
c84455b4 810 pid_t pid;
2bd160a1
CW
811 u32 seqno;
812 u32 head;
813 u32 tail;
814 } *requests;
815
816 struct drm_i915_error_waiter {
817 char comm[TASK_COMM_LEN];
818 pid_t pid;
819 u32 seqno;
820 } *waiters;
821
822 struct {
823 u32 gfx_mode;
824 union {
825 u64 pdp[4];
826 u32 pp_dir_base;
827 };
828 } vm_info;
829
830 pid_t pid;
831 char comm[TASK_COMM_LEN];
832 } engine[I915_NUM_ENGINES];
833
834 struct drm_i915_error_buffer {
835 u32 size;
836 u32 name;
837 u32 rseqno[I915_NUM_ENGINES], wseqno;
838 u64 gtt_offset;
839 u32 read_domains;
840 u32 write_domain;
841 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
842 u32 tiling:2;
843 u32 dirty:1;
844 u32 purgeable:1;
845 u32 userptr:1;
846 s32 engine:4;
847 u32 cache_level:3;
848 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
849 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
850 struct i915_address_space *active_vm[I915_NUM_ENGINES];
851};
852
7faf1ab2
DV
853enum i915_cache_level {
854 I915_CACHE_NONE = 0,
350ec881
CW
855 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
856 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
857 caches, eg sampler/render caches, and the
858 large Last-Level-Cache. LLC is coherent with
859 the CPU, but L3 is only visible to the GPU. */
651d794f 860 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
861};
862
e59ec13d
MK
863struct i915_ctx_hang_stats {
864 /* This context had batch pending when hang was declared */
865 unsigned batch_pending;
866
867 /* This context had batch active when hang was declared */
868 unsigned batch_active;
be62acb4
MK
869
870 /* Time when this context was last blamed for a GPU reset */
871 unsigned long guilty_ts;
872
676fa572
CW
873 /* If the contexts causes a second GPU hang within this time,
874 * it is permanently banned from submitting any more work.
875 */
876 unsigned long ban_period_seconds;
877
be62acb4
MK
878 /* This context is banned to submit more work */
879 bool banned;
e59ec13d 880};
40521054
BW
881
882/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 883#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 884
31b7a88d 885/**
e2efd130 886 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
887 * @ref: reference count.
888 * @user_handle: userspace tracking identity for this context.
889 * @remap_slice: l3 row remapping information.
b1b38278
DW
890 * @flags: context specific flags:
891 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
892 * @file_priv: filp associated with this context (NULL for global default
893 * context).
894 * @hang_stats: information about the role of this context in possible GPU
895 * hangs.
7df113e4 896 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
897 * @legacy_hw_ctx: render context backing object and whether it is correctly
898 * initialized (legacy ring submission mechanism only).
899 * @link: link in the global list of contexts.
900 *
901 * Contexts are memory images used by the hardware to store copies of their
902 * internal state.
903 */
e2efd130 904struct i915_gem_context {
dce3271b 905 struct kref ref;
9ea4feec 906 struct drm_i915_private *i915;
40521054 907 struct drm_i915_file_private *file_priv;
ae6c4806 908 struct i915_hw_ppgtt *ppgtt;
c84455b4 909 struct pid *pid;
a33afea5 910
8d59bc6a
CW
911 struct i915_ctx_hang_stats hang_stats;
912
8d59bc6a 913 unsigned long flags;
bc3d6744
CW
914#define CONTEXT_NO_ZEROMAP BIT(0)
915#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
916
917 /* Unique identifier for this context, used by the hw for tracking */
918 unsigned int hw_id;
8d59bc6a 919 u32 user_handle;
5d1808ec 920
0cb26a8e
CW
921 u32 ggtt_alignment;
922
9021ad03 923 struct intel_context {
bf3783e5 924 struct i915_vma *state;
7e37f889 925 struct intel_ring *ring;
82352e90 926 uint32_t *lrc_reg_state;
8d59bc6a
CW
927 u64 lrc_desc;
928 int pin_count;
24f1d3cc 929 bool initialised;
666796da 930 } engine[I915_NUM_ENGINES];
bcd794c2 931 u32 ring_size;
c01fc532 932 u32 desc_template;
3c7ba635 933 struct atomic_notifier_head status_notifier;
80a9a8db 934 bool execlists_force_single_submission;
c9e003af 935
a33afea5 936 struct list_head link;
8d59bc6a
CW
937
938 u8 remap_slice;
50e046b6 939 bool closed:1;
40521054
BW
940};
941
a4001f1b
PZ
942enum fb_op_origin {
943 ORIGIN_GTT,
944 ORIGIN_CPU,
945 ORIGIN_CS,
946 ORIGIN_FLIP,
74b4ea1e 947 ORIGIN_DIRTYFB,
a4001f1b
PZ
948};
949
ab34a7e8 950struct intel_fbc {
25ad93fd
PZ
951 /* This is always the inner lock when overlapping with struct_mutex and
952 * it's the outer lock when overlapping with stolen_lock. */
953 struct mutex lock;
5e59f717 954 unsigned threshold;
dbef0f15
PZ
955 unsigned int possible_framebuffer_bits;
956 unsigned int busy_bits;
010cf73d 957 unsigned int visible_pipes_mask;
e35fef21 958 struct intel_crtc *crtc;
5c3fe8b0 959
c4213885 960 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
961 struct drm_mm_node *compressed_llb;
962
da46f936
RV
963 bool false_color;
964
d029bcad 965 bool enabled;
0e631adc 966 bool active;
9adccc60 967
aaf78d27
PZ
968 struct intel_fbc_state_cache {
969 struct {
970 unsigned int mode_flags;
971 uint32_t hsw_bdw_pixel_rate;
972 } crtc;
973
974 struct {
975 unsigned int rotation;
976 int src_w;
977 int src_h;
978 bool visible;
979 } plane;
980
981 struct {
982 u64 ilk_ggtt_offset;
aaf78d27
PZ
983 uint32_t pixel_format;
984 unsigned int stride;
985 int fence_reg;
986 unsigned int tiling_mode;
987 } fb;
988 } state_cache;
989
b183b3f1
PZ
990 struct intel_fbc_reg_params {
991 struct {
992 enum pipe pipe;
993 enum plane plane;
994 unsigned int fence_y_offset;
995 } crtc;
996
997 struct {
998 u64 ggtt_offset;
b183b3f1
PZ
999 uint32_t pixel_format;
1000 unsigned int stride;
1001 int fence_reg;
1002 } fb;
1003
1004 int cfb_size;
1005 } params;
1006
5c3fe8b0 1007 struct intel_fbc_work {
128d7356 1008 bool scheduled;
ca18d51d 1009 u32 scheduled_vblank;
128d7356 1010 struct work_struct work;
128d7356 1011 } work;
5c3fe8b0 1012
bf6189c6 1013 const char *no_fbc_reason;
b5e50c3f
JB
1014};
1015
96178eeb
VK
1016/**
1017 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1018 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1019 * parsing for same resolution.
1020 */
1021enum drrs_refresh_rate_type {
1022 DRRS_HIGH_RR,
1023 DRRS_LOW_RR,
1024 DRRS_MAX_RR, /* RR count */
1025};
1026
1027enum drrs_support_type {
1028 DRRS_NOT_SUPPORTED = 0,
1029 STATIC_DRRS_SUPPORT = 1,
1030 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1031};
1032
2807cf69 1033struct intel_dp;
96178eeb
VK
1034struct i915_drrs {
1035 struct mutex mutex;
1036 struct delayed_work work;
1037 struct intel_dp *dp;
1038 unsigned busy_frontbuffer_bits;
1039 enum drrs_refresh_rate_type refresh_rate_type;
1040 enum drrs_support_type type;
1041};
1042
a031d709 1043struct i915_psr {
f0355c4a 1044 struct mutex lock;
a031d709
RV
1045 bool sink_support;
1046 bool source_ok;
2807cf69 1047 struct intel_dp *enabled;
7c8f8a70
RV
1048 bool active;
1049 struct delayed_work work;
9ca15301 1050 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1051 bool psr2_support;
1052 bool aux_frame_sync;
60e5ffe3 1053 bool link_standby;
3f51e471 1054};
5c3fe8b0 1055
3bad0781 1056enum intel_pch {
f0350830 1057 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1058 PCH_IBX, /* Ibexpeak PCH */
1059 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1060 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1061 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1062 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1063 PCH_NOP,
3bad0781
ZW
1064};
1065
988d6ee8
PZ
1066enum intel_sbi_destination {
1067 SBI_ICLK,
1068 SBI_MPHY,
1069};
1070
b690e96c 1071#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1072#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1073#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1074#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1075#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1076#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1077
8be48d92 1078struct intel_fbdev;
1630fe75 1079struct intel_fbc_work;
38651674 1080
c2b9152f
DV
1081struct intel_gmbus {
1082 struct i2c_adapter adapter;
3e4d44e0 1083#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1084 u32 force_bit;
c2b9152f 1085 u32 reg0;
f0f59a00 1086 i915_reg_t gpio_reg;
c167a6fc 1087 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1088 struct drm_i915_private *dev_priv;
1089};
1090
f4c956ad 1091struct i915_suspend_saved_registers {
e948e994 1092 u32 saveDSPARB;
ba8bbcf6 1093 u32 saveFBC_CONTROL;
1f84e550 1094 u32 saveCACHE_MODE_0;
1f84e550 1095 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1096 u32 saveSWF0[16];
1097 u32 saveSWF1[16];
85fa792b 1098 u32 saveSWF3[3];
4b9de737 1099 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1100 u32 savePCH_PORT_HOTPLUG;
9f49c376 1101 u16 saveGCDGMBUS;
f4c956ad 1102};
c85aa885 1103
ddeea5b0
ID
1104struct vlv_s0ix_state {
1105 /* GAM */
1106 u32 wr_watermark;
1107 u32 gfx_prio_ctrl;
1108 u32 arb_mode;
1109 u32 gfx_pend_tlb0;
1110 u32 gfx_pend_tlb1;
1111 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1112 u32 media_max_req_count;
1113 u32 gfx_max_req_count;
1114 u32 render_hwsp;
1115 u32 ecochk;
1116 u32 bsd_hwsp;
1117 u32 blt_hwsp;
1118 u32 tlb_rd_addr;
1119
1120 /* MBC */
1121 u32 g3dctl;
1122 u32 gsckgctl;
1123 u32 mbctl;
1124
1125 /* GCP */
1126 u32 ucgctl1;
1127 u32 ucgctl3;
1128 u32 rcgctl1;
1129 u32 rcgctl2;
1130 u32 rstctl;
1131 u32 misccpctl;
1132
1133 /* GPM */
1134 u32 gfxpause;
1135 u32 rpdeuhwtc;
1136 u32 rpdeuc;
1137 u32 ecobus;
1138 u32 pwrdwnupctl;
1139 u32 rp_down_timeout;
1140 u32 rp_deucsw;
1141 u32 rcubmabdtmr;
1142 u32 rcedata;
1143 u32 spare2gh;
1144
1145 /* Display 1 CZ domain */
1146 u32 gt_imr;
1147 u32 gt_ier;
1148 u32 pm_imr;
1149 u32 pm_ier;
1150 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1151
1152 /* GT SA CZ domain */
1153 u32 tilectl;
1154 u32 gt_fifoctl;
1155 u32 gtlc_wake_ctrl;
1156 u32 gtlc_survive;
1157 u32 pmwgicz;
1158
1159 /* Display 2 CZ domain */
1160 u32 gu_ctl0;
1161 u32 gu_ctl1;
9c25210f 1162 u32 pcbr;
ddeea5b0
ID
1163 u32 clock_gate_dis2;
1164};
1165
bf225f20
CW
1166struct intel_rps_ei {
1167 u32 cz_clock;
1168 u32 render_c0;
1169 u32 media_c0;
31685c25
D
1170};
1171
c85aa885 1172struct intel_gen6_power_mgmt {
d4d70aa5
ID
1173 /*
1174 * work, interrupts_enabled and pm_iir are protected by
1175 * dev_priv->irq_lock
1176 */
c85aa885 1177 struct work_struct work;
d4d70aa5 1178 bool interrupts_enabled;
c85aa885 1179 u32 pm_iir;
59cdb63d 1180
1800ad25
SAK
1181 u32 pm_intr_keep;
1182
b39fb297
BW
1183 /* Frequencies are stored in potentially platform dependent multiples.
1184 * In other words, *_freq needs to be multiplied by X to be interesting.
1185 * Soft limits are those which are used for the dynamic reclocking done
1186 * by the driver (raise frequencies under heavy loads, and lower for
1187 * lighter loads). Hard limits are those imposed by the hardware.
1188 *
1189 * A distinction is made for overclocking, which is never enabled by
1190 * default, and is considered to be above the hard limit if it's
1191 * possible at all.
1192 */
1193 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1194 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1195 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1196 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1197 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1198 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1199 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1200 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1201 u8 rp1_freq; /* "less than" RP0 power/freqency */
1202 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1203 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1204
8fb55197
CW
1205 u8 up_threshold; /* Current %busy required to uplock */
1206 u8 down_threshold; /* Current %busy required to downclock */
1207
dd75fdc8
CW
1208 int last_adj;
1209 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1210
8d3afd7d
CW
1211 spinlock_t client_lock;
1212 struct list_head clients;
1213 bool client_boost;
1214
c0951f0c 1215 bool enabled;
54b4f68f 1216 struct delayed_work autoenable_work;
1854d5ca 1217 unsigned boosts;
4fc688ce 1218
bf225f20
CW
1219 /* manual wa residency calculations */
1220 struct intel_rps_ei up_ei, down_ei;
1221
4fc688ce
JB
1222 /*
1223 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1224 * Must be taken after struct_mutex if nested. Note that
1225 * this lock may be held for long periods of time when
1226 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1227 */
1228 struct mutex hw_lock;
c85aa885
DV
1229};
1230
1a240d4d
DV
1231/* defined intel_pm.c */
1232extern spinlock_t mchdev_lock;
1233
c85aa885
DV
1234struct intel_ilk_power_mgmt {
1235 u8 cur_delay;
1236 u8 min_delay;
1237 u8 max_delay;
1238 u8 fmax;
1239 u8 fstart;
1240
1241 u64 last_count1;
1242 unsigned long last_time1;
1243 unsigned long chipset_power;
1244 u64 last_count2;
5ed0bdf2 1245 u64 last_time2;
c85aa885
DV
1246 unsigned long gfx_power;
1247 u8 corr;
1248
1249 int c_m;
1250 int r_t;
1251};
1252
c6cb582e
ID
1253struct drm_i915_private;
1254struct i915_power_well;
1255
1256struct i915_power_well_ops {
1257 /*
1258 * Synchronize the well's hw state to match the current sw state, for
1259 * example enable/disable it based on the current refcount. Called
1260 * during driver init and resume time, possibly after first calling
1261 * the enable/disable handlers.
1262 */
1263 void (*sync_hw)(struct drm_i915_private *dev_priv,
1264 struct i915_power_well *power_well);
1265 /*
1266 * Enable the well and resources that depend on it (for example
1267 * interrupts located on the well). Called after the 0->1 refcount
1268 * transition.
1269 */
1270 void (*enable)(struct drm_i915_private *dev_priv,
1271 struct i915_power_well *power_well);
1272 /*
1273 * Disable the well and resources that depend on it. Called after
1274 * the 1->0 refcount transition.
1275 */
1276 void (*disable)(struct drm_i915_private *dev_priv,
1277 struct i915_power_well *power_well);
1278 /* Returns the hw enabled state. */
1279 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1280 struct i915_power_well *power_well);
1281};
1282
a38911a3
WX
1283/* Power well structure for haswell */
1284struct i915_power_well {
c1ca727f 1285 const char *name;
6f3ef5dd 1286 bool always_on;
a38911a3
WX
1287 /* power well enable/disable usage count */
1288 int count;
bfafe93a
ID
1289 /* cached hw enabled state */
1290 bool hw_enabled;
c1ca727f 1291 unsigned long domains;
77961eb9 1292 unsigned long data;
c6cb582e 1293 const struct i915_power_well_ops *ops;
a38911a3
WX
1294};
1295
83c00f55 1296struct i915_power_domains {
baa70707
ID
1297 /*
1298 * Power wells needed for initialization at driver init and suspend
1299 * time are on. They are kept on until after the first modeset.
1300 */
1301 bool init_power_on;
0d116a29 1302 bool initializing;
c1ca727f 1303 int power_well_count;
baa70707 1304
83c00f55 1305 struct mutex lock;
1da51581 1306 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1307 struct i915_power_well *power_wells;
83c00f55
ID
1308};
1309
35a85ac6 1310#define MAX_L3_SLICES 2
a4da4fa4 1311struct intel_l3_parity {
35a85ac6 1312 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1313 struct work_struct error_work;
35a85ac6 1314 int which_slice;
a4da4fa4
DV
1315};
1316
4b5aed62 1317struct i915_gem_mm {
4b5aed62
DV
1318 /** Memory allocator for GTT stolen memory */
1319 struct drm_mm stolen;
92e97d2f
PZ
1320 /** Protects the usage of the GTT stolen memory allocator. This is
1321 * always the inner lock when overlapping with struct_mutex. */
1322 struct mutex stolen_lock;
1323
4b5aed62
DV
1324 /** List of all objects in gtt_space. Used to restore gtt
1325 * mappings on resume */
1326 struct list_head bound_list;
1327 /**
1328 * List of objects which are not bound to the GTT (thus
1329 * are idle and not used by the GPU) but still have
1330 * (presumably uncached) pages still attached.
1331 */
1332 struct list_head unbound_list;
1333
1334 /** Usable portion of the GTT for GEM */
1335 unsigned long stolen_base; /* limited to low memory (32-bit) */
1336
4b5aed62
DV
1337 /** PPGTT used for aliasing the PPGTT with the GTT */
1338 struct i915_hw_ppgtt *aliasing_ppgtt;
1339
2cfcd32a 1340 struct notifier_block oom_notifier;
e87666b5 1341 struct notifier_block vmap_notifier;
ceabbba5 1342 struct shrinker shrinker;
4b5aed62 1343
4b5aed62
DV
1344 /** LRU list of objects with fence regs on them. */
1345 struct list_head fence_list;
1346
4b5aed62
DV
1347 /**
1348 * Are we in a non-interruptible section of code like
1349 * modesetting?
1350 */
1351 bool interruptible;
1352
bdf1e7e3 1353 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1354 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1355
4b5aed62
DV
1356 /** Bit 6 swizzling required for X tiling */
1357 uint32_t bit_6_swizzle_x;
1358 /** Bit 6 swizzling required for Y tiling */
1359 uint32_t bit_6_swizzle_y;
1360
4b5aed62 1361 /* accounting, useful for userland debugging */
c20e8355 1362 spinlock_t object_stat_lock;
4b5aed62
DV
1363 size_t object_memory;
1364 u32 object_count;
1365};
1366
edc3d884 1367struct drm_i915_error_state_buf {
0a4cd7c8 1368 struct drm_i915_private *i915;
edc3d884
MK
1369 unsigned bytes;
1370 unsigned size;
1371 int err;
1372 u8 *buf;
1373 loff_t start;
1374 loff_t pos;
1375};
1376
fc16b48b
MK
1377struct i915_error_state_file_priv {
1378 struct drm_device *dev;
1379 struct drm_i915_error_state *error;
1380};
1381
99584db3
DV
1382struct i915_gpu_error {
1383 /* For hangcheck timer */
1384#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1385#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1386 /* Hang gpu twice in this window and your context gets banned */
1387#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1388
737b1506 1389 struct delayed_work hangcheck_work;
99584db3
DV
1390
1391 /* For reset and error_state handling. */
1392 spinlock_t lock;
1393 /* Protected by the above dev->gpu_error.lock. */
1394 struct drm_i915_error_state *first_error;
094f9a54
CW
1395
1396 unsigned long missed_irq_rings;
1397
1f83fee0 1398 /**
2ac0f450 1399 * State variable controlling the reset flow and count
1f83fee0 1400 *
2ac0f450
MK
1401 * This is a counter which gets incremented when reset is triggered,
1402 * and again when reset has been handled. So odd values (lowest bit set)
1403 * means that reset is in progress and even values that
1404 * (reset_counter >> 1):th reset was successfully completed.
1405 *
1406 * If reset is not completed succesfully, the I915_WEDGE bit is
1407 * set meaning that hardware is terminally sour and there is no
1408 * recovery. All waiters on the reset_queue will be woken when
1409 * that happens.
1410 *
1411 * This counter is used by the wait_seqno code to notice that reset
1412 * event happened and it needs to restart the entire ioctl (since most
1413 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1414 *
1415 * This is important for lock-free wait paths, where no contended lock
1416 * naturally enforces the correct ordering between the bail-out of the
1417 * waiter and the gpu reset work code.
1f83fee0
DV
1418 */
1419 atomic_t reset_counter;
1420
1f83fee0 1421#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1422#define I915_WEDGED (1 << 31)
1f83fee0 1423
1f15b76f
CW
1424 /**
1425 * Waitqueue to signal when a hang is detected. Used to for waiters
1426 * to release the struct_mutex for the reset to procede.
1427 */
1428 wait_queue_head_t wait_queue;
1429
1f83fee0
DV
1430 /**
1431 * Waitqueue to signal when the reset has completed. Used by clients
1432 * that wait for dev_priv->mm.wedged to settle.
1433 */
1434 wait_queue_head_t reset_queue;
33196ded 1435
094f9a54 1436 /* For missed irq/seqno simulation. */
688e6c72 1437 unsigned long test_irq_rings;
99584db3
DV
1438};
1439
b8efb17b
ZR
1440enum modeset_restore {
1441 MODESET_ON_LID_OPEN,
1442 MODESET_DONE,
1443 MODESET_SUSPENDED,
1444};
1445
500ea70d
RV
1446#define DP_AUX_A 0x40
1447#define DP_AUX_B 0x10
1448#define DP_AUX_C 0x20
1449#define DP_AUX_D 0x30
1450
11c1b657
XZ
1451#define DDC_PIN_B 0x05
1452#define DDC_PIN_C 0x04
1453#define DDC_PIN_D 0x06
1454
6acab15a 1455struct ddi_vbt_port_info {
ce4dd49e
DL
1456 /*
1457 * This is an index in the HDMI/DVI DDI buffer translation table.
1458 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1459 * populate this field.
1460 */
1461#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1462 uint8_t hdmi_level_shift;
311a2094
PZ
1463
1464 uint8_t supports_dvi:1;
1465 uint8_t supports_hdmi:1;
1466 uint8_t supports_dp:1;
500ea70d
RV
1467
1468 uint8_t alternate_aux_channel;
11c1b657 1469 uint8_t alternate_ddc_pin;
75067dde
AK
1470
1471 uint8_t dp_boost_level;
1472 uint8_t hdmi_boost_level;
6acab15a
PZ
1473};
1474
bfd7ebda
RV
1475enum psr_lines_to_wait {
1476 PSR_0_LINES_TO_WAIT = 0,
1477 PSR_1_LINE_TO_WAIT,
1478 PSR_4_LINES_TO_WAIT,
1479 PSR_8_LINES_TO_WAIT
83a7280e
PB
1480};
1481
41aa3448
RV
1482struct intel_vbt_data {
1483 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1484 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1485
1486 /* Feature bits */
1487 unsigned int int_tv_support:1;
1488 unsigned int lvds_dither:1;
1489 unsigned int lvds_vbt:1;
1490 unsigned int int_crt_support:1;
1491 unsigned int lvds_use_ssc:1;
1492 unsigned int display_clock_mode:1;
1493 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1494 unsigned int panel_type:4;
41aa3448
RV
1495 int lvds_ssc_freq;
1496 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1497
83a7280e
PB
1498 enum drrs_support_type drrs_type;
1499
6aa23e65
JN
1500 struct {
1501 int rate;
1502 int lanes;
1503 int preemphasis;
1504 int vswing;
06411f08 1505 bool low_vswing;
6aa23e65
JN
1506 bool initialized;
1507 bool support;
1508 int bpp;
1509 struct edp_power_seq pps;
1510 } edp;
41aa3448 1511
bfd7ebda
RV
1512 struct {
1513 bool full_link;
1514 bool require_aux_wakeup;
1515 int idle_frames;
1516 enum psr_lines_to_wait lines_to_wait;
1517 int tp1_wakeup_time;
1518 int tp2_tp3_wakeup_time;
1519 } psr;
1520
f00076d2
JN
1521 struct {
1522 u16 pwm_freq_hz;
39fbc9c8 1523 bool present;
f00076d2 1524 bool active_low_pwm;
1de6068e 1525 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1526 enum intel_backlight_type type;
f00076d2
JN
1527 } backlight;
1528
d17c5443
SK
1529 /* MIPI DSI */
1530 struct {
1531 u16 panel_id;
d3b542fc
SK
1532 struct mipi_config *config;
1533 struct mipi_pps_data *pps;
1534 u8 seq_version;
1535 u32 size;
1536 u8 *data;
8d3ed2f3 1537 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1538 } dsi;
1539
41aa3448
RV
1540 int crt_ddc_pin;
1541
1542 int child_dev_num;
768f69c9 1543 union child_device_config *child_dev;
6acab15a
PZ
1544
1545 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1546 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1547};
1548
77c122bc
VS
1549enum intel_ddb_partitioning {
1550 INTEL_DDB_PART_1_2,
1551 INTEL_DDB_PART_5_6, /* IVB+ */
1552};
1553
1fd527cc
VS
1554struct intel_wm_level {
1555 bool enable;
1556 uint32_t pri_val;
1557 uint32_t spr_val;
1558 uint32_t cur_val;
1559 uint32_t fbc_val;
1560};
1561
820c1980 1562struct ilk_wm_values {
609cedef
VS
1563 uint32_t wm_pipe[3];
1564 uint32_t wm_lp[3];
1565 uint32_t wm_lp_spr[3];
1566 uint32_t wm_linetime[3];
1567 bool enable_fbc_wm;
1568 enum intel_ddb_partitioning partitioning;
1569};
1570
262cd2e1
VS
1571struct vlv_pipe_wm {
1572 uint16_t primary;
1573 uint16_t sprite[2];
1574 uint8_t cursor;
1575};
ae80152d 1576
262cd2e1
VS
1577struct vlv_sr_wm {
1578 uint16_t plane;
1579 uint8_t cursor;
1580};
ae80152d 1581
262cd2e1
VS
1582struct vlv_wm_values {
1583 struct vlv_pipe_wm pipe[3];
1584 struct vlv_sr_wm sr;
0018fda1
VS
1585 struct {
1586 uint8_t cursor;
1587 uint8_t sprite[2];
1588 uint8_t primary;
1589 } ddl[3];
6eb1a681
VS
1590 uint8_t level;
1591 bool cxsr;
0018fda1
VS
1592};
1593
c193924e 1594struct skl_ddb_entry {
16160e3d 1595 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1596};
1597
1598static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1599{
16160e3d 1600 return entry->end - entry->start;
c193924e
DL
1601}
1602
08db6652
DL
1603static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1604 const struct skl_ddb_entry *e2)
1605{
1606 if (e1->start == e2->start && e1->end == e2->end)
1607 return true;
1608
1609 return false;
1610}
1611
c193924e 1612struct skl_ddb_allocation {
34bb56af 1613 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1614 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1615 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1616};
1617
2ac96d2a 1618struct skl_wm_values {
2b4b9f35 1619 unsigned dirty_pipes;
c193924e 1620 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1621 uint32_t wm_linetime[I915_MAX_PIPES];
1622 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1623 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1624};
1625
1626struct skl_wm_level {
1627 bool plane_en[I915_MAX_PLANES];
1628 uint16_t plane_res_b[I915_MAX_PLANES];
1629 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1630};
1631
c67a470b 1632/*
765dab67
PZ
1633 * This struct helps tracking the state needed for runtime PM, which puts the
1634 * device in PCI D3 state. Notice that when this happens, nothing on the
1635 * graphics device works, even register access, so we don't get interrupts nor
1636 * anything else.
c67a470b 1637 *
765dab67
PZ
1638 * Every piece of our code that needs to actually touch the hardware needs to
1639 * either call intel_runtime_pm_get or call intel_display_power_get with the
1640 * appropriate power domain.
a8a8bd54 1641 *
765dab67
PZ
1642 * Our driver uses the autosuspend delay feature, which means we'll only really
1643 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1644 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1645 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1646 *
1647 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1648 * goes back to false exactly before we reenable the IRQs. We use this variable
1649 * to check if someone is trying to enable/disable IRQs while they're supposed
1650 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1651 * case it happens.
c67a470b 1652 *
765dab67 1653 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1654 */
5d584b2e 1655struct i915_runtime_pm {
1f814dac 1656 atomic_t wakeref_count;
2b19efeb 1657 atomic_t atomic_seq;
5d584b2e 1658 bool suspended;
2aeb7d3a 1659 bool irqs_enabled;
c67a470b
PZ
1660};
1661
926321d5
DV
1662enum intel_pipe_crc_source {
1663 INTEL_PIPE_CRC_SOURCE_NONE,
1664 INTEL_PIPE_CRC_SOURCE_PLANE1,
1665 INTEL_PIPE_CRC_SOURCE_PLANE2,
1666 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1667 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1668 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1669 INTEL_PIPE_CRC_SOURCE_TV,
1670 INTEL_PIPE_CRC_SOURCE_DP_B,
1671 INTEL_PIPE_CRC_SOURCE_DP_C,
1672 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1673 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1674 INTEL_PIPE_CRC_SOURCE_MAX,
1675};
1676
8bf1e9f1 1677struct intel_pipe_crc_entry {
ac2300d4 1678 uint32_t frame;
8bf1e9f1
SH
1679 uint32_t crc[5];
1680};
1681
b2c88f5b 1682#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1683struct intel_pipe_crc {
d538bbdf
DL
1684 spinlock_t lock;
1685 bool opened; /* exclusive access to the result file */
e5f75aca 1686 struct intel_pipe_crc_entry *entries;
926321d5 1687 enum intel_pipe_crc_source source;
d538bbdf 1688 int head, tail;
07144428 1689 wait_queue_head_t wq;
8bf1e9f1
SH
1690};
1691
f99d7069 1692struct i915_frontbuffer_tracking {
b5add959 1693 spinlock_t lock;
f99d7069
DV
1694
1695 /*
1696 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1697 * scheduled flips.
1698 */
1699 unsigned busy_bits;
1700 unsigned flip_bits;
1701};
1702
7225342a 1703struct i915_wa_reg {
f0f59a00 1704 i915_reg_t addr;
7225342a
MK
1705 u32 value;
1706 /* bitmask representing WA bits */
1707 u32 mask;
1708};
1709
33136b06
AS
1710/*
1711 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1712 * allowing it for RCS as we don't foresee any requirement of having
1713 * a whitelist for other engines. When it is really required for
1714 * other engines then the limit need to be increased.
1715 */
1716#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1717
1718struct i915_workarounds {
1719 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1720 u32 count;
666796da 1721 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1722};
1723
cf9d2890
YZ
1724struct i915_virtual_gpu {
1725 bool active;
1726};
1727
aa363136
MR
1728/* used in computing the new watermarks state */
1729struct intel_wm_config {
1730 unsigned int num_pipes_active;
1731 bool sprites_enabled;
1732 bool sprites_scaled;
1733};
1734
77fec556 1735struct drm_i915_private {
8f460e2c
CW
1736 struct drm_device drm;
1737
efab6d8d 1738 struct kmem_cache *objects;
e20d2ab7 1739 struct kmem_cache *vmas;
efab6d8d 1740 struct kmem_cache *requests;
f4c956ad 1741
5c969aa7 1742 const struct intel_device_info info;
f4c956ad
DV
1743
1744 int relative_constants_mode;
1745
1746 void __iomem *regs;
1747
907b28c5 1748 struct intel_uncore uncore;
f4c956ad 1749
cf9d2890
YZ
1750 struct i915_virtual_gpu vgpu;
1751
0ad35fed
ZW
1752 struct intel_gvt gvt;
1753
33a732f4
AD
1754 struct intel_guc guc;
1755
eb805623
DV
1756 struct intel_csr csr;
1757
5ea6e5e3 1758 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1759
f4c956ad
DV
1760 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1761 * controller on different i2c buses. */
1762 struct mutex gmbus_mutex;
1763
1764 /**
1765 * Base address of the gmbus and gpio block.
1766 */
1767 uint32_t gpio_mmio_base;
1768
b6fdd0f2
SS
1769 /* MMIO base address for MIPI regs */
1770 uint32_t mipi_mmio_base;
1771
443a389f
VS
1772 uint32_t psr_mmio_base;
1773
44cb734c
ID
1774 uint32_t pps_mmio_base;
1775
28c70f16
DV
1776 wait_queue_head_t gmbus_wait_queue;
1777
f4c956ad 1778 struct pci_dev *bridge_dev;
0ca5fa3a 1779 struct i915_gem_context *kernel_context;
666796da 1780 struct intel_engine_cs engine[I915_NUM_ENGINES];
51d545d0 1781 struct i915_vma *semaphore;
ddf07be7 1782 u32 next_seqno;
f4c956ad 1783
ba8286fa 1784 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1785 struct resource mch_res;
1786
f4c956ad
DV
1787 /* protects the irq masks */
1788 spinlock_t irq_lock;
1789
84c33a64
SG
1790 /* protects the mmio flip data */
1791 spinlock_t mmio_flip_lock;
1792
f8b79e58
ID
1793 bool display_irqs_enabled;
1794
9ee32fea
DV
1795 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1796 struct pm_qos_request pm_qos;
1797
a580516d
VS
1798 /* Sideband mailbox protection */
1799 struct mutex sb_lock;
f4c956ad
DV
1800
1801 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1802 union {
1803 u32 irq_mask;
1804 u32 de_irq_mask[I915_MAX_PIPES];
1805 };
f4c956ad 1806 u32 gt_irq_mask;
605cd25b 1807 u32 pm_irq_mask;
a6706b45 1808 u32 pm_rps_events;
91d181dd 1809 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1810
5fcece80 1811 struct i915_hotplug hotplug;
ab34a7e8 1812 struct intel_fbc fbc;
439d7ac0 1813 struct i915_drrs drrs;
f4c956ad 1814 struct intel_opregion opregion;
41aa3448 1815 struct intel_vbt_data vbt;
f4c956ad 1816
d9ceb816
JB
1817 bool preserve_bios_swizzle;
1818
f4c956ad
DV
1819 /* overlay */
1820 struct intel_overlay *overlay;
f4c956ad 1821
58c68779 1822 /* backlight registers and fields in struct intel_panel */
07f11d49 1823 struct mutex backlight_lock;
31ad8ec6 1824
f4c956ad 1825 /* LVDS info */
f4c956ad
DV
1826 bool no_aux_handshake;
1827
e39b999a
VS
1828 /* protects panel power sequencer state */
1829 struct mutex pps_mutex;
1830
f4c956ad 1831 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1832 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1833
1834 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1835 unsigned int skl_preferred_vco_freq;
1a617b77 1836 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1837 unsigned int max_dotclk_freq;
e7dc33f3 1838 unsigned int rawclk_freq;
6bcda4f0 1839 unsigned int hpll_freq;
bfa7df01 1840 unsigned int czclk_freq;
f4c956ad 1841
63911d72 1842 struct {
709e05c3 1843 unsigned int vco, ref;
63911d72
VS
1844 } cdclk_pll;
1845
645416f5
DV
1846 /**
1847 * wq - Driver workqueue for GEM.
1848 *
1849 * NOTE: Work items scheduled here are not allowed to grab any modeset
1850 * locks, for otherwise the flushing done in the pageflip code will
1851 * result in deadlocks.
1852 */
f4c956ad
DV
1853 struct workqueue_struct *wq;
1854
1855 /* Display functions */
1856 struct drm_i915_display_funcs display;
1857
1858 /* PCH chipset type */
1859 enum intel_pch pch_type;
17a303ec 1860 unsigned short pch_id;
f4c956ad
DV
1861
1862 unsigned long quirks;
1863
b8efb17b
ZR
1864 enum modeset_restore modeset_restore;
1865 struct mutex modeset_restore_lock;
e2c8b870 1866 struct drm_atomic_state *modeset_restore_state;
73974893 1867 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1868
a7bbbd63 1869 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1870 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1871
4b5aed62 1872 struct i915_gem_mm mm;
ad46cb53
CW
1873 DECLARE_HASHTABLE(mm_structs, 7);
1874 struct mutex mm_lock;
8781342d 1875
5d1808ec
CW
1876 /* The hw wants to have a stable context identifier for the lifetime
1877 * of the context (for OA, PASID, faults, etc). This is limited
1878 * in execlists to 21 bits.
1879 */
1880 struct ida context_hw_ida;
1881#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1882
8781342d
DV
1883 /* Kernel Modesetting */
1884
76c4ac04
DL
1885 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1886 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1887 wait_queue_head_t pending_flip_queue;
1888
c4597872
DV
1889#ifdef CONFIG_DEBUG_FS
1890 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1891#endif
1892
565602d7 1893 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1894 int num_shared_dpll;
1895 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1896 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1897
fbf6d879
ML
1898 /*
1899 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1900 * Must be global rather than per dpll, because on some platforms
1901 * plls share registers.
1902 */
1903 struct mutex dpll_lock;
1904
565602d7
ML
1905 unsigned int active_crtcs;
1906 unsigned int min_pixclk[I915_MAX_PIPES];
1907
e4607fcf 1908 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1909
7225342a 1910 struct i915_workarounds workarounds;
888b5995 1911
f99d7069
DV
1912 struct i915_frontbuffer_tracking fb_tracking;
1913
652c393a 1914 u16 orig_clock;
f97108d1 1915
c4804411 1916 bool mchbar_need_disable;
f97108d1 1917
a4da4fa4
DV
1918 struct intel_l3_parity l3_parity;
1919
59124506 1920 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1921 u32 edram_cap;
59124506 1922
c6a828d3 1923 /* gen6+ rps state */
c85aa885 1924 struct intel_gen6_power_mgmt rps;
c6a828d3 1925
20e4d407
DV
1926 /* ilk-only ips/rps state. Everything in here is protected by the global
1927 * mchdev_lock in intel_pm.c */
c85aa885 1928 struct intel_ilk_power_mgmt ips;
b5e50c3f 1929
83c00f55 1930 struct i915_power_domains power_domains;
a38911a3 1931
a031d709 1932 struct i915_psr psr;
3f51e471 1933
99584db3 1934 struct i915_gpu_error gpu_error;
ae681d96 1935
c9cddffc
JB
1936 struct drm_i915_gem_object *vlv_pctx;
1937
0695726e 1938#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1939 /* list of fbdev register on this device */
1940 struct intel_fbdev *fbdev;
82e3b8c1 1941 struct work_struct fbdev_suspend_work;
4520f53a 1942#endif
e953fd7b
CW
1943
1944 struct drm_property *broadcast_rgb_property;
3f43c48d 1945 struct drm_property *force_audio_property;
e3689190 1946
58fddc28 1947 /* hda/i915 audio component */
51e1d83c 1948 struct i915_audio_component *audio_component;
58fddc28 1949 bool audio_component_registered;
4a21ef7d
LY
1950 /**
1951 * av_mutex - mutex for audio/video sync
1952 *
1953 */
1954 struct mutex av_mutex;
58fddc28 1955
254f965c 1956 uint32_t hw_context_size;
a33afea5 1957 struct list_head context_list;
f4c956ad 1958
3e68320e 1959 u32 fdi_rx_config;
68d18ad7 1960
c231775c 1961 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1962 u32 chv_phy_control;
c231775c
VS
1963 /*
1964 * Shadows for CHV DPLL_MD regs to keep the state
1965 * checker somewhat working in the presence hardware
1966 * crappiness (can't read out DPLL_MD for pipes B & C).
1967 */
1968 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1969 u32 bxt_phy_grc;
70722468 1970
842f1c8b 1971 u32 suspend_count;
bc87229f 1972 bool suspended_to_idle;
f4c956ad 1973 struct i915_suspend_saved_registers regfile;
ddeea5b0 1974 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1975
656d1b89
L
1976 enum {
1977 I915_SKL_SAGV_UNKNOWN = 0,
1978 I915_SKL_SAGV_DISABLED,
1979 I915_SKL_SAGV_ENABLED,
1980 I915_SKL_SAGV_NOT_CONTROLLED
1981 } skl_sagv_status;
1982
53615a5e
VS
1983 struct {
1984 /*
1985 * Raw watermark latency values:
1986 * in 0.1us units for WM0,
1987 * in 0.5us units for WM1+.
1988 */
1989 /* primary */
1990 uint16_t pri_latency[5];
1991 /* sprite */
1992 uint16_t spr_latency[5];
1993 /* cursor */
1994 uint16_t cur_latency[5];
2af30a5c
PB
1995 /*
1996 * Raw watermark memory latency values
1997 * for SKL for all 8 levels
1998 * in 1us units.
1999 */
2000 uint16_t skl_latency[8];
609cedef 2001
2d41c0b5
PB
2002 /*
2003 * The skl_wm_values structure is a bit too big for stack
2004 * allocation, so we keep the staging struct where we store
2005 * intermediate results here instead.
2006 */
2007 struct skl_wm_values skl_results;
2008
609cedef 2009 /* current hardware state */
2d41c0b5
PB
2010 union {
2011 struct ilk_wm_values hw;
2012 struct skl_wm_values skl_hw;
0018fda1 2013 struct vlv_wm_values vlv;
2d41c0b5 2014 };
58590c14
VS
2015
2016 uint8_t max_level;
ed4a6a7c
MR
2017
2018 /*
2019 * Should be held around atomic WM register writing; also
2020 * protects * intel_crtc->wm.active and
2021 * cstate->wm.need_postvbl_update.
2022 */
2023 struct mutex wm_mutex;
279e99d7
MR
2024
2025 /*
2026 * Set during HW readout of watermarks/DDB. Some platforms
2027 * need to know when we're still using BIOS-provided values
2028 * (which we don't fully trust).
2029 */
2030 bool distrust_bios_wm;
53615a5e
VS
2031 } wm;
2032
8a187455
PZ
2033 struct i915_runtime_pm pm;
2034
a83014d3
OM
2035 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2036 struct {
117897f4 2037 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2038
2039 /**
2040 * Is the GPU currently considered idle, or busy executing
2041 * userspace requests? Whilst idle, we allow runtime power
2042 * management to power down the hardware and display clocks.
2043 * In order to reduce the effect on performance, there
2044 * is a slight delay before we do so.
2045 */
2046 unsigned int active_engines;
2047 bool awake;
2048
2049 /**
2050 * We leave the user IRQ off as much as possible,
2051 * but this means that requests will finish and never
2052 * be retired once the system goes idle. Set a timer to
2053 * fire periodically while the ring is running. When it
2054 * fires, go retire requests.
2055 */
2056 struct delayed_work retire_work;
2057
2058 /**
2059 * When we detect an idle GPU, we want to turn on
2060 * powersaving features. So once we see that there
2061 * are no more requests outstanding and no more
2062 * arrive within a small period of time, we fire
2063 * off the idle_work.
2064 */
2065 struct delayed_work idle_work;
a83014d3
OM
2066 } gt;
2067
3be60de9
VS
2068 /* perform PHY state sanity checks? */
2069 bool chv_phy_assert[2];
2070
0bdf5a05
TI
2071 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2072
bdf1e7e3
DV
2073 /*
2074 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2075 * will be rejected. Instead look for a better place.
2076 */
77fec556 2077};
1da177e4 2078
2c1792a1
CW
2079static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2080{
091387c1 2081 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2082}
2083
c49d13ee 2084static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2085{
c49d13ee 2086 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2087}
2088
33a732f4
AD
2089static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2090{
2091 return container_of(guc, struct drm_i915_private, guc);
2092}
2093
b4ac5afc
DG
2094/* Simple iterator over all initialised engines */
2095#define for_each_engine(engine__, dev_priv__) \
2096 for ((engine__) = &(dev_priv__)->engine[0]; \
2097 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2098 (engine__)++) \
2099 for_each_if (intel_engine_initialized(engine__))
b4519513 2100
c3232b18
DG
2101/* Iterator with engine_id */
2102#define for_each_engine_id(engine__, dev_priv__, id__) \
2103 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2104 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2105 (engine__)++) \
2106 for_each_if (((id__) = (engine__)->id, \
2107 intel_engine_initialized(engine__)))
2108
bafb0fce
CW
2109#define __mask_next_bit(mask) ({ \
2110 int __idx = ffs(mask) - 1; \
2111 mask &= ~BIT(__idx); \
2112 __idx; \
2113})
2114
c3232b18 2115/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2116#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2117 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
2118 tmp__ ? (engine__ = &(dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2119
b1d7e4b4
WF
2120enum hdmi_force_audio {
2121 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2122 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2123 HDMI_AUDIO_AUTO, /* trust EDID */
2124 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2125};
2126
190d6cd5 2127#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2128
37e680a1 2129struct drm_i915_gem_object_ops {
de472664
CW
2130 unsigned int flags;
2131#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2132
37e680a1
CW
2133 /* Interface between the GEM object and its backing storage.
2134 * get_pages() is called once prior to the use of the associated set
2135 * of pages before to binding them into the GTT, and put_pages() is
2136 * called after we no longer need them. As we expect there to be
2137 * associated cost with migrating pages between the backing storage
2138 * and making them available for the GPU (e.g. clflush), we may hold
2139 * onto the pages after they are no longer referenced by the GPU
2140 * in case they may be used again shortly (for example migrating the
2141 * pages to a different memory domain within the GTT). put_pages()
2142 * will therefore most likely be called when the object itself is
2143 * being released or under memory pressure (where we attempt to
2144 * reap pages for the shrinker).
2145 */
2146 int (*get_pages)(struct drm_i915_gem_object *);
2147 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2148
5cc9ed4b
CW
2149 int (*dmabuf_export)(struct drm_i915_gem_object *);
2150 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2151};
2152
a071fa00
DV
2153/*
2154 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2155 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2156 * doesn't mean that the hw necessarily already scans it out, but that any
2157 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2158 *
2159 * We have one bit per pipe and per scanout plane type.
2160 */
d1b9d039
SAK
2161#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2162#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2163#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2164 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2165#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2166 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2167#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2168 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2169#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2170 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2171#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2172 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2173
673a394b 2174struct drm_i915_gem_object {
c397b908 2175 struct drm_gem_object base;
673a394b 2176
37e680a1
CW
2177 const struct drm_i915_gem_object_ops *ops;
2178
2f633156
BW
2179 /** List of VMAs backed by this object */
2180 struct list_head vma_list;
2181
c1ad11fc
CW
2182 /** Stolen memory for this object, instead of being backed by shmem. */
2183 struct drm_mm_node *stolen;
35c20a60 2184 struct list_head global_list;
673a394b 2185
b25cb2f8
BW
2186 /** Used in execbuf to temporarily hold a ref */
2187 struct list_head obj_exec_link;
673a394b 2188
8d9d5744 2189 struct list_head batch_pool_link;
493018dc 2190
573adb39 2191 unsigned long flags;
673a394b 2192 /**
65ce3027
CW
2193 * This is set if the object is on the active lists (has pending
2194 * rendering and so a non-zero seqno), and is not set if it i s on
2195 * inactive (ready to be unbound) list.
673a394b 2196 */
573adb39
CW
2197#define I915_BO_ACTIVE_SHIFT 0
2198#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2199#define __I915_BO_ACTIVE(bo) \
2200 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2201
2202 /**
2203 * This is set if the object has been written to since last bound
2204 * to the GTT
2205 */
0206e353 2206 unsigned int dirty:1;
778c3544 2207
778c3544
DV
2208 /**
2209 * Advice: are the backing pages purgeable?
2210 */
0206e353 2211 unsigned int madv:2;
778c3544 2212
fb7d516a
DV
2213 /**
2214 * Whether the current gtt mapping needs to be mappable (and isn't just
2215 * mappable by accident). Track pin and fault separate for a more
2216 * accurate mappable working set.
2217 */
0206e353 2218 unsigned int fault_mappable:1;
fb7d516a 2219
24f3a8cf
AG
2220 /*
2221 * Is the object to be mapped as read-only to the GPU
2222 * Only honoured if hardware has relevant pte bit
2223 */
2224 unsigned long gt_ro:1;
651d794f 2225 unsigned int cache_level:3;
0f71979a 2226 unsigned int cache_dirty:1;
93dfb40c 2227
faf5bf0a 2228 atomic_t frontbuffer_bits;
50349247 2229 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2230
9ad36761 2231 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2232 unsigned int tiling_and_stride;
2233#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2234#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2235#define STRIDE_MASK (~TILING_MASK)
9ad36761 2236
15717de2
CW
2237 /** Count of VMA actually bound by this object */
2238 unsigned int bind_count;
8a0c39b1
TU
2239 unsigned int pin_display;
2240
9da3da66 2241 struct sg_table *pages;
a5570178 2242 int pages_pin_count;
ee286370
CW
2243 struct get_page {
2244 struct scatterlist *sg;
2245 int last;
2246 } get_page;
0a798eb9 2247 void *mapping;
9a70cc2a 2248
b4716185
CW
2249 /** Breadcrumb of last rendering to the buffer.
2250 * There can only be one writer, but we allow for multiple readers.
2251 * If there is a writer that necessarily implies that all other
2252 * read requests are complete - but we may only be lazily clearing
2253 * the read requests. A read request is naturally the most recent
2254 * request on a ring, so we may have two different write and read
2255 * requests on one ring where the write request is older than the
2256 * read request. This allows for the CPU to read from an active
2257 * buffer by only waiting for the write to complete.
381f371b
CW
2258 */
2259 struct i915_gem_active last_read[I915_NUM_ENGINES];
2260 struct i915_gem_active last_write;
673a394b 2261
80075d49
DV
2262 /** References from framebuffers, locks out tiling changes. */
2263 unsigned long framebuffer_references;
2264
280b713b 2265 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2266 unsigned long *bit_17;
280b713b 2267
5cc9ed4b 2268 union {
6a2c4232
CW
2269 /** for phy allocated objects */
2270 struct drm_dma_handle *phys_handle;
2271
5cc9ed4b
CW
2272 struct i915_gem_userptr {
2273 uintptr_t ptr;
2274 unsigned read_only :1;
2275 unsigned workers :4;
2276#define I915_GEM_USERPTR_MAX_WORKERS 15
2277
ad46cb53
CW
2278 struct i915_mm_struct *mm;
2279 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2280 struct work_struct *work;
2281 } userptr;
2282 };
2283};
03ac0642
CW
2284
2285static inline struct drm_i915_gem_object *
2286to_intel_bo(struct drm_gem_object *gem)
2287{
2288 /* Assert that to_intel_bo(NULL) == NULL */
2289 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2290
2291 return container_of(gem, struct drm_i915_gem_object, base);
2292}
2293
2294static inline struct drm_i915_gem_object *
2295i915_gem_object_lookup(struct drm_file *file, u32 handle)
2296{
2297 return to_intel_bo(drm_gem_object_lookup(file, handle));
2298}
2299
2300__deprecated
2301extern struct drm_gem_object *
2302drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2303
25dc556a
CW
2304__attribute__((nonnull))
2305static inline struct drm_i915_gem_object *
2306i915_gem_object_get(struct drm_i915_gem_object *obj)
2307{
2308 drm_gem_object_reference(&obj->base);
2309 return obj;
2310}
2311
2312__deprecated
2313extern void drm_gem_object_reference(struct drm_gem_object *);
2314
f8c417cd
CW
2315__attribute__((nonnull))
2316static inline void
2317i915_gem_object_put(struct drm_i915_gem_object *obj)
2318{
2319 drm_gem_object_unreference(&obj->base);
2320}
2321
2322__deprecated
2323extern void drm_gem_object_unreference(struct drm_gem_object *);
2324
34911fd3
CW
2325__attribute__((nonnull))
2326static inline void
2327i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2328{
2329 drm_gem_object_unreference_unlocked(&obj->base);
2330}
2331
2332__deprecated
2333extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2334
b9bcd14a
CW
2335static inline bool
2336i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2337{
2338 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2339}
2340
573adb39
CW
2341static inline unsigned long
2342i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2343{
2344 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2345}
2346
2347static inline bool
2348i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2349{
2350 return i915_gem_object_get_active(obj);
2351}
2352
2353static inline void
2354i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2355{
2356 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2357}
2358
2359static inline void
2360i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2361{
2362 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2363}
2364
2365static inline bool
2366i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2367 int engine)
2368{
2369 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2370}
2371
3e510a8e
CW
2372static inline unsigned int
2373i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2374{
2375 return obj->tiling_and_stride & TILING_MASK;
2376}
2377
2378static inline bool
2379i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2380{
2381 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2382}
2383
2384static inline unsigned int
2385i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2386{
2387 return obj->tiling_and_stride & STRIDE_MASK;
2388}
2389
624192cf
CW
2390static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2391{
2392 i915_gem_object_get(vma->obj);
2393 return vma;
2394}
2395
2396static inline void i915_vma_put(struct i915_vma *vma)
2397{
2398 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2399 i915_gem_object_put(vma->obj);
2400}
2401
85d1225e
DG
2402/*
2403 * Optimised SGL iterator for GEM objects
2404 */
2405static __always_inline struct sgt_iter {
2406 struct scatterlist *sgp;
2407 union {
2408 unsigned long pfn;
2409 dma_addr_t dma;
2410 };
2411 unsigned int curr;
2412 unsigned int max;
2413} __sgt_iter(struct scatterlist *sgl, bool dma) {
2414 struct sgt_iter s = { .sgp = sgl };
2415
2416 if (s.sgp) {
2417 s.max = s.curr = s.sgp->offset;
2418 s.max += s.sgp->length;
2419 if (dma)
2420 s.dma = sg_dma_address(s.sgp);
2421 else
2422 s.pfn = page_to_pfn(sg_page(s.sgp));
2423 }
2424
2425 return s;
2426}
2427
63d15326
DG
2428/**
2429 * __sg_next - return the next scatterlist entry in a list
2430 * @sg: The current sg entry
2431 *
2432 * Description:
2433 * If the entry is the last, return NULL; otherwise, step to the next
2434 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2435 * otherwise just return the pointer to the current element.
2436 **/
2437static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2438{
2439#ifdef CONFIG_DEBUG_SG
2440 BUG_ON(sg->sg_magic != SG_MAGIC);
2441#endif
2442 return sg_is_last(sg) ? NULL :
2443 likely(!sg_is_chain(++sg)) ? sg :
2444 sg_chain_ptr(sg);
2445}
2446
85d1225e
DG
2447/**
2448 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2449 * @__dmap: DMA address (output)
2450 * @__iter: 'struct sgt_iter' (iterator state, internal)
2451 * @__sgt: sg_table to iterate over (input)
2452 */
2453#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2454 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2455 ((__dmap) = (__iter).dma + (__iter).curr); \
2456 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2457 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2458
2459/**
2460 * for_each_sgt_page - iterate over the pages of the given sg_table
2461 * @__pp: page pointer (output)
2462 * @__iter: 'struct sgt_iter' (iterator state, internal)
2463 * @__sgt: sg_table to iterate over (input)
2464 */
2465#define for_each_sgt_page(__pp, __iter, __sgt) \
2466 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2467 ((__pp) = (__iter).pfn == 0 ? NULL : \
2468 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2469 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2470 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2471
351e3db2
BV
2472/*
2473 * A command that requires special handling by the command parser.
2474 */
2475struct drm_i915_cmd_descriptor {
2476 /*
2477 * Flags describing how the command parser processes the command.
2478 *
2479 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2480 * a length mask if not set
2481 * CMD_DESC_SKIP: The command is allowed but does not follow the
2482 * standard length encoding for the opcode range in
2483 * which it falls
2484 * CMD_DESC_REJECT: The command is never allowed
2485 * CMD_DESC_REGISTER: The command should be checked against the
2486 * register whitelist for the appropriate ring
2487 * CMD_DESC_MASTER: The command is allowed if the submitting process
2488 * is the DRM master
2489 */
2490 u32 flags;
2491#define CMD_DESC_FIXED (1<<0)
2492#define CMD_DESC_SKIP (1<<1)
2493#define CMD_DESC_REJECT (1<<2)
2494#define CMD_DESC_REGISTER (1<<3)
2495#define CMD_DESC_BITMASK (1<<4)
2496#define CMD_DESC_MASTER (1<<5)
2497
2498 /*
2499 * The command's unique identification bits and the bitmask to get them.
2500 * This isn't strictly the opcode field as defined in the spec and may
2501 * also include type, subtype, and/or subop fields.
2502 */
2503 struct {
2504 u32 value;
2505 u32 mask;
2506 } cmd;
2507
2508 /*
2509 * The command's length. The command is either fixed length (i.e. does
2510 * not include a length field) or has a length field mask. The flag
2511 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2512 * a length mask. All command entries in a command table must include
2513 * length information.
2514 */
2515 union {
2516 u32 fixed;
2517 u32 mask;
2518 } length;
2519
2520 /*
2521 * Describes where to find a register address in the command to check
2522 * against the ring's register whitelist. Only valid if flags has the
2523 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2524 *
2525 * A non-zero step value implies that the command may access multiple
2526 * registers in sequence (e.g. LRI), in that case step gives the
2527 * distance in dwords between individual offset fields.
351e3db2
BV
2528 */
2529 struct {
2530 u32 offset;
2531 u32 mask;
6a65c5b9 2532 u32 step;
351e3db2
BV
2533 } reg;
2534
2535#define MAX_CMD_DESC_BITMASKS 3
2536 /*
2537 * Describes command checks where a particular dword is masked and
2538 * compared against an expected value. If the command does not match
2539 * the expected value, the parser rejects it. Only valid if flags has
2540 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2541 * are valid.
d4d48035
BV
2542 *
2543 * If the check specifies a non-zero condition_mask then the parser
2544 * only performs the check when the bits specified by condition_mask
2545 * are non-zero.
351e3db2
BV
2546 */
2547 struct {
2548 u32 offset;
2549 u32 mask;
2550 u32 expected;
d4d48035
BV
2551 u32 condition_offset;
2552 u32 condition_mask;
351e3db2
BV
2553 } bits[MAX_CMD_DESC_BITMASKS];
2554};
2555
2556/*
2557 * A table of commands requiring special handling by the command parser.
2558 *
33a051a5
CW
2559 * Each engine has an array of tables. Each table consists of an array of
2560 * command descriptors, which must be sorted with command opcodes in
2561 * ascending order.
351e3db2
BV
2562 */
2563struct drm_i915_cmd_table {
2564 const struct drm_i915_cmd_descriptor *table;
2565 int count;
2566};
2567
dbbe9127 2568/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2569#define __I915__(p) ({ \
2570 struct drm_i915_private *__p; \
2571 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2572 __p = (struct drm_i915_private *)p; \
2573 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2574 __p = to_i915((struct drm_device *)p); \
2575 else \
2576 BUILD_BUG(); \
2577 __p; \
2578})
351c3b53 2579#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2580#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2581#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2582
e87a005d 2583#define REVID_FOREVER 0xff
091387c1 2584#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2585
2586#define GEN_FOREVER (0)
2587/*
2588 * Returns true if Gen is in inclusive range [Start, End].
2589 *
2590 * Use GEN_FOREVER for unbound start and or end.
2591 */
2592#define IS_GEN(p, s, e) ({ \
2593 unsigned int __s = (s), __e = (e); \
2594 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2595 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2596 if ((__s) != GEN_FOREVER) \
2597 __s = (s) - 1; \
2598 if ((__e) == GEN_FOREVER) \
2599 __e = BITS_PER_LONG - 1; \
2600 else \
2601 __e = (e) - 1; \
2602 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2603})
2604
e87a005d
JN
2605/*
2606 * Return true if revision is in range [since,until] inclusive.
2607 *
2608 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2609 */
2610#define IS_REVID(p, since, until) \
2611 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2612
87f1f465
CW
2613#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2614#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2615#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2616#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2617#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2618#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2619#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2620#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2621#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2622#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2623#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2624#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2625#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2626#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2627#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2628#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2629#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2630#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2631#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2632 INTEL_DEVID(dev) == 0x0152 || \
2633 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2634#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2635#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2636#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2637#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2638#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2639#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2640#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2641#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2642#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2643 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2644#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2645 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2646 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2647 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2648/* ULX machines are also considered ULT. */
2649#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2650 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2651#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2652 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2653#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2654 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2655#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2656 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2657/* ULX machines are also considered ULT. */
87f1f465
CW
2658#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2659 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2660#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2661 INTEL_DEVID(dev) == 0x1913 || \
2662 INTEL_DEVID(dev) == 0x1916 || \
2663 INTEL_DEVID(dev) == 0x1921 || \
2664 INTEL_DEVID(dev) == 0x1926)
2665#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2666 INTEL_DEVID(dev) == 0x1915 || \
2667 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2668#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2669 INTEL_DEVID(dev) == 0x5913 || \
2670 INTEL_DEVID(dev) == 0x5916 || \
2671 INTEL_DEVID(dev) == 0x5921 || \
2672 INTEL_DEVID(dev) == 0x5926)
2673#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2674 INTEL_DEVID(dev) == 0x5915 || \
2675 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2676#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2677 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2678#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2679 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2680
b833d685 2681#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2682
ef712bb4
JN
2683#define SKL_REVID_A0 0x0
2684#define SKL_REVID_B0 0x1
2685#define SKL_REVID_C0 0x2
2686#define SKL_REVID_D0 0x3
2687#define SKL_REVID_E0 0x4
2688#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2689#define SKL_REVID_G0 0x6
2690#define SKL_REVID_H0 0x7
ef712bb4 2691
e87a005d
JN
2692#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2693
ef712bb4 2694#define BXT_REVID_A0 0x0
fffda3f4 2695#define BXT_REVID_A1 0x1
ef712bb4
JN
2696#define BXT_REVID_B0 0x3
2697#define BXT_REVID_C0 0x9
6c74c87f 2698
e87a005d
JN
2699#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2700
c033a37c
MK
2701#define KBL_REVID_A0 0x0
2702#define KBL_REVID_B0 0x1
fe905819
MK
2703#define KBL_REVID_C0 0x2
2704#define KBL_REVID_D0 0x3
2705#define KBL_REVID_E0 0x4
c033a37c
MK
2706
2707#define IS_KBL_REVID(p, since, until) \
2708 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2709
85436696
JB
2710/*
2711 * The genX designation typically refers to the render engine, so render
2712 * capability related checks should use IS_GEN, while display and other checks
2713 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2714 * chips, etc.).
2715 */
af1346a0
TU
2716#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2717#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2718#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2719#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2720#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2721#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2722#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2723#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2724
a19d6ff2
TU
2725#define ENGINE_MASK(id) BIT(id)
2726#define RENDER_RING ENGINE_MASK(RCS)
2727#define BSD_RING ENGINE_MASK(VCS)
2728#define BLT_RING ENGINE_MASK(BCS)
2729#define VEBOX_RING ENGINE_MASK(VECS)
2730#define BSD2_RING ENGINE_MASK(VCS2)
2731#define ALL_ENGINES (~0)
2732
2733#define HAS_ENGINE(dev_priv, id) \
af1346a0 2734 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2735
2736#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2737#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2738#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2739#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2740
63c42e56 2741#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2742#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2743#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2744#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2745 HAS_EDRAM(dev))
cae5852d
ZN
2746#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2747
254f965c 2748#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2749#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2750#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2751#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2752#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2753
05394f39 2754#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2755#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2756
b45305fc
DV
2757/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2758#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2759
2760/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2761#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2762 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2763 IS_SKL_GT3(dev_priv) || \
2764 IS_SKL_GT4(dev_priv))
185c66e5 2765
4e6b788c
DV
2766/*
2767 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2768 * even when in MSI mode. This results in spurious interrupt warnings if the
2769 * legacy irq no. is shared with another device. The kernel then disables that
2770 * interrupt source and so prevents the other device from working properly.
2771 */
2772#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2773#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2774
cae5852d
ZN
2775/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2776 * rows, which changed the alignment requirements and fence programming.
2777 */
2778#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2779 IS_I915GM(dev)))
cae5852d
ZN
2780#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2781#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2782
2783#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2784#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2785#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2786
dbf7786e 2787#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2788
1d3fe53b 2789#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
0c9b3715 2790
dd93be58 2791#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2792#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
6e3b84d8 2793#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
4aa4c23f 2794#define HAS_RUNTIME_PM(dev) (INTEL_INFO(dev)->has_runtime_pm)
86f3624b 2795#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
33b5bf82 2796#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
affa9354 2797
3bacde19 2798#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
eb805623 2799
1a3d1898
DG
2800/*
2801 * For now, anything with a GuC requires uCode loading, and then supports
2802 * command submission once loaded. But these are logically independent
2803 * properties, so we have separate macros to test them.
2804 */
6f8be280 2805#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2806#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2807#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2808
53233f08 2809#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
a9ed33ca 2810
33e141ed 2811#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2812
17a303ec
PZ
2813#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2814#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2815#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2816#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2817#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2818#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2819#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2820#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2821#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2822#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2823#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2824#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2825
f2fbc690 2826#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2827#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2828#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2829#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2830#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2831#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2832#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2833#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2834#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2835#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2836
666a4537
WB
2837#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2838 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2839
040d2baa
BW
2840/* DPF == dynamic parity feature */
2841#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2842#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2843
c8735b0c 2844#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2845#define GEN9_FREQ_SCALER 3
c8735b0c 2846
05394f39
CW
2847#include "i915_trace.h"
2848
48f112fe
CW
2849static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2850{
2851#ifdef CONFIG_INTEL_IOMMU
2852 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2853 return true;
2854#endif
2855 return false;
2856}
2857
1751fcf9
ML
2858extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2859extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2860
c033666a 2861int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2862 int enable_ppgtt);
0e4ca100 2863
39df9190
CW
2864bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2865
0673ad47 2866/* i915_drv.c */
d15d7538
ID
2867void __printf(3, 4)
2868__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2869 const char *fmt, ...);
2870
2871#define i915_report_error(dev_priv, fmt, ...) \
2872 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2873
c43b5634 2874#ifdef CONFIG_COMPAT
0d6aa60b
DA
2875extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2876 unsigned long arg);
c43b5634 2877#endif
dc97997a
CW
2878extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2879extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2880extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2881extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2882extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2883extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2884extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2885extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2886extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2887int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2888
77913b39 2889/* intel_hotplug.c */
91d14251
TU
2890void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2891 u32 pin_mask, u32 long_mask);
77913b39
JN
2892void intel_hpd_init(struct drm_i915_private *dev_priv);
2893void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2894void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2895bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2896bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2897void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2898
1da177e4 2899/* i915_irq.c */
26a02b8f
CW
2900static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2901{
2902 unsigned long delay;
2903
2904 if (unlikely(!i915.enable_hangcheck))
2905 return;
2906
2907 /* Don't continually defer the hangcheck so that it is always run at
2908 * least once after work has been scheduled on any ring. Otherwise,
2909 * we will ignore a hung ring if a second ring is kept busy.
2910 */
2911
2912 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2913 queue_delayed_work(system_long_wq,
2914 &dev_priv->gpu_error.hangcheck_work, delay);
2915}
2916
58174462 2917__printf(3, 4)
c033666a
CW
2918void i915_handle_error(struct drm_i915_private *dev_priv,
2919 u32 engine_mask,
58174462 2920 const char *fmt, ...);
1da177e4 2921
b963291c 2922extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2923int intel_irq_install(struct drm_i915_private *dev_priv);
2924void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2925
dc97997a
CW
2926extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2927extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2928 bool restore_forcewake);
dc97997a 2929extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2930extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2931extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2932extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2933extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2934 bool restore);
48c1026a 2935const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2936void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2937 enum forcewake_domains domains);
59bad947 2938void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2939 enum forcewake_domains domains);
a6111f7b
CW
2940/* Like above but the caller must manage the uncore.lock itself.
2941 * Must be used with I915_READ_FW and friends.
2942 */
2943void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2944 enum forcewake_domains domains);
2945void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2946 enum forcewake_domains domains);
3accaf7e
MK
2947u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2948
59bad947 2949void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2950
1758b90e
CW
2951int intel_wait_for_register(struct drm_i915_private *dev_priv,
2952 i915_reg_t reg,
2953 const u32 mask,
2954 const u32 value,
2955 const unsigned long timeout_ms);
2956int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2957 i915_reg_t reg,
2958 const u32 mask,
2959 const u32 value,
2960 const unsigned long timeout_ms);
2961
0ad35fed
ZW
2962static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2963{
2964 return dev_priv->gvt.initialized;
2965}
2966
c033666a 2967static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2968{
c033666a 2969 return dev_priv->vgpu.active;
cf9d2890 2970}
b1f14ad0 2971
7c463586 2972void
50227e1c 2973i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2974 u32 status_mask);
7c463586
KP
2975
2976void
50227e1c 2977i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2978 u32 status_mask);
7c463586 2979
f8b79e58
ID
2980void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2981void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2982void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2983 uint32_t mask,
2984 uint32_t bits);
fbdedaea
VS
2985void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2986 uint32_t interrupt_mask,
2987 uint32_t enabled_irq_mask);
2988static inline void
2989ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2990{
2991 ilk_update_display_irq(dev_priv, bits, bits);
2992}
2993static inline void
2994ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2995{
2996 ilk_update_display_irq(dev_priv, bits, 0);
2997}
013d3752
VS
2998void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2999 enum pipe pipe,
3000 uint32_t interrupt_mask,
3001 uint32_t enabled_irq_mask);
3002static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3003 enum pipe pipe, uint32_t bits)
3004{
3005 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3006}
3007static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3008 enum pipe pipe, uint32_t bits)
3009{
3010 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3011}
47339cd9
DV
3012void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3013 uint32_t interrupt_mask,
3014 uint32_t enabled_irq_mask);
14443261
VS
3015static inline void
3016ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3017{
3018 ibx_display_interrupt_update(dev_priv, bits, bits);
3019}
3020static inline void
3021ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3022{
3023 ibx_display_interrupt_update(dev_priv, bits, 0);
3024}
3025
673a394b 3026/* i915_gem.c */
673a394b
EA
3027int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3029int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
3031int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
3033int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
de151cf6
JB
3035int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
673a394b
EA
3037int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
3041int i915_gem_execbuffer(struct drm_device *dev, void *data,
3042 struct drm_file *file_priv);
76446cac
JB
3043int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3044 struct drm_file *file_priv);
673a394b
EA
3045int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3046 struct drm_file *file_priv);
199adf40
BW
3047int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file);
3049int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file);
673a394b
EA
3051int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
3ef94daa
CW
3053int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
673a394b
EA
3055int i915_gem_set_tiling(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
3057int i915_gem_get_tiling(struct drm_device *dev, void *data,
3058 struct drm_file *file_priv);
72778cb2 3059void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3060int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3061 struct drm_file *file);
5a125c3c
EA
3062int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3063 struct drm_file *file_priv);
23ba4fd0
BW
3064int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3065 struct drm_file *file_priv);
d64aa096
ID
3066void i915_gem_load_init(struct drm_device *dev);
3067void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3068void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3069int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3070
42dcedd4
CW
3071void *i915_gem_object_alloc(struct drm_device *dev);
3072void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3073void i915_gem_object_init(struct drm_i915_gem_object *obj,
3074 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3075struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3076 size_t size);
ea70299d
DG
3077struct drm_i915_gem_object *i915_gem_object_create_from_data(
3078 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3079void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3080void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3081
058d88c4 3082struct i915_vma * __must_check
ec7adb6e
JL
3083i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3084 const struct i915_ggtt_view *view,
91b2db6f 3085 u64 size,
2ffffd0f
CW
3086 u64 alignment,
3087 u64 flags);
fe14d5f4
TU
3088
3089int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3090 u32 flags);
d0710abb 3091void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3092int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3093void i915_vma_close(struct i915_vma *vma);
3094void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3095
3096int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3097int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3098void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3099void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3100
37e680a1 3101int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3102
3103static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3104{
ee286370
CW
3105 return sg->length >> PAGE_SHIFT;
3106}
67d5a50c 3107
033908ae
DG
3108struct page *
3109i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3110
341be1cd
CW
3111static inline dma_addr_t
3112i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3113{
3114 if (n < obj->get_page.last) {
3115 obj->get_page.sg = obj->pages->sgl;
3116 obj->get_page.last = 0;
3117 }
3118
3119 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3120 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3121 if (unlikely(sg_is_chain(obj->get_page.sg)))
3122 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3123 }
3124
3125 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3126}
3127
ee286370
CW
3128static inline struct page *
3129i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3130{
ee286370
CW
3131 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3132 return NULL;
67d5a50c 3133
ee286370
CW
3134 if (n < obj->get_page.last) {
3135 obj->get_page.sg = obj->pages->sgl;
3136 obj->get_page.last = 0;
3137 }
67d5a50c 3138
ee286370
CW
3139 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3140 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3141 if (unlikely(sg_is_chain(obj->get_page.sg)))
3142 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3143 }
67d5a50c 3144
ee286370 3145 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3146}
ee286370 3147
a5570178
CW
3148static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3149{
3150 BUG_ON(obj->pages == NULL);
3151 obj->pages_pin_count++;
3152}
0a798eb9 3153
a5570178
CW
3154static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3155{
3156 BUG_ON(obj->pages_pin_count == 0);
3157 obj->pages_pin_count--;
3158}
3159
d31d7cb1
CW
3160enum i915_map_type {
3161 I915_MAP_WB = 0,
3162 I915_MAP_WC,
3163};
3164
0a798eb9
CW
3165/**
3166 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3167 * @obj - the object to map into kernel address space
d31d7cb1 3168 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3169 *
3170 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3171 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3172 * the kernel address space. Based on the @type of mapping, the PTE will be
3173 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3174 *
8305216f
DG
3175 * The caller must hold the struct_mutex, and is responsible for calling
3176 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3177 *
8305216f
DG
3178 * Returns the pointer through which to access the mapped object, or an
3179 * ERR_PTR() on error.
0a798eb9 3180 */
d31d7cb1
CW
3181void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3182 enum i915_map_type type);
0a798eb9
CW
3183
3184/**
3185 * i915_gem_object_unpin_map - releases an earlier mapping
3186 * @obj - the object to unmap
3187 *
3188 * After pinning the object and mapping its pages, once you are finished
3189 * with your access, call i915_gem_object_unpin_map() to release the pin
3190 * upon the mapping. Once the pin count reaches zero, that mapping may be
3191 * removed.
3192 *
3193 * The caller must hold the struct_mutex.
3194 */
3195static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3196{
3197 lockdep_assert_held(&obj->base.dev->struct_mutex);
3198 i915_gem_object_unpin_pages(obj);
3199}
3200
43394c7d
CW
3201int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3202 unsigned int *needs_clflush);
3203int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3204 unsigned int *needs_clflush);
3205#define CLFLUSH_BEFORE 0x1
3206#define CLFLUSH_AFTER 0x2
3207#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3208
3209static inline void
3210i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3211{
3212 i915_gem_object_unpin_pages(obj);
3213}
3214
54cf91dc 3215int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3216int i915_gem_object_sync(struct drm_i915_gem_object *obj,
8e637178 3217 struct drm_i915_gem_request *to);
e2d05a8b 3218void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3219 struct drm_i915_gem_request *req,
3220 unsigned int flags);
ff72145b
DA
3221int i915_gem_dumb_create(struct drm_file *file_priv,
3222 struct drm_device *dev,
3223 struct drm_mode_create_dumb *args);
da6b51d0
DA
3224int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3225 uint32_t handle, uint64_t *offset);
4cc69075 3226int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3227
3228void i915_gem_track_fb(struct drm_i915_gem_object *old,
3229 struct drm_i915_gem_object *new,
3230 unsigned frontbuffer_bits);
3231
fca26bb4 3232int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3233
8d9fc7fd 3234struct drm_i915_gem_request *
0bc40be8 3235i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3236
67d97da3 3237void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3238
c19ae989
CW
3239static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3240{
3241 return atomic_read(&error->reset_counter);
3242}
3243
3244static inline bool __i915_reset_in_progress(u32 reset)
3245{
3246 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3247}
3248
3249static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3250{
3251 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3252}
3253
3254static inline bool __i915_terminally_wedged(u32 reset)
3255{
3256 return unlikely(reset & I915_WEDGED);
3257}
3258
1f83fee0
DV
3259static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3260{
c19ae989
CW
3261 return __i915_reset_in_progress(i915_reset_counter(error));
3262}
3263
3264static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3265{
3266 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3267}
3268
3269static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3270{
c19ae989 3271 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3272}
3273
3274static inline u32 i915_reset_count(struct i915_gpu_error *error)
3275{
c19ae989 3276 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3277}
a71d8d94 3278
069efc1d 3279void i915_gem_reset(struct drm_device *dev);
000433b6 3280bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3281int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3282int __must_check i915_gem_init_hw(struct drm_device *dev);
3283void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3284void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8
CW
3285int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3286 bool interruptible);
45c5f202 3287int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3288void i915_gem_resume(struct drm_device *dev);
de151cf6 3289int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3290int __must_check
2e2f351d
CW
3291i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3292 bool readonly);
3293int __must_check
2021746e
CW
3294i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3295 bool write);
3296int __must_check
dabdfe02 3297i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3298struct i915_vma * __must_check
2da3b9b9
CW
3299i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3300 u32 alignment,
e6617330 3301 const struct i915_ggtt_view *view);
058d88c4 3302void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3303int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3304 int align);
b29c19b6 3305int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3306void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3307
a9f1481f
CW
3308u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3309 int tiling_mode);
3310u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3311 int tiling_mode, bool fenced);
467cffba 3312
e4ffd173
CW
3313int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3314 enum i915_cache_level cache_level);
3315
1286ff73
DV
3316struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3317 struct dma_buf *dma_buf);
3318
3319struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3320 struct drm_gem_object *gem_obj, int flags);
3321
fe14d5f4 3322struct i915_vma *
ec7adb6e 3323i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3324 struct i915_address_space *vm,
3325 const struct i915_ggtt_view *view);
fe14d5f4 3326
accfef2e
BW
3327struct i915_vma *
3328i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3329 struct i915_address_space *vm,
3330 const struct i915_ggtt_view *view);
5c2abbea 3331
841cd773
DV
3332static inline struct i915_hw_ppgtt *
3333i915_vm_to_ppgtt(struct i915_address_space *vm)
3334{
841cd773
DV
3335 return container_of(vm, struct i915_hw_ppgtt, base);
3336}
3337
058d88c4
CW
3338static inline struct i915_vma *
3339i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3340 const struct i915_ggtt_view *view)
a70a3148 3341{
058d88c4 3342 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3343}
3344
058d88c4
CW
3345static inline unsigned long
3346i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3347 const struct i915_ggtt_view *view)
e6617330 3348{
bde13ebd 3349 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3350}
b287110e 3351
41a36b73 3352/* i915_gem_fence.c */
49ef5294
CW
3353int __must_check i915_vma_get_fence(struct i915_vma *vma);
3354int __must_check i915_vma_put_fence(struct i915_vma *vma);
3355
3356/**
3357 * i915_vma_pin_fence - pin fencing state
3358 * @vma: vma to pin fencing for
3359 *
3360 * This pins the fencing state (whether tiled or untiled) to make sure the
3361 * vma (and its object) is ready to be used as a scanout target. Fencing
3362 * status must be synchronize first by calling i915_vma_get_fence():
3363 *
3364 * The resulting fence pin reference must be released again with
3365 * i915_vma_unpin_fence().
3366 *
3367 * Returns:
3368 *
3369 * True if the vma has a fence, false otherwise.
3370 */
3371static inline bool
3372i915_vma_pin_fence(struct i915_vma *vma)
3373{
3374 if (vma->fence) {
3375 vma->fence->pin_count++;
3376 return true;
3377 } else
3378 return false;
3379}
41a36b73 3380
49ef5294
CW
3381/**
3382 * i915_vma_unpin_fence - unpin fencing state
3383 * @vma: vma to unpin fencing for
3384 *
3385 * This releases the fence pin reference acquired through
3386 * i915_vma_pin_fence. It will handle both objects with and without an
3387 * attached fence correctly, callers do not need to distinguish this.
3388 */
3389static inline void
3390i915_vma_unpin_fence(struct i915_vma *vma)
3391{
3392 if (vma->fence) {
3393 GEM_BUG_ON(vma->fence->pin_count <= 0);
3394 vma->fence->pin_count--;
3395 }
3396}
41a36b73
DV
3397
3398void i915_gem_restore_fences(struct drm_device *dev);
3399
7f96ecaf
DV
3400void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3401void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3402void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3403
254f965c 3404/* i915_gem_context.c */
8245be31 3405int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3406void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3407void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3408void i915_gem_context_reset(struct drm_device *dev);
e422b888 3409int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3410void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3411int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3412int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3413void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3414struct drm_i915_gem_object *
3415i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3416struct i915_gem_context *
3417i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3418
3419static inline struct i915_gem_context *
3420i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3421{
3422 struct i915_gem_context *ctx;
3423
091387c1 3424 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3425
3426 ctx = idr_find(&file_priv->context_idr, id);
3427 if (!ctx)
3428 return ERR_PTR(-ENOENT);
3429
3430 return ctx;
3431}
3432
9a6feaf0
CW
3433static inline struct i915_gem_context *
3434i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3435{
691e6415 3436 kref_get(&ctx->ref);
9a6feaf0 3437 return ctx;
dce3271b
MK
3438}
3439
9a6feaf0 3440static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3441{
091387c1 3442 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3443 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3444}
3445
e2efd130 3446static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3447{
821d66dd 3448 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3449}
3450
84624813
BW
3451int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3452 struct drm_file *file);
3453int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3454 struct drm_file *file);
c9dc0f35
CW
3455int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3456 struct drm_file *file_priv);
3457int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file_priv);
d538704b
CW
3459int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file);
1286ff73 3461
679845ed 3462/* i915_gem_evict.c */
e522ac23 3463int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3464 u64 min_size, u64 alignment,
679845ed 3465 unsigned cache_level,
2ffffd0f 3466 u64 start, u64 end,
1ec9e26d 3467 unsigned flags);
506a8e87 3468int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3469int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3470
0260c420 3471/* belongs in i915_gem_gtt.h */
c033666a 3472static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3473{
600f4368 3474 wmb();
c033666a 3475 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3476 intel_gtt_chipset_flush();
3477}
246cbfb5 3478
9797fbfb 3479/* i915_gem_stolen.c */
d713fd49
PZ
3480int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3481 struct drm_mm_node *node, u64 size,
3482 unsigned alignment);
a9da512b
PZ
3483int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3484 struct drm_mm_node *node, u64 size,
3485 unsigned alignment, u64 start,
3486 u64 end);
d713fd49
PZ
3487void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3488 struct drm_mm_node *node);
9797fbfb
CW
3489int i915_gem_init_stolen(struct drm_device *dev);
3490void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3491struct drm_i915_gem_object *
3492i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3493struct drm_i915_gem_object *
3494i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3495 u32 stolen_offset,
3496 u32 gtt_offset,
3497 u32 size);
9797fbfb 3498
be6a0376
DV
3499/* i915_gem_shrinker.c */
3500unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3501 unsigned long target,
be6a0376
DV
3502 unsigned flags);
3503#define I915_SHRINK_PURGEABLE 0x1
3504#define I915_SHRINK_UNBOUND 0x2
3505#define I915_SHRINK_BOUND 0x4
5763ff04 3506#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3507#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3508unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3509void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3510void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3511
3512
673a394b 3513/* i915_gem_tiling.c */
2c1792a1 3514static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3515{
091387c1 3516 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3517
3518 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3519 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3520}
3521
2017263e 3522/* i915_debugfs.c */
f8c168fa 3523#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3524int i915_debugfs_register(struct drm_i915_private *dev_priv);
3525void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3526int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3527void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3528#else
8d35acba
CW
3529static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3530static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3531static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3532{ return 0; }
ce5e2ac1 3533static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3534#endif
84734a04
MK
3535
3536/* i915_gpu_error.c */
edc3d884
MK
3537__printf(2, 3)
3538void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3539int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3540 const struct i915_error_state_file_priv *error);
4dc955f7 3541int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3542 struct drm_i915_private *i915,
4dc955f7
MK
3543 size_t count, loff_t pos);
3544static inline void i915_error_state_buf_release(
3545 struct drm_i915_error_state_buf *eb)
3546{
3547 kfree(eb->buf);
3548}
c033666a
CW
3549void i915_capture_error_state(struct drm_i915_private *dev_priv,
3550 u32 engine_mask,
58174462 3551 const char *error_msg);
84734a04
MK
3552void i915_error_state_get(struct drm_device *dev,
3553 struct i915_error_state_file_priv *error_priv);
3554void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3555void i915_destroy_error_state(struct drm_device *dev);
3556
c033666a 3557void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3558const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3559
351e3db2 3560/* i915_cmd_parser.c */
1ca3712c 3561int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3562void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3563void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3564bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3565int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3566 struct drm_i915_gem_object *batch_obj,
3567 struct drm_i915_gem_object *shadow_batch_obj,
3568 u32 batch_start_offset,
3569 u32 batch_len,
3570 bool is_master);
351e3db2 3571
317c35d1
JB
3572/* i915_suspend.c */
3573extern int i915_save_state(struct drm_device *dev);
3574extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3575
0136db58 3576/* i915_sysfs.c */
694c2828
DW
3577void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3578void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3579
f899fc64
CW
3580/* intel_i2c.c */
3581extern int intel_setup_gmbus(struct drm_device *dev);
3582extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3583extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3584 unsigned int pin);
3bd7d909 3585
0184df46
JN
3586extern struct i2c_adapter *
3587intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3588extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3589extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3590static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3591{
3592 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3593}
f899fc64
CW
3594extern void intel_i2c_reset(struct drm_device *dev);
3595
8b8e1a89 3596/* intel_bios.c */
98f3a1dc 3597int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3598bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3599bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3600bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3601bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3602bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3603bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3604bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3605bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3606 enum port port);
8b8e1a89 3607
3b617967 3608/* intel_opregion.c */
44834a67 3609#ifdef CONFIG_ACPI
6f9f4b7a 3610extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3611extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3612extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3613extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3614extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3615 bool enable);
6f9f4b7a 3616extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3617 pci_power_t state);
6f9f4b7a 3618extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3619#else
6f9f4b7a 3620static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3621static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3622static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3623static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3624{
3625}
9c4b0a68
JN
3626static inline int
3627intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3628{
3629 return 0;
3630}
ecbc5cf3 3631static inline int
6f9f4b7a 3632intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3633{
3634 return 0;
3635}
6f9f4b7a 3636static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3637{
3638 return -ENODEV;
3639}
65e082c9 3640#endif
8ee1c3db 3641
723bfd70
JB
3642/* intel_acpi.c */
3643#ifdef CONFIG_ACPI
3644extern void intel_register_dsm_handler(void);
3645extern void intel_unregister_dsm_handler(void);
3646#else
3647static inline void intel_register_dsm_handler(void) { return; }
3648static inline void intel_unregister_dsm_handler(void) { return; }
3649#endif /* CONFIG_ACPI */
3650
94b4f3ba
CW
3651/* intel_device_info.c */
3652static inline struct intel_device_info *
3653mkwrite_device_info(struct drm_i915_private *dev_priv)
3654{
3655 return (struct intel_device_info *)&dev_priv->info;
3656}
3657
3658void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3659void intel_device_info_dump(struct drm_i915_private *dev_priv);
3660
79e53945 3661/* modesetting */
f817586c 3662extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3663extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3664extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3665extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3666extern int intel_connector_register(struct drm_connector *);
c191eca1 3667extern void intel_connector_unregister(struct drm_connector *);
28d52043 3668extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3669extern void intel_display_resume(struct drm_device *dev);
44cec740 3670extern void i915_redisable_vga(struct drm_device *dev);
04098753 3671extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3672extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3673extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3674extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3675extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3676 bool enable);
3bad0781 3677
c0c7babc
BW
3678int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3679 struct drm_file *file);
575155a9 3680
6ef3d427 3681/* overlay */
c033666a
CW
3682extern struct intel_overlay_error_state *
3683intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3684extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3685 struct intel_overlay_error_state *error);
c4a1d9e4 3686
c033666a
CW
3687extern struct intel_display_error_state *
3688intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3689extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3690 struct drm_device *dev,
3691 struct intel_display_error_state *error);
6ef3d427 3692
151a49d0
TR
3693int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3694int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3695
3696/* intel_sideband.c */
707b6e3d
D
3697u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3698void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3699u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3700u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3701void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3702u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3703void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3704u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3706u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3707void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3708u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3709void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3710u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3711 enum intel_sbi_destination destination);
3712void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3713 enum intel_sbi_destination destination);
e9fe51c6
SK
3714u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3715void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3716
b7fa22d8
ACO
3717/* intel_dpio_phy.c */
3718void chv_set_phy_signal_level(struct intel_encoder *encoder,
3719 u32 deemph_reg_value, u32 margin_reg_value,
3720 bool uniq_trans_scale);
844b2f9a
ACO
3721void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3722 bool reset);
419b1b7a 3723void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3724void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3725void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3726void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3727
53d98725
ACO
3728void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3729 u32 demph_reg_value, u32 preemph_reg_value,
3730 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3731void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3732void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3733void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3734
616bc820
VS
3735int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3736int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3737
0b274481
BW
3738#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3739#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3740
3741#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3742#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3743#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3744#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3745
3746#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3747#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3748#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3749#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3750
698b3135
CW
3751/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3752 * will be implemented using 2 32-bit writes in an arbitrary order with
3753 * an arbitrary delay between them. This can cause the hardware to
3754 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3755 * machine death. For this reason we do not support I915_WRITE64, or
3756 * dev_priv->uncore.funcs.mmio_writeq.
3757 *
3758 * When reading a 64-bit value as two 32-bit values, the delay may cause
3759 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3760 * occasionally a 64-bit register does not actualy support a full readq
3761 * and must be read using two 32-bit reads.
3762 *
3763 * You have been warned.
698b3135 3764 */
0b274481 3765#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3766
50877445 3767#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3768 u32 upper, lower, old_upper, loop = 0; \
3769 upper = I915_READ(upper_reg); \
ee0a227b 3770 do { \
acd29f7b 3771 old_upper = upper; \
ee0a227b 3772 lower = I915_READ(lower_reg); \
acd29f7b
CW
3773 upper = I915_READ(upper_reg); \
3774 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3775 (u64)upper << 32 | lower; })
50877445 3776
cae5852d
ZN
3777#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3778#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3779
75aa3f63
VS
3780#define __raw_read(x, s) \
3781static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3782 i915_reg_t reg) \
75aa3f63 3783{ \
f0f59a00 3784 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3785}
3786
3787#define __raw_write(x, s) \
3788static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3789 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3790{ \
f0f59a00 3791 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3792}
3793__raw_read(8, b)
3794__raw_read(16, w)
3795__raw_read(32, l)
3796__raw_read(64, q)
3797
3798__raw_write(8, b)
3799__raw_write(16, w)
3800__raw_write(32, l)
3801__raw_write(64, q)
3802
3803#undef __raw_read
3804#undef __raw_write
3805
a6111f7b 3806/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3807 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3808 * controlled.
3809 * Think twice, and think again, before using these.
3810 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3811 * intel_uncore_forcewake_irqunlock().
3812 */
75aa3f63
VS
3813#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3814#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3815#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3816#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3817
55bc60db
VS
3818/* "Broadcast RGB" property */
3819#define INTEL_BROADCAST_RGB_AUTO 0
3820#define INTEL_BROADCAST_RGB_FULL 1
3821#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3822
f0f59a00 3823static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3824{
666a4537 3825 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3826 return VLV_VGACNTRL;
92e23b99
SJ
3827 else if (INTEL_INFO(dev)->gen >= 5)
3828 return CPU_VGACNTRL;
766aa1c4
VS
3829 else
3830 return VGACNTRL;
3831}
3832
df97729f
ID
3833static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3834{
3835 unsigned long j = msecs_to_jiffies(m);
3836
3837 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3838}
3839
7bd0e226
DV
3840static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3841{
3842 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3843}
3844
df97729f
ID
3845static inline unsigned long
3846timespec_to_jiffies_timeout(const struct timespec *value)
3847{
3848 unsigned long j = timespec_to_jiffies(value);
3849
3850 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3851}
3852
dce56b3c
PZ
3853/*
3854 * If you need to wait X milliseconds between events A and B, but event B
3855 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3856 * when event A happened, then just before event B you call this function and
3857 * pass the timestamp as the first argument, and X as the second argument.
3858 */
3859static inline void
3860wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3861{
ec5e0cfb 3862 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3863
3864 /*
3865 * Don't re-read the value of "jiffies" every time since it may change
3866 * behind our back and break the math.
3867 */
3868 tmp_jiffies = jiffies;
3869 target_jiffies = timestamp_jiffies +
3870 msecs_to_jiffies_timeout(to_wait_ms);
3871
3872 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3873 remaining_jiffies = target_jiffies - tmp_jiffies;
3874 while (remaining_jiffies)
3875 remaining_jiffies =
3876 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3877 }
3878}
688e6c72
CW
3879static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3880{
f69a02c9
CW
3881 struct intel_engine_cs *engine = req->engine;
3882
7ec2c73b
CW
3883 /* Before we do the heavier coherent read of the seqno,
3884 * check the value (hopefully) in the CPU cacheline.
3885 */
3886 if (i915_gem_request_completed(req))
3887 return true;
3888
688e6c72
CW
3889 /* Ensure our read of the seqno is coherent so that we
3890 * do not "miss an interrupt" (i.e. if this is the last
3891 * request and the seqno write from the GPU is not visible
3892 * by the time the interrupt fires, we will see that the
3893 * request is incomplete and go back to sleep awaiting
3894 * another interrupt that will never come.)
3895 *
3896 * Strictly, we only need to do this once after an interrupt,
3897 * but it is easier and safer to do it every time the waiter
3898 * is woken.
3899 */
3d5564e9 3900 if (engine->irq_seqno_barrier &&
dbd6ef29 3901 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3902 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3903 struct task_struct *tsk;
3904
3d5564e9
CW
3905 /* The ordering of irq_posted versus applying the barrier
3906 * is crucial. The clearing of the current irq_posted must
3907 * be visible before we perform the barrier operation,
3908 * such that if a subsequent interrupt arrives, irq_posted
3909 * is reasserted and our task rewoken (which causes us to
3910 * do another __i915_request_irq_complete() immediately
3911 * and reapply the barrier). Conversely, if the clear
3912 * occurs after the barrier, then an interrupt that arrived
3913 * whilst we waited on the barrier would not trigger a
3914 * barrier on the next pass, and the read may not see the
3915 * seqno update.
3916 */
f69a02c9 3917 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3918
3919 /* If we consume the irq, but we are no longer the bottom-half,
3920 * the real bottom-half may not have serialised their own
3921 * seqno check with the irq-barrier (i.e. may have inspected
3922 * the seqno before we believe it coherent since they see
3923 * irq_posted == false but we are still running).
3924 */
3925 rcu_read_lock();
dbd6ef29 3926 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3927 if (tsk && tsk != current)
3928 /* Note that if the bottom-half is changed as we
3929 * are sending the wake-up, the new bottom-half will
3930 * be woken by whomever made the change. We only have
3931 * to worry about when we steal the irq-posted for
3932 * ourself.
3933 */
3934 wake_up_process(tsk);
3935 rcu_read_unlock();
3936
7ec2c73b
CW
3937 if (i915_gem_request_completed(req))
3938 return true;
3939 }
688e6c72
CW
3940
3941 /* We need to check whether any gpu reset happened in between
3942 * the request being submitted and now. If a reset has occurred,
3943 * the seqno will have been advance past ours and our request
3944 * is complete. If we are in the process of handling a reset,
3945 * the request is effectively complete as the rendering will
3946 * be discarded, but we need to return in order to drop the
3947 * struct_mutex.
3948 */
3949 if (i915_reset_in_progress(&req->i915->gpu_error))
3950 return true;
3951
3952 return false;
3953}
3954
0b1de5d5
CW
3955void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3956bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3957
c58305af
CW
3958/* i915_mm.c */
3959int remap_io_mapping(struct vm_area_struct *vma,
3960 unsigned long addr, unsigned long pfn, unsigned long size,
3961 struct io_mapping *iomap);
3962
4b30cb23
CW
3963#define ptr_mask_bits(ptr) ({ \
3964 unsigned long __v = (unsigned long)(ptr); \
3965 (typeof(ptr))(__v & PAGE_MASK); \
3966})
3967
d31d7cb1
CW
3968#define ptr_unpack_bits(ptr, bits) ({ \
3969 unsigned long __v = (unsigned long)(ptr); \
3970 (bits) = __v & ~PAGE_MASK; \
3971 (typeof(ptr))(__v & PAGE_MASK); \
3972})
3973
3974#define ptr_pack_bits(ptr, bits) \
3975 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3976
78ef2d9a
CW
3977#define fetch_and_zero(ptr) ({ \
3978 typeof(*ptr) __T = *(ptr); \
3979 *(ptr) = (typeof(*ptr))0; \
3980 __T; \
3981})
3982
1da177e4 3983#endif