]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix kerneldoc for i915_gem_object_pin_map()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
8c4f24f9 58#include "intel_uc.h"
e73bdd20
CW
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
f061ff07
DV
79#define DRIVER_DATE "20161226"
80#define DRIVER_TIMESTAMP 1482767304
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
b95320bd
MK
122typedef struct {
123 uint32_t val;
124} uint_fixed_16_16_t;
125
126#define FP_16_16_MAX ({ \
127 uint_fixed_16_16_t fp; \
128 fp.val = UINT_MAX; \
129 fp; \
130})
131
132static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
133{
134 uint_fixed_16_16_t fp;
135
136 WARN_ON(val >> 16);
137
138 fp.val = val << 16;
139 return fp;
140}
141
142static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
147static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
148{
149 return fp.val >> 16;
150}
151
152static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
161static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
170static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
171 uint32_t d)
172{
173 uint_fixed_16_16_t fp, res;
174
175 fp = u32_to_fixed_16_16(val);
176 res.val = DIV_ROUND_UP(fp.val, d);
177 return res;
178}
179
180static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
181 uint32_t d)
182{
183 uint_fixed_16_16_t res;
184 uint64_t interm_val;
185
186 interm_val = (uint64_t)val << 16;
187 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
188 WARN_ON(interm_val >> 32);
189 res.val = (uint32_t) interm_val;
190
191 return res;
192}
193
194static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
195 uint_fixed_16_16_t mul)
196{
197 uint64_t intermediate_val;
198 uint_fixed_16_16_t fp;
199
200 intermediate_val = (uint64_t) val * mul.val;
201 WARN_ON(intermediate_val >> 32);
202 fp.val = (uint32_t) intermediate_val;
203 return fp;
204}
205
42a8ca4c
JN
206static inline const char *yesno(bool v)
207{
208 return v ? "yes" : "no";
209}
210
87ad3212
JN
211static inline const char *onoff(bool v)
212{
213 return v ? "on" : "off";
214}
215
08c4d7fc
TU
216static inline const char *enableddisabled(bool v)
217{
218 return v ? "enabled" : "disabled";
219}
220
86e61735
MA
221#define range_overflows(start, size, max) ({ \
222 typeof(start) start__ = (start); \
223 typeof(size) size__ = (size); \
224 typeof(max) max__ = (max); \
225 (void)(&start__ == &size__); \
226 (void)(&start__ == &max__); \
227 start__ > max__ || size__ > max__ - start__; \
228})
229
230#define range_overflows_t(type, start, size, max) \
231 range_overflows((type)(start), (type)(size), (type)(max))
232
317c35d1 233enum pipe {
752aa88a 234 INVALID_PIPE = -1,
317c35d1
JB
235 PIPE_A = 0,
236 PIPE_B,
9db4a9c7 237 PIPE_C,
a57c774a
AK
238 _PIPE_EDP,
239 I915_MAX_PIPES = _PIPE_EDP
317c35d1 240};
9db4a9c7 241#define pipe_name(p) ((p) + 'A')
317c35d1 242
a5c961d1
PZ
243enum transcoder {
244 TRANSCODER_A = 0,
245 TRANSCODER_B,
246 TRANSCODER_C,
a57c774a 247 TRANSCODER_EDP,
4d1de975
JN
248 TRANSCODER_DSI_A,
249 TRANSCODER_DSI_C,
a57c774a 250 I915_MAX_TRANSCODERS
a5c961d1 251};
da205630
JN
252
253static inline const char *transcoder_name(enum transcoder transcoder)
254{
255 switch (transcoder) {
256 case TRANSCODER_A:
257 return "A";
258 case TRANSCODER_B:
259 return "B";
260 case TRANSCODER_C:
261 return "C";
262 case TRANSCODER_EDP:
263 return "EDP";
4d1de975
JN
264 case TRANSCODER_DSI_A:
265 return "DSI A";
266 case TRANSCODER_DSI_C:
267 return "DSI C";
da205630
JN
268 default:
269 return "<invalid>";
270 }
271}
a5c961d1 272
4d1de975
JN
273static inline bool transcoder_is_dsi(enum transcoder transcoder)
274{
275 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
276}
277
84139d1e 278/*
b14e5848
VS
279 * Global legacy plane identifier. Valid only for primary/sprite
280 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 281 */
80824003 282enum plane {
b14e5848 283 PLANE_A,
80824003 284 PLANE_B,
9db4a9c7 285 PLANE_C,
80824003 286};
9db4a9c7 287#define plane_name(p) ((p) + 'A')
52440211 288
580503c7 289#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 290
b14e5848
VS
291/*
292 * Per-pipe plane identifier.
293 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
294 * number of planes per CRTC. Not all platforms really have this many planes,
295 * which means some arrays of size I915_MAX_PLANES may have unused entries
296 * between the topmost sprite plane and the cursor plane.
297 *
298 * This is expected to be passed to various register macros
299 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
300 */
301enum plane_id {
302 PLANE_PRIMARY,
303 PLANE_SPRITE0,
304 PLANE_SPRITE1,
305 PLANE_CURSOR,
306 I915_MAX_PLANES,
307};
308
d97d7b48
VS
309#define for_each_plane_id_on_crtc(__crtc, __p) \
310 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
311 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
312
2b139522 313enum port {
03cdc1d4 314 PORT_NONE = -1,
2b139522
ED
315 PORT_A = 0,
316 PORT_B,
317 PORT_C,
318 PORT_D,
319 PORT_E,
320 I915_MAX_PORTS
321};
322#define port_name(p) ((p) + 'A')
323
a09caddd 324#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
325
326enum dpio_channel {
327 DPIO_CH0,
328 DPIO_CH1
329};
330
331enum dpio_phy {
332 DPIO_PHY0,
0a116ce8
ACO
333 DPIO_PHY1,
334 DPIO_PHY2,
e4607fcf
CML
335};
336
b97186f0
PZ
337enum intel_display_power_domain {
338 POWER_DOMAIN_PIPE_A,
339 POWER_DOMAIN_PIPE_B,
340 POWER_DOMAIN_PIPE_C,
341 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
342 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
343 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
344 POWER_DOMAIN_TRANSCODER_A,
345 POWER_DOMAIN_TRANSCODER_B,
346 POWER_DOMAIN_TRANSCODER_C,
f52e353e 347 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
348 POWER_DOMAIN_TRANSCODER_DSI_A,
349 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
350 POWER_DOMAIN_PORT_DDI_A_LANES,
351 POWER_DOMAIN_PORT_DDI_B_LANES,
352 POWER_DOMAIN_PORT_DDI_C_LANES,
353 POWER_DOMAIN_PORT_DDI_D_LANES,
354 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
355 POWER_DOMAIN_PORT_DSI,
356 POWER_DOMAIN_PORT_CRT,
357 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 358 POWER_DOMAIN_VGA,
fbeeaa23 359 POWER_DOMAIN_AUDIO,
bd2bb1b9 360 POWER_DOMAIN_PLLS,
1407121a
S
361 POWER_DOMAIN_AUX_A,
362 POWER_DOMAIN_AUX_B,
363 POWER_DOMAIN_AUX_C,
364 POWER_DOMAIN_AUX_D,
f0ab43e6 365 POWER_DOMAIN_GMBUS,
dfa57627 366 POWER_DOMAIN_MODESET,
baa70707 367 POWER_DOMAIN_INIT,
bddc7645
ID
368
369 POWER_DOMAIN_NUM,
b97186f0
PZ
370};
371
372#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
373#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
374 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
375#define POWER_DOMAIN_TRANSCODER(tran) \
376 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
377 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 378
1d843f9d
EE
379enum hpd_pin {
380 HPD_NONE = 0,
1d843f9d
EE
381 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
382 HPD_CRT,
383 HPD_SDVO_B,
384 HPD_SDVO_C,
cc24fcdc 385 HPD_PORT_A,
1d843f9d
EE
386 HPD_PORT_B,
387 HPD_PORT_C,
388 HPD_PORT_D,
26951caf 389 HPD_PORT_E,
1d843f9d
EE
390 HPD_NUM_PINS
391};
392
c91711f9
JN
393#define for_each_hpd_pin(__pin) \
394 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
395
5fcece80
JN
396struct i915_hotplug {
397 struct work_struct hotplug_work;
398
399 struct {
400 unsigned long last_jiffies;
401 int count;
402 enum {
403 HPD_ENABLED = 0,
404 HPD_DISABLED = 1,
405 HPD_MARK_DISABLED = 2
406 } state;
407 } stats[HPD_NUM_PINS];
408 u32 event_bits;
409 struct delayed_work reenable_work;
410
411 struct intel_digital_port *irq_port[I915_MAX_PORTS];
412 u32 long_port_mask;
413 u32 short_port_mask;
414 struct work_struct dig_port_work;
415
19625e85
L
416 struct work_struct poll_init_work;
417 bool poll_enabled;
418
5fcece80
JN
419 /*
420 * if we get a HPD irq from DP and a HPD irq from non-DP
421 * the non-DP HPD could block the workqueue on a mode config
422 * mutex getting, that userspace may have taken. However
423 * userspace is waiting on the DP workqueue to run which is
424 * blocked behind the non-DP one.
425 */
426 struct workqueue_struct *dp_wq;
427};
428
2a2d5482
CW
429#define I915_GEM_GPU_DOMAINS \
430 (I915_GEM_DOMAIN_RENDER | \
431 I915_GEM_DOMAIN_SAMPLER | \
432 I915_GEM_DOMAIN_COMMAND | \
433 I915_GEM_DOMAIN_INSTRUCTION | \
434 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 435
055e393f
DL
436#define for_each_pipe(__dev_priv, __p) \
437 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
438#define for_each_pipe_masked(__dev_priv, __p, __mask) \
439 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
440 for_each_if ((__mask) & (1 << (__p)))
8b364b41 441#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
442 for ((__p) = 0; \
443 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
444 (__p)++)
3bdcfc0c
DL
445#define for_each_sprite(__dev_priv, __p, __s) \
446 for ((__s) = 0; \
447 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
448 (__s)++)
9db4a9c7 449
c3aeadc8
JN
450#define for_each_port_masked(__port, __ports_mask) \
451 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
452 for_each_if ((__ports_mask) & (1 << (__port)))
453
d79b814d 454#define for_each_crtc(dev, crtc) \
91c8a326 455 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 456
27321ae8
ML
457#define for_each_intel_plane(dev, intel_plane) \
458 list_for_each_entry(intel_plane, \
91c8a326 459 &(dev)->mode_config.plane_list, \
27321ae8
ML
460 base.head)
461
c107acfe 462#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
463 list_for_each_entry(intel_plane, \
464 &(dev)->mode_config.plane_list, \
c107acfe
MR
465 base.head) \
466 for_each_if ((plane_mask) & \
467 (1 << drm_plane_index(&intel_plane->base)))
468
262cd2e1
VS
469#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
470 list_for_each_entry(intel_plane, \
471 &(dev)->mode_config.plane_list, \
472 base.head) \
95150bdf 473 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 474
91c8a326
CW
475#define for_each_intel_crtc(dev, intel_crtc) \
476 list_for_each_entry(intel_crtc, \
477 &(dev)->mode_config.crtc_list, \
478 base.head)
d063ae48 479
91c8a326
CW
480#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
481 list_for_each_entry(intel_crtc, \
482 &(dev)->mode_config.crtc_list, \
483 base.head) \
98d39494
MR
484 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
485
b2784e15
DL
486#define for_each_intel_encoder(dev, intel_encoder) \
487 list_for_each_entry(intel_encoder, \
488 &(dev)->mode_config.encoder_list, \
489 base.head)
490
3a3371ff
ACO
491#define for_each_intel_connector(dev, intel_connector) \
492 list_for_each_entry(intel_connector, \
91c8a326 493 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
494 base.head)
495
6c2b7c12
DV
496#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
497 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 498 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 499
53f5e3ca
JB
500#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
501 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 502 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 503
b04c5bd6
BF
504#define for_each_power_domain(domain, mask) \
505 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 506 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 507
e7b903d2 508struct drm_i915_private;
ad46cb53 509struct i915_mm_struct;
5cc9ed4b 510struct i915_mmu_object;
e7b903d2 511
a6f766f3
CW
512struct drm_i915_file_private {
513 struct drm_i915_private *dev_priv;
514 struct drm_file *file;
515
516 struct {
517 spinlock_t lock;
518 struct list_head request_list;
d0bc54f2
CW
519/* 20ms is a fairly arbitrary limit (greater than the average frame time)
520 * chosen to prevent the CPU getting more than a frame ahead of the GPU
521 * (when using lax throttling for the frontbuffer). We also use it to
522 * offer free GPU waitboosts for severely congested workloads.
523 */
524#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
525 } mm;
526 struct idr context_idr;
527
2e1b8730
CW
528 struct intel_rps_client {
529 struct list_head link;
530 unsigned boosts;
531 } rps;
a6f766f3 532
c80ff16e 533 unsigned int bsd_engine;
b083a087
MK
534
535/* Client can have a maximum of 3 contexts banned before
536 * it is denied of creating new contexts. As one context
537 * ban needs 4 consecutive hangs, and more if there is
538 * progress in between, this is a last resort stop gap measure
539 * to limit the badly behaving clients access to gpu.
540 */
541#define I915_MAX_CLIENT_CONTEXT_BANS 3
542 int context_bans;
a6f766f3
CW
543};
544
e69d0bc1
DV
545/* Used by dp and fdi links */
546struct intel_link_m_n {
547 uint32_t tu;
548 uint32_t gmch_m;
549 uint32_t gmch_n;
550 uint32_t link_m;
551 uint32_t link_n;
552};
553
554void intel_link_compute_m_n(int bpp, int nlanes,
555 int pixel_clock, int link_clock,
556 struct intel_link_m_n *m_n);
557
1da177e4
LT
558/* Interface history:
559 *
560 * 1.1: Original.
0d6aa60b
DA
561 * 1.2: Add Power Management
562 * 1.3: Add vblank support
de227f5f 563 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 564 * 1.5: Add vblank pipe configuration
2228ed67
MD
565 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
566 * - Support vertical blank on secondary display pipe
1da177e4
LT
567 */
568#define DRIVER_MAJOR 1
2228ed67 569#define DRIVER_MINOR 6
1da177e4
LT
570#define DRIVER_PATCHLEVEL 0
571
0a3e67a4
JB
572struct opregion_header;
573struct opregion_acpi;
574struct opregion_swsci;
575struct opregion_asle;
576
8ee1c3db 577struct intel_opregion {
115719fc
WD
578 struct opregion_header *header;
579 struct opregion_acpi *acpi;
580 struct opregion_swsci *swsci;
ebde53c7
JN
581 u32 swsci_gbda_sub_functions;
582 u32 swsci_sbcb_sub_functions;
115719fc 583 struct opregion_asle *asle;
04ebaadb 584 void *rvda;
82730385 585 const void *vbt;
ada8f955 586 u32 vbt_size;
115719fc 587 u32 *lid_state;
91a60f20 588 struct work_struct asle_work;
8ee1c3db 589};
44834a67 590#define OPREGION_SIZE (8*1024)
8ee1c3db 591
6ef3d427
CW
592struct intel_overlay;
593struct intel_overlay_error_state;
594
9b9d172d 595struct sdvo_device_mapping {
e957d772 596 u8 initialized;
9b9d172d 597 u8 dvo_port;
598 u8 slave_addr;
599 u8 dvo_wiring;
e957d772 600 u8 i2c_pin;
b1083333 601 u8 ddc_pin;
9b9d172d 602};
603
7bd688cd 604struct intel_connector;
820d2d77 605struct intel_encoder;
ccf010fb 606struct intel_atomic_state;
5cec258b 607struct intel_crtc_state;
5724dbd1 608struct intel_initial_plane_config;
0e8ffe1b 609struct intel_crtc;
ee9300bb
DV
610struct intel_limit;
611struct dpll;
b8cecdf5 612
e70236a8 613struct drm_i915_display_funcs {
1353c4fb 614 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 615 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 616 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
617 int (*compute_intermediate_wm)(struct drm_device *dev,
618 struct intel_crtc *intel_crtc,
619 struct intel_crtc_state *newstate);
ccf010fb
ML
620 void (*initial_watermarks)(struct intel_atomic_state *state,
621 struct intel_crtc_state *cstate);
622 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
623 struct intel_crtc_state *cstate);
624 void (*optimize_watermarks)(struct intel_atomic_state *state,
625 struct intel_crtc_state *cstate);
98d39494 626 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 627 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
628 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
629 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
630 /* Returns the active state of the crtc, and if the crtc is active,
631 * fills out the pipe-config with the hw state. */
632 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 633 struct intel_crtc_state *);
5724dbd1
DL
634 void (*get_initial_plane_config)(struct intel_crtc *,
635 struct intel_initial_plane_config *);
190f68c5
ACO
636 int (*crtc_compute_clock)(struct intel_crtc *crtc,
637 struct intel_crtc_state *crtc_state);
4a806558
ML
638 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
639 struct drm_atomic_state *old_state);
640 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
641 struct drm_atomic_state *old_state);
896e5bb0
L
642 void (*update_crtcs)(struct drm_atomic_state *state,
643 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
644 void (*audio_codec_enable)(struct drm_connector *connector,
645 struct intel_encoder *encoder,
5e7234c9 646 const struct drm_display_mode *adjusted_mode);
69bfe1a9 647 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 648 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 649 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
650 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
652 struct drm_i915_gem_object *obj,
653 struct drm_i915_gem_request *req,
654 uint32_t flags);
91d14251 655 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
656 /* clock updates for mode set */
657 /* cursor updates */
658 /* render clock increase/decrease */
659 /* display clock increase/decrease */
660 /* pll clock increase/decrease */
8563b1e8 661
b95c5321
ML
662 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
663 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
664};
665
48c1026a
MK
666enum forcewake_domain_id {
667 FW_DOMAIN_ID_RENDER = 0,
668 FW_DOMAIN_ID_BLITTER,
669 FW_DOMAIN_ID_MEDIA,
670
671 FW_DOMAIN_ID_COUNT
672};
673
674enum forcewake_domains {
675 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
676 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
677 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
678 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
679 FORCEWAKE_BLITTER |
680 FORCEWAKE_MEDIA)
681};
682
3756685a
TU
683#define FW_REG_READ (1)
684#define FW_REG_WRITE (2)
685
85ee17eb
PP
686enum decoupled_power_domain {
687 GEN9_DECOUPLED_PD_BLITTER = 0,
688 GEN9_DECOUPLED_PD_RENDER,
689 GEN9_DECOUPLED_PD_MEDIA,
690 GEN9_DECOUPLED_PD_ALL
691};
692
693enum decoupled_ops {
694 GEN9_DECOUPLED_OP_WRITE = 0,
695 GEN9_DECOUPLED_OP_READ
696};
697
3756685a
TU
698enum forcewake_domains
699intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
700 i915_reg_t reg, unsigned int op);
701
907b28c5 702struct intel_uncore_funcs {
c8d9a590 703 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 704 enum forcewake_domains domains);
c8d9a590 705 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 706 enum forcewake_domains domains);
0b274481 707
f0f59a00
VS
708 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
709 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
710 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
711 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 712
f0f59a00 713 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 714 uint8_t val, bool trace);
f0f59a00 715 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 716 uint16_t val, bool trace);
f0f59a00 717 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 718 uint32_t val, bool trace);
990bbdad
CW
719};
720
15157970
TU
721struct intel_forcewake_range {
722 u32 start;
723 u32 end;
724
725 enum forcewake_domains domains;
726};
727
907b28c5
CW
728struct intel_uncore {
729 spinlock_t lock; /** lock is also taken in irq contexts. */
730
15157970
TU
731 const struct intel_forcewake_range *fw_domains_table;
732 unsigned int fw_domains_table_entries;
733
907b28c5
CW
734 struct intel_uncore_funcs funcs;
735
736 unsigned fifo_count;
003342a5 737
48c1026a 738 enum forcewake_domains fw_domains;
003342a5 739 enum forcewake_domains fw_domains_active;
b2cff0db
CW
740
741 struct intel_uncore_forcewake_domain {
742 struct drm_i915_private *i915;
48c1026a 743 enum forcewake_domain_id id;
33c582c1 744 enum forcewake_domains mask;
b2cff0db 745 unsigned wake_count;
a57a4a67 746 struct hrtimer timer;
f0f59a00 747 i915_reg_t reg_set;
05a2fb15
MK
748 u32 val_set;
749 u32 val_clear;
f0f59a00
VS
750 i915_reg_t reg_ack;
751 i915_reg_t reg_post;
05a2fb15 752 u32 val_reset;
b2cff0db 753 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
754
755 int unclaimed_mmio_check;
b2cff0db
CW
756};
757
758/* Iterate over initialised fw domains */
33c582c1
TU
759#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
760 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
761 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
762 (domain__)++) \
763 for_each_if ((mask__) & (domain__)->mask)
764
765#define for_each_fw_domain(domain__, dev_priv__) \
766 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 767
b6e7d894
DL
768#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
769#define CSR_VERSION_MAJOR(version) ((version) >> 16)
770#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
771
eb805623 772struct intel_csr {
8144ac59 773 struct work_struct work;
eb805623 774 const char *fw_path;
a7f749f9 775 uint32_t *dmc_payload;
eb805623 776 uint32_t dmc_fw_size;
b6e7d894 777 uint32_t version;
eb805623 778 uint32_t mmio_count;
f0f59a00 779 i915_reg_t mmioaddr[8];
eb805623 780 uint32_t mmiodata[8];
832dba88 781 uint32_t dc_state;
a37baf3b 782 uint32_t allowed_dc_mask;
eb805623
DV
783};
784
604db650
JL
785#define DEV_INFO_FOR_EACH_FLAG(func) \
786 func(is_mobile); \
3e4274f8 787 func(is_lp); \
c007fb4a 788 func(is_alpha_support); \
566c56a4 789 /* Keep has_* in alphabetical order */ \
dfc5148f 790 func(has_64bit_reloc); \
9e1d0e60 791 func(has_aliasing_ppgtt); \
604db650 792 func(has_csr); \
566c56a4 793 func(has_ddi); \
70821af6 794 func(has_decoupled_mmio); \
604db650 795 func(has_dp_mst); \
566c56a4
JL
796 func(has_fbc); \
797 func(has_fpga_dbg); \
9e1d0e60
MT
798 func(has_full_ppgtt); \
799 func(has_full_48bit_ppgtt); \
604db650 800 func(has_gmbus_irq); \
604db650
JL
801 func(has_gmch_display); \
802 func(has_guc); \
604db650 803 func(has_hotplug); \
566c56a4
JL
804 func(has_hw_contexts); \
805 func(has_l3_dpf); \
604db650 806 func(has_llc); \
566c56a4
JL
807 func(has_logical_ring_contexts); \
808 func(has_overlay); \
809 func(has_pipe_cxsr); \
810 func(has_pooled_eu); \
811 func(has_psr); \
812 func(has_rc6); \
813 func(has_rc6p); \
814 func(has_resource_streamer); \
815 func(has_runtime_pm); \
604db650 816 func(has_snoop); \
566c56a4
JL
817 func(cursor_needs_physical); \
818 func(hws_needs_physical); \
819 func(overlay_needs_physical); \
70821af6 820 func(supports_tv);
c96ea64e 821
915490d5 822struct sseu_dev_info {
f08a0c92 823 u8 slice_mask;
57ec171e 824 u8 subslice_mask;
915490d5
ID
825 u8 eu_total;
826 u8 eu_per_subslice;
43b67998
ID
827 u8 min_eu_in_pool;
828 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
829 u8 subslice_7eu[3];
830 u8 has_slice_pg:1;
831 u8 has_subslice_pg:1;
832 u8 has_eu_pg:1;
915490d5
ID
833};
834
57ec171e
ID
835static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
836{
837 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
838}
839
2e0d26f8
JN
840/* Keep in gen based order, and chronological order within a gen */
841enum intel_platform {
842 INTEL_PLATFORM_UNINITIALIZED = 0,
843 INTEL_I830,
844 INTEL_I845G,
845 INTEL_I85X,
846 INTEL_I865G,
847 INTEL_I915G,
848 INTEL_I915GM,
849 INTEL_I945G,
850 INTEL_I945GM,
851 INTEL_G33,
852 INTEL_PINEVIEW,
c0f86832
JN
853 INTEL_I965G,
854 INTEL_I965GM,
f69c11ae
JN
855 INTEL_G45,
856 INTEL_GM45,
2e0d26f8
JN
857 INTEL_IRONLAKE,
858 INTEL_SANDYBRIDGE,
859 INTEL_IVYBRIDGE,
860 INTEL_VALLEYVIEW,
861 INTEL_HASWELL,
862 INTEL_BROADWELL,
863 INTEL_CHERRYVIEW,
864 INTEL_SKYLAKE,
865 INTEL_BROXTON,
866 INTEL_KABYLAKE,
867 INTEL_GEMINILAKE,
868};
869
cfdf1fa2 870struct intel_device_info {
10fce67a 871 u32 display_mmio_offset;
87f1f465 872 u16 device_id;
ac208a8b 873 u8 num_pipes;
d615a166 874 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 875 u8 gen;
ae5702d2 876 u16 gen_mask;
2e0d26f8 877 enum intel_platform platform;
73ae478c 878 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 879 u8 num_rings;
604db650
JL
880#define DEFINE_FLAG(name) u8 name:1
881 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
882#undef DEFINE_FLAG
6f3fff60 883 u16 ddb_size; /* in blocks */
a57c774a
AK
884 /* Register offsets for the various display pipes and transcoders */
885 int pipe_offsets[I915_MAX_TRANSCODERS];
886 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 887 int palette_offsets[I915_MAX_PIPES];
5efb3e28 888 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
889
890 /* Slice/subslice/EU info */
43b67998 891 struct sseu_dev_info sseu;
82cf435b
LL
892
893 struct color_luts {
894 u16 degamma_lut_size;
895 u16 gamma_lut_size;
896 } color;
cfdf1fa2
KH
897};
898
2bd160a1
CW
899struct intel_display_error_state;
900
901struct drm_i915_error_state {
902 struct kref ref;
903 struct timeval time;
de867c20
CW
904 struct timeval boottime;
905 struct timeval uptime;
2bd160a1 906
9f267eb8
CW
907 struct drm_i915_private *i915;
908
2bd160a1
CW
909 char error_msg[128];
910 bool simulated;
911 int iommu;
912 u32 reset_count;
913 u32 suspend_count;
914 struct intel_device_info device_info;
915
916 /* Generic register state */
917 u32 eir;
918 u32 pgtbl_er;
919 u32 ier;
920 u32 gtier[4];
921 u32 ccid;
922 u32 derrmr;
923 u32 forcewake;
924 u32 error; /* gen6+ */
925 u32 err_int; /* gen7 */
926 u32 fault_data0; /* gen8, gen9 */
927 u32 fault_data1; /* gen8, gen9 */
928 u32 done_reg;
929 u32 gac_eco;
930 u32 gam_ecochk;
931 u32 gab_ctl;
932 u32 gfx_mode;
d636951e 933
2bd160a1
CW
934 u64 fence[I915_MAX_NUM_FENCES];
935 struct intel_overlay_error_state *overlay;
936 struct intel_display_error_state *display;
51d545d0 937 struct drm_i915_error_object *semaphore;
27b85bea 938 struct drm_i915_error_object *guc_log;
2bd160a1
CW
939
940 struct drm_i915_error_engine {
941 int engine_id;
942 /* Software tracked state */
943 bool waiting;
944 int num_waiters;
3fe3b030
MK
945 unsigned long hangcheck_timestamp;
946 bool hangcheck_stalled;
2bd160a1
CW
947 enum intel_engine_hangcheck_action hangcheck_action;
948 struct i915_address_space *vm;
949 int num_requests;
950
cdb324bd
CW
951 /* position of active request inside the ring */
952 u32 rq_head, rq_post, rq_tail;
953
2bd160a1
CW
954 /* our own tracking of ring head and tail */
955 u32 cpu_ring_head;
956 u32 cpu_ring_tail;
957
958 u32 last_seqno;
2bd160a1
CW
959
960 /* Register state */
961 u32 start;
962 u32 tail;
963 u32 head;
964 u32 ctl;
21a2c58a 965 u32 mode;
2bd160a1
CW
966 u32 hws;
967 u32 ipeir;
968 u32 ipehr;
2bd160a1
CW
969 u32 bbstate;
970 u32 instpm;
971 u32 instps;
972 u32 seqno;
973 u64 bbaddr;
974 u64 acthd;
975 u32 fault_reg;
976 u64 faddr;
977 u32 rc_psmi; /* sleep state */
978 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 979 struct intel_instdone instdone;
2bd160a1
CW
980
981 struct drm_i915_error_object {
2bd160a1 982 u64 gtt_offset;
03382dfb 983 u64 gtt_size;
0a97015d
CW
984 int page_count;
985 int unused;
2bd160a1
CW
986 u32 *pages[0];
987 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
988
989 struct drm_i915_error_object *wa_ctx;
990
991 struct drm_i915_error_request {
992 long jiffies;
c84455b4 993 pid_t pid;
35ca039e 994 u32 context;
84102171 995 int ban_score;
2bd160a1
CW
996 u32 seqno;
997 u32 head;
998 u32 tail;
35ca039e 999 } *requests, execlist[2];
2bd160a1
CW
1000
1001 struct drm_i915_error_waiter {
1002 char comm[TASK_COMM_LEN];
1003 pid_t pid;
1004 u32 seqno;
1005 } *waiters;
1006
1007 struct {
1008 u32 gfx_mode;
1009 union {
1010 u64 pdp[4];
1011 u32 pp_dir_base;
1012 };
1013 } vm_info;
1014
1015 pid_t pid;
1016 char comm[TASK_COMM_LEN];
b083a087 1017 int context_bans;
2bd160a1
CW
1018 } engine[I915_NUM_ENGINES];
1019
1020 struct drm_i915_error_buffer {
1021 u32 size;
1022 u32 name;
1023 u32 rseqno[I915_NUM_ENGINES], wseqno;
1024 u64 gtt_offset;
1025 u32 read_domains;
1026 u32 write_domain;
1027 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1028 u32 tiling:2;
1029 u32 dirty:1;
1030 u32 purgeable:1;
1031 u32 userptr:1;
1032 s32 engine:4;
1033 u32 cache_level:3;
1034 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1035 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1036 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1037};
1038
7faf1ab2
DV
1039enum i915_cache_level {
1040 I915_CACHE_NONE = 0,
350ec881
CW
1041 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1042 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1043 caches, eg sampler/render caches, and the
1044 large Last-Level-Cache. LLC is coherent with
1045 the CPU, but L3 is only visible to the GPU. */
651d794f 1046 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1047};
1048
85fd4f58
CW
1049#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1050
821d66dd 1051#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 1052
31b7a88d 1053/**
e2efd130 1054 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
1055 * @ref: reference count.
1056 * @user_handle: userspace tracking identity for this context.
1057 * @remap_slice: l3 row remapping information.
b1b38278
DW
1058 * @flags: context specific flags:
1059 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
1060 * @file_priv: filp associated with this context (NULL for global default
1061 * context).
1062 * @hang_stats: information about the role of this context in possible GPU
1063 * hangs.
7df113e4 1064 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
1065 * @legacy_hw_ctx: render context backing object and whether it is correctly
1066 * initialized (legacy ring submission mechanism only).
1067 * @link: link in the global list of contexts.
1068 *
1069 * Contexts are memory images used by the hardware to store copies of their
1070 * internal state.
1071 */
e2efd130 1072struct i915_gem_context {
dce3271b 1073 struct kref ref;
9ea4feec 1074 struct drm_i915_private *i915;
40521054 1075 struct drm_i915_file_private *file_priv;
ae6c4806 1076 struct i915_hw_ppgtt *ppgtt;
c84455b4 1077 struct pid *pid;
562f5d45 1078 const char *name;
a33afea5 1079
8d59bc6a 1080 unsigned long flags;
bc3d6744
CW
1081#define CONTEXT_NO_ZEROMAP BIT(0)
1082#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
1083
1084 /* Unique identifier for this context, used by the hw for tracking */
1085 unsigned int hw_id;
8d59bc6a 1086 u32 user_handle;
9f792eba 1087 int priority; /* greater priorities are serviced first */
5d1808ec 1088
0cb26a8e 1089 u32 ggtt_alignment;
d3ef1af6 1090 u32 ggtt_offset_bias;
0cb26a8e 1091
9021ad03 1092 struct intel_context {
bf3783e5 1093 struct i915_vma *state;
7e37f889 1094 struct intel_ring *ring;
82352e90 1095 uint32_t *lrc_reg_state;
8d59bc6a
CW
1096 u64 lrc_desc;
1097 int pin_count;
24f1d3cc 1098 bool initialised;
666796da 1099 } engine[I915_NUM_ENGINES];
bcd794c2 1100 u32 ring_size;
c01fc532 1101 u32 desc_template;
3c7ba635 1102 struct atomic_notifier_head status_notifier;
80a9a8db 1103 bool execlists_force_single_submission;
c9e003af 1104
a33afea5 1105 struct list_head link;
8d59bc6a
CW
1106
1107 u8 remap_slice;
50e046b6 1108 bool closed:1;
bc1d53c6
MK
1109 bool bannable:1;
1110 bool banned:1;
1111
1112 unsigned int guilty_count; /* guilty of a hang */
1113 unsigned int active_count; /* active during hang */
1114
1115#define CONTEXT_SCORE_GUILTY 10
1116#define CONTEXT_SCORE_BAN_THRESHOLD 40
1117 /* Accumulated score of hangs caused by this context */
1118 int ban_score;
40521054
BW
1119};
1120
a4001f1b
PZ
1121enum fb_op_origin {
1122 ORIGIN_GTT,
1123 ORIGIN_CPU,
1124 ORIGIN_CS,
1125 ORIGIN_FLIP,
74b4ea1e 1126 ORIGIN_DIRTYFB,
a4001f1b
PZ
1127};
1128
ab34a7e8 1129struct intel_fbc {
25ad93fd
PZ
1130 /* This is always the inner lock when overlapping with struct_mutex and
1131 * it's the outer lock when overlapping with stolen_lock. */
1132 struct mutex lock;
5e59f717 1133 unsigned threshold;
dbef0f15
PZ
1134 unsigned int possible_framebuffer_bits;
1135 unsigned int busy_bits;
010cf73d 1136 unsigned int visible_pipes_mask;
e35fef21 1137 struct intel_crtc *crtc;
5c3fe8b0 1138
c4213885 1139 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1140 struct drm_mm_node *compressed_llb;
1141
da46f936
RV
1142 bool false_color;
1143
d029bcad 1144 bool enabled;
0e631adc 1145 bool active;
9adccc60 1146
61a585d6
PZ
1147 bool underrun_detected;
1148 struct work_struct underrun_work;
1149
aaf78d27
PZ
1150 struct intel_fbc_state_cache {
1151 struct {
1152 unsigned int mode_flags;
1153 uint32_t hsw_bdw_pixel_rate;
1154 } crtc;
1155
1156 struct {
1157 unsigned int rotation;
1158 int src_w;
1159 int src_h;
1160 bool visible;
1161 } plane;
1162
1163 struct {
1164 u64 ilk_ggtt_offset;
aaf78d27
PZ
1165 uint32_t pixel_format;
1166 unsigned int stride;
1167 int fence_reg;
1168 unsigned int tiling_mode;
1169 } fb;
1170 } state_cache;
1171
b183b3f1
PZ
1172 struct intel_fbc_reg_params {
1173 struct {
1174 enum pipe pipe;
1175 enum plane plane;
1176 unsigned int fence_y_offset;
1177 } crtc;
1178
1179 struct {
1180 u64 ggtt_offset;
b183b3f1
PZ
1181 uint32_t pixel_format;
1182 unsigned int stride;
1183 int fence_reg;
1184 } fb;
1185
1186 int cfb_size;
1187 } params;
1188
5c3fe8b0 1189 struct intel_fbc_work {
128d7356 1190 bool scheduled;
ca18d51d 1191 u32 scheduled_vblank;
128d7356 1192 struct work_struct work;
128d7356 1193 } work;
5c3fe8b0 1194
bf6189c6 1195 const char *no_fbc_reason;
b5e50c3f
JB
1196};
1197
96178eeb
VK
1198/**
1199 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1200 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1201 * parsing for same resolution.
1202 */
1203enum drrs_refresh_rate_type {
1204 DRRS_HIGH_RR,
1205 DRRS_LOW_RR,
1206 DRRS_MAX_RR, /* RR count */
1207};
1208
1209enum drrs_support_type {
1210 DRRS_NOT_SUPPORTED = 0,
1211 STATIC_DRRS_SUPPORT = 1,
1212 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1213};
1214
2807cf69 1215struct intel_dp;
96178eeb
VK
1216struct i915_drrs {
1217 struct mutex mutex;
1218 struct delayed_work work;
1219 struct intel_dp *dp;
1220 unsigned busy_frontbuffer_bits;
1221 enum drrs_refresh_rate_type refresh_rate_type;
1222 enum drrs_support_type type;
1223};
1224
a031d709 1225struct i915_psr {
f0355c4a 1226 struct mutex lock;
a031d709
RV
1227 bool sink_support;
1228 bool source_ok;
2807cf69 1229 struct intel_dp *enabled;
7c8f8a70
RV
1230 bool active;
1231 struct delayed_work work;
9ca15301 1232 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1233 bool psr2_support;
1234 bool aux_frame_sync;
60e5ffe3 1235 bool link_standby;
3f51e471 1236};
5c3fe8b0 1237
3bad0781 1238enum intel_pch {
f0350830 1239 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1240 PCH_IBX, /* Ibexpeak PCH */
1241 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1242 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1243 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1244 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1245 PCH_NOP,
3bad0781
ZW
1246};
1247
988d6ee8
PZ
1248enum intel_sbi_destination {
1249 SBI_ICLK,
1250 SBI_MPHY,
1251};
1252
b690e96c 1253#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1254#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1255#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1256#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1257#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1258#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1259
8be48d92 1260struct intel_fbdev;
1630fe75 1261struct intel_fbc_work;
38651674 1262
c2b9152f
DV
1263struct intel_gmbus {
1264 struct i2c_adapter adapter;
3e4d44e0 1265#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1266 u32 force_bit;
c2b9152f 1267 u32 reg0;
f0f59a00 1268 i915_reg_t gpio_reg;
c167a6fc 1269 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1270 struct drm_i915_private *dev_priv;
1271};
1272
f4c956ad 1273struct i915_suspend_saved_registers {
e948e994 1274 u32 saveDSPARB;
ba8bbcf6 1275 u32 saveFBC_CONTROL;
1f84e550 1276 u32 saveCACHE_MODE_0;
1f84e550 1277 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1278 u32 saveSWF0[16];
1279 u32 saveSWF1[16];
85fa792b 1280 u32 saveSWF3[3];
4b9de737 1281 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1282 u32 savePCH_PORT_HOTPLUG;
9f49c376 1283 u16 saveGCDGMBUS;
f4c956ad 1284};
c85aa885 1285
ddeea5b0
ID
1286struct vlv_s0ix_state {
1287 /* GAM */
1288 u32 wr_watermark;
1289 u32 gfx_prio_ctrl;
1290 u32 arb_mode;
1291 u32 gfx_pend_tlb0;
1292 u32 gfx_pend_tlb1;
1293 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1294 u32 media_max_req_count;
1295 u32 gfx_max_req_count;
1296 u32 render_hwsp;
1297 u32 ecochk;
1298 u32 bsd_hwsp;
1299 u32 blt_hwsp;
1300 u32 tlb_rd_addr;
1301
1302 /* MBC */
1303 u32 g3dctl;
1304 u32 gsckgctl;
1305 u32 mbctl;
1306
1307 /* GCP */
1308 u32 ucgctl1;
1309 u32 ucgctl3;
1310 u32 rcgctl1;
1311 u32 rcgctl2;
1312 u32 rstctl;
1313 u32 misccpctl;
1314
1315 /* GPM */
1316 u32 gfxpause;
1317 u32 rpdeuhwtc;
1318 u32 rpdeuc;
1319 u32 ecobus;
1320 u32 pwrdwnupctl;
1321 u32 rp_down_timeout;
1322 u32 rp_deucsw;
1323 u32 rcubmabdtmr;
1324 u32 rcedata;
1325 u32 spare2gh;
1326
1327 /* Display 1 CZ domain */
1328 u32 gt_imr;
1329 u32 gt_ier;
1330 u32 pm_imr;
1331 u32 pm_ier;
1332 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1333
1334 /* GT SA CZ domain */
1335 u32 tilectl;
1336 u32 gt_fifoctl;
1337 u32 gtlc_wake_ctrl;
1338 u32 gtlc_survive;
1339 u32 pmwgicz;
1340
1341 /* Display 2 CZ domain */
1342 u32 gu_ctl0;
1343 u32 gu_ctl1;
9c25210f 1344 u32 pcbr;
ddeea5b0
ID
1345 u32 clock_gate_dis2;
1346};
1347
bf225f20
CW
1348struct intel_rps_ei {
1349 u32 cz_clock;
1350 u32 render_c0;
1351 u32 media_c0;
31685c25
D
1352};
1353
c85aa885 1354struct intel_gen6_power_mgmt {
d4d70aa5
ID
1355 /*
1356 * work, interrupts_enabled and pm_iir are protected by
1357 * dev_priv->irq_lock
1358 */
c85aa885 1359 struct work_struct work;
d4d70aa5 1360 bool interrupts_enabled;
c85aa885 1361 u32 pm_iir;
59cdb63d 1362
b20e3cfe 1363 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1364 u32 pm_intr_keep;
1365
b39fb297
BW
1366 /* Frequencies are stored in potentially platform dependent multiples.
1367 * In other words, *_freq needs to be multiplied by X to be interesting.
1368 * Soft limits are those which are used for the dynamic reclocking done
1369 * by the driver (raise frequencies under heavy loads, and lower for
1370 * lighter loads). Hard limits are those imposed by the hardware.
1371 *
1372 * A distinction is made for overclocking, which is never enabled by
1373 * default, and is considered to be above the hard limit if it's
1374 * possible at all.
1375 */
1376 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1377 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1378 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1379 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1380 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1381 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1382 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1383 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1384 u8 rp1_freq; /* "less than" RP0 power/freqency */
1385 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1386 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1387
8fb55197
CW
1388 u8 up_threshold; /* Current %busy required to uplock */
1389 u8 down_threshold; /* Current %busy required to downclock */
1390
dd75fdc8
CW
1391 int last_adj;
1392 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1393
8d3afd7d
CW
1394 spinlock_t client_lock;
1395 struct list_head clients;
1396 bool client_boost;
1397
c0951f0c 1398 bool enabled;
54b4f68f 1399 struct delayed_work autoenable_work;
1854d5ca 1400 unsigned boosts;
4fc688ce 1401
bf225f20
CW
1402 /* manual wa residency calculations */
1403 struct intel_rps_ei up_ei, down_ei;
1404
4fc688ce
JB
1405 /*
1406 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1407 * Must be taken after struct_mutex if nested. Note that
1408 * this lock may be held for long periods of time when
1409 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1410 */
1411 struct mutex hw_lock;
c85aa885
DV
1412};
1413
1a240d4d
DV
1414/* defined intel_pm.c */
1415extern spinlock_t mchdev_lock;
1416
c85aa885
DV
1417struct intel_ilk_power_mgmt {
1418 u8 cur_delay;
1419 u8 min_delay;
1420 u8 max_delay;
1421 u8 fmax;
1422 u8 fstart;
1423
1424 u64 last_count1;
1425 unsigned long last_time1;
1426 unsigned long chipset_power;
1427 u64 last_count2;
5ed0bdf2 1428 u64 last_time2;
c85aa885
DV
1429 unsigned long gfx_power;
1430 u8 corr;
1431
1432 int c_m;
1433 int r_t;
1434};
1435
c6cb582e
ID
1436struct drm_i915_private;
1437struct i915_power_well;
1438
1439struct i915_power_well_ops {
1440 /*
1441 * Synchronize the well's hw state to match the current sw state, for
1442 * example enable/disable it based on the current refcount. Called
1443 * during driver init and resume time, possibly after first calling
1444 * the enable/disable handlers.
1445 */
1446 void (*sync_hw)(struct drm_i915_private *dev_priv,
1447 struct i915_power_well *power_well);
1448 /*
1449 * Enable the well and resources that depend on it (for example
1450 * interrupts located on the well). Called after the 0->1 refcount
1451 * transition.
1452 */
1453 void (*enable)(struct drm_i915_private *dev_priv,
1454 struct i915_power_well *power_well);
1455 /*
1456 * Disable the well and resources that depend on it. Called after
1457 * the 1->0 refcount transition.
1458 */
1459 void (*disable)(struct drm_i915_private *dev_priv,
1460 struct i915_power_well *power_well);
1461 /* Returns the hw enabled state. */
1462 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1463 struct i915_power_well *power_well);
1464};
1465
a38911a3
WX
1466/* Power well structure for haswell */
1467struct i915_power_well {
c1ca727f 1468 const char *name;
6f3ef5dd 1469 bool always_on;
a38911a3
WX
1470 /* power well enable/disable usage count */
1471 int count;
bfafe93a
ID
1472 /* cached hw enabled state */
1473 bool hw_enabled;
c1ca727f 1474 unsigned long domains;
01c3faa7
ACO
1475 /* unique identifier for this power well */
1476 unsigned long id;
362624c9
ACO
1477 /*
1478 * Arbitraty data associated with this power well. Platform and power
1479 * well specific.
1480 */
1481 unsigned long data;
c6cb582e 1482 const struct i915_power_well_ops *ops;
a38911a3
WX
1483};
1484
83c00f55 1485struct i915_power_domains {
baa70707
ID
1486 /*
1487 * Power wells needed for initialization at driver init and suspend
1488 * time are on. They are kept on until after the first modeset.
1489 */
1490 bool init_power_on;
0d116a29 1491 bool initializing;
c1ca727f 1492 int power_well_count;
baa70707 1493
83c00f55 1494 struct mutex lock;
1da51581 1495 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1496 struct i915_power_well *power_wells;
83c00f55
ID
1497};
1498
35a85ac6 1499#define MAX_L3_SLICES 2
a4da4fa4 1500struct intel_l3_parity {
35a85ac6 1501 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1502 struct work_struct error_work;
35a85ac6 1503 int which_slice;
a4da4fa4
DV
1504};
1505
4b5aed62 1506struct i915_gem_mm {
4b5aed62
DV
1507 /** Memory allocator for GTT stolen memory */
1508 struct drm_mm stolen;
92e97d2f
PZ
1509 /** Protects the usage of the GTT stolen memory allocator. This is
1510 * always the inner lock when overlapping with struct_mutex. */
1511 struct mutex stolen_lock;
1512
4b5aed62
DV
1513 /** List of all objects in gtt_space. Used to restore gtt
1514 * mappings on resume */
1515 struct list_head bound_list;
1516 /**
1517 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1518 * are idle and not used by the GPU). These objects may or may
1519 * not actually have any pages attached.
4b5aed62
DV
1520 */
1521 struct list_head unbound_list;
1522
275f039d
CW
1523 /** List of all objects in gtt_space, currently mmaped by userspace.
1524 * All objects within this list must also be on bound_list.
1525 */
1526 struct list_head userfault_list;
1527
fbbd37b3
CW
1528 /**
1529 * List of objects which are pending destruction.
1530 */
1531 struct llist_head free_list;
1532 struct work_struct free_work;
1533
4b5aed62
DV
1534 /** Usable portion of the GTT for GEM */
1535 unsigned long stolen_base; /* limited to low memory (32-bit) */
1536
4b5aed62
DV
1537 /** PPGTT used for aliasing the PPGTT with the GTT */
1538 struct i915_hw_ppgtt *aliasing_ppgtt;
1539
2cfcd32a 1540 struct notifier_block oom_notifier;
e87666b5 1541 struct notifier_block vmap_notifier;
ceabbba5 1542 struct shrinker shrinker;
4b5aed62 1543
4b5aed62
DV
1544 /** LRU list of objects with fence regs on them. */
1545 struct list_head fence_list;
1546
4b5aed62
DV
1547 /**
1548 * Are we in a non-interruptible section of code like
1549 * modesetting?
1550 */
1551 bool interruptible;
1552
bdf1e7e3 1553 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1554 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1555
4b5aed62
DV
1556 /** Bit 6 swizzling required for X tiling */
1557 uint32_t bit_6_swizzle_x;
1558 /** Bit 6 swizzling required for Y tiling */
1559 uint32_t bit_6_swizzle_y;
1560
4b5aed62 1561 /* accounting, useful for userland debugging */
c20e8355 1562 spinlock_t object_stat_lock;
3ef7f228 1563 u64 object_memory;
4b5aed62
DV
1564 u32 object_count;
1565};
1566
edc3d884 1567struct drm_i915_error_state_buf {
0a4cd7c8 1568 struct drm_i915_private *i915;
edc3d884
MK
1569 unsigned bytes;
1570 unsigned size;
1571 int err;
1572 u8 *buf;
1573 loff_t start;
1574 loff_t pos;
1575};
1576
fc16b48b 1577struct i915_error_state_file_priv {
12ff05e7 1578 struct drm_i915_private *i915;
fc16b48b
MK
1579 struct drm_i915_error_state *error;
1580};
1581
b52992c0
CW
1582#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1583#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1584
3fe3b030
MK
1585#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1586#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1587
99584db3
DV
1588struct i915_gpu_error {
1589 /* For hangcheck timer */
1590#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1591#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1592
737b1506 1593 struct delayed_work hangcheck_work;
99584db3
DV
1594
1595 /* For reset and error_state handling. */
1596 spinlock_t lock;
1597 /* Protected by the above dev->gpu_error.lock. */
1598 struct drm_i915_error_state *first_error;
094f9a54
CW
1599
1600 unsigned long missed_irq_rings;
1601
1f83fee0 1602 /**
2ac0f450 1603 * State variable controlling the reset flow and count
1f83fee0 1604 *
2ac0f450 1605 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1606 *
1607 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1608 * meaning that any waiters holding onto the struct_mutex should
1609 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1610 *
1611 * If reset is not completed succesfully, the I915_WEDGE bit is
1612 * set meaning that hardware is terminally sour and there is no
1613 * recovery. All waiters on the reset_queue will be woken when
1614 * that happens.
1615 *
1616 * This counter is used by the wait_seqno code to notice that reset
1617 * event happened and it needs to restart the entire ioctl (since most
1618 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1619 *
1620 * This is important for lock-free wait paths, where no contended lock
1621 * naturally enforces the correct ordering between the bail-out of the
1622 * waiter and the gpu reset work code.
1f83fee0 1623 */
8af29b0c 1624 unsigned long reset_count;
1f83fee0 1625
8af29b0c
CW
1626 unsigned long flags;
1627#define I915_RESET_IN_PROGRESS 0
1628#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1629
1f15b76f
CW
1630 /**
1631 * Waitqueue to signal when a hang is detected. Used to for waiters
1632 * to release the struct_mutex for the reset to procede.
1633 */
1634 wait_queue_head_t wait_queue;
1635
1f83fee0
DV
1636 /**
1637 * Waitqueue to signal when the reset has completed. Used by clients
1638 * that wait for dev_priv->mm.wedged to settle.
1639 */
1640 wait_queue_head_t reset_queue;
33196ded 1641
094f9a54 1642 /* For missed irq/seqno simulation. */
688e6c72 1643 unsigned long test_irq_rings;
99584db3
DV
1644};
1645
b8efb17b
ZR
1646enum modeset_restore {
1647 MODESET_ON_LID_OPEN,
1648 MODESET_DONE,
1649 MODESET_SUSPENDED,
1650};
1651
500ea70d
RV
1652#define DP_AUX_A 0x40
1653#define DP_AUX_B 0x10
1654#define DP_AUX_C 0x20
1655#define DP_AUX_D 0x30
1656
11c1b657
XZ
1657#define DDC_PIN_B 0x05
1658#define DDC_PIN_C 0x04
1659#define DDC_PIN_D 0x06
1660
6acab15a 1661struct ddi_vbt_port_info {
ce4dd49e
DL
1662 /*
1663 * This is an index in the HDMI/DVI DDI buffer translation table.
1664 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1665 * populate this field.
1666 */
1667#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1668 uint8_t hdmi_level_shift;
311a2094
PZ
1669
1670 uint8_t supports_dvi:1;
1671 uint8_t supports_hdmi:1;
1672 uint8_t supports_dp:1;
a98d9c1d 1673 uint8_t supports_edp:1;
500ea70d
RV
1674
1675 uint8_t alternate_aux_channel;
11c1b657 1676 uint8_t alternate_ddc_pin;
75067dde
AK
1677
1678 uint8_t dp_boost_level;
1679 uint8_t hdmi_boost_level;
6acab15a
PZ
1680};
1681
bfd7ebda
RV
1682enum psr_lines_to_wait {
1683 PSR_0_LINES_TO_WAIT = 0,
1684 PSR_1_LINE_TO_WAIT,
1685 PSR_4_LINES_TO_WAIT,
1686 PSR_8_LINES_TO_WAIT
83a7280e
PB
1687};
1688
41aa3448
RV
1689struct intel_vbt_data {
1690 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1691 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1692
1693 /* Feature bits */
1694 unsigned int int_tv_support:1;
1695 unsigned int lvds_dither:1;
1696 unsigned int lvds_vbt:1;
1697 unsigned int int_crt_support:1;
1698 unsigned int lvds_use_ssc:1;
1699 unsigned int display_clock_mode:1;
1700 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1701 unsigned int panel_type:4;
41aa3448
RV
1702 int lvds_ssc_freq;
1703 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1704
83a7280e
PB
1705 enum drrs_support_type drrs_type;
1706
6aa23e65
JN
1707 struct {
1708 int rate;
1709 int lanes;
1710 int preemphasis;
1711 int vswing;
06411f08 1712 bool low_vswing;
6aa23e65
JN
1713 bool initialized;
1714 bool support;
1715 int bpp;
1716 struct edp_power_seq pps;
1717 } edp;
41aa3448 1718
bfd7ebda
RV
1719 struct {
1720 bool full_link;
1721 bool require_aux_wakeup;
1722 int idle_frames;
1723 enum psr_lines_to_wait lines_to_wait;
1724 int tp1_wakeup_time;
1725 int tp2_tp3_wakeup_time;
1726 } psr;
1727
f00076d2
JN
1728 struct {
1729 u16 pwm_freq_hz;
39fbc9c8 1730 bool present;
f00076d2 1731 bool active_low_pwm;
1de6068e 1732 u8 min_brightness; /* min_brightness/255 of max */
add03379 1733 u8 controller; /* brightness controller number */
9a41e17d 1734 enum intel_backlight_type type;
f00076d2
JN
1735 } backlight;
1736
d17c5443
SK
1737 /* MIPI DSI */
1738 struct {
1739 u16 panel_id;
d3b542fc
SK
1740 struct mipi_config *config;
1741 struct mipi_pps_data *pps;
1742 u8 seq_version;
1743 u32 size;
1744 u8 *data;
8d3ed2f3 1745 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1746 } dsi;
1747
41aa3448
RV
1748 int crt_ddc_pin;
1749
1750 int child_dev_num;
768f69c9 1751 union child_device_config *child_dev;
6acab15a
PZ
1752
1753 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1754 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1755};
1756
77c122bc
VS
1757enum intel_ddb_partitioning {
1758 INTEL_DDB_PART_1_2,
1759 INTEL_DDB_PART_5_6, /* IVB+ */
1760};
1761
1fd527cc
VS
1762struct intel_wm_level {
1763 bool enable;
1764 uint32_t pri_val;
1765 uint32_t spr_val;
1766 uint32_t cur_val;
1767 uint32_t fbc_val;
1768};
1769
820c1980 1770struct ilk_wm_values {
609cedef
VS
1771 uint32_t wm_pipe[3];
1772 uint32_t wm_lp[3];
1773 uint32_t wm_lp_spr[3];
1774 uint32_t wm_linetime[3];
1775 bool enable_fbc_wm;
1776 enum intel_ddb_partitioning partitioning;
1777};
1778
262cd2e1 1779struct vlv_pipe_wm {
1b31389c 1780 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1781};
ae80152d 1782
262cd2e1
VS
1783struct vlv_sr_wm {
1784 uint16_t plane;
1b31389c
VS
1785 uint16_t cursor;
1786};
1787
1788struct vlv_wm_ddl_values {
1789 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1790};
ae80152d 1791
262cd2e1
VS
1792struct vlv_wm_values {
1793 struct vlv_pipe_wm pipe[3];
1794 struct vlv_sr_wm sr;
1b31389c 1795 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1796 uint8_t level;
1797 bool cxsr;
0018fda1
VS
1798};
1799
c193924e 1800struct skl_ddb_entry {
16160e3d 1801 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1802};
1803
1804static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1805{
16160e3d 1806 return entry->end - entry->start;
c193924e
DL
1807}
1808
08db6652
DL
1809static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1810 const struct skl_ddb_entry *e2)
1811{
1812 if (e1->start == e2->start && e1->end == e2->end)
1813 return true;
1814
1815 return false;
1816}
1817
c193924e 1818struct skl_ddb_allocation {
2cd601c6 1819 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1820 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1821};
1822
2ac96d2a 1823struct skl_wm_values {
2b4b9f35 1824 unsigned dirty_pipes;
c193924e 1825 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1826};
1827
1828struct skl_wm_level {
a62163e9
L
1829 bool plane_en;
1830 uint16_t plane_res_b;
1831 uint8_t plane_res_l;
2ac96d2a
PB
1832};
1833
c67a470b 1834/*
765dab67
PZ
1835 * This struct helps tracking the state needed for runtime PM, which puts the
1836 * device in PCI D3 state. Notice that when this happens, nothing on the
1837 * graphics device works, even register access, so we don't get interrupts nor
1838 * anything else.
c67a470b 1839 *
765dab67
PZ
1840 * Every piece of our code that needs to actually touch the hardware needs to
1841 * either call intel_runtime_pm_get or call intel_display_power_get with the
1842 * appropriate power domain.
a8a8bd54 1843 *
765dab67
PZ
1844 * Our driver uses the autosuspend delay feature, which means we'll only really
1845 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1846 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1847 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1848 *
1849 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1850 * goes back to false exactly before we reenable the IRQs. We use this variable
1851 * to check if someone is trying to enable/disable IRQs while they're supposed
1852 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1853 * case it happens.
c67a470b 1854 *
765dab67 1855 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1856 */
5d584b2e 1857struct i915_runtime_pm {
1f814dac 1858 atomic_t wakeref_count;
5d584b2e 1859 bool suspended;
2aeb7d3a 1860 bool irqs_enabled;
c67a470b
PZ
1861};
1862
926321d5
DV
1863enum intel_pipe_crc_source {
1864 INTEL_PIPE_CRC_SOURCE_NONE,
1865 INTEL_PIPE_CRC_SOURCE_PLANE1,
1866 INTEL_PIPE_CRC_SOURCE_PLANE2,
1867 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1868 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1869 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1870 INTEL_PIPE_CRC_SOURCE_TV,
1871 INTEL_PIPE_CRC_SOURCE_DP_B,
1872 INTEL_PIPE_CRC_SOURCE_DP_C,
1873 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1874 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1875 INTEL_PIPE_CRC_SOURCE_MAX,
1876};
1877
8bf1e9f1 1878struct intel_pipe_crc_entry {
ac2300d4 1879 uint32_t frame;
8bf1e9f1
SH
1880 uint32_t crc[5];
1881};
1882
b2c88f5b 1883#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1884struct intel_pipe_crc {
d538bbdf
DL
1885 spinlock_t lock;
1886 bool opened; /* exclusive access to the result file */
e5f75aca 1887 struct intel_pipe_crc_entry *entries;
926321d5 1888 enum intel_pipe_crc_source source;
d538bbdf 1889 int head, tail;
07144428 1890 wait_queue_head_t wq;
8bf1e9f1
SH
1891};
1892
f99d7069 1893struct i915_frontbuffer_tracking {
b5add959 1894 spinlock_t lock;
f99d7069
DV
1895
1896 /*
1897 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1898 * scheduled flips.
1899 */
1900 unsigned busy_bits;
1901 unsigned flip_bits;
1902};
1903
7225342a 1904struct i915_wa_reg {
f0f59a00 1905 i915_reg_t addr;
7225342a
MK
1906 u32 value;
1907 /* bitmask representing WA bits */
1908 u32 mask;
1909};
1910
33136b06
AS
1911/*
1912 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1913 * allowing it for RCS as we don't foresee any requirement of having
1914 * a whitelist for other engines. When it is really required for
1915 * other engines then the limit need to be increased.
1916 */
1917#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1918
1919struct i915_workarounds {
1920 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1921 u32 count;
666796da 1922 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1923};
1924
cf9d2890
YZ
1925struct i915_virtual_gpu {
1926 bool active;
1927};
1928
aa363136
MR
1929/* used in computing the new watermarks state */
1930struct intel_wm_config {
1931 unsigned int num_pipes_active;
1932 bool sprites_enabled;
1933 bool sprites_scaled;
1934};
1935
d7965152
RB
1936struct i915_oa_format {
1937 u32 format;
1938 int size;
1939};
1940
8a3003dd
RB
1941struct i915_oa_reg {
1942 i915_reg_t addr;
1943 u32 value;
1944};
1945
eec688e1
RB
1946struct i915_perf_stream;
1947
16d98b31
RB
1948/**
1949 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1950 */
eec688e1 1951struct i915_perf_stream_ops {
16d98b31
RB
1952 /**
1953 * @enable: Enables the collection of HW samples, either in response to
1954 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1955 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1956 */
1957 void (*enable)(struct i915_perf_stream *stream);
1958
16d98b31
RB
1959 /**
1960 * @disable: Disables the collection of HW samples, either in response
1961 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1962 * the stream.
eec688e1
RB
1963 */
1964 void (*disable)(struct i915_perf_stream *stream);
1965
16d98b31
RB
1966 /**
1967 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1968 * once there is something ready to read() for the stream
1969 */
1970 void (*poll_wait)(struct i915_perf_stream *stream,
1971 struct file *file,
1972 poll_table *wait);
1973
16d98b31
RB
1974 /**
1975 * @wait_unlocked: For handling a blocking read, wait until there is
1976 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1977 * wait queue that would be passed to poll_wait().
eec688e1
RB
1978 */
1979 int (*wait_unlocked)(struct i915_perf_stream *stream);
1980
16d98b31
RB
1981 /**
1982 * @read: Copy buffered metrics as records to userspace
1983 * **buf**: the userspace, destination buffer
1984 * **count**: the number of bytes to copy, requested by userspace
1985 * **offset**: zero at the start of the read, updated as the read
1986 * proceeds, it represents how many bytes have been copied so far and
1987 * the buffer offset for copying the next record.
eec688e1 1988 *
16d98b31
RB
1989 * Copy as many buffered i915 perf samples and records for this stream
1990 * to userspace as will fit in the given buffer.
eec688e1 1991 *
16d98b31
RB
1992 * Only write complete records; returning -%ENOSPC if there isn't room
1993 * for a complete record.
eec688e1 1994 *
16d98b31
RB
1995 * Return any error condition that results in a short read such as
1996 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1997 * returning to userspace.
eec688e1
RB
1998 */
1999 int (*read)(struct i915_perf_stream *stream,
2000 char __user *buf,
2001 size_t count,
2002 size_t *offset);
2003
16d98b31
RB
2004 /**
2005 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2006 *
2007 * The stream will always be disabled before this is called.
2008 */
2009 void (*destroy)(struct i915_perf_stream *stream);
2010};
2011
16d98b31
RB
2012/**
2013 * struct i915_perf_stream - state for a single open stream FD
2014 */
eec688e1 2015struct i915_perf_stream {
16d98b31
RB
2016 /**
2017 * @dev_priv: i915 drm device
2018 */
eec688e1
RB
2019 struct drm_i915_private *dev_priv;
2020
16d98b31
RB
2021 /**
2022 * @link: Links the stream into ``&drm_i915_private->streams``
2023 */
eec688e1
RB
2024 struct list_head link;
2025
16d98b31
RB
2026 /**
2027 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2028 * properties given when opening a stream, representing the contents
2029 * of a single sample as read() by userspace.
2030 */
eec688e1 2031 u32 sample_flags;
16d98b31
RB
2032
2033 /**
2034 * @sample_size: Considering the configured contents of a sample
2035 * combined with the required header size, this is the total size
2036 * of a single sample record.
2037 */
d7965152 2038 int sample_size;
eec688e1 2039
16d98b31
RB
2040 /**
2041 * @ctx: %NULL if measuring system-wide across all contexts or a
2042 * specific context that is being monitored.
2043 */
eec688e1 2044 struct i915_gem_context *ctx;
16d98b31
RB
2045
2046 /**
2047 * @enabled: Whether the stream is currently enabled, considering
2048 * whether the stream was opened in a disabled state and based
2049 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2050 */
eec688e1
RB
2051 bool enabled;
2052
16d98b31
RB
2053 /**
2054 * @ops: The callbacks providing the implementation of this specific
2055 * type of configured stream.
2056 */
d7965152
RB
2057 const struct i915_perf_stream_ops *ops;
2058};
2059
16d98b31
RB
2060/**
2061 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2062 */
d7965152 2063struct i915_oa_ops {
16d98b31
RB
2064 /**
2065 * @init_oa_buffer: Resets the head and tail pointers of the
2066 * circular buffer for periodic OA reports.
2067 *
2068 * Called when first opening a stream for OA metrics, but also may be
2069 * called in response to an OA buffer overflow or other error
2070 * condition.
2071 *
2072 * Note it may be necessary to clear the full OA buffer here as part of
2073 * maintaining the invariable that new reports must be written to
2074 * zeroed memory for us to be able to reliable detect if an expected
2075 * report has not yet landed in memory. (At least on Haswell the OA
2076 * buffer tail pointer is not synchronized with reports being visible
2077 * to the CPU)
2078 */
d7965152 2079 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2080
2081 /**
2082 * @enable_metric_set: Applies any MUX configuration to set up the
2083 * Boolean and Custom (B/C) counters that are part of the counter
2084 * reports being sampled. May apply system constraints such as
2085 * disabling EU clock gating as required.
2086 */
d7965152 2087 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2088
2089 /**
2090 * @disable_metric_set: Remove system constraints associated with using
2091 * the OA unit.
2092 */
d7965152 2093 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2094
2095 /**
2096 * @oa_enable: Enable periodic sampling
2097 */
d7965152 2098 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2099
2100 /**
2101 * @oa_disable: Disable periodic sampling
2102 */
d7965152 2103 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2104
2105 /**
2106 * @read: Copy data from the circular OA buffer into a given userspace
2107 * buffer.
2108 */
d7965152
RB
2109 int (*read)(struct i915_perf_stream *stream,
2110 char __user *buf,
2111 size_t count,
2112 size_t *offset);
16d98b31
RB
2113
2114 /**
2115 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2116 *
2117 * This is either called via fops or the poll check hrtimer (atomic
2118 * ctx) without any locks taken.
2119 *
2120 * It's safe to read OA config state here unlocked, assuming that this
2121 * is only called while the stream is enabled, while the global OA
2122 * configuration can't be modified.
2123 *
2124 * Efficiency is more important than avoiding some false positives
2125 * here, which will be handled gracefully - likely resulting in an
2126 * %EAGAIN error for userspace.
2127 */
d7965152 2128 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2129};
2130
77fec556 2131struct drm_i915_private {
8f460e2c
CW
2132 struct drm_device drm;
2133
efab6d8d 2134 struct kmem_cache *objects;
e20d2ab7 2135 struct kmem_cache *vmas;
efab6d8d 2136 struct kmem_cache *requests;
52e54209 2137 struct kmem_cache *dependencies;
f4c956ad 2138
5c969aa7 2139 const struct intel_device_info info;
f4c956ad
DV
2140
2141 int relative_constants_mode;
2142
2143 void __iomem *regs;
2144
907b28c5 2145 struct intel_uncore uncore;
f4c956ad 2146
cf9d2890
YZ
2147 struct i915_virtual_gpu vgpu;
2148
feddf6e8 2149 struct intel_gvt *gvt;
0ad35fed 2150
33a732f4
AD
2151 struct intel_guc guc;
2152
eb805623
DV
2153 struct intel_csr csr;
2154
5ea6e5e3 2155 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2156
f4c956ad
DV
2157 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2158 * controller on different i2c buses. */
2159 struct mutex gmbus_mutex;
2160
2161 /**
2162 * Base address of the gmbus and gpio block.
2163 */
2164 uint32_t gpio_mmio_base;
2165
b6fdd0f2
SS
2166 /* MMIO base address for MIPI regs */
2167 uint32_t mipi_mmio_base;
2168
443a389f
VS
2169 uint32_t psr_mmio_base;
2170
44cb734c
ID
2171 uint32_t pps_mmio_base;
2172
28c70f16
DV
2173 wait_queue_head_t gmbus_wait_queue;
2174
f4c956ad 2175 struct pci_dev *bridge_dev;
0ca5fa3a 2176 struct i915_gem_context *kernel_context;
3b3f1650 2177 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2178 struct i915_vma *semaphore;
f4c956ad 2179
ba8286fa 2180 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2181 struct resource mch_res;
2182
f4c956ad
DV
2183 /* protects the irq masks */
2184 spinlock_t irq_lock;
2185
84c33a64
SG
2186 /* protects the mmio flip data */
2187 spinlock_t mmio_flip_lock;
2188
f8b79e58
ID
2189 bool display_irqs_enabled;
2190
9ee32fea
DV
2191 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2192 struct pm_qos_request pm_qos;
2193
a580516d
VS
2194 /* Sideband mailbox protection */
2195 struct mutex sb_lock;
f4c956ad
DV
2196
2197 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2198 union {
2199 u32 irq_mask;
2200 u32 de_irq_mask[I915_MAX_PIPES];
2201 };
f4c956ad 2202 u32 gt_irq_mask;
f4e9af4f
AG
2203 u32 pm_imr;
2204 u32 pm_ier;
a6706b45 2205 u32 pm_rps_events;
26705e20 2206 u32 pm_guc_events;
91d181dd 2207 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2208
5fcece80 2209 struct i915_hotplug hotplug;
ab34a7e8 2210 struct intel_fbc fbc;
439d7ac0 2211 struct i915_drrs drrs;
f4c956ad 2212 struct intel_opregion opregion;
41aa3448 2213 struct intel_vbt_data vbt;
f4c956ad 2214
d9ceb816
JB
2215 bool preserve_bios_swizzle;
2216
f4c956ad
DV
2217 /* overlay */
2218 struct intel_overlay *overlay;
f4c956ad 2219
58c68779 2220 /* backlight registers and fields in struct intel_panel */
07f11d49 2221 struct mutex backlight_lock;
31ad8ec6 2222
f4c956ad 2223 /* LVDS info */
f4c956ad
DV
2224 bool no_aux_handshake;
2225
e39b999a
VS
2226 /* protects panel power sequencer state */
2227 struct mutex pps_mutex;
2228
f4c956ad 2229 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2230 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2231
2232 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2233 unsigned int skl_preferred_vco_freq;
8d96561a
VS
2234 unsigned int cdclk_freq, max_cdclk_freq;
2235
2236 /*
2237 * For reading holding any crtc lock is sufficient,
2238 * for writing must hold all of them.
2239 */
2240 unsigned int atomic_cdclk_freq;
2241
adafdc6f 2242 unsigned int max_dotclk_freq;
e7dc33f3 2243 unsigned int rawclk_freq;
6bcda4f0 2244 unsigned int hpll_freq;
bfa7df01 2245 unsigned int czclk_freq;
f4c956ad 2246
63911d72 2247 struct {
709e05c3 2248 unsigned int vco, ref;
63911d72
VS
2249 } cdclk_pll;
2250
645416f5
DV
2251 /**
2252 * wq - Driver workqueue for GEM.
2253 *
2254 * NOTE: Work items scheduled here are not allowed to grab any modeset
2255 * locks, for otherwise the flushing done in the pageflip code will
2256 * result in deadlocks.
2257 */
f4c956ad
DV
2258 struct workqueue_struct *wq;
2259
2260 /* Display functions */
2261 struct drm_i915_display_funcs display;
2262
2263 /* PCH chipset type */
2264 enum intel_pch pch_type;
17a303ec 2265 unsigned short pch_id;
f4c956ad
DV
2266
2267 unsigned long quirks;
2268
b8efb17b
ZR
2269 enum modeset_restore modeset_restore;
2270 struct mutex modeset_restore_lock;
e2c8b870 2271 struct drm_atomic_state *modeset_restore_state;
73974893 2272 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2273
a7bbbd63 2274 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2275 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2276
4b5aed62 2277 struct i915_gem_mm mm;
ad46cb53
CW
2278 DECLARE_HASHTABLE(mm_structs, 7);
2279 struct mutex mm_lock;
8781342d 2280
5d1808ec
CW
2281 /* The hw wants to have a stable context identifier for the lifetime
2282 * of the context (for OA, PASID, faults, etc). This is limited
2283 * in execlists to 21 bits.
2284 */
2285 struct ida context_hw_ida;
2286#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2287
8781342d
DV
2288 /* Kernel Modesetting */
2289
e2af48c6
VS
2290 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2291 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2292 wait_queue_head_t pending_flip_queue;
2293
c4597872
DV
2294#ifdef CONFIG_DEBUG_FS
2295 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2296#endif
2297
565602d7 2298 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2299 int num_shared_dpll;
2300 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2301 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2302
fbf6d879
ML
2303 /*
2304 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2305 * Must be global rather than per dpll, because on some platforms
2306 * plls share registers.
2307 */
2308 struct mutex dpll_lock;
2309
565602d7
ML
2310 unsigned int active_crtcs;
2311 unsigned int min_pixclk[I915_MAX_PIPES];
2312
e4607fcf 2313 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2314
7225342a 2315 struct i915_workarounds workarounds;
888b5995 2316
f99d7069
DV
2317 struct i915_frontbuffer_tracking fb_tracking;
2318
652c393a 2319 u16 orig_clock;
f97108d1 2320
c4804411 2321 bool mchbar_need_disable;
f97108d1 2322
a4da4fa4
DV
2323 struct intel_l3_parity l3_parity;
2324
59124506 2325 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2326 u32 edram_cap;
59124506 2327
c6a828d3 2328 /* gen6+ rps state */
c85aa885 2329 struct intel_gen6_power_mgmt rps;
c6a828d3 2330
20e4d407
DV
2331 /* ilk-only ips/rps state. Everything in here is protected by the global
2332 * mchdev_lock in intel_pm.c */
c85aa885 2333 struct intel_ilk_power_mgmt ips;
b5e50c3f 2334
83c00f55 2335 struct i915_power_domains power_domains;
a38911a3 2336
a031d709 2337 struct i915_psr psr;
3f51e471 2338
99584db3 2339 struct i915_gpu_error gpu_error;
ae681d96 2340
c9cddffc
JB
2341 struct drm_i915_gem_object *vlv_pctx;
2342
0695726e 2343#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2344 /* list of fbdev register on this device */
2345 struct intel_fbdev *fbdev;
82e3b8c1 2346 struct work_struct fbdev_suspend_work;
4520f53a 2347#endif
e953fd7b
CW
2348
2349 struct drm_property *broadcast_rgb_property;
3f43c48d 2350 struct drm_property *force_audio_property;
e3689190 2351
58fddc28 2352 /* hda/i915 audio component */
51e1d83c 2353 struct i915_audio_component *audio_component;
58fddc28 2354 bool audio_component_registered;
4a21ef7d
LY
2355 /**
2356 * av_mutex - mutex for audio/video sync
2357 *
2358 */
2359 struct mutex av_mutex;
58fddc28 2360
254f965c 2361 uint32_t hw_context_size;
a33afea5 2362 struct list_head context_list;
f4c956ad 2363
3e68320e 2364 u32 fdi_rx_config;
68d18ad7 2365
c231775c 2366 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2367 u32 chv_phy_control;
c231775c
VS
2368 /*
2369 * Shadows for CHV DPLL_MD regs to keep the state
2370 * checker somewhat working in the presence hardware
2371 * crappiness (can't read out DPLL_MD for pipes B & C).
2372 */
2373 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2374 u32 bxt_phy_grc;
70722468 2375
842f1c8b 2376 u32 suspend_count;
bc87229f 2377 bool suspended_to_idle;
f4c956ad 2378 struct i915_suspend_saved_registers regfile;
ddeea5b0 2379 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2380
656d1b89 2381 enum {
16dcdc4e
PZ
2382 I915_SAGV_UNKNOWN = 0,
2383 I915_SAGV_DISABLED,
2384 I915_SAGV_ENABLED,
2385 I915_SAGV_NOT_CONTROLLED
2386 } sagv_status;
656d1b89 2387
53615a5e 2388 struct {
467a14d9
VS
2389 /* protects DSPARB registers on pre-g4x/vlv/chv */
2390 spinlock_t dsparb_lock;
2391
53615a5e
VS
2392 /*
2393 * Raw watermark latency values:
2394 * in 0.1us units for WM0,
2395 * in 0.5us units for WM1+.
2396 */
2397 /* primary */
2398 uint16_t pri_latency[5];
2399 /* sprite */
2400 uint16_t spr_latency[5];
2401 /* cursor */
2402 uint16_t cur_latency[5];
2af30a5c
PB
2403 /*
2404 * Raw watermark memory latency values
2405 * for SKL for all 8 levels
2406 * in 1us units.
2407 */
2408 uint16_t skl_latency[8];
609cedef
VS
2409
2410 /* current hardware state */
2d41c0b5
PB
2411 union {
2412 struct ilk_wm_values hw;
2413 struct skl_wm_values skl_hw;
0018fda1 2414 struct vlv_wm_values vlv;
2d41c0b5 2415 };
58590c14
VS
2416
2417 uint8_t max_level;
ed4a6a7c
MR
2418
2419 /*
2420 * Should be held around atomic WM register writing; also
2421 * protects * intel_crtc->wm.active and
2422 * cstate->wm.need_postvbl_update.
2423 */
2424 struct mutex wm_mutex;
279e99d7
MR
2425
2426 /*
2427 * Set during HW readout of watermarks/DDB. Some platforms
2428 * need to know when we're still using BIOS-provided values
2429 * (which we don't fully trust).
2430 */
2431 bool distrust_bios_wm;
53615a5e
VS
2432 } wm;
2433
8a187455
PZ
2434 struct i915_runtime_pm pm;
2435
eec688e1
RB
2436 struct {
2437 bool initialized;
d7965152 2438
442b8c06 2439 struct kobject *metrics_kobj;
ccdf6341 2440 struct ctl_table_header *sysctl_header;
442b8c06 2441
eec688e1
RB
2442 struct mutex lock;
2443 struct list_head streams;
8a3003dd 2444
d7965152
RB
2445 spinlock_t hook_lock;
2446
8a3003dd 2447 struct {
d7965152
RB
2448 struct i915_perf_stream *exclusive_stream;
2449
2450 u32 specific_ctx_id;
d7965152
RB
2451
2452 struct hrtimer poll_check_timer;
2453 wait_queue_head_t poll_wq;
2454 bool pollin;
2455
2456 bool periodic;
2457 int period_exponent;
2458 int timestamp_frequency;
2459
2460 int tail_margin;
2461
2462 int metrics_set;
8a3003dd
RB
2463
2464 const struct i915_oa_reg *mux_regs;
2465 int mux_regs_len;
2466 const struct i915_oa_reg *b_counter_regs;
2467 int b_counter_regs_len;
d7965152
RB
2468
2469 struct {
2470 struct i915_vma *vma;
2471 u8 *vaddr;
2472 int format;
2473 int format_size;
2474 } oa_buffer;
2475
2476 u32 gen7_latched_oastatus1;
2477
2478 struct i915_oa_ops ops;
2479 const struct i915_oa_format *oa_formats;
2480 int n_builtin_sets;
8a3003dd 2481 } oa;
eec688e1
RB
2482 } perf;
2483
a83014d3
OM
2484 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2485 struct {
821ed7df 2486 void (*resume)(struct drm_i915_private *);
117897f4 2487 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2488
73cb9701
CW
2489 struct list_head timelines;
2490 struct i915_gem_timeline global_timeline;
28176ef4 2491 u32 active_requests;
73cb9701 2492
67d97da3
CW
2493 /**
2494 * Is the GPU currently considered idle, or busy executing
2495 * userspace requests? Whilst idle, we allow runtime power
2496 * management to power down the hardware and display clocks.
2497 * In order to reduce the effect on performance, there
2498 * is a slight delay before we do so.
2499 */
67d97da3
CW
2500 bool awake;
2501
2502 /**
2503 * We leave the user IRQ off as much as possible,
2504 * but this means that requests will finish and never
2505 * be retired once the system goes idle. Set a timer to
2506 * fire periodically while the ring is running. When it
2507 * fires, go retire requests.
2508 */
2509 struct delayed_work retire_work;
2510
2511 /**
2512 * When we detect an idle GPU, we want to turn on
2513 * powersaving features. So once we see that there
2514 * are no more requests outstanding and no more
2515 * arrive within a small period of time, we fire
2516 * off the idle_work.
2517 */
2518 struct delayed_work idle_work;
de867c20
CW
2519
2520 ktime_t last_init_time;
a83014d3
OM
2521 } gt;
2522
3be60de9
VS
2523 /* perform PHY state sanity checks? */
2524 bool chv_phy_assert[2];
2525
a3a8986c
MK
2526 bool ipc_enabled;
2527
f9318941
PD
2528 /* Used to save the pipe-to-encoder mapping for audio */
2529 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2530
bdf1e7e3
DV
2531 /*
2532 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2533 * will be rejected. Instead look for a better place.
2534 */
77fec556 2535};
1da177e4 2536
2c1792a1
CW
2537static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2538{
091387c1 2539 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2540}
2541
c49d13ee 2542static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2543{
c49d13ee 2544 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2545}
2546
33a732f4
AD
2547static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2548{
2549 return container_of(guc, struct drm_i915_private, guc);
2550}
2551
b4ac5afc 2552/* Simple iterator over all initialised engines */
3b3f1650
AG
2553#define for_each_engine(engine__, dev_priv__, id__) \
2554 for ((id__) = 0; \
2555 (id__) < I915_NUM_ENGINES; \
2556 (id__)++) \
2557 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2558
bafb0fce
CW
2559#define __mask_next_bit(mask) ({ \
2560 int __idx = ffs(mask) - 1; \
2561 mask &= ~BIT(__idx); \
2562 __idx; \
2563})
2564
c3232b18 2565/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2566#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2567 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2568 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2569
b1d7e4b4
WF
2570enum hdmi_force_audio {
2571 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2572 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2573 HDMI_AUDIO_AUTO, /* trust EDID */
2574 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2575};
2576
190d6cd5 2577#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2578
a071fa00
DV
2579/*
2580 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2581 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2582 * doesn't mean that the hw necessarily already scans it out, but that any
2583 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2584 *
2585 * We have one bit per pipe and per scanout plane type.
2586 */
d1b9d039
SAK
2587#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2588#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2589#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2590 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2591#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2592 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2593#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2594 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2595#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2596 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2597#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2598 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2599
85d1225e
DG
2600/*
2601 * Optimised SGL iterator for GEM objects
2602 */
2603static __always_inline struct sgt_iter {
2604 struct scatterlist *sgp;
2605 union {
2606 unsigned long pfn;
2607 dma_addr_t dma;
2608 };
2609 unsigned int curr;
2610 unsigned int max;
2611} __sgt_iter(struct scatterlist *sgl, bool dma) {
2612 struct sgt_iter s = { .sgp = sgl };
2613
2614 if (s.sgp) {
2615 s.max = s.curr = s.sgp->offset;
2616 s.max += s.sgp->length;
2617 if (dma)
2618 s.dma = sg_dma_address(s.sgp);
2619 else
2620 s.pfn = page_to_pfn(sg_page(s.sgp));
2621 }
2622
2623 return s;
2624}
2625
96d77634
CW
2626static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2627{
2628 ++sg;
2629 if (unlikely(sg_is_chain(sg)))
2630 sg = sg_chain_ptr(sg);
2631 return sg;
2632}
2633
63d15326
DG
2634/**
2635 * __sg_next - return the next scatterlist entry in a list
2636 * @sg: The current sg entry
2637 *
2638 * Description:
2639 * If the entry is the last, return NULL; otherwise, step to the next
2640 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2641 * otherwise just return the pointer to the current element.
2642 **/
2643static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2644{
2645#ifdef CONFIG_DEBUG_SG
2646 BUG_ON(sg->sg_magic != SG_MAGIC);
2647#endif
96d77634 2648 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2649}
2650
85d1225e
DG
2651/**
2652 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2653 * @__dmap: DMA address (output)
2654 * @__iter: 'struct sgt_iter' (iterator state, internal)
2655 * @__sgt: sg_table to iterate over (input)
2656 */
2657#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2658 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2659 ((__dmap) = (__iter).dma + (__iter).curr); \
2660 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2661 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2662
2663/**
2664 * for_each_sgt_page - iterate over the pages of the given sg_table
2665 * @__pp: page pointer (output)
2666 * @__iter: 'struct sgt_iter' (iterator state, internal)
2667 * @__sgt: sg_table to iterate over (input)
2668 */
2669#define for_each_sgt_page(__pp, __iter, __sgt) \
2670 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2671 ((__pp) = (__iter).pfn == 0 ? NULL : \
2672 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2673 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2674 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2675
5ca43ef0
TU
2676static inline const struct intel_device_info *
2677intel_info(const struct drm_i915_private *dev_priv)
2678{
2679 return &dev_priv->info;
2680}
2681
2682#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2683
55b8f2a7 2684#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2685#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2686
e87a005d 2687#define REVID_FOREVER 0xff
4805fe82 2688#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2689
2690#define GEN_FOREVER (0)
2691/*
2692 * Returns true if Gen is in inclusive range [Start, End].
2693 *
2694 * Use GEN_FOREVER for unbound start and or end.
2695 */
c1812bdb 2696#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2697 unsigned int __s = (s), __e = (e); \
2698 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2699 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2700 if ((__s) != GEN_FOREVER) \
2701 __s = (s) - 1; \
2702 if ((__e) == GEN_FOREVER) \
2703 __e = BITS_PER_LONG - 1; \
2704 else \
2705 __e = (e) - 1; \
c1812bdb 2706 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2707})
2708
e87a005d
JN
2709/*
2710 * Return true if revision is in range [since,until] inclusive.
2711 *
2712 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2713 */
2714#define IS_REVID(p, since, until) \
2715 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2716
06bcd848
JN
2717#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2718#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2719#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2720#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2721#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2722#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2723#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2724#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2725#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2726#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2727#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2728#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2729#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2730#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2731#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2732#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2733#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2734#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2735#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2736#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2737 INTEL_DEVID(dev_priv) == 0x0152 || \
2738 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2739#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2740#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2741#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2742#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2743#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2744#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2745#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2746#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2747#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2748#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2749 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2750#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2751 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2752 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2753 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2754/* ULX machines are also considered ULT. */
50a0bc90
TU
2755#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2756 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2757#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2758 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2759#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2760 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2761#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2763/* ULX machines are also considered ULT. */
50a0bc90
TU
2764#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2765 INTEL_DEVID(dev_priv) == 0x0A1E)
2766#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2767 INTEL_DEVID(dev_priv) == 0x1913 || \
2768 INTEL_DEVID(dev_priv) == 0x1916 || \
2769 INTEL_DEVID(dev_priv) == 0x1921 || \
2770 INTEL_DEVID(dev_priv) == 0x1926)
2771#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2772 INTEL_DEVID(dev_priv) == 0x1915 || \
2773 INTEL_DEVID(dev_priv) == 0x191E)
2774#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2775 INTEL_DEVID(dev_priv) == 0x5913 || \
2776 INTEL_DEVID(dev_priv) == 0x5916 || \
2777 INTEL_DEVID(dev_priv) == 0x5921 || \
2778 INTEL_DEVID(dev_priv) == 0x5926)
2779#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2780 INTEL_DEVID(dev_priv) == 0x5915 || \
2781 INTEL_DEVID(dev_priv) == 0x591E)
2782#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2783 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2784#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2785 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2786
c007fb4a 2787#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2788
ef712bb4
JN
2789#define SKL_REVID_A0 0x0
2790#define SKL_REVID_B0 0x1
2791#define SKL_REVID_C0 0x2
2792#define SKL_REVID_D0 0x3
2793#define SKL_REVID_E0 0x4
2794#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2795#define SKL_REVID_G0 0x6
2796#define SKL_REVID_H0 0x7
ef712bb4 2797
e87a005d
JN
2798#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2799
ef712bb4 2800#define BXT_REVID_A0 0x0
fffda3f4 2801#define BXT_REVID_A1 0x1
ef712bb4 2802#define BXT_REVID_B0 0x3
a3f79ca6 2803#define BXT_REVID_B_LAST 0x8
ef712bb4 2804#define BXT_REVID_C0 0x9
6c74c87f 2805
e2d214ae
TU
2806#define IS_BXT_REVID(dev_priv, since, until) \
2807 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2808
c033a37c
MK
2809#define KBL_REVID_A0 0x0
2810#define KBL_REVID_B0 0x1
fe905819
MK
2811#define KBL_REVID_C0 0x2
2812#define KBL_REVID_D0 0x3
2813#define KBL_REVID_E0 0x4
c033a37c 2814
0853723b
TU
2815#define IS_KBL_REVID(dev_priv, since, until) \
2816 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2817
85436696
JB
2818/*
2819 * The genX designation typically refers to the render engine, so render
2820 * capability related checks should use IS_GEN, while display and other checks
2821 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2822 * chips, etc.).
2823 */
5db94019
TU
2824#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2825#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2826#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2827#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2828#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2829#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2830#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2831#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2832
3e4274f8 2833#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
8727dc09 2834#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
3e4274f8 2835
a19d6ff2
TU
2836#define ENGINE_MASK(id) BIT(id)
2837#define RENDER_RING ENGINE_MASK(RCS)
2838#define BSD_RING ENGINE_MASK(VCS)
2839#define BLT_RING ENGINE_MASK(BCS)
2840#define VEBOX_RING ENGINE_MASK(VECS)
2841#define BSD2_RING ENGINE_MASK(VCS2)
2842#define ALL_ENGINES (~0)
2843
2844#define HAS_ENGINE(dev_priv, id) \
0031fb96 2845 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2846
2847#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2848#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2849#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2850#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2851
0031fb96
TU
2852#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2853#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2854#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2855#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2856 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2857
0031fb96 2858#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2859
0031fb96
TU
2860#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2861#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2862 ((dev_priv)->info.has_logical_ring_contexts)
2863#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2864#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2865#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2866
2867#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2868#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2869 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2870
b45305fc 2871/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2872#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2873
2874/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2875#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2876 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2877 IS_SKL_GT3(dev_priv) || \
2878 IS_SKL_GT4(dev_priv))
185c66e5 2879
4e6b788c
DV
2880/*
2881 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2882 * even when in MSI mode. This results in spurious interrupt warnings if the
2883 * legacy irq no. is shared with another device. The kernel then disables that
2884 * interrupt source and so prevents the other device from working properly.
2885 */
0031fb96
TU
2886#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2887#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2888
cae5852d
ZN
2889/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2890 * rows, which changed the alignment requirements and fence programming.
2891 */
50a0bc90
TU
2892#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2893 !(IS_I915G(dev_priv) || \
2894 IS_I915GM(dev_priv)))
56b857a5
TU
2895#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2896#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2897
56b857a5
TU
2898#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2899#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2900#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2901
50a0bc90 2902#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2903
56b857a5 2904#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2905
56b857a5
TU
2906#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2907#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2908#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2909#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2910#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2911
56b857a5 2912#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2913
6772ffe0 2914#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2915#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2916
1a3d1898
DG
2917/*
2918 * For now, anything with a GuC requires uCode loading, and then supports
2919 * command submission once loaded. But these are logically independent
2920 * properties, so we have separate macros to test them.
2921 */
4805fe82
TU
2922#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2923#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2924#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2925
4805fe82 2926#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2927
4805fe82 2928#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2929
17a303ec
PZ
2930#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2931#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2932#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2933#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2934#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2935#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2936#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2937#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2938#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2939#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2940#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2941#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2942
6e266956
TU
2943#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2944#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2945#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2946#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2947#define HAS_PCH_LPT_LP(dev_priv) \
2948 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2949#define HAS_PCH_LPT_H(dev_priv) \
2950 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2951#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2952#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2953#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2954#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2955
49cff963 2956#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2957
6389dd83
SS
2958#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2959
040d2baa 2960/* DPF == dynamic parity feature */
3c9192bc 2961#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2962#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2963 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2964
c8735b0c 2965#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2966#define GEN9_FREQ_SCALER 3
c8735b0c 2967
85ee17eb
PP
2968#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2969
05394f39
CW
2970#include "i915_trace.h"
2971
48f112fe
CW
2972static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2973{
2974#ifdef CONFIG_INTEL_IOMMU
2975 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2976 return true;
2977#endif
2978 return false;
2979}
2980
c033666a 2981int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2982 int enable_ppgtt);
0e4ca100 2983
39df9190
CW
2984bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2985
0673ad47 2986/* i915_drv.c */
d15d7538
ID
2987void __printf(3, 4)
2988__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2989 const char *fmt, ...);
2990
2991#define i915_report_error(dev_priv, fmt, ...) \
2992 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2993
c43b5634 2994#ifdef CONFIG_COMPAT
0d6aa60b
DA
2995extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2996 unsigned long arg);
55edf41b
JN
2997#else
2998#define i915_compat_ioctl NULL
c43b5634 2999#endif
efab0698
JN
3000extern const struct dev_pm_ops i915_pm_ops;
3001
3002extern int i915_driver_load(struct pci_dev *pdev,
3003 const struct pci_device_id *ent);
3004extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3005extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3006extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3007extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 3008extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3009extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3010extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3011extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3012extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3013extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3014extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3015int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3016
77913b39 3017/* intel_hotplug.c */
91d14251
TU
3018void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3019 u32 pin_mask, u32 long_mask);
77913b39
JN
3020void intel_hpd_init(struct drm_i915_private *dev_priv);
3021void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3022void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3023bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3024bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3025void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3026
1da177e4 3027/* i915_irq.c */
26a02b8f
CW
3028static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3029{
3030 unsigned long delay;
3031
3032 if (unlikely(!i915.enable_hangcheck))
3033 return;
3034
3035 /* Don't continually defer the hangcheck so that it is always run at
3036 * least once after work has been scheduled on any ring. Otherwise,
3037 * we will ignore a hung ring if a second ring is kept busy.
3038 */
3039
3040 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3041 queue_delayed_work(system_long_wq,
3042 &dev_priv->gpu_error.hangcheck_work, delay);
3043}
3044
58174462 3045__printf(3, 4)
c033666a
CW
3046void i915_handle_error(struct drm_i915_private *dev_priv,
3047 u32 engine_mask,
58174462 3048 const char *fmt, ...);
1da177e4 3049
b963291c 3050extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3051int intel_irq_install(struct drm_i915_private *dev_priv);
3052void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3053
dc97997a
CW
3054extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3055extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3056 bool restore_forcewake);
dc97997a 3057extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3058extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3059extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3060extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3061extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3062 bool restore);
48c1026a 3063const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3064void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3065 enum forcewake_domains domains);
59bad947 3066void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3067 enum forcewake_domains domains);
a6111f7b
CW
3068/* Like above but the caller must manage the uncore.lock itself.
3069 * Must be used with I915_READ_FW and friends.
3070 */
3071void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3072 enum forcewake_domains domains);
3073void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3074 enum forcewake_domains domains);
3accaf7e
MK
3075u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3076
59bad947 3077void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3078
1758b90e
CW
3079int intel_wait_for_register(struct drm_i915_private *dev_priv,
3080 i915_reg_t reg,
3081 const u32 mask,
3082 const u32 value,
3083 const unsigned long timeout_ms);
3084int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3085 i915_reg_t reg,
3086 const u32 mask,
3087 const u32 value,
3088 const unsigned long timeout_ms);
3089
0ad35fed
ZW
3090static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3091{
feddf6e8 3092 return dev_priv->gvt;
0ad35fed
ZW
3093}
3094
c033666a 3095static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3096{
c033666a 3097 return dev_priv->vgpu.active;
cf9d2890 3098}
b1f14ad0 3099
7c463586 3100void
50227e1c 3101i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3102 u32 status_mask);
7c463586
KP
3103
3104void
50227e1c 3105i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3106 u32 status_mask);
7c463586 3107
f8b79e58
ID
3108void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3109void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3110void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3111 uint32_t mask,
3112 uint32_t bits);
fbdedaea
VS
3113void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3114 uint32_t interrupt_mask,
3115 uint32_t enabled_irq_mask);
3116static inline void
3117ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3118{
3119 ilk_update_display_irq(dev_priv, bits, bits);
3120}
3121static inline void
3122ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3123{
3124 ilk_update_display_irq(dev_priv, bits, 0);
3125}
013d3752
VS
3126void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3127 enum pipe pipe,
3128 uint32_t interrupt_mask,
3129 uint32_t enabled_irq_mask);
3130static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3131 enum pipe pipe, uint32_t bits)
3132{
3133 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3134}
3135static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3136 enum pipe pipe, uint32_t bits)
3137{
3138 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3139}
47339cd9
DV
3140void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3141 uint32_t interrupt_mask,
3142 uint32_t enabled_irq_mask);
14443261
VS
3143static inline void
3144ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3145{
3146 ibx_display_interrupt_update(dev_priv, bits, bits);
3147}
3148static inline void
3149ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3150{
3151 ibx_display_interrupt_update(dev_priv, bits, 0);
3152}
3153
673a394b 3154/* i915_gem.c */
673a394b
EA
3155int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
3157int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
3159int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3160 struct drm_file *file_priv);
3161int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3162 struct drm_file *file_priv);
de151cf6
JB
3163int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3164 struct drm_file *file_priv);
673a394b
EA
3165int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3166 struct drm_file *file_priv);
3167int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file_priv);
3169int i915_gem_execbuffer(struct drm_device *dev, void *data,
3170 struct drm_file *file_priv);
76446cac
JB
3171int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3172 struct drm_file *file_priv);
673a394b
EA
3173int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3174 struct drm_file *file_priv);
199adf40
BW
3175int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3176 struct drm_file *file);
3177int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3178 struct drm_file *file);
673a394b
EA
3179int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3180 struct drm_file *file_priv);
3ef94daa
CW
3181int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3182 struct drm_file *file_priv);
673a394b
EA
3183int i915_gem_set_tiling(struct drm_device *dev, void *data,
3184 struct drm_file *file_priv);
3185int i915_gem_get_tiling(struct drm_device *dev, void *data,
3186 struct drm_file *file_priv);
72778cb2 3187void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3188int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file);
5a125c3c
EA
3190int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
23ba4fd0
BW
3192int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file_priv);
cb15d9f8
TU
3194int i915_gem_load_init(struct drm_i915_private *dev_priv);
3195void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3196void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3197int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3198int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3199
187685cb 3200void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3201void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3202void i915_gem_object_init(struct drm_i915_gem_object *obj,
3203 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3204struct drm_i915_gem_object *
3205i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3206struct drm_i915_gem_object *
3207i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3208 const void *data, size_t size);
b1f788c6 3209void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3210void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3211
bdeb9785
CW
3212static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3213{
3214 /* A single pass should suffice to release all the freed objects (along
3215 * most call paths) , but be a little more paranoid in that freeing
3216 * the objects does take a little amount of time, during which the rcu
3217 * callbacks could have added new objects into the freed list, and
3218 * armed the work again.
3219 */
3220 do {
3221 rcu_barrier();
3222 } while (flush_work(&i915->mm.free_work));
3223}
3224
058d88c4 3225struct i915_vma * __must_check
ec7adb6e
JL
3226i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3227 const struct i915_ggtt_view *view,
91b2db6f 3228 u64 size,
2ffffd0f
CW
3229 u64 alignment,
3230 u64 flags);
fe14d5f4 3231
aa653a68 3232int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3233void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3234
7c108fd8
CW
3235void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3236
a4f5ea64 3237static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3238{
ee286370
CW
3239 return sg->length >> PAGE_SHIFT;
3240}
67d5a50c 3241
96d77634
CW
3242struct scatterlist *
3243i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3244 unsigned int n, unsigned int *offset);
341be1cd 3245
96d77634
CW
3246struct page *
3247i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3248 unsigned int n);
67d5a50c 3249
96d77634
CW
3250struct page *
3251i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3252 unsigned int n);
67d5a50c 3253
96d77634
CW
3254dma_addr_t
3255i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3256 unsigned long n);
ee286370 3257
03ac84f1
CW
3258void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3259 struct sg_table *pages);
a4f5ea64
CW
3260int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3261
3262static inline int __must_check
3263i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3264{
1233e2db 3265 might_lock(&obj->mm.lock);
a4f5ea64 3266
1233e2db 3267 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3268 return 0;
3269
3270 return __i915_gem_object_get_pages(obj);
3271}
3272
3273static inline void
3274__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3275{
a4f5ea64
CW
3276 GEM_BUG_ON(!obj->mm.pages);
3277
1233e2db 3278 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3279}
3280
3281static inline bool
3282i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3283{
1233e2db 3284 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3285}
3286
3287static inline void
3288__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3289{
a4f5ea64
CW
3290 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3291 GEM_BUG_ON(!obj->mm.pages);
3292
1233e2db 3293 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3294}
0a798eb9 3295
1233e2db
CW
3296static inline void
3297i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3298{
a4f5ea64 3299 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3300}
3301
548625ee
CW
3302enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3303 I915_MM_NORMAL = 0,
3304 I915_MM_SHRINKER
3305};
3306
3307void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3308 enum i915_mm_subclass subclass);
03ac84f1 3309void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3310
d31d7cb1
CW
3311enum i915_map_type {
3312 I915_MAP_WB = 0,
3313 I915_MAP_WC,
3314};
3315
0a798eb9
CW
3316/**
3317 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3318 * @obj: the object to map into kernel address space
3319 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3320 *
3321 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3322 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3323 * the kernel address space. Based on the @type of mapping, the PTE will be
3324 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3325 *
1233e2db
CW
3326 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3327 * mapping is no longer required.
0a798eb9 3328 *
8305216f
DG
3329 * Returns the pointer through which to access the mapped object, or an
3330 * ERR_PTR() on error.
0a798eb9 3331 */
d31d7cb1
CW
3332void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3333 enum i915_map_type type);
0a798eb9
CW
3334
3335/**
3336 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3337 * @obj: the object to unmap
0a798eb9
CW
3338 *
3339 * After pinning the object and mapping its pages, once you are finished
3340 * with your access, call i915_gem_object_unpin_map() to release the pin
3341 * upon the mapping. Once the pin count reaches zero, that mapping may be
3342 * removed.
0a798eb9
CW
3343 */
3344static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3345{
0a798eb9
CW
3346 i915_gem_object_unpin_pages(obj);
3347}
3348
43394c7d
CW
3349int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3350 unsigned int *needs_clflush);
3351int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3352 unsigned int *needs_clflush);
3353#define CLFLUSH_BEFORE 0x1
3354#define CLFLUSH_AFTER 0x2
3355#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3356
3357static inline void
3358i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3359{
3360 i915_gem_object_unpin_pages(obj);
3361}
3362
54cf91dc 3363int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3364void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3365 struct drm_i915_gem_request *req,
3366 unsigned int flags);
ff72145b
DA
3367int i915_gem_dumb_create(struct drm_file *file_priv,
3368 struct drm_device *dev,
3369 struct drm_mode_create_dumb *args);
da6b51d0
DA
3370int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3371 uint32_t handle, uint64_t *offset);
4cc69075 3372int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3373
3374void i915_gem_track_fb(struct drm_i915_gem_object *old,
3375 struct drm_i915_gem_object *new,
3376 unsigned frontbuffer_bits);
3377
73cb9701 3378int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3379
8d9fc7fd 3380struct drm_i915_gem_request *
0bc40be8 3381i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3382
67d97da3 3383void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3384
1f83fee0
DV
3385static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3386{
8af29b0c 3387 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3388}
3389
8af29b0c 3390static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3391{
8af29b0c 3392 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3393}
3394
8af29b0c 3395static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3396{
8af29b0c 3397 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3398}
3399
3400static inline u32 i915_reset_count(struct i915_gpu_error *error)
3401{
8af29b0c 3402 return READ_ONCE(error->reset_count);
1f83fee0 3403}
a71d8d94 3404
821ed7df
CW
3405void i915_gem_reset(struct drm_i915_private *dev_priv);
3406void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3407void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
bf9e8429
TU
3408int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3409int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3410void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3411void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
dcff85c8 3412int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3413 unsigned int flags);
bf9e8429
TU
3414int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3415void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3416int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3417int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3418 unsigned int flags,
3419 long timeout,
3420 struct intel_rps_client *rps);
6b5e90f5
CW
3421int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3422 unsigned int flags,
3423 int priority);
3424#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3425
2e2f351d 3426int __must_check
2021746e
CW
3427i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3428 bool write);
3429int __must_check
dabdfe02 3430i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3431struct i915_vma * __must_check
2da3b9b9
CW
3432i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3433 u32 alignment,
e6617330 3434 const struct i915_ggtt_view *view);
058d88c4 3435void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3436int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3437 int align);
b29c19b6 3438int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3439void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3440
a9f1481f
CW
3441u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3442 int tiling_mode);
3443u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3444 int tiling_mode, bool fenced);
467cffba 3445
e4ffd173
CW
3446int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3447 enum i915_cache_level cache_level);
3448
1286ff73
DV
3449struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3450 struct dma_buf *dma_buf);
3451
3452struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3453 struct drm_gem_object *gem_obj, int flags);
3454
fe14d5f4 3455struct i915_vma *
ec7adb6e 3456i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3457 struct i915_address_space *vm,
3458 const struct i915_ggtt_view *view);
fe14d5f4 3459
accfef2e
BW
3460struct i915_vma *
3461i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3462 struct i915_address_space *vm,
3463 const struct i915_ggtt_view *view);
5c2abbea 3464
841cd773
DV
3465static inline struct i915_hw_ppgtt *
3466i915_vm_to_ppgtt(struct i915_address_space *vm)
3467{
841cd773
DV
3468 return container_of(vm, struct i915_hw_ppgtt, base);
3469}
3470
058d88c4
CW
3471static inline struct i915_vma *
3472i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3473 const struct i915_ggtt_view *view)
a70a3148 3474{
058d88c4 3475 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3476}
3477
058d88c4
CW
3478static inline unsigned long
3479i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3480 const struct i915_ggtt_view *view)
e6617330 3481{
bde13ebd 3482 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3483}
b287110e 3484
b42fe9ca 3485/* i915_gem_fence_reg.c */
49ef5294
CW
3486int __must_check i915_vma_get_fence(struct i915_vma *vma);
3487int __must_check i915_vma_put_fence(struct i915_vma *vma);
3488
4362f4f6 3489void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3490
4362f4f6 3491void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3492void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3493 struct sg_table *pages);
3494void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3495 struct sg_table *pages);
7f96ecaf 3496
254f965c 3497/* i915_gem_context.c */
bf9e8429 3498int __must_check i915_gem_context_init(struct drm_i915_private *dev_priv);
b2e862d0 3499void i915_gem_context_lost(struct drm_i915_private *dev_priv);
cb15d9f8 3500void i915_gem_context_fini(struct drm_i915_private *dev_priv);
e422b888 3501int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3502void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3503int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3504int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3505void i915_gem_context_free(struct kref *ctx_ref);
c8c35799
ZW
3506struct i915_gem_context *
3507i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3508
3509static inline struct i915_gem_context *
3510i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3511{
3512 struct i915_gem_context *ctx;
3513
091387c1 3514 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3515
3516 ctx = idr_find(&file_priv->context_idr, id);
3517 if (!ctx)
3518 return ERR_PTR(-ENOENT);
3519
3520 return ctx;
3521}
3522
9a6feaf0
CW
3523static inline struct i915_gem_context *
3524i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3525{
691e6415 3526 kref_get(&ctx->ref);
9a6feaf0 3527 return ctx;
dce3271b
MK
3528}
3529
9a6feaf0 3530static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3531{
091387c1 3532 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3533 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3534}
3535
69df05e1
CW
3536static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3537{
bf51997c
CW
3538 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3539
3540 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3541 mutex_unlock(lock);
69df05e1
CW
3542}
3543
80b204bc
CW
3544static inline struct intel_timeline *
3545i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3546 struct intel_engine_cs *engine)
3547{
3548 struct i915_address_space *vm;
3549
3550 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3551 return &vm->timeline.engine[engine->id];
3552}
3553
e2efd130 3554static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3555{
821d66dd 3556 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3557}
3558
84624813
BW
3559int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3560 struct drm_file *file);
3561int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3562 struct drm_file *file);
c9dc0f35
CW
3563int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3564 struct drm_file *file_priv);
3565int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3566 struct drm_file *file_priv);
d538704b
CW
3567int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3568 struct drm_file *file);
1286ff73 3569
eec688e1
RB
3570int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3571 struct drm_file *file);
3572
679845ed 3573/* i915_gem_evict.c */
e522ac23 3574int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3575 u64 min_size, u64 alignment,
679845ed 3576 unsigned cache_level,
2ffffd0f 3577 u64 start, u64 end,
1ec9e26d 3578 unsigned flags);
172ae5b4
CW
3579int __must_check i915_gem_evict_for_vma(struct i915_vma *vma,
3580 unsigned int flags);
679845ed 3581int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3582
0260c420 3583/* belongs in i915_gem_gtt.h */
c033666a 3584static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3585{
600f4368 3586 wmb();
c033666a 3587 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3588 intel_gtt_chipset_flush();
3589}
246cbfb5 3590
9797fbfb 3591/* i915_gem_stolen.c */
d713fd49
PZ
3592int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3593 struct drm_mm_node *node, u64 size,
3594 unsigned alignment);
a9da512b
PZ
3595int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3596 struct drm_mm_node *node, u64 size,
3597 unsigned alignment, u64 start,
3598 u64 end);
d713fd49
PZ
3599void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3600 struct drm_mm_node *node);
7ace3d30 3601int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3602void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3603struct drm_i915_gem_object *
187685cb 3604i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3605struct drm_i915_gem_object *
187685cb 3606i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3607 u32 stolen_offset,
3608 u32 gtt_offset,
3609 u32 size);
9797fbfb 3610
920cf419
CW
3611/* i915_gem_internal.c */
3612struct drm_i915_gem_object *
3613i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3614 unsigned int size);
3615
be6a0376
DV
3616/* i915_gem_shrinker.c */
3617unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3618 unsigned long target,
be6a0376
DV
3619 unsigned flags);
3620#define I915_SHRINK_PURGEABLE 0x1
3621#define I915_SHRINK_UNBOUND 0x2
3622#define I915_SHRINK_BOUND 0x4
5763ff04 3623#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3624#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3625unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3626void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3627void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3628
3629
673a394b 3630/* i915_gem_tiling.c */
2c1792a1 3631static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3632{
091387c1 3633 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3634
3635 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3636 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3637}
3638
2017263e 3639/* i915_debugfs.c */
f8c168fa 3640#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3641int i915_debugfs_register(struct drm_i915_private *dev_priv);
3642void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3643int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3644void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3645#else
8d35acba
CW
3646static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3647static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3648static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3649{ return 0; }
ce5e2ac1 3650static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3651#endif
84734a04
MK
3652
3653/* i915_gpu_error.c */
98a2f411
CW
3654#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3655
edc3d884
MK
3656__printf(2, 3)
3657void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3658int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3659 const struct i915_error_state_file_priv *error);
4dc955f7 3660int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3661 struct drm_i915_private *i915,
4dc955f7
MK
3662 size_t count, loff_t pos);
3663static inline void i915_error_state_buf_release(
3664 struct drm_i915_error_state_buf *eb)
3665{
3666 kfree(eb->buf);
3667}
c033666a
CW
3668void i915_capture_error_state(struct drm_i915_private *dev_priv,
3669 u32 engine_mask,
58174462 3670 const char *error_msg);
84734a04
MK
3671void i915_error_state_get(struct drm_device *dev,
3672 struct i915_error_state_file_priv *error_priv);
3673void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
12ff05e7 3674void i915_destroy_error_state(struct drm_i915_private *dev_priv);
84734a04 3675
98a2f411
CW
3676#else
3677
3678static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3679 u32 engine_mask,
3680 const char *error_msg)
3681{
3682}
3683
12ff05e7 3684static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
98a2f411
CW
3685{
3686}
3687
3688#endif
3689
0a4cd7c8 3690const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3691
351e3db2 3692/* i915_cmd_parser.c */
1ca3712c 3693int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3694void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3695void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3696int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3697 struct drm_i915_gem_object *batch_obj,
3698 struct drm_i915_gem_object *shadow_batch_obj,
3699 u32 batch_start_offset,
3700 u32 batch_len,
3701 bool is_master);
351e3db2 3702
eec688e1
RB
3703/* i915_perf.c */
3704extern void i915_perf_init(struct drm_i915_private *dev_priv);
3705extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3706extern void i915_perf_register(struct drm_i915_private *dev_priv);
3707extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3708
317c35d1 3709/* i915_suspend.c */
af6dc742
TU
3710extern int i915_save_state(struct drm_i915_private *dev_priv);
3711extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3712
0136db58 3713/* i915_sysfs.c */
694c2828
DW
3714void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3715void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3716
f899fc64 3717/* intel_i2c.c */
40196446
TU
3718extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3719extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3720extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3721 unsigned int pin);
3bd7d909 3722
0184df46
JN
3723extern struct i2c_adapter *
3724intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3725extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3726extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3727static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3728{
3729 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3730}
af6dc742 3731extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3732
8b8e1a89 3733/* intel_bios.c */
98f3a1dc 3734int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3735bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3736bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3737bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3738bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3739bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3740bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3741bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3742bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3743 enum port port);
6389dd83
SS
3744bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3745 enum port port);
3746
8b8e1a89 3747
3b617967 3748/* intel_opregion.c */
44834a67 3749#ifdef CONFIG_ACPI
6f9f4b7a 3750extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3751extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3752extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3753extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3754extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3755 bool enable);
6f9f4b7a 3756extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3757 pci_power_t state);
6f9f4b7a 3758extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3759#else
6f9f4b7a 3760static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3761static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3762static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3763static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3764{
3765}
9c4b0a68
JN
3766static inline int
3767intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3768{
3769 return 0;
3770}
ecbc5cf3 3771static inline int
6f9f4b7a 3772intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3773{
3774 return 0;
3775}
6f9f4b7a 3776static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3777{
3778 return -ENODEV;
3779}
65e082c9 3780#endif
8ee1c3db 3781
723bfd70
JB
3782/* intel_acpi.c */
3783#ifdef CONFIG_ACPI
3784extern void intel_register_dsm_handler(void);
3785extern void intel_unregister_dsm_handler(void);
3786#else
3787static inline void intel_register_dsm_handler(void) { return; }
3788static inline void intel_unregister_dsm_handler(void) { return; }
3789#endif /* CONFIG_ACPI */
3790
94b4f3ba
CW
3791/* intel_device_info.c */
3792static inline struct intel_device_info *
3793mkwrite_device_info(struct drm_i915_private *dev_priv)
3794{
3795 return (struct intel_device_info *)&dev_priv->info;
3796}
3797
2e0d26f8 3798const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3799void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3800void intel_device_info_dump(struct drm_i915_private *dev_priv);
3801
79e53945 3802/* modesetting */
f817586c 3803extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3804extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3805extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3806extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3807extern int intel_connector_register(struct drm_connector *);
c191eca1 3808extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3809extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3810 bool state);
043e9bda 3811extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3812extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3813extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3814extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3815extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
dc97997a 3816extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3817extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3818 bool enable);
3bad0781 3819
c0c7babc
BW
3820int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3821 struct drm_file *file);
575155a9 3822
6ef3d427 3823/* overlay */
c033666a
CW
3824extern struct intel_overlay_error_state *
3825intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3826extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3827 struct intel_overlay_error_state *error);
c4a1d9e4 3828
c033666a
CW
3829extern struct intel_display_error_state *
3830intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3831extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3832 struct drm_i915_private *dev_priv,
c4a1d9e4 3833 struct intel_display_error_state *error);
6ef3d427 3834
151a49d0
TR
3835int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3836int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3837int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3838 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3839
3840/* intel_sideband.c */
707b6e3d
D
3841u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3842void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3843u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3844u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3845void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3846u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3847void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3848u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3849void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3850u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3851void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3852u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3853void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3854u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3855 enum intel_sbi_destination destination);
3856void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3857 enum intel_sbi_destination destination);
e9fe51c6
SK
3858u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3859void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3860
b7fa22d8 3861/* intel_dpio_phy.c */
0a116ce8 3862void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3863 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3864void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3865 enum port port, u32 margin, u32 scale,
3866 u32 enable, u32 deemphasis);
47a6bc61
ACO
3867void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3868void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3869bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3870 enum dpio_phy phy);
3871bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3872 enum dpio_phy phy);
3873uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3874 uint8_t lane_count);
3875void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3876 uint8_t lane_lat_optim_mask);
3877uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3878
b7fa22d8
ACO
3879void chv_set_phy_signal_level(struct intel_encoder *encoder,
3880 u32 deemph_reg_value, u32 margin_reg_value,
3881 bool uniq_trans_scale);
844b2f9a
ACO
3882void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3883 bool reset);
419b1b7a 3884void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3885void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3886void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3887void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3888
53d98725
ACO
3889void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3890 u32 demph_reg_value, u32 preemph_reg_value,
3891 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3892void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3893void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3894void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3895
616bc820
VS
3896int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3897int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3898
0b274481
BW
3899#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3900#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3901
3902#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3903#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3904#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3905#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3906
3907#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3908#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3909#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3910#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3911
698b3135
CW
3912/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3913 * will be implemented using 2 32-bit writes in an arbitrary order with
3914 * an arbitrary delay between them. This can cause the hardware to
3915 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3916 * machine death. For this reason we do not support I915_WRITE64, or
3917 * dev_priv->uncore.funcs.mmio_writeq.
3918 *
3919 * When reading a 64-bit value as two 32-bit values, the delay may cause
3920 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3921 * occasionally a 64-bit register does not actualy support a full readq
3922 * and must be read using two 32-bit reads.
3923 *
3924 * You have been warned.
698b3135 3925 */
0b274481 3926#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3927
50877445 3928#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3929 u32 upper, lower, old_upper, loop = 0; \
3930 upper = I915_READ(upper_reg); \
ee0a227b 3931 do { \
acd29f7b 3932 old_upper = upper; \
ee0a227b 3933 lower = I915_READ(lower_reg); \
acd29f7b
CW
3934 upper = I915_READ(upper_reg); \
3935 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3936 (u64)upper << 32 | lower; })
50877445 3937
cae5852d
ZN
3938#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3939#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3940
75aa3f63
VS
3941#define __raw_read(x, s) \
3942static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3943 i915_reg_t reg) \
75aa3f63 3944{ \
f0f59a00 3945 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3946}
3947
3948#define __raw_write(x, s) \
3949static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3950 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3951{ \
f0f59a00 3952 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3953}
3954__raw_read(8, b)
3955__raw_read(16, w)
3956__raw_read(32, l)
3957__raw_read(64, q)
3958
3959__raw_write(8, b)
3960__raw_write(16, w)
3961__raw_write(32, l)
3962__raw_write(64, q)
3963
3964#undef __raw_read
3965#undef __raw_write
3966
a6111f7b 3967/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3968 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3969 * controlled.
aafee2eb 3970 *
a6111f7b 3971 * Think twice, and think again, before using these.
aafee2eb
AH
3972 *
3973 * As an example, these accessors can possibly be used between:
3974 *
3975 * spin_lock_irq(&dev_priv->uncore.lock);
3976 * intel_uncore_forcewake_get__locked();
3977 *
3978 * and
3979 *
3980 * intel_uncore_forcewake_put__locked();
3981 * spin_unlock_irq(&dev_priv->uncore.lock);
3982 *
3983 *
3984 * Note: some registers may not need forcewake held, so
3985 * intel_uncore_forcewake_{get,put} can be omitted, see
3986 * intel_uncore_forcewake_for_reg().
3987 *
3988 * Certain architectures will die if the same cacheline is concurrently accessed
3989 * by different clients (e.g. on Ivybridge). Access to registers should
3990 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3991 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3992 */
75aa3f63
VS
3993#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3994#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3995#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3996#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3997
55bc60db
VS
3998/* "Broadcast RGB" property */
3999#define INTEL_BROADCAST_RGB_AUTO 0
4000#define INTEL_BROADCAST_RGB_FULL 1
4001#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4002
920a14b2 4003static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4004{
920a14b2 4005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4006 return VLV_VGACNTRL;
920a14b2 4007 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4008 return CPU_VGACNTRL;
766aa1c4
VS
4009 else
4010 return VGACNTRL;
4011}
4012
df97729f
ID
4013static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4014{
4015 unsigned long j = msecs_to_jiffies(m);
4016
4017 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4018}
4019
7bd0e226
DV
4020static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4021{
4022 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4023}
4024
df97729f
ID
4025static inline unsigned long
4026timespec_to_jiffies_timeout(const struct timespec *value)
4027{
4028 unsigned long j = timespec_to_jiffies(value);
4029
4030 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4031}
4032
dce56b3c
PZ
4033/*
4034 * If you need to wait X milliseconds between events A and B, but event B
4035 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4036 * when event A happened, then just before event B you call this function and
4037 * pass the timestamp as the first argument, and X as the second argument.
4038 */
4039static inline void
4040wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4041{
ec5e0cfb 4042 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4043
4044 /*
4045 * Don't re-read the value of "jiffies" every time since it may change
4046 * behind our back and break the math.
4047 */
4048 tmp_jiffies = jiffies;
4049 target_jiffies = timestamp_jiffies +
4050 msecs_to_jiffies_timeout(to_wait_ms);
4051
4052 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4053 remaining_jiffies = target_jiffies - tmp_jiffies;
4054 while (remaining_jiffies)
4055 remaining_jiffies =
4056 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4057 }
4058}
221fe799
CW
4059
4060static inline bool
4061__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 4062{
f69a02c9
CW
4063 struct intel_engine_cs *engine = req->engine;
4064
7ec2c73b
CW
4065 /* Before we do the heavier coherent read of the seqno,
4066 * check the value (hopefully) in the CPU cacheline.
4067 */
65e4760e 4068 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4069 return true;
4070
688e6c72
CW
4071 /* Ensure our read of the seqno is coherent so that we
4072 * do not "miss an interrupt" (i.e. if this is the last
4073 * request and the seqno write from the GPU is not visible
4074 * by the time the interrupt fires, we will see that the
4075 * request is incomplete and go back to sleep awaiting
4076 * another interrupt that will never come.)
4077 *
4078 * Strictly, we only need to do this once after an interrupt,
4079 * but it is easier and safer to do it every time the waiter
4080 * is woken.
4081 */
3d5564e9 4082 if (engine->irq_seqno_barrier &&
dbd6ef29 4083 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 4084 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
4085 struct task_struct *tsk;
4086
3d5564e9
CW
4087 /* The ordering of irq_posted versus applying the barrier
4088 * is crucial. The clearing of the current irq_posted must
4089 * be visible before we perform the barrier operation,
4090 * such that if a subsequent interrupt arrives, irq_posted
4091 * is reasserted and our task rewoken (which causes us to
4092 * do another __i915_request_irq_complete() immediately
4093 * and reapply the barrier). Conversely, if the clear
4094 * occurs after the barrier, then an interrupt that arrived
4095 * whilst we waited on the barrier would not trigger a
4096 * barrier on the next pass, and the read may not see the
4097 * seqno update.
4098 */
f69a02c9 4099 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4100
4101 /* If we consume the irq, but we are no longer the bottom-half,
4102 * the real bottom-half may not have serialised their own
4103 * seqno check with the irq-barrier (i.e. may have inspected
4104 * the seqno before we believe it coherent since they see
4105 * irq_posted == false but we are still running).
4106 */
4107 rcu_read_lock();
dbd6ef29 4108 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4109 if (tsk && tsk != current)
4110 /* Note that if the bottom-half is changed as we
4111 * are sending the wake-up, the new bottom-half will
4112 * be woken by whomever made the change. We only have
4113 * to worry about when we steal the irq-posted for
4114 * ourself.
4115 */
4116 wake_up_process(tsk);
4117 rcu_read_unlock();
4118
65e4760e 4119 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4120 return true;
4121 }
688e6c72 4122
688e6c72
CW
4123 return false;
4124}
4125
0b1de5d5
CW
4126void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4127bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4128
c58305af
CW
4129/* i915_mm.c */
4130int remap_io_mapping(struct vm_area_struct *vma,
4131 unsigned long addr, unsigned long pfn, unsigned long size,
4132 struct io_mapping *iomap);
4133
4b30cb23
CW
4134#define ptr_mask_bits(ptr) ({ \
4135 unsigned long __v = (unsigned long)(ptr); \
4136 (typeof(ptr))(__v & PAGE_MASK); \
4137})
4138
d31d7cb1
CW
4139#define ptr_unpack_bits(ptr, bits) ({ \
4140 unsigned long __v = (unsigned long)(ptr); \
4141 (bits) = __v & ~PAGE_MASK; \
4142 (typeof(ptr))(__v & PAGE_MASK); \
4143})
4144
4145#define ptr_pack_bits(ptr, bits) \
4146 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4147
78ef2d9a
CW
4148#define fetch_and_zero(ptr) ({ \
4149 typeof(*ptr) __T = *(ptr); \
4150 *(ptr) = (typeof(*ptr))0; \
4151 __T; \
4152})
4153
1da177e4 4154#endif