]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Merge legacy+execlists context structs
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
ac7f11c6 55#include "intel_dpll_mgr.h"
e73bdd20
CW
56#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
d501b1d2 60#include "i915_gem.h"
e73bdd20
CW
61#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
585fb111 63
1da177e4
LT
64/* General customization:
65 */
66
1da177e4
LT
67#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
9cce4431 69#define DRIVER_DATE "20160522"
1da177e4 70
c883ef1b 71#undef WARN_ON
5f77eeb0
DV
72/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
152b2262 80#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
81#endif
82
cd9bfacb 83#undef WARN_ON_ONCE
152b2262 84#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 85
5f77eeb0
DV
86#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
c883ef1b 88
e2c719b7
RC
89/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
32753cb8
JL
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 100 DRM_ERROR(format); \
e2c719b7
RC
101 unlikely(__ret_warn_on); \
102})
103
152b2262
JL
104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 106
4fec15d1
ID
107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
42a8ca4c
JN
111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
87ad3212
JN
116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
317c35d1 121enum pipe {
752aa88a 122 INVALID_PIPE = -1,
317c35d1
JB
123 PIPE_A = 0,
124 PIPE_B,
9db4a9c7 125 PIPE_C,
a57c774a
AK
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
317c35d1 128};
9db4a9c7 129#define pipe_name(p) ((p) + 'A')
317c35d1 130
a5c961d1
PZ
131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
a57c774a 135 TRANSCODER_EDP,
4d1de975
JN
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
a57c774a 138 I915_MAX_TRANSCODERS
a5c961d1 139};
da205630
JN
140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
4d1de975
JN
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
da205630
JN
156 default:
157 return "<invalid>";
158 }
159}
a5c961d1 160
4d1de975
JN
161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
84139d1e 166/*
31409e97
MR
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
84139d1e 171 */
80824003
JB
172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
9db4a9c7 175 PLANE_C,
31409e97
MR
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
80824003 178};
9db4a9c7 179#define plane_name(p) ((p) + 'A')
52440211 180
d615a166 181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 182
2b139522
ED
183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
a09caddd 193#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
b97186f0
PZ
205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
f52e353e 215 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 226 POWER_DOMAIN_VGA,
fbeeaa23 227 POWER_DOMAIN_AUDIO,
bd2bb1b9 228 POWER_DOMAIN_PLLS,
1407121a
S
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
f0ab43e6 233 POWER_DOMAIN_GMBUS,
dfa57627 234 POWER_DOMAIN_MODESET,
baa70707 235 POWER_DOMAIN_INIT,
bddc7645
ID
236
237 POWER_DOMAIN_NUM,
b97186f0
PZ
238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 246
1d843f9d
EE
247enum hpd_pin {
248 HPD_NONE = 0,
1d843f9d
EE
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
cc24fcdc 253 HPD_PORT_A,
1d843f9d
EE
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
26951caf 257 HPD_PORT_E,
1d843f9d
EE
258 HPD_NUM_PINS
259};
260
c91711f9
JN
261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
5fcece80
JN
264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
2a2d5482
CW
294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 300
055e393f
DL
301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
3bdcfc0c
DL
310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
9db4a9c7 314
c3aeadc8
JN
315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
d79b814d
DL
319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
27321ae8
ML
322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
c107acfe
MR
327#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
328 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
329 base.head) \
330 for_each_if ((plane_mask) & \
331 (1 << drm_plane_index(&intel_plane->base)))
332
262cd2e1
VS
333#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
334 list_for_each_entry(intel_plane, \
335 &(dev)->mode_config.plane_list, \
336 base.head) \
95150bdf 337 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 338
d063ae48
DL
339#define for_each_intel_crtc(dev, intel_crtc) \
340 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
341
98d39494
MR
342#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
344 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
345
b2784e15
DL
346#define for_each_intel_encoder(dev, intel_encoder) \
347 list_for_each_entry(intel_encoder, \
348 &(dev)->mode_config.encoder_list, \
349 base.head)
350
3a3371ff
ACO
351#define for_each_intel_connector(dev, intel_connector) \
352 list_for_each_entry(intel_connector, \
353 &dev->mode_config.connector_list, \
354 base.head)
355
6c2b7c12
DV
356#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
357 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 358 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 359
53f5e3ca
JB
360#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
361 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 362 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 363
b04c5bd6
BF
364#define for_each_power_domain(domain, mask) \
365 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 366 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 367
e7b903d2 368struct drm_i915_private;
ad46cb53 369struct i915_mm_struct;
5cc9ed4b 370struct i915_mmu_object;
e7b903d2 371
a6f766f3
CW
372struct drm_i915_file_private {
373 struct drm_i915_private *dev_priv;
374 struct drm_file *file;
375
376 struct {
377 spinlock_t lock;
378 struct list_head request_list;
d0bc54f2
CW
379/* 20ms is a fairly arbitrary limit (greater than the average frame time)
380 * chosen to prevent the CPU getting more than a frame ahead of the GPU
381 * (when using lax throttling for the frontbuffer). We also use it to
382 * offer free GPU waitboosts for severely congested workloads.
383 */
384#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
385 } mm;
386 struct idr context_idr;
387
2e1b8730
CW
388 struct intel_rps_client {
389 struct list_head link;
390 unsigned boosts;
391 } rps;
a6f766f3 392
de1add36 393 unsigned int bsd_ring;
a6f766f3
CW
394};
395
e69d0bc1
DV
396/* Used by dp and fdi links */
397struct intel_link_m_n {
398 uint32_t tu;
399 uint32_t gmch_m;
400 uint32_t gmch_n;
401 uint32_t link_m;
402 uint32_t link_n;
403};
404
405void intel_link_compute_m_n(int bpp, int nlanes,
406 int pixel_clock, int link_clock,
407 struct intel_link_m_n *m_n);
408
1da177e4
LT
409/* Interface history:
410 *
411 * 1.1: Original.
0d6aa60b
DA
412 * 1.2: Add Power Management
413 * 1.3: Add vblank support
de227f5f 414 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 415 * 1.5: Add vblank pipe configuration
2228ed67
MD
416 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
417 * - Support vertical blank on secondary display pipe
1da177e4
LT
418 */
419#define DRIVER_MAJOR 1
2228ed67 420#define DRIVER_MINOR 6
1da177e4
LT
421#define DRIVER_PATCHLEVEL 0
422
23bc5982 423#define WATCH_LISTS 0
673a394b 424
0a3e67a4
JB
425struct opregion_header;
426struct opregion_acpi;
427struct opregion_swsci;
428struct opregion_asle;
429
8ee1c3db 430struct intel_opregion {
115719fc
WD
431 struct opregion_header *header;
432 struct opregion_acpi *acpi;
433 struct opregion_swsci *swsci;
ebde53c7
JN
434 u32 swsci_gbda_sub_functions;
435 u32 swsci_sbcb_sub_functions;
115719fc 436 struct opregion_asle *asle;
04ebaadb 437 void *rvda;
82730385 438 const void *vbt;
ada8f955 439 u32 vbt_size;
115719fc 440 u32 *lid_state;
91a60f20 441 struct work_struct asle_work;
8ee1c3db 442};
44834a67 443#define OPREGION_SIZE (8*1024)
8ee1c3db 444
6ef3d427
CW
445struct intel_overlay;
446struct intel_overlay_error_state;
447
de151cf6 448#define I915_FENCE_REG_NONE -1
42b5aeab
VS
449#define I915_MAX_NUM_FENCES 32
450/* 32 fences + sign bit for FENCE_REG_NONE */
451#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
452
453struct drm_i915_fence_reg {
007cc8ac 454 struct list_head lru_list;
caea7476 455 struct drm_i915_gem_object *obj;
1690e1eb 456 int pin_count;
de151cf6 457};
7c1c2871 458
9b9d172d 459struct sdvo_device_mapping {
e957d772 460 u8 initialized;
9b9d172d 461 u8 dvo_port;
462 u8 slave_addr;
463 u8 dvo_wiring;
e957d772 464 u8 i2c_pin;
b1083333 465 u8 ddc_pin;
9b9d172d 466};
467
c4a1d9e4
CW
468struct intel_display_error_state;
469
63eeaf38 470struct drm_i915_error_state {
742cbee8 471 struct kref ref;
585b0288
BW
472 struct timeval time;
473
cb383002 474 char error_msg[128];
eb5be9d0 475 int iommu;
48b031e3 476 u32 reset_count;
62d5d69b 477 u32 suspend_count;
cb383002 478
585b0288 479 /* Generic register state */
63eeaf38
JB
480 u32 eir;
481 u32 pgtbl_er;
be998e2e 482 u32 ier;
885ea5a8 483 u32 gtier[4];
b9a3906b 484 u32 ccid;
0f3b6849
CW
485 u32 derrmr;
486 u32 forcewake;
585b0288
BW
487 u32 error; /* gen6+ */
488 u32 err_int; /* gen7 */
6c826f34
MK
489 u32 fault_data0; /* gen8, gen9 */
490 u32 fault_data1; /* gen8, gen9 */
585b0288 491 u32 done_reg;
91ec5d11
BW
492 u32 gac_eco;
493 u32 gam_ecochk;
494 u32 gab_ctl;
495 u32 gfx_mode;
585b0288 496 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
497 u64 fence[I915_MAX_NUM_FENCES];
498 struct intel_overlay_error_state *overlay;
499 struct intel_display_error_state *display;
0ca36d78 500 struct drm_i915_error_object *semaphore_obj;
585b0288 501
52d39a21 502 struct drm_i915_error_ring {
372fbb8e 503 bool valid;
362b8af7
BW
504 /* Software tracked state */
505 bool waiting;
506 int hangcheck_score;
507 enum intel_ring_hangcheck_action hangcheck_action;
508 int num_requests;
509
510 /* our own tracking of ring head and tail */
511 u32 cpu_ring_head;
512 u32 cpu_ring_tail;
513
14fd0d6d 514 u32 last_seqno;
666796da 515 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
516
517 /* Register state */
94f8cf10 518 u32 start;
362b8af7
BW
519 u32 tail;
520 u32 head;
521 u32 ctl;
522 u32 hws;
523 u32 ipeir;
524 u32 ipehr;
525 u32 instdone;
362b8af7
BW
526 u32 bbstate;
527 u32 instpm;
528 u32 instps;
529 u32 seqno;
530 u64 bbaddr;
50877445 531 u64 acthd;
362b8af7 532 u32 fault_reg;
13ffadd1 533 u64 faddr;
362b8af7 534 u32 rc_psmi; /* sleep state */
666796da 535 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 536
52d39a21
CW
537 struct drm_i915_error_object {
538 int page_count;
e1f12325 539 u64 gtt_offset;
52d39a21 540 u32 *pages[0];
ab0e7ff9 541 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 542
f85db059 543 struct drm_i915_error_object *wa_ctx;
544
52d39a21
CW
545 struct drm_i915_error_request {
546 long jiffies;
547 u32 seqno;
ee4f42b1 548 u32 tail;
52d39a21 549 } *requests;
6c7a01ec
BW
550
551 struct {
552 u32 gfx_mode;
553 union {
554 u64 pdp[4];
555 u32 pp_dir_base;
556 };
557 } vm_info;
ab0e7ff9
CW
558
559 pid_t pid;
560 char comm[TASK_COMM_LEN];
666796da 561 } ring[I915_NUM_ENGINES];
3a448734 562
9df30794 563 struct drm_i915_error_buffer {
a779e5ab 564 u32 size;
9df30794 565 u32 name;
666796da 566 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 567 u64 gtt_offset;
9df30794
CW
568 u32 read_domains;
569 u32 write_domain;
4b9de737 570 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
571 s32 pinned:2;
572 u32 tiling:2;
573 u32 dirty:1;
574 u32 purgeable:1;
5cc9ed4b 575 u32 userptr:1;
5d1333fc 576 s32 ring:4;
f56383cb 577 u32 cache_level:3;
95f5301d 578 } **active_bo, **pinned_bo;
6c7a01ec 579
95f5301d 580 u32 *active_bo_count, *pinned_bo_count;
3a448734 581 u32 vm_count;
63eeaf38
JB
582};
583
7bd688cd 584struct intel_connector;
820d2d77 585struct intel_encoder;
5cec258b 586struct intel_crtc_state;
5724dbd1 587struct intel_initial_plane_config;
0e8ffe1b 588struct intel_crtc;
ee9300bb
DV
589struct intel_limit;
590struct dpll;
b8cecdf5 591
e70236a8 592struct drm_i915_display_funcs {
e70236a8
JB
593 int (*get_display_clock_speed)(struct drm_device *dev);
594 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 595 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
596 int (*compute_intermediate_wm)(struct drm_device *dev,
597 struct intel_crtc *intel_crtc,
598 struct intel_crtc_state *newstate);
599 void (*initial_watermarks)(struct intel_crtc_state *cstate);
600 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 601 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 602 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
603 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
604 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
605 /* Returns the active state of the crtc, and if the crtc is active,
606 * fills out the pipe-config with the hw state. */
607 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 608 struct intel_crtc_state *);
5724dbd1
DL
609 void (*get_initial_plane_config)(struct intel_crtc *,
610 struct intel_initial_plane_config *);
190f68c5
ACO
611 int (*crtc_compute_clock)(struct intel_crtc *crtc,
612 struct intel_crtc_state *crtc_state);
76e5a89c
DV
613 void (*crtc_enable)(struct drm_crtc *crtc);
614 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
615 void (*audio_codec_enable)(struct drm_connector *connector,
616 struct intel_encoder *encoder,
5e7234c9 617 const struct drm_display_mode *adjusted_mode);
69bfe1a9 618 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 619 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 620 void (*init_clock_gating)(struct drm_device *dev);
91d14251 621 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
622 /* clock updates for mode set */
623 /* cursor updates */
624 /* render clock increase/decrease */
625 /* display clock increase/decrease */
626 /* pll clock increase/decrease */
8563b1e8 627
b95c5321
ML
628 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
629 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
630};
631
48c1026a
MK
632enum forcewake_domain_id {
633 FW_DOMAIN_ID_RENDER = 0,
634 FW_DOMAIN_ID_BLITTER,
635 FW_DOMAIN_ID_MEDIA,
636
637 FW_DOMAIN_ID_COUNT
638};
639
640enum forcewake_domains {
641 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
642 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
643 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
644 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
645 FORCEWAKE_BLITTER |
646 FORCEWAKE_MEDIA)
647};
648
3756685a
TU
649#define FW_REG_READ (1)
650#define FW_REG_WRITE (2)
651
652enum forcewake_domains
653intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
654 i915_reg_t reg, unsigned int op);
655
907b28c5 656struct intel_uncore_funcs {
c8d9a590 657 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 658 enum forcewake_domains domains);
c8d9a590 659 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 660 enum forcewake_domains domains);
0b274481 661
f0f59a00
VS
662 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
663 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
664 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
665 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 666
f0f59a00 667 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 668 uint8_t val, bool trace);
f0f59a00 669 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 670 uint16_t val, bool trace);
f0f59a00 671 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 672 uint32_t val, bool trace);
f0f59a00 673 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 674 uint64_t val, bool trace);
990bbdad
CW
675};
676
907b28c5
CW
677struct intel_uncore {
678 spinlock_t lock; /** lock is also taken in irq contexts. */
679
680 struct intel_uncore_funcs funcs;
681
682 unsigned fifo_count;
48c1026a 683 enum forcewake_domains fw_domains;
b2cff0db
CW
684
685 struct intel_uncore_forcewake_domain {
686 struct drm_i915_private *i915;
48c1026a 687 enum forcewake_domain_id id;
33c582c1 688 enum forcewake_domains mask;
b2cff0db 689 unsigned wake_count;
a57a4a67 690 struct hrtimer timer;
f0f59a00 691 i915_reg_t reg_set;
05a2fb15
MK
692 u32 val_set;
693 u32 val_clear;
f0f59a00
VS
694 i915_reg_t reg_ack;
695 i915_reg_t reg_post;
05a2fb15 696 u32 val_reset;
b2cff0db 697 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
698
699 int unclaimed_mmio_check;
b2cff0db
CW
700};
701
702/* Iterate over initialised fw domains */
33c582c1
TU
703#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
704 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
705 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
706 (domain__)++) \
707 for_each_if ((mask__) & (domain__)->mask)
708
709#define for_each_fw_domain(domain__, dev_priv__) \
710 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 711
b6e7d894
DL
712#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
713#define CSR_VERSION_MAJOR(version) ((version) >> 16)
714#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
715
eb805623 716struct intel_csr {
8144ac59 717 struct work_struct work;
eb805623 718 const char *fw_path;
a7f749f9 719 uint32_t *dmc_payload;
eb805623 720 uint32_t dmc_fw_size;
b6e7d894 721 uint32_t version;
eb805623 722 uint32_t mmio_count;
f0f59a00 723 i915_reg_t mmioaddr[8];
eb805623 724 uint32_t mmiodata[8];
832dba88 725 uint32_t dc_state;
a37baf3b 726 uint32_t allowed_dc_mask;
eb805623
DV
727};
728
79fc46df
DL
729#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
730 func(is_mobile) sep \
731 func(is_i85x) sep \
732 func(is_i915g) sep \
733 func(is_i945gm) sep \
734 func(is_g33) sep \
735 func(need_gfx_hws) sep \
736 func(is_g4x) sep \
737 func(is_pineview) sep \
738 func(is_broadwater) sep \
739 func(is_crestline) sep \
740 func(is_ivybridge) sep \
741 func(is_valleyview) sep \
666a4537 742 func(is_cherryview) sep \
79fc46df 743 func(is_haswell) sep \
ab0d24ac 744 func(is_broadwell) sep \
7201c0b3 745 func(is_skylake) sep \
7526ac19 746 func(is_broxton) sep \
ef11bdb3 747 func(is_kabylake) sep \
b833d685 748 func(is_preliminary) sep \
79fc46df
DL
749 func(has_fbc) sep \
750 func(has_pipe_cxsr) sep \
751 func(has_hotplug) sep \
752 func(cursor_needs_physical) sep \
753 func(has_overlay) sep \
754 func(overlay_needs_physical) sep \
755 func(supports_tv) sep \
dd93be58 756 func(has_llc) sep \
ca377809 757 func(has_snoop) sep \
30568c45
DL
758 func(has_ddi) sep \
759 func(has_fpga_dbg)
c96ea64e 760
a587f779
DL
761#define DEFINE_FLAG(name) u8 name:1
762#define SEP_SEMICOLON ;
c96ea64e 763
cfdf1fa2 764struct intel_device_info {
10fce67a 765 u32 display_mmio_offset;
87f1f465 766 u16 device_id;
ac208a8b 767 u8 num_pipes;
d615a166 768 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 769 u8 gen;
ae5702d2 770 u16 gen_mask;
73ae478c 771 u8 ring_mask; /* Rings supported by the HW */
a587f779 772 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
773 /* Register offsets for the various display pipes and transcoders */
774 int pipe_offsets[I915_MAX_TRANSCODERS];
775 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 776 int palette_offsets[I915_MAX_PIPES];
5efb3e28 777 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
778
779 /* Slice/subslice/EU info */
780 u8 slice_total;
781 u8 subslice_total;
782 u8 subslice_per_slice;
783 u8 eu_total;
784 u8 eu_per_subslice;
b7668791
DL
785 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
786 u8 subslice_7eu[3];
3873218f
JM
787 u8 has_slice_pg:1;
788 u8 has_subslice_pg:1;
789 u8 has_eu_pg:1;
82cf435b
LL
790
791 struct color_luts {
792 u16 degamma_lut_size;
793 u16 gamma_lut_size;
794 } color;
cfdf1fa2
KH
795};
796
a587f779
DL
797#undef DEFINE_FLAG
798#undef SEP_SEMICOLON
799
7faf1ab2
DV
800enum i915_cache_level {
801 I915_CACHE_NONE = 0,
350ec881
CW
802 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
803 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
804 caches, eg sampler/render caches, and the
805 large Last-Level-Cache. LLC is coherent with
806 the CPU, but L3 is only visible to the GPU. */
651d794f 807 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
808};
809
e59ec13d
MK
810struct i915_ctx_hang_stats {
811 /* This context had batch pending when hang was declared */
812 unsigned batch_pending;
813
814 /* This context had batch active when hang was declared */
815 unsigned batch_active;
be62acb4
MK
816
817 /* Time when this context was last blamed for a GPU reset */
818 unsigned long guilty_ts;
819
676fa572
CW
820 /* If the contexts causes a second GPU hang within this time,
821 * it is permanently banned from submitting any more work.
822 */
823 unsigned long ban_period_seconds;
824
be62acb4
MK
825 /* This context is banned to submit more work */
826 bool banned;
e59ec13d 827};
40521054
BW
828
829/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 830#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
831
832#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d 833/**
e2efd130 834 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
835 * @ref: reference count.
836 * @user_handle: userspace tracking identity for this context.
837 * @remap_slice: l3 row remapping information.
b1b38278
DW
838 * @flags: context specific flags:
839 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
840 * @file_priv: filp associated with this context (NULL for global default
841 * context).
842 * @hang_stats: information about the role of this context in possible GPU
843 * hangs.
7df113e4 844 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
845 * @legacy_hw_ctx: render context backing object and whether it is correctly
846 * initialized (legacy ring submission mechanism only).
847 * @link: link in the global list of contexts.
848 *
849 * Contexts are memory images used by the hardware to store copies of their
850 * internal state.
851 */
e2efd130 852struct i915_gem_context {
dce3271b 853 struct kref ref;
821d66dd 854 int user_handle;
3ccfd19d 855 uint8_t remap_slice;
9ea4feec 856 struct drm_i915_private *i915;
b1b38278 857 int flags;
40521054 858 struct drm_i915_file_private *file_priv;
e59ec13d 859 struct i915_ctx_hang_stats hang_stats;
ae6c4806 860 struct i915_hw_ppgtt *ppgtt;
a33afea5 861
5d1808ec
CW
862 /* Unique identifier for this context, used by the hw for tracking */
863 unsigned hw_id;
864
9021ad03 865 struct intel_context {
c9e003af 866 struct drm_i915_gem_object *state;
84c2377f 867 struct intel_ringbuffer *ringbuf;
a7cbedec 868 int pin_count;
ca82580c
TU
869 struct i915_vma *lrc_vma;
870 u64 lrc_desc;
82352e90 871 uint32_t *lrc_reg_state;
24f1d3cc 872 bool initialised;
666796da 873 } engine[I915_NUM_ENGINES];
c9e003af 874
a33afea5 875 struct list_head link;
40521054
BW
876};
877
a4001f1b
PZ
878enum fb_op_origin {
879 ORIGIN_GTT,
880 ORIGIN_CPU,
881 ORIGIN_CS,
882 ORIGIN_FLIP,
74b4ea1e 883 ORIGIN_DIRTYFB,
a4001f1b
PZ
884};
885
ab34a7e8 886struct intel_fbc {
25ad93fd
PZ
887 /* This is always the inner lock when overlapping with struct_mutex and
888 * it's the outer lock when overlapping with stolen_lock. */
889 struct mutex lock;
5e59f717 890 unsigned threshold;
dbef0f15
PZ
891 unsigned int possible_framebuffer_bits;
892 unsigned int busy_bits;
010cf73d 893 unsigned int visible_pipes_mask;
e35fef21 894 struct intel_crtc *crtc;
5c3fe8b0 895
c4213885 896 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
897 struct drm_mm_node *compressed_llb;
898
da46f936
RV
899 bool false_color;
900
d029bcad 901 bool enabled;
0e631adc 902 bool active;
9adccc60 903
aaf78d27
PZ
904 struct intel_fbc_state_cache {
905 struct {
906 unsigned int mode_flags;
907 uint32_t hsw_bdw_pixel_rate;
908 } crtc;
909
910 struct {
911 unsigned int rotation;
912 int src_w;
913 int src_h;
914 bool visible;
915 } plane;
916
917 struct {
918 u64 ilk_ggtt_offset;
aaf78d27
PZ
919 uint32_t pixel_format;
920 unsigned int stride;
921 int fence_reg;
922 unsigned int tiling_mode;
923 } fb;
924 } state_cache;
925
b183b3f1
PZ
926 struct intel_fbc_reg_params {
927 struct {
928 enum pipe pipe;
929 enum plane plane;
930 unsigned int fence_y_offset;
931 } crtc;
932
933 struct {
934 u64 ggtt_offset;
b183b3f1
PZ
935 uint32_t pixel_format;
936 unsigned int stride;
937 int fence_reg;
938 } fb;
939
940 int cfb_size;
941 } params;
942
5c3fe8b0 943 struct intel_fbc_work {
128d7356 944 bool scheduled;
ca18d51d 945 u32 scheduled_vblank;
128d7356 946 struct work_struct work;
128d7356 947 } work;
5c3fe8b0 948
bf6189c6 949 const char *no_fbc_reason;
b5e50c3f
JB
950};
951
96178eeb
VK
952/**
953 * HIGH_RR is the highest eDP panel refresh rate read from EDID
954 * LOW_RR is the lowest eDP panel refresh rate found from EDID
955 * parsing for same resolution.
956 */
957enum drrs_refresh_rate_type {
958 DRRS_HIGH_RR,
959 DRRS_LOW_RR,
960 DRRS_MAX_RR, /* RR count */
961};
962
963enum drrs_support_type {
964 DRRS_NOT_SUPPORTED = 0,
965 STATIC_DRRS_SUPPORT = 1,
966 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
967};
968
2807cf69 969struct intel_dp;
96178eeb
VK
970struct i915_drrs {
971 struct mutex mutex;
972 struct delayed_work work;
973 struct intel_dp *dp;
974 unsigned busy_frontbuffer_bits;
975 enum drrs_refresh_rate_type refresh_rate_type;
976 enum drrs_support_type type;
977};
978
a031d709 979struct i915_psr {
f0355c4a 980 struct mutex lock;
a031d709
RV
981 bool sink_support;
982 bool source_ok;
2807cf69 983 struct intel_dp *enabled;
7c8f8a70
RV
984 bool active;
985 struct delayed_work work;
9ca15301 986 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
987 bool psr2_support;
988 bool aux_frame_sync;
60e5ffe3 989 bool link_standby;
3f51e471 990};
5c3fe8b0 991
3bad0781 992enum intel_pch {
f0350830 993 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
994 PCH_IBX, /* Ibexpeak PCH */
995 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 996 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 997 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 998 PCH_NOP,
3bad0781
ZW
999};
1000
988d6ee8
PZ
1001enum intel_sbi_destination {
1002 SBI_ICLK,
1003 SBI_MPHY,
1004};
1005
b690e96c 1006#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1007#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1008#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1009#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1010#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1011#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1012
8be48d92 1013struct intel_fbdev;
1630fe75 1014struct intel_fbc_work;
38651674 1015
c2b9152f
DV
1016struct intel_gmbus {
1017 struct i2c_adapter adapter;
3e4d44e0 1018#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1019 u32 force_bit;
c2b9152f 1020 u32 reg0;
f0f59a00 1021 i915_reg_t gpio_reg;
c167a6fc 1022 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1023 struct drm_i915_private *dev_priv;
1024};
1025
f4c956ad 1026struct i915_suspend_saved_registers {
e948e994 1027 u32 saveDSPARB;
ba8bbcf6 1028 u32 saveLVDS;
585fb111
JB
1029 u32 savePP_ON_DELAYS;
1030 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1031 u32 savePP_ON;
1032 u32 savePP_OFF;
1033 u32 savePP_CONTROL;
585fb111 1034 u32 savePP_DIVISOR;
ba8bbcf6 1035 u32 saveFBC_CONTROL;
1f84e550 1036 u32 saveCACHE_MODE_0;
1f84e550 1037 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1038 u32 saveSWF0[16];
1039 u32 saveSWF1[16];
85fa792b 1040 u32 saveSWF3[3];
4b9de737 1041 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1042 u32 savePCH_PORT_HOTPLUG;
9f49c376 1043 u16 saveGCDGMBUS;
f4c956ad 1044};
c85aa885 1045
ddeea5b0
ID
1046struct vlv_s0ix_state {
1047 /* GAM */
1048 u32 wr_watermark;
1049 u32 gfx_prio_ctrl;
1050 u32 arb_mode;
1051 u32 gfx_pend_tlb0;
1052 u32 gfx_pend_tlb1;
1053 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1054 u32 media_max_req_count;
1055 u32 gfx_max_req_count;
1056 u32 render_hwsp;
1057 u32 ecochk;
1058 u32 bsd_hwsp;
1059 u32 blt_hwsp;
1060 u32 tlb_rd_addr;
1061
1062 /* MBC */
1063 u32 g3dctl;
1064 u32 gsckgctl;
1065 u32 mbctl;
1066
1067 /* GCP */
1068 u32 ucgctl1;
1069 u32 ucgctl3;
1070 u32 rcgctl1;
1071 u32 rcgctl2;
1072 u32 rstctl;
1073 u32 misccpctl;
1074
1075 /* GPM */
1076 u32 gfxpause;
1077 u32 rpdeuhwtc;
1078 u32 rpdeuc;
1079 u32 ecobus;
1080 u32 pwrdwnupctl;
1081 u32 rp_down_timeout;
1082 u32 rp_deucsw;
1083 u32 rcubmabdtmr;
1084 u32 rcedata;
1085 u32 spare2gh;
1086
1087 /* Display 1 CZ domain */
1088 u32 gt_imr;
1089 u32 gt_ier;
1090 u32 pm_imr;
1091 u32 pm_ier;
1092 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1093
1094 /* GT SA CZ domain */
1095 u32 tilectl;
1096 u32 gt_fifoctl;
1097 u32 gtlc_wake_ctrl;
1098 u32 gtlc_survive;
1099 u32 pmwgicz;
1100
1101 /* Display 2 CZ domain */
1102 u32 gu_ctl0;
1103 u32 gu_ctl1;
9c25210f 1104 u32 pcbr;
ddeea5b0
ID
1105 u32 clock_gate_dis2;
1106};
1107
bf225f20
CW
1108struct intel_rps_ei {
1109 u32 cz_clock;
1110 u32 render_c0;
1111 u32 media_c0;
31685c25
D
1112};
1113
c85aa885 1114struct intel_gen6_power_mgmt {
d4d70aa5
ID
1115 /*
1116 * work, interrupts_enabled and pm_iir are protected by
1117 * dev_priv->irq_lock
1118 */
c85aa885 1119 struct work_struct work;
d4d70aa5 1120 bool interrupts_enabled;
c85aa885 1121 u32 pm_iir;
59cdb63d 1122
b39fb297
BW
1123 /* Frequencies are stored in potentially platform dependent multiples.
1124 * In other words, *_freq needs to be multiplied by X to be interesting.
1125 * Soft limits are those which are used for the dynamic reclocking done
1126 * by the driver (raise frequencies under heavy loads, and lower for
1127 * lighter loads). Hard limits are those imposed by the hardware.
1128 *
1129 * A distinction is made for overclocking, which is never enabled by
1130 * default, and is considered to be above the hard limit if it's
1131 * possible at all.
1132 */
1133 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1134 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1135 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1136 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1137 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1138 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1139 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1140 u8 rp1_freq; /* "less than" RP0 power/freqency */
1141 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1142 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1143
8fb55197
CW
1144 u8 up_threshold; /* Current %busy required to uplock */
1145 u8 down_threshold; /* Current %busy required to downclock */
1146
dd75fdc8
CW
1147 int last_adj;
1148 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1149
8d3afd7d
CW
1150 spinlock_t client_lock;
1151 struct list_head clients;
1152 bool client_boost;
1153
c0951f0c 1154 bool enabled;
1a01ab3b 1155 struct delayed_work delayed_resume_work;
1854d5ca 1156 unsigned boosts;
4fc688ce 1157
2e1b8730 1158 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1159
bf225f20
CW
1160 /* manual wa residency calculations */
1161 struct intel_rps_ei up_ei, down_ei;
1162
4fc688ce
JB
1163 /*
1164 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1165 * Must be taken after struct_mutex if nested. Note that
1166 * this lock may be held for long periods of time when
1167 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1168 */
1169 struct mutex hw_lock;
c85aa885
DV
1170};
1171
1a240d4d
DV
1172/* defined intel_pm.c */
1173extern spinlock_t mchdev_lock;
1174
c85aa885
DV
1175struct intel_ilk_power_mgmt {
1176 u8 cur_delay;
1177 u8 min_delay;
1178 u8 max_delay;
1179 u8 fmax;
1180 u8 fstart;
1181
1182 u64 last_count1;
1183 unsigned long last_time1;
1184 unsigned long chipset_power;
1185 u64 last_count2;
5ed0bdf2 1186 u64 last_time2;
c85aa885
DV
1187 unsigned long gfx_power;
1188 u8 corr;
1189
1190 int c_m;
1191 int r_t;
1192};
1193
c6cb582e
ID
1194struct drm_i915_private;
1195struct i915_power_well;
1196
1197struct i915_power_well_ops {
1198 /*
1199 * Synchronize the well's hw state to match the current sw state, for
1200 * example enable/disable it based on the current refcount. Called
1201 * during driver init and resume time, possibly after first calling
1202 * the enable/disable handlers.
1203 */
1204 void (*sync_hw)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206 /*
1207 * Enable the well and resources that depend on it (for example
1208 * interrupts located on the well). Called after the 0->1 refcount
1209 * transition.
1210 */
1211 void (*enable)(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well);
1213 /*
1214 * Disable the well and resources that depend on it. Called after
1215 * the 1->0 refcount transition.
1216 */
1217 void (*disable)(struct drm_i915_private *dev_priv,
1218 struct i915_power_well *power_well);
1219 /* Returns the hw enabled state. */
1220 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1221 struct i915_power_well *power_well);
1222};
1223
a38911a3
WX
1224/* Power well structure for haswell */
1225struct i915_power_well {
c1ca727f 1226 const char *name;
6f3ef5dd 1227 bool always_on;
a38911a3
WX
1228 /* power well enable/disable usage count */
1229 int count;
bfafe93a
ID
1230 /* cached hw enabled state */
1231 bool hw_enabled;
c1ca727f 1232 unsigned long domains;
77961eb9 1233 unsigned long data;
c6cb582e 1234 const struct i915_power_well_ops *ops;
a38911a3
WX
1235};
1236
83c00f55 1237struct i915_power_domains {
baa70707
ID
1238 /*
1239 * Power wells needed for initialization at driver init and suspend
1240 * time are on. They are kept on until after the first modeset.
1241 */
1242 bool init_power_on;
0d116a29 1243 bool initializing;
c1ca727f 1244 int power_well_count;
baa70707 1245
83c00f55 1246 struct mutex lock;
1da51581 1247 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1248 struct i915_power_well *power_wells;
83c00f55
ID
1249};
1250
35a85ac6 1251#define MAX_L3_SLICES 2
a4da4fa4 1252struct intel_l3_parity {
35a85ac6 1253 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1254 struct work_struct error_work;
35a85ac6 1255 int which_slice;
a4da4fa4
DV
1256};
1257
4b5aed62 1258struct i915_gem_mm {
4b5aed62
DV
1259 /** Memory allocator for GTT stolen memory */
1260 struct drm_mm stolen;
92e97d2f
PZ
1261 /** Protects the usage of the GTT stolen memory allocator. This is
1262 * always the inner lock when overlapping with struct_mutex. */
1263 struct mutex stolen_lock;
1264
4b5aed62
DV
1265 /** List of all objects in gtt_space. Used to restore gtt
1266 * mappings on resume */
1267 struct list_head bound_list;
1268 /**
1269 * List of objects which are not bound to the GTT (thus
1270 * are idle and not used by the GPU) but still have
1271 * (presumably uncached) pages still attached.
1272 */
1273 struct list_head unbound_list;
1274
1275 /** Usable portion of the GTT for GEM */
1276 unsigned long stolen_base; /* limited to low memory (32-bit) */
1277
4b5aed62
DV
1278 /** PPGTT used for aliasing the PPGTT with the GTT */
1279 struct i915_hw_ppgtt *aliasing_ppgtt;
1280
2cfcd32a 1281 struct notifier_block oom_notifier;
e87666b5 1282 struct notifier_block vmap_notifier;
ceabbba5 1283 struct shrinker shrinker;
4b5aed62
DV
1284 bool shrinker_no_lock_stealing;
1285
4b5aed62
DV
1286 /** LRU list of objects with fence regs on them. */
1287 struct list_head fence_list;
1288
1289 /**
1290 * We leave the user IRQ off as much as possible,
1291 * but this means that requests will finish and never
1292 * be retired once the system goes idle. Set a timer to
1293 * fire periodically while the ring is running. When it
1294 * fires, go retire requests.
1295 */
1296 struct delayed_work retire_work;
1297
b29c19b6
CW
1298 /**
1299 * When we detect an idle GPU, we want to turn on
1300 * powersaving features. So once we see that there
1301 * are no more requests outstanding and no more
1302 * arrive within a small period of time, we fire
1303 * off the idle_work.
1304 */
1305 struct delayed_work idle_work;
1306
4b5aed62
DV
1307 /**
1308 * Are we in a non-interruptible section of code like
1309 * modesetting?
1310 */
1311 bool interruptible;
1312
f62a0076
CW
1313 /**
1314 * Is the GPU currently considered idle, or busy executing userspace
1315 * requests? Whilst idle, we attempt to power down the hardware and
1316 * display clocks. In order to reduce the effect on performance, there
1317 * is a slight delay before we do so.
1318 */
1319 bool busy;
1320
bdf1e7e3 1321 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1322 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1323
4b5aed62
DV
1324 /** Bit 6 swizzling required for X tiling */
1325 uint32_t bit_6_swizzle_x;
1326 /** Bit 6 swizzling required for Y tiling */
1327 uint32_t bit_6_swizzle_y;
1328
4b5aed62 1329 /* accounting, useful for userland debugging */
c20e8355 1330 spinlock_t object_stat_lock;
4b5aed62
DV
1331 size_t object_memory;
1332 u32 object_count;
1333};
1334
edc3d884 1335struct drm_i915_error_state_buf {
0a4cd7c8 1336 struct drm_i915_private *i915;
edc3d884
MK
1337 unsigned bytes;
1338 unsigned size;
1339 int err;
1340 u8 *buf;
1341 loff_t start;
1342 loff_t pos;
1343};
1344
fc16b48b
MK
1345struct i915_error_state_file_priv {
1346 struct drm_device *dev;
1347 struct drm_i915_error_state *error;
1348};
1349
99584db3
DV
1350struct i915_gpu_error {
1351 /* For hangcheck timer */
1352#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1353#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1354 /* Hang gpu twice in this window and your context gets banned */
1355#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1356
737b1506
CW
1357 struct workqueue_struct *hangcheck_wq;
1358 struct delayed_work hangcheck_work;
99584db3
DV
1359
1360 /* For reset and error_state handling. */
1361 spinlock_t lock;
1362 /* Protected by the above dev->gpu_error.lock. */
1363 struct drm_i915_error_state *first_error;
094f9a54
CW
1364
1365 unsigned long missed_irq_rings;
1366
1f83fee0 1367 /**
2ac0f450 1368 * State variable controlling the reset flow and count
1f83fee0 1369 *
2ac0f450
MK
1370 * This is a counter which gets incremented when reset is triggered,
1371 * and again when reset has been handled. So odd values (lowest bit set)
1372 * means that reset is in progress and even values that
1373 * (reset_counter >> 1):th reset was successfully completed.
1374 *
1375 * If reset is not completed succesfully, the I915_WEDGE bit is
1376 * set meaning that hardware is terminally sour and there is no
1377 * recovery. All waiters on the reset_queue will be woken when
1378 * that happens.
1379 *
1380 * This counter is used by the wait_seqno code to notice that reset
1381 * event happened and it needs to restart the entire ioctl (since most
1382 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1383 *
1384 * This is important for lock-free wait paths, where no contended lock
1385 * naturally enforces the correct ordering between the bail-out of the
1386 * waiter and the gpu reset work code.
1f83fee0
DV
1387 */
1388 atomic_t reset_counter;
1389
1f83fee0 1390#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1391#define I915_WEDGED (1 << 31)
1f83fee0
DV
1392
1393 /**
1394 * Waitqueue to signal when the reset has completed. Used by clients
1395 * that wait for dev_priv->mm.wedged to settle.
1396 */
1397 wait_queue_head_t reset_queue;
33196ded 1398
88b4aa87
MK
1399 /* Userspace knobs for gpu hang simulation;
1400 * combines both a ring mask, and extra flags
1401 */
1402 u32 stop_rings;
1403#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1404#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1405
1406 /* For missed irq/seqno simulation. */
1407 unsigned int test_irq_rings;
99584db3
DV
1408};
1409
b8efb17b
ZR
1410enum modeset_restore {
1411 MODESET_ON_LID_OPEN,
1412 MODESET_DONE,
1413 MODESET_SUSPENDED,
1414};
1415
500ea70d
RV
1416#define DP_AUX_A 0x40
1417#define DP_AUX_B 0x10
1418#define DP_AUX_C 0x20
1419#define DP_AUX_D 0x30
1420
11c1b657
XZ
1421#define DDC_PIN_B 0x05
1422#define DDC_PIN_C 0x04
1423#define DDC_PIN_D 0x06
1424
6acab15a 1425struct ddi_vbt_port_info {
ce4dd49e
DL
1426 /*
1427 * This is an index in the HDMI/DVI DDI buffer translation table.
1428 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1429 * populate this field.
1430 */
1431#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1432 uint8_t hdmi_level_shift;
311a2094
PZ
1433
1434 uint8_t supports_dvi:1;
1435 uint8_t supports_hdmi:1;
1436 uint8_t supports_dp:1;
500ea70d
RV
1437
1438 uint8_t alternate_aux_channel;
11c1b657 1439 uint8_t alternate_ddc_pin;
75067dde
AK
1440
1441 uint8_t dp_boost_level;
1442 uint8_t hdmi_boost_level;
6acab15a
PZ
1443};
1444
bfd7ebda
RV
1445enum psr_lines_to_wait {
1446 PSR_0_LINES_TO_WAIT = 0,
1447 PSR_1_LINE_TO_WAIT,
1448 PSR_4_LINES_TO_WAIT,
1449 PSR_8_LINES_TO_WAIT
83a7280e
PB
1450};
1451
41aa3448
RV
1452struct intel_vbt_data {
1453 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1454 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1455
1456 /* Feature bits */
1457 unsigned int int_tv_support:1;
1458 unsigned int lvds_dither:1;
1459 unsigned int lvds_vbt:1;
1460 unsigned int int_crt_support:1;
1461 unsigned int lvds_use_ssc:1;
1462 unsigned int display_clock_mode:1;
1463 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1464 unsigned int panel_type:4;
41aa3448
RV
1465 int lvds_ssc_freq;
1466 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1467
83a7280e
PB
1468 enum drrs_support_type drrs_type;
1469
6aa23e65
JN
1470 struct {
1471 int rate;
1472 int lanes;
1473 int preemphasis;
1474 int vswing;
06411f08 1475 bool low_vswing;
6aa23e65
JN
1476 bool initialized;
1477 bool support;
1478 int bpp;
1479 struct edp_power_seq pps;
1480 } edp;
41aa3448 1481
bfd7ebda
RV
1482 struct {
1483 bool full_link;
1484 bool require_aux_wakeup;
1485 int idle_frames;
1486 enum psr_lines_to_wait lines_to_wait;
1487 int tp1_wakeup_time;
1488 int tp2_tp3_wakeup_time;
1489 } psr;
1490
f00076d2
JN
1491 struct {
1492 u16 pwm_freq_hz;
39fbc9c8 1493 bool present;
f00076d2 1494 bool active_low_pwm;
1de6068e 1495 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1496 enum intel_backlight_type type;
f00076d2
JN
1497 } backlight;
1498
d17c5443
SK
1499 /* MIPI DSI */
1500 struct {
1501 u16 panel_id;
d3b542fc
SK
1502 struct mipi_config *config;
1503 struct mipi_pps_data *pps;
1504 u8 seq_version;
1505 u32 size;
1506 u8 *data;
8d3ed2f3 1507 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1508 } dsi;
1509
41aa3448
RV
1510 int crt_ddc_pin;
1511
1512 int child_dev_num;
768f69c9 1513 union child_device_config *child_dev;
6acab15a
PZ
1514
1515 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1516 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1517};
1518
77c122bc
VS
1519enum intel_ddb_partitioning {
1520 INTEL_DDB_PART_1_2,
1521 INTEL_DDB_PART_5_6, /* IVB+ */
1522};
1523
1fd527cc
VS
1524struct intel_wm_level {
1525 bool enable;
1526 uint32_t pri_val;
1527 uint32_t spr_val;
1528 uint32_t cur_val;
1529 uint32_t fbc_val;
1530};
1531
820c1980 1532struct ilk_wm_values {
609cedef
VS
1533 uint32_t wm_pipe[3];
1534 uint32_t wm_lp[3];
1535 uint32_t wm_lp_spr[3];
1536 uint32_t wm_linetime[3];
1537 bool enable_fbc_wm;
1538 enum intel_ddb_partitioning partitioning;
1539};
1540
262cd2e1
VS
1541struct vlv_pipe_wm {
1542 uint16_t primary;
1543 uint16_t sprite[2];
1544 uint8_t cursor;
1545};
ae80152d 1546
262cd2e1
VS
1547struct vlv_sr_wm {
1548 uint16_t plane;
1549 uint8_t cursor;
1550};
ae80152d 1551
262cd2e1
VS
1552struct vlv_wm_values {
1553 struct vlv_pipe_wm pipe[3];
1554 struct vlv_sr_wm sr;
0018fda1
VS
1555 struct {
1556 uint8_t cursor;
1557 uint8_t sprite[2];
1558 uint8_t primary;
1559 } ddl[3];
6eb1a681
VS
1560 uint8_t level;
1561 bool cxsr;
0018fda1
VS
1562};
1563
c193924e 1564struct skl_ddb_entry {
16160e3d 1565 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1566};
1567
1568static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1569{
16160e3d 1570 return entry->end - entry->start;
c193924e
DL
1571}
1572
08db6652
DL
1573static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1574 const struct skl_ddb_entry *e2)
1575{
1576 if (e1->start == e2->start && e1->end == e2->end)
1577 return true;
1578
1579 return false;
1580}
1581
c193924e 1582struct skl_ddb_allocation {
34bb56af 1583 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1584 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1585 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1586};
1587
2ac96d2a 1588struct skl_wm_values {
2b4b9f35 1589 unsigned dirty_pipes;
c193924e 1590 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1591 uint32_t wm_linetime[I915_MAX_PIPES];
1592 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1593 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1594};
1595
1596struct skl_wm_level {
1597 bool plane_en[I915_MAX_PLANES];
1598 uint16_t plane_res_b[I915_MAX_PLANES];
1599 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1600};
1601
c67a470b 1602/*
765dab67
PZ
1603 * This struct helps tracking the state needed for runtime PM, which puts the
1604 * device in PCI D3 state. Notice that when this happens, nothing on the
1605 * graphics device works, even register access, so we don't get interrupts nor
1606 * anything else.
c67a470b 1607 *
765dab67
PZ
1608 * Every piece of our code that needs to actually touch the hardware needs to
1609 * either call intel_runtime_pm_get or call intel_display_power_get with the
1610 * appropriate power domain.
a8a8bd54 1611 *
765dab67
PZ
1612 * Our driver uses the autosuspend delay feature, which means we'll only really
1613 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1614 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1615 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1616 *
1617 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1618 * goes back to false exactly before we reenable the IRQs. We use this variable
1619 * to check if someone is trying to enable/disable IRQs while they're supposed
1620 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1621 * case it happens.
c67a470b 1622 *
765dab67 1623 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1624 */
5d584b2e 1625struct i915_runtime_pm {
1f814dac 1626 atomic_t wakeref_count;
2b19efeb 1627 atomic_t atomic_seq;
5d584b2e 1628 bool suspended;
2aeb7d3a 1629 bool irqs_enabled;
c67a470b
PZ
1630};
1631
926321d5
DV
1632enum intel_pipe_crc_source {
1633 INTEL_PIPE_CRC_SOURCE_NONE,
1634 INTEL_PIPE_CRC_SOURCE_PLANE1,
1635 INTEL_PIPE_CRC_SOURCE_PLANE2,
1636 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1637 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1638 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1639 INTEL_PIPE_CRC_SOURCE_TV,
1640 INTEL_PIPE_CRC_SOURCE_DP_B,
1641 INTEL_PIPE_CRC_SOURCE_DP_C,
1642 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1643 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1644 INTEL_PIPE_CRC_SOURCE_MAX,
1645};
1646
8bf1e9f1 1647struct intel_pipe_crc_entry {
ac2300d4 1648 uint32_t frame;
8bf1e9f1
SH
1649 uint32_t crc[5];
1650};
1651
b2c88f5b 1652#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1653struct intel_pipe_crc {
d538bbdf
DL
1654 spinlock_t lock;
1655 bool opened; /* exclusive access to the result file */
e5f75aca 1656 struct intel_pipe_crc_entry *entries;
926321d5 1657 enum intel_pipe_crc_source source;
d538bbdf 1658 int head, tail;
07144428 1659 wait_queue_head_t wq;
8bf1e9f1
SH
1660};
1661
f99d7069
DV
1662struct i915_frontbuffer_tracking {
1663 struct mutex lock;
1664
1665 /*
1666 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1667 * scheduled flips.
1668 */
1669 unsigned busy_bits;
1670 unsigned flip_bits;
1671};
1672
7225342a 1673struct i915_wa_reg {
f0f59a00 1674 i915_reg_t addr;
7225342a
MK
1675 u32 value;
1676 /* bitmask representing WA bits */
1677 u32 mask;
1678};
1679
33136b06
AS
1680/*
1681 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1682 * allowing it for RCS as we don't foresee any requirement of having
1683 * a whitelist for other engines. When it is really required for
1684 * other engines then the limit need to be increased.
1685 */
1686#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1687
1688struct i915_workarounds {
1689 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1690 u32 count;
666796da 1691 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1692};
1693
cf9d2890
YZ
1694struct i915_virtual_gpu {
1695 bool active;
1696};
1697
5f19e2bf
JH
1698struct i915_execbuffer_params {
1699 struct drm_device *dev;
1700 struct drm_file *file;
1701 uint32_t dispatch_flags;
1702 uint32_t args_batch_start_offset;
af98714e 1703 uint64_t batch_obj_vm_offset;
4a570db5 1704 struct intel_engine_cs *engine;
5f19e2bf 1705 struct drm_i915_gem_object *batch_obj;
e2efd130 1706 struct i915_gem_context *ctx;
6a6ae79a 1707 struct drm_i915_gem_request *request;
5f19e2bf
JH
1708};
1709
aa363136
MR
1710/* used in computing the new watermarks state */
1711struct intel_wm_config {
1712 unsigned int num_pipes_active;
1713 bool sprites_enabled;
1714 bool sprites_scaled;
1715};
1716
77fec556 1717struct drm_i915_private {
f4c956ad 1718 struct drm_device *dev;
efab6d8d 1719 struct kmem_cache *objects;
e20d2ab7 1720 struct kmem_cache *vmas;
efab6d8d 1721 struct kmem_cache *requests;
f4c956ad 1722
5c969aa7 1723 const struct intel_device_info info;
f4c956ad
DV
1724
1725 int relative_constants_mode;
1726
1727 void __iomem *regs;
1728
907b28c5 1729 struct intel_uncore uncore;
f4c956ad 1730
cf9d2890
YZ
1731 struct i915_virtual_gpu vgpu;
1732
33a732f4
AD
1733 struct intel_guc guc;
1734
eb805623
DV
1735 struct intel_csr csr;
1736
5ea6e5e3 1737 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1738
f4c956ad
DV
1739 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1740 * controller on different i2c buses. */
1741 struct mutex gmbus_mutex;
1742
1743 /**
1744 * Base address of the gmbus and gpio block.
1745 */
1746 uint32_t gpio_mmio_base;
1747
b6fdd0f2
SS
1748 /* MMIO base address for MIPI regs */
1749 uint32_t mipi_mmio_base;
1750
443a389f
VS
1751 uint32_t psr_mmio_base;
1752
28c70f16
DV
1753 wait_queue_head_t gmbus_wait_queue;
1754
f4c956ad 1755 struct pci_dev *bridge_dev;
0ca5fa3a 1756 struct i915_gem_context *kernel_context;
666796da 1757 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1758 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1759 uint32_t last_seqno, next_seqno;
f4c956ad 1760
ba8286fa 1761 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1762 struct resource mch_res;
1763
f4c956ad
DV
1764 /* protects the irq masks */
1765 spinlock_t irq_lock;
1766
84c33a64
SG
1767 /* protects the mmio flip data */
1768 spinlock_t mmio_flip_lock;
1769
f8b79e58
ID
1770 bool display_irqs_enabled;
1771
9ee32fea
DV
1772 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1773 struct pm_qos_request pm_qos;
1774
a580516d
VS
1775 /* Sideband mailbox protection */
1776 struct mutex sb_lock;
f4c956ad
DV
1777
1778 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1779 union {
1780 u32 irq_mask;
1781 u32 de_irq_mask[I915_MAX_PIPES];
1782 };
f4c956ad 1783 u32 gt_irq_mask;
605cd25b 1784 u32 pm_irq_mask;
a6706b45 1785 u32 pm_rps_events;
91d181dd 1786 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1787
5fcece80 1788 struct i915_hotplug hotplug;
ab34a7e8 1789 struct intel_fbc fbc;
439d7ac0 1790 struct i915_drrs drrs;
f4c956ad 1791 struct intel_opregion opregion;
41aa3448 1792 struct intel_vbt_data vbt;
f4c956ad 1793
d9ceb816
JB
1794 bool preserve_bios_swizzle;
1795
f4c956ad
DV
1796 /* overlay */
1797 struct intel_overlay *overlay;
f4c956ad 1798
58c68779 1799 /* backlight registers and fields in struct intel_panel */
07f11d49 1800 struct mutex backlight_lock;
31ad8ec6 1801
f4c956ad 1802 /* LVDS info */
f4c956ad
DV
1803 bool no_aux_handshake;
1804
e39b999a
VS
1805 /* protects panel power sequencer state */
1806 struct mutex pps_mutex;
1807
f4c956ad 1808 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1809 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1810
1811 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1812 unsigned int skl_preferred_vco_freq;
1a617b77 1813 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1814 unsigned int max_dotclk_freq;
e7dc33f3 1815 unsigned int rawclk_freq;
6bcda4f0 1816 unsigned int hpll_freq;
bfa7df01 1817 unsigned int czclk_freq;
f4c956ad 1818
63911d72 1819 struct {
709e05c3 1820 unsigned int vco, ref;
63911d72
VS
1821 } cdclk_pll;
1822
645416f5
DV
1823 /**
1824 * wq - Driver workqueue for GEM.
1825 *
1826 * NOTE: Work items scheduled here are not allowed to grab any modeset
1827 * locks, for otherwise the flushing done in the pageflip code will
1828 * result in deadlocks.
1829 */
f4c956ad
DV
1830 struct workqueue_struct *wq;
1831
1832 /* Display functions */
1833 struct drm_i915_display_funcs display;
1834
1835 /* PCH chipset type */
1836 enum intel_pch pch_type;
17a303ec 1837 unsigned short pch_id;
f4c956ad
DV
1838
1839 unsigned long quirks;
1840
b8efb17b
ZR
1841 enum modeset_restore modeset_restore;
1842 struct mutex modeset_restore_lock;
e2c8b870 1843 struct drm_atomic_state *modeset_restore_state;
673a394b 1844
a7bbbd63 1845 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1846 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1847
4b5aed62 1848 struct i915_gem_mm mm;
ad46cb53
CW
1849 DECLARE_HASHTABLE(mm_structs, 7);
1850 struct mutex mm_lock;
8781342d 1851
5d1808ec
CW
1852 /* The hw wants to have a stable context identifier for the lifetime
1853 * of the context (for OA, PASID, faults, etc). This is limited
1854 * in execlists to 21 bits.
1855 */
1856 struct ida context_hw_ida;
1857#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1858
8781342d
DV
1859 /* Kernel Modesetting */
1860
76c4ac04
DL
1861 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1862 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1863 wait_queue_head_t pending_flip_queue;
1864
c4597872
DV
1865#ifdef CONFIG_DEBUG_FS
1866 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1867#endif
1868
565602d7 1869 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1870 int num_shared_dpll;
1871 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1872 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1873
fbf6d879
ML
1874 /*
1875 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1876 * Must be global rather than per dpll, because on some platforms
1877 * plls share registers.
1878 */
1879 struct mutex dpll_lock;
1880
565602d7
ML
1881 unsigned int active_crtcs;
1882 unsigned int min_pixclk[I915_MAX_PIPES];
1883
e4607fcf 1884 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1885
7225342a 1886 struct i915_workarounds workarounds;
888b5995 1887
f99d7069
DV
1888 struct i915_frontbuffer_tracking fb_tracking;
1889
652c393a 1890 u16 orig_clock;
f97108d1 1891
c4804411 1892 bool mchbar_need_disable;
f97108d1 1893
a4da4fa4
DV
1894 struct intel_l3_parity l3_parity;
1895
59124506 1896 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1897 u32 edram_cap;
59124506 1898
c6a828d3 1899 /* gen6+ rps state */
c85aa885 1900 struct intel_gen6_power_mgmt rps;
c6a828d3 1901
20e4d407
DV
1902 /* ilk-only ips/rps state. Everything in here is protected by the global
1903 * mchdev_lock in intel_pm.c */
c85aa885 1904 struct intel_ilk_power_mgmt ips;
b5e50c3f 1905
83c00f55 1906 struct i915_power_domains power_domains;
a38911a3 1907
a031d709 1908 struct i915_psr psr;
3f51e471 1909
99584db3 1910 struct i915_gpu_error gpu_error;
ae681d96 1911
c9cddffc
JB
1912 struct drm_i915_gem_object *vlv_pctx;
1913
0695726e 1914#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1915 /* list of fbdev register on this device */
1916 struct intel_fbdev *fbdev;
82e3b8c1 1917 struct work_struct fbdev_suspend_work;
4520f53a 1918#endif
e953fd7b
CW
1919
1920 struct drm_property *broadcast_rgb_property;
3f43c48d 1921 struct drm_property *force_audio_property;
e3689190 1922
58fddc28 1923 /* hda/i915 audio component */
51e1d83c 1924 struct i915_audio_component *audio_component;
58fddc28 1925 bool audio_component_registered;
4a21ef7d
LY
1926 /**
1927 * av_mutex - mutex for audio/video sync
1928 *
1929 */
1930 struct mutex av_mutex;
58fddc28 1931
254f965c 1932 uint32_t hw_context_size;
a33afea5 1933 struct list_head context_list;
f4c956ad 1934
3e68320e 1935 u32 fdi_rx_config;
68d18ad7 1936
c231775c 1937 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1938 u32 chv_phy_control;
c231775c
VS
1939 /*
1940 * Shadows for CHV DPLL_MD regs to keep the state
1941 * checker somewhat working in the presence hardware
1942 * crappiness (can't read out DPLL_MD for pipes B & C).
1943 */
1944 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1945 u32 bxt_phy_grc;
70722468 1946
842f1c8b 1947 u32 suspend_count;
bc87229f 1948 bool suspended_to_idle;
f4c956ad 1949 struct i915_suspend_saved_registers regfile;
ddeea5b0 1950 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1951
53615a5e
VS
1952 struct {
1953 /*
1954 * Raw watermark latency values:
1955 * in 0.1us units for WM0,
1956 * in 0.5us units for WM1+.
1957 */
1958 /* primary */
1959 uint16_t pri_latency[5];
1960 /* sprite */
1961 uint16_t spr_latency[5];
1962 /* cursor */
1963 uint16_t cur_latency[5];
2af30a5c
PB
1964 /*
1965 * Raw watermark memory latency values
1966 * for SKL for all 8 levels
1967 * in 1us units.
1968 */
1969 uint16_t skl_latency[8];
609cedef 1970
2d41c0b5
PB
1971 /*
1972 * The skl_wm_values structure is a bit too big for stack
1973 * allocation, so we keep the staging struct where we store
1974 * intermediate results here instead.
1975 */
1976 struct skl_wm_values skl_results;
1977
609cedef 1978 /* current hardware state */
2d41c0b5
PB
1979 union {
1980 struct ilk_wm_values hw;
1981 struct skl_wm_values skl_hw;
0018fda1 1982 struct vlv_wm_values vlv;
2d41c0b5 1983 };
58590c14
VS
1984
1985 uint8_t max_level;
ed4a6a7c
MR
1986
1987 /*
1988 * Should be held around atomic WM register writing; also
1989 * protects * intel_crtc->wm.active and
1990 * cstate->wm.need_postvbl_update.
1991 */
1992 struct mutex wm_mutex;
279e99d7
MR
1993
1994 /*
1995 * Set during HW readout of watermarks/DDB. Some platforms
1996 * need to know when we're still using BIOS-provided values
1997 * (which we don't fully trust).
1998 */
1999 bool distrust_bios_wm;
53615a5e
VS
2000 } wm;
2001
8a187455
PZ
2002 struct i915_runtime_pm pm;
2003
a83014d3
OM
2004 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2005 struct {
5f19e2bf 2006 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2007 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2008 struct list_head *vmas);
117897f4
TU
2009 int (*init_engines)(struct drm_device *dev);
2010 void (*cleanup_engine)(struct intel_engine_cs *engine);
2011 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2012 } gt;
2013
3be60de9
VS
2014 /* perform PHY state sanity checks? */
2015 bool chv_phy_assert[2];
2016
0bdf5a05
TI
2017 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2018
bdf1e7e3
DV
2019 /*
2020 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2021 * will be rejected. Instead look for a better place.
2022 */
77fec556 2023};
1da177e4 2024
2c1792a1
CW
2025static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2026{
2027 return dev->dev_private;
2028}
2029
888d0d42
ID
2030static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2031{
2032 return to_i915(dev_get_drvdata(dev));
2033}
2034
33a732f4
AD
2035static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2036{
2037 return container_of(guc, struct drm_i915_private, guc);
2038}
2039
b4ac5afc
DG
2040/* Simple iterator over all initialised engines */
2041#define for_each_engine(engine__, dev_priv__) \
2042 for ((engine__) = &(dev_priv__)->engine[0]; \
2043 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2044 (engine__)++) \
2045 for_each_if (intel_engine_initialized(engine__))
b4519513 2046
c3232b18
DG
2047/* Iterator with engine_id */
2048#define for_each_engine_id(engine__, dev_priv__, id__) \
2049 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2050 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2051 (engine__)++) \
2052 for_each_if (((id__) = (engine__)->id, \
2053 intel_engine_initialized(engine__)))
2054
2055/* Iterator over subset of engines selected by mask */
ee4b6faf 2056#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2057 for ((engine__) = &(dev_priv__)->engine[0]; \
2058 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2059 (engine__)++) \
2060 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2061 intel_engine_initialized(engine__))
ee4b6faf 2062
b1d7e4b4
WF
2063enum hdmi_force_audio {
2064 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2065 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2066 HDMI_AUDIO_AUTO, /* trust EDID */
2067 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2068};
2069
190d6cd5 2070#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2071
37e680a1 2072struct drm_i915_gem_object_ops {
de472664
CW
2073 unsigned int flags;
2074#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2075
37e680a1
CW
2076 /* Interface between the GEM object and its backing storage.
2077 * get_pages() is called once prior to the use of the associated set
2078 * of pages before to binding them into the GTT, and put_pages() is
2079 * called after we no longer need them. As we expect there to be
2080 * associated cost with migrating pages between the backing storage
2081 * and making them available for the GPU (e.g. clflush), we may hold
2082 * onto the pages after they are no longer referenced by the GPU
2083 * in case they may be used again shortly (for example migrating the
2084 * pages to a different memory domain within the GTT). put_pages()
2085 * will therefore most likely be called when the object itself is
2086 * being released or under memory pressure (where we attempt to
2087 * reap pages for the shrinker).
2088 */
2089 int (*get_pages)(struct drm_i915_gem_object *);
2090 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2091
5cc9ed4b
CW
2092 int (*dmabuf_export)(struct drm_i915_gem_object *);
2093 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2094};
2095
a071fa00
DV
2096/*
2097 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2098 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2099 * doesn't mean that the hw necessarily already scans it out, but that any
2100 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2101 *
2102 * We have one bit per pipe and per scanout plane type.
2103 */
d1b9d039
SAK
2104#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2105#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2106#define INTEL_FRONTBUFFER_BITS \
2107 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2108#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2109 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2110#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2111 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2112#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2113 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2114#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2115 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2116#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2117 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2118
673a394b 2119struct drm_i915_gem_object {
c397b908 2120 struct drm_gem_object base;
673a394b 2121
37e680a1
CW
2122 const struct drm_i915_gem_object_ops *ops;
2123
2f633156
BW
2124 /** List of VMAs backed by this object */
2125 struct list_head vma_list;
2126
c1ad11fc
CW
2127 /** Stolen memory for this object, instead of being backed by shmem. */
2128 struct drm_mm_node *stolen;
35c20a60 2129 struct list_head global_list;
673a394b 2130
117897f4 2131 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2132 /** Used in execbuf to temporarily hold a ref */
2133 struct list_head obj_exec_link;
673a394b 2134
8d9d5744 2135 struct list_head batch_pool_link;
493018dc 2136
673a394b 2137 /**
65ce3027
CW
2138 * This is set if the object is on the active lists (has pending
2139 * rendering and so a non-zero seqno), and is not set if it i s on
2140 * inactive (ready to be unbound) list.
673a394b 2141 */
666796da 2142 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2143
2144 /**
2145 * This is set if the object has been written to since last bound
2146 * to the GTT
2147 */
0206e353 2148 unsigned int dirty:1;
778c3544
DV
2149
2150 /**
2151 * Fence register bits (if any) for this object. Will be set
2152 * as needed when mapped into the GTT.
2153 * Protected by dev->struct_mutex.
778c3544 2154 */
4b9de737 2155 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2156
778c3544
DV
2157 /**
2158 * Advice: are the backing pages purgeable?
2159 */
0206e353 2160 unsigned int madv:2;
778c3544 2161
778c3544
DV
2162 /**
2163 * Current tiling mode for the object.
2164 */
0206e353 2165 unsigned int tiling_mode:2;
5d82e3e6
CW
2166 /**
2167 * Whether the tiling parameters for the currently associated fence
2168 * register have changed. Note that for the purposes of tracking
2169 * tiling changes we also treat the unfenced register, the register
2170 * slot that the object occupies whilst it executes a fenced
2171 * command (such as BLT on gen2/3), as a "fence".
2172 */
2173 unsigned int fence_dirty:1;
778c3544 2174
75e9e915
DV
2175 /**
2176 * Is the object at the current location in the gtt mappable and
2177 * fenceable? Used to avoid costly recalculations.
2178 */
0206e353 2179 unsigned int map_and_fenceable:1;
75e9e915 2180
fb7d516a
DV
2181 /**
2182 * Whether the current gtt mapping needs to be mappable (and isn't just
2183 * mappable by accident). Track pin and fault separate for a more
2184 * accurate mappable working set.
2185 */
0206e353 2186 unsigned int fault_mappable:1;
fb7d516a 2187
24f3a8cf
AG
2188 /*
2189 * Is the object to be mapped as read-only to the GPU
2190 * Only honoured if hardware has relevant pte bit
2191 */
2192 unsigned long gt_ro:1;
651d794f 2193 unsigned int cache_level:3;
0f71979a 2194 unsigned int cache_dirty:1;
93dfb40c 2195
a071fa00
DV
2196 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2197
8a0c39b1
TU
2198 unsigned int pin_display;
2199
9da3da66 2200 struct sg_table *pages;
a5570178 2201 int pages_pin_count;
ee286370
CW
2202 struct get_page {
2203 struct scatterlist *sg;
2204 int last;
2205 } get_page;
0a798eb9 2206 void *mapping;
9a70cc2a 2207
b4716185
CW
2208 /** Breadcrumb of last rendering to the buffer.
2209 * There can only be one writer, but we allow for multiple readers.
2210 * If there is a writer that necessarily implies that all other
2211 * read requests are complete - but we may only be lazily clearing
2212 * the read requests. A read request is naturally the most recent
2213 * request on a ring, so we may have two different write and read
2214 * requests on one ring where the write request is older than the
2215 * read request. This allows for the CPU to read from an active
2216 * buffer by only waiting for the write to complete.
2217 * */
666796da 2218 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2219 struct drm_i915_gem_request *last_write_req;
caea7476 2220 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2221 struct drm_i915_gem_request *last_fenced_req;
673a394b 2222
778c3544 2223 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2224 uint32_t stride;
673a394b 2225
80075d49
DV
2226 /** References from framebuffers, locks out tiling changes. */
2227 unsigned long framebuffer_references;
2228
280b713b 2229 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2230 unsigned long *bit_17;
280b713b 2231
5cc9ed4b 2232 union {
6a2c4232
CW
2233 /** for phy allocated objects */
2234 struct drm_dma_handle *phys_handle;
2235
5cc9ed4b
CW
2236 struct i915_gem_userptr {
2237 uintptr_t ptr;
2238 unsigned read_only :1;
2239 unsigned workers :4;
2240#define I915_GEM_USERPTR_MAX_WORKERS 15
2241
ad46cb53
CW
2242 struct i915_mm_struct *mm;
2243 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2244 struct work_struct *work;
2245 } userptr;
2246 };
2247};
62b8b215 2248#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2249
85d1225e
DG
2250/*
2251 * Optimised SGL iterator for GEM objects
2252 */
2253static __always_inline struct sgt_iter {
2254 struct scatterlist *sgp;
2255 union {
2256 unsigned long pfn;
2257 dma_addr_t dma;
2258 };
2259 unsigned int curr;
2260 unsigned int max;
2261} __sgt_iter(struct scatterlist *sgl, bool dma) {
2262 struct sgt_iter s = { .sgp = sgl };
2263
2264 if (s.sgp) {
2265 s.max = s.curr = s.sgp->offset;
2266 s.max += s.sgp->length;
2267 if (dma)
2268 s.dma = sg_dma_address(s.sgp);
2269 else
2270 s.pfn = page_to_pfn(sg_page(s.sgp));
2271 }
2272
2273 return s;
2274}
2275
63d15326
DG
2276/**
2277 * __sg_next - return the next scatterlist entry in a list
2278 * @sg: The current sg entry
2279 *
2280 * Description:
2281 * If the entry is the last, return NULL; otherwise, step to the next
2282 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2283 * otherwise just return the pointer to the current element.
2284 **/
2285static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2286{
2287#ifdef CONFIG_DEBUG_SG
2288 BUG_ON(sg->sg_magic != SG_MAGIC);
2289#endif
2290 return sg_is_last(sg) ? NULL :
2291 likely(!sg_is_chain(++sg)) ? sg :
2292 sg_chain_ptr(sg);
2293}
2294
85d1225e
DG
2295/**
2296 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2297 * @__dmap: DMA address (output)
2298 * @__iter: 'struct sgt_iter' (iterator state, internal)
2299 * @__sgt: sg_table to iterate over (input)
2300 */
2301#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2302 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2303 ((__dmap) = (__iter).dma + (__iter).curr); \
2304 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2305 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2306
2307/**
2308 * for_each_sgt_page - iterate over the pages of the given sg_table
2309 * @__pp: page pointer (output)
2310 * @__iter: 'struct sgt_iter' (iterator state, internal)
2311 * @__sgt: sg_table to iterate over (input)
2312 */
2313#define for_each_sgt_page(__pp, __iter, __sgt) \
2314 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2315 ((__pp) = (__iter).pfn == 0 ? NULL : \
2316 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2317 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2318 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2319
673a394b
EA
2320/**
2321 * Request queue structure.
2322 *
2323 * The request queue allows us to note sequence numbers that have been emitted
2324 * and may be associated with active buffers to be retired.
2325 *
97b2a6a1
JH
2326 * By keeping this list, we can avoid having to do questionable sequence
2327 * number comparisons on buffer last_read|write_seqno. It also allows an
2328 * emission time to be associated with the request for tracking how far ahead
2329 * of the GPU the submission is.
b3a38998
NH
2330 *
2331 * The requests are reference counted, so upon creation they should have an
2332 * initial reference taken using kref_init
673a394b
EA
2333 */
2334struct drm_i915_gem_request {
abfe262a
JH
2335 struct kref ref;
2336
852835f3 2337 /** On Which ring this request was generated */
efab6d8d 2338 struct drm_i915_private *i915;
4a570db5 2339 struct intel_engine_cs *engine;
299259a3 2340 unsigned reset_counter;
852835f3 2341
821485dc
CW
2342 /** GEM sequence number associated with the previous request,
2343 * when the HWS breadcrumb is equal to this the GPU is processing
2344 * this request.
2345 */
2346 u32 previous_seqno;
2347
2348 /** GEM sequence number associated with this request,
2349 * when the HWS breadcrumb is equal or greater than this the GPU
2350 * has finished processing this request.
2351 */
2352 u32 seqno;
673a394b 2353
7d736f4f
MK
2354 /** Position in the ringbuffer of the start of the request */
2355 u32 head;
2356
72f95afa
NH
2357 /**
2358 * Position in the ringbuffer of the start of the postfix.
2359 * This is required to calculate the maximum available ringbuffer
2360 * space without overwriting the postfix.
2361 */
2362 u32 postfix;
2363
2364 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2365 u32 tail;
2366
0251a963
CW
2367 /** Preallocate space in the ringbuffer for the emitting the request */
2368 u32 reserved_space;
2369
b3a38998 2370 /**
a8c6ecb3 2371 * Context and ring buffer related to this request
b3a38998
NH
2372 * Contexts are refcounted, so when this request is associated with a
2373 * context, we must increment the context's refcount, to guarantee that
2374 * it persists while any request is linked to it. Requests themselves
2375 * are also refcounted, so the request will only be freed when the last
2376 * reference to it is dismissed, and the code in
2377 * i915_gem_request_free() will then decrement the refcount on the
2378 * context.
2379 */
e2efd130 2380 struct i915_gem_context *ctx;
98e1bd4a 2381 struct intel_ringbuffer *ringbuf;
0e50e96b 2382
a16a4052
CW
2383 /**
2384 * Context related to the previous request.
2385 * As the contexts are accessed by the hardware until the switch is
2386 * completed to a new context, the hardware may still be writing
2387 * to the context object after the breadcrumb is visible. We must
2388 * not unpin/unbind/prune that object whilst still active and so
2389 * we keep the previous context pinned until the following (this)
2390 * request is retired.
2391 */
e2efd130 2392 struct i915_gem_context *previous_context;
a16a4052 2393
dc4be607
JH
2394 /** Batch buffer related to this request if any (used for
2395 error state dump only) */
7d736f4f
MK
2396 struct drm_i915_gem_object *batch_obj;
2397
673a394b
EA
2398 /** Time at which this request was emitted, in jiffies. */
2399 unsigned long emitted_jiffies;
2400
b962442e 2401 /** global list entry for this request */
673a394b 2402 struct list_head list;
b962442e 2403
f787a5f5 2404 struct drm_i915_file_private *file_priv;
b962442e
EA
2405 /** file_priv list entry for this request */
2406 struct list_head client_list;
67e2937b 2407
071c92de
MK
2408 /** process identifier submitting this request */
2409 struct pid *pid;
2410
6d3d8274
NH
2411 /**
2412 * The ELSP only accepts two elements at a time, so we queue
2413 * context/tail pairs on a given queue (ring->execlist_queue) until the
2414 * hardware is available. The queue serves a double purpose: we also use
2415 * it to keep track of the up to 2 contexts currently in the hardware
2416 * (usually one in execution and the other queued up by the GPU): We
2417 * only remove elements from the head of the queue when the hardware
2418 * informs us that an element has been completed.
2419 *
2420 * All accesses to the queue are mediated by a spinlock
2421 * (ring->execlist_lock).
2422 */
2423
2424 /** Execlist link in the submission queue.*/
2425 struct list_head execlist_link;
2426
2427 /** Execlists no. of times this request has been sent to the ELSP */
2428 int elsp_submitted;
2429
a3d12761
TU
2430 /** Execlists context hardware id. */
2431 unsigned ctx_hw_id;
673a394b
EA
2432};
2433
26827088
DG
2434struct drm_i915_gem_request * __must_check
2435i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2436 struct i915_gem_context *ctx);
abfe262a 2437void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2438int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2439 struct drm_file *file);
abfe262a 2440
b793a00a
JH
2441static inline uint32_t
2442i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2443{
2444 return req ? req->seqno : 0;
2445}
2446
2447static inline struct intel_engine_cs *
666796da 2448i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2449{
4a570db5 2450 return req ? req->engine : NULL;
b793a00a
JH
2451}
2452
b2cfe0ab 2453static inline struct drm_i915_gem_request *
abfe262a
JH
2454i915_gem_request_reference(struct drm_i915_gem_request *req)
2455{
b2cfe0ab
CW
2456 if (req)
2457 kref_get(&req->ref);
2458 return req;
abfe262a
JH
2459}
2460
2461static inline void
2462i915_gem_request_unreference(struct drm_i915_gem_request *req)
2463{
2464 kref_put(&req->ref, i915_gem_request_free);
2465}
2466
2467static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2468 struct drm_i915_gem_request *src)
2469{
2470 if (src)
2471 i915_gem_request_reference(src);
2472
2473 if (*pdst)
2474 i915_gem_request_unreference(*pdst);
2475
2476 *pdst = src;
2477}
2478
1b5a433a
JH
2479/*
2480 * XXX: i915_gem_request_completed should be here but currently needs the
2481 * definition of i915_seqno_passed() which is below. It will be moved in
2482 * a later patch when the call to i915_seqno_passed() is obsoleted...
2483 */
2484
351e3db2
BV
2485/*
2486 * A command that requires special handling by the command parser.
2487 */
2488struct drm_i915_cmd_descriptor {
2489 /*
2490 * Flags describing how the command parser processes the command.
2491 *
2492 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2493 * a length mask if not set
2494 * CMD_DESC_SKIP: The command is allowed but does not follow the
2495 * standard length encoding for the opcode range in
2496 * which it falls
2497 * CMD_DESC_REJECT: The command is never allowed
2498 * CMD_DESC_REGISTER: The command should be checked against the
2499 * register whitelist for the appropriate ring
2500 * CMD_DESC_MASTER: The command is allowed if the submitting process
2501 * is the DRM master
2502 */
2503 u32 flags;
2504#define CMD_DESC_FIXED (1<<0)
2505#define CMD_DESC_SKIP (1<<1)
2506#define CMD_DESC_REJECT (1<<2)
2507#define CMD_DESC_REGISTER (1<<3)
2508#define CMD_DESC_BITMASK (1<<4)
2509#define CMD_DESC_MASTER (1<<5)
2510
2511 /*
2512 * The command's unique identification bits and the bitmask to get them.
2513 * This isn't strictly the opcode field as defined in the spec and may
2514 * also include type, subtype, and/or subop fields.
2515 */
2516 struct {
2517 u32 value;
2518 u32 mask;
2519 } cmd;
2520
2521 /*
2522 * The command's length. The command is either fixed length (i.e. does
2523 * not include a length field) or has a length field mask. The flag
2524 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2525 * a length mask. All command entries in a command table must include
2526 * length information.
2527 */
2528 union {
2529 u32 fixed;
2530 u32 mask;
2531 } length;
2532
2533 /*
2534 * Describes where to find a register address in the command to check
2535 * against the ring's register whitelist. Only valid if flags has the
2536 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2537 *
2538 * A non-zero step value implies that the command may access multiple
2539 * registers in sequence (e.g. LRI), in that case step gives the
2540 * distance in dwords between individual offset fields.
351e3db2
BV
2541 */
2542 struct {
2543 u32 offset;
2544 u32 mask;
6a65c5b9 2545 u32 step;
351e3db2
BV
2546 } reg;
2547
2548#define MAX_CMD_DESC_BITMASKS 3
2549 /*
2550 * Describes command checks where a particular dword is masked and
2551 * compared against an expected value. If the command does not match
2552 * the expected value, the parser rejects it. Only valid if flags has
2553 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2554 * are valid.
d4d48035
BV
2555 *
2556 * If the check specifies a non-zero condition_mask then the parser
2557 * only performs the check when the bits specified by condition_mask
2558 * are non-zero.
351e3db2
BV
2559 */
2560 struct {
2561 u32 offset;
2562 u32 mask;
2563 u32 expected;
d4d48035
BV
2564 u32 condition_offset;
2565 u32 condition_mask;
351e3db2
BV
2566 } bits[MAX_CMD_DESC_BITMASKS];
2567};
2568
2569/*
2570 * A table of commands requiring special handling by the command parser.
2571 *
2572 * Each ring has an array of tables. Each table consists of an array of command
2573 * descriptors, which must be sorted with command opcodes in ascending order.
2574 */
2575struct drm_i915_cmd_table {
2576 const struct drm_i915_cmd_descriptor *table;
2577 int count;
2578};
2579
dbbe9127 2580/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2581#define __I915__(p) ({ \
2582 struct drm_i915_private *__p; \
2583 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2584 __p = (struct drm_i915_private *)p; \
2585 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2586 __p = to_i915((struct drm_device *)p); \
2587 else \
2588 BUILD_BUG(); \
2589 __p; \
2590})
dbbe9127 2591#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2592#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2593#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2594
e87a005d 2595#define REVID_FOREVER 0xff
ac657f64
TU
2596#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2597
2598#define GEN_FOREVER (0)
2599/*
2600 * Returns true if Gen is in inclusive range [Start, End].
2601 *
2602 * Use GEN_FOREVER for unbound start and or end.
2603 */
2604#define IS_GEN(p, s, e) ({ \
2605 unsigned int __s = (s), __e = (e); \
2606 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2607 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2608 if ((__s) != GEN_FOREVER) \
2609 __s = (s) - 1; \
2610 if ((__e) == GEN_FOREVER) \
2611 __e = BITS_PER_LONG - 1; \
2612 else \
2613 __e = (e) - 1; \
2614 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2615})
2616
e87a005d
JN
2617/*
2618 * Return true if revision is in range [since,until] inclusive.
2619 *
2620 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2621 */
2622#define IS_REVID(p, since, until) \
2623 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2624
87f1f465
CW
2625#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2626#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2627#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2628#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2629#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2630#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2631#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2632#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2633#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2634#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2635#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2636#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2637#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2638#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2639#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2640#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2641#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2642#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2643#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2644 INTEL_DEVID(dev) == 0x0152 || \
2645 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2646#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2647#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2648#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2649#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2650#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2651#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2652#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2653#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2654#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2655 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2656#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2657 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2658 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2659 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2660/* ULX machines are also considered ULT. */
2661#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2662 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2663#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2664 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2665#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2666 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2667#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2668 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2669/* ULX machines are also considered ULT. */
87f1f465
CW
2670#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2671 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2672#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2673 INTEL_DEVID(dev) == 0x1913 || \
2674 INTEL_DEVID(dev) == 0x1916 || \
2675 INTEL_DEVID(dev) == 0x1921 || \
2676 INTEL_DEVID(dev) == 0x1926)
2677#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2678 INTEL_DEVID(dev) == 0x1915 || \
2679 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2680#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2681 INTEL_DEVID(dev) == 0x5913 || \
2682 INTEL_DEVID(dev) == 0x5916 || \
2683 INTEL_DEVID(dev) == 0x5921 || \
2684 INTEL_DEVID(dev) == 0x5926)
2685#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2686 INTEL_DEVID(dev) == 0x5915 || \
2687 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2688#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2689 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2690#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2691 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2692
b833d685 2693#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2694
ef712bb4
JN
2695#define SKL_REVID_A0 0x0
2696#define SKL_REVID_B0 0x1
2697#define SKL_REVID_C0 0x2
2698#define SKL_REVID_D0 0x3
2699#define SKL_REVID_E0 0x4
2700#define SKL_REVID_F0 0x5
2701
e87a005d
JN
2702#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2703
ef712bb4 2704#define BXT_REVID_A0 0x0
fffda3f4 2705#define BXT_REVID_A1 0x1
ef712bb4
JN
2706#define BXT_REVID_B0 0x3
2707#define BXT_REVID_C0 0x9
6c74c87f 2708
e87a005d
JN
2709#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2710
85436696
JB
2711/*
2712 * The genX designation typically refers to the render engine, so render
2713 * capability related checks should use IS_GEN, while display and other checks
2714 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2715 * chips, etc.).
2716 */
ae5702d2
TU
2717#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2718#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2719#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2720#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2721#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2722#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2723#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2724#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2725
73ae478c
BW
2726#define RENDER_RING (1<<RCS)
2727#define BSD_RING (1<<VCS)
2728#define BLT_RING (1<<BCS)
2729#define VEBOX_RING (1<<VECS)
845f74a7 2730#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2731#define ALL_ENGINES (~0)
2732
63c42e56 2733#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2734#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2735#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2736#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2737#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2738#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2739#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2740#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2741 HAS_EDRAM(dev))
cae5852d
ZN
2742#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2743
254f965c 2744#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2745#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2746#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2747#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2748#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2749
05394f39 2750#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2751#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2752
b45305fc
DV
2753/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2754#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2755
2756/* WaRsDisableCoarsePowerGating:skl,bxt */
2757#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
185c66e5
MK
2758 IS_SKL_GT3(dev) || \
2759 IS_SKL_GT4(dev))
2760
4e6b788c
DV
2761/*
2762 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2763 * even when in MSI mode. This results in spurious interrupt warnings if the
2764 * legacy irq no. is shared with another device. The kernel then disables that
2765 * interrupt source and so prevents the other device from working properly.
2766 */
2767#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2768#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2769
cae5852d
ZN
2770/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2771 * rows, which changed the alignment requirements and fence programming.
2772 */
2773#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2774 IS_I915GM(dev)))
cae5852d
ZN
2775#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2776#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2777
2778#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2779#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2780#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2781
dbf7786e 2782#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2783
0c9b3715
JN
2784#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2785 INTEL_INFO(dev)->gen >= 9)
2786
dd93be58 2787#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2788#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2789#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2790 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2791 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2792#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2793 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2794 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2795 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2796#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2797#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2798
7b403ffb 2799#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2800
1a3d1898
DG
2801/*
2802 * For now, anything with a GuC requires uCode loading, and then supports
2803 * command submission once loaded. But these are logically independent
2804 * properties, so we have separate macros to test them.
2805 */
2806#define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2807#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2808#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2809
a9ed33ca
AJ
2810#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2811 INTEL_INFO(dev)->gen >= 8)
2812
97d3308a 2813#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2814 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2815 !IS_BROXTON(dev))
97d3308a 2816
17a303ec
PZ
2817#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2818#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2819#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2820#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2821#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2822#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2823#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2824#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2825#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2826#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2827#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2828
f2fbc690 2829#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2830#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2831#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2832#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2833#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2834#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2835#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2836#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2837#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2838
666a4537
WB
2839#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2840 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2841
040d2baa
BW
2842/* DPF == dynamic parity feature */
2843#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2844#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2845
c8735b0c 2846#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2847#define GEN9_FREQ_SCALER 3
c8735b0c 2848
05394f39
CW
2849#include "i915_trace.h"
2850
baa70943 2851extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2852extern int i915_max_ioctl;
2853
1751fcf9
ML
2854extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2855extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2856
c033666a
CW
2857int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2858 int enable_ppgtt);
0e4ca100 2859
c838d719 2860/* i915_dma.c */
d15d7538
ID
2861void __printf(3, 4)
2862__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2863 const char *fmt, ...);
2864
2865#define i915_report_error(dev_priv, fmt, ...) \
2866 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2867
22eae947 2868extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2869extern int i915_driver_unload(struct drm_device *);
2885f6ac 2870extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2871extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2872extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2873 struct drm_file *file);
673a394b 2874extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2875 struct drm_file *file);
c43b5634 2876#ifdef CONFIG_COMPAT
0d6aa60b
DA
2877extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2878 unsigned long arg);
c43b5634 2879#endif
dc97997a
CW
2880extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2881extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2882extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2883extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2884extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2885extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2886extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2887extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2888extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2889int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2890
77913b39 2891/* intel_hotplug.c */
91d14251
TU
2892void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2893 u32 pin_mask, u32 long_mask);
77913b39
JN
2894void intel_hpd_init(struct drm_i915_private *dev_priv);
2895void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2896void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2897bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2898
1da177e4 2899/* i915_irq.c */
c033666a 2900void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
58174462 2901__printf(3, 4)
c033666a
CW
2902void i915_handle_error(struct drm_i915_private *dev_priv,
2903 u32 engine_mask,
58174462 2904 const char *fmt, ...);
1da177e4 2905
b963291c 2906extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2907int intel_irq_install(struct drm_i915_private *dev_priv);
2908void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2909
dc97997a
CW
2910extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2911extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2912 bool restore_forcewake);
dc97997a 2913extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2914extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2915extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2916extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2917extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2918 bool restore);
48c1026a 2919const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2920void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2921 enum forcewake_domains domains);
59bad947 2922void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2923 enum forcewake_domains domains);
a6111f7b
CW
2924/* Like above but the caller must manage the uncore.lock itself.
2925 * Must be used with I915_READ_FW and friends.
2926 */
2927void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2928 enum forcewake_domains domains);
2929void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2930 enum forcewake_domains domains);
3accaf7e
MK
2931u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2932
59bad947 2933void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
c033666a 2934static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2935{
c033666a 2936 return dev_priv->vgpu.active;
cf9d2890 2937}
b1f14ad0 2938
7c463586 2939void
50227e1c 2940i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2941 u32 status_mask);
7c463586
KP
2942
2943void
50227e1c 2944i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2945 u32 status_mask);
7c463586 2946
f8b79e58
ID
2947void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2948void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2949void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2950 uint32_t mask,
2951 uint32_t bits);
fbdedaea
VS
2952void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2953 uint32_t interrupt_mask,
2954 uint32_t enabled_irq_mask);
2955static inline void
2956ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2957{
2958 ilk_update_display_irq(dev_priv, bits, bits);
2959}
2960static inline void
2961ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2962{
2963 ilk_update_display_irq(dev_priv, bits, 0);
2964}
013d3752
VS
2965void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2966 enum pipe pipe,
2967 uint32_t interrupt_mask,
2968 uint32_t enabled_irq_mask);
2969static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2970 enum pipe pipe, uint32_t bits)
2971{
2972 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2973}
2974static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2975 enum pipe pipe, uint32_t bits)
2976{
2977 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2978}
47339cd9
DV
2979void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2980 uint32_t interrupt_mask,
2981 uint32_t enabled_irq_mask);
14443261
VS
2982static inline void
2983ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2984{
2985 ibx_display_interrupt_update(dev_priv, bits, bits);
2986}
2987static inline void
2988ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2989{
2990 ibx_display_interrupt_update(dev_priv, bits, 0);
2991}
2992
f8b79e58 2993
673a394b 2994/* i915_gem.c */
673a394b
EA
2995int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2996 struct drm_file *file_priv);
2997int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2998 struct drm_file *file_priv);
2999int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3000 struct drm_file *file_priv);
3001int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3002 struct drm_file *file_priv);
de151cf6
JB
3003int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3004 struct drm_file *file_priv);
673a394b
EA
3005int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3006 struct drm_file *file_priv);
3007int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3008 struct drm_file *file_priv);
ba8b7ccb 3009void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 3010 struct drm_i915_gem_request *req);
5f19e2bf 3011int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 3012 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 3013 struct list_head *vmas);
673a394b
EA
3014int i915_gem_execbuffer(struct drm_device *dev, void *data,
3015 struct drm_file *file_priv);
76446cac
JB
3016int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3017 struct drm_file *file_priv);
673a394b
EA
3018int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3019 struct drm_file *file_priv);
199adf40
BW
3020int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3021 struct drm_file *file);
3022int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3023 struct drm_file *file);
673a394b
EA
3024int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3025 struct drm_file *file_priv);
3ef94daa
CW
3026int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3027 struct drm_file *file_priv);
673a394b
EA
3028int i915_gem_set_tiling(struct drm_device *dev, void *data,
3029 struct drm_file *file_priv);
3030int i915_gem_get_tiling(struct drm_device *dev, void *data,
3031 struct drm_file *file_priv);
72778cb2 3032void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3033int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file);
5a125c3c
EA
3035int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
23ba4fd0
BW
3037int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
d64aa096
ID
3039void i915_gem_load_init(struct drm_device *dev);
3040void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3041void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3042int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3043
42dcedd4
CW
3044void *i915_gem_object_alloc(struct drm_device *dev);
3045void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3046void i915_gem_object_init(struct drm_i915_gem_object *obj,
3047 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3048struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3049 size_t size);
ea70299d
DG
3050struct drm_i915_gem_object *i915_gem_object_create_from_data(
3051 struct drm_device *dev, const void *data, size_t size);
673a394b 3052void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 3053void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 3054
0875546c
DV
3055/* Flags used by pin/bind&friends. */
3056#define PIN_MAPPABLE (1<<0)
3057#define PIN_NONBLOCK (1<<1)
3058#define PIN_GLOBAL (1<<2)
3059#define PIN_OFFSET_BIAS (1<<3)
3060#define PIN_USER (1<<4)
3061#define PIN_UPDATE (1<<5)
101b506a
MT
3062#define PIN_ZONE_4G (1<<6)
3063#define PIN_HIGH (1<<7)
506a8e87 3064#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3065#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3066int __must_check
3067i915_gem_object_pin(struct drm_i915_gem_object *obj,
3068 struct i915_address_space *vm,
3069 uint32_t alignment,
3070 uint64_t flags);
3071int __must_check
3072i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3073 const struct i915_ggtt_view *view,
3074 uint32_t alignment,
3075 uint64_t flags);
fe14d5f4
TU
3076
3077int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3078 u32 flags);
d0710abb 3079void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3080int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3081/*
3082 * BEWARE: Do not use the function below unless you can _absolutely_
3083 * _guarantee_ VMA in question is _not in use_ anywhere.
3084 */
3085int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3086int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3087void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3088void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3089
4c914c0c
BV
3090int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3091 int *needs_clflush);
3092
37e680a1 3093int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3094
3095static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3096{
ee286370
CW
3097 return sg->length >> PAGE_SHIFT;
3098}
67d5a50c 3099
033908ae
DG
3100struct page *
3101i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3102
ee286370
CW
3103static inline struct page *
3104i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3105{
ee286370
CW
3106 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3107 return NULL;
67d5a50c 3108
ee286370
CW
3109 if (n < obj->get_page.last) {
3110 obj->get_page.sg = obj->pages->sgl;
3111 obj->get_page.last = 0;
3112 }
67d5a50c 3113
ee286370
CW
3114 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3115 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3116 if (unlikely(sg_is_chain(obj->get_page.sg)))
3117 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3118 }
67d5a50c 3119
ee286370 3120 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3121}
ee286370 3122
a5570178
CW
3123static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3124{
3125 BUG_ON(obj->pages == NULL);
3126 obj->pages_pin_count++;
3127}
0a798eb9 3128
a5570178
CW
3129static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3130{
3131 BUG_ON(obj->pages_pin_count == 0);
3132 obj->pages_pin_count--;
3133}
3134
0a798eb9
CW
3135/**
3136 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3137 * @obj - the object to map into kernel address space
3138 *
3139 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3140 * pages and then returns a contiguous mapping of the backing storage into
3141 * the kernel address space.
3142 *
8305216f
DG
3143 * The caller must hold the struct_mutex, and is responsible for calling
3144 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3145 *
8305216f
DG
3146 * Returns the pointer through which to access the mapped object, or an
3147 * ERR_PTR() on error.
0a798eb9
CW
3148 */
3149void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3150
3151/**
3152 * i915_gem_object_unpin_map - releases an earlier mapping
3153 * @obj - the object to unmap
3154 *
3155 * After pinning the object and mapping its pages, once you are finished
3156 * with your access, call i915_gem_object_unpin_map() to release the pin
3157 * upon the mapping. Once the pin count reaches zero, that mapping may be
3158 * removed.
3159 *
3160 * The caller must hold the struct_mutex.
3161 */
3162static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3163{
3164 lockdep_assert_held(&obj->base.dev->struct_mutex);
3165 i915_gem_object_unpin_pages(obj);
3166}
3167
54cf91dc 3168int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3169int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3170 struct intel_engine_cs *to,
3171 struct drm_i915_gem_request **to_req);
e2d05a8b 3172void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3173 struct drm_i915_gem_request *req);
ff72145b
DA
3174int i915_gem_dumb_create(struct drm_file *file_priv,
3175 struct drm_device *dev,
3176 struct drm_mode_create_dumb *args);
da6b51d0
DA
3177int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3178 uint32_t handle, uint64_t *offset);
85d1225e
DG
3179
3180void i915_gem_track_fb(struct drm_i915_gem_object *old,
3181 struct drm_i915_gem_object *new,
3182 unsigned frontbuffer_bits);
3183
f787a5f5
CW
3184/**
3185 * Returns true if seq1 is later than seq2.
3186 */
3187static inline bool
3188i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3189{
3190 return (int32_t)(seq1 - seq2) >= 0;
3191}
3192
821485dc
CW
3193static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3194 bool lazy_coherency)
3195{
c04e0f3b
CW
3196 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3197 req->engine->irq_seqno_barrier(req->engine);
3198 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3199 req->previous_seqno);
821485dc
CW
3200}
3201
1b5a433a
JH
3202static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3203 bool lazy_coherency)
3204{
c04e0f3b
CW
3205 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3206 req->engine->irq_seqno_barrier(req->engine);
3207 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3208 req->seqno);
1b5a433a
JH
3209}
3210
c033666a 3211int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3212int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3213
8d9fc7fd 3214struct drm_i915_gem_request *
0bc40be8 3215i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3216
c033666a 3217bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3218void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3219
c19ae989
CW
3220static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3221{
3222 return atomic_read(&error->reset_counter);
3223}
3224
3225static inline bool __i915_reset_in_progress(u32 reset)
3226{
3227 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3228}
3229
3230static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3231{
3232 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3233}
3234
3235static inline bool __i915_terminally_wedged(u32 reset)
3236{
3237 return unlikely(reset & I915_WEDGED);
3238}
3239
1f83fee0
DV
3240static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3241{
c19ae989
CW
3242 return __i915_reset_in_progress(i915_reset_counter(error));
3243}
3244
3245static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3246{
3247 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3248}
3249
3250static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3251{
c19ae989 3252 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3253}
3254
3255static inline u32 i915_reset_count(struct i915_gpu_error *error)
3256{
c19ae989 3257 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3258}
a71d8d94 3259
88b4aa87
MK
3260static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3261{
3262 return dev_priv->gpu_error.stop_rings == 0 ||
3263 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3264}
3265
3266static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3267{
3268 return dev_priv->gpu_error.stop_rings == 0 ||
3269 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3270}
3271
069efc1d 3272void i915_gem_reset(struct drm_device *dev);
000433b6 3273bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3274int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3275int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3276int __must_check i915_gem_init_hw(struct drm_device *dev);
3277void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3278void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3279int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3280int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3281void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3282 struct drm_i915_gem_object *batch_obj,
3283 bool flush_caches);
75289874 3284#define i915_add_request(req) \
fcfa423c 3285 __i915_add_request(req, NULL, true)
75289874 3286#define i915_add_request_no_flush(req) \
fcfa423c 3287 __i915_add_request(req, NULL, false)
9c654818 3288int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3289 bool interruptible,
3290 s64 *timeout,
2e1b8730 3291 struct intel_rps_client *rps);
a4b3a571 3292int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3293int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3294int __must_check
2e2f351d
CW
3295i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3296 bool readonly);
3297int __must_check
2021746e
CW
3298i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3299 bool write);
3300int __must_check
dabdfe02
CW
3301i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3302int __must_check
2da3b9b9
CW
3303i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3304 u32 alignment,
e6617330
TU
3305 const struct i915_ggtt_view *view);
3306void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3307 const struct i915_ggtt_view *view);
00731155 3308int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3309 int align);
b29c19b6 3310int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3311void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3312
0fa87796
ID
3313uint32_t
3314i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3315uint32_t
d865110c
ID
3316i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3317 int tiling_mode, bool fenced);
467cffba 3318
e4ffd173
CW
3319int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3320 enum i915_cache_level cache_level);
3321
1286ff73
DV
3322struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3323 struct dma_buf *dma_buf);
3324
3325struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3326 struct drm_gem_object *gem_obj, int flags);
3327
088e0df4
MT
3328u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3329 const struct i915_ggtt_view *view);
3330u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3331 struct i915_address_space *vm);
3332static inline u64
ec7adb6e 3333i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3334{
9abc4648 3335 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3336}
ec7adb6e 3337
a70a3148 3338bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3339bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3340 const struct i915_ggtt_view *view);
a70a3148 3341bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3342 struct i915_address_space *vm);
fe14d5f4 3343
fe14d5f4 3344struct i915_vma *
ec7adb6e
JL
3345i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3346 struct i915_address_space *vm);
3347struct i915_vma *
3348i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3349 const struct i915_ggtt_view *view);
fe14d5f4 3350
accfef2e
BW
3351struct i915_vma *
3352i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3353 struct i915_address_space *vm);
3354struct i915_vma *
3355i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3356 const struct i915_ggtt_view *view);
5c2abbea 3357
ec7adb6e
JL
3358static inline struct i915_vma *
3359i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3360{
3361 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3362}
ec7adb6e 3363bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3364
a70a3148 3365/* Some GGTT VM helpers */
841cd773
DV
3366static inline struct i915_hw_ppgtt *
3367i915_vm_to_ppgtt(struct i915_address_space *vm)
3368{
841cd773
DV
3369 return container_of(vm, struct i915_hw_ppgtt, base);
3370}
3371
3372
a70a3148
BW
3373static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3374{
9abc4648 3375 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3376}
3377
8da32727
TU
3378unsigned long
3379i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3380
3381static inline int __must_check
3382i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3383 uint32_t alignment,
1ec9e26d 3384 unsigned flags)
c37e2204 3385{
72e96d64
JL
3386 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3387 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3388
3389 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3390 alignment, flags | PIN_GLOBAL);
c37e2204 3391}
a70a3148 3392
e6617330
TU
3393void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3394 const struct i915_ggtt_view *view);
3395static inline void
3396i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3397{
3398 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3399}
b287110e 3400
41a36b73
DV
3401/* i915_gem_fence.c */
3402int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3403int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3404
3405bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3406void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3407
3408void i915_gem_restore_fences(struct drm_device *dev);
3409
7f96ecaf
DV
3410void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3411void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3412void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3413
254f965c 3414/* i915_gem_context.c */
8245be31 3415int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3416void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3417void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3418void i915_gem_context_reset(struct drm_device *dev);
e422b888 3419int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3420void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3421int i915_switch_context(struct drm_i915_gem_request *req);
dce3271b 3422void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3423struct drm_i915_gem_object *
3424i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
ca585b5d
CW
3425
3426static inline struct i915_gem_context *
3427i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3428{
3429 struct i915_gem_context *ctx;
3430
3431 lockdep_assert_held(&file_priv->dev_priv->dev->struct_mutex);
3432
3433 ctx = idr_find(&file_priv->context_idr, id);
3434 if (!ctx)
3435 return ERR_PTR(-ENOENT);
3436
3437 return ctx;
3438}
3439
e2efd130 3440static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
dce3271b 3441{
691e6415 3442 kref_get(&ctx->ref);
dce3271b
MK
3443}
3444
e2efd130 3445static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
dce3271b 3446{
499f2697 3447 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
691e6415 3448 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3449}
3450
e2efd130 3451static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3452{
821d66dd 3453 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3454}
3455
84624813
BW
3456int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3457 struct drm_file *file);
3458int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3459 struct drm_file *file);
c9dc0f35
CW
3460int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3461 struct drm_file *file_priv);
3462int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3463 struct drm_file *file_priv);
d538704b
CW
3464int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3465 struct drm_file *file);
1286ff73 3466
679845ed
BW
3467/* i915_gem_evict.c */
3468int __must_check i915_gem_evict_something(struct drm_device *dev,
3469 struct i915_address_space *vm,
3470 int min_size,
3471 unsigned alignment,
3472 unsigned cache_level,
d23db88c
CW
3473 unsigned long start,
3474 unsigned long end,
1ec9e26d 3475 unsigned flags);
506a8e87 3476int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3477int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3478
0260c420 3479/* belongs in i915_gem_gtt.h */
c033666a 3480static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3481{
c033666a 3482 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3483 intel_gtt_chipset_flush();
3484}
246cbfb5 3485
9797fbfb 3486/* i915_gem_stolen.c */
d713fd49
PZ
3487int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3488 struct drm_mm_node *node, u64 size,
3489 unsigned alignment);
a9da512b
PZ
3490int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3491 struct drm_mm_node *node, u64 size,
3492 unsigned alignment, u64 start,
3493 u64 end);
d713fd49
PZ
3494void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3495 struct drm_mm_node *node);
9797fbfb
CW
3496int i915_gem_init_stolen(struct drm_device *dev);
3497void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3498struct drm_i915_gem_object *
3499i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3500struct drm_i915_gem_object *
3501i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3502 u32 stolen_offset,
3503 u32 gtt_offset,
3504 u32 size);
9797fbfb 3505
be6a0376
DV
3506/* i915_gem_shrinker.c */
3507unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3508 unsigned long target,
be6a0376
DV
3509 unsigned flags);
3510#define I915_SHRINK_PURGEABLE 0x1
3511#define I915_SHRINK_UNBOUND 0x2
3512#define I915_SHRINK_BOUND 0x4
5763ff04 3513#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3514#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3515unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3516void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3517void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3518
3519
673a394b 3520/* i915_gem_tiling.c */
2c1792a1 3521static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3522{
50227e1c 3523 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3524
3525 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3526 obj->tiling_mode != I915_TILING_NONE;
3527}
3528
673a394b 3529/* i915_gem_debug.c */
23bc5982
CW
3530#if WATCH_LISTS
3531int i915_verify_lists(struct drm_device *dev);
673a394b 3532#else
23bc5982 3533#define i915_verify_lists(dev) 0
673a394b 3534#endif
1da177e4 3535
2017263e 3536/* i915_debugfs.c */
27c202ad
BG
3537int i915_debugfs_init(struct drm_minor *minor);
3538void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3539#ifdef CONFIG_DEBUG_FS
249e87de 3540int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3541void intel_display_crc_init(struct drm_device *dev);
3542#else
101057fa
DV
3543static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3544{ return 0; }
f8c168fa 3545static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3546#endif
84734a04
MK
3547
3548/* i915_gpu_error.c */
edc3d884
MK
3549__printf(2, 3)
3550void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3551int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3552 const struct i915_error_state_file_priv *error);
4dc955f7 3553int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3554 struct drm_i915_private *i915,
4dc955f7
MK
3555 size_t count, loff_t pos);
3556static inline void i915_error_state_buf_release(
3557 struct drm_i915_error_state_buf *eb)
3558{
3559 kfree(eb->buf);
3560}
c033666a
CW
3561void i915_capture_error_state(struct drm_i915_private *dev_priv,
3562 u32 engine_mask,
58174462 3563 const char *error_msg);
84734a04
MK
3564void i915_error_state_get(struct drm_device *dev,
3565 struct i915_error_state_file_priv *error_priv);
3566void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3567void i915_destroy_error_state(struct drm_device *dev);
3568
c033666a 3569void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3570const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3571
351e3db2 3572/* i915_cmd_parser.c */
1ca3712c 3573int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3574int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3575void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3576bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3577int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3578 struct drm_i915_gem_object *batch_obj,
78a42377 3579 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3580 u32 batch_start_offset,
b9ffd80e 3581 u32 batch_len,
351e3db2
BV
3582 bool is_master);
3583
317c35d1
JB
3584/* i915_suspend.c */
3585extern int i915_save_state(struct drm_device *dev);
3586extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3587
0136db58
BW
3588/* i915_sysfs.c */
3589void i915_setup_sysfs(struct drm_device *dev_priv);
3590void i915_teardown_sysfs(struct drm_device *dev_priv);
3591
f899fc64
CW
3592/* intel_i2c.c */
3593extern int intel_setup_gmbus(struct drm_device *dev);
3594extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3595extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3596 unsigned int pin);
3bd7d909 3597
0184df46
JN
3598extern struct i2c_adapter *
3599intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3600extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3601extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3602static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3603{
3604 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3605}
f899fc64
CW
3606extern void intel_i2c_reset(struct drm_device *dev);
3607
8b8e1a89 3608/* intel_bios.c */
98f3a1dc 3609int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3610bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3611bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3612bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3613bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3614bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3615bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3616bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3617 enum port port);
8b8e1a89 3618
3b617967 3619/* intel_opregion.c */
44834a67 3620#ifdef CONFIG_ACPI
6f9f4b7a 3621extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3622extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3623extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3624extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3625extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3626 bool enable);
6f9f4b7a 3627extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3628 pci_power_t state);
6f9f4b7a 3629extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3630#else
6f9f4b7a
CW
3631static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3632static inline void intel_opregion_init(struct drm_i915_private *dev) { }
3633static inline void intel_opregion_fini(struct drm_i915_private *dev) { }
91d14251
TU
3634static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3635{
3636}
9c4b0a68
JN
3637static inline int
3638intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3639{
3640 return 0;
3641}
ecbc5cf3 3642static inline int
6f9f4b7a 3643intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3644{
3645 return 0;
3646}
6f9f4b7a 3647static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3648{
3649 return -ENODEV;
3650}
65e082c9 3651#endif
8ee1c3db 3652
723bfd70
JB
3653/* intel_acpi.c */
3654#ifdef CONFIG_ACPI
3655extern void intel_register_dsm_handler(void);
3656extern void intel_unregister_dsm_handler(void);
3657#else
3658static inline void intel_register_dsm_handler(void) { return; }
3659static inline void intel_unregister_dsm_handler(void) { return; }
3660#endif /* CONFIG_ACPI */
3661
79e53945 3662/* modesetting */
f817586c 3663extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3664extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3665extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3666extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3667extern void intel_connector_unregister(struct intel_connector *);
28d52043 3668extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3669extern void intel_display_resume(struct drm_device *dev);
44cec740 3670extern void i915_redisable_vga(struct drm_device *dev);
04098753 3671extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3672extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3673extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3674extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3675extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3676 bool enable);
0206e353 3677extern void intel_detect_pch(struct drm_device *dev);
3bad0781 3678
c033666a 3679extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3680int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3681 struct drm_file *file);
575155a9 3682
6ef3d427 3683/* overlay */
c033666a
CW
3684extern struct intel_overlay_error_state *
3685intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3686extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3687 struct intel_overlay_error_state *error);
c4a1d9e4 3688
c033666a
CW
3689extern struct intel_display_error_state *
3690intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3691extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3692 struct drm_device *dev,
3693 struct intel_display_error_state *error);
6ef3d427 3694
151a49d0
TR
3695int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3696int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3697
3698/* intel_sideband.c */
707b6e3d
D
3699u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3700void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3701u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3702u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3703void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3704u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3706u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3707void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3708u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3709void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3710u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3711void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3712u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3713 enum intel_sbi_destination destination);
3714void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3715 enum intel_sbi_destination destination);
e9fe51c6
SK
3716u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3717void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3718
b7fa22d8
ACO
3719/* intel_dpio_phy.c */
3720void chv_set_phy_signal_level(struct intel_encoder *encoder,
3721 u32 deemph_reg_value, u32 margin_reg_value,
3722 bool uniq_trans_scale);
844b2f9a
ACO
3723void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3724 bool reset);
419b1b7a 3725void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3726void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3727void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3728void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3729
53d98725
ACO
3730void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3731 u32 demph_reg_value, u32 preemph_reg_value,
3732 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3733void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3734void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3735void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3736
616bc820
VS
3737int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3738int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3739
0b274481
BW
3740#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3741#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3742
3743#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3744#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3745#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3746#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3747
3748#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3749#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3750#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3751#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3752
698b3135
CW
3753/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3754 * will be implemented using 2 32-bit writes in an arbitrary order with
3755 * an arbitrary delay between them. This can cause the hardware to
3756 * act upon the intermediate value, possibly leading to corruption and
3757 * machine death. You have been warned.
3758 */
0b274481
BW
3759#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3760#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3761
50877445 3762#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3763 u32 upper, lower, old_upper, loop = 0; \
3764 upper = I915_READ(upper_reg); \
ee0a227b 3765 do { \
acd29f7b 3766 old_upper = upper; \
ee0a227b 3767 lower = I915_READ(lower_reg); \
acd29f7b
CW
3768 upper = I915_READ(upper_reg); \
3769 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3770 (u64)upper << 32 | lower; })
50877445 3771
cae5852d
ZN
3772#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3773#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3774
75aa3f63
VS
3775#define __raw_read(x, s) \
3776static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3777 i915_reg_t reg) \
75aa3f63 3778{ \
f0f59a00 3779 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3780}
3781
3782#define __raw_write(x, s) \
3783static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3784 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3785{ \
f0f59a00 3786 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3787}
3788__raw_read(8, b)
3789__raw_read(16, w)
3790__raw_read(32, l)
3791__raw_read(64, q)
3792
3793__raw_write(8, b)
3794__raw_write(16, w)
3795__raw_write(32, l)
3796__raw_write(64, q)
3797
3798#undef __raw_read
3799#undef __raw_write
3800
a6111f7b
CW
3801/* These are untraced mmio-accessors that are only valid to be used inside
3802 * criticial sections inside IRQ handlers where forcewake is explicitly
3803 * controlled.
3804 * Think twice, and think again, before using these.
3805 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3806 * intel_uncore_forcewake_irqunlock().
3807 */
75aa3f63
VS
3808#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3809#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3810#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3811
55bc60db
VS
3812/* "Broadcast RGB" property */
3813#define INTEL_BROADCAST_RGB_AUTO 0
3814#define INTEL_BROADCAST_RGB_FULL 1
3815#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3816
f0f59a00 3817static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3818{
666a4537 3819 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3820 return VLV_VGACNTRL;
92e23b99
SJ
3821 else if (INTEL_INFO(dev)->gen >= 5)
3822 return CPU_VGACNTRL;
766aa1c4
VS
3823 else
3824 return VGACNTRL;
3825}
3826
2bb4629a
VS
3827static inline void __user *to_user_ptr(u64 address)
3828{
3829 return (void __user *)(uintptr_t)address;
3830}
3831
df97729f
ID
3832static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3833{
3834 unsigned long j = msecs_to_jiffies(m);
3835
3836 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3837}
3838
7bd0e226
DV
3839static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3840{
3841 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3842}
3843
df97729f
ID
3844static inline unsigned long
3845timespec_to_jiffies_timeout(const struct timespec *value)
3846{
3847 unsigned long j = timespec_to_jiffies(value);
3848
3849 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3850}
3851
dce56b3c
PZ
3852/*
3853 * If you need to wait X milliseconds between events A and B, but event B
3854 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3855 * when event A happened, then just before event B you call this function and
3856 * pass the timestamp as the first argument, and X as the second argument.
3857 */
3858static inline void
3859wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3860{
ec5e0cfb 3861 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3862
3863 /*
3864 * Don't re-read the value of "jiffies" every time since it may change
3865 * behind our back and break the math.
3866 */
3867 tmp_jiffies = jiffies;
3868 target_jiffies = timestamp_jiffies +
3869 msecs_to_jiffies_timeout(to_wait_ms);
3870
3871 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3872 remaining_jiffies = target_jiffies - tmp_jiffies;
3873 while (remaining_jiffies)
3874 remaining_jiffies =
3875 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3876 }
3877}
3878
0bc40be8 3879static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3880 struct drm_i915_gem_request *req)
3881{
0bc40be8
TU
3882 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3883 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3884}
3885
1da177e4 3886#endif