]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: add for_each_port_masked macro
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
585fb111 57
1da177e4
LT
58/* General customization:
59 */
60
1da177e4
LT
61#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
359d2243 63#define DRIVER_DATE "20160314"
1da177e4 64
c883ef1b 65#undef WARN_ON
5f77eeb0
DV
66/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
152b2262 74#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
75#endif
76
cd9bfacb 77#undef WARN_ON_ONCE
152b2262 78#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 79
5f77eeb0
DV
80#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
c883ef1b 82
e2c719b7
RC
83/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
32753cb8
JL
92 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 94 DRM_ERROR(format); \
e2c719b7
RC
95 unlikely(__ret_warn_on); \
96})
97
152b2262
JL
98#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 100
42a8ca4c
JN
101static inline const char *yesno(bool v)
102{
103 return v ? "yes" : "no";
104}
105
87ad3212
JN
106static inline const char *onoff(bool v)
107{
108 return v ? "on" : "off";
109}
110
317c35d1 111enum pipe {
752aa88a 112 INVALID_PIPE = -1,
317c35d1
JB
113 PIPE_A = 0,
114 PIPE_B,
9db4a9c7 115 PIPE_C,
a57c774a
AK
116 _PIPE_EDP,
117 I915_MAX_PIPES = _PIPE_EDP
317c35d1 118};
9db4a9c7 119#define pipe_name(p) ((p) + 'A')
317c35d1 120
a5c961d1
PZ
121enum transcoder {
122 TRANSCODER_A = 0,
123 TRANSCODER_B,
124 TRANSCODER_C,
a57c774a
AK
125 TRANSCODER_EDP,
126 I915_MAX_TRANSCODERS
a5c961d1
PZ
127};
128#define transcoder_name(t) ((t) + 'A')
129
84139d1e 130/*
31409e97
MR
131 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
132 * number of planes per CRTC. Not all platforms really have this many planes,
133 * which means some arrays of size I915_MAX_PLANES may have unused entries
134 * between the topmost sprite plane and the cursor plane.
84139d1e 135 */
80824003
JB
136enum plane {
137 PLANE_A = 0,
138 PLANE_B,
9db4a9c7 139 PLANE_C,
31409e97
MR
140 PLANE_CURSOR,
141 I915_MAX_PLANES,
80824003 142};
9db4a9c7 143#define plane_name(p) ((p) + 'A')
52440211 144
d615a166 145#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 146
2b139522
ED
147enum port {
148 PORT_A = 0,
149 PORT_B,
150 PORT_C,
151 PORT_D,
152 PORT_E,
153 I915_MAX_PORTS
154};
155#define port_name(p) ((p) + 'A')
156
a09caddd 157#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
158
159enum dpio_channel {
160 DPIO_CH0,
161 DPIO_CH1
162};
163
164enum dpio_phy {
165 DPIO_PHY0,
166 DPIO_PHY1
167};
168
b97186f0
PZ
169enum intel_display_power_domain {
170 POWER_DOMAIN_PIPE_A,
171 POWER_DOMAIN_PIPE_B,
172 POWER_DOMAIN_PIPE_C,
173 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
175 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
176 POWER_DOMAIN_TRANSCODER_A,
177 POWER_DOMAIN_TRANSCODER_B,
178 POWER_DOMAIN_TRANSCODER_C,
f52e353e 179 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
180 POWER_DOMAIN_PORT_DDI_A_LANES,
181 POWER_DOMAIN_PORT_DDI_B_LANES,
182 POWER_DOMAIN_PORT_DDI_C_LANES,
183 POWER_DOMAIN_PORT_DDI_D_LANES,
184 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
f0ab43e6 195 POWER_DOMAIN_GMBUS,
dfa57627 196 POWER_DOMAIN_MODESET,
baa70707 197 POWER_DOMAIN_INIT,
bddc7645
ID
198
199 POWER_DOMAIN_NUM,
b97186f0
PZ
200};
201
202#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
203#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
204 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
205#define POWER_DOMAIN_TRANSCODER(tran) \
206 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
207 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 208
1d843f9d
EE
209enum hpd_pin {
210 HPD_NONE = 0,
1d843f9d
EE
211 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
212 HPD_CRT,
213 HPD_SDVO_B,
214 HPD_SDVO_C,
cc24fcdc 215 HPD_PORT_A,
1d843f9d
EE
216 HPD_PORT_B,
217 HPD_PORT_C,
218 HPD_PORT_D,
26951caf 219 HPD_PORT_E,
1d843f9d
EE
220 HPD_NUM_PINS
221};
222
c91711f9
JN
223#define for_each_hpd_pin(__pin) \
224 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
225
5fcece80
JN
226struct i915_hotplug {
227 struct work_struct hotplug_work;
228
229 struct {
230 unsigned long last_jiffies;
231 int count;
232 enum {
233 HPD_ENABLED = 0,
234 HPD_DISABLED = 1,
235 HPD_MARK_DISABLED = 2
236 } state;
237 } stats[HPD_NUM_PINS];
238 u32 event_bits;
239 struct delayed_work reenable_work;
240
241 struct intel_digital_port *irq_port[I915_MAX_PORTS];
242 u32 long_port_mask;
243 u32 short_port_mask;
244 struct work_struct dig_port_work;
245
246 /*
247 * if we get a HPD irq from DP and a HPD irq from non-DP
248 * the non-DP HPD could block the workqueue on a mode config
249 * mutex getting, that userspace may have taken. However
250 * userspace is waiting on the DP workqueue to run which is
251 * blocked behind the non-DP one.
252 */
253 struct workqueue_struct *dp_wq;
254};
255
2a2d5482
CW
256#define I915_GEM_GPU_DOMAINS \
257 (I915_GEM_DOMAIN_RENDER | \
258 I915_GEM_DOMAIN_SAMPLER | \
259 I915_GEM_DOMAIN_COMMAND | \
260 I915_GEM_DOMAIN_INSTRUCTION | \
261 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 262
055e393f
DL
263#define for_each_pipe(__dev_priv, __p) \
264 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
265#define for_each_pipe_masked(__dev_priv, __p, __mask) \
266 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
267 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
268#define for_each_plane(__dev_priv, __pipe, __p) \
269 for ((__p) = 0; \
270 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
271 (__p)++)
3bdcfc0c
DL
272#define for_each_sprite(__dev_priv, __p, __s) \
273 for ((__s) = 0; \
274 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
275 (__s)++)
9db4a9c7 276
c3aeadc8
JN
277#define for_each_port_masked(__port, __ports_mask) \
278 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
279 for_each_if ((__ports_mask) & (1 << (__port)))
280
d79b814d
DL
281#define for_each_crtc(dev, crtc) \
282 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
283
27321ae8
ML
284#define for_each_intel_plane(dev, intel_plane) \
285 list_for_each_entry(intel_plane, \
286 &dev->mode_config.plane_list, \
287 base.head)
288
262cd2e1
VS
289#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
290 list_for_each_entry(intel_plane, \
291 &(dev)->mode_config.plane_list, \
292 base.head) \
95150bdf 293 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 294
d063ae48
DL
295#define for_each_intel_crtc(dev, intel_crtc) \
296 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
297
b2784e15
DL
298#define for_each_intel_encoder(dev, intel_encoder) \
299 list_for_each_entry(intel_encoder, \
300 &(dev)->mode_config.encoder_list, \
301 base.head)
302
3a3371ff
ACO
303#define for_each_intel_connector(dev, intel_connector) \
304 list_for_each_entry(intel_connector, \
305 &dev->mode_config.connector_list, \
306 base.head)
307
6c2b7c12
DV
308#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
309 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 310 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 311
53f5e3ca
JB
312#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
313 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 314 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 315
b04c5bd6
BF
316#define for_each_power_domain(domain, mask) \
317 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 318 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 319
e7b903d2 320struct drm_i915_private;
ad46cb53 321struct i915_mm_struct;
5cc9ed4b 322struct i915_mmu_object;
e7b903d2 323
a6f766f3
CW
324struct drm_i915_file_private {
325 struct drm_i915_private *dev_priv;
326 struct drm_file *file;
327
328 struct {
329 spinlock_t lock;
330 struct list_head request_list;
d0bc54f2
CW
331/* 20ms is a fairly arbitrary limit (greater than the average frame time)
332 * chosen to prevent the CPU getting more than a frame ahead of the GPU
333 * (when using lax throttling for the frontbuffer). We also use it to
334 * offer free GPU waitboosts for severely congested workloads.
335 */
336#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
337 } mm;
338 struct idr context_idr;
339
2e1b8730
CW
340 struct intel_rps_client {
341 struct list_head link;
342 unsigned boosts;
343 } rps;
a6f766f3 344
de1add36 345 unsigned int bsd_ring;
a6f766f3
CW
346};
347
e69d0bc1
DV
348/* Used by dp and fdi links */
349struct intel_link_m_n {
350 uint32_t tu;
351 uint32_t gmch_m;
352 uint32_t gmch_n;
353 uint32_t link_m;
354 uint32_t link_n;
355};
356
357void intel_link_compute_m_n(int bpp, int nlanes,
358 int pixel_clock, int link_clock,
359 struct intel_link_m_n *m_n);
360
1da177e4
LT
361/* Interface history:
362 *
363 * 1.1: Original.
0d6aa60b
DA
364 * 1.2: Add Power Management
365 * 1.3: Add vblank support
de227f5f 366 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 367 * 1.5: Add vblank pipe configuration
2228ed67
MD
368 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
369 * - Support vertical blank on secondary display pipe
1da177e4
LT
370 */
371#define DRIVER_MAJOR 1
2228ed67 372#define DRIVER_MINOR 6
1da177e4
LT
373#define DRIVER_PATCHLEVEL 0
374
23bc5982 375#define WATCH_LISTS 0
673a394b 376
0a3e67a4
JB
377struct opregion_header;
378struct opregion_acpi;
379struct opregion_swsci;
380struct opregion_asle;
381
8ee1c3db 382struct intel_opregion {
115719fc
WD
383 struct opregion_header *header;
384 struct opregion_acpi *acpi;
385 struct opregion_swsci *swsci;
ebde53c7
JN
386 u32 swsci_gbda_sub_functions;
387 u32 swsci_sbcb_sub_functions;
115719fc 388 struct opregion_asle *asle;
04ebaadb 389 void *rvda;
82730385 390 const void *vbt;
ada8f955 391 u32 vbt_size;
115719fc 392 u32 *lid_state;
91a60f20 393 struct work_struct asle_work;
8ee1c3db 394};
44834a67 395#define OPREGION_SIZE (8*1024)
8ee1c3db 396
6ef3d427
CW
397struct intel_overlay;
398struct intel_overlay_error_state;
399
de151cf6 400#define I915_FENCE_REG_NONE -1
42b5aeab
VS
401#define I915_MAX_NUM_FENCES 32
402/* 32 fences + sign bit for FENCE_REG_NONE */
403#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
404
405struct drm_i915_fence_reg {
007cc8ac 406 struct list_head lru_list;
caea7476 407 struct drm_i915_gem_object *obj;
1690e1eb 408 int pin_count;
de151cf6 409};
7c1c2871 410
9b9d172d 411struct sdvo_device_mapping {
e957d772 412 u8 initialized;
9b9d172d 413 u8 dvo_port;
414 u8 slave_addr;
415 u8 dvo_wiring;
e957d772 416 u8 i2c_pin;
b1083333 417 u8 ddc_pin;
9b9d172d 418};
419
c4a1d9e4
CW
420struct intel_display_error_state;
421
63eeaf38 422struct drm_i915_error_state {
742cbee8 423 struct kref ref;
585b0288
BW
424 struct timeval time;
425
cb383002 426 char error_msg[128];
eb5be9d0 427 int iommu;
48b031e3 428 u32 reset_count;
62d5d69b 429 u32 suspend_count;
cb383002 430
585b0288 431 /* Generic register state */
63eeaf38
JB
432 u32 eir;
433 u32 pgtbl_er;
be998e2e 434 u32 ier;
885ea5a8 435 u32 gtier[4];
b9a3906b 436 u32 ccid;
0f3b6849
CW
437 u32 derrmr;
438 u32 forcewake;
585b0288
BW
439 u32 error; /* gen6+ */
440 u32 err_int; /* gen7 */
6c826f34
MK
441 u32 fault_data0; /* gen8, gen9 */
442 u32 fault_data1; /* gen8, gen9 */
585b0288 443 u32 done_reg;
91ec5d11
BW
444 u32 gac_eco;
445 u32 gam_ecochk;
446 u32 gab_ctl;
447 u32 gfx_mode;
585b0288 448 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
449 u64 fence[I915_MAX_NUM_FENCES];
450 struct intel_overlay_error_state *overlay;
451 struct intel_display_error_state *display;
0ca36d78 452 struct drm_i915_error_object *semaphore_obj;
585b0288 453
52d39a21 454 struct drm_i915_error_ring {
372fbb8e 455 bool valid;
362b8af7
BW
456 /* Software tracked state */
457 bool waiting;
458 int hangcheck_score;
459 enum intel_ring_hangcheck_action hangcheck_action;
460 int num_requests;
461
462 /* our own tracking of ring head and tail */
463 u32 cpu_ring_head;
464 u32 cpu_ring_tail;
465
666796da 466 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
467
468 /* Register state */
94f8cf10 469 u32 start;
362b8af7
BW
470 u32 tail;
471 u32 head;
472 u32 ctl;
473 u32 hws;
474 u32 ipeir;
475 u32 ipehr;
476 u32 instdone;
362b8af7
BW
477 u32 bbstate;
478 u32 instpm;
479 u32 instps;
480 u32 seqno;
481 u64 bbaddr;
50877445 482 u64 acthd;
362b8af7 483 u32 fault_reg;
13ffadd1 484 u64 faddr;
362b8af7 485 u32 rc_psmi; /* sleep state */
666796da 486 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 487
52d39a21
CW
488 struct drm_i915_error_object {
489 int page_count;
e1f12325 490 u64 gtt_offset;
52d39a21 491 u32 *pages[0];
ab0e7ff9 492 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 493
f85db059 494 struct drm_i915_error_object *wa_ctx;
495
52d39a21
CW
496 struct drm_i915_error_request {
497 long jiffies;
498 u32 seqno;
ee4f42b1 499 u32 tail;
52d39a21 500 } *requests;
6c7a01ec
BW
501
502 struct {
503 u32 gfx_mode;
504 union {
505 u64 pdp[4];
506 u32 pp_dir_base;
507 };
508 } vm_info;
ab0e7ff9
CW
509
510 pid_t pid;
511 char comm[TASK_COMM_LEN];
666796da 512 } ring[I915_NUM_ENGINES];
3a448734 513
9df30794 514 struct drm_i915_error_buffer {
a779e5ab 515 u32 size;
9df30794 516 u32 name;
666796da 517 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 518 u64 gtt_offset;
9df30794
CW
519 u32 read_domains;
520 u32 write_domain;
4b9de737 521 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
522 s32 pinned:2;
523 u32 tiling:2;
524 u32 dirty:1;
525 u32 purgeable:1;
5cc9ed4b 526 u32 userptr:1;
5d1333fc 527 s32 ring:4;
f56383cb 528 u32 cache_level:3;
95f5301d 529 } **active_bo, **pinned_bo;
6c7a01ec 530
95f5301d 531 u32 *active_bo_count, *pinned_bo_count;
3a448734 532 u32 vm_count;
63eeaf38
JB
533};
534
7bd688cd 535struct intel_connector;
820d2d77 536struct intel_encoder;
5cec258b 537struct intel_crtc_state;
5724dbd1 538struct intel_initial_plane_config;
0e8ffe1b 539struct intel_crtc;
ee9300bb
DV
540struct intel_limit;
541struct dpll;
b8cecdf5 542
e70236a8 543struct drm_i915_display_funcs {
e70236a8
JB
544 int (*get_display_clock_speed)(struct drm_device *dev);
545 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
546 /**
547 * find_dpll() - Find the best values for the PLL
548 * @limit: limits for the PLL
549 * @crtc: current CRTC
550 * @target: target frequency in kHz
551 * @refclk: reference clock frequency in kHz
552 * @match_clock: if provided, @best_clock P divider must
553 * match the P divider from @match_clock
554 * used for LVDS downclocking
555 * @best_clock: best PLL values found
556 *
557 * Returns true on success, false on failure.
558 */
559 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 560 struct intel_crtc_state *crtc_state,
ee9300bb
DV
561 int target, int refclk,
562 struct dpll *match_clock,
563 struct dpll *best_clock);
e3bddded 564 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
565 int (*compute_intermediate_wm)(struct drm_device *dev,
566 struct intel_crtc *intel_crtc,
567 struct intel_crtc_state *newstate);
568 void (*initial_watermarks)(struct intel_crtc_state *cstate);
569 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 570 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
571 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
572 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
573 /* Returns the active state of the crtc, and if the crtc is active,
574 * fills out the pipe-config with the hw state. */
575 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 576 struct intel_crtc_state *);
5724dbd1
DL
577 void (*get_initial_plane_config)(struct intel_crtc *,
578 struct intel_initial_plane_config *);
190f68c5
ACO
579 int (*crtc_compute_clock)(struct intel_crtc *crtc,
580 struct intel_crtc_state *crtc_state);
76e5a89c
DV
581 void (*crtc_enable)(struct drm_crtc *crtc);
582 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
583 void (*audio_codec_enable)(struct drm_connector *connector,
584 struct intel_encoder *encoder,
5e7234c9 585 const struct drm_display_mode *adjusted_mode);
69bfe1a9 586 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 587 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 588 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
589 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
590 struct drm_framebuffer *fb,
ed8d1975 591 struct drm_i915_gem_object *obj,
6258fbe2 592 struct drm_i915_gem_request *req,
ed8d1975 593 uint32_t flags);
20afbda2 594 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
595 /* clock updates for mode set */
596 /* cursor updates */
597 /* render clock increase/decrease */
598 /* display clock increase/decrease */
599 /* pll clock increase/decrease */
e70236a8
JB
600};
601
48c1026a
MK
602enum forcewake_domain_id {
603 FW_DOMAIN_ID_RENDER = 0,
604 FW_DOMAIN_ID_BLITTER,
605 FW_DOMAIN_ID_MEDIA,
606
607 FW_DOMAIN_ID_COUNT
608};
609
610enum forcewake_domains {
611 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
612 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
613 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
614 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
615 FORCEWAKE_BLITTER |
616 FORCEWAKE_MEDIA)
617};
618
907b28c5 619struct intel_uncore_funcs {
c8d9a590 620 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 621 enum forcewake_domains domains);
c8d9a590 622 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 623 enum forcewake_domains domains);
0b274481 624
f0f59a00
VS
625 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
626 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
627 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
628 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 629
f0f59a00 630 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 631 uint8_t val, bool trace);
f0f59a00 632 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 633 uint16_t val, bool trace);
f0f59a00 634 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 635 uint32_t val, bool trace);
f0f59a00 636 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 637 uint64_t val, bool trace);
990bbdad
CW
638};
639
907b28c5
CW
640struct intel_uncore {
641 spinlock_t lock; /** lock is also taken in irq contexts. */
642
643 struct intel_uncore_funcs funcs;
644
645 unsigned fifo_count;
48c1026a 646 enum forcewake_domains fw_domains;
b2cff0db
CW
647
648 struct intel_uncore_forcewake_domain {
649 struct drm_i915_private *i915;
48c1026a 650 enum forcewake_domain_id id;
b2cff0db
CW
651 unsigned wake_count;
652 struct timer_list timer;
f0f59a00 653 i915_reg_t reg_set;
05a2fb15
MK
654 u32 val_set;
655 u32 val_clear;
f0f59a00
VS
656 i915_reg_t reg_ack;
657 i915_reg_t reg_post;
05a2fb15 658 u32 val_reset;
b2cff0db 659 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
660
661 int unclaimed_mmio_check;
b2cff0db
CW
662};
663
664/* Iterate over initialised fw domains */
665#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
666 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
667 (i__) < FW_DOMAIN_ID_COUNT; \
668 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 669 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
670
671#define for_each_fw_domain(domain__, dev_priv__, i__) \
672 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 673
b6e7d894
DL
674#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
675#define CSR_VERSION_MAJOR(version) ((version) >> 16)
676#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
677
eb805623 678struct intel_csr {
8144ac59 679 struct work_struct work;
eb805623 680 const char *fw_path;
a7f749f9 681 uint32_t *dmc_payload;
eb805623 682 uint32_t dmc_fw_size;
b6e7d894 683 uint32_t version;
eb805623 684 uint32_t mmio_count;
f0f59a00 685 i915_reg_t mmioaddr[8];
eb805623 686 uint32_t mmiodata[8];
832dba88 687 uint32_t dc_state;
a37baf3b 688 uint32_t allowed_dc_mask;
eb805623
DV
689};
690
79fc46df
DL
691#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
692 func(is_mobile) sep \
693 func(is_i85x) sep \
694 func(is_i915g) sep \
695 func(is_i945gm) sep \
696 func(is_g33) sep \
697 func(need_gfx_hws) sep \
698 func(is_g4x) sep \
699 func(is_pineview) sep \
700 func(is_broadwater) sep \
701 func(is_crestline) sep \
702 func(is_ivybridge) sep \
703 func(is_valleyview) sep \
666a4537 704 func(is_cherryview) sep \
79fc46df 705 func(is_haswell) sep \
7201c0b3 706 func(is_skylake) sep \
7526ac19 707 func(is_broxton) sep \
ef11bdb3 708 func(is_kabylake) sep \
b833d685 709 func(is_preliminary) sep \
79fc46df
DL
710 func(has_fbc) sep \
711 func(has_pipe_cxsr) sep \
712 func(has_hotplug) sep \
713 func(cursor_needs_physical) sep \
714 func(has_overlay) sep \
715 func(overlay_needs_physical) sep \
716 func(supports_tv) sep \
dd93be58 717 func(has_llc) sep \
ca377809 718 func(has_snoop) sep \
30568c45
DL
719 func(has_ddi) sep \
720 func(has_fpga_dbg)
c96ea64e 721
a587f779
DL
722#define DEFINE_FLAG(name) u8 name:1
723#define SEP_SEMICOLON ;
c96ea64e 724
cfdf1fa2 725struct intel_device_info {
10fce67a 726 u32 display_mmio_offset;
87f1f465 727 u16 device_id;
7eb552ae 728 u8 num_pipes:3;
d615a166 729 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 730 u8 gen;
73ae478c 731 u8 ring_mask; /* Rings supported by the HW */
a587f779 732 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
733 /* Register offsets for the various display pipes and transcoders */
734 int pipe_offsets[I915_MAX_TRANSCODERS];
735 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 736 int palette_offsets[I915_MAX_PIPES];
5efb3e28 737 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
738
739 /* Slice/subslice/EU info */
740 u8 slice_total;
741 u8 subslice_total;
742 u8 subslice_per_slice;
743 u8 eu_total;
744 u8 eu_per_subslice;
b7668791
DL
745 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
746 u8 subslice_7eu[3];
3873218f
JM
747 u8 has_slice_pg:1;
748 u8 has_subslice_pg:1;
749 u8 has_eu_pg:1;
cfdf1fa2
KH
750};
751
a587f779
DL
752#undef DEFINE_FLAG
753#undef SEP_SEMICOLON
754
7faf1ab2
DV
755enum i915_cache_level {
756 I915_CACHE_NONE = 0,
350ec881
CW
757 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
758 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
759 caches, eg sampler/render caches, and the
760 large Last-Level-Cache. LLC is coherent with
761 the CPU, but L3 is only visible to the GPU. */
651d794f 762 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
763};
764
e59ec13d
MK
765struct i915_ctx_hang_stats {
766 /* This context had batch pending when hang was declared */
767 unsigned batch_pending;
768
769 /* This context had batch active when hang was declared */
770 unsigned batch_active;
be62acb4
MK
771
772 /* Time when this context was last blamed for a GPU reset */
773 unsigned long guilty_ts;
774
676fa572
CW
775 /* If the contexts causes a second GPU hang within this time,
776 * it is permanently banned from submitting any more work.
777 */
778 unsigned long ban_period_seconds;
779
be62acb4
MK
780 /* This context is banned to submit more work */
781 bool banned;
e59ec13d 782};
40521054
BW
783
784/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 785#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
786
787#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
788/**
789 * struct intel_context - as the name implies, represents a context.
790 * @ref: reference count.
791 * @user_handle: userspace tracking identity for this context.
792 * @remap_slice: l3 row remapping information.
b1b38278
DW
793 * @flags: context specific flags:
794 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
795 * @file_priv: filp associated with this context (NULL for global default
796 * context).
797 * @hang_stats: information about the role of this context in possible GPU
798 * hangs.
7df113e4 799 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
800 * @legacy_hw_ctx: render context backing object and whether it is correctly
801 * initialized (legacy ring submission mechanism only).
802 * @link: link in the global list of contexts.
803 *
804 * Contexts are memory images used by the hardware to store copies of their
805 * internal state.
806 */
273497e5 807struct intel_context {
dce3271b 808 struct kref ref;
821d66dd 809 int user_handle;
3ccfd19d 810 uint8_t remap_slice;
9ea4feec 811 struct drm_i915_private *i915;
b1b38278 812 int flags;
40521054 813 struct drm_i915_file_private *file_priv;
e59ec13d 814 struct i915_ctx_hang_stats hang_stats;
ae6c4806 815 struct i915_hw_ppgtt *ppgtt;
a33afea5 816
c9e003af 817 /* Legacy ring buffer submission */
ea0c76f8
OM
818 struct {
819 struct drm_i915_gem_object *rcs_state;
820 bool initialized;
821 } legacy_hw_ctx;
822
c9e003af
OM
823 /* Execlists */
824 struct {
825 struct drm_i915_gem_object *state;
84c2377f 826 struct intel_ringbuffer *ringbuf;
a7cbedec 827 int pin_count;
ca82580c
TU
828 struct i915_vma *lrc_vma;
829 u64 lrc_desc;
82352e90 830 uint32_t *lrc_reg_state;
666796da 831 } engine[I915_NUM_ENGINES];
c9e003af 832
a33afea5 833 struct list_head link;
40521054
BW
834};
835
a4001f1b
PZ
836enum fb_op_origin {
837 ORIGIN_GTT,
838 ORIGIN_CPU,
839 ORIGIN_CS,
840 ORIGIN_FLIP,
74b4ea1e 841 ORIGIN_DIRTYFB,
a4001f1b
PZ
842};
843
ab34a7e8 844struct intel_fbc {
25ad93fd
PZ
845 /* This is always the inner lock when overlapping with struct_mutex and
846 * it's the outer lock when overlapping with stolen_lock. */
847 struct mutex lock;
5e59f717 848 unsigned threshold;
dbef0f15
PZ
849 unsigned int possible_framebuffer_bits;
850 unsigned int busy_bits;
010cf73d 851 unsigned int visible_pipes_mask;
e35fef21 852 struct intel_crtc *crtc;
5c3fe8b0 853
c4213885 854 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
855 struct drm_mm_node *compressed_llb;
856
da46f936
RV
857 bool false_color;
858
d029bcad 859 bool enabled;
0e631adc 860 bool active;
9adccc60 861
aaf78d27
PZ
862 struct intel_fbc_state_cache {
863 struct {
864 unsigned int mode_flags;
865 uint32_t hsw_bdw_pixel_rate;
866 } crtc;
867
868 struct {
869 unsigned int rotation;
870 int src_w;
871 int src_h;
872 bool visible;
873 } plane;
874
875 struct {
876 u64 ilk_ggtt_offset;
aaf78d27
PZ
877 uint32_t pixel_format;
878 unsigned int stride;
879 int fence_reg;
880 unsigned int tiling_mode;
881 } fb;
882 } state_cache;
883
b183b3f1
PZ
884 struct intel_fbc_reg_params {
885 struct {
886 enum pipe pipe;
887 enum plane plane;
888 unsigned int fence_y_offset;
889 } crtc;
890
891 struct {
892 u64 ggtt_offset;
b183b3f1
PZ
893 uint32_t pixel_format;
894 unsigned int stride;
895 int fence_reg;
896 } fb;
897
898 int cfb_size;
899 } params;
900
5c3fe8b0 901 struct intel_fbc_work {
128d7356 902 bool scheduled;
ca18d51d 903 u32 scheduled_vblank;
128d7356 904 struct work_struct work;
128d7356 905 } work;
5c3fe8b0 906
bf6189c6 907 const char *no_fbc_reason;
b5e50c3f
JB
908};
909
96178eeb
VK
910/**
911 * HIGH_RR is the highest eDP panel refresh rate read from EDID
912 * LOW_RR is the lowest eDP panel refresh rate found from EDID
913 * parsing for same resolution.
914 */
915enum drrs_refresh_rate_type {
916 DRRS_HIGH_RR,
917 DRRS_LOW_RR,
918 DRRS_MAX_RR, /* RR count */
919};
920
921enum drrs_support_type {
922 DRRS_NOT_SUPPORTED = 0,
923 STATIC_DRRS_SUPPORT = 1,
924 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
925};
926
2807cf69 927struct intel_dp;
96178eeb
VK
928struct i915_drrs {
929 struct mutex mutex;
930 struct delayed_work work;
931 struct intel_dp *dp;
932 unsigned busy_frontbuffer_bits;
933 enum drrs_refresh_rate_type refresh_rate_type;
934 enum drrs_support_type type;
935};
936
a031d709 937struct i915_psr {
f0355c4a 938 struct mutex lock;
a031d709
RV
939 bool sink_support;
940 bool source_ok;
2807cf69 941 struct intel_dp *enabled;
7c8f8a70
RV
942 bool active;
943 struct delayed_work work;
9ca15301 944 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
945 bool psr2_support;
946 bool aux_frame_sync;
60e5ffe3 947 bool link_standby;
3f51e471 948};
5c3fe8b0 949
3bad0781 950enum intel_pch {
f0350830 951 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
952 PCH_IBX, /* Ibexpeak PCH */
953 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 954 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 955 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 956 PCH_NOP,
3bad0781
ZW
957};
958
988d6ee8
PZ
959enum intel_sbi_destination {
960 SBI_ICLK,
961 SBI_MPHY,
962};
963
b690e96c 964#define QUIRK_PIPEA_FORCE (1<<0)
435793df 965#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 966#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 967#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 968#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 969#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 970
8be48d92 971struct intel_fbdev;
1630fe75 972struct intel_fbc_work;
38651674 973
c2b9152f
DV
974struct intel_gmbus {
975 struct i2c_adapter adapter;
f2ce9faf 976 u32 force_bit;
c2b9152f 977 u32 reg0;
f0f59a00 978 i915_reg_t gpio_reg;
c167a6fc 979 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
980 struct drm_i915_private *dev_priv;
981};
982
f4c956ad 983struct i915_suspend_saved_registers {
e948e994 984 u32 saveDSPARB;
ba8bbcf6 985 u32 saveLVDS;
585fb111
JB
986 u32 savePP_ON_DELAYS;
987 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
988 u32 savePP_ON;
989 u32 savePP_OFF;
990 u32 savePP_CONTROL;
585fb111 991 u32 savePP_DIVISOR;
ba8bbcf6 992 u32 saveFBC_CONTROL;
1f84e550 993 u32 saveCACHE_MODE_0;
1f84e550 994 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
995 u32 saveSWF0[16];
996 u32 saveSWF1[16];
85fa792b 997 u32 saveSWF3[3];
4b9de737 998 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 999 u32 savePCH_PORT_HOTPLUG;
9f49c376 1000 u16 saveGCDGMBUS;
f4c956ad 1001};
c85aa885 1002
ddeea5b0
ID
1003struct vlv_s0ix_state {
1004 /* GAM */
1005 u32 wr_watermark;
1006 u32 gfx_prio_ctrl;
1007 u32 arb_mode;
1008 u32 gfx_pend_tlb0;
1009 u32 gfx_pend_tlb1;
1010 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1011 u32 media_max_req_count;
1012 u32 gfx_max_req_count;
1013 u32 render_hwsp;
1014 u32 ecochk;
1015 u32 bsd_hwsp;
1016 u32 blt_hwsp;
1017 u32 tlb_rd_addr;
1018
1019 /* MBC */
1020 u32 g3dctl;
1021 u32 gsckgctl;
1022 u32 mbctl;
1023
1024 /* GCP */
1025 u32 ucgctl1;
1026 u32 ucgctl3;
1027 u32 rcgctl1;
1028 u32 rcgctl2;
1029 u32 rstctl;
1030 u32 misccpctl;
1031
1032 /* GPM */
1033 u32 gfxpause;
1034 u32 rpdeuhwtc;
1035 u32 rpdeuc;
1036 u32 ecobus;
1037 u32 pwrdwnupctl;
1038 u32 rp_down_timeout;
1039 u32 rp_deucsw;
1040 u32 rcubmabdtmr;
1041 u32 rcedata;
1042 u32 spare2gh;
1043
1044 /* Display 1 CZ domain */
1045 u32 gt_imr;
1046 u32 gt_ier;
1047 u32 pm_imr;
1048 u32 pm_ier;
1049 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1050
1051 /* GT SA CZ domain */
1052 u32 tilectl;
1053 u32 gt_fifoctl;
1054 u32 gtlc_wake_ctrl;
1055 u32 gtlc_survive;
1056 u32 pmwgicz;
1057
1058 /* Display 2 CZ domain */
1059 u32 gu_ctl0;
1060 u32 gu_ctl1;
9c25210f 1061 u32 pcbr;
ddeea5b0
ID
1062 u32 clock_gate_dis2;
1063};
1064
bf225f20
CW
1065struct intel_rps_ei {
1066 u32 cz_clock;
1067 u32 render_c0;
1068 u32 media_c0;
31685c25
D
1069};
1070
c85aa885 1071struct intel_gen6_power_mgmt {
d4d70aa5
ID
1072 /*
1073 * work, interrupts_enabled and pm_iir are protected by
1074 * dev_priv->irq_lock
1075 */
c85aa885 1076 struct work_struct work;
d4d70aa5 1077 bool interrupts_enabled;
c85aa885 1078 u32 pm_iir;
59cdb63d 1079
b39fb297
BW
1080 /* Frequencies are stored in potentially platform dependent multiples.
1081 * In other words, *_freq needs to be multiplied by X to be interesting.
1082 * Soft limits are those which are used for the dynamic reclocking done
1083 * by the driver (raise frequencies under heavy loads, and lower for
1084 * lighter loads). Hard limits are those imposed by the hardware.
1085 *
1086 * A distinction is made for overclocking, which is never enabled by
1087 * default, and is considered to be above the hard limit if it's
1088 * possible at all.
1089 */
1090 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1091 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1092 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1093 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1094 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1095 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1096 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1097 u8 rp1_freq; /* "less than" RP0 power/freqency */
1098 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1099
8fb55197
CW
1100 u8 up_threshold; /* Current %busy required to uplock */
1101 u8 down_threshold; /* Current %busy required to downclock */
1102
dd75fdc8
CW
1103 int last_adj;
1104 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1105
8d3afd7d
CW
1106 spinlock_t client_lock;
1107 struct list_head clients;
1108 bool client_boost;
1109
c0951f0c 1110 bool enabled;
1a01ab3b 1111 struct delayed_work delayed_resume_work;
1854d5ca 1112 unsigned boosts;
4fc688ce 1113
2e1b8730 1114 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1115
bf225f20
CW
1116 /* manual wa residency calculations */
1117 struct intel_rps_ei up_ei, down_ei;
1118
4fc688ce
JB
1119 /*
1120 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1121 * Must be taken after struct_mutex if nested. Note that
1122 * this lock may be held for long periods of time when
1123 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1124 */
1125 struct mutex hw_lock;
c85aa885
DV
1126};
1127
1a240d4d
DV
1128/* defined intel_pm.c */
1129extern spinlock_t mchdev_lock;
1130
c85aa885
DV
1131struct intel_ilk_power_mgmt {
1132 u8 cur_delay;
1133 u8 min_delay;
1134 u8 max_delay;
1135 u8 fmax;
1136 u8 fstart;
1137
1138 u64 last_count1;
1139 unsigned long last_time1;
1140 unsigned long chipset_power;
1141 u64 last_count2;
5ed0bdf2 1142 u64 last_time2;
c85aa885
DV
1143 unsigned long gfx_power;
1144 u8 corr;
1145
1146 int c_m;
1147 int r_t;
1148};
1149
c6cb582e
ID
1150struct drm_i915_private;
1151struct i915_power_well;
1152
1153struct i915_power_well_ops {
1154 /*
1155 * Synchronize the well's hw state to match the current sw state, for
1156 * example enable/disable it based on the current refcount. Called
1157 * during driver init and resume time, possibly after first calling
1158 * the enable/disable handlers.
1159 */
1160 void (*sync_hw)(struct drm_i915_private *dev_priv,
1161 struct i915_power_well *power_well);
1162 /*
1163 * Enable the well and resources that depend on it (for example
1164 * interrupts located on the well). Called after the 0->1 refcount
1165 * transition.
1166 */
1167 void (*enable)(struct drm_i915_private *dev_priv,
1168 struct i915_power_well *power_well);
1169 /*
1170 * Disable the well and resources that depend on it. Called after
1171 * the 1->0 refcount transition.
1172 */
1173 void (*disable)(struct drm_i915_private *dev_priv,
1174 struct i915_power_well *power_well);
1175 /* Returns the hw enabled state. */
1176 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1177 struct i915_power_well *power_well);
1178};
1179
a38911a3
WX
1180/* Power well structure for haswell */
1181struct i915_power_well {
c1ca727f 1182 const char *name;
6f3ef5dd 1183 bool always_on;
a38911a3
WX
1184 /* power well enable/disable usage count */
1185 int count;
bfafe93a
ID
1186 /* cached hw enabled state */
1187 bool hw_enabled;
c1ca727f 1188 unsigned long domains;
77961eb9 1189 unsigned long data;
c6cb582e 1190 const struct i915_power_well_ops *ops;
a38911a3
WX
1191};
1192
83c00f55 1193struct i915_power_domains {
baa70707
ID
1194 /*
1195 * Power wells needed for initialization at driver init and suspend
1196 * time are on. They are kept on until after the first modeset.
1197 */
1198 bool init_power_on;
0d116a29 1199 bool initializing;
c1ca727f 1200 int power_well_count;
baa70707 1201
83c00f55 1202 struct mutex lock;
1da51581 1203 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1204 struct i915_power_well *power_wells;
83c00f55
ID
1205};
1206
35a85ac6 1207#define MAX_L3_SLICES 2
a4da4fa4 1208struct intel_l3_parity {
35a85ac6 1209 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1210 struct work_struct error_work;
35a85ac6 1211 int which_slice;
a4da4fa4
DV
1212};
1213
4b5aed62 1214struct i915_gem_mm {
4b5aed62
DV
1215 /** Memory allocator for GTT stolen memory */
1216 struct drm_mm stolen;
92e97d2f
PZ
1217 /** Protects the usage of the GTT stolen memory allocator. This is
1218 * always the inner lock when overlapping with struct_mutex. */
1219 struct mutex stolen_lock;
1220
4b5aed62
DV
1221 /** List of all objects in gtt_space. Used to restore gtt
1222 * mappings on resume */
1223 struct list_head bound_list;
1224 /**
1225 * List of objects which are not bound to the GTT (thus
1226 * are idle and not used by the GPU) but still have
1227 * (presumably uncached) pages still attached.
1228 */
1229 struct list_head unbound_list;
1230
1231 /** Usable portion of the GTT for GEM */
1232 unsigned long stolen_base; /* limited to low memory (32-bit) */
1233
4b5aed62
DV
1234 /** PPGTT used for aliasing the PPGTT with the GTT */
1235 struct i915_hw_ppgtt *aliasing_ppgtt;
1236
2cfcd32a 1237 struct notifier_block oom_notifier;
ceabbba5 1238 struct shrinker shrinker;
4b5aed62
DV
1239 bool shrinker_no_lock_stealing;
1240
4b5aed62
DV
1241 /** LRU list of objects with fence regs on them. */
1242 struct list_head fence_list;
1243
1244 /**
1245 * We leave the user IRQ off as much as possible,
1246 * but this means that requests will finish and never
1247 * be retired once the system goes idle. Set a timer to
1248 * fire periodically while the ring is running. When it
1249 * fires, go retire requests.
1250 */
1251 struct delayed_work retire_work;
1252
b29c19b6
CW
1253 /**
1254 * When we detect an idle GPU, we want to turn on
1255 * powersaving features. So once we see that there
1256 * are no more requests outstanding and no more
1257 * arrive within a small period of time, we fire
1258 * off the idle_work.
1259 */
1260 struct delayed_work idle_work;
1261
4b5aed62
DV
1262 /**
1263 * Are we in a non-interruptible section of code like
1264 * modesetting?
1265 */
1266 bool interruptible;
1267
f62a0076
CW
1268 /**
1269 * Is the GPU currently considered idle, or busy executing userspace
1270 * requests? Whilst idle, we attempt to power down the hardware and
1271 * display clocks. In order to reduce the effect on performance, there
1272 * is a slight delay before we do so.
1273 */
1274 bool busy;
1275
bdf1e7e3 1276 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1277 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1278
4b5aed62
DV
1279 /** Bit 6 swizzling required for X tiling */
1280 uint32_t bit_6_swizzle_x;
1281 /** Bit 6 swizzling required for Y tiling */
1282 uint32_t bit_6_swizzle_y;
1283
4b5aed62 1284 /* accounting, useful for userland debugging */
c20e8355 1285 spinlock_t object_stat_lock;
4b5aed62
DV
1286 size_t object_memory;
1287 u32 object_count;
1288};
1289
edc3d884 1290struct drm_i915_error_state_buf {
0a4cd7c8 1291 struct drm_i915_private *i915;
edc3d884
MK
1292 unsigned bytes;
1293 unsigned size;
1294 int err;
1295 u8 *buf;
1296 loff_t start;
1297 loff_t pos;
1298};
1299
fc16b48b
MK
1300struct i915_error_state_file_priv {
1301 struct drm_device *dev;
1302 struct drm_i915_error_state *error;
1303};
1304
99584db3
DV
1305struct i915_gpu_error {
1306 /* For hangcheck timer */
1307#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1308#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1309 /* Hang gpu twice in this window and your context gets banned */
1310#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1311
737b1506
CW
1312 struct workqueue_struct *hangcheck_wq;
1313 struct delayed_work hangcheck_work;
99584db3
DV
1314
1315 /* For reset and error_state handling. */
1316 spinlock_t lock;
1317 /* Protected by the above dev->gpu_error.lock. */
1318 struct drm_i915_error_state *first_error;
094f9a54
CW
1319
1320 unsigned long missed_irq_rings;
1321
1f83fee0 1322 /**
2ac0f450 1323 * State variable controlling the reset flow and count
1f83fee0 1324 *
2ac0f450
MK
1325 * This is a counter which gets incremented when reset is triggered,
1326 * and again when reset has been handled. So odd values (lowest bit set)
1327 * means that reset is in progress and even values that
1328 * (reset_counter >> 1):th reset was successfully completed.
1329 *
1330 * If reset is not completed succesfully, the I915_WEDGE bit is
1331 * set meaning that hardware is terminally sour and there is no
1332 * recovery. All waiters on the reset_queue will be woken when
1333 * that happens.
1334 *
1335 * This counter is used by the wait_seqno code to notice that reset
1336 * event happened and it needs to restart the entire ioctl (since most
1337 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1338 *
1339 * This is important for lock-free wait paths, where no contended lock
1340 * naturally enforces the correct ordering between the bail-out of the
1341 * waiter and the gpu reset work code.
1f83fee0
DV
1342 */
1343 atomic_t reset_counter;
1344
1f83fee0 1345#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1346#define I915_WEDGED (1 << 31)
1f83fee0
DV
1347
1348 /**
1349 * Waitqueue to signal when the reset has completed. Used by clients
1350 * that wait for dev_priv->mm.wedged to settle.
1351 */
1352 wait_queue_head_t reset_queue;
33196ded 1353
88b4aa87
MK
1354 /* Userspace knobs for gpu hang simulation;
1355 * combines both a ring mask, and extra flags
1356 */
1357 u32 stop_rings;
1358#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1359#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1360
1361 /* For missed irq/seqno simulation. */
1362 unsigned int test_irq_rings;
6689c167
MA
1363
1364 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1365 bool reload_in_reset;
99584db3
DV
1366};
1367
b8efb17b
ZR
1368enum modeset_restore {
1369 MODESET_ON_LID_OPEN,
1370 MODESET_DONE,
1371 MODESET_SUSPENDED,
1372};
1373
500ea70d
RV
1374#define DP_AUX_A 0x40
1375#define DP_AUX_B 0x10
1376#define DP_AUX_C 0x20
1377#define DP_AUX_D 0x30
1378
11c1b657
XZ
1379#define DDC_PIN_B 0x05
1380#define DDC_PIN_C 0x04
1381#define DDC_PIN_D 0x06
1382
6acab15a 1383struct ddi_vbt_port_info {
ce4dd49e
DL
1384 /*
1385 * This is an index in the HDMI/DVI DDI buffer translation table.
1386 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1387 * populate this field.
1388 */
1389#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1390 uint8_t hdmi_level_shift;
311a2094
PZ
1391
1392 uint8_t supports_dvi:1;
1393 uint8_t supports_hdmi:1;
1394 uint8_t supports_dp:1;
500ea70d
RV
1395
1396 uint8_t alternate_aux_channel;
11c1b657 1397 uint8_t alternate_ddc_pin;
75067dde
AK
1398
1399 uint8_t dp_boost_level;
1400 uint8_t hdmi_boost_level;
6acab15a
PZ
1401};
1402
bfd7ebda
RV
1403enum psr_lines_to_wait {
1404 PSR_0_LINES_TO_WAIT = 0,
1405 PSR_1_LINE_TO_WAIT,
1406 PSR_4_LINES_TO_WAIT,
1407 PSR_8_LINES_TO_WAIT
83a7280e
PB
1408};
1409
41aa3448
RV
1410struct intel_vbt_data {
1411 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1412 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1413
1414 /* Feature bits */
1415 unsigned int int_tv_support:1;
1416 unsigned int lvds_dither:1;
1417 unsigned int lvds_vbt:1;
1418 unsigned int int_crt_support:1;
1419 unsigned int lvds_use_ssc:1;
1420 unsigned int display_clock_mode:1;
1421 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1422 unsigned int has_mipi:1;
41aa3448
RV
1423 int lvds_ssc_freq;
1424 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1425
83a7280e
PB
1426 enum drrs_support_type drrs_type;
1427
41aa3448
RV
1428 /* eDP */
1429 int edp_rate;
1430 int edp_lanes;
1431 int edp_preemphasis;
1432 int edp_vswing;
1433 bool edp_initialized;
1434 bool edp_support;
1435 int edp_bpp;
1436 struct edp_power_seq edp_pps;
1437
bfd7ebda
RV
1438 struct {
1439 bool full_link;
1440 bool require_aux_wakeup;
1441 int idle_frames;
1442 enum psr_lines_to_wait lines_to_wait;
1443 int tp1_wakeup_time;
1444 int tp2_tp3_wakeup_time;
1445 } psr;
1446
f00076d2
JN
1447 struct {
1448 u16 pwm_freq_hz;
39fbc9c8 1449 bool present;
f00076d2 1450 bool active_low_pwm;
1de6068e 1451 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1452 } backlight;
1453
d17c5443
SK
1454 /* MIPI DSI */
1455 struct {
3e6bd011 1456 u16 port;
d17c5443 1457 u16 panel_id;
d3b542fc
SK
1458 struct mipi_config *config;
1459 struct mipi_pps_data *pps;
1460 u8 seq_version;
1461 u32 size;
1462 u8 *data;
8d3ed2f3 1463 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1464 } dsi;
1465
41aa3448
RV
1466 int crt_ddc_pin;
1467
1468 int child_dev_num;
768f69c9 1469 union child_device_config *child_dev;
6acab15a
PZ
1470
1471 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1472};
1473
77c122bc
VS
1474enum intel_ddb_partitioning {
1475 INTEL_DDB_PART_1_2,
1476 INTEL_DDB_PART_5_6, /* IVB+ */
1477};
1478
1fd527cc
VS
1479struct intel_wm_level {
1480 bool enable;
1481 uint32_t pri_val;
1482 uint32_t spr_val;
1483 uint32_t cur_val;
1484 uint32_t fbc_val;
1485};
1486
820c1980 1487struct ilk_wm_values {
609cedef
VS
1488 uint32_t wm_pipe[3];
1489 uint32_t wm_lp[3];
1490 uint32_t wm_lp_spr[3];
1491 uint32_t wm_linetime[3];
1492 bool enable_fbc_wm;
1493 enum intel_ddb_partitioning partitioning;
1494};
1495
262cd2e1
VS
1496struct vlv_pipe_wm {
1497 uint16_t primary;
1498 uint16_t sprite[2];
1499 uint8_t cursor;
1500};
ae80152d 1501
262cd2e1
VS
1502struct vlv_sr_wm {
1503 uint16_t plane;
1504 uint8_t cursor;
1505};
ae80152d 1506
262cd2e1
VS
1507struct vlv_wm_values {
1508 struct vlv_pipe_wm pipe[3];
1509 struct vlv_sr_wm sr;
0018fda1
VS
1510 struct {
1511 uint8_t cursor;
1512 uint8_t sprite[2];
1513 uint8_t primary;
1514 } ddl[3];
6eb1a681
VS
1515 uint8_t level;
1516 bool cxsr;
0018fda1
VS
1517};
1518
c193924e 1519struct skl_ddb_entry {
16160e3d 1520 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1521};
1522
1523static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1524{
16160e3d 1525 return entry->end - entry->start;
c193924e
DL
1526}
1527
08db6652
DL
1528static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1529 const struct skl_ddb_entry *e2)
1530{
1531 if (e1->start == e2->start && e1->end == e2->end)
1532 return true;
1533
1534 return false;
1535}
1536
c193924e 1537struct skl_ddb_allocation {
34bb56af 1538 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1539 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1540 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1541};
1542
2ac96d2a
PB
1543struct skl_wm_values {
1544 bool dirty[I915_MAX_PIPES];
c193924e 1545 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1546 uint32_t wm_linetime[I915_MAX_PIPES];
1547 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1548 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1549};
1550
1551struct skl_wm_level {
1552 bool plane_en[I915_MAX_PLANES];
1553 uint16_t plane_res_b[I915_MAX_PLANES];
1554 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1555};
1556
c67a470b 1557/*
765dab67
PZ
1558 * This struct helps tracking the state needed for runtime PM, which puts the
1559 * device in PCI D3 state. Notice that when this happens, nothing on the
1560 * graphics device works, even register access, so we don't get interrupts nor
1561 * anything else.
c67a470b 1562 *
765dab67
PZ
1563 * Every piece of our code that needs to actually touch the hardware needs to
1564 * either call intel_runtime_pm_get or call intel_display_power_get with the
1565 * appropriate power domain.
a8a8bd54 1566 *
765dab67
PZ
1567 * Our driver uses the autosuspend delay feature, which means we'll only really
1568 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1569 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1570 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1571 *
1572 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1573 * goes back to false exactly before we reenable the IRQs. We use this variable
1574 * to check if someone is trying to enable/disable IRQs while they're supposed
1575 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1576 * case it happens.
c67a470b 1577 *
765dab67 1578 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1579 */
5d584b2e 1580struct i915_runtime_pm {
1f814dac 1581 atomic_t wakeref_count;
2b19efeb 1582 atomic_t atomic_seq;
5d584b2e 1583 bool suspended;
2aeb7d3a 1584 bool irqs_enabled;
c67a470b
PZ
1585};
1586
926321d5
DV
1587enum intel_pipe_crc_source {
1588 INTEL_PIPE_CRC_SOURCE_NONE,
1589 INTEL_PIPE_CRC_SOURCE_PLANE1,
1590 INTEL_PIPE_CRC_SOURCE_PLANE2,
1591 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1592 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1593 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1594 INTEL_PIPE_CRC_SOURCE_TV,
1595 INTEL_PIPE_CRC_SOURCE_DP_B,
1596 INTEL_PIPE_CRC_SOURCE_DP_C,
1597 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1598 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1599 INTEL_PIPE_CRC_SOURCE_MAX,
1600};
1601
8bf1e9f1 1602struct intel_pipe_crc_entry {
ac2300d4 1603 uint32_t frame;
8bf1e9f1
SH
1604 uint32_t crc[5];
1605};
1606
b2c88f5b 1607#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1608struct intel_pipe_crc {
d538bbdf
DL
1609 spinlock_t lock;
1610 bool opened; /* exclusive access to the result file */
e5f75aca 1611 struct intel_pipe_crc_entry *entries;
926321d5 1612 enum intel_pipe_crc_source source;
d538bbdf 1613 int head, tail;
07144428 1614 wait_queue_head_t wq;
8bf1e9f1
SH
1615};
1616
f99d7069
DV
1617struct i915_frontbuffer_tracking {
1618 struct mutex lock;
1619
1620 /*
1621 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1622 * scheduled flips.
1623 */
1624 unsigned busy_bits;
1625 unsigned flip_bits;
1626};
1627
7225342a 1628struct i915_wa_reg {
f0f59a00 1629 i915_reg_t addr;
7225342a
MK
1630 u32 value;
1631 /* bitmask representing WA bits */
1632 u32 mask;
1633};
1634
33136b06
AS
1635/*
1636 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1637 * allowing it for RCS as we don't foresee any requirement of having
1638 * a whitelist for other engines. When it is really required for
1639 * other engines then the limit need to be increased.
1640 */
1641#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1642
1643struct i915_workarounds {
1644 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1645 u32 count;
666796da 1646 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1647};
1648
cf9d2890
YZ
1649struct i915_virtual_gpu {
1650 bool active;
1651};
1652
5f19e2bf
JH
1653struct i915_execbuffer_params {
1654 struct drm_device *dev;
1655 struct drm_file *file;
1656 uint32_t dispatch_flags;
1657 uint32_t args_batch_start_offset;
af98714e 1658 uint64_t batch_obj_vm_offset;
4a570db5 1659 struct intel_engine_cs *engine;
5f19e2bf
JH
1660 struct drm_i915_gem_object *batch_obj;
1661 struct intel_context *ctx;
6a6ae79a 1662 struct drm_i915_gem_request *request;
5f19e2bf
JH
1663};
1664
aa363136
MR
1665/* used in computing the new watermarks state */
1666struct intel_wm_config {
1667 unsigned int num_pipes_active;
1668 bool sprites_enabled;
1669 bool sprites_scaled;
1670};
1671
77fec556 1672struct drm_i915_private {
f4c956ad 1673 struct drm_device *dev;
efab6d8d 1674 struct kmem_cache *objects;
e20d2ab7 1675 struct kmem_cache *vmas;
efab6d8d 1676 struct kmem_cache *requests;
f4c956ad 1677
5c969aa7 1678 const struct intel_device_info info;
f4c956ad
DV
1679
1680 int relative_constants_mode;
1681
1682 void __iomem *regs;
1683
907b28c5 1684 struct intel_uncore uncore;
f4c956ad 1685
cf9d2890
YZ
1686 struct i915_virtual_gpu vgpu;
1687
33a732f4
AD
1688 struct intel_guc guc;
1689
eb805623
DV
1690 struct intel_csr csr;
1691
5ea6e5e3 1692 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1693
f4c956ad
DV
1694 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1695 * controller on different i2c buses. */
1696 struct mutex gmbus_mutex;
1697
1698 /**
1699 * Base address of the gmbus and gpio block.
1700 */
1701 uint32_t gpio_mmio_base;
1702
b6fdd0f2
SS
1703 /* MMIO base address for MIPI regs */
1704 uint32_t mipi_mmio_base;
1705
443a389f
VS
1706 uint32_t psr_mmio_base;
1707
28c70f16
DV
1708 wait_queue_head_t gmbus_wait_queue;
1709
f4c956ad 1710 struct pci_dev *bridge_dev;
666796da 1711 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1712 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1713 uint32_t last_seqno, next_seqno;
f4c956ad 1714
ba8286fa 1715 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1716 struct resource mch_res;
1717
f4c956ad
DV
1718 /* protects the irq masks */
1719 spinlock_t irq_lock;
1720
84c33a64
SG
1721 /* protects the mmio flip data */
1722 spinlock_t mmio_flip_lock;
1723
f8b79e58
ID
1724 bool display_irqs_enabled;
1725
9ee32fea
DV
1726 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1727 struct pm_qos_request pm_qos;
1728
a580516d
VS
1729 /* Sideband mailbox protection */
1730 struct mutex sb_lock;
f4c956ad
DV
1731
1732 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1733 union {
1734 u32 irq_mask;
1735 u32 de_irq_mask[I915_MAX_PIPES];
1736 };
f4c956ad 1737 u32 gt_irq_mask;
605cd25b 1738 u32 pm_irq_mask;
a6706b45 1739 u32 pm_rps_events;
91d181dd 1740 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1741
5fcece80 1742 struct i915_hotplug hotplug;
ab34a7e8 1743 struct intel_fbc fbc;
439d7ac0 1744 struct i915_drrs drrs;
f4c956ad 1745 struct intel_opregion opregion;
41aa3448 1746 struct intel_vbt_data vbt;
f4c956ad 1747
d9ceb816
JB
1748 bool preserve_bios_swizzle;
1749
f4c956ad
DV
1750 /* overlay */
1751 struct intel_overlay *overlay;
f4c956ad 1752
58c68779 1753 /* backlight registers and fields in struct intel_panel */
07f11d49 1754 struct mutex backlight_lock;
31ad8ec6 1755
f4c956ad 1756 /* LVDS info */
f4c956ad
DV
1757 bool no_aux_handshake;
1758
e39b999a
VS
1759 /* protects panel power sequencer state */
1760 struct mutex pps_mutex;
1761
f4c956ad 1762 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1763 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1764
1765 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1766 unsigned int skl_boot_cdclk;
1a617b77 1767 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1768 unsigned int max_dotclk_freq;
e7dc33f3 1769 unsigned int rawclk_freq;
6bcda4f0 1770 unsigned int hpll_freq;
bfa7df01 1771 unsigned int czclk_freq;
f4c956ad 1772
645416f5
DV
1773 /**
1774 * wq - Driver workqueue for GEM.
1775 *
1776 * NOTE: Work items scheduled here are not allowed to grab any modeset
1777 * locks, for otherwise the flushing done in the pageflip code will
1778 * result in deadlocks.
1779 */
f4c956ad
DV
1780 struct workqueue_struct *wq;
1781
1782 /* Display functions */
1783 struct drm_i915_display_funcs display;
1784
1785 /* PCH chipset type */
1786 enum intel_pch pch_type;
17a303ec 1787 unsigned short pch_id;
f4c956ad
DV
1788
1789 unsigned long quirks;
1790
b8efb17b
ZR
1791 enum modeset_restore modeset_restore;
1792 struct mutex modeset_restore_lock;
e2c8b870 1793 struct drm_atomic_state *modeset_restore_state;
673a394b 1794
a7bbbd63 1795 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1796 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1797
4b5aed62 1798 struct i915_gem_mm mm;
ad46cb53
CW
1799 DECLARE_HASHTABLE(mm_structs, 7);
1800 struct mutex mm_lock;
8781342d 1801
8781342d
DV
1802 /* Kernel Modesetting */
1803
9b9d172d 1804 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1805
76c4ac04
DL
1806 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1807 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1808 wait_queue_head_t pending_flip_queue;
1809
c4597872
DV
1810#ifdef CONFIG_DEBUG_FS
1811 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1812#endif
1813
565602d7 1814 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1815 int num_shared_dpll;
1816 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1817 const struct intel_dpll_mgr *dpll_mgr;
565602d7
ML
1818
1819 unsigned int active_crtcs;
1820 unsigned int min_pixclk[I915_MAX_PIPES];
1821
e4607fcf 1822 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1823
7225342a 1824 struct i915_workarounds workarounds;
888b5995 1825
652c393a
JB
1826 /* Reclocking support */
1827 bool render_reclock_avail;
f99d7069
DV
1828
1829 struct i915_frontbuffer_tracking fb_tracking;
1830
652c393a 1831 u16 orig_clock;
f97108d1 1832
c4804411 1833 bool mchbar_need_disable;
f97108d1 1834
a4da4fa4
DV
1835 struct intel_l3_parity l3_parity;
1836
59124506
BW
1837 /* Cannot be determined by PCIID. You must always read a register. */
1838 size_t ellc_size;
1839
c6a828d3 1840 /* gen6+ rps state */
c85aa885 1841 struct intel_gen6_power_mgmt rps;
c6a828d3 1842
20e4d407
DV
1843 /* ilk-only ips/rps state. Everything in here is protected by the global
1844 * mchdev_lock in intel_pm.c */
c85aa885 1845 struct intel_ilk_power_mgmt ips;
b5e50c3f 1846
83c00f55 1847 struct i915_power_domains power_domains;
a38911a3 1848
a031d709 1849 struct i915_psr psr;
3f51e471 1850
99584db3 1851 struct i915_gpu_error gpu_error;
ae681d96 1852
c9cddffc
JB
1853 struct drm_i915_gem_object *vlv_pctx;
1854
0695726e 1855#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1856 /* list of fbdev register on this device */
1857 struct intel_fbdev *fbdev;
82e3b8c1 1858 struct work_struct fbdev_suspend_work;
4520f53a 1859#endif
e953fd7b
CW
1860
1861 struct drm_property *broadcast_rgb_property;
3f43c48d 1862 struct drm_property *force_audio_property;
e3689190 1863
58fddc28 1864 /* hda/i915 audio component */
51e1d83c 1865 struct i915_audio_component *audio_component;
58fddc28 1866 bool audio_component_registered;
4a21ef7d
LY
1867 /**
1868 * av_mutex - mutex for audio/video sync
1869 *
1870 */
1871 struct mutex av_mutex;
58fddc28 1872
254f965c 1873 uint32_t hw_context_size;
a33afea5 1874 struct list_head context_list;
f4c956ad 1875
3e68320e 1876 u32 fdi_rx_config;
68d18ad7 1877
70722468
VS
1878 u32 chv_phy_control;
1879
842f1c8b 1880 u32 suspend_count;
bc87229f 1881 bool suspended_to_idle;
f4c956ad 1882 struct i915_suspend_saved_registers regfile;
ddeea5b0 1883 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1884
53615a5e
VS
1885 struct {
1886 /*
1887 * Raw watermark latency values:
1888 * in 0.1us units for WM0,
1889 * in 0.5us units for WM1+.
1890 */
1891 /* primary */
1892 uint16_t pri_latency[5];
1893 /* sprite */
1894 uint16_t spr_latency[5];
1895 /* cursor */
1896 uint16_t cur_latency[5];
2af30a5c
PB
1897 /*
1898 * Raw watermark memory latency values
1899 * for SKL for all 8 levels
1900 * in 1us units.
1901 */
1902 uint16_t skl_latency[8];
609cedef 1903
aa363136
MR
1904 /* Committed wm config */
1905 struct intel_wm_config config;
1906
2d41c0b5
PB
1907 /*
1908 * The skl_wm_values structure is a bit too big for stack
1909 * allocation, so we keep the staging struct where we store
1910 * intermediate results here instead.
1911 */
1912 struct skl_wm_values skl_results;
1913
609cedef 1914 /* current hardware state */
2d41c0b5
PB
1915 union {
1916 struct ilk_wm_values hw;
1917 struct skl_wm_values skl_hw;
0018fda1 1918 struct vlv_wm_values vlv;
2d41c0b5 1919 };
58590c14
VS
1920
1921 uint8_t max_level;
ed4a6a7c
MR
1922
1923 /*
1924 * Should be held around atomic WM register writing; also
1925 * protects * intel_crtc->wm.active and
1926 * cstate->wm.need_postvbl_update.
1927 */
1928 struct mutex wm_mutex;
53615a5e
VS
1929 } wm;
1930
8a187455
PZ
1931 struct i915_runtime_pm pm;
1932
a83014d3
OM
1933 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1934 struct {
5f19e2bf 1935 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1936 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1937 struct list_head *vmas);
117897f4
TU
1938 int (*init_engines)(struct drm_device *dev);
1939 void (*cleanup_engine)(struct intel_engine_cs *engine);
1940 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
1941 } gt;
1942
ed54c1a1
DG
1943 struct intel_context *kernel_context;
1944
9e458034
SJ
1945 bool edp_low_vswing;
1946
3be60de9
VS
1947 /* perform PHY state sanity checks? */
1948 bool chv_phy_assert[2];
1949
0bdf5a05
TI
1950 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1951
bdf1e7e3
DV
1952 /*
1953 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1954 * will be rejected. Instead look for a better place.
1955 */
77fec556 1956};
1da177e4 1957
2c1792a1
CW
1958static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1959{
1960 return dev->dev_private;
1961}
1962
888d0d42
ID
1963static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1964{
1965 return to_i915(dev_get_drvdata(dev));
1966}
1967
33a732f4
AD
1968static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1969{
1970 return container_of(guc, struct drm_i915_private, guc);
1971}
1972
b4519513 1973/* Iterate over initialised rings */
666796da
TU
1974#define for_each_engine(ring__, dev_priv__, i__) \
1975 for ((i__) = 0; (i__) < I915_NUM_ENGINES; (i__)++) \
117897f4 1976 for_each_if ((((ring__) = &(dev_priv__)->engine[(i__)]), intel_engine_initialized((ring__))))
b4519513 1977
b1d7e4b4
WF
1978enum hdmi_force_audio {
1979 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1980 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1981 HDMI_AUDIO_AUTO, /* trust EDID */
1982 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1983};
1984
190d6cd5 1985#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1986
37e680a1 1987struct drm_i915_gem_object_ops {
de472664
CW
1988 unsigned int flags;
1989#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
1990
37e680a1
CW
1991 /* Interface between the GEM object and its backing storage.
1992 * get_pages() is called once prior to the use of the associated set
1993 * of pages before to binding them into the GTT, and put_pages() is
1994 * called after we no longer need them. As we expect there to be
1995 * associated cost with migrating pages between the backing storage
1996 * and making them available for the GPU (e.g. clflush), we may hold
1997 * onto the pages after they are no longer referenced by the GPU
1998 * in case they may be used again shortly (for example migrating the
1999 * pages to a different memory domain within the GTT). put_pages()
2000 * will therefore most likely be called when the object itself is
2001 * being released or under memory pressure (where we attempt to
2002 * reap pages for the shrinker).
2003 */
2004 int (*get_pages)(struct drm_i915_gem_object *);
2005 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2006
5cc9ed4b
CW
2007 int (*dmabuf_export)(struct drm_i915_gem_object *);
2008 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2009};
2010
a071fa00
DV
2011/*
2012 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2013 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2014 * doesn't mean that the hw necessarily already scans it out, but that any
2015 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2016 *
2017 * We have one bit per pipe and per scanout plane type.
2018 */
d1b9d039
SAK
2019#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2020#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2021#define INTEL_FRONTBUFFER_BITS \
2022 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2023#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2024 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2025#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2026 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2027#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2028 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2029#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2030 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2031#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2032 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2033
673a394b 2034struct drm_i915_gem_object {
c397b908 2035 struct drm_gem_object base;
673a394b 2036
37e680a1
CW
2037 const struct drm_i915_gem_object_ops *ops;
2038
2f633156
BW
2039 /** List of VMAs backed by this object */
2040 struct list_head vma_list;
2041
c1ad11fc
CW
2042 /** Stolen memory for this object, instead of being backed by shmem. */
2043 struct drm_mm_node *stolen;
35c20a60 2044 struct list_head global_list;
673a394b 2045
117897f4 2046 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2047 /** Used in execbuf to temporarily hold a ref */
2048 struct list_head obj_exec_link;
673a394b 2049
8d9d5744 2050 struct list_head batch_pool_link;
493018dc 2051
673a394b 2052 /**
65ce3027
CW
2053 * This is set if the object is on the active lists (has pending
2054 * rendering and so a non-zero seqno), and is not set if it i s on
2055 * inactive (ready to be unbound) list.
673a394b 2056 */
666796da 2057 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2058
2059 /**
2060 * This is set if the object has been written to since last bound
2061 * to the GTT
2062 */
0206e353 2063 unsigned int dirty:1;
778c3544
DV
2064
2065 /**
2066 * Fence register bits (if any) for this object. Will be set
2067 * as needed when mapped into the GTT.
2068 * Protected by dev->struct_mutex.
778c3544 2069 */
4b9de737 2070 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2071
778c3544
DV
2072 /**
2073 * Advice: are the backing pages purgeable?
2074 */
0206e353 2075 unsigned int madv:2;
778c3544 2076
778c3544
DV
2077 /**
2078 * Current tiling mode for the object.
2079 */
0206e353 2080 unsigned int tiling_mode:2;
5d82e3e6
CW
2081 /**
2082 * Whether the tiling parameters for the currently associated fence
2083 * register have changed. Note that for the purposes of tracking
2084 * tiling changes we also treat the unfenced register, the register
2085 * slot that the object occupies whilst it executes a fenced
2086 * command (such as BLT on gen2/3), as a "fence".
2087 */
2088 unsigned int fence_dirty:1;
778c3544 2089
75e9e915
DV
2090 /**
2091 * Is the object at the current location in the gtt mappable and
2092 * fenceable? Used to avoid costly recalculations.
2093 */
0206e353 2094 unsigned int map_and_fenceable:1;
75e9e915 2095
fb7d516a
DV
2096 /**
2097 * Whether the current gtt mapping needs to be mappable (and isn't just
2098 * mappable by accident). Track pin and fault separate for a more
2099 * accurate mappable working set.
2100 */
0206e353 2101 unsigned int fault_mappable:1;
fb7d516a 2102
24f3a8cf
AG
2103 /*
2104 * Is the object to be mapped as read-only to the GPU
2105 * Only honoured if hardware has relevant pte bit
2106 */
2107 unsigned long gt_ro:1;
651d794f 2108 unsigned int cache_level:3;
0f71979a 2109 unsigned int cache_dirty:1;
93dfb40c 2110
a071fa00
DV
2111 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2112
8a0c39b1
TU
2113 unsigned int pin_display;
2114
9da3da66 2115 struct sg_table *pages;
a5570178 2116 int pages_pin_count;
ee286370
CW
2117 struct get_page {
2118 struct scatterlist *sg;
2119 int last;
2120 } get_page;
673a394b 2121
1286ff73 2122 /* prime dma-buf support */
9a70cc2a
DA
2123 void *dma_buf_vmapping;
2124 int vmapping_count;
2125
b4716185
CW
2126 /** Breadcrumb of last rendering to the buffer.
2127 * There can only be one writer, but we allow for multiple readers.
2128 * If there is a writer that necessarily implies that all other
2129 * read requests are complete - but we may only be lazily clearing
2130 * the read requests. A read request is naturally the most recent
2131 * request on a ring, so we may have two different write and read
2132 * requests on one ring where the write request is older than the
2133 * read request. This allows for the CPU to read from an active
2134 * buffer by only waiting for the write to complete.
2135 * */
666796da 2136 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2137 struct drm_i915_gem_request *last_write_req;
caea7476 2138 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2139 struct drm_i915_gem_request *last_fenced_req;
673a394b 2140
778c3544 2141 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2142 uint32_t stride;
673a394b 2143
80075d49
DV
2144 /** References from framebuffers, locks out tiling changes. */
2145 unsigned long framebuffer_references;
2146
280b713b 2147 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2148 unsigned long *bit_17;
280b713b 2149
5cc9ed4b 2150 union {
6a2c4232
CW
2151 /** for phy allocated objects */
2152 struct drm_dma_handle *phys_handle;
2153
5cc9ed4b
CW
2154 struct i915_gem_userptr {
2155 uintptr_t ptr;
2156 unsigned read_only :1;
2157 unsigned workers :4;
2158#define I915_GEM_USERPTR_MAX_WORKERS 15
2159
ad46cb53
CW
2160 struct i915_mm_struct *mm;
2161 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2162 struct work_struct *work;
2163 } userptr;
2164 };
2165};
62b8b215 2166#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2167
a071fa00
DV
2168void i915_gem_track_fb(struct drm_i915_gem_object *old,
2169 struct drm_i915_gem_object *new,
2170 unsigned frontbuffer_bits);
2171
673a394b
EA
2172/**
2173 * Request queue structure.
2174 *
2175 * The request queue allows us to note sequence numbers that have been emitted
2176 * and may be associated with active buffers to be retired.
2177 *
97b2a6a1
JH
2178 * By keeping this list, we can avoid having to do questionable sequence
2179 * number comparisons on buffer last_read|write_seqno. It also allows an
2180 * emission time to be associated with the request for tracking how far ahead
2181 * of the GPU the submission is.
b3a38998
NH
2182 *
2183 * The requests are reference counted, so upon creation they should have an
2184 * initial reference taken using kref_init
673a394b
EA
2185 */
2186struct drm_i915_gem_request {
abfe262a
JH
2187 struct kref ref;
2188
852835f3 2189 /** On Which ring this request was generated */
efab6d8d 2190 struct drm_i915_private *i915;
4a570db5 2191 struct intel_engine_cs *engine;
852835f3 2192
821485dc
CW
2193 /** GEM sequence number associated with the previous request,
2194 * when the HWS breadcrumb is equal to this the GPU is processing
2195 * this request.
2196 */
2197 u32 previous_seqno;
2198
2199 /** GEM sequence number associated with this request,
2200 * when the HWS breadcrumb is equal or greater than this the GPU
2201 * has finished processing this request.
2202 */
2203 u32 seqno;
673a394b 2204
7d736f4f
MK
2205 /** Position in the ringbuffer of the start of the request */
2206 u32 head;
2207
72f95afa
NH
2208 /**
2209 * Position in the ringbuffer of the start of the postfix.
2210 * This is required to calculate the maximum available ringbuffer
2211 * space without overwriting the postfix.
2212 */
2213 u32 postfix;
2214
2215 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2216 u32 tail;
2217
b3a38998 2218 /**
a8c6ecb3 2219 * Context and ring buffer related to this request
b3a38998
NH
2220 * Contexts are refcounted, so when this request is associated with a
2221 * context, we must increment the context's refcount, to guarantee that
2222 * it persists while any request is linked to it. Requests themselves
2223 * are also refcounted, so the request will only be freed when the last
2224 * reference to it is dismissed, and the code in
2225 * i915_gem_request_free() will then decrement the refcount on the
2226 * context.
2227 */
273497e5 2228 struct intel_context *ctx;
98e1bd4a 2229 struct intel_ringbuffer *ringbuf;
0e50e96b 2230
dc4be607
JH
2231 /** Batch buffer related to this request if any (used for
2232 error state dump only) */
7d736f4f
MK
2233 struct drm_i915_gem_object *batch_obj;
2234
673a394b
EA
2235 /** Time at which this request was emitted, in jiffies. */
2236 unsigned long emitted_jiffies;
2237
b962442e 2238 /** global list entry for this request */
673a394b 2239 struct list_head list;
b962442e 2240
f787a5f5 2241 struct drm_i915_file_private *file_priv;
b962442e
EA
2242 /** file_priv list entry for this request */
2243 struct list_head client_list;
67e2937b 2244
071c92de
MK
2245 /** process identifier submitting this request */
2246 struct pid *pid;
2247
6d3d8274
NH
2248 /**
2249 * The ELSP only accepts two elements at a time, so we queue
2250 * context/tail pairs on a given queue (ring->execlist_queue) until the
2251 * hardware is available. The queue serves a double purpose: we also use
2252 * it to keep track of the up to 2 contexts currently in the hardware
2253 * (usually one in execution and the other queued up by the GPU): We
2254 * only remove elements from the head of the queue when the hardware
2255 * informs us that an element has been completed.
2256 *
2257 * All accesses to the queue are mediated by a spinlock
2258 * (ring->execlist_lock).
2259 */
2260
2261 /** Execlist link in the submission queue.*/
2262 struct list_head execlist_link;
2263
2264 /** Execlists no. of times this request has been sent to the ELSP */
2265 int elsp_submitted;
2266
673a394b
EA
2267};
2268
26827088
DG
2269struct drm_i915_gem_request * __must_check
2270i915_gem_request_alloc(struct intel_engine_cs *engine,
2271 struct intel_context *ctx);
29b1b415 2272void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2273void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2274int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2275 struct drm_file *file);
abfe262a 2276
b793a00a
JH
2277static inline uint32_t
2278i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2279{
2280 return req ? req->seqno : 0;
2281}
2282
2283static inline struct intel_engine_cs *
666796da 2284i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2285{
4a570db5 2286 return req ? req->engine : NULL;
b793a00a
JH
2287}
2288
b2cfe0ab 2289static inline struct drm_i915_gem_request *
abfe262a
JH
2290i915_gem_request_reference(struct drm_i915_gem_request *req)
2291{
b2cfe0ab
CW
2292 if (req)
2293 kref_get(&req->ref);
2294 return req;
abfe262a
JH
2295}
2296
2297static inline void
2298i915_gem_request_unreference(struct drm_i915_gem_request *req)
2299{
4a570db5 2300 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
abfe262a
JH
2301 kref_put(&req->ref, i915_gem_request_free);
2302}
2303
41037f9f
CW
2304static inline void
2305i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2306{
b833bb61
ML
2307 struct drm_device *dev;
2308
2309 if (!req)
2310 return;
41037f9f 2311
4a570db5 2312 dev = req->engine->dev;
b833bb61 2313 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2314 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2315}
2316
abfe262a
JH
2317static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2318 struct drm_i915_gem_request *src)
2319{
2320 if (src)
2321 i915_gem_request_reference(src);
2322
2323 if (*pdst)
2324 i915_gem_request_unreference(*pdst);
2325
2326 *pdst = src;
2327}
2328
1b5a433a
JH
2329/*
2330 * XXX: i915_gem_request_completed should be here but currently needs the
2331 * definition of i915_seqno_passed() which is below. It will be moved in
2332 * a later patch when the call to i915_seqno_passed() is obsoleted...
2333 */
2334
351e3db2
BV
2335/*
2336 * A command that requires special handling by the command parser.
2337 */
2338struct drm_i915_cmd_descriptor {
2339 /*
2340 * Flags describing how the command parser processes the command.
2341 *
2342 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2343 * a length mask if not set
2344 * CMD_DESC_SKIP: The command is allowed but does not follow the
2345 * standard length encoding for the opcode range in
2346 * which it falls
2347 * CMD_DESC_REJECT: The command is never allowed
2348 * CMD_DESC_REGISTER: The command should be checked against the
2349 * register whitelist for the appropriate ring
2350 * CMD_DESC_MASTER: The command is allowed if the submitting process
2351 * is the DRM master
2352 */
2353 u32 flags;
2354#define CMD_DESC_FIXED (1<<0)
2355#define CMD_DESC_SKIP (1<<1)
2356#define CMD_DESC_REJECT (1<<2)
2357#define CMD_DESC_REGISTER (1<<3)
2358#define CMD_DESC_BITMASK (1<<4)
2359#define CMD_DESC_MASTER (1<<5)
2360
2361 /*
2362 * The command's unique identification bits and the bitmask to get them.
2363 * This isn't strictly the opcode field as defined in the spec and may
2364 * also include type, subtype, and/or subop fields.
2365 */
2366 struct {
2367 u32 value;
2368 u32 mask;
2369 } cmd;
2370
2371 /*
2372 * The command's length. The command is either fixed length (i.e. does
2373 * not include a length field) or has a length field mask. The flag
2374 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2375 * a length mask. All command entries in a command table must include
2376 * length information.
2377 */
2378 union {
2379 u32 fixed;
2380 u32 mask;
2381 } length;
2382
2383 /*
2384 * Describes where to find a register address in the command to check
2385 * against the ring's register whitelist. Only valid if flags has the
2386 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2387 *
2388 * A non-zero step value implies that the command may access multiple
2389 * registers in sequence (e.g. LRI), in that case step gives the
2390 * distance in dwords between individual offset fields.
351e3db2
BV
2391 */
2392 struct {
2393 u32 offset;
2394 u32 mask;
6a65c5b9 2395 u32 step;
351e3db2
BV
2396 } reg;
2397
2398#define MAX_CMD_DESC_BITMASKS 3
2399 /*
2400 * Describes command checks where a particular dword is masked and
2401 * compared against an expected value. If the command does not match
2402 * the expected value, the parser rejects it. Only valid if flags has
2403 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2404 * are valid.
d4d48035
BV
2405 *
2406 * If the check specifies a non-zero condition_mask then the parser
2407 * only performs the check when the bits specified by condition_mask
2408 * are non-zero.
351e3db2
BV
2409 */
2410 struct {
2411 u32 offset;
2412 u32 mask;
2413 u32 expected;
d4d48035
BV
2414 u32 condition_offset;
2415 u32 condition_mask;
351e3db2
BV
2416 } bits[MAX_CMD_DESC_BITMASKS];
2417};
2418
2419/*
2420 * A table of commands requiring special handling by the command parser.
2421 *
2422 * Each ring has an array of tables. Each table consists of an array of command
2423 * descriptors, which must be sorted with command opcodes in ascending order.
2424 */
2425struct drm_i915_cmd_table {
2426 const struct drm_i915_cmd_descriptor *table;
2427 int count;
2428};
2429
dbbe9127 2430/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2431#define __I915__(p) ({ \
2432 struct drm_i915_private *__p; \
2433 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2434 __p = (struct drm_i915_private *)p; \
2435 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2436 __p = to_i915((struct drm_device *)p); \
2437 else \
2438 BUILD_BUG(); \
2439 __p; \
2440})
dbbe9127 2441#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2442#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2443#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2444
e87a005d
JN
2445#define REVID_FOREVER 0xff
2446/*
2447 * Return true if revision is in range [since,until] inclusive.
2448 *
2449 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2450 */
2451#define IS_REVID(p, since, until) \
2452 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2453
87f1f465
CW
2454#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2455#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2456#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2457#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2458#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2459#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2460#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2461#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2462#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2463#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2464#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2465#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2466#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2467#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2468#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2469#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2470#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2471#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2472#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2473 INTEL_DEVID(dev) == 0x0152 || \
2474 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2475#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2476#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2477#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2478#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2479#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2480#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2481#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2482#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2483#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2484 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2485#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2486 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2487 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2488 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2489/* ULX machines are also considered ULT. */
2490#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2491 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2492#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2493 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2494#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2495 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2496#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2497 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2498/* ULX machines are also considered ULT. */
87f1f465
CW
2499#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2500 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2501#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2502 INTEL_DEVID(dev) == 0x1913 || \
2503 INTEL_DEVID(dev) == 0x1916 || \
2504 INTEL_DEVID(dev) == 0x1921 || \
2505 INTEL_DEVID(dev) == 0x1926)
2506#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2507 INTEL_DEVID(dev) == 0x1915 || \
2508 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2509#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2510 INTEL_DEVID(dev) == 0x5913 || \
2511 INTEL_DEVID(dev) == 0x5916 || \
2512 INTEL_DEVID(dev) == 0x5921 || \
2513 INTEL_DEVID(dev) == 0x5926)
2514#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2515 INTEL_DEVID(dev) == 0x5915 || \
2516 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2517#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2518 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2519#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2520 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2521
b833d685 2522#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2523
ef712bb4
JN
2524#define SKL_REVID_A0 0x0
2525#define SKL_REVID_B0 0x1
2526#define SKL_REVID_C0 0x2
2527#define SKL_REVID_D0 0x3
2528#define SKL_REVID_E0 0x4
2529#define SKL_REVID_F0 0x5
2530
e87a005d
JN
2531#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2532
ef712bb4 2533#define BXT_REVID_A0 0x0
fffda3f4 2534#define BXT_REVID_A1 0x1
ef712bb4
JN
2535#define BXT_REVID_B0 0x3
2536#define BXT_REVID_C0 0x9
6c74c87f 2537
e87a005d
JN
2538#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2539
85436696
JB
2540/*
2541 * The genX designation typically refers to the render engine, so render
2542 * capability related checks should use IS_GEN, while display and other checks
2543 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2544 * chips, etc.).
2545 */
cae5852d
ZN
2546#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2547#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2548#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2549#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2550#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2551#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2552#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2553#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2554
73ae478c
BW
2555#define RENDER_RING (1<<RCS)
2556#define BSD_RING (1<<VCS)
2557#define BLT_RING (1<<BCS)
2558#define VEBOX_RING (1<<VECS)
845f74a7 2559#define BSD2_RING (1<<VCS2)
63c42e56 2560#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2561#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2562#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2563#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2564#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2565#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
63c42e56 2566#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2567 __I915__(dev)->ellc_size)
cae5852d
ZN
2568#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2569
254f965c 2570#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2571#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2572#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2573#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2574#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2575
05394f39 2576#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2577#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2578
b45305fc
DV
2579/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2580#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2581
2582/* WaRsDisableCoarsePowerGating:skl,bxt */
2583#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2584 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2585 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2586/*
2587 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2588 * even when in MSI mode. This results in spurious interrupt warnings if the
2589 * legacy irq no. is shared with another device. The kernel then disables that
2590 * interrupt source and so prevents the other device from working properly.
2591 */
2592#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2593#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2594
cae5852d
ZN
2595/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2596 * rows, which changed the alignment requirements and fence programming.
2597 */
2598#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2599 IS_I915GM(dev)))
cae5852d
ZN
2600#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2601#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2602
2603#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2604#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2605#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2606
dbf7786e 2607#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2608
0c9b3715
JN
2609#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2610 INTEL_INFO(dev)->gen >= 9)
2611
dd93be58 2612#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2613#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2614#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2615 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2616 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2617#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2618 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2619 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2620 IS_KABYLAKE(dev))
58abf1da
RV
2621#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2622#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2623
7b403ffb 2624#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2625
2b81b844
RV
2626#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2627#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2628
a9ed33ca
AJ
2629#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2630 INTEL_INFO(dev)->gen >= 8)
2631
97d3308a 2632#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2633 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2634 !IS_BROXTON(dev))
97d3308a 2635
17a303ec
PZ
2636#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2637#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2638#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2639#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2640#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2641#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2642#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2643#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2644#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2645#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2646
f2fbc690 2647#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2648#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2649#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2650#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2651#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2652#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2653#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2654#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2655#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2656
666a4537
WB
2657#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2658 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2659
040d2baa
BW
2660/* DPF == dynamic parity feature */
2661#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2662#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2663
c8735b0c 2664#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2665#define GEN9_FREQ_SCALER 3
c8735b0c 2666
05394f39
CW
2667#include "i915_trace.h"
2668
baa70943 2669extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2670extern int i915_max_ioctl;
2671
1751fcf9
ML
2672extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2673extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2674
c838d719 2675/* i915_dma.c */
22eae947 2676extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2677extern int i915_driver_unload(struct drm_device *);
2885f6ac 2678extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2679extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2680extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2681 struct drm_file *file);
673a394b 2682extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2683 struct drm_file *file);
c43b5634 2684#ifdef CONFIG_COMPAT
0d6aa60b
DA
2685extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2686 unsigned long arg);
c43b5634 2687#endif
8e96d9c4 2688extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2689extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2690extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2691extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2692extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2693extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2694extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2695int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2696
77913b39
JN
2697/* intel_hotplug.c */
2698void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2699void intel_hpd_init(struct drm_i915_private *dev_priv);
2700void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2701void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2702bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2703
1da177e4 2704/* i915_irq.c */
10cd45b6 2705void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2706__printf(3, 4)
2707void i915_handle_error(struct drm_device *dev, bool wedged,
2708 const char *fmt, ...);
1da177e4 2709
b963291c 2710extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2711int intel_irq_install(struct drm_i915_private *dev_priv);
2712void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2713
2714extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2715extern void intel_uncore_early_sanitize(struct drm_device *dev,
2716 bool restore_forcewake);
907b28c5 2717extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2718extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2719extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2720extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2721extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2722const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2723void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2724 enum forcewake_domains domains);
59bad947 2725void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2726 enum forcewake_domains domains);
a6111f7b
CW
2727/* Like above but the caller must manage the uncore.lock itself.
2728 * Must be used with I915_READ_FW and friends.
2729 */
2730void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2731 enum forcewake_domains domains);
2732void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2733 enum forcewake_domains domains);
59bad947 2734void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2735static inline bool intel_vgpu_active(struct drm_device *dev)
2736{
2737 return to_i915(dev)->vgpu.active;
2738}
b1f14ad0 2739
7c463586 2740void
50227e1c 2741i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2742 u32 status_mask);
7c463586
KP
2743
2744void
50227e1c 2745i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2746 u32 status_mask);
7c463586 2747
f8b79e58
ID
2748void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2749void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2750void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2751 uint32_t mask,
2752 uint32_t bits);
fbdedaea
VS
2753void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2754 uint32_t interrupt_mask,
2755 uint32_t enabled_irq_mask);
2756static inline void
2757ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2758{
2759 ilk_update_display_irq(dev_priv, bits, bits);
2760}
2761static inline void
2762ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2763{
2764 ilk_update_display_irq(dev_priv, bits, 0);
2765}
013d3752
VS
2766void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2767 enum pipe pipe,
2768 uint32_t interrupt_mask,
2769 uint32_t enabled_irq_mask);
2770static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2771 enum pipe pipe, uint32_t bits)
2772{
2773 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2774}
2775static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2776 enum pipe pipe, uint32_t bits)
2777{
2778 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2779}
47339cd9
DV
2780void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2781 uint32_t interrupt_mask,
2782 uint32_t enabled_irq_mask);
14443261
VS
2783static inline void
2784ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2785{
2786 ibx_display_interrupt_update(dev_priv, bits, bits);
2787}
2788static inline void
2789ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2790{
2791 ibx_display_interrupt_update(dev_priv, bits, 0);
2792}
2793
f8b79e58 2794
673a394b 2795/* i915_gem.c */
673a394b
EA
2796int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2797 struct drm_file *file_priv);
2798int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2799 struct drm_file *file_priv);
2800int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file_priv);
2802int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2803 struct drm_file *file_priv);
de151cf6
JB
2804int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2805 struct drm_file *file_priv);
673a394b
EA
2806int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2807 struct drm_file *file_priv);
2808int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2809 struct drm_file *file_priv);
ba8b7ccb 2810void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2811 struct drm_i915_gem_request *req);
adeca76d 2812void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2813int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2814 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2815 struct list_head *vmas);
673a394b
EA
2816int i915_gem_execbuffer(struct drm_device *dev, void *data,
2817 struct drm_file *file_priv);
76446cac
JB
2818int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2819 struct drm_file *file_priv);
673a394b
EA
2820int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2821 struct drm_file *file_priv);
199adf40
BW
2822int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2823 struct drm_file *file);
2824int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file);
673a394b
EA
2826int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file_priv);
3ef94daa
CW
2828int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2829 struct drm_file *file_priv);
673a394b
EA
2830int i915_gem_set_tiling(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
2832int i915_gem_get_tiling(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
5cc9ed4b
CW
2834int i915_gem_init_userptr(struct drm_device *dev);
2835int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2836 struct drm_file *file);
5a125c3c
EA
2837int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file_priv);
23ba4fd0
BW
2839int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file_priv);
d64aa096
ID
2841void i915_gem_load_init(struct drm_device *dev);
2842void i915_gem_load_cleanup(struct drm_device *dev);
42dcedd4
CW
2843void *i915_gem_object_alloc(struct drm_device *dev);
2844void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2845void i915_gem_object_init(struct drm_i915_gem_object *obj,
2846 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2847struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2848 size_t size);
ea70299d
DG
2849struct drm_i915_gem_object *i915_gem_object_create_from_data(
2850 struct drm_device *dev, const void *data, size_t size);
673a394b 2851void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2852void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2853
0875546c
DV
2854/* Flags used by pin/bind&friends. */
2855#define PIN_MAPPABLE (1<<0)
2856#define PIN_NONBLOCK (1<<1)
2857#define PIN_GLOBAL (1<<2)
2858#define PIN_OFFSET_BIAS (1<<3)
2859#define PIN_USER (1<<4)
2860#define PIN_UPDATE (1<<5)
101b506a
MT
2861#define PIN_ZONE_4G (1<<6)
2862#define PIN_HIGH (1<<7)
506a8e87 2863#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2864#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2865int __must_check
2866i915_gem_object_pin(struct drm_i915_gem_object *obj,
2867 struct i915_address_space *vm,
2868 uint32_t alignment,
2869 uint64_t flags);
2870int __must_check
2871i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2872 const struct i915_ggtt_view *view,
2873 uint32_t alignment,
2874 uint64_t flags);
fe14d5f4
TU
2875
2876int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2877 u32 flags);
d0710abb 2878void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2879int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2880/*
2881 * BEWARE: Do not use the function below unless you can _absolutely_
2882 * _guarantee_ VMA in question is _not in use_ anywhere.
2883 */
2884int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2885int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2886void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2887void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2888
4c914c0c
BV
2889int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2890 int *needs_clflush);
2891
37e680a1 2892int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2893
2894static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2895{
ee286370
CW
2896 return sg->length >> PAGE_SHIFT;
2897}
67d5a50c 2898
033908ae
DG
2899struct page *
2900i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2901
ee286370
CW
2902static inline struct page *
2903i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2904{
ee286370
CW
2905 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2906 return NULL;
67d5a50c 2907
ee286370
CW
2908 if (n < obj->get_page.last) {
2909 obj->get_page.sg = obj->pages->sgl;
2910 obj->get_page.last = 0;
2911 }
67d5a50c 2912
ee286370
CW
2913 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2914 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2915 if (unlikely(sg_is_chain(obj->get_page.sg)))
2916 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2917 }
67d5a50c 2918
ee286370 2919 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2920}
ee286370 2921
a5570178
CW
2922static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2923{
2924 BUG_ON(obj->pages == NULL);
2925 obj->pages_pin_count++;
2926}
2927static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2928{
2929 BUG_ON(obj->pages_pin_count == 0);
2930 obj->pages_pin_count--;
2931}
2932
54cf91dc 2933int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2934int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2935 struct intel_engine_cs *to,
2936 struct drm_i915_gem_request **to_req);
e2d05a8b 2937void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2938 struct drm_i915_gem_request *req);
ff72145b
DA
2939int i915_gem_dumb_create(struct drm_file *file_priv,
2940 struct drm_device *dev,
2941 struct drm_mode_create_dumb *args);
da6b51d0
DA
2942int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2943 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2944/**
2945 * Returns true if seq1 is later than seq2.
2946 */
2947static inline bool
2948i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2949{
2950 return (int32_t)(seq1 - seq2) >= 0;
2951}
2952
821485dc
CW
2953static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2954 bool lazy_coherency)
2955{
4a570db5 2956 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
821485dc
CW
2957 return i915_seqno_passed(seqno, req->previous_seqno);
2958}
2959
1b5a433a
JH
2960static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2961 bool lazy_coherency)
2962{
4a570db5 2963 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
1b5a433a
JH
2964 return i915_seqno_passed(seqno, req->seqno);
2965}
2966
fca26bb4
MK
2967int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2968int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2969
8d9fc7fd 2970struct drm_i915_gem_request *
0bc40be8 2971i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 2972
b29c19b6 2973bool i915_gem_retire_requests(struct drm_device *dev);
0bc40be8 2974void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
33196ded 2975int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2976 bool interruptible);
84c33a64 2977
1f83fee0
DV
2978static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2979{
2980 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2981 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2982}
2983
2984static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2985{
2ac0f450
MK
2986 return atomic_read(&error->reset_counter) & I915_WEDGED;
2987}
2988
2989static inline u32 i915_reset_count(struct i915_gpu_error *error)
2990{
2991 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2992}
a71d8d94 2993
88b4aa87
MK
2994static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2995{
2996 return dev_priv->gpu_error.stop_rings == 0 ||
2997 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2998}
2999
3000static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3001{
3002 return dev_priv->gpu_error.stop_rings == 0 ||
3003 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3004}
3005
069efc1d 3006void i915_gem_reset(struct drm_device *dev);
000433b6 3007bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3008int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3009int i915_gem_init_engines(struct drm_device *dev);
f691e2f4 3010int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3011int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3012void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3013void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3014int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3015int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3016void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3017 struct drm_i915_gem_object *batch_obj,
3018 bool flush_caches);
75289874 3019#define i915_add_request(req) \
fcfa423c 3020 __i915_add_request(req, NULL, true)
75289874 3021#define i915_add_request_no_flush(req) \
fcfa423c 3022 __i915_add_request(req, NULL, false)
9c654818 3023int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3024 unsigned reset_counter,
3025 bool interruptible,
3026 s64 *timeout,
2e1b8730 3027 struct intel_rps_client *rps);
a4b3a571 3028int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3029int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3030int __must_check
2e2f351d
CW
3031i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3032 bool readonly);
3033int __must_check
2021746e
CW
3034i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3035 bool write);
3036int __must_check
dabdfe02
CW
3037i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3038int __must_check
2da3b9b9
CW
3039i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3040 u32 alignment,
e6617330
TU
3041 const struct i915_ggtt_view *view);
3042void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3043 const struct i915_ggtt_view *view);
00731155 3044int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3045 int align);
b29c19b6 3046int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3047void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3048
0fa87796
ID
3049uint32_t
3050i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3051uint32_t
d865110c
ID
3052i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3053 int tiling_mode, bool fenced);
467cffba 3054
e4ffd173
CW
3055int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3056 enum i915_cache_level cache_level);
3057
1286ff73
DV
3058struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3059 struct dma_buf *dma_buf);
3060
3061struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3062 struct drm_gem_object *gem_obj, int flags);
3063
088e0df4
MT
3064u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3065 const struct i915_ggtt_view *view);
3066u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3067 struct i915_address_space *vm);
3068static inline u64
ec7adb6e 3069i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3070{
9abc4648 3071 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3072}
ec7adb6e 3073
a70a3148 3074bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3075bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3076 const struct i915_ggtt_view *view);
a70a3148 3077bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3078 struct i915_address_space *vm);
fe14d5f4 3079
a70a3148
BW
3080unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3081 struct i915_address_space *vm);
fe14d5f4 3082struct i915_vma *
ec7adb6e
JL
3083i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3084 struct i915_address_space *vm);
3085struct i915_vma *
3086i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3087 const struct i915_ggtt_view *view);
fe14d5f4 3088
accfef2e
BW
3089struct i915_vma *
3090i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3091 struct i915_address_space *vm);
3092struct i915_vma *
3093i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3094 const struct i915_ggtt_view *view);
5c2abbea 3095
ec7adb6e
JL
3096static inline struct i915_vma *
3097i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3098{
3099 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3100}
ec7adb6e 3101bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3102
a70a3148 3103/* Some GGTT VM helpers */
5dc383b0 3104#define i915_obj_to_ggtt(obj) \
a70a3148 3105 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
a70a3148 3106
841cd773
DV
3107static inline struct i915_hw_ppgtt *
3108i915_vm_to_ppgtt(struct i915_address_space *vm)
3109{
3110 WARN_ON(i915_is_ggtt(vm));
841cd773
DV
3111 return container_of(vm, struct i915_hw_ppgtt, base);
3112}
3113
3114
a70a3148
BW
3115static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3116{
9abc4648 3117 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3118}
3119
3120static inline unsigned long
3121i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3122{
5dc383b0 3123 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3124}
c37e2204
BW
3125
3126static inline int __must_check
3127i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3128 uint32_t alignment,
1ec9e26d 3129 unsigned flags)
c37e2204 3130{
5dc383b0
DV
3131 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3132 alignment, flags | PIN_GLOBAL);
c37e2204 3133}
a70a3148 3134
b287110e
DV
3135static inline int
3136i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3137{
3138 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3139}
3140
e6617330
TU
3141void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3142 const struct i915_ggtt_view *view);
3143static inline void
3144i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3145{
3146 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3147}
b287110e 3148
41a36b73
DV
3149/* i915_gem_fence.c */
3150int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3151int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3152
3153bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3154void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3155
3156void i915_gem_restore_fences(struct drm_device *dev);
3157
7f96ecaf
DV
3158void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3159void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3160void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3161
254f965c 3162/* i915_gem_context.c */
8245be31 3163int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3164void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3165void i915_gem_context_reset(struct drm_device *dev);
e422b888 3166int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3167int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3168void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3169int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3170struct intel_context *
41bde553 3171i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3172void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3173struct drm_i915_gem_object *
3174i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3175static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3176{
691e6415 3177 kref_get(&ctx->ref);
dce3271b
MK
3178}
3179
273497e5 3180static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3181{
691e6415 3182 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3183}
3184
273497e5 3185static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3186{
821d66dd 3187 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3188}
3189
84624813
BW
3190int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file);
3192int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file);
c9dc0f35
CW
3194int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3195 struct drm_file *file_priv);
3196int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3197 struct drm_file *file_priv);
1286ff73 3198
679845ed
BW
3199/* i915_gem_evict.c */
3200int __must_check i915_gem_evict_something(struct drm_device *dev,
3201 struct i915_address_space *vm,
3202 int min_size,
3203 unsigned alignment,
3204 unsigned cache_level,
d23db88c
CW
3205 unsigned long start,
3206 unsigned long end,
1ec9e26d 3207 unsigned flags);
506a8e87 3208int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3209int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3210
0260c420 3211/* belongs in i915_gem_gtt.h */
d09105c6 3212static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3213{
3214 if (INTEL_INFO(dev)->gen < 6)
3215 intel_gtt_chipset_flush();
3216}
246cbfb5 3217
9797fbfb 3218/* i915_gem_stolen.c */
d713fd49
PZ
3219int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3220 struct drm_mm_node *node, u64 size,
3221 unsigned alignment);
a9da512b
PZ
3222int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3223 struct drm_mm_node *node, u64 size,
3224 unsigned alignment, u64 start,
3225 u64 end);
d713fd49
PZ
3226void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3227 struct drm_mm_node *node);
9797fbfb
CW
3228int i915_gem_init_stolen(struct drm_device *dev);
3229void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3230struct drm_i915_gem_object *
3231i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3232struct drm_i915_gem_object *
3233i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3234 u32 stolen_offset,
3235 u32 gtt_offset,
3236 u32 size);
9797fbfb 3237
be6a0376
DV
3238/* i915_gem_shrinker.c */
3239unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3240 unsigned long target,
be6a0376
DV
3241 unsigned flags);
3242#define I915_SHRINK_PURGEABLE 0x1
3243#define I915_SHRINK_UNBOUND 0x2
3244#define I915_SHRINK_BOUND 0x4
5763ff04 3245#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3246unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3247void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3248void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3249
3250
673a394b 3251/* i915_gem_tiling.c */
2c1792a1 3252static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3253{
50227e1c 3254 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3255
3256 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3257 obj->tiling_mode != I915_TILING_NONE;
3258}
3259
673a394b 3260/* i915_gem_debug.c */
23bc5982
CW
3261#if WATCH_LISTS
3262int i915_verify_lists(struct drm_device *dev);
673a394b 3263#else
23bc5982 3264#define i915_verify_lists(dev) 0
673a394b 3265#endif
1da177e4 3266
2017263e 3267/* i915_debugfs.c */
27c202ad
BG
3268int i915_debugfs_init(struct drm_minor *minor);
3269void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3270#ifdef CONFIG_DEBUG_FS
249e87de 3271int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3272void intel_display_crc_init(struct drm_device *dev);
3273#else
101057fa
DV
3274static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3275{ return 0; }
f8c168fa 3276static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3277#endif
84734a04
MK
3278
3279/* i915_gpu_error.c */
edc3d884
MK
3280__printf(2, 3)
3281void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3282int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3283 const struct i915_error_state_file_priv *error);
4dc955f7 3284int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3285 struct drm_i915_private *i915,
4dc955f7
MK
3286 size_t count, loff_t pos);
3287static inline void i915_error_state_buf_release(
3288 struct drm_i915_error_state_buf *eb)
3289{
3290 kfree(eb->buf);
3291}
58174462
MK
3292void i915_capture_error_state(struct drm_device *dev, bool wedge,
3293 const char *error_msg);
84734a04
MK
3294void i915_error_state_get(struct drm_device *dev,
3295 struct i915_error_state_file_priv *error_priv);
3296void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3297void i915_destroy_error_state(struct drm_device *dev);
3298
3299void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3300const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3301
351e3db2 3302/* i915_cmd_parser.c */
d728c8ef 3303int i915_cmd_parser_get_version(void);
0bc40be8
TU
3304int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3305void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3306bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3307int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3308 struct drm_i915_gem_object *batch_obj,
78a42377 3309 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3310 u32 batch_start_offset,
b9ffd80e 3311 u32 batch_len,
351e3db2
BV
3312 bool is_master);
3313
317c35d1
JB
3314/* i915_suspend.c */
3315extern int i915_save_state(struct drm_device *dev);
3316extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3317
0136db58
BW
3318/* i915_sysfs.c */
3319void i915_setup_sysfs(struct drm_device *dev_priv);
3320void i915_teardown_sysfs(struct drm_device *dev_priv);
3321
f899fc64
CW
3322/* intel_i2c.c */
3323extern int intel_setup_gmbus(struct drm_device *dev);
3324extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3325extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3326 unsigned int pin);
3bd7d909 3327
0184df46
JN
3328extern struct i2c_adapter *
3329intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3330extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3331extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3332static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3333{
3334 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3335}
f899fc64
CW
3336extern void intel_i2c_reset(struct drm_device *dev);
3337
8b8e1a89 3338/* intel_bios.c */
98f3a1dc 3339int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3340bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3341
3b617967 3342/* intel_opregion.c */
44834a67 3343#ifdef CONFIG_ACPI
27d50c82 3344extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3345extern void intel_opregion_init(struct drm_device *dev);
3346extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3347extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3348extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3349 bool enable);
ecbc5cf3
JN
3350extern int intel_opregion_notify_adapter(struct drm_device *dev,
3351 pci_power_t state);
65e082c9 3352#else
27d50c82 3353static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3354static inline void intel_opregion_init(struct drm_device *dev) { return; }
3355static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3356static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3357static inline int
3358intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3359{
3360 return 0;
3361}
ecbc5cf3
JN
3362static inline int
3363intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3364{
3365 return 0;
3366}
65e082c9 3367#endif
8ee1c3db 3368
723bfd70
JB
3369/* intel_acpi.c */
3370#ifdef CONFIG_ACPI
3371extern void intel_register_dsm_handler(void);
3372extern void intel_unregister_dsm_handler(void);
3373#else
3374static inline void intel_register_dsm_handler(void) { return; }
3375static inline void intel_unregister_dsm_handler(void) { return; }
3376#endif /* CONFIG_ACPI */
3377
79e53945 3378/* modesetting */
f817586c 3379extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3380extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3381extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3382extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3383extern void intel_connector_unregister(struct intel_connector *);
28d52043 3384extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3385extern void intel_display_resume(struct drm_device *dev);
44cec740 3386extern void i915_redisable_vga(struct drm_device *dev);
04098753 3387extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3388extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3389extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3390extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3391extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3392 bool enable);
0206e353 3393extern void intel_detect_pch(struct drm_device *dev);
0136db58 3394extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3395
2911a35b 3396extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3397int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3398 struct drm_file *file);
b6359918
MK
3399int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3400 struct drm_file *file);
575155a9 3401
6ef3d427
CW
3402/* overlay */
3403extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3404extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3405 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3406
3407extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3408extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3409 struct drm_device *dev,
3410 struct intel_display_error_state *error);
6ef3d427 3411
151a49d0
TR
3412int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3413int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3414
3415/* intel_sideband.c */
707b6e3d
D
3416u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3417void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3418u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3419u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3420void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3421u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3422void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3423u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3424void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3425u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3426void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3427u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3428void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3429u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3430 enum intel_sbi_destination destination);
3431void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3432 enum intel_sbi_destination destination);
e9fe51c6
SK
3433u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3434void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3435
616bc820
VS
3436int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3437int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3438
0b274481
BW
3439#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3440#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3441
3442#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3443#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3444#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3445#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3446
3447#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3448#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3449#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3450#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3451
698b3135
CW
3452/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3453 * will be implemented using 2 32-bit writes in an arbitrary order with
3454 * an arbitrary delay between them. This can cause the hardware to
3455 * act upon the intermediate value, possibly leading to corruption and
3456 * machine death. You have been warned.
3457 */
0b274481
BW
3458#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3459#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3460
50877445 3461#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3462 u32 upper, lower, old_upper, loop = 0; \
3463 upper = I915_READ(upper_reg); \
ee0a227b 3464 do { \
acd29f7b 3465 old_upper = upper; \
ee0a227b 3466 lower = I915_READ(lower_reg); \
acd29f7b
CW
3467 upper = I915_READ(upper_reg); \
3468 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3469 (u64)upper << 32 | lower; })
50877445 3470
cae5852d
ZN
3471#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3472#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3473
75aa3f63
VS
3474#define __raw_read(x, s) \
3475static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3476 i915_reg_t reg) \
75aa3f63 3477{ \
f0f59a00 3478 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3479}
3480
3481#define __raw_write(x, s) \
3482static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3483 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3484{ \
f0f59a00 3485 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3486}
3487__raw_read(8, b)
3488__raw_read(16, w)
3489__raw_read(32, l)
3490__raw_read(64, q)
3491
3492__raw_write(8, b)
3493__raw_write(16, w)
3494__raw_write(32, l)
3495__raw_write(64, q)
3496
3497#undef __raw_read
3498#undef __raw_write
3499
a6111f7b
CW
3500/* These are untraced mmio-accessors that are only valid to be used inside
3501 * criticial sections inside IRQ handlers where forcewake is explicitly
3502 * controlled.
3503 * Think twice, and think again, before using these.
3504 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3505 * intel_uncore_forcewake_irqunlock().
3506 */
75aa3f63
VS
3507#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3508#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3509#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3510
55bc60db
VS
3511/* "Broadcast RGB" property */
3512#define INTEL_BROADCAST_RGB_AUTO 0
3513#define INTEL_BROADCAST_RGB_FULL 1
3514#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3515
f0f59a00 3516static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3517{
666a4537 3518 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3519 return VLV_VGACNTRL;
92e23b99
SJ
3520 else if (INTEL_INFO(dev)->gen >= 5)
3521 return CPU_VGACNTRL;
766aa1c4
VS
3522 else
3523 return VGACNTRL;
3524}
3525
2bb4629a
VS
3526static inline void __user *to_user_ptr(u64 address)
3527{
3528 return (void __user *)(uintptr_t)address;
3529}
3530
df97729f
ID
3531static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3532{
3533 unsigned long j = msecs_to_jiffies(m);
3534
3535 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3536}
3537
7bd0e226
DV
3538static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3539{
3540 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3541}
3542
df97729f
ID
3543static inline unsigned long
3544timespec_to_jiffies_timeout(const struct timespec *value)
3545{
3546 unsigned long j = timespec_to_jiffies(value);
3547
3548 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3549}
3550
dce56b3c
PZ
3551/*
3552 * If you need to wait X milliseconds between events A and B, but event B
3553 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3554 * when event A happened, then just before event B you call this function and
3555 * pass the timestamp as the first argument, and X as the second argument.
3556 */
3557static inline void
3558wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3559{
ec5e0cfb 3560 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3561
3562 /*
3563 * Don't re-read the value of "jiffies" every time since it may change
3564 * behind our back and break the math.
3565 */
3566 tmp_jiffies = jiffies;
3567 target_jiffies = timestamp_jiffies +
3568 msecs_to_jiffies_timeout(to_wait_ms);
3569
3570 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3571 remaining_jiffies = target_jiffies - tmp_jiffies;
3572 while (remaining_jiffies)
3573 remaining_jiffies =
3574 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3575 }
3576}
3577
0bc40be8 3578static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3579 struct drm_i915_gem_request *req)
3580{
0bc40be8
TU
3581 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3582 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3583}
3584
1da177e4 3585#endif