]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix cdclk vs. dev_cdclk mess when not recomputing things
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
e73bdd20
CW
58#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
e9cbc4bd
DV
79#define DRIVER_DATE "20161121"
80#define DRIVER_TIMESTAMP 1479717903
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
42a8ca4c
JN
122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
87ad3212
JN
127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
08c4d7fc
TU
132static inline const char *enableddisabled(bool v)
133{
134 return v ? "enabled" : "disabled";
135}
136
317c35d1 137enum pipe {
752aa88a 138 INVALID_PIPE = -1,
317c35d1
JB
139 PIPE_A = 0,
140 PIPE_B,
9db4a9c7 141 PIPE_C,
a57c774a
AK
142 _PIPE_EDP,
143 I915_MAX_PIPES = _PIPE_EDP
317c35d1 144};
9db4a9c7 145#define pipe_name(p) ((p) + 'A')
317c35d1 146
a5c961d1
PZ
147enum transcoder {
148 TRANSCODER_A = 0,
149 TRANSCODER_B,
150 TRANSCODER_C,
a57c774a 151 TRANSCODER_EDP,
4d1de975
JN
152 TRANSCODER_DSI_A,
153 TRANSCODER_DSI_C,
a57c774a 154 I915_MAX_TRANSCODERS
a5c961d1 155};
da205630
JN
156
157static inline const char *transcoder_name(enum transcoder transcoder)
158{
159 switch (transcoder) {
160 case TRANSCODER_A:
161 return "A";
162 case TRANSCODER_B:
163 return "B";
164 case TRANSCODER_C:
165 return "C";
166 case TRANSCODER_EDP:
167 return "EDP";
4d1de975
JN
168 case TRANSCODER_DSI_A:
169 return "DSI A";
170 case TRANSCODER_DSI_C:
171 return "DSI C";
da205630
JN
172 default:
173 return "<invalid>";
174 }
175}
a5c961d1 176
4d1de975
JN
177static inline bool transcoder_is_dsi(enum transcoder transcoder)
178{
179 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
180}
181
84139d1e 182/*
b14e5848
VS
183 * Global legacy plane identifier. Valid only for primary/sprite
184 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 185 */
80824003 186enum plane {
b14e5848 187 PLANE_A,
80824003 188 PLANE_B,
9db4a9c7 189 PLANE_C,
80824003 190};
9db4a9c7 191#define plane_name(p) ((p) + 'A')
52440211 192
580503c7 193#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 194
b14e5848
VS
195/*
196 * Per-pipe plane identifier.
197 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
198 * number of planes per CRTC. Not all platforms really have this many planes,
199 * which means some arrays of size I915_MAX_PLANES may have unused entries
200 * between the topmost sprite plane and the cursor plane.
201 *
202 * This is expected to be passed to various register macros
203 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
204 */
205enum plane_id {
206 PLANE_PRIMARY,
207 PLANE_SPRITE0,
208 PLANE_SPRITE1,
209 PLANE_CURSOR,
210 I915_MAX_PLANES,
211};
212
d97d7b48
VS
213#define for_each_plane_id_on_crtc(__crtc, __p) \
214 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
215 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
216
2b139522 217enum port {
03cdc1d4 218 PORT_NONE = -1,
2b139522
ED
219 PORT_A = 0,
220 PORT_B,
221 PORT_C,
222 PORT_D,
223 PORT_E,
224 I915_MAX_PORTS
225};
226#define port_name(p) ((p) + 'A')
227
a09caddd 228#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
229
230enum dpio_channel {
231 DPIO_CH0,
232 DPIO_CH1
233};
234
235enum dpio_phy {
236 DPIO_PHY0,
237 DPIO_PHY1
238};
239
b97186f0
PZ
240enum intel_display_power_domain {
241 POWER_DOMAIN_PIPE_A,
242 POWER_DOMAIN_PIPE_B,
243 POWER_DOMAIN_PIPE_C,
244 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
245 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
246 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
247 POWER_DOMAIN_TRANSCODER_A,
248 POWER_DOMAIN_TRANSCODER_B,
249 POWER_DOMAIN_TRANSCODER_C,
f52e353e 250 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
251 POWER_DOMAIN_TRANSCODER_DSI_A,
252 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
253 POWER_DOMAIN_PORT_DDI_A_LANES,
254 POWER_DOMAIN_PORT_DDI_B_LANES,
255 POWER_DOMAIN_PORT_DDI_C_LANES,
256 POWER_DOMAIN_PORT_DDI_D_LANES,
257 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
258 POWER_DOMAIN_PORT_DSI,
259 POWER_DOMAIN_PORT_CRT,
260 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 261 POWER_DOMAIN_VGA,
fbeeaa23 262 POWER_DOMAIN_AUDIO,
bd2bb1b9 263 POWER_DOMAIN_PLLS,
1407121a
S
264 POWER_DOMAIN_AUX_A,
265 POWER_DOMAIN_AUX_B,
266 POWER_DOMAIN_AUX_C,
267 POWER_DOMAIN_AUX_D,
f0ab43e6 268 POWER_DOMAIN_GMBUS,
dfa57627 269 POWER_DOMAIN_MODESET,
baa70707 270 POWER_DOMAIN_INIT,
bddc7645
ID
271
272 POWER_DOMAIN_NUM,
b97186f0
PZ
273};
274
275#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
276#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
277 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
278#define POWER_DOMAIN_TRANSCODER(tran) \
279 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
280 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 281
1d843f9d
EE
282enum hpd_pin {
283 HPD_NONE = 0,
1d843f9d
EE
284 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
285 HPD_CRT,
286 HPD_SDVO_B,
287 HPD_SDVO_C,
cc24fcdc 288 HPD_PORT_A,
1d843f9d
EE
289 HPD_PORT_B,
290 HPD_PORT_C,
291 HPD_PORT_D,
26951caf 292 HPD_PORT_E,
1d843f9d
EE
293 HPD_NUM_PINS
294};
295
c91711f9
JN
296#define for_each_hpd_pin(__pin) \
297 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
298
5fcece80
JN
299struct i915_hotplug {
300 struct work_struct hotplug_work;
301
302 struct {
303 unsigned long last_jiffies;
304 int count;
305 enum {
306 HPD_ENABLED = 0,
307 HPD_DISABLED = 1,
308 HPD_MARK_DISABLED = 2
309 } state;
310 } stats[HPD_NUM_PINS];
311 u32 event_bits;
312 struct delayed_work reenable_work;
313
314 struct intel_digital_port *irq_port[I915_MAX_PORTS];
315 u32 long_port_mask;
316 u32 short_port_mask;
317 struct work_struct dig_port_work;
318
19625e85
L
319 struct work_struct poll_init_work;
320 bool poll_enabled;
321
5fcece80
JN
322 /*
323 * if we get a HPD irq from DP and a HPD irq from non-DP
324 * the non-DP HPD could block the workqueue on a mode config
325 * mutex getting, that userspace may have taken. However
326 * userspace is waiting on the DP workqueue to run which is
327 * blocked behind the non-DP one.
328 */
329 struct workqueue_struct *dp_wq;
330};
331
2a2d5482
CW
332#define I915_GEM_GPU_DOMAINS \
333 (I915_GEM_DOMAIN_RENDER | \
334 I915_GEM_DOMAIN_SAMPLER | \
335 I915_GEM_DOMAIN_COMMAND | \
336 I915_GEM_DOMAIN_INSTRUCTION | \
337 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 338
055e393f
DL
339#define for_each_pipe(__dev_priv, __p) \
340 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
341#define for_each_pipe_masked(__dev_priv, __p, __mask) \
342 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
343 for_each_if ((__mask) & (1 << (__p)))
8b364b41 344#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
345 for ((__p) = 0; \
346 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
347 (__p)++)
3bdcfc0c
DL
348#define for_each_sprite(__dev_priv, __p, __s) \
349 for ((__s) = 0; \
350 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
351 (__s)++)
9db4a9c7 352
c3aeadc8
JN
353#define for_each_port_masked(__port, __ports_mask) \
354 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
355 for_each_if ((__ports_mask) & (1 << (__port)))
356
d79b814d 357#define for_each_crtc(dev, crtc) \
91c8a326 358 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 359
27321ae8
ML
360#define for_each_intel_plane(dev, intel_plane) \
361 list_for_each_entry(intel_plane, \
91c8a326 362 &(dev)->mode_config.plane_list, \
27321ae8
ML
363 base.head)
364
c107acfe 365#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
366 list_for_each_entry(intel_plane, \
367 &(dev)->mode_config.plane_list, \
c107acfe
MR
368 base.head) \
369 for_each_if ((plane_mask) & \
370 (1 << drm_plane_index(&intel_plane->base)))
371
262cd2e1
VS
372#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
373 list_for_each_entry(intel_plane, \
374 &(dev)->mode_config.plane_list, \
375 base.head) \
95150bdf 376 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 377
91c8a326
CW
378#define for_each_intel_crtc(dev, intel_crtc) \
379 list_for_each_entry(intel_crtc, \
380 &(dev)->mode_config.crtc_list, \
381 base.head)
d063ae48 382
91c8a326
CW
383#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
384 list_for_each_entry(intel_crtc, \
385 &(dev)->mode_config.crtc_list, \
386 base.head) \
98d39494
MR
387 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
388
b2784e15
DL
389#define for_each_intel_encoder(dev, intel_encoder) \
390 list_for_each_entry(intel_encoder, \
391 &(dev)->mode_config.encoder_list, \
392 base.head)
393
3a3371ff
ACO
394#define for_each_intel_connector(dev, intel_connector) \
395 list_for_each_entry(intel_connector, \
91c8a326 396 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
397 base.head)
398
6c2b7c12
DV
399#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
400 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 401 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 402
53f5e3ca
JB
403#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
404 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 405 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 406
b04c5bd6
BF
407#define for_each_power_domain(domain, mask) \
408 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 409 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 410
e7b903d2 411struct drm_i915_private;
ad46cb53 412struct i915_mm_struct;
5cc9ed4b 413struct i915_mmu_object;
e7b903d2 414
a6f766f3
CW
415struct drm_i915_file_private {
416 struct drm_i915_private *dev_priv;
417 struct drm_file *file;
418
419 struct {
420 spinlock_t lock;
421 struct list_head request_list;
d0bc54f2
CW
422/* 20ms is a fairly arbitrary limit (greater than the average frame time)
423 * chosen to prevent the CPU getting more than a frame ahead of the GPU
424 * (when using lax throttling for the frontbuffer). We also use it to
425 * offer free GPU waitboosts for severely congested workloads.
426 */
427#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
428 } mm;
429 struct idr context_idr;
430
2e1b8730
CW
431 struct intel_rps_client {
432 struct list_head link;
433 unsigned boosts;
434 } rps;
a6f766f3 435
c80ff16e 436 unsigned int bsd_engine;
b083a087
MK
437
438/* Client can have a maximum of 3 contexts banned before
439 * it is denied of creating new contexts. As one context
440 * ban needs 4 consecutive hangs, and more if there is
441 * progress in between, this is a last resort stop gap measure
442 * to limit the badly behaving clients access to gpu.
443 */
444#define I915_MAX_CLIENT_CONTEXT_BANS 3
445 int context_bans;
a6f766f3
CW
446};
447
e69d0bc1
DV
448/* Used by dp and fdi links */
449struct intel_link_m_n {
450 uint32_t tu;
451 uint32_t gmch_m;
452 uint32_t gmch_n;
453 uint32_t link_m;
454 uint32_t link_n;
455};
456
457void intel_link_compute_m_n(int bpp, int nlanes,
458 int pixel_clock, int link_clock,
459 struct intel_link_m_n *m_n);
460
1da177e4
LT
461/* Interface history:
462 *
463 * 1.1: Original.
0d6aa60b
DA
464 * 1.2: Add Power Management
465 * 1.3: Add vblank support
de227f5f 466 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 467 * 1.5: Add vblank pipe configuration
2228ed67
MD
468 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
469 * - Support vertical blank on secondary display pipe
1da177e4
LT
470 */
471#define DRIVER_MAJOR 1
2228ed67 472#define DRIVER_MINOR 6
1da177e4
LT
473#define DRIVER_PATCHLEVEL 0
474
0a3e67a4
JB
475struct opregion_header;
476struct opregion_acpi;
477struct opregion_swsci;
478struct opregion_asle;
479
8ee1c3db 480struct intel_opregion {
115719fc
WD
481 struct opregion_header *header;
482 struct opregion_acpi *acpi;
483 struct opregion_swsci *swsci;
ebde53c7
JN
484 u32 swsci_gbda_sub_functions;
485 u32 swsci_sbcb_sub_functions;
115719fc 486 struct opregion_asle *asle;
04ebaadb 487 void *rvda;
82730385 488 const void *vbt;
ada8f955 489 u32 vbt_size;
115719fc 490 u32 *lid_state;
91a60f20 491 struct work_struct asle_work;
8ee1c3db 492};
44834a67 493#define OPREGION_SIZE (8*1024)
8ee1c3db 494
6ef3d427
CW
495struct intel_overlay;
496struct intel_overlay_error_state;
497
9b9d172d 498struct sdvo_device_mapping {
e957d772 499 u8 initialized;
9b9d172d 500 u8 dvo_port;
501 u8 slave_addr;
502 u8 dvo_wiring;
e957d772 503 u8 i2c_pin;
b1083333 504 u8 ddc_pin;
9b9d172d 505};
506
7bd688cd 507struct intel_connector;
820d2d77 508struct intel_encoder;
ccf010fb 509struct intel_atomic_state;
5cec258b 510struct intel_crtc_state;
5724dbd1 511struct intel_initial_plane_config;
0e8ffe1b 512struct intel_crtc;
ee9300bb
DV
513struct intel_limit;
514struct dpll;
b8cecdf5 515
e70236a8 516struct drm_i915_display_funcs {
1353c4fb 517 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 518 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 519 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
520 int (*compute_intermediate_wm)(struct drm_device *dev,
521 struct intel_crtc *intel_crtc,
522 struct intel_crtc_state *newstate);
ccf010fb
ML
523 void (*initial_watermarks)(struct intel_atomic_state *state,
524 struct intel_crtc_state *cstate);
525 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
526 struct intel_crtc_state *cstate);
527 void (*optimize_watermarks)(struct intel_atomic_state *state,
528 struct intel_crtc_state *cstate);
98d39494 529 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 530 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
531 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
532 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
533 /* Returns the active state of the crtc, and if the crtc is active,
534 * fills out the pipe-config with the hw state. */
535 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 536 struct intel_crtc_state *);
5724dbd1
DL
537 void (*get_initial_plane_config)(struct intel_crtc *,
538 struct intel_initial_plane_config *);
190f68c5
ACO
539 int (*crtc_compute_clock)(struct intel_crtc *crtc,
540 struct intel_crtc_state *crtc_state);
4a806558
ML
541 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
542 struct drm_atomic_state *old_state);
543 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
544 struct drm_atomic_state *old_state);
896e5bb0
L
545 void (*update_crtcs)(struct drm_atomic_state *state,
546 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
547 void (*audio_codec_enable)(struct drm_connector *connector,
548 struct intel_encoder *encoder,
5e7234c9 549 const struct drm_display_mode *adjusted_mode);
69bfe1a9 550 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 551 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 552 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
553 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
554 struct drm_framebuffer *fb,
555 struct drm_i915_gem_object *obj,
556 struct drm_i915_gem_request *req,
557 uint32_t flags);
91d14251 558 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
559 /* clock updates for mode set */
560 /* cursor updates */
561 /* render clock increase/decrease */
562 /* display clock increase/decrease */
563 /* pll clock increase/decrease */
8563b1e8 564
b95c5321
ML
565 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
566 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
567};
568
48c1026a
MK
569enum forcewake_domain_id {
570 FW_DOMAIN_ID_RENDER = 0,
571 FW_DOMAIN_ID_BLITTER,
572 FW_DOMAIN_ID_MEDIA,
573
574 FW_DOMAIN_ID_COUNT
575};
576
577enum forcewake_domains {
578 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
579 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
580 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
581 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
582 FORCEWAKE_BLITTER |
583 FORCEWAKE_MEDIA)
584};
585
3756685a
TU
586#define FW_REG_READ (1)
587#define FW_REG_WRITE (2)
588
85ee17eb
PP
589enum decoupled_power_domain {
590 GEN9_DECOUPLED_PD_BLITTER = 0,
591 GEN9_DECOUPLED_PD_RENDER,
592 GEN9_DECOUPLED_PD_MEDIA,
593 GEN9_DECOUPLED_PD_ALL
594};
595
596enum decoupled_ops {
597 GEN9_DECOUPLED_OP_WRITE = 0,
598 GEN9_DECOUPLED_OP_READ
599};
600
3756685a
TU
601enum forcewake_domains
602intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
603 i915_reg_t reg, unsigned int op);
604
907b28c5 605struct intel_uncore_funcs {
c8d9a590 606 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 607 enum forcewake_domains domains);
c8d9a590 608 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 609 enum forcewake_domains domains);
0b274481 610
f0f59a00
VS
611 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
612 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
613 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
614 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 615
f0f59a00 616 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 617 uint8_t val, bool trace);
f0f59a00 618 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 619 uint16_t val, bool trace);
f0f59a00 620 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 621 uint32_t val, bool trace);
990bbdad
CW
622};
623
15157970
TU
624struct intel_forcewake_range {
625 u32 start;
626 u32 end;
627
628 enum forcewake_domains domains;
629};
630
907b28c5
CW
631struct intel_uncore {
632 spinlock_t lock; /** lock is also taken in irq contexts. */
633
15157970
TU
634 const struct intel_forcewake_range *fw_domains_table;
635 unsigned int fw_domains_table_entries;
636
907b28c5
CW
637 struct intel_uncore_funcs funcs;
638
639 unsigned fifo_count;
003342a5 640
48c1026a 641 enum forcewake_domains fw_domains;
003342a5 642 enum forcewake_domains fw_domains_active;
b2cff0db
CW
643
644 struct intel_uncore_forcewake_domain {
645 struct drm_i915_private *i915;
48c1026a 646 enum forcewake_domain_id id;
33c582c1 647 enum forcewake_domains mask;
b2cff0db 648 unsigned wake_count;
a57a4a67 649 struct hrtimer timer;
f0f59a00 650 i915_reg_t reg_set;
05a2fb15
MK
651 u32 val_set;
652 u32 val_clear;
f0f59a00
VS
653 i915_reg_t reg_ack;
654 i915_reg_t reg_post;
05a2fb15 655 u32 val_reset;
b2cff0db 656 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
657
658 int unclaimed_mmio_check;
b2cff0db
CW
659};
660
661/* Iterate over initialised fw domains */
33c582c1
TU
662#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
663 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
664 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
665 (domain__)++) \
666 for_each_if ((mask__) & (domain__)->mask)
667
668#define for_each_fw_domain(domain__, dev_priv__) \
669 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 670
b6e7d894
DL
671#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
672#define CSR_VERSION_MAJOR(version) ((version) >> 16)
673#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
674
eb805623 675struct intel_csr {
8144ac59 676 struct work_struct work;
eb805623 677 const char *fw_path;
a7f749f9 678 uint32_t *dmc_payload;
eb805623 679 uint32_t dmc_fw_size;
b6e7d894 680 uint32_t version;
eb805623 681 uint32_t mmio_count;
f0f59a00 682 i915_reg_t mmioaddr[8];
eb805623 683 uint32_t mmiodata[8];
832dba88 684 uint32_t dc_state;
a37baf3b 685 uint32_t allowed_dc_mask;
eb805623
DV
686};
687
604db650 688#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 689 /* Keep is_* in chronological order */ \
604db650
JL
690 func(is_mobile); \
691 func(is_i85x); \
692 func(is_i915g); \
693 func(is_i945gm); \
694 func(is_g33); \
604db650
JL
695 func(is_g4x); \
696 func(is_pineview); \
697 func(is_broadwater); \
698 func(is_crestline); \
699 func(is_ivybridge); \
700 func(is_valleyview); \
701 func(is_cherryview); \
702 func(is_haswell); \
703 func(is_broadwell); \
704 func(is_skylake); \
705 func(is_broxton); \
706 func(is_kabylake); \
c007fb4a 707 func(is_alpha_support); \
566c56a4 708 /* Keep has_* in alphabetical order */ \
dfc5148f 709 func(has_64bit_reloc); \
604db650 710 func(has_csr); \
566c56a4 711 func(has_ddi); \
604db650 712 func(has_dp_mst); \
566c56a4
JL
713 func(has_fbc); \
714 func(has_fpga_dbg); \
604db650 715 func(has_gmbus_irq); \
604db650
JL
716 func(has_gmch_display); \
717 func(has_guc); \
604db650 718 func(has_hotplug); \
566c56a4
JL
719 func(has_hw_contexts); \
720 func(has_l3_dpf); \
604db650 721 func(has_llc); \
566c56a4
JL
722 func(has_logical_ring_contexts); \
723 func(has_overlay); \
724 func(has_pipe_cxsr); \
725 func(has_pooled_eu); \
726 func(has_psr); \
727 func(has_rc6); \
728 func(has_rc6p); \
729 func(has_resource_streamer); \
730 func(has_runtime_pm); \
604db650 731 func(has_snoop); \
566c56a4
JL
732 func(cursor_needs_physical); \
733 func(hws_needs_physical); \
734 func(overlay_needs_physical); \
85ee17eb
PP
735 func(supports_tv); \
736 func(has_decoupled_mmio)
c96ea64e 737
915490d5 738struct sseu_dev_info {
f08a0c92 739 u8 slice_mask;
57ec171e 740 u8 subslice_mask;
915490d5
ID
741 u8 eu_total;
742 u8 eu_per_subslice;
43b67998
ID
743 u8 min_eu_in_pool;
744 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
745 u8 subslice_7eu[3];
746 u8 has_slice_pg:1;
747 u8 has_subslice_pg:1;
748 u8 has_eu_pg:1;
915490d5
ID
749};
750
57ec171e
ID
751static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
752{
753 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
754}
755
cfdf1fa2 756struct intel_device_info {
10fce67a 757 u32 display_mmio_offset;
87f1f465 758 u16 device_id;
ac208a8b 759 u8 num_pipes;
d615a166 760 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 761 u8 gen;
ae5702d2 762 u16 gen_mask;
73ae478c 763 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 764 u8 num_rings;
604db650
JL
765#define DEFINE_FLAG(name) u8 name:1
766 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
767#undef DEFINE_FLAG
6f3fff60 768 u16 ddb_size; /* in blocks */
a57c774a
AK
769 /* Register offsets for the various display pipes and transcoders */
770 int pipe_offsets[I915_MAX_TRANSCODERS];
771 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 772 int palette_offsets[I915_MAX_PIPES];
5efb3e28 773 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
774
775 /* Slice/subslice/EU info */
43b67998 776 struct sseu_dev_info sseu;
82cf435b
LL
777
778 struct color_luts {
779 u16 degamma_lut_size;
780 u16 gamma_lut_size;
781 } color;
cfdf1fa2
KH
782};
783
2bd160a1
CW
784struct intel_display_error_state;
785
786struct drm_i915_error_state {
787 struct kref ref;
788 struct timeval time;
de867c20
CW
789 struct timeval boottime;
790 struct timeval uptime;
2bd160a1 791
9f267eb8
CW
792 struct drm_i915_private *i915;
793
2bd160a1
CW
794 char error_msg[128];
795 bool simulated;
796 int iommu;
797 u32 reset_count;
798 u32 suspend_count;
799 struct intel_device_info device_info;
800
801 /* Generic register state */
802 u32 eir;
803 u32 pgtbl_er;
804 u32 ier;
805 u32 gtier[4];
806 u32 ccid;
807 u32 derrmr;
808 u32 forcewake;
809 u32 error; /* gen6+ */
810 u32 err_int; /* gen7 */
811 u32 fault_data0; /* gen8, gen9 */
812 u32 fault_data1; /* gen8, gen9 */
813 u32 done_reg;
814 u32 gac_eco;
815 u32 gam_ecochk;
816 u32 gab_ctl;
817 u32 gfx_mode;
d636951e 818
2bd160a1
CW
819 u64 fence[I915_MAX_NUM_FENCES];
820 struct intel_overlay_error_state *overlay;
821 struct intel_display_error_state *display;
51d545d0 822 struct drm_i915_error_object *semaphore;
27b85bea 823 struct drm_i915_error_object *guc_log;
2bd160a1
CW
824
825 struct drm_i915_error_engine {
826 int engine_id;
827 /* Software tracked state */
828 bool waiting;
829 int num_waiters;
3fe3b030
MK
830 unsigned long hangcheck_timestamp;
831 bool hangcheck_stalled;
2bd160a1
CW
832 enum intel_engine_hangcheck_action hangcheck_action;
833 struct i915_address_space *vm;
834 int num_requests;
835
cdb324bd
CW
836 /* position of active request inside the ring */
837 u32 rq_head, rq_post, rq_tail;
838
2bd160a1
CW
839 /* our own tracking of ring head and tail */
840 u32 cpu_ring_head;
841 u32 cpu_ring_tail;
842
843 u32 last_seqno;
2bd160a1
CW
844
845 /* Register state */
846 u32 start;
847 u32 tail;
848 u32 head;
849 u32 ctl;
21a2c58a 850 u32 mode;
2bd160a1
CW
851 u32 hws;
852 u32 ipeir;
853 u32 ipehr;
2bd160a1
CW
854 u32 bbstate;
855 u32 instpm;
856 u32 instps;
857 u32 seqno;
858 u64 bbaddr;
859 u64 acthd;
860 u32 fault_reg;
861 u64 faddr;
862 u32 rc_psmi; /* sleep state */
863 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 864 struct intel_instdone instdone;
2bd160a1
CW
865
866 struct drm_i915_error_object {
2bd160a1 867 u64 gtt_offset;
03382dfb 868 u64 gtt_size;
0a97015d
CW
869 int page_count;
870 int unused;
2bd160a1
CW
871 u32 *pages[0];
872 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
873
874 struct drm_i915_error_object *wa_ctx;
875
876 struct drm_i915_error_request {
877 long jiffies;
c84455b4 878 pid_t pid;
35ca039e 879 u32 context;
84102171 880 int ban_score;
2bd160a1
CW
881 u32 seqno;
882 u32 head;
883 u32 tail;
35ca039e 884 } *requests, execlist[2];
2bd160a1
CW
885
886 struct drm_i915_error_waiter {
887 char comm[TASK_COMM_LEN];
888 pid_t pid;
889 u32 seqno;
890 } *waiters;
891
892 struct {
893 u32 gfx_mode;
894 union {
895 u64 pdp[4];
896 u32 pp_dir_base;
897 };
898 } vm_info;
899
900 pid_t pid;
901 char comm[TASK_COMM_LEN];
b083a087 902 int context_bans;
2bd160a1
CW
903 } engine[I915_NUM_ENGINES];
904
905 struct drm_i915_error_buffer {
906 u32 size;
907 u32 name;
908 u32 rseqno[I915_NUM_ENGINES], wseqno;
909 u64 gtt_offset;
910 u32 read_domains;
911 u32 write_domain;
912 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
913 u32 tiling:2;
914 u32 dirty:1;
915 u32 purgeable:1;
916 u32 userptr:1;
917 s32 engine:4;
918 u32 cache_level:3;
919 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
920 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
921 struct i915_address_space *active_vm[I915_NUM_ENGINES];
922};
923
7faf1ab2
DV
924enum i915_cache_level {
925 I915_CACHE_NONE = 0,
350ec881
CW
926 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
927 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
928 caches, eg sampler/render caches, and the
929 large Last-Level-Cache. LLC is coherent with
930 the CPU, but L3 is only visible to the GPU. */
651d794f 931 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
932};
933
821d66dd 934#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 935
31b7a88d 936/**
e2efd130 937 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
938 * @ref: reference count.
939 * @user_handle: userspace tracking identity for this context.
940 * @remap_slice: l3 row remapping information.
b1b38278
DW
941 * @flags: context specific flags:
942 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
943 * @file_priv: filp associated with this context (NULL for global default
944 * context).
945 * @hang_stats: information about the role of this context in possible GPU
946 * hangs.
7df113e4 947 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
948 * @legacy_hw_ctx: render context backing object and whether it is correctly
949 * initialized (legacy ring submission mechanism only).
950 * @link: link in the global list of contexts.
951 *
952 * Contexts are memory images used by the hardware to store copies of their
953 * internal state.
954 */
e2efd130 955struct i915_gem_context {
dce3271b 956 struct kref ref;
9ea4feec 957 struct drm_i915_private *i915;
40521054 958 struct drm_i915_file_private *file_priv;
ae6c4806 959 struct i915_hw_ppgtt *ppgtt;
c84455b4 960 struct pid *pid;
562f5d45 961 const char *name;
a33afea5 962
8d59bc6a 963 unsigned long flags;
bc3d6744
CW
964#define CONTEXT_NO_ZEROMAP BIT(0)
965#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
966
967 /* Unique identifier for this context, used by the hw for tracking */
968 unsigned int hw_id;
8d59bc6a 969 u32 user_handle;
9f792eba 970 int priority; /* greater priorities are serviced first */
5d1808ec 971
0cb26a8e
CW
972 u32 ggtt_alignment;
973
9021ad03 974 struct intel_context {
bf3783e5 975 struct i915_vma *state;
7e37f889 976 struct intel_ring *ring;
82352e90 977 uint32_t *lrc_reg_state;
8d59bc6a
CW
978 u64 lrc_desc;
979 int pin_count;
24f1d3cc 980 bool initialised;
666796da 981 } engine[I915_NUM_ENGINES];
bcd794c2 982 u32 ring_size;
c01fc532 983 u32 desc_template;
3c7ba635 984 struct atomic_notifier_head status_notifier;
80a9a8db 985 bool execlists_force_single_submission;
c9e003af 986
a33afea5 987 struct list_head link;
8d59bc6a
CW
988
989 u8 remap_slice;
50e046b6 990 bool closed:1;
bc1d53c6
MK
991 bool bannable:1;
992 bool banned:1;
993
994 unsigned int guilty_count; /* guilty of a hang */
995 unsigned int active_count; /* active during hang */
996
997#define CONTEXT_SCORE_GUILTY 10
998#define CONTEXT_SCORE_BAN_THRESHOLD 40
999 /* Accumulated score of hangs caused by this context */
1000 int ban_score;
40521054
BW
1001};
1002
a4001f1b
PZ
1003enum fb_op_origin {
1004 ORIGIN_GTT,
1005 ORIGIN_CPU,
1006 ORIGIN_CS,
1007 ORIGIN_FLIP,
74b4ea1e 1008 ORIGIN_DIRTYFB,
a4001f1b
PZ
1009};
1010
ab34a7e8 1011struct intel_fbc {
25ad93fd
PZ
1012 /* This is always the inner lock when overlapping with struct_mutex and
1013 * it's the outer lock when overlapping with stolen_lock. */
1014 struct mutex lock;
5e59f717 1015 unsigned threshold;
dbef0f15
PZ
1016 unsigned int possible_framebuffer_bits;
1017 unsigned int busy_bits;
010cf73d 1018 unsigned int visible_pipes_mask;
e35fef21 1019 struct intel_crtc *crtc;
5c3fe8b0 1020
c4213885 1021 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1022 struct drm_mm_node *compressed_llb;
1023
da46f936
RV
1024 bool false_color;
1025
d029bcad 1026 bool enabled;
0e631adc 1027 bool active;
9adccc60 1028
61a585d6
PZ
1029 bool underrun_detected;
1030 struct work_struct underrun_work;
1031
aaf78d27
PZ
1032 struct intel_fbc_state_cache {
1033 struct {
1034 unsigned int mode_flags;
1035 uint32_t hsw_bdw_pixel_rate;
1036 } crtc;
1037
1038 struct {
1039 unsigned int rotation;
1040 int src_w;
1041 int src_h;
1042 bool visible;
1043 } plane;
1044
1045 struct {
1046 u64 ilk_ggtt_offset;
aaf78d27
PZ
1047 uint32_t pixel_format;
1048 unsigned int stride;
1049 int fence_reg;
1050 unsigned int tiling_mode;
1051 } fb;
1052 } state_cache;
1053
b183b3f1
PZ
1054 struct intel_fbc_reg_params {
1055 struct {
1056 enum pipe pipe;
1057 enum plane plane;
1058 unsigned int fence_y_offset;
1059 } crtc;
1060
1061 struct {
1062 u64 ggtt_offset;
b183b3f1
PZ
1063 uint32_t pixel_format;
1064 unsigned int stride;
1065 int fence_reg;
1066 } fb;
1067
1068 int cfb_size;
1069 } params;
1070
5c3fe8b0 1071 struct intel_fbc_work {
128d7356 1072 bool scheduled;
ca18d51d 1073 u32 scheduled_vblank;
128d7356 1074 struct work_struct work;
128d7356 1075 } work;
5c3fe8b0 1076
bf6189c6 1077 const char *no_fbc_reason;
b5e50c3f
JB
1078};
1079
96178eeb
VK
1080/**
1081 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1082 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1083 * parsing for same resolution.
1084 */
1085enum drrs_refresh_rate_type {
1086 DRRS_HIGH_RR,
1087 DRRS_LOW_RR,
1088 DRRS_MAX_RR, /* RR count */
1089};
1090
1091enum drrs_support_type {
1092 DRRS_NOT_SUPPORTED = 0,
1093 STATIC_DRRS_SUPPORT = 1,
1094 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1095};
1096
2807cf69 1097struct intel_dp;
96178eeb
VK
1098struct i915_drrs {
1099 struct mutex mutex;
1100 struct delayed_work work;
1101 struct intel_dp *dp;
1102 unsigned busy_frontbuffer_bits;
1103 enum drrs_refresh_rate_type refresh_rate_type;
1104 enum drrs_support_type type;
1105};
1106
a031d709 1107struct i915_psr {
f0355c4a 1108 struct mutex lock;
a031d709
RV
1109 bool sink_support;
1110 bool source_ok;
2807cf69 1111 struct intel_dp *enabled;
7c8f8a70
RV
1112 bool active;
1113 struct delayed_work work;
9ca15301 1114 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1115 bool psr2_support;
1116 bool aux_frame_sync;
60e5ffe3 1117 bool link_standby;
3f51e471 1118};
5c3fe8b0 1119
3bad0781 1120enum intel_pch {
f0350830 1121 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1122 PCH_IBX, /* Ibexpeak PCH */
1123 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1124 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1125 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1126 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1127 PCH_NOP,
3bad0781
ZW
1128};
1129
988d6ee8
PZ
1130enum intel_sbi_destination {
1131 SBI_ICLK,
1132 SBI_MPHY,
1133};
1134
b690e96c 1135#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1136#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1137#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1138#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1139#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1140#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1141
8be48d92 1142struct intel_fbdev;
1630fe75 1143struct intel_fbc_work;
38651674 1144
c2b9152f
DV
1145struct intel_gmbus {
1146 struct i2c_adapter adapter;
3e4d44e0 1147#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1148 u32 force_bit;
c2b9152f 1149 u32 reg0;
f0f59a00 1150 i915_reg_t gpio_reg;
c167a6fc 1151 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1152 struct drm_i915_private *dev_priv;
1153};
1154
f4c956ad 1155struct i915_suspend_saved_registers {
e948e994 1156 u32 saveDSPARB;
ba8bbcf6 1157 u32 saveFBC_CONTROL;
1f84e550 1158 u32 saveCACHE_MODE_0;
1f84e550 1159 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1160 u32 saveSWF0[16];
1161 u32 saveSWF1[16];
85fa792b 1162 u32 saveSWF3[3];
4b9de737 1163 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1164 u32 savePCH_PORT_HOTPLUG;
9f49c376 1165 u16 saveGCDGMBUS;
f4c956ad 1166};
c85aa885 1167
ddeea5b0
ID
1168struct vlv_s0ix_state {
1169 /* GAM */
1170 u32 wr_watermark;
1171 u32 gfx_prio_ctrl;
1172 u32 arb_mode;
1173 u32 gfx_pend_tlb0;
1174 u32 gfx_pend_tlb1;
1175 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1176 u32 media_max_req_count;
1177 u32 gfx_max_req_count;
1178 u32 render_hwsp;
1179 u32 ecochk;
1180 u32 bsd_hwsp;
1181 u32 blt_hwsp;
1182 u32 tlb_rd_addr;
1183
1184 /* MBC */
1185 u32 g3dctl;
1186 u32 gsckgctl;
1187 u32 mbctl;
1188
1189 /* GCP */
1190 u32 ucgctl1;
1191 u32 ucgctl3;
1192 u32 rcgctl1;
1193 u32 rcgctl2;
1194 u32 rstctl;
1195 u32 misccpctl;
1196
1197 /* GPM */
1198 u32 gfxpause;
1199 u32 rpdeuhwtc;
1200 u32 rpdeuc;
1201 u32 ecobus;
1202 u32 pwrdwnupctl;
1203 u32 rp_down_timeout;
1204 u32 rp_deucsw;
1205 u32 rcubmabdtmr;
1206 u32 rcedata;
1207 u32 spare2gh;
1208
1209 /* Display 1 CZ domain */
1210 u32 gt_imr;
1211 u32 gt_ier;
1212 u32 pm_imr;
1213 u32 pm_ier;
1214 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1215
1216 /* GT SA CZ domain */
1217 u32 tilectl;
1218 u32 gt_fifoctl;
1219 u32 gtlc_wake_ctrl;
1220 u32 gtlc_survive;
1221 u32 pmwgicz;
1222
1223 /* Display 2 CZ domain */
1224 u32 gu_ctl0;
1225 u32 gu_ctl1;
9c25210f 1226 u32 pcbr;
ddeea5b0
ID
1227 u32 clock_gate_dis2;
1228};
1229
bf225f20
CW
1230struct intel_rps_ei {
1231 u32 cz_clock;
1232 u32 render_c0;
1233 u32 media_c0;
31685c25
D
1234};
1235
c85aa885 1236struct intel_gen6_power_mgmt {
d4d70aa5
ID
1237 /*
1238 * work, interrupts_enabled and pm_iir are protected by
1239 * dev_priv->irq_lock
1240 */
c85aa885 1241 struct work_struct work;
d4d70aa5 1242 bool interrupts_enabled;
c85aa885 1243 u32 pm_iir;
59cdb63d 1244
b20e3cfe 1245 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1246 u32 pm_intr_keep;
1247
b39fb297
BW
1248 /* Frequencies are stored in potentially platform dependent multiples.
1249 * In other words, *_freq needs to be multiplied by X to be interesting.
1250 * Soft limits are those which are used for the dynamic reclocking done
1251 * by the driver (raise frequencies under heavy loads, and lower for
1252 * lighter loads). Hard limits are those imposed by the hardware.
1253 *
1254 * A distinction is made for overclocking, which is never enabled by
1255 * default, and is considered to be above the hard limit if it's
1256 * possible at all.
1257 */
1258 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1259 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1260 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1261 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1262 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1263 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1264 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1265 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1266 u8 rp1_freq; /* "less than" RP0 power/freqency */
1267 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1268 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1269
8fb55197
CW
1270 u8 up_threshold; /* Current %busy required to uplock */
1271 u8 down_threshold; /* Current %busy required to downclock */
1272
dd75fdc8
CW
1273 int last_adj;
1274 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1275
8d3afd7d
CW
1276 spinlock_t client_lock;
1277 struct list_head clients;
1278 bool client_boost;
1279
c0951f0c 1280 bool enabled;
54b4f68f 1281 struct delayed_work autoenable_work;
1854d5ca 1282 unsigned boosts;
4fc688ce 1283
bf225f20
CW
1284 /* manual wa residency calculations */
1285 struct intel_rps_ei up_ei, down_ei;
1286
4fc688ce
JB
1287 /*
1288 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1289 * Must be taken after struct_mutex if nested. Note that
1290 * this lock may be held for long periods of time when
1291 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1292 */
1293 struct mutex hw_lock;
c85aa885
DV
1294};
1295
1a240d4d
DV
1296/* defined intel_pm.c */
1297extern spinlock_t mchdev_lock;
1298
c85aa885
DV
1299struct intel_ilk_power_mgmt {
1300 u8 cur_delay;
1301 u8 min_delay;
1302 u8 max_delay;
1303 u8 fmax;
1304 u8 fstart;
1305
1306 u64 last_count1;
1307 unsigned long last_time1;
1308 unsigned long chipset_power;
1309 u64 last_count2;
5ed0bdf2 1310 u64 last_time2;
c85aa885
DV
1311 unsigned long gfx_power;
1312 u8 corr;
1313
1314 int c_m;
1315 int r_t;
1316};
1317
c6cb582e
ID
1318struct drm_i915_private;
1319struct i915_power_well;
1320
1321struct i915_power_well_ops {
1322 /*
1323 * Synchronize the well's hw state to match the current sw state, for
1324 * example enable/disable it based on the current refcount. Called
1325 * during driver init and resume time, possibly after first calling
1326 * the enable/disable handlers.
1327 */
1328 void (*sync_hw)(struct drm_i915_private *dev_priv,
1329 struct i915_power_well *power_well);
1330 /*
1331 * Enable the well and resources that depend on it (for example
1332 * interrupts located on the well). Called after the 0->1 refcount
1333 * transition.
1334 */
1335 void (*enable)(struct drm_i915_private *dev_priv,
1336 struct i915_power_well *power_well);
1337 /*
1338 * Disable the well and resources that depend on it. Called after
1339 * the 1->0 refcount transition.
1340 */
1341 void (*disable)(struct drm_i915_private *dev_priv,
1342 struct i915_power_well *power_well);
1343 /* Returns the hw enabled state. */
1344 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1345 struct i915_power_well *power_well);
1346};
1347
a38911a3
WX
1348/* Power well structure for haswell */
1349struct i915_power_well {
c1ca727f 1350 const char *name;
6f3ef5dd 1351 bool always_on;
a38911a3
WX
1352 /* power well enable/disable usage count */
1353 int count;
bfafe93a
ID
1354 /* cached hw enabled state */
1355 bool hw_enabled;
c1ca727f 1356 unsigned long domains;
01c3faa7
ACO
1357 /* unique identifier for this power well */
1358 unsigned long id;
362624c9
ACO
1359 /*
1360 * Arbitraty data associated with this power well. Platform and power
1361 * well specific.
1362 */
1363 unsigned long data;
c6cb582e 1364 const struct i915_power_well_ops *ops;
a38911a3
WX
1365};
1366
83c00f55 1367struct i915_power_domains {
baa70707
ID
1368 /*
1369 * Power wells needed for initialization at driver init and suspend
1370 * time are on. They are kept on until after the first modeset.
1371 */
1372 bool init_power_on;
0d116a29 1373 bool initializing;
c1ca727f 1374 int power_well_count;
baa70707 1375
83c00f55 1376 struct mutex lock;
1da51581 1377 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1378 struct i915_power_well *power_wells;
83c00f55
ID
1379};
1380
35a85ac6 1381#define MAX_L3_SLICES 2
a4da4fa4 1382struct intel_l3_parity {
35a85ac6 1383 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1384 struct work_struct error_work;
35a85ac6 1385 int which_slice;
a4da4fa4
DV
1386};
1387
4b5aed62 1388struct i915_gem_mm {
4b5aed62
DV
1389 /** Memory allocator for GTT stolen memory */
1390 struct drm_mm stolen;
92e97d2f
PZ
1391 /** Protects the usage of the GTT stolen memory allocator. This is
1392 * always the inner lock when overlapping with struct_mutex. */
1393 struct mutex stolen_lock;
1394
4b5aed62
DV
1395 /** List of all objects in gtt_space. Used to restore gtt
1396 * mappings on resume */
1397 struct list_head bound_list;
1398 /**
1399 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1400 * are idle and not used by the GPU). These objects may or may
1401 * not actually have any pages attached.
4b5aed62
DV
1402 */
1403 struct list_head unbound_list;
1404
275f039d
CW
1405 /** List of all objects in gtt_space, currently mmaped by userspace.
1406 * All objects within this list must also be on bound_list.
1407 */
1408 struct list_head userfault_list;
1409
fbbd37b3
CW
1410 /**
1411 * List of objects which are pending destruction.
1412 */
1413 struct llist_head free_list;
1414 struct work_struct free_work;
1415
4b5aed62
DV
1416 /** Usable portion of the GTT for GEM */
1417 unsigned long stolen_base; /* limited to low memory (32-bit) */
1418
4b5aed62
DV
1419 /** PPGTT used for aliasing the PPGTT with the GTT */
1420 struct i915_hw_ppgtt *aliasing_ppgtt;
1421
2cfcd32a 1422 struct notifier_block oom_notifier;
e87666b5 1423 struct notifier_block vmap_notifier;
ceabbba5 1424 struct shrinker shrinker;
4b5aed62 1425
4b5aed62
DV
1426 /** LRU list of objects with fence regs on them. */
1427 struct list_head fence_list;
1428
4b5aed62
DV
1429 /**
1430 * Are we in a non-interruptible section of code like
1431 * modesetting?
1432 */
1433 bool interruptible;
1434
bdf1e7e3 1435 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1436 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1437
4b5aed62
DV
1438 /** Bit 6 swizzling required for X tiling */
1439 uint32_t bit_6_swizzle_x;
1440 /** Bit 6 swizzling required for Y tiling */
1441 uint32_t bit_6_swizzle_y;
1442
4b5aed62 1443 /* accounting, useful for userland debugging */
c20e8355 1444 spinlock_t object_stat_lock;
3ef7f228 1445 u64 object_memory;
4b5aed62
DV
1446 u32 object_count;
1447};
1448
edc3d884 1449struct drm_i915_error_state_buf {
0a4cd7c8 1450 struct drm_i915_private *i915;
edc3d884
MK
1451 unsigned bytes;
1452 unsigned size;
1453 int err;
1454 u8 *buf;
1455 loff_t start;
1456 loff_t pos;
1457};
1458
fc16b48b
MK
1459struct i915_error_state_file_priv {
1460 struct drm_device *dev;
1461 struct drm_i915_error_state *error;
1462};
1463
b52992c0
CW
1464#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1465#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1466
3fe3b030
MK
1467#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1468#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1469
99584db3
DV
1470struct i915_gpu_error {
1471 /* For hangcheck timer */
1472#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1473#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1474
737b1506 1475 struct delayed_work hangcheck_work;
99584db3
DV
1476
1477 /* For reset and error_state handling. */
1478 spinlock_t lock;
1479 /* Protected by the above dev->gpu_error.lock. */
1480 struct drm_i915_error_state *first_error;
094f9a54
CW
1481
1482 unsigned long missed_irq_rings;
1483
1f83fee0 1484 /**
2ac0f450 1485 * State variable controlling the reset flow and count
1f83fee0 1486 *
2ac0f450 1487 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1488 *
1489 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1490 * meaning that any waiters holding onto the struct_mutex should
1491 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1492 *
1493 * If reset is not completed succesfully, the I915_WEDGE bit is
1494 * set meaning that hardware is terminally sour and there is no
1495 * recovery. All waiters on the reset_queue will be woken when
1496 * that happens.
1497 *
1498 * This counter is used by the wait_seqno code to notice that reset
1499 * event happened and it needs to restart the entire ioctl (since most
1500 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1501 *
1502 * This is important for lock-free wait paths, where no contended lock
1503 * naturally enforces the correct ordering between the bail-out of the
1504 * waiter and the gpu reset work code.
1f83fee0 1505 */
8af29b0c 1506 unsigned long reset_count;
1f83fee0 1507
8af29b0c
CW
1508 unsigned long flags;
1509#define I915_RESET_IN_PROGRESS 0
1510#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1511
1f15b76f
CW
1512 /**
1513 * Waitqueue to signal when a hang is detected. Used to for waiters
1514 * to release the struct_mutex for the reset to procede.
1515 */
1516 wait_queue_head_t wait_queue;
1517
1f83fee0
DV
1518 /**
1519 * Waitqueue to signal when the reset has completed. Used by clients
1520 * that wait for dev_priv->mm.wedged to settle.
1521 */
1522 wait_queue_head_t reset_queue;
33196ded 1523
094f9a54 1524 /* For missed irq/seqno simulation. */
688e6c72 1525 unsigned long test_irq_rings;
99584db3
DV
1526};
1527
b8efb17b
ZR
1528enum modeset_restore {
1529 MODESET_ON_LID_OPEN,
1530 MODESET_DONE,
1531 MODESET_SUSPENDED,
1532};
1533
500ea70d
RV
1534#define DP_AUX_A 0x40
1535#define DP_AUX_B 0x10
1536#define DP_AUX_C 0x20
1537#define DP_AUX_D 0x30
1538
11c1b657
XZ
1539#define DDC_PIN_B 0x05
1540#define DDC_PIN_C 0x04
1541#define DDC_PIN_D 0x06
1542
6acab15a 1543struct ddi_vbt_port_info {
ce4dd49e
DL
1544 /*
1545 * This is an index in the HDMI/DVI DDI buffer translation table.
1546 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1547 * populate this field.
1548 */
1549#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1550 uint8_t hdmi_level_shift;
311a2094
PZ
1551
1552 uint8_t supports_dvi:1;
1553 uint8_t supports_hdmi:1;
1554 uint8_t supports_dp:1;
500ea70d
RV
1555
1556 uint8_t alternate_aux_channel;
11c1b657 1557 uint8_t alternate_ddc_pin;
75067dde
AK
1558
1559 uint8_t dp_boost_level;
1560 uint8_t hdmi_boost_level;
6acab15a
PZ
1561};
1562
bfd7ebda
RV
1563enum psr_lines_to_wait {
1564 PSR_0_LINES_TO_WAIT = 0,
1565 PSR_1_LINE_TO_WAIT,
1566 PSR_4_LINES_TO_WAIT,
1567 PSR_8_LINES_TO_WAIT
83a7280e
PB
1568};
1569
41aa3448
RV
1570struct intel_vbt_data {
1571 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1572 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1573
1574 /* Feature bits */
1575 unsigned int int_tv_support:1;
1576 unsigned int lvds_dither:1;
1577 unsigned int lvds_vbt:1;
1578 unsigned int int_crt_support:1;
1579 unsigned int lvds_use_ssc:1;
1580 unsigned int display_clock_mode:1;
1581 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1582 unsigned int panel_type:4;
41aa3448
RV
1583 int lvds_ssc_freq;
1584 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1585
83a7280e
PB
1586 enum drrs_support_type drrs_type;
1587
6aa23e65
JN
1588 struct {
1589 int rate;
1590 int lanes;
1591 int preemphasis;
1592 int vswing;
06411f08 1593 bool low_vswing;
6aa23e65
JN
1594 bool initialized;
1595 bool support;
1596 int bpp;
1597 struct edp_power_seq pps;
1598 } edp;
41aa3448 1599
bfd7ebda
RV
1600 struct {
1601 bool full_link;
1602 bool require_aux_wakeup;
1603 int idle_frames;
1604 enum psr_lines_to_wait lines_to_wait;
1605 int tp1_wakeup_time;
1606 int tp2_tp3_wakeup_time;
1607 } psr;
1608
f00076d2
JN
1609 struct {
1610 u16 pwm_freq_hz;
39fbc9c8 1611 bool present;
f00076d2 1612 bool active_low_pwm;
1de6068e 1613 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1614 enum intel_backlight_type type;
f00076d2
JN
1615 } backlight;
1616
d17c5443
SK
1617 /* MIPI DSI */
1618 struct {
1619 u16 panel_id;
d3b542fc
SK
1620 struct mipi_config *config;
1621 struct mipi_pps_data *pps;
1622 u8 seq_version;
1623 u32 size;
1624 u8 *data;
8d3ed2f3 1625 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1626 } dsi;
1627
41aa3448
RV
1628 int crt_ddc_pin;
1629
1630 int child_dev_num;
768f69c9 1631 union child_device_config *child_dev;
6acab15a
PZ
1632
1633 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1634 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1635};
1636
77c122bc
VS
1637enum intel_ddb_partitioning {
1638 INTEL_DDB_PART_1_2,
1639 INTEL_DDB_PART_5_6, /* IVB+ */
1640};
1641
1fd527cc
VS
1642struct intel_wm_level {
1643 bool enable;
1644 uint32_t pri_val;
1645 uint32_t spr_val;
1646 uint32_t cur_val;
1647 uint32_t fbc_val;
1648};
1649
820c1980 1650struct ilk_wm_values {
609cedef
VS
1651 uint32_t wm_pipe[3];
1652 uint32_t wm_lp[3];
1653 uint32_t wm_lp_spr[3];
1654 uint32_t wm_linetime[3];
1655 bool enable_fbc_wm;
1656 enum intel_ddb_partitioning partitioning;
1657};
1658
262cd2e1
VS
1659struct vlv_pipe_wm {
1660 uint16_t primary;
1661 uint16_t sprite[2];
1662 uint8_t cursor;
1663};
ae80152d 1664
262cd2e1
VS
1665struct vlv_sr_wm {
1666 uint16_t plane;
1667 uint8_t cursor;
1668};
ae80152d 1669
262cd2e1
VS
1670struct vlv_wm_values {
1671 struct vlv_pipe_wm pipe[3];
1672 struct vlv_sr_wm sr;
0018fda1
VS
1673 struct {
1674 uint8_t cursor;
1675 uint8_t sprite[2];
1676 uint8_t primary;
1677 } ddl[3];
6eb1a681
VS
1678 uint8_t level;
1679 bool cxsr;
0018fda1
VS
1680};
1681
c193924e 1682struct skl_ddb_entry {
16160e3d 1683 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1684};
1685
1686static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1687{
16160e3d 1688 return entry->end - entry->start;
c193924e
DL
1689}
1690
08db6652
DL
1691static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1692 const struct skl_ddb_entry *e2)
1693{
1694 if (e1->start == e2->start && e1->end == e2->end)
1695 return true;
1696
1697 return false;
1698}
1699
c193924e 1700struct skl_ddb_allocation {
2cd601c6 1701 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1702 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1703};
1704
2ac96d2a 1705struct skl_wm_values {
2b4b9f35 1706 unsigned dirty_pipes;
c193924e 1707 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1708};
1709
1710struct skl_wm_level {
a62163e9
L
1711 bool plane_en;
1712 uint16_t plane_res_b;
1713 uint8_t plane_res_l;
2ac96d2a
PB
1714};
1715
c67a470b 1716/*
765dab67
PZ
1717 * This struct helps tracking the state needed for runtime PM, which puts the
1718 * device in PCI D3 state. Notice that when this happens, nothing on the
1719 * graphics device works, even register access, so we don't get interrupts nor
1720 * anything else.
c67a470b 1721 *
765dab67
PZ
1722 * Every piece of our code that needs to actually touch the hardware needs to
1723 * either call intel_runtime_pm_get or call intel_display_power_get with the
1724 * appropriate power domain.
a8a8bd54 1725 *
765dab67
PZ
1726 * Our driver uses the autosuspend delay feature, which means we'll only really
1727 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1728 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1729 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1730 *
1731 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1732 * goes back to false exactly before we reenable the IRQs. We use this variable
1733 * to check if someone is trying to enable/disable IRQs while they're supposed
1734 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1735 * case it happens.
c67a470b 1736 *
765dab67 1737 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1738 */
5d584b2e 1739struct i915_runtime_pm {
1f814dac 1740 atomic_t wakeref_count;
5d584b2e 1741 bool suspended;
2aeb7d3a 1742 bool irqs_enabled;
c67a470b
PZ
1743};
1744
926321d5
DV
1745enum intel_pipe_crc_source {
1746 INTEL_PIPE_CRC_SOURCE_NONE,
1747 INTEL_PIPE_CRC_SOURCE_PLANE1,
1748 INTEL_PIPE_CRC_SOURCE_PLANE2,
1749 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1750 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1751 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1752 INTEL_PIPE_CRC_SOURCE_TV,
1753 INTEL_PIPE_CRC_SOURCE_DP_B,
1754 INTEL_PIPE_CRC_SOURCE_DP_C,
1755 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1756 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1757 INTEL_PIPE_CRC_SOURCE_MAX,
1758};
1759
8bf1e9f1 1760struct intel_pipe_crc_entry {
ac2300d4 1761 uint32_t frame;
8bf1e9f1
SH
1762 uint32_t crc[5];
1763};
1764
b2c88f5b 1765#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1766struct intel_pipe_crc {
d538bbdf
DL
1767 spinlock_t lock;
1768 bool opened; /* exclusive access to the result file */
e5f75aca 1769 struct intel_pipe_crc_entry *entries;
926321d5 1770 enum intel_pipe_crc_source source;
d538bbdf 1771 int head, tail;
07144428 1772 wait_queue_head_t wq;
8bf1e9f1
SH
1773};
1774
f99d7069 1775struct i915_frontbuffer_tracking {
b5add959 1776 spinlock_t lock;
f99d7069
DV
1777
1778 /*
1779 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1780 * scheduled flips.
1781 */
1782 unsigned busy_bits;
1783 unsigned flip_bits;
1784};
1785
7225342a 1786struct i915_wa_reg {
f0f59a00 1787 i915_reg_t addr;
7225342a
MK
1788 u32 value;
1789 /* bitmask representing WA bits */
1790 u32 mask;
1791};
1792
33136b06
AS
1793/*
1794 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1795 * allowing it for RCS as we don't foresee any requirement of having
1796 * a whitelist for other engines. When it is really required for
1797 * other engines then the limit need to be increased.
1798 */
1799#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1800
1801struct i915_workarounds {
1802 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1803 u32 count;
666796da 1804 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1805};
1806
cf9d2890
YZ
1807struct i915_virtual_gpu {
1808 bool active;
1809};
1810
aa363136
MR
1811/* used in computing the new watermarks state */
1812struct intel_wm_config {
1813 unsigned int num_pipes_active;
1814 bool sprites_enabled;
1815 bool sprites_scaled;
1816};
1817
d7965152
RB
1818struct i915_oa_format {
1819 u32 format;
1820 int size;
1821};
1822
8a3003dd
RB
1823struct i915_oa_reg {
1824 i915_reg_t addr;
1825 u32 value;
1826};
1827
eec688e1
RB
1828struct i915_perf_stream;
1829
1830struct i915_perf_stream_ops {
1831 /* Enables the collection of HW samples, either in response to
1832 * I915_PERF_IOCTL_ENABLE or implicitly called when stream is
1833 * opened without I915_PERF_FLAG_DISABLED.
1834 */
1835 void (*enable)(struct i915_perf_stream *stream);
1836
1837 /* Disables the collection of HW samples, either in response to
1838 * I915_PERF_IOCTL_DISABLE or implicitly called before
1839 * destroying the stream.
1840 */
1841 void (*disable)(struct i915_perf_stream *stream);
1842
eec688e1
RB
1843 /* Call poll_wait, passing a wait queue that will be woken
1844 * once there is something ready to read() for the stream
1845 */
1846 void (*poll_wait)(struct i915_perf_stream *stream,
1847 struct file *file,
1848 poll_table *wait);
1849
1850 /* For handling a blocking read, wait until there is something
1851 * to ready to read() for the stream. E.g. wait on the same
d7965152 1852 * wait queue that would be passed to poll_wait().
eec688e1
RB
1853 */
1854 int (*wait_unlocked)(struct i915_perf_stream *stream);
1855
1856 /* read - Copy buffered metrics as records to userspace
1857 * @buf: the userspace, destination buffer
1858 * @count: the number of bytes to copy, requested by userspace
1859 * @offset: zero at the start of the read, updated as the read
1860 * proceeds, it represents how many bytes have been
1861 * copied so far and the buffer offset for copying the
1862 * next record.
1863 *
1864 * Copy as many buffered i915 perf samples and records for
1865 * this stream to userspace as will fit in the given buffer.
1866 *
1867 * Only write complete records; returning -ENOSPC if there
1868 * isn't room for a complete record.
1869 *
1870 * Return any error condition that results in a short read
1871 * such as -ENOSPC or -EFAULT, even though these may be
1872 * squashed before returning to userspace.
1873 */
1874 int (*read)(struct i915_perf_stream *stream,
1875 char __user *buf,
1876 size_t count,
1877 size_t *offset);
1878
1879 /* Cleanup any stream specific resources.
1880 *
1881 * The stream will always be disabled before this is called.
1882 */
1883 void (*destroy)(struct i915_perf_stream *stream);
1884};
1885
1886struct i915_perf_stream {
1887 struct drm_i915_private *dev_priv;
1888
1889 struct list_head link;
1890
1891 u32 sample_flags;
d7965152 1892 int sample_size;
eec688e1
RB
1893
1894 struct i915_gem_context *ctx;
1895 bool enabled;
1896
d7965152
RB
1897 const struct i915_perf_stream_ops *ops;
1898};
1899
1900struct i915_oa_ops {
1901 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1902 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
1903 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1904 void (*oa_enable)(struct drm_i915_private *dev_priv);
1905 void (*oa_disable)(struct drm_i915_private *dev_priv);
1906 void (*update_oacontrol)(struct drm_i915_private *dev_priv);
1907 void (*update_hw_ctx_id_locked)(struct drm_i915_private *dev_priv,
1908 u32 ctx_id);
1909 int (*read)(struct i915_perf_stream *stream,
1910 char __user *buf,
1911 size_t count,
1912 size_t *offset);
1913 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
1914};
1915
77fec556 1916struct drm_i915_private {
8f460e2c
CW
1917 struct drm_device drm;
1918
efab6d8d 1919 struct kmem_cache *objects;
e20d2ab7 1920 struct kmem_cache *vmas;
efab6d8d 1921 struct kmem_cache *requests;
52e54209 1922 struct kmem_cache *dependencies;
f4c956ad 1923
5c969aa7 1924 const struct intel_device_info info;
f4c956ad
DV
1925
1926 int relative_constants_mode;
1927
1928 void __iomem *regs;
1929
907b28c5 1930 struct intel_uncore uncore;
f4c956ad 1931
cf9d2890
YZ
1932 struct i915_virtual_gpu vgpu;
1933
feddf6e8 1934 struct intel_gvt *gvt;
0ad35fed 1935
33a732f4
AD
1936 struct intel_guc guc;
1937
eb805623
DV
1938 struct intel_csr csr;
1939
5ea6e5e3 1940 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1941
f4c956ad
DV
1942 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1943 * controller on different i2c buses. */
1944 struct mutex gmbus_mutex;
1945
1946 /**
1947 * Base address of the gmbus and gpio block.
1948 */
1949 uint32_t gpio_mmio_base;
1950
b6fdd0f2
SS
1951 /* MMIO base address for MIPI regs */
1952 uint32_t mipi_mmio_base;
1953
443a389f
VS
1954 uint32_t psr_mmio_base;
1955
44cb734c
ID
1956 uint32_t pps_mmio_base;
1957
28c70f16
DV
1958 wait_queue_head_t gmbus_wait_queue;
1959
f4c956ad 1960 struct pci_dev *bridge_dev;
0ca5fa3a 1961 struct i915_gem_context *kernel_context;
3b3f1650 1962 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1963 struct i915_vma *semaphore;
f4c956ad 1964
ba8286fa 1965 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1966 struct resource mch_res;
1967
f4c956ad
DV
1968 /* protects the irq masks */
1969 spinlock_t irq_lock;
1970
84c33a64
SG
1971 /* protects the mmio flip data */
1972 spinlock_t mmio_flip_lock;
1973
f8b79e58
ID
1974 bool display_irqs_enabled;
1975
9ee32fea
DV
1976 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1977 struct pm_qos_request pm_qos;
1978
a580516d
VS
1979 /* Sideband mailbox protection */
1980 struct mutex sb_lock;
f4c956ad
DV
1981
1982 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1983 union {
1984 u32 irq_mask;
1985 u32 de_irq_mask[I915_MAX_PIPES];
1986 };
f4c956ad 1987 u32 gt_irq_mask;
f4e9af4f
AG
1988 u32 pm_imr;
1989 u32 pm_ier;
a6706b45 1990 u32 pm_rps_events;
26705e20 1991 u32 pm_guc_events;
91d181dd 1992 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1993
5fcece80 1994 struct i915_hotplug hotplug;
ab34a7e8 1995 struct intel_fbc fbc;
439d7ac0 1996 struct i915_drrs drrs;
f4c956ad 1997 struct intel_opregion opregion;
41aa3448 1998 struct intel_vbt_data vbt;
f4c956ad 1999
d9ceb816
JB
2000 bool preserve_bios_swizzle;
2001
f4c956ad
DV
2002 /* overlay */
2003 struct intel_overlay *overlay;
f4c956ad 2004
58c68779 2005 /* backlight registers and fields in struct intel_panel */
07f11d49 2006 struct mutex backlight_lock;
31ad8ec6 2007
f4c956ad 2008 /* LVDS info */
f4c956ad
DV
2009 bool no_aux_handshake;
2010
e39b999a
VS
2011 /* protects panel power sequencer state */
2012 struct mutex pps_mutex;
2013
f4c956ad 2014 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2015 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2016
2017 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2018 unsigned int skl_preferred_vco_freq;
1a617b77 2019 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 2020 unsigned int max_dotclk_freq;
e7dc33f3 2021 unsigned int rawclk_freq;
6bcda4f0 2022 unsigned int hpll_freq;
bfa7df01 2023 unsigned int czclk_freq;
f4c956ad 2024
63911d72 2025 struct {
709e05c3 2026 unsigned int vco, ref;
63911d72
VS
2027 } cdclk_pll;
2028
645416f5
DV
2029 /**
2030 * wq - Driver workqueue for GEM.
2031 *
2032 * NOTE: Work items scheduled here are not allowed to grab any modeset
2033 * locks, for otherwise the flushing done in the pageflip code will
2034 * result in deadlocks.
2035 */
f4c956ad
DV
2036 struct workqueue_struct *wq;
2037
2038 /* Display functions */
2039 struct drm_i915_display_funcs display;
2040
2041 /* PCH chipset type */
2042 enum intel_pch pch_type;
17a303ec 2043 unsigned short pch_id;
f4c956ad
DV
2044
2045 unsigned long quirks;
2046
b8efb17b
ZR
2047 enum modeset_restore modeset_restore;
2048 struct mutex modeset_restore_lock;
e2c8b870 2049 struct drm_atomic_state *modeset_restore_state;
73974893 2050 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2051
a7bbbd63 2052 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2053 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2054
4b5aed62 2055 struct i915_gem_mm mm;
ad46cb53
CW
2056 DECLARE_HASHTABLE(mm_structs, 7);
2057 struct mutex mm_lock;
8781342d 2058
5d1808ec
CW
2059 /* The hw wants to have a stable context identifier for the lifetime
2060 * of the context (for OA, PASID, faults, etc). This is limited
2061 * in execlists to 21 bits.
2062 */
2063 struct ida context_hw_ida;
2064#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2065
8781342d
DV
2066 /* Kernel Modesetting */
2067
e2af48c6
VS
2068 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2069 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2070 wait_queue_head_t pending_flip_queue;
2071
c4597872
DV
2072#ifdef CONFIG_DEBUG_FS
2073 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2074#endif
2075
565602d7 2076 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2077 int num_shared_dpll;
2078 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2079 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2080
fbf6d879
ML
2081 /*
2082 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2083 * Must be global rather than per dpll, because on some platforms
2084 * plls share registers.
2085 */
2086 struct mutex dpll_lock;
2087
565602d7
ML
2088 unsigned int active_crtcs;
2089 unsigned int min_pixclk[I915_MAX_PIPES];
2090
e4607fcf 2091 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2092
7225342a 2093 struct i915_workarounds workarounds;
888b5995 2094
f99d7069
DV
2095 struct i915_frontbuffer_tracking fb_tracking;
2096
652c393a 2097 u16 orig_clock;
f97108d1 2098
c4804411 2099 bool mchbar_need_disable;
f97108d1 2100
a4da4fa4
DV
2101 struct intel_l3_parity l3_parity;
2102
59124506 2103 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2104 u32 edram_cap;
59124506 2105
c6a828d3 2106 /* gen6+ rps state */
c85aa885 2107 struct intel_gen6_power_mgmt rps;
c6a828d3 2108
20e4d407
DV
2109 /* ilk-only ips/rps state. Everything in here is protected by the global
2110 * mchdev_lock in intel_pm.c */
c85aa885 2111 struct intel_ilk_power_mgmt ips;
b5e50c3f 2112
83c00f55 2113 struct i915_power_domains power_domains;
a38911a3 2114
a031d709 2115 struct i915_psr psr;
3f51e471 2116
99584db3 2117 struct i915_gpu_error gpu_error;
ae681d96 2118
c9cddffc
JB
2119 struct drm_i915_gem_object *vlv_pctx;
2120
0695726e 2121#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2122 /* list of fbdev register on this device */
2123 struct intel_fbdev *fbdev;
82e3b8c1 2124 struct work_struct fbdev_suspend_work;
4520f53a 2125#endif
e953fd7b
CW
2126
2127 struct drm_property *broadcast_rgb_property;
3f43c48d 2128 struct drm_property *force_audio_property;
e3689190 2129
58fddc28 2130 /* hda/i915 audio component */
51e1d83c 2131 struct i915_audio_component *audio_component;
58fddc28 2132 bool audio_component_registered;
4a21ef7d
LY
2133 /**
2134 * av_mutex - mutex for audio/video sync
2135 *
2136 */
2137 struct mutex av_mutex;
58fddc28 2138
254f965c 2139 uint32_t hw_context_size;
a33afea5 2140 struct list_head context_list;
f4c956ad 2141
3e68320e 2142 u32 fdi_rx_config;
68d18ad7 2143
c231775c 2144 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2145 u32 chv_phy_control;
c231775c
VS
2146 /*
2147 * Shadows for CHV DPLL_MD regs to keep the state
2148 * checker somewhat working in the presence hardware
2149 * crappiness (can't read out DPLL_MD for pipes B & C).
2150 */
2151 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2152 u32 bxt_phy_grc;
70722468 2153
842f1c8b 2154 u32 suspend_count;
bc87229f 2155 bool suspended_to_idle;
f4c956ad 2156 struct i915_suspend_saved_registers regfile;
ddeea5b0 2157 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2158
656d1b89 2159 enum {
16dcdc4e
PZ
2160 I915_SAGV_UNKNOWN = 0,
2161 I915_SAGV_DISABLED,
2162 I915_SAGV_ENABLED,
2163 I915_SAGV_NOT_CONTROLLED
2164 } sagv_status;
656d1b89 2165
53615a5e
VS
2166 struct {
2167 /*
2168 * Raw watermark latency values:
2169 * in 0.1us units for WM0,
2170 * in 0.5us units for WM1+.
2171 */
2172 /* primary */
2173 uint16_t pri_latency[5];
2174 /* sprite */
2175 uint16_t spr_latency[5];
2176 /* cursor */
2177 uint16_t cur_latency[5];
2af30a5c
PB
2178 /*
2179 * Raw watermark memory latency values
2180 * for SKL for all 8 levels
2181 * in 1us units.
2182 */
2183 uint16_t skl_latency[8];
609cedef
VS
2184
2185 /* current hardware state */
2d41c0b5
PB
2186 union {
2187 struct ilk_wm_values hw;
2188 struct skl_wm_values skl_hw;
0018fda1 2189 struct vlv_wm_values vlv;
2d41c0b5 2190 };
58590c14
VS
2191
2192 uint8_t max_level;
ed4a6a7c
MR
2193
2194 /*
2195 * Should be held around atomic WM register writing; also
2196 * protects * intel_crtc->wm.active and
2197 * cstate->wm.need_postvbl_update.
2198 */
2199 struct mutex wm_mutex;
279e99d7
MR
2200
2201 /*
2202 * Set during HW readout of watermarks/DDB. Some platforms
2203 * need to know when we're still using BIOS-provided values
2204 * (which we don't fully trust).
2205 */
2206 bool distrust_bios_wm;
53615a5e
VS
2207 } wm;
2208
8a187455
PZ
2209 struct i915_runtime_pm pm;
2210
eec688e1
RB
2211 struct {
2212 bool initialized;
d7965152 2213
442b8c06 2214 struct kobject *metrics_kobj;
ccdf6341 2215 struct ctl_table_header *sysctl_header;
442b8c06 2216
eec688e1
RB
2217 struct mutex lock;
2218 struct list_head streams;
8a3003dd 2219
d7965152
RB
2220 spinlock_t hook_lock;
2221
8a3003dd 2222 struct {
d7965152
RB
2223 struct i915_perf_stream *exclusive_stream;
2224
2225 u32 specific_ctx_id;
2226 struct i915_vma *pinned_rcs_vma;
2227
2228 struct hrtimer poll_check_timer;
2229 wait_queue_head_t poll_wq;
2230 bool pollin;
2231
2232 bool periodic;
2233 int period_exponent;
2234 int timestamp_frequency;
2235
2236 int tail_margin;
2237
2238 int metrics_set;
8a3003dd
RB
2239
2240 const struct i915_oa_reg *mux_regs;
2241 int mux_regs_len;
2242 const struct i915_oa_reg *b_counter_regs;
2243 int b_counter_regs_len;
d7965152
RB
2244
2245 struct {
2246 struct i915_vma *vma;
2247 u8 *vaddr;
2248 int format;
2249 int format_size;
2250 } oa_buffer;
2251
2252 u32 gen7_latched_oastatus1;
2253
2254 struct i915_oa_ops ops;
2255 const struct i915_oa_format *oa_formats;
2256 int n_builtin_sets;
8a3003dd 2257 } oa;
eec688e1
RB
2258 } perf;
2259
a83014d3
OM
2260 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2261 struct {
821ed7df 2262 void (*resume)(struct drm_i915_private *);
117897f4 2263 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2264
73cb9701
CW
2265 struct list_head timelines;
2266 struct i915_gem_timeline global_timeline;
28176ef4 2267 u32 active_requests;
73cb9701 2268
67d97da3
CW
2269 /**
2270 * Is the GPU currently considered idle, or busy executing
2271 * userspace requests? Whilst idle, we allow runtime power
2272 * management to power down the hardware and display clocks.
2273 * In order to reduce the effect on performance, there
2274 * is a slight delay before we do so.
2275 */
67d97da3
CW
2276 bool awake;
2277
2278 /**
2279 * We leave the user IRQ off as much as possible,
2280 * but this means that requests will finish and never
2281 * be retired once the system goes idle. Set a timer to
2282 * fire periodically while the ring is running. When it
2283 * fires, go retire requests.
2284 */
2285 struct delayed_work retire_work;
2286
2287 /**
2288 * When we detect an idle GPU, we want to turn on
2289 * powersaving features. So once we see that there
2290 * are no more requests outstanding and no more
2291 * arrive within a small period of time, we fire
2292 * off the idle_work.
2293 */
2294 struct delayed_work idle_work;
de867c20
CW
2295
2296 ktime_t last_init_time;
a83014d3
OM
2297 } gt;
2298
3be60de9
VS
2299 /* perform PHY state sanity checks? */
2300 bool chv_phy_assert[2];
2301
f9318941
PD
2302 /* Used to save the pipe-to-encoder mapping for audio */
2303 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2304
bdf1e7e3
DV
2305 /*
2306 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2307 * will be rejected. Instead look for a better place.
2308 */
77fec556 2309};
1da177e4 2310
2c1792a1
CW
2311static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2312{
091387c1 2313 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2314}
2315
c49d13ee 2316static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2317{
c49d13ee 2318 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2319}
2320
33a732f4
AD
2321static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2322{
2323 return container_of(guc, struct drm_i915_private, guc);
2324}
2325
b4ac5afc 2326/* Simple iterator over all initialised engines */
3b3f1650
AG
2327#define for_each_engine(engine__, dev_priv__, id__) \
2328 for ((id__) = 0; \
2329 (id__) < I915_NUM_ENGINES; \
2330 (id__)++) \
2331 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2332
bafb0fce
CW
2333#define __mask_next_bit(mask) ({ \
2334 int __idx = ffs(mask) - 1; \
2335 mask &= ~BIT(__idx); \
2336 __idx; \
2337})
2338
c3232b18 2339/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2340#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2341 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2342 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2343
b1d7e4b4
WF
2344enum hdmi_force_audio {
2345 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2346 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2347 HDMI_AUDIO_AUTO, /* trust EDID */
2348 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2349};
2350
190d6cd5 2351#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2352
a071fa00
DV
2353/*
2354 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2355 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2356 * doesn't mean that the hw necessarily already scans it out, but that any
2357 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2358 *
2359 * We have one bit per pipe and per scanout plane type.
2360 */
d1b9d039
SAK
2361#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2362#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2363#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2364 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2365#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2366 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2367#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2368 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2369#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2370 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2371#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2372 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2373
85d1225e
DG
2374/*
2375 * Optimised SGL iterator for GEM objects
2376 */
2377static __always_inline struct sgt_iter {
2378 struct scatterlist *sgp;
2379 union {
2380 unsigned long pfn;
2381 dma_addr_t dma;
2382 };
2383 unsigned int curr;
2384 unsigned int max;
2385} __sgt_iter(struct scatterlist *sgl, bool dma) {
2386 struct sgt_iter s = { .sgp = sgl };
2387
2388 if (s.sgp) {
2389 s.max = s.curr = s.sgp->offset;
2390 s.max += s.sgp->length;
2391 if (dma)
2392 s.dma = sg_dma_address(s.sgp);
2393 else
2394 s.pfn = page_to_pfn(sg_page(s.sgp));
2395 }
2396
2397 return s;
2398}
2399
96d77634
CW
2400static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2401{
2402 ++sg;
2403 if (unlikely(sg_is_chain(sg)))
2404 sg = sg_chain_ptr(sg);
2405 return sg;
2406}
2407
63d15326
DG
2408/**
2409 * __sg_next - return the next scatterlist entry in a list
2410 * @sg: The current sg entry
2411 *
2412 * Description:
2413 * If the entry is the last, return NULL; otherwise, step to the next
2414 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2415 * otherwise just return the pointer to the current element.
2416 **/
2417static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2418{
2419#ifdef CONFIG_DEBUG_SG
2420 BUG_ON(sg->sg_magic != SG_MAGIC);
2421#endif
96d77634 2422 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2423}
2424
85d1225e
DG
2425/**
2426 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2427 * @__dmap: DMA address (output)
2428 * @__iter: 'struct sgt_iter' (iterator state, internal)
2429 * @__sgt: sg_table to iterate over (input)
2430 */
2431#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2432 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2433 ((__dmap) = (__iter).dma + (__iter).curr); \
2434 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2435 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2436
2437/**
2438 * for_each_sgt_page - iterate over the pages of the given sg_table
2439 * @__pp: page pointer (output)
2440 * @__iter: 'struct sgt_iter' (iterator state, internal)
2441 * @__sgt: sg_table to iterate over (input)
2442 */
2443#define for_each_sgt_page(__pp, __iter, __sgt) \
2444 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2445 ((__pp) = (__iter).pfn == 0 ? NULL : \
2446 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2447 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2448 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2449
351e3db2
BV
2450/*
2451 * A command that requires special handling by the command parser.
2452 */
2453struct drm_i915_cmd_descriptor {
2454 /*
2455 * Flags describing how the command parser processes the command.
2456 *
2457 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2458 * a length mask if not set
2459 * CMD_DESC_SKIP: The command is allowed but does not follow the
2460 * standard length encoding for the opcode range in
2461 * which it falls
2462 * CMD_DESC_REJECT: The command is never allowed
2463 * CMD_DESC_REGISTER: The command should be checked against the
2464 * register whitelist for the appropriate ring
2465 * CMD_DESC_MASTER: The command is allowed if the submitting process
2466 * is the DRM master
2467 */
2468 u32 flags;
2469#define CMD_DESC_FIXED (1<<0)
2470#define CMD_DESC_SKIP (1<<1)
2471#define CMD_DESC_REJECT (1<<2)
2472#define CMD_DESC_REGISTER (1<<3)
2473#define CMD_DESC_BITMASK (1<<4)
2474#define CMD_DESC_MASTER (1<<5)
2475
2476 /*
2477 * The command's unique identification bits and the bitmask to get them.
2478 * This isn't strictly the opcode field as defined in the spec and may
2479 * also include type, subtype, and/or subop fields.
2480 */
2481 struct {
2482 u32 value;
2483 u32 mask;
2484 } cmd;
2485
2486 /*
2487 * The command's length. The command is either fixed length (i.e. does
2488 * not include a length field) or has a length field mask. The flag
2489 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2490 * a length mask. All command entries in a command table must include
2491 * length information.
2492 */
2493 union {
2494 u32 fixed;
2495 u32 mask;
2496 } length;
2497
2498 /*
2499 * Describes where to find a register address in the command to check
2500 * against the ring's register whitelist. Only valid if flags has the
2501 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2502 *
2503 * A non-zero step value implies that the command may access multiple
2504 * registers in sequence (e.g. LRI), in that case step gives the
2505 * distance in dwords between individual offset fields.
351e3db2
BV
2506 */
2507 struct {
2508 u32 offset;
2509 u32 mask;
6a65c5b9 2510 u32 step;
351e3db2
BV
2511 } reg;
2512
2513#define MAX_CMD_DESC_BITMASKS 3
2514 /*
2515 * Describes command checks where a particular dword is masked and
2516 * compared against an expected value. If the command does not match
2517 * the expected value, the parser rejects it. Only valid if flags has
2518 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2519 * are valid.
d4d48035
BV
2520 *
2521 * If the check specifies a non-zero condition_mask then the parser
2522 * only performs the check when the bits specified by condition_mask
2523 * are non-zero.
351e3db2
BV
2524 */
2525 struct {
2526 u32 offset;
2527 u32 mask;
2528 u32 expected;
d4d48035
BV
2529 u32 condition_offset;
2530 u32 condition_mask;
351e3db2
BV
2531 } bits[MAX_CMD_DESC_BITMASKS];
2532};
2533
2534/*
2535 * A table of commands requiring special handling by the command parser.
2536 *
33a051a5
CW
2537 * Each engine has an array of tables. Each table consists of an array of
2538 * command descriptors, which must be sorted with command opcodes in
2539 * ascending order.
351e3db2
BV
2540 */
2541struct drm_i915_cmd_table {
2542 const struct drm_i915_cmd_descriptor *table;
2543 int count;
2544};
2545
5ca43ef0
TU
2546static inline const struct intel_device_info *
2547intel_info(const struct drm_i915_private *dev_priv)
2548{
2549 return &dev_priv->info;
2550}
2551
2552#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2553
55b8f2a7 2554#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2555#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2556
e87a005d 2557#define REVID_FOREVER 0xff
4805fe82 2558#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2559
2560#define GEN_FOREVER (0)
2561/*
2562 * Returns true if Gen is in inclusive range [Start, End].
2563 *
2564 * Use GEN_FOREVER for unbound start and or end.
2565 */
c1812bdb 2566#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2567 unsigned int __s = (s), __e = (e); \
2568 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2569 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2570 if ((__s) != GEN_FOREVER) \
2571 __s = (s) - 1; \
2572 if ((__e) == GEN_FOREVER) \
2573 __e = BITS_PER_LONG - 1; \
2574 else \
2575 __e = (e) - 1; \
c1812bdb 2576 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2577})
2578
e87a005d
JN
2579/*
2580 * Return true if revision is in range [since,until] inclusive.
2581 *
2582 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2583 */
2584#define IS_REVID(p, since, until) \
2585 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2586
50a0bc90
TU
2587#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2588#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
a9097be4 2589#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
50a0bc90 2590#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
a9097be4 2591#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
50a0bc90
TU
2592#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2593#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
a9097be4 2594#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
a26e5239
VS
2595#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2596#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
50a0bc90 2597#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2598#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2599#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2600#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
9b1e14f4 2601#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
a9097be4 2602#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
50a0bc90 2603#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2604#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2605#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2606 INTEL_DEVID(dev_priv) == 0x0152 || \
2607 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2608#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2609#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2610#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2611#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2612#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2613#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
0853723b 2614#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
646d5772 2615#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2616#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2617 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2618#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2619 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2620 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2621 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2622/* ULX machines are also considered ULT. */
50a0bc90
TU
2623#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2624 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2625#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2626 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2627#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2628 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2629#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2630 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2631/* ULX machines are also considered ULT. */
50a0bc90
TU
2632#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2633 INTEL_DEVID(dev_priv) == 0x0A1E)
2634#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2635 INTEL_DEVID(dev_priv) == 0x1913 || \
2636 INTEL_DEVID(dev_priv) == 0x1916 || \
2637 INTEL_DEVID(dev_priv) == 0x1921 || \
2638 INTEL_DEVID(dev_priv) == 0x1926)
2639#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2640 INTEL_DEVID(dev_priv) == 0x1915 || \
2641 INTEL_DEVID(dev_priv) == 0x191E)
2642#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2643 INTEL_DEVID(dev_priv) == 0x5913 || \
2644 INTEL_DEVID(dev_priv) == 0x5916 || \
2645 INTEL_DEVID(dev_priv) == 0x5921 || \
2646 INTEL_DEVID(dev_priv) == 0x5926)
2647#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2648 INTEL_DEVID(dev_priv) == 0x5915 || \
2649 INTEL_DEVID(dev_priv) == 0x591E)
2650#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2651 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2652#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2653 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2654
c007fb4a 2655#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2656
ef712bb4
JN
2657#define SKL_REVID_A0 0x0
2658#define SKL_REVID_B0 0x1
2659#define SKL_REVID_C0 0x2
2660#define SKL_REVID_D0 0x3
2661#define SKL_REVID_E0 0x4
2662#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2663#define SKL_REVID_G0 0x6
2664#define SKL_REVID_H0 0x7
ef712bb4 2665
e87a005d
JN
2666#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2667
ef712bb4 2668#define BXT_REVID_A0 0x0
fffda3f4 2669#define BXT_REVID_A1 0x1
ef712bb4
JN
2670#define BXT_REVID_B0 0x3
2671#define BXT_REVID_C0 0x9
6c74c87f 2672
e2d214ae
TU
2673#define IS_BXT_REVID(dev_priv, since, until) \
2674 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2675
c033a37c
MK
2676#define KBL_REVID_A0 0x0
2677#define KBL_REVID_B0 0x1
fe905819
MK
2678#define KBL_REVID_C0 0x2
2679#define KBL_REVID_D0 0x3
2680#define KBL_REVID_E0 0x4
c033a37c 2681
0853723b
TU
2682#define IS_KBL_REVID(dev_priv, since, until) \
2683 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2684
85436696
JB
2685/*
2686 * The genX designation typically refers to the render engine, so render
2687 * capability related checks should use IS_GEN, while display and other checks
2688 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2689 * chips, etc.).
2690 */
5db94019
TU
2691#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2692#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2693#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2694#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2695#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2696#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2697#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2698#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2699
a19d6ff2
TU
2700#define ENGINE_MASK(id) BIT(id)
2701#define RENDER_RING ENGINE_MASK(RCS)
2702#define BSD_RING ENGINE_MASK(VCS)
2703#define BLT_RING ENGINE_MASK(BCS)
2704#define VEBOX_RING ENGINE_MASK(VECS)
2705#define BSD2_RING ENGINE_MASK(VCS2)
2706#define ALL_ENGINES (~0)
2707
2708#define HAS_ENGINE(dev_priv, id) \
0031fb96 2709 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2710
2711#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2712#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2713#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2714#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2715
0031fb96
TU
2716#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2717#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2718#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2719#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2720 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2721
0031fb96 2722#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2723
0031fb96
TU
2724#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2725#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2726 ((dev_priv)->info.has_logical_ring_contexts)
2727#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2728#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2729#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2730
2731#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2732#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2733 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2734
b45305fc 2735/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2736#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2737
2738/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2739#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2740 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2741 IS_SKL_GT3(dev_priv) || \
2742 IS_SKL_GT4(dev_priv))
185c66e5 2743
4e6b788c
DV
2744/*
2745 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2746 * even when in MSI mode. This results in spurious interrupt warnings if the
2747 * legacy irq no. is shared with another device. The kernel then disables that
2748 * interrupt source and so prevents the other device from working properly.
2749 */
0031fb96
TU
2750#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2751#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2752
cae5852d
ZN
2753/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2754 * rows, which changed the alignment requirements and fence programming.
2755 */
50a0bc90
TU
2756#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2757 !(IS_I915G(dev_priv) || \
2758 IS_I915GM(dev_priv)))
56b857a5
TU
2759#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2760#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2761
56b857a5
TU
2762#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2763#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2764#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2765
50a0bc90 2766#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2767
56b857a5 2768#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2769
56b857a5
TU
2770#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2771#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2772#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2773#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2774#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2775
56b857a5 2776#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2777
6772ffe0 2778#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2779#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2780
1a3d1898
DG
2781/*
2782 * For now, anything with a GuC requires uCode loading, and then supports
2783 * command submission once loaded. But these are logically independent
2784 * properties, so we have separate macros to test them.
2785 */
4805fe82
TU
2786#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2787#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2788#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2789
4805fe82 2790#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2791
4805fe82 2792#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2793
17a303ec
PZ
2794#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2795#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2796#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2797#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2798#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2799#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2800#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2801#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2802#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2803#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2804#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2805#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2806
6e266956
TU
2807#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2808#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2809#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2810#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2811#define HAS_PCH_LPT_LP(dev_priv) \
2812 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2813#define HAS_PCH_LPT_H(dev_priv) \
2814 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2815#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2816#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2817#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2818#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2819
49cff963 2820#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2821
6389dd83
SS
2822#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2823
040d2baa 2824/* DPF == dynamic parity feature */
3c9192bc 2825#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2826#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2827 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2828
c8735b0c 2829#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2830#define GEN9_FREQ_SCALER 3
c8735b0c 2831
85ee17eb
PP
2832#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2833
05394f39
CW
2834#include "i915_trace.h"
2835
48f112fe
CW
2836static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2837{
2838#ifdef CONFIG_INTEL_IOMMU
2839 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2840 return true;
2841#endif
2842 return false;
2843}
2844
1751fcf9
ML
2845extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2846extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2847
c033666a 2848int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2849 int enable_ppgtt);
0e4ca100 2850
39df9190
CW
2851bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2852
0673ad47 2853/* i915_drv.c */
d15d7538
ID
2854void __printf(3, 4)
2855__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2856 const char *fmt, ...);
2857
2858#define i915_report_error(dev_priv, fmt, ...) \
2859 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2860
c43b5634 2861#ifdef CONFIG_COMPAT
0d6aa60b
DA
2862extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2863 unsigned long arg);
55edf41b
JN
2864#else
2865#define i915_compat_ioctl NULL
c43b5634 2866#endif
efab0698
JN
2867extern const struct dev_pm_ops i915_pm_ops;
2868
2869extern int i915_driver_load(struct pci_dev *pdev,
2870 const struct pci_device_id *ent);
2871extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2872extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2873extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2874extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2875extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2876extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2877extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2878extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2879extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2880extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2881extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2882int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2883
77913b39 2884/* intel_hotplug.c */
91d14251
TU
2885void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2886 u32 pin_mask, u32 long_mask);
77913b39
JN
2887void intel_hpd_init(struct drm_i915_private *dev_priv);
2888void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2889void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2890bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2891bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2892void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2893
1da177e4 2894/* i915_irq.c */
26a02b8f
CW
2895static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2896{
2897 unsigned long delay;
2898
2899 if (unlikely(!i915.enable_hangcheck))
2900 return;
2901
2902 /* Don't continually defer the hangcheck so that it is always run at
2903 * least once after work has been scheduled on any ring. Otherwise,
2904 * we will ignore a hung ring if a second ring is kept busy.
2905 */
2906
2907 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2908 queue_delayed_work(system_long_wq,
2909 &dev_priv->gpu_error.hangcheck_work, delay);
2910}
2911
58174462 2912__printf(3, 4)
c033666a
CW
2913void i915_handle_error(struct drm_i915_private *dev_priv,
2914 u32 engine_mask,
58174462 2915 const char *fmt, ...);
1da177e4 2916
b963291c 2917extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2918int intel_irq_install(struct drm_i915_private *dev_priv);
2919void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2920
dc97997a
CW
2921extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2922extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2923 bool restore_forcewake);
dc97997a 2924extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2925extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2926extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2927extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2928extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2929 bool restore);
48c1026a 2930const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2931void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2932 enum forcewake_domains domains);
59bad947 2933void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2934 enum forcewake_domains domains);
a6111f7b
CW
2935/* Like above but the caller must manage the uncore.lock itself.
2936 * Must be used with I915_READ_FW and friends.
2937 */
2938void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2939 enum forcewake_domains domains);
2940void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2941 enum forcewake_domains domains);
3accaf7e
MK
2942u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2943
59bad947 2944void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2945
1758b90e
CW
2946int intel_wait_for_register(struct drm_i915_private *dev_priv,
2947 i915_reg_t reg,
2948 const u32 mask,
2949 const u32 value,
2950 const unsigned long timeout_ms);
2951int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2952 i915_reg_t reg,
2953 const u32 mask,
2954 const u32 value,
2955 const unsigned long timeout_ms);
2956
0ad35fed
ZW
2957static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2958{
feddf6e8 2959 return dev_priv->gvt;
0ad35fed
ZW
2960}
2961
c033666a 2962static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2963{
c033666a 2964 return dev_priv->vgpu.active;
cf9d2890 2965}
b1f14ad0 2966
7c463586 2967void
50227e1c 2968i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2969 u32 status_mask);
7c463586
KP
2970
2971void
50227e1c 2972i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2973 u32 status_mask);
7c463586 2974
f8b79e58
ID
2975void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2976void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2977void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2978 uint32_t mask,
2979 uint32_t bits);
fbdedaea
VS
2980void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2981 uint32_t interrupt_mask,
2982 uint32_t enabled_irq_mask);
2983static inline void
2984ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2985{
2986 ilk_update_display_irq(dev_priv, bits, bits);
2987}
2988static inline void
2989ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2990{
2991 ilk_update_display_irq(dev_priv, bits, 0);
2992}
013d3752
VS
2993void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2994 enum pipe pipe,
2995 uint32_t interrupt_mask,
2996 uint32_t enabled_irq_mask);
2997static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2998 enum pipe pipe, uint32_t bits)
2999{
3000 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3001}
3002static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3003 enum pipe pipe, uint32_t bits)
3004{
3005 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3006}
47339cd9
DV
3007void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3008 uint32_t interrupt_mask,
3009 uint32_t enabled_irq_mask);
14443261
VS
3010static inline void
3011ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3012{
3013 ibx_display_interrupt_update(dev_priv, bits, bits);
3014}
3015static inline void
3016ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3017{
3018 ibx_display_interrupt_update(dev_priv, bits, 0);
3019}
3020
673a394b 3021/* i915_gem.c */
673a394b
EA
3022int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3023 struct drm_file *file_priv);
3024int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3025 struct drm_file *file_priv);
3026int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3027 struct drm_file *file_priv);
3028int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3029 struct drm_file *file_priv);
de151cf6
JB
3030int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3031 struct drm_file *file_priv);
673a394b
EA
3032int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3033 struct drm_file *file_priv);
3034int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3035 struct drm_file *file_priv);
3036int i915_gem_execbuffer(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
76446cac
JB
3038int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3039 struct drm_file *file_priv);
673a394b
EA
3040int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file_priv);
199adf40
BW
3042int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file);
3044int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file);
673a394b
EA
3046int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
3ef94daa
CW
3048int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
673a394b
EA
3050int i915_gem_set_tiling(struct drm_device *dev, void *data,
3051 struct drm_file *file_priv);
3052int i915_gem_get_tiling(struct drm_device *dev, void *data,
3053 struct drm_file *file_priv);
72778cb2 3054void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3055int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file);
5a125c3c
EA
3057int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3058 struct drm_file *file_priv);
23ba4fd0
BW
3059int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
73cb9701 3061int i915_gem_load_init(struct drm_device *dev);
d64aa096 3062void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3063void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3064int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3065int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3066
42dcedd4
CW
3067void *i915_gem_object_alloc(struct drm_device *dev);
3068void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3069void i915_gem_object_init(struct drm_i915_gem_object *obj,
3070 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3071struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
b4bcbe2a 3072 u64 size);
ea70299d
DG
3073struct drm_i915_gem_object *i915_gem_object_create_from_data(
3074 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3075void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3076void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3077
058d88c4 3078struct i915_vma * __must_check
ec7adb6e
JL
3079i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3080 const struct i915_ggtt_view *view,
91b2db6f 3081 u64 size,
2ffffd0f
CW
3082 u64 alignment,
3083 u64 flags);
fe14d5f4 3084
aa653a68 3085int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3086void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3087
7c108fd8
CW
3088void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3089
a4f5ea64 3090static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3091{
ee286370
CW
3092 return sg->length >> PAGE_SHIFT;
3093}
67d5a50c 3094
96d77634
CW
3095struct scatterlist *
3096i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3097 unsigned int n, unsigned int *offset);
341be1cd 3098
96d77634
CW
3099struct page *
3100i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3101 unsigned int n);
67d5a50c 3102
96d77634
CW
3103struct page *
3104i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3105 unsigned int n);
67d5a50c 3106
96d77634
CW
3107dma_addr_t
3108i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3109 unsigned long n);
ee286370 3110
03ac84f1
CW
3111void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3112 struct sg_table *pages);
a4f5ea64
CW
3113int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3114
3115static inline int __must_check
3116i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3117{
1233e2db 3118 might_lock(&obj->mm.lock);
a4f5ea64 3119
1233e2db 3120 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3121 return 0;
3122
3123 return __i915_gem_object_get_pages(obj);
3124}
3125
3126static inline void
3127__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3128{
a4f5ea64
CW
3129 GEM_BUG_ON(!obj->mm.pages);
3130
1233e2db 3131 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3132}
3133
3134static inline bool
3135i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3136{
1233e2db 3137 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3138}
3139
3140static inline void
3141__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3142{
a4f5ea64
CW
3143 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3144 GEM_BUG_ON(!obj->mm.pages);
3145
1233e2db
CW
3146 atomic_dec(&obj->mm.pages_pin_count);
3147 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 3148}
0a798eb9 3149
1233e2db
CW
3150static inline void
3151i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3152{
a4f5ea64 3153 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3154}
3155
548625ee
CW
3156enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3157 I915_MM_NORMAL = 0,
3158 I915_MM_SHRINKER
3159};
3160
3161void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3162 enum i915_mm_subclass subclass);
03ac84f1 3163void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3164
d31d7cb1
CW
3165enum i915_map_type {
3166 I915_MAP_WB = 0,
3167 I915_MAP_WC,
3168};
3169
0a798eb9
CW
3170/**
3171 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3172 * @obj - the object to map into kernel address space
d31d7cb1 3173 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3174 *
3175 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3176 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3177 * the kernel address space. Based on the @type of mapping, the PTE will be
3178 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3179 *
1233e2db
CW
3180 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3181 * mapping is no longer required.
0a798eb9 3182 *
8305216f
DG
3183 * Returns the pointer through which to access the mapped object, or an
3184 * ERR_PTR() on error.
0a798eb9 3185 */
d31d7cb1
CW
3186void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3187 enum i915_map_type type);
0a798eb9
CW
3188
3189/**
3190 * i915_gem_object_unpin_map - releases an earlier mapping
3191 * @obj - the object to unmap
3192 *
3193 * After pinning the object and mapping its pages, once you are finished
3194 * with your access, call i915_gem_object_unpin_map() to release the pin
3195 * upon the mapping. Once the pin count reaches zero, that mapping may be
3196 * removed.
0a798eb9
CW
3197 */
3198static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3199{
0a798eb9
CW
3200 i915_gem_object_unpin_pages(obj);
3201}
3202
43394c7d
CW
3203int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3204 unsigned int *needs_clflush);
3205int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3206 unsigned int *needs_clflush);
3207#define CLFLUSH_BEFORE 0x1
3208#define CLFLUSH_AFTER 0x2
3209#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3210
3211static inline void
3212i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3213{
3214 i915_gem_object_unpin_pages(obj);
3215}
3216
54cf91dc 3217int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3218void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3219 struct drm_i915_gem_request *req,
3220 unsigned int flags);
ff72145b
DA
3221int i915_gem_dumb_create(struct drm_file *file_priv,
3222 struct drm_device *dev,
3223 struct drm_mode_create_dumb *args);
da6b51d0
DA
3224int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3225 uint32_t handle, uint64_t *offset);
4cc69075 3226int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3227
3228void i915_gem_track_fb(struct drm_i915_gem_object *old,
3229 struct drm_i915_gem_object *new,
3230 unsigned frontbuffer_bits);
3231
73cb9701 3232int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3233
8d9fc7fd 3234struct drm_i915_gem_request *
0bc40be8 3235i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3236
67d97da3 3237void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3238
1f83fee0
DV
3239static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3240{
8af29b0c 3241 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3242}
3243
8af29b0c 3244static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3245{
8af29b0c 3246 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3247}
3248
8af29b0c 3249static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3250{
8af29b0c 3251 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3252}
3253
3254static inline u32 i915_reset_count(struct i915_gpu_error *error)
3255{
8af29b0c 3256 return READ_ONCE(error->reset_count);
1f83fee0 3257}
a71d8d94 3258
821ed7df
CW
3259void i915_gem_reset(struct drm_i915_private *dev_priv);
3260void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3261void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3262int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 3263int __must_check i915_gem_init_hw(struct drm_device *dev);
c6be607a 3264void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
117897f4 3265void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3266int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3267 unsigned int flags);
45c5f202 3268int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3269void i915_gem_resume(struct drm_device *dev);
de151cf6 3270int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3271int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3272 unsigned int flags,
3273 long timeout,
3274 struct intel_rps_client *rps);
6b5e90f5
CW
3275int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3276 unsigned int flags,
3277 int priority);
3278#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3279
2e2f351d 3280int __must_check
2021746e
CW
3281i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3282 bool write);
3283int __must_check
dabdfe02 3284i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3285struct i915_vma * __must_check
2da3b9b9
CW
3286i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3287 u32 alignment,
e6617330 3288 const struct i915_ggtt_view *view);
058d88c4 3289void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3290int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3291 int align);
b29c19b6 3292int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3293void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3294
a9f1481f
CW
3295u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3296 int tiling_mode);
3297u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3298 int tiling_mode, bool fenced);
467cffba 3299
e4ffd173
CW
3300int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3301 enum i915_cache_level cache_level);
3302
1286ff73
DV
3303struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3304 struct dma_buf *dma_buf);
3305
3306struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3307 struct drm_gem_object *gem_obj, int flags);
3308
fe14d5f4 3309struct i915_vma *
ec7adb6e 3310i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3311 struct i915_address_space *vm,
3312 const struct i915_ggtt_view *view);
fe14d5f4 3313
accfef2e
BW
3314struct i915_vma *
3315i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3316 struct i915_address_space *vm,
3317 const struct i915_ggtt_view *view);
5c2abbea 3318
841cd773
DV
3319static inline struct i915_hw_ppgtt *
3320i915_vm_to_ppgtt(struct i915_address_space *vm)
3321{
841cd773
DV
3322 return container_of(vm, struct i915_hw_ppgtt, base);
3323}
3324
058d88c4
CW
3325static inline struct i915_vma *
3326i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3327 const struct i915_ggtt_view *view)
a70a3148 3328{
058d88c4 3329 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3330}
3331
058d88c4
CW
3332static inline unsigned long
3333i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3334 const struct i915_ggtt_view *view)
e6617330 3335{
bde13ebd 3336 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3337}
b287110e 3338
b42fe9ca 3339/* i915_gem_fence_reg.c */
49ef5294
CW
3340int __must_check i915_vma_get_fence(struct i915_vma *vma);
3341int __must_check i915_vma_put_fence(struct i915_vma *vma);
3342
4362f4f6 3343void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3344
4362f4f6 3345void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3346void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3347 struct sg_table *pages);
3348void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3349 struct sg_table *pages);
7f96ecaf 3350
254f965c 3351/* i915_gem_context.c */
8245be31 3352int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3353void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3354void i915_gem_context_fini(struct drm_device *dev);
e422b888 3355int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3356void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3357int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3358int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3359struct i915_vma *
3360i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3361 unsigned int flags);
dce3271b 3362void i915_gem_context_free(struct kref *ctx_ref);
c8c35799
ZW
3363struct i915_gem_context *
3364i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3365
3366static inline struct i915_gem_context *
3367i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3368{
3369 struct i915_gem_context *ctx;
3370
091387c1 3371 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3372
3373 ctx = idr_find(&file_priv->context_idr, id);
3374 if (!ctx)
3375 return ERR_PTR(-ENOENT);
3376
3377 return ctx;
3378}
3379
9a6feaf0
CW
3380static inline struct i915_gem_context *
3381i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3382{
691e6415 3383 kref_get(&ctx->ref);
9a6feaf0 3384 return ctx;
dce3271b
MK
3385}
3386
9a6feaf0 3387static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3388{
091387c1 3389 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3390 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3391}
3392
80b204bc
CW
3393static inline struct intel_timeline *
3394i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3395 struct intel_engine_cs *engine)
3396{
3397 struct i915_address_space *vm;
3398
3399 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3400 return &vm->timeline.engine[engine->id];
3401}
3402
e2efd130 3403static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3404{
821d66dd 3405 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3406}
3407
84624813
BW
3408int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3409 struct drm_file *file);
3410int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3411 struct drm_file *file);
c9dc0f35
CW
3412int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3413 struct drm_file *file_priv);
3414int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3415 struct drm_file *file_priv);
d538704b
CW
3416int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3417 struct drm_file *file);
1286ff73 3418
eec688e1
RB
3419int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3420 struct drm_file *file);
3421
679845ed 3422/* i915_gem_evict.c */
e522ac23 3423int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3424 u64 min_size, u64 alignment,
679845ed 3425 unsigned cache_level,
2ffffd0f 3426 u64 start, u64 end,
1ec9e26d 3427 unsigned flags);
506a8e87 3428int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3429int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3430
0260c420 3431/* belongs in i915_gem_gtt.h */
c033666a 3432static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3433{
600f4368 3434 wmb();
c033666a 3435 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3436 intel_gtt_chipset_flush();
3437}
246cbfb5 3438
9797fbfb 3439/* i915_gem_stolen.c */
d713fd49
PZ
3440int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3441 struct drm_mm_node *node, u64 size,
3442 unsigned alignment);
a9da512b
PZ
3443int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3444 struct drm_mm_node *node, u64 size,
3445 unsigned alignment, u64 start,
3446 u64 end);
d713fd49
PZ
3447void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3448 struct drm_mm_node *node);
7ace3d30 3449int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3450void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3451struct drm_i915_gem_object *
3452i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3453struct drm_i915_gem_object *
3454i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3455 u32 stolen_offset,
3456 u32 gtt_offset,
3457 u32 size);
9797fbfb 3458
920cf419
CW
3459/* i915_gem_internal.c */
3460struct drm_i915_gem_object *
3461i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3462 unsigned int size);
3463
be6a0376
DV
3464/* i915_gem_shrinker.c */
3465unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3466 unsigned long target,
be6a0376
DV
3467 unsigned flags);
3468#define I915_SHRINK_PURGEABLE 0x1
3469#define I915_SHRINK_UNBOUND 0x2
3470#define I915_SHRINK_BOUND 0x4
5763ff04 3471#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3472#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3473unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3474void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3475void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3476
3477
673a394b 3478/* i915_gem_tiling.c */
2c1792a1 3479static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3480{
091387c1 3481 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3482
3483 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3484 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3485}
3486
2017263e 3487/* i915_debugfs.c */
f8c168fa 3488#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3489int i915_debugfs_register(struct drm_i915_private *dev_priv);
3490void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3491int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3492void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3493#else
8d35acba
CW
3494static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3495static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3496static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3497{ return 0; }
ce5e2ac1 3498static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3499#endif
84734a04
MK
3500
3501/* i915_gpu_error.c */
98a2f411
CW
3502#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3503
edc3d884
MK
3504__printf(2, 3)
3505void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3506int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3507 const struct i915_error_state_file_priv *error);
4dc955f7 3508int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3509 struct drm_i915_private *i915,
4dc955f7
MK
3510 size_t count, loff_t pos);
3511static inline void i915_error_state_buf_release(
3512 struct drm_i915_error_state_buf *eb)
3513{
3514 kfree(eb->buf);
3515}
c033666a
CW
3516void i915_capture_error_state(struct drm_i915_private *dev_priv,
3517 u32 engine_mask,
58174462 3518 const char *error_msg);
84734a04
MK
3519void i915_error_state_get(struct drm_device *dev,
3520 struct i915_error_state_file_priv *error_priv);
3521void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3522void i915_destroy_error_state(struct drm_device *dev);
3523
98a2f411
CW
3524#else
3525
3526static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3527 u32 engine_mask,
3528 const char *error_msg)
3529{
3530}
3531
3532static inline void i915_destroy_error_state(struct drm_device *dev)
3533{
3534}
3535
3536#endif
3537
0a4cd7c8 3538const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3539
351e3db2 3540/* i915_cmd_parser.c */
1ca3712c 3541int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3542void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3543void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3544bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3545int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3546 struct drm_i915_gem_object *batch_obj,
3547 struct drm_i915_gem_object *shadow_batch_obj,
3548 u32 batch_start_offset,
3549 u32 batch_len,
3550 bool is_master);
351e3db2 3551
eec688e1
RB
3552/* i915_perf.c */
3553extern void i915_perf_init(struct drm_i915_private *dev_priv);
3554extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3555extern void i915_perf_register(struct drm_i915_private *dev_priv);
3556extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3557
317c35d1
JB
3558/* i915_suspend.c */
3559extern int i915_save_state(struct drm_device *dev);
3560extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3561
0136db58 3562/* i915_sysfs.c */
694c2828
DW
3563void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3564void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3565
f899fc64
CW
3566/* intel_i2c.c */
3567extern int intel_setup_gmbus(struct drm_device *dev);
3568extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3569extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3570 unsigned int pin);
3bd7d909 3571
0184df46
JN
3572extern struct i2c_adapter *
3573intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3574extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3575extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3576static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3577{
3578 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3579}
f899fc64
CW
3580extern void intel_i2c_reset(struct drm_device *dev);
3581
8b8e1a89 3582/* intel_bios.c */
98f3a1dc 3583int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3584bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3585bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3586bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3587bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3588bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3589bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3590bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3591bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3592 enum port port);
6389dd83
SS
3593bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3594 enum port port);
3595
8b8e1a89 3596
3b617967 3597/* intel_opregion.c */
44834a67 3598#ifdef CONFIG_ACPI
6f9f4b7a 3599extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3600extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3601extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3602extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3603extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3604 bool enable);
6f9f4b7a 3605extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3606 pci_power_t state);
6f9f4b7a 3607extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3608#else
6f9f4b7a 3609static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3610static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3611static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3612static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3613{
3614}
9c4b0a68
JN
3615static inline int
3616intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3617{
3618 return 0;
3619}
ecbc5cf3 3620static inline int
6f9f4b7a 3621intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3622{
3623 return 0;
3624}
6f9f4b7a 3625static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3626{
3627 return -ENODEV;
3628}
65e082c9 3629#endif
8ee1c3db 3630
723bfd70
JB
3631/* intel_acpi.c */
3632#ifdef CONFIG_ACPI
3633extern void intel_register_dsm_handler(void);
3634extern void intel_unregister_dsm_handler(void);
3635#else
3636static inline void intel_register_dsm_handler(void) { return; }
3637static inline void intel_unregister_dsm_handler(void) { return; }
3638#endif /* CONFIG_ACPI */
3639
94b4f3ba
CW
3640/* intel_device_info.c */
3641static inline struct intel_device_info *
3642mkwrite_device_info(struct drm_i915_private *dev_priv)
3643{
3644 return (struct intel_device_info *)&dev_priv->info;
3645}
3646
3647void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3648void intel_device_info_dump(struct drm_i915_private *dev_priv);
3649
79e53945 3650/* modesetting */
f817586c 3651extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3652extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3653extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3654extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3655extern int intel_connector_register(struct drm_connector *);
c191eca1 3656extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3657extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3658 bool state);
043e9bda 3659extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3660extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3661extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3662extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3663extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3664extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3665extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3666 bool enable);
3bad0781 3667
c0c7babc
BW
3668int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3669 struct drm_file *file);
575155a9 3670
6ef3d427 3671/* overlay */
c033666a
CW
3672extern struct intel_overlay_error_state *
3673intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3674extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3675 struct intel_overlay_error_state *error);
c4a1d9e4 3676
c033666a
CW
3677extern struct intel_display_error_state *
3678intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3679extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3680 struct drm_i915_private *dev_priv,
c4a1d9e4 3681 struct intel_display_error_state *error);
6ef3d427 3682
151a49d0
TR
3683int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3684int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3685
3686/* intel_sideband.c */
707b6e3d
D
3687u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3688void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3689u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3690u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3691void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3692u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3693void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3694u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3695void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3696u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3697void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3698u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3699void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3700u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3701 enum intel_sbi_destination destination);
3702void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3703 enum intel_sbi_destination destination);
e9fe51c6
SK
3704u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3706
b7fa22d8 3707/* intel_dpio_phy.c */
ed37892e
ACO
3708void bxt_port_to_phy_channel(enum port port,
3709 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3710void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3711 enum port port, u32 margin, u32 scale,
3712 u32 enable, u32 deemphasis);
47a6bc61
ACO
3713void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3714void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3715bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3716 enum dpio_phy phy);
3717bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3718 enum dpio_phy phy);
3719uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3720 uint8_t lane_count);
3721void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3722 uint8_t lane_lat_optim_mask);
3723uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3724
b7fa22d8
ACO
3725void chv_set_phy_signal_level(struct intel_encoder *encoder,
3726 u32 deemph_reg_value, u32 margin_reg_value,
3727 bool uniq_trans_scale);
844b2f9a
ACO
3728void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3729 bool reset);
419b1b7a 3730void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3731void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3732void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3733void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3734
53d98725
ACO
3735void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3736 u32 demph_reg_value, u32 preemph_reg_value,
3737 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3738void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3739void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3740void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3741
616bc820
VS
3742int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3743int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3744
0b274481
BW
3745#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3746#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3747
3748#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3749#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3750#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3751#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3752
3753#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3754#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3755#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3756#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3757
698b3135
CW
3758/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3759 * will be implemented using 2 32-bit writes in an arbitrary order with
3760 * an arbitrary delay between them. This can cause the hardware to
3761 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3762 * machine death. For this reason we do not support I915_WRITE64, or
3763 * dev_priv->uncore.funcs.mmio_writeq.
3764 *
3765 * When reading a 64-bit value as two 32-bit values, the delay may cause
3766 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3767 * occasionally a 64-bit register does not actualy support a full readq
3768 * and must be read using two 32-bit reads.
3769 *
3770 * You have been warned.
698b3135 3771 */
0b274481 3772#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3773
50877445 3774#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3775 u32 upper, lower, old_upper, loop = 0; \
3776 upper = I915_READ(upper_reg); \
ee0a227b 3777 do { \
acd29f7b 3778 old_upper = upper; \
ee0a227b 3779 lower = I915_READ(lower_reg); \
acd29f7b
CW
3780 upper = I915_READ(upper_reg); \
3781 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3782 (u64)upper << 32 | lower; })
50877445 3783
cae5852d
ZN
3784#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3785#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3786
75aa3f63
VS
3787#define __raw_read(x, s) \
3788static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3789 i915_reg_t reg) \
75aa3f63 3790{ \
f0f59a00 3791 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3792}
3793
3794#define __raw_write(x, s) \
3795static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3796 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3797{ \
f0f59a00 3798 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3799}
3800__raw_read(8, b)
3801__raw_read(16, w)
3802__raw_read(32, l)
3803__raw_read(64, q)
3804
3805__raw_write(8, b)
3806__raw_write(16, w)
3807__raw_write(32, l)
3808__raw_write(64, q)
3809
3810#undef __raw_read
3811#undef __raw_write
3812
a6111f7b 3813/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3814 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3815 * controlled.
aafee2eb 3816 *
a6111f7b 3817 * Think twice, and think again, before using these.
aafee2eb
AH
3818 *
3819 * As an example, these accessors can possibly be used between:
3820 *
3821 * spin_lock_irq(&dev_priv->uncore.lock);
3822 * intel_uncore_forcewake_get__locked();
3823 *
3824 * and
3825 *
3826 * intel_uncore_forcewake_put__locked();
3827 * spin_unlock_irq(&dev_priv->uncore.lock);
3828 *
3829 *
3830 * Note: some registers may not need forcewake held, so
3831 * intel_uncore_forcewake_{get,put} can be omitted, see
3832 * intel_uncore_forcewake_for_reg().
3833 *
3834 * Certain architectures will die if the same cacheline is concurrently accessed
3835 * by different clients (e.g. on Ivybridge). Access to registers should
3836 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3837 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3838 */
75aa3f63
VS
3839#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3840#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3841#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3842#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3843
55bc60db
VS
3844/* "Broadcast RGB" property */
3845#define INTEL_BROADCAST_RGB_AUTO 0
3846#define INTEL_BROADCAST_RGB_FULL 1
3847#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3848
920a14b2 3849static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3850{
920a14b2 3851 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3852 return VLV_VGACNTRL;
920a14b2 3853 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3854 return CPU_VGACNTRL;
766aa1c4
VS
3855 else
3856 return VGACNTRL;
3857}
3858
df97729f
ID
3859static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3860{
3861 unsigned long j = msecs_to_jiffies(m);
3862
3863 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3864}
3865
7bd0e226
DV
3866static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3867{
3868 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3869}
3870
df97729f
ID
3871static inline unsigned long
3872timespec_to_jiffies_timeout(const struct timespec *value)
3873{
3874 unsigned long j = timespec_to_jiffies(value);
3875
3876 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3877}
3878
dce56b3c
PZ
3879/*
3880 * If you need to wait X milliseconds between events A and B, but event B
3881 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3882 * when event A happened, then just before event B you call this function and
3883 * pass the timestamp as the first argument, and X as the second argument.
3884 */
3885static inline void
3886wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3887{
ec5e0cfb 3888 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3889
3890 /*
3891 * Don't re-read the value of "jiffies" every time since it may change
3892 * behind our back and break the math.
3893 */
3894 tmp_jiffies = jiffies;
3895 target_jiffies = timestamp_jiffies +
3896 msecs_to_jiffies_timeout(to_wait_ms);
3897
3898 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3899 remaining_jiffies = target_jiffies - tmp_jiffies;
3900 while (remaining_jiffies)
3901 remaining_jiffies =
3902 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3903 }
3904}
221fe799
CW
3905
3906static inline bool
3907__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3908{
f69a02c9
CW
3909 struct intel_engine_cs *engine = req->engine;
3910
7ec2c73b
CW
3911 /* Before we do the heavier coherent read of the seqno,
3912 * check the value (hopefully) in the CPU cacheline.
3913 */
65e4760e 3914 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3915 return true;
3916
688e6c72
CW
3917 /* Ensure our read of the seqno is coherent so that we
3918 * do not "miss an interrupt" (i.e. if this is the last
3919 * request and the seqno write from the GPU is not visible
3920 * by the time the interrupt fires, we will see that the
3921 * request is incomplete and go back to sleep awaiting
3922 * another interrupt that will never come.)
3923 *
3924 * Strictly, we only need to do this once after an interrupt,
3925 * but it is easier and safer to do it every time the waiter
3926 * is woken.
3927 */
3d5564e9 3928 if (engine->irq_seqno_barrier &&
dbd6ef29 3929 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3930 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3931 struct task_struct *tsk;
3932
3d5564e9
CW
3933 /* The ordering of irq_posted versus applying the barrier
3934 * is crucial. The clearing of the current irq_posted must
3935 * be visible before we perform the barrier operation,
3936 * such that if a subsequent interrupt arrives, irq_posted
3937 * is reasserted and our task rewoken (which causes us to
3938 * do another __i915_request_irq_complete() immediately
3939 * and reapply the barrier). Conversely, if the clear
3940 * occurs after the barrier, then an interrupt that arrived
3941 * whilst we waited on the barrier would not trigger a
3942 * barrier on the next pass, and the read may not see the
3943 * seqno update.
3944 */
f69a02c9 3945 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3946
3947 /* If we consume the irq, but we are no longer the bottom-half,
3948 * the real bottom-half may not have serialised their own
3949 * seqno check with the irq-barrier (i.e. may have inspected
3950 * the seqno before we believe it coherent since they see
3951 * irq_posted == false but we are still running).
3952 */
3953 rcu_read_lock();
dbd6ef29 3954 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3955 if (tsk && tsk != current)
3956 /* Note that if the bottom-half is changed as we
3957 * are sending the wake-up, the new bottom-half will
3958 * be woken by whomever made the change. We only have
3959 * to worry about when we steal the irq-posted for
3960 * ourself.
3961 */
3962 wake_up_process(tsk);
3963 rcu_read_unlock();
3964
65e4760e 3965 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3966 return true;
3967 }
688e6c72 3968
688e6c72
CW
3969 return false;
3970}
3971
0b1de5d5
CW
3972void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3973bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3974
c58305af
CW
3975/* i915_mm.c */
3976int remap_io_mapping(struct vm_area_struct *vma,
3977 unsigned long addr, unsigned long pfn, unsigned long size,
3978 struct io_mapping *iomap);
3979
4b30cb23
CW
3980#define ptr_mask_bits(ptr) ({ \
3981 unsigned long __v = (unsigned long)(ptr); \
3982 (typeof(ptr))(__v & PAGE_MASK); \
3983})
3984
d31d7cb1
CW
3985#define ptr_unpack_bits(ptr, bits) ({ \
3986 unsigned long __v = (unsigned long)(ptr); \
3987 (bits) = __v & ~PAGE_MASK; \
3988 (typeof(ptr))(__v & PAGE_MASK); \
3989})
3990
3991#define ptr_pack_bits(ptr, bits) \
3992 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3993
78ef2d9a
CW
3994#define fetch_and_zero(ptr) ({ \
3995 typeof(*ptr) __T = *(ptr); \
3996 *(ptr) = (typeof(*ptr))0; \
3997 __T; \
3998})
3999
1da177e4 4000#endif