]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: setup bridge for HDMI LPE audio driver
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
ac7f11c6 57#include "intel_dpll_mgr.h"
e73bdd20
CW
58#include "intel_guc.h"
59#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
d501b1d2 62#include "i915_gem.h"
b42fe9ca
JL
63#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
e73bdd20
CW
65#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
05235c53 67#include "i915_gem_request.h"
73cb9701 68#include "i915_gem_timeline.h"
585fb111 69
b42fe9ca
JL
70#include "i915_vma.h"
71
0ad35fed
ZW
72#include "intel_gvt.h"
73
1da177e4
LT
74/* General customization:
75 */
76
1da177e4
LT
77#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
e9cbc4bd
DV
79#define DRIVER_DATE "20161121"
80#define DRIVER_TIMESTAMP 1479717903
1da177e4 81
c883ef1b 82#undef WARN_ON
5f77eeb0
DV
83/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
152b2262 91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
92#endif
93
cd9bfacb 94#undef WARN_ON_ONCE
152b2262 95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 96
5f77eeb0
DV
97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
c883ef1b 99
e2c719b7
RC
100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
32753cb8
JL
109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 111 DRM_ERROR(format); \
e2c719b7
RC
112 unlikely(__ret_warn_on); \
113})
114
152b2262
JL
115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 117
4fec15d1
ID
118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
42a8ca4c
JN
122static inline const char *yesno(bool v)
123{
124 return v ? "yes" : "no";
125}
126
87ad3212
JN
127static inline const char *onoff(bool v)
128{
129 return v ? "on" : "off";
130}
131
08c4d7fc
TU
132static inline const char *enableddisabled(bool v)
133{
134 return v ? "enabled" : "disabled";
135}
136
317c35d1 137enum pipe {
752aa88a 138 INVALID_PIPE = -1,
317c35d1
JB
139 PIPE_A = 0,
140 PIPE_B,
9db4a9c7 141 PIPE_C,
a57c774a
AK
142 _PIPE_EDP,
143 I915_MAX_PIPES = _PIPE_EDP
317c35d1 144};
9db4a9c7 145#define pipe_name(p) ((p) + 'A')
317c35d1 146
a5c961d1
PZ
147enum transcoder {
148 TRANSCODER_A = 0,
149 TRANSCODER_B,
150 TRANSCODER_C,
a57c774a 151 TRANSCODER_EDP,
4d1de975
JN
152 TRANSCODER_DSI_A,
153 TRANSCODER_DSI_C,
a57c774a 154 I915_MAX_TRANSCODERS
a5c961d1 155};
da205630
JN
156
157static inline const char *transcoder_name(enum transcoder transcoder)
158{
159 switch (transcoder) {
160 case TRANSCODER_A:
161 return "A";
162 case TRANSCODER_B:
163 return "B";
164 case TRANSCODER_C:
165 return "C";
166 case TRANSCODER_EDP:
167 return "EDP";
4d1de975
JN
168 case TRANSCODER_DSI_A:
169 return "DSI A";
170 case TRANSCODER_DSI_C:
171 return "DSI C";
da205630
JN
172 default:
173 return "<invalid>";
174 }
175}
a5c961d1 176
4d1de975
JN
177static inline bool transcoder_is_dsi(enum transcoder transcoder)
178{
179 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
180}
181
84139d1e 182/*
31409e97
MR
183 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
184 * number of planes per CRTC. Not all platforms really have this many planes,
185 * which means some arrays of size I915_MAX_PLANES may have unused entries
186 * between the topmost sprite plane and the cursor plane.
84139d1e 187 */
80824003
JB
188enum plane {
189 PLANE_A = 0,
190 PLANE_B,
9db4a9c7 191 PLANE_C,
31409e97
MR
192 PLANE_CURSOR,
193 I915_MAX_PLANES,
80824003 194};
9db4a9c7 195#define plane_name(p) ((p) + 'A')
52440211 196
580503c7 197#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 198
2b139522 199enum port {
03cdc1d4 200 PORT_NONE = -1,
2b139522
ED
201 PORT_A = 0,
202 PORT_B,
203 PORT_C,
204 PORT_D,
205 PORT_E,
206 I915_MAX_PORTS
207};
208#define port_name(p) ((p) + 'A')
209
a09caddd 210#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
211
212enum dpio_channel {
213 DPIO_CH0,
214 DPIO_CH1
215};
216
217enum dpio_phy {
218 DPIO_PHY0,
219 DPIO_PHY1
220};
221
b97186f0
PZ
222enum intel_display_power_domain {
223 POWER_DOMAIN_PIPE_A,
224 POWER_DOMAIN_PIPE_B,
225 POWER_DOMAIN_PIPE_C,
226 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
227 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
228 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
229 POWER_DOMAIN_TRANSCODER_A,
230 POWER_DOMAIN_TRANSCODER_B,
231 POWER_DOMAIN_TRANSCODER_C,
f52e353e 232 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
233 POWER_DOMAIN_TRANSCODER_DSI_A,
234 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
235 POWER_DOMAIN_PORT_DDI_A_LANES,
236 POWER_DOMAIN_PORT_DDI_B_LANES,
237 POWER_DOMAIN_PORT_DDI_C_LANES,
238 POWER_DOMAIN_PORT_DDI_D_LANES,
239 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
240 POWER_DOMAIN_PORT_DSI,
241 POWER_DOMAIN_PORT_CRT,
242 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 243 POWER_DOMAIN_VGA,
fbeeaa23 244 POWER_DOMAIN_AUDIO,
bd2bb1b9 245 POWER_DOMAIN_PLLS,
1407121a
S
246 POWER_DOMAIN_AUX_A,
247 POWER_DOMAIN_AUX_B,
248 POWER_DOMAIN_AUX_C,
249 POWER_DOMAIN_AUX_D,
f0ab43e6 250 POWER_DOMAIN_GMBUS,
dfa57627 251 POWER_DOMAIN_MODESET,
baa70707 252 POWER_DOMAIN_INIT,
bddc7645
ID
253
254 POWER_DOMAIN_NUM,
b97186f0
PZ
255};
256
257#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
258#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
259 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
260#define POWER_DOMAIN_TRANSCODER(tran) \
261 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
262 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 263
1d843f9d
EE
264enum hpd_pin {
265 HPD_NONE = 0,
1d843f9d
EE
266 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
267 HPD_CRT,
268 HPD_SDVO_B,
269 HPD_SDVO_C,
cc24fcdc 270 HPD_PORT_A,
1d843f9d
EE
271 HPD_PORT_B,
272 HPD_PORT_C,
273 HPD_PORT_D,
26951caf 274 HPD_PORT_E,
1d843f9d
EE
275 HPD_NUM_PINS
276};
277
c91711f9
JN
278#define for_each_hpd_pin(__pin) \
279 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
280
5fcece80
JN
281struct i915_hotplug {
282 struct work_struct hotplug_work;
283
284 struct {
285 unsigned long last_jiffies;
286 int count;
287 enum {
288 HPD_ENABLED = 0,
289 HPD_DISABLED = 1,
290 HPD_MARK_DISABLED = 2
291 } state;
292 } stats[HPD_NUM_PINS];
293 u32 event_bits;
294 struct delayed_work reenable_work;
295
296 struct intel_digital_port *irq_port[I915_MAX_PORTS];
297 u32 long_port_mask;
298 u32 short_port_mask;
299 struct work_struct dig_port_work;
300
19625e85
L
301 struct work_struct poll_init_work;
302 bool poll_enabled;
303
5fcece80
JN
304 /*
305 * if we get a HPD irq from DP and a HPD irq from non-DP
306 * the non-DP HPD could block the workqueue on a mode config
307 * mutex getting, that userspace may have taken. However
308 * userspace is waiting on the DP workqueue to run which is
309 * blocked behind the non-DP one.
310 */
311 struct workqueue_struct *dp_wq;
312};
313
2a2d5482
CW
314#define I915_GEM_GPU_DOMAINS \
315 (I915_GEM_DOMAIN_RENDER | \
316 I915_GEM_DOMAIN_SAMPLER | \
317 I915_GEM_DOMAIN_COMMAND | \
318 I915_GEM_DOMAIN_INSTRUCTION | \
319 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 320
055e393f
DL
321#define for_each_pipe(__dev_priv, __p) \
322 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
323#define for_each_pipe_masked(__dev_priv, __p, __mask) \
324 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
325 for_each_if ((__mask) & (1 << (__p)))
8b364b41 326#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
327 for ((__p) = 0; \
328 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
329 (__p)++)
3bdcfc0c
DL
330#define for_each_sprite(__dev_priv, __p, __s) \
331 for ((__s) = 0; \
332 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
333 (__s)++)
9db4a9c7 334
c3aeadc8
JN
335#define for_each_port_masked(__port, __ports_mask) \
336 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
337 for_each_if ((__ports_mask) & (1 << (__port)))
338
d79b814d 339#define for_each_crtc(dev, crtc) \
91c8a326 340 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 341
27321ae8
ML
342#define for_each_intel_plane(dev, intel_plane) \
343 list_for_each_entry(intel_plane, \
91c8a326 344 &(dev)->mode_config.plane_list, \
27321ae8
ML
345 base.head)
346
c107acfe 347#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
348 list_for_each_entry(intel_plane, \
349 &(dev)->mode_config.plane_list, \
c107acfe
MR
350 base.head) \
351 for_each_if ((plane_mask) & \
352 (1 << drm_plane_index(&intel_plane->base)))
353
262cd2e1
VS
354#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
355 list_for_each_entry(intel_plane, \
356 &(dev)->mode_config.plane_list, \
357 base.head) \
95150bdf 358 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 359
91c8a326
CW
360#define for_each_intel_crtc(dev, intel_crtc) \
361 list_for_each_entry(intel_crtc, \
362 &(dev)->mode_config.crtc_list, \
363 base.head)
d063ae48 364
91c8a326
CW
365#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
366 list_for_each_entry(intel_crtc, \
367 &(dev)->mode_config.crtc_list, \
368 base.head) \
98d39494
MR
369 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
370
b2784e15
DL
371#define for_each_intel_encoder(dev, intel_encoder) \
372 list_for_each_entry(intel_encoder, \
373 &(dev)->mode_config.encoder_list, \
374 base.head)
375
3a3371ff
ACO
376#define for_each_intel_connector(dev, intel_connector) \
377 list_for_each_entry(intel_connector, \
91c8a326 378 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
379 base.head)
380
6c2b7c12
DV
381#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
382 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 383 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 384
53f5e3ca
JB
385#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
386 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 387 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 388
b04c5bd6
BF
389#define for_each_power_domain(domain, mask) \
390 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 391 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 392
e7b903d2 393struct drm_i915_private;
ad46cb53 394struct i915_mm_struct;
5cc9ed4b 395struct i915_mmu_object;
e7b903d2 396
a6f766f3
CW
397struct drm_i915_file_private {
398 struct drm_i915_private *dev_priv;
399 struct drm_file *file;
400
401 struct {
402 spinlock_t lock;
403 struct list_head request_list;
d0bc54f2
CW
404/* 20ms is a fairly arbitrary limit (greater than the average frame time)
405 * chosen to prevent the CPU getting more than a frame ahead of the GPU
406 * (when using lax throttling for the frontbuffer). We also use it to
407 * offer free GPU waitboosts for severely congested workloads.
408 */
409#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
410 } mm;
411 struct idr context_idr;
412
2e1b8730
CW
413 struct intel_rps_client {
414 struct list_head link;
415 unsigned boosts;
416 } rps;
a6f766f3 417
c80ff16e 418 unsigned int bsd_engine;
a6f766f3
CW
419};
420
e69d0bc1
DV
421/* Used by dp and fdi links */
422struct intel_link_m_n {
423 uint32_t tu;
424 uint32_t gmch_m;
425 uint32_t gmch_n;
426 uint32_t link_m;
427 uint32_t link_n;
428};
429
430void intel_link_compute_m_n(int bpp, int nlanes,
431 int pixel_clock, int link_clock,
432 struct intel_link_m_n *m_n);
433
1da177e4
LT
434/* Interface history:
435 *
436 * 1.1: Original.
0d6aa60b
DA
437 * 1.2: Add Power Management
438 * 1.3: Add vblank support
de227f5f 439 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 440 * 1.5: Add vblank pipe configuration
2228ed67
MD
441 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
442 * - Support vertical blank on secondary display pipe
1da177e4
LT
443 */
444#define DRIVER_MAJOR 1
2228ed67 445#define DRIVER_MINOR 6
1da177e4
LT
446#define DRIVER_PATCHLEVEL 0
447
0a3e67a4
JB
448struct opregion_header;
449struct opregion_acpi;
450struct opregion_swsci;
451struct opregion_asle;
452
8ee1c3db 453struct intel_opregion {
115719fc
WD
454 struct opregion_header *header;
455 struct opregion_acpi *acpi;
456 struct opregion_swsci *swsci;
ebde53c7
JN
457 u32 swsci_gbda_sub_functions;
458 u32 swsci_sbcb_sub_functions;
115719fc 459 struct opregion_asle *asle;
04ebaadb 460 void *rvda;
82730385 461 const void *vbt;
ada8f955 462 u32 vbt_size;
115719fc 463 u32 *lid_state;
91a60f20 464 struct work_struct asle_work;
8ee1c3db 465};
44834a67 466#define OPREGION_SIZE (8*1024)
8ee1c3db 467
6ef3d427
CW
468struct intel_overlay;
469struct intel_overlay_error_state;
470
9b9d172d 471struct sdvo_device_mapping {
e957d772 472 u8 initialized;
9b9d172d 473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
e957d772 476 u8 i2c_pin;
b1083333 477 u8 ddc_pin;
9b9d172d 478};
479
7bd688cd 480struct intel_connector;
820d2d77 481struct intel_encoder;
ccf010fb 482struct intel_atomic_state;
5cec258b 483struct intel_crtc_state;
5724dbd1 484struct intel_initial_plane_config;
0e8ffe1b 485struct intel_crtc;
ee9300bb
DV
486struct intel_limit;
487struct dpll;
b8cecdf5 488
e70236a8 489struct drm_i915_display_funcs {
1353c4fb 490 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 491 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 492 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
493 int (*compute_intermediate_wm)(struct drm_device *dev,
494 struct intel_crtc *intel_crtc,
495 struct intel_crtc_state *newstate);
ccf010fb
ML
496 void (*initial_watermarks)(struct intel_atomic_state *state,
497 struct intel_crtc_state *cstate);
498 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
499 struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_atomic_state *state,
501 struct intel_crtc_state *cstate);
98d39494 502 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 503 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
504 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
505 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
506 /* Returns the active state of the crtc, and if the crtc is active,
507 * fills out the pipe-config with the hw state. */
508 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 509 struct intel_crtc_state *);
5724dbd1
DL
510 void (*get_initial_plane_config)(struct intel_crtc *,
511 struct intel_initial_plane_config *);
190f68c5
ACO
512 int (*crtc_compute_clock)(struct intel_crtc *crtc,
513 struct intel_crtc_state *crtc_state);
4a806558
ML
514 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
515 struct drm_atomic_state *old_state);
516 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
517 struct drm_atomic_state *old_state);
896e5bb0
L
518 void (*update_crtcs)(struct drm_atomic_state *state,
519 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
520 void (*audio_codec_enable)(struct drm_connector *connector,
521 struct intel_encoder *encoder,
5e7234c9 522 const struct drm_display_mode *adjusted_mode);
69bfe1a9 523 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 524 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 525 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
526 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
527 struct drm_framebuffer *fb,
528 struct drm_i915_gem_object *obj,
529 struct drm_i915_gem_request *req,
530 uint32_t flags);
91d14251 531 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
532 /* clock updates for mode set */
533 /* cursor updates */
534 /* render clock increase/decrease */
535 /* display clock increase/decrease */
536 /* pll clock increase/decrease */
8563b1e8 537
b95c5321
ML
538 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
539 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
540};
541
48c1026a
MK
542enum forcewake_domain_id {
543 FW_DOMAIN_ID_RENDER = 0,
544 FW_DOMAIN_ID_BLITTER,
545 FW_DOMAIN_ID_MEDIA,
546
547 FW_DOMAIN_ID_COUNT
548};
549
550enum forcewake_domains {
551 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
552 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
553 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
554 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
555 FORCEWAKE_BLITTER |
556 FORCEWAKE_MEDIA)
557};
558
3756685a
TU
559#define FW_REG_READ (1)
560#define FW_REG_WRITE (2)
561
85ee17eb
PP
562enum decoupled_power_domain {
563 GEN9_DECOUPLED_PD_BLITTER = 0,
564 GEN9_DECOUPLED_PD_RENDER,
565 GEN9_DECOUPLED_PD_MEDIA,
566 GEN9_DECOUPLED_PD_ALL
567};
568
569enum decoupled_ops {
570 GEN9_DECOUPLED_OP_WRITE = 0,
571 GEN9_DECOUPLED_OP_READ
572};
573
3756685a
TU
574enum forcewake_domains
575intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
576 i915_reg_t reg, unsigned int op);
577
907b28c5 578struct intel_uncore_funcs {
c8d9a590 579 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 580 enum forcewake_domains domains);
c8d9a590 581 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 582 enum forcewake_domains domains);
0b274481 583
f0f59a00
VS
584 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
585 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
586 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
587 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 588
f0f59a00 589 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 590 uint8_t val, bool trace);
f0f59a00 591 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 592 uint16_t val, bool trace);
f0f59a00 593 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 594 uint32_t val, bool trace);
990bbdad
CW
595};
596
15157970
TU
597struct intel_forcewake_range {
598 u32 start;
599 u32 end;
600
601 enum forcewake_domains domains;
602};
603
907b28c5
CW
604struct intel_uncore {
605 spinlock_t lock; /** lock is also taken in irq contexts. */
606
15157970
TU
607 const struct intel_forcewake_range *fw_domains_table;
608 unsigned int fw_domains_table_entries;
609
907b28c5
CW
610 struct intel_uncore_funcs funcs;
611
612 unsigned fifo_count;
003342a5 613
48c1026a 614 enum forcewake_domains fw_domains;
003342a5 615 enum forcewake_domains fw_domains_active;
b2cff0db
CW
616
617 struct intel_uncore_forcewake_domain {
618 struct drm_i915_private *i915;
48c1026a 619 enum forcewake_domain_id id;
33c582c1 620 enum forcewake_domains mask;
b2cff0db 621 unsigned wake_count;
a57a4a67 622 struct hrtimer timer;
f0f59a00 623 i915_reg_t reg_set;
05a2fb15
MK
624 u32 val_set;
625 u32 val_clear;
f0f59a00
VS
626 i915_reg_t reg_ack;
627 i915_reg_t reg_post;
05a2fb15 628 u32 val_reset;
b2cff0db 629 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
630
631 int unclaimed_mmio_check;
b2cff0db
CW
632};
633
634/* Iterate over initialised fw domains */
33c582c1
TU
635#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
636 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
637 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
638 (domain__)++) \
639 for_each_if ((mask__) & (domain__)->mask)
640
641#define for_each_fw_domain(domain__, dev_priv__) \
642 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 643
b6e7d894
DL
644#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
645#define CSR_VERSION_MAJOR(version) ((version) >> 16)
646#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
647
eb805623 648struct intel_csr {
8144ac59 649 struct work_struct work;
eb805623 650 const char *fw_path;
a7f749f9 651 uint32_t *dmc_payload;
eb805623 652 uint32_t dmc_fw_size;
b6e7d894 653 uint32_t version;
eb805623 654 uint32_t mmio_count;
f0f59a00 655 i915_reg_t mmioaddr[8];
eb805623 656 uint32_t mmiodata[8];
832dba88 657 uint32_t dc_state;
a37baf3b 658 uint32_t allowed_dc_mask;
eb805623
DV
659};
660
604db650 661#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 662 /* Keep is_* in chronological order */ \
604db650
JL
663 func(is_mobile); \
664 func(is_i85x); \
665 func(is_i915g); \
666 func(is_i945gm); \
667 func(is_g33); \
604db650
JL
668 func(is_g4x); \
669 func(is_pineview); \
670 func(is_broadwater); \
671 func(is_crestline); \
672 func(is_ivybridge); \
673 func(is_valleyview); \
674 func(is_cherryview); \
675 func(is_haswell); \
676 func(is_broadwell); \
677 func(is_skylake); \
678 func(is_broxton); \
679 func(is_kabylake); \
c007fb4a 680 func(is_alpha_support); \
566c56a4 681 /* Keep has_* in alphabetical order */ \
dfc5148f 682 func(has_64bit_reloc); \
604db650 683 func(has_csr); \
566c56a4 684 func(has_ddi); \
604db650 685 func(has_dp_mst); \
566c56a4
JL
686 func(has_fbc); \
687 func(has_fpga_dbg); \
604db650 688 func(has_gmbus_irq); \
604db650
JL
689 func(has_gmch_display); \
690 func(has_guc); \
604db650 691 func(has_hotplug); \
566c56a4
JL
692 func(has_hw_contexts); \
693 func(has_l3_dpf); \
604db650 694 func(has_llc); \
566c56a4
JL
695 func(has_logical_ring_contexts); \
696 func(has_overlay); \
697 func(has_pipe_cxsr); \
698 func(has_pooled_eu); \
699 func(has_psr); \
700 func(has_rc6); \
701 func(has_rc6p); \
702 func(has_resource_streamer); \
703 func(has_runtime_pm); \
604db650 704 func(has_snoop); \
566c56a4
JL
705 func(cursor_needs_physical); \
706 func(hws_needs_physical); \
707 func(overlay_needs_physical); \
85ee17eb
PP
708 func(supports_tv); \
709 func(has_decoupled_mmio)
c96ea64e 710
915490d5 711struct sseu_dev_info {
f08a0c92 712 u8 slice_mask;
57ec171e 713 u8 subslice_mask;
915490d5
ID
714 u8 eu_total;
715 u8 eu_per_subslice;
43b67998
ID
716 u8 min_eu_in_pool;
717 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
718 u8 subslice_7eu[3];
719 u8 has_slice_pg:1;
720 u8 has_subslice_pg:1;
721 u8 has_eu_pg:1;
915490d5
ID
722};
723
57ec171e
ID
724static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
725{
726 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
727}
728
cfdf1fa2 729struct intel_device_info {
10fce67a 730 u32 display_mmio_offset;
87f1f465 731 u16 device_id;
ac208a8b 732 u8 num_pipes;
d615a166 733 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 734 u8 gen;
ae5702d2 735 u16 gen_mask;
73ae478c 736 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 737 u8 num_rings;
604db650
JL
738#define DEFINE_FLAG(name) u8 name:1
739 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
740#undef DEFINE_FLAG
6f3fff60 741 u16 ddb_size; /* in blocks */
a57c774a
AK
742 /* Register offsets for the various display pipes and transcoders */
743 int pipe_offsets[I915_MAX_TRANSCODERS];
744 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 745 int palette_offsets[I915_MAX_PIPES];
5efb3e28 746 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
747
748 /* Slice/subslice/EU info */
43b67998 749 struct sseu_dev_info sseu;
82cf435b
LL
750
751 struct color_luts {
752 u16 degamma_lut_size;
753 u16 gamma_lut_size;
754 } color;
cfdf1fa2
KH
755};
756
2bd160a1
CW
757struct intel_display_error_state;
758
759struct drm_i915_error_state {
760 struct kref ref;
761 struct timeval time;
de867c20
CW
762 struct timeval boottime;
763 struct timeval uptime;
2bd160a1 764
9f267eb8
CW
765 struct drm_i915_private *i915;
766
2bd160a1
CW
767 char error_msg[128];
768 bool simulated;
769 int iommu;
770 u32 reset_count;
771 u32 suspend_count;
772 struct intel_device_info device_info;
773
774 /* Generic register state */
775 u32 eir;
776 u32 pgtbl_er;
777 u32 ier;
778 u32 gtier[4];
779 u32 ccid;
780 u32 derrmr;
781 u32 forcewake;
782 u32 error; /* gen6+ */
783 u32 err_int; /* gen7 */
784 u32 fault_data0; /* gen8, gen9 */
785 u32 fault_data1; /* gen8, gen9 */
786 u32 done_reg;
787 u32 gac_eco;
788 u32 gam_ecochk;
789 u32 gab_ctl;
790 u32 gfx_mode;
d636951e 791
2bd160a1
CW
792 u64 fence[I915_MAX_NUM_FENCES];
793 struct intel_overlay_error_state *overlay;
794 struct intel_display_error_state *display;
51d545d0 795 struct drm_i915_error_object *semaphore;
27b85bea 796 struct drm_i915_error_object *guc_log;
2bd160a1
CW
797
798 struct drm_i915_error_engine {
799 int engine_id;
800 /* Software tracked state */
801 bool waiting;
802 int num_waiters;
803 int hangcheck_score;
804 enum intel_engine_hangcheck_action hangcheck_action;
805 struct i915_address_space *vm;
806 int num_requests;
807
cdb324bd
CW
808 /* position of active request inside the ring */
809 u32 rq_head, rq_post, rq_tail;
810
2bd160a1
CW
811 /* our own tracking of ring head and tail */
812 u32 cpu_ring_head;
813 u32 cpu_ring_tail;
814
815 u32 last_seqno;
2bd160a1
CW
816
817 /* Register state */
818 u32 start;
819 u32 tail;
820 u32 head;
821 u32 ctl;
21a2c58a 822 u32 mode;
2bd160a1
CW
823 u32 hws;
824 u32 ipeir;
825 u32 ipehr;
2bd160a1
CW
826 u32 bbstate;
827 u32 instpm;
828 u32 instps;
829 u32 seqno;
830 u64 bbaddr;
831 u64 acthd;
832 u32 fault_reg;
833 u64 faddr;
834 u32 rc_psmi; /* sleep state */
835 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 836 struct intel_instdone instdone;
2bd160a1
CW
837
838 struct drm_i915_error_object {
2bd160a1 839 u64 gtt_offset;
03382dfb 840 u64 gtt_size;
0a97015d
CW
841 int page_count;
842 int unused;
2bd160a1
CW
843 u32 *pages[0];
844 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
845
846 struct drm_i915_error_object *wa_ctx;
847
848 struct drm_i915_error_request {
849 long jiffies;
c84455b4 850 pid_t pid;
35ca039e 851 u32 context;
2bd160a1
CW
852 u32 seqno;
853 u32 head;
854 u32 tail;
35ca039e 855 } *requests, execlist[2];
2bd160a1
CW
856
857 struct drm_i915_error_waiter {
858 char comm[TASK_COMM_LEN];
859 pid_t pid;
860 u32 seqno;
861 } *waiters;
862
863 struct {
864 u32 gfx_mode;
865 union {
866 u64 pdp[4];
867 u32 pp_dir_base;
868 };
869 } vm_info;
870
871 pid_t pid;
872 char comm[TASK_COMM_LEN];
873 } engine[I915_NUM_ENGINES];
874
875 struct drm_i915_error_buffer {
876 u32 size;
877 u32 name;
878 u32 rseqno[I915_NUM_ENGINES], wseqno;
879 u64 gtt_offset;
880 u32 read_domains;
881 u32 write_domain;
882 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
883 u32 tiling:2;
884 u32 dirty:1;
885 u32 purgeable:1;
886 u32 userptr:1;
887 s32 engine:4;
888 u32 cache_level:3;
889 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
890 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
891 struct i915_address_space *active_vm[I915_NUM_ENGINES];
892};
893
7faf1ab2
DV
894enum i915_cache_level {
895 I915_CACHE_NONE = 0,
350ec881
CW
896 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
897 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
898 caches, eg sampler/render caches, and the
899 large Last-Level-Cache. LLC is coherent with
900 the CPU, but L3 is only visible to the GPU. */
651d794f 901 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
902};
903
e59ec13d
MK
904struct i915_ctx_hang_stats {
905 /* This context had batch pending when hang was declared */
906 unsigned batch_pending;
907
908 /* This context had batch active when hang was declared */
909 unsigned batch_active;
be62acb4
MK
910
911 /* Time when this context was last blamed for a GPU reset */
912 unsigned long guilty_ts;
913
676fa572
CW
914 /* If the contexts causes a second GPU hang within this time,
915 * it is permanently banned from submitting any more work.
916 */
917 unsigned long ban_period_seconds;
918
be62acb4
MK
919 /* This context is banned to submit more work */
920 bool banned;
e59ec13d 921};
40521054
BW
922
923/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 924#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 925
31b7a88d 926/**
e2efd130 927 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
928 * @ref: reference count.
929 * @user_handle: userspace tracking identity for this context.
930 * @remap_slice: l3 row remapping information.
b1b38278
DW
931 * @flags: context specific flags:
932 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
933 * @file_priv: filp associated with this context (NULL for global default
934 * context).
935 * @hang_stats: information about the role of this context in possible GPU
936 * hangs.
7df113e4 937 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
938 * @legacy_hw_ctx: render context backing object and whether it is correctly
939 * initialized (legacy ring submission mechanism only).
940 * @link: link in the global list of contexts.
941 *
942 * Contexts are memory images used by the hardware to store copies of their
943 * internal state.
944 */
e2efd130 945struct i915_gem_context {
dce3271b 946 struct kref ref;
9ea4feec 947 struct drm_i915_private *i915;
40521054 948 struct drm_i915_file_private *file_priv;
ae6c4806 949 struct i915_hw_ppgtt *ppgtt;
c84455b4 950 struct pid *pid;
562f5d45 951 const char *name;
a33afea5 952
8d59bc6a
CW
953 struct i915_ctx_hang_stats hang_stats;
954
8d59bc6a 955 unsigned long flags;
bc3d6744
CW
956#define CONTEXT_NO_ZEROMAP BIT(0)
957#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
958
959 /* Unique identifier for this context, used by the hw for tracking */
960 unsigned int hw_id;
8d59bc6a 961 u32 user_handle;
9f792eba 962 int priority; /* greater priorities are serviced first */
5d1808ec 963
0cb26a8e
CW
964 u32 ggtt_alignment;
965
9021ad03 966 struct intel_context {
bf3783e5 967 struct i915_vma *state;
7e37f889 968 struct intel_ring *ring;
82352e90 969 uint32_t *lrc_reg_state;
8d59bc6a
CW
970 u64 lrc_desc;
971 int pin_count;
24f1d3cc 972 bool initialised;
666796da 973 } engine[I915_NUM_ENGINES];
bcd794c2 974 u32 ring_size;
c01fc532 975 u32 desc_template;
3c7ba635 976 struct atomic_notifier_head status_notifier;
80a9a8db 977 bool execlists_force_single_submission;
c9e003af 978
a33afea5 979 struct list_head link;
8d59bc6a
CW
980
981 u8 remap_slice;
50e046b6 982 bool closed:1;
40521054
BW
983};
984
a4001f1b
PZ
985enum fb_op_origin {
986 ORIGIN_GTT,
987 ORIGIN_CPU,
988 ORIGIN_CS,
989 ORIGIN_FLIP,
74b4ea1e 990 ORIGIN_DIRTYFB,
a4001f1b
PZ
991};
992
ab34a7e8 993struct intel_fbc {
25ad93fd
PZ
994 /* This is always the inner lock when overlapping with struct_mutex and
995 * it's the outer lock when overlapping with stolen_lock. */
996 struct mutex lock;
5e59f717 997 unsigned threshold;
dbef0f15
PZ
998 unsigned int possible_framebuffer_bits;
999 unsigned int busy_bits;
010cf73d 1000 unsigned int visible_pipes_mask;
e35fef21 1001 struct intel_crtc *crtc;
5c3fe8b0 1002
c4213885 1003 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1004 struct drm_mm_node *compressed_llb;
1005
da46f936
RV
1006 bool false_color;
1007
d029bcad 1008 bool enabled;
0e631adc 1009 bool active;
9adccc60 1010
61a585d6
PZ
1011 bool underrun_detected;
1012 struct work_struct underrun_work;
1013
aaf78d27
PZ
1014 struct intel_fbc_state_cache {
1015 struct {
1016 unsigned int mode_flags;
1017 uint32_t hsw_bdw_pixel_rate;
1018 } crtc;
1019
1020 struct {
1021 unsigned int rotation;
1022 int src_w;
1023 int src_h;
1024 bool visible;
1025 } plane;
1026
1027 struct {
1028 u64 ilk_ggtt_offset;
aaf78d27
PZ
1029 uint32_t pixel_format;
1030 unsigned int stride;
1031 int fence_reg;
1032 unsigned int tiling_mode;
1033 } fb;
1034 } state_cache;
1035
b183b3f1
PZ
1036 struct intel_fbc_reg_params {
1037 struct {
1038 enum pipe pipe;
1039 enum plane plane;
1040 unsigned int fence_y_offset;
1041 } crtc;
1042
1043 struct {
1044 u64 ggtt_offset;
b183b3f1
PZ
1045 uint32_t pixel_format;
1046 unsigned int stride;
1047 int fence_reg;
1048 } fb;
1049
1050 int cfb_size;
1051 } params;
1052
5c3fe8b0 1053 struct intel_fbc_work {
128d7356 1054 bool scheduled;
ca18d51d 1055 u32 scheduled_vblank;
128d7356 1056 struct work_struct work;
128d7356 1057 } work;
5c3fe8b0 1058
bf6189c6 1059 const char *no_fbc_reason;
b5e50c3f
JB
1060};
1061
96178eeb
VK
1062/**
1063 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1064 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1065 * parsing for same resolution.
1066 */
1067enum drrs_refresh_rate_type {
1068 DRRS_HIGH_RR,
1069 DRRS_LOW_RR,
1070 DRRS_MAX_RR, /* RR count */
1071};
1072
1073enum drrs_support_type {
1074 DRRS_NOT_SUPPORTED = 0,
1075 STATIC_DRRS_SUPPORT = 1,
1076 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1077};
1078
2807cf69 1079struct intel_dp;
96178eeb
VK
1080struct i915_drrs {
1081 struct mutex mutex;
1082 struct delayed_work work;
1083 struct intel_dp *dp;
1084 unsigned busy_frontbuffer_bits;
1085 enum drrs_refresh_rate_type refresh_rate_type;
1086 enum drrs_support_type type;
1087};
1088
a031d709 1089struct i915_psr {
f0355c4a 1090 struct mutex lock;
a031d709
RV
1091 bool sink_support;
1092 bool source_ok;
2807cf69 1093 struct intel_dp *enabled;
7c8f8a70
RV
1094 bool active;
1095 struct delayed_work work;
9ca15301 1096 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1097 bool psr2_support;
1098 bool aux_frame_sync;
60e5ffe3 1099 bool link_standby;
3f51e471 1100};
5c3fe8b0 1101
3bad0781 1102enum intel_pch {
f0350830 1103 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1104 PCH_IBX, /* Ibexpeak PCH */
1105 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1106 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1107 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1108 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1109 PCH_NOP,
3bad0781
ZW
1110};
1111
988d6ee8
PZ
1112enum intel_sbi_destination {
1113 SBI_ICLK,
1114 SBI_MPHY,
1115};
1116
b690e96c 1117#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1118#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1119#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1120#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1121#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1122#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1123
8be48d92 1124struct intel_fbdev;
1630fe75 1125struct intel_fbc_work;
38651674 1126
c2b9152f
DV
1127struct intel_gmbus {
1128 struct i2c_adapter adapter;
3e4d44e0 1129#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1130 u32 force_bit;
c2b9152f 1131 u32 reg0;
f0f59a00 1132 i915_reg_t gpio_reg;
c167a6fc 1133 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1134 struct drm_i915_private *dev_priv;
1135};
1136
f4c956ad 1137struct i915_suspend_saved_registers {
e948e994 1138 u32 saveDSPARB;
ba8bbcf6 1139 u32 saveFBC_CONTROL;
1f84e550 1140 u32 saveCACHE_MODE_0;
1f84e550 1141 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1142 u32 saveSWF0[16];
1143 u32 saveSWF1[16];
85fa792b 1144 u32 saveSWF3[3];
4b9de737 1145 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1146 u32 savePCH_PORT_HOTPLUG;
9f49c376 1147 u16 saveGCDGMBUS;
f4c956ad 1148};
c85aa885 1149
ddeea5b0
ID
1150struct vlv_s0ix_state {
1151 /* GAM */
1152 u32 wr_watermark;
1153 u32 gfx_prio_ctrl;
1154 u32 arb_mode;
1155 u32 gfx_pend_tlb0;
1156 u32 gfx_pend_tlb1;
1157 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1158 u32 media_max_req_count;
1159 u32 gfx_max_req_count;
1160 u32 render_hwsp;
1161 u32 ecochk;
1162 u32 bsd_hwsp;
1163 u32 blt_hwsp;
1164 u32 tlb_rd_addr;
1165
1166 /* MBC */
1167 u32 g3dctl;
1168 u32 gsckgctl;
1169 u32 mbctl;
1170
1171 /* GCP */
1172 u32 ucgctl1;
1173 u32 ucgctl3;
1174 u32 rcgctl1;
1175 u32 rcgctl2;
1176 u32 rstctl;
1177 u32 misccpctl;
1178
1179 /* GPM */
1180 u32 gfxpause;
1181 u32 rpdeuhwtc;
1182 u32 rpdeuc;
1183 u32 ecobus;
1184 u32 pwrdwnupctl;
1185 u32 rp_down_timeout;
1186 u32 rp_deucsw;
1187 u32 rcubmabdtmr;
1188 u32 rcedata;
1189 u32 spare2gh;
1190
1191 /* Display 1 CZ domain */
1192 u32 gt_imr;
1193 u32 gt_ier;
1194 u32 pm_imr;
1195 u32 pm_ier;
1196 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1197
1198 /* GT SA CZ domain */
1199 u32 tilectl;
1200 u32 gt_fifoctl;
1201 u32 gtlc_wake_ctrl;
1202 u32 gtlc_survive;
1203 u32 pmwgicz;
1204
1205 /* Display 2 CZ domain */
1206 u32 gu_ctl0;
1207 u32 gu_ctl1;
9c25210f 1208 u32 pcbr;
ddeea5b0
ID
1209 u32 clock_gate_dis2;
1210};
1211
bf225f20
CW
1212struct intel_rps_ei {
1213 u32 cz_clock;
1214 u32 render_c0;
1215 u32 media_c0;
31685c25
D
1216};
1217
c85aa885 1218struct intel_gen6_power_mgmt {
d4d70aa5
ID
1219 /*
1220 * work, interrupts_enabled and pm_iir are protected by
1221 * dev_priv->irq_lock
1222 */
c85aa885 1223 struct work_struct work;
d4d70aa5 1224 bool interrupts_enabled;
c85aa885 1225 u32 pm_iir;
59cdb63d 1226
b20e3cfe 1227 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1228 u32 pm_intr_keep;
1229
b39fb297
BW
1230 /* Frequencies are stored in potentially platform dependent multiples.
1231 * In other words, *_freq needs to be multiplied by X to be interesting.
1232 * Soft limits are those which are used for the dynamic reclocking done
1233 * by the driver (raise frequencies under heavy loads, and lower for
1234 * lighter loads). Hard limits are those imposed by the hardware.
1235 *
1236 * A distinction is made for overclocking, which is never enabled by
1237 * default, and is considered to be above the hard limit if it's
1238 * possible at all.
1239 */
1240 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1241 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1242 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1243 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1244 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1245 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1246 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1247 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1248 u8 rp1_freq; /* "less than" RP0 power/freqency */
1249 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1250 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1251
8fb55197
CW
1252 u8 up_threshold; /* Current %busy required to uplock */
1253 u8 down_threshold; /* Current %busy required to downclock */
1254
dd75fdc8
CW
1255 int last_adj;
1256 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1257
8d3afd7d
CW
1258 spinlock_t client_lock;
1259 struct list_head clients;
1260 bool client_boost;
1261
c0951f0c 1262 bool enabled;
54b4f68f 1263 struct delayed_work autoenable_work;
1854d5ca 1264 unsigned boosts;
4fc688ce 1265
bf225f20
CW
1266 /* manual wa residency calculations */
1267 struct intel_rps_ei up_ei, down_ei;
1268
4fc688ce
JB
1269 /*
1270 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1271 * Must be taken after struct_mutex if nested. Note that
1272 * this lock may be held for long periods of time when
1273 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1274 */
1275 struct mutex hw_lock;
c85aa885
DV
1276};
1277
1a240d4d
DV
1278/* defined intel_pm.c */
1279extern spinlock_t mchdev_lock;
1280
c85aa885
DV
1281struct intel_ilk_power_mgmt {
1282 u8 cur_delay;
1283 u8 min_delay;
1284 u8 max_delay;
1285 u8 fmax;
1286 u8 fstart;
1287
1288 u64 last_count1;
1289 unsigned long last_time1;
1290 unsigned long chipset_power;
1291 u64 last_count2;
5ed0bdf2 1292 u64 last_time2;
c85aa885
DV
1293 unsigned long gfx_power;
1294 u8 corr;
1295
1296 int c_m;
1297 int r_t;
1298};
1299
c6cb582e
ID
1300struct drm_i915_private;
1301struct i915_power_well;
1302
1303struct i915_power_well_ops {
1304 /*
1305 * Synchronize the well's hw state to match the current sw state, for
1306 * example enable/disable it based on the current refcount. Called
1307 * during driver init and resume time, possibly after first calling
1308 * the enable/disable handlers.
1309 */
1310 void (*sync_hw)(struct drm_i915_private *dev_priv,
1311 struct i915_power_well *power_well);
1312 /*
1313 * Enable the well and resources that depend on it (for example
1314 * interrupts located on the well). Called after the 0->1 refcount
1315 * transition.
1316 */
1317 void (*enable)(struct drm_i915_private *dev_priv,
1318 struct i915_power_well *power_well);
1319 /*
1320 * Disable the well and resources that depend on it. Called after
1321 * the 1->0 refcount transition.
1322 */
1323 void (*disable)(struct drm_i915_private *dev_priv,
1324 struct i915_power_well *power_well);
1325 /* Returns the hw enabled state. */
1326 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1327 struct i915_power_well *power_well);
1328};
1329
a38911a3
WX
1330/* Power well structure for haswell */
1331struct i915_power_well {
c1ca727f 1332 const char *name;
6f3ef5dd 1333 bool always_on;
a38911a3
WX
1334 /* power well enable/disable usage count */
1335 int count;
bfafe93a
ID
1336 /* cached hw enabled state */
1337 bool hw_enabled;
c1ca727f 1338 unsigned long domains;
01c3faa7
ACO
1339 /* unique identifier for this power well */
1340 unsigned long id;
362624c9
ACO
1341 /*
1342 * Arbitraty data associated with this power well. Platform and power
1343 * well specific.
1344 */
1345 unsigned long data;
c6cb582e 1346 const struct i915_power_well_ops *ops;
a38911a3
WX
1347};
1348
83c00f55 1349struct i915_power_domains {
baa70707
ID
1350 /*
1351 * Power wells needed for initialization at driver init and suspend
1352 * time are on. They are kept on until after the first modeset.
1353 */
1354 bool init_power_on;
0d116a29 1355 bool initializing;
c1ca727f 1356 int power_well_count;
baa70707 1357
83c00f55 1358 struct mutex lock;
1da51581 1359 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1360 struct i915_power_well *power_wells;
83c00f55
ID
1361};
1362
35a85ac6 1363#define MAX_L3_SLICES 2
a4da4fa4 1364struct intel_l3_parity {
35a85ac6 1365 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1366 struct work_struct error_work;
35a85ac6 1367 int which_slice;
a4da4fa4
DV
1368};
1369
4b5aed62 1370struct i915_gem_mm {
4b5aed62
DV
1371 /** Memory allocator for GTT stolen memory */
1372 struct drm_mm stolen;
92e97d2f
PZ
1373 /** Protects the usage of the GTT stolen memory allocator. This is
1374 * always the inner lock when overlapping with struct_mutex. */
1375 struct mutex stolen_lock;
1376
4b5aed62
DV
1377 /** List of all objects in gtt_space. Used to restore gtt
1378 * mappings on resume */
1379 struct list_head bound_list;
1380 /**
1381 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1382 * are idle and not used by the GPU). These objects may or may
1383 * not actually have any pages attached.
4b5aed62
DV
1384 */
1385 struct list_head unbound_list;
1386
275f039d
CW
1387 /** List of all objects in gtt_space, currently mmaped by userspace.
1388 * All objects within this list must also be on bound_list.
1389 */
1390 struct list_head userfault_list;
1391
fbbd37b3
CW
1392 /**
1393 * List of objects which are pending destruction.
1394 */
1395 struct llist_head free_list;
1396 struct work_struct free_work;
1397
4b5aed62
DV
1398 /** Usable portion of the GTT for GEM */
1399 unsigned long stolen_base; /* limited to low memory (32-bit) */
1400
4b5aed62
DV
1401 /** PPGTT used for aliasing the PPGTT with the GTT */
1402 struct i915_hw_ppgtt *aliasing_ppgtt;
1403
2cfcd32a 1404 struct notifier_block oom_notifier;
e87666b5 1405 struct notifier_block vmap_notifier;
ceabbba5 1406 struct shrinker shrinker;
4b5aed62 1407
4b5aed62
DV
1408 /** LRU list of objects with fence regs on them. */
1409 struct list_head fence_list;
1410
4b5aed62
DV
1411 /**
1412 * Are we in a non-interruptible section of code like
1413 * modesetting?
1414 */
1415 bool interruptible;
1416
bdf1e7e3 1417 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1418 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1419
4b5aed62
DV
1420 /** Bit 6 swizzling required for X tiling */
1421 uint32_t bit_6_swizzle_x;
1422 /** Bit 6 swizzling required for Y tiling */
1423 uint32_t bit_6_swizzle_y;
1424
4b5aed62 1425 /* accounting, useful for userland debugging */
c20e8355 1426 spinlock_t object_stat_lock;
3ef7f228 1427 u64 object_memory;
4b5aed62
DV
1428 u32 object_count;
1429};
1430
edc3d884 1431struct drm_i915_error_state_buf {
0a4cd7c8 1432 struct drm_i915_private *i915;
edc3d884
MK
1433 unsigned bytes;
1434 unsigned size;
1435 int err;
1436 u8 *buf;
1437 loff_t start;
1438 loff_t pos;
1439};
1440
fc16b48b
MK
1441struct i915_error_state_file_priv {
1442 struct drm_device *dev;
1443 struct drm_i915_error_state *error;
1444};
1445
b52992c0
CW
1446#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1447#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1448
99584db3
DV
1449struct i915_gpu_error {
1450 /* For hangcheck timer */
1451#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1452#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1453 /* Hang gpu twice in this window and your context gets banned */
1454#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1455
737b1506 1456 struct delayed_work hangcheck_work;
99584db3
DV
1457
1458 /* For reset and error_state handling. */
1459 spinlock_t lock;
1460 /* Protected by the above dev->gpu_error.lock. */
1461 struct drm_i915_error_state *first_error;
094f9a54
CW
1462
1463 unsigned long missed_irq_rings;
1464
1f83fee0 1465 /**
2ac0f450 1466 * State variable controlling the reset flow and count
1f83fee0 1467 *
2ac0f450 1468 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1469 *
1470 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1471 * meaning that any waiters holding onto the struct_mutex should
1472 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1473 *
1474 * If reset is not completed succesfully, the I915_WEDGE bit is
1475 * set meaning that hardware is terminally sour and there is no
1476 * recovery. All waiters on the reset_queue will be woken when
1477 * that happens.
1478 *
1479 * This counter is used by the wait_seqno code to notice that reset
1480 * event happened and it needs to restart the entire ioctl (since most
1481 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1482 *
1483 * This is important for lock-free wait paths, where no contended lock
1484 * naturally enforces the correct ordering between the bail-out of the
1485 * waiter and the gpu reset work code.
1f83fee0 1486 */
8af29b0c 1487 unsigned long reset_count;
1f83fee0 1488
8af29b0c
CW
1489 unsigned long flags;
1490#define I915_RESET_IN_PROGRESS 0
1491#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1492
1f15b76f
CW
1493 /**
1494 * Waitqueue to signal when a hang is detected. Used to for waiters
1495 * to release the struct_mutex for the reset to procede.
1496 */
1497 wait_queue_head_t wait_queue;
1498
1f83fee0
DV
1499 /**
1500 * Waitqueue to signal when the reset has completed. Used by clients
1501 * that wait for dev_priv->mm.wedged to settle.
1502 */
1503 wait_queue_head_t reset_queue;
33196ded 1504
094f9a54 1505 /* For missed irq/seqno simulation. */
688e6c72 1506 unsigned long test_irq_rings;
99584db3
DV
1507};
1508
b8efb17b
ZR
1509enum modeset_restore {
1510 MODESET_ON_LID_OPEN,
1511 MODESET_DONE,
1512 MODESET_SUSPENDED,
1513};
1514
500ea70d
RV
1515#define DP_AUX_A 0x40
1516#define DP_AUX_B 0x10
1517#define DP_AUX_C 0x20
1518#define DP_AUX_D 0x30
1519
11c1b657
XZ
1520#define DDC_PIN_B 0x05
1521#define DDC_PIN_C 0x04
1522#define DDC_PIN_D 0x06
1523
6acab15a 1524struct ddi_vbt_port_info {
ce4dd49e
DL
1525 /*
1526 * This is an index in the HDMI/DVI DDI buffer translation table.
1527 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1528 * populate this field.
1529 */
1530#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1531 uint8_t hdmi_level_shift;
311a2094
PZ
1532
1533 uint8_t supports_dvi:1;
1534 uint8_t supports_hdmi:1;
1535 uint8_t supports_dp:1;
500ea70d
RV
1536
1537 uint8_t alternate_aux_channel;
11c1b657 1538 uint8_t alternate_ddc_pin;
75067dde
AK
1539
1540 uint8_t dp_boost_level;
1541 uint8_t hdmi_boost_level;
6acab15a
PZ
1542};
1543
bfd7ebda
RV
1544enum psr_lines_to_wait {
1545 PSR_0_LINES_TO_WAIT = 0,
1546 PSR_1_LINE_TO_WAIT,
1547 PSR_4_LINES_TO_WAIT,
1548 PSR_8_LINES_TO_WAIT
83a7280e
PB
1549};
1550
41aa3448
RV
1551struct intel_vbt_data {
1552 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1553 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1554
1555 /* Feature bits */
1556 unsigned int int_tv_support:1;
1557 unsigned int lvds_dither:1;
1558 unsigned int lvds_vbt:1;
1559 unsigned int int_crt_support:1;
1560 unsigned int lvds_use_ssc:1;
1561 unsigned int display_clock_mode:1;
1562 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1563 unsigned int panel_type:4;
41aa3448
RV
1564 int lvds_ssc_freq;
1565 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1566
83a7280e
PB
1567 enum drrs_support_type drrs_type;
1568
6aa23e65
JN
1569 struct {
1570 int rate;
1571 int lanes;
1572 int preemphasis;
1573 int vswing;
06411f08 1574 bool low_vswing;
6aa23e65
JN
1575 bool initialized;
1576 bool support;
1577 int bpp;
1578 struct edp_power_seq pps;
1579 } edp;
41aa3448 1580
bfd7ebda
RV
1581 struct {
1582 bool full_link;
1583 bool require_aux_wakeup;
1584 int idle_frames;
1585 enum psr_lines_to_wait lines_to_wait;
1586 int tp1_wakeup_time;
1587 int tp2_tp3_wakeup_time;
1588 } psr;
1589
f00076d2
JN
1590 struct {
1591 u16 pwm_freq_hz;
39fbc9c8 1592 bool present;
f00076d2 1593 bool active_low_pwm;
1de6068e 1594 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1595 enum intel_backlight_type type;
f00076d2
JN
1596 } backlight;
1597
d17c5443
SK
1598 /* MIPI DSI */
1599 struct {
1600 u16 panel_id;
d3b542fc
SK
1601 struct mipi_config *config;
1602 struct mipi_pps_data *pps;
1603 u8 seq_version;
1604 u32 size;
1605 u8 *data;
8d3ed2f3 1606 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1607 } dsi;
1608
41aa3448
RV
1609 int crt_ddc_pin;
1610
1611 int child_dev_num;
768f69c9 1612 union child_device_config *child_dev;
6acab15a
PZ
1613
1614 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1615 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1616};
1617
77c122bc
VS
1618enum intel_ddb_partitioning {
1619 INTEL_DDB_PART_1_2,
1620 INTEL_DDB_PART_5_6, /* IVB+ */
1621};
1622
1fd527cc
VS
1623struct intel_wm_level {
1624 bool enable;
1625 uint32_t pri_val;
1626 uint32_t spr_val;
1627 uint32_t cur_val;
1628 uint32_t fbc_val;
1629};
1630
820c1980 1631struct ilk_wm_values {
609cedef
VS
1632 uint32_t wm_pipe[3];
1633 uint32_t wm_lp[3];
1634 uint32_t wm_lp_spr[3];
1635 uint32_t wm_linetime[3];
1636 bool enable_fbc_wm;
1637 enum intel_ddb_partitioning partitioning;
1638};
1639
262cd2e1
VS
1640struct vlv_pipe_wm {
1641 uint16_t primary;
1642 uint16_t sprite[2];
1643 uint8_t cursor;
1644};
ae80152d 1645
262cd2e1
VS
1646struct vlv_sr_wm {
1647 uint16_t plane;
1648 uint8_t cursor;
1649};
ae80152d 1650
262cd2e1
VS
1651struct vlv_wm_values {
1652 struct vlv_pipe_wm pipe[3];
1653 struct vlv_sr_wm sr;
0018fda1
VS
1654 struct {
1655 uint8_t cursor;
1656 uint8_t sprite[2];
1657 uint8_t primary;
1658 } ddl[3];
6eb1a681
VS
1659 uint8_t level;
1660 bool cxsr;
0018fda1
VS
1661};
1662
c193924e 1663struct skl_ddb_entry {
16160e3d 1664 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1665};
1666
1667static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1668{
16160e3d 1669 return entry->end - entry->start;
c193924e
DL
1670}
1671
08db6652
DL
1672static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1673 const struct skl_ddb_entry *e2)
1674{
1675 if (e1->start == e2->start && e1->end == e2->end)
1676 return true;
1677
1678 return false;
1679}
1680
c193924e 1681struct skl_ddb_allocation {
2cd601c6 1682 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1683 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1684};
1685
2ac96d2a 1686struct skl_wm_values {
2b4b9f35 1687 unsigned dirty_pipes;
c193924e 1688 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1689};
1690
1691struct skl_wm_level {
a62163e9
L
1692 bool plane_en;
1693 uint16_t plane_res_b;
1694 uint8_t plane_res_l;
2ac96d2a
PB
1695};
1696
c67a470b 1697/*
765dab67
PZ
1698 * This struct helps tracking the state needed for runtime PM, which puts the
1699 * device in PCI D3 state. Notice that when this happens, nothing on the
1700 * graphics device works, even register access, so we don't get interrupts nor
1701 * anything else.
c67a470b 1702 *
765dab67
PZ
1703 * Every piece of our code that needs to actually touch the hardware needs to
1704 * either call intel_runtime_pm_get or call intel_display_power_get with the
1705 * appropriate power domain.
a8a8bd54 1706 *
765dab67
PZ
1707 * Our driver uses the autosuspend delay feature, which means we'll only really
1708 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1709 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1710 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1711 *
1712 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1713 * goes back to false exactly before we reenable the IRQs. We use this variable
1714 * to check if someone is trying to enable/disable IRQs while they're supposed
1715 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1716 * case it happens.
c67a470b 1717 *
765dab67 1718 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1719 */
5d584b2e 1720struct i915_runtime_pm {
1f814dac 1721 atomic_t wakeref_count;
5d584b2e 1722 bool suspended;
2aeb7d3a 1723 bool irqs_enabled;
c67a470b
PZ
1724};
1725
926321d5
DV
1726enum intel_pipe_crc_source {
1727 INTEL_PIPE_CRC_SOURCE_NONE,
1728 INTEL_PIPE_CRC_SOURCE_PLANE1,
1729 INTEL_PIPE_CRC_SOURCE_PLANE2,
1730 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1731 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1732 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1733 INTEL_PIPE_CRC_SOURCE_TV,
1734 INTEL_PIPE_CRC_SOURCE_DP_B,
1735 INTEL_PIPE_CRC_SOURCE_DP_C,
1736 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1737 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1738 INTEL_PIPE_CRC_SOURCE_MAX,
1739};
1740
8bf1e9f1 1741struct intel_pipe_crc_entry {
ac2300d4 1742 uint32_t frame;
8bf1e9f1
SH
1743 uint32_t crc[5];
1744};
1745
b2c88f5b 1746#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1747struct intel_pipe_crc {
d538bbdf
DL
1748 spinlock_t lock;
1749 bool opened; /* exclusive access to the result file */
e5f75aca 1750 struct intel_pipe_crc_entry *entries;
926321d5 1751 enum intel_pipe_crc_source source;
d538bbdf 1752 int head, tail;
07144428 1753 wait_queue_head_t wq;
8bf1e9f1
SH
1754};
1755
f99d7069 1756struct i915_frontbuffer_tracking {
b5add959 1757 spinlock_t lock;
f99d7069
DV
1758
1759 /*
1760 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1761 * scheduled flips.
1762 */
1763 unsigned busy_bits;
1764 unsigned flip_bits;
1765};
1766
7225342a 1767struct i915_wa_reg {
f0f59a00 1768 i915_reg_t addr;
7225342a
MK
1769 u32 value;
1770 /* bitmask representing WA bits */
1771 u32 mask;
1772};
1773
33136b06
AS
1774/*
1775 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1776 * allowing it for RCS as we don't foresee any requirement of having
1777 * a whitelist for other engines. When it is really required for
1778 * other engines then the limit need to be increased.
1779 */
1780#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1781
1782struct i915_workarounds {
1783 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1784 u32 count;
666796da 1785 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1786};
1787
cf9d2890
YZ
1788struct i915_virtual_gpu {
1789 bool active;
1790};
1791
aa363136
MR
1792/* used in computing the new watermarks state */
1793struct intel_wm_config {
1794 unsigned int num_pipes_active;
1795 bool sprites_enabled;
1796 bool sprites_scaled;
1797};
1798
77fec556 1799struct drm_i915_private {
8f460e2c
CW
1800 struct drm_device drm;
1801
efab6d8d 1802 struct kmem_cache *objects;
e20d2ab7 1803 struct kmem_cache *vmas;
efab6d8d 1804 struct kmem_cache *requests;
52e54209 1805 struct kmem_cache *dependencies;
f4c956ad 1806
5c969aa7 1807 const struct intel_device_info info;
f4c956ad
DV
1808
1809 int relative_constants_mode;
1810
1811 void __iomem *regs;
1812
907b28c5 1813 struct intel_uncore uncore;
f4c956ad 1814
cf9d2890
YZ
1815 struct i915_virtual_gpu vgpu;
1816
feddf6e8 1817 struct intel_gvt *gvt;
0ad35fed 1818
33a732f4
AD
1819 struct intel_guc guc;
1820
eb805623
DV
1821 struct intel_csr csr;
1822
5ea6e5e3 1823 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1824
f4c956ad
DV
1825 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1826 * controller on different i2c buses. */
1827 struct mutex gmbus_mutex;
1828
1829 /**
1830 * Base address of the gmbus and gpio block.
1831 */
1832 uint32_t gpio_mmio_base;
1833
b6fdd0f2
SS
1834 /* MMIO base address for MIPI regs */
1835 uint32_t mipi_mmio_base;
1836
443a389f
VS
1837 uint32_t psr_mmio_base;
1838
44cb734c
ID
1839 uint32_t pps_mmio_base;
1840
28c70f16
DV
1841 wait_queue_head_t gmbus_wait_queue;
1842
f4c956ad 1843 struct pci_dev *bridge_dev;
0ca5fa3a 1844 struct i915_gem_context *kernel_context;
3b3f1650 1845 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1846 struct i915_vma *semaphore;
f4c956ad 1847
ba8286fa 1848 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1849 struct resource mch_res;
1850
f4c956ad
DV
1851 /* protects the irq masks */
1852 spinlock_t irq_lock;
1853
84c33a64
SG
1854 /* protects the mmio flip data */
1855 spinlock_t mmio_flip_lock;
1856
f8b79e58
ID
1857 bool display_irqs_enabled;
1858
9ee32fea
DV
1859 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1860 struct pm_qos_request pm_qos;
1861
a580516d
VS
1862 /* Sideband mailbox protection */
1863 struct mutex sb_lock;
f4c956ad
DV
1864
1865 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1866 union {
1867 u32 irq_mask;
1868 u32 de_irq_mask[I915_MAX_PIPES];
1869 };
f4c956ad 1870 u32 gt_irq_mask;
f4e9af4f
AG
1871 u32 pm_imr;
1872 u32 pm_ier;
a6706b45 1873 u32 pm_rps_events;
26705e20 1874 u32 pm_guc_events;
91d181dd 1875 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1876
5fcece80 1877 struct i915_hotplug hotplug;
ab34a7e8 1878 struct intel_fbc fbc;
439d7ac0 1879 struct i915_drrs drrs;
f4c956ad 1880 struct intel_opregion opregion;
41aa3448 1881 struct intel_vbt_data vbt;
f4c956ad 1882
d9ceb816
JB
1883 bool preserve_bios_swizzle;
1884
f4c956ad
DV
1885 /* overlay */
1886 struct intel_overlay *overlay;
f4c956ad 1887
58c68779 1888 /* backlight registers and fields in struct intel_panel */
07f11d49 1889 struct mutex backlight_lock;
31ad8ec6 1890
f4c956ad 1891 /* LVDS info */
f4c956ad
DV
1892 bool no_aux_handshake;
1893
e39b999a
VS
1894 /* protects panel power sequencer state */
1895 struct mutex pps_mutex;
1896
f4c956ad 1897 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1898 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1899
1900 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1901 unsigned int skl_preferred_vco_freq;
1a617b77 1902 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1903 unsigned int max_dotclk_freq;
e7dc33f3 1904 unsigned int rawclk_freq;
6bcda4f0 1905 unsigned int hpll_freq;
bfa7df01 1906 unsigned int czclk_freq;
f4c956ad 1907
63911d72 1908 struct {
709e05c3 1909 unsigned int vco, ref;
63911d72
VS
1910 } cdclk_pll;
1911
645416f5
DV
1912 /**
1913 * wq - Driver workqueue for GEM.
1914 *
1915 * NOTE: Work items scheduled here are not allowed to grab any modeset
1916 * locks, for otherwise the flushing done in the pageflip code will
1917 * result in deadlocks.
1918 */
f4c956ad
DV
1919 struct workqueue_struct *wq;
1920
1921 /* Display functions */
1922 struct drm_i915_display_funcs display;
1923
1924 /* PCH chipset type */
1925 enum intel_pch pch_type;
17a303ec 1926 unsigned short pch_id;
f4c956ad
DV
1927
1928 unsigned long quirks;
1929
b8efb17b
ZR
1930 enum modeset_restore modeset_restore;
1931 struct mutex modeset_restore_lock;
e2c8b870 1932 struct drm_atomic_state *modeset_restore_state;
73974893 1933 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1934
a7bbbd63 1935 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1936 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1937
4b5aed62 1938 struct i915_gem_mm mm;
ad46cb53
CW
1939 DECLARE_HASHTABLE(mm_structs, 7);
1940 struct mutex mm_lock;
8781342d 1941
5d1808ec
CW
1942 /* The hw wants to have a stable context identifier for the lifetime
1943 * of the context (for OA, PASID, faults, etc). This is limited
1944 * in execlists to 21 bits.
1945 */
1946 struct ida context_hw_ida;
1947#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1948
8781342d
DV
1949 /* Kernel Modesetting */
1950
e2af48c6
VS
1951 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1952 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1953 wait_queue_head_t pending_flip_queue;
1954
c4597872
DV
1955#ifdef CONFIG_DEBUG_FS
1956 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1957#endif
1958
565602d7 1959 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1960 int num_shared_dpll;
1961 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1962 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1963
fbf6d879
ML
1964 /*
1965 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1966 * Must be global rather than per dpll, because on some platforms
1967 * plls share registers.
1968 */
1969 struct mutex dpll_lock;
1970
565602d7
ML
1971 unsigned int active_crtcs;
1972 unsigned int min_pixclk[I915_MAX_PIPES];
1973
e4607fcf 1974 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1975
7225342a 1976 struct i915_workarounds workarounds;
888b5995 1977
f99d7069
DV
1978 struct i915_frontbuffer_tracking fb_tracking;
1979
652c393a 1980 u16 orig_clock;
f97108d1 1981
c4804411 1982 bool mchbar_need_disable;
f97108d1 1983
a4da4fa4
DV
1984 struct intel_l3_parity l3_parity;
1985
59124506 1986 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1987 u32 edram_cap;
59124506 1988
c6a828d3 1989 /* gen6+ rps state */
c85aa885 1990 struct intel_gen6_power_mgmt rps;
c6a828d3 1991
20e4d407
DV
1992 /* ilk-only ips/rps state. Everything in here is protected by the global
1993 * mchdev_lock in intel_pm.c */
c85aa885 1994 struct intel_ilk_power_mgmt ips;
b5e50c3f 1995
83c00f55 1996 struct i915_power_domains power_domains;
a38911a3 1997
a031d709 1998 struct i915_psr psr;
3f51e471 1999
99584db3 2000 struct i915_gpu_error gpu_error;
ae681d96 2001
c9cddffc
JB
2002 struct drm_i915_gem_object *vlv_pctx;
2003
0695726e 2004#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2005 /* list of fbdev register on this device */
2006 struct intel_fbdev *fbdev;
82e3b8c1 2007 struct work_struct fbdev_suspend_work;
4520f53a 2008#endif
e953fd7b
CW
2009
2010 struct drm_property *broadcast_rgb_property;
3f43c48d 2011 struct drm_property *force_audio_property;
e3689190 2012
58fddc28 2013 /* hda/i915 audio component */
51e1d83c 2014 struct i915_audio_component *audio_component;
58fddc28 2015 bool audio_component_registered;
4a21ef7d
LY
2016 /**
2017 * av_mutex - mutex for audio/video sync
2018 *
2019 */
2020 struct mutex av_mutex;
58fddc28 2021
254f965c 2022 uint32_t hw_context_size;
a33afea5 2023 struct list_head context_list;
f4c956ad 2024
3e68320e 2025 u32 fdi_rx_config;
68d18ad7 2026
c231775c 2027 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2028 u32 chv_phy_control;
c231775c
VS
2029 /*
2030 * Shadows for CHV DPLL_MD regs to keep the state
2031 * checker somewhat working in the presence hardware
2032 * crappiness (can't read out DPLL_MD for pipes B & C).
2033 */
2034 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2035 u32 bxt_phy_grc;
70722468 2036
842f1c8b 2037 u32 suspend_count;
bc87229f 2038 bool suspended_to_idle;
f4c956ad 2039 struct i915_suspend_saved_registers regfile;
ddeea5b0 2040 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2041
656d1b89 2042 enum {
16dcdc4e
PZ
2043 I915_SAGV_UNKNOWN = 0,
2044 I915_SAGV_DISABLED,
2045 I915_SAGV_ENABLED,
2046 I915_SAGV_NOT_CONTROLLED
2047 } sagv_status;
656d1b89 2048
53615a5e
VS
2049 struct {
2050 /*
2051 * Raw watermark latency values:
2052 * in 0.1us units for WM0,
2053 * in 0.5us units for WM1+.
2054 */
2055 /* primary */
2056 uint16_t pri_latency[5];
2057 /* sprite */
2058 uint16_t spr_latency[5];
2059 /* cursor */
2060 uint16_t cur_latency[5];
2af30a5c
PB
2061 /*
2062 * Raw watermark memory latency values
2063 * for SKL for all 8 levels
2064 * in 1us units.
2065 */
2066 uint16_t skl_latency[8];
609cedef
VS
2067
2068 /* current hardware state */
2d41c0b5
PB
2069 union {
2070 struct ilk_wm_values hw;
2071 struct skl_wm_values skl_hw;
0018fda1 2072 struct vlv_wm_values vlv;
2d41c0b5 2073 };
58590c14
VS
2074
2075 uint8_t max_level;
ed4a6a7c
MR
2076
2077 /*
2078 * Should be held around atomic WM register writing; also
2079 * protects * intel_crtc->wm.active and
2080 * cstate->wm.need_postvbl_update.
2081 */
2082 struct mutex wm_mutex;
279e99d7
MR
2083
2084 /*
2085 * Set during HW readout of watermarks/DDB. Some platforms
2086 * need to know when we're still using BIOS-provided values
2087 * (which we don't fully trust).
2088 */
2089 bool distrust_bios_wm;
53615a5e
VS
2090 } wm;
2091
8a187455
PZ
2092 struct i915_runtime_pm pm;
2093
a83014d3
OM
2094 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2095 struct {
821ed7df 2096 void (*resume)(struct drm_i915_private *);
117897f4 2097 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2098
73cb9701
CW
2099 struct list_head timelines;
2100 struct i915_gem_timeline global_timeline;
28176ef4 2101 u32 active_requests;
73cb9701 2102
67d97da3
CW
2103 /**
2104 * Is the GPU currently considered idle, or busy executing
2105 * userspace requests? Whilst idle, we allow runtime power
2106 * management to power down the hardware and display clocks.
2107 * In order to reduce the effect on performance, there
2108 * is a slight delay before we do so.
2109 */
67d97da3
CW
2110 bool awake;
2111
2112 /**
2113 * We leave the user IRQ off as much as possible,
2114 * but this means that requests will finish and never
2115 * be retired once the system goes idle. Set a timer to
2116 * fire periodically while the ring is running. When it
2117 * fires, go retire requests.
2118 */
2119 struct delayed_work retire_work;
2120
2121 /**
2122 * When we detect an idle GPU, we want to turn on
2123 * powersaving features. So once we see that there
2124 * are no more requests outstanding and no more
2125 * arrive within a small period of time, we fire
2126 * off the idle_work.
2127 */
2128 struct delayed_work idle_work;
de867c20
CW
2129
2130 ktime_t last_init_time;
a83014d3
OM
2131 } gt;
2132
3be60de9
VS
2133 /* perform PHY state sanity checks? */
2134 bool chv_phy_assert[2];
2135
f9318941
PD
2136 /* Used to save the pipe-to-encoder mapping for audio */
2137 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2138
eef57324
JA
2139 /* necessary resource sharing with HDMI LPE audio driver. */
2140 struct {
2141 struct platform_device *platdev;
2142 int irq;
2143 } lpe_audio;
2144
bdf1e7e3
DV
2145 /*
2146 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2147 * will be rejected. Instead look for a better place.
2148 */
77fec556 2149};
1da177e4 2150
2c1792a1
CW
2151static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2152{
091387c1 2153 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2154}
2155
c49d13ee 2156static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2157{
c49d13ee 2158 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2159}
2160
33a732f4
AD
2161static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2162{
2163 return container_of(guc, struct drm_i915_private, guc);
2164}
2165
b4ac5afc 2166/* Simple iterator over all initialised engines */
3b3f1650
AG
2167#define for_each_engine(engine__, dev_priv__, id__) \
2168 for ((id__) = 0; \
2169 (id__) < I915_NUM_ENGINES; \
2170 (id__)++) \
2171 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2172
bafb0fce
CW
2173#define __mask_next_bit(mask) ({ \
2174 int __idx = ffs(mask) - 1; \
2175 mask &= ~BIT(__idx); \
2176 __idx; \
2177})
2178
c3232b18 2179/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2180#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2181 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2182 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2183
b1d7e4b4
WF
2184enum hdmi_force_audio {
2185 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2186 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2187 HDMI_AUDIO_AUTO, /* trust EDID */
2188 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2189};
2190
190d6cd5 2191#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2192
a071fa00
DV
2193/*
2194 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2195 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2196 * doesn't mean that the hw necessarily already scans it out, but that any
2197 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2198 *
2199 * We have one bit per pipe and per scanout plane type.
2200 */
d1b9d039
SAK
2201#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2202#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2203#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2204 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2205#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2206 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2207#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2208 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2209#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2210 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2211#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2212 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2213
85d1225e
DG
2214/*
2215 * Optimised SGL iterator for GEM objects
2216 */
2217static __always_inline struct sgt_iter {
2218 struct scatterlist *sgp;
2219 union {
2220 unsigned long pfn;
2221 dma_addr_t dma;
2222 };
2223 unsigned int curr;
2224 unsigned int max;
2225} __sgt_iter(struct scatterlist *sgl, bool dma) {
2226 struct sgt_iter s = { .sgp = sgl };
2227
2228 if (s.sgp) {
2229 s.max = s.curr = s.sgp->offset;
2230 s.max += s.sgp->length;
2231 if (dma)
2232 s.dma = sg_dma_address(s.sgp);
2233 else
2234 s.pfn = page_to_pfn(sg_page(s.sgp));
2235 }
2236
2237 return s;
2238}
2239
96d77634
CW
2240static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2241{
2242 ++sg;
2243 if (unlikely(sg_is_chain(sg)))
2244 sg = sg_chain_ptr(sg);
2245 return sg;
2246}
2247
63d15326
DG
2248/**
2249 * __sg_next - return the next scatterlist entry in a list
2250 * @sg: The current sg entry
2251 *
2252 * Description:
2253 * If the entry is the last, return NULL; otherwise, step to the next
2254 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2255 * otherwise just return the pointer to the current element.
2256 **/
2257static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2258{
2259#ifdef CONFIG_DEBUG_SG
2260 BUG_ON(sg->sg_magic != SG_MAGIC);
2261#endif
96d77634 2262 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2263}
2264
85d1225e
DG
2265/**
2266 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2267 * @__dmap: DMA address (output)
2268 * @__iter: 'struct sgt_iter' (iterator state, internal)
2269 * @__sgt: sg_table to iterate over (input)
2270 */
2271#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2272 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2273 ((__dmap) = (__iter).dma + (__iter).curr); \
2274 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2275 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2276
2277/**
2278 * for_each_sgt_page - iterate over the pages of the given sg_table
2279 * @__pp: page pointer (output)
2280 * @__iter: 'struct sgt_iter' (iterator state, internal)
2281 * @__sgt: sg_table to iterate over (input)
2282 */
2283#define for_each_sgt_page(__pp, __iter, __sgt) \
2284 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2285 ((__pp) = (__iter).pfn == 0 ? NULL : \
2286 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2287 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2288 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2289
351e3db2
BV
2290/*
2291 * A command that requires special handling by the command parser.
2292 */
2293struct drm_i915_cmd_descriptor {
2294 /*
2295 * Flags describing how the command parser processes the command.
2296 *
2297 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2298 * a length mask if not set
2299 * CMD_DESC_SKIP: The command is allowed but does not follow the
2300 * standard length encoding for the opcode range in
2301 * which it falls
2302 * CMD_DESC_REJECT: The command is never allowed
2303 * CMD_DESC_REGISTER: The command should be checked against the
2304 * register whitelist for the appropriate ring
2305 * CMD_DESC_MASTER: The command is allowed if the submitting process
2306 * is the DRM master
2307 */
2308 u32 flags;
2309#define CMD_DESC_FIXED (1<<0)
2310#define CMD_DESC_SKIP (1<<1)
2311#define CMD_DESC_REJECT (1<<2)
2312#define CMD_DESC_REGISTER (1<<3)
2313#define CMD_DESC_BITMASK (1<<4)
2314#define CMD_DESC_MASTER (1<<5)
2315
2316 /*
2317 * The command's unique identification bits and the bitmask to get them.
2318 * This isn't strictly the opcode field as defined in the spec and may
2319 * also include type, subtype, and/or subop fields.
2320 */
2321 struct {
2322 u32 value;
2323 u32 mask;
2324 } cmd;
2325
2326 /*
2327 * The command's length. The command is either fixed length (i.e. does
2328 * not include a length field) or has a length field mask. The flag
2329 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2330 * a length mask. All command entries in a command table must include
2331 * length information.
2332 */
2333 union {
2334 u32 fixed;
2335 u32 mask;
2336 } length;
2337
2338 /*
2339 * Describes where to find a register address in the command to check
2340 * against the ring's register whitelist. Only valid if flags has the
2341 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2342 *
2343 * A non-zero step value implies that the command may access multiple
2344 * registers in sequence (e.g. LRI), in that case step gives the
2345 * distance in dwords between individual offset fields.
351e3db2
BV
2346 */
2347 struct {
2348 u32 offset;
2349 u32 mask;
6a65c5b9 2350 u32 step;
351e3db2
BV
2351 } reg;
2352
2353#define MAX_CMD_DESC_BITMASKS 3
2354 /*
2355 * Describes command checks where a particular dword is masked and
2356 * compared against an expected value. If the command does not match
2357 * the expected value, the parser rejects it. Only valid if flags has
2358 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2359 * are valid.
d4d48035
BV
2360 *
2361 * If the check specifies a non-zero condition_mask then the parser
2362 * only performs the check when the bits specified by condition_mask
2363 * are non-zero.
351e3db2
BV
2364 */
2365 struct {
2366 u32 offset;
2367 u32 mask;
2368 u32 expected;
d4d48035
BV
2369 u32 condition_offset;
2370 u32 condition_mask;
351e3db2
BV
2371 } bits[MAX_CMD_DESC_BITMASKS];
2372};
2373
2374/*
2375 * A table of commands requiring special handling by the command parser.
2376 *
33a051a5
CW
2377 * Each engine has an array of tables. Each table consists of an array of
2378 * command descriptors, which must be sorted with command opcodes in
2379 * ascending order.
351e3db2
BV
2380 */
2381struct drm_i915_cmd_table {
2382 const struct drm_i915_cmd_descriptor *table;
2383 int count;
2384};
2385
5ca43ef0
TU
2386static inline const struct intel_device_info *
2387intel_info(const struct drm_i915_private *dev_priv)
2388{
2389 return &dev_priv->info;
2390}
2391
2392#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2393
55b8f2a7 2394#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2395#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2396
e87a005d 2397#define REVID_FOREVER 0xff
4805fe82 2398#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2399
2400#define GEN_FOREVER (0)
2401/*
2402 * Returns true if Gen is in inclusive range [Start, End].
2403 *
2404 * Use GEN_FOREVER for unbound start and or end.
2405 */
c1812bdb 2406#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2407 unsigned int __s = (s), __e = (e); \
2408 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2409 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2410 if ((__s) != GEN_FOREVER) \
2411 __s = (s) - 1; \
2412 if ((__e) == GEN_FOREVER) \
2413 __e = BITS_PER_LONG - 1; \
2414 else \
2415 __e = (e) - 1; \
c1812bdb 2416 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2417})
2418
e87a005d
JN
2419/*
2420 * Return true if revision is in range [since,until] inclusive.
2421 *
2422 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2423 */
2424#define IS_REVID(p, since, until) \
2425 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2426
50a0bc90
TU
2427#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2428#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
a9097be4 2429#define IS_I85X(dev_priv) ((dev_priv)->info.is_i85x)
50a0bc90 2430#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
a9097be4 2431#define IS_I915G(dev_priv) ((dev_priv)->info.is_i915g)
50a0bc90
TU
2432#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2433#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
a9097be4 2434#define IS_I945GM(dev_priv) ((dev_priv)->info.is_i945gm)
a26e5239
VS
2435#define IS_BROADWATER(dev_priv) ((dev_priv)->info.is_broadwater)
2436#define IS_CRESTLINE(dev_priv) ((dev_priv)->info.is_crestline)
50a0bc90 2437#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
9beb5fea 2438#define IS_G4X(dev_priv) ((dev_priv)->info.is_g4x)
50a0bc90
TU
2439#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2440#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
9b1e14f4 2441#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.is_pineview)
a9097be4 2442#define IS_G33(dev_priv) ((dev_priv)->info.is_g33)
50a0bc90 2443#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2444#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2445#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2446 INTEL_DEVID(dev_priv) == 0x0152 || \
2447 INTEL_DEVID(dev_priv) == 0x015a)
11a914c2 2448#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.is_valleyview)
920a14b2 2449#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.is_cherryview)
772c2a51 2450#define IS_HASWELL(dev_priv) ((dev_priv)->info.is_haswell)
8652744b 2451#define IS_BROADWELL(dev_priv) ((dev_priv)->info.is_broadwell)
d9486e65 2452#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.is_skylake)
e2d214ae 2453#define IS_BROXTON(dev_priv) ((dev_priv)->info.is_broxton)
0853723b 2454#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.is_kabylake)
646d5772 2455#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2456#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2457 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2458#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2459 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2460 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2461 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2462/* ULX machines are also considered ULT. */
50a0bc90
TU
2463#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2464 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2465#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2466 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2467#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2468 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2469#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2470 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2471/* ULX machines are also considered ULT. */
50a0bc90
TU
2472#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2473 INTEL_DEVID(dev_priv) == 0x0A1E)
2474#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2475 INTEL_DEVID(dev_priv) == 0x1913 || \
2476 INTEL_DEVID(dev_priv) == 0x1916 || \
2477 INTEL_DEVID(dev_priv) == 0x1921 || \
2478 INTEL_DEVID(dev_priv) == 0x1926)
2479#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2480 INTEL_DEVID(dev_priv) == 0x1915 || \
2481 INTEL_DEVID(dev_priv) == 0x191E)
2482#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2483 INTEL_DEVID(dev_priv) == 0x5913 || \
2484 INTEL_DEVID(dev_priv) == 0x5916 || \
2485 INTEL_DEVID(dev_priv) == 0x5921 || \
2486 INTEL_DEVID(dev_priv) == 0x5926)
2487#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2488 INTEL_DEVID(dev_priv) == 0x5915 || \
2489 INTEL_DEVID(dev_priv) == 0x591E)
2490#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2491 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2492#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2493 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2494
c007fb4a 2495#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2496
ef712bb4
JN
2497#define SKL_REVID_A0 0x0
2498#define SKL_REVID_B0 0x1
2499#define SKL_REVID_C0 0x2
2500#define SKL_REVID_D0 0x3
2501#define SKL_REVID_E0 0x4
2502#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2503#define SKL_REVID_G0 0x6
2504#define SKL_REVID_H0 0x7
ef712bb4 2505
e87a005d
JN
2506#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2507
ef712bb4 2508#define BXT_REVID_A0 0x0
fffda3f4 2509#define BXT_REVID_A1 0x1
ef712bb4
JN
2510#define BXT_REVID_B0 0x3
2511#define BXT_REVID_C0 0x9
6c74c87f 2512
e2d214ae
TU
2513#define IS_BXT_REVID(dev_priv, since, until) \
2514 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2515
c033a37c
MK
2516#define KBL_REVID_A0 0x0
2517#define KBL_REVID_B0 0x1
fe905819
MK
2518#define KBL_REVID_C0 0x2
2519#define KBL_REVID_D0 0x3
2520#define KBL_REVID_E0 0x4
c033a37c 2521
0853723b
TU
2522#define IS_KBL_REVID(dev_priv, since, until) \
2523 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2524
85436696
JB
2525/*
2526 * The genX designation typically refers to the render engine, so render
2527 * capability related checks should use IS_GEN, while display and other checks
2528 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2529 * chips, etc.).
2530 */
5db94019
TU
2531#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2532#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2533#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2534#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2535#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2536#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2537#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2538#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2539
a19d6ff2
TU
2540#define ENGINE_MASK(id) BIT(id)
2541#define RENDER_RING ENGINE_MASK(RCS)
2542#define BSD_RING ENGINE_MASK(VCS)
2543#define BLT_RING ENGINE_MASK(BCS)
2544#define VEBOX_RING ENGINE_MASK(VECS)
2545#define BSD2_RING ENGINE_MASK(VCS2)
2546#define ALL_ENGINES (~0)
2547
2548#define HAS_ENGINE(dev_priv, id) \
0031fb96 2549 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2550
2551#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2552#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2553#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2554#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2555
0031fb96
TU
2556#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2557#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2558#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2559#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2560 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2561
0031fb96 2562#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2563
0031fb96
TU
2564#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2565#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2566 ((dev_priv)->info.has_logical_ring_contexts)
2567#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2568#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2569#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2570
2571#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2572#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2573 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2574
b45305fc 2575/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2576#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2577
2578/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2579#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2580 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2581 IS_SKL_GT3(dev_priv) || \
2582 IS_SKL_GT4(dev_priv))
185c66e5 2583
4e6b788c
DV
2584/*
2585 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2586 * even when in MSI mode. This results in spurious interrupt warnings if the
2587 * legacy irq no. is shared with another device. The kernel then disables that
2588 * interrupt source and so prevents the other device from working properly.
2589 */
0031fb96
TU
2590#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2591#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2592
cae5852d
ZN
2593/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2594 * rows, which changed the alignment requirements and fence programming.
2595 */
50a0bc90
TU
2596#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2597 !(IS_I915G(dev_priv) || \
2598 IS_I915GM(dev_priv)))
56b857a5
TU
2599#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2600#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2601
56b857a5
TU
2602#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2603#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2604#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2605
50a0bc90 2606#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2607
56b857a5 2608#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2609
56b857a5
TU
2610#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2611#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2612#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2613#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2614#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2615
56b857a5 2616#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2617
6772ffe0 2618#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2619#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2620
1a3d1898
DG
2621/*
2622 * For now, anything with a GuC requires uCode loading, and then supports
2623 * command submission once loaded. But these are logically independent
2624 * properties, so we have separate macros to test them.
2625 */
4805fe82
TU
2626#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2627#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2628#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2629
4805fe82 2630#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2631
4805fe82 2632#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2633
17a303ec
PZ
2634#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2635#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2636#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2637#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2638#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2639#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2640#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2641#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2642#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2643#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2644#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2645#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2646
6e266956
TU
2647#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2648#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2649#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2650#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2651#define HAS_PCH_LPT_LP(dev_priv) \
2652 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2653#define HAS_PCH_LPT_H(dev_priv) \
2654 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2655#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2656#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2657#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2658#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2659
49cff963 2660#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2661
6389dd83
SS
2662#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2663
040d2baa 2664/* DPF == dynamic parity feature */
3c9192bc 2665#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2666#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2667 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2668
c8735b0c 2669#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2670#define GEN9_FREQ_SCALER 3
c8735b0c 2671
85ee17eb
PP
2672#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2673
05394f39
CW
2674#include "i915_trace.h"
2675
48f112fe
CW
2676static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2677{
2678#ifdef CONFIG_INTEL_IOMMU
2679 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2680 return true;
2681#endif
2682 return false;
2683}
2684
1751fcf9
ML
2685extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2686extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2687
c033666a 2688int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2689 int enable_ppgtt);
0e4ca100 2690
39df9190
CW
2691bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2692
0673ad47 2693/* i915_drv.c */
d15d7538
ID
2694void __printf(3, 4)
2695__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2696 const char *fmt, ...);
2697
2698#define i915_report_error(dev_priv, fmt, ...) \
2699 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2700
c43b5634 2701#ifdef CONFIG_COMPAT
0d6aa60b
DA
2702extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2703 unsigned long arg);
55edf41b
JN
2704#else
2705#define i915_compat_ioctl NULL
c43b5634 2706#endif
efab0698
JN
2707extern const struct dev_pm_ops i915_pm_ops;
2708
2709extern int i915_driver_load(struct pci_dev *pdev,
2710 const struct pci_device_id *ent);
2711extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2712extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2713extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2714extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2715extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2716extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2717extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2718extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2719extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2720extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2721extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2722int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2723
77913b39 2724/* intel_hotplug.c */
91d14251
TU
2725void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2726 u32 pin_mask, u32 long_mask);
77913b39
JN
2727void intel_hpd_init(struct drm_i915_private *dev_priv);
2728void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2729void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2730bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2731bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2732void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2733
1da177e4 2734/* i915_irq.c */
26a02b8f
CW
2735static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2736{
2737 unsigned long delay;
2738
2739 if (unlikely(!i915.enable_hangcheck))
2740 return;
2741
2742 /* Don't continually defer the hangcheck so that it is always run at
2743 * least once after work has been scheduled on any ring. Otherwise,
2744 * we will ignore a hung ring if a second ring is kept busy.
2745 */
2746
2747 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2748 queue_delayed_work(system_long_wq,
2749 &dev_priv->gpu_error.hangcheck_work, delay);
2750}
2751
58174462 2752__printf(3, 4)
c033666a
CW
2753void i915_handle_error(struct drm_i915_private *dev_priv,
2754 u32 engine_mask,
58174462 2755 const char *fmt, ...);
1da177e4 2756
b963291c 2757extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2758int intel_irq_install(struct drm_i915_private *dev_priv);
2759void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2760
dc97997a
CW
2761extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2762extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2763 bool restore_forcewake);
dc97997a 2764extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2765extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2766extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2767extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2768extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2769 bool restore);
48c1026a 2770const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2771void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2772 enum forcewake_domains domains);
59bad947 2773void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2774 enum forcewake_domains domains);
a6111f7b
CW
2775/* Like above but the caller must manage the uncore.lock itself.
2776 * Must be used with I915_READ_FW and friends.
2777 */
2778void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2779 enum forcewake_domains domains);
2780void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2781 enum forcewake_domains domains);
3accaf7e
MK
2782u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2783
59bad947 2784void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2785
1758b90e
CW
2786int intel_wait_for_register(struct drm_i915_private *dev_priv,
2787 i915_reg_t reg,
2788 const u32 mask,
2789 const u32 value,
2790 const unsigned long timeout_ms);
2791int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2792 i915_reg_t reg,
2793 const u32 mask,
2794 const u32 value,
2795 const unsigned long timeout_ms);
2796
0ad35fed
ZW
2797static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2798{
feddf6e8 2799 return dev_priv->gvt;
0ad35fed
ZW
2800}
2801
c033666a 2802static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2803{
c033666a 2804 return dev_priv->vgpu.active;
cf9d2890 2805}
b1f14ad0 2806
7c463586 2807void
50227e1c 2808i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2809 u32 status_mask);
7c463586
KP
2810
2811void
50227e1c 2812i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2813 u32 status_mask);
7c463586 2814
f8b79e58
ID
2815void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2816void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2817void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2818 uint32_t mask,
2819 uint32_t bits);
fbdedaea
VS
2820void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2821 uint32_t interrupt_mask,
2822 uint32_t enabled_irq_mask);
2823static inline void
2824ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2825{
2826 ilk_update_display_irq(dev_priv, bits, bits);
2827}
2828static inline void
2829ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2830{
2831 ilk_update_display_irq(dev_priv, bits, 0);
2832}
013d3752
VS
2833void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2834 enum pipe pipe,
2835 uint32_t interrupt_mask,
2836 uint32_t enabled_irq_mask);
2837static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2838 enum pipe pipe, uint32_t bits)
2839{
2840 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2841}
2842static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2843 enum pipe pipe, uint32_t bits)
2844{
2845 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2846}
47339cd9
DV
2847void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2848 uint32_t interrupt_mask,
2849 uint32_t enabled_irq_mask);
14443261
VS
2850static inline void
2851ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2852{
2853 ibx_display_interrupt_update(dev_priv, bits, bits);
2854}
2855static inline void
2856ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2857{
2858 ibx_display_interrupt_update(dev_priv, bits, 0);
2859}
2860
673a394b 2861/* i915_gem.c */
673a394b
EA
2862int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
2864int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
2866int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
2868int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
de151cf6
JB
2870int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
673a394b
EA
2872int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file_priv);
2874int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2875 struct drm_file *file_priv);
2876int i915_gem_execbuffer(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
76446cac
JB
2878int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
673a394b
EA
2880int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2881 struct drm_file *file_priv);
199adf40
BW
2882int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2883 struct drm_file *file);
2884int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file);
673a394b
EA
2886int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file_priv);
3ef94daa
CW
2888int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
673a394b
EA
2890int i915_gem_set_tiling(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
2892int i915_gem_get_tiling(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
72778cb2 2894void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
2895int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2896 struct drm_file *file);
5a125c3c
EA
2897int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2898 struct drm_file *file_priv);
23ba4fd0
BW
2899int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2900 struct drm_file *file_priv);
73cb9701 2901int i915_gem_load_init(struct drm_device *dev);
d64aa096 2902void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2903void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 2904int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
2905int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2906
42dcedd4
CW
2907void *i915_gem_object_alloc(struct drm_device *dev);
2908void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2909void i915_gem_object_init(struct drm_i915_gem_object *obj,
2910 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 2911struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
b4bcbe2a 2912 u64 size);
ea70299d
DG
2913struct drm_i915_gem_object *i915_gem_object_create_from_data(
2914 struct drm_device *dev, const void *data, size_t size);
b1f788c6 2915void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 2916void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 2917
058d88c4 2918struct i915_vma * __must_check
ec7adb6e
JL
2919i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2920 const struct i915_ggtt_view *view,
91b2db6f 2921 u64 size,
2ffffd0f
CW
2922 u64 alignment,
2923 u64 flags);
fe14d5f4 2924
aa653a68 2925int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 2926void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2927
7c108fd8
CW
2928void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2929
a4f5ea64 2930static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 2931{
ee286370
CW
2932 return sg->length >> PAGE_SHIFT;
2933}
67d5a50c 2934
96d77634
CW
2935struct scatterlist *
2936i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2937 unsigned int n, unsigned int *offset);
341be1cd 2938
96d77634
CW
2939struct page *
2940i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2941 unsigned int n);
67d5a50c 2942
96d77634
CW
2943struct page *
2944i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2945 unsigned int n);
67d5a50c 2946
96d77634
CW
2947dma_addr_t
2948i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2949 unsigned long n);
ee286370 2950
03ac84f1
CW
2951void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2952 struct sg_table *pages);
a4f5ea64
CW
2953int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2954
2955static inline int __must_check
2956i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2957{
1233e2db 2958 might_lock(&obj->mm.lock);
a4f5ea64 2959
1233e2db 2960 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
2961 return 0;
2962
2963 return __i915_gem_object_get_pages(obj);
2964}
2965
2966static inline void
2967__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 2968{
a4f5ea64
CW
2969 GEM_BUG_ON(!obj->mm.pages);
2970
1233e2db 2971 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
2972}
2973
2974static inline bool
2975i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2976{
1233e2db 2977 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
2978}
2979
2980static inline void
2981__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2982{
a4f5ea64
CW
2983 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
2984 GEM_BUG_ON(!obj->mm.pages);
2985
1233e2db
CW
2986 atomic_dec(&obj->mm.pages_pin_count);
2987 GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
a5570178 2988}
0a798eb9 2989
1233e2db
CW
2990static inline void
2991i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 2992{
a4f5ea64 2993 __i915_gem_object_unpin_pages(obj);
a5570178
CW
2994}
2995
548625ee
CW
2996enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
2997 I915_MM_NORMAL = 0,
2998 I915_MM_SHRINKER
2999};
3000
3001void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3002 enum i915_mm_subclass subclass);
03ac84f1 3003void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3004
d31d7cb1
CW
3005enum i915_map_type {
3006 I915_MAP_WB = 0,
3007 I915_MAP_WC,
3008};
3009
0a798eb9
CW
3010/**
3011 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3012 * @obj - the object to map into kernel address space
d31d7cb1 3013 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3014 *
3015 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3016 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3017 * the kernel address space. Based on the @type of mapping, the PTE will be
3018 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3019 *
1233e2db
CW
3020 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3021 * mapping is no longer required.
0a798eb9 3022 *
8305216f
DG
3023 * Returns the pointer through which to access the mapped object, or an
3024 * ERR_PTR() on error.
0a798eb9 3025 */
d31d7cb1
CW
3026void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3027 enum i915_map_type type);
0a798eb9
CW
3028
3029/**
3030 * i915_gem_object_unpin_map - releases an earlier mapping
3031 * @obj - the object to unmap
3032 *
3033 * After pinning the object and mapping its pages, once you are finished
3034 * with your access, call i915_gem_object_unpin_map() to release the pin
3035 * upon the mapping. Once the pin count reaches zero, that mapping may be
3036 * removed.
0a798eb9
CW
3037 */
3038static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3039{
0a798eb9
CW
3040 i915_gem_object_unpin_pages(obj);
3041}
3042
43394c7d
CW
3043int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3044 unsigned int *needs_clflush);
3045int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3046 unsigned int *needs_clflush);
3047#define CLFLUSH_BEFORE 0x1
3048#define CLFLUSH_AFTER 0x2
3049#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3050
3051static inline void
3052i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3053{
3054 i915_gem_object_unpin_pages(obj);
3055}
3056
54cf91dc 3057int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3058void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3059 struct drm_i915_gem_request *req,
3060 unsigned int flags);
ff72145b
DA
3061int i915_gem_dumb_create(struct drm_file *file_priv,
3062 struct drm_device *dev,
3063 struct drm_mode_create_dumb *args);
da6b51d0
DA
3064int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3065 uint32_t handle, uint64_t *offset);
4cc69075 3066int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3067
3068void i915_gem_track_fb(struct drm_i915_gem_object *old,
3069 struct drm_i915_gem_object *new,
3070 unsigned frontbuffer_bits);
3071
73cb9701 3072int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3073
8d9fc7fd 3074struct drm_i915_gem_request *
0bc40be8 3075i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3076
67d97da3 3077void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3078
1f83fee0
DV
3079static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3080{
8af29b0c 3081 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3082}
3083
8af29b0c 3084static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3085{
8af29b0c 3086 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3087}
3088
8af29b0c 3089static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3090{
8af29b0c 3091 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3092}
3093
3094static inline u32 i915_reset_count(struct i915_gpu_error *error)
3095{
8af29b0c 3096 return READ_ONCE(error->reset_count);
1f83fee0 3097}
a71d8d94 3098
821ed7df
CW
3099void i915_gem_reset(struct drm_i915_private *dev_priv);
3100void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3101void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3102int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 3103int __must_check i915_gem_init_hw(struct drm_device *dev);
c6be607a 3104void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
117897f4 3105void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3106int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3107 unsigned int flags);
45c5f202 3108int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3109void i915_gem_resume(struct drm_device *dev);
de151cf6 3110int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3111int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3112 unsigned int flags,
3113 long timeout,
3114 struct intel_rps_client *rps);
6b5e90f5
CW
3115int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3116 unsigned int flags,
3117 int priority);
3118#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3119
2e2f351d 3120int __must_check
2021746e
CW
3121i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3122 bool write);
3123int __must_check
dabdfe02 3124i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3125struct i915_vma * __must_check
2da3b9b9
CW
3126i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3127 u32 alignment,
e6617330 3128 const struct i915_ggtt_view *view);
058d88c4 3129void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3130int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3131 int align);
b29c19b6 3132int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3133void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3134
a9f1481f
CW
3135u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3136 int tiling_mode);
3137u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3138 int tiling_mode, bool fenced);
467cffba 3139
e4ffd173
CW
3140int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3141 enum i915_cache_level cache_level);
3142
1286ff73
DV
3143struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3144 struct dma_buf *dma_buf);
3145
3146struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3147 struct drm_gem_object *gem_obj, int flags);
3148
fe14d5f4 3149struct i915_vma *
ec7adb6e 3150i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3151 struct i915_address_space *vm,
3152 const struct i915_ggtt_view *view);
fe14d5f4 3153
accfef2e
BW
3154struct i915_vma *
3155i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3156 struct i915_address_space *vm,
3157 const struct i915_ggtt_view *view);
5c2abbea 3158
841cd773
DV
3159static inline struct i915_hw_ppgtt *
3160i915_vm_to_ppgtt(struct i915_address_space *vm)
3161{
841cd773
DV
3162 return container_of(vm, struct i915_hw_ppgtt, base);
3163}
3164
058d88c4
CW
3165static inline struct i915_vma *
3166i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3167 const struct i915_ggtt_view *view)
a70a3148 3168{
058d88c4 3169 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3170}
3171
058d88c4
CW
3172static inline unsigned long
3173i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3174 const struct i915_ggtt_view *view)
e6617330 3175{
bde13ebd 3176 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3177}
b287110e 3178
b42fe9ca 3179/* i915_gem_fence_reg.c */
49ef5294
CW
3180int __must_check i915_vma_get_fence(struct i915_vma *vma);
3181int __must_check i915_vma_put_fence(struct i915_vma *vma);
3182
4362f4f6 3183void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3184
4362f4f6 3185void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3186void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3187 struct sg_table *pages);
3188void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3189 struct sg_table *pages);
7f96ecaf 3190
254f965c 3191/* i915_gem_context.c */
8245be31 3192int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3193void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3194void i915_gem_context_fini(struct drm_device *dev);
e422b888 3195int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3196void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3197int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3198int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
07c9a21a
CW
3199struct i915_vma *
3200i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3201 unsigned int flags);
dce3271b 3202void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3203struct drm_i915_gem_object *
3204i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3205struct i915_gem_context *
3206i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3207
3208static inline struct i915_gem_context *
3209i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3210{
3211 struct i915_gem_context *ctx;
3212
091387c1 3213 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3214
3215 ctx = idr_find(&file_priv->context_idr, id);
3216 if (!ctx)
3217 return ERR_PTR(-ENOENT);
3218
3219 return ctx;
3220}
3221
9a6feaf0
CW
3222static inline struct i915_gem_context *
3223i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3224{
691e6415 3225 kref_get(&ctx->ref);
9a6feaf0 3226 return ctx;
dce3271b
MK
3227}
3228
9a6feaf0 3229static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3230{
091387c1 3231 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3232 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3233}
3234
80b204bc
CW
3235static inline struct intel_timeline *
3236i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3237 struct intel_engine_cs *engine)
3238{
3239 struct i915_address_space *vm;
3240
3241 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3242 return &vm->timeline.engine[engine->id];
3243}
3244
e2efd130 3245static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3246{
821d66dd 3247 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3248}
3249
84624813
BW
3250int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3251 struct drm_file *file);
3252int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3253 struct drm_file *file);
c9dc0f35
CW
3254int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3255 struct drm_file *file_priv);
3256int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3257 struct drm_file *file_priv);
d538704b
CW
3258int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3259 struct drm_file *file);
1286ff73 3260
679845ed 3261/* i915_gem_evict.c */
e522ac23 3262int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3263 u64 min_size, u64 alignment,
679845ed 3264 unsigned cache_level,
2ffffd0f 3265 u64 start, u64 end,
1ec9e26d 3266 unsigned flags);
506a8e87 3267int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3268int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3269
0260c420 3270/* belongs in i915_gem_gtt.h */
c033666a 3271static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3272{
600f4368 3273 wmb();
c033666a 3274 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3275 intel_gtt_chipset_flush();
3276}
246cbfb5 3277
9797fbfb 3278/* i915_gem_stolen.c */
d713fd49
PZ
3279int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3280 struct drm_mm_node *node, u64 size,
3281 unsigned alignment);
a9da512b
PZ
3282int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3283 struct drm_mm_node *node, u64 size,
3284 unsigned alignment, u64 start,
3285 u64 end);
d713fd49
PZ
3286void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3287 struct drm_mm_node *node);
7ace3d30 3288int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3289void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3290struct drm_i915_gem_object *
3291i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3292struct drm_i915_gem_object *
3293i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3294 u32 stolen_offset,
3295 u32 gtt_offset,
3296 u32 size);
9797fbfb 3297
920cf419
CW
3298/* i915_gem_internal.c */
3299struct drm_i915_gem_object *
3300i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3301 unsigned int size);
3302
be6a0376
DV
3303/* i915_gem_shrinker.c */
3304unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3305 unsigned long target,
be6a0376
DV
3306 unsigned flags);
3307#define I915_SHRINK_PURGEABLE 0x1
3308#define I915_SHRINK_UNBOUND 0x2
3309#define I915_SHRINK_BOUND 0x4
5763ff04 3310#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3311#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3312unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3313void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3314void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3315
3316
673a394b 3317/* i915_gem_tiling.c */
2c1792a1 3318static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3319{
091387c1 3320 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3321
3322 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3323 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3324}
3325
2017263e 3326/* i915_debugfs.c */
f8c168fa 3327#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3328int i915_debugfs_register(struct drm_i915_private *dev_priv);
3329void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3330int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3331void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3332#else
8d35acba
CW
3333static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3334static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3335static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3336{ return 0; }
ce5e2ac1 3337static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3338#endif
84734a04
MK
3339
3340/* i915_gpu_error.c */
98a2f411
CW
3341#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3342
edc3d884
MK
3343__printf(2, 3)
3344void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3345int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3346 const struct i915_error_state_file_priv *error);
4dc955f7 3347int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3348 struct drm_i915_private *i915,
4dc955f7
MK
3349 size_t count, loff_t pos);
3350static inline void i915_error_state_buf_release(
3351 struct drm_i915_error_state_buf *eb)
3352{
3353 kfree(eb->buf);
3354}
c033666a
CW
3355void i915_capture_error_state(struct drm_i915_private *dev_priv,
3356 u32 engine_mask,
58174462 3357 const char *error_msg);
84734a04
MK
3358void i915_error_state_get(struct drm_device *dev,
3359 struct i915_error_state_file_priv *error_priv);
3360void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3361void i915_destroy_error_state(struct drm_device *dev);
3362
98a2f411
CW
3363#else
3364
3365static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3366 u32 engine_mask,
3367 const char *error_msg)
3368{
3369}
3370
3371static inline void i915_destroy_error_state(struct drm_device *dev)
3372{
3373}
3374
3375#endif
3376
0a4cd7c8 3377const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3378
351e3db2 3379/* i915_cmd_parser.c */
1ca3712c 3380int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3381void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3382void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3383bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3384int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3385 struct drm_i915_gem_object *batch_obj,
3386 struct drm_i915_gem_object *shadow_batch_obj,
3387 u32 batch_start_offset,
3388 u32 batch_len,
3389 bool is_master);
351e3db2 3390
317c35d1
JB
3391/* i915_suspend.c */
3392extern int i915_save_state(struct drm_device *dev);
3393extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3394
0136db58 3395/* i915_sysfs.c */
694c2828
DW
3396void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3397void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3398
eef57324
JA
3399/* intel_lpe_audio.c */
3400int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3401void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3402void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3403
f899fc64
CW
3404/* intel_i2c.c */
3405extern int intel_setup_gmbus(struct drm_device *dev);
3406extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3407extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3408 unsigned int pin);
3bd7d909 3409
0184df46
JN
3410extern struct i2c_adapter *
3411intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3412extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3413extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3414static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3415{
3416 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3417}
f899fc64
CW
3418extern void intel_i2c_reset(struct drm_device *dev);
3419
8b8e1a89 3420/* intel_bios.c */
98f3a1dc 3421int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3422bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3423bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3424bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3425bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3426bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3427bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3428bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3429bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3430 enum port port);
6389dd83
SS
3431bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3432 enum port port);
3433
8b8e1a89 3434
3b617967 3435/* intel_opregion.c */
44834a67 3436#ifdef CONFIG_ACPI
6f9f4b7a 3437extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3438extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3439extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3440extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3441extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3442 bool enable);
6f9f4b7a 3443extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3444 pci_power_t state);
6f9f4b7a 3445extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3446#else
6f9f4b7a 3447static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3448static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3449static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3450static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3451{
3452}
9c4b0a68
JN
3453static inline int
3454intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3455{
3456 return 0;
3457}
ecbc5cf3 3458static inline int
6f9f4b7a 3459intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3460{
3461 return 0;
3462}
6f9f4b7a 3463static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3464{
3465 return -ENODEV;
3466}
65e082c9 3467#endif
8ee1c3db 3468
723bfd70
JB
3469/* intel_acpi.c */
3470#ifdef CONFIG_ACPI
3471extern void intel_register_dsm_handler(void);
3472extern void intel_unregister_dsm_handler(void);
3473#else
3474static inline void intel_register_dsm_handler(void) { return; }
3475static inline void intel_unregister_dsm_handler(void) { return; }
3476#endif /* CONFIG_ACPI */
3477
94b4f3ba
CW
3478/* intel_device_info.c */
3479static inline struct intel_device_info *
3480mkwrite_device_info(struct drm_i915_private *dev_priv)
3481{
3482 return (struct intel_device_info *)&dev_priv->info;
3483}
3484
3485void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3486void intel_device_info_dump(struct drm_i915_private *dev_priv);
3487
79e53945 3488/* modesetting */
f817586c 3489extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3490extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3491extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3492extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3493extern int intel_connector_register(struct drm_connector *);
c191eca1 3494extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3495extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3496 bool state);
043e9bda 3497extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3498extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3499extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3500extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3501extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3502extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3503extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3504 bool enable);
3bad0781 3505
c0c7babc
BW
3506int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3507 struct drm_file *file);
575155a9 3508
6ef3d427 3509/* overlay */
c033666a
CW
3510extern struct intel_overlay_error_state *
3511intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3512extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3513 struct intel_overlay_error_state *error);
c4a1d9e4 3514
c033666a
CW
3515extern struct intel_display_error_state *
3516intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3517extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3518 struct drm_i915_private *dev_priv,
c4a1d9e4 3519 struct intel_display_error_state *error);
6ef3d427 3520
151a49d0
TR
3521int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3522int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
2c7d0602
ID
3523int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3524 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3525
3526/* intel_sideband.c */
707b6e3d
D
3527u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3528void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3529u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3530u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3531void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3532u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3533void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3534u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3535void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3536u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3537void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3538u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3539void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3540u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3541 enum intel_sbi_destination destination);
3542void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3543 enum intel_sbi_destination destination);
e9fe51c6
SK
3544u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3545void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3546
b7fa22d8 3547/* intel_dpio_phy.c */
ed37892e
ACO
3548void bxt_port_to_phy_channel(enum port port,
3549 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3550void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3551 enum port port, u32 margin, u32 scale,
3552 u32 enable, u32 deemphasis);
47a6bc61
ACO
3553void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3554void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3555bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3556 enum dpio_phy phy);
3557bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3558 enum dpio_phy phy);
3559uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3560 uint8_t lane_count);
3561void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3562 uint8_t lane_lat_optim_mask);
3563uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3564
b7fa22d8
ACO
3565void chv_set_phy_signal_level(struct intel_encoder *encoder,
3566 u32 deemph_reg_value, u32 margin_reg_value,
3567 bool uniq_trans_scale);
844b2f9a
ACO
3568void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3569 bool reset);
419b1b7a 3570void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3571void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3572void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3573void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3574
53d98725
ACO
3575void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3576 u32 demph_reg_value, u32 preemph_reg_value,
3577 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3578void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3579void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3580void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3581
616bc820
VS
3582int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3583int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3584
0b274481
BW
3585#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3586#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3587
3588#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3589#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3590#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3591#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3592
3593#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3594#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3595#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3596#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3597
698b3135
CW
3598/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3599 * will be implemented using 2 32-bit writes in an arbitrary order with
3600 * an arbitrary delay between them. This can cause the hardware to
3601 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3602 * machine death. For this reason we do not support I915_WRITE64, or
3603 * dev_priv->uncore.funcs.mmio_writeq.
3604 *
3605 * When reading a 64-bit value as two 32-bit values, the delay may cause
3606 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3607 * occasionally a 64-bit register does not actualy support a full readq
3608 * and must be read using two 32-bit reads.
3609 *
3610 * You have been warned.
698b3135 3611 */
0b274481 3612#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3613
50877445 3614#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3615 u32 upper, lower, old_upper, loop = 0; \
3616 upper = I915_READ(upper_reg); \
ee0a227b 3617 do { \
acd29f7b 3618 old_upper = upper; \
ee0a227b 3619 lower = I915_READ(lower_reg); \
acd29f7b
CW
3620 upper = I915_READ(upper_reg); \
3621 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3622 (u64)upper << 32 | lower; })
50877445 3623
cae5852d
ZN
3624#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3625#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3626
75aa3f63
VS
3627#define __raw_read(x, s) \
3628static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3629 i915_reg_t reg) \
75aa3f63 3630{ \
f0f59a00 3631 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3632}
3633
3634#define __raw_write(x, s) \
3635static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3636 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3637{ \
f0f59a00 3638 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3639}
3640__raw_read(8, b)
3641__raw_read(16, w)
3642__raw_read(32, l)
3643__raw_read(64, q)
3644
3645__raw_write(8, b)
3646__raw_write(16, w)
3647__raw_write(32, l)
3648__raw_write(64, q)
3649
3650#undef __raw_read
3651#undef __raw_write
3652
a6111f7b 3653/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3654 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3655 * controlled.
aafee2eb 3656 *
a6111f7b 3657 * Think twice, and think again, before using these.
aafee2eb
AH
3658 *
3659 * As an example, these accessors can possibly be used between:
3660 *
3661 * spin_lock_irq(&dev_priv->uncore.lock);
3662 * intel_uncore_forcewake_get__locked();
3663 *
3664 * and
3665 *
3666 * intel_uncore_forcewake_put__locked();
3667 * spin_unlock_irq(&dev_priv->uncore.lock);
3668 *
3669 *
3670 * Note: some registers may not need forcewake held, so
3671 * intel_uncore_forcewake_{get,put} can be omitted, see
3672 * intel_uncore_forcewake_for_reg().
3673 *
3674 * Certain architectures will die if the same cacheline is concurrently accessed
3675 * by different clients (e.g. on Ivybridge). Access to registers should
3676 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3677 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3678 */
75aa3f63
VS
3679#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3680#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3681#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3682#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3683
55bc60db
VS
3684/* "Broadcast RGB" property */
3685#define INTEL_BROADCAST_RGB_AUTO 0
3686#define INTEL_BROADCAST_RGB_FULL 1
3687#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3688
920a14b2 3689static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3690{
920a14b2 3691 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3692 return VLV_VGACNTRL;
920a14b2 3693 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3694 return CPU_VGACNTRL;
766aa1c4
VS
3695 else
3696 return VGACNTRL;
3697}
3698
df97729f
ID
3699static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3700{
3701 unsigned long j = msecs_to_jiffies(m);
3702
3703 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3704}
3705
7bd0e226
DV
3706static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3707{
3708 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3709}
3710
df97729f
ID
3711static inline unsigned long
3712timespec_to_jiffies_timeout(const struct timespec *value)
3713{
3714 unsigned long j = timespec_to_jiffies(value);
3715
3716 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3717}
3718
dce56b3c
PZ
3719/*
3720 * If you need to wait X milliseconds between events A and B, but event B
3721 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3722 * when event A happened, then just before event B you call this function and
3723 * pass the timestamp as the first argument, and X as the second argument.
3724 */
3725static inline void
3726wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3727{
ec5e0cfb 3728 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3729
3730 /*
3731 * Don't re-read the value of "jiffies" every time since it may change
3732 * behind our back and break the math.
3733 */
3734 tmp_jiffies = jiffies;
3735 target_jiffies = timestamp_jiffies +
3736 msecs_to_jiffies_timeout(to_wait_ms);
3737
3738 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3739 remaining_jiffies = target_jiffies - tmp_jiffies;
3740 while (remaining_jiffies)
3741 remaining_jiffies =
3742 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3743 }
3744}
221fe799
CW
3745
3746static inline bool
3747__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3748{
f69a02c9
CW
3749 struct intel_engine_cs *engine = req->engine;
3750
7ec2c73b
CW
3751 /* Before we do the heavier coherent read of the seqno,
3752 * check the value (hopefully) in the CPU cacheline.
3753 */
65e4760e 3754 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3755 return true;
3756
688e6c72
CW
3757 /* Ensure our read of the seqno is coherent so that we
3758 * do not "miss an interrupt" (i.e. if this is the last
3759 * request and the seqno write from the GPU is not visible
3760 * by the time the interrupt fires, we will see that the
3761 * request is incomplete and go back to sleep awaiting
3762 * another interrupt that will never come.)
3763 *
3764 * Strictly, we only need to do this once after an interrupt,
3765 * but it is easier and safer to do it every time the waiter
3766 * is woken.
3767 */
3d5564e9 3768 if (engine->irq_seqno_barrier &&
dbd6ef29 3769 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3770 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3771 struct task_struct *tsk;
3772
3d5564e9
CW
3773 /* The ordering of irq_posted versus applying the barrier
3774 * is crucial. The clearing of the current irq_posted must
3775 * be visible before we perform the barrier operation,
3776 * such that if a subsequent interrupt arrives, irq_posted
3777 * is reasserted and our task rewoken (which causes us to
3778 * do another __i915_request_irq_complete() immediately
3779 * and reapply the barrier). Conversely, if the clear
3780 * occurs after the barrier, then an interrupt that arrived
3781 * whilst we waited on the barrier would not trigger a
3782 * barrier on the next pass, and the read may not see the
3783 * seqno update.
3784 */
f69a02c9 3785 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3786
3787 /* If we consume the irq, but we are no longer the bottom-half,
3788 * the real bottom-half may not have serialised their own
3789 * seqno check with the irq-barrier (i.e. may have inspected
3790 * the seqno before we believe it coherent since they see
3791 * irq_posted == false but we are still running).
3792 */
3793 rcu_read_lock();
dbd6ef29 3794 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3795 if (tsk && tsk != current)
3796 /* Note that if the bottom-half is changed as we
3797 * are sending the wake-up, the new bottom-half will
3798 * be woken by whomever made the change. We only have
3799 * to worry about when we steal the irq-posted for
3800 * ourself.
3801 */
3802 wake_up_process(tsk);
3803 rcu_read_unlock();
3804
65e4760e 3805 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3806 return true;
3807 }
688e6c72 3808
688e6c72
CW
3809 return false;
3810}
3811
0b1de5d5
CW
3812void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3813bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3814
c58305af
CW
3815/* i915_mm.c */
3816int remap_io_mapping(struct vm_area_struct *vma,
3817 unsigned long addr, unsigned long pfn, unsigned long size,
3818 struct io_mapping *iomap);
3819
4b30cb23
CW
3820#define ptr_mask_bits(ptr) ({ \
3821 unsigned long __v = (unsigned long)(ptr); \
3822 (typeof(ptr))(__v & PAGE_MASK); \
3823})
3824
d31d7cb1
CW
3825#define ptr_unpack_bits(ptr, bits) ({ \
3826 unsigned long __v = (unsigned long)(ptr); \
3827 (bits) = __v & ~PAGE_MASK; \
3828 (typeof(ptr))(__v & PAGE_MASK); \
3829})
3830
3831#define ptr_pack_bits(ptr, bits) \
3832 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3833
78ef2d9a
CW
3834#define fetch_and_zero(ptr) ({ \
3835 typeof(*ptr) __T = *(ptr); \
3836 *(ptr) = (typeof(*ptr))0; \
3837 __T; \
3838})
3839
1da177e4 3840#endif