]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: convert a few more E->dev_private to to_i915(E)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
585fb111 64
0ad35fed
ZW
65#include "intel_gvt.h"
66
1da177e4
LT
67/* General customization:
68 */
69
1da177e4
LT
70#define DRIVER_NAME "i915"
71#define DRIVER_DESC "Intel Graphics"
a02b0109 72#define DRIVER_DATE "20160620"
1da177e4 73
c883ef1b 74#undef WARN_ON
5f77eeb0
DV
75/* Many gcc seem to no see through this and fall over :( */
76#if 0
77#define WARN_ON(x) ({ \
78 bool __i915_warn_cond = (x); \
79 if (__builtin_constant_p(__i915_warn_cond)) \
80 BUILD_BUG_ON(__i915_warn_cond); \
81 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
82#else
152b2262 83#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
84#endif
85
cd9bfacb 86#undef WARN_ON_ONCE
152b2262 87#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 88
5f77eeb0
DV
89#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
90 (long) (x), __func__);
c883ef1b 91
e2c719b7
RC
92/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
93 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
94 * which may not necessarily be a user visible problem. This will either
95 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
96 * enable distros and users to tailor their preferred amount of i915 abrt
97 * spam.
98 */
99#define I915_STATE_WARN(condition, format...) ({ \
100 int __ret_warn_on = !!(condition); \
32753cb8
JL
101 if (unlikely(__ret_warn_on)) \
102 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 103 DRM_ERROR(format); \
e2c719b7
RC
104 unlikely(__ret_warn_on); \
105})
106
152b2262
JL
107#define I915_STATE_WARN_ON(x) \
108 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 109
4fec15d1
ID
110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
113
42a8ca4c
JN
114static inline const char *yesno(bool v)
115{
116 return v ? "yes" : "no";
117}
118
87ad3212
JN
119static inline const char *onoff(bool v)
120{
121 return v ? "on" : "off";
122}
123
317c35d1 124enum pipe {
752aa88a 125 INVALID_PIPE = -1,
317c35d1
JB
126 PIPE_A = 0,
127 PIPE_B,
9db4a9c7 128 PIPE_C,
a57c774a
AK
129 _PIPE_EDP,
130 I915_MAX_PIPES = _PIPE_EDP
317c35d1 131};
9db4a9c7 132#define pipe_name(p) ((p) + 'A')
317c35d1 133
a5c961d1
PZ
134enum transcoder {
135 TRANSCODER_A = 0,
136 TRANSCODER_B,
137 TRANSCODER_C,
a57c774a 138 TRANSCODER_EDP,
4d1de975
JN
139 TRANSCODER_DSI_A,
140 TRANSCODER_DSI_C,
a57c774a 141 I915_MAX_TRANSCODERS
a5c961d1 142};
da205630
JN
143
144static inline const char *transcoder_name(enum transcoder transcoder)
145{
146 switch (transcoder) {
147 case TRANSCODER_A:
148 return "A";
149 case TRANSCODER_B:
150 return "B";
151 case TRANSCODER_C:
152 return "C";
153 case TRANSCODER_EDP:
154 return "EDP";
4d1de975
JN
155 case TRANSCODER_DSI_A:
156 return "DSI A";
157 case TRANSCODER_DSI_C:
158 return "DSI C";
da205630
JN
159 default:
160 return "<invalid>";
161 }
162}
a5c961d1 163
4d1de975
JN
164static inline bool transcoder_is_dsi(enum transcoder transcoder)
165{
166 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
167}
168
84139d1e 169/*
31409e97
MR
170 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
171 * number of planes per CRTC. Not all platforms really have this many planes,
172 * which means some arrays of size I915_MAX_PLANES may have unused entries
173 * between the topmost sprite plane and the cursor plane.
84139d1e 174 */
80824003
JB
175enum plane {
176 PLANE_A = 0,
177 PLANE_B,
9db4a9c7 178 PLANE_C,
31409e97
MR
179 PLANE_CURSOR,
180 I915_MAX_PLANES,
80824003 181};
9db4a9c7 182#define plane_name(p) ((p) + 'A')
52440211 183
d615a166 184#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 185
2b139522
ED
186enum port {
187 PORT_A = 0,
188 PORT_B,
189 PORT_C,
190 PORT_D,
191 PORT_E,
192 I915_MAX_PORTS
193};
194#define port_name(p) ((p) + 'A')
195
a09caddd 196#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
197
198enum dpio_channel {
199 DPIO_CH0,
200 DPIO_CH1
201};
202
203enum dpio_phy {
204 DPIO_PHY0,
205 DPIO_PHY1
206};
207
b97186f0
PZ
208enum intel_display_power_domain {
209 POWER_DOMAIN_PIPE_A,
210 POWER_DOMAIN_PIPE_B,
211 POWER_DOMAIN_PIPE_C,
212 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
215 POWER_DOMAIN_TRANSCODER_A,
216 POWER_DOMAIN_TRANSCODER_B,
217 POWER_DOMAIN_TRANSCODER_C,
f52e353e 218 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
219 POWER_DOMAIN_TRANSCODER_DSI_A,
220 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
221 POWER_DOMAIN_PORT_DDI_A_LANES,
222 POWER_DOMAIN_PORT_DDI_B_LANES,
223 POWER_DOMAIN_PORT_DDI_C_LANES,
224 POWER_DOMAIN_PORT_DDI_D_LANES,
225 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
226 POWER_DOMAIN_PORT_DSI,
227 POWER_DOMAIN_PORT_CRT,
228 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 229 POWER_DOMAIN_VGA,
fbeeaa23 230 POWER_DOMAIN_AUDIO,
bd2bb1b9 231 POWER_DOMAIN_PLLS,
1407121a
S
232 POWER_DOMAIN_AUX_A,
233 POWER_DOMAIN_AUX_B,
234 POWER_DOMAIN_AUX_C,
235 POWER_DOMAIN_AUX_D,
f0ab43e6 236 POWER_DOMAIN_GMBUS,
dfa57627 237 POWER_DOMAIN_MODESET,
baa70707 238 POWER_DOMAIN_INIT,
bddc7645
ID
239
240 POWER_DOMAIN_NUM,
b97186f0
PZ
241};
242
243#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
244#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
245 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
246#define POWER_DOMAIN_TRANSCODER(tran) \
247 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
248 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 249
1d843f9d
EE
250enum hpd_pin {
251 HPD_NONE = 0,
1d843f9d
EE
252 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
253 HPD_CRT,
254 HPD_SDVO_B,
255 HPD_SDVO_C,
cc24fcdc 256 HPD_PORT_A,
1d843f9d
EE
257 HPD_PORT_B,
258 HPD_PORT_C,
259 HPD_PORT_D,
26951caf 260 HPD_PORT_E,
1d843f9d
EE
261 HPD_NUM_PINS
262};
263
c91711f9
JN
264#define for_each_hpd_pin(__pin) \
265 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
266
5fcece80
JN
267struct i915_hotplug {
268 struct work_struct hotplug_work;
269
270 struct {
271 unsigned long last_jiffies;
272 int count;
273 enum {
274 HPD_ENABLED = 0,
275 HPD_DISABLED = 1,
276 HPD_MARK_DISABLED = 2
277 } state;
278 } stats[HPD_NUM_PINS];
279 u32 event_bits;
280 struct delayed_work reenable_work;
281
282 struct intel_digital_port *irq_port[I915_MAX_PORTS];
283 u32 long_port_mask;
284 u32 short_port_mask;
285 struct work_struct dig_port_work;
286
287 /*
288 * if we get a HPD irq from DP and a HPD irq from non-DP
289 * the non-DP HPD could block the workqueue on a mode config
290 * mutex getting, that userspace may have taken. However
291 * userspace is waiting on the DP workqueue to run which is
292 * blocked behind the non-DP one.
293 */
294 struct workqueue_struct *dp_wq;
295};
296
2a2d5482
CW
297#define I915_GEM_GPU_DOMAINS \
298 (I915_GEM_DOMAIN_RENDER | \
299 I915_GEM_DOMAIN_SAMPLER | \
300 I915_GEM_DOMAIN_COMMAND | \
301 I915_GEM_DOMAIN_INSTRUCTION | \
302 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 303
055e393f
DL
304#define for_each_pipe(__dev_priv, __p) \
305 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
306#define for_each_pipe_masked(__dev_priv, __p, __mask) \
307 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
308 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
309#define for_each_plane(__dev_priv, __pipe, __p) \
310 for ((__p) = 0; \
311 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
312 (__p)++)
3bdcfc0c
DL
313#define for_each_sprite(__dev_priv, __p, __s) \
314 for ((__s) = 0; \
315 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
316 (__s)++)
9db4a9c7 317
c3aeadc8
JN
318#define for_each_port_masked(__port, __ports_mask) \
319 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
320 for_each_if ((__ports_mask) & (1 << (__port)))
321
d79b814d
DL
322#define for_each_crtc(dev, crtc) \
323 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
324
27321ae8
ML
325#define for_each_intel_plane(dev, intel_plane) \
326 list_for_each_entry(intel_plane, \
327 &dev->mode_config.plane_list, \
328 base.head)
329
c107acfe
MR
330#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
331 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
332 base.head) \
333 for_each_if ((plane_mask) & \
334 (1 << drm_plane_index(&intel_plane->base)))
335
262cd2e1
VS
336#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
337 list_for_each_entry(intel_plane, \
338 &(dev)->mode_config.plane_list, \
339 base.head) \
95150bdf 340 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 341
d063ae48
DL
342#define for_each_intel_crtc(dev, intel_crtc) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
344
98d39494
MR
345#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
346 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
347 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
348
b2784e15
DL
349#define for_each_intel_encoder(dev, intel_encoder) \
350 list_for_each_entry(intel_encoder, \
351 &(dev)->mode_config.encoder_list, \
352 base.head)
353
3a3371ff
ACO
354#define for_each_intel_connector(dev, intel_connector) \
355 list_for_each_entry(intel_connector, \
356 &dev->mode_config.connector_list, \
357 base.head)
358
6c2b7c12
DV
359#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
360 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 361 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 362
53f5e3ca
JB
363#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
364 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 365 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 366
b04c5bd6
BF
367#define for_each_power_domain(domain, mask) \
368 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 369 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 370
e7b903d2 371struct drm_i915_private;
ad46cb53 372struct i915_mm_struct;
5cc9ed4b 373struct i915_mmu_object;
e7b903d2 374
a6f766f3
CW
375struct drm_i915_file_private {
376 struct drm_i915_private *dev_priv;
377 struct drm_file *file;
378
379 struct {
380 spinlock_t lock;
381 struct list_head request_list;
d0bc54f2
CW
382/* 20ms is a fairly arbitrary limit (greater than the average frame time)
383 * chosen to prevent the CPU getting more than a frame ahead of the GPU
384 * (when using lax throttling for the frontbuffer). We also use it to
385 * offer free GPU waitboosts for severely congested workloads.
386 */
387#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
388 } mm;
389 struct idr context_idr;
390
2e1b8730
CW
391 struct intel_rps_client {
392 struct list_head link;
393 unsigned boosts;
394 } rps;
a6f766f3 395
de1add36 396 unsigned int bsd_ring;
a6f766f3
CW
397};
398
e69d0bc1
DV
399/* Used by dp and fdi links */
400struct intel_link_m_n {
401 uint32_t tu;
402 uint32_t gmch_m;
403 uint32_t gmch_n;
404 uint32_t link_m;
405 uint32_t link_n;
406};
407
408void intel_link_compute_m_n(int bpp, int nlanes,
409 int pixel_clock, int link_clock,
410 struct intel_link_m_n *m_n);
411
1da177e4
LT
412/* Interface history:
413 *
414 * 1.1: Original.
0d6aa60b
DA
415 * 1.2: Add Power Management
416 * 1.3: Add vblank support
de227f5f 417 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 418 * 1.5: Add vblank pipe configuration
2228ed67
MD
419 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
420 * - Support vertical blank on secondary display pipe
1da177e4
LT
421 */
422#define DRIVER_MAJOR 1
2228ed67 423#define DRIVER_MINOR 6
1da177e4
LT
424#define DRIVER_PATCHLEVEL 0
425
23bc5982 426#define WATCH_LISTS 0
673a394b 427
0a3e67a4
JB
428struct opregion_header;
429struct opregion_acpi;
430struct opregion_swsci;
431struct opregion_asle;
432
8ee1c3db 433struct intel_opregion {
115719fc
WD
434 struct opregion_header *header;
435 struct opregion_acpi *acpi;
436 struct opregion_swsci *swsci;
ebde53c7
JN
437 u32 swsci_gbda_sub_functions;
438 u32 swsci_sbcb_sub_functions;
115719fc 439 struct opregion_asle *asle;
04ebaadb 440 void *rvda;
82730385 441 const void *vbt;
ada8f955 442 u32 vbt_size;
115719fc 443 u32 *lid_state;
91a60f20 444 struct work_struct asle_work;
8ee1c3db 445};
44834a67 446#define OPREGION_SIZE (8*1024)
8ee1c3db 447
6ef3d427
CW
448struct intel_overlay;
449struct intel_overlay_error_state;
450
de151cf6 451#define I915_FENCE_REG_NONE -1
42b5aeab
VS
452#define I915_MAX_NUM_FENCES 32
453/* 32 fences + sign bit for FENCE_REG_NONE */
454#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
455
456struct drm_i915_fence_reg {
007cc8ac 457 struct list_head lru_list;
caea7476 458 struct drm_i915_gem_object *obj;
1690e1eb 459 int pin_count;
de151cf6 460};
7c1c2871 461
9b9d172d 462struct sdvo_device_mapping {
e957d772 463 u8 initialized;
9b9d172d 464 u8 dvo_port;
465 u8 slave_addr;
466 u8 dvo_wiring;
e957d772 467 u8 i2c_pin;
b1083333 468 u8 ddc_pin;
9b9d172d 469};
470
c4a1d9e4
CW
471struct intel_display_error_state;
472
63eeaf38 473struct drm_i915_error_state {
742cbee8 474 struct kref ref;
585b0288
BW
475 struct timeval time;
476
cb383002 477 char error_msg[128];
bc3d6744 478 bool simulated;
eb5be9d0 479 int iommu;
48b031e3 480 u32 reset_count;
62d5d69b 481 u32 suspend_count;
cb383002 482
585b0288 483 /* Generic register state */
63eeaf38
JB
484 u32 eir;
485 u32 pgtbl_er;
be998e2e 486 u32 ier;
885ea5a8 487 u32 gtier[4];
b9a3906b 488 u32 ccid;
0f3b6849
CW
489 u32 derrmr;
490 u32 forcewake;
585b0288
BW
491 u32 error; /* gen6+ */
492 u32 err_int; /* gen7 */
6c826f34
MK
493 u32 fault_data0; /* gen8, gen9 */
494 u32 fault_data1; /* gen8, gen9 */
585b0288 495 u32 done_reg;
91ec5d11
BW
496 u32 gac_eco;
497 u32 gam_ecochk;
498 u32 gab_ctl;
499 u32 gfx_mode;
585b0288 500 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
501 u64 fence[I915_MAX_NUM_FENCES];
502 struct intel_overlay_error_state *overlay;
503 struct intel_display_error_state *display;
0ca36d78 504 struct drm_i915_error_object *semaphore_obj;
585b0288 505
52d39a21 506 struct drm_i915_error_ring {
372fbb8e 507 bool valid;
362b8af7
BW
508 /* Software tracked state */
509 bool waiting;
688e6c72 510 int num_waiters;
362b8af7
BW
511 int hangcheck_score;
512 enum intel_ring_hangcheck_action hangcheck_action;
513 int num_requests;
514
515 /* our own tracking of ring head and tail */
516 u32 cpu_ring_head;
517 u32 cpu_ring_tail;
518
14fd0d6d 519 u32 last_seqno;
666796da 520 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
521
522 /* Register state */
94f8cf10 523 u32 start;
362b8af7
BW
524 u32 tail;
525 u32 head;
526 u32 ctl;
527 u32 hws;
528 u32 ipeir;
529 u32 ipehr;
530 u32 instdone;
362b8af7
BW
531 u32 bbstate;
532 u32 instpm;
533 u32 instps;
534 u32 seqno;
535 u64 bbaddr;
50877445 536 u64 acthd;
362b8af7 537 u32 fault_reg;
13ffadd1 538 u64 faddr;
362b8af7 539 u32 rc_psmi; /* sleep state */
666796da 540 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 541
52d39a21
CW
542 struct drm_i915_error_object {
543 int page_count;
e1f12325 544 u64 gtt_offset;
52d39a21 545 u32 *pages[0];
ab0e7ff9 546 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 547
f85db059 548 struct drm_i915_error_object *wa_ctx;
549
52d39a21
CW
550 struct drm_i915_error_request {
551 long jiffies;
552 u32 seqno;
ee4f42b1 553 u32 tail;
52d39a21 554 } *requests;
6c7a01ec 555
688e6c72
CW
556 struct drm_i915_error_waiter {
557 char comm[TASK_COMM_LEN];
558 pid_t pid;
559 u32 seqno;
560 } *waiters;
561
6c7a01ec
BW
562 struct {
563 u32 gfx_mode;
564 union {
565 u64 pdp[4];
566 u32 pp_dir_base;
567 };
568 } vm_info;
ab0e7ff9
CW
569
570 pid_t pid;
571 char comm[TASK_COMM_LEN];
666796da 572 } ring[I915_NUM_ENGINES];
3a448734 573
9df30794 574 struct drm_i915_error_buffer {
a779e5ab 575 u32 size;
9df30794 576 u32 name;
666796da 577 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 578 u64 gtt_offset;
9df30794
CW
579 u32 read_domains;
580 u32 write_domain;
4b9de737 581 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
582 s32 pinned:2;
583 u32 tiling:2;
584 u32 dirty:1;
585 u32 purgeable:1;
5cc9ed4b 586 u32 userptr:1;
5d1333fc 587 s32 ring:4;
f56383cb 588 u32 cache_level:3;
95f5301d 589 } **active_bo, **pinned_bo;
6c7a01ec 590
95f5301d 591 u32 *active_bo_count, *pinned_bo_count;
3a448734 592 u32 vm_count;
63eeaf38
JB
593};
594
7bd688cd 595struct intel_connector;
820d2d77 596struct intel_encoder;
5cec258b 597struct intel_crtc_state;
5724dbd1 598struct intel_initial_plane_config;
0e8ffe1b 599struct intel_crtc;
ee9300bb
DV
600struct intel_limit;
601struct dpll;
b8cecdf5 602
e70236a8 603struct drm_i915_display_funcs {
e70236a8
JB
604 int (*get_display_clock_speed)(struct drm_device *dev);
605 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 606 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
607 int (*compute_intermediate_wm)(struct drm_device *dev,
608 struct intel_crtc *intel_crtc,
609 struct intel_crtc_state *newstate);
610 void (*initial_watermarks)(struct intel_crtc_state *cstate);
611 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 612 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 613 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
614 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
615 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
616 /* Returns the active state of the crtc, and if the crtc is active,
617 * fills out the pipe-config with the hw state. */
618 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 619 struct intel_crtc_state *);
5724dbd1
DL
620 void (*get_initial_plane_config)(struct intel_crtc *,
621 struct intel_initial_plane_config *);
190f68c5
ACO
622 int (*crtc_compute_clock)(struct intel_crtc *crtc,
623 struct intel_crtc_state *crtc_state);
76e5a89c
DV
624 void (*crtc_enable)(struct drm_crtc *crtc);
625 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
626 void (*audio_codec_enable)(struct drm_connector *connector,
627 struct intel_encoder *encoder,
5e7234c9 628 const struct drm_display_mode *adjusted_mode);
69bfe1a9 629 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 630 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 631 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
632 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
633 struct drm_framebuffer *fb,
634 struct drm_i915_gem_object *obj,
635 struct drm_i915_gem_request *req,
636 uint32_t flags);
91d14251 637 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
638 /* clock updates for mode set */
639 /* cursor updates */
640 /* render clock increase/decrease */
641 /* display clock increase/decrease */
642 /* pll clock increase/decrease */
8563b1e8 643
b95c5321
ML
644 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
645 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
646};
647
48c1026a
MK
648enum forcewake_domain_id {
649 FW_DOMAIN_ID_RENDER = 0,
650 FW_DOMAIN_ID_BLITTER,
651 FW_DOMAIN_ID_MEDIA,
652
653 FW_DOMAIN_ID_COUNT
654};
655
656enum forcewake_domains {
657 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
658 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
659 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
660 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
661 FORCEWAKE_BLITTER |
662 FORCEWAKE_MEDIA)
663};
664
3756685a
TU
665#define FW_REG_READ (1)
666#define FW_REG_WRITE (2)
667
668enum forcewake_domains
669intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
670 i915_reg_t reg, unsigned int op);
671
907b28c5 672struct intel_uncore_funcs {
c8d9a590 673 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 674 enum forcewake_domains domains);
c8d9a590 675 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 676 enum forcewake_domains domains);
0b274481 677
f0f59a00
VS
678 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
679 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
680 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
681 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 682
f0f59a00 683 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 684 uint8_t val, bool trace);
f0f59a00 685 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 686 uint16_t val, bool trace);
f0f59a00 687 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 688 uint32_t val, bool trace);
f0f59a00 689 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 690 uint64_t val, bool trace);
990bbdad
CW
691};
692
907b28c5
CW
693struct intel_uncore {
694 spinlock_t lock; /** lock is also taken in irq contexts. */
695
696 struct intel_uncore_funcs funcs;
697
698 unsigned fifo_count;
48c1026a 699 enum forcewake_domains fw_domains;
b2cff0db
CW
700
701 struct intel_uncore_forcewake_domain {
702 struct drm_i915_private *i915;
48c1026a 703 enum forcewake_domain_id id;
33c582c1 704 enum forcewake_domains mask;
b2cff0db 705 unsigned wake_count;
a57a4a67 706 struct hrtimer timer;
f0f59a00 707 i915_reg_t reg_set;
05a2fb15
MK
708 u32 val_set;
709 u32 val_clear;
f0f59a00
VS
710 i915_reg_t reg_ack;
711 i915_reg_t reg_post;
05a2fb15 712 u32 val_reset;
b2cff0db 713 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
714
715 int unclaimed_mmio_check;
b2cff0db
CW
716};
717
718/* Iterate over initialised fw domains */
33c582c1
TU
719#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
720 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
721 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
722 (domain__)++) \
723 for_each_if ((mask__) & (domain__)->mask)
724
725#define for_each_fw_domain(domain__, dev_priv__) \
726 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 727
b6e7d894
DL
728#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
729#define CSR_VERSION_MAJOR(version) ((version) >> 16)
730#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
731
eb805623 732struct intel_csr {
8144ac59 733 struct work_struct work;
eb805623 734 const char *fw_path;
a7f749f9 735 uint32_t *dmc_payload;
eb805623 736 uint32_t dmc_fw_size;
b6e7d894 737 uint32_t version;
eb805623 738 uint32_t mmio_count;
f0f59a00 739 i915_reg_t mmioaddr[8];
eb805623 740 uint32_t mmiodata[8];
832dba88 741 uint32_t dc_state;
a37baf3b 742 uint32_t allowed_dc_mask;
eb805623
DV
743};
744
79fc46df
DL
745#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
746 func(is_mobile) sep \
747 func(is_i85x) sep \
748 func(is_i915g) sep \
749 func(is_i945gm) sep \
750 func(is_g33) sep \
751 func(need_gfx_hws) sep \
752 func(is_g4x) sep \
753 func(is_pineview) sep \
754 func(is_broadwater) sep \
755 func(is_crestline) sep \
756 func(is_ivybridge) sep \
757 func(is_valleyview) sep \
666a4537 758 func(is_cherryview) sep \
79fc46df 759 func(is_haswell) sep \
ab0d24ac 760 func(is_broadwell) sep \
7201c0b3 761 func(is_skylake) sep \
7526ac19 762 func(is_broxton) sep \
ef11bdb3 763 func(is_kabylake) sep \
b833d685 764 func(is_preliminary) sep \
79fc46df
DL
765 func(has_fbc) sep \
766 func(has_pipe_cxsr) sep \
767 func(has_hotplug) sep \
768 func(cursor_needs_physical) sep \
769 func(has_overlay) sep \
770 func(overlay_needs_physical) sep \
771 func(supports_tv) sep \
dd93be58 772 func(has_llc) sep \
ca377809 773 func(has_snoop) sep \
30568c45 774 func(has_ddi) sep \
33e141ed 775 func(has_fpga_dbg) sep \
776 func(has_pooled_eu)
c96ea64e 777
a587f779
DL
778#define DEFINE_FLAG(name) u8 name:1
779#define SEP_SEMICOLON ;
c96ea64e 780
cfdf1fa2 781struct intel_device_info {
10fce67a 782 u32 display_mmio_offset;
87f1f465 783 u16 device_id;
ac208a8b 784 u8 num_pipes;
d615a166 785 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 786 u8 gen;
ae5702d2 787 u16 gen_mask;
73ae478c 788 u8 ring_mask; /* Rings supported by the HW */
a587f779 789 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
790 /* Register offsets for the various display pipes and transcoders */
791 int pipe_offsets[I915_MAX_TRANSCODERS];
792 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 793 int palette_offsets[I915_MAX_PIPES];
5efb3e28 794 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
795
796 /* Slice/subslice/EU info */
797 u8 slice_total;
798 u8 subslice_total;
799 u8 subslice_per_slice;
800 u8 eu_total;
801 u8 eu_per_subslice;
33e141ed 802 u8 min_eu_in_pool;
b7668791
DL
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
3873218f
JM
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
82cf435b
LL
808
809 struct color_luts {
810 u16 degamma_lut_size;
811 u16 gamma_lut_size;
812 } color;
cfdf1fa2
KH
813};
814
a587f779
DL
815#undef DEFINE_FLAG
816#undef SEP_SEMICOLON
817
7faf1ab2
DV
818enum i915_cache_level {
819 I915_CACHE_NONE = 0,
350ec881
CW
820 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
821 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
822 caches, eg sampler/render caches, and the
823 large Last-Level-Cache. LLC is coherent with
824 the CPU, but L3 is only visible to the GPU. */
651d794f 825 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
826};
827
e59ec13d
MK
828struct i915_ctx_hang_stats {
829 /* This context had batch pending when hang was declared */
830 unsigned batch_pending;
831
832 /* This context had batch active when hang was declared */
833 unsigned batch_active;
be62acb4
MK
834
835 /* Time when this context was last blamed for a GPU reset */
836 unsigned long guilty_ts;
837
676fa572
CW
838 /* If the contexts causes a second GPU hang within this time,
839 * it is permanently banned from submitting any more work.
840 */
841 unsigned long ban_period_seconds;
842
be62acb4
MK
843 /* This context is banned to submit more work */
844 bool banned;
e59ec13d 845};
40521054
BW
846
847/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 848#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 849
31b7a88d 850/**
e2efd130 851 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
852 * @ref: reference count.
853 * @user_handle: userspace tracking identity for this context.
854 * @remap_slice: l3 row remapping information.
b1b38278
DW
855 * @flags: context specific flags:
856 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
857 * @file_priv: filp associated with this context (NULL for global default
858 * context).
859 * @hang_stats: information about the role of this context in possible GPU
860 * hangs.
7df113e4 861 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
862 * @legacy_hw_ctx: render context backing object and whether it is correctly
863 * initialized (legacy ring submission mechanism only).
864 * @link: link in the global list of contexts.
865 *
866 * Contexts are memory images used by the hardware to store copies of their
867 * internal state.
868 */
e2efd130 869struct i915_gem_context {
dce3271b 870 struct kref ref;
9ea4feec 871 struct drm_i915_private *i915;
40521054 872 struct drm_i915_file_private *file_priv;
ae6c4806 873 struct i915_hw_ppgtt *ppgtt;
a33afea5 874
8d59bc6a
CW
875 struct i915_ctx_hang_stats hang_stats;
876
5d1808ec 877 /* Unique identifier for this context, used by the hw for tracking */
8d59bc6a 878 unsigned long flags;
bc3d6744
CW
879#define CONTEXT_NO_ZEROMAP BIT(0)
880#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
5d1808ec 881 unsigned hw_id;
8d59bc6a 882 u32 user_handle;
5d1808ec 883
0cb26a8e
CW
884 u32 ggtt_alignment;
885
9021ad03 886 struct intel_context {
c9e003af 887 struct drm_i915_gem_object *state;
84c2377f 888 struct intel_ringbuffer *ringbuf;
ca82580c 889 struct i915_vma *lrc_vma;
82352e90 890 uint32_t *lrc_reg_state;
8d59bc6a
CW
891 u64 lrc_desc;
892 int pin_count;
24f1d3cc 893 bool initialised;
666796da 894 } engine[I915_NUM_ENGINES];
bcd794c2 895 u32 ring_size;
c01fc532 896 u32 desc_template;
3c7ba635 897 struct atomic_notifier_head status_notifier;
80a9a8db 898 bool execlists_force_single_submission;
c9e003af 899
a33afea5 900 struct list_head link;
8d59bc6a
CW
901
902 u8 remap_slice;
40521054
BW
903};
904
a4001f1b
PZ
905enum fb_op_origin {
906 ORIGIN_GTT,
907 ORIGIN_CPU,
908 ORIGIN_CS,
909 ORIGIN_FLIP,
74b4ea1e 910 ORIGIN_DIRTYFB,
a4001f1b
PZ
911};
912
ab34a7e8 913struct intel_fbc {
25ad93fd
PZ
914 /* This is always the inner lock when overlapping with struct_mutex and
915 * it's the outer lock when overlapping with stolen_lock. */
916 struct mutex lock;
5e59f717 917 unsigned threshold;
dbef0f15
PZ
918 unsigned int possible_framebuffer_bits;
919 unsigned int busy_bits;
010cf73d 920 unsigned int visible_pipes_mask;
e35fef21 921 struct intel_crtc *crtc;
5c3fe8b0 922
c4213885 923 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
924 struct drm_mm_node *compressed_llb;
925
da46f936
RV
926 bool false_color;
927
d029bcad 928 bool enabled;
0e631adc 929 bool active;
9adccc60 930
aaf78d27
PZ
931 struct intel_fbc_state_cache {
932 struct {
933 unsigned int mode_flags;
934 uint32_t hsw_bdw_pixel_rate;
935 } crtc;
936
937 struct {
938 unsigned int rotation;
939 int src_w;
940 int src_h;
941 bool visible;
942 } plane;
943
944 struct {
945 u64 ilk_ggtt_offset;
aaf78d27
PZ
946 uint32_t pixel_format;
947 unsigned int stride;
948 int fence_reg;
949 unsigned int tiling_mode;
950 } fb;
951 } state_cache;
952
b183b3f1
PZ
953 struct intel_fbc_reg_params {
954 struct {
955 enum pipe pipe;
956 enum plane plane;
957 unsigned int fence_y_offset;
958 } crtc;
959
960 struct {
961 u64 ggtt_offset;
b183b3f1
PZ
962 uint32_t pixel_format;
963 unsigned int stride;
964 int fence_reg;
965 } fb;
966
967 int cfb_size;
968 } params;
969
5c3fe8b0 970 struct intel_fbc_work {
128d7356 971 bool scheduled;
ca18d51d 972 u32 scheduled_vblank;
128d7356 973 struct work_struct work;
128d7356 974 } work;
5c3fe8b0 975
bf6189c6 976 const char *no_fbc_reason;
b5e50c3f
JB
977};
978
96178eeb
VK
979/**
980 * HIGH_RR is the highest eDP panel refresh rate read from EDID
981 * LOW_RR is the lowest eDP panel refresh rate found from EDID
982 * parsing for same resolution.
983 */
984enum drrs_refresh_rate_type {
985 DRRS_HIGH_RR,
986 DRRS_LOW_RR,
987 DRRS_MAX_RR, /* RR count */
988};
989
990enum drrs_support_type {
991 DRRS_NOT_SUPPORTED = 0,
992 STATIC_DRRS_SUPPORT = 1,
993 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
994};
995
2807cf69 996struct intel_dp;
96178eeb
VK
997struct i915_drrs {
998 struct mutex mutex;
999 struct delayed_work work;
1000 struct intel_dp *dp;
1001 unsigned busy_frontbuffer_bits;
1002 enum drrs_refresh_rate_type refresh_rate_type;
1003 enum drrs_support_type type;
1004};
1005
a031d709 1006struct i915_psr {
f0355c4a 1007 struct mutex lock;
a031d709
RV
1008 bool sink_support;
1009 bool source_ok;
2807cf69 1010 struct intel_dp *enabled;
7c8f8a70
RV
1011 bool active;
1012 struct delayed_work work;
9ca15301 1013 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1014 bool psr2_support;
1015 bool aux_frame_sync;
60e5ffe3 1016 bool link_standby;
3f51e471 1017};
5c3fe8b0 1018
3bad0781 1019enum intel_pch {
f0350830 1020 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1021 PCH_IBX, /* Ibexpeak PCH */
1022 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1023 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1024 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1025 PCH_NOP,
3bad0781
ZW
1026};
1027
988d6ee8
PZ
1028enum intel_sbi_destination {
1029 SBI_ICLK,
1030 SBI_MPHY,
1031};
1032
b690e96c 1033#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1034#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1035#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1036#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1037#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1038#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1039
8be48d92 1040struct intel_fbdev;
1630fe75 1041struct intel_fbc_work;
38651674 1042
c2b9152f
DV
1043struct intel_gmbus {
1044 struct i2c_adapter adapter;
3e4d44e0 1045#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1046 u32 force_bit;
c2b9152f 1047 u32 reg0;
f0f59a00 1048 i915_reg_t gpio_reg;
c167a6fc 1049 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1050 struct drm_i915_private *dev_priv;
1051};
1052
f4c956ad 1053struct i915_suspend_saved_registers {
e948e994 1054 u32 saveDSPARB;
ba8bbcf6 1055 u32 saveLVDS;
585fb111
JB
1056 u32 savePP_ON_DELAYS;
1057 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1058 u32 savePP_ON;
1059 u32 savePP_OFF;
1060 u32 savePP_CONTROL;
585fb111 1061 u32 savePP_DIVISOR;
ba8bbcf6 1062 u32 saveFBC_CONTROL;
1f84e550 1063 u32 saveCACHE_MODE_0;
1f84e550 1064 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1065 u32 saveSWF0[16];
1066 u32 saveSWF1[16];
85fa792b 1067 u32 saveSWF3[3];
4b9de737 1068 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1069 u32 savePCH_PORT_HOTPLUG;
9f49c376 1070 u16 saveGCDGMBUS;
f4c956ad 1071};
c85aa885 1072
ddeea5b0
ID
1073struct vlv_s0ix_state {
1074 /* GAM */
1075 u32 wr_watermark;
1076 u32 gfx_prio_ctrl;
1077 u32 arb_mode;
1078 u32 gfx_pend_tlb0;
1079 u32 gfx_pend_tlb1;
1080 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1081 u32 media_max_req_count;
1082 u32 gfx_max_req_count;
1083 u32 render_hwsp;
1084 u32 ecochk;
1085 u32 bsd_hwsp;
1086 u32 blt_hwsp;
1087 u32 tlb_rd_addr;
1088
1089 /* MBC */
1090 u32 g3dctl;
1091 u32 gsckgctl;
1092 u32 mbctl;
1093
1094 /* GCP */
1095 u32 ucgctl1;
1096 u32 ucgctl3;
1097 u32 rcgctl1;
1098 u32 rcgctl2;
1099 u32 rstctl;
1100 u32 misccpctl;
1101
1102 /* GPM */
1103 u32 gfxpause;
1104 u32 rpdeuhwtc;
1105 u32 rpdeuc;
1106 u32 ecobus;
1107 u32 pwrdwnupctl;
1108 u32 rp_down_timeout;
1109 u32 rp_deucsw;
1110 u32 rcubmabdtmr;
1111 u32 rcedata;
1112 u32 spare2gh;
1113
1114 /* Display 1 CZ domain */
1115 u32 gt_imr;
1116 u32 gt_ier;
1117 u32 pm_imr;
1118 u32 pm_ier;
1119 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1120
1121 /* GT SA CZ domain */
1122 u32 tilectl;
1123 u32 gt_fifoctl;
1124 u32 gtlc_wake_ctrl;
1125 u32 gtlc_survive;
1126 u32 pmwgicz;
1127
1128 /* Display 2 CZ domain */
1129 u32 gu_ctl0;
1130 u32 gu_ctl1;
9c25210f 1131 u32 pcbr;
ddeea5b0
ID
1132 u32 clock_gate_dis2;
1133};
1134
bf225f20
CW
1135struct intel_rps_ei {
1136 u32 cz_clock;
1137 u32 render_c0;
1138 u32 media_c0;
31685c25
D
1139};
1140
c85aa885 1141struct intel_gen6_power_mgmt {
d4d70aa5
ID
1142 /*
1143 * work, interrupts_enabled and pm_iir are protected by
1144 * dev_priv->irq_lock
1145 */
c85aa885 1146 struct work_struct work;
d4d70aa5 1147 bool interrupts_enabled;
c85aa885 1148 u32 pm_iir;
59cdb63d 1149
1800ad25
SAK
1150 u32 pm_intr_keep;
1151
b39fb297
BW
1152 /* Frequencies are stored in potentially platform dependent multiples.
1153 * In other words, *_freq needs to be multiplied by X to be interesting.
1154 * Soft limits are those which are used for the dynamic reclocking done
1155 * by the driver (raise frequencies under heavy loads, and lower for
1156 * lighter loads). Hard limits are those imposed by the hardware.
1157 *
1158 * A distinction is made for overclocking, which is never enabled by
1159 * default, and is considered to be above the hard limit if it's
1160 * possible at all.
1161 */
1162 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1163 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1164 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1165 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1166 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1167 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1168 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1169 u8 rp1_freq; /* "less than" RP0 power/freqency */
1170 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1171 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1172
8fb55197
CW
1173 u8 up_threshold; /* Current %busy required to uplock */
1174 u8 down_threshold; /* Current %busy required to downclock */
1175
dd75fdc8
CW
1176 int last_adj;
1177 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1178
8d3afd7d
CW
1179 spinlock_t client_lock;
1180 struct list_head clients;
1181 bool client_boost;
1182
c0951f0c 1183 bool enabled;
1a01ab3b 1184 struct delayed_work delayed_resume_work;
1854d5ca 1185 unsigned boosts;
4fc688ce 1186
2e1b8730 1187 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1188
bf225f20
CW
1189 /* manual wa residency calculations */
1190 struct intel_rps_ei up_ei, down_ei;
1191
4fc688ce
JB
1192 /*
1193 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1194 * Must be taken after struct_mutex if nested. Note that
1195 * this lock may be held for long periods of time when
1196 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1197 */
1198 struct mutex hw_lock;
c85aa885
DV
1199};
1200
1a240d4d
DV
1201/* defined intel_pm.c */
1202extern spinlock_t mchdev_lock;
1203
c85aa885
DV
1204struct intel_ilk_power_mgmt {
1205 u8 cur_delay;
1206 u8 min_delay;
1207 u8 max_delay;
1208 u8 fmax;
1209 u8 fstart;
1210
1211 u64 last_count1;
1212 unsigned long last_time1;
1213 unsigned long chipset_power;
1214 u64 last_count2;
5ed0bdf2 1215 u64 last_time2;
c85aa885
DV
1216 unsigned long gfx_power;
1217 u8 corr;
1218
1219 int c_m;
1220 int r_t;
1221};
1222
c6cb582e
ID
1223struct drm_i915_private;
1224struct i915_power_well;
1225
1226struct i915_power_well_ops {
1227 /*
1228 * Synchronize the well's hw state to match the current sw state, for
1229 * example enable/disable it based on the current refcount. Called
1230 * during driver init and resume time, possibly after first calling
1231 * the enable/disable handlers.
1232 */
1233 void (*sync_hw)(struct drm_i915_private *dev_priv,
1234 struct i915_power_well *power_well);
1235 /*
1236 * Enable the well and resources that depend on it (for example
1237 * interrupts located on the well). Called after the 0->1 refcount
1238 * transition.
1239 */
1240 void (*enable)(struct drm_i915_private *dev_priv,
1241 struct i915_power_well *power_well);
1242 /*
1243 * Disable the well and resources that depend on it. Called after
1244 * the 1->0 refcount transition.
1245 */
1246 void (*disable)(struct drm_i915_private *dev_priv,
1247 struct i915_power_well *power_well);
1248 /* Returns the hw enabled state. */
1249 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1250 struct i915_power_well *power_well);
1251};
1252
a38911a3
WX
1253/* Power well structure for haswell */
1254struct i915_power_well {
c1ca727f 1255 const char *name;
6f3ef5dd 1256 bool always_on;
a38911a3
WX
1257 /* power well enable/disable usage count */
1258 int count;
bfafe93a
ID
1259 /* cached hw enabled state */
1260 bool hw_enabled;
c1ca727f 1261 unsigned long domains;
77961eb9 1262 unsigned long data;
c6cb582e 1263 const struct i915_power_well_ops *ops;
a38911a3
WX
1264};
1265
83c00f55 1266struct i915_power_domains {
baa70707
ID
1267 /*
1268 * Power wells needed for initialization at driver init and suspend
1269 * time are on. They are kept on until after the first modeset.
1270 */
1271 bool init_power_on;
0d116a29 1272 bool initializing;
c1ca727f 1273 int power_well_count;
baa70707 1274
83c00f55 1275 struct mutex lock;
1da51581 1276 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1277 struct i915_power_well *power_wells;
83c00f55
ID
1278};
1279
35a85ac6 1280#define MAX_L3_SLICES 2
a4da4fa4 1281struct intel_l3_parity {
35a85ac6 1282 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1283 struct work_struct error_work;
35a85ac6 1284 int which_slice;
a4da4fa4
DV
1285};
1286
4b5aed62 1287struct i915_gem_mm {
4b5aed62
DV
1288 /** Memory allocator for GTT stolen memory */
1289 struct drm_mm stolen;
92e97d2f
PZ
1290 /** Protects the usage of the GTT stolen memory allocator. This is
1291 * always the inner lock when overlapping with struct_mutex. */
1292 struct mutex stolen_lock;
1293
4b5aed62
DV
1294 /** List of all objects in gtt_space. Used to restore gtt
1295 * mappings on resume */
1296 struct list_head bound_list;
1297 /**
1298 * List of objects which are not bound to the GTT (thus
1299 * are idle and not used by the GPU) but still have
1300 * (presumably uncached) pages still attached.
1301 */
1302 struct list_head unbound_list;
1303
1304 /** Usable portion of the GTT for GEM */
1305 unsigned long stolen_base; /* limited to low memory (32-bit) */
1306
4b5aed62
DV
1307 /** PPGTT used for aliasing the PPGTT with the GTT */
1308 struct i915_hw_ppgtt *aliasing_ppgtt;
1309
2cfcd32a 1310 struct notifier_block oom_notifier;
e87666b5 1311 struct notifier_block vmap_notifier;
ceabbba5 1312 struct shrinker shrinker;
4b5aed62
DV
1313 bool shrinker_no_lock_stealing;
1314
4b5aed62
DV
1315 /** LRU list of objects with fence regs on them. */
1316 struct list_head fence_list;
1317
4b5aed62
DV
1318 /**
1319 * Are we in a non-interruptible section of code like
1320 * modesetting?
1321 */
1322 bool interruptible;
1323
bdf1e7e3 1324 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1325 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1326
4b5aed62
DV
1327 /** Bit 6 swizzling required for X tiling */
1328 uint32_t bit_6_swizzle_x;
1329 /** Bit 6 swizzling required for Y tiling */
1330 uint32_t bit_6_swizzle_y;
1331
4b5aed62 1332 /* accounting, useful for userland debugging */
c20e8355 1333 spinlock_t object_stat_lock;
4b5aed62
DV
1334 size_t object_memory;
1335 u32 object_count;
1336};
1337
edc3d884 1338struct drm_i915_error_state_buf {
0a4cd7c8 1339 struct drm_i915_private *i915;
edc3d884
MK
1340 unsigned bytes;
1341 unsigned size;
1342 int err;
1343 u8 *buf;
1344 loff_t start;
1345 loff_t pos;
1346};
1347
fc16b48b
MK
1348struct i915_error_state_file_priv {
1349 struct drm_device *dev;
1350 struct drm_i915_error_state *error;
1351};
1352
99584db3
DV
1353struct i915_gpu_error {
1354 /* For hangcheck timer */
1355#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1356#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1357 /* Hang gpu twice in this window and your context gets banned */
1358#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1359
737b1506 1360 struct delayed_work hangcheck_work;
99584db3
DV
1361
1362 /* For reset and error_state handling. */
1363 spinlock_t lock;
1364 /* Protected by the above dev->gpu_error.lock. */
1365 struct drm_i915_error_state *first_error;
094f9a54
CW
1366
1367 unsigned long missed_irq_rings;
1368
1f83fee0 1369 /**
2ac0f450 1370 * State variable controlling the reset flow and count
1f83fee0 1371 *
2ac0f450
MK
1372 * This is a counter which gets incremented when reset is triggered,
1373 * and again when reset has been handled. So odd values (lowest bit set)
1374 * means that reset is in progress and even values that
1375 * (reset_counter >> 1):th reset was successfully completed.
1376 *
1377 * If reset is not completed succesfully, the I915_WEDGE bit is
1378 * set meaning that hardware is terminally sour and there is no
1379 * recovery. All waiters on the reset_queue will be woken when
1380 * that happens.
1381 *
1382 * This counter is used by the wait_seqno code to notice that reset
1383 * event happened and it needs to restart the entire ioctl (since most
1384 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1385 *
1386 * This is important for lock-free wait paths, where no contended lock
1387 * naturally enforces the correct ordering between the bail-out of the
1388 * waiter and the gpu reset work code.
1f83fee0
DV
1389 */
1390 atomic_t reset_counter;
1391
1f83fee0 1392#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1393#define I915_WEDGED (1 << 31)
1f83fee0 1394
1f15b76f
CW
1395 /**
1396 * Waitqueue to signal when a hang is detected. Used to for waiters
1397 * to release the struct_mutex for the reset to procede.
1398 */
1399 wait_queue_head_t wait_queue;
1400
1f83fee0
DV
1401 /**
1402 * Waitqueue to signal when the reset has completed. Used by clients
1403 * that wait for dev_priv->mm.wedged to settle.
1404 */
1405 wait_queue_head_t reset_queue;
33196ded 1406
094f9a54 1407 /* For missed irq/seqno simulation. */
688e6c72 1408 unsigned long test_irq_rings;
99584db3
DV
1409};
1410
b8efb17b
ZR
1411enum modeset_restore {
1412 MODESET_ON_LID_OPEN,
1413 MODESET_DONE,
1414 MODESET_SUSPENDED,
1415};
1416
500ea70d
RV
1417#define DP_AUX_A 0x40
1418#define DP_AUX_B 0x10
1419#define DP_AUX_C 0x20
1420#define DP_AUX_D 0x30
1421
11c1b657
XZ
1422#define DDC_PIN_B 0x05
1423#define DDC_PIN_C 0x04
1424#define DDC_PIN_D 0x06
1425
6acab15a 1426struct ddi_vbt_port_info {
ce4dd49e
DL
1427 /*
1428 * This is an index in the HDMI/DVI DDI buffer translation table.
1429 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1430 * populate this field.
1431 */
1432#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1433 uint8_t hdmi_level_shift;
311a2094
PZ
1434
1435 uint8_t supports_dvi:1;
1436 uint8_t supports_hdmi:1;
1437 uint8_t supports_dp:1;
500ea70d
RV
1438
1439 uint8_t alternate_aux_channel;
11c1b657 1440 uint8_t alternate_ddc_pin;
75067dde
AK
1441
1442 uint8_t dp_boost_level;
1443 uint8_t hdmi_boost_level;
6acab15a
PZ
1444};
1445
bfd7ebda
RV
1446enum psr_lines_to_wait {
1447 PSR_0_LINES_TO_WAIT = 0,
1448 PSR_1_LINE_TO_WAIT,
1449 PSR_4_LINES_TO_WAIT,
1450 PSR_8_LINES_TO_WAIT
83a7280e
PB
1451};
1452
41aa3448
RV
1453struct intel_vbt_data {
1454 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1455 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1456
1457 /* Feature bits */
1458 unsigned int int_tv_support:1;
1459 unsigned int lvds_dither:1;
1460 unsigned int lvds_vbt:1;
1461 unsigned int int_crt_support:1;
1462 unsigned int lvds_use_ssc:1;
1463 unsigned int display_clock_mode:1;
1464 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1465 unsigned int panel_type:4;
41aa3448
RV
1466 int lvds_ssc_freq;
1467 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1468
83a7280e
PB
1469 enum drrs_support_type drrs_type;
1470
6aa23e65
JN
1471 struct {
1472 int rate;
1473 int lanes;
1474 int preemphasis;
1475 int vswing;
06411f08 1476 bool low_vswing;
6aa23e65
JN
1477 bool initialized;
1478 bool support;
1479 int bpp;
1480 struct edp_power_seq pps;
1481 } edp;
41aa3448 1482
bfd7ebda
RV
1483 struct {
1484 bool full_link;
1485 bool require_aux_wakeup;
1486 int idle_frames;
1487 enum psr_lines_to_wait lines_to_wait;
1488 int tp1_wakeup_time;
1489 int tp2_tp3_wakeup_time;
1490 } psr;
1491
f00076d2
JN
1492 struct {
1493 u16 pwm_freq_hz;
39fbc9c8 1494 bool present;
f00076d2 1495 bool active_low_pwm;
1de6068e 1496 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1497 enum intel_backlight_type type;
f00076d2
JN
1498 } backlight;
1499
d17c5443
SK
1500 /* MIPI DSI */
1501 struct {
1502 u16 panel_id;
d3b542fc
SK
1503 struct mipi_config *config;
1504 struct mipi_pps_data *pps;
1505 u8 seq_version;
1506 u32 size;
1507 u8 *data;
8d3ed2f3 1508 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1509 } dsi;
1510
41aa3448
RV
1511 int crt_ddc_pin;
1512
1513 int child_dev_num;
768f69c9 1514 union child_device_config *child_dev;
6acab15a
PZ
1515
1516 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1517 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1518};
1519
77c122bc
VS
1520enum intel_ddb_partitioning {
1521 INTEL_DDB_PART_1_2,
1522 INTEL_DDB_PART_5_6, /* IVB+ */
1523};
1524
1fd527cc
VS
1525struct intel_wm_level {
1526 bool enable;
1527 uint32_t pri_val;
1528 uint32_t spr_val;
1529 uint32_t cur_val;
1530 uint32_t fbc_val;
1531};
1532
820c1980 1533struct ilk_wm_values {
609cedef
VS
1534 uint32_t wm_pipe[3];
1535 uint32_t wm_lp[3];
1536 uint32_t wm_lp_spr[3];
1537 uint32_t wm_linetime[3];
1538 bool enable_fbc_wm;
1539 enum intel_ddb_partitioning partitioning;
1540};
1541
262cd2e1
VS
1542struct vlv_pipe_wm {
1543 uint16_t primary;
1544 uint16_t sprite[2];
1545 uint8_t cursor;
1546};
ae80152d 1547
262cd2e1
VS
1548struct vlv_sr_wm {
1549 uint16_t plane;
1550 uint8_t cursor;
1551};
ae80152d 1552
262cd2e1
VS
1553struct vlv_wm_values {
1554 struct vlv_pipe_wm pipe[3];
1555 struct vlv_sr_wm sr;
0018fda1
VS
1556 struct {
1557 uint8_t cursor;
1558 uint8_t sprite[2];
1559 uint8_t primary;
1560 } ddl[3];
6eb1a681
VS
1561 uint8_t level;
1562 bool cxsr;
0018fda1
VS
1563};
1564
c193924e 1565struct skl_ddb_entry {
16160e3d 1566 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1567};
1568
1569static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1570{
16160e3d 1571 return entry->end - entry->start;
c193924e
DL
1572}
1573
08db6652
DL
1574static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1575 const struct skl_ddb_entry *e2)
1576{
1577 if (e1->start == e2->start && e1->end == e2->end)
1578 return true;
1579
1580 return false;
1581}
1582
c193924e 1583struct skl_ddb_allocation {
34bb56af 1584 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1585 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1586 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1587};
1588
2ac96d2a 1589struct skl_wm_values {
2b4b9f35 1590 unsigned dirty_pipes;
c193924e 1591 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1592 uint32_t wm_linetime[I915_MAX_PIPES];
1593 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1594 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1595};
1596
1597struct skl_wm_level {
1598 bool plane_en[I915_MAX_PLANES];
1599 uint16_t plane_res_b[I915_MAX_PLANES];
1600 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1601};
1602
c67a470b 1603/*
765dab67
PZ
1604 * This struct helps tracking the state needed for runtime PM, which puts the
1605 * device in PCI D3 state. Notice that when this happens, nothing on the
1606 * graphics device works, even register access, so we don't get interrupts nor
1607 * anything else.
c67a470b 1608 *
765dab67
PZ
1609 * Every piece of our code that needs to actually touch the hardware needs to
1610 * either call intel_runtime_pm_get or call intel_display_power_get with the
1611 * appropriate power domain.
a8a8bd54 1612 *
765dab67
PZ
1613 * Our driver uses the autosuspend delay feature, which means we'll only really
1614 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1615 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1616 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1617 *
1618 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1619 * goes back to false exactly before we reenable the IRQs. We use this variable
1620 * to check if someone is trying to enable/disable IRQs while they're supposed
1621 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1622 * case it happens.
c67a470b 1623 *
765dab67 1624 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1625 */
5d584b2e 1626struct i915_runtime_pm {
1f814dac 1627 atomic_t wakeref_count;
2b19efeb 1628 atomic_t atomic_seq;
5d584b2e 1629 bool suspended;
2aeb7d3a 1630 bool irqs_enabled;
c67a470b
PZ
1631};
1632
926321d5
DV
1633enum intel_pipe_crc_source {
1634 INTEL_PIPE_CRC_SOURCE_NONE,
1635 INTEL_PIPE_CRC_SOURCE_PLANE1,
1636 INTEL_PIPE_CRC_SOURCE_PLANE2,
1637 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1638 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1639 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1640 INTEL_PIPE_CRC_SOURCE_TV,
1641 INTEL_PIPE_CRC_SOURCE_DP_B,
1642 INTEL_PIPE_CRC_SOURCE_DP_C,
1643 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1644 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1645 INTEL_PIPE_CRC_SOURCE_MAX,
1646};
1647
8bf1e9f1 1648struct intel_pipe_crc_entry {
ac2300d4 1649 uint32_t frame;
8bf1e9f1
SH
1650 uint32_t crc[5];
1651};
1652
b2c88f5b 1653#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1654struct intel_pipe_crc {
d538bbdf
DL
1655 spinlock_t lock;
1656 bool opened; /* exclusive access to the result file */
e5f75aca 1657 struct intel_pipe_crc_entry *entries;
926321d5 1658 enum intel_pipe_crc_source source;
d538bbdf 1659 int head, tail;
07144428 1660 wait_queue_head_t wq;
8bf1e9f1
SH
1661};
1662
f99d7069
DV
1663struct i915_frontbuffer_tracking {
1664 struct mutex lock;
1665
1666 /*
1667 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1668 * scheduled flips.
1669 */
1670 unsigned busy_bits;
1671 unsigned flip_bits;
1672};
1673
7225342a 1674struct i915_wa_reg {
f0f59a00 1675 i915_reg_t addr;
7225342a
MK
1676 u32 value;
1677 /* bitmask representing WA bits */
1678 u32 mask;
1679};
1680
33136b06
AS
1681/*
1682 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1683 * allowing it for RCS as we don't foresee any requirement of having
1684 * a whitelist for other engines. When it is really required for
1685 * other engines then the limit need to be increased.
1686 */
1687#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1688
1689struct i915_workarounds {
1690 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1691 u32 count;
666796da 1692 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1693};
1694
cf9d2890
YZ
1695struct i915_virtual_gpu {
1696 bool active;
1697};
1698
5f19e2bf
JH
1699struct i915_execbuffer_params {
1700 struct drm_device *dev;
1701 struct drm_file *file;
1702 uint32_t dispatch_flags;
1703 uint32_t args_batch_start_offset;
af98714e 1704 uint64_t batch_obj_vm_offset;
4a570db5 1705 struct intel_engine_cs *engine;
5f19e2bf 1706 struct drm_i915_gem_object *batch_obj;
e2efd130 1707 struct i915_gem_context *ctx;
6a6ae79a 1708 struct drm_i915_gem_request *request;
5f19e2bf
JH
1709};
1710
aa363136
MR
1711/* used in computing the new watermarks state */
1712struct intel_wm_config {
1713 unsigned int num_pipes_active;
1714 bool sprites_enabled;
1715 bool sprites_scaled;
1716};
1717
77fec556 1718struct drm_i915_private {
8f460e2c
CW
1719 struct drm_device drm;
1720
f4c956ad 1721 struct drm_device *dev;
efab6d8d 1722 struct kmem_cache *objects;
e20d2ab7 1723 struct kmem_cache *vmas;
efab6d8d 1724 struct kmem_cache *requests;
f4c956ad 1725
5c969aa7 1726 const struct intel_device_info info;
f4c956ad
DV
1727
1728 int relative_constants_mode;
1729
1730 void __iomem *regs;
1731
907b28c5 1732 struct intel_uncore uncore;
f4c956ad 1733
cf9d2890
YZ
1734 struct i915_virtual_gpu vgpu;
1735
0ad35fed
ZW
1736 struct intel_gvt gvt;
1737
33a732f4
AD
1738 struct intel_guc guc;
1739
eb805623
DV
1740 struct intel_csr csr;
1741
5ea6e5e3 1742 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1743
f4c956ad
DV
1744 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1745 * controller on different i2c buses. */
1746 struct mutex gmbus_mutex;
1747
1748 /**
1749 * Base address of the gmbus and gpio block.
1750 */
1751 uint32_t gpio_mmio_base;
1752
b6fdd0f2
SS
1753 /* MMIO base address for MIPI regs */
1754 uint32_t mipi_mmio_base;
1755
443a389f
VS
1756 uint32_t psr_mmio_base;
1757
28c70f16
DV
1758 wait_queue_head_t gmbus_wait_queue;
1759
f4c956ad 1760 struct pci_dev *bridge_dev;
0ca5fa3a 1761 struct i915_gem_context *kernel_context;
666796da 1762 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1763 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1764 uint32_t last_seqno, next_seqno;
f4c956ad 1765
ba8286fa 1766 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1767 struct resource mch_res;
1768
f4c956ad
DV
1769 /* protects the irq masks */
1770 spinlock_t irq_lock;
1771
84c33a64
SG
1772 /* protects the mmio flip data */
1773 spinlock_t mmio_flip_lock;
1774
f8b79e58
ID
1775 bool display_irqs_enabled;
1776
9ee32fea
DV
1777 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1778 struct pm_qos_request pm_qos;
1779
a580516d
VS
1780 /* Sideband mailbox protection */
1781 struct mutex sb_lock;
f4c956ad
DV
1782
1783 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1784 union {
1785 u32 irq_mask;
1786 u32 de_irq_mask[I915_MAX_PIPES];
1787 };
f4c956ad 1788 u32 gt_irq_mask;
605cd25b 1789 u32 pm_irq_mask;
a6706b45 1790 u32 pm_rps_events;
91d181dd 1791 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1792
5fcece80 1793 struct i915_hotplug hotplug;
ab34a7e8 1794 struct intel_fbc fbc;
439d7ac0 1795 struct i915_drrs drrs;
f4c956ad 1796 struct intel_opregion opregion;
41aa3448 1797 struct intel_vbt_data vbt;
f4c956ad 1798
d9ceb816
JB
1799 bool preserve_bios_swizzle;
1800
f4c956ad
DV
1801 /* overlay */
1802 struct intel_overlay *overlay;
f4c956ad 1803
58c68779 1804 /* backlight registers and fields in struct intel_panel */
07f11d49 1805 struct mutex backlight_lock;
31ad8ec6 1806
f4c956ad 1807 /* LVDS info */
f4c956ad
DV
1808 bool no_aux_handshake;
1809
e39b999a
VS
1810 /* protects panel power sequencer state */
1811 struct mutex pps_mutex;
1812
f4c956ad 1813 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1814 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1815
1816 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1817 unsigned int skl_preferred_vco_freq;
1a617b77 1818 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1819 unsigned int max_dotclk_freq;
e7dc33f3 1820 unsigned int rawclk_freq;
6bcda4f0 1821 unsigned int hpll_freq;
bfa7df01 1822 unsigned int czclk_freq;
f4c956ad 1823
63911d72 1824 struct {
709e05c3 1825 unsigned int vco, ref;
63911d72
VS
1826 } cdclk_pll;
1827
645416f5
DV
1828 /**
1829 * wq - Driver workqueue for GEM.
1830 *
1831 * NOTE: Work items scheduled here are not allowed to grab any modeset
1832 * locks, for otherwise the flushing done in the pageflip code will
1833 * result in deadlocks.
1834 */
f4c956ad
DV
1835 struct workqueue_struct *wq;
1836
1837 /* Display functions */
1838 struct drm_i915_display_funcs display;
1839
1840 /* PCH chipset type */
1841 enum intel_pch pch_type;
17a303ec 1842 unsigned short pch_id;
f4c956ad
DV
1843
1844 unsigned long quirks;
1845
b8efb17b
ZR
1846 enum modeset_restore modeset_restore;
1847 struct mutex modeset_restore_lock;
e2c8b870 1848 struct drm_atomic_state *modeset_restore_state;
673a394b 1849
a7bbbd63 1850 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1851 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1852
4b5aed62 1853 struct i915_gem_mm mm;
ad46cb53
CW
1854 DECLARE_HASHTABLE(mm_structs, 7);
1855 struct mutex mm_lock;
8781342d 1856
5d1808ec
CW
1857 /* The hw wants to have a stable context identifier for the lifetime
1858 * of the context (for OA, PASID, faults, etc). This is limited
1859 * in execlists to 21 bits.
1860 */
1861 struct ida context_hw_ida;
1862#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1863
8781342d
DV
1864 /* Kernel Modesetting */
1865
76c4ac04
DL
1866 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1867 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1868 wait_queue_head_t pending_flip_queue;
1869
c4597872
DV
1870#ifdef CONFIG_DEBUG_FS
1871 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1872#endif
1873
565602d7 1874 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1875 int num_shared_dpll;
1876 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1877 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1878
fbf6d879
ML
1879 /*
1880 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1881 * Must be global rather than per dpll, because on some platforms
1882 * plls share registers.
1883 */
1884 struct mutex dpll_lock;
1885
565602d7
ML
1886 unsigned int active_crtcs;
1887 unsigned int min_pixclk[I915_MAX_PIPES];
1888
e4607fcf 1889 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1890
7225342a 1891 struct i915_workarounds workarounds;
888b5995 1892
f99d7069
DV
1893 struct i915_frontbuffer_tracking fb_tracking;
1894
652c393a 1895 u16 orig_clock;
f97108d1 1896
c4804411 1897 bool mchbar_need_disable;
f97108d1 1898
a4da4fa4
DV
1899 struct intel_l3_parity l3_parity;
1900
59124506 1901 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1902 u32 edram_cap;
59124506 1903
c6a828d3 1904 /* gen6+ rps state */
c85aa885 1905 struct intel_gen6_power_mgmt rps;
c6a828d3 1906
20e4d407
DV
1907 /* ilk-only ips/rps state. Everything in here is protected by the global
1908 * mchdev_lock in intel_pm.c */
c85aa885 1909 struct intel_ilk_power_mgmt ips;
b5e50c3f 1910
83c00f55 1911 struct i915_power_domains power_domains;
a38911a3 1912
a031d709 1913 struct i915_psr psr;
3f51e471 1914
99584db3 1915 struct i915_gpu_error gpu_error;
ae681d96 1916
c9cddffc
JB
1917 struct drm_i915_gem_object *vlv_pctx;
1918
0695726e 1919#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1920 /* list of fbdev register on this device */
1921 struct intel_fbdev *fbdev;
82e3b8c1 1922 struct work_struct fbdev_suspend_work;
4520f53a 1923#endif
e953fd7b
CW
1924
1925 struct drm_property *broadcast_rgb_property;
3f43c48d 1926 struct drm_property *force_audio_property;
e3689190 1927
58fddc28 1928 /* hda/i915 audio component */
51e1d83c 1929 struct i915_audio_component *audio_component;
58fddc28 1930 bool audio_component_registered;
4a21ef7d
LY
1931 /**
1932 * av_mutex - mutex for audio/video sync
1933 *
1934 */
1935 struct mutex av_mutex;
58fddc28 1936
254f965c 1937 uint32_t hw_context_size;
a33afea5 1938 struct list_head context_list;
f4c956ad 1939
3e68320e 1940 u32 fdi_rx_config;
68d18ad7 1941
c231775c 1942 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1943 u32 chv_phy_control;
c231775c
VS
1944 /*
1945 * Shadows for CHV DPLL_MD regs to keep the state
1946 * checker somewhat working in the presence hardware
1947 * crappiness (can't read out DPLL_MD for pipes B & C).
1948 */
1949 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1950 u32 bxt_phy_grc;
70722468 1951
842f1c8b 1952 u32 suspend_count;
bc87229f 1953 bool suspended_to_idle;
f4c956ad 1954 struct i915_suspend_saved_registers regfile;
ddeea5b0 1955 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1956
53615a5e
VS
1957 struct {
1958 /*
1959 * Raw watermark latency values:
1960 * in 0.1us units for WM0,
1961 * in 0.5us units for WM1+.
1962 */
1963 /* primary */
1964 uint16_t pri_latency[5];
1965 /* sprite */
1966 uint16_t spr_latency[5];
1967 /* cursor */
1968 uint16_t cur_latency[5];
2af30a5c
PB
1969 /*
1970 * Raw watermark memory latency values
1971 * for SKL for all 8 levels
1972 * in 1us units.
1973 */
1974 uint16_t skl_latency[8];
609cedef 1975
2d41c0b5
PB
1976 /*
1977 * The skl_wm_values structure is a bit too big for stack
1978 * allocation, so we keep the staging struct where we store
1979 * intermediate results here instead.
1980 */
1981 struct skl_wm_values skl_results;
1982
609cedef 1983 /* current hardware state */
2d41c0b5
PB
1984 union {
1985 struct ilk_wm_values hw;
1986 struct skl_wm_values skl_hw;
0018fda1 1987 struct vlv_wm_values vlv;
2d41c0b5 1988 };
58590c14
VS
1989
1990 uint8_t max_level;
ed4a6a7c
MR
1991
1992 /*
1993 * Should be held around atomic WM register writing; also
1994 * protects * intel_crtc->wm.active and
1995 * cstate->wm.need_postvbl_update.
1996 */
1997 struct mutex wm_mutex;
279e99d7
MR
1998
1999 /*
2000 * Set during HW readout of watermarks/DDB. Some platforms
2001 * need to know when we're still using BIOS-provided values
2002 * (which we don't fully trust).
2003 */
2004 bool distrust_bios_wm;
53615a5e
VS
2005 } wm;
2006
8a187455
PZ
2007 struct i915_runtime_pm pm;
2008
a83014d3
OM
2009 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2010 struct {
5f19e2bf 2011 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2012 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2013 struct list_head *vmas);
117897f4
TU
2014 int (*init_engines)(struct drm_device *dev);
2015 void (*cleanup_engine)(struct intel_engine_cs *engine);
2016 void (*stop_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2017
2018 /**
2019 * Is the GPU currently considered idle, or busy executing
2020 * userspace requests? Whilst idle, we allow runtime power
2021 * management to power down the hardware and display clocks.
2022 * In order to reduce the effect on performance, there
2023 * is a slight delay before we do so.
2024 */
2025 unsigned int active_engines;
2026 bool awake;
2027
2028 /**
2029 * We leave the user IRQ off as much as possible,
2030 * but this means that requests will finish and never
2031 * be retired once the system goes idle. Set a timer to
2032 * fire periodically while the ring is running. When it
2033 * fires, go retire requests.
2034 */
2035 struct delayed_work retire_work;
2036
2037 /**
2038 * When we detect an idle GPU, we want to turn on
2039 * powersaving features. So once we see that there
2040 * are no more requests outstanding and no more
2041 * arrive within a small period of time, we fire
2042 * off the idle_work.
2043 */
2044 struct delayed_work idle_work;
a83014d3
OM
2045 } gt;
2046
3be60de9
VS
2047 /* perform PHY state sanity checks? */
2048 bool chv_phy_assert[2];
2049
0bdf5a05
TI
2050 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2051
bdf1e7e3
DV
2052 /*
2053 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2054 * will be rejected. Instead look for a better place.
2055 */
77fec556 2056};
1da177e4 2057
2c1792a1
CW
2058static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2059{
091387c1 2060 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2061}
2062
888d0d42
ID
2063static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2064{
2065 return to_i915(dev_get_drvdata(dev));
2066}
2067
33a732f4
AD
2068static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2069{
2070 return container_of(guc, struct drm_i915_private, guc);
2071}
2072
b4ac5afc
DG
2073/* Simple iterator over all initialised engines */
2074#define for_each_engine(engine__, dev_priv__) \
2075 for ((engine__) = &(dev_priv__)->engine[0]; \
2076 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2077 (engine__)++) \
2078 for_each_if (intel_engine_initialized(engine__))
b4519513 2079
c3232b18
DG
2080/* Iterator with engine_id */
2081#define for_each_engine_id(engine__, dev_priv__, id__) \
2082 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2083 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2084 (engine__)++) \
2085 for_each_if (((id__) = (engine__)->id, \
2086 intel_engine_initialized(engine__)))
2087
2088/* Iterator over subset of engines selected by mask */
ee4b6faf 2089#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2090 for ((engine__) = &(dev_priv__)->engine[0]; \
2091 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2092 (engine__)++) \
2093 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2094 intel_engine_initialized(engine__))
ee4b6faf 2095
b1d7e4b4
WF
2096enum hdmi_force_audio {
2097 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2098 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2099 HDMI_AUDIO_AUTO, /* trust EDID */
2100 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2101};
2102
190d6cd5 2103#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2104
37e680a1 2105struct drm_i915_gem_object_ops {
de472664
CW
2106 unsigned int flags;
2107#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2108
37e680a1
CW
2109 /* Interface between the GEM object and its backing storage.
2110 * get_pages() is called once prior to the use of the associated set
2111 * of pages before to binding them into the GTT, and put_pages() is
2112 * called after we no longer need them. As we expect there to be
2113 * associated cost with migrating pages between the backing storage
2114 * and making them available for the GPU (e.g. clflush), we may hold
2115 * onto the pages after they are no longer referenced by the GPU
2116 * in case they may be used again shortly (for example migrating the
2117 * pages to a different memory domain within the GTT). put_pages()
2118 * will therefore most likely be called when the object itself is
2119 * being released or under memory pressure (where we attempt to
2120 * reap pages for the shrinker).
2121 */
2122 int (*get_pages)(struct drm_i915_gem_object *);
2123 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2124
5cc9ed4b
CW
2125 int (*dmabuf_export)(struct drm_i915_gem_object *);
2126 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2127};
2128
a071fa00
DV
2129/*
2130 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2131 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2132 * doesn't mean that the hw necessarily already scans it out, but that any
2133 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2134 *
2135 * We have one bit per pipe and per scanout plane type.
2136 */
d1b9d039
SAK
2137#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2138#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2139#define INTEL_FRONTBUFFER_BITS \
2140 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2141#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2142 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2143#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2144 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2145#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2146 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2147#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2148 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2149#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2150 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2151
673a394b 2152struct drm_i915_gem_object {
c397b908 2153 struct drm_gem_object base;
673a394b 2154
37e680a1
CW
2155 const struct drm_i915_gem_object_ops *ops;
2156
2f633156
BW
2157 /** List of VMAs backed by this object */
2158 struct list_head vma_list;
2159
c1ad11fc
CW
2160 /** Stolen memory for this object, instead of being backed by shmem. */
2161 struct drm_mm_node *stolen;
35c20a60 2162 struct list_head global_list;
673a394b 2163
117897f4 2164 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2165 /** Used in execbuf to temporarily hold a ref */
2166 struct list_head obj_exec_link;
673a394b 2167
8d9d5744 2168 struct list_head batch_pool_link;
493018dc 2169
673a394b 2170 /**
65ce3027
CW
2171 * This is set if the object is on the active lists (has pending
2172 * rendering and so a non-zero seqno), and is not set if it i s on
2173 * inactive (ready to be unbound) list.
673a394b 2174 */
666796da 2175 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2176
2177 /**
2178 * This is set if the object has been written to since last bound
2179 * to the GTT
2180 */
0206e353 2181 unsigned int dirty:1;
778c3544
DV
2182
2183 /**
2184 * Fence register bits (if any) for this object. Will be set
2185 * as needed when mapped into the GTT.
2186 * Protected by dev->struct_mutex.
778c3544 2187 */
4b9de737 2188 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2189
778c3544
DV
2190 /**
2191 * Advice: are the backing pages purgeable?
2192 */
0206e353 2193 unsigned int madv:2;
778c3544 2194
778c3544
DV
2195 /**
2196 * Current tiling mode for the object.
2197 */
0206e353 2198 unsigned int tiling_mode:2;
5d82e3e6
CW
2199 /**
2200 * Whether the tiling parameters for the currently associated fence
2201 * register have changed. Note that for the purposes of tracking
2202 * tiling changes we also treat the unfenced register, the register
2203 * slot that the object occupies whilst it executes a fenced
2204 * command (such as BLT on gen2/3), as a "fence".
2205 */
2206 unsigned int fence_dirty:1;
778c3544 2207
75e9e915
DV
2208 /**
2209 * Is the object at the current location in the gtt mappable and
2210 * fenceable? Used to avoid costly recalculations.
2211 */
0206e353 2212 unsigned int map_and_fenceable:1;
75e9e915 2213
fb7d516a
DV
2214 /**
2215 * Whether the current gtt mapping needs to be mappable (and isn't just
2216 * mappable by accident). Track pin and fault separate for a more
2217 * accurate mappable working set.
2218 */
0206e353 2219 unsigned int fault_mappable:1;
fb7d516a 2220
24f3a8cf
AG
2221 /*
2222 * Is the object to be mapped as read-only to the GPU
2223 * Only honoured if hardware has relevant pte bit
2224 */
2225 unsigned long gt_ro:1;
651d794f 2226 unsigned int cache_level:3;
0f71979a 2227 unsigned int cache_dirty:1;
93dfb40c 2228
a071fa00
DV
2229 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2230
aeecc969 2231 unsigned int has_wc_mmap;
8a0c39b1
TU
2232 unsigned int pin_display;
2233
9da3da66 2234 struct sg_table *pages;
a5570178 2235 int pages_pin_count;
ee286370
CW
2236 struct get_page {
2237 struct scatterlist *sg;
2238 int last;
2239 } get_page;
0a798eb9 2240 void *mapping;
9a70cc2a 2241
b4716185
CW
2242 /** Breadcrumb of last rendering to the buffer.
2243 * There can only be one writer, but we allow for multiple readers.
2244 * If there is a writer that necessarily implies that all other
2245 * read requests are complete - but we may only be lazily clearing
2246 * the read requests. A read request is naturally the most recent
2247 * request on a ring, so we may have two different write and read
2248 * requests on one ring where the write request is older than the
2249 * read request. This allows for the CPU to read from an active
2250 * buffer by only waiting for the write to complete.
2251 * */
666796da 2252 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2253 struct drm_i915_gem_request *last_write_req;
caea7476 2254 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2255 struct drm_i915_gem_request *last_fenced_req;
673a394b 2256
778c3544 2257 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2258 uint32_t stride;
673a394b 2259
80075d49
DV
2260 /** References from framebuffers, locks out tiling changes. */
2261 unsigned long framebuffer_references;
2262
280b713b 2263 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2264 unsigned long *bit_17;
280b713b 2265
5cc9ed4b 2266 union {
6a2c4232
CW
2267 /** for phy allocated objects */
2268 struct drm_dma_handle *phys_handle;
2269
5cc9ed4b
CW
2270 struct i915_gem_userptr {
2271 uintptr_t ptr;
2272 unsigned read_only :1;
2273 unsigned workers :4;
2274#define I915_GEM_USERPTR_MAX_WORKERS 15
2275
ad46cb53
CW
2276 struct i915_mm_struct *mm;
2277 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2278 struct work_struct *work;
2279 } userptr;
2280 };
2281};
62b8b215 2282#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2283
b9bcd14a
CW
2284static inline bool
2285i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2286{
2287 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2288}
2289
85d1225e
DG
2290/*
2291 * Optimised SGL iterator for GEM objects
2292 */
2293static __always_inline struct sgt_iter {
2294 struct scatterlist *sgp;
2295 union {
2296 unsigned long pfn;
2297 dma_addr_t dma;
2298 };
2299 unsigned int curr;
2300 unsigned int max;
2301} __sgt_iter(struct scatterlist *sgl, bool dma) {
2302 struct sgt_iter s = { .sgp = sgl };
2303
2304 if (s.sgp) {
2305 s.max = s.curr = s.sgp->offset;
2306 s.max += s.sgp->length;
2307 if (dma)
2308 s.dma = sg_dma_address(s.sgp);
2309 else
2310 s.pfn = page_to_pfn(sg_page(s.sgp));
2311 }
2312
2313 return s;
2314}
2315
63d15326
DG
2316/**
2317 * __sg_next - return the next scatterlist entry in a list
2318 * @sg: The current sg entry
2319 *
2320 * Description:
2321 * If the entry is the last, return NULL; otherwise, step to the next
2322 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2323 * otherwise just return the pointer to the current element.
2324 **/
2325static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2326{
2327#ifdef CONFIG_DEBUG_SG
2328 BUG_ON(sg->sg_magic != SG_MAGIC);
2329#endif
2330 return sg_is_last(sg) ? NULL :
2331 likely(!sg_is_chain(++sg)) ? sg :
2332 sg_chain_ptr(sg);
2333}
2334
85d1225e
DG
2335/**
2336 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2337 * @__dmap: DMA address (output)
2338 * @__iter: 'struct sgt_iter' (iterator state, internal)
2339 * @__sgt: sg_table to iterate over (input)
2340 */
2341#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2342 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2343 ((__dmap) = (__iter).dma + (__iter).curr); \
2344 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2345 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2346
2347/**
2348 * for_each_sgt_page - iterate over the pages of the given sg_table
2349 * @__pp: page pointer (output)
2350 * @__iter: 'struct sgt_iter' (iterator state, internal)
2351 * @__sgt: sg_table to iterate over (input)
2352 */
2353#define for_each_sgt_page(__pp, __iter, __sgt) \
2354 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2355 ((__pp) = (__iter).pfn == 0 ? NULL : \
2356 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2357 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2358 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2359
673a394b
EA
2360/**
2361 * Request queue structure.
2362 *
2363 * The request queue allows us to note sequence numbers that have been emitted
2364 * and may be associated with active buffers to be retired.
2365 *
97b2a6a1
JH
2366 * By keeping this list, we can avoid having to do questionable sequence
2367 * number comparisons on buffer last_read|write_seqno. It also allows an
2368 * emission time to be associated with the request for tracking how far ahead
2369 * of the GPU the submission is.
b3a38998
NH
2370 *
2371 * The requests are reference counted, so upon creation they should have an
2372 * initial reference taken using kref_init
673a394b
EA
2373 */
2374struct drm_i915_gem_request {
abfe262a
JH
2375 struct kref ref;
2376
852835f3 2377 /** On Which ring this request was generated */
efab6d8d 2378 struct drm_i915_private *i915;
4a570db5 2379 struct intel_engine_cs *engine;
b3850855 2380 struct intel_signal_node signaling;
852835f3 2381
821485dc
CW
2382 /** GEM sequence number associated with the previous request,
2383 * when the HWS breadcrumb is equal to this the GPU is processing
2384 * this request.
2385 */
2386 u32 previous_seqno;
2387
2388 /** GEM sequence number associated with this request,
2389 * when the HWS breadcrumb is equal or greater than this the GPU
2390 * has finished processing this request.
2391 */
2392 u32 seqno;
673a394b 2393
7d736f4f
MK
2394 /** Position in the ringbuffer of the start of the request */
2395 u32 head;
2396
72f95afa
NH
2397 /**
2398 * Position in the ringbuffer of the start of the postfix.
2399 * This is required to calculate the maximum available ringbuffer
2400 * space without overwriting the postfix.
2401 */
2402 u32 postfix;
2403
2404 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2405 u32 tail;
2406
0251a963
CW
2407 /** Preallocate space in the ringbuffer for the emitting the request */
2408 u32 reserved_space;
2409
b3a38998 2410 /**
a8c6ecb3 2411 * Context and ring buffer related to this request
b3a38998
NH
2412 * Contexts are refcounted, so when this request is associated with a
2413 * context, we must increment the context's refcount, to guarantee that
2414 * it persists while any request is linked to it. Requests themselves
2415 * are also refcounted, so the request will only be freed when the last
2416 * reference to it is dismissed, and the code in
2417 * i915_gem_request_free() will then decrement the refcount on the
2418 * context.
2419 */
e2efd130 2420 struct i915_gem_context *ctx;
98e1bd4a 2421 struct intel_ringbuffer *ringbuf;
0e50e96b 2422
a16a4052
CW
2423 /**
2424 * Context related to the previous request.
2425 * As the contexts are accessed by the hardware until the switch is
2426 * completed to a new context, the hardware may still be writing
2427 * to the context object after the breadcrumb is visible. We must
2428 * not unpin/unbind/prune that object whilst still active and so
2429 * we keep the previous context pinned until the following (this)
2430 * request is retired.
2431 */
e2efd130 2432 struct i915_gem_context *previous_context;
a16a4052 2433
dc4be607
JH
2434 /** Batch buffer related to this request if any (used for
2435 error state dump only) */
7d736f4f
MK
2436 struct drm_i915_gem_object *batch_obj;
2437
673a394b
EA
2438 /** Time at which this request was emitted, in jiffies. */
2439 unsigned long emitted_jiffies;
2440
b962442e 2441 /** global list entry for this request */
673a394b 2442 struct list_head list;
b962442e 2443
f787a5f5 2444 struct drm_i915_file_private *file_priv;
b962442e
EA
2445 /** file_priv list entry for this request */
2446 struct list_head client_list;
67e2937b 2447
071c92de
MK
2448 /** process identifier submitting this request */
2449 struct pid *pid;
2450
6d3d8274
NH
2451 /**
2452 * The ELSP only accepts two elements at a time, so we queue
2453 * context/tail pairs on a given queue (ring->execlist_queue) until the
2454 * hardware is available. The queue serves a double purpose: we also use
2455 * it to keep track of the up to 2 contexts currently in the hardware
2456 * (usually one in execution and the other queued up by the GPU): We
2457 * only remove elements from the head of the queue when the hardware
2458 * informs us that an element has been completed.
2459 *
2460 * All accesses to the queue are mediated by a spinlock
2461 * (ring->execlist_lock).
2462 */
2463
2464 /** Execlist link in the submission queue.*/
2465 struct list_head execlist_link;
2466
2467 /** Execlists no. of times this request has been sent to the ELSP */
2468 int elsp_submitted;
2469
a3d12761
TU
2470 /** Execlists context hardware id. */
2471 unsigned ctx_hw_id;
673a394b
EA
2472};
2473
26827088
DG
2474struct drm_i915_gem_request * __must_check
2475i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2476 struct i915_gem_context *ctx);
abfe262a 2477void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2478int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2479 struct drm_file *file);
abfe262a 2480
b793a00a
JH
2481static inline uint32_t
2482i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2483{
2484 return req ? req->seqno : 0;
2485}
2486
2487static inline struct intel_engine_cs *
666796da 2488i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2489{
4a570db5 2490 return req ? req->engine : NULL;
b793a00a
JH
2491}
2492
b2cfe0ab 2493static inline struct drm_i915_gem_request *
abfe262a
JH
2494i915_gem_request_reference(struct drm_i915_gem_request *req)
2495{
b2cfe0ab
CW
2496 if (req)
2497 kref_get(&req->ref);
2498 return req;
abfe262a
JH
2499}
2500
2501static inline void
2502i915_gem_request_unreference(struct drm_i915_gem_request *req)
2503{
2504 kref_put(&req->ref, i915_gem_request_free);
2505}
2506
2507static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2508 struct drm_i915_gem_request *src)
2509{
2510 if (src)
2511 i915_gem_request_reference(src);
2512
2513 if (*pdst)
2514 i915_gem_request_unreference(*pdst);
2515
2516 *pdst = src;
2517}
2518
1b5a433a
JH
2519/*
2520 * XXX: i915_gem_request_completed should be here but currently needs the
2521 * definition of i915_seqno_passed() which is below. It will be moved in
2522 * a later patch when the call to i915_seqno_passed() is obsoleted...
2523 */
2524
351e3db2
BV
2525/*
2526 * A command that requires special handling by the command parser.
2527 */
2528struct drm_i915_cmd_descriptor {
2529 /*
2530 * Flags describing how the command parser processes the command.
2531 *
2532 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2533 * a length mask if not set
2534 * CMD_DESC_SKIP: The command is allowed but does not follow the
2535 * standard length encoding for the opcode range in
2536 * which it falls
2537 * CMD_DESC_REJECT: The command is never allowed
2538 * CMD_DESC_REGISTER: The command should be checked against the
2539 * register whitelist for the appropriate ring
2540 * CMD_DESC_MASTER: The command is allowed if the submitting process
2541 * is the DRM master
2542 */
2543 u32 flags;
2544#define CMD_DESC_FIXED (1<<0)
2545#define CMD_DESC_SKIP (1<<1)
2546#define CMD_DESC_REJECT (1<<2)
2547#define CMD_DESC_REGISTER (1<<3)
2548#define CMD_DESC_BITMASK (1<<4)
2549#define CMD_DESC_MASTER (1<<5)
2550
2551 /*
2552 * The command's unique identification bits and the bitmask to get them.
2553 * This isn't strictly the opcode field as defined in the spec and may
2554 * also include type, subtype, and/or subop fields.
2555 */
2556 struct {
2557 u32 value;
2558 u32 mask;
2559 } cmd;
2560
2561 /*
2562 * The command's length. The command is either fixed length (i.e. does
2563 * not include a length field) or has a length field mask. The flag
2564 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2565 * a length mask. All command entries in a command table must include
2566 * length information.
2567 */
2568 union {
2569 u32 fixed;
2570 u32 mask;
2571 } length;
2572
2573 /*
2574 * Describes where to find a register address in the command to check
2575 * against the ring's register whitelist. Only valid if flags has the
2576 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2577 *
2578 * A non-zero step value implies that the command may access multiple
2579 * registers in sequence (e.g. LRI), in that case step gives the
2580 * distance in dwords between individual offset fields.
351e3db2
BV
2581 */
2582 struct {
2583 u32 offset;
2584 u32 mask;
6a65c5b9 2585 u32 step;
351e3db2
BV
2586 } reg;
2587
2588#define MAX_CMD_DESC_BITMASKS 3
2589 /*
2590 * Describes command checks where a particular dword is masked and
2591 * compared against an expected value. If the command does not match
2592 * the expected value, the parser rejects it. Only valid if flags has
2593 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2594 * are valid.
d4d48035
BV
2595 *
2596 * If the check specifies a non-zero condition_mask then the parser
2597 * only performs the check when the bits specified by condition_mask
2598 * are non-zero.
351e3db2
BV
2599 */
2600 struct {
2601 u32 offset;
2602 u32 mask;
2603 u32 expected;
d4d48035
BV
2604 u32 condition_offset;
2605 u32 condition_mask;
351e3db2
BV
2606 } bits[MAX_CMD_DESC_BITMASKS];
2607};
2608
2609/*
2610 * A table of commands requiring special handling by the command parser.
2611 *
2612 * Each ring has an array of tables. Each table consists of an array of command
2613 * descriptors, which must be sorted with command opcodes in ascending order.
2614 */
2615struct drm_i915_cmd_table {
2616 const struct drm_i915_cmd_descriptor *table;
2617 int count;
2618};
2619
dbbe9127 2620/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2621#define __I915__(p) ({ \
2622 struct drm_i915_private *__p; \
2623 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2624 __p = (struct drm_i915_private *)p; \
2625 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2626 __p = to_i915((struct drm_device *)p); \
2627 else \
2628 BUILD_BUG(); \
2629 __p; \
2630})
dbbe9127 2631#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2632#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2633#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2634
e87a005d 2635#define REVID_FOREVER 0xff
091387c1 2636#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2637
2638#define GEN_FOREVER (0)
2639/*
2640 * Returns true if Gen is in inclusive range [Start, End].
2641 *
2642 * Use GEN_FOREVER for unbound start and or end.
2643 */
2644#define IS_GEN(p, s, e) ({ \
2645 unsigned int __s = (s), __e = (e); \
2646 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2647 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2648 if ((__s) != GEN_FOREVER) \
2649 __s = (s) - 1; \
2650 if ((__e) == GEN_FOREVER) \
2651 __e = BITS_PER_LONG - 1; \
2652 else \
2653 __e = (e) - 1; \
2654 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2655})
2656
e87a005d
JN
2657/*
2658 * Return true if revision is in range [since,until] inclusive.
2659 *
2660 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2661 */
2662#define IS_REVID(p, since, until) \
2663 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2664
87f1f465
CW
2665#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2666#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2667#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2668#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2669#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2670#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2671#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2672#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2673#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2674#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2675#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2676#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2677#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2678#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2679#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2680#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2681#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2682#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2683#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2684 INTEL_DEVID(dev) == 0x0152 || \
2685 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2686#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2687#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2688#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2689#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2690#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2691#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2692#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2693#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2694#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2695 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2696#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2697 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2698 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2699 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2700/* ULX machines are also considered ULT. */
2701#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2702 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2703#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2704 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2705#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2706 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2707#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2708 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2709/* ULX machines are also considered ULT. */
87f1f465
CW
2710#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2711 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2712#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2713 INTEL_DEVID(dev) == 0x1913 || \
2714 INTEL_DEVID(dev) == 0x1916 || \
2715 INTEL_DEVID(dev) == 0x1921 || \
2716 INTEL_DEVID(dev) == 0x1926)
2717#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2718 INTEL_DEVID(dev) == 0x1915 || \
2719 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2720#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2721 INTEL_DEVID(dev) == 0x5913 || \
2722 INTEL_DEVID(dev) == 0x5916 || \
2723 INTEL_DEVID(dev) == 0x5921 || \
2724 INTEL_DEVID(dev) == 0x5926)
2725#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2726 INTEL_DEVID(dev) == 0x5915 || \
2727 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2728#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2729 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2730#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2731 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2732
b833d685 2733#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2734
ef712bb4
JN
2735#define SKL_REVID_A0 0x0
2736#define SKL_REVID_B0 0x1
2737#define SKL_REVID_C0 0x2
2738#define SKL_REVID_D0 0x3
2739#define SKL_REVID_E0 0x4
2740#define SKL_REVID_F0 0x5
2741
e87a005d
JN
2742#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2743
ef712bb4 2744#define BXT_REVID_A0 0x0
fffda3f4 2745#define BXT_REVID_A1 0x1
ef712bb4
JN
2746#define BXT_REVID_B0 0x3
2747#define BXT_REVID_C0 0x9
6c74c87f 2748
e87a005d
JN
2749#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2750
c033a37c
MK
2751#define KBL_REVID_A0 0x0
2752#define KBL_REVID_B0 0x1
fe905819
MK
2753#define KBL_REVID_C0 0x2
2754#define KBL_REVID_D0 0x3
2755#define KBL_REVID_E0 0x4
c033a37c
MK
2756
2757#define IS_KBL_REVID(p, since, until) \
2758 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2759
85436696
JB
2760/*
2761 * The genX designation typically refers to the render engine, so render
2762 * capability related checks should use IS_GEN, while display and other checks
2763 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2764 * chips, etc.).
2765 */
ae5702d2
TU
2766#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2767#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2768#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2769#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2770#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2771#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2772#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2773#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2774
a19d6ff2
TU
2775#define ENGINE_MASK(id) BIT(id)
2776#define RENDER_RING ENGINE_MASK(RCS)
2777#define BSD_RING ENGINE_MASK(VCS)
2778#define BLT_RING ENGINE_MASK(BCS)
2779#define VEBOX_RING ENGINE_MASK(VECS)
2780#define BSD2_RING ENGINE_MASK(VCS2)
2781#define ALL_ENGINES (~0)
2782
2783#define HAS_ENGINE(dev_priv, id) \
2784 (INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id))
2785
2786#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2787#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2788#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2789#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2790
63c42e56 2791#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2792#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2793#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2794#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2795 HAS_EDRAM(dev))
cae5852d
ZN
2796#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2797
254f965c 2798#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2799#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2800#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2801#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2802#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2803
05394f39 2804#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2805#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2806
b45305fc
DV
2807/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2808#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2809
2810/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2811#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2812 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2813 IS_SKL_GT3(dev_priv) || \
2814 IS_SKL_GT4(dev_priv))
185c66e5 2815
4e6b788c
DV
2816/*
2817 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2818 * even when in MSI mode. This results in spurious interrupt warnings if the
2819 * legacy irq no. is shared with another device. The kernel then disables that
2820 * interrupt source and so prevents the other device from working properly.
2821 */
2822#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2823#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2824
cae5852d
ZN
2825/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2826 * rows, which changed the alignment requirements and fence programming.
2827 */
2828#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2829 IS_I915GM(dev)))
cae5852d
ZN
2830#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2831#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2832
2833#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2834#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2835#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2836
dbf7786e 2837#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2838
0c9b3715
JN
2839#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2840 INTEL_INFO(dev)->gen >= 9)
2841
dd93be58 2842#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2843#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2844#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2845 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2846 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2847#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2848 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2849 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2850 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2851#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2852#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2853
7b403ffb 2854#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2855
1a3d1898
DG
2856/*
2857 * For now, anything with a GuC requires uCode loading, and then supports
2858 * command submission once loaded. But these are logically independent
2859 * properties, so we have separate macros to test them.
2860 */
6f8be280 2861#define HAS_GUC(dev) (IS_GEN9(dev))
1a3d1898
DG
2862#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2863#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2864
a9ed33ca
AJ
2865#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2866 INTEL_INFO(dev)->gen >= 8)
2867
97d3308a 2868#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2869 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2870 !IS_BROXTON(dev))
97d3308a 2871
33e141ed 2872#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2873
17a303ec
PZ
2874#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2875#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2876#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2877#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2878#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2879#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2880#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2881#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2882#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2883#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2884#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2885
f2fbc690 2886#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2887#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2888#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2889#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2890#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2891#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2892#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2893#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2894#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2895
666a4537
WB
2896#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2897 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2898
040d2baa
BW
2899/* DPF == dynamic parity feature */
2900#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2901#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2902
c8735b0c 2903#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2904#define GEN9_FREQ_SCALER 3
c8735b0c 2905
05394f39
CW
2906#include "i915_trace.h"
2907
1751fcf9
ML
2908extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2909extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2910
c033666a
CW
2911int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2912 int enable_ppgtt);
0e4ca100 2913
0673ad47 2914/* i915_drv.c */
d15d7538
ID
2915void __printf(3, 4)
2916__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2917 const char *fmt, ...);
2918
2919#define i915_report_error(dev_priv, fmt, ...) \
2920 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2921
c43b5634 2922#ifdef CONFIG_COMPAT
0d6aa60b
DA
2923extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2924 unsigned long arg);
c43b5634 2925#endif
dc97997a
CW
2926extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2927extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2928extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2929extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2930extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2931extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2932extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2933extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2934extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2935int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2936
77913b39 2937/* intel_hotplug.c */
91d14251
TU
2938void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2939 u32 pin_mask, u32 long_mask);
77913b39
JN
2940void intel_hpd_init(struct drm_i915_private *dev_priv);
2941void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2942void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2943bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2944
1da177e4 2945/* i915_irq.c */
26a02b8f
CW
2946static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2947{
2948 unsigned long delay;
2949
2950 if (unlikely(!i915.enable_hangcheck))
2951 return;
2952
2953 /* Don't continually defer the hangcheck so that it is always run at
2954 * least once after work has been scheduled on any ring. Otherwise,
2955 * we will ignore a hung ring if a second ring is kept busy.
2956 */
2957
2958 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2959 queue_delayed_work(system_long_wq,
2960 &dev_priv->gpu_error.hangcheck_work, delay);
2961}
2962
58174462 2963__printf(3, 4)
c033666a
CW
2964void i915_handle_error(struct drm_i915_private *dev_priv,
2965 u32 engine_mask,
58174462 2966 const char *fmt, ...);
1da177e4 2967
b963291c 2968extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2969int intel_irq_install(struct drm_i915_private *dev_priv);
2970void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2971
dc97997a
CW
2972extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2973extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2974 bool restore_forcewake);
dc97997a 2975extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2976extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2977extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2978extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2979extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2980 bool restore);
48c1026a 2981const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2982void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2983 enum forcewake_domains domains);
59bad947 2984void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2985 enum forcewake_domains domains);
a6111f7b
CW
2986/* Like above but the caller must manage the uncore.lock itself.
2987 * Must be used with I915_READ_FW and friends.
2988 */
2989void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2990 enum forcewake_domains domains);
2991void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2992 enum forcewake_domains domains);
3accaf7e
MK
2993u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2994
59bad947 2995void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2996
1758b90e
CW
2997int intel_wait_for_register(struct drm_i915_private *dev_priv,
2998 i915_reg_t reg,
2999 const u32 mask,
3000 const u32 value,
3001 const unsigned long timeout_ms);
3002int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3003 i915_reg_t reg,
3004 const u32 mask,
3005 const u32 value,
3006 const unsigned long timeout_ms);
3007
0ad35fed
ZW
3008static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3009{
3010 return dev_priv->gvt.initialized;
3011}
3012
c033666a 3013static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3014{
c033666a 3015 return dev_priv->vgpu.active;
cf9d2890 3016}
b1f14ad0 3017
7c463586 3018void
50227e1c 3019i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3020 u32 status_mask);
7c463586
KP
3021
3022void
50227e1c 3023i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3024 u32 status_mask);
7c463586 3025
f8b79e58
ID
3026void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3027void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3028void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3029 uint32_t mask,
3030 uint32_t bits);
fbdedaea
VS
3031void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3032 uint32_t interrupt_mask,
3033 uint32_t enabled_irq_mask);
3034static inline void
3035ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3036{
3037 ilk_update_display_irq(dev_priv, bits, bits);
3038}
3039static inline void
3040ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3041{
3042 ilk_update_display_irq(dev_priv, bits, 0);
3043}
013d3752
VS
3044void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3045 enum pipe pipe,
3046 uint32_t interrupt_mask,
3047 uint32_t enabled_irq_mask);
3048static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3049 enum pipe pipe, uint32_t bits)
3050{
3051 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3052}
3053static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3054 enum pipe pipe, uint32_t bits)
3055{
3056 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3057}
47339cd9
DV
3058void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3059 uint32_t interrupt_mask,
3060 uint32_t enabled_irq_mask);
14443261
VS
3061static inline void
3062ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3063{
3064 ibx_display_interrupt_update(dev_priv, bits, bits);
3065}
3066static inline void
3067ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3068{
3069 ibx_display_interrupt_update(dev_priv, bits, 0);
3070}
3071
673a394b 3072/* i915_gem.c */
673a394b
EA
3073int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3074 struct drm_file *file_priv);
3075int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3076 struct drm_file *file_priv);
3077int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3078 struct drm_file *file_priv);
3079int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3080 struct drm_file *file_priv);
de151cf6
JB
3081int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3082 struct drm_file *file_priv);
673a394b
EA
3083int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3084 struct drm_file *file_priv);
3085int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3086 struct drm_file *file_priv);
ba8b7ccb 3087void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 3088 struct drm_i915_gem_request *req);
5f19e2bf 3089int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 3090 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 3091 struct list_head *vmas);
673a394b
EA
3092int i915_gem_execbuffer(struct drm_device *dev, void *data,
3093 struct drm_file *file_priv);
76446cac
JB
3094int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
673a394b
EA
3096int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
199adf40
BW
3098int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3099 struct drm_file *file);
3100int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3101 struct drm_file *file);
673a394b
EA
3102int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3103 struct drm_file *file_priv);
3ef94daa
CW
3104int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file_priv);
673a394b
EA
3106int i915_gem_set_tiling(struct drm_device *dev, void *data,
3107 struct drm_file *file_priv);
3108int i915_gem_get_tiling(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
72778cb2 3110void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3111int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3112 struct drm_file *file);
5a125c3c
EA
3113int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3114 struct drm_file *file_priv);
23ba4fd0
BW
3115int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3116 struct drm_file *file_priv);
d64aa096
ID
3117void i915_gem_load_init(struct drm_device *dev);
3118void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3119void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3120int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3121
42dcedd4
CW
3122void *i915_gem_object_alloc(struct drm_device *dev);
3123void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3124void i915_gem_object_init(struct drm_i915_gem_object *obj,
3125 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3126struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3127 size_t size);
ea70299d
DG
3128struct drm_i915_gem_object *i915_gem_object_create_from_data(
3129 struct drm_device *dev, const void *data, size_t size);
673a394b 3130void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 3131void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 3132
0875546c
DV
3133/* Flags used by pin/bind&friends. */
3134#define PIN_MAPPABLE (1<<0)
3135#define PIN_NONBLOCK (1<<1)
3136#define PIN_GLOBAL (1<<2)
3137#define PIN_OFFSET_BIAS (1<<3)
3138#define PIN_USER (1<<4)
3139#define PIN_UPDATE (1<<5)
101b506a
MT
3140#define PIN_ZONE_4G (1<<6)
3141#define PIN_HIGH (1<<7)
506a8e87 3142#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3143#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3144int __must_check
3145i915_gem_object_pin(struct drm_i915_gem_object *obj,
3146 struct i915_address_space *vm,
3147 uint32_t alignment,
3148 uint64_t flags);
3149int __must_check
3150i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3151 const struct i915_ggtt_view *view,
3152 uint32_t alignment,
3153 uint64_t flags);
fe14d5f4
TU
3154
3155int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3156 u32 flags);
d0710abb 3157void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3158int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3159/*
3160 * BEWARE: Do not use the function below unless you can _absolutely_
3161 * _guarantee_ VMA in question is _not in use_ anywhere.
3162 */
3163int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3164int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3165void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3166void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3167
4c914c0c
BV
3168int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3169 int *needs_clflush);
3170
37e680a1 3171int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3172
3173static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3174{
ee286370
CW
3175 return sg->length >> PAGE_SHIFT;
3176}
67d5a50c 3177
033908ae
DG
3178struct page *
3179i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3180
341be1cd
CW
3181static inline dma_addr_t
3182i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3183{
3184 if (n < obj->get_page.last) {
3185 obj->get_page.sg = obj->pages->sgl;
3186 obj->get_page.last = 0;
3187 }
3188
3189 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3190 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3191 if (unlikely(sg_is_chain(obj->get_page.sg)))
3192 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3193 }
3194
3195 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3196}
3197
ee286370
CW
3198static inline struct page *
3199i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3200{
ee286370
CW
3201 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3202 return NULL;
67d5a50c 3203
ee286370
CW
3204 if (n < obj->get_page.last) {
3205 obj->get_page.sg = obj->pages->sgl;
3206 obj->get_page.last = 0;
3207 }
67d5a50c 3208
ee286370
CW
3209 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3210 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3211 if (unlikely(sg_is_chain(obj->get_page.sg)))
3212 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3213 }
67d5a50c 3214
ee286370 3215 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3216}
ee286370 3217
a5570178
CW
3218static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3219{
3220 BUG_ON(obj->pages == NULL);
3221 obj->pages_pin_count++;
3222}
0a798eb9 3223
a5570178
CW
3224static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3225{
3226 BUG_ON(obj->pages_pin_count == 0);
3227 obj->pages_pin_count--;
3228}
3229
0a798eb9
CW
3230/**
3231 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3232 * @obj - the object to map into kernel address space
3233 *
3234 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3235 * pages and then returns a contiguous mapping of the backing storage into
3236 * the kernel address space.
3237 *
8305216f
DG
3238 * The caller must hold the struct_mutex, and is responsible for calling
3239 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3240 *
8305216f
DG
3241 * Returns the pointer through which to access the mapped object, or an
3242 * ERR_PTR() on error.
0a798eb9
CW
3243 */
3244void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3245
3246/**
3247 * i915_gem_object_unpin_map - releases an earlier mapping
3248 * @obj - the object to unmap
3249 *
3250 * After pinning the object and mapping its pages, once you are finished
3251 * with your access, call i915_gem_object_unpin_map() to release the pin
3252 * upon the mapping. Once the pin count reaches zero, that mapping may be
3253 * removed.
3254 *
3255 * The caller must hold the struct_mutex.
3256 */
3257static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3258{
3259 lockdep_assert_held(&obj->base.dev->struct_mutex);
3260 i915_gem_object_unpin_pages(obj);
3261}
3262
54cf91dc 3263int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3264int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3265 struct intel_engine_cs *to,
3266 struct drm_i915_gem_request **to_req);
e2d05a8b 3267void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3268 struct drm_i915_gem_request *req);
ff72145b
DA
3269int i915_gem_dumb_create(struct drm_file *file_priv,
3270 struct drm_device *dev,
3271 struct drm_mode_create_dumb *args);
da6b51d0
DA
3272int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3273 uint32_t handle, uint64_t *offset);
85d1225e
DG
3274
3275void i915_gem_track_fb(struct drm_i915_gem_object *old,
3276 struct drm_i915_gem_object *new,
3277 unsigned frontbuffer_bits);
3278
f787a5f5
CW
3279/**
3280 * Returns true if seq1 is later than seq2.
3281 */
3282static inline bool
3283i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3284{
3285 return (int32_t)(seq1 - seq2) >= 0;
3286}
3287
f69a02c9 3288static inline bool i915_gem_request_started(const struct drm_i915_gem_request *req)
821485dc 3289{
1b7744e7 3290 return i915_seqno_passed(intel_engine_get_seqno(req->engine),
c04e0f3b 3291 req->previous_seqno);
821485dc
CW
3292}
3293
f69a02c9 3294static inline bool i915_gem_request_completed(const struct drm_i915_gem_request *req)
1b5a433a 3295{
1b7744e7 3296 return i915_seqno_passed(intel_engine_get_seqno(req->engine),
c04e0f3b 3297 req->seqno);
1b5a433a
JH
3298}
3299
f69a02c9
CW
3300bool __i915_spin_request(const struct drm_i915_gem_request *request,
3301 int state, unsigned long timeout_us);
3302static inline bool i915_spin_request(const struct drm_i915_gem_request *request,
3303 int state, unsigned long timeout_us)
3304{
3305 return (i915_gem_request_started(request) &&
3306 __i915_spin_request(request, state, timeout_us));
3307}
3308
c033666a 3309int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3310int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3311
8d9fc7fd 3312struct drm_i915_gem_request *
0bc40be8 3313i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3314
67d97da3 3315void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3316void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3317
c19ae989
CW
3318static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3319{
3320 return atomic_read(&error->reset_counter);
3321}
3322
3323static inline bool __i915_reset_in_progress(u32 reset)
3324{
3325 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3326}
3327
3328static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3329{
3330 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3331}
3332
3333static inline bool __i915_terminally_wedged(u32 reset)
3334{
3335 return unlikely(reset & I915_WEDGED);
3336}
3337
1f83fee0
DV
3338static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3339{
c19ae989
CW
3340 return __i915_reset_in_progress(i915_reset_counter(error));
3341}
3342
3343static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3344{
3345 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3346}
3347
3348static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3349{
c19ae989 3350 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3351}
3352
3353static inline u32 i915_reset_count(struct i915_gpu_error *error)
3354{
c19ae989 3355 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3356}
a71d8d94 3357
069efc1d 3358void i915_gem_reset(struct drm_device *dev);
000433b6 3359bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3360int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3361int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3362int __must_check i915_gem_init_hw(struct drm_device *dev);
3363void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3364void i915_gem_cleanup_engines(struct drm_device *dev);
6e5a5beb 3365int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
45c5f202 3366int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3367void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3368 struct drm_i915_gem_object *batch_obj,
3369 bool flush_caches);
75289874 3370#define i915_add_request(req) \
fcfa423c 3371 __i915_add_request(req, NULL, true)
75289874 3372#define i915_add_request_no_flush(req) \
fcfa423c 3373 __i915_add_request(req, NULL, false)
9c654818 3374int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3375 bool interruptible,
3376 s64 *timeout,
2e1b8730 3377 struct intel_rps_client *rps);
a4b3a571 3378int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3379int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3380int __must_check
2e2f351d
CW
3381i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3382 bool readonly);
3383int __must_check
2021746e
CW
3384i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3385 bool write);
3386int __must_check
dabdfe02
CW
3387i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3388int __must_check
2da3b9b9
CW
3389i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3390 u32 alignment,
e6617330
TU
3391 const struct i915_ggtt_view *view);
3392void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3393 const struct i915_ggtt_view *view);
00731155 3394int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3395 int align);
b29c19b6 3396int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3397void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3398
0fa87796
ID
3399uint32_t
3400i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3401uint32_t
d865110c
ID
3402i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3403 int tiling_mode, bool fenced);
467cffba 3404
e4ffd173
CW
3405int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3406 enum i915_cache_level cache_level);
3407
1286ff73
DV
3408struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3409 struct dma_buf *dma_buf);
3410
3411struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3412 struct drm_gem_object *gem_obj, int flags);
3413
088e0df4
MT
3414u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3415 const struct i915_ggtt_view *view);
3416u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3417 struct i915_address_space *vm);
3418static inline u64
ec7adb6e 3419i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3420{
9abc4648 3421 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3422}
ec7adb6e 3423
a70a3148 3424bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3425bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3426 const struct i915_ggtt_view *view);
a70a3148 3427bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3428 struct i915_address_space *vm);
fe14d5f4 3429
fe14d5f4 3430struct i915_vma *
ec7adb6e
JL
3431i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3432 struct i915_address_space *vm);
3433struct i915_vma *
3434i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3435 const struct i915_ggtt_view *view);
fe14d5f4 3436
accfef2e
BW
3437struct i915_vma *
3438i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3439 struct i915_address_space *vm);
3440struct i915_vma *
3441i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3442 const struct i915_ggtt_view *view);
5c2abbea 3443
ec7adb6e
JL
3444static inline struct i915_vma *
3445i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3446{
3447 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3448}
ec7adb6e 3449bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3450
a70a3148 3451/* Some GGTT VM helpers */
841cd773
DV
3452static inline struct i915_hw_ppgtt *
3453i915_vm_to_ppgtt(struct i915_address_space *vm)
3454{
841cd773
DV
3455 return container_of(vm, struct i915_hw_ppgtt, base);
3456}
3457
3458
a70a3148
BW
3459static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3460{
9abc4648 3461 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3462}
3463
8da32727
TU
3464unsigned long
3465i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3466
3467static inline int __must_check
3468i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3469 uint32_t alignment,
1ec9e26d 3470 unsigned flags)
c37e2204 3471{
72e96d64
JL
3472 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3473 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3474
3475 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3476 alignment, flags | PIN_GLOBAL);
c37e2204 3477}
a70a3148 3478
e6617330
TU
3479void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3480 const struct i915_ggtt_view *view);
3481static inline void
3482i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3483{
3484 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3485}
b287110e 3486
41a36b73
DV
3487/* i915_gem_fence.c */
3488int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3489int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3490
3491bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3492void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3493
3494void i915_gem_restore_fences(struct drm_device *dev);
3495
7f96ecaf
DV
3496void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3497void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3498void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3499
254f965c 3500/* i915_gem_context.c */
8245be31 3501int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3502void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3503void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3504void i915_gem_context_reset(struct drm_device *dev);
e422b888 3505int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3506void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3507int i915_switch_context(struct drm_i915_gem_request *req);
dce3271b 3508void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3509struct drm_i915_gem_object *
3510i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3511struct i915_gem_context *
3512i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3513
3514static inline struct i915_gem_context *
3515i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3516{
3517 struct i915_gem_context *ctx;
3518
091387c1 3519 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3520
3521 ctx = idr_find(&file_priv->context_idr, id);
3522 if (!ctx)
3523 return ERR_PTR(-ENOENT);
3524
3525 return ctx;
3526}
3527
e2efd130 3528static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
dce3271b 3529{
691e6415 3530 kref_get(&ctx->ref);
dce3271b
MK
3531}
3532
e2efd130 3533static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
dce3271b 3534{
091387c1 3535 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3536 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3537}
3538
e2efd130 3539static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3540{
821d66dd 3541 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3542}
3543
84624813
BW
3544int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3545 struct drm_file *file);
3546int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3547 struct drm_file *file);
c9dc0f35
CW
3548int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3549 struct drm_file *file_priv);
3550int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3551 struct drm_file *file_priv);
d538704b
CW
3552int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3553 struct drm_file *file);
1286ff73 3554
679845ed
BW
3555/* i915_gem_evict.c */
3556int __must_check i915_gem_evict_something(struct drm_device *dev,
3557 struct i915_address_space *vm,
3558 int min_size,
3559 unsigned alignment,
3560 unsigned cache_level,
d23db88c
CW
3561 unsigned long start,
3562 unsigned long end,
1ec9e26d 3563 unsigned flags);
506a8e87 3564int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3565int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3566
0260c420 3567/* belongs in i915_gem_gtt.h */
c033666a 3568static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3569{
c033666a 3570 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3571 intel_gtt_chipset_flush();
3572}
246cbfb5 3573
9797fbfb 3574/* i915_gem_stolen.c */
d713fd49
PZ
3575int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3576 struct drm_mm_node *node, u64 size,
3577 unsigned alignment);
a9da512b
PZ
3578int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3579 struct drm_mm_node *node, u64 size,
3580 unsigned alignment, u64 start,
3581 u64 end);
d713fd49
PZ
3582void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3583 struct drm_mm_node *node);
9797fbfb
CW
3584int i915_gem_init_stolen(struct drm_device *dev);
3585void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3586struct drm_i915_gem_object *
3587i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3588struct drm_i915_gem_object *
3589i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3590 u32 stolen_offset,
3591 u32 gtt_offset,
3592 u32 size);
9797fbfb 3593
be6a0376
DV
3594/* i915_gem_shrinker.c */
3595unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3596 unsigned long target,
be6a0376
DV
3597 unsigned flags);
3598#define I915_SHRINK_PURGEABLE 0x1
3599#define I915_SHRINK_UNBOUND 0x2
3600#define I915_SHRINK_BOUND 0x4
5763ff04 3601#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3602#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3603unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3604void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3605void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3606
3607
673a394b 3608/* i915_gem_tiling.c */
2c1792a1 3609static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3610{
091387c1 3611 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3612
3613 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3614 obj->tiling_mode != I915_TILING_NONE;
3615}
3616
673a394b 3617/* i915_gem_debug.c */
23bc5982
CW
3618#if WATCH_LISTS
3619int i915_verify_lists(struct drm_device *dev);
673a394b 3620#else
23bc5982 3621#define i915_verify_lists(dev) 0
673a394b 3622#endif
1da177e4 3623
2017263e 3624/* i915_debugfs.c */
f8c168fa 3625#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3626int i915_debugfs_register(struct drm_i915_private *dev_priv);
3627void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3628int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3629void intel_display_crc_init(struct drm_device *dev);
3630#else
1dac891c
CW
3631static inline int i915_debugfs_register(struct drm_i915_private *) {return 0;}
3632static inline void i915_debugfs_unregister(struct drm_i915_private *) {}
101057fa
DV
3633static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3634{ return 0; }
f8c168fa 3635static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3636#endif
84734a04
MK
3637
3638/* i915_gpu_error.c */
edc3d884
MK
3639__printf(2, 3)
3640void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3641int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3642 const struct i915_error_state_file_priv *error);
4dc955f7 3643int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3644 struct drm_i915_private *i915,
4dc955f7
MK
3645 size_t count, loff_t pos);
3646static inline void i915_error_state_buf_release(
3647 struct drm_i915_error_state_buf *eb)
3648{
3649 kfree(eb->buf);
3650}
c033666a
CW
3651void i915_capture_error_state(struct drm_i915_private *dev_priv,
3652 u32 engine_mask,
58174462 3653 const char *error_msg);
84734a04
MK
3654void i915_error_state_get(struct drm_device *dev,
3655 struct i915_error_state_file_priv *error_priv);
3656void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3657void i915_destroy_error_state(struct drm_device *dev);
3658
c033666a 3659void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3660const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3661
351e3db2 3662/* i915_cmd_parser.c */
1ca3712c 3663int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3664int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3665void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3666bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3667int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3668 struct drm_i915_gem_object *batch_obj,
78a42377 3669 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3670 u32 batch_start_offset,
b9ffd80e 3671 u32 batch_len,
351e3db2
BV
3672 bool is_master);
3673
317c35d1
JB
3674/* i915_suspend.c */
3675extern int i915_save_state(struct drm_device *dev);
3676extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3677
0136db58
BW
3678/* i915_sysfs.c */
3679void i915_setup_sysfs(struct drm_device *dev_priv);
3680void i915_teardown_sysfs(struct drm_device *dev_priv);
3681
f899fc64
CW
3682/* intel_i2c.c */
3683extern int intel_setup_gmbus(struct drm_device *dev);
3684extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3685extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3686 unsigned int pin);
3bd7d909 3687
0184df46
JN
3688extern struct i2c_adapter *
3689intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3690extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3691extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3692static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3693{
3694 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3695}
f899fc64
CW
3696extern void intel_i2c_reset(struct drm_device *dev);
3697
8b8e1a89 3698/* intel_bios.c */
98f3a1dc 3699int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3700bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3701bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3702bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3703bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3704bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3705bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3706bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3707bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3708 enum port port);
8b8e1a89 3709
3b617967 3710/* intel_opregion.c */
44834a67 3711#ifdef CONFIG_ACPI
6f9f4b7a 3712extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3713extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3714extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3715extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3716extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3717 bool enable);
6f9f4b7a 3718extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3719 pci_power_t state);
6f9f4b7a 3720extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3721#else
6f9f4b7a 3722static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3723static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3724static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3725static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3726{
3727}
9c4b0a68
JN
3728static inline int
3729intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3730{
3731 return 0;
3732}
ecbc5cf3 3733static inline int
6f9f4b7a 3734intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3735{
3736 return 0;
3737}
6f9f4b7a 3738static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3739{
3740 return -ENODEV;
3741}
65e082c9 3742#endif
8ee1c3db 3743
723bfd70
JB
3744/* intel_acpi.c */
3745#ifdef CONFIG_ACPI
3746extern void intel_register_dsm_handler(void);
3747extern void intel_unregister_dsm_handler(void);
3748#else
3749static inline void intel_register_dsm_handler(void) { return; }
3750static inline void intel_unregister_dsm_handler(void) { return; }
3751#endif /* CONFIG_ACPI */
3752
79e53945 3753/* modesetting */
f817586c 3754extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3755extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3756extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3757extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3758extern int intel_connector_register(struct drm_connector *);
c191eca1 3759extern void intel_connector_unregister(struct drm_connector *);
28d52043 3760extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3761extern void intel_display_resume(struct drm_device *dev);
44cec740 3762extern void i915_redisable_vga(struct drm_device *dev);
04098753 3763extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3764extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3765extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3766extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3767extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3768 bool enable);
3bad0781 3769
c033666a 3770extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3771int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3772 struct drm_file *file);
575155a9 3773
6ef3d427 3774/* overlay */
c033666a
CW
3775extern struct intel_overlay_error_state *
3776intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3777extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3778 struct intel_overlay_error_state *error);
c4a1d9e4 3779
c033666a
CW
3780extern struct intel_display_error_state *
3781intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3782extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3783 struct drm_device *dev,
3784 struct intel_display_error_state *error);
6ef3d427 3785
151a49d0
TR
3786int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3787int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3788
3789/* intel_sideband.c */
707b6e3d
D
3790u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3791void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3792u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3793u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3794void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3795u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3796void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3797u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3798void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3799u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3800void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3801u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3802void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3803u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3804 enum intel_sbi_destination destination);
3805void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3806 enum intel_sbi_destination destination);
e9fe51c6
SK
3807u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3808void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3809
b7fa22d8
ACO
3810/* intel_dpio_phy.c */
3811void chv_set_phy_signal_level(struct intel_encoder *encoder,
3812 u32 deemph_reg_value, u32 margin_reg_value,
3813 bool uniq_trans_scale);
844b2f9a
ACO
3814void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3815 bool reset);
419b1b7a 3816void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3817void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3818void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3819void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3820
53d98725
ACO
3821void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3822 u32 demph_reg_value, u32 preemph_reg_value,
3823 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3824void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3825void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3826void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3827
616bc820
VS
3828int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3829int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3830
0b274481
BW
3831#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3832#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3833
3834#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3835#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3836#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3837#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3838
3839#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3840#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3841#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3842#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3843
698b3135
CW
3844/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3845 * will be implemented using 2 32-bit writes in an arbitrary order with
3846 * an arbitrary delay between them. This can cause the hardware to
3847 * act upon the intermediate value, possibly leading to corruption and
3848 * machine death. You have been warned.
3849 */
0b274481
BW
3850#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3851#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3852
50877445 3853#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3854 u32 upper, lower, old_upper, loop = 0; \
3855 upper = I915_READ(upper_reg); \
ee0a227b 3856 do { \
acd29f7b 3857 old_upper = upper; \
ee0a227b 3858 lower = I915_READ(lower_reg); \
acd29f7b
CW
3859 upper = I915_READ(upper_reg); \
3860 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3861 (u64)upper << 32 | lower; })
50877445 3862
cae5852d
ZN
3863#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3864#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3865
75aa3f63
VS
3866#define __raw_read(x, s) \
3867static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3868 i915_reg_t reg) \
75aa3f63 3869{ \
f0f59a00 3870 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3871}
3872
3873#define __raw_write(x, s) \
3874static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3875 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3876{ \
f0f59a00 3877 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3878}
3879__raw_read(8, b)
3880__raw_read(16, w)
3881__raw_read(32, l)
3882__raw_read(64, q)
3883
3884__raw_write(8, b)
3885__raw_write(16, w)
3886__raw_write(32, l)
3887__raw_write(64, q)
3888
3889#undef __raw_read
3890#undef __raw_write
3891
a6111f7b
CW
3892/* These are untraced mmio-accessors that are only valid to be used inside
3893 * criticial sections inside IRQ handlers where forcewake is explicitly
3894 * controlled.
3895 * Think twice, and think again, before using these.
3896 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3897 * intel_uncore_forcewake_irqunlock().
3898 */
75aa3f63
VS
3899#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3900#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3901#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3902#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3903
55bc60db
VS
3904/* "Broadcast RGB" property */
3905#define INTEL_BROADCAST_RGB_AUTO 0
3906#define INTEL_BROADCAST_RGB_FULL 1
3907#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3908
f0f59a00 3909static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3910{
666a4537 3911 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3912 return VLV_VGACNTRL;
92e23b99
SJ
3913 else if (INTEL_INFO(dev)->gen >= 5)
3914 return CPU_VGACNTRL;
766aa1c4
VS
3915 else
3916 return VGACNTRL;
3917}
3918
df97729f
ID
3919static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3920{
3921 unsigned long j = msecs_to_jiffies(m);
3922
3923 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3924}
3925
7bd0e226
DV
3926static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3927{
3928 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3929}
3930
df97729f
ID
3931static inline unsigned long
3932timespec_to_jiffies_timeout(const struct timespec *value)
3933{
3934 unsigned long j = timespec_to_jiffies(value);
3935
3936 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3937}
3938
dce56b3c
PZ
3939/*
3940 * If you need to wait X milliseconds between events A and B, but event B
3941 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3942 * when event A happened, then just before event B you call this function and
3943 * pass the timestamp as the first argument, and X as the second argument.
3944 */
3945static inline void
3946wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3947{
ec5e0cfb 3948 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3949
3950 /*
3951 * Don't re-read the value of "jiffies" every time since it may change
3952 * behind our back and break the math.
3953 */
3954 tmp_jiffies = jiffies;
3955 target_jiffies = timestamp_jiffies +
3956 msecs_to_jiffies_timeout(to_wait_ms);
3957
3958 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3959 remaining_jiffies = target_jiffies - tmp_jiffies;
3960 while (remaining_jiffies)
3961 remaining_jiffies =
3962 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3963 }
3964}
688e6c72
CW
3965static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3966{
f69a02c9
CW
3967 struct intel_engine_cs *engine = req->engine;
3968
7ec2c73b
CW
3969 /* Before we do the heavier coherent read of the seqno,
3970 * check the value (hopefully) in the CPU cacheline.
3971 */
3972 if (i915_gem_request_completed(req))
3973 return true;
3974
688e6c72
CW
3975 /* Ensure our read of the seqno is coherent so that we
3976 * do not "miss an interrupt" (i.e. if this is the last
3977 * request and the seqno write from the GPU is not visible
3978 * by the time the interrupt fires, we will see that the
3979 * request is incomplete and go back to sleep awaiting
3980 * another interrupt that will never come.)
3981 *
3982 * Strictly, we only need to do this once after an interrupt,
3983 * but it is easier and safer to do it every time the waiter
3984 * is woken.
3985 */
3d5564e9
CW
3986 if (engine->irq_seqno_barrier &&
3987 cmpxchg_relaxed(&engine->irq_posted, 1, 0)) {
3988 /* The ordering of irq_posted versus applying the barrier
3989 * is crucial. The clearing of the current irq_posted must
3990 * be visible before we perform the barrier operation,
3991 * such that if a subsequent interrupt arrives, irq_posted
3992 * is reasserted and our task rewoken (which causes us to
3993 * do another __i915_request_irq_complete() immediately
3994 * and reapply the barrier). Conversely, if the clear
3995 * occurs after the barrier, then an interrupt that arrived
3996 * whilst we waited on the barrier would not trigger a
3997 * barrier on the next pass, and the read may not see the
3998 * seqno update.
3999 */
f69a02c9 4000 engine->irq_seqno_barrier(engine);
7ec2c73b
CW
4001 if (i915_gem_request_completed(req))
4002 return true;
4003 }
688e6c72
CW
4004
4005 /* We need to check whether any gpu reset happened in between
4006 * the request being submitted and now. If a reset has occurred,
4007 * the seqno will have been advance past ours and our request
4008 * is complete. If we are in the process of handling a reset,
4009 * the request is effectively complete as the rendering will
4010 * be discarded, but we need to return in order to drop the
4011 * struct_mutex.
4012 */
4013 if (i915_reset_in_progress(&req->i915->gpu_error))
4014 return true;
4015
4016 return false;
4017}
4018
1da177e4 4019#endif