]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Restore current RPS state after reset
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
6e05f3d3 73#define DRIVER_DATE "20160919"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522
ED
187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
a09caddd 197#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
b97186f0
PZ
209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
f52e353e 219 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 230 POWER_DOMAIN_VGA,
fbeeaa23 231 POWER_DOMAIN_AUDIO,
bd2bb1b9 232 POWER_DOMAIN_PLLS,
1407121a
S
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
f0ab43e6 237 POWER_DOMAIN_GMBUS,
dfa57627 238 POWER_DOMAIN_MODESET,
baa70707 239 POWER_DOMAIN_INIT,
bddc7645
ID
240
241 POWER_DOMAIN_NUM,
b97186f0
PZ
242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 250
1d843f9d
EE
251enum hpd_pin {
252 HPD_NONE = 0,
1d843f9d
EE
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
cc24fcdc 257 HPD_PORT_A,
1d843f9d
EE
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
26951caf 261 HPD_PORT_E,
1d843f9d
EE
262 HPD_NUM_PINS
263};
264
c91711f9
JN
265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
5fcece80
JN
268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
19625e85
L
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
5fcece80
JN
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
2a2d5482
CW
301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 307
055e393f
DL
308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
3bdcfc0c
DL
317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
9db4a9c7 321
c3aeadc8
JN
322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
d79b814d 326#define for_each_crtc(dev, crtc) \
91c8a326 327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 328
27321ae8
ML
329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
91c8a326 331 &(dev)->mode_config.plane_list, \
27321ae8
ML
332 base.head)
333
c107acfe 334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
c107acfe
MR
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
262cd2e1
VS
341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
95150bdf 345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 346
91c8a326
CW
347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
d063ae48 351
91c8a326
CW
352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
98d39494
MR
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
b2784e15
DL
358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
3a3371ff
ACO
363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
91c8a326 365 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
366 base.head)
367
6c2b7c12
DV
368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 371
53f5e3ca
JB
372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 374 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 375
b04c5bd6
BF
376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 378 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 379
e7b903d2 380struct drm_i915_private;
ad46cb53 381struct i915_mm_struct;
5cc9ed4b 382struct i915_mmu_object;
e7b903d2 383
a6f766f3
CW
384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
d0bc54f2
CW
391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
397 } mm;
398 struct idr context_idr;
399
2e1b8730
CW
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
a6f766f3 404
c80ff16e 405 unsigned int bsd_engine;
a6f766f3
CW
406};
407
e69d0bc1
DV
408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
1da177e4
LT
421/* Interface history:
422 *
423 * 1.1: Original.
0d6aa60b
DA
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
de227f5f 426 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 427 * 1.5: Add vblank pipe configuration
2228ed67
MD
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
1da177e4
LT
430 */
431#define DRIVER_MAJOR 1
2228ed67 432#define DRIVER_MINOR 6
1da177e4
LT
433#define DRIVER_PATCHLEVEL 0
434
0a3e67a4
JB
435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
8ee1c3db 440struct intel_opregion {
115719fc
WD
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
ebde53c7
JN
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
115719fc 446 struct opregion_asle *asle;
04ebaadb 447 void *rvda;
82730385 448 const void *vbt;
ada8f955 449 u32 vbt_size;
115719fc 450 u32 *lid_state;
91a60f20 451 struct work_struct asle_work;
8ee1c3db 452};
44834a67 453#define OPREGION_SIZE (8*1024)
8ee1c3db 454
6ef3d427
CW
455struct intel_overlay;
456struct intel_overlay_error_state;
457
de151cf6 458struct drm_i915_fence_reg {
a1e5afbe 459 struct list_head link;
49ef5294
CW
460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
1690e1eb 462 int pin_count;
49ef5294
CW
463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
de151cf6 473};
7c1c2871 474
9b9d172d 475struct sdvo_device_mapping {
e957d772 476 u8 initialized;
9b9d172d 477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
e957d772 480 u8 i2c_pin;
b1083333 481 u8 ddc_pin;
9b9d172d 482};
483
7bd688cd 484struct intel_connector;
820d2d77 485struct intel_encoder;
5cec258b 486struct intel_crtc_state;
5724dbd1 487struct intel_initial_plane_config;
0e8ffe1b 488struct intel_crtc;
ee9300bb
DV
489struct intel_limit;
490struct dpll;
b8cecdf5 491
e70236a8 492struct drm_i915_display_funcs {
e70236a8
JB
493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 502 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 508 struct intel_crtc_state *);
5724dbd1
DL
509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
190f68c5
ACO
511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
4a806558
ML
513 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
514 struct drm_atomic_state *old_state);
515 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
516 struct drm_atomic_state *old_state);
896e5bb0
L
517 void (*update_crtcs)(struct drm_atomic_state *state,
518 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
5e7234c9 521 const struct drm_display_mode *adjusted_mode);
69bfe1a9 522 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 523 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 524 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
527 struct drm_i915_gem_object *obj,
528 struct drm_i915_gem_request *req,
529 uint32_t flags);
91d14251 530 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
531 /* clock updates for mode set */
532 /* cursor updates */
533 /* render clock increase/decrease */
534 /* display clock increase/decrease */
535 /* pll clock increase/decrease */
8563b1e8 536
b95c5321
ML
537 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
538 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
539};
540
48c1026a
MK
541enum forcewake_domain_id {
542 FW_DOMAIN_ID_RENDER = 0,
543 FW_DOMAIN_ID_BLITTER,
544 FW_DOMAIN_ID_MEDIA,
545
546 FW_DOMAIN_ID_COUNT
547};
548
549enum forcewake_domains {
550 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
551 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
552 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
553 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
554 FORCEWAKE_BLITTER |
555 FORCEWAKE_MEDIA)
556};
557
3756685a
TU
558#define FW_REG_READ (1)
559#define FW_REG_WRITE (2)
560
561enum forcewake_domains
562intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
563 i915_reg_t reg, unsigned int op);
564
907b28c5 565struct intel_uncore_funcs {
c8d9a590 566 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 567 enum forcewake_domains domains);
c8d9a590 568 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 569 enum forcewake_domains domains);
0b274481 570
f0f59a00
VS
571 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
572 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 575
f0f59a00 576 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 577 uint8_t val, bool trace);
f0f59a00 578 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 579 uint16_t val, bool trace);
f0f59a00 580 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 581 uint32_t val, bool trace);
990bbdad
CW
582};
583
907b28c5
CW
584struct intel_uncore {
585 spinlock_t lock; /** lock is also taken in irq contexts. */
586
587 struct intel_uncore_funcs funcs;
588
589 unsigned fifo_count;
48c1026a 590 enum forcewake_domains fw_domains;
b2cff0db
CW
591
592 struct intel_uncore_forcewake_domain {
593 struct drm_i915_private *i915;
48c1026a 594 enum forcewake_domain_id id;
33c582c1 595 enum forcewake_domains mask;
b2cff0db 596 unsigned wake_count;
a57a4a67 597 struct hrtimer timer;
f0f59a00 598 i915_reg_t reg_set;
05a2fb15
MK
599 u32 val_set;
600 u32 val_clear;
f0f59a00
VS
601 i915_reg_t reg_ack;
602 i915_reg_t reg_post;
05a2fb15 603 u32 val_reset;
b2cff0db 604 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
605
606 int unclaimed_mmio_check;
b2cff0db
CW
607};
608
609/* Iterate over initialised fw domains */
33c582c1
TU
610#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
611 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
612 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
613 (domain__)++) \
614 for_each_if ((mask__) & (domain__)->mask)
615
616#define for_each_fw_domain(domain__, dev_priv__) \
617 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 618
b6e7d894
DL
619#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
620#define CSR_VERSION_MAJOR(version) ((version) >> 16)
621#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
622
eb805623 623struct intel_csr {
8144ac59 624 struct work_struct work;
eb805623 625 const char *fw_path;
a7f749f9 626 uint32_t *dmc_payload;
eb805623 627 uint32_t dmc_fw_size;
b6e7d894 628 uint32_t version;
eb805623 629 uint32_t mmio_count;
f0f59a00 630 i915_reg_t mmioaddr[8];
eb805623 631 uint32_t mmiodata[8];
832dba88 632 uint32_t dc_state;
a37baf3b 633 uint32_t allowed_dc_mask;
eb805623
DV
634};
635
79fc46df
DL
636#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
637 func(is_mobile) sep \
638 func(is_i85x) sep \
639 func(is_i915g) sep \
640 func(is_i945gm) sep \
641 func(is_g33) sep \
3177659a 642 func(hws_needs_physical) sep \
79fc46df
DL
643 func(is_g4x) sep \
644 func(is_pineview) sep \
645 func(is_broadwater) sep \
646 func(is_crestline) sep \
647 func(is_ivybridge) sep \
648 func(is_valleyview) sep \
666a4537 649 func(is_cherryview) sep \
79fc46df 650 func(is_haswell) sep \
ab0d24ac 651 func(is_broadwell) sep \
7201c0b3 652 func(is_skylake) sep \
7526ac19 653 func(is_broxton) sep \
ef11bdb3 654 func(is_kabylake) sep \
b833d685 655 func(is_preliminary) sep \
79fc46df 656 func(has_fbc) sep \
6e3b84d8 657 func(has_psr) sep \
4aa4c23f 658 func(has_runtime_pm) sep \
3bacde19 659 func(has_csr) sep \
53233f08 660 func(has_resource_streamer) sep \
86f3624b 661 func(has_rc6) sep \
33b5bf82 662 func(has_rc6p) sep \
1d3fe53b 663 func(has_dp_mst) sep \
b355f109 664 func(has_gmbus_irq) sep \
e1a52536 665 func(has_hw_contexts) sep \
4586f1d0 666 func(has_logical_ring_contexts) sep \
ca9c4523 667 func(has_l3_dpf) sep \
804b8712 668 func(has_gmch_display) sep \
3d810fbe 669 func(has_guc) sep \
79fc46df
DL
670 func(has_pipe_cxsr) sep \
671 func(has_hotplug) sep \
672 func(cursor_needs_physical) sep \
673 func(has_overlay) sep \
674 func(overlay_needs_physical) sep \
675 func(supports_tv) sep \
dd93be58 676 func(has_llc) sep \
ca377809 677 func(has_snoop) sep \
30568c45 678 func(has_ddi) sep \
33e141ed 679 func(has_fpga_dbg) sep \
680 func(has_pooled_eu)
c96ea64e 681
a587f779
DL
682#define DEFINE_FLAG(name) u8 name:1
683#define SEP_SEMICOLON ;
c96ea64e 684
915490d5 685struct sseu_dev_info {
f08a0c92 686 u8 slice_mask;
57ec171e 687 u8 subslice_mask;
915490d5
ID
688 u8 eu_total;
689 u8 eu_per_subslice;
43b67998
ID
690 u8 min_eu_in_pool;
691 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
692 u8 subslice_7eu[3];
693 u8 has_slice_pg:1;
694 u8 has_subslice_pg:1;
695 u8 has_eu_pg:1;
915490d5
ID
696};
697
57ec171e
ID
698static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
699{
700 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
701}
702
cfdf1fa2 703struct intel_device_info {
10fce67a 704 u32 display_mmio_offset;
87f1f465 705 u16 device_id;
ac208a8b 706 u8 num_pipes;
d615a166 707 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 708 u8 gen;
ae5702d2 709 u16 gen_mask;
73ae478c 710 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 711 u8 num_rings;
a587f779 712 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
6f3fff60 713 u16 ddb_size; /* in blocks */
a57c774a
AK
714 /* Register offsets for the various display pipes and transcoders */
715 int pipe_offsets[I915_MAX_TRANSCODERS];
716 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 717 int palette_offsets[I915_MAX_PIPES];
5efb3e28 718 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
719
720 /* Slice/subslice/EU info */
43b67998 721 struct sseu_dev_info sseu;
82cf435b
LL
722
723 struct color_luts {
724 u16 degamma_lut_size;
725 u16 gamma_lut_size;
726 } color;
cfdf1fa2
KH
727};
728
a587f779
DL
729#undef DEFINE_FLAG
730#undef SEP_SEMICOLON
731
2bd160a1
CW
732struct intel_display_error_state;
733
734struct drm_i915_error_state {
735 struct kref ref;
736 struct timeval time;
737
738 char error_msg[128];
739 bool simulated;
740 int iommu;
741 u32 reset_count;
742 u32 suspend_count;
743 struct intel_device_info device_info;
744
745 /* Generic register state */
746 u32 eir;
747 u32 pgtbl_er;
748 u32 ier;
749 u32 gtier[4];
750 u32 ccid;
751 u32 derrmr;
752 u32 forcewake;
753 u32 error; /* gen6+ */
754 u32 err_int; /* gen7 */
755 u32 fault_data0; /* gen8, gen9 */
756 u32 fault_data1; /* gen8, gen9 */
757 u32 done_reg;
758 u32 gac_eco;
759 u32 gam_ecochk;
760 u32 gab_ctl;
761 u32 gfx_mode;
d636951e 762
2bd160a1
CW
763 u64 fence[I915_MAX_NUM_FENCES];
764 struct intel_overlay_error_state *overlay;
765 struct intel_display_error_state *display;
51d545d0 766 struct drm_i915_error_object *semaphore;
2bd160a1
CW
767
768 struct drm_i915_error_engine {
769 int engine_id;
770 /* Software tracked state */
771 bool waiting;
772 int num_waiters;
773 int hangcheck_score;
774 enum intel_engine_hangcheck_action hangcheck_action;
775 struct i915_address_space *vm;
776 int num_requests;
777
778 /* our own tracking of ring head and tail */
779 u32 cpu_ring_head;
780 u32 cpu_ring_tail;
781
782 u32 last_seqno;
783 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
784
785 /* Register state */
786 u32 start;
787 u32 tail;
788 u32 head;
789 u32 ctl;
21a2c58a 790 u32 mode;
2bd160a1
CW
791 u32 hws;
792 u32 ipeir;
793 u32 ipehr;
2bd160a1
CW
794 u32 bbstate;
795 u32 instpm;
796 u32 instps;
797 u32 seqno;
798 u64 bbaddr;
799 u64 acthd;
800 u32 fault_reg;
801 u64 faddr;
802 u32 rc_psmi; /* sleep state */
803 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 804 struct intel_instdone instdone;
2bd160a1
CW
805
806 struct drm_i915_error_object {
807 int page_count;
808 u64 gtt_offset;
03382dfb 809 u64 gtt_size;
2bd160a1
CW
810 u32 *pages[0];
811 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
812
813 struct drm_i915_error_object *wa_ctx;
814
815 struct drm_i915_error_request {
816 long jiffies;
c84455b4 817 pid_t pid;
2bd160a1
CW
818 u32 seqno;
819 u32 head;
820 u32 tail;
821 } *requests;
822
823 struct drm_i915_error_waiter {
824 char comm[TASK_COMM_LEN];
825 pid_t pid;
826 u32 seqno;
827 } *waiters;
828
829 struct {
830 u32 gfx_mode;
831 union {
832 u64 pdp[4];
833 u32 pp_dir_base;
834 };
835 } vm_info;
836
837 pid_t pid;
838 char comm[TASK_COMM_LEN];
839 } engine[I915_NUM_ENGINES];
840
841 struct drm_i915_error_buffer {
842 u32 size;
843 u32 name;
844 u32 rseqno[I915_NUM_ENGINES], wseqno;
845 u64 gtt_offset;
846 u32 read_domains;
847 u32 write_domain;
848 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
849 u32 tiling:2;
850 u32 dirty:1;
851 u32 purgeable:1;
852 u32 userptr:1;
853 s32 engine:4;
854 u32 cache_level:3;
855 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
856 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
857 struct i915_address_space *active_vm[I915_NUM_ENGINES];
858};
859
7faf1ab2
DV
860enum i915_cache_level {
861 I915_CACHE_NONE = 0,
350ec881
CW
862 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
863 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
864 caches, eg sampler/render caches, and the
865 large Last-Level-Cache. LLC is coherent with
866 the CPU, but L3 is only visible to the GPU. */
651d794f 867 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
868};
869
e59ec13d
MK
870struct i915_ctx_hang_stats {
871 /* This context had batch pending when hang was declared */
872 unsigned batch_pending;
873
874 /* This context had batch active when hang was declared */
875 unsigned batch_active;
be62acb4
MK
876
877 /* Time when this context was last blamed for a GPU reset */
878 unsigned long guilty_ts;
879
676fa572
CW
880 /* If the contexts causes a second GPU hang within this time,
881 * it is permanently banned from submitting any more work.
882 */
883 unsigned long ban_period_seconds;
884
be62acb4
MK
885 /* This context is banned to submit more work */
886 bool banned;
e59ec13d 887};
40521054
BW
888
889/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 890#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 891
31b7a88d 892/**
e2efd130 893 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
894 * @ref: reference count.
895 * @user_handle: userspace tracking identity for this context.
896 * @remap_slice: l3 row remapping information.
b1b38278
DW
897 * @flags: context specific flags:
898 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
899 * @file_priv: filp associated with this context (NULL for global default
900 * context).
901 * @hang_stats: information about the role of this context in possible GPU
902 * hangs.
7df113e4 903 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
904 * @legacy_hw_ctx: render context backing object and whether it is correctly
905 * initialized (legacy ring submission mechanism only).
906 * @link: link in the global list of contexts.
907 *
908 * Contexts are memory images used by the hardware to store copies of their
909 * internal state.
910 */
e2efd130 911struct i915_gem_context {
dce3271b 912 struct kref ref;
9ea4feec 913 struct drm_i915_private *i915;
40521054 914 struct drm_i915_file_private *file_priv;
ae6c4806 915 struct i915_hw_ppgtt *ppgtt;
c84455b4 916 struct pid *pid;
a33afea5 917
8d59bc6a
CW
918 struct i915_ctx_hang_stats hang_stats;
919
8d59bc6a 920 unsigned long flags;
bc3d6744
CW
921#define CONTEXT_NO_ZEROMAP BIT(0)
922#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
923
924 /* Unique identifier for this context, used by the hw for tracking */
925 unsigned int hw_id;
8d59bc6a 926 u32 user_handle;
5d1808ec 927
0cb26a8e
CW
928 u32 ggtt_alignment;
929
9021ad03 930 struct intel_context {
bf3783e5 931 struct i915_vma *state;
7e37f889 932 struct intel_ring *ring;
82352e90 933 uint32_t *lrc_reg_state;
8d59bc6a
CW
934 u64 lrc_desc;
935 int pin_count;
24f1d3cc 936 bool initialised;
666796da 937 } engine[I915_NUM_ENGINES];
bcd794c2 938 u32 ring_size;
c01fc532 939 u32 desc_template;
3c7ba635 940 struct atomic_notifier_head status_notifier;
80a9a8db 941 bool execlists_force_single_submission;
c9e003af 942
a33afea5 943 struct list_head link;
8d59bc6a
CW
944
945 u8 remap_slice;
50e046b6 946 bool closed:1;
40521054
BW
947};
948
a4001f1b
PZ
949enum fb_op_origin {
950 ORIGIN_GTT,
951 ORIGIN_CPU,
952 ORIGIN_CS,
953 ORIGIN_FLIP,
74b4ea1e 954 ORIGIN_DIRTYFB,
a4001f1b
PZ
955};
956
ab34a7e8 957struct intel_fbc {
25ad93fd
PZ
958 /* This is always the inner lock when overlapping with struct_mutex and
959 * it's the outer lock when overlapping with stolen_lock. */
960 struct mutex lock;
5e59f717 961 unsigned threshold;
dbef0f15
PZ
962 unsigned int possible_framebuffer_bits;
963 unsigned int busy_bits;
010cf73d 964 unsigned int visible_pipes_mask;
e35fef21 965 struct intel_crtc *crtc;
5c3fe8b0 966
c4213885 967 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
968 struct drm_mm_node *compressed_llb;
969
da46f936
RV
970 bool false_color;
971
d029bcad 972 bool enabled;
0e631adc 973 bool active;
9adccc60 974
aaf78d27
PZ
975 struct intel_fbc_state_cache {
976 struct {
977 unsigned int mode_flags;
978 uint32_t hsw_bdw_pixel_rate;
979 } crtc;
980
981 struct {
982 unsigned int rotation;
983 int src_w;
984 int src_h;
985 bool visible;
986 } plane;
987
988 struct {
989 u64 ilk_ggtt_offset;
aaf78d27
PZ
990 uint32_t pixel_format;
991 unsigned int stride;
992 int fence_reg;
993 unsigned int tiling_mode;
994 } fb;
995 } state_cache;
996
b183b3f1
PZ
997 struct intel_fbc_reg_params {
998 struct {
999 enum pipe pipe;
1000 enum plane plane;
1001 unsigned int fence_y_offset;
1002 } crtc;
1003
1004 struct {
1005 u64 ggtt_offset;
b183b3f1
PZ
1006 uint32_t pixel_format;
1007 unsigned int stride;
1008 int fence_reg;
1009 } fb;
1010
1011 int cfb_size;
1012 } params;
1013
5c3fe8b0 1014 struct intel_fbc_work {
128d7356 1015 bool scheduled;
ca18d51d 1016 u32 scheduled_vblank;
128d7356 1017 struct work_struct work;
128d7356 1018 } work;
5c3fe8b0 1019
bf6189c6 1020 const char *no_fbc_reason;
b5e50c3f
JB
1021};
1022
96178eeb
VK
1023/**
1024 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1025 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1026 * parsing for same resolution.
1027 */
1028enum drrs_refresh_rate_type {
1029 DRRS_HIGH_RR,
1030 DRRS_LOW_RR,
1031 DRRS_MAX_RR, /* RR count */
1032};
1033
1034enum drrs_support_type {
1035 DRRS_NOT_SUPPORTED = 0,
1036 STATIC_DRRS_SUPPORT = 1,
1037 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1038};
1039
2807cf69 1040struct intel_dp;
96178eeb
VK
1041struct i915_drrs {
1042 struct mutex mutex;
1043 struct delayed_work work;
1044 struct intel_dp *dp;
1045 unsigned busy_frontbuffer_bits;
1046 enum drrs_refresh_rate_type refresh_rate_type;
1047 enum drrs_support_type type;
1048};
1049
a031d709 1050struct i915_psr {
f0355c4a 1051 struct mutex lock;
a031d709
RV
1052 bool sink_support;
1053 bool source_ok;
2807cf69 1054 struct intel_dp *enabled;
7c8f8a70
RV
1055 bool active;
1056 struct delayed_work work;
9ca15301 1057 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1058 bool psr2_support;
1059 bool aux_frame_sync;
60e5ffe3 1060 bool link_standby;
3f51e471 1061};
5c3fe8b0 1062
3bad0781 1063enum intel_pch {
f0350830 1064 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1065 PCH_IBX, /* Ibexpeak PCH */
1066 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1067 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1068 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1069 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1070 PCH_NOP,
3bad0781
ZW
1071};
1072
988d6ee8
PZ
1073enum intel_sbi_destination {
1074 SBI_ICLK,
1075 SBI_MPHY,
1076};
1077
b690e96c 1078#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1079#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1080#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1081#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1082#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1083#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1084
8be48d92 1085struct intel_fbdev;
1630fe75 1086struct intel_fbc_work;
38651674 1087
c2b9152f
DV
1088struct intel_gmbus {
1089 struct i2c_adapter adapter;
3e4d44e0 1090#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1091 u32 force_bit;
c2b9152f 1092 u32 reg0;
f0f59a00 1093 i915_reg_t gpio_reg;
c167a6fc 1094 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1095 struct drm_i915_private *dev_priv;
1096};
1097
f4c956ad 1098struct i915_suspend_saved_registers {
e948e994 1099 u32 saveDSPARB;
ba8bbcf6 1100 u32 saveFBC_CONTROL;
1f84e550 1101 u32 saveCACHE_MODE_0;
1f84e550 1102 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1103 u32 saveSWF0[16];
1104 u32 saveSWF1[16];
85fa792b 1105 u32 saveSWF3[3];
4b9de737 1106 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1107 u32 savePCH_PORT_HOTPLUG;
9f49c376 1108 u16 saveGCDGMBUS;
f4c956ad 1109};
c85aa885 1110
ddeea5b0
ID
1111struct vlv_s0ix_state {
1112 /* GAM */
1113 u32 wr_watermark;
1114 u32 gfx_prio_ctrl;
1115 u32 arb_mode;
1116 u32 gfx_pend_tlb0;
1117 u32 gfx_pend_tlb1;
1118 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1119 u32 media_max_req_count;
1120 u32 gfx_max_req_count;
1121 u32 render_hwsp;
1122 u32 ecochk;
1123 u32 bsd_hwsp;
1124 u32 blt_hwsp;
1125 u32 tlb_rd_addr;
1126
1127 /* MBC */
1128 u32 g3dctl;
1129 u32 gsckgctl;
1130 u32 mbctl;
1131
1132 /* GCP */
1133 u32 ucgctl1;
1134 u32 ucgctl3;
1135 u32 rcgctl1;
1136 u32 rcgctl2;
1137 u32 rstctl;
1138 u32 misccpctl;
1139
1140 /* GPM */
1141 u32 gfxpause;
1142 u32 rpdeuhwtc;
1143 u32 rpdeuc;
1144 u32 ecobus;
1145 u32 pwrdwnupctl;
1146 u32 rp_down_timeout;
1147 u32 rp_deucsw;
1148 u32 rcubmabdtmr;
1149 u32 rcedata;
1150 u32 spare2gh;
1151
1152 /* Display 1 CZ domain */
1153 u32 gt_imr;
1154 u32 gt_ier;
1155 u32 pm_imr;
1156 u32 pm_ier;
1157 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1158
1159 /* GT SA CZ domain */
1160 u32 tilectl;
1161 u32 gt_fifoctl;
1162 u32 gtlc_wake_ctrl;
1163 u32 gtlc_survive;
1164 u32 pmwgicz;
1165
1166 /* Display 2 CZ domain */
1167 u32 gu_ctl0;
1168 u32 gu_ctl1;
9c25210f 1169 u32 pcbr;
ddeea5b0
ID
1170 u32 clock_gate_dis2;
1171};
1172
bf225f20
CW
1173struct intel_rps_ei {
1174 u32 cz_clock;
1175 u32 render_c0;
1176 u32 media_c0;
31685c25
D
1177};
1178
c85aa885 1179struct intel_gen6_power_mgmt {
d4d70aa5
ID
1180 /*
1181 * work, interrupts_enabled and pm_iir are protected by
1182 * dev_priv->irq_lock
1183 */
c85aa885 1184 struct work_struct work;
d4d70aa5 1185 bool interrupts_enabled;
c85aa885 1186 u32 pm_iir;
59cdb63d 1187
b20e3cfe 1188 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1189 u32 pm_intr_keep;
1190
b39fb297
BW
1191 /* Frequencies are stored in potentially platform dependent multiples.
1192 * In other words, *_freq needs to be multiplied by X to be interesting.
1193 * Soft limits are those which are used for the dynamic reclocking done
1194 * by the driver (raise frequencies under heavy loads, and lower for
1195 * lighter loads). Hard limits are those imposed by the hardware.
1196 *
1197 * A distinction is made for overclocking, which is never enabled by
1198 * default, and is considered to be above the hard limit if it's
1199 * possible at all.
1200 */
1201 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1202 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1203 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1204 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1205 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1206 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1207 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1208 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1209 u8 rp1_freq; /* "less than" RP0 power/freqency */
1210 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1211 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1212
8fb55197
CW
1213 u8 up_threshold; /* Current %busy required to uplock */
1214 u8 down_threshold; /* Current %busy required to downclock */
1215
dd75fdc8
CW
1216 int last_adj;
1217 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1218
8d3afd7d
CW
1219 spinlock_t client_lock;
1220 struct list_head clients;
1221 bool client_boost;
1222
c0951f0c 1223 bool enabled;
54b4f68f 1224 struct delayed_work autoenable_work;
1854d5ca 1225 unsigned boosts;
4fc688ce 1226
bf225f20
CW
1227 /* manual wa residency calculations */
1228 struct intel_rps_ei up_ei, down_ei;
1229
4fc688ce
JB
1230 /*
1231 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1232 * Must be taken after struct_mutex if nested. Note that
1233 * this lock may be held for long periods of time when
1234 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1235 */
1236 struct mutex hw_lock;
c85aa885
DV
1237};
1238
1a240d4d
DV
1239/* defined intel_pm.c */
1240extern spinlock_t mchdev_lock;
1241
c85aa885
DV
1242struct intel_ilk_power_mgmt {
1243 u8 cur_delay;
1244 u8 min_delay;
1245 u8 max_delay;
1246 u8 fmax;
1247 u8 fstart;
1248
1249 u64 last_count1;
1250 unsigned long last_time1;
1251 unsigned long chipset_power;
1252 u64 last_count2;
5ed0bdf2 1253 u64 last_time2;
c85aa885
DV
1254 unsigned long gfx_power;
1255 u8 corr;
1256
1257 int c_m;
1258 int r_t;
1259};
1260
c6cb582e
ID
1261struct drm_i915_private;
1262struct i915_power_well;
1263
1264struct i915_power_well_ops {
1265 /*
1266 * Synchronize the well's hw state to match the current sw state, for
1267 * example enable/disable it based on the current refcount. Called
1268 * during driver init and resume time, possibly after first calling
1269 * the enable/disable handlers.
1270 */
1271 void (*sync_hw)(struct drm_i915_private *dev_priv,
1272 struct i915_power_well *power_well);
1273 /*
1274 * Enable the well and resources that depend on it (for example
1275 * interrupts located on the well). Called after the 0->1 refcount
1276 * transition.
1277 */
1278 void (*enable)(struct drm_i915_private *dev_priv,
1279 struct i915_power_well *power_well);
1280 /*
1281 * Disable the well and resources that depend on it. Called after
1282 * the 1->0 refcount transition.
1283 */
1284 void (*disable)(struct drm_i915_private *dev_priv,
1285 struct i915_power_well *power_well);
1286 /* Returns the hw enabled state. */
1287 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1288 struct i915_power_well *power_well);
1289};
1290
a38911a3
WX
1291/* Power well structure for haswell */
1292struct i915_power_well {
c1ca727f 1293 const char *name;
6f3ef5dd 1294 bool always_on;
a38911a3
WX
1295 /* power well enable/disable usage count */
1296 int count;
bfafe93a
ID
1297 /* cached hw enabled state */
1298 bool hw_enabled;
c1ca727f 1299 unsigned long domains;
77961eb9 1300 unsigned long data;
c6cb582e 1301 const struct i915_power_well_ops *ops;
a38911a3
WX
1302};
1303
83c00f55 1304struct i915_power_domains {
baa70707
ID
1305 /*
1306 * Power wells needed for initialization at driver init and suspend
1307 * time are on. They are kept on until after the first modeset.
1308 */
1309 bool init_power_on;
0d116a29 1310 bool initializing;
c1ca727f 1311 int power_well_count;
baa70707 1312
83c00f55 1313 struct mutex lock;
1da51581 1314 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1315 struct i915_power_well *power_wells;
83c00f55
ID
1316};
1317
35a85ac6 1318#define MAX_L3_SLICES 2
a4da4fa4 1319struct intel_l3_parity {
35a85ac6 1320 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1321 struct work_struct error_work;
35a85ac6 1322 int which_slice;
a4da4fa4
DV
1323};
1324
4b5aed62 1325struct i915_gem_mm {
4b5aed62
DV
1326 /** Memory allocator for GTT stolen memory */
1327 struct drm_mm stolen;
92e97d2f
PZ
1328 /** Protects the usage of the GTT stolen memory allocator. This is
1329 * always the inner lock when overlapping with struct_mutex. */
1330 struct mutex stolen_lock;
1331
4b5aed62
DV
1332 /** List of all objects in gtt_space. Used to restore gtt
1333 * mappings on resume */
1334 struct list_head bound_list;
1335 /**
1336 * List of objects which are not bound to the GTT (thus
1337 * are idle and not used by the GPU) but still have
1338 * (presumably uncached) pages still attached.
1339 */
1340 struct list_head unbound_list;
1341
1342 /** Usable portion of the GTT for GEM */
1343 unsigned long stolen_base; /* limited to low memory (32-bit) */
1344
4b5aed62
DV
1345 /** PPGTT used for aliasing the PPGTT with the GTT */
1346 struct i915_hw_ppgtt *aliasing_ppgtt;
1347
2cfcd32a 1348 struct notifier_block oom_notifier;
e87666b5 1349 struct notifier_block vmap_notifier;
ceabbba5 1350 struct shrinker shrinker;
4b5aed62 1351
4b5aed62
DV
1352 /** LRU list of objects with fence regs on them. */
1353 struct list_head fence_list;
1354
4b5aed62
DV
1355 /**
1356 * Are we in a non-interruptible section of code like
1357 * modesetting?
1358 */
1359 bool interruptible;
1360
bdf1e7e3 1361 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1362 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1363
4b5aed62
DV
1364 /** Bit 6 swizzling required for X tiling */
1365 uint32_t bit_6_swizzle_x;
1366 /** Bit 6 swizzling required for Y tiling */
1367 uint32_t bit_6_swizzle_y;
1368
4b5aed62 1369 /* accounting, useful for userland debugging */
c20e8355 1370 spinlock_t object_stat_lock;
4b5aed62
DV
1371 size_t object_memory;
1372 u32 object_count;
1373};
1374
edc3d884 1375struct drm_i915_error_state_buf {
0a4cd7c8 1376 struct drm_i915_private *i915;
edc3d884
MK
1377 unsigned bytes;
1378 unsigned size;
1379 int err;
1380 u8 *buf;
1381 loff_t start;
1382 loff_t pos;
1383};
1384
fc16b48b
MK
1385struct i915_error_state_file_priv {
1386 struct drm_device *dev;
1387 struct drm_i915_error_state *error;
1388};
1389
99584db3
DV
1390struct i915_gpu_error {
1391 /* For hangcheck timer */
1392#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1393#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1394 /* Hang gpu twice in this window and your context gets banned */
1395#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1396
737b1506 1397 struct delayed_work hangcheck_work;
99584db3
DV
1398
1399 /* For reset and error_state handling. */
1400 spinlock_t lock;
1401 /* Protected by the above dev->gpu_error.lock. */
1402 struct drm_i915_error_state *first_error;
094f9a54
CW
1403
1404 unsigned long missed_irq_rings;
1405
1f83fee0 1406 /**
2ac0f450 1407 * State variable controlling the reset flow and count
1f83fee0 1408 *
2ac0f450 1409 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1410 *
1411 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1412 * meaning that any waiters holding onto the struct_mutex should
1413 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1414 *
1415 * If reset is not completed succesfully, the I915_WEDGE bit is
1416 * set meaning that hardware is terminally sour and there is no
1417 * recovery. All waiters on the reset_queue will be woken when
1418 * that happens.
1419 *
1420 * This counter is used by the wait_seqno code to notice that reset
1421 * event happened and it needs to restart the entire ioctl (since most
1422 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1423 *
1424 * This is important for lock-free wait paths, where no contended lock
1425 * naturally enforces the correct ordering between the bail-out of the
1426 * waiter and the gpu reset work code.
1f83fee0 1427 */
8af29b0c 1428 unsigned long reset_count;
1f83fee0 1429
8af29b0c
CW
1430 unsigned long flags;
1431#define I915_RESET_IN_PROGRESS 0
1432#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1433
1f15b76f
CW
1434 /**
1435 * Waitqueue to signal when a hang is detected. Used to for waiters
1436 * to release the struct_mutex for the reset to procede.
1437 */
1438 wait_queue_head_t wait_queue;
1439
1f83fee0
DV
1440 /**
1441 * Waitqueue to signal when the reset has completed. Used by clients
1442 * that wait for dev_priv->mm.wedged to settle.
1443 */
1444 wait_queue_head_t reset_queue;
33196ded 1445
094f9a54 1446 /* For missed irq/seqno simulation. */
688e6c72 1447 unsigned long test_irq_rings;
99584db3
DV
1448};
1449
b8efb17b
ZR
1450enum modeset_restore {
1451 MODESET_ON_LID_OPEN,
1452 MODESET_DONE,
1453 MODESET_SUSPENDED,
1454};
1455
500ea70d
RV
1456#define DP_AUX_A 0x40
1457#define DP_AUX_B 0x10
1458#define DP_AUX_C 0x20
1459#define DP_AUX_D 0x30
1460
11c1b657
XZ
1461#define DDC_PIN_B 0x05
1462#define DDC_PIN_C 0x04
1463#define DDC_PIN_D 0x06
1464
6acab15a 1465struct ddi_vbt_port_info {
ce4dd49e
DL
1466 /*
1467 * This is an index in the HDMI/DVI DDI buffer translation table.
1468 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1469 * populate this field.
1470 */
1471#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1472 uint8_t hdmi_level_shift;
311a2094
PZ
1473
1474 uint8_t supports_dvi:1;
1475 uint8_t supports_hdmi:1;
1476 uint8_t supports_dp:1;
500ea70d
RV
1477
1478 uint8_t alternate_aux_channel;
11c1b657 1479 uint8_t alternate_ddc_pin;
75067dde
AK
1480
1481 uint8_t dp_boost_level;
1482 uint8_t hdmi_boost_level;
6acab15a
PZ
1483};
1484
bfd7ebda
RV
1485enum psr_lines_to_wait {
1486 PSR_0_LINES_TO_WAIT = 0,
1487 PSR_1_LINE_TO_WAIT,
1488 PSR_4_LINES_TO_WAIT,
1489 PSR_8_LINES_TO_WAIT
83a7280e
PB
1490};
1491
41aa3448
RV
1492struct intel_vbt_data {
1493 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1494 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1495
1496 /* Feature bits */
1497 unsigned int int_tv_support:1;
1498 unsigned int lvds_dither:1;
1499 unsigned int lvds_vbt:1;
1500 unsigned int int_crt_support:1;
1501 unsigned int lvds_use_ssc:1;
1502 unsigned int display_clock_mode:1;
1503 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1504 unsigned int panel_type:4;
41aa3448
RV
1505 int lvds_ssc_freq;
1506 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1507
83a7280e
PB
1508 enum drrs_support_type drrs_type;
1509
6aa23e65
JN
1510 struct {
1511 int rate;
1512 int lanes;
1513 int preemphasis;
1514 int vswing;
06411f08 1515 bool low_vswing;
6aa23e65
JN
1516 bool initialized;
1517 bool support;
1518 int bpp;
1519 struct edp_power_seq pps;
1520 } edp;
41aa3448 1521
bfd7ebda
RV
1522 struct {
1523 bool full_link;
1524 bool require_aux_wakeup;
1525 int idle_frames;
1526 enum psr_lines_to_wait lines_to_wait;
1527 int tp1_wakeup_time;
1528 int tp2_tp3_wakeup_time;
1529 } psr;
1530
f00076d2
JN
1531 struct {
1532 u16 pwm_freq_hz;
39fbc9c8 1533 bool present;
f00076d2 1534 bool active_low_pwm;
1de6068e 1535 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1536 enum intel_backlight_type type;
f00076d2
JN
1537 } backlight;
1538
d17c5443
SK
1539 /* MIPI DSI */
1540 struct {
1541 u16 panel_id;
d3b542fc
SK
1542 struct mipi_config *config;
1543 struct mipi_pps_data *pps;
1544 u8 seq_version;
1545 u32 size;
1546 u8 *data;
8d3ed2f3 1547 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1548 } dsi;
1549
41aa3448
RV
1550 int crt_ddc_pin;
1551
1552 int child_dev_num;
768f69c9 1553 union child_device_config *child_dev;
6acab15a
PZ
1554
1555 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1556 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1557};
1558
77c122bc
VS
1559enum intel_ddb_partitioning {
1560 INTEL_DDB_PART_1_2,
1561 INTEL_DDB_PART_5_6, /* IVB+ */
1562};
1563
1fd527cc
VS
1564struct intel_wm_level {
1565 bool enable;
1566 uint32_t pri_val;
1567 uint32_t spr_val;
1568 uint32_t cur_val;
1569 uint32_t fbc_val;
1570};
1571
820c1980 1572struct ilk_wm_values {
609cedef
VS
1573 uint32_t wm_pipe[3];
1574 uint32_t wm_lp[3];
1575 uint32_t wm_lp_spr[3];
1576 uint32_t wm_linetime[3];
1577 bool enable_fbc_wm;
1578 enum intel_ddb_partitioning partitioning;
1579};
1580
262cd2e1
VS
1581struct vlv_pipe_wm {
1582 uint16_t primary;
1583 uint16_t sprite[2];
1584 uint8_t cursor;
1585};
ae80152d 1586
262cd2e1
VS
1587struct vlv_sr_wm {
1588 uint16_t plane;
1589 uint8_t cursor;
1590};
ae80152d 1591
262cd2e1
VS
1592struct vlv_wm_values {
1593 struct vlv_pipe_wm pipe[3];
1594 struct vlv_sr_wm sr;
0018fda1
VS
1595 struct {
1596 uint8_t cursor;
1597 uint8_t sprite[2];
1598 uint8_t primary;
1599 } ddl[3];
6eb1a681
VS
1600 uint8_t level;
1601 bool cxsr;
0018fda1
VS
1602};
1603
c193924e 1604struct skl_ddb_entry {
16160e3d 1605 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1606};
1607
1608static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1609{
16160e3d 1610 return entry->end - entry->start;
c193924e
DL
1611}
1612
08db6652
DL
1613static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1614 const struct skl_ddb_entry *e2)
1615{
1616 if (e1->start == e2->start && e1->end == e2->end)
1617 return true;
1618
1619 return false;
1620}
1621
c193924e 1622struct skl_ddb_allocation {
34bb56af 1623 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1624 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1625 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1626};
1627
2ac96d2a 1628struct skl_wm_values {
2b4b9f35 1629 unsigned dirty_pipes;
c193924e 1630 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1631 uint32_t wm_linetime[I915_MAX_PIPES];
1632 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1633 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1634};
1635
1636struct skl_wm_level {
1637 bool plane_en[I915_MAX_PLANES];
1638 uint16_t plane_res_b[I915_MAX_PLANES];
1639 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1640};
1641
c67a470b 1642/*
765dab67
PZ
1643 * This struct helps tracking the state needed for runtime PM, which puts the
1644 * device in PCI D3 state. Notice that when this happens, nothing on the
1645 * graphics device works, even register access, so we don't get interrupts nor
1646 * anything else.
c67a470b 1647 *
765dab67
PZ
1648 * Every piece of our code that needs to actually touch the hardware needs to
1649 * either call intel_runtime_pm_get or call intel_display_power_get with the
1650 * appropriate power domain.
a8a8bd54 1651 *
765dab67
PZ
1652 * Our driver uses the autosuspend delay feature, which means we'll only really
1653 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1654 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1655 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1656 *
1657 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1658 * goes back to false exactly before we reenable the IRQs. We use this variable
1659 * to check if someone is trying to enable/disable IRQs while they're supposed
1660 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1661 * case it happens.
c67a470b 1662 *
765dab67 1663 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1664 */
5d584b2e 1665struct i915_runtime_pm {
1f814dac 1666 atomic_t wakeref_count;
2b19efeb 1667 atomic_t atomic_seq;
5d584b2e 1668 bool suspended;
2aeb7d3a 1669 bool irqs_enabled;
c67a470b
PZ
1670};
1671
926321d5
DV
1672enum intel_pipe_crc_source {
1673 INTEL_PIPE_CRC_SOURCE_NONE,
1674 INTEL_PIPE_CRC_SOURCE_PLANE1,
1675 INTEL_PIPE_CRC_SOURCE_PLANE2,
1676 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1677 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1678 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1679 INTEL_PIPE_CRC_SOURCE_TV,
1680 INTEL_PIPE_CRC_SOURCE_DP_B,
1681 INTEL_PIPE_CRC_SOURCE_DP_C,
1682 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1683 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1684 INTEL_PIPE_CRC_SOURCE_MAX,
1685};
1686
8bf1e9f1 1687struct intel_pipe_crc_entry {
ac2300d4 1688 uint32_t frame;
8bf1e9f1
SH
1689 uint32_t crc[5];
1690};
1691
b2c88f5b 1692#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1693struct intel_pipe_crc {
d538bbdf
DL
1694 spinlock_t lock;
1695 bool opened; /* exclusive access to the result file */
e5f75aca 1696 struct intel_pipe_crc_entry *entries;
926321d5 1697 enum intel_pipe_crc_source source;
d538bbdf 1698 int head, tail;
07144428 1699 wait_queue_head_t wq;
8bf1e9f1
SH
1700};
1701
f99d7069 1702struct i915_frontbuffer_tracking {
b5add959 1703 spinlock_t lock;
f99d7069
DV
1704
1705 /*
1706 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1707 * scheduled flips.
1708 */
1709 unsigned busy_bits;
1710 unsigned flip_bits;
1711};
1712
7225342a 1713struct i915_wa_reg {
f0f59a00 1714 i915_reg_t addr;
7225342a
MK
1715 u32 value;
1716 /* bitmask representing WA bits */
1717 u32 mask;
1718};
1719
33136b06
AS
1720/*
1721 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1722 * allowing it for RCS as we don't foresee any requirement of having
1723 * a whitelist for other engines. When it is really required for
1724 * other engines then the limit need to be increased.
1725 */
1726#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1727
1728struct i915_workarounds {
1729 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1730 u32 count;
666796da 1731 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1732};
1733
cf9d2890
YZ
1734struct i915_virtual_gpu {
1735 bool active;
1736};
1737
aa363136
MR
1738/* used in computing the new watermarks state */
1739struct intel_wm_config {
1740 unsigned int num_pipes_active;
1741 bool sprites_enabled;
1742 bool sprites_scaled;
1743};
1744
77fec556 1745struct drm_i915_private {
8f460e2c
CW
1746 struct drm_device drm;
1747
efab6d8d 1748 struct kmem_cache *objects;
e20d2ab7 1749 struct kmem_cache *vmas;
efab6d8d 1750 struct kmem_cache *requests;
f4c956ad 1751
5c969aa7 1752 const struct intel_device_info info;
f4c956ad
DV
1753
1754 int relative_constants_mode;
1755
1756 void __iomem *regs;
1757
907b28c5 1758 struct intel_uncore uncore;
f4c956ad 1759
cf9d2890
YZ
1760 struct i915_virtual_gpu vgpu;
1761
0ad35fed
ZW
1762 struct intel_gvt gvt;
1763
33a732f4
AD
1764 struct intel_guc guc;
1765
eb805623
DV
1766 struct intel_csr csr;
1767
5ea6e5e3 1768 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1769
f4c956ad
DV
1770 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1771 * controller on different i2c buses. */
1772 struct mutex gmbus_mutex;
1773
1774 /**
1775 * Base address of the gmbus and gpio block.
1776 */
1777 uint32_t gpio_mmio_base;
1778
b6fdd0f2
SS
1779 /* MMIO base address for MIPI regs */
1780 uint32_t mipi_mmio_base;
1781
443a389f
VS
1782 uint32_t psr_mmio_base;
1783
44cb734c
ID
1784 uint32_t pps_mmio_base;
1785
28c70f16
DV
1786 wait_queue_head_t gmbus_wait_queue;
1787
f4c956ad 1788 struct pci_dev *bridge_dev;
0ca5fa3a 1789 struct i915_gem_context *kernel_context;
666796da 1790 struct intel_engine_cs engine[I915_NUM_ENGINES];
51d545d0 1791 struct i915_vma *semaphore;
ddf07be7 1792 u32 next_seqno;
f4c956ad 1793
ba8286fa 1794 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1795 struct resource mch_res;
1796
f4c956ad
DV
1797 /* protects the irq masks */
1798 spinlock_t irq_lock;
1799
84c33a64
SG
1800 /* protects the mmio flip data */
1801 spinlock_t mmio_flip_lock;
1802
f8b79e58
ID
1803 bool display_irqs_enabled;
1804
9ee32fea
DV
1805 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1806 struct pm_qos_request pm_qos;
1807
a580516d
VS
1808 /* Sideband mailbox protection */
1809 struct mutex sb_lock;
f4c956ad
DV
1810
1811 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1812 union {
1813 u32 irq_mask;
1814 u32 de_irq_mask[I915_MAX_PIPES];
1815 };
f4c956ad 1816 u32 gt_irq_mask;
605cd25b 1817 u32 pm_irq_mask;
a6706b45 1818 u32 pm_rps_events;
91d181dd 1819 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1820
5fcece80 1821 struct i915_hotplug hotplug;
ab34a7e8 1822 struct intel_fbc fbc;
439d7ac0 1823 struct i915_drrs drrs;
f4c956ad 1824 struct intel_opregion opregion;
41aa3448 1825 struct intel_vbt_data vbt;
f4c956ad 1826
d9ceb816
JB
1827 bool preserve_bios_swizzle;
1828
f4c956ad
DV
1829 /* overlay */
1830 struct intel_overlay *overlay;
f4c956ad 1831
58c68779 1832 /* backlight registers and fields in struct intel_panel */
07f11d49 1833 struct mutex backlight_lock;
31ad8ec6 1834
f4c956ad 1835 /* LVDS info */
f4c956ad
DV
1836 bool no_aux_handshake;
1837
e39b999a
VS
1838 /* protects panel power sequencer state */
1839 struct mutex pps_mutex;
1840
f4c956ad 1841 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1842 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1843
1844 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1845 unsigned int skl_preferred_vco_freq;
1a617b77 1846 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1847 unsigned int max_dotclk_freq;
e7dc33f3 1848 unsigned int rawclk_freq;
6bcda4f0 1849 unsigned int hpll_freq;
bfa7df01 1850 unsigned int czclk_freq;
f4c956ad 1851
63911d72 1852 struct {
709e05c3 1853 unsigned int vco, ref;
63911d72
VS
1854 } cdclk_pll;
1855
645416f5
DV
1856 /**
1857 * wq - Driver workqueue for GEM.
1858 *
1859 * NOTE: Work items scheduled here are not allowed to grab any modeset
1860 * locks, for otherwise the flushing done in the pageflip code will
1861 * result in deadlocks.
1862 */
f4c956ad
DV
1863 struct workqueue_struct *wq;
1864
1865 /* Display functions */
1866 struct drm_i915_display_funcs display;
1867
1868 /* PCH chipset type */
1869 enum intel_pch pch_type;
17a303ec 1870 unsigned short pch_id;
f4c956ad
DV
1871
1872 unsigned long quirks;
1873
b8efb17b
ZR
1874 enum modeset_restore modeset_restore;
1875 struct mutex modeset_restore_lock;
e2c8b870 1876 struct drm_atomic_state *modeset_restore_state;
73974893 1877 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1878
a7bbbd63 1879 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1880 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1881
4b5aed62 1882 struct i915_gem_mm mm;
ad46cb53
CW
1883 DECLARE_HASHTABLE(mm_structs, 7);
1884 struct mutex mm_lock;
8781342d 1885
5d1808ec
CW
1886 /* The hw wants to have a stable context identifier for the lifetime
1887 * of the context (for OA, PASID, faults, etc). This is limited
1888 * in execlists to 21 bits.
1889 */
1890 struct ida context_hw_ida;
1891#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1892
8781342d
DV
1893 /* Kernel Modesetting */
1894
76c4ac04
DL
1895 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1896 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1897 wait_queue_head_t pending_flip_queue;
1898
c4597872
DV
1899#ifdef CONFIG_DEBUG_FS
1900 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1901#endif
1902
565602d7 1903 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1904 int num_shared_dpll;
1905 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1906 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1907
fbf6d879
ML
1908 /*
1909 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1910 * Must be global rather than per dpll, because on some platforms
1911 * plls share registers.
1912 */
1913 struct mutex dpll_lock;
1914
565602d7
ML
1915 unsigned int active_crtcs;
1916 unsigned int min_pixclk[I915_MAX_PIPES];
1917
e4607fcf 1918 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1919
7225342a 1920 struct i915_workarounds workarounds;
888b5995 1921
f99d7069
DV
1922 struct i915_frontbuffer_tracking fb_tracking;
1923
652c393a 1924 u16 orig_clock;
f97108d1 1925
c4804411 1926 bool mchbar_need_disable;
f97108d1 1927
a4da4fa4
DV
1928 struct intel_l3_parity l3_parity;
1929
59124506 1930 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1931 u32 edram_cap;
59124506 1932
c6a828d3 1933 /* gen6+ rps state */
c85aa885 1934 struct intel_gen6_power_mgmt rps;
c6a828d3 1935
20e4d407
DV
1936 /* ilk-only ips/rps state. Everything in here is protected by the global
1937 * mchdev_lock in intel_pm.c */
c85aa885 1938 struct intel_ilk_power_mgmt ips;
b5e50c3f 1939
83c00f55 1940 struct i915_power_domains power_domains;
a38911a3 1941
a031d709 1942 struct i915_psr psr;
3f51e471 1943
99584db3 1944 struct i915_gpu_error gpu_error;
ae681d96 1945
c9cddffc
JB
1946 struct drm_i915_gem_object *vlv_pctx;
1947
0695726e 1948#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1949 /* list of fbdev register on this device */
1950 struct intel_fbdev *fbdev;
82e3b8c1 1951 struct work_struct fbdev_suspend_work;
4520f53a 1952#endif
e953fd7b
CW
1953
1954 struct drm_property *broadcast_rgb_property;
3f43c48d 1955 struct drm_property *force_audio_property;
e3689190 1956
58fddc28 1957 /* hda/i915 audio component */
51e1d83c 1958 struct i915_audio_component *audio_component;
58fddc28 1959 bool audio_component_registered;
4a21ef7d
LY
1960 /**
1961 * av_mutex - mutex for audio/video sync
1962 *
1963 */
1964 struct mutex av_mutex;
58fddc28 1965
254f965c 1966 uint32_t hw_context_size;
a33afea5 1967 struct list_head context_list;
f4c956ad 1968
3e68320e 1969 u32 fdi_rx_config;
68d18ad7 1970
c231775c 1971 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1972 u32 chv_phy_control;
c231775c
VS
1973 /*
1974 * Shadows for CHV DPLL_MD regs to keep the state
1975 * checker somewhat working in the presence hardware
1976 * crappiness (can't read out DPLL_MD for pipes B & C).
1977 */
1978 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1979 u32 bxt_phy_grc;
70722468 1980
842f1c8b 1981 u32 suspend_count;
bc87229f 1982 bool suspended_to_idle;
f4c956ad 1983 struct i915_suspend_saved_registers regfile;
ddeea5b0 1984 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1985
656d1b89
L
1986 enum {
1987 I915_SKL_SAGV_UNKNOWN = 0,
1988 I915_SKL_SAGV_DISABLED,
1989 I915_SKL_SAGV_ENABLED,
1990 I915_SKL_SAGV_NOT_CONTROLLED
1991 } skl_sagv_status;
1992
53615a5e
VS
1993 struct {
1994 /*
1995 * Raw watermark latency values:
1996 * in 0.1us units for WM0,
1997 * in 0.5us units for WM1+.
1998 */
1999 /* primary */
2000 uint16_t pri_latency[5];
2001 /* sprite */
2002 uint16_t spr_latency[5];
2003 /* cursor */
2004 uint16_t cur_latency[5];
2af30a5c
PB
2005 /*
2006 * Raw watermark memory latency values
2007 * for SKL for all 8 levels
2008 * in 1us units.
2009 */
2010 uint16_t skl_latency[8];
609cedef 2011
2d41c0b5
PB
2012 /*
2013 * The skl_wm_values structure is a bit too big for stack
2014 * allocation, so we keep the staging struct where we store
2015 * intermediate results here instead.
2016 */
2017 struct skl_wm_values skl_results;
2018
609cedef 2019 /* current hardware state */
2d41c0b5
PB
2020 union {
2021 struct ilk_wm_values hw;
2022 struct skl_wm_values skl_hw;
0018fda1 2023 struct vlv_wm_values vlv;
2d41c0b5 2024 };
58590c14
VS
2025
2026 uint8_t max_level;
ed4a6a7c
MR
2027
2028 /*
2029 * Should be held around atomic WM register writing; also
2030 * protects * intel_crtc->wm.active and
2031 * cstate->wm.need_postvbl_update.
2032 */
2033 struct mutex wm_mutex;
279e99d7
MR
2034
2035 /*
2036 * Set during HW readout of watermarks/DDB. Some platforms
2037 * need to know when we're still using BIOS-provided values
2038 * (which we don't fully trust).
2039 */
2040 bool distrust_bios_wm;
53615a5e
VS
2041 } wm;
2042
8a187455
PZ
2043 struct i915_runtime_pm pm;
2044
a83014d3
OM
2045 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2046 struct {
821ed7df 2047 void (*resume)(struct drm_i915_private *);
117897f4 2048 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2049
2050 /**
2051 * Is the GPU currently considered idle, or busy executing
2052 * userspace requests? Whilst idle, we allow runtime power
2053 * management to power down the hardware and display clocks.
2054 * In order to reduce the effect on performance, there
2055 * is a slight delay before we do so.
2056 */
2057 unsigned int active_engines;
2058 bool awake;
2059
2060 /**
2061 * We leave the user IRQ off as much as possible,
2062 * but this means that requests will finish and never
2063 * be retired once the system goes idle. Set a timer to
2064 * fire periodically while the ring is running. When it
2065 * fires, go retire requests.
2066 */
2067 struct delayed_work retire_work;
2068
2069 /**
2070 * When we detect an idle GPU, we want to turn on
2071 * powersaving features. So once we see that there
2072 * are no more requests outstanding and no more
2073 * arrive within a small period of time, we fire
2074 * off the idle_work.
2075 */
2076 struct delayed_work idle_work;
a83014d3
OM
2077 } gt;
2078
3be60de9
VS
2079 /* perform PHY state sanity checks? */
2080 bool chv_phy_assert[2];
2081
0bdf5a05
TI
2082 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2083
bdf1e7e3
DV
2084 /*
2085 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2086 * will be rejected. Instead look for a better place.
2087 */
77fec556 2088};
1da177e4 2089
2c1792a1
CW
2090static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2091{
091387c1 2092 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2093}
2094
c49d13ee 2095static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2096{
c49d13ee 2097 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2098}
2099
33a732f4
AD
2100static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2101{
2102 return container_of(guc, struct drm_i915_private, guc);
2103}
2104
b4ac5afc
DG
2105/* Simple iterator over all initialised engines */
2106#define for_each_engine(engine__, dev_priv__) \
2107 for ((engine__) = &(dev_priv__)->engine[0]; \
2108 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2109 (engine__)++) \
2110 for_each_if (intel_engine_initialized(engine__))
b4519513 2111
c3232b18
DG
2112/* Iterator with engine_id */
2113#define for_each_engine_id(engine__, dev_priv__, id__) \
2114 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2115 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2116 (engine__)++) \
2117 for_each_if (((id__) = (engine__)->id, \
2118 intel_engine_initialized(engine__)))
2119
bafb0fce
CW
2120#define __mask_next_bit(mask) ({ \
2121 int __idx = ffs(mask) - 1; \
2122 mask &= ~BIT(__idx); \
2123 __idx; \
2124})
2125
c3232b18 2126/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2127#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2128 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
2129 tmp__ ? (engine__ = &(dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2130
b1d7e4b4
WF
2131enum hdmi_force_audio {
2132 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2133 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2134 HDMI_AUDIO_AUTO, /* trust EDID */
2135 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2136};
2137
190d6cd5 2138#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2139
37e680a1 2140struct drm_i915_gem_object_ops {
de472664
CW
2141 unsigned int flags;
2142#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2143
37e680a1
CW
2144 /* Interface between the GEM object and its backing storage.
2145 * get_pages() is called once prior to the use of the associated set
2146 * of pages before to binding them into the GTT, and put_pages() is
2147 * called after we no longer need them. As we expect there to be
2148 * associated cost with migrating pages between the backing storage
2149 * and making them available for the GPU (e.g. clflush), we may hold
2150 * onto the pages after they are no longer referenced by the GPU
2151 * in case they may be used again shortly (for example migrating the
2152 * pages to a different memory domain within the GTT). put_pages()
2153 * will therefore most likely be called when the object itself is
2154 * being released or under memory pressure (where we attempt to
2155 * reap pages for the shrinker).
2156 */
2157 int (*get_pages)(struct drm_i915_gem_object *);
2158 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2159
5cc9ed4b
CW
2160 int (*dmabuf_export)(struct drm_i915_gem_object *);
2161 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2162};
2163
a071fa00
DV
2164/*
2165 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2166 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2167 * doesn't mean that the hw necessarily already scans it out, but that any
2168 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2169 *
2170 * We have one bit per pipe and per scanout plane type.
2171 */
d1b9d039
SAK
2172#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2173#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2174#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2175 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2176#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2177 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2178#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2179 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2180#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2181 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2182#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2183 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2184
673a394b 2185struct drm_i915_gem_object {
c397b908 2186 struct drm_gem_object base;
673a394b 2187
37e680a1
CW
2188 const struct drm_i915_gem_object_ops *ops;
2189
2f633156
BW
2190 /** List of VMAs backed by this object */
2191 struct list_head vma_list;
2192
c1ad11fc
CW
2193 /** Stolen memory for this object, instead of being backed by shmem. */
2194 struct drm_mm_node *stolen;
35c20a60 2195 struct list_head global_list;
673a394b 2196
b25cb2f8
BW
2197 /** Used in execbuf to temporarily hold a ref */
2198 struct list_head obj_exec_link;
673a394b 2199
8d9d5744 2200 struct list_head batch_pool_link;
493018dc 2201
573adb39 2202 unsigned long flags;
673a394b 2203 /**
65ce3027
CW
2204 * This is set if the object is on the active lists (has pending
2205 * rendering and so a non-zero seqno), and is not set if it i s on
2206 * inactive (ready to be unbound) list.
673a394b 2207 */
573adb39
CW
2208#define I915_BO_ACTIVE_SHIFT 0
2209#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2210#define __I915_BO_ACTIVE(bo) \
2211 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2212
2213 /**
2214 * This is set if the object has been written to since last bound
2215 * to the GTT
2216 */
0206e353 2217 unsigned int dirty:1;
778c3544 2218
778c3544
DV
2219 /**
2220 * Advice: are the backing pages purgeable?
2221 */
0206e353 2222 unsigned int madv:2;
778c3544 2223
fb7d516a
DV
2224 /**
2225 * Whether the current gtt mapping needs to be mappable (and isn't just
2226 * mappable by accident). Track pin and fault separate for a more
2227 * accurate mappable working set.
2228 */
0206e353 2229 unsigned int fault_mappable:1;
fb7d516a 2230
24f3a8cf
AG
2231 /*
2232 * Is the object to be mapped as read-only to the GPU
2233 * Only honoured if hardware has relevant pte bit
2234 */
2235 unsigned long gt_ro:1;
651d794f 2236 unsigned int cache_level:3;
0f71979a 2237 unsigned int cache_dirty:1;
93dfb40c 2238
faf5bf0a 2239 atomic_t frontbuffer_bits;
50349247 2240 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2241
9ad36761 2242 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2243 unsigned int tiling_and_stride;
2244#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2245#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2246#define STRIDE_MASK (~TILING_MASK)
9ad36761 2247
15717de2
CW
2248 /** Count of VMA actually bound by this object */
2249 unsigned int bind_count;
8a0c39b1
TU
2250 unsigned int pin_display;
2251
9da3da66 2252 struct sg_table *pages;
a5570178 2253 int pages_pin_count;
ee286370
CW
2254 struct get_page {
2255 struct scatterlist *sg;
2256 int last;
2257 } get_page;
0a798eb9 2258 void *mapping;
9a70cc2a 2259
b4716185
CW
2260 /** Breadcrumb of last rendering to the buffer.
2261 * There can only be one writer, but we allow for multiple readers.
2262 * If there is a writer that necessarily implies that all other
2263 * read requests are complete - but we may only be lazily clearing
2264 * the read requests. A read request is naturally the most recent
2265 * request on a ring, so we may have two different write and read
2266 * requests on one ring where the write request is older than the
2267 * read request. This allows for the CPU to read from an active
2268 * buffer by only waiting for the write to complete.
381f371b
CW
2269 */
2270 struct i915_gem_active last_read[I915_NUM_ENGINES];
2271 struct i915_gem_active last_write;
673a394b 2272
80075d49
DV
2273 /** References from framebuffers, locks out tiling changes. */
2274 unsigned long framebuffer_references;
2275
280b713b 2276 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2277 unsigned long *bit_17;
280b713b 2278
5cc9ed4b 2279 union {
6a2c4232
CW
2280 /** for phy allocated objects */
2281 struct drm_dma_handle *phys_handle;
2282
5cc9ed4b
CW
2283 struct i915_gem_userptr {
2284 uintptr_t ptr;
2285 unsigned read_only :1;
2286 unsigned workers :4;
2287#define I915_GEM_USERPTR_MAX_WORKERS 15
2288
ad46cb53
CW
2289 struct i915_mm_struct *mm;
2290 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2291 struct work_struct *work;
2292 } userptr;
2293 };
2294};
03ac0642
CW
2295
2296static inline struct drm_i915_gem_object *
2297to_intel_bo(struct drm_gem_object *gem)
2298{
2299 /* Assert that to_intel_bo(NULL) == NULL */
2300 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2301
2302 return container_of(gem, struct drm_i915_gem_object, base);
2303}
2304
2305static inline struct drm_i915_gem_object *
2306i915_gem_object_lookup(struct drm_file *file, u32 handle)
2307{
2308 return to_intel_bo(drm_gem_object_lookup(file, handle));
2309}
2310
2311__deprecated
2312extern struct drm_gem_object *
2313drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2314
25dc556a
CW
2315__attribute__((nonnull))
2316static inline struct drm_i915_gem_object *
2317i915_gem_object_get(struct drm_i915_gem_object *obj)
2318{
2319 drm_gem_object_reference(&obj->base);
2320 return obj;
2321}
2322
2323__deprecated
2324extern void drm_gem_object_reference(struct drm_gem_object *);
2325
f8c417cd
CW
2326__attribute__((nonnull))
2327static inline void
2328i915_gem_object_put(struct drm_i915_gem_object *obj)
2329{
2330 drm_gem_object_unreference(&obj->base);
2331}
2332
2333__deprecated
2334extern void drm_gem_object_unreference(struct drm_gem_object *);
2335
34911fd3
CW
2336__attribute__((nonnull))
2337static inline void
2338i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2339{
2340 drm_gem_object_unreference_unlocked(&obj->base);
2341}
2342
2343__deprecated
2344extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2345
b9bcd14a
CW
2346static inline bool
2347i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2348{
2349 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2350}
2351
573adb39
CW
2352static inline unsigned long
2353i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2354{
2355 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2356}
2357
2358static inline bool
2359i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2360{
2361 return i915_gem_object_get_active(obj);
2362}
2363
2364static inline void
2365i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2366{
2367 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2368}
2369
2370static inline void
2371i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2372{
2373 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2374}
2375
2376static inline bool
2377i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2378 int engine)
2379{
2380 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2381}
2382
3e510a8e
CW
2383static inline unsigned int
2384i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2385{
2386 return obj->tiling_and_stride & TILING_MASK;
2387}
2388
2389static inline bool
2390i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2391{
2392 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2393}
2394
2395static inline unsigned int
2396i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2397{
2398 return obj->tiling_and_stride & STRIDE_MASK;
2399}
2400
624192cf
CW
2401static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2402{
2403 i915_gem_object_get(vma->obj);
2404 return vma;
2405}
2406
2407static inline void i915_vma_put(struct i915_vma *vma)
2408{
2409 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2410 i915_gem_object_put(vma->obj);
2411}
2412
85d1225e
DG
2413/*
2414 * Optimised SGL iterator for GEM objects
2415 */
2416static __always_inline struct sgt_iter {
2417 struct scatterlist *sgp;
2418 union {
2419 unsigned long pfn;
2420 dma_addr_t dma;
2421 };
2422 unsigned int curr;
2423 unsigned int max;
2424} __sgt_iter(struct scatterlist *sgl, bool dma) {
2425 struct sgt_iter s = { .sgp = sgl };
2426
2427 if (s.sgp) {
2428 s.max = s.curr = s.sgp->offset;
2429 s.max += s.sgp->length;
2430 if (dma)
2431 s.dma = sg_dma_address(s.sgp);
2432 else
2433 s.pfn = page_to_pfn(sg_page(s.sgp));
2434 }
2435
2436 return s;
2437}
2438
63d15326
DG
2439/**
2440 * __sg_next - return the next scatterlist entry in a list
2441 * @sg: The current sg entry
2442 *
2443 * Description:
2444 * If the entry is the last, return NULL; otherwise, step to the next
2445 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2446 * otherwise just return the pointer to the current element.
2447 **/
2448static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2449{
2450#ifdef CONFIG_DEBUG_SG
2451 BUG_ON(sg->sg_magic != SG_MAGIC);
2452#endif
2453 return sg_is_last(sg) ? NULL :
2454 likely(!sg_is_chain(++sg)) ? sg :
2455 sg_chain_ptr(sg);
2456}
2457
85d1225e
DG
2458/**
2459 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2460 * @__dmap: DMA address (output)
2461 * @__iter: 'struct sgt_iter' (iterator state, internal)
2462 * @__sgt: sg_table to iterate over (input)
2463 */
2464#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2465 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2466 ((__dmap) = (__iter).dma + (__iter).curr); \
2467 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2468 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2469
2470/**
2471 * for_each_sgt_page - iterate over the pages of the given sg_table
2472 * @__pp: page pointer (output)
2473 * @__iter: 'struct sgt_iter' (iterator state, internal)
2474 * @__sgt: sg_table to iterate over (input)
2475 */
2476#define for_each_sgt_page(__pp, __iter, __sgt) \
2477 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2478 ((__pp) = (__iter).pfn == 0 ? NULL : \
2479 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2480 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2481 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2482
351e3db2
BV
2483/*
2484 * A command that requires special handling by the command parser.
2485 */
2486struct drm_i915_cmd_descriptor {
2487 /*
2488 * Flags describing how the command parser processes the command.
2489 *
2490 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2491 * a length mask if not set
2492 * CMD_DESC_SKIP: The command is allowed but does not follow the
2493 * standard length encoding for the opcode range in
2494 * which it falls
2495 * CMD_DESC_REJECT: The command is never allowed
2496 * CMD_DESC_REGISTER: The command should be checked against the
2497 * register whitelist for the appropriate ring
2498 * CMD_DESC_MASTER: The command is allowed if the submitting process
2499 * is the DRM master
2500 */
2501 u32 flags;
2502#define CMD_DESC_FIXED (1<<0)
2503#define CMD_DESC_SKIP (1<<1)
2504#define CMD_DESC_REJECT (1<<2)
2505#define CMD_DESC_REGISTER (1<<3)
2506#define CMD_DESC_BITMASK (1<<4)
2507#define CMD_DESC_MASTER (1<<5)
2508
2509 /*
2510 * The command's unique identification bits and the bitmask to get them.
2511 * This isn't strictly the opcode field as defined in the spec and may
2512 * also include type, subtype, and/or subop fields.
2513 */
2514 struct {
2515 u32 value;
2516 u32 mask;
2517 } cmd;
2518
2519 /*
2520 * The command's length. The command is either fixed length (i.e. does
2521 * not include a length field) or has a length field mask. The flag
2522 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2523 * a length mask. All command entries in a command table must include
2524 * length information.
2525 */
2526 union {
2527 u32 fixed;
2528 u32 mask;
2529 } length;
2530
2531 /*
2532 * Describes where to find a register address in the command to check
2533 * against the ring's register whitelist. Only valid if flags has the
2534 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2535 *
2536 * A non-zero step value implies that the command may access multiple
2537 * registers in sequence (e.g. LRI), in that case step gives the
2538 * distance in dwords between individual offset fields.
351e3db2
BV
2539 */
2540 struct {
2541 u32 offset;
2542 u32 mask;
6a65c5b9 2543 u32 step;
351e3db2
BV
2544 } reg;
2545
2546#define MAX_CMD_DESC_BITMASKS 3
2547 /*
2548 * Describes command checks where a particular dword is masked and
2549 * compared against an expected value. If the command does not match
2550 * the expected value, the parser rejects it. Only valid if flags has
2551 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2552 * are valid.
d4d48035
BV
2553 *
2554 * If the check specifies a non-zero condition_mask then the parser
2555 * only performs the check when the bits specified by condition_mask
2556 * are non-zero.
351e3db2
BV
2557 */
2558 struct {
2559 u32 offset;
2560 u32 mask;
2561 u32 expected;
d4d48035
BV
2562 u32 condition_offset;
2563 u32 condition_mask;
351e3db2
BV
2564 } bits[MAX_CMD_DESC_BITMASKS];
2565};
2566
2567/*
2568 * A table of commands requiring special handling by the command parser.
2569 *
33a051a5
CW
2570 * Each engine has an array of tables. Each table consists of an array of
2571 * command descriptors, which must be sorted with command opcodes in
2572 * ascending order.
351e3db2
BV
2573 */
2574struct drm_i915_cmd_table {
2575 const struct drm_i915_cmd_descriptor *table;
2576 int count;
2577};
2578
dbbe9127 2579/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2580#define __I915__(p) ({ \
2581 struct drm_i915_private *__p; \
2582 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2583 __p = (struct drm_i915_private *)p; \
2584 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2585 __p = to_i915((struct drm_device *)p); \
2586 else \
2587 BUILD_BUG(); \
2588 __p; \
2589})
351c3b53 2590#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2591#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2592#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2593
e87a005d 2594#define REVID_FOREVER 0xff
091387c1 2595#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2596
2597#define GEN_FOREVER (0)
2598/*
2599 * Returns true if Gen is in inclusive range [Start, End].
2600 *
2601 * Use GEN_FOREVER for unbound start and or end.
2602 */
2603#define IS_GEN(p, s, e) ({ \
2604 unsigned int __s = (s), __e = (e); \
2605 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2606 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2607 if ((__s) != GEN_FOREVER) \
2608 __s = (s) - 1; \
2609 if ((__e) == GEN_FOREVER) \
2610 __e = BITS_PER_LONG - 1; \
2611 else \
2612 __e = (e) - 1; \
2613 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2614})
2615
e87a005d
JN
2616/*
2617 * Return true if revision is in range [since,until] inclusive.
2618 *
2619 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2620 */
2621#define IS_REVID(p, since, until) \
2622 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2623
87f1f465
CW
2624#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2625#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2626#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2627#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2628#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2629#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2630#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2631#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2632#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2633#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2634#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2635#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2636#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2637#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2638#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2639#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2640#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2641#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2642#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2643 INTEL_DEVID(dev) == 0x0152 || \
2644 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2645#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2646#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2647#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2648#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2649#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2650#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2651#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2652#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2653#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2654 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2655#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2656 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2657 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2658 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2659/* ULX machines are also considered ULT. */
2660#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2661 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2662#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2663 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2664#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2665 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2666#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2667 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2668/* ULX machines are also considered ULT. */
87f1f465
CW
2669#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2670 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2671#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2672 INTEL_DEVID(dev) == 0x1913 || \
2673 INTEL_DEVID(dev) == 0x1916 || \
2674 INTEL_DEVID(dev) == 0x1921 || \
2675 INTEL_DEVID(dev) == 0x1926)
2676#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2677 INTEL_DEVID(dev) == 0x1915 || \
2678 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2679#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2680 INTEL_DEVID(dev) == 0x5913 || \
2681 INTEL_DEVID(dev) == 0x5916 || \
2682 INTEL_DEVID(dev) == 0x5921 || \
2683 INTEL_DEVID(dev) == 0x5926)
2684#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2685 INTEL_DEVID(dev) == 0x5915 || \
2686 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2687#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2688 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2689#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2690 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2691
b833d685 2692#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2693
ef712bb4
JN
2694#define SKL_REVID_A0 0x0
2695#define SKL_REVID_B0 0x1
2696#define SKL_REVID_C0 0x2
2697#define SKL_REVID_D0 0x3
2698#define SKL_REVID_E0 0x4
2699#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2700#define SKL_REVID_G0 0x6
2701#define SKL_REVID_H0 0x7
ef712bb4 2702
e87a005d
JN
2703#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2704
ef712bb4 2705#define BXT_REVID_A0 0x0
fffda3f4 2706#define BXT_REVID_A1 0x1
ef712bb4
JN
2707#define BXT_REVID_B0 0x3
2708#define BXT_REVID_C0 0x9
6c74c87f 2709
e87a005d
JN
2710#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2711
c033a37c
MK
2712#define KBL_REVID_A0 0x0
2713#define KBL_REVID_B0 0x1
fe905819
MK
2714#define KBL_REVID_C0 0x2
2715#define KBL_REVID_D0 0x3
2716#define KBL_REVID_E0 0x4
c033a37c
MK
2717
2718#define IS_KBL_REVID(p, since, until) \
2719 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2720
85436696
JB
2721/*
2722 * The genX designation typically refers to the render engine, so render
2723 * capability related checks should use IS_GEN, while display and other checks
2724 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2725 * chips, etc.).
2726 */
af1346a0
TU
2727#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2728#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2729#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2730#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2731#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2732#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2733#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2734#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2735
a19d6ff2
TU
2736#define ENGINE_MASK(id) BIT(id)
2737#define RENDER_RING ENGINE_MASK(RCS)
2738#define BSD_RING ENGINE_MASK(VCS)
2739#define BLT_RING ENGINE_MASK(BCS)
2740#define VEBOX_RING ENGINE_MASK(VECS)
2741#define BSD2_RING ENGINE_MASK(VCS2)
2742#define ALL_ENGINES (~0)
2743
2744#define HAS_ENGINE(dev_priv, id) \
af1346a0 2745 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2746
2747#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2748#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2749#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2750#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2751
63c42e56 2752#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2753#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2754#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2755#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2756 HAS_EDRAM(dev))
3177659a 2757#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
cae5852d 2758
e1a52536 2759#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
4586f1d0 2760#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
692ef70c 2761#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2762#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2763#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2764
05394f39 2765#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2766#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2767
b45305fc
DV
2768/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2769#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2770
2771/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2772#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2773 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2774 IS_SKL_GT3(dev_priv) || \
2775 IS_SKL_GT4(dev_priv))
185c66e5 2776
4e6b788c
DV
2777/*
2778 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2779 * even when in MSI mode. This results in spurious interrupt warnings if the
2780 * legacy irq no. is shared with another device. The kernel then disables that
2781 * interrupt source and so prevents the other device from working properly.
2782 */
2783#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b355f109 2784#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
b45305fc 2785
cae5852d
ZN
2786/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2787 * rows, which changed the alignment requirements and fence programming.
2788 */
2789#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2790 IS_I915GM(dev)))
cae5852d
ZN
2791#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2792#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2793
2794#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2795#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2796#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2797
dbf7786e 2798#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2799
1d3fe53b 2800#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
0c9b3715 2801
dd93be58 2802#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2803#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
6e3b84d8 2804#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
4aa4c23f 2805#define HAS_RUNTIME_PM(dev) (INTEL_INFO(dev)->has_runtime_pm)
86f3624b 2806#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
33b5bf82 2807#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
affa9354 2808
3bacde19 2809#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
eb805623 2810
1a3d1898
DG
2811/*
2812 * For now, anything with a GuC requires uCode loading, and then supports
2813 * command submission once loaded. But these are logically independent
2814 * properties, so we have separate macros to test them.
2815 */
3d810fbe 2816#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
1a3d1898
DG
2817#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2818#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2819
53233f08 2820#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
a9ed33ca 2821
33e141ed 2822#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2823
17a303ec
PZ
2824#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2825#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2826#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2827#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2828#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2829#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2830#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2831#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2832#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2833#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2834#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2835#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2836
f2fbc690 2837#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
22dea0be 2838#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
e7e7ea20 2839#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2840#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2841#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2842#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2843#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2844#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2845#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2846#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2847
804b8712 2848#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->has_gmch_display)
5fafe292 2849
040d2baa 2850/* DPF == dynamic parity feature */
ca9c4523 2851#define HAS_L3_DPF(dev) (INTEL_INFO(dev)->has_l3_dpf)
040d2baa 2852#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2853
c8735b0c 2854#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2855#define GEN9_FREQ_SCALER 3
c8735b0c 2856
05394f39
CW
2857#include "i915_trace.h"
2858
48f112fe
CW
2859static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2860{
2861#ifdef CONFIG_INTEL_IOMMU
2862 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2863 return true;
2864#endif
2865 return false;
2866}
2867
1751fcf9
ML
2868extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2869extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2870
c033666a 2871int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2872 int enable_ppgtt);
0e4ca100 2873
39df9190
CW
2874bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2875
0673ad47 2876/* i915_drv.c */
d15d7538
ID
2877void __printf(3, 4)
2878__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2879 const char *fmt, ...);
2880
2881#define i915_report_error(dev_priv, fmt, ...) \
2882 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2883
c43b5634 2884#ifdef CONFIG_COMPAT
0d6aa60b
DA
2885extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2886 unsigned long arg);
c43b5634 2887#endif
dc97997a
CW
2888extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2889extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2890extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2891extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2892extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2893extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2894extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2895extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2896extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2897int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2898
77913b39 2899/* intel_hotplug.c */
91d14251
TU
2900void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2901 u32 pin_mask, u32 long_mask);
77913b39
JN
2902void intel_hpd_init(struct drm_i915_private *dev_priv);
2903void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2904void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2905bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2906bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2907void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2908
1da177e4 2909/* i915_irq.c */
26a02b8f
CW
2910static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2911{
2912 unsigned long delay;
2913
2914 if (unlikely(!i915.enable_hangcheck))
2915 return;
2916
2917 /* Don't continually defer the hangcheck so that it is always run at
2918 * least once after work has been scheduled on any ring. Otherwise,
2919 * we will ignore a hung ring if a second ring is kept busy.
2920 */
2921
2922 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2923 queue_delayed_work(system_long_wq,
2924 &dev_priv->gpu_error.hangcheck_work, delay);
2925}
2926
58174462 2927__printf(3, 4)
c033666a
CW
2928void i915_handle_error(struct drm_i915_private *dev_priv,
2929 u32 engine_mask,
58174462 2930 const char *fmt, ...);
1da177e4 2931
b963291c 2932extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2933int intel_irq_install(struct drm_i915_private *dev_priv);
2934void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2935
dc97997a
CW
2936extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2937extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2938 bool restore_forcewake);
dc97997a 2939extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2940extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2941extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2942extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2943extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2944 bool restore);
48c1026a 2945const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2946void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2947 enum forcewake_domains domains);
59bad947 2948void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2949 enum forcewake_domains domains);
a6111f7b
CW
2950/* Like above but the caller must manage the uncore.lock itself.
2951 * Must be used with I915_READ_FW and friends.
2952 */
2953void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2954 enum forcewake_domains domains);
2955void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2956 enum forcewake_domains domains);
3accaf7e
MK
2957u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2958
59bad947 2959void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2960
1758b90e
CW
2961int intel_wait_for_register(struct drm_i915_private *dev_priv,
2962 i915_reg_t reg,
2963 const u32 mask,
2964 const u32 value,
2965 const unsigned long timeout_ms);
2966int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2967 i915_reg_t reg,
2968 const u32 mask,
2969 const u32 value,
2970 const unsigned long timeout_ms);
2971
0ad35fed
ZW
2972static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2973{
2974 return dev_priv->gvt.initialized;
2975}
2976
c033666a 2977static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2978{
c033666a 2979 return dev_priv->vgpu.active;
cf9d2890 2980}
b1f14ad0 2981
7c463586 2982void
50227e1c 2983i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2984 u32 status_mask);
7c463586
KP
2985
2986void
50227e1c 2987i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2988 u32 status_mask);
7c463586 2989
f8b79e58
ID
2990void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2991void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2992void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2993 uint32_t mask,
2994 uint32_t bits);
fbdedaea
VS
2995void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2996 uint32_t interrupt_mask,
2997 uint32_t enabled_irq_mask);
2998static inline void
2999ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3000{
3001 ilk_update_display_irq(dev_priv, bits, bits);
3002}
3003static inline void
3004ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3005{
3006 ilk_update_display_irq(dev_priv, bits, 0);
3007}
013d3752
VS
3008void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3009 enum pipe pipe,
3010 uint32_t interrupt_mask,
3011 uint32_t enabled_irq_mask);
3012static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3013 enum pipe pipe, uint32_t bits)
3014{
3015 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3016}
3017static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3018 enum pipe pipe, uint32_t bits)
3019{
3020 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3021}
47339cd9
DV
3022void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3023 uint32_t interrupt_mask,
3024 uint32_t enabled_irq_mask);
14443261
VS
3025static inline void
3026ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3027{
3028 ibx_display_interrupt_update(dev_priv, bits, bits);
3029}
3030static inline void
3031ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3032{
3033 ibx_display_interrupt_update(dev_priv, bits, 0);
3034}
3035
673a394b 3036/* i915_gem.c */
673a394b
EA
3037int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
3041int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3042 struct drm_file *file_priv);
3043int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3044 struct drm_file *file_priv);
de151cf6
JB
3045int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3046 struct drm_file *file_priv);
673a394b
EA
3047int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3048 struct drm_file *file_priv);
3049int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file_priv);
3051int i915_gem_execbuffer(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
76446cac
JB
3053int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
673a394b
EA
3055int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
199adf40
BW
3057int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3058 struct drm_file *file);
3059int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file);
673a394b
EA
3061int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3062 struct drm_file *file_priv);
3ef94daa
CW
3063int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3064 struct drm_file *file_priv);
673a394b
EA
3065int i915_gem_set_tiling(struct drm_device *dev, void *data,
3066 struct drm_file *file_priv);
3067int i915_gem_get_tiling(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
72778cb2 3069void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3070int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3071 struct drm_file *file);
5a125c3c
EA
3072int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3073 struct drm_file *file_priv);
23ba4fd0
BW
3074int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3075 struct drm_file *file_priv);
d64aa096
ID
3076void i915_gem_load_init(struct drm_device *dev);
3077void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3078void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
461fb99c
CW
3079int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3080
42dcedd4
CW
3081void *i915_gem_object_alloc(struct drm_device *dev);
3082void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3083void i915_gem_object_init(struct drm_i915_gem_object *obj,
3084 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3085struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3086 size_t size);
ea70299d
DG
3087struct drm_i915_gem_object *i915_gem_object_create_from_data(
3088 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3089void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3090void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3091
058d88c4 3092struct i915_vma * __must_check
ec7adb6e
JL
3093i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3094 const struct i915_ggtt_view *view,
91b2db6f 3095 u64 size,
2ffffd0f
CW
3096 u64 alignment,
3097 u64 flags);
fe14d5f4
TU
3098
3099int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3100 u32 flags);
d0710abb 3101void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3102int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3103void i915_vma_close(struct i915_vma *vma);
3104void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3105
3106int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3107int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3108void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3109void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3110
37e680a1 3111int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3112
3113static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3114{
ee286370
CW
3115 return sg->length >> PAGE_SHIFT;
3116}
67d5a50c 3117
033908ae
DG
3118struct page *
3119i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3120
341be1cd
CW
3121static inline dma_addr_t
3122i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3123{
3124 if (n < obj->get_page.last) {
3125 obj->get_page.sg = obj->pages->sgl;
3126 obj->get_page.last = 0;
3127 }
3128
3129 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3130 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3131 if (unlikely(sg_is_chain(obj->get_page.sg)))
3132 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3133 }
3134
3135 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3136}
3137
ee286370
CW
3138static inline struct page *
3139i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3140{
ee286370
CW
3141 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3142 return NULL;
67d5a50c 3143
ee286370
CW
3144 if (n < obj->get_page.last) {
3145 obj->get_page.sg = obj->pages->sgl;
3146 obj->get_page.last = 0;
3147 }
67d5a50c 3148
ee286370
CW
3149 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3150 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3151 if (unlikely(sg_is_chain(obj->get_page.sg)))
3152 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3153 }
67d5a50c 3154
ee286370 3155 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3156}
ee286370 3157
a5570178
CW
3158static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3159{
3160 BUG_ON(obj->pages == NULL);
3161 obj->pages_pin_count++;
3162}
0a798eb9 3163
a5570178
CW
3164static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3165{
3166 BUG_ON(obj->pages_pin_count == 0);
3167 obj->pages_pin_count--;
3168}
3169
d31d7cb1
CW
3170enum i915_map_type {
3171 I915_MAP_WB = 0,
3172 I915_MAP_WC,
3173};
3174
0a798eb9
CW
3175/**
3176 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3177 * @obj - the object to map into kernel address space
d31d7cb1 3178 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3179 *
3180 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3181 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3182 * the kernel address space. Based on the @type of mapping, the PTE will be
3183 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3184 *
8305216f
DG
3185 * The caller must hold the struct_mutex, and is responsible for calling
3186 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3187 *
8305216f
DG
3188 * Returns the pointer through which to access the mapped object, or an
3189 * ERR_PTR() on error.
0a798eb9 3190 */
d31d7cb1
CW
3191void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3192 enum i915_map_type type);
0a798eb9
CW
3193
3194/**
3195 * i915_gem_object_unpin_map - releases an earlier mapping
3196 * @obj - the object to unmap
3197 *
3198 * After pinning the object and mapping its pages, once you are finished
3199 * with your access, call i915_gem_object_unpin_map() to release the pin
3200 * upon the mapping. Once the pin count reaches zero, that mapping may be
3201 * removed.
3202 *
3203 * The caller must hold the struct_mutex.
3204 */
3205static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3206{
3207 lockdep_assert_held(&obj->base.dev->struct_mutex);
3208 i915_gem_object_unpin_pages(obj);
3209}
3210
43394c7d
CW
3211int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3212 unsigned int *needs_clflush);
3213int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3214 unsigned int *needs_clflush);
3215#define CLFLUSH_BEFORE 0x1
3216#define CLFLUSH_AFTER 0x2
3217#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3218
3219static inline void
3220i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3221{
3222 i915_gem_object_unpin_pages(obj);
3223}
3224
54cf91dc 3225int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3226void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3227 struct drm_i915_gem_request *req,
3228 unsigned int flags);
ff72145b
DA
3229int i915_gem_dumb_create(struct drm_file *file_priv,
3230 struct drm_device *dev,
3231 struct drm_mode_create_dumb *args);
da6b51d0
DA
3232int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3233 uint32_t handle, uint64_t *offset);
4cc69075 3234int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3235
3236void i915_gem_track_fb(struct drm_i915_gem_object *old,
3237 struct drm_i915_gem_object *new,
3238 unsigned frontbuffer_bits);
3239
fca26bb4 3240int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3241
8d9fc7fd 3242struct drm_i915_gem_request *
0bc40be8 3243i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3244
67d97da3 3245void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3246
1f83fee0
DV
3247static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3248{
8af29b0c 3249 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3250}
3251
8af29b0c 3252static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3253{
8af29b0c 3254 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3255}
3256
8af29b0c 3257static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3258{
8af29b0c 3259 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3260}
3261
3262static inline u32 i915_reset_count(struct i915_gpu_error *error)
3263{
8af29b0c 3264 return READ_ONCE(error->reset_count);
1f83fee0 3265}
a71d8d94 3266
821ed7df
CW
3267void i915_gem_reset(struct drm_i915_private *dev_priv);
3268void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
000433b6 3269bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3270int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3271int __must_check i915_gem_init_hw(struct drm_device *dev);
3272void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3273void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3274int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3275 unsigned int flags);
45c5f202 3276int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3277void i915_gem_resume(struct drm_device *dev);
de151cf6 3278int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3279int __must_check
2e2f351d
CW
3280i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3281 bool readonly);
3282int __must_check
2021746e
CW
3283i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3284 bool write);
3285int __must_check
dabdfe02 3286i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3287struct i915_vma * __must_check
2da3b9b9
CW
3288i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3289 u32 alignment,
e6617330 3290 const struct i915_ggtt_view *view);
058d88c4 3291void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3292int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3293 int align);
b29c19b6 3294int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3295void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3296
a9f1481f
CW
3297u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3298 int tiling_mode);
3299u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3300 int tiling_mode, bool fenced);
467cffba 3301
e4ffd173
CW
3302int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3303 enum i915_cache_level cache_level);
3304
1286ff73
DV
3305struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3306 struct dma_buf *dma_buf);
3307
3308struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3309 struct drm_gem_object *gem_obj, int flags);
3310
fe14d5f4 3311struct i915_vma *
ec7adb6e 3312i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3313 struct i915_address_space *vm,
3314 const struct i915_ggtt_view *view);
fe14d5f4 3315
accfef2e
BW
3316struct i915_vma *
3317i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3318 struct i915_address_space *vm,
3319 const struct i915_ggtt_view *view);
5c2abbea 3320
841cd773
DV
3321static inline struct i915_hw_ppgtt *
3322i915_vm_to_ppgtt(struct i915_address_space *vm)
3323{
841cd773
DV
3324 return container_of(vm, struct i915_hw_ppgtt, base);
3325}
3326
058d88c4
CW
3327static inline struct i915_vma *
3328i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3329 const struct i915_ggtt_view *view)
a70a3148 3330{
058d88c4 3331 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3332}
3333
058d88c4
CW
3334static inline unsigned long
3335i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3336 const struct i915_ggtt_view *view)
e6617330 3337{
bde13ebd 3338 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3339}
b287110e 3340
41a36b73 3341/* i915_gem_fence.c */
49ef5294
CW
3342int __must_check i915_vma_get_fence(struct i915_vma *vma);
3343int __must_check i915_vma_put_fence(struct i915_vma *vma);
3344
3345/**
3346 * i915_vma_pin_fence - pin fencing state
3347 * @vma: vma to pin fencing for
3348 *
3349 * This pins the fencing state (whether tiled or untiled) to make sure the
3350 * vma (and its object) is ready to be used as a scanout target. Fencing
3351 * status must be synchronize first by calling i915_vma_get_fence():
3352 *
3353 * The resulting fence pin reference must be released again with
3354 * i915_vma_unpin_fence().
3355 *
3356 * Returns:
3357 *
3358 * True if the vma has a fence, false otherwise.
3359 */
3360static inline bool
3361i915_vma_pin_fence(struct i915_vma *vma)
3362{
3363 if (vma->fence) {
3364 vma->fence->pin_count++;
3365 return true;
3366 } else
3367 return false;
3368}
41a36b73 3369
49ef5294
CW
3370/**
3371 * i915_vma_unpin_fence - unpin fencing state
3372 * @vma: vma to unpin fencing for
3373 *
3374 * This releases the fence pin reference acquired through
3375 * i915_vma_pin_fence. It will handle both objects with and without an
3376 * attached fence correctly, callers do not need to distinguish this.
3377 */
3378static inline void
3379i915_vma_unpin_fence(struct i915_vma *vma)
3380{
3381 if (vma->fence) {
3382 GEM_BUG_ON(vma->fence->pin_count <= 0);
3383 vma->fence->pin_count--;
3384 }
3385}
41a36b73
DV
3386
3387void i915_gem_restore_fences(struct drm_device *dev);
3388
7f96ecaf
DV
3389void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3390void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3391void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3392
254f965c 3393/* i915_gem_context.c */
8245be31 3394int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3395void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3396void i915_gem_context_fini(struct drm_device *dev);
e422b888 3397int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3398void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3399int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3400int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3401void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3402struct drm_i915_gem_object *
3403i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3404struct i915_gem_context *
3405i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3406
3407static inline struct i915_gem_context *
3408i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3409{
3410 struct i915_gem_context *ctx;
3411
091387c1 3412 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3413
3414 ctx = idr_find(&file_priv->context_idr, id);
3415 if (!ctx)
3416 return ERR_PTR(-ENOENT);
3417
3418 return ctx;
3419}
3420
9a6feaf0
CW
3421static inline struct i915_gem_context *
3422i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3423{
691e6415 3424 kref_get(&ctx->ref);
9a6feaf0 3425 return ctx;
dce3271b
MK
3426}
3427
9a6feaf0 3428static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3429{
091387c1 3430 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3431 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3432}
3433
e2efd130 3434static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3435{
821d66dd 3436 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3437}
3438
84624813
BW
3439int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3440 struct drm_file *file);
3441int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3442 struct drm_file *file);
c9dc0f35
CW
3443int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3444 struct drm_file *file_priv);
3445int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3446 struct drm_file *file_priv);
d538704b
CW
3447int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3448 struct drm_file *file);
1286ff73 3449
679845ed 3450/* i915_gem_evict.c */
e522ac23 3451int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3452 u64 min_size, u64 alignment,
679845ed 3453 unsigned cache_level,
2ffffd0f 3454 u64 start, u64 end,
1ec9e26d 3455 unsigned flags);
506a8e87 3456int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3457int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3458
0260c420 3459/* belongs in i915_gem_gtt.h */
c033666a 3460static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3461{
600f4368 3462 wmb();
c033666a 3463 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3464 intel_gtt_chipset_flush();
3465}
246cbfb5 3466
9797fbfb 3467/* i915_gem_stolen.c */
d713fd49
PZ
3468int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3469 struct drm_mm_node *node, u64 size,
3470 unsigned alignment);
a9da512b
PZ
3471int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3472 struct drm_mm_node *node, u64 size,
3473 unsigned alignment, u64 start,
3474 u64 end);
d713fd49
PZ
3475void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3476 struct drm_mm_node *node);
9797fbfb
CW
3477int i915_gem_init_stolen(struct drm_device *dev);
3478void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3479struct drm_i915_gem_object *
3480i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3481struct drm_i915_gem_object *
3482i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3483 u32 stolen_offset,
3484 u32 gtt_offset,
3485 u32 size);
9797fbfb 3486
be6a0376
DV
3487/* i915_gem_shrinker.c */
3488unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3489 unsigned long target,
be6a0376
DV
3490 unsigned flags);
3491#define I915_SHRINK_PURGEABLE 0x1
3492#define I915_SHRINK_UNBOUND 0x2
3493#define I915_SHRINK_BOUND 0x4
5763ff04 3494#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3495#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3496unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3497void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3498void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3499
3500
673a394b 3501/* i915_gem_tiling.c */
2c1792a1 3502static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3503{
091387c1 3504 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3505
3506 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3507 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3508}
3509
2017263e 3510/* i915_debugfs.c */
f8c168fa 3511#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3512int i915_debugfs_register(struct drm_i915_private *dev_priv);
3513void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3514int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3515void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3516#else
8d35acba
CW
3517static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3518static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3519static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3520{ return 0; }
ce5e2ac1 3521static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3522#endif
84734a04
MK
3523
3524/* i915_gpu_error.c */
edc3d884
MK
3525__printf(2, 3)
3526void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3527int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3528 const struct i915_error_state_file_priv *error);
4dc955f7 3529int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3530 struct drm_i915_private *i915,
4dc955f7
MK
3531 size_t count, loff_t pos);
3532static inline void i915_error_state_buf_release(
3533 struct drm_i915_error_state_buf *eb)
3534{
3535 kfree(eb->buf);
3536}
c033666a
CW
3537void i915_capture_error_state(struct drm_i915_private *dev_priv,
3538 u32 engine_mask,
58174462 3539 const char *error_msg);
84734a04
MK
3540void i915_error_state_get(struct drm_device *dev,
3541 struct i915_error_state_file_priv *error_priv);
3542void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3543void i915_destroy_error_state(struct drm_device *dev);
3544
d636951e
BW
3545void i915_get_engine_instdone(struct drm_i915_private *dev_priv,
3546 enum intel_engine_id engine_id,
3547 struct intel_instdone *instdone);
0a4cd7c8 3548const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3549
351e3db2 3550/* i915_cmd_parser.c */
1ca3712c 3551int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3552void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3553void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3554bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3555int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3556 struct drm_i915_gem_object *batch_obj,
3557 struct drm_i915_gem_object *shadow_batch_obj,
3558 u32 batch_start_offset,
3559 u32 batch_len,
3560 bool is_master);
351e3db2 3561
317c35d1
JB
3562/* i915_suspend.c */
3563extern int i915_save_state(struct drm_device *dev);
3564extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3565
0136db58 3566/* i915_sysfs.c */
694c2828
DW
3567void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3568void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3569
f899fc64
CW
3570/* intel_i2c.c */
3571extern int intel_setup_gmbus(struct drm_device *dev);
3572extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3573extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3574 unsigned int pin);
3bd7d909 3575
0184df46
JN
3576extern struct i2c_adapter *
3577intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3578extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3579extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3580static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3581{
3582 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3583}
f899fc64
CW
3584extern void intel_i2c_reset(struct drm_device *dev);
3585
8b8e1a89 3586/* intel_bios.c */
98f3a1dc 3587int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3588bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3589bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3590bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3591bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3592bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3593bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3594bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3595bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3596 enum port port);
8b8e1a89 3597
3b617967 3598/* intel_opregion.c */
44834a67 3599#ifdef CONFIG_ACPI
6f9f4b7a 3600extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3601extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3602extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3603extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3604extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3605 bool enable);
6f9f4b7a 3606extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3607 pci_power_t state);
6f9f4b7a 3608extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3609#else
6f9f4b7a 3610static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3611static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3612static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3613static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3614{
3615}
9c4b0a68
JN
3616static inline int
3617intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3618{
3619 return 0;
3620}
ecbc5cf3 3621static inline int
6f9f4b7a 3622intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3623{
3624 return 0;
3625}
6f9f4b7a 3626static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3627{
3628 return -ENODEV;
3629}
65e082c9 3630#endif
8ee1c3db 3631
723bfd70
JB
3632/* intel_acpi.c */
3633#ifdef CONFIG_ACPI
3634extern void intel_register_dsm_handler(void);
3635extern void intel_unregister_dsm_handler(void);
3636#else
3637static inline void intel_register_dsm_handler(void) { return; }
3638static inline void intel_unregister_dsm_handler(void) { return; }
3639#endif /* CONFIG_ACPI */
3640
94b4f3ba
CW
3641/* intel_device_info.c */
3642static inline struct intel_device_info *
3643mkwrite_device_info(struct drm_i915_private *dev_priv)
3644{
3645 return (struct intel_device_info *)&dev_priv->info;
3646}
3647
3648void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3649void intel_device_info_dump(struct drm_i915_private *dev_priv);
3650
79e53945 3651/* modesetting */
f817586c 3652extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3653extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3654extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3655extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3656extern int intel_connector_register(struct drm_connector *);
c191eca1 3657extern void intel_connector_unregister(struct drm_connector *);
28d52043 3658extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3659extern void intel_display_resume(struct drm_device *dev);
44cec740 3660extern void i915_redisable_vga(struct drm_device *dev);
04098753 3661extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3662extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3663extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3664extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3665extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3666 bool enable);
3bad0781 3667
c0c7babc
BW
3668int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3669 struct drm_file *file);
575155a9 3670
6ef3d427 3671/* overlay */
c033666a
CW
3672extern struct intel_overlay_error_state *
3673intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3674extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3675 struct intel_overlay_error_state *error);
c4a1d9e4 3676
c033666a
CW
3677extern struct intel_display_error_state *
3678intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3679extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3680 struct drm_device *dev,
3681 struct intel_display_error_state *error);
6ef3d427 3682
151a49d0
TR
3683int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3684int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3685
3686/* intel_sideband.c */
707b6e3d
D
3687u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3688void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3689u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3690u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3691void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3692u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3693void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3694u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3695void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3696u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3697void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3698u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3699void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3700u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3701 enum intel_sbi_destination destination);
3702void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3703 enum intel_sbi_destination destination);
e9fe51c6
SK
3704u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3706
b7fa22d8
ACO
3707/* intel_dpio_phy.c */
3708void chv_set_phy_signal_level(struct intel_encoder *encoder,
3709 u32 deemph_reg_value, u32 margin_reg_value,
3710 bool uniq_trans_scale);
844b2f9a
ACO
3711void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3712 bool reset);
419b1b7a 3713void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3714void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3715void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3716void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3717
53d98725
ACO
3718void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3719 u32 demph_reg_value, u32 preemph_reg_value,
3720 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3721void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3722void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3723void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3724
616bc820
VS
3725int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3726int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3727
0b274481
BW
3728#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3729#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3730
3731#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3732#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3733#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3734#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3735
3736#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3737#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3738#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3739#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3740
698b3135
CW
3741/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3742 * will be implemented using 2 32-bit writes in an arbitrary order with
3743 * an arbitrary delay between them. This can cause the hardware to
3744 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3745 * machine death. For this reason we do not support I915_WRITE64, or
3746 * dev_priv->uncore.funcs.mmio_writeq.
3747 *
3748 * When reading a 64-bit value as two 32-bit values, the delay may cause
3749 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3750 * occasionally a 64-bit register does not actualy support a full readq
3751 * and must be read using two 32-bit reads.
3752 *
3753 * You have been warned.
698b3135 3754 */
0b274481 3755#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3756
50877445 3757#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3758 u32 upper, lower, old_upper, loop = 0; \
3759 upper = I915_READ(upper_reg); \
ee0a227b 3760 do { \
acd29f7b 3761 old_upper = upper; \
ee0a227b 3762 lower = I915_READ(lower_reg); \
acd29f7b
CW
3763 upper = I915_READ(upper_reg); \
3764 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3765 (u64)upper << 32 | lower; })
50877445 3766
cae5852d
ZN
3767#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3768#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3769
75aa3f63
VS
3770#define __raw_read(x, s) \
3771static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3772 i915_reg_t reg) \
75aa3f63 3773{ \
f0f59a00 3774 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3775}
3776
3777#define __raw_write(x, s) \
3778static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3779 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3780{ \
f0f59a00 3781 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3782}
3783__raw_read(8, b)
3784__raw_read(16, w)
3785__raw_read(32, l)
3786__raw_read(64, q)
3787
3788__raw_write(8, b)
3789__raw_write(16, w)
3790__raw_write(32, l)
3791__raw_write(64, q)
3792
3793#undef __raw_read
3794#undef __raw_write
3795
a6111f7b 3796/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3797 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3798 * controlled.
3799 * Think twice, and think again, before using these.
3800 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3801 * intel_uncore_forcewake_irqunlock().
3802 */
75aa3f63
VS
3803#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3804#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3805#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3806#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3807
55bc60db
VS
3808/* "Broadcast RGB" property */
3809#define INTEL_BROADCAST_RGB_AUTO 0
3810#define INTEL_BROADCAST_RGB_FULL 1
3811#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3812
f0f59a00 3813static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3814{
666a4537 3815 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3816 return VLV_VGACNTRL;
92e23b99
SJ
3817 else if (INTEL_INFO(dev)->gen >= 5)
3818 return CPU_VGACNTRL;
766aa1c4
VS
3819 else
3820 return VGACNTRL;
3821}
3822
df97729f
ID
3823static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3824{
3825 unsigned long j = msecs_to_jiffies(m);
3826
3827 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3828}
3829
7bd0e226
DV
3830static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3831{
3832 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3833}
3834
df97729f
ID
3835static inline unsigned long
3836timespec_to_jiffies_timeout(const struct timespec *value)
3837{
3838 unsigned long j = timespec_to_jiffies(value);
3839
3840 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3841}
3842
dce56b3c
PZ
3843/*
3844 * If you need to wait X milliseconds between events A and B, but event B
3845 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3846 * when event A happened, then just before event B you call this function and
3847 * pass the timestamp as the first argument, and X as the second argument.
3848 */
3849static inline void
3850wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3851{
ec5e0cfb 3852 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3853
3854 /*
3855 * Don't re-read the value of "jiffies" every time since it may change
3856 * behind our back and break the math.
3857 */
3858 tmp_jiffies = jiffies;
3859 target_jiffies = timestamp_jiffies +
3860 msecs_to_jiffies_timeout(to_wait_ms);
3861
3862 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3863 remaining_jiffies = target_jiffies - tmp_jiffies;
3864 while (remaining_jiffies)
3865 remaining_jiffies =
3866 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3867 }
3868}
221fe799
CW
3869
3870static inline bool
3871__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3872{
f69a02c9
CW
3873 struct intel_engine_cs *engine = req->engine;
3874
7ec2c73b
CW
3875 /* Before we do the heavier coherent read of the seqno,
3876 * check the value (hopefully) in the CPU cacheline.
3877 */
3878 if (i915_gem_request_completed(req))
3879 return true;
3880
688e6c72
CW
3881 /* Ensure our read of the seqno is coherent so that we
3882 * do not "miss an interrupt" (i.e. if this is the last
3883 * request and the seqno write from the GPU is not visible
3884 * by the time the interrupt fires, we will see that the
3885 * request is incomplete and go back to sleep awaiting
3886 * another interrupt that will never come.)
3887 *
3888 * Strictly, we only need to do this once after an interrupt,
3889 * but it is easier and safer to do it every time the waiter
3890 * is woken.
3891 */
3d5564e9 3892 if (engine->irq_seqno_barrier &&
dbd6ef29 3893 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3894 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3895 struct task_struct *tsk;
3896
3d5564e9
CW
3897 /* The ordering of irq_posted versus applying the barrier
3898 * is crucial. The clearing of the current irq_posted must
3899 * be visible before we perform the barrier operation,
3900 * such that if a subsequent interrupt arrives, irq_posted
3901 * is reasserted and our task rewoken (which causes us to
3902 * do another __i915_request_irq_complete() immediately
3903 * and reapply the barrier). Conversely, if the clear
3904 * occurs after the barrier, then an interrupt that arrived
3905 * whilst we waited on the barrier would not trigger a
3906 * barrier on the next pass, and the read may not see the
3907 * seqno update.
3908 */
f69a02c9 3909 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3910
3911 /* If we consume the irq, but we are no longer the bottom-half,
3912 * the real bottom-half may not have serialised their own
3913 * seqno check with the irq-barrier (i.e. may have inspected
3914 * the seqno before we believe it coherent since they see
3915 * irq_posted == false but we are still running).
3916 */
3917 rcu_read_lock();
dbd6ef29 3918 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3919 if (tsk && tsk != current)
3920 /* Note that if the bottom-half is changed as we
3921 * are sending the wake-up, the new bottom-half will
3922 * be woken by whomever made the change. We only have
3923 * to worry about when we steal the irq-posted for
3924 * ourself.
3925 */
3926 wake_up_process(tsk);
3927 rcu_read_unlock();
3928
7ec2c73b
CW
3929 if (i915_gem_request_completed(req))
3930 return true;
3931 }
688e6c72 3932
688e6c72
CW
3933 return false;
3934}
3935
0b1de5d5
CW
3936void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3937bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3938
c58305af
CW
3939/* i915_mm.c */
3940int remap_io_mapping(struct vm_area_struct *vma,
3941 unsigned long addr, unsigned long pfn, unsigned long size,
3942 struct io_mapping *iomap);
3943
4b30cb23
CW
3944#define ptr_mask_bits(ptr) ({ \
3945 unsigned long __v = (unsigned long)(ptr); \
3946 (typeof(ptr))(__v & PAGE_MASK); \
3947})
3948
d31d7cb1
CW
3949#define ptr_unpack_bits(ptr, bits) ({ \
3950 unsigned long __v = (unsigned long)(ptr); \
3951 (bits) = __v & ~PAGE_MASK; \
3952 (typeof(ptr))(__v & PAGE_MASK); \
3953})
3954
3955#define ptr_pack_bits(ptr, bits) \
3956 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3957
78ef2d9a
CW
3958#define fetch_and_zero(ptr) ({ \
3959 typeof(*ptr) __T = *(ptr); \
3960 *(ptr) = (typeof(*ptr))0; \
3961 __T; \
3962})
3963
1da177e4 3964#endif