]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/gen9: Allow watermark calculation on in-flight atomic state (v3)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
ac7f11c6 55#include "intel_dpll_mgr.h"
e73bdd20
CW
56#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
d501b1d2 60#include "i915_gem.h"
e73bdd20
CW
61#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
585fb111 63
1da177e4
LT
64/* General customization:
65 */
66
1da177e4
LT
67#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
2a55135c 69#define DRIVER_DATE "20160508"
1da177e4 70
c883ef1b 71#undef WARN_ON
5f77eeb0
DV
72/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
152b2262 80#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
81#endif
82
cd9bfacb 83#undef WARN_ON_ONCE
152b2262 84#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 85
5f77eeb0
DV
86#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
c883ef1b 88
e2c719b7
RC
89/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
32753cb8
JL
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 100 DRM_ERROR(format); \
e2c719b7
RC
101 unlikely(__ret_warn_on); \
102})
103
152b2262
JL
104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 106
4fec15d1
ID
107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
42a8ca4c
JN
111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
87ad3212
JN
116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
317c35d1 121enum pipe {
752aa88a 122 INVALID_PIPE = -1,
317c35d1
JB
123 PIPE_A = 0,
124 PIPE_B,
9db4a9c7 125 PIPE_C,
a57c774a
AK
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
317c35d1 128};
9db4a9c7 129#define pipe_name(p) ((p) + 'A')
317c35d1 130
a5c961d1
PZ
131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
a57c774a 135 TRANSCODER_EDP,
4d1de975
JN
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
a57c774a 138 I915_MAX_TRANSCODERS
a5c961d1 139};
da205630
JN
140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
4d1de975
JN
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
da205630
JN
156 default:
157 return "<invalid>";
158 }
159}
a5c961d1 160
4d1de975
JN
161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
84139d1e 166/*
31409e97
MR
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
84139d1e 171 */
80824003
JB
172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
9db4a9c7 175 PLANE_C,
31409e97
MR
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
80824003 178};
9db4a9c7 179#define plane_name(p) ((p) + 'A')
52440211 180
d615a166 181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 182
2b139522
ED
183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
a09caddd 193#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
b97186f0
PZ
205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
f52e353e 215 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 226 POWER_DOMAIN_VGA,
fbeeaa23 227 POWER_DOMAIN_AUDIO,
bd2bb1b9 228 POWER_DOMAIN_PLLS,
1407121a
S
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
f0ab43e6 233 POWER_DOMAIN_GMBUS,
dfa57627 234 POWER_DOMAIN_MODESET,
baa70707 235 POWER_DOMAIN_INIT,
bddc7645
ID
236
237 POWER_DOMAIN_NUM,
b97186f0
PZ
238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 246
1d843f9d
EE
247enum hpd_pin {
248 HPD_NONE = 0,
1d843f9d
EE
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
cc24fcdc 253 HPD_PORT_A,
1d843f9d
EE
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
26951caf 257 HPD_PORT_E,
1d843f9d
EE
258 HPD_NUM_PINS
259};
260
c91711f9
JN
261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
5fcece80
JN
264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
2a2d5482
CW
294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 300
055e393f
DL
301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
3bdcfc0c
DL
310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
9db4a9c7 314
c3aeadc8
JN
315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
d79b814d
DL
319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
27321ae8
ML
322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
c107acfe
MR
327#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
328 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
329 base.head) \
330 for_each_if ((plane_mask) & \
331 (1 << drm_plane_index(&intel_plane->base)))
332
262cd2e1
VS
333#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
334 list_for_each_entry(intel_plane, \
335 &(dev)->mode_config.plane_list, \
336 base.head) \
95150bdf 337 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 338
d063ae48
DL
339#define for_each_intel_crtc(dev, intel_crtc) \
340 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
341
98d39494
MR
342#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
344 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
345
b2784e15
DL
346#define for_each_intel_encoder(dev, intel_encoder) \
347 list_for_each_entry(intel_encoder, \
348 &(dev)->mode_config.encoder_list, \
349 base.head)
350
3a3371ff
ACO
351#define for_each_intel_connector(dev, intel_connector) \
352 list_for_each_entry(intel_connector, \
353 &dev->mode_config.connector_list, \
354 base.head)
355
6c2b7c12
DV
356#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
357 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 358 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 359
53f5e3ca
JB
360#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
361 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 362 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 363
b04c5bd6
BF
364#define for_each_power_domain(domain, mask) \
365 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 366 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 367
e7b903d2 368struct drm_i915_private;
ad46cb53 369struct i915_mm_struct;
5cc9ed4b 370struct i915_mmu_object;
e7b903d2 371
a6f766f3
CW
372struct drm_i915_file_private {
373 struct drm_i915_private *dev_priv;
374 struct drm_file *file;
375
376 struct {
377 spinlock_t lock;
378 struct list_head request_list;
d0bc54f2
CW
379/* 20ms is a fairly arbitrary limit (greater than the average frame time)
380 * chosen to prevent the CPU getting more than a frame ahead of the GPU
381 * (when using lax throttling for the frontbuffer). We also use it to
382 * offer free GPU waitboosts for severely congested workloads.
383 */
384#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
385 } mm;
386 struct idr context_idr;
387
2e1b8730
CW
388 struct intel_rps_client {
389 struct list_head link;
390 unsigned boosts;
391 } rps;
a6f766f3 392
de1add36 393 unsigned int bsd_ring;
a6f766f3
CW
394};
395
e69d0bc1
DV
396/* Used by dp and fdi links */
397struct intel_link_m_n {
398 uint32_t tu;
399 uint32_t gmch_m;
400 uint32_t gmch_n;
401 uint32_t link_m;
402 uint32_t link_n;
403};
404
405void intel_link_compute_m_n(int bpp, int nlanes,
406 int pixel_clock, int link_clock,
407 struct intel_link_m_n *m_n);
408
1da177e4
LT
409/* Interface history:
410 *
411 * 1.1: Original.
0d6aa60b
DA
412 * 1.2: Add Power Management
413 * 1.3: Add vblank support
de227f5f 414 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 415 * 1.5: Add vblank pipe configuration
2228ed67
MD
416 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
417 * - Support vertical blank on secondary display pipe
1da177e4
LT
418 */
419#define DRIVER_MAJOR 1
2228ed67 420#define DRIVER_MINOR 6
1da177e4
LT
421#define DRIVER_PATCHLEVEL 0
422
23bc5982 423#define WATCH_LISTS 0
673a394b 424
0a3e67a4
JB
425struct opregion_header;
426struct opregion_acpi;
427struct opregion_swsci;
428struct opregion_asle;
429
8ee1c3db 430struct intel_opregion {
115719fc
WD
431 struct opregion_header *header;
432 struct opregion_acpi *acpi;
433 struct opregion_swsci *swsci;
ebde53c7
JN
434 u32 swsci_gbda_sub_functions;
435 u32 swsci_sbcb_sub_functions;
115719fc 436 struct opregion_asle *asle;
04ebaadb 437 void *rvda;
82730385 438 const void *vbt;
ada8f955 439 u32 vbt_size;
115719fc 440 u32 *lid_state;
91a60f20 441 struct work_struct asle_work;
8ee1c3db 442};
44834a67 443#define OPREGION_SIZE (8*1024)
8ee1c3db 444
6ef3d427
CW
445struct intel_overlay;
446struct intel_overlay_error_state;
447
de151cf6 448#define I915_FENCE_REG_NONE -1
42b5aeab
VS
449#define I915_MAX_NUM_FENCES 32
450/* 32 fences + sign bit for FENCE_REG_NONE */
451#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
452
453struct drm_i915_fence_reg {
007cc8ac 454 struct list_head lru_list;
caea7476 455 struct drm_i915_gem_object *obj;
1690e1eb 456 int pin_count;
de151cf6 457};
7c1c2871 458
9b9d172d 459struct sdvo_device_mapping {
e957d772 460 u8 initialized;
9b9d172d 461 u8 dvo_port;
462 u8 slave_addr;
463 u8 dvo_wiring;
e957d772 464 u8 i2c_pin;
b1083333 465 u8 ddc_pin;
9b9d172d 466};
467
c4a1d9e4
CW
468struct intel_display_error_state;
469
63eeaf38 470struct drm_i915_error_state {
742cbee8 471 struct kref ref;
585b0288
BW
472 struct timeval time;
473
cb383002 474 char error_msg[128];
eb5be9d0 475 int iommu;
48b031e3 476 u32 reset_count;
62d5d69b 477 u32 suspend_count;
cb383002 478
585b0288 479 /* Generic register state */
63eeaf38
JB
480 u32 eir;
481 u32 pgtbl_er;
be998e2e 482 u32 ier;
885ea5a8 483 u32 gtier[4];
b9a3906b 484 u32 ccid;
0f3b6849
CW
485 u32 derrmr;
486 u32 forcewake;
585b0288
BW
487 u32 error; /* gen6+ */
488 u32 err_int; /* gen7 */
6c826f34
MK
489 u32 fault_data0; /* gen8, gen9 */
490 u32 fault_data1; /* gen8, gen9 */
585b0288 491 u32 done_reg;
91ec5d11
BW
492 u32 gac_eco;
493 u32 gam_ecochk;
494 u32 gab_ctl;
495 u32 gfx_mode;
585b0288 496 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
497 u64 fence[I915_MAX_NUM_FENCES];
498 struct intel_overlay_error_state *overlay;
499 struct intel_display_error_state *display;
0ca36d78 500 struct drm_i915_error_object *semaphore_obj;
585b0288 501
52d39a21 502 struct drm_i915_error_ring {
372fbb8e 503 bool valid;
362b8af7
BW
504 /* Software tracked state */
505 bool waiting;
506 int hangcheck_score;
507 enum intel_ring_hangcheck_action hangcheck_action;
508 int num_requests;
509
510 /* our own tracking of ring head and tail */
511 u32 cpu_ring_head;
512 u32 cpu_ring_tail;
513
14fd0d6d 514 u32 last_seqno;
666796da 515 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
516
517 /* Register state */
94f8cf10 518 u32 start;
362b8af7
BW
519 u32 tail;
520 u32 head;
521 u32 ctl;
522 u32 hws;
523 u32 ipeir;
524 u32 ipehr;
525 u32 instdone;
362b8af7
BW
526 u32 bbstate;
527 u32 instpm;
528 u32 instps;
529 u32 seqno;
530 u64 bbaddr;
50877445 531 u64 acthd;
362b8af7 532 u32 fault_reg;
13ffadd1 533 u64 faddr;
362b8af7 534 u32 rc_psmi; /* sleep state */
666796da 535 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 536
52d39a21
CW
537 struct drm_i915_error_object {
538 int page_count;
e1f12325 539 u64 gtt_offset;
52d39a21 540 u32 *pages[0];
ab0e7ff9 541 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 542
f85db059 543 struct drm_i915_error_object *wa_ctx;
544
52d39a21
CW
545 struct drm_i915_error_request {
546 long jiffies;
547 u32 seqno;
ee4f42b1 548 u32 tail;
52d39a21 549 } *requests;
6c7a01ec
BW
550
551 struct {
552 u32 gfx_mode;
553 union {
554 u64 pdp[4];
555 u32 pp_dir_base;
556 };
557 } vm_info;
ab0e7ff9
CW
558
559 pid_t pid;
560 char comm[TASK_COMM_LEN];
666796da 561 } ring[I915_NUM_ENGINES];
3a448734 562
9df30794 563 struct drm_i915_error_buffer {
a779e5ab 564 u32 size;
9df30794 565 u32 name;
666796da 566 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 567 u64 gtt_offset;
9df30794
CW
568 u32 read_domains;
569 u32 write_domain;
4b9de737 570 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
571 s32 pinned:2;
572 u32 tiling:2;
573 u32 dirty:1;
574 u32 purgeable:1;
5cc9ed4b 575 u32 userptr:1;
5d1333fc 576 s32 ring:4;
f56383cb 577 u32 cache_level:3;
95f5301d 578 } **active_bo, **pinned_bo;
6c7a01ec 579
95f5301d 580 u32 *active_bo_count, *pinned_bo_count;
3a448734 581 u32 vm_count;
63eeaf38
JB
582};
583
7bd688cd 584struct intel_connector;
820d2d77 585struct intel_encoder;
5cec258b 586struct intel_crtc_state;
5724dbd1 587struct intel_initial_plane_config;
0e8ffe1b 588struct intel_crtc;
ee9300bb
DV
589struct intel_limit;
590struct dpll;
b8cecdf5 591
e70236a8 592struct drm_i915_display_funcs {
e70236a8
JB
593 int (*get_display_clock_speed)(struct drm_device *dev);
594 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 595 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
596 int (*compute_intermediate_wm)(struct drm_device *dev,
597 struct intel_crtc *intel_crtc,
598 struct intel_crtc_state *newstate);
599 void (*initial_watermarks)(struct intel_crtc_state *cstate);
600 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 601 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 602 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
603 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
604 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
605 /* Returns the active state of the crtc, and if the crtc is active,
606 * fills out the pipe-config with the hw state. */
607 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 608 struct intel_crtc_state *);
5724dbd1
DL
609 void (*get_initial_plane_config)(struct intel_crtc *,
610 struct intel_initial_plane_config *);
190f68c5
ACO
611 int (*crtc_compute_clock)(struct intel_crtc *crtc,
612 struct intel_crtc_state *crtc_state);
76e5a89c
DV
613 void (*crtc_enable)(struct drm_crtc *crtc);
614 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
615 void (*audio_codec_enable)(struct drm_connector *connector,
616 struct intel_encoder *encoder,
5e7234c9 617 const struct drm_display_mode *adjusted_mode);
69bfe1a9 618 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 619 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 620 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
621 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
622 struct drm_framebuffer *fb,
ed8d1975 623 struct drm_i915_gem_object *obj,
6258fbe2 624 struct drm_i915_gem_request *req,
ed8d1975 625 uint32_t flags);
91d14251 626 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
627 /* clock updates for mode set */
628 /* cursor updates */
629 /* render clock increase/decrease */
630 /* display clock increase/decrease */
631 /* pll clock increase/decrease */
8563b1e8 632
b95c5321
ML
633 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
634 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
635};
636
48c1026a
MK
637enum forcewake_domain_id {
638 FW_DOMAIN_ID_RENDER = 0,
639 FW_DOMAIN_ID_BLITTER,
640 FW_DOMAIN_ID_MEDIA,
641
642 FW_DOMAIN_ID_COUNT
643};
644
645enum forcewake_domains {
646 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
647 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
648 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
649 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
650 FORCEWAKE_BLITTER |
651 FORCEWAKE_MEDIA)
652};
653
3756685a
TU
654#define FW_REG_READ (1)
655#define FW_REG_WRITE (2)
656
657enum forcewake_domains
658intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
659 i915_reg_t reg, unsigned int op);
660
907b28c5 661struct intel_uncore_funcs {
c8d9a590 662 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 663 enum forcewake_domains domains);
c8d9a590 664 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 665 enum forcewake_domains domains);
0b274481 666
f0f59a00
VS
667 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
668 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
669 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
670 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 671
f0f59a00 672 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 673 uint8_t val, bool trace);
f0f59a00 674 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 675 uint16_t val, bool trace);
f0f59a00 676 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 677 uint32_t val, bool trace);
f0f59a00 678 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 679 uint64_t val, bool trace);
990bbdad
CW
680};
681
907b28c5
CW
682struct intel_uncore {
683 spinlock_t lock; /** lock is also taken in irq contexts. */
684
685 struct intel_uncore_funcs funcs;
686
687 unsigned fifo_count;
48c1026a 688 enum forcewake_domains fw_domains;
b2cff0db
CW
689
690 struct intel_uncore_forcewake_domain {
691 struct drm_i915_private *i915;
48c1026a 692 enum forcewake_domain_id id;
33c582c1 693 enum forcewake_domains mask;
b2cff0db 694 unsigned wake_count;
a57a4a67 695 struct hrtimer timer;
f0f59a00 696 i915_reg_t reg_set;
05a2fb15
MK
697 u32 val_set;
698 u32 val_clear;
f0f59a00
VS
699 i915_reg_t reg_ack;
700 i915_reg_t reg_post;
05a2fb15 701 u32 val_reset;
b2cff0db 702 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
703
704 int unclaimed_mmio_check;
b2cff0db
CW
705};
706
707/* Iterate over initialised fw domains */
33c582c1
TU
708#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
709 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
710 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
711 (domain__)++) \
712 for_each_if ((mask__) & (domain__)->mask)
713
714#define for_each_fw_domain(domain__, dev_priv__) \
715 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 716
b6e7d894
DL
717#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
718#define CSR_VERSION_MAJOR(version) ((version) >> 16)
719#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
720
eb805623 721struct intel_csr {
8144ac59 722 struct work_struct work;
eb805623 723 const char *fw_path;
a7f749f9 724 uint32_t *dmc_payload;
eb805623 725 uint32_t dmc_fw_size;
b6e7d894 726 uint32_t version;
eb805623 727 uint32_t mmio_count;
f0f59a00 728 i915_reg_t mmioaddr[8];
eb805623 729 uint32_t mmiodata[8];
832dba88 730 uint32_t dc_state;
a37baf3b 731 uint32_t allowed_dc_mask;
eb805623
DV
732};
733
79fc46df
DL
734#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
735 func(is_mobile) sep \
736 func(is_i85x) sep \
737 func(is_i915g) sep \
738 func(is_i945gm) sep \
739 func(is_g33) sep \
740 func(need_gfx_hws) sep \
741 func(is_g4x) sep \
742 func(is_pineview) sep \
743 func(is_broadwater) sep \
744 func(is_crestline) sep \
745 func(is_ivybridge) sep \
746 func(is_valleyview) sep \
666a4537 747 func(is_cherryview) sep \
79fc46df 748 func(is_haswell) sep \
ab0d24ac 749 func(is_broadwell) sep \
7201c0b3 750 func(is_skylake) sep \
7526ac19 751 func(is_broxton) sep \
ef11bdb3 752 func(is_kabylake) sep \
b833d685 753 func(is_preliminary) sep \
79fc46df
DL
754 func(has_fbc) sep \
755 func(has_pipe_cxsr) sep \
756 func(has_hotplug) sep \
757 func(cursor_needs_physical) sep \
758 func(has_overlay) sep \
759 func(overlay_needs_physical) sep \
760 func(supports_tv) sep \
dd93be58 761 func(has_llc) sep \
ca377809 762 func(has_snoop) sep \
30568c45
DL
763 func(has_ddi) sep \
764 func(has_fpga_dbg)
c96ea64e 765
a587f779
DL
766#define DEFINE_FLAG(name) u8 name:1
767#define SEP_SEMICOLON ;
c96ea64e 768
cfdf1fa2 769struct intel_device_info {
10fce67a 770 u32 display_mmio_offset;
87f1f465 771 u16 device_id;
ac208a8b 772 u8 num_pipes;
d615a166 773 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 774 u8 gen;
ae5702d2 775 u16 gen_mask;
73ae478c 776 u8 ring_mask; /* Rings supported by the HW */
a587f779 777 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
778 /* Register offsets for the various display pipes and transcoders */
779 int pipe_offsets[I915_MAX_TRANSCODERS];
780 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 781 int palette_offsets[I915_MAX_PIPES];
5efb3e28 782 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
783
784 /* Slice/subslice/EU info */
785 u8 slice_total;
786 u8 subslice_total;
787 u8 subslice_per_slice;
788 u8 eu_total;
789 u8 eu_per_subslice;
b7668791
DL
790 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
791 u8 subslice_7eu[3];
3873218f
JM
792 u8 has_slice_pg:1;
793 u8 has_subslice_pg:1;
794 u8 has_eu_pg:1;
82cf435b
LL
795
796 struct color_luts {
797 u16 degamma_lut_size;
798 u16 gamma_lut_size;
799 } color;
cfdf1fa2
KH
800};
801
a587f779
DL
802#undef DEFINE_FLAG
803#undef SEP_SEMICOLON
804
7faf1ab2
DV
805enum i915_cache_level {
806 I915_CACHE_NONE = 0,
350ec881
CW
807 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
808 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
809 caches, eg sampler/render caches, and the
810 large Last-Level-Cache. LLC is coherent with
811 the CPU, but L3 is only visible to the GPU. */
651d794f 812 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
813};
814
e59ec13d
MK
815struct i915_ctx_hang_stats {
816 /* This context had batch pending when hang was declared */
817 unsigned batch_pending;
818
819 /* This context had batch active when hang was declared */
820 unsigned batch_active;
be62acb4
MK
821
822 /* Time when this context was last blamed for a GPU reset */
823 unsigned long guilty_ts;
824
676fa572
CW
825 /* If the contexts causes a second GPU hang within this time,
826 * it is permanently banned from submitting any more work.
827 */
828 unsigned long ban_period_seconds;
829
be62acb4
MK
830 /* This context is banned to submit more work */
831 bool banned;
e59ec13d 832};
40521054
BW
833
834/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 835#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
836
837#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
838/**
839 * struct intel_context - as the name implies, represents a context.
840 * @ref: reference count.
841 * @user_handle: userspace tracking identity for this context.
842 * @remap_slice: l3 row remapping information.
b1b38278
DW
843 * @flags: context specific flags:
844 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
845 * @file_priv: filp associated with this context (NULL for global default
846 * context).
847 * @hang_stats: information about the role of this context in possible GPU
848 * hangs.
7df113e4 849 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
850 * @legacy_hw_ctx: render context backing object and whether it is correctly
851 * initialized (legacy ring submission mechanism only).
852 * @link: link in the global list of contexts.
853 *
854 * Contexts are memory images used by the hardware to store copies of their
855 * internal state.
856 */
273497e5 857struct intel_context {
dce3271b 858 struct kref ref;
821d66dd 859 int user_handle;
3ccfd19d 860 uint8_t remap_slice;
9ea4feec 861 struct drm_i915_private *i915;
b1b38278 862 int flags;
40521054 863 struct drm_i915_file_private *file_priv;
e59ec13d 864 struct i915_ctx_hang_stats hang_stats;
ae6c4806 865 struct i915_hw_ppgtt *ppgtt;
a33afea5 866
5d1808ec
CW
867 /* Unique identifier for this context, used by the hw for tracking */
868 unsigned hw_id;
869
c9e003af 870 /* Legacy ring buffer submission */
ea0c76f8
OM
871 struct {
872 struct drm_i915_gem_object *rcs_state;
873 bool initialized;
874 } legacy_hw_ctx;
875
c9e003af
OM
876 /* Execlists */
877 struct {
878 struct drm_i915_gem_object *state;
84c2377f 879 struct intel_ringbuffer *ringbuf;
a7cbedec 880 int pin_count;
ca82580c
TU
881 struct i915_vma *lrc_vma;
882 u64 lrc_desc;
82352e90 883 uint32_t *lrc_reg_state;
24f1d3cc 884 bool initialised;
666796da 885 } engine[I915_NUM_ENGINES];
c9e003af 886
a33afea5 887 struct list_head link;
40521054
BW
888};
889
a4001f1b
PZ
890enum fb_op_origin {
891 ORIGIN_GTT,
892 ORIGIN_CPU,
893 ORIGIN_CS,
894 ORIGIN_FLIP,
74b4ea1e 895 ORIGIN_DIRTYFB,
a4001f1b
PZ
896};
897
ab34a7e8 898struct intel_fbc {
25ad93fd
PZ
899 /* This is always the inner lock when overlapping with struct_mutex and
900 * it's the outer lock when overlapping with stolen_lock. */
901 struct mutex lock;
5e59f717 902 unsigned threshold;
dbef0f15
PZ
903 unsigned int possible_framebuffer_bits;
904 unsigned int busy_bits;
010cf73d 905 unsigned int visible_pipes_mask;
e35fef21 906 struct intel_crtc *crtc;
5c3fe8b0 907
c4213885 908 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
909 struct drm_mm_node *compressed_llb;
910
da46f936
RV
911 bool false_color;
912
d029bcad 913 bool enabled;
0e631adc 914 bool active;
9adccc60 915
aaf78d27
PZ
916 struct intel_fbc_state_cache {
917 struct {
918 unsigned int mode_flags;
919 uint32_t hsw_bdw_pixel_rate;
920 } crtc;
921
922 struct {
923 unsigned int rotation;
924 int src_w;
925 int src_h;
926 bool visible;
927 } plane;
928
929 struct {
930 u64 ilk_ggtt_offset;
aaf78d27
PZ
931 uint32_t pixel_format;
932 unsigned int stride;
933 int fence_reg;
934 unsigned int tiling_mode;
935 } fb;
936 } state_cache;
937
b183b3f1
PZ
938 struct intel_fbc_reg_params {
939 struct {
940 enum pipe pipe;
941 enum plane plane;
942 unsigned int fence_y_offset;
943 } crtc;
944
945 struct {
946 u64 ggtt_offset;
b183b3f1
PZ
947 uint32_t pixel_format;
948 unsigned int stride;
949 int fence_reg;
950 } fb;
951
952 int cfb_size;
953 } params;
954
5c3fe8b0 955 struct intel_fbc_work {
128d7356 956 bool scheduled;
ca18d51d 957 u32 scheduled_vblank;
128d7356 958 struct work_struct work;
128d7356 959 } work;
5c3fe8b0 960
bf6189c6 961 const char *no_fbc_reason;
b5e50c3f
JB
962};
963
96178eeb
VK
964/**
965 * HIGH_RR is the highest eDP panel refresh rate read from EDID
966 * LOW_RR is the lowest eDP panel refresh rate found from EDID
967 * parsing for same resolution.
968 */
969enum drrs_refresh_rate_type {
970 DRRS_HIGH_RR,
971 DRRS_LOW_RR,
972 DRRS_MAX_RR, /* RR count */
973};
974
975enum drrs_support_type {
976 DRRS_NOT_SUPPORTED = 0,
977 STATIC_DRRS_SUPPORT = 1,
978 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
979};
980
2807cf69 981struct intel_dp;
96178eeb
VK
982struct i915_drrs {
983 struct mutex mutex;
984 struct delayed_work work;
985 struct intel_dp *dp;
986 unsigned busy_frontbuffer_bits;
987 enum drrs_refresh_rate_type refresh_rate_type;
988 enum drrs_support_type type;
989};
990
a031d709 991struct i915_psr {
f0355c4a 992 struct mutex lock;
a031d709
RV
993 bool sink_support;
994 bool source_ok;
2807cf69 995 struct intel_dp *enabled;
7c8f8a70
RV
996 bool active;
997 struct delayed_work work;
9ca15301 998 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
999 bool psr2_support;
1000 bool aux_frame_sync;
60e5ffe3 1001 bool link_standby;
3f51e471 1002};
5c3fe8b0 1003
3bad0781 1004enum intel_pch {
f0350830 1005 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1006 PCH_IBX, /* Ibexpeak PCH */
1007 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1008 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1009 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1010 PCH_NOP,
3bad0781
ZW
1011};
1012
988d6ee8
PZ
1013enum intel_sbi_destination {
1014 SBI_ICLK,
1015 SBI_MPHY,
1016};
1017
b690e96c 1018#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1019#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1020#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1021#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1022#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1023#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1024
8be48d92 1025struct intel_fbdev;
1630fe75 1026struct intel_fbc_work;
38651674 1027
c2b9152f
DV
1028struct intel_gmbus {
1029 struct i2c_adapter adapter;
3e4d44e0 1030#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1031 u32 force_bit;
c2b9152f 1032 u32 reg0;
f0f59a00 1033 i915_reg_t gpio_reg;
c167a6fc 1034 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1035 struct drm_i915_private *dev_priv;
1036};
1037
f4c956ad 1038struct i915_suspend_saved_registers {
e948e994 1039 u32 saveDSPARB;
ba8bbcf6 1040 u32 saveLVDS;
585fb111
JB
1041 u32 savePP_ON_DELAYS;
1042 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1043 u32 savePP_ON;
1044 u32 savePP_OFF;
1045 u32 savePP_CONTROL;
585fb111 1046 u32 savePP_DIVISOR;
ba8bbcf6 1047 u32 saveFBC_CONTROL;
1f84e550 1048 u32 saveCACHE_MODE_0;
1f84e550 1049 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1050 u32 saveSWF0[16];
1051 u32 saveSWF1[16];
85fa792b 1052 u32 saveSWF3[3];
4b9de737 1053 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1054 u32 savePCH_PORT_HOTPLUG;
9f49c376 1055 u16 saveGCDGMBUS;
f4c956ad 1056};
c85aa885 1057
ddeea5b0
ID
1058struct vlv_s0ix_state {
1059 /* GAM */
1060 u32 wr_watermark;
1061 u32 gfx_prio_ctrl;
1062 u32 arb_mode;
1063 u32 gfx_pend_tlb0;
1064 u32 gfx_pend_tlb1;
1065 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1066 u32 media_max_req_count;
1067 u32 gfx_max_req_count;
1068 u32 render_hwsp;
1069 u32 ecochk;
1070 u32 bsd_hwsp;
1071 u32 blt_hwsp;
1072 u32 tlb_rd_addr;
1073
1074 /* MBC */
1075 u32 g3dctl;
1076 u32 gsckgctl;
1077 u32 mbctl;
1078
1079 /* GCP */
1080 u32 ucgctl1;
1081 u32 ucgctl3;
1082 u32 rcgctl1;
1083 u32 rcgctl2;
1084 u32 rstctl;
1085 u32 misccpctl;
1086
1087 /* GPM */
1088 u32 gfxpause;
1089 u32 rpdeuhwtc;
1090 u32 rpdeuc;
1091 u32 ecobus;
1092 u32 pwrdwnupctl;
1093 u32 rp_down_timeout;
1094 u32 rp_deucsw;
1095 u32 rcubmabdtmr;
1096 u32 rcedata;
1097 u32 spare2gh;
1098
1099 /* Display 1 CZ domain */
1100 u32 gt_imr;
1101 u32 gt_ier;
1102 u32 pm_imr;
1103 u32 pm_ier;
1104 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1105
1106 /* GT SA CZ domain */
1107 u32 tilectl;
1108 u32 gt_fifoctl;
1109 u32 gtlc_wake_ctrl;
1110 u32 gtlc_survive;
1111 u32 pmwgicz;
1112
1113 /* Display 2 CZ domain */
1114 u32 gu_ctl0;
1115 u32 gu_ctl1;
9c25210f 1116 u32 pcbr;
ddeea5b0
ID
1117 u32 clock_gate_dis2;
1118};
1119
bf225f20
CW
1120struct intel_rps_ei {
1121 u32 cz_clock;
1122 u32 render_c0;
1123 u32 media_c0;
31685c25
D
1124};
1125
c85aa885 1126struct intel_gen6_power_mgmt {
d4d70aa5
ID
1127 /*
1128 * work, interrupts_enabled and pm_iir are protected by
1129 * dev_priv->irq_lock
1130 */
c85aa885 1131 struct work_struct work;
d4d70aa5 1132 bool interrupts_enabled;
c85aa885 1133 u32 pm_iir;
59cdb63d 1134
b39fb297
BW
1135 /* Frequencies are stored in potentially platform dependent multiples.
1136 * In other words, *_freq needs to be multiplied by X to be interesting.
1137 * Soft limits are those which are used for the dynamic reclocking done
1138 * by the driver (raise frequencies under heavy loads, and lower for
1139 * lighter loads). Hard limits are those imposed by the hardware.
1140 *
1141 * A distinction is made for overclocking, which is never enabled by
1142 * default, and is considered to be above the hard limit if it's
1143 * possible at all.
1144 */
1145 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1146 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1147 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1148 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1149 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1150 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1151 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1152 u8 rp1_freq; /* "less than" RP0 power/freqency */
1153 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1154 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1155
8fb55197
CW
1156 u8 up_threshold; /* Current %busy required to uplock */
1157 u8 down_threshold; /* Current %busy required to downclock */
1158
dd75fdc8
CW
1159 int last_adj;
1160 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1161
8d3afd7d
CW
1162 spinlock_t client_lock;
1163 struct list_head clients;
1164 bool client_boost;
1165
c0951f0c 1166 bool enabled;
1a01ab3b 1167 struct delayed_work delayed_resume_work;
1854d5ca 1168 unsigned boosts;
4fc688ce 1169
2e1b8730 1170 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1171
bf225f20
CW
1172 /* manual wa residency calculations */
1173 struct intel_rps_ei up_ei, down_ei;
1174
4fc688ce
JB
1175 /*
1176 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1177 * Must be taken after struct_mutex if nested. Note that
1178 * this lock may be held for long periods of time when
1179 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1180 */
1181 struct mutex hw_lock;
c85aa885
DV
1182};
1183
1a240d4d
DV
1184/* defined intel_pm.c */
1185extern spinlock_t mchdev_lock;
1186
c85aa885
DV
1187struct intel_ilk_power_mgmt {
1188 u8 cur_delay;
1189 u8 min_delay;
1190 u8 max_delay;
1191 u8 fmax;
1192 u8 fstart;
1193
1194 u64 last_count1;
1195 unsigned long last_time1;
1196 unsigned long chipset_power;
1197 u64 last_count2;
5ed0bdf2 1198 u64 last_time2;
c85aa885
DV
1199 unsigned long gfx_power;
1200 u8 corr;
1201
1202 int c_m;
1203 int r_t;
1204};
1205
c6cb582e
ID
1206struct drm_i915_private;
1207struct i915_power_well;
1208
1209struct i915_power_well_ops {
1210 /*
1211 * Synchronize the well's hw state to match the current sw state, for
1212 * example enable/disable it based on the current refcount. Called
1213 * during driver init and resume time, possibly after first calling
1214 * the enable/disable handlers.
1215 */
1216 void (*sync_hw)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218 /*
1219 * Enable the well and resources that depend on it (for example
1220 * interrupts located on the well). Called after the 0->1 refcount
1221 * transition.
1222 */
1223 void (*enable)(struct drm_i915_private *dev_priv,
1224 struct i915_power_well *power_well);
1225 /*
1226 * Disable the well and resources that depend on it. Called after
1227 * the 1->0 refcount transition.
1228 */
1229 void (*disable)(struct drm_i915_private *dev_priv,
1230 struct i915_power_well *power_well);
1231 /* Returns the hw enabled state. */
1232 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1233 struct i915_power_well *power_well);
1234};
1235
a38911a3
WX
1236/* Power well structure for haswell */
1237struct i915_power_well {
c1ca727f 1238 const char *name;
6f3ef5dd 1239 bool always_on;
a38911a3
WX
1240 /* power well enable/disable usage count */
1241 int count;
bfafe93a
ID
1242 /* cached hw enabled state */
1243 bool hw_enabled;
c1ca727f 1244 unsigned long domains;
77961eb9 1245 unsigned long data;
c6cb582e 1246 const struct i915_power_well_ops *ops;
a38911a3
WX
1247};
1248
83c00f55 1249struct i915_power_domains {
baa70707
ID
1250 /*
1251 * Power wells needed for initialization at driver init and suspend
1252 * time are on. They are kept on until after the first modeset.
1253 */
1254 bool init_power_on;
0d116a29 1255 bool initializing;
c1ca727f 1256 int power_well_count;
baa70707 1257
83c00f55 1258 struct mutex lock;
1da51581 1259 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1260 struct i915_power_well *power_wells;
83c00f55
ID
1261};
1262
35a85ac6 1263#define MAX_L3_SLICES 2
a4da4fa4 1264struct intel_l3_parity {
35a85ac6 1265 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1266 struct work_struct error_work;
35a85ac6 1267 int which_slice;
a4da4fa4
DV
1268};
1269
4b5aed62 1270struct i915_gem_mm {
4b5aed62
DV
1271 /** Memory allocator for GTT stolen memory */
1272 struct drm_mm stolen;
92e97d2f
PZ
1273 /** Protects the usage of the GTT stolen memory allocator. This is
1274 * always the inner lock when overlapping with struct_mutex. */
1275 struct mutex stolen_lock;
1276
4b5aed62
DV
1277 /** List of all objects in gtt_space. Used to restore gtt
1278 * mappings on resume */
1279 struct list_head bound_list;
1280 /**
1281 * List of objects which are not bound to the GTT (thus
1282 * are idle and not used by the GPU) but still have
1283 * (presumably uncached) pages still attached.
1284 */
1285 struct list_head unbound_list;
1286
1287 /** Usable portion of the GTT for GEM */
1288 unsigned long stolen_base; /* limited to low memory (32-bit) */
1289
4b5aed62
DV
1290 /** PPGTT used for aliasing the PPGTT with the GTT */
1291 struct i915_hw_ppgtt *aliasing_ppgtt;
1292
2cfcd32a 1293 struct notifier_block oom_notifier;
e87666b5 1294 struct notifier_block vmap_notifier;
ceabbba5 1295 struct shrinker shrinker;
4b5aed62
DV
1296 bool shrinker_no_lock_stealing;
1297
4b5aed62
DV
1298 /** LRU list of objects with fence regs on them. */
1299 struct list_head fence_list;
1300
1301 /**
1302 * We leave the user IRQ off as much as possible,
1303 * but this means that requests will finish and never
1304 * be retired once the system goes idle. Set a timer to
1305 * fire periodically while the ring is running. When it
1306 * fires, go retire requests.
1307 */
1308 struct delayed_work retire_work;
1309
b29c19b6
CW
1310 /**
1311 * When we detect an idle GPU, we want to turn on
1312 * powersaving features. So once we see that there
1313 * are no more requests outstanding and no more
1314 * arrive within a small period of time, we fire
1315 * off the idle_work.
1316 */
1317 struct delayed_work idle_work;
1318
4b5aed62
DV
1319 /**
1320 * Are we in a non-interruptible section of code like
1321 * modesetting?
1322 */
1323 bool interruptible;
1324
f62a0076
CW
1325 /**
1326 * Is the GPU currently considered idle, or busy executing userspace
1327 * requests? Whilst idle, we attempt to power down the hardware and
1328 * display clocks. In order to reduce the effect on performance, there
1329 * is a slight delay before we do so.
1330 */
1331 bool busy;
1332
bdf1e7e3 1333 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1334 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1335
4b5aed62
DV
1336 /** Bit 6 swizzling required for X tiling */
1337 uint32_t bit_6_swizzle_x;
1338 /** Bit 6 swizzling required for Y tiling */
1339 uint32_t bit_6_swizzle_y;
1340
4b5aed62 1341 /* accounting, useful for userland debugging */
c20e8355 1342 spinlock_t object_stat_lock;
4b5aed62
DV
1343 size_t object_memory;
1344 u32 object_count;
1345};
1346
edc3d884 1347struct drm_i915_error_state_buf {
0a4cd7c8 1348 struct drm_i915_private *i915;
edc3d884
MK
1349 unsigned bytes;
1350 unsigned size;
1351 int err;
1352 u8 *buf;
1353 loff_t start;
1354 loff_t pos;
1355};
1356
fc16b48b
MK
1357struct i915_error_state_file_priv {
1358 struct drm_device *dev;
1359 struct drm_i915_error_state *error;
1360};
1361
99584db3
DV
1362struct i915_gpu_error {
1363 /* For hangcheck timer */
1364#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1365#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1366 /* Hang gpu twice in this window and your context gets banned */
1367#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1368
737b1506
CW
1369 struct workqueue_struct *hangcheck_wq;
1370 struct delayed_work hangcheck_work;
99584db3
DV
1371
1372 /* For reset and error_state handling. */
1373 spinlock_t lock;
1374 /* Protected by the above dev->gpu_error.lock. */
1375 struct drm_i915_error_state *first_error;
094f9a54
CW
1376
1377 unsigned long missed_irq_rings;
1378
1f83fee0 1379 /**
2ac0f450 1380 * State variable controlling the reset flow and count
1f83fee0 1381 *
2ac0f450
MK
1382 * This is a counter which gets incremented when reset is triggered,
1383 * and again when reset has been handled. So odd values (lowest bit set)
1384 * means that reset is in progress and even values that
1385 * (reset_counter >> 1):th reset was successfully completed.
1386 *
1387 * If reset is not completed succesfully, the I915_WEDGE bit is
1388 * set meaning that hardware is terminally sour and there is no
1389 * recovery. All waiters on the reset_queue will be woken when
1390 * that happens.
1391 *
1392 * This counter is used by the wait_seqno code to notice that reset
1393 * event happened and it needs to restart the entire ioctl (since most
1394 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1395 *
1396 * This is important for lock-free wait paths, where no contended lock
1397 * naturally enforces the correct ordering between the bail-out of the
1398 * waiter and the gpu reset work code.
1f83fee0
DV
1399 */
1400 atomic_t reset_counter;
1401
1f83fee0 1402#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1403#define I915_WEDGED (1 << 31)
1f83fee0
DV
1404
1405 /**
1406 * Waitqueue to signal when the reset has completed. Used by clients
1407 * that wait for dev_priv->mm.wedged to settle.
1408 */
1409 wait_queue_head_t reset_queue;
33196ded 1410
88b4aa87
MK
1411 /* Userspace knobs for gpu hang simulation;
1412 * combines both a ring mask, and extra flags
1413 */
1414 u32 stop_rings;
1415#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1416#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1417
1418 /* For missed irq/seqno simulation. */
1419 unsigned int test_irq_rings;
99584db3
DV
1420};
1421
b8efb17b
ZR
1422enum modeset_restore {
1423 MODESET_ON_LID_OPEN,
1424 MODESET_DONE,
1425 MODESET_SUSPENDED,
1426};
1427
500ea70d
RV
1428#define DP_AUX_A 0x40
1429#define DP_AUX_B 0x10
1430#define DP_AUX_C 0x20
1431#define DP_AUX_D 0x30
1432
11c1b657
XZ
1433#define DDC_PIN_B 0x05
1434#define DDC_PIN_C 0x04
1435#define DDC_PIN_D 0x06
1436
6acab15a 1437struct ddi_vbt_port_info {
ce4dd49e
DL
1438 /*
1439 * This is an index in the HDMI/DVI DDI buffer translation table.
1440 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1441 * populate this field.
1442 */
1443#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1444 uint8_t hdmi_level_shift;
311a2094
PZ
1445
1446 uint8_t supports_dvi:1;
1447 uint8_t supports_hdmi:1;
1448 uint8_t supports_dp:1;
500ea70d
RV
1449
1450 uint8_t alternate_aux_channel;
11c1b657 1451 uint8_t alternate_ddc_pin;
75067dde
AK
1452
1453 uint8_t dp_boost_level;
1454 uint8_t hdmi_boost_level;
6acab15a
PZ
1455};
1456
bfd7ebda
RV
1457enum psr_lines_to_wait {
1458 PSR_0_LINES_TO_WAIT = 0,
1459 PSR_1_LINE_TO_WAIT,
1460 PSR_4_LINES_TO_WAIT,
1461 PSR_8_LINES_TO_WAIT
83a7280e
PB
1462};
1463
41aa3448
RV
1464struct intel_vbt_data {
1465 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1466 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1467
1468 /* Feature bits */
1469 unsigned int int_tv_support:1;
1470 unsigned int lvds_dither:1;
1471 unsigned int lvds_vbt:1;
1472 unsigned int int_crt_support:1;
1473 unsigned int lvds_use_ssc:1;
1474 unsigned int display_clock_mode:1;
1475 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1476 unsigned int panel_type:4;
41aa3448
RV
1477 int lvds_ssc_freq;
1478 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1479
83a7280e
PB
1480 enum drrs_support_type drrs_type;
1481
6aa23e65
JN
1482 struct {
1483 int rate;
1484 int lanes;
1485 int preemphasis;
1486 int vswing;
06411f08 1487 bool low_vswing;
6aa23e65
JN
1488 bool initialized;
1489 bool support;
1490 int bpp;
1491 struct edp_power_seq pps;
1492 } edp;
41aa3448 1493
bfd7ebda
RV
1494 struct {
1495 bool full_link;
1496 bool require_aux_wakeup;
1497 int idle_frames;
1498 enum psr_lines_to_wait lines_to_wait;
1499 int tp1_wakeup_time;
1500 int tp2_tp3_wakeup_time;
1501 } psr;
1502
f00076d2
JN
1503 struct {
1504 u16 pwm_freq_hz;
39fbc9c8 1505 bool present;
f00076d2 1506 bool active_low_pwm;
1de6068e 1507 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1508 enum intel_backlight_type type;
f00076d2
JN
1509 } backlight;
1510
d17c5443
SK
1511 /* MIPI DSI */
1512 struct {
1513 u16 panel_id;
d3b542fc
SK
1514 struct mipi_config *config;
1515 struct mipi_pps_data *pps;
1516 u8 seq_version;
1517 u32 size;
1518 u8 *data;
8d3ed2f3 1519 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1520 } dsi;
1521
41aa3448
RV
1522 int crt_ddc_pin;
1523
1524 int child_dev_num;
768f69c9 1525 union child_device_config *child_dev;
6acab15a
PZ
1526
1527 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1528 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1529};
1530
77c122bc
VS
1531enum intel_ddb_partitioning {
1532 INTEL_DDB_PART_1_2,
1533 INTEL_DDB_PART_5_6, /* IVB+ */
1534};
1535
1fd527cc
VS
1536struct intel_wm_level {
1537 bool enable;
1538 uint32_t pri_val;
1539 uint32_t spr_val;
1540 uint32_t cur_val;
1541 uint32_t fbc_val;
1542};
1543
820c1980 1544struct ilk_wm_values {
609cedef
VS
1545 uint32_t wm_pipe[3];
1546 uint32_t wm_lp[3];
1547 uint32_t wm_lp_spr[3];
1548 uint32_t wm_linetime[3];
1549 bool enable_fbc_wm;
1550 enum intel_ddb_partitioning partitioning;
1551};
1552
262cd2e1
VS
1553struct vlv_pipe_wm {
1554 uint16_t primary;
1555 uint16_t sprite[2];
1556 uint8_t cursor;
1557};
ae80152d 1558
262cd2e1
VS
1559struct vlv_sr_wm {
1560 uint16_t plane;
1561 uint8_t cursor;
1562};
ae80152d 1563
262cd2e1
VS
1564struct vlv_wm_values {
1565 struct vlv_pipe_wm pipe[3];
1566 struct vlv_sr_wm sr;
0018fda1
VS
1567 struct {
1568 uint8_t cursor;
1569 uint8_t sprite[2];
1570 uint8_t primary;
1571 } ddl[3];
6eb1a681
VS
1572 uint8_t level;
1573 bool cxsr;
0018fda1
VS
1574};
1575
c193924e 1576struct skl_ddb_entry {
16160e3d 1577 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1578};
1579
1580static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1581{
16160e3d 1582 return entry->end - entry->start;
c193924e
DL
1583}
1584
08db6652
DL
1585static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1586 const struct skl_ddb_entry *e2)
1587{
1588 if (e1->start == e2->start && e1->end == e2->end)
1589 return true;
1590
1591 return false;
1592}
1593
c193924e 1594struct skl_ddb_allocation {
34bb56af 1595 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1596 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1597 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1598};
1599
2ac96d2a
PB
1600struct skl_wm_values {
1601 bool dirty[I915_MAX_PIPES];
c193924e 1602 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1603 uint32_t wm_linetime[I915_MAX_PIPES];
1604 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1605 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1606};
1607
1608struct skl_wm_level {
1609 bool plane_en[I915_MAX_PLANES];
1610 uint16_t plane_res_b[I915_MAX_PLANES];
1611 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1612};
1613
c67a470b 1614/*
765dab67
PZ
1615 * This struct helps tracking the state needed for runtime PM, which puts the
1616 * device in PCI D3 state. Notice that when this happens, nothing on the
1617 * graphics device works, even register access, so we don't get interrupts nor
1618 * anything else.
c67a470b 1619 *
765dab67
PZ
1620 * Every piece of our code that needs to actually touch the hardware needs to
1621 * either call intel_runtime_pm_get or call intel_display_power_get with the
1622 * appropriate power domain.
a8a8bd54 1623 *
765dab67
PZ
1624 * Our driver uses the autosuspend delay feature, which means we'll only really
1625 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1626 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1627 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1628 *
1629 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1630 * goes back to false exactly before we reenable the IRQs. We use this variable
1631 * to check if someone is trying to enable/disable IRQs while they're supposed
1632 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1633 * case it happens.
c67a470b 1634 *
765dab67 1635 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1636 */
5d584b2e 1637struct i915_runtime_pm {
1f814dac 1638 atomic_t wakeref_count;
2b19efeb 1639 atomic_t atomic_seq;
5d584b2e 1640 bool suspended;
2aeb7d3a 1641 bool irqs_enabled;
c67a470b
PZ
1642};
1643
926321d5
DV
1644enum intel_pipe_crc_source {
1645 INTEL_PIPE_CRC_SOURCE_NONE,
1646 INTEL_PIPE_CRC_SOURCE_PLANE1,
1647 INTEL_PIPE_CRC_SOURCE_PLANE2,
1648 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1649 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1650 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1651 INTEL_PIPE_CRC_SOURCE_TV,
1652 INTEL_PIPE_CRC_SOURCE_DP_B,
1653 INTEL_PIPE_CRC_SOURCE_DP_C,
1654 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1655 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1656 INTEL_PIPE_CRC_SOURCE_MAX,
1657};
1658
8bf1e9f1 1659struct intel_pipe_crc_entry {
ac2300d4 1660 uint32_t frame;
8bf1e9f1
SH
1661 uint32_t crc[5];
1662};
1663
b2c88f5b 1664#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1665struct intel_pipe_crc {
d538bbdf
DL
1666 spinlock_t lock;
1667 bool opened; /* exclusive access to the result file */
e5f75aca 1668 struct intel_pipe_crc_entry *entries;
926321d5 1669 enum intel_pipe_crc_source source;
d538bbdf 1670 int head, tail;
07144428 1671 wait_queue_head_t wq;
8bf1e9f1
SH
1672};
1673
f99d7069
DV
1674struct i915_frontbuffer_tracking {
1675 struct mutex lock;
1676
1677 /*
1678 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1679 * scheduled flips.
1680 */
1681 unsigned busy_bits;
1682 unsigned flip_bits;
1683};
1684
7225342a 1685struct i915_wa_reg {
f0f59a00 1686 i915_reg_t addr;
7225342a
MK
1687 u32 value;
1688 /* bitmask representing WA bits */
1689 u32 mask;
1690};
1691
33136b06
AS
1692/*
1693 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1694 * allowing it for RCS as we don't foresee any requirement of having
1695 * a whitelist for other engines. When it is really required for
1696 * other engines then the limit need to be increased.
1697 */
1698#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1699
1700struct i915_workarounds {
1701 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1702 u32 count;
666796da 1703 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1704};
1705
cf9d2890
YZ
1706struct i915_virtual_gpu {
1707 bool active;
1708};
1709
5f19e2bf
JH
1710struct i915_execbuffer_params {
1711 struct drm_device *dev;
1712 struct drm_file *file;
1713 uint32_t dispatch_flags;
1714 uint32_t args_batch_start_offset;
af98714e 1715 uint64_t batch_obj_vm_offset;
4a570db5 1716 struct intel_engine_cs *engine;
5f19e2bf
JH
1717 struct drm_i915_gem_object *batch_obj;
1718 struct intel_context *ctx;
6a6ae79a 1719 struct drm_i915_gem_request *request;
5f19e2bf
JH
1720};
1721
aa363136
MR
1722/* used in computing the new watermarks state */
1723struct intel_wm_config {
1724 unsigned int num_pipes_active;
1725 bool sprites_enabled;
1726 bool sprites_scaled;
1727};
1728
77fec556 1729struct drm_i915_private {
f4c956ad 1730 struct drm_device *dev;
efab6d8d 1731 struct kmem_cache *objects;
e20d2ab7 1732 struct kmem_cache *vmas;
efab6d8d 1733 struct kmem_cache *requests;
f4c956ad 1734
5c969aa7 1735 const struct intel_device_info info;
f4c956ad
DV
1736
1737 int relative_constants_mode;
1738
1739 void __iomem *regs;
1740
907b28c5 1741 struct intel_uncore uncore;
f4c956ad 1742
cf9d2890
YZ
1743 struct i915_virtual_gpu vgpu;
1744
33a732f4
AD
1745 struct intel_guc guc;
1746
eb805623
DV
1747 struct intel_csr csr;
1748
5ea6e5e3 1749 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1750
f4c956ad
DV
1751 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1752 * controller on different i2c buses. */
1753 struct mutex gmbus_mutex;
1754
1755 /**
1756 * Base address of the gmbus and gpio block.
1757 */
1758 uint32_t gpio_mmio_base;
1759
b6fdd0f2
SS
1760 /* MMIO base address for MIPI regs */
1761 uint32_t mipi_mmio_base;
1762
443a389f
VS
1763 uint32_t psr_mmio_base;
1764
28c70f16
DV
1765 wait_queue_head_t gmbus_wait_queue;
1766
f4c956ad 1767 struct pci_dev *bridge_dev;
666796da 1768 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1769 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1770 uint32_t last_seqno, next_seqno;
f4c956ad 1771
ba8286fa 1772 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1773 struct resource mch_res;
1774
f4c956ad
DV
1775 /* protects the irq masks */
1776 spinlock_t irq_lock;
1777
84c33a64
SG
1778 /* protects the mmio flip data */
1779 spinlock_t mmio_flip_lock;
1780
f8b79e58
ID
1781 bool display_irqs_enabled;
1782
9ee32fea
DV
1783 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1784 struct pm_qos_request pm_qos;
1785
a580516d
VS
1786 /* Sideband mailbox protection */
1787 struct mutex sb_lock;
f4c956ad
DV
1788
1789 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1790 union {
1791 u32 irq_mask;
1792 u32 de_irq_mask[I915_MAX_PIPES];
1793 };
f4c956ad 1794 u32 gt_irq_mask;
605cd25b 1795 u32 pm_irq_mask;
a6706b45 1796 u32 pm_rps_events;
91d181dd 1797 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1798
5fcece80 1799 struct i915_hotplug hotplug;
ab34a7e8 1800 struct intel_fbc fbc;
439d7ac0 1801 struct i915_drrs drrs;
f4c956ad 1802 struct intel_opregion opregion;
41aa3448 1803 struct intel_vbt_data vbt;
f4c956ad 1804
d9ceb816
JB
1805 bool preserve_bios_swizzle;
1806
f4c956ad
DV
1807 /* overlay */
1808 struct intel_overlay *overlay;
f4c956ad 1809
58c68779 1810 /* backlight registers and fields in struct intel_panel */
07f11d49 1811 struct mutex backlight_lock;
31ad8ec6 1812
f4c956ad 1813 /* LVDS info */
f4c956ad
DV
1814 bool no_aux_handshake;
1815
e39b999a
VS
1816 /* protects panel power sequencer state */
1817 struct mutex pps_mutex;
1818
f4c956ad 1819 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1820 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1821
1822 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1823 unsigned int skl_boot_cdclk;
1a617b77 1824 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1825 unsigned int max_dotclk_freq;
e7dc33f3 1826 unsigned int rawclk_freq;
6bcda4f0 1827 unsigned int hpll_freq;
bfa7df01 1828 unsigned int czclk_freq;
f4c956ad 1829
645416f5
DV
1830 /**
1831 * wq - Driver workqueue for GEM.
1832 *
1833 * NOTE: Work items scheduled here are not allowed to grab any modeset
1834 * locks, for otherwise the flushing done in the pageflip code will
1835 * result in deadlocks.
1836 */
f4c956ad
DV
1837 struct workqueue_struct *wq;
1838
1839 /* Display functions */
1840 struct drm_i915_display_funcs display;
1841
1842 /* PCH chipset type */
1843 enum intel_pch pch_type;
17a303ec 1844 unsigned short pch_id;
f4c956ad
DV
1845
1846 unsigned long quirks;
1847
b8efb17b
ZR
1848 enum modeset_restore modeset_restore;
1849 struct mutex modeset_restore_lock;
e2c8b870 1850 struct drm_atomic_state *modeset_restore_state;
673a394b 1851
a7bbbd63 1852 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1853 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1854
4b5aed62 1855 struct i915_gem_mm mm;
ad46cb53
CW
1856 DECLARE_HASHTABLE(mm_structs, 7);
1857 struct mutex mm_lock;
8781342d 1858
5d1808ec
CW
1859 /* The hw wants to have a stable context identifier for the lifetime
1860 * of the context (for OA, PASID, faults, etc). This is limited
1861 * in execlists to 21 bits.
1862 */
1863 struct ida context_hw_ida;
1864#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1865
8781342d
DV
1866 /* Kernel Modesetting */
1867
76c4ac04
DL
1868 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1869 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1870 wait_queue_head_t pending_flip_queue;
1871
c4597872
DV
1872#ifdef CONFIG_DEBUG_FS
1873 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1874#endif
1875
565602d7 1876 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1877 int num_shared_dpll;
1878 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1879 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1880
fbf6d879
ML
1881 /*
1882 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1883 * Must be global rather than per dpll, because on some platforms
1884 * plls share registers.
1885 */
1886 struct mutex dpll_lock;
1887
565602d7
ML
1888 unsigned int active_crtcs;
1889 unsigned int min_pixclk[I915_MAX_PIPES];
1890
e4607fcf 1891 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1892
7225342a 1893 struct i915_workarounds workarounds;
888b5995 1894
f99d7069
DV
1895 struct i915_frontbuffer_tracking fb_tracking;
1896
652c393a 1897 u16 orig_clock;
f97108d1 1898
c4804411 1899 bool mchbar_need_disable;
f97108d1 1900
a4da4fa4
DV
1901 struct intel_l3_parity l3_parity;
1902
59124506 1903 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1904 u32 edram_cap;
59124506 1905
c6a828d3 1906 /* gen6+ rps state */
c85aa885 1907 struct intel_gen6_power_mgmt rps;
c6a828d3 1908
20e4d407
DV
1909 /* ilk-only ips/rps state. Everything in here is protected by the global
1910 * mchdev_lock in intel_pm.c */
c85aa885 1911 struct intel_ilk_power_mgmt ips;
b5e50c3f 1912
83c00f55 1913 struct i915_power_domains power_domains;
a38911a3 1914
a031d709 1915 struct i915_psr psr;
3f51e471 1916
99584db3 1917 struct i915_gpu_error gpu_error;
ae681d96 1918
c9cddffc
JB
1919 struct drm_i915_gem_object *vlv_pctx;
1920
0695726e 1921#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1922 /* list of fbdev register on this device */
1923 struct intel_fbdev *fbdev;
82e3b8c1 1924 struct work_struct fbdev_suspend_work;
4520f53a 1925#endif
e953fd7b
CW
1926
1927 struct drm_property *broadcast_rgb_property;
3f43c48d 1928 struct drm_property *force_audio_property;
e3689190 1929
58fddc28 1930 /* hda/i915 audio component */
51e1d83c 1931 struct i915_audio_component *audio_component;
58fddc28 1932 bool audio_component_registered;
4a21ef7d
LY
1933 /**
1934 * av_mutex - mutex for audio/video sync
1935 *
1936 */
1937 struct mutex av_mutex;
58fddc28 1938
254f965c 1939 uint32_t hw_context_size;
a33afea5 1940 struct list_head context_list;
f4c956ad 1941
3e68320e 1942 u32 fdi_rx_config;
68d18ad7 1943
c231775c 1944 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1945 u32 chv_phy_control;
c231775c
VS
1946 /*
1947 * Shadows for CHV DPLL_MD regs to keep the state
1948 * checker somewhat working in the presence hardware
1949 * crappiness (can't read out DPLL_MD for pipes B & C).
1950 */
1951 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1952 u32 bxt_phy_grc;
70722468 1953
842f1c8b 1954 u32 suspend_count;
bc87229f 1955 bool suspended_to_idle;
f4c956ad 1956 struct i915_suspend_saved_registers regfile;
ddeea5b0 1957 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1958
53615a5e
VS
1959 struct {
1960 /*
1961 * Raw watermark latency values:
1962 * in 0.1us units for WM0,
1963 * in 0.5us units for WM1+.
1964 */
1965 /* primary */
1966 uint16_t pri_latency[5];
1967 /* sprite */
1968 uint16_t spr_latency[5];
1969 /* cursor */
1970 uint16_t cur_latency[5];
2af30a5c
PB
1971 /*
1972 * Raw watermark memory latency values
1973 * for SKL for all 8 levels
1974 * in 1us units.
1975 */
1976 uint16_t skl_latency[8];
609cedef 1977
aa363136
MR
1978 /* Committed wm config */
1979 struct intel_wm_config config;
1980
2d41c0b5
PB
1981 /*
1982 * The skl_wm_values structure is a bit too big for stack
1983 * allocation, so we keep the staging struct where we store
1984 * intermediate results here instead.
1985 */
1986 struct skl_wm_values skl_results;
1987
609cedef 1988 /* current hardware state */
2d41c0b5
PB
1989 union {
1990 struct ilk_wm_values hw;
1991 struct skl_wm_values skl_hw;
0018fda1 1992 struct vlv_wm_values vlv;
2d41c0b5 1993 };
58590c14
VS
1994
1995 uint8_t max_level;
ed4a6a7c
MR
1996
1997 /*
1998 * Should be held around atomic WM register writing; also
1999 * protects * intel_crtc->wm.active and
2000 * cstate->wm.need_postvbl_update.
2001 */
2002 struct mutex wm_mutex;
279e99d7
MR
2003
2004 /*
2005 * Set during HW readout of watermarks/DDB. Some platforms
2006 * need to know when we're still using BIOS-provided values
2007 * (which we don't fully trust).
2008 */
2009 bool distrust_bios_wm;
53615a5e
VS
2010 } wm;
2011
8a187455
PZ
2012 struct i915_runtime_pm pm;
2013
a83014d3
OM
2014 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2015 struct {
5f19e2bf 2016 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 2017 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2018 struct list_head *vmas);
117897f4
TU
2019 int (*init_engines)(struct drm_device *dev);
2020 void (*cleanup_engine)(struct intel_engine_cs *engine);
2021 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2022 } gt;
2023
ed54c1a1
DG
2024 struct intel_context *kernel_context;
2025
3be60de9
VS
2026 /* perform PHY state sanity checks? */
2027 bool chv_phy_assert[2];
2028
0bdf5a05
TI
2029 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2030
bdf1e7e3
DV
2031 /*
2032 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2033 * will be rejected. Instead look for a better place.
2034 */
77fec556 2035};
1da177e4 2036
2c1792a1
CW
2037static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2038{
2039 return dev->dev_private;
2040}
2041
888d0d42
ID
2042static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2043{
2044 return to_i915(dev_get_drvdata(dev));
2045}
2046
33a732f4
AD
2047static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2048{
2049 return container_of(guc, struct drm_i915_private, guc);
2050}
2051
b4ac5afc
DG
2052/* Simple iterator over all initialised engines */
2053#define for_each_engine(engine__, dev_priv__) \
2054 for ((engine__) = &(dev_priv__)->engine[0]; \
2055 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2056 (engine__)++) \
2057 for_each_if (intel_engine_initialized(engine__))
b4519513 2058
c3232b18
DG
2059/* Iterator with engine_id */
2060#define for_each_engine_id(engine__, dev_priv__, id__) \
2061 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2062 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2063 (engine__)++) \
2064 for_each_if (((id__) = (engine__)->id, \
2065 intel_engine_initialized(engine__)))
2066
2067/* Iterator over subset of engines selected by mask */
ee4b6faf 2068#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2069 for ((engine__) = &(dev_priv__)->engine[0]; \
2070 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2071 (engine__)++) \
2072 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2073 intel_engine_initialized(engine__))
ee4b6faf 2074
b1d7e4b4
WF
2075enum hdmi_force_audio {
2076 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2077 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2078 HDMI_AUDIO_AUTO, /* trust EDID */
2079 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2080};
2081
190d6cd5 2082#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2083
37e680a1 2084struct drm_i915_gem_object_ops {
de472664
CW
2085 unsigned int flags;
2086#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2087
37e680a1
CW
2088 /* Interface between the GEM object and its backing storage.
2089 * get_pages() is called once prior to the use of the associated set
2090 * of pages before to binding them into the GTT, and put_pages() is
2091 * called after we no longer need them. As we expect there to be
2092 * associated cost with migrating pages between the backing storage
2093 * and making them available for the GPU (e.g. clflush), we may hold
2094 * onto the pages after they are no longer referenced by the GPU
2095 * in case they may be used again shortly (for example migrating the
2096 * pages to a different memory domain within the GTT). put_pages()
2097 * will therefore most likely be called when the object itself is
2098 * being released or under memory pressure (where we attempt to
2099 * reap pages for the shrinker).
2100 */
2101 int (*get_pages)(struct drm_i915_gem_object *);
2102 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2103
5cc9ed4b
CW
2104 int (*dmabuf_export)(struct drm_i915_gem_object *);
2105 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2106};
2107
a071fa00
DV
2108/*
2109 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2110 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2111 * doesn't mean that the hw necessarily already scans it out, but that any
2112 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2113 *
2114 * We have one bit per pipe and per scanout plane type.
2115 */
d1b9d039
SAK
2116#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2117#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2118#define INTEL_FRONTBUFFER_BITS \
2119 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2120#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2121 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2122#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2123 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2124#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2125 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2126#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2127 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2128#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2129 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2130
673a394b 2131struct drm_i915_gem_object {
c397b908 2132 struct drm_gem_object base;
673a394b 2133
37e680a1
CW
2134 const struct drm_i915_gem_object_ops *ops;
2135
2f633156
BW
2136 /** List of VMAs backed by this object */
2137 struct list_head vma_list;
2138
c1ad11fc
CW
2139 /** Stolen memory for this object, instead of being backed by shmem. */
2140 struct drm_mm_node *stolen;
35c20a60 2141 struct list_head global_list;
673a394b 2142
117897f4 2143 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2144 /** Used in execbuf to temporarily hold a ref */
2145 struct list_head obj_exec_link;
673a394b 2146
8d9d5744 2147 struct list_head batch_pool_link;
493018dc 2148
673a394b 2149 /**
65ce3027
CW
2150 * This is set if the object is on the active lists (has pending
2151 * rendering and so a non-zero seqno), and is not set if it i s on
2152 * inactive (ready to be unbound) list.
673a394b 2153 */
666796da 2154 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2155
2156 /**
2157 * This is set if the object has been written to since last bound
2158 * to the GTT
2159 */
0206e353 2160 unsigned int dirty:1;
778c3544
DV
2161
2162 /**
2163 * Fence register bits (if any) for this object. Will be set
2164 * as needed when mapped into the GTT.
2165 * Protected by dev->struct_mutex.
778c3544 2166 */
4b9de737 2167 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2168
778c3544
DV
2169 /**
2170 * Advice: are the backing pages purgeable?
2171 */
0206e353 2172 unsigned int madv:2;
778c3544 2173
778c3544
DV
2174 /**
2175 * Current tiling mode for the object.
2176 */
0206e353 2177 unsigned int tiling_mode:2;
5d82e3e6
CW
2178 /**
2179 * Whether the tiling parameters for the currently associated fence
2180 * register have changed. Note that for the purposes of tracking
2181 * tiling changes we also treat the unfenced register, the register
2182 * slot that the object occupies whilst it executes a fenced
2183 * command (such as BLT on gen2/3), as a "fence".
2184 */
2185 unsigned int fence_dirty:1;
778c3544 2186
75e9e915
DV
2187 /**
2188 * Is the object at the current location in the gtt mappable and
2189 * fenceable? Used to avoid costly recalculations.
2190 */
0206e353 2191 unsigned int map_and_fenceable:1;
75e9e915 2192
fb7d516a
DV
2193 /**
2194 * Whether the current gtt mapping needs to be mappable (and isn't just
2195 * mappable by accident). Track pin and fault separate for a more
2196 * accurate mappable working set.
2197 */
0206e353 2198 unsigned int fault_mappable:1;
fb7d516a 2199
24f3a8cf
AG
2200 /*
2201 * Is the object to be mapped as read-only to the GPU
2202 * Only honoured if hardware has relevant pte bit
2203 */
2204 unsigned long gt_ro:1;
651d794f 2205 unsigned int cache_level:3;
0f71979a 2206 unsigned int cache_dirty:1;
93dfb40c 2207
a071fa00
DV
2208 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2209
8a0c39b1
TU
2210 unsigned int pin_display;
2211
9da3da66 2212 struct sg_table *pages;
a5570178 2213 int pages_pin_count;
ee286370
CW
2214 struct get_page {
2215 struct scatterlist *sg;
2216 int last;
2217 } get_page;
0a798eb9 2218 void *mapping;
9a70cc2a 2219
b4716185
CW
2220 /** Breadcrumb of last rendering to the buffer.
2221 * There can only be one writer, but we allow for multiple readers.
2222 * If there is a writer that necessarily implies that all other
2223 * read requests are complete - but we may only be lazily clearing
2224 * the read requests. A read request is naturally the most recent
2225 * request on a ring, so we may have two different write and read
2226 * requests on one ring where the write request is older than the
2227 * read request. This allows for the CPU to read from an active
2228 * buffer by only waiting for the write to complete.
2229 * */
666796da 2230 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2231 struct drm_i915_gem_request *last_write_req;
caea7476 2232 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2233 struct drm_i915_gem_request *last_fenced_req;
673a394b 2234
778c3544 2235 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2236 uint32_t stride;
673a394b 2237
80075d49
DV
2238 /** References from framebuffers, locks out tiling changes. */
2239 unsigned long framebuffer_references;
2240
280b713b 2241 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2242 unsigned long *bit_17;
280b713b 2243
5cc9ed4b 2244 union {
6a2c4232
CW
2245 /** for phy allocated objects */
2246 struct drm_dma_handle *phys_handle;
2247
5cc9ed4b
CW
2248 struct i915_gem_userptr {
2249 uintptr_t ptr;
2250 unsigned read_only :1;
2251 unsigned workers :4;
2252#define I915_GEM_USERPTR_MAX_WORKERS 15
2253
ad46cb53
CW
2254 struct i915_mm_struct *mm;
2255 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2256 struct work_struct *work;
2257 } userptr;
2258 };
2259};
62b8b215 2260#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2261
a071fa00
DV
2262void i915_gem_track_fb(struct drm_i915_gem_object *old,
2263 struct drm_i915_gem_object *new,
2264 unsigned frontbuffer_bits);
2265
673a394b
EA
2266/**
2267 * Request queue structure.
2268 *
2269 * The request queue allows us to note sequence numbers that have been emitted
2270 * and may be associated with active buffers to be retired.
2271 *
97b2a6a1
JH
2272 * By keeping this list, we can avoid having to do questionable sequence
2273 * number comparisons on buffer last_read|write_seqno. It also allows an
2274 * emission time to be associated with the request for tracking how far ahead
2275 * of the GPU the submission is.
b3a38998
NH
2276 *
2277 * The requests are reference counted, so upon creation they should have an
2278 * initial reference taken using kref_init
673a394b
EA
2279 */
2280struct drm_i915_gem_request {
abfe262a
JH
2281 struct kref ref;
2282
852835f3 2283 /** On Which ring this request was generated */
efab6d8d 2284 struct drm_i915_private *i915;
4a570db5 2285 struct intel_engine_cs *engine;
299259a3 2286 unsigned reset_counter;
852835f3 2287
821485dc
CW
2288 /** GEM sequence number associated with the previous request,
2289 * when the HWS breadcrumb is equal to this the GPU is processing
2290 * this request.
2291 */
2292 u32 previous_seqno;
2293
2294 /** GEM sequence number associated with this request,
2295 * when the HWS breadcrumb is equal or greater than this the GPU
2296 * has finished processing this request.
2297 */
2298 u32 seqno;
673a394b 2299
7d736f4f
MK
2300 /** Position in the ringbuffer of the start of the request */
2301 u32 head;
2302
72f95afa
NH
2303 /**
2304 * Position in the ringbuffer of the start of the postfix.
2305 * This is required to calculate the maximum available ringbuffer
2306 * space without overwriting the postfix.
2307 */
2308 u32 postfix;
2309
2310 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2311 u32 tail;
2312
0251a963
CW
2313 /** Preallocate space in the ringbuffer for the emitting the request */
2314 u32 reserved_space;
2315
b3a38998 2316 /**
a8c6ecb3 2317 * Context and ring buffer related to this request
b3a38998
NH
2318 * Contexts are refcounted, so when this request is associated with a
2319 * context, we must increment the context's refcount, to guarantee that
2320 * it persists while any request is linked to it. Requests themselves
2321 * are also refcounted, so the request will only be freed when the last
2322 * reference to it is dismissed, and the code in
2323 * i915_gem_request_free() will then decrement the refcount on the
2324 * context.
2325 */
273497e5 2326 struct intel_context *ctx;
98e1bd4a 2327 struct intel_ringbuffer *ringbuf;
0e50e96b 2328
a16a4052
CW
2329 /**
2330 * Context related to the previous request.
2331 * As the contexts are accessed by the hardware until the switch is
2332 * completed to a new context, the hardware may still be writing
2333 * to the context object after the breadcrumb is visible. We must
2334 * not unpin/unbind/prune that object whilst still active and so
2335 * we keep the previous context pinned until the following (this)
2336 * request is retired.
2337 */
2338 struct intel_context *previous_context;
2339
dc4be607
JH
2340 /** Batch buffer related to this request if any (used for
2341 error state dump only) */
7d736f4f
MK
2342 struct drm_i915_gem_object *batch_obj;
2343
673a394b
EA
2344 /** Time at which this request was emitted, in jiffies. */
2345 unsigned long emitted_jiffies;
2346
b962442e 2347 /** global list entry for this request */
673a394b 2348 struct list_head list;
b962442e 2349
f787a5f5 2350 struct drm_i915_file_private *file_priv;
b962442e
EA
2351 /** file_priv list entry for this request */
2352 struct list_head client_list;
67e2937b 2353
071c92de
MK
2354 /** process identifier submitting this request */
2355 struct pid *pid;
2356
6d3d8274
NH
2357 /**
2358 * The ELSP only accepts two elements at a time, so we queue
2359 * context/tail pairs on a given queue (ring->execlist_queue) until the
2360 * hardware is available. The queue serves a double purpose: we also use
2361 * it to keep track of the up to 2 contexts currently in the hardware
2362 * (usually one in execution and the other queued up by the GPU): We
2363 * only remove elements from the head of the queue when the hardware
2364 * informs us that an element has been completed.
2365 *
2366 * All accesses to the queue are mediated by a spinlock
2367 * (ring->execlist_lock).
2368 */
2369
2370 /** Execlist link in the submission queue.*/
2371 struct list_head execlist_link;
2372
2373 /** Execlists no. of times this request has been sent to the ELSP */
2374 int elsp_submitted;
2375
a3d12761
TU
2376 /** Execlists context hardware id. */
2377 unsigned ctx_hw_id;
673a394b
EA
2378};
2379
26827088
DG
2380struct drm_i915_gem_request * __must_check
2381i915_gem_request_alloc(struct intel_engine_cs *engine,
2382 struct intel_context *ctx);
abfe262a 2383void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2384int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2385 struct drm_file *file);
abfe262a 2386
b793a00a
JH
2387static inline uint32_t
2388i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2389{
2390 return req ? req->seqno : 0;
2391}
2392
2393static inline struct intel_engine_cs *
666796da 2394i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2395{
4a570db5 2396 return req ? req->engine : NULL;
b793a00a
JH
2397}
2398
b2cfe0ab 2399static inline struct drm_i915_gem_request *
abfe262a
JH
2400i915_gem_request_reference(struct drm_i915_gem_request *req)
2401{
b2cfe0ab
CW
2402 if (req)
2403 kref_get(&req->ref);
2404 return req;
abfe262a
JH
2405}
2406
2407static inline void
2408i915_gem_request_unreference(struct drm_i915_gem_request *req)
2409{
2410 kref_put(&req->ref, i915_gem_request_free);
2411}
2412
2413static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2414 struct drm_i915_gem_request *src)
2415{
2416 if (src)
2417 i915_gem_request_reference(src);
2418
2419 if (*pdst)
2420 i915_gem_request_unreference(*pdst);
2421
2422 *pdst = src;
2423}
2424
1b5a433a
JH
2425/*
2426 * XXX: i915_gem_request_completed should be here but currently needs the
2427 * definition of i915_seqno_passed() which is below. It will be moved in
2428 * a later patch when the call to i915_seqno_passed() is obsoleted...
2429 */
2430
351e3db2
BV
2431/*
2432 * A command that requires special handling by the command parser.
2433 */
2434struct drm_i915_cmd_descriptor {
2435 /*
2436 * Flags describing how the command parser processes the command.
2437 *
2438 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2439 * a length mask if not set
2440 * CMD_DESC_SKIP: The command is allowed but does not follow the
2441 * standard length encoding for the opcode range in
2442 * which it falls
2443 * CMD_DESC_REJECT: The command is never allowed
2444 * CMD_DESC_REGISTER: The command should be checked against the
2445 * register whitelist for the appropriate ring
2446 * CMD_DESC_MASTER: The command is allowed if the submitting process
2447 * is the DRM master
2448 */
2449 u32 flags;
2450#define CMD_DESC_FIXED (1<<0)
2451#define CMD_DESC_SKIP (1<<1)
2452#define CMD_DESC_REJECT (1<<2)
2453#define CMD_DESC_REGISTER (1<<3)
2454#define CMD_DESC_BITMASK (1<<4)
2455#define CMD_DESC_MASTER (1<<5)
2456
2457 /*
2458 * The command's unique identification bits and the bitmask to get them.
2459 * This isn't strictly the opcode field as defined in the spec and may
2460 * also include type, subtype, and/or subop fields.
2461 */
2462 struct {
2463 u32 value;
2464 u32 mask;
2465 } cmd;
2466
2467 /*
2468 * The command's length. The command is either fixed length (i.e. does
2469 * not include a length field) or has a length field mask. The flag
2470 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2471 * a length mask. All command entries in a command table must include
2472 * length information.
2473 */
2474 union {
2475 u32 fixed;
2476 u32 mask;
2477 } length;
2478
2479 /*
2480 * Describes where to find a register address in the command to check
2481 * against the ring's register whitelist. Only valid if flags has the
2482 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2483 *
2484 * A non-zero step value implies that the command may access multiple
2485 * registers in sequence (e.g. LRI), in that case step gives the
2486 * distance in dwords between individual offset fields.
351e3db2
BV
2487 */
2488 struct {
2489 u32 offset;
2490 u32 mask;
6a65c5b9 2491 u32 step;
351e3db2
BV
2492 } reg;
2493
2494#define MAX_CMD_DESC_BITMASKS 3
2495 /*
2496 * Describes command checks where a particular dword is masked and
2497 * compared against an expected value. If the command does not match
2498 * the expected value, the parser rejects it. Only valid if flags has
2499 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2500 * are valid.
d4d48035
BV
2501 *
2502 * If the check specifies a non-zero condition_mask then the parser
2503 * only performs the check when the bits specified by condition_mask
2504 * are non-zero.
351e3db2
BV
2505 */
2506 struct {
2507 u32 offset;
2508 u32 mask;
2509 u32 expected;
d4d48035
BV
2510 u32 condition_offset;
2511 u32 condition_mask;
351e3db2
BV
2512 } bits[MAX_CMD_DESC_BITMASKS];
2513};
2514
2515/*
2516 * A table of commands requiring special handling by the command parser.
2517 *
2518 * Each ring has an array of tables. Each table consists of an array of command
2519 * descriptors, which must be sorted with command opcodes in ascending order.
2520 */
2521struct drm_i915_cmd_table {
2522 const struct drm_i915_cmd_descriptor *table;
2523 int count;
2524};
2525
dbbe9127 2526/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2527#define __I915__(p) ({ \
2528 struct drm_i915_private *__p; \
2529 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2530 __p = (struct drm_i915_private *)p; \
2531 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2532 __p = to_i915((struct drm_device *)p); \
2533 else \
2534 BUILD_BUG(); \
2535 __p; \
2536})
dbbe9127 2537#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2538#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2539#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2540
e87a005d 2541#define REVID_FOREVER 0xff
ac657f64
TU
2542#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2543
2544#define GEN_FOREVER (0)
2545/*
2546 * Returns true if Gen is in inclusive range [Start, End].
2547 *
2548 * Use GEN_FOREVER for unbound start and or end.
2549 */
2550#define IS_GEN(p, s, e) ({ \
2551 unsigned int __s = (s), __e = (e); \
2552 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2553 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2554 if ((__s) != GEN_FOREVER) \
2555 __s = (s) - 1; \
2556 if ((__e) == GEN_FOREVER) \
2557 __e = BITS_PER_LONG - 1; \
2558 else \
2559 __e = (e) - 1; \
2560 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2561})
2562
e87a005d
JN
2563/*
2564 * Return true if revision is in range [since,until] inclusive.
2565 *
2566 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2567 */
2568#define IS_REVID(p, since, until) \
2569 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2570
87f1f465
CW
2571#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2572#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2573#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2574#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2575#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2576#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2577#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2578#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2579#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2580#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2581#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2582#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2583#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2584#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2585#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2586#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2587#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2588#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2589#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2590 INTEL_DEVID(dev) == 0x0152 || \
2591 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2592#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2593#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2594#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2595#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2596#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2597#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2598#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2599#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2600#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2601 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2602#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2603 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2604 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2605 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2606/* ULX machines are also considered ULT. */
2607#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2608 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2609#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2610 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2611#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2612 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2613#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2614 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2615/* ULX machines are also considered ULT. */
87f1f465
CW
2616#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2617 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2618#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2619 INTEL_DEVID(dev) == 0x1913 || \
2620 INTEL_DEVID(dev) == 0x1916 || \
2621 INTEL_DEVID(dev) == 0x1921 || \
2622 INTEL_DEVID(dev) == 0x1926)
2623#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2624 INTEL_DEVID(dev) == 0x1915 || \
2625 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2626#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2627 INTEL_DEVID(dev) == 0x5913 || \
2628 INTEL_DEVID(dev) == 0x5916 || \
2629 INTEL_DEVID(dev) == 0x5921 || \
2630 INTEL_DEVID(dev) == 0x5926)
2631#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2632 INTEL_DEVID(dev) == 0x5915 || \
2633 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2634#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2635 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2636#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2637 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2638
b833d685 2639#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2640
ef712bb4
JN
2641#define SKL_REVID_A0 0x0
2642#define SKL_REVID_B0 0x1
2643#define SKL_REVID_C0 0x2
2644#define SKL_REVID_D0 0x3
2645#define SKL_REVID_E0 0x4
2646#define SKL_REVID_F0 0x5
2647
e87a005d
JN
2648#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2649
ef712bb4 2650#define BXT_REVID_A0 0x0
fffda3f4 2651#define BXT_REVID_A1 0x1
ef712bb4
JN
2652#define BXT_REVID_B0 0x3
2653#define BXT_REVID_C0 0x9
6c74c87f 2654
e87a005d
JN
2655#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2656
85436696
JB
2657/*
2658 * The genX designation typically refers to the render engine, so render
2659 * capability related checks should use IS_GEN, while display and other checks
2660 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2661 * chips, etc.).
2662 */
ae5702d2
TU
2663#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2664#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2665#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2666#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2667#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2668#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2669#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2670#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
cae5852d 2671
73ae478c
BW
2672#define RENDER_RING (1<<RCS)
2673#define BSD_RING (1<<VCS)
2674#define BLT_RING (1<<BCS)
2675#define VEBOX_RING (1<<VECS)
845f74a7 2676#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2677#define ALL_ENGINES (~0)
2678
63c42e56 2679#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2680#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2681#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2682#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2683#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2684#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2685#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2686#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2687 HAS_EDRAM(dev))
cae5852d
ZN
2688#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2689
254f965c 2690#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2691#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2692#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2693#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2694#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2695
05394f39 2696#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2697#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2698
b45305fc
DV
2699/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2700#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2701
2702/* WaRsDisableCoarsePowerGating:skl,bxt */
2703#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
185c66e5
MK
2704 IS_SKL_GT3(dev) || \
2705 IS_SKL_GT4(dev))
2706
4e6b788c
DV
2707/*
2708 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2709 * even when in MSI mode. This results in spurious interrupt warnings if the
2710 * legacy irq no. is shared with another device. The kernel then disables that
2711 * interrupt source and so prevents the other device from working properly.
2712 */
2713#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2714#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2715
cae5852d
ZN
2716/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2717 * rows, which changed the alignment requirements and fence programming.
2718 */
2719#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2720 IS_I915GM(dev)))
cae5852d
ZN
2721#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2722#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2723
2724#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2725#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2726#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2727
dbf7786e 2728#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2729
0c9b3715
JN
2730#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2731 INTEL_INFO(dev)->gen >= 9)
2732
dd93be58 2733#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2734#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2735#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2736 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2737 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2738#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2739 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2740 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2741 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da 2742#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
7e22dbbb 2743#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
affa9354 2744
7b403ffb 2745#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2746
2b81b844
RV
2747#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2748#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2749
a9ed33ca
AJ
2750#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2751 INTEL_INFO(dev)->gen >= 8)
2752
97d3308a 2753#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2754 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2755 !IS_BROXTON(dev))
97d3308a 2756
17a303ec
PZ
2757#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2758#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2759#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2760#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2761#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2762#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2763#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2764#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2765#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2766#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2767#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2768
f2fbc690 2769#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2770#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2771#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2772#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2773#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2774#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2775#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2776#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2777#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2778
666a4537
WB
2779#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2780 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2781
040d2baa
BW
2782/* DPF == dynamic parity feature */
2783#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2784#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2785
c8735b0c 2786#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2787#define GEN9_FREQ_SCALER 3
c8735b0c 2788
05394f39
CW
2789#include "i915_trace.h"
2790
baa70943 2791extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2792extern int i915_max_ioctl;
2793
1751fcf9
ML
2794extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2795extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2796
c033666a
CW
2797int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2798 int enable_ppgtt);
0e4ca100 2799
c838d719 2800/* i915_dma.c */
d15d7538
ID
2801void __printf(3, 4)
2802__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2803 const char *fmt, ...);
2804
2805#define i915_report_error(dev_priv, fmt, ...) \
2806 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2807
22eae947 2808extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2809extern int i915_driver_unload(struct drm_device *);
2885f6ac 2810extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2811extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2812extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2813 struct drm_file *file);
673a394b 2814extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2815 struct drm_file *file);
c43b5634 2816#ifdef CONFIG_COMPAT
0d6aa60b
DA
2817extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2818 unsigned long arg);
c43b5634 2819#endif
dc97997a
CW
2820extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2821extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
c033666a 2822extern int i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2823extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2824extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2825extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2826extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2827extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2828extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2829int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2830
77913b39 2831/* intel_hotplug.c */
91d14251
TU
2832void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2833 u32 pin_mask, u32 long_mask);
77913b39
JN
2834void intel_hpd_init(struct drm_i915_private *dev_priv);
2835void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2836void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2837bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2838
1da177e4 2839/* i915_irq.c */
c033666a 2840void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
58174462 2841__printf(3, 4)
c033666a
CW
2842void i915_handle_error(struct drm_i915_private *dev_priv,
2843 u32 engine_mask,
58174462 2844 const char *fmt, ...);
1da177e4 2845
b963291c 2846extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2847int intel_irq_install(struct drm_i915_private *dev_priv);
2848void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2849
dc97997a
CW
2850extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2851extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2852 bool restore_forcewake);
dc97997a 2853extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2854extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2855extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2856extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2857extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2858 bool restore);
48c1026a 2859const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2860void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2861 enum forcewake_domains domains);
59bad947 2862void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2863 enum forcewake_domains domains);
a6111f7b
CW
2864/* Like above but the caller must manage the uncore.lock itself.
2865 * Must be used with I915_READ_FW and friends.
2866 */
2867void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2868 enum forcewake_domains domains);
2869void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2870 enum forcewake_domains domains);
3accaf7e
MK
2871u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2872
59bad947 2873void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
c033666a 2874static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2875{
c033666a 2876 return dev_priv->vgpu.active;
cf9d2890 2877}
b1f14ad0 2878
7c463586 2879void
50227e1c 2880i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2881 u32 status_mask);
7c463586
KP
2882
2883void
50227e1c 2884i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2885 u32 status_mask);
7c463586 2886
f8b79e58
ID
2887void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2888void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2889void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2890 uint32_t mask,
2891 uint32_t bits);
fbdedaea
VS
2892void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2893 uint32_t interrupt_mask,
2894 uint32_t enabled_irq_mask);
2895static inline void
2896ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2897{
2898 ilk_update_display_irq(dev_priv, bits, bits);
2899}
2900static inline void
2901ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2902{
2903 ilk_update_display_irq(dev_priv, bits, 0);
2904}
013d3752
VS
2905void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2906 enum pipe pipe,
2907 uint32_t interrupt_mask,
2908 uint32_t enabled_irq_mask);
2909static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2910 enum pipe pipe, uint32_t bits)
2911{
2912 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2913}
2914static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2915 enum pipe pipe, uint32_t bits)
2916{
2917 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2918}
47339cd9
DV
2919void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2920 uint32_t interrupt_mask,
2921 uint32_t enabled_irq_mask);
14443261
VS
2922static inline void
2923ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2924{
2925 ibx_display_interrupt_update(dev_priv, bits, bits);
2926}
2927static inline void
2928ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2929{
2930 ibx_display_interrupt_update(dev_priv, bits, 0);
2931}
2932
f8b79e58 2933
673a394b 2934/* i915_gem.c */
673a394b
EA
2935int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2936 struct drm_file *file_priv);
2937int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2938 struct drm_file *file_priv);
2939int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2940 struct drm_file *file_priv);
2941int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2942 struct drm_file *file_priv);
de151cf6
JB
2943int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2944 struct drm_file *file_priv);
673a394b
EA
2945int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2946 struct drm_file *file_priv);
2947int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2948 struct drm_file *file_priv);
ba8b7ccb 2949void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2950 struct drm_i915_gem_request *req);
5f19e2bf 2951int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2952 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2953 struct list_head *vmas);
673a394b
EA
2954int i915_gem_execbuffer(struct drm_device *dev, void *data,
2955 struct drm_file *file_priv);
76446cac
JB
2956int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2957 struct drm_file *file_priv);
673a394b
EA
2958int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2959 struct drm_file *file_priv);
199adf40
BW
2960int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2961 struct drm_file *file);
2962int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2963 struct drm_file *file);
673a394b
EA
2964int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2965 struct drm_file *file_priv);
3ef94daa
CW
2966int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2967 struct drm_file *file_priv);
673a394b
EA
2968int i915_gem_set_tiling(struct drm_device *dev, void *data,
2969 struct drm_file *file_priv);
2970int i915_gem_get_tiling(struct drm_device *dev, void *data,
2971 struct drm_file *file_priv);
5cc9ed4b
CW
2972int i915_gem_init_userptr(struct drm_device *dev);
2973int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2974 struct drm_file *file);
5a125c3c
EA
2975int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2976 struct drm_file *file_priv);
23ba4fd0
BW
2977int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2978 struct drm_file *file_priv);
d64aa096
ID
2979void i915_gem_load_init(struct drm_device *dev);
2980void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2981void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
42dcedd4
CW
2982void *i915_gem_object_alloc(struct drm_device *dev);
2983void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2984void i915_gem_object_init(struct drm_i915_gem_object *obj,
2985 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 2986struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 2987 size_t size);
ea70299d
DG
2988struct drm_i915_gem_object *i915_gem_object_create_from_data(
2989 struct drm_device *dev, const void *data, size_t size);
673a394b 2990void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2991void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2992
0875546c
DV
2993/* Flags used by pin/bind&friends. */
2994#define PIN_MAPPABLE (1<<0)
2995#define PIN_NONBLOCK (1<<1)
2996#define PIN_GLOBAL (1<<2)
2997#define PIN_OFFSET_BIAS (1<<3)
2998#define PIN_USER (1<<4)
2999#define PIN_UPDATE (1<<5)
101b506a
MT
3000#define PIN_ZONE_4G (1<<6)
3001#define PIN_HIGH (1<<7)
506a8e87 3002#define PIN_OFFSET_FIXED (1<<8)
d23db88c 3003#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
3004int __must_check
3005i915_gem_object_pin(struct drm_i915_gem_object *obj,
3006 struct i915_address_space *vm,
3007 uint32_t alignment,
3008 uint64_t flags);
3009int __must_check
3010i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3011 const struct i915_ggtt_view *view,
3012 uint32_t alignment,
3013 uint64_t flags);
fe14d5f4
TU
3014
3015int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3016 u32 flags);
d0710abb 3017void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3018int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
3019/*
3020 * BEWARE: Do not use the function below unless you can _absolutely_
3021 * _guarantee_ VMA in question is _not in use_ anywhere.
3022 */
3023int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 3024int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3025void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3026void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3027
4c914c0c
BV
3028int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3029 int *needs_clflush);
3030
37e680a1 3031int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3032
3033static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3034{
ee286370
CW
3035 return sg->length >> PAGE_SHIFT;
3036}
67d5a50c 3037
033908ae
DG
3038struct page *
3039i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3040
ee286370
CW
3041static inline struct page *
3042i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3043{
ee286370
CW
3044 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3045 return NULL;
67d5a50c 3046
ee286370
CW
3047 if (n < obj->get_page.last) {
3048 obj->get_page.sg = obj->pages->sgl;
3049 obj->get_page.last = 0;
3050 }
67d5a50c 3051
ee286370
CW
3052 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3053 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3054 if (unlikely(sg_is_chain(obj->get_page.sg)))
3055 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3056 }
67d5a50c 3057
ee286370 3058 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3059}
ee286370 3060
a5570178
CW
3061static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3062{
3063 BUG_ON(obj->pages == NULL);
3064 obj->pages_pin_count++;
3065}
0a798eb9 3066
a5570178
CW
3067static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3068{
3069 BUG_ON(obj->pages_pin_count == 0);
3070 obj->pages_pin_count--;
3071}
3072
0a798eb9
CW
3073/**
3074 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3075 * @obj - the object to map into kernel address space
3076 *
3077 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3078 * pages and then returns a contiguous mapping of the backing storage into
3079 * the kernel address space.
3080 *
8305216f
DG
3081 * The caller must hold the struct_mutex, and is responsible for calling
3082 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3083 *
8305216f
DG
3084 * Returns the pointer through which to access the mapped object, or an
3085 * ERR_PTR() on error.
0a798eb9
CW
3086 */
3087void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3088
3089/**
3090 * i915_gem_object_unpin_map - releases an earlier mapping
3091 * @obj - the object to unmap
3092 *
3093 * After pinning the object and mapping its pages, once you are finished
3094 * with your access, call i915_gem_object_unpin_map() to release the pin
3095 * upon the mapping. Once the pin count reaches zero, that mapping may be
3096 * removed.
3097 *
3098 * The caller must hold the struct_mutex.
3099 */
3100static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3101{
3102 lockdep_assert_held(&obj->base.dev->struct_mutex);
3103 i915_gem_object_unpin_pages(obj);
3104}
3105
54cf91dc 3106int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3107int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3108 struct intel_engine_cs *to,
3109 struct drm_i915_gem_request **to_req);
e2d05a8b 3110void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3111 struct drm_i915_gem_request *req);
ff72145b
DA
3112int i915_gem_dumb_create(struct drm_file *file_priv,
3113 struct drm_device *dev,
3114 struct drm_mode_create_dumb *args);
da6b51d0
DA
3115int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3116 uint32_t handle, uint64_t *offset);
f787a5f5
CW
3117/**
3118 * Returns true if seq1 is later than seq2.
3119 */
3120static inline bool
3121i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3122{
3123 return (int32_t)(seq1 - seq2) >= 0;
3124}
3125
821485dc
CW
3126static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3127 bool lazy_coherency)
3128{
c04e0f3b
CW
3129 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3130 req->engine->irq_seqno_barrier(req->engine);
3131 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3132 req->previous_seqno);
821485dc
CW
3133}
3134
1b5a433a
JH
3135static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3136 bool lazy_coherency)
3137{
c04e0f3b
CW
3138 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3139 req->engine->irq_seqno_barrier(req->engine);
3140 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3141 req->seqno);
1b5a433a
JH
3142}
3143
c033666a 3144int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
fca26bb4 3145int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3146
8d9fc7fd 3147struct drm_i915_gem_request *
0bc40be8 3148i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3149
c033666a 3150bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
0bc40be8 3151void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3152
c19ae989
CW
3153static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3154{
3155 return atomic_read(&error->reset_counter);
3156}
3157
3158static inline bool __i915_reset_in_progress(u32 reset)
3159{
3160 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3161}
3162
3163static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3164{
3165 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3166}
3167
3168static inline bool __i915_terminally_wedged(u32 reset)
3169{
3170 return unlikely(reset & I915_WEDGED);
3171}
3172
1f83fee0
DV
3173static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3174{
c19ae989
CW
3175 return __i915_reset_in_progress(i915_reset_counter(error));
3176}
3177
3178static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3179{
3180 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3181}
3182
3183static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3184{
c19ae989 3185 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3186}
3187
3188static inline u32 i915_reset_count(struct i915_gpu_error *error)
3189{
c19ae989 3190 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3191}
a71d8d94 3192
88b4aa87
MK
3193static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3194{
3195 return dev_priv->gpu_error.stop_rings == 0 ||
3196 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3197}
3198
3199static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3200{
3201 return dev_priv->gpu_error.stop_rings == 0 ||
3202 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3203}
3204
069efc1d 3205void i915_gem_reset(struct drm_device *dev);
000433b6 3206bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3207int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3208int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3209int __must_check i915_gem_init_hw(struct drm_device *dev);
3210void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3211void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3212int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3213int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3214void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3215 struct drm_i915_gem_object *batch_obj,
3216 bool flush_caches);
75289874 3217#define i915_add_request(req) \
fcfa423c 3218 __i915_add_request(req, NULL, true)
75289874 3219#define i915_add_request_no_flush(req) \
fcfa423c 3220 __i915_add_request(req, NULL, false)
9c654818 3221int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3222 bool interruptible,
3223 s64 *timeout,
2e1b8730 3224 struct intel_rps_client *rps);
a4b3a571 3225int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3226int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3227int __must_check
2e2f351d
CW
3228i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3229 bool readonly);
3230int __must_check
2021746e
CW
3231i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3232 bool write);
3233int __must_check
dabdfe02
CW
3234i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3235int __must_check
2da3b9b9
CW
3236i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3237 u32 alignment,
e6617330
TU
3238 const struct i915_ggtt_view *view);
3239void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3240 const struct i915_ggtt_view *view);
00731155 3241int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3242 int align);
b29c19b6 3243int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3244void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3245
0fa87796
ID
3246uint32_t
3247i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3248uint32_t
d865110c
ID
3249i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3250 int tiling_mode, bool fenced);
467cffba 3251
e4ffd173
CW
3252int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3253 enum i915_cache_level cache_level);
3254
1286ff73
DV
3255struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3256 struct dma_buf *dma_buf);
3257
3258struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3259 struct drm_gem_object *gem_obj, int flags);
3260
088e0df4
MT
3261u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3262 const struct i915_ggtt_view *view);
3263u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3264 struct i915_address_space *vm);
3265static inline u64
ec7adb6e 3266i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3267{
9abc4648 3268 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3269}
ec7adb6e 3270
a70a3148 3271bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3272bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3273 const struct i915_ggtt_view *view);
a70a3148 3274bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3275 struct i915_address_space *vm);
fe14d5f4 3276
fe14d5f4 3277struct i915_vma *
ec7adb6e
JL
3278i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3279 struct i915_address_space *vm);
3280struct i915_vma *
3281i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3282 const struct i915_ggtt_view *view);
fe14d5f4 3283
accfef2e
BW
3284struct i915_vma *
3285i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3286 struct i915_address_space *vm);
3287struct i915_vma *
3288i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3289 const struct i915_ggtt_view *view);
5c2abbea 3290
ec7adb6e
JL
3291static inline struct i915_vma *
3292i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3293{
3294 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3295}
ec7adb6e 3296bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3297
a70a3148 3298/* Some GGTT VM helpers */
841cd773
DV
3299static inline struct i915_hw_ppgtt *
3300i915_vm_to_ppgtt(struct i915_address_space *vm)
3301{
841cd773
DV
3302 return container_of(vm, struct i915_hw_ppgtt, base);
3303}
3304
3305
a70a3148
BW
3306static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3307{
9abc4648 3308 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3309}
3310
8da32727
TU
3311unsigned long
3312i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3313
3314static inline int __must_check
3315i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3316 uint32_t alignment,
1ec9e26d 3317 unsigned flags)
c37e2204 3318{
72e96d64
JL
3319 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3320 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3321
3322 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3323 alignment, flags | PIN_GLOBAL);
c37e2204 3324}
a70a3148 3325
e6617330
TU
3326void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3327 const struct i915_ggtt_view *view);
3328static inline void
3329i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3330{
3331 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3332}
b287110e 3333
41a36b73
DV
3334/* i915_gem_fence.c */
3335int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3336int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3337
3338bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3339void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3340
3341void i915_gem_restore_fences(struct drm_device *dev);
3342
7f96ecaf
DV
3343void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3344void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3345void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3346
254f965c 3347/* i915_gem_context.c */
8245be31 3348int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3349void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3350void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3351void i915_gem_context_reset(struct drm_device *dev);
e422b888 3352int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3353void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3354int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3355struct intel_context *
41bde553 3356i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3357void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3358struct drm_i915_gem_object *
3359i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3360static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3361{
691e6415 3362 kref_get(&ctx->ref);
dce3271b
MK
3363}
3364
273497e5 3365static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3366{
691e6415 3367 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3368}
3369
273497e5 3370static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3371{
821d66dd 3372 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3373}
3374
84624813
BW
3375int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3376 struct drm_file *file);
3377int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3378 struct drm_file *file);
c9dc0f35
CW
3379int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3380 struct drm_file *file_priv);
3381int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3382 struct drm_file *file_priv);
d538704b
CW
3383int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3384 struct drm_file *file);
1286ff73 3385
679845ed
BW
3386/* i915_gem_evict.c */
3387int __must_check i915_gem_evict_something(struct drm_device *dev,
3388 struct i915_address_space *vm,
3389 int min_size,
3390 unsigned alignment,
3391 unsigned cache_level,
d23db88c
CW
3392 unsigned long start,
3393 unsigned long end,
1ec9e26d 3394 unsigned flags);
506a8e87 3395int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3396int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3397
0260c420 3398/* belongs in i915_gem_gtt.h */
c033666a 3399static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3400{
c033666a 3401 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3402 intel_gtt_chipset_flush();
3403}
246cbfb5 3404
9797fbfb 3405/* i915_gem_stolen.c */
d713fd49
PZ
3406int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3407 struct drm_mm_node *node, u64 size,
3408 unsigned alignment);
a9da512b
PZ
3409int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3410 struct drm_mm_node *node, u64 size,
3411 unsigned alignment, u64 start,
3412 u64 end);
d713fd49
PZ
3413void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3414 struct drm_mm_node *node);
9797fbfb
CW
3415int i915_gem_init_stolen(struct drm_device *dev);
3416void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3417struct drm_i915_gem_object *
3418i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3419struct drm_i915_gem_object *
3420i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3421 u32 stolen_offset,
3422 u32 gtt_offset,
3423 u32 size);
9797fbfb 3424
be6a0376
DV
3425/* i915_gem_shrinker.c */
3426unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3427 unsigned long target,
be6a0376
DV
3428 unsigned flags);
3429#define I915_SHRINK_PURGEABLE 0x1
3430#define I915_SHRINK_UNBOUND 0x2
3431#define I915_SHRINK_BOUND 0x4
5763ff04 3432#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3433#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3434unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3435void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3436void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3437
3438
673a394b 3439/* i915_gem_tiling.c */
2c1792a1 3440static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3441{
50227e1c 3442 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3443
3444 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3445 obj->tiling_mode != I915_TILING_NONE;
3446}
3447
673a394b 3448/* i915_gem_debug.c */
23bc5982
CW
3449#if WATCH_LISTS
3450int i915_verify_lists(struct drm_device *dev);
673a394b 3451#else
23bc5982 3452#define i915_verify_lists(dev) 0
673a394b 3453#endif
1da177e4 3454
2017263e 3455/* i915_debugfs.c */
27c202ad
BG
3456int i915_debugfs_init(struct drm_minor *minor);
3457void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3458#ifdef CONFIG_DEBUG_FS
249e87de 3459int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3460void intel_display_crc_init(struct drm_device *dev);
3461#else
101057fa
DV
3462static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3463{ return 0; }
f8c168fa 3464static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3465#endif
84734a04
MK
3466
3467/* i915_gpu_error.c */
edc3d884
MK
3468__printf(2, 3)
3469void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3470int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3471 const struct i915_error_state_file_priv *error);
4dc955f7 3472int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3473 struct drm_i915_private *i915,
4dc955f7
MK
3474 size_t count, loff_t pos);
3475static inline void i915_error_state_buf_release(
3476 struct drm_i915_error_state_buf *eb)
3477{
3478 kfree(eb->buf);
3479}
c033666a
CW
3480void i915_capture_error_state(struct drm_i915_private *dev_priv,
3481 u32 engine_mask,
58174462 3482 const char *error_msg);
84734a04
MK
3483void i915_error_state_get(struct drm_device *dev,
3484 struct i915_error_state_file_priv *error_priv);
3485void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3486void i915_destroy_error_state(struct drm_device *dev);
3487
c033666a 3488void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
0a4cd7c8 3489const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3490
351e3db2 3491/* i915_cmd_parser.c */
1ca3712c 3492int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
0bc40be8
TU
3493int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3494void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3495bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3496int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3497 struct drm_i915_gem_object *batch_obj,
78a42377 3498 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3499 u32 batch_start_offset,
b9ffd80e 3500 u32 batch_len,
351e3db2
BV
3501 bool is_master);
3502
317c35d1
JB
3503/* i915_suspend.c */
3504extern int i915_save_state(struct drm_device *dev);
3505extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3506
0136db58
BW
3507/* i915_sysfs.c */
3508void i915_setup_sysfs(struct drm_device *dev_priv);
3509void i915_teardown_sysfs(struct drm_device *dev_priv);
3510
f899fc64
CW
3511/* intel_i2c.c */
3512extern int intel_setup_gmbus(struct drm_device *dev);
3513extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3514extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3515 unsigned int pin);
3bd7d909 3516
0184df46
JN
3517extern struct i2c_adapter *
3518intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3519extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3520extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3521static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3522{
3523 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3524}
f899fc64
CW
3525extern void intel_i2c_reset(struct drm_device *dev);
3526
8b8e1a89 3527/* intel_bios.c */
98f3a1dc 3528int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3529bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3530bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3531bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3532bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3533bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3534bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3535bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3536 enum port port);
8b8e1a89 3537
3b617967 3538/* intel_opregion.c */
44834a67 3539#ifdef CONFIG_ACPI
27d50c82 3540extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3541extern void intel_opregion_init(struct drm_device *dev);
3542extern void intel_opregion_fini(struct drm_device *dev);
91d14251 3543extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3544extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3545 bool enable);
ecbc5cf3
JN
3546extern int intel_opregion_notify_adapter(struct drm_device *dev,
3547 pci_power_t state);
a0562819 3548extern int intel_opregion_get_panel_type(struct drm_device *dev);
65e082c9 3549#else
27d50c82 3550static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3551static inline void intel_opregion_init(struct drm_device *dev) { return; }
3552static inline void intel_opregion_fini(struct drm_device *dev) { return; }
91d14251
TU
3553static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3554{
3555}
9c4b0a68
JN
3556static inline int
3557intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3558{
3559 return 0;
3560}
ecbc5cf3
JN
3561static inline int
3562intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3563{
3564 return 0;
3565}
a0562819
VS
3566static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3567{
3568 return -ENODEV;
3569}
65e082c9 3570#endif
8ee1c3db 3571
723bfd70
JB
3572/* intel_acpi.c */
3573#ifdef CONFIG_ACPI
3574extern void intel_register_dsm_handler(void);
3575extern void intel_unregister_dsm_handler(void);
3576#else
3577static inline void intel_register_dsm_handler(void) { return; }
3578static inline void intel_unregister_dsm_handler(void) { return; }
3579#endif /* CONFIG_ACPI */
3580
79e53945 3581/* modesetting */
f817586c 3582extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3583extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3584extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3585extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3586extern void intel_connector_unregister(struct intel_connector *);
28d52043 3587extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3588extern void intel_display_resume(struct drm_device *dev);
44cec740 3589extern void i915_redisable_vga(struct drm_device *dev);
04098753 3590extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3591extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3592extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3593extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3594extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3595 bool enable);
0206e353 3596extern void intel_detect_pch(struct drm_device *dev);
3bad0781 3597
c033666a 3598extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
c0c7babc
BW
3599int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3600 struct drm_file *file);
575155a9 3601
6ef3d427 3602/* overlay */
c033666a
CW
3603extern struct intel_overlay_error_state *
3604intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3605extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3606 struct intel_overlay_error_state *error);
c4a1d9e4 3607
c033666a
CW
3608extern struct intel_display_error_state *
3609intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3610extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3611 struct drm_device *dev,
3612 struct intel_display_error_state *error);
6ef3d427 3613
151a49d0
TR
3614int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3615int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3616
3617/* intel_sideband.c */
707b6e3d
D
3618u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3619void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3620u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3621u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3622void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3623u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3624void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3625u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3626void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3627u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3628void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3629u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3630void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3631u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3632 enum intel_sbi_destination destination);
3633void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3634 enum intel_sbi_destination destination);
e9fe51c6
SK
3635u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3636void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3637
b7fa22d8
ACO
3638/* intel_dpio_phy.c */
3639void chv_set_phy_signal_level(struct intel_encoder *encoder,
3640 u32 deemph_reg_value, u32 margin_reg_value,
3641 bool uniq_trans_scale);
844b2f9a
ACO
3642void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3643 bool reset);
419b1b7a 3644void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3645void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3646void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3647void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3648
53d98725
ACO
3649void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3650 u32 demph_reg_value, u32 preemph_reg_value,
3651 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3652void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3653void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3654void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3655
616bc820
VS
3656int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3657int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3658
0b274481
BW
3659#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3660#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3661
3662#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3663#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3664#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3665#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3666
3667#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3668#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3669#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3670#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3671
698b3135
CW
3672/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3673 * will be implemented using 2 32-bit writes in an arbitrary order with
3674 * an arbitrary delay between them. This can cause the hardware to
3675 * act upon the intermediate value, possibly leading to corruption and
3676 * machine death. You have been warned.
3677 */
0b274481
BW
3678#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3679#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3680
50877445 3681#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3682 u32 upper, lower, old_upper, loop = 0; \
3683 upper = I915_READ(upper_reg); \
ee0a227b 3684 do { \
acd29f7b 3685 old_upper = upper; \
ee0a227b 3686 lower = I915_READ(lower_reg); \
acd29f7b
CW
3687 upper = I915_READ(upper_reg); \
3688 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3689 (u64)upper << 32 | lower; })
50877445 3690
cae5852d
ZN
3691#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3692#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3693
75aa3f63
VS
3694#define __raw_read(x, s) \
3695static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3696 i915_reg_t reg) \
75aa3f63 3697{ \
f0f59a00 3698 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3699}
3700
3701#define __raw_write(x, s) \
3702static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3703 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3704{ \
f0f59a00 3705 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3706}
3707__raw_read(8, b)
3708__raw_read(16, w)
3709__raw_read(32, l)
3710__raw_read(64, q)
3711
3712__raw_write(8, b)
3713__raw_write(16, w)
3714__raw_write(32, l)
3715__raw_write(64, q)
3716
3717#undef __raw_read
3718#undef __raw_write
3719
a6111f7b
CW
3720/* These are untraced mmio-accessors that are only valid to be used inside
3721 * criticial sections inside IRQ handlers where forcewake is explicitly
3722 * controlled.
3723 * Think twice, and think again, before using these.
3724 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3725 * intel_uncore_forcewake_irqunlock().
3726 */
75aa3f63
VS
3727#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3728#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3729#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3730
55bc60db
VS
3731/* "Broadcast RGB" property */
3732#define INTEL_BROADCAST_RGB_AUTO 0
3733#define INTEL_BROADCAST_RGB_FULL 1
3734#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3735
f0f59a00 3736static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3737{
666a4537 3738 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3739 return VLV_VGACNTRL;
92e23b99
SJ
3740 else if (INTEL_INFO(dev)->gen >= 5)
3741 return CPU_VGACNTRL;
766aa1c4
VS
3742 else
3743 return VGACNTRL;
3744}
3745
2bb4629a
VS
3746static inline void __user *to_user_ptr(u64 address)
3747{
3748 return (void __user *)(uintptr_t)address;
3749}
3750
df97729f
ID
3751static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3752{
3753 unsigned long j = msecs_to_jiffies(m);
3754
3755 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3756}
3757
7bd0e226
DV
3758static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3759{
3760 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3761}
3762
df97729f
ID
3763static inline unsigned long
3764timespec_to_jiffies_timeout(const struct timespec *value)
3765{
3766 unsigned long j = timespec_to_jiffies(value);
3767
3768 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3769}
3770
dce56b3c
PZ
3771/*
3772 * If you need to wait X milliseconds between events A and B, but event B
3773 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3774 * when event A happened, then just before event B you call this function and
3775 * pass the timestamp as the first argument, and X as the second argument.
3776 */
3777static inline void
3778wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3779{
ec5e0cfb 3780 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3781
3782 /*
3783 * Don't re-read the value of "jiffies" every time since it may change
3784 * behind our back and break the math.
3785 */
3786 tmp_jiffies = jiffies;
3787 target_jiffies = timestamp_jiffies +
3788 msecs_to_jiffies_timeout(to_wait_ms);
3789
3790 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3791 remaining_jiffies = target_jiffies - tmp_jiffies;
3792 while (remaining_jiffies)
3793 remaining_jiffies =
3794 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3795 }
3796}
3797
0bc40be8 3798static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3799 struct drm_i915_gem_request *req)
3800{
0bc40be8
TU
3801 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3802 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3803}
3804
1da177e4 3805#endif