]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Make IS_IVYBRIDGE only take dev_priv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
3b96a0b1 50#include <drm/drm_auth.h>
e73bdd20
CW
51
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
e73bdd20
CW
57#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
d501b1d2 61#include "i915_gem.h"
e73bdd20
CW
62#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
05235c53 64#include "i915_gem_request.h"
585fb111 65
0ad35fed
ZW
66#include "intel_gvt.h"
67
1da177e4
LT
68/* General customization:
69 */
70
1da177e4
LT
71#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
738bb80e 73#define DRIVER_DATE "20161010"
1da177e4 74
c883ef1b 75#undef WARN_ON
5f77eeb0
DV
76/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
152b2262 84#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
85#endif
86
cd9bfacb 87#undef WARN_ON_ONCE
152b2262 88#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 89
5f77eeb0
DV
90#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
c883ef1b 92
e2c719b7
RC
93/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
32753cb8
JL
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 104 DRM_ERROR(format); \
e2c719b7
RC
105 unlikely(__ret_warn_on); \
106})
107
152b2262
JL
108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 110
4fec15d1
ID
111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
42a8ca4c
JN
115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
87ad3212
JN
120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
317c35d1 125enum pipe {
752aa88a 126 INVALID_PIPE = -1,
317c35d1
JB
127 PIPE_A = 0,
128 PIPE_B,
9db4a9c7 129 PIPE_C,
a57c774a
AK
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
317c35d1 132};
9db4a9c7 133#define pipe_name(p) ((p) + 'A')
317c35d1 134
a5c961d1
PZ
135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
a57c774a 139 TRANSCODER_EDP,
4d1de975
JN
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
a57c774a 142 I915_MAX_TRANSCODERS
a5c961d1 143};
da205630
JN
144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
4d1de975
JN
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
da205630
JN
160 default:
161 return "<invalid>";
162 }
163}
a5c961d1 164
4d1de975
JN
165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
84139d1e 170/*
31409e97
MR
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
84139d1e 175 */
80824003
JB
176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
9db4a9c7 179 PLANE_C,
31409e97
MR
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
80824003 182};
9db4a9c7 183#define plane_name(p) ((p) + 'A')
52440211 184
d615a166 185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 186
2b139522 187enum port {
03cdc1d4 188 PORT_NONE = -1,
2b139522
ED
189 PORT_A = 0,
190 PORT_B,
191 PORT_C,
192 PORT_D,
193 PORT_E,
194 I915_MAX_PORTS
195};
196#define port_name(p) ((p) + 'A')
197
a09caddd 198#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
199
200enum dpio_channel {
201 DPIO_CH0,
202 DPIO_CH1
203};
204
205enum dpio_phy {
206 DPIO_PHY0,
207 DPIO_PHY1
208};
209
b97186f0
PZ
210enum intel_display_power_domain {
211 POWER_DOMAIN_PIPE_A,
212 POWER_DOMAIN_PIPE_B,
213 POWER_DOMAIN_PIPE_C,
214 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
216 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
217 POWER_DOMAIN_TRANSCODER_A,
218 POWER_DOMAIN_TRANSCODER_B,
219 POWER_DOMAIN_TRANSCODER_C,
f52e353e 220 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
221 POWER_DOMAIN_TRANSCODER_DSI_A,
222 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
223 POWER_DOMAIN_PORT_DDI_A_LANES,
224 POWER_DOMAIN_PORT_DDI_B_LANES,
225 POWER_DOMAIN_PORT_DDI_C_LANES,
226 POWER_DOMAIN_PORT_DDI_D_LANES,
227 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
228 POWER_DOMAIN_PORT_DSI,
229 POWER_DOMAIN_PORT_CRT,
230 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 231 POWER_DOMAIN_VGA,
fbeeaa23 232 POWER_DOMAIN_AUDIO,
bd2bb1b9 233 POWER_DOMAIN_PLLS,
1407121a
S
234 POWER_DOMAIN_AUX_A,
235 POWER_DOMAIN_AUX_B,
236 POWER_DOMAIN_AUX_C,
237 POWER_DOMAIN_AUX_D,
f0ab43e6 238 POWER_DOMAIN_GMBUS,
dfa57627 239 POWER_DOMAIN_MODESET,
baa70707 240 POWER_DOMAIN_INIT,
bddc7645
ID
241
242 POWER_DOMAIN_NUM,
b97186f0
PZ
243};
244
245#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
246#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
247 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
248#define POWER_DOMAIN_TRANSCODER(tran) \
249 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
250 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 251
1d843f9d
EE
252enum hpd_pin {
253 HPD_NONE = 0,
1d843f9d
EE
254 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
255 HPD_CRT,
256 HPD_SDVO_B,
257 HPD_SDVO_C,
cc24fcdc 258 HPD_PORT_A,
1d843f9d
EE
259 HPD_PORT_B,
260 HPD_PORT_C,
261 HPD_PORT_D,
26951caf 262 HPD_PORT_E,
1d843f9d
EE
263 HPD_NUM_PINS
264};
265
c91711f9
JN
266#define for_each_hpd_pin(__pin) \
267 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
268
5fcece80
JN
269struct i915_hotplug {
270 struct work_struct hotplug_work;
271
272 struct {
273 unsigned long last_jiffies;
274 int count;
275 enum {
276 HPD_ENABLED = 0,
277 HPD_DISABLED = 1,
278 HPD_MARK_DISABLED = 2
279 } state;
280 } stats[HPD_NUM_PINS];
281 u32 event_bits;
282 struct delayed_work reenable_work;
283
284 struct intel_digital_port *irq_port[I915_MAX_PORTS];
285 u32 long_port_mask;
286 u32 short_port_mask;
287 struct work_struct dig_port_work;
288
19625e85
L
289 struct work_struct poll_init_work;
290 bool poll_enabled;
291
5fcece80
JN
292 /*
293 * if we get a HPD irq from DP and a HPD irq from non-DP
294 * the non-DP HPD could block the workqueue on a mode config
295 * mutex getting, that userspace may have taken. However
296 * userspace is waiting on the DP workqueue to run which is
297 * blocked behind the non-DP one.
298 */
299 struct workqueue_struct *dp_wq;
300};
301
2a2d5482
CW
302#define I915_GEM_GPU_DOMAINS \
303 (I915_GEM_DOMAIN_RENDER | \
304 I915_GEM_DOMAIN_SAMPLER | \
305 I915_GEM_DOMAIN_COMMAND | \
306 I915_GEM_DOMAIN_INSTRUCTION | \
307 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 308
055e393f
DL
309#define for_each_pipe(__dev_priv, __p) \
310 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
311#define for_each_pipe_masked(__dev_priv, __p, __mask) \
312 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
313 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
314#define for_each_plane(__dev_priv, __pipe, __p) \
315 for ((__p) = 0; \
316 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
317 (__p)++)
3bdcfc0c
DL
318#define for_each_sprite(__dev_priv, __p, __s) \
319 for ((__s) = 0; \
320 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
321 (__s)++)
9db4a9c7 322
c3aeadc8
JN
323#define for_each_port_masked(__port, __ports_mask) \
324 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
325 for_each_if ((__ports_mask) & (1 << (__port)))
326
d79b814d 327#define for_each_crtc(dev, crtc) \
91c8a326 328 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 329
27321ae8
ML
330#define for_each_intel_plane(dev, intel_plane) \
331 list_for_each_entry(intel_plane, \
91c8a326 332 &(dev)->mode_config.plane_list, \
27321ae8
ML
333 base.head)
334
c107acfe 335#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
336 list_for_each_entry(intel_plane, \
337 &(dev)->mode_config.plane_list, \
c107acfe
MR
338 base.head) \
339 for_each_if ((plane_mask) & \
340 (1 << drm_plane_index(&intel_plane->base)))
341
262cd2e1
VS
342#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
343 list_for_each_entry(intel_plane, \
344 &(dev)->mode_config.plane_list, \
345 base.head) \
95150bdf 346 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 347
91c8a326
CW
348#define for_each_intel_crtc(dev, intel_crtc) \
349 list_for_each_entry(intel_crtc, \
350 &(dev)->mode_config.crtc_list, \
351 base.head)
d063ae48 352
91c8a326
CW
353#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
354 list_for_each_entry(intel_crtc, \
355 &(dev)->mode_config.crtc_list, \
356 base.head) \
98d39494
MR
357 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
358
b2784e15
DL
359#define for_each_intel_encoder(dev, intel_encoder) \
360 list_for_each_entry(intel_encoder, \
361 &(dev)->mode_config.encoder_list, \
362 base.head)
363
3a3371ff
ACO
364#define for_each_intel_connector(dev, intel_connector) \
365 list_for_each_entry(intel_connector, \
91c8a326 366 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
367 base.head)
368
6c2b7c12
DV
369#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
370 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 371 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 372
53f5e3ca
JB
373#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
374 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 375 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 376
b04c5bd6
BF
377#define for_each_power_domain(domain, mask) \
378 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 379 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 380
e7b903d2 381struct drm_i915_private;
ad46cb53 382struct i915_mm_struct;
5cc9ed4b 383struct i915_mmu_object;
e7b903d2 384
a6f766f3
CW
385struct drm_i915_file_private {
386 struct drm_i915_private *dev_priv;
387 struct drm_file *file;
388
389 struct {
390 spinlock_t lock;
391 struct list_head request_list;
d0bc54f2
CW
392/* 20ms is a fairly arbitrary limit (greater than the average frame time)
393 * chosen to prevent the CPU getting more than a frame ahead of the GPU
394 * (when using lax throttling for the frontbuffer). We also use it to
395 * offer free GPU waitboosts for severely congested workloads.
396 */
397#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
398 } mm;
399 struct idr context_idr;
400
2e1b8730
CW
401 struct intel_rps_client {
402 struct list_head link;
403 unsigned boosts;
404 } rps;
a6f766f3 405
c80ff16e 406 unsigned int bsd_engine;
a6f766f3
CW
407};
408
e69d0bc1
DV
409/* Used by dp and fdi links */
410struct intel_link_m_n {
411 uint32_t tu;
412 uint32_t gmch_m;
413 uint32_t gmch_n;
414 uint32_t link_m;
415 uint32_t link_n;
416};
417
418void intel_link_compute_m_n(int bpp, int nlanes,
419 int pixel_clock, int link_clock,
420 struct intel_link_m_n *m_n);
421
1da177e4
LT
422/* Interface history:
423 *
424 * 1.1: Original.
0d6aa60b
DA
425 * 1.2: Add Power Management
426 * 1.3: Add vblank support
de227f5f 427 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 428 * 1.5: Add vblank pipe configuration
2228ed67
MD
429 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
430 * - Support vertical blank on secondary display pipe
1da177e4
LT
431 */
432#define DRIVER_MAJOR 1
2228ed67 433#define DRIVER_MINOR 6
1da177e4
LT
434#define DRIVER_PATCHLEVEL 0
435
0a3e67a4
JB
436struct opregion_header;
437struct opregion_acpi;
438struct opregion_swsci;
439struct opregion_asle;
440
8ee1c3db 441struct intel_opregion {
115719fc
WD
442 struct opregion_header *header;
443 struct opregion_acpi *acpi;
444 struct opregion_swsci *swsci;
ebde53c7
JN
445 u32 swsci_gbda_sub_functions;
446 u32 swsci_sbcb_sub_functions;
115719fc 447 struct opregion_asle *asle;
04ebaadb 448 void *rvda;
82730385 449 const void *vbt;
ada8f955 450 u32 vbt_size;
115719fc 451 u32 *lid_state;
91a60f20 452 struct work_struct asle_work;
8ee1c3db 453};
44834a67 454#define OPREGION_SIZE (8*1024)
8ee1c3db 455
6ef3d427
CW
456struct intel_overlay;
457struct intel_overlay_error_state;
458
de151cf6 459struct drm_i915_fence_reg {
a1e5afbe 460 struct list_head link;
49ef5294
CW
461 struct drm_i915_private *i915;
462 struct i915_vma *vma;
1690e1eb 463 int pin_count;
49ef5294
CW
464 int id;
465 /**
466 * Whether the tiling parameters for the currently
467 * associated fence register have changed. Note that
468 * for the purposes of tracking tiling changes we also
469 * treat the unfenced register, the register slot that
470 * the object occupies whilst it executes a fenced
471 * command (such as BLT on gen2/3), as a "fence".
472 */
473 bool dirty;
de151cf6 474};
7c1c2871 475
9b9d172d 476struct sdvo_device_mapping {
e957d772 477 u8 initialized;
9b9d172d 478 u8 dvo_port;
479 u8 slave_addr;
480 u8 dvo_wiring;
e957d772 481 u8 i2c_pin;
b1083333 482 u8 ddc_pin;
9b9d172d 483};
484
7bd688cd 485struct intel_connector;
820d2d77 486struct intel_encoder;
5cec258b 487struct intel_crtc_state;
5724dbd1 488struct intel_initial_plane_config;
0e8ffe1b 489struct intel_crtc;
ee9300bb
DV
490struct intel_limit;
491struct dpll;
b8cecdf5 492
e70236a8 493struct drm_i915_display_funcs {
e70236a8
JB
494 int (*get_display_clock_speed)(struct drm_device *dev);
495 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 496 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
497 int (*compute_intermediate_wm)(struct drm_device *dev,
498 struct intel_crtc *intel_crtc,
499 struct intel_crtc_state *newstate);
500 void (*initial_watermarks)(struct intel_crtc_state *cstate);
501 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
98d39494 502 int (*compute_global_watermarks)(struct drm_atomic_state *state);
46ba614c 503 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
504 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
505 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
506 /* Returns the active state of the crtc, and if the crtc is active,
507 * fills out the pipe-config with the hw state. */
508 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 509 struct intel_crtc_state *);
5724dbd1
DL
510 void (*get_initial_plane_config)(struct intel_crtc *,
511 struct intel_initial_plane_config *);
190f68c5
ACO
512 int (*crtc_compute_clock)(struct intel_crtc *crtc,
513 struct intel_crtc_state *crtc_state);
4a806558
ML
514 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
515 struct drm_atomic_state *old_state);
516 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
517 struct drm_atomic_state *old_state);
896e5bb0
L
518 void (*update_crtcs)(struct drm_atomic_state *state,
519 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
520 void (*audio_codec_enable)(struct drm_connector *connector,
521 struct intel_encoder *encoder,
5e7234c9 522 const struct drm_display_mode *adjusted_mode);
69bfe1a9 523 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 524 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 525 void (*init_clock_gating)(struct drm_device *dev);
5a21b665
DV
526 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
527 struct drm_framebuffer *fb,
528 struct drm_i915_gem_object *obj,
529 struct drm_i915_gem_request *req,
530 uint32_t flags);
91d14251 531 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
532 /* clock updates for mode set */
533 /* cursor updates */
534 /* render clock increase/decrease */
535 /* display clock increase/decrease */
536 /* pll clock increase/decrease */
8563b1e8 537
b95c5321
ML
538 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
539 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
540};
541
48c1026a
MK
542enum forcewake_domain_id {
543 FW_DOMAIN_ID_RENDER = 0,
544 FW_DOMAIN_ID_BLITTER,
545 FW_DOMAIN_ID_MEDIA,
546
547 FW_DOMAIN_ID_COUNT
548};
549
550enum forcewake_domains {
551 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
552 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
553 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
554 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
555 FORCEWAKE_BLITTER |
556 FORCEWAKE_MEDIA)
557};
558
3756685a
TU
559#define FW_REG_READ (1)
560#define FW_REG_WRITE (2)
561
562enum forcewake_domains
563intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
564 i915_reg_t reg, unsigned int op);
565
907b28c5 566struct intel_uncore_funcs {
c8d9a590 567 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 568 enum forcewake_domains domains);
c8d9a590 569 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 570 enum forcewake_domains domains);
0b274481 571
f0f59a00
VS
572 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
575 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 576
f0f59a00 577 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 578 uint8_t val, bool trace);
f0f59a00 579 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 580 uint16_t val, bool trace);
f0f59a00 581 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 582 uint32_t val, bool trace);
990bbdad
CW
583};
584
15157970
TU
585struct intel_forcewake_range {
586 u32 start;
587 u32 end;
588
589 enum forcewake_domains domains;
590};
591
907b28c5
CW
592struct intel_uncore {
593 spinlock_t lock; /** lock is also taken in irq contexts. */
594
15157970
TU
595 const struct intel_forcewake_range *fw_domains_table;
596 unsigned int fw_domains_table_entries;
597
907b28c5
CW
598 struct intel_uncore_funcs funcs;
599
600 unsigned fifo_count;
003342a5 601
48c1026a 602 enum forcewake_domains fw_domains;
003342a5 603 enum forcewake_domains fw_domains_active;
b2cff0db
CW
604
605 struct intel_uncore_forcewake_domain {
606 struct drm_i915_private *i915;
48c1026a 607 enum forcewake_domain_id id;
33c582c1 608 enum forcewake_domains mask;
b2cff0db 609 unsigned wake_count;
a57a4a67 610 struct hrtimer timer;
f0f59a00 611 i915_reg_t reg_set;
05a2fb15
MK
612 u32 val_set;
613 u32 val_clear;
f0f59a00
VS
614 i915_reg_t reg_ack;
615 i915_reg_t reg_post;
05a2fb15 616 u32 val_reset;
b2cff0db 617 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
618
619 int unclaimed_mmio_check;
b2cff0db
CW
620};
621
622/* Iterate over initialised fw domains */
33c582c1
TU
623#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
624 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
625 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
626 (domain__)++) \
627 for_each_if ((mask__) & (domain__)->mask)
628
629#define for_each_fw_domain(domain__, dev_priv__) \
630 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 631
b6e7d894
DL
632#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
633#define CSR_VERSION_MAJOR(version) ((version) >> 16)
634#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
635
eb805623 636struct intel_csr {
8144ac59 637 struct work_struct work;
eb805623 638 const char *fw_path;
a7f749f9 639 uint32_t *dmc_payload;
eb805623 640 uint32_t dmc_fw_size;
b6e7d894 641 uint32_t version;
eb805623 642 uint32_t mmio_count;
f0f59a00 643 i915_reg_t mmioaddr[8];
eb805623 644 uint32_t mmiodata[8];
832dba88 645 uint32_t dc_state;
a37baf3b 646 uint32_t allowed_dc_mask;
eb805623
DV
647};
648
604db650 649#define DEV_INFO_FOR_EACH_FLAG(func) \
566c56a4 650 /* Keep is_* in chronological order */ \
604db650
JL
651 func(is_mobile); \
652 func(is_i85x); \
653 func(is_i915g); \
654 func(is_i945gm); \
655 func(is_g33); \
604db650
JL
656 func(is_g4x); \
657 func(is_pineview); \
658 func(is_broadwater); \
659 func(is_crestline); \
660 func(is_ivybridge); \
661 func(is_valleyview); \
662 func(is_cherryview); \
663 func(is_haswell); \
664 func(is_broadwell); \
665 func(is_skylake); \
666 func(is_broxton); \
667 func(is_kabylake); \
668 func(is_preliminary); \
566c56a4 669 /* Keep has_* in alphabetical order */ \
604db650 670 func(has_csr); \
566c56a4 671 func(has_ddi); \
604db650 672 func(has_dp_mst); \
566c56a4
JL
673 func(has_fbc); \
674 func(has_fpga_dbg); \
604db650 675 func(has_gmbus_irq); \
604db650
JL
676 func(has_gmch_display); \
677 func(has_guc); \
604db650 678 func(has_hotplug); \
566c56a4
JL
679 func(has_hw_contexts); \
680 func(has_l3_dpf); \
604db650 681 func(has_llc); \
566c56a4
JL
682 func(has_logical_ring_contexts); \
683 func(has_overlay); \
684 func(has_pipe_cxsr); \
685 func(has_pooled_eu); \
686 func(has_psr); \
687 func(has_rc6); \
688 func(has_rc6p); \
689 func(has_resource_streamer); \
690 func(has_runtime_pm); \
604db650 691 func(has_snoop); \
566c56a4
JL
692 func(cursor_needs_physical); \
693 func(hws_needs_physical); \
694 func(overlay_needs_physical); \
695 func(supports_tv)
c96ea64e 696
915490d5 697struct sseu_dev_info {
f08a0c92 698 u8 slice_mask;
57ec171e 699 u8 subslice_mask;
915490d5
ID
700 u8 eu_total;
701 u8 eu_per_subslice;
43b67998
ID
702 u8 min_eu_in_pool;
703 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
704 u8 subslice_7eu[3];
705 u8 has_slice_pg:1;
706 u8 has_subslice_pg:1;
707 u8 has_eu_pg:1;
915490d5
ID
708};
709
57ec171e
ID
710static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
711{
712 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
713}
714
cfdf1fa2 715struct intel_device_info {
10fce67a 716 u32 display_mmio_offset;
87f1f465 717 u16 device_id;
ac208a8b 718 u8 num_pipes;
d615a166 719 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 720 u8 gen;
ae5702d2 721 u16 gen_mask;
73ae478c 722 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 723 u8 num_rings;
604db650
JL
724#define DEFINE_FLAG(name) u8 name:1
725 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
726#undef DEFINE_FLAG
6f3fff60 727 u16 ddb_size; /* in blocks */
a57c774a
AK
728 /* Register offsets for the various display pipes and transcoders */
729 int pipe_offsets[I915_MAX_TRANSCODERS];
730 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 731 int palette_offsets[I915_MAX_PIPES];
5efb3e28 732 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
733
734 /* Slice/subslice/EU info */
43b67998 735 struct sseu_dev_info sseu;
82cf435b
LL
736
737 struct color_luts {
738 u16 degamma_lut_size;
739 u16 gamma_lut_size;
740 } color;
cfdf1fa2
KH
741};
742
2bd160a1
CW
743struct intel_display_error_state;
744
745struct drm_i915_error_state {
746 struct kref ref;
747 struct timeval time;
748
9f267eb8
CW
749 struct drm_i915_private *i915;
750
2bd160a1
CW
751 char error_msg[128];
752 bool simulated;
753 int iommu;
754 u32 reset_count;
755 u32 suspend_count;
756 struct intel_device_info device_info;
757
758 /* Generic register state */
759 u32 eir;
760 u32 pgtbl_er;
761 u32 ier;
762 u32 gtier[4];
763 u32 ccid;
764 u32 derrmr;
765 u32 forcewake;
766 u32 error; /* gen6+ */
767 u32 err_int; /* gen7 */
768 u32 fault_data0; /* gen8, gen9 */
769 u32 fault_data1; /* gen8, gen9 */
770 u32 done_reg;
771 u32 gac_eco;
772 u32 gam_ecochk;
773 u32 gab_ctl;
774 u32 gfx_mode;
d636951e 775
2bd160a1
CW
776 u64 fence[I915_MAX_NUM_FENCES];
777 struct intel_overlay_error_state *overlay;
778 struct intel_display_error_state *display;
51d545d0 779 struct drm_i915_error_object *semaphore;
2bd160a1
CW
780
781 struct drm_i915_error_engine {
782 int engine_id;
783 /* Software tracked state */
784 bool waiting;
785 int num_waiters;
786 int hangcheck_score;
787 enum intel_engine_hangcheck_action hangcheck_action;
788 struct i915_address_space *vm;
789 int num_requests;
790
cdb324bd
CW
791 /* position of active request inside the ring */
792 u32 rq_head, rq_post, rq_tail;
793
2bd160a1
CW
794 /* our own tracking of ring head and tail */
795 u32 cpu_ring_head;
796 u32 cpu_ring_tail;
797
798 u32 last_seqno;
799 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
800
801 /* Register state */
802 u32 start;
803 u32 tail;
804 u32 head;
805 u32 ctl;
21a2c58a 806 u32 mode;
2bd160a1
CW
807 u32 hws;
808 u32 ipeir;
809 u32 ipehr;
2bd160a1
CW
810 u32 bbstate;
811 u32 instpm;
812 u32 instps;
813 u32 seqno;
814 u64 bbaddr;
815 u64 acthd;
816 u32 fault_reg;
817 u64 faddr;
818 u32 rc_psmi; /* sleep state */
819 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 820 struct intel_instdone instdone;
2bd160a1
CW
821
822 struct drm_i915_error_object {
2bd160a1 823 u64 gtt_offset;
03382dfb 824 u64 gtt_size;
0a97015d
CW
825 int page_count;
826 int unused;
2bd160a1
CW
827 u32 *pages[0];
828 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
829
830 struct drm_i915_error_object *wa_ctx;
831
832 struct drm_i915_error_request {
833 long jiffies;
c84455b4 834 pid_t pid;
35ca039e 835 u32 context;
2bd160a1
CW
836 u32 seqno;
837 u32 head;
838 u32 tail;
35ca039e 839 } *requests, execlist[2];
2bd160a1
CW
840
841 struct drm_i915_error_waiter {
842 char comm[TASK_COMM_LEN];
843 pid_t pid;
844 u32 seqno;
845 } *waiters;
846
847 struct {
848 u32 gfx_mode;
849 union {
850 u64 pdp[4];
851 u32 pp_dir_base;
852 };
853 } vm_info;
854
855 pid_t pid;
856 char comm[TASK_COMM_LEN];
857 } engine[I915_NUM_ENGINES];
858
859 struct drm_i915_error_buffer {
860 u32 size;
861 u32 name;
862 u32 rseqno[I915_NUM_ENGINES], wseqno;
863 u64 gtt_offset;
864 u32 read_domains;
865 u32 write_domain;
866 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
867 u32 tiling:2;
868 u32 dirty:1;
869 u32 purgeable:1;
870 u32 userptr:1;
871 s32 engine:4;
872 u32 cache_level:3;
873 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
874 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
875 struct i915_address_space *active_vm[I915_NUM_ENGINES];
876};
877
7faf1ab2
DV
878enum i915_cache_level {
879 I915_CACHE_NONE = 0,
350ec881
CW
880 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
881 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
882 caches, eg sampler/render caches, and the
883 large Last-Level-Cache. LLC is coherent with
884 the CPU, but L3 is only visible to the GPU. */
651d794f 885 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
886};
887
e59ec13d
MK
888struct i915_ctx_hang_stats {
889 /* This context had batch pending when hang was declared */
890 unsigned batch_pending;
891
892 /* This context had batch active when hang was declared */
893 unsigned batch_active;
be62acb4
MK
894
895 /* Time when this context was last blamed for a GPU reset */
896 unsigned long guilty_ts;
897
676fa572
CW
898 /* If the contexts causes a second GPU hang within this time,
899 * it is permanently banned from submitting any more work.
900 */
901 unsigned long ban_period_seconds;
902
be62acb4
MK
903 /* This context is banned to submit more work */
904 bool banned;
e59ec13d 905};
40521054
BW
906
907/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 908#define DEFAULT_CONTEXT_HANDLE 0
b1b38278 909
31b7a88d 910/**
e2efd130 911 * struct i915_gem_context - as the name implies, represents a context.
31b7a88d
OM
912 * @ref: reference count.
913 * @user_handle: userspace tracking identity for this context.
914 * @remap_slice: l3 row remapping information.
b1b38278
DW
915 * @flags: context specific flags:
916 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
917 * @file_priv: filp associated with this context (NULL for global default
918 * context).
919 * @hang_stats: information about the role of this context in possible GPU
920 * hangs.
7df113e4 921 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
922 * @legacy_hw_ctx: render context backing object and whether it is correctly
923 * initialized (legacy ring submission mechanism only).
924 * @link: link in the global list of contexts.
925 *
926 * Contexts are memory images used by the hardware to store copies of their
927 * internal state.
928 */
e2efd130 929struct i915_gem_context {
dce3271b 930 struct kref ref;
9ea4feec 931 struct drm_i915_private *i915;
40521054 932 struct drm_i915_file_private *file_priv;
ae6c4806 933 struct i915_hw_ppgtt *ppgtt;
c84455b4 934 struct pid *pid;
a33afea5 935
8d59bc6a
CW
936 struct i915_ctx_hang_stats hang_stats;
937
8d59bc6a 938 unsigned long flags;
bc3d6744
CW
939#define CONTEXT_NO_ZEROMAP BIT(0)
940#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
0be81156
DG
941
942 /* Unique identifier for this context, used by the hw for tracking */
943 unsigned int hw_id;
8d59bc6a 944 u32 user_handle;
5d1808ec 945
0cb26a8e
CW
946 u32 ggtt_alignment;
947
9021ad03 948 struct intel_context {
bf3783e5 949 struct i915_vma *state;
7e37f889 950 struct intel_ring *ring;
82352e90 951 uint32_t *lrc_reg_state;
8d59bc6a
CW
952 u64 lrc_desc;
953 int pin_count;
24f1d3cc 954 bool initialised;
666796da 955 } engine[I915_NUM_ENGINES];
bcd794c2 956 u32 ring_size;
c01fc532 957 u32 desc_template;
3c7ba635 958 struct atomic_notifier_head status_notifier;
80a9a8db 959 bool execlists_force_single_submission;
c9e003af 960
a33afea5 961 struct list_head link;
8d59bc6a
CW
962
963 u8 remap_slice;
50e046b6 964 bool closed:1;
40521054
BW
965};
966
a4001f1b
PZ
967enum fb_op_origin {
968 ORIGIN_GTT,
969 ORIGIN_CPU,
970 ORIGIN_CS,
971 ORIGIN_FLIP,
74b4ea1e 972 ORIGIN_DIRTYFB,
a4001f1b
PZ
973};
974
ab34a7e8 975struct intel_fbc {
25ad93fd
PZ
976 /* This is always the inner lock when overlapping with struct_mutex and
977 * it's the outer lock when overlapping with stolen_lock. */
978 struct mutex lock;
5e59f717 979 unsigned threshold;
dbef0f15
PZ
980 unsigned int possible_framebuffer_bits;
981 unsigned int busy_bits;
010cf73d 982 unsigned int visible_pipes_mask;
e35fef21 983 struct intel_crtc *crtc;
5c3fe8b0 984
c4213885 985 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
986 struct drm_mm_node *compressed_llb;
987
da46f936
RV
988 bool false_color;
989
d029bcad 990 bool enabled;
0e631adc 991 bool active;
9adccc60 992
61a585d6
PZ
993 bool underrun_detected;
994 struct work_struct underrun_work;
995
aaf78d27
PZ
996 struct intel_fbc_state_cache {
997 struct {
998 unsigned int mode_flags;
999 uint32_t hsw_bdw_pixel_rate;
1000 } crtc;
1001
1002 struct {
1003 unsigned int rotation;
1004 int src_w;
1005 int src_h;
1006 bool visible;
1007 } plane;
1008
1009 struct {
1010 u64 ilk_ggtt_offset;
aaf78d27
PZ
1011 uint32_t pixel_format;
1012 unsigned int stride;
1013 int fence_reg;
1014 unsigned int tiling_mode;
1015 } fb;
1016 } state_cache;
1017
b183b3f1
PZ
1018 struct intel_fbc_reg_params {
1019 struct {
1020 enum pipe pipe;
1021 enum plane plane;
1022 unsigned int fence_y_offset;
1023 } crtc;
1024
1025 struct {
1026 u64 ggtt_offset;
b183b3f1
PZ
1027 uint32_t pixel_format;
1028 unsigned int stride;
1029 int fence_reg;
1030 } fb;
1031
1032 int cfb_size;
1033 } params;
1034
5c3fe8b0 1035 struct intel_fbc_work {
128d7356 1036 bool scheduled;
ca18d51d 1037 u32 scheduled_vblank;
128d7356 1038 struct work_struct work;
128d7356 1039 } work;
5c3fe8b0 1040
bf6189c6 1041 const char *no_fbc_reason;
b5e50c3f
JB
1042};
1043
96178eeb
VK
1044/**
1045 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1046 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1047 * parsing for same resolution.
1048 */
1049enum drrs_refresh_rate_type {
1050 DRRS_HIGH_RR,
1051 DRRS_LOW_RR,
1052 DRRS_MAX_RR, /* RR count */
1053};
1054
1055enum drrs_support_type {
1056 DRRS_NOT_SUPPORTED = 0,
1057 STATIC_DRRS_SUPPORT = 1,
1058 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1059};
1060
2807cf69 1061struct intel_dp;
96178eeb
VK
1062struct i915_drrs {
1063 struct mutex mutex;
1064 struct delayed_work work;
1065 struct intel_dp *dp;
1066 unsigned busy_frontbuffer_bits;
1067 enum drrs_refresh_rate_type refresh_rate_type;
1068 enum drrs_support_type type;
1069};
1070
a031d709 1071struct i915_psr {
f0355c4a 1072 struct mutex lock;
a031d709
RV
1073 bool sink_support;
1074 bool source_ok;
2807cf69 1075 struct intel_dp *enabled;
7c8f8a70
RV
1076 bool active;
1077 struct delayed_work work;
9ca15301 1078 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1079 bool psr2_support;
1080 bool aux_frame_sync;
60e5ffe3 1081 bool link_standby;
3f51e471 1082};
5c3fe8b0 1083
3bad0781 1084enum intel_pch {
f0350830 1085 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1086 PCH_IBX, /* Ibexpeak PCH */
1087 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1088 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1089 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1090 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1091 PCH_NOP,
3bad0781
ZW
1092};
1093
988d6ee8
PZ
1094enum intel_sbi_destination {
1095 SBI_ICLK,
1096 SBI_MPHY,
1097};
1098
b690e96c 1099#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1100#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1101#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1102#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1103#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1104#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1105
8be48d92 1106struct intel_fbdev;
1630fe75 1107struct intel_fbc_work;
38651674 1108
c2b9152f
DV
1109struct intel_gmbus {
1110 struct i2c_adapter adapter;
3e4d44e0 1111#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1112 u32 force_bit;
c2b9152f 1113 u32 reg0;
f0f59a00 1114 i915_reg_t gpio_reg;
c167a6fc 1115 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1116 struct drm_i915_private *dev_priv;
1117};
1118
f4c956ad 1119struct i915_suspend_saved_registers {
e948e994 1120 u32 saveDSPARB;
ba8bbcf6 1121 u32 saveFBC_CONTROL;
1f84e550 1122 u32 saveCACHE_MODE_0;
1f84e550 1123 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1124 u32 saveSWF0[16];
1125 u32 saveSWF1[16];
85fa792b 1126 u32 saveSWF3[3];
4b9de737 1127 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1128 u32 savePCH_PORT_HOTPLUG;
9f49c376 1129 u16 saveGCDGMBUS;
f4c956ad 1130};
c85aa885 1131
ddeea5b0
ID
1132struct vlv_s0ix_state {
1133 /* GAM */
1134 u32 wr_watermark;
1135 u32 gfx_prio_ctrl;
1136 u32 arb_mode;
1137 u32 gfx_pend_tlb0;
1138 u32 gfx_pend_tlb1;
1139 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1140 u32 media_max_req_count;
1141 u32 gfx_max_req_count;
1142 u32 render_hwsp;
1143 u32 ecochk;
1144 u32 bsd_hwsp;
1145 u32 blt_hwsp;
1146 u32 tlb_rd_addr;
1147
1148 /* MBC */
1149 u32 g3dctl;
1150 u32 gsckgctl;
1151 u32 mbctl;
1152
1153 /* GCP */
1154 u32 ucgctl1;
1155 u32 ucgctl3;
1156 u32 rcgctl1;
1157 u32 rcgctl2;
1158 u32 rstctl;
1159 u32 misccpctl;
1160
1161 /* GPM */
1162 u32 gfxpause;
1163 u32 rpdeuhwtc;
1164 u32 rpdeuc;
1165 u32 ecobus;
1166 u32 pwrdwnupctl;
1167 u32 rp_down_timeout;
1168 u32 rp_deucsw;
1169 u32 rcubmabdtmr;
1170 u32 rcedata;
1171 u32 spare2gh;
1172
1173 /* Display 1 CZ domain */
1174 u32 gt_imr;
1175 u32 gt_ier;
1176 u32 pm_imr;
1177 u32 pm_ier;
1178 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1179
1180 /* GT SA CZ domain */
1181 u32 tilectl;
1182 u32 gt_fifoctl;
1183 u32 gtlc_wake_ctrl;
1184 u32 gtlc_survive;
1185 u32 pmwgicz;
1186
1187 /* Display 2 CZ domain */
1188 u32 gu_ctl0;
1189 u32 gu_ctl1;
9c25210f 1190 u32 pcbr;
ddeea5b0
ID
1191 u32 clock_gate_dis2;
1192};
1193
bf225f20
CW
1194struct intel_rps_ei {
1195 u32 cz_clock;
1196 u32 render_c0;
1197 u32 media_c0;
31685c25
D
1198};
1199
c85aa885 1200struct intel_gen6_power_mgmt {
d4d70aa5
ID
1201 /*
1202 * work, interrupts_enabled and pm_iir are protected by
1203 * dev_priv->irq_lock
1204 */
c85aa885 1205 struct work_struct work;
d4d70aa5 1206 bool interrupts_enabled;
c85aa885 1207 u32 pm_iir;
59cdb63d 1208
b20e3cfe 1209 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1210 u32 pm_intr_keep;
1211
b39fb297
BW
1212 /* Frequencies are stored in potentially platform dependent multiples.
1213 * In other words, *_freq needs to be multiplied by X to be interesting.
1214 * Soft limits are those which are used for the dynamic reclocking done
1215 * by the driver (raise frequencies under heavy loads, and lower for
1216 * lighter loads). Hard limits are those imposed by the hardware.
1217 *
1218 * A distinction is made for overclocking, which is never enabled by
1219 * default, and is considered to be above the hard limit if it's
1220 * possible at all.
1221 */
1222 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1223 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1224 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1225 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1226 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1227 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1228 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1229 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1230 u8 rp1_freq; /* "less than" RP0 power/freqency */
1231 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1232 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1233
8fb55197
CW
1234 u8 up_threshold; /* Current %busy required to uplock */
1235 u8 down_threshold; /* Current %busy required to downclock */
1236
dd75fdc8
CW
1237 int last_adj;
1238 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1239
8d3afd7d
CW
1240 spinlock_t client_lock;
1241 struct list_head clients;
1242 bool client_boost;
1243
c0951f0c 1244 bool enabled;
54b4f68f 1245 struct delayed_work autoenable_work;
1854d5ca 1246 unsigned boosts;
4fc688ce 1247
bf225f20
CW
1248 /* manual wa residency calculations */
1249 struct intel_rps_ei up_ei, down_ei;
1250
4fc688ce
JB
1251 /*
1252 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1253 * Must be taken after struct_mutex if nested. Note that
1254 * this lock may be held for long periods of time when
1255 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1256 */
1257 struct mutex hw_lock;
c85aa885
DV
1258};
1259
1a240d4d
DV
1260/* defined intel_pm.c */
1261extern spinlock_t mchdev_lock;
1262
c85aa885
DV
1263struct intel_ilk_power_mgmt {
1264 u8 cur_delay;
1265 u8 min_delay;
1266 u8 max_delay;
1267 u8 fmax;
1268 u8 fstart;
1269
1270 u64 last_count1;
1271 unsigned long last_time1;
1272 unsigned long chipset_power;
1273 u64 last_count2;
5ed0bdf2 1274 u64 last_time2;
c85aa885
DV
1275 unsigned long gfx_power;
1276 u8 corr;
1277
1278 int c_m;
1279 int r_t;
1280};
1281
c6cb582e
ID
1282struct drm_i915_private;
1283struct i915_power_well;
1284
1285struct i915_power_well_ops {
1286 /*
1287 * Synchronize the well's hw state to match the current sw state, for
1288 * example enable/disable it based on the current refcount. Called
1289 * during driver init and resume time, possibly after first calling
1290 * the enable/disable handlers.
1291 */
1292 void (*sync_hw)(struct drm_i915_private *dev_priv,
1293 struct i915_power_well *power_well);
1294 /*
1295 * Enable the well and resources that depend on it (for example
1296 * interrupts located on the well). Called after the 0->1 refcount
1297 * transition.
1298 */
1299 void (*enable)(struct drm_i915_private *dev_priv,
1300 struct i915_power_well *power_well);
1301 /*
1302 * Disable the well and resources that depend on it. Called after
1303 * the 1->0 refcount transition.
1304 */
1305 void (*disable)(struct drm_i915_private *dev_priv,
1306 struct i915_power_well *power_well);
1307 /* Returns the hw enabled state. */
1308 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1309 struct i915_power_well *power_well);
1310};
1311
a38911a3
WX
1312/* Power well structure for haswell */
1313struct i915_power_well {
c1ca727f 1314 const char *name;
6f3ef5dd 1315 bool always_on;
a38911a3
WX
1316 /* power well enable/disable usage count */
1317 int count;
bfafe93a
ID
1318 /* cached hw enabled state */
1319 bool hw_enabled;
c1ca727f 1320 unsigned long domains;
77961eb9 1321 unsigned long data;
c6cb582e 1322 const struct i915_power_well_ops *ops;
a38911a3
WX
1323};
1324
83c00f55 1325struct i915_power_domains {
baa70707
ID
1326 /*
1327 * Power wells needed for initialization at driver init and suspend
1328 * time are on. They are kept on until after the first modeset.
1329 */
1330 bool init_power_on;
0d116a29 1331 bool initializing;
c1ca727f 1332 int power_well_count;
baa70707 1333
83c00f55 1334 struct mutex lock;
1da51581 1335 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1336 struct i915_power_well *power_wells;
83c00f55
ID
1337};
1338
35a85ac6 1339#define MAX_L3_SLICES 2
a4da4fa4 1340struct intel_l3_parity {
35a85ac6 1341 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1342 struct work_struct error_work;
35a85ac6 1343 int which_slice;
a4da4fa4
DV
1344};
1345
4b5aed62 1346struct i915_gem_mm {
4b5aed62
DV
1347 /** Memory allocator for GTT stolen memory */
1348 struct drm_mm stolen;
92e97d2f
PZ
1349 /** Protects the usage of the GTT stolen memory allocator. This is
1350 * always the inner lock when overlapping with struct_mutex. */
1351 struct mutex stolen_lock;
1352
4b5aed62
DV
1353 /** List of all objects in gtt_space. Used to restore gtt
1354 * mappings on resume */
1355 struct list_head bound_list;
1356 /**
1357 * List of objects which are not bound to the GTT (thus
1358 * are idle and not used by the GPU) but still have
1359 * (presumably uncached) pages still attached.
1360 */
1361 struct list_head unbound_list;
1362
1363 /** Usable portion of the GTT for GEM */
1364 unsigned long stolen_base; /* limited to low memory (32-bit) */
1365
4b5aed62
DV
1366 /** PPGTT used for aliasing the PPGTT with the GTT */
1367 struct i915_hw_ppgtt *aliasing_ppgtt;
1368
2cfcd32a 1369 struct notifier_block oom_notifier;
e87666b5 1370 struct notifier_block vmap_notifier;
ceabbba5 1371 struct shrinker shrinker;
4b5aed62 1372
4b5aed62
DV
1373 /** LRU list of objects with fence regs on them. */
1374 struct list_head fence_list;
1375
4b5aed62
DV
1376 /**
1377 * Are we in a non-interruptible section of code like
1378 * modesetting?
1379 */
1380 bool interruptible;
1381
bdf1e7e3 1382 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1383 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1384
4b5aed62
DV
1385 /** Bit 6 swizzling required for X tiling */
1386 uint32_t bit_6_swizzle_x;
1387 /** Bit 6 swizzling required for Y tiling */
1388 uint32_t bit_6_swizzle_y;
1389
4b5aed62 1390 /* accounting, useful for userland debugging */
c20e8355 1391 spinlock_t object_stat_lock;
4b5aed62
DV
1392 size_t object_memory;
1393 u32 object_count;
1394};
1395
edc3d884 1396struct drm_i915_error_state_buf {
0a4cd7c8 1397 struct drm_i915_private *i915;
edc3d884
MK
1398 unsigned bytes;
1399 unsigned size;
1400 int err;
1401 u8 *buf;
1402 loff_t start;
1403 loff_t pos;
1404};
1405
fc16b48b
MK
1406struct i915_error_state_file_priv {
1407 struct drm_device *dev;
1408 struct drm_i915_error_state *error;
1409};
1410
99584db3
DV
1411struct i915_gpu_error {
1412 /* For hangcheck timer */
1413#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1414#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1415 /* Hang gpu twice in this window and your context gets banned */
1416#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1417
737b1506 1418 struct delayed_work hangcheck_work;
99584db3
DV
1419
1420 /* For reset and error_state handling. */
1421 spinlock_t lock;
1422 /* Protected by the above dev->gpu_error.lock. */
1423 struct drm_i915_error_state *first_error;
094f9a54
CW
1424
1425 unsigned long missed_irq_rings;
1426
1f83fee0 1427 /**
2ac0f450 1428 * State variable controlling the reset flow and count
1f83fee0 1429 *
2ac0f450 1430 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1431 *
1432 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1433 * meaning that any waiters holding onto the struct_mutex should
1434 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1435 *
1436 * If reset is not completed succesfully, the I915_WEDGE bit is
1437 * set meaning that hardware is terminally sour and there is no
1438 * recovery. All waiters on the reset_queue will be woken when
1439 * that happens.
1440 *
1441 * This counter is used by the wait_seqno code to notice that reset
1442 * event happened and it needs to restart the entire ioctl (since most
1443 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1444 *
1445 * This is important for lock-free wait paths, where no contended lock
1446 * naturally enforces the correct ordering between the bail-out of the
1447 * waiter and the gpu reset work code.
1f83fee0 1448 */
8af29b0c 1449 unsigned long reset_count;
1f83fee0 1450
8af29b0c
CW
1451 unsigned long flags;
1452#define I915_RESET_IN_PROGRESS 0
1453#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1454
1f15b76f
CW
1455 /**
1456 * Waitqueue to signal when a hang is detected. Used to for waiters
1457 * to release the struct_mutex for the reset to procede.
1458 */
1459 wait_queue_head_t wait_queue;
1460
1f83fee0
DV
1461 /**
1462 * Waitqueue to signal when the reset has completed. Used by clients
1463 * that wait for dev_priv->mm.wedged to settle.
1464 */
1465 wait_queue_head_t reset_queue;
33196ded 1466
094f9a54 1467 /* For missed irq/seqno simulation. */
688e6c72 1468 unsigned long test_irq_rings;
99584db3
DV
1469};
1470
b8efb17b
ZR
1471enum modeset_restore {
1472 MODESET_ON_LID_OPEN,
1473 MODESET_DONE,
1474 MODESET_SUSPENDED,
1475};
1476
500ea70d
RV
1477#define DP_AUX_A 0x40
1478#define DP_AUX_B 0x10
1479#define DP_AUX_C 0x20
1480#define DP_AUX_D 0x30
1481
11c1b657
XZ
1482#define DDC_PIN_B 0x05
1483#define DDC_PIN_C 0x04
1484#define DDC_PIN_D 0x06
1485
6acab15a 1486struct ddi_vbt_port_info {
ce4dd49e
DL
1487 /*
1488 * This is an index in the HDMI/DVI DDI buffer translation table.
1489 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1490 * populate this field.
1491 */
1492#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1493 uint8_t hdmi_level_shift;
311a2094
PZ
1494
1495 uint8_t supports_dvi:1;
1496 uint8_t supports_hdmi:1;
1497 uint8_t supports_dp:1;
500ea70d
RV
1498
1499 uint8_t alternate_aux_channel;
11c1b657 1500 uint8_t alternate_ddc_pin;
75067dde
AK
1501
1502 uint8_t dp_boost_level;
1503 uint8_t hdmi_boost_level;
6acab15a
PZ
1504};
1505
bfd7ebda
RV
1506enum psr_lines_to_wait {
1507 PSR_0_LINES_TO_WAIT = 0,
1508 PSR_1_LINE_TO_WAIT,
1509 PSR_4_LINES_TO_WAIT,
1510 PSR_8_LINES_TO_WAIT
83a7280e
PB
1511};
1512
41aa3448
RV
1513struct intel_vbt_data {
1514 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1515 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1516
1517 /* Feature bits */
1518 unsigned int int_tv_support:1;
1519 unsigned int lvds_dither:1;
1520 unsigned int lvds_vbt:1;
1521 unsigned int int_crt_support:1;
1522 unsigned int lvds_use_ssc:1;
1523 unsigned int display_clock_mode:1;
1524 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1525 unsigned int panel_type:4;
41aa3448
RV
1526 int lvds_ssc_freq;
1527 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1528
83a7280e
PB
1529 enum drrs_support_type drrs_type;
1530
6aa23e65
JN
1531 struct {
1532 int rate;
1533 int lanes;
1534 int preemphasis;
1535 int vswing;
06411f08 1536 bool low_vswing;
6aa23e65
JN
1537 bool initialized;
1538 bool support;
1539 int bpp;
1540 struct edp_power_seq pps;
1541 } edp;
41aa3448 1542
bfd7ebda
RV
1543 struct {
1544 bool full_link;
1545 bool require_aux_wakeup;
1546 int idle_frames;
1547 enum psr_lines_to_wait lines_to_wait;
1548 int tp1_wakeup_time;
1549 int tp2_tp3_wakeup_time;
1550 } psr;
1551
f00076d2
JN
1552 struct {
1553 u16 pwm_freq_hz;
39fbc9c8 1554 bool present;
f00076d2 1555 bool active_low_pwm;
1de6068e 1556 u8 min_brightness; /* min_brightness/255 of max */
9a41e17d 1557 enum intel_backlight_type type;
f00076d2
JN
1558 } backlight;
1559
d17c5443
SK
1560 /* MIPI DSI */
1561 struct {
1562 u16 panel_id;
d3b542fc
SK
1563 struct mipi_config *config;
1564 struct mipi_pps_data *pps;
1565 u8 seq_version;
1566 u32 size;
1567 u8 *data;
8d3ed2f3 1568 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1569 } dsi;
1570
41aa3448
RV
1571 int crt_ddc_pin;
1572
1573 int child_dev_num;
768f69c9 1574 union child_device_config *child_dev;
6acab15a
PZ
1575
1576 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1577 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1578};
1579
77c122bc
VS
1580enum intel_ddb_partitioning {
1581 INTEL_DDB_PART_1_2,
1582 INTEL_DDB_PART_5_6, /* IVB+ */
1583};
1584
1fd527cc
VS
1585struct intel_wm_level {
1586 bool enable;
1587 uint32_t pri_val;
1588 uint32_t spr_val;
1589 uint32_t cur_val;
1590 uint32_t fbc_val;
1591};
1592
820c1980 1593struct ilk_wm_values {
609cedef
VS
1594 uint32_t wm_pipe[3];
1595 uint32_t wm_lp[3];
1596 uint32_t wm_lp_spr[3];
1597 uint32_t wm_linetime[3];
1598 bool enable_fbc_wm;
1599 enum intel_ddb_partitioning partitioning;
1600};
1601
262cd2e1
VS
1602struct vlv_pipe_wm {
1603 uint16_t primary;
1604 uint16_t sprite[2];
1605 uint8_t cursor;
1606};
ae80152d 1607
262cd2e1
VS
1608struct vlv_sr_wm {
1609 uint16_t plane;
1610 uint8_t cursor;
1611};
ae80152d 1612
262cd2e1
VS
1613struct vlv_wm_values {
1614 struct vlv_pipe_wm pipe[3];
1615 struct vlv_sr_wm sr;
0018fda1
VS
1616 struct {
1617 uint8_t cursor;
1618 uint8_t sprite[2];
1619 uint8_t primary;
1620 } ddl[3];
6eb1a681
VS
1621 uint8_t level;
1622 bool cxsr;
0018fda1
VS
1623};
1624
c193924e 1625struct skl_ddb_entry {
16160e3d 1626 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1627};
1628
1629static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1630{
16160e3d 1631 return entry->end - entry->start;
c193924e
DL
1632}
1633
08db6652
DL
1634static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1635 const struct skl_ddb_entry *e2)
1636{
1637 if (e1->start == e2->start && e1->end == e2->end)
1638 return true;
1639
1640 return false;
1641}
1642
c193924e 1643struct skl_ddb_allocation {
34bb56af 1644 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1645 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1646 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1647};
1648
2ac96d2a 1649struct skl_wm_values {
2b4b9f35 1650 unsigned dirty_pipes;
c193924e 1651 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1652 uint32_t wm_linetime[I915_MAX_PIPES];
1653 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1654 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1655};
1656
1657struct skl_wm_level {
1658 bool plane_en[I915_MAX_PLANES];
1659 uint16_t plane_res_b[I915_MAX_PLANES];
1660 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1661};
1662
c67a470b 1663/*
765dab67
PZ
1664 * This struct helps tracking the state needed for runtime PM, which puts the
1665 * device in PCI D3 state. Notice that when this happens, nothing on the
1666 * graphics device works, even register access, so we don't get interrupts nor
1667 * anything else.
c67a470b 1668 *
765dab67
PZ
1669 * Every piece of our code that needs to actually touch the hardware needs to
1670 * either call intel_runtime_pm_get or call intel_display_power_get with the
1671 * appropriate power domain.
a8a8bd54 1672 *
765dab67
PZ
1673 * Our driver uses the autosuspend delay feature, which means we'll only really
1674 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1675 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1676 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1677 *
1678 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1679 * goes back to false exactly before we reenable the IRQs. We use this variable
1680 * to check if someone is trying to enable/disable IRQs while they're supposed
1681 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1682 * case it happens.
c67a470b 1683 *
765dab67 1684 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1685 */
5d584b2e 1686struct i915_runtime_pm {
1f814dac 1687 atomic_t wakeref_count;
2b19efeb 1688 atomic_t atomic_seq;
5d584b2e 1689 bool suspended;
2aeb7d3a 1690 bool irqs_enabled;
c67a470b
PZ
1691};
1692
926321d5
DV
1693enum intel_pipe_crc_source {
1694 INTEL_PIPE_CRC_SOURCE_NONE,
1695 INTEL_PIPE_CRC_SOURCE_PLANE1,
1696 INTEL_PIPE_CRC_SOURCE_PLANE2,
1697 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1698 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1699 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1700 INTEL_PIPE_CRC_SOURCE_TV,
1701 INTEL_PIPE_CRC_SOURCE_DP_B,
1702 INTEL_PIPE_CRC_SOURCE_DP_C,
1703 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1704 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1705 INTEL_PIPE_CRC_SOURCE_MAX,
1706};
1707
8bf1e9f1 1708struct intel_pipe_crc_entry {
ac2300d4 1709 uint32_t frame;
8bf1e9f1
SH
1710 uint32_t crc[5];
1711};
1712
b2c88f5b 1713#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1714struct intel_pipe_crc {
d538bbdf
DL
1715 spinlock_t lock;
1716 bool opened; /* exclusive access to the result file */
e5f75aca 1717 struct intel_pipe_crc_entry *entries;
926321d5 1718 enum intel_pipe_crc_source source;
d538bbdf 1719 int head, tail;
07144428 1720 wait_queue_head_t wq;
8bf1e9f1
SH
1721};
1722
f99d7069 1723struct i915_frontbuffer_tracking {
b5add959 1724 spinlock_t lock;
f99d7069
DV
1725
1726 /*
1727 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1728 * scheduled flips.
1729 */
1730 unsigned busy_bits;
1731 unsigned flip_bits;
1732};
1733
7225342a 1734struct i915_wa_reg {
f0f59a00 1735 i915_reg_t addr;
7225342a
MK
1736 u32 value;
1737 /* bitmask representing WA bits */
1738 u32 mask;
1739};
1740
33136b06
AS
1741/*
1742 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1743 * allowing it for RCS as we don't foresee any requirement of having
1744 * a whitelist for other engines. When it is really required for
1745 * other engines then the limit need to be increased.
1746 */
1747#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1748
1749struct i915_workarounds {
1750 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1751 u32 count;
666796da 1752 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1753};
1754
cf9d2890
YZ
1755struct i915_virtual_gpu {
1756 bool active;
1757};
1758
aa363136
MR
1759/* used in computing the new watermarks state */
1760struct intel_wm_config {
1761 unsigned int num_pipes_active;
1762 bool sprites_enabled;
1763 bool sprites_scaled;
1764};
1765
77fec556 1766struct drm_i915_private {
8f460e2c
CW
1767 struct drm_device drm;
1768
efab6d8d 1769 struct kmem_cache *objects;
e20d2ab7 1770 struct kmem_cache *vmas;
efab6d8d 1771 struct kmem_cache *requests;
f4c956ad 1772
5c969aa7 1773 const struct intel_device_info info;
f4c956ad
DV
1774
1775 int relative_constants_mode;
1776
1777 void __iomem *regs;
1778
907b28c5 1779 struct intel_uncore uncore;
f4c956ad 1780
cf9d2890
YZ
1781 struct i915_virtual_gpu vgpu;
1782
0ad35fed
ZW
1783 struct intel_gvt gvt;
1784
33a732f4
AD
1785 struct intel_guc guc;
1786
eb805623
DV
1787 struct intel_csr csr;
1788
5ea6e5e3 1789 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1790
f4c956ad
DV
1791 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1792 * controller on different i2c buses. */
1793 struct mutex gmbus_mutex;
1794
1795 /**
1796 * Base address of the gmbus and gpio block.
1797 */
1798 uint32_t gpio_mmio_base;
1799
b6fdd0f2
SS
1800 /* MMIO base address for MIPI regs */
1801 uint32_t mipi_mmio_base;
1802
443a389f
VS
1803 uint32_t psr_mmio_base;
1804
44cb734c
ID
1805 uint32_t pps_mmio_base;
1806
28c70f16
DV
1807 wait_queue_head_t gmbus_wait_queue;
1808
f4c956ad 1809 struct pci_dev *bridge_dev;
0ca5fa3a 1810 struct i915_gem_context *kernel_context;
3b3f1650 1811 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 1812 struct i915_vma *semaphore;
ddf07be7 1813 u32 next_seqno;
f4c956ad 1814
ba8286fa 1815 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1816 struct resource mch_res;
1817
f4c956ad
DV
1818 /* protects the irq masks */
1819 spinlock_t irq_lock;
1820
84c33a64
SG
1821 /* protects the mmio flip data */
1822 spinlock_t mmio_flip_lock;
1823
f8b79e58
ID
1824 bool display_irqs_enabled;
1825
9ee32fea
DV
1826 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1827 struct pm_qos_request pm_qos;
1828
a580516d
VS
1829 /* Sideband mailbox protection */
1830 struct mutex sb_lock;
f4c956ad
DV
1831
1832 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1833 union {
1834 u32 irq_mask;
1835 u32 de_irq_mask[I915_MAX_PIPES];
1836 };
f4c956ad 1837 u32 gt_irq_mask;
605cd25b 1838 u32 pm_irq_mask;
a6706b45 1839 u32 pm_rps_events;
91d181dd 1840 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1841
5fcece80 1842 struct i915_hotplug hotplug;
ab34a7e8 1843 struct intel_fbc fbc;
439d7ac0 1844 struct i915_drrs drrs;
f4c956ad 1845 struct intel_opregion opregion;
41aa3448 1846 struct intel_vbt_data vbt;
f4c956ad 1847
d9ceb816
JB
1848 bool preserve_bios_swizzle;
1849
f4c956ad
DV
1850 /* overlay */
1851 struct intel_overlay *overlay;
f4c956ad 1852
58c68779 1853 /* backlight registers and fields in struct intel_panel */
07f11d49 1854 struct mutex backlight_lock;
31ad8ec6 1855
f4c956ad 1856 /* LVDS info */
f4c956ad
DV
1857 bool no_aux_handshake;
1858
e39b999a
VS
1859 /* protects panel power sequencer state */
1860 struct mutex pps_mutex;
1861
f4c956ad 1862 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1863 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1864
1865 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 1866 unsigned int skl_preferred_vco_freq;
1a617b77 1867 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1868 unsigned int max_dotclk_freq;
e7dc33f3 1869 unsigned int rawclk_freq;
6bcda4f0 1870 unsigned int hpll_freq;
bfa7df01 1871 unsigned int czclk_freq;
f4c956ad 1872
63911d72 1873 struct {
709e05c3 1874 unsigned int vco, ref;
63911d72
VS
1875 } cdclk_pll;
1876
645416f5
DV
1877 /**
1878 * wq - Driver workqueue for GEM.
1879 *
1880 * NOTE: Work items scheduled here are not allowed to grab any modeset
1881 * locks, for otherwise the flushing done in the pageflip code will
1882 * result in deadlocks.
1883 */
f4c956ad
DV
1884 struct workqueue_struct *wq;
1885
1886 /* Display functions */
1887 struct drm_i915_display_funcs display;
1888
1889 /* PCH chipset type */
1890 enum intel_pch pch_type;
17a303ec 1891 unsigned short pch_id;
f4c956ad
DV
1892
1893 unsigned long quirks;
1894
b8efb17b
ZR
1895 enum modeset_restore modeset_restore;
1896 struct mutex modeset_restore_lock;
e2c8b870 1897 struct drm_atomic_state *modeset_restore_state;
73974893 1898 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 1899
a7bbbd63 1900 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1901 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1902
4b5aed62 1903 struct i915_gem_mm mm;
ad46cb53
CW
1904 DECLARE_HASHTABLE(mm_structs, 7);
1905 struct mutex mm_lock;
8781342d 1906
5d1808ec
CW
1907 /* The hw wants to have a stable context identifier for the lifetime
1908 * of the context (for OA, PASID, faults, etc). This is limited
1909 * in execlists to 21 bits.
1910 */
1911 struct ida context_hw_ida;
1912#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1913
8781342d
DV
1914 /* Kernel Modesetting */
1915
76c4ac04
DL
1916 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1917 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1918 wait_queue_head_t pending_flip_queue;
1919
c4597872
DV
1920#ifdef CONFIG_DEBUG_FS
1921 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1922#endif
1923
565602d7 1924 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1925 int num_shared_dpll;
1926 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1927 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1928
fbf6d879
ML
1929 /*
1930 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1931 * Must be global rather than per dpll, because on some platforms
1932 * plls share registers.
1933 */
1934 struct mutex dpll_lock;
1935
565602d7
ML
1936 unsigned int active_crtcs;
1937 unsigned int min_pixclk[I915_MAX_PIPES];
1938
e4607fcf 1939 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1940
7225342a 1941 struct i915_workarounds workarounds;
888b5995 1942
f99d7069
DV
1943 struct i915_frontbuffer_tracking fb_tracking;
1944
652c393a 1945 u16 orig_clock;
f97108d1 1946
c4804411 1947 bool mchbar_need_disable;
f97108d1 1948
a4da4fa4
DV
1949 struct intel_l3_parity l3_parity;
1950
59124506 1951 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1952 u32 edram_cap;
59124506 1953
c6a828d3 1954 /* gen6+ rps state */
c85aa885 1955 struct intel_gen6_power_mgmt rps;
c6a828d3 1956
20e4d407
DV
1957 /* ilk-only ips/rps state. Everything in here is protected by the global
1958 * mchdev_lock in intel_pm.c */
c85aa885 1959 struct intel_ilk_power_mgmt ips;
b5e50c3f 1960
83c00f55 1961 struct i915_power_domains power_domains;
a38911a3 1962
a031d709 1963 struct i915_psr psr;
3f51e471 1964
99584db3 1965 struct i915_gpu_error gpu_error;
ae681d96 1966
c9cddffc
JB
1967 struct drm_i915_gem_object *vlv_pctx;
1968
0695726e 1969#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1970 /* list of fbdev register on this device */
1971 struct intel_fbdev *fbdev;
82e3b8c1 1972 struct work_struct fbdev_suspend_work;
4520f53a 1973#endif
e953fd7b
CW
1974
1975 struct drm_property *broadcast_rgb_property;
3f43c48d 1976 struct drm_property *force_audio_property;
e3689190 1977
58fddc28 1978 /* hda/i915 audio component */
51e1d83c 1979 struct i915_audio_component *audio_component;
58fddc28 1980 bool audio_component_registered;
4a21ef7d
LY
1981 /**
1982 * av_mutex - mutex for audio/video sync
1983 *
1984 */
1985 struct mutex av_mutex;
58fddc28 1986
254f965c 1987 uint32_t hw_context_size;
a33afea5 1988 struct list_head context_list;
f4c956ad 1989
3e68320e 1990 u32 fdi_rx_config;
68d18ad7 1991
c231775c 1992 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1993 u32 chv_phy_control;
c231775c
VS
1994 /*
1995 * Shadows for CHV DPLL_MD regs to keep the state
1996 * checker somewhat working in the presence hardware
1997 * crappiness (can't read out DPLL_MD for pipes B & C).
1998 */
1999 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2000 u32 bxt_phy_grc;
70722468 2001
842f1c8b 2002 u32 suspend_count;
bc87229f 2003 bool suspended_to_idle;
f4c956ad 2004 struct i915_suspend_saved_registers regfile;
ddeea5b0 2005 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2006
656d1b89 2007 enum {
16dcdc4e
PZ
2008 I915_SAGV_UNKNOWN = 0,
2009 I915_SAGV_DISABLED,
2010 I915_SAGV_ENABLED,
2011 I915_SAGV_NOT_CONTROLLED
2012 } sagv_status;
656d1b89 2013
53615a5e
VS
2014 struct {
2015 /*
2016 * Raw watermark latency values:
2017 * in 0.1us units for WM0,
2018 * in 0.5us units for WM1+.
2019 */
2020 /* primary */
2021 uint16_t pri_latency[5];
2022 /* sprite */
2023 uint16_t spr_latency[5];
2024 /* cursor */
2025 uint16_t cur_latency[5];
2af30a5c
PB
2026 /*
2027 * Raw watermark memory latency values
2028 * for SKL for all 8 levels
2029 * in 1us units.
2030 */
2031 uint16_t skl_latency[8];
609cedef 2032
2d41c0b5
PB
2033 /*
2034 * The skl_wm_values structure is a bit too big for stack
2035 * allocation, so we keep the staging struct where we store
2036 * intermediate results here instead.
2037 */
2038 struct skl_wm_values skl_results;
2039
609cedef 2040 /* current hardware state */
2d41c0b5
PB
2041 union {
2042 struct ilk_wm_values hw;
2043 struct skl_wm_values skl_hw;
0018fda1 2044 struct vlv_wm_values vlv;
2d41c0b5 2045 };
58590c14
VS
2046
2047 uint8_t max_level;
ed4a6a7c
MR
2048
2049 /*
2050 * Should be held around atomic WM register writing; also
2051 * protects * intel_crtc->wm.active and
2052 * cstate->wm.need_postvbl_update.
2053 */
2054 struct mutex wm_mutex;
279e99d7
MR
2055
2056 /*
2057 * Set during HW readout of watermarks/DDB. Some platforms
2058 * need to know when we're still using BIOS-provided values
2059 * (which we don't fully trust).
2060 */
2061 bool distrust_bios_wm;
53615a5e
VS
2062 } wm;
2063
8a187455
PZ
2064 struct i915_runtime_pm pm;
2065
a83014d3
OM
2066 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2067 struct {
821ed7df 2068 void (*resume)(struct drm_i915_private *);
117897f4 2069 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3
CW
2070
2071 /**
2072 * Is the GPU currently considered idle, or busy executing
2073 * userspace requests? Whilst idle, we allow runtime power
2074 * management to power down the hardware and display clocks.
2075 * In order to reduce the effect on performance, there
2076 * is a slight delay before we do so.
2077 */
2078 unsigned int active_engines;
2079 bool awake;
2080
2081 /**
2082 * We leave the user IRQ off as much as possible,
2083 * but this means that requests will finish and never
2084 * be retired once the system goes idle. Set a timer to
2085 * fire periodically while the ring is running. When it
2086 * fires, go retire requests.
2087 */
2088 struct delayed_work retire_work;
2089
2090 /**
2091 * When we detect an idle GPU, we want to turn on
2092 * powersaving features. So once we see that there
2093 * are no more requests outstanding and no more
2094 * arrive within a small period of time, we fire
2095 * off the idle_work.
2096 */
2097 struct delayed_work idle_work;
a83014d3
OM
2098 } gt;
2099
3be60de9
VS
2100 /* perform PHY state sanity checks? */
2101 bool chv_phy_assert[2];
2102
f9318941
PD
2103 /* Used to save the pipe-to-encoder mapping for audio */
2104 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2105
bdf1e7e3
DV
2106 /*
2107 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2108 * will be rejected. Instead look for a better place.
2109 */
77fec556 2110};
1da177e4 2111
2c1792a1
CW
2112static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2113{
091387c1 2114 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2115}
2116
c49d13ee 2117static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2118{
c49d13ee 2119 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2120}
2121
33a732f4
AD
2122static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2123{
2124 return container_of(guc, struct drm_i915_private, guc);
2125}
2126
b4ac5afc 2127/* Simple iterator over all initialised engines */
3b3f1650
AG
2128#define for_each_engine(engine__, dev_priv__, id__) \
2129 for ((id__) = 0; \
2130 (id__) < I915_NUM_ENGINES; \
2131 (id__)++) \
2132 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2133
bafb0fce
CW
2134#define __mask_next_bit(mask) ({ \
2135 int __idx = ffs(mask) - 1; \
2136 mask &= ~BIT(__idx); \
2137 __idx; \
2138})
2139
c3232b18 2140/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2141#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2142 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2143 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2144
b1d7e4b4
WF
2145enum hdmi_force_audio {
2146 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2147 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2148 HDMI_AUDIO_AUTO, /* trust EDID */
2149 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2150};
2151
190d6cd5 2152#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2153
37e680a1 2154struct drm_i915_gem_object_ops {
de472664
CW
2155 unsigned int flags;
2156#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2157
37e680a1
CW
2158 /* Interface between the GEM object and its backing storage.
2159 * get_pages() is called once prior to the use of the associated set
2160 * of pages before to binding them into the GTT, and put_pages() is
2161 * called after we no longer need them. As we expect there to be
2162 * associated cost with migrating pages between the backing storage
2163 * and making them available for the GPU (e.g. clflush), we may hold
2164 * onto the pages after they are no longer referenced by the GPU
2165 * in case they may be used again shortly (for example migrating the
2166 * pages to a different memory domain within the GTT). put_pages()
2167 * will therefore most likely be called when the object itself is
2168 * being released or under memory pressure (where we attempt to
2169 * reap pages for the shrinker).
2170 */
2171 int (*get_pages)(struct drm_i915_gem_object *);
2172 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2173
5cc9ed4b
CW
2174 int (*dmabuf_export)(struct drm_i915_gem_object *);
2175 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2176};
2177
a071fa00
DV
2178/*
2179 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2180 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2181 * doesn't mean that the hw necessarily already scans it out, but that any
2182 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2183 *
2184 * We have one bit per pipe and per scanout plane type.
2185 */
d1b9d039
SAK
2186#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2187#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2188#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2189 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2190#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2191 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2192#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2193 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2194#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2195 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2196#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2197 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2198
673a394b 2199struct drm_i915_gem_object {
c397b908 2200 struct drm_gem_object base;
673a394b 2201
37e680a1
CW
2202 const struct drm_i915_gem_object_ops *ops;
2203
2f633156
BW
2204 /** List of VMAs backed by this object */
2205 struct list_head vma_list;
2206
c1ad11fc
CW
2207 /** Stolen memory for this object, instead of being backed by shmem. */
2208 struct drm_mm_node *stolen;
35c20a60 2209 struct list_head global_list;
673a394b 2210
b25cb2f8
BW
2211 /** Used in execbuf to temporarily hold a ref */
2212 struct list_head obj_exec_link;
673a394b 2213
8d9d5744 2214 struct list_head batch_pool_link;
493018dc 2215
573adb39 2216 unsigned long flags;
673a394b 2217 /**
65ce3027
CW
2218 * This is set if the object is on the active lists (has pending
2219 * rendering and so a non-zero seqno), and is not set if it i s on
2220 * inactive (ready to be unbound) list.
673a394b 2221 */
573adb39
CW
2222#define I915_BO_ACTIVE_SHIFT 0
2223#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2224#define __I915_BO_ACTIVE(bo) \
2225 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
673a394b
EA
2226
2227 /**
2228 * This is set if the object has been written to since last bound
2229 * to the GTT
2230 */
0206e353 2231 unsigned int dirty:1;
778c3544 2232
778c3544
DV
2233 /**
2234 * Advice: are the backing pages purgeable?
2235 */
0206e353 2236 unsigned int madv:2;
778c3544 2237
fb7d516a
DV
2238 /**
2239 * Whether the current gtt mapping needs to be mappable (and isn't just
2240 * mappable by accident). Track pin and fault separate for a more
2241 * accurate mappable working set.
2242 */
0206e353 2243 unsigned int fault_mappable:1;
fb7d516a 2244
24f3a8cf
AG
2245 /*
2246 * Is the object to be mapped as read-only to the GPU
2247 * Only honoured if hardware has relevant pte bit
2248 */
2249 unsigned long gt_ro:1;
651d794f 2250 unsigned int cache_level:3;
0f71979a 2251 unsigned int cache_dirty:1;
93dfb40c 2252
faf5bf0a 2253 atomic_t frontbuffer_bits;
50349247 2254 unsigned int frontbuffer_ggtt_origin; /* write once */
a071fa00 2255
9ad36761 2256 /** Current tiling stride for the object, if it's tiled. */
3e510a8e
CW
2257 unsigned int tiling_and_stride;
2258#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2259#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2260#define STRIDE_MASK (~TILING_MASK)
9ad36761 2261
15717de2
CW
2262 /** Count of VMA actually bound by this object */
2263 unsigned int bind_count;
8a0c39b1
TU
2264 unsigned int pin_display;
2265
9da3da66 2266 struct sg_table *pages;
a5570178 2267 int pages_pin_count;
ee286370
CW
2268 struct get_page {
2269 struct scatterlist *sg;
2270 int last;
2271 } get_page;
0a798eb9 2272 void *mapping;
9a70cc2a 2273
b4716185
CW
2274 /** Breadcrumb of last rendering to the buffer.
2275 * There can only be one writer, but we allow for multiple readers.
2276 * If there is a writer that necessarily implies that all other
2277 * read requests are complete - but we may only be lazily clearing
2278 * the read requests. A read request is naturally the most recent
2279 * request on a ring, so we may have two different write and read
2280 * requests on one ring where the write request is older than the
2281 * read request. This allows for the CPU to read from an active
2282 * buffer by only waiting for the write to complete.
381f371b
CW
2283 */
2284 struct i915_gem_active last_read[I915_NUM_ENGINES];
2285 struct i915_gem_active last_write;
673a394b 2286
80075d49
DV
2287 /** References from framebuffers, locks out tiling changes. */
2288 unsigned long framebuffer_references;
2289
280b713b 2290 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2291 unsigned long *bit_17;
280b713b 2292
5f12b80a
CW
2293 struct i915_gem_userptr {
2294 uintptr_t ptr;
2295 unsigned read_only :1;
2296 unsigned workers :4;
5cc9ed4b
CW
2297#define I915_GEM_USERPTR_MAX_WORKERS 15
2298
5f12b80a
CW
2299 struct i915_mm_struct *mm;
2300 struct i915_mmu_object *mmu_object;
2301 struct work_struct *work;
2302 } userptr;
2303
2304 /** for phys allocated objects */
2305 struct drm_dma_handle *phys_handle;
5cc9ed4b 2306};
03ac0642
CW
2307
2308static inline struct drm_i915_gem_object *
2309to_intel_bo(struct drm_gem_object *gem)
2310{
2311 /* Assert that to_intel_bo(NULL) == NULL */
2312 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2313
2314 return container_of(gem, struct drm_i915_gem_object, base);
2315}
2316
2317static inline struct drm_i915_gem_object *
2318i915_gem_object_lookup(struct drm_file *file, u32 handle)
2319{
2320 return to_intel_bo(drm_gem_object_lookup(file, handle));
2321}
2322
2323__deprecated
2324extern struct drm_gem_object *
2325drm_gem_object_lookup(struct drm_file *file, u32 handle);
23010e43 2326
25dc556a
CW
2327__attribute__((nonnull))
2328static inline struct drm_i915_gem_object *
2329i915_gem_object_get(struct drm_i915_gem_object *obj)
2330{
2331 drm_gem_object_reference(&obj->base);
2332 return obj;
2333}
2334
2335__deprecated
2336extern void drm_gem_object_reference(struct drm_gem_object *);
2337
f8c417cd
CW
2338__attribute__((nonnull))
2339static inline void
2340i915_gem_object_put(struct drm_i915_gem_object *obj)
2341{
2342 drm_gem_object_unreference(&obj->base);
2343}
2344
2345__deprecated
2346extern void drm_gem_object_unreference(struct drm_gem_object *);
2347
34911fd3
CW
2348__attribute__((nonnull))
2349static inline void
2350i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2351{
2352 drm_gem_object_unreference_unlocked(&obj->base);
2353}
2354
2355__deprecated
2356extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2357
b9bcd14a
CW
2358static inline bool
2359i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2360{
2361 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2362}
2363
573adb39
CW
2364static inline unsigned long
2365i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2366{
2367 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2368}
2369
2370static inline bool
2371i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2372{
2373 return i915_gem_object_get_active(obj);
2374}
2375
2376static inline void
2377i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2378{
2379 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2380}
2381
2382static inline void
2383i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2384{
2385 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2386}
2387
2388static inline bool
2389i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2390 int engine)
2391{
2392 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2393}
2394
3e510a8e
CW
2395static inline unsigned int
2396i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2397{
2398 return obj->tiling_and_stride & TILING_MASK;
2399}
2400
2401static inline bool
2402i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2403{
2404 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2405}
2406
2407static inline unsigned int
2408i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2409{
2410 return obj->tiling_and_stride & STRIDE_MASK;
2411}
2412
624192cf
CW
2413static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2414{
2415 i915_gem_object_get(vma->obj);
2416 return vma;
2417}
2418
2419static inline void i915_vma_put(struct i915_vma *vma)
2420{
2421 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2422 i915_gem_object_put(vma->obj);
2423}
2424
85d1225e
DG
2425/*
2426 * Optimised SGL iterator for GEM objects
2427 */
2428static __always_inline struct sgt_iter {
2429 struct scatterlist *sgp;
2430 union {
2431 unsigned long pfn;
2432 dma_addr_t dma;
2433 };
2434 unsigned int curr;
2435 unsigned int max;
2436} __sgt_iter(struct scatterlist *sgl, bool dma) {
2437 struct sgt_iter s = { .sgp = sgl };
2438
2439 if (s.sgp) {
2440 s.max = s.curr = s.sgp->offset;
2441 s.max += s.sgp->length;
2442 if (dma)
2443 s.dma = sg_dma_address(s.sgp);
2444 else
2445 s.pfn = page_to_pfn(sg_page(s.sgp));
2446 }
2447
2448 return s;
2449}
2450
63d15326
DG
2451/**
2452 * __sg_next - return the next scatterlist entry in a list
2453 * @sg: The current sg entry
2454 *
2455 * Description:
2456 * If the entry is the last, return NULL; otherwise, step to the next
2457 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2458 * otherwise just return the pointer to the current element.
2459 **/
2460static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2461{
2462#ifdef CONFIG_DEBUG_SG
2463 BUG_ON(sg->sg_magic != SG_MAGIC);
2464#endif
2465 return sg_is_last(sg) ? NULL :
2466 likely(!sg_is_chain(++sg)) ? sg :
2467 sg_chain_ptr(sg);
2468}
2469
85d1225e
DG
2470/**
2471 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2472 * @__dmap: DMA address (output)
2473 * @__iter: 'struct sgt_iter' (iterator state, internal)
2474 * @__sgt: sg_table to iterate over (input)
2475 */
2476#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2477 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2478 ((__dmap) = (__iter).dma + (__iter).curr); \
2479 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2480 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2481
2482/**
2483 * for_each_sgt_page - iterate over the pages of the given sg_table
2484 * @__pp: page pointer (output)
2485 * @__iter: 'struct sgt_iter' (iterator state, internal)
2486 * @__sgt: sg_table to iterate over (input)
2487 */
2488#define for_each_sgt_page(__pp, __iter, __sgt) \
2489 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2490 ((__pp) = (__iter).pfn == 0 ? NULL : \
2491 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2492 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2493 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2494
351e3db2
BV
2495/*
2496 * A command that requires special handling by the command parser.
2497 */
2498struct drm_i915_cmd_descriptor {
2499 /*
2500 * Flags describing how the command parser processes the command.
2501 *
2502 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2503 * a length mask if not set
2504 * CMD_DESC_SKIP: The command is allowed but does not follow the
2505 * standard length encoding for the opcode range in
2506 * which it falls
2507 * CMD_DESC_REJECT: The command is never allowed
2508 * CMD_DESC_REGISTER: The command should be checked against the
2509 * register whitelist for the appropriate ring
2510 * CMD_DESC_MASTER: The command is allowed if the submitting process
2511 * is the DRM master
2512 */
2513 u32 flags;
2514#define CMD_DESC_FIXED (1<<0)
2515#define CMD_DESC_SKIP (1<<1)
2516#define CMD_DESC_REJECT (1<<2)
2517#define CMD_DESC_REGISTER (1<<3)
2518#define CMD_DESC_BITMASK (1<<4)
2519#define CMD_DESC_MASTER (1<<5)
2520
2521 /*
2522 * The command's unique identification bits and the bitmask to get them.
2523 * This isn't strictly the opcode field as defined in the spec and may
2524 * also include type, subtype, and/or subop fields.
2525 */
2526 struct {
2527 u32 value;
2528 u32 mask;
2529 } cmd;
2530
2531 /*
2532 * The command's length. The command is either fixed length (i.e. does
2533 * not include a length field) or has a length field mask. The flag
2534 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2535 * a length mask. All command entries in a command table must include
2536 * length information.
2537 */
2538 union {
2539 u32 fixed;
2540 u32 mask;
2541 } length;
2542
2543 /*
2544 * Describes where to find a register address in the command to check
2545 * against the ring's register whitelist. Only valid if flags has the
2546 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2547 *
2548 * A non-zero step value implies that the command may access multiple
2549 * registers in sequence (e.g. LRI), in that case step gives the
2550 * distance in dwords between individual offset fields.
351e3db2
BV
2551 */
2552 struct {
2553 u32 offset;
2554 u32 mask;
6a65c5b9 2555 u32 step;
351e3db2
BV
2556 } reg;
2557
2558#define MAX_CMD_DESC_BITMASKS 3
2559 /*
2560 * Describes command checks where a particular dword is masked and
2561 * compared against an expected value. If the command does not match
2562 * the expected value, the parser rejects it. Only valid if flags has
2563 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2564 * are valid.
d4d48035
BV
2565 *
2566 * If the check specifies a non-zero condition_mask then the parser
2567 * only performs the check when the bits specified by condition_mask
2568 * are non-zero.
351e3db2
BV
2569 */
2570 struct {
2571 u32 offset;
2572 u32 mask;
2573 u32 expected;
d4d48035
BV
2574 u32 condition_offset;
2575 u32 condition_mask;
351e3db2
BV
2576 } bits[MAX_CMD_DESC_BITMASKS];
2577};
2578
2579/*
2580 * A table of commands requiring special handling by the command parser.
2581 *
33a051a5
CW
2582 * Each engine has an array of tables. Each table consists of an array of
2583 * command descriptors, which must be sorted with command opcodes in
2584 * ascending order.
351e3db2
BV
2585 */
2586struct drm_i915_cmd_table {
2587 const struct drm_i915_cmd_descriptor *table;
2588 int count;
2589};
2590
dbbe9127 2591/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2592#define __I915__(p) ({ \
2593 struct drm_i915_private *__p; \
2594 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2595 __p = (struct drm_i915_private *)p; \
2596 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2597 __p = to_i915((struct drm_device *)p); \
2598 else \
2599 BUILD_BUG(); \
2600 __p; \
2601})
351c3b53 2602#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2603#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
50a0bc90
TU
2604
2605#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2606
e87a005d 2607#define REVID_FOREVER 0xff
091387c1 2608#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
ac657f64
TU
2609
2610#define GEN_FOREVER (0)
2611/*
2612 * Returns true if Gen is in inclusive range [Start, End].
2613 *
2614 * Use GEN_FOREVER for unbound start and or end.
2615 */
c1812bdb 2616#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2617 unsigned int __s = (s), __e = (e); \
2618 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2619 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2620 if ((__s) != GEN_FOREVER) \
2621 __s = (s) - 1; \
2622 if ((__e) == GEN_FOREVER) \
2623 __e = BITS_PER_LONG - 1; \
2624 else \
2625 __e = (e) - 1; \
c1812bdb 2626 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2627})
2628
e87a005d
JN
2629/*
2630 * Return true if revision is in range [since,until] inclusive.
2631 *
2632 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2633 */
2634#define IS_REVID(p, since, until) \
2635 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2636
50a0bc90
TU
2637#define IS_I830(dev_priv) (INTEL_DEVID(dev_priv) == 0x3577)
2638#define IS_845G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2562)
cae5852d 2639#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
50a0bc90 2640#define IS_I865G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2572)
cae5852d 2641#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
50a0bc90
TU
2642#define IS_I915GM(dev_priv) (INTEL_DEVID(dev_priv) == 0x2592)
2643#define IS_I945G(dev_priv) (INTEL_DEVID(dev_priv) == 0x2772)
cae5852d
ZN
2644#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2645#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2646#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
50a0bc90 2647#define IS_GM45(dev_priv) (INTEL_DEVID(dev_priv) == 0x2A42)
cae5852d 2648#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
50a0bc90
TU
2649#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2650#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
cae5852d
ZN
2651#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2652#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
50a0bc90 2653#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
fd6b8f43 2654#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.is_ivybridge)
50a0bc90
TU
2655#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2656 INTEL_DEVID(dev_priv) == 0x0152 || \
2657 INTEL_DEVID(dev_priv) == 0x015a)
70a3eb7a 2658#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2659#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2660#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
ab0d24ac 2661#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
7201c0b3 2662#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2663#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2664#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2665#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
50a0bc90
TU
2666#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2667 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2668#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2669 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2670 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2671 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2672/* ULX machines are also considered ULT. */
50a0bc90
TU
2673#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2674 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2675#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2676 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2677#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2678 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2679#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2680 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2681/* ULX machines are also considered ULT. */
50a0bc90
TU
2682#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2683 INTEL_DEVID(dev_priv) == 0x0A1E)
2684#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2685 INTEL_DEVID(dev_priv) == 0x1913 || \
2686 INTEL_DEVID(dev_priv) == 0x1916 || \
2687 INTEL_DEVID(dev_priv) == 0x1921 || \
2688 INTEL_DEVID(dev_priv) == 0x1926)
2689#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2690 INTEL_DEVID(dev_priv) == 0x1915 || \
2691 INTEL_DEVID(dev_priv) == 0x191E)
2692#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2693 INTEL_DEVID(dev_priv) == 0x5913 || \
2694 INTEL_DEVID(dev_priv) == 0x5916 || \
2695 INTEL_DEVID(dev_priv) == 0x5921 || \
2696 INTEL_DEVID(dev_priv) == 0x5926)
2697#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2698 INTEL_DEVID(dev_priv) == 0x5915 || \
2699 INTEL_DEVID(dev_priv) == 0x591E)
2700#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2701 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2702#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2703 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2704
b833d685 2705#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2706
ef712bb4
JN
2707#define SKL_REVID_A0 0x0
2708#define SKL_REVID_B0 0x1
2709#define SKL_REVID_C0 0x2
2710#define SKL_REVID_D0 0x3
2711#define SKL_REVID_E0 0x4
2712#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2713#define SKL_REVID_G0 0x6
2714#define SKL_REVID_H0 0x7
ef712bb4 2715
e87a005d
JN
2716#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2717
ef712bb4 2718#define BXT_REVID_A0 0x0
fffda3f4 2719#define BXT_REVID_A1 0x1
ef712bb4
JN
2720#define BXT_REVID_B0 0x3
2721#define BXT_REVID_C0 0x9
6c74c87f 2722
e87a005d
JN
2723#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2724
c033a37c
MK
2725#define KBL_REVID_A0 0x0
2726#define KBL_REVID_B0 0x1
fe905819
MK
2727#define KBL_REVID_C0 0x2
2728#define KBL_REVID_D0 0x3
2729#define KBL_REVID_E0 0x4
c033a37c
MK
2730
2731#define IS_KBL_REVID(p, since, until) \
2732 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2733
85436696
JB
2734/*
2735 * The genX designation typically refers to the render engine, so render
2736 * capability related checks should use IS_GEN, while display and other checks
2737 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2738 * chips, etc.).
2739 */
af1346a0
TU
2740#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2741#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2742#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2743#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2744#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2745#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2746#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2747#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
cae5852d 2748
a19d6ff2
TU
2749#define ENGINE_MASK(id) BIT(id)
2750#define RENDER_RING ENGINE_MASK(RCS)
2751#define BSD_RING ENGINE_MASK(VCS)
2752#define BLT_RING ENGINE_MASK(BCS)
2753#define VEBOX_RING ENGINE_MASK(VECS)
2754#define BSD2_RING ENGINE_MASK(VCS2)
2755#define ALL_ENGINES (~0)
2756
2757#define HAS_ENGINE(dev_priv, id) \
af1346a0 2758 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2759
2760#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2761#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2762#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2763#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2764
63c42e56 2765#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2766#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
af1346a0 2767#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
63c42e56 2768#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2769 HAS_EDRAM(dev))
3177659a 2770#define HWS_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->hws_needs_physical)
cae5852d 2771
e1a52536 2772#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
4586f1d0 2773#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
692ef70c 2774#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2775#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2776#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2777
05394f39 2778#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2779#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2780
b45305fc 2781/* Early gen2 have a totally busted CS tlb and require pinned batches. */
50a0bc90 2782#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_845G(dev_priv))
06e668ac
MK
2783
2784/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2785#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2786 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2787 IS_SKL_GT3(dev_priv) || \
2788 IS_SKL_GT4(dev_priv))
185c66e5 2789
4e6b788c
DV
2790/*
2791 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2792 * even when in MSI mode. This results in spurious interrupt warnings if the
2793 * legacy irq no. is shared with another device. The kernel then disables that
2794 * interrupt source and so prevents the other device from working properly.
2795 */
2796#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b355f109 2797#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
b45305fc 2798
cae5852d
ZN
2799/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2800 * rows, which changed the alignment requirements and fence programming.
2801 */
50a0bc90
TU
2802#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2803 !(IS_I915G(dev_priv) || \
2804 IS_I915GM(dev_priv)))
cae5852d
ZN
2805#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2806#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2807
2808#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2809#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2810#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2811
50a0bc90 2812#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2813
1d3fe53b 2814#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
0c9b3715 2815
4f8036a2 2816#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
30568c45 2817#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
6e3b84d8 2818#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
86f3624b 2819#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
33b5bf82 2820#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
affa9354 2821
3bacde19 2822#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
eb805623 2823
6772ffe0 2824#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
1a3d1898
DG
2825/*
2826 * For now, anything with a GuC requires uCode loading, and then supports
2827 * command submission once loaded. But these are logically independent
2828 * properties, so we have separate macros to test them.
2829 */
3d810fbe 2830#define HAS_GUC(dev) (INTEL_INFO(dev)->has_guc)
1a3d1898
DG
2831#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2832#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
33a732f4 2833
53233f08 2834#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
a9ed33ca 2835
33e141ed 2836#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2837
17a303ec
PZ
2838#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2839#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2840#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2841#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2842#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2843#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2844#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2845#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2846#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2847#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2848#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2849#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2850
6e266956
TU
2851#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2852#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2853#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2854#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2855#define HAS_PCH_LPT_LP(dev_priv) \
2856 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2857#define HAS_PCH_LPT_H(dev_priv) \
2858 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2859#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2860#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2861#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2862#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2863
49cff963 2864#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2865
040d2baa 2866/* DPF == dynamic parity feature */
ca9c4523 2867#define HAS_L3_DPF(dev) (INTEL_INFO(dev)->has_l3_dpf)
50a0bc90
TU
2868#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2869 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2870
c8735b0c 2871#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2872#define GEN9_FREQ_SCALER 3
c8735b0c 2873
05394f39
CW
2874#include "i915_trace.h"
2875
48f112fe
CW
2876static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2877{
2878#ifdef CONFIG_INTEL_IOMMU
2879 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2880 return true;
2881#endif
2882 return false;
2883}
2884
1751fcf9
ML
2885extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2886extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2887
c033666a 2888int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2889 int enable_ppgtt);
0e4ca100 2890
39df9190
CW
2891bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2892
0673ad47 2893/* i915_drv.c */
d15d7538
ID
2894void __printf(3, 4)
2895__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2896 const char *fmt, ...);
2897
2898#define i915_report_error(dev_priv, fmt, ...) \
2899 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2900
c43b5634 2901#ifdef CONFIG_COMPAT
0d6aa60b
DA
2902extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2903 unsigned long arg);
c43b5634 2904#endif
efab0698
JN
2905extern const struct dev_pm_ops i915_pm_ops;
2906
2907extern int i915_driver_load(struct pci_dev *pdev,
2908 const struct pci_device_id *ent);
2909extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2910extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2911extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2912extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2913extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2914extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2915extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2916extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2917extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2918extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2919int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2920
77913b39 2921/* intel_hotplug.c */
91d14251
TU
2922void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2923 u32 pin_mask, u32 long_mask);
77913b39
JN
2924void intel_hpd_init(struct drm_i915_private *dev_priv);
2925void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2926void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2927bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2928bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2929void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2930
1da177e4 2931/* i915_irq.c */
26a02b8f
CW
2932static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2933{
2934 unsigned long delay;
2935
2936 if (unlikely(!i915.enable_hangcheck))
2937 return;
2938
2939 /* Don't continually defer the hangcheck so that it is always run at
2940 * least once after work has been scheduled on any ring. Otherwise,
2941 * we will ignore a hung ring if a second ring is kept busy.
2942 */
2943
2944 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2945 queue_delayed_work(system_long_wq,
2946 &dev_priv->gpu_error.hangcheck_work, delay);
2947}
2948
58174462 2949__printf(3, 4)
c033666a
CW
2950void i915_handle_error(struct drm_i915_private *dev_priv,
2951 u32 engine_mask,
58174462 2952 const char *fmt, ...);
1da177e4 2953
b963291c 2954extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2955int intel_irq_install(struct drm_i915_private *dev_priv);
2956void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2957
dc97997a
CW
2958extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2959extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2960 bool restore_forcewake);
dc97997a 2961extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2962extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2963extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2964extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2965extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2966 bool restore);
48c1026a 2967const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2968void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2969 enum forcewake_domains domains);
59bad947 2970void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2971 enum forcewake_domains domains);
a6111f7b
CW
2972/* Like above but the caller must manage the uncore.lock itself.
2973 * Must be used with I915_READ_FW and friends.
2974 */
2975void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2976 enum forcewake_domains domains);
2977void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2978 enum forcewake_domains domains);
3accaf7e
MK
2979u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2980
59bad947 2981void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 2982
1758b90e
CW
2983int intel_wait_for_register(struct drm_i915_private *dev_priv,
2984 i915_reg_t reg,
2985 const u32 mask,
2986 const u32 value,
2987 const unsigned long timeout_ms);
2988int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2989 i915_reg_t reg,
2990 const u32 mask,
2991 const u32 value,
2992 const unsigned long timeout_ms);
2993
0ad35fed
ZW
2994static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2995{
2996 return dev_priv->gvt.initialized;
2997}
2998
c033666a 2999static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3000{
c033666a 3001 return dev_priv->vgpu.active;
cf9d2890 3002}
b1f14ad0 3003
7c463586 3004void
50227e1c 3005i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3006 u32 status_mask);
7c463586
KP
3007
3008void
50227e1c 3009i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3010 u32 status_mask);
7c463586 3011
f8b79e58
ID
3012void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3013void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3014void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3015 uint32_t mask,
3016 uint32_t bits);
fbdedaea
VS
3017void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3018 uint32_t interrupt_mask,
3019 uint32_t enabled_irq_mask);
3020static inline void
3021ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3022{
3023 ilk_update_display_irq(dev_priv, bits, bits);
3024}
3025static inline void
3026ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3027{
3028 ilk_update_display_irq(dev_priv, bits, 0);
3029}
013d3752
VS
3030void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3031 enum pipe pipe,
3032 uint32_t interrupt_mask,
3033 uint32_t enabled_irq_mask);
3034static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3035 enum pipe pipe, uint32_t bits)
3036{
3037 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3038}
3039static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3040 enum pipe pipe, uint32_t bits)
3041{
3042 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3043}
47339cd9
DV
3044void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3045 uint32_t interrupt_mask,
3046 uint32_t enabled_irq_mask);
14443261
VS
3047static inline void
3048ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3049{
3050 ibx_display_interrupt_update(dev_priv, bits, bits);
3051}
3052static inline void
3053ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3054{
3055 ibx_display_interrupt_update(dev_priv, bits, 0);
3056}
3057
673a394b 3058/* i915_gem.c */
673a394b
EA
3059int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
3061int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3062 struct drm_file *file_priv);
3063int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3064 struct drm_file *file_priv);
3065int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3066 struct drm_file *file_priv);
de151cf6
JB
3067int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3068 struct drm_file *file_priv);
673a394b
EA
3069int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3070 struct drm_file *file_priv);
3071int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3072 struct drm_file *file_priv);
3073int i915_gem_execbuffer(struct drm_device *dev, void *data,
3074 struct drm_file *file_priv);
76446cac
JB
3075int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3076 struct drm_file *file_priv);
673a394b
EA
3077int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3078 struct drm_file *file_priv);
199adf40
BW
3079int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3080 struct drm_file *file);
3081int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3082 struct drm_file *file);
673a394b
EA
3083int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3084 struct drm_file *file_priv);
3ef94daa
CW
3085int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3086 struct drm_file *file_priv);
673a394b
EA
3087int i915_gem_set_tiling(struct drm_device *dev, void *data,
3088 struct drm_file *file_priv);
3089int i915_gem_get_tiling(struct drm_device *dev, void *data,
3090 struct drm_file *file_priv);
72778cb2 3091void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3092int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file);
5a125c3c
EA
3094int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
23ba4fd0
BW
3096int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
d64aa096
ID
3098void i915_gem_load_init(struct drm_device *dev);
3099void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 3100void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3101int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3102int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3103
42dcedd4
CW
3104void *i915_gem_object_alloc(struct drm_device *dev);
3105void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3106void i915_gem_object_init(struct drm_i915_gem_object *obj,
3107 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 3108struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 3109 size_t size);
ea70299d
DG
3110struct drm_i915_gem_object *i915_gem_object_create_from_data(
3111 struct drm_device *dev, const void *data, size_t size);
b1f788c6 3112void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3113void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3114
058d88c4 3115struct i915_vma * __must_check
ec7adb6e
JL
3116i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3117 const struct i915_ggtt_view *view,
91b2db6f 3118 u64 size,
2ffffd0f
CW
3119 u64 alignment,
3120 u64 flags);
fe14d5f4
TU
3121
3122int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3123 u32 flags);
d0710abb 3124void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 3125int __must_check i915_vma_unbind(struct i915_vma *vma);
b1f788c6
CW
3126void i915_vma_close(struct i915_vma *vma);
3127void i915_vma_destroy(struct i915_vma *vma);
aa653a68
CW
3128
3129int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 3130int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 3131void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 3132void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3133
37e680a1 3134int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
3135
3136static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 3137{
ee286370
CW
3138 return sg->length >> PAGE_SHIFT;
3139}
67d5a50c 3140
033908ae
DG
3141struct page *
3142i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3143
341be1cd
CW
3144static inline dma_addr_t
3145i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3146{
3147 if (n < obj->get_page.last) {
3148 obj->get_page.sg = obj->pages->sgl;
3149 obj->get_page.last = 0;
3150 }
3151
3152 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3153 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3154 if (unlikely(sg_is_chain(obj->get_page.sg)))
3155 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3156 }
3157
3158 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3159}
3160
ee286370
CW
3161static inline struct page *
3162i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 3163{
ee286370
CW
3164 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3165 return NULL;
67d5a50c 3166
ee286370
CW
3167 if (n < obj->get_page.last) {
3168 obj->get_page.sg = obj->pages->sgl;
3169 obj->get_page.last = 0;
3170 }
67d5a50c 3171
ee286370
CW
3172 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3173 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3174 if (unlikely(sg_is_chain(obj->get_page.sg)))
3175 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3176 }
67d5a50c 3177
ee286370 3178 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 3179}
ee286370 3180
a5570178
CW
3181static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3182{
3183 BUG_ON(obj->pages == NULL);
3184 obj->pages_pin_count++;
3185}
0a798eb9 3186
a5570178
CW
3187static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3188{
3189 BUG_ON(obj->pages_pin_count == 0);
3190 obj->pages_pin_count--;
3191}
3192
d31d7cb1
CW
3193enum i915_map_type {
3194 I915_MAP_WB = 0,
3195 I915_MAP_WC,
3196};
3197
0a798eb9
CW
3198/**
3199 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3200 * @obj - the object to map into kernel address space
d31d7cb1 3201 * @type - the type of mapping, used to select pgprot_t
0a798eb9
CW
3202 *
3203 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3204 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3205 * the kernel address space. Based on the @type of mapping, the PTE will be
3206 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3207 *
8305216f
DG
3208 * The caller must hold the struct_mutex, and is responsible for calling
3209 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3210 *
8305216f
DG
3211 * Returns the pointer through which to access the mapped object, or an
3212 * ERR_PTR() on error.
0a798eb9 3213 */
d31d7cb1
CW
3214void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3215 enum i915_map_type type);
0a798eb9
CW
3216
3217/**
3218 * i915_gem_object_unpin_map - releases an earlier mapping
3219 * @obj - the object to unmap
3220 *
3221 * After pinning the object and mapping its pages, once you are finished
3222 * with your access, call i915_gem_object_unpin_map() to release the pin
3223 * upon the mapping. Once the pin count reaches zero, that mapping may be
3224 * removed.
3225 *
3226 * The caller must hold the struct_mutex.
3227 */
3228static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3229{
3230 lockdep_assert_held(&obj->base.dev->struct_mutex);
3231 i915_gem_object_unpin_pages(obj);
3232}
3233
43394c7d
CW
3234int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3235 unsigned int *needs_clflush);
3236int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3237 unsigned int *needs_clflush);
3238#define CLFLUSH_BEFORE 0x1
3239#define CLFLUSH_AFTER 0x2
3240#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3241
3242static inline void
3243i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3244{
3245 i915_gem_object_unpin_pages(obj);
3246}
3247
54cf91dc 3248int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3249void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3250 struct drm_i915_gem_request *req,
3251 unsigned int flags);
ff72145b
DA
3252int i915_gem_dumb_create(struct drm_file *file_priv,
3253 struct drm_device *dev,
3254 struct drm_mode_create_dumb *args);
da6b51d0
DA
3255int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3256 uint32_t handle, uint64_t *offset);
4cc69075 3257int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3258
3259void i915_gem_track_fb(struct drm_i915_gem_object *old,
3260 struct drm_i915_gem_object *new,
3261 unsigned frontbuffer_bits);
3262
fca26bb4 3263int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3264
8d9fc7fd 3265struct drm_i915_gem_request *
0bc40be8 3266i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3267
67d97da3 3268void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3269
1f83fee0
DV
3270static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3271{
8af29b0c 3272 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3273}
3274
8af29b0c 3275static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3276{
8af29b0c 3277 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3278}
3279
8af29b0c 3280static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3281{
8af29b0c 3282 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3283}
3284
3285static inline u32 i915_reset_count(struct i915_gpu_error *error)
3286{
8af29b0c 3287 return READ_ONCE(error->reset_count);
1f83fee0 3288}
a71d8d94 3289
821ed7df
CW
3290void i915_gem_reset(struct drm_i915_private *dev_priv);
3291void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
000433b6 3292bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3293int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
3294int __must_check i915_gem_init_hw(struct drm_device *dev);
3295void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3296void i915_gem_cleanup_engines(struct drm_device *dev);
dcff85c8 3297int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3298 unsigned int flags);
45c5f202 3299int __must_check i915_gem_suspend(struct drm_device *dev);
5ab57c70 3300void i915_gem_resume(struct drm_device *dev);
de151cf6 3301int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3302int __must_check
2e2f351d
CW
3303i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3304 bool readonly);
3305int __must_check
2021746e
CW
3306i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3307 bool write);
3308int __must_check
dabdfe02 3309i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3310struct i915_vma * __must_check
2da3b9b9
CW
3311i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3312 u32 alignment,
e6617330 3313 const struct i915_ggtt_view *view);
058d88c4 3314void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3315int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3316 int align);
b29c19b6 3317int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3318void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3319
a9f1481f
CW
3320u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3321 int tiling_mode);
3322u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
ad1a7d20 3323 int tiling_mode, bool fenced);
467cffba 3324
e4ffd173
CW
3325int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3326 enum i915_cache_level cache_level);
3327
1286ff73
DV
3328struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3329 struct dma_buf *dma_buf);
3330
3331struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3332 struct drm_gem_object *gem_obj, int flags);
3333
fe14d5f4 3334struct i915_vma *
ec7adb6e 3335i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3336 struct i915_address_space *vm,
3337 const struct i915_ggtt_view *view);
fe14d5f4 3338
accfef2e
BW
3339struct i915_vma *
3340i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
058d88c4
CW
3341 struct i915_address_space *vm,
3342 const struct i915_ggtt_view *view);
5c2abbea 3343
841cd773
DV
3344static inline struct i915_hw_ppgtt *
3345i915_vm_to_ppgtt(struct i915_address_space *vm)
3346{
841cd773
DV
3347 return container_of(vm, struct i915_hw_ppgtt, base);
3348}
3349
058d88c4
CW
3350static inline struct i915_vma *
3351i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3352 const struct i915_ggtt_view *view)
a70a3148 3353{
058d88c4 3354 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
a70a3148
BW
3355}
3356
058d88c4
CW
3357static inline unsigned long
3358i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3359 const struct i915_ggtt_view *view)
e6617330 3360{
bde13ebd 3361 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
e6617330 3362}
b287110e 3363
41a36b73 3364/* i915_gem_fence.c */
49ef5294
CW
3365int __must_check i915_vma_get_fence(struct i915_vma *vma);
3366int __must_check i915_vma_put_fence(struct i915_vma *vma);
3367
3368/**
3369 * i915_vma_pin_fence - pin fencing state
3370 * @vma: vma to pin fencing for
3371 *
3372 * This pins the fencing state (whether tiled or untiled) to make sure the
3373 * vma (and its object) is ready to be used as a scanout target. Fencing
3374 * status must be synchronize first by calling i915_vma_get_fence():
3375 *
3376 * The resulting fence pin reference must be released again with
3377 * i915_vma_unpin_fence().
3378 *
3379 * Returns:
3380 *
3381 * True if the vma has a fence, false otherwise.
3382 */
3383static inline bool
3384i915_vma_pin_fence(struct i915_vma *vma)
3385{
3386 if (vma->fence) {
3387 vma->fence->pin_count++;
3388 return true;
3389 } else
3390 return false;
3391}
41a36b73 3392
49ef5294
CW
3393/**
3394 * i915_vma_unpin_fence - unpin fencing state
3395 * @vma: vma to unpin fencing for
3396 *
3397 * This releases the fence pin reference acquired through
3398 * i915_vma_pin_fence. It will handle both objects with and without an
3399 * attached fence correctly, callers do not need to distinguish this.
3400 */
3401static inline void
3402i915_vma_unpin_fence(struct i915_vma *vma)
3403{
3404 if (vma->fence) {
3405 GEM_BUG_ON(vma->fence->pin_count <= 0);
3406 vma->fence->pin_count--;
3407 }
3408}
41a36b73
DV
3409
3410void i915_gem_restore_fences(struct drm_device *dev);
3411
7f96ecaf
DV
3412void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3413void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3414void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3415
254f965c 3416/* i915_gem_context.c */
8245be31 3417int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3418void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3419void i915_gem_context_fini(struct drm_device *dev);
e422b888 3420int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3421void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3422int i915_switch_context(struct drm_i915_gem_request *req);
945657b4 3423int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
dce3271b 3424void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3425struct drm_i915_gem_object *
3426i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
c8c35799
ZW
3427struct i915_gem_context *
3428i915_gem_context_create_gvt(struct drm_device *dev);
ca585b5d
CW
3429
3430static inline struct i915_gem_context *
3431i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3432{
3433 struct i915_gem_context *ctx;
3434
091387c1 3435 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3436
3437 ctx = idr_find(&file_priv->context_idr, id);
3438 if (!ctx)
3439 return ERR_PTR(-ENOENT);
3440
3441 return ctx;
3442}
3443
9a6feaf0
CW
3444static inline struct i915_gem_context *
3445i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3446{
691e6415 3447 kref_get(&ctx->ref);
9a6feaf0 3448 return ctx;
dce3271b
MK
3449}
3450
9a6feaf0 3451static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3452{
091387c1 3453 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3454 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3455}
3456
e2efd130 3457static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3fac8978 3458{
821d66dd 3459 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3460}
3461
84624813
BW
3462int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3463 struct drm_file *file);
3464int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3465 struct drm_file *file);
c9dc0f35
CW
3466int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3467 struct drm_file *file_priv);
3468int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3469 struct drm_file *file_priv);
d538704b
CW
3470int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3471 struct drm_file *file);
1286ff73 3472
679845ed 3473/* i915_gem_evict.c */
e522ac23 3474int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3475 u64 min_size, u64 alignment,
679845ed 3476 unsigned cache_level,
2ffffd0f 3477 u64 start, u64 end,
1ec9e26d 3478 unsigned flags);
506a8e87 3479int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3480int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3481
0260c420 3482/* belongs in i915_gem_gtt.h */
c033666a 3483static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3484{
600f4368 3485 wmb();
c033666a 3486 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3487 intel_gtt_chipset_flush();
3488}
246cbfb5 3489
9797fbfb 3490/* i915_gem_stolen.c */
d713fd49
PZ
3491int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3492 struct drm_mm_node *node, u64 size,
3493 unsigned alignment);
a9da512b
PZ
3494int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3495 struct drm_mm_node *node, u64 size,
3496 unsigned alignment, u64 start,
3497 u64 end);
d713fd49
PZ
3498void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3499 struct drm_mm_node *node);
9797fbfb
CW
3500int i915_gem_init_stolen(struct drm_device *dev);
3501void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3502struct drm_i915_gem_object *
3503i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3504struct drm_i915_gem_object *
3505i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3506 u32 stolen_offset,
3507 u32 gtt_offset,
3508 u32 size);
9797fbfb 3509
be6a0376
DV
3510/* i915_gem_shrinker.c */
3511unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3512 unsigned long target,
be6a0376
DV
3513 unsigned flags);
3514#define I915_SHRINK_PURGEABLE 0x1
3515#define I915_SHRINK_UNBOUND 0x2
3516#define I915_SHRINK_BOUND 0x4
5763ff04 3517#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3518#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3519unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3520void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3521void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3522
3523
673a394b 3524/* i915_gem_tiling.c */
2c1792a1 3525static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3526{
091387c1 3527 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3528
3529 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3530 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3531}
3532
2017263e 3533/* i915_debugfs.c */
f8c168fa 3534#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3535int i915_debugfs_register(struct drm_i915_private *dev_priv);
3536void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3537int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3538void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3539#else
8d35acba
CW
3540static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3541static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3542static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3543{ return 0; }
ce5e2ac1 3544static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3545#endif
84734a04
MK
3546
3547/* i915_gpu_error.c */
98a2f411
CW
3548#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3549
edc3d884
MK
3550__printf(2, 3)
3551void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3552int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3553 const struct i915_error_state_file_priv *error);
4dc955f7 3554int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3555 struct drm_i915_private *i915,
4dc955f7
MK
3556 size_t count, loff_t pos);
3557static inline void i915_error_state_buf_release(
3558 struct drm_i915_error_state_buf *eb)
3559{
3560 kfree(eb->buf);
3561}
c033666a
CW
3562void i915_capture_error_state(struct drm_i915_private *dev_priv,
3563 u32 engine_mask,
58174462 3564 const char *error_msg);
84734a04
MK
3565void i915_error_state_get(struct drm_device *dev,
3566 struct i915_error_state_file_priv *error_priv);
3567void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3568void i915_destroy_error_state(struct drm_device *dev);
3569
98a2f411
CW
3570#else
3571
3572static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3573 u32 engine_mask,
3574 const char *error_msg)
3575{
3576}
3577
3578static inline void i915_destroy_error_state(struct drm_device *dev)
3579{
3580}
3581
3582#endif
3583
0a4cd7c8 3584const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3585
351e3db2 3586/* i915_cmd_parser.c */
1ca3712c 3587int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3588void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3589void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3590bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3591int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3592 struct drm_i915_gem_object *batch_obj,
3593 struct drm_i915_gem_object *shadow_batch_obj,
3594 u32 batch_start_offset,
3595 u32 batch_len,
3596 bool is_master);
351e3db2 3597
317c35d1
JB
3598/* i915_suspend.c */
3599extern int i915_save_state(struct drm_device *dev);
3600extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3601
0136db58 3602/* i915_sysfs.c */
694c2828
DW
3603void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3604void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3605
f899fc64
CW
3606/* intel_i2c.c */
3607extern int intel_setup_gmbus(struct drm_device *dev);
3608extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3609extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3610 unsigned int pin);
3bd7d909 3611
0184df46
JN
3612extern struct i2c_adapter *
3613intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3614extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3615extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3616static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3617{
3618 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3619}
f899fc64
CW
3620extern void intel_i2c_reset(struct drm_device *dev);
3621
8b8e1a89 3622/* intel_bios.c */
98f3a1dc 3623int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3624bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3625bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3626bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3627bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3628bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3629bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3630bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3631bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3632 enum port port);
8b8e1a89 3633
3b617967 3634/* intel_opregion.c */
44834a67 3635#ifdef CONFIG_ACPI
6f9f4b7a 3636extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3637extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3638extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3639extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3640extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3641 bool enable);
6f9f4b7a 3642extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3643 pci_power_t state);
6f9f4b7a 3644extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3645#else
6f9f4b7a 3646static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3647static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3648static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3649static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3650{
3651}
9c4b0a68
JN
3652static inline int
3653intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3654{
3655 return 0;
3656}
ecbc5cf3 3657static inline int
6f9f4b7a 3658intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3659{
3660 return 0;
3661}
6f9f4b7a 3662static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3663{
3664 return -ENODEV;
3665}
65e082c9 3666#endif
8ee1c3db 3667
723bfd70
JB
3668/* intel_acpi.c */
3669#ifdef CONFIG_ACPI
3670extern void intel_register_dsm_handler(void);
3671extern void intel_unregister_dsm_handler(void);
3672#else
3673static inline void intel_register_dsm_handler(void) { return; }
3674static inline void intel_unregister_dsm_handler(void) { return; }
3675#endif /* CONFIG_ACPI */
3676
94b4f3ba
CW
3677/* intel_device_info.c */
3678static inline struct intel_device_info *
3679mkwrite_device_info(struct drm_i915_private *dev_priv)
3680{
3681 return (struct intel_device_info *)&dev_priv->info;
3682}
3683
3684void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3685void intel_device_info_dump(struct drm_i915_private *dev_priv);
3686
79e53945 3687/* modesetting */
f817586c 3688extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3689extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3690extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3691extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3692extern int intel_connector_register(struct drm_connector *);
c191eca1 3693extern void intel_connector_unregister(struct drm_connector *);
28d52043 3694extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3695extern void intel_display_resume(struct drm_device *dev);
44cec740 3696extern void i915_redisable_vga(struct drm_device *dev);
04098753 3697extern void i915_redisable_vga_power_on(struct drm_device *dev);
91d14251 3698extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
dde86e2d 3699extern void intel_init_pch_refclk(struct drm_device *dev);
dc97997a 3700extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
5209b1f4
ID
3701extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3702 bool enable);
3bad0781 3703
c0c7babc
BW
3704int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3705 struct drm_file *file);
575155a9 3706
6ef3d427 3707/* overlay */
c033666a
CW
3708extern struct intel_overlay_error_state *
3709intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3710extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3711 struct intel_overlay_error_state *error);
c4a1d9e4 3712
c033666a
CW
3713extern struct intel_display_error_state *
3714intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3715extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3716 struct drm_device *dev,
3717 struct intel_display_error_state *error);
6ef3d427 3718
151a49d0
TR
3719int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3720int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3721
3722/* intel_sideband.c */
707b6e3d
D
3723u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3724void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3725u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3726u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3727void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3728u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3729void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3730u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3731void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3732u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3733void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3734u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3735void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3736u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3737 enum intel_sbi_destination destination);
3738void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3739 enum intel_sbi_destination destination);
e9fe51c6
SK
3740u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3741void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3742
b7fa22d8
ACO
3743/* intel_dpio_phy.c */
3744void chv_set_phy_signal_level(struct intel_encoder *encoder,
3745 u32 deemph_reg_value, u32 margin_reg_value,
3746 bool uniq_trans_scale);
844b2f9a
ACO
3747void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3748 bool reset);
419b1b7a 3749void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3750void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3751void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3752void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3753
53d98725
ACO
3754void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3755 u32 demph_reg_value, u32 preemph_reg_value,
3756 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3757void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3758void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3759void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3760
616bc820
VS
3761int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3762int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3763
0b274481
BW
3764#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3765#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3766
3767#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3768#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3769#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3770#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3771
3772#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3773#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3774#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3775#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3776
698b3135
CW
3777/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3778 * will be implemented using 2 32-bit writes in an arbitrary order with
3779 * an arbitrary delay between them. This can cause the hardware to
3780 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3781 * machine death. For this reason we do not support I915_WRITE64, or
3782 * dev_priv->uncore.funcs.mmio_writeq.
3783 *
3784 * When reading a 64-bit value as two 32-bit values, the delay may cause
3785 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3786 * occasionally a 64-bit register does not actualy support a full readq
3787 * and must be read using two 32-bit reads.
3788 *
3789 * You have been warned.
698b3135 3790 */
0b274481 3791#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3792
50877445 3793#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3794 u32 upper, lower, old_upper, loop = 0; \
3795 upper = I915_READ(upper_reg); \
ee0a227b 3796 do { \
acd29f7b 3797 old_upper = upper; \
ee0a227b 3798 lower = I915_READ(lower_reg); \
acd29f7b
CW
3799 upper = I915_READ(upper_reg); \
3800 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3801 (u64)upper << 32 | lower; })
50877445 3802
cae5852d
ZN
3803#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3804#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3805
75aa3f63
VS
3806#define __raw_read(x, s) \
3807static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3808 i915_reg_t reg) \
75aa3f63 3809{ \
f0f59a00 3810 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3811}
3812
3813#define __raw_write(x, s) \
3814static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3815 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3816{ \
f0f59a00 3817 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3818}
3819__raw_read(8, b)
3820__raw_read(16, w)
3821__raw_read(32, l)
3822__raw_read(64, q)
3823
3824__raw_write(8, b)
3825__raw_write(16, w)
3826__raw_write(32, l)
3827__raw_write(64, q)
3828
3829#undef __raw_read
3830#undef __raw_write
3831
a6111f7b 3832/* These are untraced mmio-accessors that are only valid to be used inside
351c3b53 3833 * critical sections inside IRQ handlers where forcewake is explicitly
a6111f7b
CW
3834 * controlled.
3835 * Think twice, and think again, before using these.
3836 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3837 * intel_uncore_forcewake_irqunlock().
3838 */
75aa3f63
VS
3839#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3840#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3841#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3842#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3843
55bc60db
VS
3844/* "Broadcast RGB" property */
3845#define INTEL_BROADCAST_RGB_AUTO 0
3846#define INTEL_BROADCAST_RGB_FULL 1
3847#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3848
f0f59a00 3849static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3850{
666a4537 3851 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3852 return VLV_VGACNTRL;
92e23b99
SJ
3853 else if (INTEL_INFO(dev)->gen >= 5)
3854 return CPU_VGACNTRL;
766aa1c4
VS
3855 else
3856 return VGACNTRL;
3857}
3858
df97729f
ID
3859static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3860{
3861 unsigned long j = msecs_to_jiffies(m);
3862
3863 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3864}
3865
7bd0e226
DV
3866static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3867{
3868 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3869}
3870
df97729f
ID
3871static inline unsigned long
3872timespec_to_jiffies_timeout(const struct timespec *value)
3873{
3874 unsigned long j = timespec_to_jiffies(value);
3875
3876 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3877}
3878
dce56b3c
PZ
3879/*
3880 * If you need to wait X milliseconds between events A and B, but event B
3881 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3882 * when event A happened, then just before event B you call this function and
3883 * pass the timestamp as the first argument, and X as the second argument.
3884 */
3885static inline void
3886wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3887{
ec5e0cfb 3888 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3889
3890 /*
3891 * Don't re-read the value of "jiffies" every time since it may change
3892 * behind our back and break the math.
3893 */
3894 tmp_jiffies = jiffies;
3895 target_jiffies = timestamp_jiffies +
3896 msecs_to_jiffies_timeout(to_wait_ms);
3897
3898 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3899 remaining_jiffies = target_jiffies - tmp_jiffies;
3900 while (remaining_jiffies)
3901 remaining_jiffies =
3902 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3903 }
3904}
221fe799
CW
3905
3906static inline bool
3907__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3908{
f69a02c9
CW
3909 struct intel_engine_cs *engine = req->engine;
3910
7ec2c73b
CW
3911 /* Before we do the heavier coherent read of the seqno,
3912 * check the value (hopefully) in the CPU cacheline.
3913 */
3914 if (i915_gem_request_completed(req))
3915 return true;
3916
688e6c72
CW
3917 /* Ensure our read of the seqno is coherent so that we
3918 * do not "miss an interrupt" (i.e. if this is the last
3919 * request and the seqno write from the GPU is not visible
3920 * by the time the interrupt fires, we will see that the
3921 * request is incomplete and go back to sleep awaiting
3922 * another interrupt that will never come.)
3923 *
3924 * Strictly, we only need to do this once after an interrupt,
3925 * but it is easier and safer to do it every time the waiter
3926 * is woken.
3927 */
3d5564e9 3928 if (engine->irq_seqno_barrier &&
dbd6ef29 3929 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3930 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3931 struct task_struct *tsk;
3932
3d5564e9
CW
3933 /* The ordering of irq_posted versus applying the barrier
3934 * is crucial. The clearing of the current irq_posted must
3935 * be visible before we perform the barrier operation,
3936 * such that if a subsequent interrupt arrives, irq_posted
3937 * is reasserted and our task rewoken (which causes us to
3938 * do another __i915_request_irq_complete() immediately
3939 * and reapply the barrier). Conversely, if the clear
3940 * occurs after the barrier, then an interrupt that arrived
3941 * whilst we waited on the barrier would not trigger a
3942 * barrier on the next pass, and the read may not see the
3943 * seqno update.
3944 */
f69a02c9 3945 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3946
3947 /* If we consume the irq, but we are no longer the bottom-half,
3948 * the real bottom-half may not have serialised their own
3949 * seqno check with the irq-barrier (i.e. may have inspected
3950 * the seqno before we believe it coherent since they see
3951 * irq_posted == false but we are still running).
3952 */
3953 rcu_read_lock();
dbd6ef29 3954 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3955 if (tsk && tsk != current)
3956 /* Note that if the bottom-half is changed as we
3957 * are sending the wake-up, the new bottom-half will
3958 * be woken by whomever made the change. We only have
3959 * to worry about when we steal the irq-posted for
3960 * ourself.
3961 */
3962 wake_up_process(tsk);
3963 rcu_read_unlock();
3964
7ec2c73b
CW
3965 if (i915_gem_request_completed(req))
3966 return true;
3967 }
688e6c72 3968
688e6c72
CW
3969 return false;
3970}
3971
0b1de5d5
CW
3972void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3973bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3974
c58305af
CW
3975/* i915_mm.c */
3976int remap_io_mapping(struct vm_area_struct *vma,
3977 unsigned long addr, unsigned long pfn, unsigned long size,
3978 struct io_mapping *iomap);
3979
4b30cb23
CW
3980#define ptr_mask_bits(ptr) ({ \
3981 unsigned long __v = (unsigned long)(ptr); \
3982 (typeof(ptr))(__v & PAGE_MASK); \
3983})
3984
d31d7cb1
CW
3985#define ptr_unpack_bits(ptr, bits) ({ \
3986 unsigned long __v = (unsigned long)(ptr); \
3987 (bits) = __v & ~PAGE_MASK; \
3988 (typeof(ptr))(__v & PAGE_MASK); \
3989})
3990
3991#define ptr_pack_bits(ptr, bits) \
3992 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3993
78ef2d9a
CW
3994#define fetch_and_zero(ptr) ({ \
3995 typeof(*ptr) __T = *(ptr); \
3996 *(ptr) = (typeof(*ptr))0; \
3997 __T; \
3998})
3999
1da177e4 4000#endif