]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: rework IS_*_GT* macros
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
91 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
0351b939
TU
106 break; \
107 } \
108 cpu_relax(); \
18f4b843
TU
109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
0351b939 117 } \
18f4b843
TU
118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
129 ret__; \
130})
131
939cf46c
TU
132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 140
49938ac4
JN
141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
021357ac 143
79e53945
JB
144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
79e53945 153
4726e0b0
SK
154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
068be561
DL
157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
4726e0b0 159
79e53945
JB
160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
6847d71b
PZ
165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
cca0502b 173 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
79e53945
JB
179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
dfba2e2d
SK
185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
72ffa333 187
79e53945
JB
188struct intel_framebuffer {
189 struct drm_framebuffer base;
05394f39 190 struct drm_i915_gem_object *obj;
2d7a215f 191 struct intel_rotation_info rot_info;
6687c906
VS
192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
79e53945
JB
202};
203
37811fcc
CW
204struct intel_fbdev {
205 struct drm_fb_helper helper;
8bcd4553 206 struct intel_framebuffer *fb;
058d88c4 207 struct i915_vma *vma;
43cee314 208 async_cookie_t cookie;
d978ef14 209 int preferred_bpp;
37811fcc 210};
79e53945 211
21d40d37 212struct intel_encoder {
4ef69c7a 213 struct drm_encoder base;
9a935856 214
6847d71b 215 enum intel_output_type type;
03cdc1d4 216 enum port port;
bc079e8b 217 unsigned int cloneable;
21d40d37 218 void (*hot_plug)(struct intel_encoder *);
7ae89233 219 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
fd6bbda9 222 void (*pre_pll_enable)(struct intel_encoder *,
5f88a9c6
VS
223 const struct intel_crtc_state *,
224 const struct drm_connector_state *);
fd6bbda9 225 void (*pre_enable)(struct intel_encoder *,
5f88a9c6
VS
226 const struct intel_crtc_state *,
227 const struct drm_connector_state *);
fd6bbda9 228 void (*enable)(struct intel_encoder *,
5f88a9c6
VS
229 const struct intel_crtc_state *,
230 const struct drm_connector_state *);
fd6bbda9 231 void (*disable)(struct intel_encoder *,
5f88a9c6
VS
232 const struct intel_crtc_state *,
233 const struct drm_connector_state *);
fd6bbda9 234 void (*post_disable)(struct intel_encoder *,
5f88a9c6
VS
235 const struct intel_crtc_state *,
236 const struct drm_connector_state *);
fd6bbda9 237 void (*post_pll_disable)(struct intel_encoder *,
5f88a9c6
VS
238 const struct intel_crtc_state *,
239 const struct drm_connector_state *);
f0947c37
DV
240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 244 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 245 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
045ac3b5 248 void (*get_config)(struct intel_encoder *,
5cec258b 249 struct intel_crtc_state *pipe_config);
62b69566
ACO
250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
f8aed700 259 int crtc_mask;
1d843f9d 260 enum hpd_pin hpd_pin;
79f255a0 261 enum intel_display_power_domain power_domain;
f1a3acea
PD
262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
79e53945
JB
264};
265
1d508706 266struct intel_panel {
dd06f90e 267 struct drm_display_mode *fixed_mode;
dc911f5b 268 struct drm_display_mode *alt_fixed_mode;
ec9ed197 269 struct drm_display_mode *downclock_mode;
58c68779
JN
270
271 /* backlight */
272 struct {
c91c9f32 273 bool present;
58c68779 274 u32 level;
6dda730e 275 u32 min;
7bd688cd 276 u32 max;
58c68779 277 bool enabled;
636baebf
JN
278 bool combination_mode; /* gen 2/4 only */
279 bool active_low_pwm;
32b421e7 280 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
281
282 /* PWM chip */
022e4e52
SK
283 bool util_pin_active_low; /* bxt+ */
284 u8 controller; /* bxt+ only */
b029e66f
SK
285 struct pwm_device *pwm;
286
58c68779 287 struct backlight_device *device;
ab656bb9 288
5507faeb
JN
289 /* Connector and platform specific backlight functions */
290 int (*setup)(struct intel_connector *connector, enum pipe pipe);
291 uint32_t (*get)(struct intel_connector *connector);
7d025e08
ML
292 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
293 void (*disable)(const struct drm_connector_state *conn_state);
294 void (*enable)(const struct intel_crtc_state *crtc_state,
295 const struct drm_connector_state *conn_state);
5507faeb
JN
296 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
297 uint32_t hz);
298 void (*power)(struct intel_connector *, bool enable);
299 } backlight;
1d508706
JN
300};
301
5daa55eb
ZW
302struct intel_connector {
303 struct drm_connector base;
9a935856
DV
304 /*
305 * The fixed encoder this connector is connected to.
306 */
df0e9248 307 struct intel_encoder *encoder;
9a935856 308
8e1b56a4
JN
309 /* ACPI device id for ACPI and driver cooperation */
310 u32 acpi_device_id;
311
f0947c37
DV
312 /* Reads out the current hw, returning true if the connector is enabled
313 * and active (i.e. dpms ON state). */
314 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
315
316 /* Panel info for eDP and LVDS */
317 struct intel_panel panel;
9cd300e0
JN
318
319 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
320 struct edid *edid;
beb60608 321 struct edid *detect_edid;
821450c6
EE
322
323 /* since POLL and HPD connectors may use the same HPD line keep the native
324 state of connector->polled in case hotplug storm detection changes it */
325 u8 polled;
0e32b39c
DA
326
327 void *port; /* store this opaque as its illegal to dereference it */
328
329 struct intel_dp *mst_port;
9301397a
MN
330
331 /* Work struct to schedule a uevent on link train failure */
332 struct work_struct modeset_retry_work;
5daa55eb
ZW
333};
334
11c1a9ec
ML
335struct intel_digital_connector_state {
336 struct drm_connector_state base;
337
338 enum hdmi_force_audio force_audio;
339 int broadcast_rgb;
340};
341
342#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
343
9e2c8475 344struct dpll {
80ad9206
VS
345 /* given values */
346 int n;
347 int m1, m2;
348 int p1, p2;
349 /* derived values */
350 int dot;
351 int vco;
352 int m;
353 int p;
9e2c8475 354};
80ad9206 355
de419ab6
ML
356struct intel_atomic_state {
357 struct drm_atomic_state base;
358
bb0f4aab
VS
359 struct {
360 /*
361 * Logical state of cdclk (used for all scaling, watermark,
362 * etc. calculations and checks). This is computed as if all
363 * enabled crtcs were active.
364 */
365 struct intel_cdclk_state logical;
366
367 /*
368 * Actual state of cdclk, can be different from the logical
369 * state only when all crtc's are DPMS off.
370 */
371 struct intel_cdclk_state actual;
372 } cdclk;
1a617b77 373
565602d7
ML
374 bool dpll_set, modeset;
375
8b4a7d05
MR
376 /*
377 * Does this transaction change the pipes that are active? This mask
378 * tracks which CRTC's have changed their active state at the end of
379 * the transaction (not counting the temporary disable during modesets).
380 * This mask should only be non-zero when intel_state->modeset is true,
381 * but the converse is not necessarily true; simply changing a mode may
382 * not flip the final active status of any CRTC's
383 */
384 unsigned int active_pipe_changes;
385
565602d7 386 unsigned int active_crtcs;
d305e061
VS
387 /* minimum acceptable cdclk for each pipe */
388 int min_cdclk[I915_MAX_PIPES];
565602d7 389
2c42e535 390 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
391
392 /*
393 * Current watermarks can't be trusted during hardware readout, so
394 * don't bother calculating intermediate watermarks.
395 */
396 bool skip_intermediate_wm;
98d39494
MR
397
398 /* Gen9+ only */
734fa01f 399 struct skl_wm_values wm_results;
c004a90b
CW
400
401 struct i915_sw_fence commit_ready;
eb955eee
CW
402
403 struct llist_node freed;
de419ab6
ML
404};
405
eeca778a 406struct intel_plane_state {
2b875c22 407 struct drm_plane_state base;
eeca778a 408 struct drm_rect clip;
be1e3415 409 struct i915_vma *vma;
32b7eeec 410
b63a16f6
VS
411 struct {
412 u32 offset;
413 int x, y;
414 } main;
8d970654
VS
415 struct {
416 u32 offset;
417 int x, y;
418 } aux;
b63a16f6 419
a0864d59
VS
420 /* plane control register */
421 u32 ctl;
422
be41e336
CK
423 /*
424 * scaler_id
425 * = -1 : not using a scaler
426 * >= 0 : using a scalers
427 *
428 * plane requiring a scaler:
429 * - During check_plane, its bit is set in
430 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 431 * update_scaler_plane.
be41e336
CK
432 * - scaler_id indicates the scaler it got assigned.
433 *
434 * plane doesn't require a scaler:
435 * - this can happen when scaling is no more required or plane simply
436 * got disabled.
437 * - During check_plane, corresponding bit is reset in
438 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 439 * update_scaler_plane.
be41e336
CK
440 */
441 int scaler_id;
818ed961
ML
442
443 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
444};
445
5724dbd1 446struct intel_initial_plane_config {
2d14030b 447 struct intel_framebuffer *fb;
49af449b 448 unsigned int tiling;
46f297fb
JB
449 int size;
450 u32 base;
451};
452
be41e336
CK
453#define SKL_MIN_SRC_W 8
454#define SKL_MAX_SRC_W 4096
455#define SKL_MIN_SRC_H 8
6156a456 456#define SKL_MAX_SRC_H 4096
be41e336
CK
457#define SKL_MIN_DST_W 8
458#define SKL_MAX_DST_W 4096
459#define SKL_MIN_DST_H 8
6156a456 460#define SKL_MAX_DST_H 4096
be41e336
CK
461
462struct intel_scaler {
be41e336
CK
463 int in_use;
464 uint32_t mode;
465};
466
467struct intel_crtc_scaler_state {
468#define SKL_NUM_SCALERS 2
469 struct intel_scaler scalers[SKL_NUM_SCALERS];
470
471 /*
472 * scaler_users: keeps track of users requesting scalers on this crtc.
473 *
474 * If a bit is set, a user is using a scaler.
475 * Here user can be a plane or crtc as defined below:
476 * bits 0-30 - plane (bit position is index from drm_plane_index)
477 * bit 31 - crtc
478 *
479 * Instead of creating a new index to cover planes and crtc, using
480 * existing drm_plane_index for planes which is well less than 31
481 * planes and bit 31 for crtc. This should be fine to cover all
482 * our platforms.
483 *
484 * intel_atomic_setup_scalers will setup available scalers to users
485 * requesting scalers. It will gracefully fail if request exceeds
486 * avilability.
487 */
488#define SKL_CRTC_INDEX 31
489 unsigned scaler_users;
490
491 /* scaler used by crtc for panel fitting purpose */
492 int scaler_id;
493};
494
1ed51de9
DV
495/* drm_mode->private_flags */
496#define I915_MODE_FLAG_INHERITED 1
497
4e0963c7
MR
498struct intel_pipe_wm {
499 struct intel_wm_level wm[5];
71f0a626 500 struct intel_wm_level raw_wm[5];
4e0963c7
MR
501 uint32_t linetime;
502 bool fbc_wm_enabled;
503 bool pipe_enabled;
504 bool sprites_enabled;
505 bool sprites_scaled;
506};
507
a62163e9 508struct skl_plane_wm {
4e0963c7
MR
509 struct skl_wm_level wm[8];
510 struct skl_wm_level trans_wm;
a62163e9
L
511};
512
513struct skl_pipe_wm {
514 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
515 uint32_t linetime;
516};
517
855c79f5
VS
518enum vlv_wm_level {
519 VLV_WM_LEVEL_PM2,
520 VLV_WM_LEVEL_PM5,
521 VLV_WM_LEVEL_DDR_DVFS,
522 NUM_VLV_WM_LEVELS,
523};
524
525struct vlv_wm_state {
114d7dc0
VS
526 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
527 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 528 uint8_t num_levels;
855c79f5
VS
529 bool cxsr;
530};
531
814e7f0b
VS
532struct vlv_fifo_state {
533 u16 plane[I915_MAX_PLANES];
534};
535
04548cba
VS
536enum g4x_wm_level {
537 G4X_WM_LEVEL_NORMAL,
538 G4X_WM_LEVEL_SR,
539 G4X_WM_LEVEL_HPLL,
540 NUM_G4X_WM_LEVELS,
541};
542
543struct g4x_wm_state {
544 struct g4x_pipe_wm wm;
545 struct g4x_sr_wm sr;
546 struct g4x_sr_wm hpll;
547 bool cxsr;
548 bool hpll_en;
549 bool fbc_en;
550};
551
e8f1f02e
MR
552struct intel_crtc_wm_state {
553 union {
554 struct {
555 /*
556 * Intermediate watermarks; these can be
557 * programmed immediately since they satisfy
558 * both the current configuration we're
559 * switching away from and the new
560 * configuration we're switching to.
561 */
562 struct intel_pipe_wm intermediate;
563
564 /*
565 * Optimal watermarks, programmed post-vblank
566 * when this state is committed.
567 */
568 struct intel_pipe_wm optimal;
569 } ilk;
570
571 struct {
572 /* gen9+ only needs 1-step wm programming */
573 struct skl_pipe_wm optimal;
ce0ba283 574 struct skl_ddb_entry ddb;
e8f1f02e 575 } skl;
855c79f5
VS
576
577 struct {
5012e604 578 /* "raw" watermarks (not inverted) */
114d7dc0 579 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
580 /* intermediate watermarks (inverted) */
581 struct vlv_wm_state intermediate;
855c79f5
VS
582 /* optimal watermarks (inverted) */
583 struct vlv_wm_state optimal;
814e7f0b
VS
584 /* display FIFO split */
585 struct vlv_fifo_state fifo_state;
855c79f5 586 } vlv;
04548cba
VS
587
588 struct {
589 /* "raw" watermarks */
590 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
591 /* intermediate watermarks */
592 struct g4x_wm_state intermediate;
593 /* optimal watermarks */
594 struct g4x_wm_state optimal;
595 } g4x;
e8f1f02e
MR
596 };
597
598 /*
599 * Platforms with two-step watermark programming will need to
600 * update watermark programming post-vblank to switch from the
601 * safe intermediate watermarks to the optimal final
602 * watermarks.
603 */
604 bool need_postvbl_update;
605};
606
5cec258b 607struct intel_crtc_state {
2d112de7
ACO
608 struct drm_crtc_state base;
609
bb760063
DV
610 /**
611 * quirks - bitfield with hw state readout quirks
612 *
613 * For various reasons the hw state readout code might not be able to
614 * completely faithfully read out the current state. These cases are
615 * tracked with quirk flags so that fastboot and state checker can act
616 * accordingly.
617 */
9953599b 618#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
619 unsigned long quirks;
620
cd202f69 621 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
622 bool update_pipe; /* can a fast modeset be performed? */
623 bool disable_cxsr;
caed361d 624 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 625 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 626 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 627
37327abd
VS
628 /* Pipe source size (ie. panel fitter input size)
629 * All planes will be positioned inside this space,
630 * and get clipped at the edges. */
631 int pipe_src_w, pipe_src_h;
632
a7d1b3f4
VS
633 /*
634 * Pipe pixel rate, adjusted for
635 * panel fitter/pipe scaler downscaling.
636 */
637 unsigned int pixel_rate;
638
5bfe2ac0
DV
639 /* Whether to set up the PCH/FDI. Note that we never allow sharing
640 * between pch encoders and cpu encoders. */
641 bool has_pch_encoder;
50f3b016 642
e43823ec
JB
643 /* Are we sending infoframes on the attached port */
644 bool has_infoframe;
645
3b117c8f 646 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
647 * pipe on Haswell and later (where we have a special eDP transcoder)
648 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
649 enum transcoder cpu_transcoder;
650
50f3b016
DV
651 /*
652 * Use reduced/limited/broadcast rbg range, compressing from the full
653 * range fed into the crtcs.
654 */
655 bool limited_color_range;
656
253c84c8
VS
657 /* Bitmask of encoder types (enum intel_output_type)
658 * driven by the pipe.
659 */
660 unsigned int output_types;
661
6897b4b5
DV
662 /* Whether we should send NULL infoframes. Required for audio. */
663 bool has_hdmi_sink;
664
9ed109a7
DV
665 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
666 * has_dp_encoder is set. */
667 bool has_audio;
668
d8b32247
DV
669 /*
670 * Enable dithering, used when the selected pipe bpp doesn't match the
671 * plane bpp.
672 */
965e0c48 673 bool dither;
f47709a9 674
611032bf
MN
675 /*
676 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
677 * compliance video pattern tests.
678 * Disable dither only if it is a compliance test request for
679 * 18bpp.
680 */
681 bool dither_force_disable;
682
f47709a9
DV
683 /* Controls for the clock computation, to override various stages. */
684 bool clock_set;
685
09ede541
DV
686 /* SDVO TV has a bunch of special case. To make multifunction encoders
687 * work correctly, we need to track this at runtime.*/
688 bool sdvo_tv_clock;
689
e29c22c0
DV
690 /*
691 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
692 * required. This is set in the 2nd loop of calling encoder's
693 * ->compute_config if the first pick doesn't work out.
694 */
695 bool bw_constrained;
696
f47709a9
DV
697 /* Settings for the intel dpll used on pretty much everything but
698 * haswell. */
80ad9206 699 struct dpll dpll;
f47709a9 700
8106ddbd
ACO
701 /* Selected dpll when shared or NULL. */
702 struct intel_shared_dpll *shared_dpll;
a43f6e0f 703
66e985c0
DV
704 /* Actual register state of the dpll, for shared dpll cross-checking. */
705 struct intel_dpll_hw_state dpll_hw_state;
706
47eacbab
VS
707 /* DSI PLL registers */
708 struct {
709 u32 ctrl, div;
710 } dsi_pll;
711
965e0c48 712 int pipe_bpp;
6cf86a5e 713 struct intel_link_m_n dp_m_n;
ff9a6750 714
439d7ac0
PB
715 /* m2_n2 for eDP downclock */
716 struct intel_link_m_n dp_m2_n2;
f769cd24 717 bool has_drrs;
439d7ac0 718
ff9a6750
DV
719 /*
720 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
721 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
722 * already multiplied by pixel_multiplier.
df92b1e6 723 */
ff9a6750
DV
724 int port_clock;
725
6cc5f341
DV
726 /* Used by SDVO (and if we ever fix it, HDMI). */
727 unsigned pixel_multiplier;
2dd24552 728
90a6b7b0
VS
729 uint8_t lane_count;
730
95a7a2ae
ID
731 /*
732 * Used by platforms having DP/HDMI PHY with programmable lane
733 * latency optimization.
734 */
735 uint8_t lane_lat_optim_mask;
736
2dd24552 737 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
738 struct {
739 u32 control;
740 u32 pgm_ratios;
68fc8742 741 u32 lvds_border_bits;
b074cec8
JB
742 } gmch_pfit;
743
744 /* Panel fitter placement and size for Ironlake+ */
745 struct {
746 u32 pos;
747 u32 size;
fd4daa9c 748 bool enabled;
fabf6e51 749 bool force_thru;
b074cec8 750 } pch_pfit;
33d29b14 751
ca3a0ff8 752 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 753 int fdi_lanes;
ca3a0ff8 754 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
755
756 bool ips_enabled;
6e644626 757 bool ips_force_disable;
cf532bb2 758
f51be2e0
PZ
759 bool enable_fbc;
760
cf532bb2 761 bool double_wide;
0e32b39c 762
0e32b39c 763 int pbn;
be41e336
CK
764
765 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
766
767 /* w/a for waiting 2 vblanks during crtc enable */
768 enum pipe hsw_workaround_pipe;
d21fbe87
MR
769
770 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
771 bool disable_lp_wm;
4e0963c7 772
e8f1f02e 773 struct intel_crtc_wm_state wm;
05dc698c
LL
774
775 /* Gamma mode programmed on the pipe */
776 uint32_t gamma_mode;
e9728bd8
VS
777
778 /* bitmask of visible planes (enum plane_id) */
779 u8 active_planes;
15953637
SS
780
781 /* HDMI scrambling status */
782 bool hdmi_scrambling;
783
784 /* HDMI High TMDS char rate ratio */
785 bool hdmi_high_tmds_clock_ratio;
60436fd4
SS
786
787 /* output format is YCBCR 4:2:0 */
788 bool ycbcr420;
b8cecdf5
DV
789};
790
79e53945
JB
791struct intel_crtc {
792 struct drm_crtc base;
80824003
JB
793 enum pipe pipe;
794 enum plane plane;
08a48469
DV
795 /*
796 * Whether the crtc and the connected output pipeline is active. Implies
797 * that crtc->enabled is set, i.e. the current mode configuration has
798 * some outputs connected to this crtc.
08a48469
DV
799 */
800 bool active;
652c393a 801 bool lowfreq_avail;
d97d7b48 802 u8 plane_ids_mask;
d8fc70b7 803 unsigned long long enabled_power_domains;
02e792fb 804 struct intel_overlay *overlay;
cda4b7d3 805
e506a0c6
DV
806 /* Display surface base address adjustement for pageflips. Note that on
807 * gen4+ this only adjusts up to a tile, offsets within a tile are
808 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 809 u32 dspaddr_offset;
2db3366b
PZ
810 int adjusted_x;
811 int adjusted_y;
e506a0c6 812
6e3c9717 813 struct intel_crtc_state *config;
b8cecdf5 814
8af29b0c
CW
815 /* global reset count when the last flip was submitted */
816 unsigned int reset_count;
5a21b665 817
8664281b
PZ
818 /* Access to these should be protected by dev_priv->irq_lock. */
819 bool cpu_fifo_underrun_disabled;
820 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
821
822 /* per-pipe watermark state */
823 struct {
824 /* watermarks currently being used */
4e0963c7
MR
825 union {
826 struct intel_pipe_wm ilk;
7eb4941f 827 struct vlv_wm_state vlv;
04548cba 828 struct g4x_wm_state g4x;
4e0963c7 829 } active;
0b2ae6d7 830 } wm;
8d7849db 831
80715b2f 832 int scanline_offset;
32b7eeec 833
eb120ef6
JB
834 struct {
835 unsigned start_vbl_count;
836 ktime_t start_vbl_time;
837 int min_vbl, max_vbl;
838 int scanline_start;
839 } debug;
85a62bf9 840
be41e336
CK
841 /* scalers available on this crtc */
842 int num_scalers;
79e53945
JB
843};
844
b840d907
JB
845struct intel_plane {
846 struct drm_plane base;
b14e5848
VS
847 u8 plane;
848 enum plane_id id;
b840d907 849 enum pipe pipe;
2d354c34 850 bool can_scale;
b840d907 851 int max_downscale;
a9ff8714 852 uint32_t frontbuffer_bit;
526682e9 853
cd5dcbf1
VS
854 struct {
855 u32 base, cntl, size;
856 } cursor;
857
8e7d688b
MR
858 /*
859 * NOTE: Do not place new plane state fields here (e.g., when adding
860 * new plane properties). New runtime state should now be placed in
2fde1391 861 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
862 */
863
282dbf9b 864 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
865 const struct intel_crtc_state *crtc_state,
866 const struct intel_plane_state *plane_state);
282dbf9b
VS
867 void (*disable_plane)(struct intel_plane *plane,
868 struct intel_crtc *crtc);
869 int (*check_plane)(struct intel_plane *plane,
061e4b8d 870 struct intel_crtc_state *crtc_state,
c59cb179 871 struct intel_plane_state *state);
b840d907
JB
872};
873
b445e3b0 874struct intel_watermark_params {
ae9400ca
TU
875 u16 fifo_size;
876 u16 max_wm;
877 u8 default_wm;
878 u8 guard_size;
879 u8 cacheline_size;
b445e3b0
ED
880};
881
882struct cxsr_latency {
c13fb778
TU
883 bool is_desktop : 1;
884 bool is_ddr3 : 1;
44a655ca
TU
885 u16 fsb_freq;
886 u16 mem_freq;
887 u16 display_sr;
888 u16 display_hpll_disable;
889 u16 cursor_sr;
890 u16 cursor_hpll_disable;
b445e3b0
ED
891};
892
de419ab6 893#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 894#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 895#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 896#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 897#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 898#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 899#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 900#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 901#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 902
f5bbfca3 903struct intel_hdmi {
f0f59a00 904 i915_reg_t hdmi_reg;
f5bbfca3 905 int ddc_bus;
b1ba124d
VS
906 struct {
907 enum drm_dp_dual_mode_type type;
908 int max_tmds_clock;
909 } dp_dual_mode;
f5bbfca3
ED
910 bool has_hdmi_sink;
911 bool has_audio;
abedc077 912 bool rgb_quant_range_selectable;
d8b4c43a 913 struct intel_connector *attached_connector;
f5bbfca3
ED
914};
915
0e32b39c 916struct intel_dp_mst_encoder;
b091cd92 917#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 918
fe3cd48d
R
919/*
920 * enum link_m_n_set:
921 * When platform provides two set of M_N registers for dp, we can
922 * program them and switch between them incase of DRRS.
923 * But When only one such register is provided, we have to program the
924 * required divider value on that registers itself based on the DRRS state.
925 *
926 * M1_N1 : Program dp_m_n on M1_N1 registers
927 * dp_m2_n2 on M2_N2 registers (If supported)
928 *
929 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
930 * M2_N2 registers are not supported
931 */
932
933enum link_m_n_set {
934 /* Sets the m1_n1 and m2_n2 */
935 M1_N1 = 0,
936 M2_N2
937};
938
c1617abc
MN
939struct intel_dp_compliance_data {
940 unsigned long edid;
611032bf
MN
941 uint8_t video_pattern;
942 uint16_t hdisplay, vdisplay;
943 uint8_t bpc;
c1617abc
MN
944};
945
946struct intel_dp_compliance {
947 unsigned long test_type;
948 struct intel_dp_compliance_data test_data;
949 bool test_active;
da15f7cb
MN
950 int test_link_rate;
951 u8 test_lane_count;
c1617abc
MN
952};
953
54d63ca6 954struct intel_dp {
f0f59a00
VS
955 i915_reg_t output_reg;
956 i915_reg_t aux_ch_ctl_reg;
957 i915_reg_t aux_ch_data_reg[5];
54d63ca6 958 uint32_t DP;
901c2daf
VS
959 int link_rate;
960 uint8_t lane_count;
30d9aa42 961 uint8_t sink_count;
64ee2fd2 962 bool link_mst;
54d63ca6 963 bool has_audio;
7d23e3c3 964 bool detect_done;
c92bd2fa 965 bool channel_eq_status;
d7e8ef02 966 bool reset_link_params;
54d63ca6 967 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 968 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 969 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 970 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
971 /* source rates */
972 int num_source_rates;
973 const int *source_rates;
68f357cb
JN
974 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
975 int num_sink_rates;
94ca719e 976 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 977 bool use_rate_select;
975ee5fc
JN
978 /* intersection of source and sink rates */
979 int num_common_rates;
980 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
981 /* Max lane count for the current link */
982 int max_link_lane_count;
983 /* Max rate for the current link */
984 int max_link_rate;
7b3fc170 985 /* sink or branch descriptor */
84c36753 986 struct drm_dp_desc desc;
9d1a1031 987 struct drm_dp_aux aux;
5432fcaf 988 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
989 uint8_t train_set[4];
990 int panel_power_up_delay;
991 int panel_power_down_delay;
992 int panel_power_cycle_delay;
993 int backlight_on_delay;
994 int backlight_off_delay;
54d63ca6
SK
995 struct delayed_work panel_vdd_work;
996 bool want_panel_vdd;
dce56b3c
PZ
997 unsigned long last_power_on;
998 unsigned long last_backlight_off;
d28d4731 999 ktime_t panel_power_off_time;
5d42f82a 1000
01527b31
CT
1001 struct notifier_block edp_notifier;
1002
a4a5d2f8
VS
1003 /*
1004 * Pipe whose power sequencer is currently locked into
1005 * this port. Only relevant on VLV/CHV.
1006 */
1007 enum pipe pps_pipe;
9f2bdb00
VS
1008 /*
1009 * Pipe currently driving the port. Used for preventing
1010 * the use of the PPS for any pipe currentrly driving
1011 * external DP as that will mess things up on VLV.
1012 */
1013 enum pipe active_pipe;
78597996
ID
1014 /*
1015 * Set if the sequencer may be reset due to a power transition,
1016 * requiring a reinitialization. Only relevant on BXT.
1017 */
1018 bool pps_reset;
36b5f425 1019 struct edp_power_seq pps_delays;
a4a5d2f8 1020
0e32b39c
DA
1021 bool can_mst; /* this port supports mst */
1022 bool is_mst;
19e0b4ca 1023 int active_mst_links;
0e32b39c 1024 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1025 struct intel_connector *attached_connector;
ec5b01dd 1026
0e32b39c
DA
1027 /* mst connector list */
1028 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1029 struct drm_dp_mst_topology_mgr mst_mgr;
1030
ec5b01dd 1031 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1032 /*
1033 * This function returns the value we have to program the AUX_CTL
1034 * register with to kick off an AUX transaction.
1035 */
1036 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1037 bool has_aux_irq,
1038 int send_bytes,
1039 uint32_t aux_clock_divider);
ad64217b
ACO
1040
1041 /* This is called before a link training is starterd */
1042 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1043
c5d5ab7a 1044 /* Displayport compliance testing */
c1617abc 1045 struct intel_dp_compliance compliance;
54d63ca6
SK
1046};
1047
dbe9e61b
SS
1048struct intel_lspcon {
1049 bool active;
1050 enum drm_lspcon_mode mode;
dbe9e61b
SS
1051};
1052
da63a9f2
PZ
1053struct intel_digital_port {
1054 struct intel_encoder base;
174edf1f 1055 enum port port;
bcf53de4 1056 u32 saved_port_bits;
da63a9f2
PZ
1057 struct intel_dp dp;
1058 struct intel_hdmi hdmi;
dbe9e61b 1059 struct intel_lspcon lspcon;
b2c5c181 1060 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1061 bool release_cl2_override;
ccb1a831 1062 uint8_t max_lanes;
62b69566 1063 enum intel_display_power_domain ddi_io_power_domain;
f99be1b3
VS
1064
1065 void (*write_infoframe)(struct drm_encoder *encoder,
1066 const struct intel_crtc_state *crtc_state,
1067 enum hdmi_infoframe_type type,
1068 const void *frame, ssize_t len);
1069 void (*set_infoframes)(struct drm_encoder *encoder,
1070 bool enable,
1071 const struct intel_crtc_state *crtc_state,
1072 const struct drm_connector_state *conn_state);
1073 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1074 const struct intel_crtc_state *pipe_config);
da63a9f2
PZ
1075};
1076
0e32b39c
DA
1077struct intel_dp_mst_encoder {
1078 struct intel_encoder base;
1079 enum pipe pipe;
1080 struct intel_digital_port *primary;
0552f765 1081 struct intel_connector *connector;
0e32b39c
DA
1082};
1083
65d64cc5 1084static inline enum dpio_channel
89b667f8
JB
1085vlv_dport_to_channel(struct intel_digital_port *dport)
1086{
1087 switch (dport->port) {
1088 case PORT_B:
00fc31b7 1089 case PORT_D:
e4607fcf 1090 return DPIO_CH0;
89b667f8 1091 case PORT_C:
e4607fcf 1092 return DPIO_CH1;
89b667f8
JB
1093 default:
1094 BUG();
1095 }
1096}
1097
65d64cc5
VS
1098static inline enum dpio_phy
1099vlv_dport_to_phy(struct intel_digital_port *dport)
1100{
1101 switch (dport->port) {
1102 case PORT_B:
1103 case PORT_C:
1104 return DPIO_PHY0;
1105 case PORT_D:
1106 return DPIO_PHY1;
1107 default:
1108 BUG();
1109 }
1110}
1111
1112static inline enum dpio_channel
eb69b0e5
CML
1113vlv_pipe_to_channel(enum pipe pipe)
1114{
1115 switch (pipe) {
1116 case PIPE_A:
1117 case PIPE_C:
1118 return DPIO_CH0;
1119 case PIPE_B:
1120 return DPIO_CH1;
1121 default:
1122 BUG();
1123 }
1124}
1125
e2af48c6 1126static inline struct intel_crtc *
b91eb5cc 1127intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1128{
f875c15a
CW
1129 return dev_priv->pipe_to_crtc_mapping[pipe];
1130}
1131
e2af48c6 1132static inline struct intel_crtc *
b91eb5cc 1133intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1134{
417ae147
CW
1135 return dev_priv->plane_to_crtc_mapping[plane];
1136}
1137
5f1aae65 1138struct intel_load_detect_pipe {
edde3617 1139 struct drm_atomic_state *restore_state;
5f1aae65 1140};
79e53945 1141
5f1aae65
PZ
1142static inline struct intel_encoder *
1143intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1144{
1145 return to_intel_connector(connector)->encoder;
1146}
1147
da63a9f2
PZ
1148static inline struct intel_digital_port *
1149enc_to_dig_port(struct drm_encoder *encoder)
1150{
9a5da00b
ACO
1151 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1152
1153 switch (intel_encoder->type) {
1154 case INTEL_OUTPUT_UNKNOWN:
1155 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1156 case INTEL_OUTPUT_DP:
1157 case INTEL_OUTPUT_EDP:
1158 case INTEL_OUTPUT_HDMI:
1159 return container_of(encoder, struct intel_digital_port,
1160 base.base);
1161 default:
1162 return NULL;
1163 }
9ff8c9ba
ID
1164}
1165
0e32b39c
DA
1166static inline struct intel_dp_mst_encoder *
1167enc_to_mst(struct drm_encoder *encoder)
1168{
1169 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1170}
1171
9ff8c9ba
ID
1172static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1173{
1174 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1175}
1176
1177static inline struct intel_digital_port *
1178dp_to_dig_port(struct intel_dp *intel_dp)
1179{
1180 return container_of(intel_dp, struct intel_digital_port, dp);
1181}
1182
dd75f6dd
ID
1183static inline struct intel_lspcon *
1184dp_to_lspcon(struct intel_dp *intel_dp)
1185{
1186 return &dp_to_dig_port(intel_dp)->lspcon;
1187}
1188
da63a9f2
PZ
1189static inline struct intel_digital_port *
1190hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1191{
1192 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1193}
1194
7b510451
VS
1195static inline struct intel_crtc_state *
1196intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1197 struct intel_crtc *crtc)
1198{
1199 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1200 &crtc->base));
1201}
1202
d3a8fb32
VS
1203static inline struct intel_crtc_state *
1204intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1205 struct intel_crtc *crtc)
1206{
1207 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1208 &crtc->base));
1209}
1210
47339cd9 1211/* intel_fifo_underrun.c */
a72e4c9f 1212bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1213 enum pipe pipe, bool enable);
a72e4c9f 1214bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
a2196033 1215 enum pipe pch_transcoder,
87440425 1216 bool enable);
1f7247c0
DV
1217void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1218 enum pipe pipe);
1219void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
a2196033 1220 enum pipe pch_transcoder);
aca7b684
VS
1221void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1222void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1223
1224/* i915_irq.c */
480c8033
DV
1225void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1226void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1227void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1228void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
dc97997a 1229void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1230void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1231void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1232
1233static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1234 u32 mask)
1235{
1236 return mask & ~i915->rps.pm_intrmsk_mbz;
1237}
1238
b963291c
DV
1239void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1240void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1241static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1242{
1243 /*
1244 * We only use drm_irq_uninstall() at unload and VT switch, so
1245 * this is the only thing we need to check.
1246 */
2aeb7d3a 1247 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1248}
1249
a225f079 1250int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be 1251void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
001bd2cb 1252 u8 pipe_mask);
aae8ba84 1253void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
001bd2cb 1254 u8 pipe_mask);
26705e20
SAK
1255void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1256void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1257void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1258
5f1aae65 1259/* intel_crt.c */
c39055b0 1260void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1261void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1262
1263/* intel_ddi.c */
b7076546 1264void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
5f88a9c6
VS
1265 const struct intel_crtc_state *old_crtc_state,
1266 const struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1267void hsw_fdi_link_train(struct intel_crtc *crtc,
1268 const struct intel_crtc_state *crtc_state);
c39055b0 1269void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1270enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1271bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1272void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1273void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1274 enum transcoder cpu_transcoder);
3dc38eea
ACO
1275void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1276void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1277struct intel_encoder *
1278intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1279void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1280void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1281bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1282bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1283 struct intel_crtc *intel_crtc);
87440425 1284void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1285 struct intel_crtc_state *pipe_config);
5f1aae65 1286
0e32b39c 1287void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1288 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1289void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1290 bool state);
d509af6c 1291u32 bxt_signal_levels(struct intel_dp *intel_dp);
f8896f5d 1292uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1293u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1294
d88c4afd
VS
1295unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1296 int plane, unsigned int height);
b680c37a 1297
7c10a2b5 1298/* intel_audio.c */
88212941 1299void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1300void intel_audio_codec_enable(struct intel_encoder *encoder,
1301 const struct intel_crtc_state *crtc_state,
1302 const struct drm_connector_state *conn_state);
69bfe1a9 1303void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1304void i915_audio_component_init(struct drm_i915_private *dev_priv);
1305void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1306void intel_audio_init(struct drm_i915_private *dev_priv);
1307void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1308
7ff89ca2 1309/* intel_cdclk.c */
d305e061 1310int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
e1cd3325
PZ
1311void skl_init_cdclk(struct drm_i915_private *dev_priv);
1312void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
d8d4a512
VS
1313void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1314void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
e1cd3325
PZ
1315void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1316void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1317void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1318void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1319void intel_update_cdclk(struct drm_i915_private *dev_priv);
1320void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1321bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1322 const struct intel_cdclk_state *b);
b0587e4d
VS
1323void intel_set_cdclk(struct drm_i915_private *dev_priv,
1324 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1325
b680c37a 1326/* intel_display.c */
2ee0da16
VS
1327void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1328void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
a2196033 1329enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1330void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1331int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1332int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1333 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1334int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1335 const char *name, u32 reg);
b7076546
ML
1336void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1337void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
88212941 1338void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1339unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1340 const struct intel_plane_state *state,
1341 int plane);
6687c906 1342void intel_add_fb_offsets(int *x, int *y,
2949056c 1343 const struct intel_plane_state *state, int plane);
1663b9d6 1344unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1345bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1346void intel_mark_busy(struct drm_i915_private *dev_priv);
1347void intel_mark_idle(struct drm_i915_private *dev_priv);
70e0bd74 1348int intel_display_suspend(struct drm_device *dev);
8090ba8c 1349void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1350void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1351int intel_connector_init(struct intel_connector *);
1352struct intel_connector *intel_connector_alloc(void);
87440425 1353bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1354void intel_connector_attach_encoder(struct intel_connector *connector,
1355 struct intel_encoder *encoder);
87440425
PZ
1356struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1357 struct drm_crtc *crtc);
752aa88a 1358enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1359int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1360 struct drm_file *file_priv);
87440425
PZ
1361enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1362 enum pipe pipe);
2d84d2b3
VS
1363static inline bool
1364intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1365 enum intel_output_type type)
1366{
1367 return crtc_state->output_types & (1 << type);
1368}
37a5650b
VS
1369static inline bool
1370intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1371{
1372 return crtc_state->output_types &
cca0502b 1373 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1374 (1 << INTEL_OUTPUT_DP_MST) |
1375 (1 << INTEL_OUTPUT_EDP));
1376}
4f905cf9 1377static inline void
0f0f74bc 1378intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1379{
0f0f74bc 1380 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1381}
0c241d5b 1382static inline void
0f0f74bc 1383intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1384{
b91eb5cc 1385 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1386
1387 if (crtc->active)
0f0f74bc 1388 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1389}
a2991414
ML
1390
1391u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1392
87440425 1393int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1394void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1395 struct intel_digital_port *dport,
1396 unsigned int expected_mask);
6c5ed5ae
ML
1397int intel_get_load_detect_pipe(struct drm_connector *connector,
1398 struct drm_display_mode *mode,
1399 struct intel_load_detect_pipe *old,
1400 struct drm_modeset_acquire_ctx *ctx);
87440425 1401void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1402 struct intel_load_detect_pipe *old,
1403 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1404struct i915_vma *
1405intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1406void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1407struct drm_framebuffer *
24dbf51a
CW
1408intel_framebuffer_create(struct drm_i915_gem_object *obj,
1409 struct drm_mode_fb_cmd2 *mode_cmd);
6beb8c23 1410int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1411 struct drm_plane_state *new_state);
38f3ce3a 1412void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1413 struct drm_plane_state *old_state);
a98b3431
MR
1414int intel_plane_atomic_get_property(struct drm_plane *plane,
1415 const struct drm_plane_state *state,
1416 struct drm_property *property,
1417 uint64_t *val);
1418int intel_plane_atomic_set_property(struct drm_plane *plane,
1419 struct drm_plane_state *state,
1420 struct drm_property *property,
1421 uint64_t val);
da20eabd
ML
1422int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1423 struct drm_plane_state *plane_state);
716c2e55 1424
7abd4b35
ACO
1425void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe);
1427
30ad9814 1428int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1429 const struct dpll *dpll);
30ad9814 1430void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1431int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1432
716c2e55 1433/* modesetting asserts */
b680c37a
DV
1434void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1435 enum pipe pipe);
55607e8a
DV
1436void assert_pll(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, bool state);
1438#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1439#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1440void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1441#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1442#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1443void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1444 enum pipe pipe, bool state);
1445#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1446#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1447void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1448#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1449#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1450u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1451 const struct intel_plane_state *state, int plane);
c033666a
CW
1452void intel_prepare_reset(struct drm_i915_private *dev_priv);
1453void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1454void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1455void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1456void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1457void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1458void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1459void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1460unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1461void skl_enable_dc6(struct drm_i915_private *dev_priv);
1462void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1463void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1464 struct intel_crtc_state *pipe_config);
fe3cd48d 1465void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1466int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1467bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1468 struct dpll *best_clock);
1469int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1470
525b9311 1471bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1472void hsw_enable_ips(struct intel_crtc *crtc);
1473void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1474enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1475void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1476 struct intel_crtc_state *pipe_config);
86adf9d7 1477
e435d6e5 1478int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1479int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1480
be1e3415
CW
1481static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1482{
1483 return i915_ggtt_offset(state->vma);
1484}
dedf278c 1485
2e881264
VS
1486u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1487 const struct intel_plane_state *plane_state);
d2196774
VS
1488u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1489 unsigned int rotation);
b63a16f6 1490int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1491int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1492
eb805623 1493/* intel_csr.c */
f4448375 1494void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1495void intel_csr_load_program(struct drm_i915_private *);
f4448375 1496void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1497void intel_csr_ucode_suspend(struct drm_i915_private *);
1498void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1499
5f1aae65 1500/* intel_dp.c */
c39055b0
ACO
1501bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1502 enum port port);
87440425
PZ
1503bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1504 struct intel_connector *intel_connector);
901c2daf 1505void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1506 int link_rate, uint8_t lane_count,
1507 bool link_mst);
fdb14d33
MN
1508int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1509 int link_rate, uint8_t lane_count);
87440425 1510void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1511void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1512void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1513void intel_dp_encoder_reset(struct drm_encoder *encoder);
1514void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1515void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1516int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1517bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1518 struct intel_crtc_state *pipe_config,
1519 struct drm_connector_state *conn_state);
1853a9da 1520bool intel_dp_is_edp(struct intel_dp *intel_dp);
7b91bf7f 1521bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1522enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1523 bool long_hpd);
b037d58f
ML
1524void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1525 const struct drm_connector_state *conn_state);
1526void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
24f3e092 1527void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1528void intel_edp_panel_on(struct intel_dp *intel_dp);
1529void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1530void intel_dp_mst_suspend(struct drm_device *dev);
1531void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1532int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1533int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1534int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1535void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1536void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1537uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1538void intel_plane_destroy(struct drm_plane *plane);
85cb48a1 1539void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5f88a9c6 1540 const struct intel_crtc_state *crtc_state);
85cb48a1 1541void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5f88a9c6 1542 const struct intel_crtc_state *crtc_state);
5748b6a1
CW
1543void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1544 unsigned int frontbuffer_bits);
1545void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1546 unsigned int frontbuffer_bits);
0bc12bcb 1547
94223d04
ACO
1548void
1549intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1550 uint8_t dp_train_pat);
1551void
1552intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1553void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1554uint8_t
1555intel_dp_voltage_max(struct intel_dp *intel_dp);
1556uint8_t
1557intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1558void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1559 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1560bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1561bool
1562intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1563
419b1b7a
ACO
1564static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1565{
1566 return ~((1 << lane_count) - 1) & 0xf;
1567}
1568
24e807e7 1569bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
22a2c8e0
DP
1570int intel_dp_link_required(int pixel_clock, int bpp);
1571int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1572bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1573 struct intel_digital_port *port);
24e807e7 1574
e7156c83
YA
1575/* intel_dp_aux_backlight.c */
1576int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1577
0e32b39c
DA
1578/* intel_dp_mst.c */
1579int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1580void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1581/* intel_dsi.c */
c39055b0 1582void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1583
90198355
JN
1584/* intel_dsi_dcs_backlight.c */
1585int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1586
1587/* intel_dvo.c */
c39055b0 1588void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1589/* intel_hotplug.c */
1590void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1591
1592
0632fef6 1593/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1594#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1595extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1596extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4f256d82
DV
1597extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1598extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
82e3b8c1 1599extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1600extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1601extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1602#else
1603static inline int intel_fbdev_init(struct drm_device *dev)
1604{
1605 return 0;
1606}
5f1aae65 1607
e00bf696 1608static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1609{
1610}
1611
4f256d82
DV
1612static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1613{
1614}
1615
1616static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
4520f53a
DV
1617{
1618}
1619
82e3b8c1 1620static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1621{
1622}
1623
d9c409d6
JN
1624static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1625{
1626}
1627
0632fef6 1628static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1629{
1630}
1631#endif
5f1aae65 1632
7ff0ebcc 1633/* intel_fbc.c */
f51be2e0
PZ
1634void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1635 struct drm_atomic_state *state);
0e631adc 1636bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1637void intel_fbc_pre_update(struct intel_crtc *crtc,
1638 struct intel_crtc_state *crtc_state,
1639 struct intel_plane_state *plane_state);
1eb52238 1640void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1641void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1642void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1643void intel_fbc_enable(struct intel_crtc *crtc,
1644 struct intel_crtc_state *crtc_state,
1645 struct intel_plane_state *plane_state);
c937ab3e
PZ
1646void intel_fbc_disable(struct intel_crtc *crtc);
1647void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1648void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1649 unsigned int frontbuffer_bits,
1650 enum fb_op_origin origin);
1651void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1652 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1653void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1654void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1655
5f1aae65 1656/* intel_hdmi.c */
c39055b0
ACO
1657void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1658 enum port port);
87440425
PZ
1659void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1660 struct intel_connector *intel_connector);
1661struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1662bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1663 struct intel_crtc_state *pipe_config,
1664 struct drm_connector_state *conn_state);
15953637
SS
1665void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1666 struct drm_connector *connector,
1667 bool high_tmds_clock_ratio,
1668 bool scrambling);
b2ccb822 1669void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
385e4de0 1670void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
5f1aae65
PZ
1671
1672
1673/* intel_lvds.c */
c39055b0 1674void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1675struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1676bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1677
1678
1679/* intel_modes.c */
1680int intel_connector_update_modes(struct drm_connector *connector,
87440425 1681 struct edid *edid);
5f1aae65 1682int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1683void intel_attach_force_audio_property(struct drm_connector *connector);
1684void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1685void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1686
1687
1688/* intel_overlay.c */
1ee8da6d
CW
1689void intel_setup_overlay(struct drm_i915_private *dev_priv);
1690void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1691int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1692int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1693 struct drm_file *file_priv);
1694int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1695 struct drm_file *file_priv);
1362b776 1696void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1697
1698
1699/* intel_panel.c */
87440425 1700int intel_panel_init(struct intel_panel *panel,
4b6ed685 1701 struct drm_display_mode *fixed_mode,
dc911f5b 1702 struct drm_display_mode *alt_fixed_mode,
4b6ed685 1703 struct drm_display_mode *downclock_mode);
87440425
PZ
1704void intel_panel_fini(struct intel_panel *panel);
1705void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1706 struct drm_display_mode *adjusted_mode);
1707void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1708 struct intel_crtc_state *pipe_config,
87440425
PZ
1709 int fitting_mode);
1710void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1711 struct intel_crtc_state *pipe_config,
87440425 1712 int fitting_mode);
90d7cd24 1713void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
6dda730e 1714 u32 level, u32 max);
fda9ee98
CW
1715int intel_panel_setup_backlight(struct drm_connector *connector,
1716 enum pipe pipe);
b037d58f
ML
1717void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1718 const struct drm_connector_state *conn_state);
1719void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
db31af1d 1720void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1721enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1722extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1723 struct drm_i915_private *dev_priv,
ec9ed197
VK
1724 struct drm_display_mode *fixed_mode,
1725 struct drm_connector *connector);
e63d87c0
CW
1726
1727#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1728int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1729void intel_backlight_device_unregister(struct intel_connector *connector);
1730#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1731static int intel_backlight_device_register(struct intel_connector *connector)
1732{
1733 return 0;
1734}
e63d87c0
CW
1735static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1736{
1737}
1738#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1739
5f1aae65 1740
0bc12bcb 1741/* intel_psr.c */
d2419ffc
VS
1742void intel_psr_enable(struct intel_dp *intel_dp,
1743 const struct intel_crtc_state *crtc_state);
1744void intel_psr_disable(struct intel_dp *intel_dp,
1745 const struct intel_crtc_state *old_crtc_state);
5748b6a1 1746void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1747 unsigned frontbuffer_bits);
5748b6a1 1748void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1749 unsigned frontbuffer_bits,
1750 enum fb_op_origin origin);
c39055b0 1751void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1752void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1753 unsigned frontbuffer_bits);
0bc12bcb 1754
9c065a7d
DV
1755/* intel_runtime_pm.c */
1756int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1757void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1758void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1759void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1760void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1761void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1762void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1763void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1764const char *
1765intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1766
f458ebbc
DV
1767bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1768 enum intel_display_power_domain domain);
1769bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1770 enum intel_display_power_domain domain);
9c065a7d
DV
1771void intel_display_power_get(struct drm_i915_private *dev_priv,
1772 enum intel_display_power_domain domain);
09731280
ID
1773bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1774 enum intel_display_power_domain domain);
9c065a7d
DV
1775void intel_display_power_put(struct drm_i915_private *dev_priv,
1776 enum intel_display_power_domain domain);
da5827c3
ID
1777
1778static inline void
1779assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1780{
1781 WARN_ONCE(dev_priv->pm.suspended,
1782 "Device suspended during HW access\n");
1783}
1784
1785static inline void
1786assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1787{
1788 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1789 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1790 "RPM wakelock ref not held during HW access");
da5827c3
ID
1791}
1792
1f814dac
ID
1793/**
1794 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1795 * @dev_priv: i915 device instance
1796 *
1797 * This function disable asserts that check if we hold an RPM wakelock
1798 * reference, while keeping the device-not-suspended checks still enabled.
1799 * It's meant to be used only in special circumstances where our rule about
1800 * the wakelock refcount wrt. the device power state doesn't hold. According
1801 * to this rule at any point where we access the HW or want to keep the HW in
1802 * an active state we must hold an RPM wakelock reference acquired via one of
1803 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1804 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1805 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1806 * users should avoid using this function.
1807 *
1808 * Any calls to this function must have a symmetric call to
1809 * enable_rpm_wakeref_asserts().
1810 */
1811static inline void
1812disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1813{
1814 atomic_inc(&dev_priv->pm.wakeref_count);
1815}
1816
1817/**
1818 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1819 * @dev_priv: i915 device instance
1820 *
1821 * This function re-enables the RPM assert checks after disabling them with
1822 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1823 * circumstances otherwise its use should be avoided.
1824 *
1825 * Any calls to this function must have a symmetric call to
1826 * disable_rpm_wakeref_asserts().
1827 */
1828static inline void
1829enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1830{
1831 atomic_dec(&dev_priv->pm.wakeref_count);
1832}
1833
9c065a7d 1834void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1835bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1836void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1837void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1838
d9bc89d9
DV
1839void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1840
e0fce78f
VS
1841void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1842 bool override, unsigned int mask);
b0b33846
VS
1843bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1844 enum dpio_channel ch, bool override);
e0fce78f
VS
1845
1846
5f1aae65 1847/* intel_pm.c */
46f16e63 1848void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1849void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1850int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1851void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1852void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1853void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1854void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1855void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1856void intel_gpu_ips_teardown(void);
dc97997a 1857void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1858void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1859void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1860void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1861void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1862void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1863void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1864void gen6_rps_busy(struct drm_i915_private *dev_priv);
1865void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1866void gen6_rps_idle(struct drm_i915_private *dev_priv);
7b92c1bd
CW
1867void gen6_rps_boost(struct drm_i915_gem_request *rq,
1868 struct intel_rps_client *rps);
04548cba 1869void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 1870void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1871void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1872void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1873void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1874 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1875void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1876 struct skl_pipe_wm *out);
04548cba 1877void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 1878void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1879bool intel_can_enable_sagv(struct drm_atomic_state *state);
1880int intel_enable_sagv(struct drm_i915_private *dev_priv);
1881int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1882bool skl_wm_level_equals(const struct skl_wm_level *l1,
1883 const struct skl_wm_level *l2);
5eff503b
ML
1884bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1885 const struct skl_ddb_entry *ddb,
1886 int ignore);
ed4a6a7c 1887bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a 1888int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
73b0ca8e
MK
1889int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1890 struct intel_crtc_state *cstate);
dc97997a
CW
1891static inline int intel_enable_rc6(void)
1892{
1893 return i915.enable_rc6;
1894}
72662e10 1895
5f1aae65 1896/* intel_sdvo.c */
c39055b0 1897bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1898 i915_reg_t reg, enum port port);
96a02917 1899
2b28bb1b 1900
5f1aae65 1901/* intel_sprite.c */
dfd2e9ab
VS
1902int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1903 int usecs);
580503c7 1904struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1905 enum pipe pipe, int plane);
87440425
PZ
1906int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1907 struct drm_file *file_priv);
d3a8fb32
VS
1908void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
1909void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
5f1aae65
PZ
1910
1911/* intel_tv.c */
c39055b0 1912void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1913
ea2c67bb 1914/* intel_atomic.c */
11c1a9ec
ML
1915int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1916 const struct drm_connector_state *state,
1917 struct drm_property *property,
1918 uint64_t *val);
1919int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1920 struct drm_connector_state *state,
1921 struct drm_property *property,
1922 uint64_t val);
1923int intel_digital_connector_atomic_check(struct drm_connector *conn,
1924 struct drm_connector_state *new_state);
1925struct drm_connector_state *
1926intel_digital_connector_duplicate_state(struct drm_connector *connector);
1927
1356837e
MR
1928struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1929void intel_crtc_destroy_state(struct drm_crtc *crtc,
1930 struct drm_crtc_state *state);
de419ab6
ML
1931struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1932void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1933
10f81c19
ACO
1934static inline struct intel_crtc_state *
1935intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1936 struct intel_crtc *crtc)
1937{
1938 struct drm_crtc_state *crtc_state;
1939 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1940 if (IS_ERR(crtc_state))
0b6cc188 1941 return ERR_CAST(crtc_state);
10f81c19
ACO
1942
1943 return to_intel_crtc_state(crtc_state);
1944}
e3bddded 1945
ccc24b39
MK
1946static inline struct intel_crtc_state *
1947intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1948 struct intel_crtc *crtc)
1949{
1950 struct drm_crtc_state *crtc_state;
1951
1952 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1953
1954 if (crtc_state)
1955 return to_intel_crtc_state(crtc_state);
1956 else
1957 return NULL;
1958}
1959
e3bddded
ML
1960static inline struct intel_plane_state *
1961intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1962 struct intel_plane *plane)
1963{
1964 struct drm_plane_state *plane_state;
1965
1966 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1967
1968 return to_intel_plane_state(plane_state);
1969}
1970
6ebc6923
ACO
1971int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1972 struct intel_crtc *intel_crtc,
1973 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1974
1975/* intel_atomic_plane.c */
8e7d688b 1976struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1977struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1978void intel_plane_destroy_state(struct drm_plane *plane,
1979 struct drm_plane_state *state);
1980extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1981int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1982 struct intel_plane_state *intel_state);
ea2c67bb 1983
8563b1e8
LL
1984/* intel_color.c */
1985void intel_color_init(struct drm_crtc *crtc);
82cf435b 1986int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1987void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1988void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1989
dbe9e61b
SS
1990/* intel_lspcon.c */
1991bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1992void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1993void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
1994
1995/* intel_pipe_crc.c */
1996int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
1997#ifdef CONFIG_DEBUG_FS
1998int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1999 size_t *values_cnt);
2000#else
2001#define intel_crtc_set_crc_source NULL
2002#endif
731035fe 2003extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 2004#endif /* __INTEL_DRV_H__ */