]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Make some RPS functions static
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
91 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
0351b939
TU
106 break; \
107 } \
108 cpu_relax(); \
18f4b843
TU
109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
0351b939 117 } \
18f4b843
TU
118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
129 ret__; \
130})
131
939cf46c
TU
132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 140
49938ac4
JN
141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
021357ac 143
79e53945
JB
144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
79e53945 153
4726e0b0
SK
154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
068be561
DL
157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
4726e0b0 159
79e53945
JB
160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
6847d71b
PZ
165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
cca0502b 173 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
79e53945
JB
179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
dfba2e2d
SK
185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
72ffa333 187
79e53945
JB
188struct intel_framebuffer {
189 struct drm_framebuffer base;
05394f39 190 struct drm_i915_gem_object *obj;
2d7a215f 191 struct intel_rotation_info rot_info;
6687c906
VS
192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
79e53945
JB
202};
203
37811fcc
CW
204struct intel_fbdev {
205 struct drm_fb_helper helper;
8bcd4553 206 struct intel_framebuffer *fb;
058d88c4 207 struct i915_vma *vma;
43cee314 208 async_cookie_t cookie;
d978ef14 209 int preferred_bpp;
37811fcc 210};
79e53945 211
21d40d37 212struct intel_encoder {
4ef69c7a 213 struct drm_encoder base;
9a935856 214
6847d71b 215 enum intel_output_type type;
03cdc1d4 216 enum port port;
bc079e8b 217 unsigned int cloneable;
21d40d37 218 void (*hot_plug)(struct intel_encoder *);
7ae89233 219 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
fd6bbda9 222 void (*pre_pll_enable)(struct intel_encoder *,
5f88a9c6
VS
223 const struct intel_crtc_state *,
224 const struct drm_connector_state *);
fd6bbda9 225 void (*pre_enable)(struct intel_encoder *,
5f88a9c6
VS
226 const struct intel_crtc_state *,
227 const struct drm_connector_state *);
fd6bbda9 228 void (*enable)(struct intel_encoder *,
5f88a9c6
VS
229 const struct intel_crtc_state *,
230 const struct drm_connector_state *);
fd6bbda9 231 void (*disable)(struct intel_encoder *,
5f88a9c6
VS
232 const struct intel_crtc_state *,
233 const struct drm_connector_state *);
fd6bbda9 234 void (*post_disable)(struct intel_encoder *,
5f88a9c6
VS
235 const struct intel_crtc_state *,
236 const struct drm_connector_state *);
fd6bbda9 237 void (*post_pll_disable)(struct intel_encoder *,
5f88a9c6
VS
238 const struct intel_crtc_state *,
239 const struct drm_connector_state *);
f0947c37
DV
240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 244 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 245 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
045ac3b5 248 void (*get_config)(struct intel_encoder *,
5cec258b 249 struct intel_crtc_state *pipe_config);
62b69566
ACO
250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
f8aed700 259 int crtc_mask;
1d843f9d 260 enum hpd_pin hpd_pin;
79f255a0 261 enum intel_display_power_domain power_domain;
f1a3acea
PD
262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
79e53945
JB
264};
265
1d508706 266struct intel_panel {
dd06f90e 267 struct drm_display_mode *fixed_mode;
dc911f5b 268 struct drm_display_mode *alt_fixed_mode;
ec9ed197 269 struct drm_display_mode *downclock_mode;
58c68779
JN
270
271 /* backlight */
272 struct {
c91c9f32 273 bool present;
58c68779 274 u32 level;
6dda730e 275 u32 min;
7bd688cd 276 u32 max;
58c68779 277 bool enabled;
636baebf
JN
278 bool combination_mode; /* gen 2/4 only */
279 bool active_low_pwm;
32b421e7 280 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
281
282 /* PWM chip */
022e4e52
SK
283 bool util_pin_active_low; /* bxt+ */
284 u8 controller; /* bxt+ only */
b029e66f
SK
285 struct pwm_device *pwm;
286
58c68779 287 struct backlight_device *device;
ab656bb9 288
5507faeb
JN
289 /* Connector and platform specific backlight functions */
290 int (*setup)(struct intel_connector *connector, enum pipe pipe);
291 uint32_t (*get)(struct intel_connector *connector);
7d025e08
ML
292 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
293 void (*disable)(const struct drm_connector_state *conn_state);
294 void (*enable)(const struct intel_crtc_state *crtc_state,
295 const struct drm_connector_state *conn_state);
5507faeb
JN
296 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
297 uint32_t hz);
298 void (*power)(struct intel_connector *, bool enable);
299 } backlight;
1d508706
JN
300};
301
5daa55eb
ZW
302struct intel_connector {
303 struct drm_connector base;
9a935856
DV
304 /*
305 * The fixed encoder this connector is connected to.
306 */
df0e9248 307 struct intel_encoder *encoder;
9a935856 308
8e1b56a4
JN
309 /* ACPI device id for ACPI and driver cooperation */
310 u32 acpi_device_id;
311
f0947c37
DV
312 /* Reads out the current hw, returning true if the connector is enabled
313 * and active (i.e. dpms ON state). */
314 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
315
316 /* Panel info for eDP and LVDS */
317 struct intel_panel panel;
9cd300e0
JN
318
319 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
320 struct edid *edid;
beb60608 321 struct edid *detect_edid;
821450c6
EE
322
323 /* since POLL and HPD connectors may use the same HPD line keep the native
324 state of connector->polled in case hotplug storm detection changes it */
325 u8 polled;
0e32b39c
DA
326
327 void *port; /* store this opaque as its illegal to dereference it */
328
329 struct intel_dp *mst_port;
9301397a
MN
330
331 /* Work struct to schedule a uevent on link train failure */
332 struct work_struct modeset_retry_work;
5daa55eb
ZW
333};
334
11c1a9ec
ML
335struct intel_digital_connector_state {
336 struct drm_connector_state base;
337
338 enum hdmi_force_audio force_audio;
339 int broadcast_rgb;
340};
341
342#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
343
9e2c8475 344struct dpll {
80ad9206
VS
345 /* given values */
346 int n;
347 int m1, m2;
348 int p1, p2;
349 /* derived values */
350 int dot;
351 int vco;
352 int m;
353 int p;
9e2c8475 354};
80ad9206 355
de419ab6
ML
356struct intel_atomic_state {
357 struct drm_atomic_state base;
358
bb0f4aab
VS
359 struct {
360 /*
361 * Logical state of cdclk (used for all scaling, watermark,
362 * etc. calculations and checks). This is computed as if all
363 * enabled crtcs were active.
364 */
365 struct intel_cdclk_state logical;
366
367 /*
368 * Actual state of cdclk, can be different from the logical
369 * state only when all crtc's are DPMS off.
370 */
371 struct intel_cdclk_state actual;
372 } cdclk;
1a617b77 373
565602d7
ML
374 bool dpll_set, modeset;
375
8b4a7d05
MR
376 /*
377 * Does this transaction change the pipes that are active? This mask
378 * tracks which CRTC's have changed their active state at the end of
379 * the transaction (not counting the temporary disable during modesets).
380 * This mask should only be non-zero when intel_state->modeset is true,
381 * but the converse is not necessarily true; simply changing a mode may
382 * not flip the final active status of any CRTC's
383 */
384 unsigned int active_pipe_changes;
385
565602d7
ML
386 unsigned int active_crtcs;
387 unsigned int min_pixclk[I915_MAX_PIPES];
388
2c42e535 389 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
390
391 /*
392 * Current watermarks can't be trusted during hardware readout, so
393 * don't bother calculating intermediate watermarks.
394 */
395 bool skip_intermediate_wm;
98d39494
MR
396
397 /* Gen9+ only */
734fa01f 398 struct skl_wm_values wm_results;
c004a90b
CW
399
400 struct i915_sw_fence commit_ready;
eb955eee
CW
401
402 struct llist_node freed;
de419ab6
ML
403};
404
eeca778a 405struct intel_plane_state {
2b875c22 406 struct drm_plane_state base;
eeca778a 407 struct drm_rect clip;
be1e3415 408 struct i915_vma *vma;
32b7eeec 409
b63a16f6
VS
410 struct {
411 u32 offset;
412 int x, y;
413 } main;
8d970654
VS
414 struct {
415 u32 offset;
416 int x, y;
417 } aux;
b63a16f6 418
a0864d59
VS
419 /* plane control register */
420 u32 ctl;
421
be41e336
CK
422 /*
423 * scaler_id
424 * = -1 : not using a scaler
425 * >= 0 : using a scalers
426 *
427 * plane requiring a scaler:
428 * - During check_plane, its bit is set in
429 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 430 * update_scaler_plane.
be41e336
CK
431 * - scaler_id indicates the scaler it got assigned.
432 *
433 * plane doesn't require a scaler:
434 * - this can happen when scaling is no more required or plane simply
435 * got disabled.
436 * - During check_plane, corresponding bit is reset in
437 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 438 * update_scaler_plane.
be41e336
CK
439 */
440 int scaler_id;
818ed961
ML
441
442 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
443};
444
5724dbd1 445struct intel_initial_plane_config {
2d14030b 446 struct intel_framebuffer *fb;
49af449b 447 unsigned int tiling;
46f297fb
JB
448 int size;
449 u32 base;
450};
451
be41e336
CK
452#define SKL_MIN_SRC_W 8
453#define SKL_MAX_SRC_W 4096
454#define SKL_MIN_SRC_H 8
6156a456 455#define SKL_MAX_SRC_H 4096
be41e336
CK
456#define SKL_MIN_DST_W 8
457#define SKL_MAX_DST_W 4096
458#define SKL_MIN_DST_H 8
6156a456 459#define SKL_MAX_DST_H 4096
be41e336
CK
460
461struct intel_scaler {
be41e336
CK
462 int in_use;
463 uint32_t mode;
464};
465
466struct intel_crtc_scaler_state {
467#define SKL_NUM_SCALERS 2
468 struct intel_scaler scalers[SKL_NUM_SCALERS];
469
470 /*
471 * scaler_users: keeps track of users requesting scalers on this crtc.
472 *
473 * If a bit is set, a user is using a scaler.
474 * Here user can be a plane or crtc as defined below:
475 * bits 0-30 - plane (bit position is index from drm_plane_index)
476 * bit 31 - crtc
477 *
478 * Instead of creating a new index to cover planes and crtc, using
479 * existing drm_plane_index for planes which is well less than 31
480 * planes and bit 31 for crtc. This should be fine to cover all
481 * our platforms.
482 *
483 * intel_atomic_setup_scalers will setup available scalers to users
484 * requesting scalers. It will gracefully fail if request exceeds
485 * avilability.
486 */
487#define SKL_CRTC_INDEX 31
488 unsigned scaler_users;
489
490 /* scaler used by crtc for panel fitting purpose */
491 int scaler_id;
492};
493
1ed51de9
DV
494/* drm_mode->private_flags */
495#define I915_MODE_FLAG_INHERITED 1
496
4e0963c7
MR
497struct intel_pipe_wm {
498 struct intel_wm_level wm[5];
71f0a626 499 struct intel_wm_level raw_wm[5];
4e0963c7
MR
500 uint32_t linetime;
501 bool fbc_wm_enabled;
502 bool pipe_enabled;
503 bool sprites_enabled;
504 bool sprites_scaled;
505};
506
a62163e9 507struct skl_plane_wm {
4e0963c7
MR
508 struct skl_wm_level wm[8];
509 struct skl_wm_level trans_wm;
a62163e9
L
510};
511
512struct skl_pipe_wm {
513 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
514 uint32_t linetime;
515};
516
855c79f5
VS
517enum vlv_wm_level {
518 VLV_WM_LEVEL_PM2,
519 VLV_WM_LEVEL_PM5,
520 VLV_WM_LEVEL_DDR_DVFS,
521 NUM_VLV_WM_LEVELS,
522};
523
524struct vlv_wm_state {
114d7dc0
VS
525 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
526 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 527 uint8_t num_levels;
855c79f5
VS
528 bool cxsr;
529};
530
814e7f0b
VS
531struct vlv_fifo_state {
532 u16 plane[I915_MAX_PLANES];
533};
534
04548cba
VS
535enum g4x_wm_level {
536 G4X_WM_LEVEL_NORMAL,
537 G4X_WM_LEVEL_SR,
538 G4X_WM_LEVEL_HPLL,
539 NUM_G4X_WM_LEVELS,
540};
541
542struct g4x_wm_state {
543 struct g4x_pipe_wm wm;
544 struct g4x_sr_wm sr;
545 struct g4x_sr_wm hpll;
546 bool cxsr;
547 bool hpll_en;
548 bool fbc_en;
549};
550
e8f1f02e
MR
551struct intel_crtc_wm_state {
552 union {
553 struct {
554 /*
555 * Intermediate watermarks; these can be
556 * programmed immediately since they satisfy
557 * both the current configuration we're
558 * switching away from and the new
559 * configuration we're switching to.
560 */
561 struct intel_pipe_wm intermediate;
562
563 /*
564 * Optimal watermarks, programmed post-vblank
565 * when this state is committed.
566 */
567 struct intel_pipe_wm optimal;
568 } ilk;
569
570 struct {
571 /* gen9+ only needs 1-step wm programming */
572 struct skl_pipe_wm optimal;
ce0ba283 573 struct skl_ddb_entry ddb;
e8f1f02e 574 } skl;
855c79f5
VS
575
576 struct {
5012e604 577 /* "raw" watermarks (not inverted) */
114d7dc0 578 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
579 /* intermediate watermarks (inverted) */
580 struct vlv_wm_state intermediate;
855c79f5
VS
581 /* optimal watermarks (inverted) */
582 struct vlv_wm_state optimal;
814e7f0b
VS
583 /* display FIFO split */
584 struct vlv_fifo_state fifo_state;
855c79f5 585 } vlv;
04548cba
VS
586
587 struct {
588 /* "raw" watermarks */
589 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
590 /* intermediate watermarks */
591 struct g4x_wm_state intermediate;
592 /* optimal watermarks */
593 struct g4x_wm_state optimal;
594 } g4x;
e8f1f02e
MR
595 };
596
597 /*
598 * Platforms with two-step watermark programming will need to
599 * update watermark programming post-vblank to switch from the
600 * safe intermediate watermarks to the optimal final
601 * watermarks.
602 */
603 bool need_postvbl_update;
604};
605
5cec258b 606struct intel_crtc_state {
2d112de7
ACO
607 struct drm_crtc_state base;
608
bb760063
DV
609 /**
610 * quirks - bitfield with hw state readout quirks
611 *
612 * For various reasons the hw state readout code might not be able to
613 * completely faithfully read out the current state. These cases are
614 * tracked with quirk flags so that fastboot and state checker can act
615 * accordingly.
616 */
9953599b 617#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
618 unsigned long quirks;
619
cd202f69 620 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
621 bool update_pipe; /* can a fast modeset be performed? */
622 bool disable_cxsr;
caed361d 623 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 624 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 625 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 626
37327abd
VS
627 /* Pipe source size (ie. panel fitter input size)
628 * All planes will be positioned inside this space,
629 * and get clipped at the edges. */
630 int pipe_src_w, pipe_src_h;
631
a7d1b3f4
VS
632 /*
633 * Pipe pixel rate, adjusted for
634 * panel fitter/pipe scaler downscaling.
635 */
636 unsigned int pixel_rate;
637
5bfe2ac0
DV
638 /* Whether to set up the PCH/FDI. Note that we never allow sharing
639 * between pch encoders and cpu encoders. */
640 bool has_pch_encoder;
50f3b016 641
e43823ec
JB
642 /* Are we sending infoframes on the attached port */
643 bool has_infoframe;
644
3b117c8f 645 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
646 * pipe on Haswell and later (where we have a special eDP transcoder)
647 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
648 enum transcoder cpu_transcoder;
649
50f3b016
DV
650 /*
651 * Use reduced/limited/broadcast rbg range, compressing from the full
652 * range fed into the crtcs.
653 */
654 bool limited_color_range;
655
253c84c8
VS
656 /* Bitmask of encoder types (enum intel_output_type)
657 * driven by the pipe.
658 */
659 unsigned int output_types;
660
6897b4b5
DV
661 /* Whether we should send NULL infoframes. Required for audio. */
662 bool has_hdmi_sink;
663
9ed109a7
DV
664 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
665 * has_dp_encoder is set. */
666 bool has_audio;
667
d8b32247
DV
668 /*
669 * Enable dithering, used when the selected pipe bpp doesn't match the
670 * plane bpp.
671 */
965e0c48 672 bool dither;
f47709a9 673
611032bf
MN
674 /*
675 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
676 * compliance video pattern tests.
677 * Disable dither only if it is a compliance test request for
678 * 18bpp.
679 */
680 bool dither_force_disable;
681
f47709a9
DV
682 /* Controls for the clock computation, to override various stages. */
683 bool clock_set;
684
09ede541
DV
685 /* SDVO TV has a bunch of special case. To make multifunction encoders
686 * work correctly, we need to track this at runtime.*/
687 bool sdvo_tv_clock;
688
e29c22c0
DV
689 /*
690 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
691 * required. This is set in the 2nd loop of calling encoder's
692 * ->compute_config if the first pick doesn't work out.
693 */
694 bool bw_constrained;
695
f47709a9
DV
696 /* Settings for the intel dpll used on pretty much everything but
697 * haswell. */
80ad9206 698 struct dpll dpll;
f47709a9 699
8106ddbd
ACO
700 /* Selected dpll when shared or NULL. */
701 struct intel_shared_dpll *shared_dpll;
a43f6e0f 702
66e985c0
DV
703 /* Actual register state of the dpll, for shared dpll cross-checking. */
704 struct intel_dpll_hw_state dpll_hw_state;
705
47eacbab
VS
706 /* DSI PLL registers */
707 struct {
708 u32 ctrl, div;
709 } dsi_pll;
710
965e0c48 711 int pipe_bpp;
6cf86a5e 712 struct intel_link_m_n dp_m_n;
ff9a6750 713
439d7ac0
PB
714 /* m2_n2 for eDP downclock */
715 struct intel_link_m_n dp_m2_n2;
f769cd24 716 bool has_drrs;
439d7ac0 717
ff9a6750
DV
718 /*
719 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
720 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
721 * already multiplied by pixel_multiplier.
df92b1e6 722 */
ff9a6750
DV
723 int port_clock;
724
6cc5f341
DV
725 /* Used by SDVO (and if we ever fix it, HDMI). */
726 unsigned pixel_multiplier;
2dd24552 727
90a6b7b0
VS
728 uint8_t lane_count;
729
95a7a2ae
ID
730 /*
731 * Used by platforms having DP/HDMI PHY with programmable lane
732 * latency optimization.
733 */
734 uint8_t lane_lat_optim_mask;
735
2dd24552 736 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
737 struct {
738 u32 control;
739 u32 pgm_ratios;
68fc8742 740 u32 lvds_border_bits;
b074cec8
JB
741 } gmch_pfit;
742
743 /* Panel fitter placement and size for Ironlake+ */
744 struct {
745 u32 pos;
746 u32 size;
fd4daa9c 747 bool enabled;
fabf6e51 748 bool force_thru;
b074cec8 749 } pch_pfit;
33d29b14 750
ca3a0ff8 751 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 752 int fdi_lanes;
ca3a0ff8 753 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
754
755 bool ips_enabled;
cf532bb2 756
f51be2e0
PZ
757 bool enable_fbc;
758
cf532bb2 759 bool double_wide;
0e32b39c 760
0e32b39c 761 int pbn;
be41e336
CK
762
763 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
764
765 /* w/a for waiting 2 vblanks during crtc enable */
766 enum pipe hsw_workaround_pipe;
d21fbe87
MR
767
768 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
769 bool disable_lp_wm;
4e0963c7 770
e8f1f02e 771 struct intel_crtc_wm_state wm;
05dc698c
LL
772
773 /* Gamma mode programmed on the pipe */
774 uint32_t gamma_mode;
e9728bd8
VS
775
776 /* bitmask of visible planes (enum plane_id) */
777 u8 active_planes;
15953637
SS
778
779 /* HDMI scrambling status */
780 bool hdmi_scrambling;
781
782 /* HDMI High TMDS char rate ratio */
783 bool hdmi_high_tmds_clock_ratio;
60436fd4
SS
784
785 /* output format is YCBCR 4:2:0 */
786 bool ycbcr420;
b8cecdf5
DV
787};
788
79e53945
JB
789struct intel_crtc {
790 struct drm_crtc base;
80824003
JB
791 enum pipe pipe;
792 enum plane plane;
08a48469
DV
793 /*
794 * Whether the crtc and the connected output pipeline is active. Implies
795 * that crtc->enabled is set, i.e. the current mode configuration has
796 * some outputs connected to this crtc.
08a48469
DV
797 */
798 bool active;
652c393a 799 bool lowfreq_avail;
d97d7b48 800 u8 plane_ids_mask;
d8fc70b7 801 unsigned long long enabled_power_domains;
02e792fb 802 struct intel_overlay *overlay;
cda4b7d3 803
e506a0c6
DV
804 /* Display surface base address adjustement for pageflips. Note that on
805 * gen4+ this only adjusts up to a tile, offsets within a tile are
806 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 807 u32 dspaddr_offset;
2db3366b
PZ
808 int adjusted_x;
809 int adjusted_y;
e506a0c6 810
6e3c9717 811 struct intel_crtc_state *config;
b8cecdf5 812
8af29b0c
CW
813 /* global reset count when the last flip was submitted */
814 unsigned int reset_count;
5a21b665 815
8664281b
PZ
816 /* Access to these should be protected by dev_priv->irq_lock. */
817 bool cpu_fifo_underrun_disabled;
818 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
819
820 /* per-pipe watermark state */
821 struct {
822 /* watermarks currently being used */
4e0963c7
MR
823 union {
824 struct intel_pipe_wm ilk;
7eb4941f 825 struct vlv_wm_state vlv;
04548cba 826 struct g4x_wm_state g4x;
4e0963c7 827 } active;
0b2ae6d7 828 } wm;
8d7849db 829
80715b2f 830 int scanline_offset;
32b7eeec 831
eb120ef6
JB
832 struct {
833 unsigned start_vbl_count;
834 ktime_t start_vbl_time;
835 int min_vbl, max_vbl;
836 int scanline_start;
837 } debug;
85a62bf9 838
be41e336
CK
839 /* scalers available on this crtc */
840 int num_scalers;
79e53945
JB
841};
842
b840d907
JB
843struct intel_plane {
844 struct drm_plane base;
b14e5848
VS
845 u8 plane;
846 enum plane_id id;
b840d907 847 enum pipe pipe;
2d354c34 848 bool can_scale;
b840d907 849 int max_downscale;
a9ff8714 850 uint32_t frontbuffer_bit;
526682e9 851
cd5dcbf1
VS
852 struct {
853 u32 base, cntl, size;
854 } cursor;
855
8e7d688b
MR
856 /*
857 * NOTE: Do not place new plane state fields here (e.g., when adding
858 * new plane properties). New runtime state should now be placed in
2fde1391 859 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
860 */
861
282dbf9b 862 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
863 const struct intel_crtc_state *crtc_state,
864 const struct intel_plane_state *plane_state);
282dbf9b
VS
865 void (*disable_plane)(struct intel_plane *plane,
866 struct intel_crtc *crtc);
867 int (*check_plane)(struct intel_plane *plane,
061e4b8d 868 struct intel_crtc_state *crtc_state,
c59cb179 869 struct intel_plane_state *state);
b840d907
JB
870};
871
b445e3b0 872struct intel_watermark_params {
ae9400ca
TU
873 u16 fifo_size;
874 u16 max_wm;
875 u8 default_wm;
876 u8 guard_size;
877 u8 cacheline_size;
b445e3b0
ED
878};
879
880struct cxsr_latency {
c13fb778
TU
881 bool is_desktop : 1;
882 bool is_ddr3 : 1;
44a655ca
TU
883 u16 fsb_freq;
884 u16 mem_freq;
885 u16 display_sr;
886 u16 display_hpll_disable;
887 u16 cursor_sr;
888 u16 cursor_hpll_disable;
b445e3b0
ED
889};
890
de419ab6 891#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 892#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 893#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 894#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 895#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 896#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 897#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 898#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 899#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 900
f5bbfca3 901struct intel_hdmi {
f0f59a00 902 i915_reg_t hdmi_reg;
f5bbfca3 903 int ddc_bus;
b1ba124d
VS
904 struct {
905 enum drm_dp_dual_mode_type type;
906 int max_tmds_clock;
907 } dp_dual_mode;
f5bbfca3
ED
908 bool has_hdmi_sink;
909 bool has_audio;
abedc077 910 bool rgb_quant_range_selectable;
d8b4c43a 911 struct intel_connector *attached_connector;
f5bbfca3
ED
912};
913
0e32b39c 914struct intel_dp_mst_encoder;
b091cd92 915#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 916
fe3cd48d
R
917/*
918 * enum link_m_n_set:
919 * When platform provides two set of M_N registers for dp, we can
920 * program them and switch between them incase of DRRS.
921 * But When only one such register is provided, we have to program the
922 * required divider value on that registers itself based on the DRRS state.
923 *
924 * M1_N1 : Program dp_m_n on M1_N1 registers
925 * dp_m2_n2 on M2_N2 registers (If supported)
926 *
927 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
928 * M2_N2 registers are not supported
929 */
930
931enum link_m_n_set {
932 /* Sets the m1_n1 and m2_n2 */
933 M1_N1 = 0,
934 M2_N2
935};
936
c1617abc
MN
937struct intel_dp_compliance_data {
938 unsigned long edid;
611032bf
MN
939 uint8_t video_pattern;
940 uint16_t hdisplay, vdisplay;
941 uint8_t bpc;
c1617abc
MN
942};
943
944struct intel_dp_compliance {
945 unsigned long test_type;
946 struct intel_dp_compliance_data test_data;
947 bool test_active;
da15f7cb
MN
948 int test_link_rate;
949 u8 test_lane_count;
c1617abc
MN
950};
951
54d63ca6 952struct intel_dp {
f0f59a00
VS
953 i915_reg_t output_reg;
954 i915_reg_t aux_ch_ctl_reg;
955 i915_reg_t aux_ch_data_reg[5];
54d63ca6 956 uint32_t DP;
901c2daf
VS
957 int link_rate;
958 uint8_t lane_count;
30d9aa42 959 uint8_t sink_count;
64ee2fd2 960 bool link_mst;
54d63ca6 961 bool has_audio;
7d23e3c3 962 bool detect_done;
c92bd2fa 963 bool channel_eq_status;
d7e8ef02 964 bool reset_link_params;
54d63ca6 965 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 966 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 967 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 968 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
969 /* source rates */
970 int num_source_rates;
971 const int *source_rates;
68f357cb
JN
972 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
973 int num_sink_rates;
94ca719e 974 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 975 bool use_rate_select;
975ee5fc
JN
976 /* intersection of source and sink rates */
977 int num_common_rates;
978 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
979 /* Max lane count for the current link */
980 int max_link_lane_count;
981 /* Max rate for the current link */
982 int max_link_rate;
7b3fc170 983 /* sink or branch descriptor */
84c36753 984 struct drm_dp_desc desc;
9d1a1031 985 struct drm_dp_aux aux;
5432fcaf 986 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
987 uint8_t train_set[4];
988 int panel_power_up_delay;
989 int panel_power_down_delay;
990 int panel_power_cycle_delay;
991 int backlight_on_delay;
992 int backlight_off_delay;
54d63ca6
SK
993 struct delayed_work panel_vdd_work;
994 bool want_panel_vdd;
dce56b3c
PZ
995 unsigned long last_power_on;
996 unsigned long last_backlight_off;
d28d4731 997 ktime_t panel_power_off_time;
5d42f82a 998
01527b31
CT
999 struct notifier_block edp_notifier;
1000
a4a5d2f8
VS
1001 /*
1002 * Pipe whose power sequencer is currently locked into
1003 * this port. Only relevant on VLV/CHV.
1004 */
1005 enum pipe pps_pipe;
9f2bdb00
VS
1006 /*
1007 * Pipe currently driving the port. Used for preventing
1008 * the use of the PPS for any pipe currentrly driving
1009 * external DP as that will mess things up on VLV.
1010 */
1011 enum pipe active_pipe;
78597996
ID
1012 /*
1013 * Set if the sequencer may be reset due to a power transition,
1014 * requiring a reinitialization. Only relevant on BXT.
1015 */
1016 bool pps_reset;
36b5f425 1017 struct edp_power_seq pps_delays;
a4a5d2f8 1018
0e32b39c
DA
1019 bool can_mst; /* this port supports mst */
1020 bool is_mst;
19e0b4ca 1021 int active_mst_links;
0e32b39c 1022 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1023 struct intel_connector *attached_connector;
ec5b01dd 1024
0e32b39c
DA
1025 /* mst connector list */
1026 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1027 struct drm_dp_mst_topology_mgr mst_mgr;
1028
ec5b01dd 1029 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1030 /*
1031 * This function returns the value we have to program the AUX_CTL
1032 * register with to kick off an AUX transaction.
1033 */
1034 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1035 bool has_aux_irq,
1036 int send_bytes,
1037 uint32_t aux_clock_divider);
ad64217b
ACO
1038
1039 /* This is called before a link training is starterd */
1040 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1041
c5d5ab7a 1042 /* Displayport compliance testing */
c1617abc 1043 struct intel_dp_compliance compliance;
54d63ca6
SK
1044};
1045
dbe9e61b
SS
1046struct intel_lspcon {
1047 bool active;
1048 enum drm_lspcon_mode mode;
dbe9e61b
SS
1049};
1050
da63a9f2
PZ
1051struct intel_digital_port {
1052 struct intel_encoder base;
174edf1f 1053 enum port port;
bcf53de4 1054 u32 saved_port_bits;
da63a9f2
PZ
1055 struct intel_dp dp;
1056 struct intel_hdmi hdmi;
dbe9e61b 1057 struct intel_lspcon lspcon;
b2c5c181 1058 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1059 bool release_cl2_override;
ccb1a831 1060 uint8_t max_lanes;
62b69566 1061 enum intel_display_power_domain ddi_io_power_domain;
f99be1b3
VS
1062
1063 void (*write_infoframe)(struct drm_encoder *encoder,
1064 const struct intel_crtc_state *crtc_state,
1065 enum hdmi_infoframe_type type,
1066 const void *frame, ssize_t len);
1067 void (*set_infoframes)(struct drm_encoder *encoder,
1068 bool enable,
1069 const struct intel_crtc_state *crtc_state,
1070 const struct drm_connector_state *conn_state);
1071 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1072 const struct intel_crtc_state *pipe_config);
da63a9f2
PZ
1073};
1074
0e32b39c
DA
1075struct intel_dp_mst_encoder {
1076 struct intel_encoder base;
1077 enum pipe pipe;
1078 struct intel_digital_port *primary;
0552f765 1079 struct intel_connector *connector;
0e32b39c
DA
1080};
1081
65d64cc5 1082static inline enum dpio_channel
89b667f8
JB
1083vlv_dport_to_channel(struct intel_digital_port *dport)
1084{
1085 switch (dport->port) {
1086 case PORT_B:
00fc31b7 1087 case PORT_D:
e4607fcf 1088 return DPIO_CH0;
89b667f8 1089 case PORT_C:
e4607fcf 1090 return DPIO_CH1;
89b667f8
JB
1091 default:
1092 BUG();
1093 }
1094}
1095
65d64cc5
VS
1096static inline enum dpio_phy
1097vlv_dport_to_phy(struct intel_digital_port *dport)
1098{
1099 switch (dport->port) {
1100 case PORT_B:
1101 case PORT_C:
1102 return DPIO_PHY0;
1103 case PORT_D:
1104 return DPIO_PHY1;
1105 default:
1106 BUG();
1107 }
1108}
1109
1110static inline enum dpio_channel
eb69b0e5
CML
1111vlv_pipe_to_channel(enum pipe pipe)
1112{
1113 switch (pipe) {
1114 case PIPE_A:
1115 case PIPE_C:
1116 return DPIO_CH0;
1117 case PIPE_B:
1118 return DPIO_CH1;
1119 default:
1120 BUG();
1121 }
1122}
1123
e2af48c6 1124static inline struct intel_crtc *
b91eb5cc 1125intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1126{
f875c15a
CW
1127 return dev_priv->pipe_to_crtc_mapping[pipe];
1128}
1129
e2af48c6 1130static inline struct intel_crtc *
b91eb5cc 1131intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1132{
417ae147
CW
1133 return dev_priv->plane_to_crtc_mapping[plane];
1134}
1135
5f1aae65 1136struct intel_load_detect_pipe {
edde3617 1137 struct drm_atomic_state *restore_state;
5f1aae65 1138};
79e53945 1139
5f1aae65
PZ
1140static inline struct intel_encoder *
1141intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1142{
1143 return to_intel_connector(connector)->encoder;
1144}
1145
da63a9f2
PZ
1146static inline struct intel_digital_port *
1147enc_to_dig_port(struct drm_encoder *encoder)
1148{
9a5da00b
ACO
1149 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1150
1151 switch (intel_encoder->type) {
1152 case INTEL_OUTPUT_UNKNOWN:
1153 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1154 case INTEL_OUTPUT_DP:
1155 case INTEL_OUTPUT_EDP:
1156 case INTEL_OUTPUT_HDMI:
1157 return container_of(encoder, struct intel_digital_port,
1158 base.base);
1159 default:
1160 return NULL;
1161 }
9ff8c9ba
ID
1162}
1163
0e32b39c
DA
1164static inline struct intel_dp_mst_encoder *
1165enc_to_mst(struct drm_encoder *encoder)
1166{
1167 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1168}
1169
9ff8c9ba
ID
1170static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1171{
1172 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1173}
1174
1175static inline struct intel_digital_port *
1176dp_to_dig_port(struct intel_dp *intel_dp)
1177{
1178 return container_of(intel_dp, struct intel_digital_port, dp);
1179}
1180
dd75f6dd
ID
1181static inline struct intel_lspcon *
1182dp_to_lspcon(struct intel_dp *intel_dp)
1183{
1184 return &dp_to_dig_port(intel_dp)->lspcon;
1185}
1186
da63a9f2
PZ
1187static inline struct intel_digital_port *
1188hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1189{
1190 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1191}
1192
47339cd9 1193/* intel_fifo_underrun.c */
a72e4c9f 1194bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1195 enum pipe pipe, bool enable);
a72e4c9f 1196bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
a2196033 1197 enum pipe pch_transcoder,
87440425 1198 bool enable);
1f7247c0
DV
1199void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1200 enum pipe pipe);
1201void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
a2196033 1202 enum pipe pch_transcoder);
aca7b684
VS
1203void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1204void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1205
1206/* i915_irq.c */
480c8033
DV
1207void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1209void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1210void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
dc97997a 1211void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1212void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1213void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1214
1215static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1216 u32 mask)
1217{
1218 return mask & ~i915->rps.pm_intrmsk_mbz;
1219}
1220
b963291c
DV
1221void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1222void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1223static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1224{
1225 /*
1226 * We only use drm_irq_uninstall() at unload and VT switch, so
1227 * this is the only thing we need to check.
1228 */
2aeb7d3a 1229 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1230}
1231
a225f079 1232int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be 1233void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
001bd2cb 1234 u8 pipe_mask);
aae8ba84 1235void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
001bd2cb 1236 u8 pipe_mask);
26705e20
SAK
1237void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1238void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1239void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1240
5f1aae65 1241/* intel_crt.c */
c39055b0 1242void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1243void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1244
1245/* intel_ddi.c */
b7076546 1246void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
5f88a9c6
VS
1247 const struct intel_crtc_state *old_crtc_state,
1248 const struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1249void hsw_fdi_link_train(struct intel_crtc *crtc,
1250 const struct intel_crtc_state *crtc_state);
c39055b0 1251void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1252enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1253bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1254void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1255void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1256 enum transcoder cpu_transcoder);
3dc38eea
ACO
1257void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1258void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1259struct intel_encoder *
1260intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1261void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1262void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1263bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1264bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1265 struct intel_crtc *intel_crtc);
87440425 1266void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1267 struct intel_crtc_state *pipe_config);
5f1aae65 1268
0e32b39c 1269void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1270 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1271void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1272 bool state);
f8896f5d 1273uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1274u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1275
d88c4afd
VS
1276unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1277 int plane, unsigned int height);
b680c37a 1278
7c10a2b5 1279/* intel_audio.c */
88212941 1280void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1281void intel_audio_codec_enable(struct intel_encoder *encoder,
1282 const struct intel_crtc_state *crtc_state,
1283 const struct drm_connector_state *conn_state);
69bfe1a9 1284void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1285void i915_audio_component_init(struct drm_i915_private *dev_priv);
1286void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1287void intel_audio_init(struct drm_i915_private *dev_priv);
1288void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1289
7ff89ca2 1290/* intel_cdclk.c */
e1cd3325
PZ
1291void skl_init_cdclk(struct drm_i915_private *dev_priv);
1292void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
d8d4a512
VS
1293void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1294void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
e1cd3325
PZ
1295void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1296void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1297void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1298void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1299void intel_update_cdclk(struct drm_i915_private *dev_priv);
1300void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1301bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1302 const struct intel_cdclk_state *b);
b0587e4d
VS
1303void intel_set_cdclk(struct drm_i915_private *dev_priv,
1304 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1305
b680c37a 1306/* intel_display.c */
2ee0da16
VS
1307void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1308void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
a2196033 1309enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1310void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1311int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1312int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1313 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1314int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1315 const char *name, u32 reg);
b7076546
ML
1316void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1317void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
88212941 1318void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1319unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1320 const struct intel_plane_state *state,
1321 int plane);
6687c906 1322void intel_add_fb_offsets(int *x, int *y,
2949056c 1323 const struct intel_plane_state *state, int plane);
1663b9d6 1324unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1325bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1326void intel_mark_busy(struct drm_i915_private *dev_priv);
1327void intel_mark_idle(struct drm_i915_private *dev_priv);
70e0bd74 1328int intel_display_suspend(struct drm_device *dev);
8090ba8c 1329void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1330void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1331int intel_connector_init(struct intel_connector *);
1332struct intel_connector *intel_connector_alloc(void);
87440425 1333bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1334void intel_connector_attach_encoder(struct intel_connector *connector,
1335 struct intel_encoder *encoder);
87440425
PZ
1336struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1337 struct drm_crtc *crtc);
752aa88a 1338enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1339int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1340 struct drm_file *file_priv);
87440425
PZ
1341enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1342 enum pipe pipe);
2d84d2b3
VS
1343static inline bool
1344intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1345 enum intel_output_type type)
1346{
1347 return crtc_state->output_types & (1 << type);
1348}
37a5650b
VS
1349static inline bool
1350intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1351{
1352 return crtc_state->output_types &
cca0502b 1353 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1354 (1 << INTEL_OUTPUT_DP_MST) |
1355 (1 << INTEL_OUTPUT_EDP));
1356}
4f905cf9 1357static inline void
0f0f74bc 1358intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1359{
0f0f74bc 1360 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1361}
0c241d5b 1362static inline void
0f0f74bc 1363intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1364{
b91eb5cc 1365 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1366
1367 if (crtc->active)
0f0f74bc 1368 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1369}
a2991414
ML
1370
1371u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1372
87440425 1373int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1374void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1375 struct intel_digital_port *dport,
1376 unsigned int expected_mask);
6c5ed5ae
ML
1377int intel_get_load_detect_pipe(struct drm_connector *connector,
1378 struct drm_display_mode *mode,
1379 struct intel_load_detect_pipe *old,
1380 struct drm_modeset_acquire_ctx *ctx);
87440425 1381void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1382 struct intel_load_detect_pipe *old,
1383 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1384struct i915_vma *
1385intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1386void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1387struct drm_framebuffer *
24dbf51a
CW
1388intel_framebuffer_create(struct drm_i915_gem_object *obj,
1389 struct drm_mode_fb_cmd2 *mode_cmd);
6beb8c23 1390int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1391 struct drm_plane_state *new_state);
38f3ce3a 1392void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1393 struct drm_plane_state *old_state);
a98b3431
MR
1394int intel_plane_atomic_get_property(struct drm_plane *plane,
1395 const struct drm_plane_state *state,
1396 struct drm_property *property,
1397 uint64_t *val);
1398int intel_plane_atomic_set_property(struct drm_plane *plane,
1399 struct drm_plane_state *state,
1400 struct drm_property *property,
1401 uint64_t val);
da20eabd
ML
1402int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1403 struct drm_plane_state *plane_state);
716c2e55 1404
7abd4b35
ACO
1405void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe);
1407
30ad9814 1408int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1409 const struct dpll *dpll);
30ad9814 1410void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1411int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1412
716c2e55 1413/* modesetting asserts */
b680c37a
DV
1414void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1415 enum pipe pipe);
55607e8a
DV
1416void assert_pll(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, bool state);
1418#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1419#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1420void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1421#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1422#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1423void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1424 enum pipe pipe, bool state);
1425#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1426#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1427void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1428#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1429#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1430u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1431 const struct intel_plane_state *state, int plane);
c033666a
CW
1432void intel_prepare_reset(struct drm_i915_private *dev_priv);
1433void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1434void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1435void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1436void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1437void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1438void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1439void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1440unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1441void skl_enable_dc6(struct drm_i915_private *dev_priv);
1442void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1443void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1444 struct intel_crtc_state *pipe_config);
fe3cd48d 1445void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1446int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1447bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1448 struct dpll *best_clock);
1449int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1450
525b9311 1451bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1452void hsw_enable_ips(struct intel_crtc *crtc);
1453void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1454enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1455void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1456 struct intel_crtc_state *pipe_config);
86adf9d7 1457
e435d6e5 1458int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1459int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1460
be1e3415
CW
1461static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1462{
1463 return i915_ggtt_offset(state->vma);
1464}
dedf278c 1465
2e881264
VS
1466u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1467 const struct intel_plane_state *plane_state);
d2196774
VS
1468u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1469 unsigned int rotation);
b63a16f6 1470int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1471int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1472
eb805623 1473/* intel_csr.c */
f4448375 1474void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1475void intel_csr_load_program(struct drm_i915_private *);
f4448375 1476void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1477void intel_csr_ucode_suspend(struct drm_i915_private *);
1478void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1479
5f1aae65 1480/* intel_dp.c */
c39055b0
ACO
1481bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1482 enum port port);
87440425
PZ
1483bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1484 struct intel_connector *intel_connector);
901c2daf 1485void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1486 int link_rate, uint8_t lane_count,
1487 bool link_mst);
fdb14d33
MN
1488int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1489 int link_rate, uint8_t lane_count);
87440425 1490void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1491void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1492void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1493void intel_dp_encoder_reset(struct drm_encoder *encoder);
1494void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1495void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1496int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1497bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1498 struct intel_crtc_state *pipe_config,
1499 struct drm_connector_state *conn_state);
1853a9da 1500bool intel_dp_is_edp(struct intel_dp *intel_dp);
7b91bf7f 1501bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1502enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1503 bool long_hpd);
b037d58f
ML
1504void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1505 const struct drm_connector_state *conn_state);
1506void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
24f3e092 1507void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1508void intel_edp_panel_on(struct intel_dp *intel_dp);
1509void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1510void intel_dp_mst_suspend(struct drm_device *dev);
1511void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1512int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1513int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1514int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1515void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1516void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1517uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1518void intel_plane_destroy(struct drm_plane *plane);
85cb48a1 1519void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5f88a9c6 1520 const struct intel_crtc_state *crtc_state);
85cb48a1 1521void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5f88a9c6 1522 const struct intel_crtc_state *crtc_state);
5748b6a1
CW
1523void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1524 unsigned int frontbuffer_bits);
1525void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1526 unsigned int frontbuffer_bits);
0bc12bcb 1527
94223d04
ACO
1528void
1529intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1530 uint8_t dp_train_pat);
1531void
1532intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1533void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1534uint8_t
1535intel_dp_voltage_max(struct intel_dp *intel_dp);
1536uint8_t
1537intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1538void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1539 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1540bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1541bool
1542intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1543
419b1b7a
ACO
1544static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1545{
1546 return ~((1 << lane_count) - 1) & 0xf;
1547}
1548
24e807e7 1549bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
22a2c8e0
DP
1550int intel_dp_link_required(int pixel_clock, int bpp);
1551int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1552bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1553 struct intel_digital_port *port);
24e807e7 1554
e7156c83
YA
1555/* intel_dp_aux_backlight.c */
1556int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1557
0e32b39c
DA
1558/* intel_dp_mst.c */
1559int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1560void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1561/* intel_dsi.c */
c39055b0 1562void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1563
90198355
JN
1564/* intel_dsi_dcs_backlight.c */
1565int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1566
1567/* intel_dvo.c */
c39055b0 1568void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1569/* intel_hotplug.c */
1570void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1571
1572
0632fef6 1573/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1574#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1575extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1576extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4f256d82
DV
1577extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1578extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
82e3b8c1 1579extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1580extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1581extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1582#else
1583static inline int intel_fbdev_init(struct drm_device *dev)
1584{
1585 return 0;
1586}
5f1aae65 1587
e00bf696 1588static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1589{
1590}
1591
4f256d82
DV
1592static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1593{
1594}
1595
1596static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
4520f53a
DV
1597{
1598}
1599
82e3b8c1 1600static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1601{
1602}
1603
d9c409d6
JN
1604static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1605{
1606}
1607
0632fef6 1608static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1609{
1610}
1611#endif
5f1aae65 1612
7ff0ebcc 1613/* intel_fbc.c */
f51be2e0
PZ
1614void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1615 struct drm_atomic_state *state);
0e631adc 1616bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1617void intel_fbc_pre_update(struct intel_crtc *crtc,
1618 struct intel_crtc_state *crtc_state,
1619 struct intel_plane_state *plane_state);
1eb52238 1620void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1621void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1622void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1623void intel_fbc_enable(struct intel_crtc *crtc,
1624 struct intel_crtc_state *crtc_state,
1625 struct intel_plane_state *plane_state);
c937ab3e
PZ
1626void intel_fbc_disable(struct intel_crtc *crtc);
1627void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1628void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1629 unsigned int frontbuffer_bits,
1630 enum fb_op_origin origin);
1631void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1632 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1633void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1634void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1635
5f1aae65 1636/* intel_hdmi.c */
c39055b0
ACO
1637void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1638 enum port port);
87440425
PZ
1639void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1640 struct intel_connector *intel_connector);
1641struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1642bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1643 struct intel_crtc_state *pipe_config,
1644 struct drm_connector_state *conn_state);
15953637
SS
1645void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1646 struct drm_connector *connector,
1647 bool high_tmds_clock_ratio,
1648 bool scrambling);
b2ccb822 1649void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
385e4de0 1650void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
5f1aae65
PZ
1651
1652
1653/* intel_lvds.c */
c39055b0 1654void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1655struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1656bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1657
1658
1659/* intel_modes.c */
1660int intel_connector_update_modes(struct drm_connector *connector,
87440425 1661 struct edid *edid);
5f1aae65 1662int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1663void intel_attach_force_audio_property(struct drm_connector *connector);
1664void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1665void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1666
1667
1668/* intel_overlay.c */
1ee8da6d
CW
1669void intel_setup_overlay(struct drm_i915_private *dev_priv);
1670void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1671int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1672int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1673 struct drm_file *file_priv);
1674int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1675 struct drm_file *file_priv);
1362b776 1676void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1677
1678
1679/* intel_panel.c */
87440425 1680int intel_panel_init(struct intel_panel *panel,
4b6ed685 1681 struct drm_display_mode *fixed_mode,
dc911f5b 1682 struct drm_display_mode *alt_fixed_mode,
4b6ed685 1683 struct drm_display_mode *downclock_mode);
87440425
PZ
1684void intel_panel_fini(struct intel_panel *panel);
1685void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1686 struct drm_display_mode *adjusted_mode);
1687void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1688 struct intel_crtc_state *pipe_config,
87440425
PZ
1689 int fitting_mode);
1690void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1691 struct intel_crtc_state *pipe_config,
87440425 1692 int fitting_mode);
90d7cd24 1693void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
6dda730e 1694 u32 level, u32 max);
fda9ee98
CW
1695int intel_panel_setup_backlight(struct drm_connector *connector,
1696 enum pipe pipe);
b037d58f
ML
1697void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1698 const struct drm_connector_state *conn_state);
1699void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
db31af1d 1700void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1701enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1702extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1703 struct drm_i915_private *dev_priv,
ec9ed197
VK
1704 struct drm_display_mode *fixed_mode,
1705 struct drm_connector *connector);
e63d87c0
CW
1706
1707#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1708int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1709void intel_backlight_device_unregister(struct intel_connector *connector);
1710#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1711static int intel_backlight_device_register(struct intel_connector *connector)
1712{
1713 return 0;
1714}
e63d87c0
CW
1715static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1716{
1717}
1718#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1719
5f1aae65 1720
0bc12bcb 1721/* intel_psr.c */
d2419ffc
VS
1722void intel_psr_enable(struct intel_dp *intel_dp,
1723 const struct intel_crtc_state *crtc_state);
1724void intel_psr_disable(struct intel_dp *intel_dp,
1725 const struct intel_crtc_state *old_crtc_state);
5748b6a1 1726void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1727 unsigned frontbuffer_bits);
5748b6a1 1728void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1729 unsigned frontbuffer_bits,
1730 enum fb_op_origin origin);
c39055b0 1731void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1732void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1733 unsigned frontbuffer_bits);
0bc12bcb 1734
9c065a7d
DV
1735/* intel_runtime_pm.c */
1736int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1737void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1738void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1739void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1740void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1741void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1742void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1743void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1744const char *
1745intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1746
f458ebbc
DV
1747bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1748 enum intel_display_power_domain domain);
1749bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1750 enum intel_display_power_domain domain);
9c065a7d
DV
1751void intel_display_power_get(struct drm_i915_private *dev_priv,
1752 enum intel_display_power_domain domain);
09731280
ID
1753bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1754 enum intel_display_power_domain domain);
9c065a7d
DV
1755void intel_display_power_put(struct drm_i915_private *dev_priv,
1756 enum intel_display_power_domain domain);
da5827c3
ID
1757
1758static inline void
1759assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1760{
1761 WARN_ONCE(dev_priv->pm.suspended,
1762 "Device suspended during HW access\n");
1763}
1764
1765static inline void
1766assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1767{
1768 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1769 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1770 "RPM wakelock ref not held during HW access");
da5827c3
ID
1771}
1772
1f814dac
ID
1773/**
1774 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1775 * @dev_priv: i915 device instance
1776 *
1777 * This function disable asserts that check if we hold an RPM wakelock
1778 * reference, while keeping the device-not-suspended checks still enabled.
1779 * It's meant to be used only in special circumstances where our rule about
1780 * the wakelock refcount wrt. the device power state doesn't hold. According
1781 * to this rule at any point where we access the HW or want to keep the HW in
1782 * an active state we must hold an RPM wakelock reference acquired via one of
1783 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1784 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1785 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1786 * users should avoid using this function.
1787 *
1788 * Any calls to this function must have a symmetric call to
1789 * enable_rpm_wakeref_asserts().
1790 */
1791static inline void
1792disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1793{
1794 atomic_inc(&dev_priv->pm.wakeref_count);
1795}
1796
1797/**
1798 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1799 * @dev_priv: i915 device instance
1800 *
1801 * This function re-enables the RPM assert checks after disabling them with
1802 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1803 * circumstances otherwise its use should be avoided.
1804 *
1805 * Any calls to this function must have a symmetric call to
1806 * disable_rpm_wakeref_asserts().
1807 */
1808static inline void
1809enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1810{
1811 atomic_dec(&dev_priv->pm.wakeref_count);
1812}
1813
9c065a7d 1814void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1815bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1816void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1817void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1818
d9bc89d9
DV
1819void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1820
e0fce78f
VS
1821void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1822 bool override, unsigned int mask);
b0b33846
VS
1823bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1824 enum dpio_channel ch, bool override);
e0fce78f
VS
1825
1826
5f1aae65 1827/* intel_pm.c */
46f16e63 1828void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1829void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1830int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1831void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1832void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1833void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1834void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1835void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1836void intel_gpu_ips_teardown(void);
dc97997a 1837void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1838void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1839void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1840void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1841void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1842void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1843void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1844void gen6_rps_busy(struct drm_i915_private *dev_priv);
1845void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1846void gen6_rps_idle(struct drm_i915_private *dev_priv);
7b92c1bd
CW
1847void gen6_rps_boost(struct drm_i915_gem_request *rq,
1848 struct intel_rps_client *rps);
04548cba 1849void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 1850void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1851void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1852void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1853void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1854 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1855void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1856 struct skl_pipe_wm *out);
04548cba 1857void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 1858void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1859bool intel_can_enable_sagv(struct drm_atomic_state *state);
1860int intel_enable_sagv(struct drm_i915_private *dev_priv);
1861int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1862bool skl_wm_level_equals(const struct skl_wm_level *l1,
1863 const struct skl_wm_level *l2);
5eff503b
ML
1864bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1865 const struct skl_ddb_entry *ddb,
1866 int ignore);
ed4a6a7c 1867bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a 1868int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
73b0ca8e
MK
1869int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1870 struct intel_crtc_state *cstate);
dc97997a
CW
1871static inline int intel_enable_rc6(void)
1872{
1873 return i915.enable_rc6;
1874}
72662e10 1875
5f1aae65 1876/* intel_sdvo.c */
c39055b0 1877bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1878 i915_reg_t reg, enum port port);
96a02917 1879
2b28bb1b 1880
5f1aae65 1881/* intel_sprite.c */
dfd2e9ab
VS
1882int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1883 int usecs);
580503c7 1884struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1885 enum pipe pipe, int plane);
87440425
PZ
1886int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1887 struct drm_file *file_priv);
34e0adbb 1888void intel_pipe_update_start(struct intel_crtc *crtc);
8b5d27b9 1889void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1890
1891/* intel_tv.c */
c39055b0 1892void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1893
ea2c67bb 1894/* intel_atomic.c */
11c1a9ec
ML
1895int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1896 const struct drm_connector_state *state,
1897 struct drm_property *property,
1898 uint64_t *val);
1899int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1900 struct drm_connector_state *state,
1901 struct drm_property *property,
1902 uint64_t val);
1903int intel_digital_connector_atomic_check(struct drm_connector *conn,
1904 struct drm_connector_state *new_state);
1905struct drm_connector_state *
1906intel_digital_connector_duplicate_state(struct drm_connector *connector);
1907
1356837e
MR
1908struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1909void intel_crtc_destroy_state(struct drm_crtc *crtc,
1910 struct drm_crtc_state *state);
de419ab6
ML
1911struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1912void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1913
10f81c19
ACO
1914static inline struct intel_crtc_state *
1915intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1916 struct intel_crtc *crtc)
1917{
1918 struct drm_crtc_state *crtc_state;
1919 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1920 if (IS_ERR(crtc_state))
0b6cc188 1921 return ERR_CAST(crtc_state);
10f81c19
ACO
1922
1923 return to_intel_crtc_state(crtc_state);
1924}
e3bddded 1925
ccc24b39
MK
1926static inline struct intel_crtc_state *
1927intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1928 struct intel_crtc *crtc)
1929{
1930 struct drm_crtc_state *crtc_state;
1931
1932 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1933
1934 if (crtc_state)
1935 return to_intel_crtc_state(crtc_state);
1936 else
1937 return NULL;
1938}
1939
e3bddded
ML
1940static inline struct intel_plane_state *
1941intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1942 struct intel_plane *plane)
1943{
1944 struct drm_plane_state *plane_state;
1945
1946 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1947
1948 return to_intel_plane_state(plane_state);
1949}
1950
6ebc6923
ACO
1951int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1952 struct intel_crtc *intel_crtc,
1953 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1954
1955/* intel_atomic_plane.c */
8e7d688b 1956struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1957struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1958void intel_plane_destroy_state(struct drm_plane *plane,
1959 struct drm_plane_state *state);
1960extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1961int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1962 struct intel_plane_state *intel_state);
ea2c67bb 1963
8563b1e8
LL
1964/* intel_color.c */
1965void intel_color_init(struct drm_crtc *crtc);
82cf435b 1966int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1967void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1968void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1969
dbe9e61b
SS
1970/* intel_lspcon.c */
1971bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1972void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1973void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
1974
1975/* intel_pipe_crc.c */
1976int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
1977#ifdef CONFIG_DEBUG_FS
1978int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1979 size_t *values_cnt);
1980#else
1981#define intel_crtc_set_crc_source NULL
1982#endif
731035fe 1983extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 1984#endif /* __INTEL_DRV_H__ */