]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Apply the g4x TLB miss w/a to SR watermarks as well
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
91 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
0351b939
TU
106 break; \
107 } \
108 cpu_relax(); \
18f4b843
TU
109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
0351b939 117 } \
18f4b843
TU
118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
129 ret__; \
130})
131
939cf46c
TU
132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 140
49938ac4
JN
141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
021357ac 143
79e53945
JB
144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
79e53945 153
4726e0b0
SK
154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
068be561
DL
157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
4726e0b0 159
79e53945
JB
160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
6847d71b
PZ
165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
cca0502b 173 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
79e53945
JB
179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
dfba2e2d
SK
185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
72ffa333 187
79e53945
JB
188struct intel_framebuffer {
189 struct drm_framebuffer base;
05394f39 190 struct drm_i915_gem_object *obj;
2d7a215f 191 struct intel_rotation_info rot_info;
6687c906
VS
192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
79e53945
JB
202};
203
37811fcc
CW
204struct intel_fbdev {
205 struct drm_fb_helper helper;
8bcd4553 206 struct intel_framebuffer *fb;
058d88c4 207 struct i915_vma *vma;
43cee314 208 async_cookie_t cookie;
d978ef14 209 int preferred_bpp;
37811fcc 210};
79e53945 211
21d40d37 212struct intel_encoder {
4ef69c7a 213 struct drm_encoder base;
9a935856 214
6847d71b 215 enum intel_output_type type;
03cdc1d4 216 enum port port;
bc079e8b 217 unsigned int cloneable;
21d40d37 218 void (*hot_plug)(struct intel_encoder *);
7ae89233 219 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
fd6bbda9
ML
222 void (*pre_pll_enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*pre_enable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*enable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
234 void (*post_disable)(struct intel_encoder *,
235 struct intel_crtc_state *,
236 struct drm_connector_state *);
237 void (*post_pll_disable)(struct intel_encoder *,
238 struct intel_crtc_state *,
239 struct drm_connector_state *);
f0947c37
DV
240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 244 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 245 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
045ac3b5 248 void (*get_config)(struct intel_encoder *,
5cec258b 249 struct intel_crtc_state *pipe_config);
62b69566
ACO
250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
f8aed700 259 int crtc_mask;
1d843f9d 260 enum hpd_pin hpd_pin;
79f255a0 261 enum intel_display_power_domain power_domain;
f1a3acea
PD
262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
79e53945
JB
264};
265
1d508706 266struct intel_panel {
dd06f90e 267 struct drm_display_mode *fixed_mode;
ec9ed197 268 struct drm_display_mode *downclock_mode;
4d891523 269 int fitting_mode;
58c68779
JN
270
271 /* backlight */
272 struct {
c91c9f32 273 bool present;
58c68779 274 u32 level;
6dda730e 275 u32 min;
7bd688cd 276 u32 max;
58c68779 277 bool enabled;
636baebf
JN
278 bool combination_mode; /* gen 2/4 only */
279 bool active_low_pwm;
32b421e7 280 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
281
282 /* PWM chip */
022e4e52
SK
283 bool util_pin_active_low; /* bxt+ */
284 u8 controller; /* bxt+ only */
b029e66f
SK
285 struct pwm_device *pwm;
286
58c68779 287 struct backlight_device *device;
ab656bb9 288
5507faeb
JN
289 /* Connector and platform specific backlight functions */
290 int (*setup)(struct intel_connector *connector, enum pipe pipe);
291 uint32_t (*get)(struct intel_connector *connector);
292 void (*set)(struct intel_connector *connector, uint32_t level);
293 void (*disable)(struct intel_connector *connector);
294 void (*enable)(struct intel_connector *connector);
295 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
296 uint32_t hz);
297 void (*power)(struct intel_connector *, bool enable);
298 } backlight;
1d508706
JN
299};
300
5daa55eb
ZW
301struct intel_connector {
302 struct drm_connector base;
9a935856
DV
303 /*
304 * The fixed encoder this connector is connected to.
305 */
df0e9248 306 struct intel_encoder *encoder;
9a935856 307
8e1b56a4
JN
308 /* ACPI device id for ACPI and driver cooperation */
309 u32 acpi_device_id;
310
f0947c37
DV
311 /* Reads out the current hw, returning true if the connector is enabled
312 * and active (i.e. dpms ON state). */
313 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
314
315 /* Panel info for eDP and LVDS */
316 struct intel_panel panel;
9cd300e0
JN
317
318 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
319 struct edid *edid;
beb60608 320 struct edid *detect_edid;
821450c6
EE
321
322 /* since POLL and HPD connectors may use the same HPD line keep the native
323 state of connector->polled in case hotplug storm detection changes it */
324 u8 polled;
0e32b39c
DA
325
326 void *port; /* store this opaque as its illegal to dereference it */
327
328 struct intel_dp *mst_port;
9301397a
MN
329
330 /* Work struct to schedule a uevent on link train failure */
331 struct work_struct modeset_retry_work;
5daa55eb
ZW
332};
333
9e2c8475 334struct dpll {
80ad9206
VS
335 /* given values */
336 int n;
337 int m1, m2;
338 int p1, p2;
339 /* derived values */
340 int dot;
341 int vco;
342 int m;
343 int p;
9e2c8475 344};
80ad9206 345
de419ab6
ML
346struct intel_atomic_state {
347 struct drm_atomic_state base;
348
bb0f4aab
VS
349 struct {
350 /*
351 * Logical state of cdclk (used for all scaling, watermark,
352 * etc. calculations and checks). This is computed as if all
353 * enabled crtcs were active.
354 */
355 struct intel_cdclk_state logical;
356
357 /*
358 * Actual state of cdclk, can be different from the logical
359 * state only when all crtc's are DPMS off.
360 */
361 struct intel_cdclk_state actual;
362 } cdclk;
1a617b77 363
565602d7
ML
364 bool dpll_set, modeset;
365
8b4a7d05
MR
366 /*
367 * Does this transaction change the pipes that are active? This mask
368 * tracks which CRTC's have changed their active state at the end of
369 * the transaction (not counting the temporary disable during modesets).
370 * This mask should only be non-zero when intel_state->modeset is true,
371 * but the converse is not necessarily true; simply changing a mode may
372 * not flip the final active status of any CRTC's
373 */
374 unsigned int active_pipe_changes;
375
565602d7
ML
376 unsigned int active_crtcs;
377 unsigned int min_pixclk[I915_MAX_PIPES];
378
2c42e535 379 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
380
381 /*
382 * Current watermarks can't be trusted during hardware readout, so
383 * don't bother calculating intermediate watermarks.
384 */
385 bool skip_intermediate_wm;
98d39494
MR
386
387 /* Gen9+ only */
734fa01f 388 struct skl_wm_values wm_results;
c004a90b
CW
389
390 struct i915_sw_fence commit_ready;
eb955eee
CW
391
392 struct llist_node freed;
de419ab6
ML
393};
394
eeca778a 395struct intel_plane_state {
2b875c22 396 struct drm_plane_state base;
eeca778a 397 struct drm_rect clip;
be1e3415 398 struct i915_vma *vma;
32b7eeec 399
b63a16f6
VS
400 struct {
401 u32 offset;
402 int x, y;
403 } main;
8d970654
VS
404 struct {
405 u32 offset;
406 int x, y;
407 } aux;
b63a16f6 408
a0864d59
VS
409 /* plane control register */
410 u32 ctl;
411
be41e336
CK
412 /*
413 * scaler_id
414 * = -1 : not using a scaler
415 * >= 0 : using a scalers
416 *
417 * plane requiring a scaler:
418 * - During check_plane, its bit is set in
419 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 420 * update_scaler_plane.
be41e336
CK
421 * - scaler_id indicates the scaler it got assigned.
422 *
423 * plane doesn't require a scaler:
424 * - this can happen when scaling is no more required or plane simply
425 * got disabled.
426 * - During check_plane, corresponding bit is reset in
427 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 428 * update_scaler_plane.
be41e336
CK
429 */
430 int scaler_id;
818ed961
ML
431
432 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
433};
434
5724dbd1 435struct intel_initial_plane_config {
2d14030b 436 struct intel_framebuffer *fb;
49af449b 437 unsigned int tiling;
46f297fb
JB
438 int size;
439 u32 base;
440};
441
be41e336
CK
442#define SKL_MIN_SRC_W 8
443#define SKL_MAX_SRC_W 4096
444#define SKL_MIN_SRC_H 8
6156a456 445#define SKL_MAX_SRC_H 4096
be41e336
CK
446#define SKL_MIN_DST_W 8
447#define SKL_MAX_DST_W 4096
448#define SKL_MIN_DST_H 8
6156a456 449#define SKL_MAX_DST_H 4096
be41e336
CK
450
451struct intel_scaler {
be41e336
CK
452 int in_use;
453 uint32_t mode;
454};
455
456struct intel_crtc_scaler_state {
457#define SKL_NUM_SCALERS 2
458 struct intel_scaler scalers[SKL_NUM_SCALERS];
459
460 /*
461 * scaler_users: keeps track of users requesting scalers on this crtc.
462 *
463 * If a bit is set, a user is using a scaler.
464 * Here user can be a plane or crtc as defined below:
465 * bits 0-30 - plane (bit position is index from drm_plane_index)
466 * bit 31 - crtc
467 *
468 * Instead of creating a new index to cover planes and crtc, using
469 * existing drm_plane_index for planes which is well less than 31
470 * planes and bit 31 for crtc. This should be fine to cover all
471 * our platforms.
472 *
473 * intel_atomic_setup_scalers will setup available scalers to users
474 * requesting scalers. It will gracefully fail if request exceeds
475 * avilability.
476 */
477#define SKL_CRTC_INDEX 31
478 unsigned scaler_users;
479
480 /* scaler used by crtc for panel fitting purpose */
481 int scaler_id;
482};
483
1ed51de9
DV
484/* drm_mode->private_flags */
485#define I915_MODE_FLAG_INHERITED 1
486
4e0963c7
MR
487struct intel_pipe_wm {
488 struct intel_wm_level wm[5];
71f0a626 489 struct intel_wm_level raw_wm[5];
4e0963c7
MR
490 uint32_t linetime;
491 bool fbc_wm_enabled;
492 bool pipe_enabled;
493 bool sprites_enabled;
494 bool sprites_scaled;
495};
496
a62163e9 497struct skl_plane_wm {
4e0963c7
MR
498 struct skl_wm_level wm[8];
499 struct skl_wm_level trans_wm;
a62163e9
L
500};
501
502struct skl_pipe_wm {
503 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
504 uint32_t linetime;
505};
506
855c79f5
VS
507enum vlv_wm_level {
508 VLV_WM_LEVEL_PM2,
509 VLV_WM_LEVEL_PM5,
510 VLV_WM_LEVEL_DDR_DVFS,
511 NUM_VLV_WM_LEVELS,
512};
513
514struct vlv_wm_state {
114d7dc0
VS
515 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
516 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 517 uint8_t num_levels;
855c79f5
VS
518 bool cxsr;
519};
520
814e7f0b
VS
521struct vlv_fifo_state {
522 u16 plane[I915_MAX_PLANES];
523};
524
e8f1f02e
MR
525struct intel_crtc_wm_state {
526 union {
527 struct {
528 /*
529 * Intermediate watermarks; these can be
530 * programmed immediately since they satisfy
531 * both the current configuration we're
532 * switching away from and the new
533 * configuration we're switching to.
534 */
535 struct intel_pipe_wm intermediate;
536
537 /*
538 * Optimal watermarks, programmed post-vblank
539 * when this state is committed.
540 */
541 struct intel_pipe_wm optimal;
542 } ilk;
543
544 struct {
545 /* gen9+ only needs 1-step wm programming */
546 struct skl_pipe_wm optimal;
ce0ba283 547 struct skl_ddb_entry ddb;
e8f1f02e 548 } skl;
855c79f5
VS
549
550 struct {
5012e604 551 /* "raw" watermarks (not inverted) */
114d7dc0 552 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
553 /* intermediate watermarks (inverted) */
554 struct vlv_wm_state intermediate;
855c79f5
VS
555 /* optimal watermarks (inverted) */
556 struct vlv_wm_state optimal;
814e7f0b
VS
557 /* display FIFO split */
558 struct vlv_fifo_state fifo_state;
855c79f5 559 } vlv;
e8f1f02e
MR
560 };
561
562 /*
563 * Platforms with two-step watermark programming will need to
564 * update watermark programming post-vblank to switch from the
565 * safe intermediate watermarks to the optimal final
566 * watermarks.
567 */
568 bool need_postvbl_update;
569};
570
5cec258b 571struct intel_crtc_state {
2d112de7
ACO
572 struct drm_crtc_state base;
573
bb760063
DV
574 /**
575 * quirks - bitfield with hw state readout quirks
576 *
577 * For various reasons the hw state readout code might not be able to
578 * completely faithfully read out the current state. These cases are
579 * tracked with quirk flags so that fastboot and state checker can act
580 * accordingly.
581 */
9953599b 582#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
583 unsigned long quirks;
584
cd202f69 585 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
586 bool update_pipe; /* can a fast modeset be performed? */
587 bool disable_cxsr;
caed361d 588 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 589 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 590 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 591
37327abd
VS
592 /* Pipe source size (ie. panel fitter input size)
593 * All planes will be positioned inside this space,
594 * and get clipped at the edges. */
595 int pipe_src_w, pipe_src_h;
596
a7d1b3f4
VS
597 /*
598 * Pipe pixel rate, adjusted for
599 * panel fitter/pipe scaler downscaling.
600 */
601 unsigned int pixel_rate;
602
5bfe2ac0
DV
603 /* Whether to set up the PCH/FDI. Note that we never allow sharing
604 * between pch encoders and cpu encoders. */
605 bool has_pch_encoder;
50f3b016 606
e43823ec
JB
607 /* Are we sending infoframes on the attached port */
608 bool has_infoframe;
609
3b117c8f 610 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
611 * pipe on Haswell and later (where we have a special eDP transcoder)
612 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
613 enum transcoder cpu_transcoder;
614
50f3b016
DV
615 /*
616 * Use reduced/limited/broadcast rbg range, compressing from the full
617 * range fed into the crtcs.
618 */
619 bool limited_color_range;
620
253c84c8
VS
621 /* Bitmask of encoder types (enum intel_output_type)
622 * driven by the pipe.
623 */
624 unsigned int output_types;
625
6897b4b5
DV
626 /* Whether we should send NULL infoframes. Required for audio. */
627 bool has_hdmi_sink;
628
9ed109a7
DV
629 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
630 * has_dp_encoder is set. */
631 bool has_audio;
632
d8b32247
DV
633 /*
634 * Enable dithering, used when the selected pipe bpp doesn't match the
635 * plane bpp.
636 */
965e0c48 637 bool dither;
f47709a9 638
611032bf
MN
639 /*
640 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
641 * compliance video pattern tests.
642 * Disable dither only if it is a compliance test request for
643 * 18bpp.
644 */
645 bool dither_force_disable;
646
f47709a9
DV
647 /* Controls for the clock computation, to override various stages. */
648 bool clock_set;
649
09ede541
DV
650 /* SDVO TV has a bunch of special case. To make multifunction encoders
651 * work correctly, we need to track this at runtime.*/
652 bool sdvo_tv_clock;
653
e29c22c0
DV
654 /*
655 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
656 * required. This is set in the 2nd loop of calling encoder's
657 * ->compute_config if the first pick doesn't work out.
658 */
659 bool bw_constrained;
660
f47709a9
DV
661 /* Settings for the intel dpll used on pretty much everything but
662 * haswell. */
80ad9206 663 struct dpll dpll;
f47709a9 664
8106ddbd
ACO
665 /* Selected dpll when shared or NULL. */
666 struct intel_shared_dpll *shared_dpll;
a43f6e0f 667
66e985c0
DV
668 /* Actual register state of the dpll, for shared dpll cross-checking. */
669 struct intel_dpll_hw_state dpll_hw_state;
670
47eacbab
VS
671 /* DSI PLL registers */
672 struct {
673 u32 ctrl, div;
674 } dsi_pll;
675
965e0c48 676 int pipe_bpp;
6cf86a5e 677 struct intel_link_m_n dp_m_n;
ff9a6750 678
439d7ac0
PB
679 /* m2_n2 for eDP downclock */
680 struct intel_link_m_n dp_m2_n2;
f769cd24 681 bool has_drrs;
439d7ac0 682
ff9a6750
DV
683 /*
684 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
685 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
686 * already multiplied by pixel_multiplier.
df92b1e6 687 */
ff9a6750
DV
688 int port_clock;
689
6cc5f341
DV
690 /* Used by SDVO (and if we ever fix it, HDMI). */
691 unsigned pixel_multiplier;
2dd24552 692
90a6b7b0
VS
693 uint8_t lane_count;
694
95a7a2ae
ID
695 /*
696 * Used by platforms having DP/HDMI PHY with programmable lane
697 * latency optimization.
698 */
699 uint8_t lane_lat_optim_mask;
700
2dd24552 701 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
702 struct {
703 u32 control;
704 u32 pgm_ratios;
68fc8742 705 u32 lvds_border_bits;
b074cec8
JB
706 } gmch_pfit;
707
708 /* Panel fitter placement and size for Ironlake+ */
709 struct {
710 u32 pos;
711 u32 size;
fd4daa9c 712 bool enabled;
fabf6e51 713 bool force_thru;
b074cec8 714 } pch_pfit;
33d29b14 715
ca3a0ff8 716 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 717 int fdi_lanes;
ca3a0ff8 718 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
719
720 bool ips_enabled;
cf532bb2 721
f51be2e0
PZ
722 bool enable_fbc;
723
cf532bb2 724 bool double_wide;
0e32b39c 725
0e32b39c 726 int pbn;
be41e336
CK
727
728 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
729
730 /* w/a for waiting 2 vblanks during crtc enable */
731 enum pipe hsw_workaround_pipe;
d21fbe87
MR
732
733 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
734 bool disable_lp_wm;
4e0963c7 735
e8f1f02e 736 struct intel_crtc_wm_state wm;
05dc698c
LL
737
738 /* Gamma mode programmed on the pipe */
739 uint32_t gamma_mode;
e9728bd8
VS
740
741 /* bitmask of visible planes (enum plane_id) */
742 u8 active_planes;
15953637
SS
743
744 /* HDMI scrambling status */
745 bool hdmi_scrambling;
746
747 /* HDMI High TMDS char rate ratio */
748 bool hdmi_high_tmds_clock_ratio;
b8cecdf5
DV
749};
750
79e53945
JB
751struct intel_crtc {
752 struct drm_crtc base;
80824003
JB
753 enum pipe pipe;
754 enum plane plane;
79e53945 755 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
756 /*
757 * Whether the crtc and the connected output pipeline is active. Implies
758 * that crtc->enabled is set, i.e. the current mode configuration has
759 * some outputs connected to this crtc.
08a48469
DV
760 */
761 bool active;
652c393a 762 bool lowfreq_avail;
d97d7b48 763 u8 plane_ids_mask;
d8fc70b7 764 unsigned long long enabled_power_domains;
02e792fb 765 struct intel_overlay *overlay;
5a21b665 766 struct intel_flip_work *flip_work;
cda4b7d3 767
b4a98e57
CW
768 atomic_t unpin_work_count;
769
e506a0c6
DV
770 /* Display surface base address adjustement for pageflips. Note that on
771 * gen4+ this only adjusts up to a tile, offsets within a tile are
772 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 773 u32 dspaddr_offset;
2db3366b
PZ
774 int adjusted_x;
775 int adjusted_y;
e506a0c6 776
cda4b7d3 777 uint32_t cursor_addr;
4b0e333e 778 uint32_t cursor_cntl;
dc41c154 779 uint32_t cursor_size;
4b0e333e 780 uint32_t cursor_base;
4b645f14 781
6e3c9717 782 struct intel_crtc_state *config;
b8cecdf5 783
8af29b0c
CW
784 /* global reset count when the last flip was submitted */
785 unsigned int reset_count;
5a21b665 786
8664281b
PZ
787 /* Access to these should be protected by dev_priv->irq_lock. */
788 bool cpu_fifo_underrun_disabled;
789 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
790
791 /* per-pipe watermark state */
792 struct {
793 /* watermarks currently being used */
4e0963c7
MR
794 union {
795 struct intel_pipe_wm ilk;
7eb4941f 796 struct vlv_wm_state vlv;
4e0963c7 797 } active;
0b2ae6d7 798 } wm;
8d7849db 799
80715b2f 800 int scanline_offset;
32b7eeec 801
eb120ef6
JB
802 struct {
803 unsigned start_vbl_count;
804 ktime_t start_vbl_time;
805 int min_vbl, max_vbl;
806 int scanline_start;
807 } debug;
85a62bf9 808
be41e336
CK
809 /* scalers available on this crtc */
810 int num_scalers;
79e53945
JB
811};
812
b840d907
JB
813struct intel_plane {
814 struct drm_plane base;
b14e5848
VS
815 u8 plane;
816 enum plane_id id;
b840d907 817 enum pipe pipe;
2d354c34 818 bool can_scale;
b840d907 819 int max_downscale;
a9ff8714 820 uint32_t frontbuffer_bit;
526682e9 821
8e7d688b
MR
822 /*
823 * NOTE: Do not place new plane state fields here (e.g., when adding
824 * new plane properties). New runtime state should now be placed in
2fde1391 825 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
826 */
827
b840d907 828 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
829 const struct intel_crtc_state *crtc_state,
830 const struct intel_plane_state *plane_state);
b39d53f6 831 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 832 struct drm_crtc *crtc);
c59cb179 833 int (*check_plane)(struct drm_plane *plane,
061e4b8d 834 struct intel_crtc_state *crtc_state,
c59cb179 835 struct intel_plane_state *state);
b840d907
JB
836};
837
b445e3b0 838struct intel_watermark_params {
ae9400ca
TU
839 u16 fifo_size;
840 u16 max_wm;
841 u8 default_wm;
842 u8 guard_size;
843 u8 cacheline_size;
b445e3b0
ED
844};
845
846struct cxsr_latency {
c13fb778
TU
847 bool is_desktop : 1;
848 bool is_ddr3 : 1;
44a655ca
TU
849 u16 fsb_freq;
850 u16 mem_freq;
851 u16 display_sr;
852 u16 display_hpll_disable;
853 u16 cursor_sr;
854 u16 cursor_hpll_disable;
b445e3b0
ED
855};
856
de419ab6 857#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 858#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 859#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 860#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 861#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 862#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 863#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 864#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 865#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 866
f5bbfca3 867struct intel_hdmi {
f0f59a00 868 i915_reg_t hdmi_reg;
f5bbfca3 869 int ddc_bus;
b1ba124d
VS
870 struct {
871 enum drm_dp_dual_mode_type type;
872 int max_tmds_clock;
873 } dp_dual_mode;
0f2a2a75 874 bool limited_color_range;
55bc60db 875 bool color_range_auto;
f5bbfca3
ED
876 bool has_hdmi_sink;
877 bool has_audio;
878 enum hdmi_force_audio force_audio;
abedc077 879 bool rgb_quant_range_selectable;
94a11ddc 880 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 881 struct intel_connector *attached_connector;
f5bbfca3 882 void (*write_infoframe)(struct drm_encoder *encoder,
ac240288 883 const struct intel_crtc_state *crtc_state,
178f736a 884 enum hdmi_infoframe_type type,
fff63867 885 const void *frame, ssize_t len);
687f4d06 886 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 887 bool enable,
ac240288
ML
888 const struct intel_crtc_state *crtc_state,
889 const struct drm_connector_state *conn_state);
cda0aaaf
VS
890 bool (*infoframe_enabled)(struct drm_encoder *encoder,
891 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
892};
893
0e32b39c 894struct intel_dp_mst_encoder;
b091cd92 895#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 896
fe3cd48d
R
897/*
898 * enum link_m_n_set:
899 * When platform provides two set of M_N registers for dp, we can
900 * program them and switch between them incase of DRRS.
901 * But When only one such register is provided, we have to program the
902 * required divider value on that registers itself based on the DRRS state.
903 *
904 * M1_N1 : Program dp_m_n on M1_N1 registers
905 * dp_m2_n2 on M2_N2 registers (If supported)
906 *
907 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
908 * M2_N2 registers are not supported
909 */
910
911enum link_m_n_set {
912 /* Sets the m1_n1 and m2_n2 */
913 M1_N1 = 0,
914 M2_N2
915};
916
7b3fc170
ID
917struct intel_dp_desc {
918 u8 oui[3];
919 u8 device_id[6];
920 u8 hw_rev;
921 u8 sw_major_rev;
922 u8 sw_minor_rev;
923} __packed;
924
c1617abc
MN
925struct intel_dp_compliance_data {
926 unsigned long edid;
611032bf
MN
927 uint8_t video_pattern;
928 uint16_t hdisplay, vdisplay;
929 uint8_t bpc;
c1617abc
MN
930};
931
932struct intel_dp_compliance {
933 unsigned long test_type;
934 struct intel_dp_compliance_data test_data;
935 bool test_active;
da15f7cb
MN
936 int test_link_rate;
937 u8 test_lane_count;
c1617abc
MN
938};
939
54d63ca6 940struct intel_dp {
f0f59a00
VS
941 i915_reg_t output_reg;
942 i915_reg_t aux_ch_ctl_reg;
943 i915_reg_t aux_ch_data_reg[5];
54d63ca6 944 uint32_t DP;
901c2daf
VS
945 int link_rate;
946 uint8_t lane_count;
30d9aa42 947 uint8_t sink_count;
64ee2fd2 948 bool link_mst;
54d63ca6 949 bool has_audio;
7d23e3c3 950 bool detect_done;
c92bd2fa 951 bool channel_eq_status;
d7e8ef02 952 bool reset_link_params;
54d63ca6 953 enum hdmi_force_audio force_audio;
0f2a2a75 954 bool limited_color_range;
55bc60db 955 bool color_range_auto;
54d63ca6 956 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 957 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 958 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 959 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
960 /* source rates */
961 int num_source_rates;
962 const int *source_rates;
68f357cb
JN
963 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
964 int num_sink_rates;
94ca719e 965 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 966 bool use_rate_select;
975ee5fc
JN
967 /* intersection of source and sink rates */
968 int num_common_rates;
969 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
970 /* Max lane count for the current link */
971 int max_link_lane_count;
972 /* Max rate for the current link */
973 int max_link_rate;
7b3fc170
ID
974 /* sink or branch descriptor */
975 struct intel_dp_desc desc;
9d1a1031 976 struct drm_dp_aux aux;
5432fcaf 977 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
978 uint8_t train_set[4];
979 int panel_power_up_delay;
980 int panel_power_down_delay;
981 int panel_power_cycle_delay;
982 int backlight_on_delay;
983 int backlight_off_delay;
54d63ca6
SK
984 struct delayed_work panel_vdd_work;
985 bool want_panel_vdd;
dce56b3c
PZ
986 unsigned long last_power_on;
987 unsigned long last_backlight_off;
d28d4731 988 ktime_t panel_power_off_time;
5d42f82a 989
01527b31
CT
990 struct notifier_block edp_notifier;
991
a4a5d2f8
VS
992 /*
993 * Pipe whose power sequencer is currently locked into
994 * this port. Only relevant on VLV/CHV.
995 */
996 enum pipe pps_pipe;
9f2bdb00
VS
997 /*
998 * Pipe currently driving the port. Used for preventing
999 * the use of the PPS for any pipe currentrly driving
1000 * external DP as that will mess things up on VLV.
1001 */
1002 enum pipe active_pipe;
78597996
ID
1003 /*
1004 * Set if the sequencer may be reset due to a power transition,
1005 * requiring a reinitialization. Only relevant on BXT.
1006 */
1007 bool pps_reset;
36b5f425 1008 struct edp_power_seq pps_delays;
a4a5d2f8 1009
0e32b39c
DA
1010 bool can_mst; /* this port supports mst */
1011 bool is_mst;
19e0b4ca 1012 int active_mst_links;
0e32b39c 1013 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1014 struct intel_connector *attached_connector;
ec5b01dd 1015
0e32b39c
DA
1016 /* mst connector list */
1017 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1018 struct drm_dp_mst_topology_mgr mst_mgr;
1019
ec5b01dd 1020 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1021 /*
1022 * This function returns the value we have to program the AUX_CTL
1023 * register with to kick off an AUX transaction.
1024 */
1025 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1026 bool has_aux_irq,
1027 int send_bytes,
1028 uint32_t aux_clock_divider);
ad64217b
ACO
1029
1030 /* This is called before a link training is starterd */
1031 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1032
c5d5ab7a 1033 /* Displayport compliance testing */
c1617abc 1034 struct intel_dp_compliance compliance;
54d63ca6
SK
1035};
1036
dbe9e61b
SS
1037struct intel_lspcon {
1038 bool active;
1039 enum drm_lspcon_mode mode;
dbe9e61b
SS
1040};
1041
da63a9f2
PZ
1042struct intel_digital_port {
1043 struct intel_encoder base;
174edf1f 1044 enum port port;
bcf53de4 1045 u32 saved_port_bits;
da63a9f2
PZ
1046 struct intel_dp dp;
1047 struct intel_hdmi hdmi;
dbe9e61b 1048 struct intel_lspcon lspcon;
b2c5c181 1049 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1050 bool release_cl2_override;
ccb1a831 1051 uint8_t max_lanes;
62b69566 1052 enum intel_display_power_domain ddi_io_power_domain;
da63a9f2
PZ
1053};
1054
0e32b39c
DA
1055struct intel_dp_mst_encoder {
1056 struct intel_encoder base;
1057 enum pipe pipe;
1058 struct intel_digital_port *primary;
0552f765 1059 struct intel_connector *connector;
0e32b39c
DA
1060};
1061
65d64cc5 1062static inline enum dpio_channel
89b667f8
JB
1063vlv_dport_to_channel(struct intel_digital_port *dport)
1064{
1065 switch (dport->port) {
1066 case PORT_B:
00fc31b7 1067 case PORT_D:
e4607fcf 1068 return DPIO_CH0;
89b667f8 1069 case PORT_C:
e4607fcf 1070 return DPIO_CH1;
89b667f8
JB
1071 default:
1072 BUG();
1073 }
1074}
1075
65d64cc5
VS
1076static inline enum dpio_phy
1077vlv_dport_to_phy(struct intel_digital_port *dport)
1078{
1079 switch (dport->port) {
1080 case PORT_B:
1081 case PORT_C:
1082 return DPIO_PHY0;
1083 case PORT_D:
1084 return DPIO_PHY1;
1085 default:
1086 BUG();
1087 }
1088}
1089
1090static inline enum dpio_channel
eb69b0e5
CML
1091vlv_pipe_to_channel(enum pipe pipe)
1092{
1093 switch (pipe) {
1094 case PIPE_A:
1095 case PIPE_C:
1096 return DPIO_CH0;
1097 case PIPE_B:
1098 return DPIO_CH1;
1099 default:
1100 BUG();
1101 }
1102}
1103
e2af48c6 1104static inline struct intel_crtc *
b91eb5cc 1105intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1106{
f875c15a
CW
1107 return dev_priv->pipe_to_crtc_mapping[pipe];
1108}
1109
e2af48c6 1110static inline struct intel_crtc *
b91eb5cc 1111intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1112{
417ae147
CW
1113 return dev_priv->plane_to_crtc_mapping[plane];
1114}
1115
51cbaf01
ML
1116struct intel_flip_work {
1117 struct work_struct unpin_work;
1118 struct work_struct mmio_work;
1119
5a21b665 1120 struct drm_crtc *crtc;
be1e3415 1121 struct i915_vma *old_vma;
5a21b665
DV
1122 struct drm_framebuffer *old_fb;
1123 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1124 struct drm_pending_vblank_event *event;
e7d841ca 1125 atomic_t pending;
5a21b665
DV
1126 u32 flip_count;
1127 u32 gtt_offset;
1128 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1129 u32 flip_queued_vblank;
5a21b665
DV
1130 u32 flip_ready_vblank;
1131 unsigned int rotation;
4e5359cd
SF
1132};
1133
5f1aae65 1134struct intel_load_detect_pipe {
edde3617 1135 struct drm_atomic_state *restore_state;
5f1aae65 1136};
79e53945 1137
5f1aae65
PZ
1138static inline struct intel_encoder *
1139intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1140{
1141 return to_intel_connector(connector)->encoder;
1142}
1143
da63a9f2
PZ
1144static inline struct intel_digital_port *
1145enc_to_dig_port(struct drm_encoder *encoder)
1146{
9a5da00b
ACO
1147 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1148
1149 switch (intel_encoder->type) {
1150 case INTEL_OUTPUT_UNKNOWN:
1151 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1152 case INTEL_OUTPUT_DP:
1153 case INTEL_OUTPUT_EDP:
1154 case INTEL_OUTPUT_HDMI:
1155 return container_of(encoder, struct intel_digital_port,
1156 base.base);
1157 default:
1158 return NULL;
1159 }
9ff8c9ba
ID
1160}
1161
0e32b39c
DA
1162static inline struct intel_dp_mst_encoder *
1163enc_to_mst(struct drm_encoder *encoder)
1164{
1165 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1166}
1167
9ff8c9ba
ID
1168static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1169{
1170 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1171}
1172
1173static inline struct intel_digital_port *
1174dp_to_dig_port(struct intel_dp *intel_dp)
1175{
1176 return container_of(intel_dp, struct intel_digital_port, dp);
1177}
1178
dd75f6dd
ID
1179static inline struct intel_lspcon *
1180dp_to_lspcon(struct intel_dp *intel_dp)
1181{
1182 return &dp_to_dig_port(intel_dp)->lspcon;
1183}
1184
da63a9f2
PZ
1185static inline struct intel_digital_port *
1186hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1187{
1188 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1189}
1190
47339cd9 1191/* intel_fifo_underrun.c */
a72e4c9f 1192bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1193 enum pipe pipe, bool enable);
a72e4c9f 1194bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1195 enum transcoder pch_transcoder,
1196 bool enable);
1f7247c0
DV
1197void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1198 enum pipe pipe);
1199void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1200 enum transcoder pch_transcoder);
aca7b684
VS
1201void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1202void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1203
1204/* i915_irq.c */
480c8033
DV
1205void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1206void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1207void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1208void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1209void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
480c8033
DV
1210void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1211void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1212void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1213void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1214void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1215
1216static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1217 u32 mask)
1218{
1219 return mask & ~i915->rps.pm_intrmsk_mbz;
1220}
1221
b963291c
DV
1222void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1223void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1224static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1225{
1226 /*
1227 * We only use drm_irq_uninstall() at unload and VT switch, so
1228 * this is the only thing we need to check.
1229 */
2aeb7d3a 1230 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1231}
1232
a225f079 1233int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1234void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1235 unsigned int pipe_mask);
aae8ba84
VS
1236void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1237 unsigned int pipe_mask);
26705e20
SAK
1238void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1239void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1240void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1241
5f1aae65 1242/* intel_crt.c */
c39055b0 1243void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1244void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1245
1246/* intel_ddi.c */
b7076546
ML
1247void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1248 struct intel_crtc_state *old_crtc_state,
1249 struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1250void hsw_fdi_link_train(struct intel_crtc *crtc,
1251 const struct intel_crtc_state *crtc_state);
c39055b0 1252void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1253enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1254bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1255void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1256void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1257 enum transcoder cpu_transcoder);
3dc38eea
ACO
1258void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1259void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1260struct intel_encoder *
1261intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1262void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1263void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1264bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1265bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1266 struct intel_crtc *intel_crtc);
87440425 1267void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1268 struct intel_crtc_state *pipe_config);
5f1aae65 1269
0e32b39c 1270void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1271 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1272void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1273 bool state);
f8896f5d 1274uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1275u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1276
d88c4afd
VS
1277unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1278 int plane, unsigned int height);
b680c37a 1279
7c10a2b5 1280/* intel_audio.c */
88212941 1281void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1282void intel_audio_codec_enable(struct intel_encoder *encoder,
1283 const struct intel_crtc_state *crtc_state,
1284 const struct drm_connector_state *conn_state);
69bfe1a9 1285void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1286void i915_audio_component_init(struct drm_i915_private *dev_priv);
1287void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1288void intel_audio_init(struct drm_i915_private *dev_priv);
1289void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1290
7ff89ca2 1291/* intel_cdclk.c */
e1cd3325
PZ
1292void skl_init_cdclk(struct drm_i915_private *dev_priv);
1293void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1294void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1295void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1296void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1297void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1298void intel_update_cdclk(struct drm_i915_private *dev_priv);
1299void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1300bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1301 const struct intel_cdclk_state *b);
b0587e4d
VS
1302void intel_set_cdclk(struct drm_i915_private *dev_priv,
1303 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1304
b680c37a 1305/* intel_display.c */
65f2130c 1306enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1307void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1308int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1309int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1310 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1311int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1312 const char *name, u32 reg);
b7076546
ML
1313void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1314void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1315extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1316void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1317unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1318 const struct intel_plane_state *state,
1319 int plane);
6687c906 1320void intel_add_fb_offsets(int *x, int *y,
2949056c 1321 const struct intel_plane_state *state, int plane);
1663b9d6 1322unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1323bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1324void intel_mark_busy(struct drm_i915_private *dev_priv);
1325void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1326void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1327int intel_display_suspend(struct drm_device *dev);
8090ba8c 1328void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1329void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1330int intel_connector_init(struct intel_connector *);
1331struct intel_connector *intel_connector_alloc(void);
87440425 1332bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1333void intel_connector_attach_encoder(struct intel_connector *connector,
1334 struct intel_encoder *encoder);
87440425
PZ
1335struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1336 struct drm_crtc *crtc);
752aa88a 1337enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1338int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1339 struct drm_file *file_priv);
87440425
PZ
1340enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1341 enum pipe pipe);
2d84d2b3
VS
1342static inline bool
1343intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1344 enum intel_output_type type)
1345{
1346 return crtc_state->output_types & (1 << type);
1347}
37a5650b
VS
1348static inline bool
1349intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1350{
1351 return crtc_state->output_types &
cca0502b 1352 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1353 (1 << INTEL_OUTPUT_DP_MST) |
1354 (1 << INTEL_OUTPUT_EDP));
1355}
4f905cf9 1356static inline void
0f0f74bc 1357intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1358{
0f0f74bc 1359 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1360}
0c241d5b 1361static inline void
0f0f74bc 1362intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1363{
b91eb5cc 1364 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1365
1366 if (crtc->active)
0f0f74bc 1367 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1368}
a2991414
ML
1369
1370u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1371
87440425 1372int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1373void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1374 struct intel_digital_port *dport,
1375 unsigned int expected_mask);
6c5ed5ae
ML
1376int intel_get_load_detect_pipe(struct drm_connector *connector,
1377 struct drm_display_mode *mode,
1378 struct intel_load_detect_pipe *old,
1379 struct drm_modeset_acquire_ctx *ctx);
87440425 1380void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1381 struct intel_load_detect_pipe *old,
1382 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1383struct i915_vma *
1384intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1385void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1386struct drm_framebuffer *
24dbf51a
CW
1387intel_framebuffer_create(struct drm_i915_gem_object *obj,
1388 struct drm_mode_fb_cmd2 *mode_cmd);
5a21b665 1389void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1390void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1391void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1392int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1393 struct drm_plane_state *new_state);
38f3ce3a 1394void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1395 struct drm_plane_state *old_state);
a98b3431
MR
1396int intel_plane_atomic_get_property(struct drm_plane *plane,
1397 const struct drm_plane_state *state,
1398 struct drm_property *property,
1399 uint64_t *val);
1400int intel_plane_atomic_set_property(struct drm_plane *plane,
1401 struct drm_plane_state *state,
1402 struct drm_property *property,
1403 uint64_t val);
da20eabd
ML
1404int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1405 struct drm_plane_state *plane_state);
716c2e55 1406
7abd4b35
ACO
1407void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe);
1409
30ad9814 1410int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1411 const struct dpll *dpll);
30ad9814 1412void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1413int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1414
716c2e55 1415/* modesetting asserts */
b680c37a
DV
1416void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1417 enum pipe pipe);
55607e8a
DV
1418void assert_pll(struct drm_i915_private *dev_priv,
1419 enum pipe pipe, bool state);
1420#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1421#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1422void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1423#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1424#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1425void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, bool state);
1427#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1428#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1429void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1430#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1431#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1432u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1433 const struct intel_plane_state *state, int plane);
c033666a
CW
1434void intel_prepare_reset(struct drm_i915_private *dev_priv);
1435void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1436void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1437void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1438void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1439void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1440void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1441void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1442unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1443void skl_enable_dc6(struct drm_i915_private *dev_priv);
1444void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1445void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1446 struct intel_crtc_state *pipe_config);
fe3cd48d 1447void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1448int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1449bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1450 struct dpll *best_clock);
1451int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1452
525b9311 1453bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1454void hsw_enable_ips(struct intel_crtc *crtc);
1455void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1456enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1457void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1458 struct intel_crtc_state *pipe_config);
86adf9d7 1459
e435d6e5 1460int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1461int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1462
be1e3415
CW
1463static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1464{
1465 return i915_ggtt_offset(state->vma);
1466}
dedf278c 1467
2e881264
VS
1468u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1469 const struct intel_plane_state *plane_state);
d2196774
VS
1470u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1471 unsigned int rotation);
b63a16f6 1472int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1473int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1474
eb805623 1475/* intel_csr.c */
f4448375 1476void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1477void intel_csr_load_program(struct drm_i915_private *);
f4448375 1478void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1479void intel_csr_ucode_suspend(struct drm_i915_private *);
1480void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1481
5f1aae65 1482/* intel_dp.c */
c39055b0
ACO
1483bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1484 enum port port);
87440425
PZ
1485bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1486 struct intel_connector *intel_connector);
901c2daf 1487void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1488 int link_rate, uint8_t lane_count,
1489 bool link_mst);
fdb14d33
MN
1490int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1491 int link_rate, uint8_t lane_count);
87440425 1492void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1493void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1494void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1495void intel_dp_encoder_reset(struct drm_encoder *encoder);
1496void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1497void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1498int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1499bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1500 struct intel_crtc_state *pipe_config,
1501 struct drm_connector_state *conn_state);
dd11bc10 1502bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1503enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1504 bool long_hpd);
4be73780
DV
1505void intel_edp_backlight_on(struct intel_dp *intel_dp);
1506void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1507void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1508void intel_edp_panel_on(struct intel_dp *intel_dp);
1509void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1510void intel_dp_mst_suspend(struct drm_device *dev);
1511void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1512int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1513int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1514int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1515void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1516void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1517uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1518void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1519void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1520 struct intel_crtc_state *crtc_state);
1521void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1522 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1523void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1524 unsigned int frontbuffer_bits);
1525void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1526 unsigned int frontbuffer_bits);
0bc12bcb 1527
94223d04
ACO
1528void
1529intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1530 uint8_t dp_train_pat);
1531void
1532intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1533void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1534uint8_t
1535intel_dp_voltage_max(struct intel_dp *intel_dp);
1536uint8_t
1537intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1538void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1539 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1540bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1541bool
1542intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1543
419b1b7a
ACO
1544static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1545{
1546 return ~((1 << lane_count) - 1) & 0xf;
1547}
1548
24e807e7 1549bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
489375c8
ID
1550bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1551 struct intel_dp_desc *desc);
12a47a42 1552bool intel_dp_read_desc(struct intel_dp *intel_dp);
22a2c8e0
DP
1553int intel_dp_link_required(int pixel_clock, int bpp);
1554int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1555bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1556 struct intel_digital_port *port);
24e807e7 1557
e7156c83
YA
1558/* intel_dp_aux_backlight.c */
1559int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1560
0e32b39c
DA
1561/* intel_dp_mst.c */
1562int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1563void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1564/* intel_dsi.c */
c39055b0 1565void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1566
90198355
JN
1567/* intel_dsi_dcs_backlight.c */
1568int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1569
1570/* intel_dvo.c */
c39055b0 1571void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1572/* intel_hotplug.c */
1573void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1574
1575
0632fef6 1576/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1577#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1578extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1579extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1580extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1581extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1582extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1583extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1584#else
1585static inline int intel_fbdev_init(struct drm_device *dev)
1586{
1587 return 0;
1588}
5f1aae65 1589
e00bf696 1590static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1591{
1592}
1593
1594static inline void intel_fbdev_fini(struct drm_device *dev)
1595{
1596}
1597
82e3b8c1 1598static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1599{
1600}
1601
d9c409d6
JN
1602static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1603{
1604}
1605
0632fef6 1606static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1607{
1608}
1609#endif
5f1aae65 1610
7ff0ebcc 1611/* intel_fbc.c */
f51be2e0
PZ
1612void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1613 struct drm_atomic_state *state);
0e631adc 1614bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1615void intel_fbc_pre_update(struct intel_crtc *crtc,
1616 struct intel_crtc_state *crtc_state,
1617 struct intel_plane_state *plane_state);
1eb52238 1618void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1619void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1620void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1621void intel_fbc_enable(struct intel_crtc *crtc,
1622 struct intel_crtc_state *crtc_state,
1623 struct intel_plane_state *plane_state);
c937ab3e
PZ
1624void intel_fbc_disable(struct intel_crtc *crtc);
1625void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1626void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1627 unsigned int frontbuffer_bits,
1628 enum fb_op_origin origin);
1629void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1630 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1631void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1632void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1633
5f1aae65 1634/* intel_hdmi.c */
c39055b0
ACO
1635void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1636 enum port port);
87440425
PZ
1637void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1638 struct intel_connector *intel_connector);
1639struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1640bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1641 struct intel_crtc_state *pipe_config,
1642 struct drm_connector_state *conn_state);
15953637
SS
1643void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1644 struct drm_connector *connector,
1645 bool high_tmds_clock_ratio,
1646 bool scrambling);
b2ccb822 1647void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1648
1649
1650/* intel_lvds.c */
c39055b0 1651void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1652struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1653bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1654
1655
1656/* intel_modes.c */
1657int intel_connector_update_modes(struct drm_connector *connector,
87440425 1658 struct edid *edid);
5f1aae65 1659int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1660void intel_attach_force_audio_property(struct drm_connector *connector);
1661void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1662void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1663
1664
1665/* intel_overlay.c */
1ee8da6d
CW
1666void intel_setup_overlay(struct drm_i915_private *dev_priv);
1667void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1668int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1669int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1670 struct drm_file *file_priv);
1671int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1672 struct drm_file *file_priv);
1362b776 1673void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1674
1675
1676/* intel_panel.c */
87440425 1677int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1678 struct drm_display_mode *fixed_mode,
1679 struct drm_display_mode *downclock_mode);
87440425
PZ
1680void intel_panel_fini(struct intel_panel *panel);
1681void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1682 struct drm_display_mode *adjusted_mode);
1683void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1684 struct intel_crtc_state *pipe_config,
87440425
PZ
1685 int fitting_mode);
1686void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1687 struct intel_crtc_state *pipe_config,
87440425 1688 int fitting_mode);
6dda730e
JN
1689void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1690 u32 level, u32 max);
fda9ee98
CW
1691int intel_panel_setup_backlight(struct drm_connector *connector,
1692 enum pipe pipe);
752aa88a
JB
1693void intel_panel_enable_backlight(struct intel_connector *connector);
1694void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1695void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1696enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1697extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1698 struct drm_i915_private *dev_priv,
ec9ed197
VK
1699 struct drm_display_mode *fixed_mode,
1700 struct drm_connector *connector);
e63d87c0
CW
1701
1702#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1703int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1704void intel_backlight_device_unregister(struct intel_connector *connector);
1705#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1706static int intel_backlight_device_register(struct intel_connector *connector)
1707{
1708 return 0;
1709}
e63d87c0
CW
1710static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1711{
1712}
1713#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1714
5f1aae65 1715
0bc12bcb 1716/* intel_psr.c */
0bc12bcb
RV
1717void intel_psr_enable(struct intel_dp *intel_dp);
1718void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1719void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1720 unsigned frontbuffer_bits);
5748b6a1 1721void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1722 unsigned frontbuffer_bits,
1723 enum fb_op_origin origin);
c39055b0 1724void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1725void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1726 unsigned frontbuffer_bits);
0bc12bcb 1727
9c065a7d
DV
1728/* intel_runtime_pm.c */
1729int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1730void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1731void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1732void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1733void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1734void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1735void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1736void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1737const char *
1738intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1739
f458ebbc
DV
1740bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1741 enum intel_display_power_domain domain);
1742bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1743 enum intel_display_power_domain domain);
9c065a7d
DV
1744void intel_display_power_get(struct drm_i915_private *dev_priv,
1745 enum intel_display_power_domain domain);
09731280
ID
1746bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1747 enum intel_display_power_domain domain);
9c065a7d
DV
1748void intel_display_power_put(struct drm_i915_private *dev_priv,
1749 enum intel_display_power_domain domain);
da5827c3
ID
1750
1751static inline void
1752assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1753{
1754 WARN_ONCE(dev_priv->pm.suspended,
1755 "Device suspended during HW access\n");
1756}
1757
1758static inline void
1759assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1760{
1761 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1762 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1763 "RPM wakelock ref not held during HW access");
da5827c3
ID
1764}
1765
1f814dac
ID
1766/**
1767 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1768 * @dev_priv: i915 device instance
1769 *
1770 * This function disable asserts that check if we hold an RPM wakelock
1771 * reference, while keeping the device-not-suspended checks still enabled.
1772 * It's meant to be used only in special circumstances where our rule about
1773 * the wakelock refcount wrt. the device power state doesn't hold. According
1774 * to this rule at any point where we access the HW or want to keep the HW in
1775 * an active state we must hold an RPM wakelock reference acquired via one of
1776 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1777 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1778 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1779 * users should avoid using this function.
1780 *
1781 * Any calls to this function must have a symmetric call to
1782 * enable_rpm_wakeref_asserts().
1783 */
1784static inline void
1785disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1786{
1787 atomic_inc(&dev_priv->pm.wakeref_count);
1788}
1789
1790/**
1791 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1792 * @dev_priv: i915 device instance
1793 *
1794 * This function re-enables the RPM assert checks after disabling them with
1795 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1796 * circumstances otherwise its use should be avoided.
1797 *
1798 * Any calls to this function must have a symmetric call to
1799 * disable_rpm_wakeref_asserts().
1800 */
1801static inline void
1802enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1803{
1804 atomic_dec(&dev_priv->pm.wakeref_count);
1805}
1806
9c065a7d 1807void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1808bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1809void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1810void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1811
d9bc89d9
DV
1812void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1813
e0fce78f
VS
1814void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1815 bool override, unsigned int mask);
b0b33846
VS
1816bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1817 enum dpio_channel ch, bool override);
e0fce78f
VS
1818
1819
5f1aae65 1820/* intel_pm.c */
46f16e63 1821void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1822void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1823int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1824void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1825void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1826void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1827void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1828void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1829void intel_gpu_ips_teardown(void);
dc97997a 1830void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1831void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1832void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1833void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1834void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1835void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1836void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1837void gen6_rps_busy(struct drm_i915_private *dev_priv);
1838void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1839void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1840void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1841 struct intel_rps_client *rps,
1842 unsigned long submitted);
91d14251 1843void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1844void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1845void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1846void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1847void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1848 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1849void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1850 struct skl_pipe_wm *out);
602ae835 1851void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1852bool intel_can_enable_sagv(struct drm_atomic_state *state);
1853int intel_enable_sagv(struct drm_i915_private *dev_priv);
1854int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1855bool skl_wm_level_equals(const struct skl_wm_level *l1,
1856 const struct skl_wm_level *l2);
5eff503b
ML
1857bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1858 const struct skl_ddb_entry *ddb,
1859 int ignore);
ed4a6a7c 1860bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1861int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1862static inline int intel_enable_rc6(void)
1863{
1864 return i915.enable_rc6;
1865}
72662e10 1866
5f1aae65 1867/* intel_sdvo.c */
c39055b0 1868bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1869 i915_reg_t reg, enum port port);
96a02917 1870
2b28bb1b 1871
5f1aae65 1872/* intel_sprite.c */
dfd2e9ab
VS
1873int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1874 int usecs);
580503c7 1875struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1876 enum pipe pipe, int plane);
87440425
PZ
1877int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1878 struct drm_file *file_priv);
34e0adbb 1879void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1880void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1881
1882/* intel_tv.c */
c39055b0 1883void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1884
ea2c67bb 1885/* intel_atomic.c */
2545e4a6
MR
1886int intel_connector_atomic_get_property(struct drm_connector *connector,
1887 const struct drm_connector_state *state,
1888 struct drm_property *property,
1889 uint64_t *val);
1356837e
MR
1890struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1891void intel_crtc_destroy_state(struct drm_crtc *crtc,
1892 struct drm_crtc_state *state);
de419ab6
ML
1893struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1894void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1895
10f81c19
ACO
1896static inline struct intel_crtc_state *
1897intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1898 struct intel_crtc *crtc)
1899{
1900 struct drm_crtc_state *crtc_state;
1901 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1902 if (IS_ERR(crtc_state))
0b6cc188 1903 return ERR_CAST(crtc_state);
10f81c19
ACO
1904
1905 return to_intel_crtc_state(crtc_state);
1906}
e3bddded 1907
ccc24b39
MK
1908static inline struct intel_crtc_state *
1909intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1910 struct intel_crtc *crtc)
1911{
1912 struct drm_crtc_state *crtc_state;
1913
1914 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1915
1916 if (crtc_state)
1917 return to_intel_crtc_state(crtc_state);
1918 else
1919 return NULL;
1920}
1921
e3bddded
ML
1922static inline struct intel_plane_state *
1923intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1924 struct intel_plane *plane)
1925{
1926 struct drm_plane_state *plane_state;
1927
1928 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1929
1930 return to_intel_plane_state(plane_state);
1931}
1932
6ebc6923
ACO
1933int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1934 struct intel_crtc *intel_crtc,
1935 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1936
1937/* intel_atomic_plane.c */
8e7d688b 1938struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1939struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1940void intel_plane_destroy_state(struct drm_plane *plane,
1941 struct drm_plane_state *state);
1942extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1943int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1944 struct intel_plane_state *intel_state);
ea2c67bb 1945
8563b1e8
LL
1946/* intel_color.c */
1947void intel_color_init(struct drm_crtc *crtc);
82cf435b 1948int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1949void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1950void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1951
dbe9e61b
SS
1952/* intel_lspcon.c */
1953bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1954void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1955void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
1956
1957/* intel_pipe_crc.c */
1958int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
1959#ifdef CONFIG_DEBUG_FS
1960int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1961 size_t *values_cnt);
1962#else
1963#define intel_crtc_set_crc_source NULL
1964#endif
731035fe 1965extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 1966#endif /* __INTEL_DRV_H__ */