]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Avoid keeping waitboost active for signaling threads
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
0351b939
TU
50 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
1d5bfac9 54 */
3f177625
TU
55#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
b0876afd
DG
57 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
913d8d11
CW
66 break; \
67 } \
9848de08 68 if ((W) && drm_can_sleep()) { \
3f177625 69 usleep_range((W), (W)*2); \
0cc2764c
BW
70 } else { \
71 cpu_relax(); \
72 } \
913d8d11
CW
73 } \
74 ret__; \
75})
76
3f177625 77#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 78
0351b939
TU
79/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 81# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 82#else
18f4b843 83# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
84#endif
85
18f4b843
TU
86#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
91 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
0351b939
TU
106 break; \
107 } \
108 cpu_relax(); \
18f4b843
TU
109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
0351b939 117 } \
18f4b843
TU
118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
129 ret__; \
130})
131
939cf46c
TU
132#define wait_for_atomic_us(COND, US) \
133({ \
134 BUILD_BUG_ON(!__builtin_constant_p(US)); \
135 BUILD_BUG_ON((US) > 50000); \
136 _wait_for_atomic((COND), (US), 1); \
137})
138
139#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 140
49938ac4
JN
141#define KHz(x) (1000 * (x))
142#define MHz(x) KHz(1000 * (x))
021357ac 143
79e53945
JB
144/*
145 * Display related stuff
146 */
147
148/* store information about an Ixxx DVO */
149/* The i830->i865 use multiple DVOs with multiple i2cs */
150/* the i915, i945 have a single sDVO i2c bus - which is different */
151#define MAX_OUTPUTS 6
152/* maximum connectors per crtcs in the mode set */
79e53945 153
4726e0b0
SK
154/* Maximum cursor sizes */
155#define GEN2_CURSOR_WIDTH 64
156#define GEN2_CURSOR_HEIGHT 64
068be561
DL
157#define MAX_CURSOR_WIDTH 256
158#define MAX_CURSOR_HEIGHT 256
4726e0b0 159
79e53945
JB
160#define INTEL_I2C_BUS_DVO 1
161#define INTEL_I2C_BUS_SDVO 2
162
163/* these are outputs from the chip - integrated only
164 external chips are via DVO or SDVO output */
6847d71b
PZ
165enum intel_output_type {
166 INTEL_OUTPUT_UNUSED = 0,
167 INTEL_OUTPUT_ANALOG = 1,
168 INTEL_OUTPUT_DVO = 2,
169 INTEL_OUTPUT_SDVO = 3,
170 INTEL_OUTPUT_LVDS = 4,
171 INTEL_OUTPUT_TVOUT = 5,
172 INTEL_OUTPUT_HDMI = 6,
cca0502b 173 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
174 INTEL_OUTPUT_EDP = 8,
175 INTEL_OUTPUT_DSI = 9,
176 INTEL_OUTPUT_UNKNOWN = 10,
177 INTEL_OUTPUT_DP_MST = 11,
178};
79e53945
JB
179
180#define INTEL_DVO_CHIP_NONE 0
181#define INTEL_DVO_CHIP_LVDS 1
182#define INTEL_DVO_CHIP_TMDS 2
183#define INTEL_DVO_CHIP_TVOUT 4
184
dfba2e2d
SK
185#define INTEL_DSI_VIDEO_MODE 0
186#define INTEL_DSI_COMMAND_MODE 1
72ffa333 187
79e53945
JB
188struct intel_framebuffer {
189 struct drm_framebuffer base;
05394f39 190 struct drm_i915_gem_object *obj;
2d7a215f 191 struct intel_rotation_info rot_info;
6687c906
VS
192
193 /* for each plane in the normal GTT view */
194 struct {
195 unsigned int x, y;
196 } normal[2];
197 /* for each plane in the rotated GTT view */
198 struct {
199 unsigned int x, y;
200 unsigned int pitch; /* pixels */
201 } rotated[2];
79e53945
JB
202};
203
37811fcc
CW
204struct intel_fbdev {
205 struct drm_fb_helper helper;
8bcd4553 206 struct intel_framebuffer *fb;
058d88c4 207 struct i915_vma *vma;
43cee314 208 async_cookie_t cookie;
d978ef14 209 int preferred_bpp;
37811fcc 210};
79e53945 211
21d40d37 212struct intel_encoder {
4ef69c7a 213 struct drm_encoder base;
9a935856 214
6847d71b 215 enum intel_output_type type;
03cdc1d4 216 enum port port;
bc079e8b 217 unsigned int cloneable;
21d40d37 218 void (*hot_plug)(struct intel_encoder *);
7ae89233 219 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
fd6bbda9
ML
222 void (*pre_pll_enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*pre_enable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*enable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
234 void (*post_disable)(struct intel_encoder *,
235 struct intel_crtc_state *,
236 struct drm_connector_state *);
237 void (*post_pll_disable)(struct intel_encoder *,
238 struct intel_crtc_state *,
239 struct drm_connector_state *);
f0947c37
DV
240 /* Read out the current hw state of this connector, returning true if
241 * the encoder is active. If the encoder is enabled it also set the pipe
242 * it is connected to in the pipe parameter. */
243 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 244 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 245 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
246 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
247 * be set correctly before calling this function. */
045ac3b5 248 void (*get_config)(struct intel_encoder *,
5cec258b 249 struct intel_crtc_state *pipe_config);
62b69566
ACO
250 /* Returns a mask of power domains that need to be referenced as part
251 * of the hardware state readout code. */
252 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
253 /*
254 * Called during system suspend after all pending requests for the
255 * encoder are flushed (for example for DP AUX transactions) and
256 * device interrupts are disabled.
257 */
258 void (*suspend)(struct intel_encoder *);
f8aed700 259 int crtc_mask;
1d843f9d 260 enum hpd_pin hpd_pin;
79f255a0 261 enum intel_display_power_domain power_domain;
f1a3acea
PD
262 /* for communication with audio component; protected by av_mutex */
263 const struct drm_connector *audio_connector;
79e53945
JB
264};
265
1d508706 266struct intel_panel {
dd06f90e 267 struct drm_display_mode *fixed_mode;
ec9ed197 268 struct drm_display_mode *downclock_mode;
58c68779
JN
269
270 /* backlight */
271 struct {
c91c9f32 272 bool present;
58c68779 273 u32 level;
6dda730e 274 u32 min;
7bd688cd 275 u32 max;
58c68779 276 bool enabled;
636baebf
JN
277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
32b421e7 279 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
280
281 /* PWM chip */
022e4e52
SK
282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
b029e66f
SK
284 struct pwm_device *pwm;
285
58c68779 286 struct backlight_device *device;
ab656bb9 287
5507faeb
JN
288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
7d025e08
ML
291 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
292 void (*disable)(const struct drm_connector_state *conn_state);
293 void (*enable)(const struct intel_crtc_state *crtc_state,
294 const struct drm_connector_state *conn_state);
5507faeb
JN
295 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
296 uint32_t hz);
297 void (*power)(struct intel_connector *, bool enable);
298 } backlight;
1d508706
JN
299};
300
5daa55eb
ZW
301struct intel_connector {
302 struct drm_connector base;
9a935856
DV
303 /*
304 * The fixed encoder this connector is connected to.
305 */
df0e9248 306 struct intel_encoder *encoder;
9a935856 307
8e1b56a4
JN
308 /* ACPI device id for ACPI and driver cooperation */
309 u32 acpi_device_id;
310
f0947c37
DV
311 /* Reads out the current hw, returning true if the connector is enabled
312 * and active (i.e. dpms ON state). */
313 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
314
315 /* Panel info for eDP and LVDS */
316 struct intel_panel panel;
9cd300e0
JN
317
318 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
319 struct edid *edid;
beb60608 320 struct edid *detect_edid;
821450c6
EE
321
322 /* since POLL and HPD connectors may use the same HPD line keep the native
323 state of connector->polled in case hotplug storm detection changes it */
324 u8 polled;
0e32b39c
DA
325
326 void *port; /* store this opaque as its illegal to dereference it */
327
328 struct intel_dp *mst_port;
9301397a
MN
329
330 /* Work struct to schedule a uevent on link train failure */
331 struct work_struct modeset_retry_work;
5daa55eb
ZW
332};
333
11c1a9ec
ML
334struct intel_digital_connector_state {
335 struct drm_connector_state base;
336
337 enum hdmi_force_audio force_audio;
338 int broadcast_rgb;
339};
340
341#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
342
9e2c8475 343struct dpll {
80ad9206
VS
344 /* given values */
345 int n;
346 int m1, m2;
347 int p1, p2;
348 /* derived values */
349 int dot;
350 int vco;
351 int m;
352 int p;
9e2c8475 353};
80ad9206 354
de419ab6
ML
355struct intel_atomic_state {
356 struct drm_atomic_state base;
357
bb0f4aab
VS
358 struct {
359 /*
360 * Logical state of cdclk (used for all scaling, watermark,
361 * etc. calculations and checks). This is computed as if all
362 * enabled crtcs were active.
363 */
364 struct intel_cdclk_state logical;
365
366 /*
367 * Actual state of cdclk, can be different from the logical
368 * state only when all crtc's are DPMS off.
369 */
370 struct intel_cdclk_state actual;
371 } cdclk;
1a617b77 372
565602d7
ML
373 bool dpll_set, modeset;
374
8b4a7d05
MR
375 /*
376 * Does this transaction change the pipes that are active? This mask
377 * tracks which CRTC's have changed their active state at the end of
378 * the transaction (not counting the temporary disable during modesets).
379 * This mask should only be non-zero when intel_state->modeset is true,
380 * but the converse is not necessarily true; simply changing a mode may
381 * not flip the final active status of any CRTC's
382 */
383 unsigned int active_pipe_changes;
384
565602d7
ML
385 unsigned int active_crtcs;
386 unsigned int min_pixclk[I915_MAX_PIPES];
387
2c42e535 388 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
389
390 /*
391 * Current watermarks can't be trusted during hardware readout, so
392 * don't bother calculating intermediate watermarks.
393 */
394 bool skip_intermediate_wm;
98d39494
MR
395
396 /* Gen9+ only */
734fa01f 397 struct skl_wm_values wm_results;
c004a90b
CW
398
399 struct i915_sw_fence commit_ready;
eb955eee
CW
400
401 struct llist_node freed;
de419ab6
ML
402};
403
eeca778a 404struct intel_plane_state {
2b875c22 405 struct drm_plane_state base;
eeca778a 406 struct drm_rect clip;
be1e3415 407 struct i915_vma *vma;
32b7eeec 408
b63a16f6
VS
409 struct {
410 u32 offset;
411 int x, y;
412 } main;
8d970654
VS
413 struct {
414 u32 offset;
415 int x, y;
416 } aux;
b63a16f6 417
a0864d59
VS
418 /* plane control register */
419 u32 ctl;
420
be41e336
CK
421 /*
422 * scaler_id
423 * = -1 : not using a scaler
424 * >= 0 : using a scalers
425 *
426 * plane requiring a scaler:
427 * - During check_plane, its bit is set in
428 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 429 * update_scaler_plane.
be41e336
CK
430 * - scaler_id indicates the scaler it got assigned.
431 *
432 * plane doesn't require a scaler:
433 * - this can happen when scaling is no more required or plane simply
434 * got disabled.
435 * - During check_plane, corresponding bit is reset in
436 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 437 * update_scaler_plane.
be41e336
CK
438 */
439 int scaler_id;
818ed961
ML
440
441 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
442};
443
5724dbd1 444struct intel_initial_plane_config {
2d14030b 445 struct intel_framebuffer *fb;
49af449b 446 unsigned int tiling;
46f297fb
JB
447 int size;
448 u32 base;
449};
450
be41e336
CK
451#define SKL_MIN_SRC_W 8
452#define SKL_MAX_SRC_W 4096
453#define SKL_MIN_SRC_H 8
6156a456 454#define SKL_MAX_SRC_H 4096
be41e336
CK
455#define SKL_MIN_DST_W 8
456#define SKL_MAX_DST_W 4096
457#define SKL_MIN_DST_H 8
6156a456 458#define SKL_MAX_DST_H 4096
be41e336
CK
459
460struct intel_scaler {
be41e336
CK
461 int in_use;
462 uint32_t mode;
463};
464
465struct intel_crtc_scaler_state {
466#define SKL_NUM_SCALERS 2
467 struct intel_scaler scalers[SKL_NUM_SCALERS];
468
469 /*
470 * scaler_users: keeps track of users requesting scalers on this crtc.
471 *
472 * If a bit is set, a user is using a scaler.
473 * Here user can be a plane or crtc as defined below:
474 * bits 0-30 - plane (bit position is index from drm_plane_index)
475 * bit 31 - crtc
476 *
477 * Instead of creating a new index to cover planes and crtc, using
478 * existing drm_plane_index for planes which is well less than 31
479 * planes and bit 31 for crtc. This should be fine to cover all
480 * our platforms.
481 *
482 * intel_atomic_setup_scalers will setup available scalers to users
483 * requesting scalers. It will gracefully fail if request exceeds
484 * avilability.
485 */
486#define SKL_CRTC_INDEX 31
487 unsigned scaler_users;
488
489 /* scaler used by crtc for panel fitting purpose */
490 int scaler_id;
491};
492
1ed51de9
DV
493/* drm_mode->private_flags */
494#define I915_MODE_FLAG_INHERITED 1
495
4e0963c7
MR
496struct intel_pipe_wm {
497 struct intel_wm_level wm[5];
71f0a626 498 struct intel_wm_level raw_wm[5];
4e0963c7
MR
499 uint32_t linetime;
500 bool fbc_wm_enabled;
501 bool pipe_enabled;
502 bool sprites_enabled;
503 bool sprites_scaled;
504};
505
a62163e9 506struct skl_plane_wm {
4e0963c7
MR
507 struct skl_wm_level wm[8];
508 struct skl_wm_level trans_wm;
a62163e9
L
509};
510
511struct skl_pipe_wm {
512 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
513 uint32_t linetime;
514};
515
855c79f5
VS
516enum vlv_wm_level {
517 VLV_WM_LEVEL_PM2,
518 VLV_WM_LEVEL_PM5,
519 VLV_WM_LEVEL_DDR_DVFS,
520 NUM_VLV_WM_LEVELS,
521};
522
523struct vlv_wm_state {
114d7dc0
VS
524 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
525 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 526 uint8_t num_levels;
855c79f5
VS
527 bool cxsr;
528};
529
814e7f0b
VS
530struct vlv_fifo_state {
531 u16 plane[I915_MAX_PLANES];
532};
533
04548cba
VS
534enum g4x_wm_level {
535 G4X_WM_LEVEL_NORMAL,
536 G4X_WM_LEVEL_SR,
537 G4X_WM_LEVEL_HPLL,
538 NUM_G4X_WM_LEVELS,
539};
540
541struct g4x_wm_state {
542 struct g4x_pipe_wm wm;
543 struct g4x_sr_wm sr;
544 struct g4x_sr_wm hpll;
545 bool cxsr;
546 bool hpll_en;
547 bool fbc_en;
548};
549
e8f1f02e
MR
550struct intel_crtc_wm_state {
551 union {
552 struct {
553 /*
554 * Intermediate watermarks; these can be
555 * programmed immediately since they satisfy
556 * both the current configuration we're
557 * switching away from and the new
558 * configuration we're switching to.
559 */
560 struct intel_pipe_wm intermediate;
561
562 /*
563 * Optimal watermarks, programmed post-vblank
564 * when this state is committed.
565 */
566 struct intel_pipe_wm optimal;
567 } ilk;
568
569 struct {
570 /* gen9+ only needs 1-step wm programming */
571 struct skl_pipe_wm optimal;
ce0ba283 572 struct skl_ddb_entry ddb;
e8f1f02e 573 } skl;
855c79f5
VS
574
575 struct {
5012e604 576 /* "raw" watermarks (not inverted) */
114d7dc0 577 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
578 /* intermediate watermarks (inverted) */
579 struct vlv_wm_state intermediate;
855c79f5
VS
580 /* optimal watermarks (inverted) */
581 struct vlv_wm_state optimal;
814e7f0b
VS
582 /* display FIFO split */
583 struct vlv_fifo_state fifo_state;
855c79f5 584 } vlv;
04548cba
VS
585
586 struct {
587 /* "raw" watermarks */
588 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
589 /* intermediate watermarks */
590 struct g4x_wm_state intermediate;
591 /* optimal watermarks */
592 struct g4x_wm_state optimal;
593 } g4x;
e8f1f02e
MR
594 };
595
596 /*
597 * Platforms with two-step watermark programming will need to
598 * update watermark programming post-vblank to switch from the
599 * safe intermediate watermarks to the optimal final
600 * watermarks.
601 */
602 bool need_postvbl_update;
603};
604
5cec258b 605struct intel_crtc_state {
2d112de7
ACO
606 struct drm_crtc_state base;
607
bb760063
DV
608 /**
609 * quirks - bitfield with hw state readout quirks
610 *
611 * For various reasons the hw state readout code might not be able to
612 * completely faithfully read out the current state. These cases are
613 * tracked with quirk flags so that fastboot and state checker can act
614 * accordingly.
615 */
9953599b 616#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
617 unsigned long quirks;
618
cd202f69 619 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
620 bool update_pipe; /* can a fast modeset be performed? */
621 bool disable_cxsr;
caed361d 622 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 623 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 624 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 625
37327abd
VS
626 /* Pipe source size (ie. panel fitter input size)
627 * All planes will be positioned inside this space,
628 * and get clipped at the edges. */
629 int pipe_src_w, pipe_src_h;
630
a7d1b3f4
VS
631 /*
632 * Pipe pixel rate, adjusted for
633 * panel fitter/pipe scaler downscaling.
634 */
635 unsigned int pixel_rate;
636
5bfe2ac0
DV
637 /* Whether to set up the PCH/FDI. Note that we never allow sharing
638 * between pch encoders and cpu encoders. */
639 bool has_pch_encoder;
50f3b016 640
e43823ec
JB
641 /* Are we sending infoframes on the attached port */
642 bool has_infoframe;
643
3b117c8f 644 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
645 * pipe on Haswell and later (where we have a special eDP transcoder)
646 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
647 enum transcoder cpu_transcoder;
648
50f3b016
DV
649 /*
650 * Use reduced/limited/broadcast rbg range, compressing from the full
651 * range fed into the crtcs.
652 */
653 bool limited_color_range;
654
253c84c8
VS
655 /* Bitmask of encoder types (enum intel_output_type)
656 * driven by the pipe.
657 */
658 unsigned int output_types;
659
6897b4b5
DV
660 /* Whether we should send NULL infoframes. Required for audio. */
661 bool has_hdmi_sink;
662
9ed109a7
DV
663 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
664 * has_dp_encoder is set. */
665 bool has_audio;
666
d8b32247
DV
667 /*
668 * Enable dithering, used when the selected pipe bpp doesn't match the
669 * plane bpp.
670 */
965e0c48 671 bool dither;
f47709a9 672
611032bf
MN
673 /*
674 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
675 * compliance video pattern tests.
676 * Disable dither only if it is a compliance test request for
677 * 18bpp.
678 */
679 bool dither_force_disable;
680
f47709a9
DV
681 /* Controls for the clock computation, to override various stages. */
682 bool clock_set;
683
09ede541
DV
684 /* SDVO TV has a bunch of special case. To make multifunction encoders
685 * work correctly, we need to track this at runtime.*/
686 bool sdvo_tv_clock;
687
e29c22c0
DV
688 /*
689 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
690 * required. This is set in the 2nd loop of calling encoder's
691 * ->compute_config if the first pick doesn't work out.
692 */
693 bool bw_constrained;
694
f47709a9
DV
695 /* Settings for the intel dpll used on pretty much everything but
696 * haswell. */
80ad9206 697 struct dpll dpll;
f47709a9 698
8106ddbd
ACO
699 /* Selected dpll when shared or NULL. */
700 struct intel_shared_dpll *shared_dpll;
a43f6e0f 701
66e985c0
DV
702 /* Actual register state of the dpll, for shared dpll cross-checking. */
703 struct intel_dpll_hw_state dpll_hw_state;
704
47eacbab
VS
705 /* DSI PLL registers */
706 struct {
707 u32 ctrl, div;
708 } dsi_pll;
709
965e0c48 710 int pipe_bpp;
6cf86a5e 711 struct intel_link_m_n dp_m_n;
ff9a6750 712
439d7ac0
PB
713 /* m2_n2 for eDP downclock */
714 struct intel_link_m_n dp_m2_n2;
f769cd24 715 bool has_drrs;
439d7ac0 716
ff9a6750
DV
717 /*
718 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
719 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
720 * already multiplied by pixel_multiplier.
df92b1e6 721 */
ff9a6750
DV
722 int port_clock;
723
6cc5f341
DV
724 /* Used by SDVO (and if we ever fix it, HDMI). */
725 unsigned pixel_multiplier;
2dd24552 726
90a6b7b0
VS
727 uint8_t lane_count;
728
95a7a2ae
ID
729 /*
730 * Used by platforms having DP/HDMI PHY with programmable lane
731 * latency optimization.
732 */
733 uint8_t lane_lat_optim_mask;
734
2dd24552 735 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
736 struct {
737 u32 control;
738 u32 pgm_ratios;
68fc8742 739 u32 lvds_border_bits;
b074cec8
JB
740 } gmch_pfit;
741
742 /* Panel fitter placement and size for Ironlake+ */
743 struct {
744 u32 pos;
745 u32 size;
fd4daa9c 746 bool enabled;
fabf6e51 747 bool force_thru;
b074cec8 748 } pch_pfit;
33d29b14 749
ca3a0ff8 750 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 751 int fdi_lanes;
ca3a0ff8 752 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
753
754 bool ips_enabled;
cf532bb2 755
f51be2e0
PZ
756 bool enable_fbc;
757
cf532bb2 758 bool double_wide;
0e32b39c 759
0e32b39c 760 int pbn;
be41e336
CK
761
762 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
763
764 /* w/a for waiting 2 vblanks during crtc enable */
765 enum pipe hsw_workaround_pipe;
d21fbe87
MR
766
767 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
768 bool disable_lp_wm;
4e0963c7 769
e8f1f02e 770 struct intel_crtc_wm_state wm;
05dc698c
LL
771
772 /* Gamma mode programmed on the pipe */
773 uint32_t gamma_mode;
e9728bd8
VS
774
775 /* bitmask of visible planes (enum plane_id) */
776 u8 active_planes;
15953637
SS
777
778 /* HDMI scrambling status */
779 bool hdmi_scrambling;
780
781 /* HDMI High TMDS char rate ratio */
782 bool hdmi_high_tmds_clock_ratio;
b8cecdf5
DV
783};
784
79e53945
JB
785struct intel_crtc {
786 struct drm_crtc base;
80824003
JB
787 enum pipe pipe;
788 enum plane plane;
79e53945 789 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
790 /*
791 * Whether the crtc and the connected output pipeline is active. Implies
792 * that crtc->enabled is set, i.e. the current mode configuration has
793 * some outputs connected to this crtc.
08a48469
DV
794 */
795 bool active;
652c393a 796 bool lowfreq_avail;
d97d7b48 797 u8 plane_ids_mask;
d8fc70b7 798 unsigned long long enabled_power_domains;
02e792fb 799 struct intel_overlay *overlay;
5a21b665 800 struct intel_flip_work *flip_work;
cda4b7d3 801
b4a98e57
CW
802 atomic_t unpin_work_count;
803
e506a0c6
DV
804 /* Display surface base address adjustement for pageflips. Note that on
805 * gen4+ this only adjusts up to a tile, offsets within a tile are
806 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 807 u32 dspaddr_offset;
2db3366b
PZ
808 int adjusted_x;
809 int adjusted_y;
e506a0c6 810
6e3c9717 811 struct intel_crtc_state *config;
b8cecdf5 812
8af29b0c
CW
813 /* global reset count when the last flip was submitted */
814 unsigned int reset_count;
5a21b665 815
8664281b
PZ
816 /* Access to these should be protected by dev_priv->irq_lock. */
817 bool cpu_fifo_underrun_disabled;
818 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
819
820 /* per-pipe watermark state */
821 struct {
822 /* watermarks currently being used */
4e0963c7
MR
823 union {
824 struct intel_pipe_wm ilk;
7eb4941f 825 struct vlv_wm_state vlv;
04548cba 826 struct g4x_wm_state g4x;
4e0963c7 827 } active;
0b2ae6d7 828 } wm;
8d7849db 829
80715b2f 830 int scanline_offset;
32b7eeec 831
eb120ef6
JB
832 struct {
833 unsigned start_vbl_count;
834 ktime_t start_vbl_time;
835 int min_vbl, max_vbl;
836 int scanline_start;
837 } debug;
85a62bf9 838
be41e336
CK
839 /* scalers available on this crtc */
840 int num_scalers;
79e53945
JB
841};
842
b840d907
JB
843struct intel_plane {
844 struct drm_plane base;
b14e5848
VS
845 u8 plane;
846 enum plane_id id;
b840d907 847 enum pipe pipe;
2d354c34 848 bool can_scale;
b840d907 849 int max_downscale;
a9ff8714 850 uint32_t frontbuffer_bit;
526682e9 851
cd5dcbf1
VS
852 struct {
853 u32 base, cntl, size;
854 } cursor;
855
8e7d688b
MR
856 /*
857 * NOTE: Do not place new plane state fields here (e.g., when adding
858 * new plane properties). New runtime state should now be placed in
2fde1391 859 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
860 */
861
282dbf9b 862 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
863 const struct intel_crtc_state *crtc_state,
864 const struct intel_plane_state *plane_state);
282dbf9b
VS
865 void (*disable_plane)(struct intel_plane *plane,
866 struct intel_crtc *crtc);
867 int (*check_plane)(struct intel_plane *plane,
061e4b8d 868 struct intel_crtc_state *crtc_state,
c59cb179 869 struct intel_plane_state *state);
b840d907
JB
870};
871
b445e3b0 872struct intel_watermark_params {
ae9400ca
TU
873 u16 fifo_size;
874 u16 max_wm;
875 u8 default_wm;
876 u8 guard_size;
877 u8 cacheline_size;
b445e3b0
ED
878};
879
880struct cxsr_latency {
c13fb778
TU
881 bool is_desktop : 1;
882 bool is_ddr3 : 1;
44a655ca
TU
883 u16 fsb_freq;
884 u16 mem_freq;
885 u16 display_sr;
886 u16 display_hpll_disable;
887 u16 cursor_sr;
888 u16 cursor_hpll_disable;
b445e3b0
ED
889};
890
de419ab6 891#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 892#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 893#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 894#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 895#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 896#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 897#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 898#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 899#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 900
f5bbfca3 901struct intel_hdmi {
f0f59a00 902 i915_reg_t hdmi_reg;
f5bbfca3 903 int ddc_bus;
b1ba124d
VS
904 struct {
905 enum drm_dp_dual_mode_type type;
906 int max_tmds_clock;
907 } dp_dual_mode;
f5bbfca3
ED
908 bool has_hdmi_sink;
909 bool has_audio;
abedc077 910 bool rgb_quant_range_selectable;
d8b4c43a 911 struct intel_connector *attached_connector;
f5bbfca3 912 void (*write_infoframe)(struct drm_encoder *encoder,
ac240288 913 const struct intel_crtc_state *crtc_state,
178f736a 914 enum hdmi_infoframe_type type,
fff63867 915 const void *frame, ssize_t len);
687f4d06 916 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 917 bool enable,
ac240288
ML
918 const struct intel_crtc_state *crtc_state,
919 const struct drm_connector_state *conn_state);
cda0aaaf
VS
920 bool (*infoframe_enabled)(struct drm_encoder *encoder,
921 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
922};
923
0e32b39c 924struct intel_dp_mst_encoder;
b091cd92 925#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 926
fe3cd48d
R
927/*
928 * enum link_m_n_set:
929 * When platform provides two set of M_N registers for dp, we can
930 * program them and switch between them incase of DRRS.
931 * But When only one such register is provided, we have to program the
932 * required divider value on that registers itself based on the DRRS state.
933 *
934 * M1_N1 : Program dp_m_n on M1_N1 registers
935 * dp_m2_n2 on M2_N2 registers (If supported)
936 *
937 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
938 * M2_N2 registers are not supported
939 */
940
941enum link_m_n_set {
942 /* Sets the m1_n1 and m2_n2 */
943 M1_N1 = 0,
944 M2_N2
945};
946
7b3fc170
ID
947struct intel_dp_desc {
948 u8 oui[3];
949 u8 device_id[6];
950 u8 hw_rev;
951 u8 sw_major_rev;
952 u8 sw_minor_rev;
953} __packed;
954
c1617abc
MN
955struct intel_dp_compliance_data {
956 unsigned long edid;
611032bf
MN
957 uint8_t video_pattern;
958 uint16_t hdisplay, vdisplay;
959 uint8_t bpc;
c1617abc
MN
960};
961
962struct intel_dp_compliance {
963 unsigned long test_type;
964 struct intel_dp_compliance_data test_data;
965 bool test_active;
da15f7cb
MN
966 int test_link_rate;
967 u8 test_lane_count;
c1617abc
MN
968};
969
54d63ca6 970struct intel_dp {
f0f59a00
VS
971 i915_reg_t output_reg;
972 i915_reg_t aux_ch_ctl_reg;
973 i915_reg_t aux_ch_data_reg[5];
54d63ca6 974 uint32_t DP;
901c2daf
VS
975 int link_rate;
976 uint8_t lane_count;
30d9aa42 977 uint8_t sink_count;
64ee2fd2 978 bool link_mst;
54d63ca6 979 bool has_audio;
7d23e3c3 980 bool detect_done;
c92bd2fa 981 bool channel_eq_status;
d7e8ef02 982 bool reset_link_params;
54d63ca6 983 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 984 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 985 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 986 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
987 /* source rates */
988 int num_source_rates;
989 const int *source_rates;
68f357cb
JN
990 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
991 int num_sink_rates;
94ca719e 992 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 993 bool use_rate_select;
975ee5fc
JN
994 /* intersection of source and sink rates */
995 int num_common_rates;
996 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
997 /* Max lane count for the current link */
998 int max_link_lane_count;
999 /* Max rate for the current link */
1000 int max_link_rate;
7b3fc170
ID
1001 /* sink or branch descriptor */
1002 struct intel_dp_desc desc;
9d1a1031 1003 struct drm_dp_aux aux;
5432fcaf 1004 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
1005 uint8_t train_set[4];
1006 int panel_power_up_delay;
1007 int panel_power_down_delay;
1008 int panel_power_cycle_delay;
1009 int backlight_on_delay;
1010 int backlight_off_delay;
54d63ca6
SK
1011 struct delayed_work panel_vdd_work;
1012 bool want_panel_vdd;
dce56b3c
PZ
1013 unsigned long last_power_on;
1014 unsigned long last_backlight_off;
d28d4731 1015 ktime_t panel_power_off_time;
5d42f82a 1016
01527b31
CT
1017 struct notifier_block edp_notifier;
1018
a4a5d2f8
VS
1019 /*
1020 * Pipe whose power sequencer is currently locked into
1021 * this port. Only relevant on VLV/CHV.
1022 */
1023 enum pipe pps_pipe;
9f2bdb00
VS
1024 /*
1025 * Pipe currently driving the port. Used for preventing
1026 * the use of the PPS for any pipe currentrly driving
1027 * external DP as that will mess things up on VLV.
1028 */
1029 enum pipe active_pipe;
78597996
ID
1030 /*
1031 * Set if the sequencer may be reset due to a power transition,
1032 * requiring a reinitialization. Only relevant on BXT.
1033 */
1034 bool pps_reset;
36b5f425 1035 struct edp_power_seq pps_delays;
a4a5d2f8 1036
0e32b39c
DA
1037 bool can_mst; /* this port supports mst */
1038 bool is_mst;
19e0b4ca 1039 int active_mst_links;
0e32b39c 1040 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1041 struct intel_connector *attached_connector;
ec5b01dd 1042
0e32b39c
DA
1043 /* mst connector list */
1044 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1045 struct drm_dp_mst_topology_mgr mst_mgr;
1046
ec5b01dd 1047 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1048 /*
1049 * This function returns the value we have to program the AUX_CTL
1050 * register with to kick off an AUX transaction.
1051 */
1052 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1053 bool has_aux_irq,
1054 int send_bytes,
1055 uint32_t aux_clock_divider);
ad64217b
ACO
1056
1057 /* This is called before a link training is starterd */
1058 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1059
c5d5ab7a 1060 /* Displayport compliance testing */
c1617abc 1061 struct intel_dp_compliance compliance;
54d63ca6
SK
1062};
1063
dbe9e61b
SS
1064struct intel_lspcon {
1065 bool active;
1066 enum drm_lspcon_mode mode;
dbe9e61b
SS
1067};
1068
da63a9f2
PZ
1069struct intel_digital_port {
1070 struct intel_encoder base;
174edf1f 1071 enum port port;
bcf53de4 1072 u32 saved_port_bits;
da63a9f2
PZ
1073 struct intel_dp dp;
1074 struct intel_hdmi hdmi;
dbe9e61b 1075 struct intel_lspcon lspcon;
b2c5c181 1076 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1077 bool release_cl2_override;
ccb1a831 1078 uint8_t max_lanes;
62b69566 1079 enum intel_display_power_domain ddi_io_power_domain;
da63a9f2
PZ
1080};
1081
0e32b39c
DA
1082struct intel_dp_mst_encoder {
1083 struct intel_encoder base;
1084 enum pipe pipe;
1085 struct intel_digital_port *primary;
0552f765 1086 struct intel_connector *connector;
0e32b39c
DA
1087};
1088
65d64cc5 1089static inline enum dpio_channel
89b667f8
JB
1090vlv_dport_to_channel(struct intel_digital_port *dport)
1091{
1092 switch (dport->port) {
1093 case PORT_B:
00fc31b7 1094 case PORT_D:
e4607fcf 1095 return DPIO_CH0;
89b667f8 1096 case PORT_C:
e4607fcf 1097 return DPIO_CH1;
89b667f8
JB
1098 default:
1099 BUG();
1100 }
1101}
1102
65d64cc5
VS
1103static inline enum dpio_phy
1104vlv_dport_to_phy(struct intel_digital_port *dport)
1105{
1106 switch (dport->port) {
1107 case PORT_B:
1108 case PORT_C:
1109 return DPIO_PHY0;
1110 case PORT_D:
1111 return DPIO_PHY1;
1112 default:
1113 BUG();
1114 }
1115}
1116
1117static inline enum dpio_channel
eb69b0e5
CML
1118vlv_pipe_to_channel(enum pipe pipe)
1119{
1120 switch (pipe) {
1121 case PIPE_A:
1122 case PIPE_C:
1123 return DPIO_CH0;
1124 case PIPE_B:
1125 return DPIO_CH1;
1126 default:
1127 BUG();
1128 }
1129}
1130
e2af48c6 1131static inline struct intel_crtc *
b91eb5cc 1132intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1133{
f875c15a
CW
1134 return dev_priv->pipe_to_crtc_mapping[pipe];
1135}
1136
e2af48c6 1137static inline struct intel_crtc *
b91eb5cc 1138intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
417ae147 1139{
417ae147
CW
1140 return dev_priv->plane_to_crtc_mapping[plane];
1141}
1142
51cbaf01
ML
1143struct intel_flip_work {
1144 struct work_struct unpin_work;
1145 struct work_struct mmio_work;
1146
5a21b665 1147 struct drm_crtc *crtc;
be1e3415 1148 struct i915_vma *old_vma;
5a21b665
DV
1149 struct drm_framebuffer *old_fb;
1150 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1151 struct drm_pending_vblank_event *event;
e7d841ca 1152 atomic_t pending;
5a21b665
DV
1153 u32 flip_count;
1154 u32 gtt_offset;
1155 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1156 u32 flip_queued_vblank;
5a21b665
DV
1157 u32 flip_ready_vblank;
1158 unsigned int rotation;
4e5359cd
SF
1159};
1160
5f1aae65 1161struct intel_load_detect_pipe {
edde3617 1162 struct drm_atomic_state *restore_state;
5f1aae65 1163};
79e53945 1164
5f1aae65
PZ
1165static inline struct intel_encoder *
1166intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1167{
1168 return to_intel_connector(connector)->encoder;
1169}
1170
da63a9f2
PZ
1171static inline struct intel_digital_port *
1172enc_to_dig_port(struct drm_encoder *encoder)
1173{
9a5da00b
ACO
1174 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1175
1176 switch (intel_encoder->type) {
1177 case INTEL_OUTPUT_UNKNOWN:
1178 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1179 case INTEL_OUTPUT_DP:
1180 case INTEL_OUTPUT_EDP:
1181 case INTEL_OUTPUT_HDMI:
1182 return container_of(encoder, struct intel_digital_port,
1183 base.base);
1184 default:
1185 return NULL;
1186 }
9ff8c9ba
ID
1187}
1188
0e32b39c
DA
1189static inline struct intel_dp_mst_encoder *
1190enc_to_mst(struct drm_encoder *encoder)
1191{
1192 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1193}
1194
9ff8c9ba
ID
1195static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1196{
1197 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1198}
1199
1200static inline struct intel_digital_port *
1201dp_to_dig_port(struct intel_dp *intel_dp)
1202{
1203 return container_of(intel_dp, struct intel_digital_port, dp);
1204}
1205
dd75f6dd
ID
1206static inline struct intel_lspcon *
1207dp_to_lspcon(struct intel_dp *intel_dp)
1208{
1209 return &dp_to_dig_port(intel_dp)->lspcon;
1210}
1211
da63a9f2
PZ
1212static inline struct intel_digital_port *
1213hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1214{
1215 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1216}
1217
47339cd9 1218/* intel_fifo_underrun.c */
a72e4c9f 1219bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1220 enum pipe pipe, bool enable);
a72e4c9f 1221bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1222 enum transcoder pch_transcoder,
1223 bool enable);
1f7247c0
DV
1224void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1225 enum pipe pipe);
1226void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1227 enum transcoder pch_transcoder);
aca7b684
VS
1228void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1229void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1230
1231/* i915_irq.c */
480c8033
DV
1232void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1233void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1234void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1235void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1236void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
480c8033
DV
1237void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1238void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1239void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1240void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1241void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1242
1243static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1244 u32 mask)
1245{
1246 return mask & ~i915->rps.pm_intrmsk_mbz;
1247}
1248
b963291c
DV
1249void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1250void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1251static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1252{
1253 /*
1254 * We only use drm_irq_uninstall() at unload and VT switch, so
1255 * this is the only thing we need to check.
1256 */
2aeb7d3a 1257 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1258}
1259
a225f079 1260int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1261void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1262 unsigned int pipe_mask);
aae8ba84
VS
1263void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1264 unsigned int pipe_mask);
26705e20
SAK
1265void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1266void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1267void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1268
5f1aae65 1269/* intel_crt.c */
c39055b0 1270void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1271void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1272
1273/* intel_ddi.c */
b7076546
ML
1274void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1275 struct intel_crtc_state *old_crtc_state,
1276 struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1277void hsw_fdi_link_train(struct intel_crtc *crtc,
1278 const struct intel_crtc_state *crtc_state);
c39055b0 1279void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425
PZ
1280enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1281bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1282void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1283void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1284 enum transcoder cpu_transcoder);
3dc38eea
ACO
1285void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1286void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1287struct intel_encoder *
1288intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1289void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1290void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1291bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
9935f7fa
LY
1292bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1293 struct intel_crtc *intel_crtc);
87440425 1294void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1295 struct intel_crtc_state *pipe_config);
5f1aae65 1296
0e32b39c 1297void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1298 struct intel_crtc_state *pipe_config);
3dc38eea
ACO
1299void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1300 bool state);
f8896f5d 1301uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1302u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1303
d88c4afd
VS
1304unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1305 int plane, unsigned int height);
b680c37a 1306
7c10a2b5 1307/* intel_audio.c */
88212941 1308void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1309void intel_audio_codec_enable(struct intel_encoder *encoder,
1310 const struct intel_crtc_state *crtc_state,
1311 const struct drm_connector_state *conn_state);
69bfe1a9 1312void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1313void i915_audio_component_init(struct drm_i915_private *dev_priv);
1314void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1315void intel_audio_init(struct drm_i915_private *dev_priv);
1316void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1317
7ff89ca2 1318/* intel_cdclk.c */
e1cd3325
PZ
1319void skl_init_cdclk(struct drm_i915_private *dev_priv);
1320void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
d8d4a512
VS
1321void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1322void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
e1cd3325
PZ
1323void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1324void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1325void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1326void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1327void intel_update_cdclk(struct drm_i915_private *dev_priv);
1328void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3
VS
1329bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1330 const struct intel_cdclk_state *b);
b0587e4d
VS
1331void intel_set_cdclk(struct drm_i915_private *dev_priv,
1332 const struct intel_cdclk_state *cdclk_state);
7ff89ca2 1333
b680c37a 1334/* intel_display.c */
2ee0da16
VS
1335void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1336void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
65f2130c 1337enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1338void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1339int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1340int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1341 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1342int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1343 const char *name, u32 reg);
b7076546
ML
1344void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1345void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
65a3fea0 1346extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1347void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1348unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1349 const struct intel_plane_state *state,
1350 int plane);
6687c906 1351void intel_add_fb_offsets(int *x, int *y,
2949056c 1352 const struct intel_plane_state *state, int plane);
1663b9d6 1353unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1354bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1355void intel_mark_busy(struct drm_i915_private *dev_priv);
1356void intel_mark_idle(struct drm_i915_private *dev_priv);
70e0bd74 1357int intel_display_suspend(struct drm_device *dev);
8090ba8c 1358void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1359void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1360int intel_connector_init(struct intel_connector *);
1361struct intel_connector *intel_connector_alloc(void);
87440425 1362bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1363void intel_connector_attach_encoder(struct intel_connector *connector,
1364 struct intel_encoder *encoder);
87440425
PZ
1365struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1366 struct drm_crtc *crtc);
752aa88a 1367enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1368int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
87440425
PZ
1370enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1371 enum pipe pipe);
2d84d2b3
VS
1372static inline bool
1373intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1374 enum intel_output_type type)
1375{
1376 return crtc_state->output_types & (1 << type);
1377}
37a5650b
VS
1378static inline bool
1379intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1380{
1381 return crtc_state->output_types &
cca0502b 1382 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1383 (1 << INTEL_OUTPUT_DP_MST) |
1384 (1 << INTEL_OUTPUT_EDP));
1385}
4f905cf9 1386static inline void
0f0f74bc 1387intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1388{
0f0f74bc 1389 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1390}
0c241d5b 1391static inline void
0f0f74bc 1392intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1393{
b91eb5cc 1394 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1395
1396 if (crtc->active)
0f0f74bc 1397 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1398}
a2991414
ML
1399
1400u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1401
87440425 1402int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1403void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1404 struct intel_digital_port *dport,
1405 unsigned int expected_mask);
6c5ed5ae
ML
1406int intel_get_load_detect_pipe(struct drm_connector *connector,
1407 struct drm_display_mode *mode,
1408 struct intel_load_detect_pipe *old,
1409 struct drm_modeset_acquire_ctx *ctx);
87440425 1410void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1411 struct intel_load_detect_pipe *old,
1412 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1413struct i915_vma *
1414intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1415void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1416struct drm_framebuffer *
24dbf51a
CW
1417intel_framebuffer_create(struct drm_i915_gem_object *obj,
1418 struct drm_mode_fb_cmd2 *mode_cmd);
5a21b665 1419void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1420void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1421void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1422int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1423 struct drm_plane_state *new_state);
38f3ce3a 1424void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1425 struct drm_plane_state *old_state);
a98b3431
MR
1426int intel_plane_atomic_get_property(struct drm_plane *plane,
1427 const struct drm_plane_state *state,
1428 struct drm_property *property,
1429 uint64_t *val);
1430int intel_plane_atomic_set_property(struct drm_plane *plane,
1431 struct drm_plane_state *state,
1432 struct drm_property *property,
1433 uint64_t val);
da20eabd
ML
1434int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1435 struct drm_plane_state *plane_state);
716c2e55 1436
7abd4b35
ACO
1437void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1438 enum pipe pipe);
1439
30ad9814 1440int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1441 const struct dpll *dpll);
30ad9814 1442void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1443int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1444
716c2e55 1445/* modesetting asserts */
b680c37a
DV
1446void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1447 enum pipe pipe);
55607e8a
DV
1448void assert_pll(struct drm_i915_private *dev_priv,
1449 enum pipe pipe, bool state);
1450#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1451#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1452void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1453#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1454#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1455void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1456 enum pipe pipe, bool state);
1457#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1458#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1459void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1460#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1461#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1462u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1463 const struct intel_plane_state *state, int plane);
c033666a
CW
1464void intel_prepare_reset(struct drm_i915_private *dev_priv);
1465void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1466void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1467void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1468void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1469void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1470void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1471void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1472unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1473void skl_enable_dc6(struct drm_i915_private *dev_priv);
1474void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1475void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1476 struct intel_crtc_state *pipe_config);
fe3cd48d 1477void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1478int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1479bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1480 struct dpll *best_clock);
1481int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1482
525b9311 1483bool intel_crtc_active(struct intel_crtc *crtc);
20bc8673
VS
1484void hsw_enable_ips(struct intel_crtc *crtc);
1485void hsw_disable_ips(struct intel_crtc *crtc);
79f255a0 1486enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1487void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1488 struct intel_crtc_state *pipe_config);
86adf9d7 1489
e435d6e5 1490int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1491int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1492
be1e3415
CW
1493static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1494{
1495 return i915_ggtt_offset(state->vma);
1496}
dedf278c 1497
2e881264
VS
1498u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1499 const struct intel_plane_state *plane_state);
d2196774
VS
1500u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1501 unsigned int rotation);
b63a16f6 1502int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1503int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1504
eb805623 1505/* intel_csr.c */
f4448375 1506void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1507void intel_csr_load_program(struct drm_i915_private *);
f4448375 1508void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1509void intel_csr_ucode_suspend(struct drm_i915_private *);
1510void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1511
5f1aae65 1512/* intel_dp.c */
c39055b0
ACO
1513bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1514 enum port port);
87440425
PZ
1515bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1516 struct intel_connector *intel_connector);
901c2daf 1517void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1518 int link_rate, uint8_t lane_count,
1519 bool link_mst);
fdb14d33
MN
1520int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1521 int link_rate, uint8_t lane_count);
87440425 1522void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1523void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1524void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1525void intel_dp_encoder_reset(struct drm_encoder *encoder);
1526void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1527void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1528int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1529bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1530 struct intel_crtc_state *pipe_config,
1531 struct drm_connector_state *conn_state);
dd11bc10 1532bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1533enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1534 bool long_hpd);
b037d58f
ML
1535void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1536 const struct drm_connector_state *conn_state);
1537void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
24f3e092 1538void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1539void intel_edp_panel_on(struct intel_dp *intel_dp);
1540void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1541void intel_dp_mst_suspend(struct drm_device *dev);
1542void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1543int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1544int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1545int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1546void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1547void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1548uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1549void intel_plane_destroy(struct drm_plane *plane);
85cb48a1
ML
1550void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1551 struct intel_crtc_state *crtc_state);
1552void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1553 struct intel_crtc_state *crtc_state);
5748b6a1
CW
1554void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1555 unsigned int frontbuffer_bits);
1556void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1557 unsigned int frontbuffer_bits);
0bc12bcb 1558
94223d04
ACO
1559void
1560intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1561 uint8_t dp_train_pat);
1562void
1563intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1564void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1565uint8_t
1566intel_dp_voltage_max(struct intel_dp *intel_dp);
1567uint8_t
1568intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1569void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1570 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1571bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1572bool
1573intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1574
419b1b7a
ACO
1575static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1576{
1577 return ~((1 << lane_count) - 1) & 0xf;
1578}
1579
24e807e7 1580bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
489375c8
ID
1581bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1582 struct intel_dp_desc *desc);
12a47a42 1583bool intel_dp_read_desc(struct intel_dp *intel_dp);
22a2c8e0
DP
1584int intel_dp_link_required(int pixel_clock, int bpp);
1585int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1586bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1587 struct intel_digital_port *port);
24e807e7 1588
e7156c83
YA
1589/* intel_dp_aux_backlight.c */
1590int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1591
0e32b39c
DA
1592/* intel_dp_mst.c */
1593int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1594void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1595/* intel_dsi.c */
c39055b0 1596void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1597
90198355
JN
1598/* intel_dsi_dcs_backlight.c */
1599int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1600
1601/* intel_dvo.c */
c39055b0 1602void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1603/* intel_hotplug.c */
1604void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1605
1606
0632fef6 1607/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1608#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1609extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1610extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1611extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1612extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1613extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1614extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1615#else
1616static inline int intel_fbdev_init(struct drm_device *dev)
1617{
1618 return 0;
1619}
5f1aae65 1620
e00bf696 1621static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1622{
1623}
1624
1625static inline void intel_fbdev_fini(struct drm_device *dev)
1626{
1627}
1628
82e3b8c1 1629static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1630{
1631}
1632
d9c409d6
JN
1633static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1634{
1635}
1636
0632fef6 1637static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1638{
1639}
1640#endif
5f1aae65 1641
7ff0ebcc 1642/* intel_fbc.c */
f51be2e0
PZ
1643void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1644 struct drm_atomic_state *state);
0e631adc 1645bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1646void intel_fbc_pre_update(struct intel_crtc *crtc,
1647 struct intel_crtc_state *crtc_state,
1648 struct intel_plane_state *plane_state);
1eb52238 1649void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1650void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1651void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1652void intel_fbc_enable(struct intel_crtc *crtc,
1653 struct intel_crtc_state *crtc_state,
1654 struct intel_plane_state *plane_state);
c937ab3e
PZ
1655void intel_fbc_disable(struct intel_crtc *crtc);
1656void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1657void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1658 unsigned int frontbuffer_bits,
1659 enum fb_op_origin origin);
1660void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1661 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1662void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1663void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1664
5f1aae65 1665/* intel_hdmi.c */
c39055b0
ACO
1666void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1667 enum port port);
87440425
PZ
1668void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1669 struct intel_connector *intel_connector);
1670struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1671bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1672 struct intel_crtc_state *pipe_config,
1673 struct drm_connector_state *conn_state);
15953637
SS
1674void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1675 struct drm_connector *connector,
1676 bool high_tmds_clock_ratio,
1677 bool scrambling);
b2ccb822 1678void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1679
1680
1681/* intel_lvds.c */
c39055b0 1682void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1683struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1684bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1685
1686
1687/* intel_modes.c */
1688int intel_connector_update_modes(struct drm_connector *connector,
87440425 1689 struct edid *edid);
5f1aae65 1690int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1691void intel_attach_force_audio_property(struct drm_connector *connector);
1692void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1693void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1694
1695
1696/* intel_overlay.c */
1ee8da6d
CW
1697void intel_setup_overlay(struct drm_i915_private *dev_priv);
1698void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1699int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1700int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1701 struct drm_file *file_priv);
1702int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1703 struct drm_file *file_priv);
1362b776 1704void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1705
1706
1707/* intel_panel.c */
87440425 1708int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1709 struct drm_display_mode *fixed_mode,
1710 struct drm_display_mode *downclock_mode);
87440425
PZ
1711void intel_panel_fini(struct intel_panel *panel);
1712void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1713 struct drm_display_mode *adjusted_mode);
1714void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1715 struct intel_crtc_state *pipe_config,
87440425
PZ
1716 int fitting_mode);
1717void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1718 struct intel_crtc_state *pipe_config,
87440425 1719 int fitting_mode);
90d7cd24 1720void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
6dda730e 1721 u32 level, u32 max);
fda9ee98
CW
1722int intel_panel_setup_backlight(struct drm_connector *connector,
1723 enum pipe pipe);
b037d58f
ML
1724void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1725 const struct drm_connector_state *conn_state);
1726void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
db31af1d 1727void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1728enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1729extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1730 struct drm_i915_private *dev_priv,
ec9ed197
VK
1731 struct drm_display_mode *fixed_mode,
1732 struct drm_connector *connector);
e63d87c0
CW
1733
1734#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1735int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1736void intel_backlight_device_unregister(struct intel_connector *connector);
1737#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1738static int intel_backlight_device_register(struct intel_connector *connector)
1739{
1740 return 0;
1741}
e63d87c0
CW
1742static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1743{
1744}
1745#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1746
5f1aae65 1747
0bc12bcb 1748/* intel_psr.c */
0bc12bcb
RV
1749void intel_psr_enable(struct intel_dp *intel_dp);
1750void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1751void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1752 unsigned frontbuffer_bits);
5748b6a1 1753void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1754 unsigned frontbuffer_bits,
1755 enum fb_op_origin origin);
c39055b0 1756void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1757void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1758 unsigned frontbuffer_bits);
0bc12bcb 1759
9c065a7d
DV
1760/* intel_runtime_pm.c */
1761int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1762void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1763void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1764void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1765void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1766void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1767void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1768void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1769const char *
1770intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1771
f458ebbc
DV
1772bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1773 enum intel_display_power_domain domain);
1774bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1775 enum intel_display_power_domain domain);
9c065a7d
DV
1776void intel_display_power_get(struct drm_i915_private *dev_priv,
1777 enum intel_display_power_domain domain);
09731280
ID
1778bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1779 enum intel_display_power_domain domain);
9c065a7d
DV
1780void intel_display_power_put(struct drm_i915_private *dev_priv,
1781 enum intel_display_power_domain domain);
da5827c3
ID
1782
1783static inline void
1784assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1785{
1786 WARN_ONCE(dev_priv->pm.suspended,
1787 "Device suspended during HW access\n");
1788}
1789
1790static inline void
1791assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1792{
1793 assert_rpm_device_not_suspended(dev_priv);
1f58c8e7
CW
1794 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1795 "RPM wakelock ref not held during HW access");
da5827c3
ID
1796}
1797
1f814dac
ID
1798/**
1799 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1800 * @dev_priv: i915 device instance
1801 *
1802 * This function disable asserts that check if we hold an RPM wakelock
1803 * reference, while keeping the device-not-suspended checks still enabled.
1804 * It's meant to be used only in special circumstances where our rule about
1805 * the wakelock refcount wrt. the device power state doesn't hold. According
1806 * to this rule at any point where we access the HW or want to keep the HW in
1807 * an active state we must hold an RPM wakelock reference acquired via one of
1808 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1809 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1810 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1811 * users should avoid using this function.
1812 *
1813 * Any calls to this function must have a symmetric call to
1814 * enable_rpm_wakeref_asserts().
1815 */
1816static inline void
1817disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1818{
1819 atomic_inc(&dev_priv->pm.wakeref_count);
1820}
1821
1822/**
1823 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1824 * @dev_priv: i915 device instance
1825 *
1826 * This function re-enables the RPM assert checks after disabling them with
1827 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1828 * circumstances otherwise its use should be avoided.
1829 *
1830 * Any calls to this function must have a symmetric call to
1831 * disable_rpm_wakeref_asserts().
1832 */
1833static inline void
1834enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1835{
1836 atomic_dec(&dev_priv->pm.wakeref_count);
1837}
1838
9c065a7d 1839void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1840bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1841void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1842void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1843
d9bc89d9
DV
1844void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1845
e0fce78f
VS
1846void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1847 bool override, unsigned int mask);
b0b33846
VS
1848bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1849 enum dpio_channel ch, bool override);
e0fce78f
VS
1850
1851
5f1aae65 1852/* intel_pm.c */
46f16e63 1853void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1854void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1855int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1856void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1857void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1858void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1859void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1860void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1861void intel_gpu_ips_teardown(void);
dc97997a 1862void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1863void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1864void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1865void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1866void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1867void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1868void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1869void gen6_rps_busy(struct drm_i915_private *dev_priv);
1870void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1871void gen6_rps_idle(struct drm_i915_private *dev_priv);
7b92c1bd
CW
1872void gen6_rps_boost(struct drm_i915_gem_request *rq,
1873 struct intel_rps_client *rps);
91d14251 1874void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
04548cba 1875void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 1876void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1877void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1878void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1879void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1880 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1881void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1882 struct skl_pipe_wm *out);
04548cba 1883void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 1884void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1885bool intel_can_enable_sagv(struct drm_atomic_state *state);
1886int intel_enable_sagv(struct drm_i915_private *dev_priv);
1887int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1888bool skl_wm_level_equals(const struct skl_wm_level *l1,
1889 const struct skl_wm_level *l2);
5eff503b
ML
1890bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1891 const struct skl_ddb_entry *ddb,
1892 int ignore);
ed4a6a7c 1893bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a 1894int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
73b0ca8e
MK
1895int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1896 struct intel_crtc_state *cstate);
dc97997a
CW
1897static inline int intel_enable_rc6(void)
1898{
1899 return i915.enable_rc6;
1900}
72662e10 1901
5f1aae65 1902/* intel_sdvo.c */
c39055b0 1903bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1904 i915_reg_t reg, enum port port);
96a02917 1905
2b28bb1b 1906
5f1aae65 1907/* intel_sprite.c */
dfd2e9ab
VS
1908int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1909 int usecs);
580503c7 1910struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1911 enum pipe pipe, int plane);
87440425
PZ
1912int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1913 struct drm_file *file_priv);
34e0adbb 1914void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1915void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1916
1917/* intel_tv.c */
c39055b0 1918void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1919
ea2c67bb 1920/* intel_atomic.c */
11c1a9ec
ML
1921int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1922 const struct drm_connector_state *state,
1923 struct drm_property *property,
1924 uint64_t *val);
1925int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1926 struct drm_connector_state *state,
1927 struct drm_property *property,
1928 uint64_t val);
1929int intel_digital_connector_atomic_check(struct drm_connector *conn,
1930 struct drm_connector_state *new_state);
1931struct drm_connector_state *
1932intel_digital_connector_duplicate_state(struct drm_connector *connector);
1933
1356837e
MR
1934struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1935void intel_crtc_destroy_state(struct drm_crtc *crtc,
1936 struct drm_crtc_state *state);
de419ab6
ML
1937struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1938void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1939
10f81c19
ACO
1940static inline struct intel_crtc_state *
1941intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1942 struct intel_crtc *crtc)
1943{
1944 struct drm_crtc_state *crtc_state;
1945 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1946 if (IS_ERR(crtc_state))
0b6cc188 1947 return ERR_CAST(crtc_state);
10f81c19
ACO
1948
1949 return to_intel_crtc_state(crtc_state);
1950}
e3bddded 1951
ccc24b39
MK
1952static inline struct intel_crtc_state *
1953intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1954 struct intel_crtc *crtc)
1955{
1956 struct drm_crtc_state *crtc_state;
1957
1958 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1959
1960 if (crtc_state)
1961 return to_intel_crtc_state(crtc_state);
1962 else
1963 return NULL;
1964}
1965
e3bddded
ML
1966static inline struct intel_plane_state *
1967intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1968 struct intel_plane *plane)
1969{
1970 struct drm_plane_state *plane_state;
1971
1972 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1973
1974 return to_intel_plane_state(plane_state);
1975}
1976
6ebc6923
ACO
1977int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1978 struct intel_crtc *intel_crtc,
1979 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1980
1981/* intel_atomic_plane.c */
8e7d688b 1982struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1983struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1984void intel_plane_destroy_state(struct drm_plane *plane,
1985 struct drm_plane_state *state);
1986extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
f79f2692
ML
1987int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1988 struct intel_plane_state *intel_state);
ea2c67bb 1989
8563b1e8
LL
1990/* intel_color.c */
1991void intel_color_init(struct drm_crtc *crtc);
82cf435b 1992int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1993void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1994void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1995
dbe9e61b
SS
1996/* intel_lspcon.c */
1997bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 1998void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 1999void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
2000
2001/* intel_pipe_crc.c */
2002int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
2003#ifdef CONFIG_DEBUG_FS
2004int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2005 size_t *values_cnt);
2006#else
2007#define intel_crtc_set_crc_source NULL
2008#endif
731035fe 2009extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 2010#endif /* __INTEL_DRV_H__ */