]> git.proxmox.com Git - mirror_qemu.git/blame - exec.c
target/i386: fix translation for icount mode
[mirror_qemu.git] / exec.c
CommitLineData
54936004 1/*
5b6dd868 2 * Virtual page mapping
5fafdf24 3 *
54936004
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
54936004 18 */
7b31bbc2 19#include "qemu/osdep.h"
da34e65c 20#include "qapi/error.h"
54936004 21
f348b6d1 22#include "qemu/cutils.h"
6180a181 23#include "cpu.h"
63c91552 24#include "exec/exec-all.h"
51180423 25#include "exec/target_page.h"
b67d9a52 26#include "tcg.h"
741da0d3 27#include "hw/qdev-core.h"
c7e002c5 28#include "hw/qdev-properties.h"
4485bd26 29#if !defined(CONFIG_USER_ONLY)
47c8ca53 30#include "hw/boards.h"
33c11879 31#include "hw/xen/xen.h"
4485bd26 32#endif
9c17d615 33#include "sysemu/kvm.h"
2ff3de68 34#include "sysemu/sysemu.h"
1de7afc9
PB
35#include "qemu/timer.h"
36#include "qemu/config-file.h"
75a34036 37#include "qemu/error-report.h"
53a5960a 38#if defined(CONFIG_USER_ONLY)
a9c94277 39#include "qemu.h"
432d268c 40#else /* !CONFIG_USER_ONLY */
741da0d3
PB
41#include "hw/hw.h"
42#include "exec/memory.h"
df43d49c 43#include "exec/ioport.h"
741da0d3 44#include "sysemu/dma.h"
9c607668 45#include "sysemu/numa.h"
79ca7a1b 46#include "sysemu/hw_accel.h"
741da0d3 47#include "exec/address-spaces.h"
9c17d615 48#include "sysemu/xen-mapcache.h"
0ab8ed18 49#include "trace-root.h"
d3a5038c 50
e2fa71f5 51#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
e2fa71f5
DDAG
52#include <linux/falloc.h>
53#endif
54
53a5960a 55#endif
0dc3f44a 56#include "qemu/rcu_queue.h"
4840f10e 57#include "qemu/main-loop.h"
5b6dd868 58#include "translate-all.h"
7615936e 59#include "sysemu/replay.h"
0cac1b66 60
022c62cb 61#include "exec/memory-internal.h"
220c3ebd 62#include "exec/ram_addr.h"
508127e2 63#include "exec/log.h"
67d95c15 64
9dfeca7c
BR
65#include "migration/vmstate.h"
66
b35ba30f 67#include "qemu/range.h"
794e8f30
MT
68#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
b35ba30f 71
be9b23c4
PX
72#include "monitor/monitor.h"
73
db7b5426 74//#define DEBUG_SUBPAGE
1196be37 75
e2eef170 76#if !defined(CONFIG_USER_ONLY)
0dc3f44a
MD
77/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
0d53d9fe 80RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
62152b8a
AK
81
82static MemoryRegion *system_memory;
309cb471 83static MemoryRegion *system_io;
62152b8a 84
f6790af6
AK
85AddressSpace address_space_io;
86AddressSpace address_space_memory;
2673a5da 87
0844e007 88MemoryRegion io_mem_rom, io_mem_notdirty;
acc9d80b 89static MemoryRegion io_mem_unassigned;
e2eef170 90#endif
9fa3e853 91
20bccb82
PM
92#ifdef TARGET_PAGE_BITS_VARY
93int target_page_bits;
94bool target_page_bits_decided;
95#endif
96
bdc44640 97struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
6a00d601
FB
98/* current CPU in the current thread. It is only valid inside
99 cpu_exec() */
f240eb6f 100__thread CPUState *current_cpu;
2e70f6ef 101/* 0 = Do not count executed instructions.
bf20dc07 102 1 = Precise instruction counting.
2e70f6ef 103 2 = Adaptive rate instruction counting. */
5708fc66 104int use_icount;
6a00d601 105
a0be0c58
YZ
106uintptr_t qemu_host_page_size;
107intptr_t qemu_host_page_mask;
a0be0c58 108
20bccb82
PM
109bool set_preferred_target_page_bits(int bits)
110{
111 /* The target page size is the lowest common denominator for all
112 * the CPUs in the system, so we can only make it smaller, never
113 * larger. And we can't make it smaller once we've committed to
114 * a particular size.
115 */
116#ifdef TARGET_PAGE_BITS_VARY
117 assert(bits >= TARGET_PAGE_BITS_MIN);
118 if (target_page_bits == 0 || target_page_bits > bits) {
119 if (target_page_bits_decided) {
120 return false;
121 }
122 target_page_bits = bits;
123 }
124#endif
125 return true;
126}
127
e2eef170 128#if !defined(CONFIG_USER_ONLY)
4346ae3e 129
20bccb82
PM
130static void finalize_target_page_bits(void)
131{
132#ifdef TARGET_PAGE_BITS_VARY
133 if (target_page_bits == 0) {
134 target_page_bits = TARGET_PAGE_BITS_MIN;
135 }
136 target_page_bits_decided = true;
137#endif
138}
139
1db8abb1
PB
140typedef struct PhysPageEntry PhysPageEntry;
141
142struct PhysPageEntry {
9736e55b 143 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
8b795765 144 uint32_t skip : 6;
9736e55b 145 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
8b795765 146 uint32_t ptr : 26;
1db8abb1
PB
147};
148
8b795765
MT
149#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
150
03f49957 151/* Size of the L2 (and L3, etc) page tables. */
57271d63 152#define ADDR_SPACE_BITS 64
03f49957 153
026736ce 154#define P_L2_BITS 9
03f49957
PB
155#define P_L2_SIZE (1 << P_L2_BITS)
156
157#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
158
159typedef PhysPageEntry Node[P_L2_SIZE];
0475d94f 160
53cb28cb 161typedef struct PhysPageMap {
79e2b9ae
PB
162 struct rcu_head rcu;
163
53cb28cb
MA
164 unsigned sections_nb;
165 unsigned sections_nb_alloc;
166 unsigned nodes_nb;
167 unsigned nodes_nb_alloc;
168 Node *nodes;
169 MemoryRegionSection *sections;
170} PhysPageMap;
171
1db8abb1 172struct AddressSpaceDispatch {
729633c2 173 MemoryRegionSection *mru_section;
1db8abb1
PB
174 /* This is a multi-level map on the physical address space.
175 * The bottom level has pointers to MemoryRegionSections.
176 */
177 PhysPageEntry phys_map;
53cb28cb 178 PhysPageMap map;
1db8abb1
PB
179};
180
90260c6c
JK
181#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
182typedef struct subpage_t {
183 MemoryRegion iomem;
16620684 184 FlatView *fv;
90260c6c 185 hwaddr base;
2615fabd 186 uint16_t sub_section[];
90260c6c
JK
187} subpage_t;
188
b41aac4f
LPF
189#define PHYS_SECTION_UNASSIGNED 0
190#define PHYS_SECTION_NOTDIRTY 1
191#define PHYS_SECTION_ROM 2
192#define PHYS_SECTION_WATCH 3
5312bd8b 193
e2eef170 194static void io_mem_init(void);
62152b8a 195static void memory_map_init(void);
09daed84 196static void tcg_commit(MemoryListener *listener);
e2eef170 197
1ec9b909 198static MemoryRegion io_mem_watch;
32857f4d
PM
199
200/**
201 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
202 * @cpu: the CPU whose AddressSpace this is
203 * @as: the AddressSpace itself
204 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
205 * @tcg_as_listener: listener for tracking changes to the AddressSpace
206 */
207struct CPUAddressSpace {
208 CPUState *cpu;
209 AddressSpace *as;
210 struct AddressSpaceDispatch *memory_dispatch;
211 MemoryListener tcg_as_listener;
212};
213
8deaf12c
GH
214struct DirtyBitmapSnapshot {
215 ram_addr_t start;
216 ram_addr_t end;
217 unsigned long dirty[];
218};
219
6658ffb8 220#endif
fd6ce8f6 221
6d9a1304 222#if !defined(CONFIG_USER_ONLY)
d6f2ea22 223
53cb28cb 224static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
d6f2ea22 225{
101420b8 226 static unsigned alloc_hint = 16;
53cb28cb 227 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
101420b8 228 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
53cb28cb
MA
229 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
230 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
101420b8 231 alloc_hint = map->nodes_nb_alloc;
d6f2ea22 232 }
f7bf5461
AK
233}
234
db94604b 235static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
f7bf5461
AK
236{
237 unsigned i;
8b795765 238 uint32_t ret;
db94604b
PB
239 PhysPageEntry e;
240 PhysPageEntry *p;
f7bf5461 241
53cb28cb 242 ret = map->nodes_nb++;
db94604b 243 p = map->nodes[ret];
f7bf5461 244 assert(ret != PHYS_MAP_NODE_NIL);
53cb28cb 245 assert(ret != map->nodes_nb_alloc);
db94604b
PB
246
247 e.skip = leaf ? 0 : 1;
248 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
03f49957 249 for (i = 0; i < P_L2_SIZE; ++i) {
db94604b 250 memcpy(&p[i], &e, sizeof(e));
d6f2ea22 251 }
f7bf5461 252 return ret;
d6f2ea22
AK
253}
254
53cb28cb
MA
255static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
256 hwaddr *index, hwaddr *nb, uint16_t leaf,
2999097b 257 int level)
f7bf5461
AK
258{
259 PhysPageEntry *p;
03f49957 260 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
108c49b8 261
9736e55b 262 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
db94604b 263 lp->ptr = phys_map_node_alloc(map, level == 0);
92e873b9 264 }
db94604b 265 p = map->nodes[lp->ptr];
03f49957 266 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
f7bf5461 267
03f49957 268 while (*nb && lp < &p[P_L2_SIZE]) {
07f07b31 269 if ((*index & (step - 1)) == 0 && *nb >= step) {
9736e55b 270 lp->skip = 0;
c19e8800 271 lp->ptr = leaf;
07f07b31
AK
272 *index += step;
273 *nb -= step;
2999097b 274 } else {
53cb28cb 275 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
2999097b
AK
276 }
277 ++lp;
f7bf5461
AK
278 }
279}
280
ac1970fb 281static void phys_page_set(AddressSpaceDispatch *d,
a8170e5e 282 hwaddr index, hwaddr nb,
2999097b 283 uint16_t leaf)
f7bf5461 284{
2999097b 285 /* Wildly overreserve - it doesn't matter much. */
53cb28cb 286 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
5cd2c5b6 287
53cb28cb 288 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
92e873b9
FB
289}
290
b35ba30f
MT
291/* Compact a non leaf page entry. Simply detect that the entry has a single child,
292 * and update our entry so we can skip it and go directly to the destination.
293 */
efee678d 294static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
b35ba30f
MT
295{
296 unsigned valid_ptr = P_L2_SIZE;
297 int valid = 0;
298 PhysPageEntry *p;
299 int i;
300
301 if (lp->ptr == PHYS_MAP_NODE_NIL) {
302 return;
303 }
304
305 p = nodes[lp->ptr];
306 for (i = 0; i < P_L2_SIZE; i++) {
307 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
308 continue;
309 }
310
311 valid_ptr = i;
312 valid++;
313 if (p[i].skip) {
efee678d 314 phys_page_compact(&p[i], nodes);
b35ba30f
MT
315 }
316 }
317
318 /* We can only compress if there's only one child. */
319 if (valid != 1) {
320 return;
321 }
322
323 assert(valid_ptr < P_L2_SIZE);
324
325 /* Don't compress if it won't fit in the # of bits we have. */
326 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
327 return;
328 }
329
330 lp->ptr = p[valid_ptr].ptr;
331 if (!p[valid_ptr].skip) {
332 /* If our only child is a leaf, make this a leaf. */
333 /* By design, we should have made this node a leaf to begin with so we
334 * should never reach here.
335 * But since it's so simple to handle this, let's do it just in case we
336 * change this rule.
337 */
338 lp->skip = 0;
339 } else {
340 lp->skip += p[valid_ptr].skip;
341 }
342}
343
8629d3fc 344void address_space_dispatch_compact(AddressSpaceDispatch *d)
b35ba30f 345{
b35ba30f 346 if (d->phys_map.skip) {
efee678d 347 phys_page_compact(&d->phys_map, d->map.nodes);
b35ba30f
MT
348 }
349}
350
29cb533d
FZ
351static inline bool section_covers_addr(const MemoryRegionSection *section,
352 hwaddr addr)
353{
354 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
355 * the section must cover the entire address space.
356 */
258dfaaa 357 return int128_gethi(section->size) ||
29cb533d 358 range_covers_byte(section->offset_within_address_space,
258dfaaa 359 int128_getlo(section->size), addr);
29cb533d
FZ
360}
361
003a0cf2 362static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
92e873b9 363{
003a0cf2
PX
364 PhysPageEntry lp = d->phys_map, *p;
365 Node *nodes = d->map.nodes;
366 MemoryRegionSection *sections = d->map.sections;
97115a8d 367 hwaddr index = addr >> TARGET_PAGE_BITS;
31ab2b4a 368 int i;
f1f6e3b8 369
9736e55b 370 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
c19e8800 371 if (lp.ptr == PHYS_MAP_NODE_NIL) {
9affd6fc 372 return &sections[PHYS_SECTION_UNASSIGNED];
31ab2b4a 373 }
9affd6fc 374 p = nodes[lp.ptr];
03f49957 375 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
5312bd8b 376 }
b35ba30f 377
29cb533d 378 if (section_covers_addr(&sections[lp.ptr], addr)) {
b35ba30f
MT
379 return &sections[lp.ptr];
380 } else {
381 return &sections[PHYS_SECTION_UNASSIGNED];
382 }
f3705d53
AK
383}
384
79e2b9ae 385/* Called from RCU critical section */
c7086b4a 386static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
90260c6c
JK
387 hwaddr addr,
388 bool resolve_subpage)
9f029603 389{
729633c2 390 MemoryRegionSection *section = atomic_read(&d->mru_section);
90260c6c
JK
391 subpage_t *subpage;
392
07c114bb
PB
393 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
394 !section_covers_addr(section, addr)) {
003a0cf2 395 section = phys_page_find(d, addr);
07c114bb 396 atomic_set(&d->mru_section, section);
729633c2 397 }
90260c6c
JK
398 if (resolve_subpage && section->mr->subpage) {
399 subpage = container_of(section->mr, subpage_t, iomem);
53cb28cb 400 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
90260c6c
JK
401 }
402 return section;
9f029603
JK
403}
404
79e2b9ae 405/* Called from RCU critical section */
90260c6c 406static MemoryRegionSection *
c7086b4a 407address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
90260c6c 408 hwaddr *plen, bool resolve_subpage)
149f54b5
PB
409{
410 MemoryRegionSection *section;
965eb2fc 411 MemoryRegion *mr;
a87f3954 412 Int128 diff;
149f54b5 413
c7086b4a 414 section = address_space_lookup_region(d, addr, resolve_subpage);
149f54b5
PB
415 /* Compute offset within MemoryRegionSection */
416 addr -= section->offset_within_address_space;
417
418 /* Compute offset within MemoryRegion */
419 *xlat = addr + section->offset_within_region;
420
965eb2fc 421 mr = section->mr;
b242e0e0
PB
422
423 /* MMIO registers can be expected to perform full-width accesses based only
424 * on their address, without considering adjacent registers that could
425 * decode to completely different MemoryRegions. When such registers
426 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
427 * regions overlap wildly. For this reason we cannot clamp the accesses
428 * here.
429 *
430 * If the length is small (as is the case for address_space_ldl/stl),
431 * everything works fine. If the incoming length is large, however,
432 * the caller really has to do the clamping through memory_access_size.
433 */
965eb2fc 434 if (memory_region_is_ram(mr)) {
e4a511f8 435 diff = int128_sub(section->size, int128_make64(addr));
965eb2fc
PB
436 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
437 }
149f54b5
PB
438 return section;
439}
90260c6c 440
a411c84b
PB
441/**
442 * address_space_translate_iommu - translate an address through an IOMMU
443 * memory region and then through the target address space.
444 *
445 * @iommu_mr: the IOMMU memory region that we start the translation from
446 * @addr: the address to be translated through the MMU
447 * @xlat: the translated address offset within the destination memory region.
448 * It cannot be %NULL.
449 * @plen_out: valid read/write length of the translated address. It
450 * cannot be %NULL.
451 * @page_mask_out: page mask for the translated address. This
452 * should only be meaningful for IOMMU translated
453 * addresses, since there may be huge pages that this bit
454 * would tell. It can be %NULL if we don't care about it.
455 * @is_write: whether the translation operation is for write
456 * @is_mmio: whether this can be MMIO, set true if it can
457 * @target_as: the address space targeted by the IOMMU
2f7b009c 458 * @attrs: transaction attributes
a411c84b
PB
459 *
460 * This function is called from RCU critical section. It is the common
461 * part of flatview_do_translate and address_space_translate_cached.
462 */
463static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
464 hwaddr *xlat,
465 hwaddr *plen_out,
466 hwaddr *page_mask_out,
467 bool is_write,
468 bool is_mmio,
2f7b009c
PM
469 AddressSpace **target_as,
470 MemTxAttrs attrs)
a411c84b
PB
471{
472 MemoryRegionSection *section;
473 hwaddr page_mask = (hwaddr)-1;
474
475 do {
476 hwaddr addr = *xlat;
477 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
2c91bcf2
PM
478 int iommu_idx = 0;
479 IOMMUTLBEntry iotlb;
480
481 if (imrc->attrs_to_index) {
482 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
483 }
484
485 iotlb = imrc->translate(iommu_mr, addr, is_write ?
486 IOMMU_WO : IOMMU_RO, iommu_idx);
a411c84b
PB
487
488 if (!(iotlb.perm & (1 << is_write))) {
489 goto unassigned;
490 }
491
492 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
493 | (addr & iotlb.addr_mask));
494 page_mask &= iotlb.addr_mask;
495 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
496 *target_as = iotlb.target_as;
497
498 section = address_space_translate_internal(
499 address_space_to_dispatch(iotlb.target_as), addr, xlat,
500 plen_out, is_mmio);
501
502 iommu_mr = memory_region_get_iommu(section->mr);
503 } while (unlikely(iommu_mr));
504
505 if (page_mask_out) {
506 *page_mask_out = page_mask;
507 }
508 return *section;
509
510unassigned:
511 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
512}
513
d5e5fafd
PX
514/**
515 * flatview_do_translate - translate an address in FlatView
516 *
517 * @fv: the flat view that we want to translate on
518 * @addr: the address to be translated in above address space
519 * @xlat: the translated address offset within memory region. It
520 * cannot be @NULL.
521 * @plen_out: valid read/write length of the translated address. It
522 * can be @NULL when we don't care about it.
523 * @page_mask_out: page mask for the translated address. This
524 * should only be meaningful for IOMMU translated
525 * addresses, since there may be huge pages that this bit
526 * would tell. It can be @NULL if we don't care about it.
527 * @is_write: whether the translation operation is for write
528 * @is_mmio: whether this can be MMIO, set true if it can
ad2804d9 529 * @target_as: the address space targeted by the IOMMU
49e14aa8 530 * @attrs: memory transaction attributes
d5e5fafd
PX
531 *
532 * This function is called from RCU critical section
533 */
16620684
AK
534static MemoryRegionSection flatview_do_translate(FlatView *fv,
535 hwaddr addr,
536 hwaddr *xlat,
d5e5fafd
PX
537 hwaddr *plen_out,
538 hwaddr *page_mask_out,
16620684
AK
539 bool is_write,
540 bool is_mmio,
49e14aa8
PM
541 AddressSpace **target_as,
542 MemTxAttrs attrs)
052c8fa9 543{
052c8fa9 544 MemoryRegionSection *section;
3df9d748 545 IOMMUMemoryRegion *iommu_mr;
d5e5fafd
PX
546 hwaddr plen = (hwaddr)(-1);
547
ad2804d9
PB
548 if (!plen_out) {
549 plen_out = &plen;
d5e5fafd 550 }
052c8fa9 551
a411c84b
PB
552 section = address_space_translate_internal(
553 flatview_to_dispatch(fv), addr, xlat,
554 plen_out, is_mmio);
052c8fa9 555
a411c84b
PB
556 iommu_mr = memory_region_get_iommu(section->mr);
557 if (unlikely(iommu_mr)) {
558 return address_space_translate_iommu(iommu_mr, xlat,
559 plen_out, page_mask_out,
560 is_write, is_mmio,
2f7b009c 561 target_as, attrs);
052c8fa9 562 }
d5e5fafd 563 if (page_mask_out) {
a411c84b
PB
564 /* Not behind an IOMMU, use default page size. */
565 *page_mask_out = ~TARGET_PAGE_MASK;
d5e5fafd
PX
566 }
567
a764040c 568 return *section;
052c8fa9
JW
569}
570
571/* Called from RCU critical section */
a764040c 572IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
7446eb07 573 bool is_write, MemTxAttrs attrs)
90260c6c 574{
a764040c 575 MemoryRegionSection section;
076a93d7 576 hwaddr xlat, page_mask;
30951157 577
076a93d7
PX
578 /*
579 * This can never be MMIO, and we don't really care about plen,
580 * but page mask.
581 */
582 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
49e14aa8
PM
583 NULL, &page_mask, is_write, false, &as,
584 attrs);
30951157 585
a764040c
PX
586 /* Illegal translation */
587 if (section.mr == &io_mem_unassigned) {
588 goto iotlb_fail;
589 }
30951157 590
a764040c
PX
591 /* Convert memory region offset into address space offset */
592 xlat += section.offset_within_address_space -
593 section.offset_within_region;
594
a764040c 595 return (IOMMUTLBEntry) {
e76bb18f 596 .target_as = as,
076a93d7
PX
597 .iova = addr & ~page_mask,
598 .translated_addr = xlat & ~page_mask,
599 .addr_mask = page_mask,
a764040c
PX
600 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
601 .perm = IOMMU_RW,
602 };
603
604iotlb_fail:
605 return (IOMMUTLBEntry) {0};
606}
607
608/* Called from RCU critical section */
16620684 609MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
efa99a2f
PM
610 hwaddr *plen, bool is_write,
611 MemTxAttrs attrs)
a764040c
PX
612{
613 MemoryRegion *mr;
614 MemoryRegionSection section;
16620684 615 AddressSpace *as = NULL;
a764040c
PX
616
617 /* This can be MMIO, so setup MMIO bit. */
d5e5fafd 618 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
49e14aa8 619 is_write, true, &as, attrs);
a764040c
PX
620 mr = section.mr;
621
fe680d0d 622 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
a87f3954 623 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
23820dbf 624 *plen = MIN(page, *plen);
a87f3954
PB
625 }
626
30951157 627 return mr;
90260c6c
JK
628}
629
1f871c5e
PM
630typedef struct TCGIOMMUNotifier {
631 IOMMUNotifier n;
632 MemoryRegion *mr;
633 CPUState *cpu;
634 int iommu_idx;
635 bool active;
636} TCGIOMMUNotifier;
637
638static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
639{
640 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
641
642 if (!notifier->active) {
643 return;
644 }
645 tlb_flush(notifier->cpu);
646 notifier->active = false;
647 /* We leave the notifier struct on the list to avoid reallocating it later.
648 * Generally the number of IOMMUs a CPU deals with will be small.
649 * In any case we can't unregister the iommu notifier from a notify
650 * callback.
651 */
652}
653
654static void tcg_register_iommu_notifier(CPUState *cpu,
655 IOMMUMemoryRegion *iommu_mr,
656 int iommu_idx)
657{
658 /* Make sure this CPU has an IOMMU notifier registered for this
659 * IOMMU/IOMMU index combination, so that we can flush its TLB
660 * when the IOMMU tells us the mappings we've cached have changed.
661 */
662 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
663 TCGIOMMUNotifier *notifier;
664 int i;
665
666 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
667 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
668 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
669 break;
670 }
671 }
672 if (i == cpu->iommu_notifiers->len) {
673 /* Not found, add a new entry at the end of the array */
674 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
675 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
676
677 notifier->mr = mr;
678 notifier->iommu_idx = iommu_idx;
679 notifier->cpu = cpu;
680 /* Rather than trying to register interest in the specific part
681 * of the iommu's address space that we've accessed and then
682 * expand it later as subsequent accesses touch more of it, we
683 * just register interest in the whole thing, on the assumption
684 * that iommu reconfiguration will be rare.
685 */
686 iommu_notifier_init(&notifier->n,
687 tcg_iommu_unmap_notify,
688 IOMMU_NOTIFIER_UNMAP,
689 0,
690 HWADDR_MAX,
691 iommu_idx);
692 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
693 }
694
695 if (!notifier->active) {
696 notifier->active = true;
697 }
698}
699
700static void tcg_iommu_free_notifier_list(CPUState *cpu)
701{
702 /* Destroy the CPU's notifier list */
703 int i;
704 TCGIOMMUNotifier *notifier;
705
706 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
707 notifier = &g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier, i);
708 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
709 }
710 g_array_free(cpu->iommu_notifiers, true);
711}
712
79e2b9ae 713/* Called from RCU critical section */
90260c6c 714MemoryRegionSection *
d7898cda 715address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
1f871c5e
PM
716 hwaddr *xlat, hwaddr *plen,
717 MemTxAttrs attrs, int *prot)
90260c6c 718{
30951157 719 MemoryRegionSection *section;
1f871c5e
PM
720 IOMMUMemoryRegion *iommu_mr;
721 IOMMUMemoryRegionClass *imrc;
722 IOMMUTLBEntry iotlb;
723 int iommu_idx;
f35e44e7 724 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
d7898cda 725
1f871c5e
PM
726 for (;;) {
727 section = address_space_translate_internal(d, addr, &addr, plen, false);
728
729 iommu_mr = memory_region_get_iommu(section->mr);
730 if (!iommu_mr) {
731 break;
732 }
733
734 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
735
736 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
737 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
738 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
739 * doesn't short-cut its translation table walk.
740 */
741 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
742 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
743 | (addr & iotlb.addr_mask));
744 /* Update the caller's prot bits to remove permissions the IOMMU
745 * is giving us a failure response for. If we get down to no
746 * permissions left at all we can give up now.
747 */
748 if (!(iotlb.perm & IOMMU_RO)) {
749 *prot &= ~(PAGE_READ | PAGE_EXEC);
750 }
751 if (!(iotlb.perm & IOMMU_WO)) {
752 *prot &= ~PAGE_WRITE;
753 }
754
755 if (!*prot) {
756 goto translate_fail;
757 }
758
759 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
760 }
30951157 761
3df9d748 762 assert(!memory_region_is_iommu(section->mr));
1f871c5e 763 *xlat = addr;
30951157 764 return section;
1f871c5e
PM
765
766translate_fail:
767 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
90260c6c 768}
5b6dd868 769#endif
fd6ce8f6 770
b170fce3 771#if !defined(CONFIG_USER_ONLY)
5b6dd868
BS
772
773static int cpu_common_post_load(void *opaque, int version_id)
fd6ce8f6 774{
259186a7 775 CPUState *cpu = opaque;
a513fe19 776
5b6dd868
BS
777 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
778 version_id is increased. */
259186a7 779 cpu->interrupt_request &= ~0x01;
d10eb08f 780 tlb_flush(cpu);
5b6dd868 781
15a356c4
PD
782 /* loadvm has just updated the content of RAM, bypassing the
783 * usual mechanisms that ensure we flush TBs for writes to
784 * memory we've translated code from. So we must flush all TBs,
785 * which will now be stale.
786 */
787 tb_flush(cpu);
788
5b6dd868 789 return 0;
a513fe19 790}
7501267e 791
6c3bff0e
PD
792static int cpu_common_pre_load(void *opaque)
793{
794 CPUState *cpu = opaque;
795
adee6424 796 cpu->exception_index = -1;
6c3bff0e
PD
797
798 return 0;
799}
800
801static bool cpu_common_exception_index_needed(void *opaque)
802{
803 CPUState *cpu = opaque;
804
adee6424 805 return tcg_enabled() && cpu->exception_index != -1;
6c3bff0e
PD
806}
807
808static const VMStateDescription vmstate_cpu_common_exception_index = {
809 .name = "cpu_common/exception_index",
810 .version_id = 1,
811 .minimum_version_id = 1,
5cd8cada 812 .needed = cpu_common_exception_index_needed,
6c3bff0e
PD
813 .fields = (VMStateField[]) {
814 VMSTATE_INT32(exception_index, CPUState),
815 VMSTATE_END_OF_LIST()
816 }
817};
818
bac05aa9
AS
819static bool cpu_common_crash_occurred_needed(void *opaque)
820{
821 CPUState *cpu = opaque;
822
823 return cpu->crash_occurred;
824}
825
826static const VMStateDescription vmstate_cpu_common_crash_occurred = {
827 .name = "cpu_common/crash_occurred",
828 .version_id = 1,
829 .minimum_version_id = 1,
830 .needed = cpu_common_crash_occurred_needed,
831 .fields = (VMStateField[]) {
832 VMSTATE_BOOL(crash_occurred, CPUState),
833 VMSTATE_END_OF_LIST()
834 }
835};
836
1a1562f5 837const VMStateDescription vmstate_cpu_common = {
5b6dd868
BS
838 .name = "cpu_common",
839 .version_id = 1,
840 .minimum_version_id = 1,
6c3bff0e 841 .pre_load = cpu_common_pre_load,
5b6dd868 842 .post_load = cpu_common_post_load,
35d08458 843 .fields = (VMStateField[]) {
259186a7
AF
844 VMSTATE_UINT32(halted, CPUState),
845 VMSTATE_UINT32(interrupt_request, CPUState),
5b6dd868 846 VMSTATE_END_OF_LIST()
6c3bff0e 847 },
5cd8cada
JQ
848 .subsections = (const VMStateDescription*[]) {
849 &vmstate_cpu_common_exception_index,
bac05aa9 850 &vmstate_cpu_common_crash_occurred,
5cd8cada 851 NULL
5b6dd868
BS
852 }
853};
1a1562f5 854
5b6dd868 855#endif
ea041c0e 856
38d8f5c8 857CPUState *qemu_get_cpu(int index)
ea041c0e 858{
bdc44640 859 CPUState *cpu;
ea041c0e 860
bdc44640 861 CPU_FOREACH(cpu) {
55e5c285 862 if (cpu->cpu_index == index) {
bdc44640 863 return cpu;
55e5c285 864 }
ea041c0e 865 }
5b6dd868 866
bdc44640 867 return NULL;
ea041c0e
FB
868}
869
09daed84 870#if !defined(CONFIG_USER_ONLY)
80ceb07a
PX
871void cpu_address_space_init(CPUState *cpu, int asidx,
872 const char *prefix, MemoryRegion *mr)
09daed84 873{
12ebc9a7 874 CPUAddressSpace *newas;
80ceb07a 875 AddressSpace *as = g_new0(AddressSpace, 1);
87a621d8 876 char *as_name;
80ceb07a
PX
877
878 assert(mr);
87a621d8
PX
879 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
880 address_space_init(as, mr, as_name);
881 g_free(as_name);
12ebc9a7
PM
882
883 /* Target code should have set num_ases before calling us */
884 assert(asidx < cpu->num_ases);
885
56943e8c
PM
886 if (asidx == 0) {
887 /* address space 0 gets the convenience alias */
888 cpu->as = as;
889 }
890
12ebc9a7
PM
891 /* KVM cannot currently support multiple address spaces. */
892 assert(asidx == 0 || !kvm_enabled());
09daed84 893
12ebc9a7
PM
894 if (!cpu->cpu_ases) {
895 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
09daed84 896 }
32857f4d 897
12ebc9a7
PM
898 newas = &cpu->cpu_ases[asidx];
899 newas->cpu = cpu;
900 newas->as = as;
56943e8c 901 if (tcg_enabled()) {
12ebc9a7
PM
902 newas->tcg_as_listener.commit = tcg_commit;
903 memory_listener_register(&newas->tcg_as_listener, as);
56943e8c 904 }
09daed84 905}
651a5bc0
PM
906
907AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
908{
909 /* Return the AddressSpace corresponding to the specified index */
910 return cpu->cpu_ases[asidx].as;
911}
09daed84
EI
912#endif
913
7bbc124e 914void cpu_exec_unrealizefn(CPUState *cpu)
1c59eb39 915{
9dfeca7c
BR
916 CPUClass *cc = CPU_GET_CLASS(cpu);
917
267f685b 918 cpu_list_remove(cpu);
9dfeca7c
BR
919
920 if (cc->vmsd != NULL) {
921 vmstate_unregister(NULL, cc->vmsd, cpu);
922 }
923 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
924 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
925 }
1f871c5e
PM
926#ifndef CONFIG_USER_ONLY
927 tcg_iommu_free_notifier_list(cpu);
928#endif
1c59eb39
BR
929}
930
c7e002c5
FZ
931Property cpu_common_props[] = {
932#ifndef CONFIG_USER_ONLY
933 /* Create a memory property for softmmu CPU object,
934 * so users can wire up its memory. (This can't go in qom/cpu.c
935 * because that file is compiled only once for both user-mode
936 * and system builds.) The default if no link is set up is to use
937 * the system address space.
938 */
939 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
940 MemoryRegion *),
941#endif
942 DEFINE_PROP_END_OF_LIST(),
943};
944
39e329e3 945void cpu_exec_initfn(CPUState *cpu)
ea041c0e 946{
56943e8c 947 cpu->as = NULL;
12ebc9a7 948 cpu->num_ases = 0;
56943e8c 949
291135b5 950#ifndef CONFIG_USER_ONLY
291135b5 951 cpu->thread_id = qemu_get_thread_id();
6731d864
PC
952 cpu->memory = system_memory;
953 object_ref(OBJECT(cpu->memory));
291135b5 954#endif
39e329e3
LV
955}
956
ce5b1bbf 957void cpu_exec_realizefn(CPUState *cpu, Error **errp)
39e329e3 958{
55c3ceef 959 CPUClass *cc = CPU_GET_CLASS(cpu);
2dda6354 960 static bool tcg_target_initialized;
291135b5 961
267f685b 962 cpu_list_add(cpu);
1bc7e522 963
2dda6354
EC
964 if (tcg_enabled() && !tcg_target_initialized) {
965 tcg_target_initialized = true;
55c3ceef
RH
966 cc->tcg_initialize();
967 }
968
1bc7e522 969#ifndef CONFIG_USER_ONLY
e0d47944 970 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
741da0d3 971 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
e0d47944 972 }
b170fce3 973 if (cc->vmsd != NULL) {
741da0d3 974 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
b170fce3 975 }
1f871c5e
PM
976
977 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier));
741da0d3 978#endif
ea041c0e
FB
979}
980
2278b939
IM
981const char *parse_cpu_model(const char *cpu_model)
982{
983 ObjectClass *oc;
984 CPUClass *cc;
985 gchar **model_pieces;
986 const char *cpu_type;
987
988 model_pieces = g_strsplit(cpu_model, ",", 2);
989
990 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
991 if (oc == NULL) {
992 error_report("unable to find CPU model '%s'", model_pieces[0]);
993 g_strfreev(model_pieces);
994 exit(EXIT_FAILURE);
995 }
996
997 cpu_type = object_class_get_name(oc);
998 cc = CPU_CLASS(oc);
999 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1000 g_strfreev(model_pieces);
1001 return cpu_type;
1002}
1003
c40d4792 1004#if defined(CONFIG_USER_ONLY)
8bca9a03 1005void tb_invalidate_phys_addr(target_ulong addr)
1e7855a5 1006{
406bc339 1007 mmap_lock();
8bca9a03 1008 tb_invalidate_phys_page_range(addr, addr + 1, 0);
406bc339
PK
1009 mmap_unlock();
1010}
8bca9a03
PB
1011
1012static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1013{
1014 tb_invalidate_phys_addr(pc);
1015}
406bc339 1016#else
8bca9a03
PB
1017void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1018{
1019 ram_addr_t ram_addr;
1020 MemoryRegion *mr;
1021 hwaddr l = 1;
1022
c40d4792
PB
1023 if (!tcg_enabled()) {
1024 return;
1025 }
1026
8bca9a03
PB
1027 rcu_read_lock();
1028 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1029 if (!(memory_region_is_ram(mr)
1030 || memory_region_is_romd(mr))) {
1031 rcu_read_unlock();
1032 return;
1033 }
1034 ram_addr = memory_region_get_ram_addr(mr) + addr;
1035 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1036 rcu_read_unlock();
1037}
1038
406bc339
PK
1039static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1040{
1041 MemTxAttrs attrs;
1042 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1043 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1044 if (phys != -1) {
1045 /* Locks grabbed by tb_invalidate_phys_addr */
1046 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
c874dc4f 1047 phys | (pc & ~TARGET_PAGE_MASK), attrs);
406bc339 1048 }
1e7855a5 1049}
406bc339 1050#endif
d720b93d 1051
c527ee8f 1052#if defined(CONFIG_USER_ONLY)
75a34036 1053void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
c527ee8f
PB
1054
1055{
1056}
1057
3ee887e8
PM
1058int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
1059 int flags)
1060{
1061 return -ENOSYS;
1062}
1063
1064void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
1065{
1066}
1067
75a34036 1068int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
c527ee8f
PB
1069 int flags, CPUWatchpoint **watchpoint)
1070{
1071 return -ENOSYS;
1072}
1073#else
6658ffb8 1074/* Add a watchpoint. */
75a34036 1075int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
a1d1bb31 1076 int flags, CPUWatchpoint **watchpoint)
6658ffb8 1077{
c0ce998e 1078 CPUWatchpoint *wp;
6658ffb8 1079
05068c0d 1080 /* forbid ranges which are empty or run off the end of the address space */
07e2863d 1081 if (len == 0 || (addr + len - 1) < addr) {
75a34036
AF
1082 error_report("tried to set invalid watchpoint at %"
1083 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
b4051334
AL
1084 return -EINVAL;
1085 }
7267c094 1086 wp = g_malloc(sizeof(*wp));
a1d1bb31
AL
1087
1088 wp->vaddr = addr;
05068c0d 1089 wp->len = len;
a1d1bb31
AL
1090 wp->flags = flags;
1091
2dc9f411 1092 /* keep all GDB-injected watchpoints in front */
ff4700b0
AF
1093 if (flags & BP_GDB) {
1094 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1095 } else {
1096 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1097 }
6658ffb8 1098
31b030d4 1099 tlb_flush_page(cpu, addr);
a1d1bb31
AL
1100
1101 if (watchpoint)
1102 *watchpoint = wp;
1103 return 0;
6658ffb8
PB
1104}
1105
a1d1bb31 1106/* Remove a specific watchpoint. */
75a34036 1107int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
a1d1bb31 1108 int flags)
6658ffb8 1109{
a1d1bb31 1110 CPUWatchpoint *wp;
6658ffb8 1111
ff4700b0 1112 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
05068c0d 1113 if (addr == wp->vaddr && len == wp->len
6e140f28 1114 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
75a34036 1115 cpu_watchpoint_remove_by_ref(cpu, wp);
6658ffb8
PB
1116 return 0;
1117 }
1118 }
a1d1bb31 1119 return -ENOENT;
6658ffb8
PB
1120}
1121
a1d1bb31 1122/* Remove a specific watchpoint by reference. */
75a34036 1123void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
a1d1bb31 1124{
ff4700b0 1125 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
7d03f82f 1126
31b030d4 1127 tlb_flush_page(cpu, watchpoint->vaddr);
a1d1bb31 1128
7267c094 1129 g_free(watchpoint);
a1d1bb31
AL
1130}
1131
1132/* Remove all matching watchpoints. */
75a34036 1133void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
a1d1bb31 1134{
c0ce998e 1135 CPUWatchpoint *wp, *next;
a1d1bb31 1136
ff4700b0 1137 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
75a34036
AF
1138 if (wp->flags & mask) {
1139 cpu_watchpoint_remove_by_ref(cpu, wp);
1140 }
c0ce998e 1141 }
7d03f82f 1142}
05068c0d
PM
1143
1144/* Return true if this watchpoint address matches the specified
1145 * access (ie the address range covered by the watchpoint overlaps
1146 * partially or completely with the address range covered by the
1147 * access).
1148 */
1149static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
1150 vaddr addr,
1151 vaddr len)
1152{
1153 /* We know the lengths are non-zero, but a little caution is
1154 * required to avoid errors in the case where the range ends
1155 * exactly at the top of the address space and so addr + len
1156 * wraps round to zero.
1157 */
1158 vaddr wpend = wp->vaddr + wp->len - 1;
1159 vaddr addrend = addr + len - 1;
1160
1161 return !(addr > wpend || wp->vaddr > addrend);
1162}
1163
c527ee8f 1164#endif
7d03f82f 1165
a1d1bb31 1166/* Add a breakpoint. */
b3310ab3 1167int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
a1d1bb31 1168 CPUBreakpoint **breakpoint)
4c3a88a2 1169{
c0ce998e 1170 CPUBreakpoint *bp;
3b46e624 1171
7267c094 1172 bp = g_malloc(sizeof(*bp));
4c3a88a2 1173
a1d1bb31
AL
1174 bp->pc = pc;
1175 bp->flags = flags;
1176
2dc9f411 1177 /* keep all GDB-injected breakpoints in front */
00b941e5 1178 if (flags & BP_GDB) {
f0c3c505 1179 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
00b941e5 1180 } else {
f0c3c505 1181 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
00b941e5 1182 }
3b46e624 1183
f0c3c505 1184 breakpoint_invalidate(cpu, pc);
a1d1bb31 1185
00b941e5 1186 if (breakpoint) {
a1d1bb31 1187 *breakpoint = bp;
00b941e5 1188 }
4c3a88a2 1189 return 0;
4c3a88a2
FB
1190}
1191
a1d1bb31 1192/* Remove a specific breakpoint. */
b3310ab3 1193int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
a1d1bb31 1194{
a1d1bb31
AL
1195 CPUBreakpoint *bp;
1196
f0c3c505 1197 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
a1d1bb31 1198 if (bp->pc == pc && bp->flags == flags) {
b3310ab3 1199 cpu_breakpoint_remove_by_ref(cpu, bp);
a1d1bb31
AL
1200 return 0;
1201 }
7d03f82f 1202 }
a1d1bb31 1203 return -ENOENT;
7d03f82f
EI
1204}
1205
a1d1bb31 1206/* Remove a specific breakpoint by reference. */
b3310ab3 1207void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
4c3a88a2 1208{
f0c3c505
AF
1209 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1210
1211 breakpoint_invalidate(cpu, breakpoint->pc);
a1d1bb31 1212
7267c094 1213 g_free(breakpoint);
a1d1bb31
AL
1214}
1215
1216/* Remove all matching breakpoints. */
b3310ab3 1217void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
a1d1bb31 1218{
c0ce998e 1219 CPUBreakpoint *bp, *next;
a1d1bb31 1220
f0c3c505 1221 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
b3310ab3
AF
1222 if (bp->flags & mask) {
1223 cpu_breakpoint_remove_by_ref(cpu, bp);
1224 }
c0ce998e 1225 }
4c3a88a2
FB
1226}
1227
c33a346e
FB
1228/* enable or disable single step mode. EXCP_DEBUG is returned by the
1229 CPU loop after each instruction */
3825b28f 1230void cpu_single_step(CPUState *cpu, int enabled)
c33a346e 1231{
ed2803da
AF
1232 if (cpu->singlestep_enabled != enabled) {
1233 cpu->singlestep_enabled = enabled;
1234 if (kvm_enabled()) {
38e478ec 1235 kvm_update_guest_debug(cpu, 0);
ed2803da 1236 } else {
ccbb4d44 1237 /* must flush all the translated code to avoid inconsistencies */
e22a25c9 1238 /* XXX: only flush what is necessary */
bbd77c18 1239 tb_flush(cpu);
e22a25c9 1240 }
c33a346e 1241 }
c33a346e
FB
1242}
1243
a47dddd7 1244void cpu_abort(CPUState *cpu, const char *fmt, ...)
7501267e
FB
1245{
1246 va_list ap;
493ae1f0 1247 va_list ap2;
7501267e
FB
1248
1249 va_start(ap, fmt);
493ae1f0 1250 va_copy(ap2, ap);
7501267e
FB
1251 fprintf(stderr, "qemu: fatal: ");
1252 vfprintf(stderr, fmt, ap);
1253 fprintf(stderr, "\n");
878096ee 1254 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
013a2942 1255 if (qemu_log_separate()) {
1ee73216 1256 qemu_log_lock();
93fcfe39
AL
1257 qemu_log("qemu: fatal: ");
1258 qemu_log_vprintf(fmt, ap2);
1259 qemu_log("\n");
a0762859 1260 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
31b1a7b4 1261 qemu_log_flush();
1ee73216 1262 qemu_log_unlock();
93fcfe39 1263 qemu_log_close();
924edcae 1264 }
493ae1f0 1265 va_end(ap2);
f9373291 1266 va_end(ap);
7615936e 1267 replay_finish();
fd052bf6
RV
1268#if defined(CONFIG_USER_ONLY)
1269 {
1270 struct sigaction act;
1271 sigfillset(&act.sa_mask);
1272 act.sa_handler = SIG_DFL;
8347c185 1273 act.sa_flags = 0;
fd052bf6
RV
1274 sigaction(SIGABRT, &act, NULL);
1275 }
1276#endif
7501267e
FB
1277 abort();
1278}
1279
0124311e 1280#if !defined(CONFIG_USER_ONLY)
0dc3f44a 1281/* Called from RCU critical section */
041603fe
PB
1282static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1283{
1284 RAMBlock *block;
1285
43771539 1286 block = atomic_rcu_read(&ram_list.mru_block);
9b8424d5 1287 if (block && addr - block->offset < block->max_length) {
68851b98 1288 return block;
041603fe 1289 }
99e15582 1290 RAMBLOCK_FOREACH(block) {
9b8424d5 1291 if (addr - block->offset < block->max_length) {
041603fe
PB
1292 goto found;
1293 }
1294 }
1295
1296 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1297 abort();
1298
1299found:
43771539
PB
1300 /* It is safe to write mru_block outside the iothread lock. This
1301 * is what happens:
1302 *
1303 * mru_block = xxx
1304 * rcu_read_unlock()
1305 * xxx removed from list
1306 * rcu_read_lock()
1307 * read mru_block
1308 * mru_block = NULL;
1309 * call_rcu(reclaim_ramblock, xxx);
1310 * rcu_read_unlock()
1311 *
1312 * atomic_rcu_set is not needed here. The block was already published
1313 * when it was placed into the list. Here we're just making an extra
1314 * copy of the pointer.
1315 */
041603fe
PB
1316 ram_list.mru_block = block;
1317 return block;
1318}
1319
a2f4d5be 1320static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
d24981d3 1321{
9a13565d 1322 CPUState *cpu;
041603fe 1323 ram_addr_t start1;
a2f4d5be
JQ
1324 RAMBlock *block;
1325 ram_addr_t end;
1326
f28d0dfd 1327 assert(tcg_enabled());
a2f4d5be
JQ
1328 end = TARGET_PAGE_ALIGN(start + length);
1329 start &= TARGET_PAGE_MASK;
d24981d3 1330
0dc3f44a 1331 rcu_read_lock();
041603fe
PB
1332 block = qemu_get_ram_block(start);
1333 assert(block == qemu_get_ram_block(end - 1));
1240be24 1334 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
9a13565d
PC
1335 CPU_FOREACH(cpu) {
1336 tlb_reset_dirty(cpu, start1, length);
1337 }
0dc3f44a 1338 rcu_read_unlock();
d24981d3
JQ
1339}
1340
5579c7f3 1341/* Note: start and end must be within the same ram block. */
03eebc9e
SH
1342bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1343 ram_addr_t length,
1344 unsigned client)
1ccde1cb 1345{
5b82b703 1346 DirtyMemoryBlocks *blocks;
03eebc9e 1347 unsigned long end, page;
5b82b703 1348 bool dirty = false;
03eebc9e
SH
1349
1350 if (length == 0) {
1351 return false;
1352 }
f23db169 1353
03eebc9e
SH
1354 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1355 page = start >> TARGET_PAGE_BITS;
5b82b703
SH
1356
1357 rcu_read_lock();
1358
1359 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1360
1361 while (page < end) {
1362 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1363 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1364 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1365
1366 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1367 offset, num);
1368 page += num;
1369 }
1370
1371 rcu_read_unlock();
03eebc9e
SH
1372
1373 if (dirty && tcg_enabled()) {
a2f4d5be 1374 tlb_reset_dirty_range_all(start, length);
5579c7f3 1375 }
03eebc9e
SH
1376
1377 return dirty;
1ccde1cb
FB
1378}
1379
8deaf12c
GH
1380DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1381 (ram_addr_t start, ram_addr_t length, unsigned client)
1382{
1383 DirtyMemoryBlocks *blocks;
1384 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1385 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1386 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1387 DirtyBitmapSnapshot *snap;
1388 unsigned long page, end, dest;
1389
1390 snap = g_malloc0(sizeof(*snap) +
1391 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1392 snap->start = first;
1393 snap->end = last;
1394
1395 page = first >> TARGET_PAGE_BITS;
1396 end = last >> TARGET_PAGE_BITS;
1397 dest = 0;
1398
1399 rcu_read_lock();
1400
1401 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1402
1403 while (page < end) {
1404 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1405 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1406 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1407
1408 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1409 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1410 offset >>= BITS_PER_LEVEL;
1411
1412 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1413 blocks->blocks[idx] + offset,
1414 num);
1415 page += num;
1416 dest += num >> BITS_PER_LEVEL;
1417 }
1418
1419 rcu_read_unlock();
1420
1421 if (tcg_enabled()) {
1422 tlb_reset_dirty_range_all(start, length);
1423 }
1424
1425 return snap;
1426}
1427
1428bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1429 ram_addr_t start,
1430 ram_addr_t length)
1431{
1432 unsigned long page, end;
1433
1434 assert(start >= snap->start);
1435 assert(start + length <= snap->end);
1436
1437 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1438 page = (start - snap->start) >> TARGET_PAGE_BITS;
1439
1440 while (page < end) {
1441 if (test_bit(page, snap->dirty)) {
1442 return true;
1443 }
1444 page++;
1445 }
1446 return false;
1447}
1448
79e2b9ae 1449/* Called from RCU critical section */
bb0e627a 1450hwaddr memory_region_section_get_iotlb(CPUState *cpu,
149f54b5
PB
1451 MemoryRegionSection *section,
1452 target_ulong vaddr,
1453 hwaddr paddr, hwaddr xlat,
1454 int prot,
1455 target_ulong *address)
e5548617 1456{
a8170e5e 1457 hwaddr iotlb;
e5548617
BS
1458 CPUWatchpoint *wp;
1459
cc5bea60 1460 if (memory_region_is_ram(section->mr)) {
e5548617 1461 /* Normal RAM. */
e4e69794 1462 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
e5548617 1463 if (!section->readonly) {
b41aac4f 1464 iotlb |= PHYS_SECTION_NOTDIRTY;
e5548617 1465 } else {
b41aac4f 1466 iotlb |= PHYS_SECTION_ROM;
e5548617
BS
1467 }
1468 } else {
0b8e2c10
PM
1469 AddressSpaceDispatch *d;
1470
16620684 1471 d = flatview_to_dispatch(section->fv);
0b8e2c10 1472 iotlb = section - d->map.sections;
149f54b5 1473 iotlb += xlat;
e5548617
BS
1474 }
1475
1476 /* Make accesses to pages with watchpoints go via the
1477 watchpoint trap routines. */
ff4700b0 1478 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
05068c0d 1479 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
e5548617
BS
1480 /* Avoid trapping reads of pages with a write breakpoint. */
1481 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
b41aac4f 1482 iotlb = PHYS_SECTION_WATCH + paddr;
e5548617
BS
1483 *address |= TLB_MMIO;
1484 break;
1485 }
1486 }
1487 }
1488
1489 return iotlb;
1490}
9fa3e853
FB
1491#endif /* defined(CONFIG_USER_ONLY) */
1492
e2eef170 1493#if !defined(CONFIG_USER_ONLY)
8da3ff18 1494
c227f099 1495static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 1496 uint16_t section);
16620684 1497static subpage_t *subpage_init(FlatView *fv, hwaddr base);
54688b1e 1498
06329cce 1499static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
a2b257d6 1500 qemu_anon_ram_alloc;
91138037
MA
1501
1502/*
1503 * Set a custom physical guest memory alloator.
1504 * Accelerators with unusual needs may need this. Hopefully, we can
1505 * get rid of it eventually.
1506 */
06329cce 1507void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
91138037
MA
1508{
1509 phys_mem_alloc = alloc;
1510}
1511
53cb28cb
MA
1512static uint16_t phys_section_add(PhysPageMap *map,
1513 MemoryRegionSection *section)
5312bd8b 1514{
68f3f65b
PB
1515 /* The physical section number is ORed with a page-aligned
1516 * pointer to produce the iotlb entries. Thus it should
1517 * never overflow into the page-aligned value.
1518 */
53cb28cb 1519 assert(map->sections_nb < TARGET_PAGE_SIZE);
68f3f65b 1520
53cb28cb
MA
1521 if (map->sections_nb == map->sections_nb_alloc) {
1522 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1523 map->sections = g_renew(MemoryRegionSection, map->sections,
1524 map->sections_nb_alloc);
5312bd8b 1525 }
53cb28cb 1526 map->sections[map->sections_nb] = *section;
dfde4e6e 1527 memory_region_ref(section->mr);
53cb28cb 1528 return map->sections_nb++;
5312bd8b
AK
1529}
1530
058bc4b5
PB
1531static void phys_section_destroy(MemoryRegion *mr)
1532{
55b4e80b
DS
1533 bool have_sub_page = mr->subpage;
1534
dfde4e6e
PB
1535 memory_region_unref(mr);
1536
55b4e80b 1537 if (have_sub_page) {
058bc4b5 1538 subpage_t *subpage = container_of(mr, subpage_t, iomem);
b4fefef9 1539 object_unref(OBJECT(&subpage->iomem));
058bc4b5
PB
1540 g_free(subpage);
1541 }
1542}
1543
6092666e 1544static void phys_sections_free(PhysPageMap *map)
5312bd8b 1545{
9affd6fc
PB
1546 while (map->sections_nb > 0) {
1547 MemoryRegionSection *section = &map->sections[--map->sections_nb];
058bc4b5
PB
1548 phys_section_destroy(section->mr);
1549 }
9affd6fc
PB
1550 g_free(map->sections);
1551 g_free(map->nodes);
5312bd8b
AK
1552}
1553
9950322a 1554static void register_subpage(FlatView *fv, MemoryRegionSection *section)
0f0cb164 1555{
9950322a 1556 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
0f0cb164 1557 subpage_t *subpage;
a8170e5e 1558 hwaddr base = section->offset_within_address_space
0f0cb164 1559 & TARGET_PAGE_MASK;
003a0cf2 1560 MemoryRegionSection *existing = phys_page_find(d, base);
0f0cb164
AK
1561 MemoryRegionSection subsection = {
1562 .offset_within_address_space = base,
052e87b0 1563 .size = int128_make64(TARGET_PAGE_SIZE),
0f0cb164 1564 };
a8170e5e 1565 hwaddr start, end;
0f0cb164 1566
f3705d53 1567 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
0f0cb164 1568
f3705d53 1569 if (!(existing->mr->subpage)) {
16620684
AK
1570 subpage = subpage_init(fv, base);
1571 subsection.fv = fv;
0f0cb164 1572 subsection.mr = &subpage->iomem;
ac1970fb 1573 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
53cb28cb 1574 phys_section_add(&d->map, &subsection));
0f0cb164 1575 } else {
f3705d53 1576 subpage = container_of(existing->mr, subpage_t, iomem);
0f0cb164
AK
1577 }
1578 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
052e87b0 1579 end = start + int128_get64(section->size) - 1;
53cb28cb
MA
1580 subpage_register(subpage, start, end,
1581 phys_section_add(&d->map, section));
0f0cb164
AK
1582}
1583
1584
9950322a 1585static void register_multipage(FlatView *fv,
052e87b0 1586 MemoryRegionSection *section)
33417e70 1587{
9950322a 1588 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
a8170e5e 1589 hwaddr start_addr = section->offset_within_address_space;
53cb28cb 1590 uint16_t section_index = phys_section_add(&d->map, section);
052e87b0
PB
1591 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1592 TARGET_PAGE_BITS));
dd81124b 1593
733d5ef5
PB
1594 assert(num_pages);
1595 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
33417e70
FB
1596}
1597
8629d3fc 1598void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
0f0cb164 1599{
99b9cc06 1600 MemoryRegionSection now = *section, remain = *section;
052e87b0 1601 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
0f0cb164 1602
733d5ef5
PB
1603 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1604 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1605 - now.offset_within_address_space;
1606
052e87b0 1607 now.size = int128_min(int128_make64(left), now.size);
9950322a 1608 register_subpage(fv, &now);
733d5ef5 1609 } else {
052e87b0 1610 now.size = int128_zero();
733d5ef5 1611 }
052e87b0
PB
1612 while (int128_ne(remain.size, now.size)) {
1613 remain.size = int128_sub(remain.size, now.size);
1614 remain.offset_within_address_space += int128_get64(now.size);
1615 remain.offset_within_region += int128_get64(now.size);
69b67646 1616 now = remain;
052e87b0 1617 if (int128_lt(remain.size, page_size)) {
9950322a 1618 register_subpage(fv, &now);
88266249 1619 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
052e87b0 1620 now.size = page_size;
9950322a 1621 register_subpage(fv, &now);
69b67646 1622 } else {
052e87b0 1623 now.size = int128_and(now.size, int128_neg(page_size));
9950322a 1624 register_multipage(fv, &now);
69b67646 1625 }
0f0cb164
AK
1626 }
1627}
1628
62a2744c
SY
1629void qemu_flush_coalesced_mmio_buffer(void)
1630{
1631 if (kvm_enabled())
1632 kvm_flush_coalesced_mmio_buffer();
1633}
1634
b2a8658e
UD
1635void qemu_mutex_lock_ramlist(void)
1636{
1637 qemu_mutex_lock(&ram_list.mutex);
1638}
1639
1640void qemu_mutex_unlock_ramlist(void)
1641{
1642 qemu_mutex_unlock(&ram_list.mutex);
1643}
1644
be9b23c4
PX
1645void ram_block_dump(Monitor *mon)
1646{
1647 RAMBlock *block;
1648 char *psize;
1649
1650 rcu_read_lock();
1651 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1652 "Block Name", "PSize", "Offset", "Used", "Total");
1653 RAMBLOCK_FOREACH(block) {
1654 psize = size_to_str(block->page_size);
1655 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1656 " 0x%016" PRIx64 "\n", block->idstr, psize,
1657 (uint64_t)block->offset,
1658 (uint64_t)block->used_length,
1659 (uint64_t)block->max_length);
1660 g_free(psize);
1661 }
1662 rcu_read_unlock();
1663}
1664
9c607668
AK
1665#ifdef __linux__
1666/*
1667 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1668 * may or may not name the same files / on the same filesystem now as
1669 * when we actually open and map them. Iterate over the file
1670 * descriptors instead, and use qemu_fd_getpagesize().
1671 */
1672static int find_max_supported_pagesize(Object *obj, void *opaque)
1673{
9c607668
AK
1674 long *hpsize_min = opaque;
1675
1676 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
2b108085
DG
1677 long hpsize = host_memory_backend_pagesize(MEMORY_BACKEND(obj));
1678
0de6e2a3
DG
1679 if (hpsize < *hpsize_min) {
1680 *hpsize_min = hpsize;
9c607668
AK
1681 }
1682 }
1683
1684 return 0;
1685}
1686
1687long qemu_getrampagesize(void)
1688{
1689 long hpsize = LONG_MAX;
1690 long mainrampagesize;
1691 Object *memdev_root;
1692
0de6e2a3 1693 mainrampagesize = qemu_mempath_getpagesize(mem_path);
9c607668
AK
1694
1695 /* it's possible we have memory-backend objects with
1696 * hugepage-backed RAM. these may get mapped into system
1697 * address space via -numa parameters or memory hotplug
1698 * hooks. we want to take these into account, but we
1699 * also want to make sure these supported hugepage
1700 * sizes are applicable across the entire range of memory
1701 * we may boot from, so we take the min across all
1702 * backends, and assume normal pages in cases where a
1703 * backend isn't backed by hugepages.
1704 */
1705 memdev_root = object_resolve_path("/objects", NULL);
1706 if (memdev_root) {
1707 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1708 }
1709 if (hpsize == LONG_MAX) {
1710 /* No additional memory regions found ==> Report main RAM page size */
1711 return mainrampagesize;
1712 }
1713
1714 /* If NUMA is disabled or the NUMA nodes are not backed with a
1715 * memory-backend, then there is at least one node using "normal" RAM,
1716 * so if its page size is smaller we have got to report that size instead.
1717 */
1718 if (hpsize > mainrampagesize &&
1719 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1720 static bool warned;
1721 if (!warned) {
1722 error_report("Huge page support disabled (n/a for main memory).");
1723 warned = true;
1724 }
1725 return mainrampagesize;
1726 }
1727
1728 return hpsize;
1729}
1730#else
1731long qemu_getrampagesize(void)
1732{
1733 return getpagesize();
1734}
1735#endif
1736
e1e84ba0 1737#ifdef __linux__
d6af99c9
HZ
1738static int64_t get_file_size(int fd)
1739{
1740 int64_t size = lseek(fd, 0, SEEK_END);
1741 if (size < 0) {
1742 return -errno;
1743 }
1744 return size;
1745}
1746
8d37b030
MAL
1747static int file_ram_open(const char *path,
1748 const char *region_name,
1749 bool *created,
1750 Error **errp)
c902760f
MT
1751{
1752 char *filename;
8ca761f6
PF
1753 char *sanitized_name;
1754 char *c;
5c3ece79 1755 int fd = -1;
c902760f 1756
8d37b030 1757 *created = false;
fd97fd44
MA
1758 for (;;) {
1759 fd = open(path, O_RDWR);
1760 if (fd >= 0) {
1761 /* @path names an existing file, use it */
1762 break;
8d31d6b6 1763 }
fd97fd44
MA
1764 if (errno == ENOENT) {
1765 /* @path names a file that doesn't exist, create it */
1766 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1767 if (fd >= 0) {
8d37b030 1768 *created = true;
fd97fd44
MA
1769 break;
1770 }
1771 } else if (errno == EISDIR) {
1772 /* @path names a directory, create a file there */
1773 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
8d37b030 1774 sanitized_name = g_strdup(region_name);
fd97fd44
MA
1775 for (c = sanitized_name; *c != '\0'; c++) {
1776 if (*c == '/') {
1777 *c = '_';
1778 }
1779 }
8ca761f6 1780
fd97fd44
MA
1781 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1782 sanitized_name);
1783 g_free(sanitized_name);
8d31d6b6 1784
fd97fd44
MA
1785 fd = mkstemp(filename);
1786 if (fd >= 0) {
1787 unlink(filename);
1788 g_free(filename);
1789 break;
1790 }
1791 g_free(filename);
8d31d6b6 1792 }
fd97fd44
MA
1793 if (errno != EEXIST && errno != EINTR) {
1794 error_setg_errno(errp, errno,
1795 "can't open backing store %s for guest RAM",
1796 path);
8d37b030 1797 return -1;
fd97fd44
MA
1798 }
1799 /*
1800 * Try again on EINTR and EEXIST. The latter happens when
1801 * something else creates the file between our two open().
1802 */
8d31d6b6 1803 }
c902760f 1804
8d37b030
MAL
1805 return fd;
1806}
1807
1808static void *file_ram_alloc(RAMBlock *block,
1809 ram_addr_t memory,
1810 int fd,
1811 bool truncate,
1812 Error **errp)
1813{
1814 void *area;
1815
863e9621 1816 block->page_size = qemu_fd_getpagesize(fd);
98376843
HZ
1817 if (block->mr->align % block->page_size) {
1818 error_setg(errp, "alignment 0x%" PRIx64
1819 " must be multiples of page size 0x%zx",
1820 block->mr->align, block->page_size);
1821 return NULL;
61362b71
DH
1822 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1823 error_setg(errp, "alignment 0x%" PRIx64
1824 " must be a power of two", block->mr->align);
1825 return NULL;
98376843
HZ
1826 }
1827 block->mr->align = MAX(block->page_size, block->mr->align);
8360668e
HZ
1828#if defined(__s390x__)
1829 if (kvm_enabled()) {
1830 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1831 }
1832#endif
fd97fd44 1833
863e9621 1834 if (memory < block->page_size) {
fd97fd44 1835 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
863e9621
DDAG
1836 "or larger than page size 0x%zx",
1837 memory, block->page_size);
8d37b030 1838 return NULL;
1775f111
HZ
1839 }
1840
863e9621 1841 memory = ROUND_UP(memory, block->page_size);
c902760f
MT
1842
1843 /*
1844 * ftruncate is not supported by hugetlbfs in older
1845 * hosts, so don't bother bailing out on errors.
1846 * If anything goes wrong with it under other filesystems,
1847 * mmap will fail.
d6af99c9
HZ
1848 *
1849 * Do not truncate the non-empty backend file to avoid corrupting
1850 * the existing data in the file. Disabling shrinking is not
1851 * enough. For example, the current vNVDIMM implementation stores
1852 * the guest NVDIMM labels at the end of the backend file. If the
1853 * backend file is later extended, QEMU will not be able to find
1854 * those labels. Therefore, extending the non-empty backend file
1855 * is disabled as well.
c902760f 1856 */
8d37b030 1857 if (truncate && ftruncate(fd, memory)) {
9742bf26 1858 perror("ftruncate");
7f56e740 1859 }
c902760f 1860
d2f39add
DD
1861 area = qemu_ram_mmap(fd, memory, block->mr->align,
1862 block->flags & RAM_SHARED);
c902760f 1863 if (area == MAP_FAILED) {
7f56e740 1864 error_setg_errno(errp, errno,
fd97fd44 1865 "unable to map backing store for guest RAM");
8d37b030 1866 return NULL;
c902760f 1867 }
ef36fa14
MT
1868
1869 if (mem_prealloc) {
1e356fc1 1870 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
056b68af 1871 if (errp && *errp) {
8d37b030
MAL
1872 qemu_ram_munmap(area, memory);
1873 return NULL;
056b68af 1874 }
ef36fa14
MT
1875 }
1876
04b16653 1877 block->fd = fd;
c902760f
MT
1878 return area;
1879}
1880#endif
1881
154cc9ea
DDAG
1882/* Allocate space within the ram_addr_t space that governs the
1883 * dirty bitmaps.
1884 * Called with the ramlist lock held.
1885 */
d17b5288 1886static ram_addr_t find_ram_offset(ram_addr_t size)
04b16653
AW
1887{
1888 RAMBlock *block, *next_block;
3e837b2c 1889 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
04b16653 1890
49cd9ac6
SH
1891 assert(size != 0); /* it would hand out same offset multiple times */
1892
0dc3f44a 1893 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
04b16653 1894 return 0;
0d53d9fe 1895 }
04b16653 1896
99e15582 1897 RAMBLOCK_FOREACH(block) {
154cc9ea 1898 ram_addr_t candidate, next = RAM_ADDR_MAX;
04b16653 1899
801110ab
DDAG
1900 /* Align blocks to start on a 'long' in the bitmap
1901 * which makes the bitmap sync'ing take the fast path.
1902 */
154cc9ea 1903 candidate = block->offset + block->max_length;
801110ab 1904 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
04b16653 1905
154cc9ea
DDAG
1906 /* Search for the closest following block
1907 * and find the gap.
1908 */
99e15582 1909 RAMBLOCK_FOREACH(next_block) {
154cc9ea 1910 if (next_block->offset >= candidate) {
04b16653
AW
1911 next = MIN(next, next_block->offset);
1912 }
1913 }
154cc9ea
DDAG
1914
1915 /* If it fits remember our place and remember the size
1916 * of gap, but keep going so that we might find a smaller
1917 * gap to fill so avoiding fragmentation.
1918 */
1919 if (next - candidate >= size && next - candidate < mingap) {
1920 offset = candidate;
1921 mingap = next - candidate;
04b16653 1922 }
154cc9ea
DDAG
1923
1924 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
04b16653 1925 }
3e837b2c
AW
1926
1927 if (offset == RAM_ADDR_MAX) {
1928 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1929 (uint64_t)size);
1930 abort();
1931 }
1932
154cc9ea
DDAG
1933 trace_find_ram_offset(size, offset);
1934
04b16653
AW
1935 return offset;
1936}
1937
c136180c 1938static unsigned long last_ram_page(void)
d17b5288
AW
1939{
1940 RAMBlock *block;
1941 ram_addr_t last = 0;
1942
0dc3f44a 1943 rcu_read_lock();
99e15582 1944 RAMBLOCK_FOREACH(block) {
62be4e3a 1945 last = MAX(last, block->offset + block->max_length);
0d53d9fe 1946 }
0dc3f44a 1947 rcu_read_unlock();
b8c48993 1948 return last >> TARGET_PAGE_BITS;
d17b5288
AW
1949}
1950
ddb97f1d
JB
1951static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1952{
1953 int ret;
ddb97f1d
JB
1954
1955 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
47c8ca53 1956 if (!machine_dump_guest_core(current_machine)) {
ddb97f1d
JB
1957 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1958 if (ret) {
1959 perror("qemu_madvise");
1960 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1961 "but dump_guest_core=off specified\n");
1962 }
1963 }
1964}
1965
422148d3
DDAG
1966const char *qemu_ram_get_idstr(RAMBlock *rb)
1967{
1968 return rb->idstr;
1969}
1970
463a4ac2
DDAG
1971bool qemu_ram_is_shared(RAMBlock *rb)
1972{
1973 return rb->flags & RAM_SHARED;
1974}
1975
2ce16640
DDAG
1976/* Note: Only set at the start of postcopy */
1977bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
1978{
1979 return rb->flags & RAM_UF_ZEROPAGE;
1980}
1981
1982void qemu_ram_set_uf_zeroable(RAMBlock *rb)
1983{
1984 rb->flags |= RAM_UF_ZEROPAGE;
1985}
1986
b895de50
CLG
1987bool qemu_ram_is_migratable(RAMBlock *rb)
1988{
1989 return rb->flags & RAM_MIGRATABLE;
1990}
1991
1992void qemu_ram_set_migratable(RAMBlock *rb)
1993{
1994 rb->flags |= RAM_MIGRATABLE;
1995}
1996
1997void qemu_ram_unset_migratable(RAMBlock *rb)
1998{
1999 rb->flags &= ~RAM_MIGRATABLE;
2000}
2001
ae3a7047 2002/* Called with iothread lock held. */
fa53a0e5 2003void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
20cfe881 2004{
fa53a0e5 2005 RAMBlock *block;
20cfe881 2006
c5705a77
AK
2007 assert(new_block);
2008 assert(!new_block->idstr[0]);
84b89d78 2009
09e5ab63
AL
2010 if (dev) {
2011 char *id = qdev_get_dev_path(dev);
84b89d78
CM
2012 if (id) {
2013 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
7267c094 2014 g_free(id);
84b89d78
CM
2015 }
2016 }
2017 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2018
ab0a9956 2019 rcu_read_lock();
99e15582 2020 RAMBLOCK_FOREACH(block) {
fa53a0e5
GA
2021 if (block != new_block &&
2022 !strcmp(block->idstr, new_block->idstr)) {
84b89d78
CM
2023 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2024 new_block->idstr);
2025 abort();
2026 }
2027 }
0dc3f44a 2028 rcu_read_unlock();
c5705a77
AK
2029}
2030
ae3a7047 2031/* Called with iothread lock held. */
fa53a0e5 2032void qemu_ram_unset_idstr(RAMBlock *block)
20cfe881 2033{
ae3a7047
MD
2034 /* FIXME: arch_init.c assumes that this is not called throughout
2035 * migration. Ignore the problem since hot-unplug during migration
2036 * does not work anyway.
2037 */
20cfe881
HT
2038 if (block) {
2039 memset(block->idstr, 0, sizeof(block->idstr));
2040 }
2041}
2042
863e9621
DDAG
2043size_t qemu_ram_pagesize(RAMBlock *rb)
2044{
2045 return rb->page_size;
2046}
2047
67f11b5c
DDAG
2048/* Returns the largest size of page in use */
2049size_t qemu_ram_pagesize_largest(void)
2050{
2051 RAMBlock *block;
2052 size_t largest = 0;
2053
99e15582 2054 RAMBLOCK_FOREACH(block) {
67f11b5c
DDAG
2055 largest = MAX(largest, qemu_ram_pagesize(block));
2056 }
2057
2058 return largest;
2059}
2060
8490fc78
LC
2061static int memory_try_enable_merging(void *addr, size_t len)
2062{
75cc7f01 2063 if (!machine_mem_merge(current_machine)) {
8490fc78
LC
2064 /* disabled by the user */
2065 return 0;
2066 }
2067
2068 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2069}
2070
62be4e3a
MT
2071/* Only legal before guest might have detected the memory size: e.g. on
2072 * incoming migration, or right after reset.
2073 *
2074 * As memory core doesn't know how is memory accessed, it is up to
2075 * resize callback to update device state and/or add assertions to detect
2076 * misuse, if necessary.
2077 */
fa53a0e5 2078int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
62be4e3a 2079{
62be4e3a
MT
2080 assert(block);
2081
4ed023ce 2082 newsize = HOST_PAGE_ALIGN(newsize);
129ddaf3 2083
62be4e3a
MT
2084 if (block->used_length == newsize) {
2085 return 0;
2086 }
2087
2088 if (!(block->flags & RAM_RESIZEABLE)) {
2089 error_setg_errno(errp, EINVAL,
2090 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2091 " in != 0x" RAM_ADDR_FMT, block->idstr,
2092 newsize, block->used_length);
2093 return -EINVAL;
2094 }
2095
2096 if (block->max_length < newsize) {
2097 error_setg_errno(errp, EINVAL,
2098 "Length too large: %s: 0x" RAM_ADDR_FMT
2099 " > 0x" RAM_ADDR_FMT, block->idstr,
2100 newsize, block->max_length);
2101 return -EINVAL;
2102 }
2103
2104 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2105 block->used_length = newsize;
58d2707e
PB
2106 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2107 DIRTY_CLIENTS_ALL);
62be4e3a
MT
2108 memory_region_set_size(block->mr, newsize);
2109 if (block->resized) {
2110 block->resized(block->idstr, newsize, block->host);
2111 }
2112 return 0;
2113}
2114
5b82b703
SH
2115/* Called with ram_list.mutex held */
2116static void dirty_memory_extend(ram_addr_t old_ram_size,
2117 ram_addr_t new_ram_size)
2118{
2119 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2120 DIRTY_MEMORY_BLOCK_SIZE);
2121 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2122 DIRTY_MEMORY_BLOCK_SIZE);
2123 int i;
2124
2125 /* Only need to extend if block count increased */
2126 if (new_num_blocks <= old_num_blocks) {
2127 return;
2128 }
2129
2130 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2131 DirtyMemoryBlocks *old_blocks;
2132 DirtyMemoryBlocks *new_blocks;
2133 int j;
2134
2135 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2136 new_blocks = g_malloc(sizeof(*new_blocks) +
2137 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2138
2139 if (old_num_blocks) {
2140 memcpy(new_blocks->blocks, old_blocks->blocks,
2141 old_num_blocks * sizeof(old_blocks->blocks[0]));
2142 }
2143
2144 for (j = old_num_blocks; j < new_num_blocks; j++) {
2145 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2146 }
2147
2148 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2149
2150 if (old_blocks) {
2151 g_free_rcu(old_blocks, rcu);
2152 }
2153 }
2154}
2155
06329cce 2156static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
c5705a77 2157{
e1c57ab8 2158 RAMBlock *block;
0d53d9fe 2159 RAMBlock *last_block = NULL;
2152f5ca 2160 ram_addr_t old_ram_size, new_ram_size;
37aa7a0e 2161 Error *err = NULL;
2152f5ca 2162
b8c48993 2163 old_ram_size = last_ram_page();
c5705a77 2164
b2a8658e 2165 qemu_mutex_lock_ramlist();
9b8424d5 2166 new_block->offset = find_ram_offset(new_block->max_length);
e1c57ab8
PB
2167
2168 if (!new_block->host) {
2169 if (xen_enabled()) {
9b8424d5 2170 xen_ram_alloc(new_block->offset, new_block->max_length,
37aa7a0e
MA
2171 new_block->mr, &err);
2172 if (err) {
2173 error_propagate(errp, err);
2174 qemu_mutex_unlock_ramlist();
39c350ee 2175 return;
37aa7a0e 2176 }
e1c57ab8 2177 } else {
9b8424d5 2178 new_block->host = phys_mem_alloc(new_block->max_length,
06329cce 2179 &new_block->mr->align, shared);
39228250 2180 if (!new_block->host) {
ef701d7b
HT
2181 error_setg_errno(errp, errno,
2182 "cannot set up guest memory '%s'",
2183 memory_region_name(new_block->mr));
2184 qemu_mutex_unlock_ramlist();
39c350ee 2185 return;
39228250 2186 }
9b8424d5 2187 memory_try_enable_merging(new_block->host, new_block->max_length);
6977dfe6 2188 }
c902760f 2189 }
94a6b54f 2190
dd631697
LZ
2191 new_ram_size = MAX(old_ram_size,
2192 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2193 if (new_ram_size > old_ram_size) {
5b82b703 2194 dirty_memory_extend(old_ram_size, new_ram_size);
dd631697 2195 }
0d53d9fe
MD
2196 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2197 * QLIST (which has an RCU-friendly variant) does not have insertion at
2198 * tail, so save the last element in last_block.
2199 */
99e15582 2200 RAMBLOCK_FOREACH(block) {
0d53d9fe 2201 last_block = block;
9b8424d5 2202 if (block->max_length < new_block->max_length) {
abb26d63
PB
2203 break;
2204 }
2205 }
2206 if (block) {
0dc3f44a 2207 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
0d53d9fe 2208 } else if (last_block) {
0dc3f44a 2209 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
0d53d9fe 2210 } else { /* list is empty */
0dc3f44a 2211 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
abb26d63 2212 }
0d6d3c87 2213 ram_list.mru_block = NULL;
94a6b54f 2214
0dc3f44a
MD
2215 /* Write list before version */
2216 smp_wmb();
f798b07f 2217 ram_list.version++;
b2a8658e 2218 qemu_mutex_unlock_ramlist();
f798b07f 2219
9b8424d5 2220 cpu_physical_memory_set_dirty_range(new_block->offset,
58d2707e
PB
2221 new_block->used_length,
2222 DIRTY_CLIENTS_ALL);
94a6b54f 2223
a904c911
PB
2224 if (new_block->host) {
2225 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2226 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
c2cd627d 2227 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
a904c911 2228 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
0987d735 2229 ram_block_notify_add(new_block->host, new_block->max_length);
e1c57ab8 2230 }
94a6b54f 2231}
e9a1ab19 2232
0b183fc8 2233#ifdef __linux__
38b3362d 2234RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
cbfc0171 2235 uint32_t ram_flags, int fd,
38b3362d 2236 Error **errp)
e1c57ab8
PB
2237{
2238 RAMBlock *new_block;
ef701d7b 2239 Error *local_err = NULL;
8d37b030 2240 int64_t file_size;
e1c57ab8 2241
a4de8552
JH
2242 /* Just support these ram flags by now. */
2243 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2244
e1c57ab8 2245 if (xen_enabled()) {
7f56e740 2246 error_setg(errp, "-mem-path not supported with Xen");
528f46af 2247 return NULL;
e1c57ab8
PB
2248 }
2249
e45e7ae2
MAL
2250 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2251 error_setg(errp,
2252 "host lacks kvm mmu notifiers, -mem-path unsupported");
2253 return NULL;
2254 }
2255
e1c57ab8
PB
2256 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2257 /*
2258 * file_ram_alloc() needs to allocate just like
2259 * phys_mem_alloc, but we haven't bothered to provide
2260 * a hook there.
2261 */
7f56e740
PB
2262 error_setg(errp,
2263 "-mem-path not supported with this accelerator");
528f46af 2264 return NULL;
e1c57ab8
PB
2265 }
2266
4ed023ce 2267 size = HOST_PAGE_ALIGN(size);
8d37b030
MAL
2268 file_size = get_file_size(fd);
2269 if (file_size > 0 && file_size < size) {
2270 error_setg(errp, "backing store %s size 0x%" PRIx64
2271 " does not match 'size' option 0x" RAM_ADDR_FMT,
2272 mem_path, file_size, size);
8d37b030
MAL
2273 return NULL;
2274 }
2275
e1c57ab8
PB
2276 new_block = g_malloc0(sizeof(*new_block));
2277 new_block->mr = mr;
9b8424d5
MT
2278 new_block->used_length = size;
2279 new_block->max_length = size;
cbfc0171 2280 new_block->flags = ram_flags;
8d37b030 2281 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
7f56e740
PB
2282 if (!new_block->host) {
2283 g_free(new_block);
528f46af 2284 return NULL;
7f56e740
PB
2285 }
2286
cbfc0171 2287 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
ef701d7b
HT
2288 if (local_err) {
2289 g_free(new_block);
2290 error_propagate(errp, local_err);
528f46af 2291 return NULL;
ef701d7b 2292 }
528f46af 2293 return new_block;
38b3362d
MAL
2294
2295}
2296
2297
2298RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
cbfc0171 2299 uint32_t ram_flags, const char *mem_path,
38b3362d
MAL
2300 Error **errp)
2301{
2302 int fd;
2303 bool created;
2304 RAMBlock *block;
2305
2306 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2307 if (fd < 0) {
2308 return NULL;
2309 }
2310
cbfc0171 2311 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
38b3362d
MAL
2312 if (!block) {
2313 if (created) {
2314 unlink(mem_path);
2315 }
2316 close(fd);
2317 return NULL;
2318 }
2319
2320 return block;
e1c57ab8 2321}
0b183fc8 2322#endif
e1c57ab8 2323
62be4e3a 2324static
528f46af
FZ
2325RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2326 void (*resized)(const char*,
2327 uint64_t length,
2328 void *host),
06329cce 2329 void *host, bool resizeable, bool share,
528f46af 2330 MemoryRegion *mr, Error **errp)
e1c57ab8
PB
2331{
2332 RAMBlock *new_block;
ef701d7b 2333 Error *local_err = NULL;
e1c57ab8 2334
4ed023ce
DDAG
2335 size = HOST_PAGE_ALIGN(size);
2336 max_size = HOST_PAGE_ALIGN(max_size);
e1c57ab8
PB
2337 new_block = g_malloc0(sizeof(*new_block));
2338 new_block->mr = mr;
62be4e3a 2339 new_block->resized = resized;
9b8424d5
MT
2340 new_block->used_length = size;
2341 new_block->max_length = max_size;
62be4e3a 2342 assert(max_size >= size);
e1c57ab8 2343 new_block->fd = -1;
863e9621 2344 new_block->page_size = getpagesize();
e1c57ab8
PB
2345 new_block->host = host;
2346 if (host) {
7bd4f430 2347 new_block->flags |= RAM_PREALLOC;
e1c57ab8 2348 }
62be4e3a
MT
2349 if (resizeable) {
2350 new_block->flags |= RAM_RESIZEABLE;
2351 }
06329cce 2352 ram_block_add(new_block, &local_err, share);
ef701d7b
HT
2353 if (local_err) {
2354 g_free(new_block);
2355 error_propagate(errp, local_err);
528f46af 2356 return NULL;
ef701d7b 2357 }
528f46af 2358 return new_block;
e1c57ab8
PB
2359}
2360
528f46af 2361RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
62be4e3a
MT
2362 MemoryRegion *mr, Error **errp)
2363{
06329cce
MA
2364 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2365 false, mr, errp);
62be4e3a
MT
2366}
2367
06329cce
MA
2368RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2369 MemoryRegion *mr, Error **errp)
6977dfe6 2370{
06329cce
MA
2371 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2372 share, mr, errp);
62be4e3a
MT
2373}
2374
528f46af 2375RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
62be4e3a
MT
2376 void (*resized)(const char*,
2377 uint64_t length,
2378 void *host),
2379 MemoryRegion *mr, Error **errp)
2380{
06329cce
MA
2381 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2382 false, mr, errp);
6977dfe6
YT
2383}
2384
43771539
PB
2385static void reclaim_ramblock(RAMBlock *block)
2386{
2387 if (block->flags & RAM_PREALLOC) {
2388 ;
2389 } else if (xen_enabled()) {
2390 xen_invalidate_map_cache_entry(block->host);
2391#ifndef _WIN32
2392 } else if (block->fd >= 0) {
2f3a2bb1 2393 qemu_ram_munmap(block->host, block->max_length);
43771539
PB
2394 close(block->fd);
2395#endif
2396 } else {
2397 qemu_anon_ram_free(block->host, block->max_length);
2398 }
2399 g_free(block);
2400}
2401
f1060c55 2402void qemu_ram_free(RAMBlock *block)
e9a1ab19 2403{
85bc2a15
MAL
2404 if (!block) {
2405 return;
2406 }
2407
0987d735
PB
2408 if (block->host) {
2409 ram_block_notify_remove(block->host, block->max_length);
2410 }
2411
b2a8658e 2412 qemu_mutex_lock_ramlist();
f1060c55
FZ
2413 QLIST_REMOVE_RCU(block, next);
2414 ram_list.mru_block = NULL;
2415 /* Write list before version */
2416 smp_wmb();
2417 ram_list.version++;
2418 call_rcu(block, reclaim_ramblock, rcu);
b2a8658e 2419 qemu_mutex_unlock_ramlist();
e9a1ab19
FB
2420}
2421
cd19cfa2
HY
2422#ifndef _WIN32
2423void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2424{
2425 RAMBlock *block;
2426 ram_addr_t offset;
2427 int flags;
2428 void *area, *vaddr;
2429
99e15582 2430 RAMBLOCK_FOREACH(block) {
cd19cfa2 2431 offset = addr - block->offset;
9b8424d5 2432 if (offset < block->max_length) {
1240be24 2433 vaddr = ramblock_ptr(block, offset);
7bd4f430 2434 if (block->flags & RAM_PREALLOC) {
cd19cfa2 2435 ;
dfeaf2ab
MA
2436 } else if (xen_enabled()) {
2437 abort();
cd19cfa2
HY
2438 } else {
2439 flags = MAP_FIXED;
3435f395 2440 if (block->fd >= 0) {
dbcb8981
PB
2441 flags |= (block->flags & RAM_SHARED ?
2442 MAP_SHARED : MAP_PRIVATE);
3435f395
MA
2443 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2444 flags, block->fd, offset);
cd19cfa2 2445 } else {
2eb9fbaa
MA
2446 /*
2447 * Remap needs to match alloc. Accelerators that
2448 * set phys_mem_alloc never remap. If they did,
2449 * we'd need a remap hook here.
2450 */
2451 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2452
cd19cfa2
HY
2453 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2454 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2455 flags, -1, 0);
cd19cfa2
HY
2456 }
2457 if (area != vaddr) {
493d89bf
AF
2458 error_report("Could not remap addr: "
2459 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2460 length, addr);
cd19cfa2
HY
2461 exit(1);
2462 }
8490fc78 2463 memory_try_enable_merging(vaddr, length);
ddb97f1d 2464 qemu_ram_setup_dump(vaddr, length);
cd19cfa2 2465 }
cd19cfa2
HY
2466 }
2467 }
2468}
2469#endif /* !_WIN32 */
2470
1b5ec234 2471/* Return a host pointer to ram allocated with qemu_ram_alloc.
ae3a7047
MD
2472 * This should not be used for general purpose DMA. Use address_space_map
2473 * or address_space_rw instead. For local memory (e.g. video ram) that the
2474 * device owns, use memory_region_get_ram_ptr.
0dc3f44a 2475 *
49b24afc 2476 * Called within RCU critical section.
1b5ec234 2477 */
0878d0e1 2478void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
1b5ec234 2479{
3655cb9c
GA
2480 RAMBlock *block = ram_block;
2481
2482 if (block == NULL) {
2483 block = qemu_get_ram_block(addr);
0878d0e1 2484 addr -= block->offset;
3655cb9c 2485 }
ae3a7047
MD
2486
2487 if (xen_enabled() && block->host == NULL) {
0d6d3c87
PB
2488 /* We need to check if the requested address is in the RAM
2489 * because we don't want to map the entire memory in QEMU.
2490 * In that case just map until the end of the page.
2491 */
2492 if (block->offset == 0) {
1ff7c598 2493 return xen_map_cache(addr, 0, 0, false);
0d6d3c87 2494 }
ae3a7047 2495
1ff7c598 2496 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
0d6d3c87 2497 }
0878d0e1 2498 return ramblock_ptr(block, addr);
dc828ca1
PB
2499}
2500
0878d0e1 2501/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
ae3a7047 2502 * but takes a size argument.
0dc3f44a 2503 *
e81bcda5 2504 * Called within RCU critical section.
ae3a7047 2505 */
3655cb9c 2506static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
f5aa69bd 2507 hwaddr *size, bool lock)
38bee5dc 2508{
3655cb9c 2509 RAMBlock *block = ram_block;
8ab934f9
SS
2510 if (*size == 0) {
2511 return NULL;
2512 }
e81bcda5 2513
3655cb9c
GA
2514 if (block == NULL) {
2515 block = qemu_get_ram_block(addr);
0878d0e1 2516 addr -= block->offset;
3655cb9c 2517 }
0878d0e1 2518 *size = MIN(*size, block->max_length - addr);
e81bcda5
PB
2519
2520 if (xen_enabled() && block->host == NULL) {
2521 /* We need to check if the requested address is in the RAM
2522 * because we don't want to map the entire memory in QEMU.
2523 * In that case just map the requested area.
2524 */
2525 if (block->offset == 0) {
f5aa69bd 2526 return xen_map_cache(addr, *size, lock, lock);
38bee5dc
SS
2527 }
2528
f5aa69bd 2529 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
38bee5dc 2530 }
e81bcda5 2531
0878d0e1 2532 return ramblock_ptr(block, addr);
38bee5dc
SS
2533}
2534
f90bb71b
DDAG
2535/* Return the offset of a hostpointer within a ramblock */
2536ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2537{
2538 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2539 assert((uintptr_t)host >= (uintptr_t)rb->host);
2540 assert(res < rb->max_length);
2541
2542 return res;
2543}
2544
422148d3
DDAG
2545/*
2546 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2547 * in that RAMBlock.
2548 *
2549 * ptr: Host pointer to look up
2550 * round_offset: If true round the result offset down to a page boundary
2551 * *ram_addr: set to result ram_addr
2552 * *offset: set to result offset within the RAMBlock
2553 *
2554 * Returns: RAMBlock (or NULL if not found)
ae3a7047
MD
2555 *
2556 * By the time this function returns, the returned pointer is not protected
2557 * by RCU anymore. If the caller is not within an RCU critical section and
2558 * does not hold the iothread lock, it must have other means of protecting the
2559 * pointer, such as a reference to the region that includes the incoming
2560 * ram_addr_t.
2561 */
422148d3 2562RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
422148d3 2563 ram_addr_t *offset)
5579c7f3 2564{
94a6b54f
PB
2565 RAMBlock *block;
2566 uint8_t *host = ptr;
2567
868bb33f 2568 if (xen_enabled()) {
f615f396 2569 ram_addr_t ram_addr;
0dc3f44a 2570 rcu_read_lock();
f615f396
PB
2571 ram_addr = xen_ram_addr_from_mapcache(ptr);
2572 block = qemu_get_ram_block(ram_addr);
422148d3 2573 if (block) {
d6b6aec4 2574 *offset = ram_addr - block->offset;
422148d3 2575 }
0dc3f44a 2576 rcu_read_unlock();
422148d3 2577 return block;
712c2b41
SS
2578 }
2579
0dc3f44a
MD
2580 rcu_read_lock();
2581 block = atomic_rcu_read(&ram_list.mru_block);
9b8424d5 2582 if (block && block->host && host - block->host < block->max_length) {
23887b79
PB
2583 goto found;
2584 }
2585
99e15582 2586 RAMBLOCK_FOREACH(block) {
432d268c
JN
2587 /* This case append when the block is not mapped. */
2588 if (block->host == NULL) {
2589 continue;
2590 }
9b8424d5 2591 if (host - block->host < block->max_length) {
23887b79 2592 goto found;
f471a17e 2593 }
94a6b54f 2594 }
432d268c 2595
0dc3f44a 2596 rcu_read_unlock();
1b5ec234 2597 return NULL;
23887b79
PB
2598
2599found:
422148d3
DDAG
2600 *offset = (host - block->host);
2601 if (round_offset) {
2602 *offset &= TARGET_PAGE_MASK;
2603 }
0dc3f44a 2604 rcu_read_unlock();
422148d3
DDAG
2605 return block;
2606}
2607
e3dd7493
DDAG
2608/*
2609 * Finds the named RAMBlock
2610 *
2611 * name: The name of RAMBlock to find
2612 *
2613 * Returns: RAMBlock (or NULL if not found)
2614 */
2615RAMBlock *qemu_ram_block_by_name(const char *name)
2616{
2617 RAMBlock *block;
2618
99e15582 2619 RAMBLOCK_FOREACH(block) {
e3dd7493
DDAG
2620 if (!strcmp(name, block->idstr)) {
2621 return block;
2622 }
2623 }
2624
2625 return NULL;
2626}
2627
422148d3
DDAG
2628/* Some of the softmmu routines need to translate from a host pointer
2629 (typically a TLB entry) back to a ram offset. */
07bdaa41 2630ram_addr_t qemu_ram_addr_from_host(void *ptr)
422148d3
DDAG
2631{
2632 RAMBlock *block;
f615f396 2633 ram_addr_t offset;
422148d3 2634
f615f396 2635 block = qemu_ram_block_from_host(ptr, false, &offset);
422148d3 2636 if (!block) {
07bdaa41 2637 return RAM_ADDR_INVALID;
422148d3
DDAG
2638 }
2639
07bdaa41 2640 return block->offset + offset;
e890261f 2641}
f471a17e 2642
27266271
PM
2643/* Called within RCU critical section. */
2644void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2645 CPUState *cpu,
2646 vaddr mem_vaddr,
2647 ram_addr_t ram_addr,
2648 unsigned size)
2649{
2650 ndi->cpu = cpu;
2651 ndi->ram_addr = ram_addr;
2652 ndi->mem_vaddr = mem_vaddr;
2653 ndi->size = size;
0ac20318 2654 ndi->pages = NULL;
ba051fb5 2655
5aa1ef71 2656 assert(tcg_enabled());
52159192 2657 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
0ac20318
EC
2658 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2659 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
3a7d929e 2660 }
27266271
PM
2661}
2662
2663/* Called within RCU critical section. */
2664void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2665{
0ac20318 2666 if (ndi->pages) {
f28d0dfd 2667 assert(tcg_enabled());
0ac20318
EC
2668 page_collection_unlock(ndi->pages);
2669 ndi->pages = NULL;
27266271
PM
2670 }
2671
2672 /* Set both VGA and migration bits for simplicity and to remove
2673 * the notdirty callback faster.
2674 */
2675 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2676 DIRTY_CLIENTS_NOCODE);
2677 /* we remove the notdirty callback only if the code has been
2678 flushed */
2679 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2680 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2681 }
2682}
2683
2684/* Called within RCU critical section. */
2685static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
2686 uint64_t val, unsigned size)
2687{
2688 NotDirtyInfo ndi;
2689
2690 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2691 ram_addr, size);
2692
6d3ede54 2693 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
27266271 2694 memory_notdirty_write_complete(&ndi);
9fa3e853
FB
2695}
2696
b018ddf6 2697static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
2698 unsigned size, bool is_write,
2699 MemTxAttrs attrs)
b018ddf6
PB
2700{
2701 return is_write;
2702}
2703
0e0df1e2 2704static const MemoryRegionOps notdirty_mem_ops = {
0e0df1e2 2705 .write = notdirty_mem_write,
b018ddf6 2706 .valid.accepts = notdirty_mem_accepts,
0e0df1e2 2707 .endianness = DEVICE_NATIVE_ENDIAN,
ad52878f
AB
2708 .valid = {
2709 .min_access_size = 1,
2710 .max_access_size = 8,
2711 .unaligned = false,
2712 },
2713 .impl = {
2714 .min_access_size = 1,
2715 .max_access_size = 8,
2716 .unaligned = false,
2717 },
1ccde1cb
FB
2718};
2719
0f459d16 2720/* Generate a debug exception if a watchpoint has been hit. */
66b9b43c 2721static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
0f459d16 2722{
93afeade 2723 CPUState *cpu = current_cpu;
568496c0 2724 CPUClass *cc = CPU_GET_CLASS(cpu);
0f459d16 2725 target_ulong vaddr;
a1d1bb31 2726 CPUWatchpoint *wp;
0f459d16 2727
5aa1ef71 2728 assert(tcg_enabled());
ff4700b0 2729 if (cpu->watchpoint_hit) {
06d55cc1
AL
2730 /* We re-entered the check after replacing the TB. Now raise
2731 * the debug interrupt so that is will trigger after the
2732 * current instruction. */
93afeade 2733 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
06d55cc1
AL
2734 return;
2735 }
93afeade 2736 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
40612000 2737 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
ff4700b0 2738 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
05068c0d
PM
2739 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2740 && (wp->flags & flags)) {
08225676
PM
2741 if (flags == BP_MEM_READ) {
2742 wp->flags |= BP_WATCHPOINT_HIT_READ;
2743 } else {
2744 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2745 }
2746 wp->hitaddr = vaddr;
66b9b43c 2747 wp->hitattrs = attrs;
ff4700b0 2748 if (!cpu->watchpoint_hit) {
568496c0
SF
2749 if (wp->flags & BP_CPU &&
2750 !cc->debug_check_watchpoint(cpu, wp)) {
2751 wp->flags &= ~BP_WATCHPOINT_HIT;
2752 continue;
2753 }
ff4700b0 2754 cpu->watchpoint_hit = wp;
a5e99826 2755
0ac20318 2756 mmap_lock();
239c51a5 2757 tb_check_watchpoint(cpu);
6e140f28 2758 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
27103424 2759 cpu->exception_index = EXCP_DEBUG;
0ac20318 2760 mmap_unlock();
5638d180 2761 cpu_loop_exit(cpu);
6e140f28 2762 } else {
9b990ee5
RH
2763 /* Force execution of one insn next time. */
2764 cpu->cflags_next_tb = 1 | curr_cflags();
0ac20318 2765 mmap_unlock();
6886b980 2766 cpu_loop_exit_noexc(cpu);
6e140f28 2767 }
06d55cc1 2768 }
6e140f28
AL
2769 } else {
2770 wp->flags &= ~BP_WATCHPOINT_HIT;
0f459d16
PB
2771 }
2772 }
2773}
2774
6658ffb8
PB
2775/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2776 so these check for a hit then pass through to the normal out-of-line
2777 phys routines. */
66b9b43c
PM
2778static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2779 unsigned size, MemTxAttrs attrs)
6658ffb8 2780{
66b9b43c
PM
2781 MemTxResult res;
2782 uint64_t data;
79ed0416
PM
2783 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2784 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
66b9b43c
PM
2785
2786 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
1ec9b909 2787 switch (size) {
66b9b43c 2788 case 1:
79ed0416 2789 data = address_space_ldub(as, addr, attrs, &res);
66b9b43c
PM
2790 break;
2791 case 2:
79ed0416 2792 data = address_space_lduw(as, addr, attrs, &res);
66b9b43c
PM
2793 break;
2794 case 4:
79ed0416 2795 data = address_space_ldl(as, addr, attrs, &res);
66b9b43c 2796 break;
306526b5
PB
2797 case 8:
2798 data = address_space_ldq(as, addr, attrs, &res);
2799 break;
1ec9b909
AK
2800 default: abort();
2801 }
66b9b43c
PM
2802 *pdata = data;
2803 return res;
6658ffb8
PB
2804}
2805
66b9b43c
PM
2806static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2807 uint64_t val, unsigned size,
2808 MemTxAttrs attrs)
6658ffb8 2809{
66b9b43c 2810 MemTxResult res;
79ed0416
PM
2811 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2812 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
66b9b43c
PM
2813
2814 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
1ec9b909 2815 switch (size) {
67364150 2816 case 1:
79ed0416 2817 address_space_stb(as, addr, val, attrs, &res);
67364150
MF
2818 break;
2819 case 2:
79ed0416 2820 address_space_stw(as, addr, val, attrs, &res);
67364150
MF
2821 break;
2822 case 4:
79ed0416 2823 address_space_stl(as, addr, val, attrs, &res);
67364150 2824 break;
306526b5
PB
2825 case 8:
2826 address_space_stq(as, addr, val, attrs, &res);
2827 break;
1ec9b909
AK
2828 default: abort();
2829 }
66b9b43c 2830 return res;
6658ffb8
PB
2831}
2832
1ec9b909 2833static const MemoryRegionOps watch_mem_ops = {
66b9b43c
PM
2834 .read_with_attrs = watch_mem_read,
2835 .write_with_attrs = watch_mem_write,
1ec9b909 2836 .endianness = DEVICE_NATIVE_ENDIAN,
306526b5
PB
2837 .valid = {
2838 .min_access_size = 1,
2839 .max_access_size = 8,
2840 .unaligned = false,
2841 },
2842 .impl = {
2843 .min_access_size = 1,
2844 .max_access_size = 8,
2845 .unaligned = false,
2846 },
6658ffb8 2847};
6658ffb8 2848
b2a44fca
PB
2849static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
2850 MemTxAttrs attrs, uint8_t *buf, int len);
16620684
AK
2851static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2852 const uint8_t *buf, int len);
2853static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
eace72b7 2854 bool is_write, MemTxAttrs attrs);
16620684 2855
f25a49e0
PM
2856static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2857 unsigned len, MemTxAttrs attrs)
db7b5426 2858{
acc9d80b 2859 subpage_t *subpage = opaque;
ff6cff75 2860 uint8_t buf[8];
5c9eb028 2861 MemTxResult res;
791af8c8 2862
db7b5426 2863#if defined(DEBUG_SUBPAGE)
016e9d62 2864 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
acc9d80b 2865 subpage, len, addr);
db7b5426 2866#endif
16620684 2867 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
5c9eb028
PM
2868 if (res) {
2869 return res;
f25a49e0 2870 }
6d3ede54
PM
2871 *data = ldn_p(buf, len);
2872 return MEMTX_OK;
db7b5426
BS
2873}
2874
f25a49e0
PM
2875static MemTxResult subpage_write(void *opaque, hwaddr addr,
2876 uint64_t value, unsigned len, MemTxAttrs attrs)
db7b5426 2877{
acc9d80b 2878 subpage_t *subpage = opaque;
ff6cff75 2879 uint8_t buf[8];
acc9d80b 2880
db7b5426 2881#if defined(DEBUG_SUBPAGE)
016e9d62 2882 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
acc9d80b
JK
2883 " value %"PRIx64"\n",
2884 __func__, subpage, len, addr, value);
db7b5426 2885#endif
6d3ede54 2886 stn_p(buf, len, value);
16620684 2887 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
db7b5426
BS
2888}
2889
c353e4cc 2890static bool subpage_accepts(void *opaque, hwaddr addr,
8372d383
PM
2891 unsigned len, bool is_write,
2892 MemTxAttrs attrs)
c353e4cc 2893{
acc9d80b 2894 subpage_t *subpage = opaque;
c353e4cc 2895#if defined(DEBUG_SUBPAGE)
016e9d62 2896 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
acc9d80b 2897 __func__, subpage, is_write ? 'w' : 'r', len, addr);
c353e4cc
PB
2898#endif
2899
16620684 2900 return flatview_access_valid(subpage->fv, addr + subpage->base,
eace72b7 2901 len, is_write, attrs);
c353e4cc
PB
2902}
2903
70c68e44 2904static const MemoryRegionOps subpage_ops = {
f25a49e0
PM
2905 .read_with_attrs = subpage_read,
2906 .write_with_attrs = subpage_write,
ff6cff75
PB
2907 .impl.min_access_size = 1,
2908 .impl.max_access_size = 8,
2909 .valid.min_access_size = 1,
2910 .valid.max_access_size = 8,
c353e4cc 2911 .valid.accepts = subpage_accepts,
70c68e44 2912 .endianness = DEVICE_NATIVE_ENDIAN,
db7b5426
BS
2913};
2914
c227f099 2915static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 2916 uint16_t section)
db7b5426
BS
2917{
2918 int idx, eidx;
2919
2920 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2921 return -1;
2922 idx = SUBPAGE_IDX(start);
2923 eidx = SUBPAGE_IDX(end);
2924#if defined(DEBUG_SUBPAGE)
016e9d62
AK
2925 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2926 __func__, mmio, start, end, idx, eidx, section);
db7b5426 2927#endif
db7b5426 2928 for (; idx <= eidx; idx++) {
5312bd8b 2929 mmio->sub_section[idx] = section;
db7b5426
BS
2930 }
2931
2932 return 0;
2933}
2934
16620684 2935static subpage_t *subpage_init(FlatView *fv, hwaddr base)
db7b5426 2936{
c227f099 2937 subpage_t *mmio;
db7b5426 2938
2615fabd 2939 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
16620684 2940 mmio->fv = fv;
1eec614b 2941 mmio->base = base;
2c9b15ca 2942 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
b4fefef9 2943 NULL, TARGET_PAGE_SIZE);
b3b00c78 2944 mmio->iomem.subpage = true;
db7b5426 2945#if defined(DEBUG_SUBPAGE)
016e9d62
AK
2946 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2947 mmio, base, TARGET_PAGE_SIZE);
db7b5426 2948#endif
b41aac4f 2949 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
db7b5426
BS
2950
2951 return mmio;
2952}
2953
16620684 2954static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
5312bd8b 2955{
16620684 2956 assert(fv);
5312bd8b 2957 MemoryRegionSection section = {
16620684 2958 .fv = fv,
5312bd8b
AK
2959 .mr = mr,
2960 .offset_within_address_space = 0,
2961 .offset_within_region = 0,
052e87b0 2962 .size = int128_2_64(),
5312bd8b
AK
2963 };
2964
53cb28cb 2965 return phys_section_add(map, &section);
5312bd8b
AK
2966}
2967
8af36743
PM
2968static void readonly_mem_write(void *opaque, hwaddr addr,
2969 uint64_t val, unsigned size)
2970{
2971 /* Ignore any write to ROM. */
2972}
2973
2974static bool readonly_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
2975 unsigned size, bool is_write,
2976 MemTxAttrs attrs)
8af36743
PM
2977{
2978 return is_write;
2979}
2980
2981/* This will only be used for writes, because reads are special cased
2982 * to directly access the underlying host ram.
2983 */
2984static const MemoryRegionOps readonly_mem_ops = {
2985 .write = readonly_mem_write,
2986 .valid.accepts = readonly_mem_accepts,
2987 .endianness = DEVICE_NATIVE_ENDIAN,
2988 .valid = {
2989 .min_access_size = 1,
2990 .max_access_size = 8,
2991 .unaligned = false,
2992 },
2993 .impl = {
2994 .min_access_size = 1,
2995 .max_access_size = 8,
2996 .unaligned = false,
2997 },
2998};
2999
2d54f194
PM
3000MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3001 hwaddr index, MemTxAttrs attrs)
aa102231 3002{
a54c87b6
PM
3003 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3004 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
32857f4d 3005 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
79e2b9ae 3006 MemoryRegionSection *sections = d->map.sections;
9d82b5a7 3007
2d54f194 3008 return &sections[index & ~TARGET_PAGE_MASK];
aa102231
AK
3009}
3010
e9179ce1
AK
3011static void io_mem_init(void)
3012{
8af36743
PM
3013 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3014 NULL, NULL, UINT64_MAX);
2c9b15ca 3015 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
1f6245e5 3016 NULL, UINT64_MAX);
8d04fb55
JK
3017
3018 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3019 * which can be called without the iothread mutex.
3020 */
2c9b15ca 3021 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
1f6245e5 3022 NULL, UINT64_MAX);
8d04fb55
JK
3023 memory_region_clear_global_locking(&io_mem_notdirty);
3024
2c9b15ca 3025 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
1f6245e5 3026 NULL, UINT64_MAX);
e9179ce1
AK
3027}
3028
8629d3fc 3029AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
00752703 3030{
53cb28cb
MA
3031 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3032 uint16_t n;
3033
16620684 3034 n = dummy_section(&d->map, fv, &io_mem_unassigned);
53cb28cb 3035 assert(n == PHYS_SECTION_UNASSIGNED);
16620684 3036 n = dummy_section(&d->map, fv, &io_mem_notdirty);
53cb28cb 3037 assert(n == PHYS_SECTION_NOTDIRTY);
16620684 3038 n = dummy_section(&d->map, fv, &io_mem_rom);
53cb28cb 3039 assert(n == PHYS_SECTION_ROM);
16620684 3040 n = dummy_section(&d->map, fv, &io_mem_watch);
53cb28cb 3041 assert(n == PHYS_SECTION_WATCH);
00752703 3042
9736e55b 3043 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
66a6df1d
AK
3044
3045 return d;
00752703
PB
3046}
3047
66a6df1d 3048void address_space_dispatch_free(AddressSpaceDispatch *d)
79e2b9ae
PB
3049{
3050 phys_sections_free(&d->map);
3051 g_free(d);
3052}
3053
1d71148e 3054static void tcg_commit(MemoryListener *listener)
50c1e149 3055{
32857f4d
PM
3056 CPUAddressSpace *cpuas;
3057 AddressSpaceDispatch *d;
117712c3 3058
f28d0dfd 3059 assert(tcg_enabled());
117712c3
AK
3060 /* since each CPU stores ram addresses in its TLB cache, we must
3061 reset the modified entries */
32857f4d
PM
3062 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3063 cpu_reloading_memory_map();
3064 /* The CPU and TLB are protected by the iothread lock.
3065 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3066 * may have split the RCU critical section.
3067 */
66a6df1d 3068 d = address_space_to_dispatch(cpuas->as);
f35e44e7 3069 atomic_rcu_set(&cpuas->memory_dispatch, d);
d10eb08f 3070 tlb_flush(cpuas->cpu);
50c1e149
AK
3071}
3072
62152b8a
AK
3073static void memory_map_init(void)
3074{
7267c094 3075 system_memory = g_malloc(sizeof(*system_memory));
03f49957 3076
57271d63 3077 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
7dca8043 3078 address_space_init(&address_space_memory, system_memory, "memory");
309cb471 3079
7267c094 3080 system_io = g_malloc(sizeof(*system_io));
3bb28b72
JK
3081 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3082 65536);
7dca8043 3083 address_space_init(&address_space_io, system_io, "I/O");
62152b8a
AK
3084}
3085
3086MemoryRegion *get_system_memory(void)
3087{
3088 return system_memory;
3089}
3090
309cb471
AK
3091MemoryRegion *get_system_io(void)
3092{
3093 return system_io;
3094}
3095
e2eef170
PB
3096#endif /* !defined(CONFIG_USER_ONLY) */
3097
13eb76e0
FB
3098/* physical memory access (slow version, mainly for debug) */
3099#if defined(CONFIG_USER_ONLY)
f17ec444 3100int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
a68fe89c 3101 uint8_t *buf, int len, int is_write)
13eb76e0
FB
3102{
3103 int l, flags;
3104 target_ulong page;
53a5960a 3105 void * p;
13eb76e0
FB
3106
3107 while (len > 0) {
3108 page = addr & TARGET_PAGE_MASK;
3109 l = (page + TARGET_PAGE_SIZE) - addr;
3110 if (l > len)
3111 l = len;
3112 flags = page_get_flags(page);
3113 if (!(flags & PAGE_VALID))
a68fe89c 3114 return -1;
13eb76e0
FB
3115 if (is_write) {
3116 if (!(flags & PAGE_WRITE))
a68fe89c 3117 return -1;
579a97f7 3118 /* XXX: this code should not depend on lock_user */
72fb7daa 3119 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
a68fe89c 3120 return -1;
72fb7daa
AJ
3121 memcpy(p, buf, l);
3122 unlock_user(p, addr, l);
13eb76e0
FB
3123 } else {
3124 if (!(flags & PAGE_READ))
a68fe89c 3125 return -1;
579a97f7 3126 /* XXX: this code should not depend on lock_user */
72fb7daa 3127 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
a68fe89c 3128 return -1;
72fb7daa 3129 memcpy(buf, p, l);
5b257578 3130 unlock_user(p, addr, 0);
13eb76e0
FB
3131 }
3132 len -= l;
3133 buf += l;
3134 addr += l;
3135 }
a68fe89c 3136 return 0;
13eb76e0 3137}
8df1cd07 3138
13eb76e0 3139#else
51d7a9eb 3140
845b6214 3141static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
a8170e5e 3142 hwaddr length)
51d7a9eb 3143{
e87f7778 3144 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
0878d0e1
PB
3145 addr += memory_region_get_ram_addr(mr);
3146
e87f7778
PB
3147 /* No early return if dirty_log_mask is or becomes 0, because
3148 * cpu_physical_memory_set_dirty_range will still call
3149 * xen_modified_memory.
3150 */
3151 if (dirty_log_mask) {
3152 dirty_log_mask =
3153 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
3154 }
3155 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
5aa1ef71 3156 assert(tcg_enabled());
e87f7778
PB
3157 tb_invalidate_phys_range(addr, addr + length);
3158 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
51d7a9eb 3159 }
e87f7778 3160 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
51d7a9eb
AP
3161}
3162
23326164 3163static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
82f2563f 3164{
e1622f4b 3165 unsigned access_size_max = mr->ops->valid.max_access_size;
23326164
RH
3166
3167 /* Regions are assumed to support 1-4 byte accesses unless
3168 otherwise specified. */
23326164
RH
3169 if (access_size_max == 0) {
3170 access_size_max = 4;
3171 }
3172
3173 /* Bound the maximum access by the alignment of the address. */
3174 if (!mr->ops->impl.unaligned) {
3175 unsigned align_size_max = addr & -addr;
3176 if (align_size_max != 0 && align_size_max < access_size_max) {
3177 access_size_max = align_size_max;
3178 }
82f2563f 3179 }
23326164
RH
3180
3181 /* Don't attempt accesses larger than the maximum. */
3182 if (l > access_size_max) {
3183 l = access_size_max;
82f2563f 3184 }
6554f5c0 3185 l = pow2floor(l);
23326164
RH
3186
3187 return l;
82f2563f
PB
3188}
3189
4840f10e 3190static bool prepare_mmio_access(MemoryRegion *mr)
125b3806 3191{
4840f10e
JK
3192 bool unlocked = !qemu_mutex_iothread_locked();
3193 bool release_lock = false;
3194
3195 if (unlocked && mr->global_locking) {
3196 qemu_mutex_lock_iothread();
3197 unlocked = false;
3198 release_lock = true;
3199 }
125b3806 3200 if (mr->flush_coalesced_mmio) {
4840f10e
JK
3201 if (unlocked) {
3202 qemu_mutex_lock_iothread();
3203 }
125b3806 3204 qemu_flush_coalesced_mmio_buffer();
4840f10e
JK
3205 if (unlocked) {
3206 qemu_mutex_unlock_iothread();
3207 }
125b3806 3208 }
4840f10e
JK
3209
3210 return release_lock;
125b3806
PB
3211}
3212
a203ac70 3213/* Called within RCU critical section. */
16620684
AK
3214static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3215 MemTxAttrs attrs,
3216 const uint8_t *buf,
3217 int len, hwaddr addr1,
3218 hwaddr l, MemoryRegion *mr)
13eb76e0 3219{
13eb76e0 3220 uint8_t *ptr;
791af8c8 3221 uint64_t val;
3b643495 3222 MemTxResult result = MEMTX_OK;
4840f10e 3223 bool release_lock = false;
3b46e624 3224
a203ac70 3225 for (;;) {
eb7eeb88
PB
3226 if (!memory_access_is_direct(mr, true)) {
3227 release_lock |= prepare_mmio_access(mr);
3228 l = memory_access_size(mr, l, addr1);
3229 /* XXX: could force current_cpu to NULL to avoid
3230 potential bugs */
6d3ede54
PM
3231 val = ldn_p(buf, l);
3232 result |= memory_region_dispatch_write(mr, addr1, val, l, attrs);
13eb76e0 3233 } else {
eb7eeb88 3234 /* RAM case */
f5aa69bd 3235 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
eb7eeb88
PB
3236 memcpy(ptr, buf, l);
3237 invalidate_and_set_dirty(mr, addr1, l);
13eb76e0 3238 }
4840f10e
JK
3239
3240 if (release_lock) {
3241 qemu_mutex_unlock_iothread();
3242 release_lock = false;
3243 }
3244
13eb76e0
FB
3245 len -= l;
3246 buf += l;
3247 addr += l;
a203ac70
PB
3248
3249 if (!len) {
3250 break;
3251 }
3252
3253 l = len;
efa99a2f 3254 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
13eb76e0 3255 }
fd8aaa76 3256
3b643495 3257 return result;
13eb76e0 3258}
8df1cd07 3259
4c6ebbb3 3260/* Called from RCU critical section. */
16620684
AK
3261static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3262 const uint8_t *buf, int len)
ac1970fb 3263{
eb7eeb88 3264 hwaddr l;
eb7eeb88
PB
3265 hwaddr addr1;
3266 MemoryRegion *mr;
3267 MemTxResult result = MEMTX_OK;
eb7eeb88 3268
4c6ebbb3 3269 l = len;
efa99a2f 3270 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
4c6ebbb3
PB
3271 result = flatview_write_continue(fv, addr, attrs, buf, len,
3272 addr1, l, mr);
a203ac70
PB
3273
3274 return result;
3275}
3276
3277/* Called within RCU critical section. */
16620684
AK
3278MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3279 MemTxAttrs attrs, uint8_t *buf,
3280 int len, hwaddr addr1, hwaddr l,
3281 MemoryRegion *mr)
a203ac70
PB
3282{
3283 uint8_t *ptr;
3284 uint64_t val;
3285 MemTxResult result = MEMTX_OK;
3286 bool release_lock = false;
eb7eeb88 3287
a203ac70 3288 for (;;) {
eb7eeb88
PB
3289 if (!memory_access_is_direct(mr, false)) {
3290 /* I/O case */
3291 release_lock |= prepare_mmio_access(mr);
3292 l = memory_access_size(mr, l, addr1);
6d3ede54
PM
3293 result |= memory_region_dispatch_read(mr, addr1, &val, l, attrs);
3294 stn_p(buf, l, val);
eb7eeb88
PB
3295 } else {
3296 /* RAM case */
f5aa69bd 3297 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
eb7eeb88
PB
3298 memcpy(buf, ptr, l);
3299 }
3300
3301 if (release_lock) {
3302 qemu_mutex_unlock_iothread();
3303 release_lock = false;
3304 }
3305
3306 len -= l;
3307 buf += l;
3308 addr += l;
a203ac70
PB
3309
3310 if (!len) {
3311 break;
3312 }
3313
3314 l = len;
efa99a2f 3315 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
a203ac70
PB
3316 }
3317
3318 return result;
3319}
3320
b2a44fca
PB
3321/* Called from RCU critical section. */
3322static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
3323 MemTxAttrs attrs, uint8_t *buf, int len)
a203ac70
PB
3324{
3325 hwaddr l;
3326 hwaddr addr1;
3327 MemoryRegion *mr;
eb7eeb88 3328
b2a44fca 3329 l = len;
efa99a2f 3330 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
b2a44fca
PB
3331 return flatview_read_continue(fv, addr, attrs, buf, len,
3332 addr1, l, mr);
ac1970fb
AK
3333}
3334
b2a44fca
PB
3335MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
3336 MemTxAttrs attrs, uint8_t *buf, int len)
3337{
3338 MemTxResult result = MEMTX_OK;
3339 FlatView *fv;
3340
3341 if (len > 0) {
3342 rcu_read_lock();
3343 fv = address_space_to_flatview(as);
3344 result = flatview_read(fv, addr, attrs, buf, len);
3345 rcu_read_unlock();
3346 }
3347
3348 return result;
3349}
3350
4c6ebbb3
PB
3351MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3352 MemTxAttrs attrs,
3353 const uint8_t *buf, int len)
3354{
3355 MemTxResult result = MEMTX_OK;
3356 FlatView *fv;
3357
3358 if (len > 0) {
3359 rcu_read_lock();
3360 fv = address_space_to_flatview(as);
3361 result = flatview_write(fv, addr, attrs, buf, len);
3362 rcu_read_unlock();
3363 }
3364
3365 return result;
3366}
3367
db84fd97
PB
3368MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
3369 uint8_t *buf, int len, bool is_write)
3370{
3371 if (is_write) {
3372 return address_space_write(as, addr, attrs, buf, len);
3373 } else {
3374 return address_space_read_full(as, addr, attrs, buf, len);
3375 }
3376}
3377
a8170e5e 3378void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
ac1970fb
AK
3379 int len, int is_write)
3380{
5c9eb028
PM
3381 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3382 buf, len, is_write);
ac1970fb
AK
3383}
3384
582b55a9
AG
3385enum write_rom_type {
3386 WRITE_DATA,
3387 FLUSH_CACHE,
3388};
3389
2a221651 3390static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
582b55a9 3391 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
d0ecd2aa 3392{
149f54b5 3393 hwaddr l;
d0ecd2aa 3394 uint8_t *ptr;
149f54b5 3395 hwaddr addr1;
5c8a00ce 3396 MemoryRegion *mr;
3b46e624 3397
41063e1e 3398 rcu_read_lock();
d0ecd2aa 3399 while (len > 0) {
149f54b5 3400 l = len;
bc6b1cec
PM
3401 mr = address_space_translate(as, addr, &addr1, &l, true,
3402 MEMTXATTRS_UNSPECIFIED);
3b46e624 3403
5c8a00ce
PB
3404 if (!(memory_region_is_ram(mr) ||
3405 memory_region_is_romd(mr))) {
b242e0e0 3406 l = memory_access_size(mr, l, addr1);
d0ecd2aa 3407 } else {
d0ecd2aa 3408 /* ROM/RAM case */
0878d0e1 3409 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
582b55a9
AG
3410 switch (type) {
3411 case WRITE_DATA:
3412 memcpy(ptr, buf, l);
845b6214 3413 invalidate_and_set_dirty(mr, addr1, l);
582b55a9
AG
3414 break;
3415 case FLUSH_CACHE:
3416 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3417 break;
3418 }
d0ecd2aa
FB
3419 }
3420 len -= l;
3421 buf += l;
3422 addr += l;
3423 }
41063e1e 3424 rcu_read_unlock();
d0ecd2aa
FB
3425}
3426
582b55a9 3427/* used for ROM loading : can write in RAM and ROM */
2a221651 3428void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
582b55a9
AG
3429 const uint8_t *buf, int len)
3430{
2a221651 3431 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
582b55a9
AG
3432}
3433
3434void cpu_flush_icache_range(hwaddr start, int len)
3435{
3436 /*
3437 * This function should do the same thing as an icache flush that was
3438 * triggered from within the guest. For TCG we are always cache coherent,
3439 * so there is no need to flush anything. For KVM / Xen we need to flush
3440 * the host's instruction cache at least.
3441 */
3442 if (tcg_enabled()) {
3443 return;
3444 }
3445
2a221651
EI
3446 cpu_physical_memory_write_rom_internal(&address_space_memory,
3447 start, NULL, len, FLUSH_CACHE);
582b55a9
AG
3448}
3449
6d16c2f8 3450typedef struct {
d3e71559 3451 MemoryRegion *mr;
6d16c2f8 3452 void *buffer;
a8170e5e
AK
3453 hwaddr addr;
3454 hwaddr len;
c2cba0ff 3455 bool in_use;
6d16c2f8
AL
3456} BounceBuffer;
3457
3458static BounceBuffer bounce;
3459
ba223c29 3460typedef struct MapClient {
e95205e1 3461 QEMUBH *bh;
72cf2d4f 3462 QLIST_ENTRY(MapClient) link;
ba223c29
AL
3463} MapClient;
3464
38e047b5 3465QemuMutex map_client_list_lock;
72cf2d4f
BS
3466static QLIST_HEAD(map_client_list, MapClient) map_client_list
3467 = QLIST_HEAD_INITIALIZER(map_client_list);
ba223c29 3468
e95205e1
FZ
3469static void cpu_unregister_map_client_do(MapClient *client)
3470{
3471 QLIST_REMOVE(client, link);
3472 g_free(client);
3473}
3474
33b6c2ed
FZ
3475static void cpu_notify_map_clients_locked(void)
3476{
3477 MapClient *client;
3478
3479 while (!QLIST_EMPTY(&map_client_list)) {
3480 client = QLIST_FIRST(&map_client_list);
e95205e1
FZ
3481 qemu_bh_schedule(client->bh);
3482 cpu_unregister_map_client_do(client);
33b6c2ed
FZ
3483 }
3484}
3485
e95205e1 3486void cpu_register_map_client(QEMUBH *bh)
ba223c29 3487{
7267c094 3488 MapClient *client = g_malloc(sizeof(*client));
ba223c29 3489
38e047b5 3490 qemu_mutex_lock(&map_client_list_lock);
e95205e1 3491 client->bh = bh;
72cf2d4f 3492 QLIST_INSERT_HEAD(&map_client_list, client, link);
33b6c2ed
FZ
3493 if (!atomic_read(&bounce.in_use)) {
3494 cpu_notify_map_clients_locked();
3495 }
38e047b5 3496 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3497}
3498
38e047b5 3499void cpu_exec_init_all(void)
ba223c29 3500{
38e047b5 3501 qemu_mutex_init(&ram_list.mutex);
20bccb82
PM
3502 /* The data structures we set up here depend on knowing the page size,
3503 * so no more changes can be made after this point.
3504 * In an ideal world, nothing we did before we had finished the
3505 * machine setup would care about the target page size, and we could
3506 * do this much later, rather than requiring board models to state
3507 * up front what their requirements are.
3508 */
3509 finalize_target_page_bits();
38e047b5 3510 io_mem_init();
680a4783 3511 memory_map_init();
38e047b5 3512 qemu_mutex_init(&map_client_list_lock);
ba223c29
AL
3513}
3514
e95205e1 3515void cpu_unregister_map_client(QEMUBH *bh)
ba223c29
AL
3516{
3517 MapClient *client;
3518
e95205e1
FZ
3519 qemu_mutex_lock(&map_client_list_lock);
3520 QLIST_FOREACH(client, &map_client_list, link) {
3521 if (client->bh == bh) {
3522 cpu_unregister_map_client_do(client);
3523 break;
3524 }
ba223c29 3525 }
e95205e1 3526 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3527}
3528
3529static void cpu_notify_map_clients(void)
3530{
38e047b5 3531 qemu_mutex_lock(&map_client_list_lock);
33b6c2ed 3532 cpu_notify_map_clients_locked();
38e047b5 3533 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3534}
3535
16620684 3536static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
eace72b7 3537 bool is_write, MemTxAttrs attrs)
51644ab7 3538{
5c8a00ce 3539 MemoryRegion *mr;
51644ab7
PB
3540 hwaddr l, xlat;
3541
3542 while (len > 0) {
3543 l = len;
efa99a2f 3544 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
5c8a00ce
PB
3545 if (!memory_access_is_direct(mr, is_write)) {
3546 l = memory_access_size(mr, l, addr);
eace72b7 3547 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
51644ab7
PB
3548 return false;
3549 }
3550 }
3551
3552 len -= l;
3553 addr += l;
3554 }
3555 return true;
3556}
3557
16620684 3558bool address_space_access_valid(AddressSpace *as, hwaddr addr,
fddffa42
PM
3559 int len, bool is_write,
3560 MemTxAttrs attrs)
16620684 3561{
11e732a5
PB
3562 FlatView *fv;
3563 bool result;
3564
3565 rcu_read_lock();
3566 fv = address_space_to_flatview(as);
eace72b7 3567 result = flatview_access_valid(fv, addr, len, is_write, attrs);
11e732a5
PB
3568 rcu_read_unlock();
3569 return result;
16620684
AK
3570}
3571
715c31ec 3572static hwaddr
16620684 3573flatview_extend_translation(FlatView *fv, hwaddr addr,
53d0790d
PM
3574 hwaddr target_len,
3575 MemoryRegion *mr, hwaddr base, hwaddr len,
3576 bool is_write, MemTxAttrs attrs)
715c31ec
PB
3577{
3578 hwaddr done = 0;
3579 hwaddr xlat;
3580 MemoryRegion *this_mr;
3581
3582 for (;;) {
3583 target_len -= len;
3584 addr += len;
3585 done += len;
3586 if (target_len == 0) {
3587 return done;
3588 }
3589
3590 len = target_len;
16620684 3591 this_mr = flatview_translate(fv, addr, &xlat,
efa99a2f 3592 &len, is_write, attrs);
715c31ec
PB
3593 if (this_mr != mr || xlat != base + done) {
3594 return done;
3595 }
3596 }
3597}
3598
6d16c2f8
AL
3599/* Map a physical memory region into a host virtual address.
3600 * May map a subset of the requested range, given by and returned in *plen.
3601 * May return NULL if resources needed to perform the mapping are exhausted.
3602 * Use only for reads OR writes - not for read-modify-write operations.
ba223c29
AL
3603 * Use cpu_register_map_client() to know when retrying the map operation is
3604 * likely to succeed.
6d16c2f8 3605 */
ac1970fb 3606void *address_space_map(AddressSpace *as,
a8170e5e
AK
3607 hwaddr addr,
3608 hwaddr *plen,
f26404fb
PM
3609 bool is_write,
3610 MemTxAttrs attrs)
6d16c2f8 3611{
a8170e5e 3612 hwaddr len = *plen;
715c31ec
PB
3613 hwaddr l, xlat;
3614 MemoryRegion *mr;
e81bcda5 3615 void *ptr;
ad0c60fa 3616 FlatView *fv;
6d16c2f8 3617
e3127ae0
PB
3618 if (len == 0) {
3619 return NULL;
3620 }
38bee5dc 3621
e3127ae0 3622 l = len;
41063e1e 3623 rcu_read_lock();
ad0c60fa 3624 fv = address_space_to_flatview(as);
efa99a2f 3625 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
41063e1e 3626
e3127ae0 3627 if (!memory_access_is_direct(mr, is_write)) {
c2cba0ff 3628 if (atomic_xchg(&bounce.in_use, true)) {
41063e1e 3629 rcu_read_unlock();
e3127ae0 3630 return NULL;
6d16c2f8 3631 }
e85d9db5
KW
3632 /* Avoid unbounded allocations */
3633 l = MIN(l, TARGET_PAGE_SIZE);
3634 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
e3127ae0
PB
3635 bounce.addr = addr;
3636 bounce.len = l;
d3e71559
PB
3637
3638 memory_region_ref(mr);
3639 bounce.mr = mr;
e3127ae0 3640 if (!is_write) {
16620684 3641 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
5c9eb028 3642 bounce.buffer, l);
8ab934f9 3643 }
6d16c2f8 3644
41063e1e 3645 rcu_read_unlock();
e3127ae0
PB
3646 *plen = l;
3647 return bounce.buffer;
3648 }
3649
e3127ae0 3650
d3e71559 3651 memory_region_ref(mr);
16620684 3652 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
53d0790d 3653 l, is_write, attrs);
f5aa69bd 3654 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
e81bcda5
PB
3655 rcu_read_unlock();
3656
3657 return ptr;
6d16c2f8
AL
3658}
3659
ac1970fb 3660/* Unmaps a memory region previously mapped by address_space_map().
6d16c2f8
AL
3661 * Will also mark the memory as dirty if is_write == 1. access_len gives
3662 * the amount of memory that was actually read or written by the caller.
3663 */
a8170e5e
AK
3664void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3665 int is_write, hwaddr access_len)
6d16c2f8
AL
3666{
3667 if (buffer != bounce.buffer) {
d3e71559
PB
3668 MemoryRegion *mr;
3669 ram_addr_t addr1;
3670
07bdaa41 3671 mr = memory_region_from_host(buffer, &addr1);
d3e71559 3672 assert(mr != NULL);
6d16c2f8 3673 if (is_write) {
845b6214 3674 invalidate_and_set_dirty(mr, addr1, access_len);
6d16c2f8 3675 }
868bb33f 3676 if (xen_enabled()) {
e41d7c69 3677 xen_invalidate_map_cache_entry(buffer);
050a0ddf 3678 }
d3e71559 3679 memory_region_unref(mr);
6d16c2f8
AL
3680 return;
3681 }
3682 if (is_write) {
5c9eb028
PM
3683 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3684 bounce.buffer, access_len);
6d16c2f8 3685 }
f8a83245 3686 qemu_vfree(bounce.buffer);
6d16c2f8 3687 bounce.buffer = NULL;
d3e71559 3688 memory_region_unref(bounce.mr);
c2cba0ff 3689 atomic_mb_set(&bounce.in_use, false);
ba223c29 3690 cpu_notify_map_clients();
6d16c2f8 3691}
d0ecd2aa 3692
a8170e5e
AK
3693void *cpu_physical_memory_map(hwaddr addr,
3694 hwaddr *plen,
ac1970fb
AK
3695 int is_write)
3696{
f26404fb
PM
3697 return address_space_map(&address_space_memory, addr, plen, is_write,
3698 MEMTXATTRS_UNSPECIFIED);
ac1970fb
AK
3699}
3700
a8170e5e
AK
3701void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3702 int is_write, hwaddr access_len)
ac1970fb
AK
3703{
3704 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3705}
3706
0ce265ff
PB
3707#define ARG1_DECL AddressSpace *as
3708#define ARG1 as
3709#define SUFFIX
3710#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
0ce265ff
PB
3711#define RCU_READ_LOCK(...) rcu_read_lock()
3712#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3713#include "memory_ldst.inc.c"
1e78bcc1 3714
1f4e496e
PB
3715int64_t address_space_cache_init(MemoryRegionCache *cache,
3716 AddressSpace *as,
3717 hwaddr addr,
3718 hwaddr len,
3719 bool is_write)
3720{
48564041
PB
3721 AddressSpaceDispatch *d;
3722 hwaddr l;
3723 MemoryRegion *mr;
3724
3725 assert(len > 0);
3726
3727 l = len;
3728 cache->fv = address_space_get_flatview(as);
3729 d = flatview_to_dispatch(cache->fv);
3730 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3731
3732 mr = cache->mrs.mr;
3733 memory_region_ref(mr);
3734 if (memory_access_is_direct(mr, is_write)) {
53d0790d
PM
3735 /* We don't care about the memory attributes here as we're only
3736 * doing this if we found actual RAM, which behaves the same
3737 * regardless of attributes; so UNSPECIFIED is fine.
3738 */
48564041 3739 l = flatview_extend_translation(cache->fv, addr, len, mr,
53d0790d
PM
3740 cache->xlat, l, is_write,
3741 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3742 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3743 } else {
3744 cache->ptr = NULL;
3745 }
3746
3747 cache->len = l;
3748 cache->is_write = is_write;
3749 return l;
1f4e496e
PB
3750}
3751
3752void address_space_cache_invalidate(MemoryRegionCache *cache,
3753 hwaddr addr,
3754 hwaddr access_len)
3755{
48564041
PB
3756 assert(cache->is_write);
3757 if (likely(cache->ptr)) {
3758 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3759 }
1f4e496e
PB
3760}
3761
3762void address_space_cache_destroy(MemoryRegionCache *cache)
3763{
48564041
PB
3764 if (!cache->mrs.mr) {
3765 return;
3766 }
3767
3768 if (xen_enabled()) {
3769 xen_invalidate_map_cache_entry(cache->ptr);
3770 }
3771 memory_region_unref(cache->mrs.mr);
3772 flatview_unref(cache->fv);
3773 cache->mrs.mr = NULL;
3774 cache->fv = NULL;
3775}
3776
3777/* Called from RCU critical section. This function has the same
3778 * semantics as address_space_translate, but it only works on a
3779 * predefined range of a MemoryRegion that was mapped with
3780 * address_space_cache_init.
3781 */
3782static inline MemoryRegion *address_space_translate_cached(
3783 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
bc6b1cec 3784 hwaddr *plen, bool is_write, MemTxAttrs attrs)
48564041
PB
3785{
3786 MemoryRegionSection section;
3787 MemoryRegion *mr;
3788 IOMMUMemoryRegion *iommu_mr;
3789 AddressSpace *target_as;
3790
3791 assert(!cache->ptr);
3792 *xlat = addr + cache->xlat;
3793
3794 mr = cache->mrs.mr;
3795 iommu_mr = memory_region_get_iommu(mr);
3796 if (!iommu_mr) {
3797 /* MMIO region. */
3798 return mr;
3799 }
3800
3801 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3802 NULL, is_write, true,
2f7b009c 3803 &target_as, attrs);
48564041
PB
3804 return section.mr;
3805}
3806
3807/* Called from RCU critical section. address_space_read_cached uses this
3808 * out of line function when the target is an MMIO or IOMMU region.
3809 */
3810void
3811address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3812 void *buf, int len)
3813{
3814 hwaddr addr1, l;
3815 MemoryRegion *mr;
3816
3817 l = len;
bc6b1cec
PM
3818 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3819 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3820 flatview_read_continue(cache->fv,
3821 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3822 addr1, l, mr);
3823}
3824
3825/* Called from RCU critical section. address_space_write_cached uses this
3826 * out of line function when the target is an MMIO or IOMMU region.
3827 */
3828void
3829address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
3830 const void *buf, int len)
3831{
3832 hwaddr addr1, l;
3833 MemoryRegion *mr;
3834
3835 l = len;
bc6b1cec
PM
3836 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3837 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3838 flatview_write_continue(cache->fv,
3839 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3840 addr1, l, mr);
1f4e496e
PB
3841}
3842
3843#define ARG1_DECL MemoryRegionCache *cache
3844#define ARG1 cache
48564041
PB
3845#define SUFFIX _cached_slow
3846#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
48564041
PB
3847#define RCU_READ_LOCK() ((void)0)
3848#define RCU_READ_UNLOCK() ((void)0)
1f4e496e
PB
3849#include "memory_ldst.inc.c"
3850
5e2972fd 3851/* virtual memory access for debug (includes writing to ROM) */
f17ec444 3852int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
b448f2f3 3853 uint8_t *buf, int len, int is_write)
13eb76e0
FB
3854{
3855 int l;
a8170e5e 3856 hwaddr phys_addr;
9b3c35e0 3857 target_ulong page;
13eb76e0 3858
79ca7a1b 3859 cpu_synchronize_state(cpu);
13eb76e0 3860 while (len > 0) {
5232e4c7
PM
3861 int asidx;
3862 MemTxAttrs attrs;
3863
13eb76e0 3864 page = addr & TARGET_PAGE_MASK;
5232e4c7
PM
3865 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3866 asidx = cpu_asidx_from_attrs(cpu, attrs);
13eb76e0
FB
3867 /* if no physical page mapped, return an error */
3868 if (phys_addr == -1)
3869 return -1;
3870 l = (page + TARGET_PAGE_SIZE) - addr;
3871 if (l > len)
3872 l = len;
5e2972fd 3873 phys_addr += (addr & ~TARGET_PAGE_MASK);
2e38847b 3874 if (is_write) {
5232e4c7
PM
3875 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3876 phys_addr, buf, l);
2e38847b 3877 } else {
5232e4c7
PM
3878 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3879 MEMTXATTRS_UNSPECIFIED,
5c9eb028 3880 buf, l, 0);
2e38847b 3881 }
13eb76e0
FB
3882 len -= l;
3883 buf += l;
3884 addr += l;
3885 }
3886 return 0;
3887}
038629a6
DDAG
3888
3889/*
3890 * Allows code that needs to deal with migration bitmaps etc to still be built
3891 * target independent.
3892 */
20afaed9 3893size_t qemu_target_page_size(void)
038629a6 3894{
20afaed9 3895 return TARGET_PAGE_SIZE;
038629a6
DDAG
3896}
3897
46d702b1
JQ
3898int qemu_target_page_bits(void)
3899{
3900 return TARGET_PAGE_BITS;
3901}
3902
3903int qemu_target_page_bits_min(void)
3904{
3905 return TARGET_PAGE_BITS_MIN;
3906}
a68fe89c 3907#endif
13eb76e0 3908
8e4a424b
BS
3909/*
3910 * A helper function for the _utterly broken_ virtio device model to find out if
3911 * it's running on a big endian machine. Don't do this at home kids!
3912 */
98ed8ecf
GK
3913bool target_words_bigendian(void);
3914bool target_words_bigendian(void)
8e4a424b
BS
3915{
3916#if defined(TARGET_WORDS_BIGENDIAN)
3917 return true;
3918#else
3919 return false;
3920#endif
3921}
3922
76f35538 3923#ifndef CONFIG_USER_ONLY
a8170e5e 3924bool cpu_physical_memory_is_io(hwaddr phys_addr)
76f35538 3925{
5c8a00ce 3926 MemoryRegion*mr;
149f54b5 3927 hwaddr l = 1;
41063e1e 3928 bool res;
76f35538 3929
41063e1e 3930 rcu_read_lock();
5c8a00ce 3931 mr = address_space_translate(&address_space_memory,
bc6b1cec
PM
3932 phys_addr, &phys_addr, &l, false,
3933 MEMTXATTRS_UNSPECIFIED);
76f35538 3934
41063e1e
PB
3935 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3936 rcu_read_unlock();
3937 return res;
76f35538 3938}
bd2fa51f 3939
e3807054 3940int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
bd2fa51f
MH
3941{
3942 RAMBlock *block;
e3807054 3943 int ret = 0;
bd2fa51f 3944
0dc3f44a 3945 rcu_read_lock();
99e15582 3946 RAMBLOCK_FOREACH(block) {
e3807054
DDAG
3947 ret = func(block->idstr, block->host, block->offset,
3948 block->used_length, opaque);
3949 if (ret) {
3950 break;
3951 }
bd2fa51f 3952 }
0dc3f44a 3953 rcu_read_unlock();
e3807054 3954 return ret;
bd2fa51f 3955}
d3a5038c 3956
b895de50
CLG
3957int qemu_ram_foreach_migratable_block(RAMBlockIterFunc func, void *opaque)
3958{
3959 RAMBlock *block;
3960 int ret = 0;
3961
3962 rcu_read_lock();
3963 RAMBLOCK_FOREACH(block) {
3964 if (!qemu_ram_is_migratable(block)) {
3965 continue;
3966 }
3967 ret = func(block->idstr, block->host, block->offset,
3968 block->used_length, opaque);
3969 if (ret) {
3970 break;
3971 }
3972 }
3973 rcu_read_unlock();
3974 return ret;
3975}
3976
d3a5038c
DDAG
3977/*
3978 * Unmap pages of memory from start to start+length such that
3979 * they a) read as 0, b) Trigger whatever fault mechanism
3980 * the OS provides for postcopy.
3981 * The pages must be unmapped by the end of the function.
3982 * Returns: 0 on success, none-0 on failure
3983 *
3984 */
3985int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3986{
3987 int ret = -1;
3988
3989 uint8_t *host_startaddr = rb->host + start;
3990
3991 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3992 error_report("ram_block_discard_range: Unaligned start address: %p",
3993 host_startaddr);
3994 goto err;
3995 }
3996
3997 if ((start + length) <= rb->used_length) {
db144f70 3998 bool need_madvise, need_fallocate;
d3a5038c
DDAG
3999 uint8_t *host_endaddr = host_startaddr + length;
4000 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4001 error_report("ram_block_discard_range: Unaligned end address: %p",
4002 host_endaddr);
4003 goto err;
4004 }
4005
4006 errno = ENOTSUP; /* If we are missing MADVISE etc */
4007
db144f70
DDAG
4008 /* The logic here is messy;
4009 * madvise DONTNEED fails for hugepages
4010 * fallocate works on hugepages and shmem
4011 */
4012 need_madvise = (rb->page_size == qemu_host_page_size);
4013 need_fallocate = rb->fd != -1;
4014 if (need_fallocate) {
4015 /* For a file, this causes the area of the file to be zero'd
4016 * if read, and for hugetlbfs also causes it to be unmapped
4017 * so a userfault will trigger.
e2fa71f5
DDAG
4018 */
4019#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4020 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4021 start, length);
db144f70
DDAG
4022 if (ret) {
4023 ret = -errno;
4024 error_report("ram_block_discard_range: Failed to fallocate "
4025 "%s:%" PRIx64 " +%zx (%d)",
4026 rb->idstr, start, length, ret);
4027 goto err;
4028 }
4029#else
4030 ret = -ENOSYS;
4031 error_report("ram_block_discard_range: fallocate not available/file"
4032 "%s:%" PRIx64 " +%zx (%d)",
4033 rb->idstr, start, length, ret);
4034 goto err;
e2fa71f5
DDAG
4035#endif
4036 }
db144f70
DDAG
4037 if (need_madvise) {
4038 /* For normal RAM this causes it to be unmapped,
4039 * for shared memory it causes the local mapping to disappear
4040 * and to fall back on the file contents (which we just
4041 * fallocate'd away).
4042 */
4043#if defined(CONFIG_MADVISE)
4044 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4045 if (ret) {
4046 ret = -errno;
4047 error_report("ram_block_discard_range: Failed to discard range "
4048 "%s:%" PRIx64 " +%zx (%d)",
4049 rb->idstr, start, length, ret);
4050 goto err;
4051 }
4052#else
4053 ret = -ENOSYS;
4054 error_report("ram_block_discard_range: MADVISE not available"
d3a5038c
DDAG
4055 "%s:%" PRIx64 " +%zx (%d)",
4056 rb->idstr, start, length, ret);
db144f70
DDAG
4057 goto err;
4058#endif
d3a5038c 4059 }
db144f70
DDAG
4060 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4061 need_madvise, need_fallocate, ret);
d3a5038c
DDAG
4062 } else {
4063 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4064 "/%zx/" RAM_ADDR_FMT")",
4065 rb->idstr, start, length, rb->used_length);
4066 }
4067
4068err:
4069 return ret;
4070}
4071
a4de8552
JH
4072bool ramblock_is_pmem(RAMBlock *rb)
4073{
4074 return rb->flags & RAM_PMEM;
4075}
4076
ec3f8c99 4077#endif
a0be0c58
YZ
4078
4079void page_size_init(void)
4080{
4081 /* NOTE: we can always suppose that qemu_host_page_size >=
4082 TARGET_PAGE_SIZE */
a0be0c58
YZ
4083 if (qemu_host_page_size == 0) {
4084 qemu_host_page_size = qemu_real_host_page_size;
4085 }
4086 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4087 qemu_host_page_size = TARGET_PAGE_SIZE;
4088 }
4089 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4090}
5e8fd947
AK
4091
4092#if !defined(CONFIG_USER_ONLY)
4093
4094static void mtree_print_phys_entries(fprintf_function mon, void *f,
4095 int start, int end, int skip, int ptr)
4096{
4097 if (start == end - 1) {
4098 mon(f, "\t%3d ", start);
4099 } else {
4100 mon(f, "\t%3d..%-3d ", start, end - 1);
4101 }
4102 mon(f, " skip=%d ", skip);
4103 if (ptr == PHYS_MAP_NODE_NIL) {
4104 mon(f, " ptr=NIL");
4105 } else if (!skip) {
4106 mon(f, " ptr=#%d", ptr);
4107 } else {
4108 mon(f, " ptr=[%d]", ptr);
4109 }
4110 mon(f, "\n");
4111}
4112
4113#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4114 int128_sub((size), int128_one())) : 0)
4115
4116void mtree_print_dispatch(fprintf_function mon, void *f,
4117 AddressSpaceDispatch *d, MemoryRegion *root)
4118{
4119 int i;
4120
4121 mon(f, " Dispatch\n");
4122 mon(f, " Physical sections\n");
4123
4124 for (i = 0; i < d->map.sections_nb; ++i) {
4125 MemoryRegionSection *s = d->map.sections + i;
4126 const char *names[] = { " [unassigned]", " [not dirty]",
4127 " [ROM]", " [watch]" };
4128
4129 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
4130 i,
4131 s->offset_within_address_space,
4132 s->offset_within_address_space + MR_SIZE(s->mr->size),
4133 s->mr->name ? s->mr->name : "(noname)",
4134 i < ARRAY_SIZE(names) ? names[i] : "",
4135 s->mr == root ? " [ROOT]" : "",
4136 s == d->mru_section ? " [MRU]" : "",
4137 s->mr->is_iommu ? " [iommu]" : "");
4138
4139 if (s->mr->alias) {
4140 mon(f, " alias=%s", s->mr->alias->name ?
4141 s->mr->alias->name : "noname");
4142 }
4143 mon(f, "\n");
4144 }
4145
4146 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
4147 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4148 for (i = 0; i < d->map.nodes_nb; ++i) {
4149 int j, jprev;
4150 PhysPageEntry prev;
4151 Node *n = d->map.nodes + i;
4152
4153 mon(f, " [%d]\n", i);
4154
4155 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4156 PhysPageEntry *pe = *n + j;
4157
4158 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4159 continue;
4160 }
4161
4162 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4163
4164 jprev = j;
4165 prev = *pe;
4166 }
4167
4168 if (jprev != ARRAY_SIZE(*n)) {
4169 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
4170 }
4171 }
4172}
4173
4174#endif