]> git.proxmox.com Git - mirror_qemu.git/blame - exec.c
exec.c: replace hwaddr with uint64_t for better understanding
[mirror_qemu.git] / exec.c
CommitLineData
54936004 1/*
5b6dd868 2 * Virtual page mapping
5fafdf24 3 *
54936004
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
54936004 18 */
14a48c1d 19
7b31bbc2 20#include "qemu/osdep.h"
a8d25326 21#include "qemu-common.h"
da34e65c 22#include "qapi/error.h"
54936004 23
f348b6d1 24#include "qemu/cutils.h"
6180a181 25#include "cpu.h"
63c91552 26#include "exec/exec-all.h"
51180423 27#include "exec/target_page.h"
b67d9a52 28#include "tcg.h"
741da0d3 29#include "hw/qdev-core.h"
c7e002c5 30#include "hw/qdev-properties.h"
4485bd26 31#if !defined(CONFIG_USER_ONLY)
47c8ca53 32#include "hw/boards.h"
33c11879 33#include "hw/xen/xen.h"
4485bd26 34#endif
9c17d615 35#include "sysemu/kvm.h"
2ff3de68 36#include "sysemu/sysemu.h"
14a48c1d 37#include "sysemu/tcg.h"
1de7afc9
PB
38#include "qemu/timer.h"
39#include "qemu/config-file.h"
75a34036 40#include "qemu/error-report.h"
b6b71cb5 41#include "qemu/qemu-print.h"
53a5960a 42#if defined(CONFIG_USER_ONLY)
a9c94277 43#include "qemu.h"
432d268c 44#else /* !CONFIG_USER_ONLY */
741da0d3 45#include "exec/memory.h"
df43d49c 46#include "exec/ioport.h"
741da0d3 47#include "sysemu/dma.h"
b58c5c2d 48#include "sysemu/hostmem.h"
79ca7a1b 49#include "sysemu/hw_accel.h"
741da0d3 50#include "exec/address-spaces.h"
9c17d615 51#include "sysemu/xen-mapcache.h"
0ab8ed18 52#include "trace-root.h"
d3a5038c 53
e2fa71f5 54#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
e2fa71f5
DDAG
55#include <linux/falloc.h>
56#endif
57
53a5960a 58#endif
0dc3f44a 59#include "qemu/rcu_queue.h"
4840f10e 60#include "qemu/main-loop.h"
5b6dd868 61#include "translate-all.h"
7615936e 62#include "sysemu/replay.h"
0cac1b66 63
022c62cb 64#include "exec/memory-internal.h"
220c3ebd 65#include "exec/ram_addr.h"
508127e2 66#include "exec/log.h"
67d95c15 67
9dfeca7c
BR
68#include "migration/vmstate.h"
69
b35ba30f 70#include "qemu/range.h"
794e8f30
MT
71#ifndef _WIN32
72#include "qemu/mmap-alloc.h"
73#endif
b35ba30f 74
be9b23c4
PX
75#include "monitor/monitor.h"
76
db7b5426 77//#define DEBUG_SUBPAGE
1196be37 78
e2eef170 79#if !defined(CONFIG_USER_ONLY)
0dc3f44a
MD
80/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
81 * are protected by the ramlist lock.
82 */
0d53d9fe 83RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
62152b8a
AK
84
85static MemoryRegion *system_memory;
309cb471 86static MemoryRegion *system_io;
62152b8a 87
f6790af6
AK
88AddressSpace address_space_io;
89AddressSpace address_space_memory;
2673a5da 90
0844e007 91MemoryRegion io_mem_rom, io_mem_notdirty;
acc9d80b 92static MemoryRegion io_mem_unassigned;
e2eef170 93#endif
9fa3e853 94
20bccb82
PM
95#ifdef TARGET_PAGE_BITS_VARY
96int target_page_bits;
97bool target_page_bits_decided;
98#endif
99
f481ee2d
PB
100CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
101
6a00d601
FB
102/* current CPU in the current thread. It is only valid inside
103 cpu_exec() */
f240eb6f 104__thread CPUState *current_cpu;
2e70f6ef 105/* 0 = Do not count executed instructions.
bf20dc07 106 1 = Precise instruction counting.
2e70f6ef 107 2 = Adaptive rate instruction counting. */
5708fc66 108int use_icount;
6a00d601 109
a0be0c58
YZ
110uintptr_t qemu_host_page_size;
111intptr_t qemu_host_page_mask;
a0be0c58 112
20bccb82
PM
113bool set_preferred_target_page_bits(int bits)
114{
115 /* The target page size is the lowest common denominator for all
116 * the CPUs in the system, so we can only make it smaller, never
117 * larger. And we can't make it smaller once we've committed to
118 * a particular size.
119 */
120#ifdef TARGET_PAGE_BITS_VARY
121 assert(bits >= TARGET_PAGE_BITS_MIN);
122 if (target_page_bits == 0 || target_page_bits > bits) {
123 if (target_page_bits_decided) {
124 return false;
125 }
126 target_page_bits = bits;
127 }
128#endif
129 return true;
130}
131
e2eef170 132#if !defined(CONFIG_USER_ONLY)
4346ae3e 133
20bccb82
PM
134static void finalize_target_page_bits(void)
135{
136#ifdef TARGET_PAGE_BITS_VARY
137 if (target_page_bits == 0) {
138 target_page_bits = TARGET_PAGE_BITS_MIN;
139 }
140 target_page_bits_decided = true;
141#endif
142}
143
1db8abb1
PB
144typedef struct PhysPageEntry PhysPageEntry;
145
146struct PhysPageEntry {
9736e55b 147 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
8b795765 148 uint32_t skip : 6;
9736e55b 149 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
8b795765 150 uint32_t ptr : 26;
1db8abb1
PB
151};
152
8b795765
MT
153#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
154
03f49957 155/* Size of the L2 (and L3, etc) page tables. */
57271d63 156#define ADDR_SPACE_BITS 64
03f49957 157
026736ce 158#define P_L2_BITS 9
03f49957
PB
159#define P_L2_SIZE (1 << P_L2_BITS)
160
161#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
162
163typedef PhysPageEntry Node[P_L2_SIZE];
0475d94f 164
53cb28cb 165typedef struct PhysPageMap {
79e2b9ae
PB
166 struct rcu_head rcu;
167
53cb28cb
MA
168 unsigned sections_nb;
169 unsigned sections_nb_alloc;
170 unsigned nodes_nb;
171 unsigned nodes_nb_alloc;
172 Node *nodes;
173 MemoryRegionSection *sections;
174} PhysPageMap;
175
1db8abb1 176struct AddressSpaceDispatch {
729633c2 177 MemoryRegionSection *mru_section;
1db8abb1
PB
178 /* This is a multi-level map on the physical address space.
179 * The bottom level has pointers to MemoryRegionSections.
180 */
181 PhysPageEntry phys_map;
53cb28cb 182 PhysPageMap map;
1db8abb1
PB
183};
184
90260c6c
JK
185#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
186typedef struct subpage_t {
187 MemoryRegion iomem;
16620684 188 FlatView *fv;
90260c6c 189 hwaddr base;
2615fabd 190 uint16_t sub_section[];
90260c6c
JK
191} subpage_t;
192
b41aac4f
LPF
193#define PHYS_SECTION_UNASSIGNED 0
194#define PHYS_SECTION_NOTDIRTY 1
195#define PHYS_SECTION_ROM 2
5312bd8b 196
e2eef170 197static void io_mem_init(void);
62152b8a 198static void memory_map_init(void);
9458a9a1 199static void tcg_log_global_after_sync(MemoryListener *listener);
09daed84 200static void tcg_commit(MemoryListener *listener);
e2eef170 201
32857f4d
PM
202/**
203 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
204 * @cpu: the CPU whose AddressSpace this is
205 * @as: the AddressSpace itself
206 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
207 * @tcg_as_listener: listener for tracking changes to the AddressSpace
208 */
209struct CPUAddressSpace {
210 CPUState *cpu;
211 AddressSpace *as;
212 struct AddressSpaceDispatch *memory_dispatch;
213 MemoryListener tcg_as_listener;
214};
215
8deaf12c
GH
216struct DirtyBitmapSnapshot {
217 ram_addr_t start;
218 ram_addr_t end;
219 unsigned long dirty[];
220};
221
6658ffb8 222#endif
fd6ce8f6 223
6d9a1304 224#if !defined(CONFIG_USER_ONLY)
d6f2ea22 225
53cb28cb 226static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
d6f2ea22 227{
101420b8 228 static unsigned alloc_hint = 16;
53cb28cb 229 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
101420b8 230 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
53cb28cb
MA
231 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
232 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
101420b8 233 alloc_hint = map->nodes_nb_alloc;
d6f2ea22 234 }
f7bf5461
AK
235}
236
db94604b 237static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
f7bf5461
AK
238{
239 unsigned i;
8b795765 240 uint32_t ret;
db94604b
PB
241 PhysPageEntry e;
242 PhysPageEntry *p;
f7bf5461 243
53cb28cb 244 ret = map->nodes_nb++;
db94604b 245 p = map->nodes[ret];
f7bf5461 246 assert(ret != PHYS_MAP_NODE_NIL);
53cb28cb 247 assert(ret != map->nodes_nb_alloc);
db94604b
PB
248
249 e.skip = leaf ? 0 : 1;
250 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
03f49957 251 for (i = 0; i < P_L2_SIZE; ++i) {
db94604b 252 memcpy(&p[i], &e, sizeof(e));
d6f2ea22 253 }
f7bf5461 254 return ret;
d6f2ea22
AK
255}
256
53cb28cb 257static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
56b15076 258 hwaddr *index, uint64_t *nb, uint16_t leaf,
2999097b 259 int level)
f7bf5461
AK
260{
261 PhysPageEntry *p;
03f49957 262 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
108c49b8 263
9736e55b 264 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
db94604b 265 lp->ptr = phys_map_node_alloc(map, level == 0);
92e873b9 266 }
db94604b 267 p = map->nodes[lp->ptr];
03f49957 268 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
f7bf5461 269
03f49957 270 while (*nb && lp < &p[P_L2_SIZE]) {
07f07b31 271 if ((*index & (step - 1)) == 0 && *nb >= step) {
9736e55b 272 lp->skip = 0;
c19e8800 273 lp->ptr = leaf;
07f07b31
AK
274 *index += step;
275 *nb -= step;
2999097b 276 } else {
53cb28cb 277 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
2999097b
AK
278 }
279 ++lp;
f7bf5461
AK
280 }
281}
282
ac1970fb 283static void phys_page_set(AddressSpaceDispatch *d,
56b15076 284 hwaddr index, uint64_t nb,
2999097b 285 uint16_t leaf)
f7bf5461 286{
2999097b 287 /* Wildly overreserve - it doesn't matter much. */
53cb28cb 288 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
5cd2c5b6 289
53cb28cb 290 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
92e873b9
FB
291}
292
b35ba30f
MT
293/* Compact a non leaf page entry. Simply detect that the entry has a single child,
294 * and update our entry so we can skip it and go directly to the destination.
295 */
efee678d 296static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
b35ba30f
MT
297{
298 unsigned valid_ptr = P_L2_SIZE;
299 int valid = 0;
300 PhysPageEntry *p;
301 int i;
302
303 if (lp->ptr == PHYS_MAP_NODE_NIL) {
304 return;
305 }
306
307 p = nodes[lp->ptr];
308 for (i = 0; i < P_L2_SIZE; i++) {
309 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
310 continue;
311 }
312
313 valid_ptr = i;
314 valid++;
315 if (p[i].skip) {
efee678d 316 phys_page_compact(&p[i], nodes);
b35ba30f
MT
317 }
318 }
319
320 /* We can only compress if there's only one child. */
321 if (valid != 1) {
322 return;
323 }
324
325 assert(valid_ptr < P_L2_SIZE);
326
327 /* Don't compress if it won't fit in the # of bits we have. */
328 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
329 return;
330 }
331
332 lp->ptr = p[valid_ptr].ptr;
333 if (!p[valid_ptr].skip) {
334 /* If our only child is a leaf, make this a leaf. */
335 /* By design, we should have made this node a leaf to begin with so we
336 * should never reach here.
337 * But since it's so simple to handle this, let's do it just in case we
338 * change this rule.
339 */
340 lp->skip = 0;
341 } else {
342 lp->skip += p[valid_ptr].skip;
343 }
344}
345
8629d3fc 346void address_space_dispatch_compact(AddressSpaceDispatch *d)
b35ba30f 347{
b35ba30f 348 if (d->phys_map.skip) {
efee678d 349 phys_page_compact(&d->phys_map, d->map.nodes);
b35ba30f
MT
350 }
351}
352
29cb533d
FZ
353static inline bool section_covers_addr(const MemoryRegionSection *section,
354 hwaddr addr)
355{
356 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
357 * the section must cover the entire address space.
358 */
258dfaaa 359 return int128_gethi(section->size) ||
29cb533d 360 range_covers_byte(section->offset_within_address_space,
258dfaaa 361 int128_getlo(section->size), addr);
29cb533d
FZ
362}
363
003a0cf2 364static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
92e873b9 365{
003a0cf2
PX
366 PhysPageEntry lp = d->phys_map, *p;
367 Node *nodes = d->map.nodes;
368 MemoryRegionSection *sections = d->map.sections;
97115a8d 369 hwaddr index = addr >> TARGET_PAGE_BITS;
31ab2b4a 370 int i;
f1f6e3b8 371
9736e55b 372 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
c19e8800 373 if (lp.ptr == PHYS_MAP_NODE_NIL) {
9affd6fc 374 return &sections[PHYS_SECTION_UNASSIGNED];
31ab2b4a 375 }
9affd6fc 376 p = nodes[lp.ptr];
03f49957 377 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
5312bd8b 378 }
b35ba30f 379
29cb533d 380 if (section_covers_addr(&sections[lp.ptr], addr)) {
b35ba30f
MT
381 return &sections[lp.ptr];
382 } else {
383 return &sections[PHYS_SECTION_UNASSIGNED];
384 }
f3705d53
AK
385}
386
79e2b9ae 387/* Called from RCU critical section */
c7086b4a 388static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
90260c6c
JK
389 hwaddr addr,
390 bool resolve_subpage)
9f029603 391{
729633c2 392 MemoryRegionSection *section = atomic_read(&d->mru_section);
90260c6c
JK
393 subpage_t *subpage;
394
07c114bb
PB
395 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
396 !section_covers_addr(section, addr)) {
003a0cf2 397 section = phys_page_find(d, addr);
07c114bb 398 atomic_set(&d->mru_section, section);
729633c2 399 }
90260c6c
JK
400 if (resolve_subpage && section->mr->subpage) {
401 subpage = container_of(section->mr, subpage_t, iomem);
53cb28cb 402 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
90260c6c
JK
403 }
404 return section;
9f029603
JK
405}
406
79e2b9ae 407/* Called from RCU critical section */
90260c6c 408static MemoryRegionSection *
c7086b4a 409address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
90260c6c 410 hwaddr *plen, bool resolve_subpage)
149f54b5
PB
411{
412 MemoryRegionSection *section;
965eb2fc 413 MemoryRegion *mr;
a87f3954 414 Int128 diff;
149f54b5 415
c7086b4a 416 section = address_space_lookup_region(d, addr, resolve_subpage);
149f54b5
PB
417 /* Compute offset within MemoryRegionSection */
418 addr -= section->offset_within_address_space;
419
420 /* Compute offset within MemoryRegion */
421 *xlat = addr + section->offset_within_region;
422
965eb2fc 423 mr = section->mr;
b242e0e0
PB
424
425 /* MMIO registers can be expected to perform full-width accesses based only
426 * on their address, without considering adjacent registers that could
427 * decode to completely different MemoryRegions. When such registers
428 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
429 * regions overlap wildly. For this reason we cannot clamp the accesses
430 * here.
431 *
432 * If the length is small (as is the case for address_space_ldl/stl),
433 * everything works fine. If the incoming length is large, however,
434 * the caller really has to do the clamping through memory_access_size.
435 */
965eb2fc 436 if (memory_region_is_ram(mr)) {
e4a511f8 437 diff = int128_sub(section->size, int128_make64(addr));
965eb2fc
PB
438 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
439 }
149f54b5
PB
440 return section;
441}
90260c6c 442
a411c84b
PB
443/**
444 * address_space_translate_iommu - translate an address through an IOMMU
445 * memory region and then through the target address space.
446 *
447 * @iommu_mr: the IOMMU memory region that we start the translation from
448 * @addr: the address to be translated through the MMU
449 * @xlat: the translated address offset within the destination memory region.
450 * It cannot be %NULL.
451 * @plen_out: valid read/write length of the translated address. It
452 * cannot be %NULL.
453 * @page_mask_out: page mask for the translated address. This
454 * should only be meaningful for IOMMU translated
455 * addresses, since there may be huge pages that this bit
456 * would tell. It can be %NULL if we don't care about it.
457 * @is_write: whether the translation operation is for write
458 * @is_mmio: whether this can be MMIO, set true if it can
459 * @target_as: the address space targeted by the IOMMU
2f7b009c 460 * @attrs: transaction attributes
a411c84b
PB
461 *
462 * This function is called from RCU critical section. It is the common
463 * part of flatview_do_translate and address_space_translate_cached.
464 */
465static MemoryRegionSection address_space_translate_iommu(IOMMUMemoryRegion *iommu_mr,
466 hwaddr *xlat,
467 hwaddr *plen_out,
468 hwaddr *page_mask_out,
469 bool is_write,
470 bool is_mmio,
2f7b009c
PM
471 AddressSpace **target_as,
472 MemTxAttrs attrs)
a411c84b
PB
473{
474 MemoryRegionSection *section;
475 hwaddr page_mask = (hwaddr)-1;
476
477 do {
478 hwaddr addr = *xlat;
479 IOMMUMemoryRegionClass *imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
2c91bcf2
PM
480 int iommu_idx = 0;
481 IOMMUTLBEntry iotlb;
482
483 if (imrc->attrs_to_index) {
484 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
485 }
486
487 iotlb = imrc->translate(iommu_mr, addr, is_write ?
488 IOMMU_WO : IOMMU_RO, iommu_idx);
a411c84b
PB
489
490 if (!(iotlb.perm & (1 << is_write))) {
491 goto unassigned;
492 }
493
494 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
495 | (addr & iotlb.addr_mask));
496 page_mask &= iotlb.addr_mask;
497 *plen_out = MIN(*plen_out, (addr | iotlb.addr_mask) - addr + 1);
498 *target_as = iotlb.target_as;
499
500 section = address_space_translate_internal(
501 address_space_to_dispatch(iotlb.target_as), addr, xlat,
502 plen_out, is_mmio);
503
504 iommu_mr = memory_region_get_iommu(section->mr);
505 } while (unlikely(iommu_mr));
506
507 if (page_mask_out) {
508 *page_mask_out = page_mask;
509 }
510 return *section;
511
512unassigned:
513 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
514}
515
d5e5fafd
PX
516/**
517 * flatview_do_translate - translate an address in FlatView
518 *
519 * @fv: the flat view that we want to translate on
520 * @addr: the address to be translated in above address space
521 * @xlat: the translated address offset within memory region. It
522 * cannot be @NULL.
523 * @plen_out: valid read/write length of the translated address. It
524 * can be @NULL when we don't care about it.
525 * @page_mask_out: page mask for the translated address. This
526 * should only be meaningful for IOMMU translated
527 * addresses, since there may be huge pages that this bit
528 * would tell. It can be @NULL if we don't care about it.
529 * @is_write: whether the translation operation is for write
530 * @is_mmio: whether this can be MMIO, set true if it can
ad2804d9 531 * @target_as: the address space targeted by the IOMMU
49e14aa8 532 * @attrs: memory transaction attributes
d5e5fafd
PX
533 *
534 * This function is called from RCU critical section
535 */
16620684
AK
536static MemoryRegionSection flatview_do_translate(FlatView *fv,
537 hwaddr addr,
538 hwaddr *xlat,
d5e5fafd
PX
539 hwaddr *plen_out,
540 hwaddr *page_mask_out,
16620684
AK
541 bool is_write,
542 bool is_mmio,
49e14aa8
PM
543 AddressSpace **target_as,
544 MemTxAttrs attrs)
052c8fa9 545{
052c8fa9 546 MemoryRegionSection *section;
3df9d748 547 IOMMUMemoryRegion *iommu_mr;
d5e5fafd
PX
548 hwaddr plen = (hwaddr)(-1);
549
ad2804d9
PB
550 if (!plen_out) {
551 plen_out = &plen;
d5e5fafd 552 }
052c8fa9 553
a411c84b
PB
554 section = address_space_translate_internal(
555 flatview_to_dispatch(fv), addr, xlat,
556 plen_out, is_mmio);
052c8fa9 557
a411c84b
PB
558 iommu_mr = memory_region_get_iommu(section->mr);
559 if (unlikely(iommu_mr)) {
560 return address_space_translate_iommu(iommu_mr, xlat,
561 plen_out, page_mask_out,
562 is_write, is_mmio,
2f7b009c 563 target_as, attrs);
052c8fa9 564 }
d5e5fafd 565 if (page_mask_out) {
a411c84b
PB
566 /* Not behind an IOMMU, use default page size. */
567 *page_mask_out = ~TARGET_PAGE_MASK;
d5e5fafd
PX
568 }
569
a764040c 570 return *section;
052c8fa9
JW
571}
572
573/* Called from RCU critical section */
a764040c 574IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
7446eb07 575 bool is_write, MemTxAttrs attrs)
90260c6c 576{
a764040c 577 MemoryRegionSection section;
076a93d7 578 hwaddr xlat, page_mask;
30951157 579
076a93d7
PX
580 /*
581 * This can never be MMIO, and we don't really care about plen,
582 * but page mask.
583 */
584 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
49e14aa8
PM
585 NULL, &page_mask, is_write, false, &as,
586 attrs);
30951157 587
a764040c
PX
588 /* Illegal translation */
589 if (section.mr == &io_mem_unassigned) {
590 goto iotlb_fail;
591 }
30951157 592
a764040c
PX
593 /* Convert memory region offset into address space offset */
594 xlat += section.offset_within_address_space -
595 section.offset_within_region;
596
a764040c 597 return (IOMMUTLBEntry) {
e76bb18f 598 .target_as = as,
076a93d7
PX
599 .iova = addr & ~page_mask,
600 .translated_addr = xlat & ~page_mask,
601 .addr_mask = page_mask,
a764040c
PX
602 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
603 .perm = IOMMU_RW,
604 };
605
606iotlb_fail:
607 return (IOMMUTLBEntry) {0};
608}
609
610/* Called from RCU critical section */
16620684 611MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
efa99a2f
PM
612 hwaddr *plen, bool is_write,
613 MemTxAttrs attrs)
a764040c
PX
614{
615 MemoryRegion *mr;
616 MemoryRegionSection section;
16620684 617 AddressSpace *as = NULL;
a764040c
PX
618
619 /* This can be MMIO, so setup MMIO bit. */
d5e5fafd 620 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
49e14aa8 621 is_write, true, &as, attrs);
a764040c
PX
622 mr = section.mr;
623
fe680d0d 624 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
a87f3954 625 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
23820dbf 626 *plen = MIN(page, *plen);
a87f3954
PB
627 }
628
30951157 629 return mr;
90260c6c
JK
630}
631
1f871c5e
PM
632typedef struct TCGIOMMUNotifier {
633 IOMMUNotifier n;
634 MemoryRegion *mr;
635 CPUState *cpu;
636 int iommu_idx;
637 bool active;
638} TCGIOMMUNotifier;
639
640static void tcg_iommu_unmap_notify(IOMMUNotifier *n, IOMMUTLBEntry *iotlb)
641{
642 TCGIOMMUNotifier *notifier = container_of(n, TCGIOMMUNotifier, n);
643
644 if (!notifier->active) {
645 return;
646 }
647 tlb_flush(notifier->cpu);
648 notifier->active = false;
649 /* We leave the notifier struct on the list to avoid reallocating it later.
650 * Generally the number of IOMMUs a CPU deals with will be small.
651 * In any case we can't unregister the iommu notifier from a notify
652 * callback.
653 */
654}
655
656static void tcg_register_iommu_notifier(CPUState *cpu,
657 IOMMUMemoryRegion *iommu_mr,
658 int iommu_idx)
659{
660 /* Make sure this CPU has an IOMMU notifier registered for this
661 * IOMMU/IOMMU index combination, so that we can flush its TLB
662 * when the IOMMU tells us the mappings we've cached have changed.
663 */
664 MemoryRegion *mr = MEMORY_REGION(iommu_mr);
665 TCGIOMMUNotifier *notifier;
666 int i;
667
668 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
5601be3b 669 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
1f871c5e
PM
670 if (notifier->mr == mr && notifier->iommu_idx == iommu_idx) {
671 break;
672 }
673 }
674 if (i == cpu->iommu_notifiers->len) {
675 /* Not found, add a new entry at the end of the array */
676 cpu->iommu_notifiers = g_array_set_size(cpu->iommu_notifiers, i + 1);
5601be3b
PM
677 notifier = g_new0(TCGIOMMUNotifier, 1);
678 g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i) = notifier;
1f871c5e
PM
679
680 notifier->mr = mr;
681 notifier->iommu_idx = iommu_idx;
682 notifier->cpu = cpu;
683 /* Rather than trying to register interest in the specific part
684 * of the iommu's address space that we've accessed and then
685 * expand it later as subsequent accesses touch more of it, we
686 * just register interest in the whole thing, on the assumption
687 * that iommu reconfiguration will be rare.
688 */
689 iommu_notifier_init(&notifier->n,
690 tcg_iommu_unmap_notify,
691 IOMMU_NOTIFIER_UNMAP,
692 0,
693 HWADDR_MAX,
694 iommu_idx);
695 memory_region_register_iommu_notifier(notifier->mr, &notifier->n);
696 }
697
698 if (!notifier->active) {
699 notifier->active = true;
700 }
701}
702
703static void tcg_iommu_free_notifier_list(CPUState *cpu)
704{
705 /* Destroy the CPU's notifier list */
706 int i;
707 TCGIOMMUNotifier *notifier;
708
709 for (i = 0; i < cpu->iommu_notifiers->len; i++) {
5601be3b 710 notifier = g_array_index(cpu->iommu_notifiers, TCGIOMMUNotifier *, i);
1f871c5e 711 memory_region_unregister_iommu_notifier(notifier->mr, &notifier->n);
5601be3b 712 g_free(notifier);
1f871c5e
PM
713 }
714 g_array_free(cpu->iommu_notifiers, true);
715}
716
79e2b9ae 717/* Called from RCU critical section */
90260c6c 718MemoryRegionSection *
d7898cda 719address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
1f871c5e
PM
720 hwaddr *xlat, hwaddr *plen,
721 MemTxAttrs attrs, int *prot)
90260c6c 722{
30951157 723 MemoryRegionSection *section;
1f871c5e
PM
724 IOMMUMemoryRegion *iommu_mr;
725 IOMMUMemoryRegionClass *imrc;
726 IOMMUTLBEntry iotlb;
727 int iommu_idx;
f35e44e7 728 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
d7898cda 729
1f871c5e
PM
730 for (;;) {
731 section = address_space_translate_internal(d, addr, &addr, plen, false);
732
733 iommu_mr = memory_region_get_iommu(section->mr);
734 if (!iommu_mr) {
735 break;
736 }
737
738 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
739
740 iommu_idx = imrc->attrs_to_index(iommu_mr, attrs);
741 tcg_register_iommu_notifier(cpu, iommu_mr, iommu_idx);
742 /* We need all the permissions, so pass IOMMU_NONE so the IOMMU
743 * doesn't short-cut its translation table walk.
744 */
745 iotlb = imrc->translate(iommu_mr, addr, IOMMU_NONE, iommu_idx);
746 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
747 | (addr & iotlb.addr_mask));
748 /* Update the caller's prot bits to remove permissions the IOMMU
749 * is giving us a failure response for. If we get down to no
750 * permissions left at all we can give up now.
751 */
752 if (!(iotlb.perm & IOMMU_RO)) {
753 *prot &= ~(PAGE_READ | PAGE_EXEC);
754 }
755 if (!(iotlb.perm & IOMMU_WO)) {
756 *prot &= ~PAGE_WRITE;
757 }
758
759 if (!*prot) {
760 goto translate_fail;
761 }
762
763 d = flatview_to_dispatch(address_space_to_flatview(iotlb.target_as));
764 }
30951157 765
3df9d748 766 assert(!memory_region_is_iommu(section->mr));
1f871c5e 767 *xlat = addr;
30951157 768 return section;
1f871c5e
PM
769
770translate_fail:
771 return &d->map.sections[PHYS_SECTION_UNASSIGNED];
90260c6c 772}
5b6dd868 773#endif
fd6ce8f6 774
b170fce3 775#if !defined(CONFIG_USER_ONLY)
5b6dd868
BS
776
777static int cpu_common_post_load(void *opaque, int version_id)
fd6ce8f6 778{
259186a7 779 CPUState *cpu = opaque;
a513fe19 780
5b6dd868
BS
781 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
782 version_id is increased. */
259186a7 783 cpu->interrupt_request &= ~0x01;
d10eb08f 784 tlb_flush(cpu);
5b6dd868 785
15a356c4
PD
786 /* loadvm has just updated the content of RAM, bypassing the
787 * usual mechanisms that ensure we flush TBs for writes to
788 * memory we've translated code from. So we must flush all TBs,
789 * which will now be stale.
790 */
791 tb_flush(cpu);
792
5b6dd868 793 return 0;
a513fe19 794}
7501267e 795
6c3bff0e
PD
796static int cpu_common_pre_load(void *opaque)
797{
798 CPUState *cpu = opaque;
799
adee6424 800 cpu->exception_index = -1;
6c3bff0e
PD
801
802 return 0;
803}
804
805static bool cpu_common_exception_index_needed(void *opaque)
806{
807 CPUState *cpu = opaque;
808
adee6424 809 return tcg_enabled() && cpu->exception_index != -1;
6c3bff0e
PD
810}
811
812static const VMStateDescription vmstate_cpu_common_exception_index = {
813 .name = "cpu_common/exception_index",
814 .version_id = 1,
815 .minimum_version_id = 1,
5cd8cada 816 .needed = cpu_common_exception_index_needed,
6c3bff0e
PD
817 .fields = (VMStateField[]) {
818 VMSTATE_INT32(exception_index, CPUState),
819 VMSTATE_END_OF_LIST()
820 }
821};
822
bac05aa9
AS
823static bool cpu_common_crash_occurred_needed(void *opaque)
824{
825 CPUState *cpu = opaque;
826
827 return cpu->crash_occurred;
828}
829
830static const VMStateDescription vmstate_cpu_common_crash_occurred = {
831 .name = "cpu_common/crash_occurred",
832 .version_id = 1,
833 .minimum_version_id = 1,
834 .needed = cpu_common_crash_occurred_needed,
835 .fields = (VMStateField[]) {
836 VMSTATE_BOOL(crash_occurred, CPUState),
837 VMSTATE_END_OF_LIST()
838 }
839};
840
1a1562f5 841const VMStateDescription vmstate_cpu_common = {
5b6dd868
BS
842 .name = "cpu_common",
843 .version_id = 1,
844 .minimum_version_id = 1,
6c3bff0e 845 .pre_load = cpu_common_pre_load,
5b6dd868 846 .post_load = cpu_common_post_load,
35d08458 847 .fields = (VMStateField[]) {
259186a7
AF
848 VMSTATE_UINT32(halted, CPUState),
849 VMSTATE_UINT32(interrupt_request, CPUState),
5b6dd868 850 VMSTATE_END_OF_LIST()
6c3bff0e 851 },
5cd8cada
JQ
852 .subsections = (const VMStateDescription*[]) {
853 &vmstate_cpu_common_exception_index,
bac05aa9 854 &vmstate_cpu_common_crash_occurred,
5cd8cada 855 NULL
5b6dd868
BS
856 }
857};
1a1562f5 858
5b6dd868 859#endif
ea041c0e 860
38d8f5c8 861CPUState *qemu_get_cpu(int index)
ea041c0e 862{
bdc44640 863 CPUState *cpu;
ea041c0e 864
bdc44640 865 CPU_FOREACH(cpu) {
55e5c285 866 if (cpu->cpu_index == index) {
bdc44640 867 return cpu;
55e5c285 868 }
ea041c0e 869 }
5b6dd868 870
bdc44640 871 return NULL;
ea041c0e
FB
872}
873
09daed84 874#if !defined(CONFIG_USER_ONLY)
80ceb07a
PX
875void cpu_address_space_init(CPUState *cpu, int asidx,
876 const char *prefix, MemoryRegion *mr)
09daed84 877{
12ebc9a7 878 CPUAddressSpace *newas;
80ceb07a 879 AddressSpace *as = g_new0(AddressSpace, 1);
87a621d8 880 char *as_name;
80ceb07a
PX
881
882 assert(mr);
87a621d8
PX
883 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
884 address_space_init(as, mr, as_name);
885 g_free(as_name);
12ebc9a7
PM
886
887 /* Target code should have set num_ases before calling us */
888 assert(asidx < cpu->num_ases);
889
56943e8c
PM
890 if (asidx == 0) {
891 /* address space 0 gets the convenience alias */
892 cpu->as = as;
893 }
894
12ebc9a7
PM
895 /* KVM cannot currently support multiple address spaces. */
896 assert(asidx == 0 || !kvm_enabled());
09daed84 897
12ebc9a7
PM
898 if (!cpu->cpu_ases) {
899 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
09daed84 900 }
32857f4d 901
12ebc9a7
PM
902 newas = &cpu->cpu_ases[asidx];
903 newas->cpu = cpu;
904 newas->as = as;
56943e8c 905 if (tcg_enabled()) {
9458a9a1 906 newas->tcg_as_listener.log_global_after_sync = tcg_log_global_after_sync;
12ebc9a7
PM
907 newas->tcg_as_listener.commit = tcg_commit;
908 memory_listener_register(&newas->tcg_as_listener, as);
56943e8c 909 }
09daed84 910}
651a5bc0
PM
911
912AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
913{
914 /* Return the AddressSpace corresponding to the specified index */
915 return cpu->cpu_ases[asidx].as;
916}
09daed84
EI
917#endif
918
7bbc124e 919void cpu_exec_unrealizefn(CPUState *cpu)
1c59eb39 920{
9dfeca7c
BR
921 CPUClass *cc = CPU_GET_CLASS(cpu);
922
267f685b 923 cpu_list_remove(cpu);
9dfeca7c
BR
924
925 if (cc->vmsd != NULL) {
926 vmstate_unregister(NULL, cc->vmsd, cpu);
927 }
928 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
929 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
930 }
1f871c5e
PM
931#ifndef CONFIG_USER_ONLY
932 tcg_iommu_free_notifier_list(cpu);
933#endif
1c59eb39
BR
934}
935
c7e002c5
FZ
936Property cpu_common_props[] = {
937#ifndef CONFIG_USER_ONLY
938 /* Create a memory property for softmmu CPU object,
2e5b09fd 939 * so users can wire up its memory. (This can't go in hw/core/cpu.c
c7e002c5
FZ
940 * because that file is compiled only once for both user-mode
941 * and system builds.) The default if no link is set up is to use
942 * the system address space.
943 */
944 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
945 MemoryRegion *),
946#endif
947 DEFINE_PROP_END_OF_LIST(),
948};
949
39e329e3 950void cpu_exec_initfn(CPUState *cpu)
ea041c0e 951{
56943e8c 952 cpu->as = NULL;
12ebc9a7 953 cpu->num_ases = 0;
56943e8c 954
291135b5 955#ifndef CONFIG_USER_ONLY
291135b5 956 cpu->thread_id = qemu_get_thread_id();
6731d864
PC
957 cpu->memory = system_memory;
958 object_ref(OBJECT(cpu->memory));
291135b5 959#endif
39e329e3
LV
960}
961
ce5b1bbf 962void cpu_exec_realizefn(CPUState *cpu, Error **errp)
39e329e3 963{
55c3ceef 964 CPUClass *cc = CPU_GET_CLASS(cpu);
2dda6354 965 static bool tcg_target_initialized;
291135b5 966
267f685b 967 cpu_list_add(cpu);
1bc7e522 968
2dda6354
EC
969 if (tcg_enabled() && !tcg_target_initialized) {
970 tcg_target_initialized = true;
55c3ceef
RH
971 cc->tcg_initialize();
972 }
5005e253 973 tlb_init(cpu);
55c3ceef 974
1bc7e522 975#ifndef CONFIG_USER_ONLY
e0d47944 976 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
741da0d3 977 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
e0d47944 978 }
b170fce3 979 if (cc->vmsd != NULL) {
741da0d3 980 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
b170fce3 981 }
1f871c5e 982
5601be3b 983 cpu->iommu_notifiers = g_array_new(false, true, sizeof(TCGIOMMUNotifier *));
741da0d3 984#endif
ea041c0e
FB
985}
986
c1c8cfe5 987const char *parse_cpu_option(const char *cpu_option)
2278b939
IM
988{
989 ObjectClass *oc;
990 CPUClass *cc;
991 gchar **model_pieces;
992 const char *cpu_type;
993
c1c8cfe5 994 model_pieces = g_strsplit(cpu_option, ",", 2);
5b863f3e
EH
995 if (!model_pieces[0]) {
996 error_report("-cpu option cannot be empty");
997 exit(1);
998 }
2278b939
IM
999
1000 oc = cpu_class_by_name(CPU_RESOLVING_TYPE, model_pieces[0]);
1001 if (oc == NULL) {
1002 error_report("unable to find CPU model '%s'", model_pieces[0]);
1003 g_strfreev(model_pieces);
1004 exit(EXIT_FAILURE);
1005 }
1006
1007 cpu_type = object_class_get_name(oc);
1008 cc = CPU_CLASS(oc);
1009 cc->parse_features(cpu_type, model_pieces[1], &error_fatal);
1010 g_strfreev(model_pieces);
1011 return cpu_type;
1012}
1013
c40d4792 1014#if defined(CONFIG_USER_ONLY)
8bca9a03 1015void tb_invalidate_phys_addr(target_ulong addr)
1e7855a5 1016{
406bc339 1017 mmap_lock();
8bca9a03 1018 tb_invalidate_phys_page_range(addr, addr + 1, 0);
406bc339
PK
1019 mmap_unlock();
1020}
8bca9a03
PB
1021
1022static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1023{
1024 tb_invalidate_phys_addr(pc);
1025}
406bc339 1026#else
8bca9a03
PB
1027void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs)
1028{
1029 ram_addr_t ram_addr;
1030 MemoryRegion *mr;
1031 hwaddr l = 1;
1032
c40d4792
PB
1033 if (!tcg_enabled()) {
1034 return;
1035 }
1036
8bca9a03
PB
1037 rcu_read_lock();
1038 mr = address_space_translate(as, addr, &addr, &l, false, attrs);
1039 if (!(memory_region_is_ram(mr)
1040 || memory_region_is_romd(mr))) {
1041 rcu_read_unlock();
1042 return;
1043 }
1044 ram_addr = memory_region_get_ram_addr(mr) + addr;
1045 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
1046 rcu_read_unlock();
1047}
1048
406bc339
PK
1049static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1050{
1051 MemTxAttrs attrs;
1052 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
1053 int asidx = cpu_asidx_from_attrs(cpu, attrs);
1054 if (phys != -1) {
1055 /* Locks grabbed by tb_invalidate_phys_addr */
1056 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
c874dc4f 1057 phys | (pc & ~TARGET_PAGE_MASK), attrs);
406bc339 1058 }
1e7855a5 1059}
406bc339 1060#endif
d720b93d 1061
74841f04 1062#ifndef CONFIG_USER_ONLY
6658ffb8 1063/* Add a watchpoint. */
75a34036 1064int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
a1d1bb31 1065 int flags, CPUWatchpoint **watchpoint)
6658ffb8 1066{
c0ce998e 1067 CPUWatchpoint *wp;
6658ffb8 1068
05068c0d 1069 /* forbid ranges which are empty or run off the end of the address space */
07e2863d 1070 if (len == 0 || (addr + len - 1) < addr) {
75a34036
AF
1071 error_report("tried to set invalid watchpoint at %"
1072 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
b4051334
AL
1073 return -EINVAL;
1074 }
7267c094 1075 wp = g_malloc(sizeof(*wp));
a1d1bb31
AL
1076
1077 wp->vaddr = addr;
05068c0d 1078 wp->len = len;
a1d1bb31
AL
1079 wp->flags = flags;
1080
2dc9f411 1081 /* keep all GDB-injected watchpoints in front */
ff4700b0
AF
1082 if (flags & BP_GDB) {
1083 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
1084 } else {
1085 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
1086 }
6658ffb8 1087
31b030d4 1088 tlb_flush_page(cpu, addr);
a1d1bb31
AL
1089
1090 if (watchpoint)
1091 *watchpoint = wp;
1092 return 0;
6658ffb8
PB
1093}
1094
a1d1bb31 1095/* Remove a specific watchpoint. */
75a34036 1096int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
a1d1bb31 1097 int flags)
6658ffb8 1098{
a1d1bb31 1099 CPUWatchpoint *wp;
6658ffb8 1100
ff4700b0 1101 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
05068c0d 1102 if (addr == wp->vaddr && len == wp->len
6e140f28 1103 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
75a34036 1104 cpu_watchpoint_remove_by_ref(cpu, wp);
6658ffb8
PB
1105 return 0;
1106 }
1107 }
a1d1bb31 1108 return -ENOENT;
6658ffb8
PB
1109}
1110
a1d1bb31 1111/* Remove a specific watchpoint by reference. */
75a34036 1112void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
a1d1bb31 1113{
ff4700b0 1114 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
7d03f82f 1115
31b030d4 1116 tlb_flush_page(cpu, watchpoint->vaddr);
a1d1bb31 1117
7267c094 1118 g_free(watchpoint);
a1d1bb31
AL
1119}
1120
1121/* Remove all matching watchpoints. */
75a34036 1122void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
a1d1bb31 1123{
c0ce998e 1124 CPUWatchpoint *wp, *next;
a1d1bb31 1125
ff4700b0 1126 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
75a34036
AF
1127 if (wp->flags & mask) {
1128 cpu_watchpoint_remove_by_ref(cpu, wp);
1129 }
c0ce998e 1130 }
7d03f82f 1131}
05068c0d
PM
1132
1133/* Return true if this watchpoint address matches the specified
1134 * access (ie the address range covered by the watchpoint overlaps
1135 * partially or completely with the address range covered by the
1136 * access).
1137 */
56ad8b00
RH
1138static inline bool watchpoint_address_matches(CPUWatchpoint *wp,
1139 vaddr addr, vaddr len)
05068c0d
PM
1140{
1141 /* We know the lengths are non-zero, but a little caution is
1142 * required to avoid errors in the case where the range ends
1143 * exactly at the top of the address space and so addr + len
1144 * wraps round to zero.
1145 */
1146 vaddr wpend = wp->vaddr + wp->len - 1;
1147 vaddr addrend = addr + len - 1;
1148
1149 return !(addr > wpend || wp->vaddr > addrend);
1150}
1151
56ad8b00
RH
1152/* Return flags for watchpoints that match addr + prot. */
1153int cpu_watchpoint_address_matches(CPUState *cpu, vaddr addr, vaddr len)
1154{
1155 CPUWatchpoint *wp;
1156 int ret = 0;
1157
1158 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1159 if (watchpoint_address_matches(wp, addr, TARGET_PAGE_SIZE)) {
1160 ret |= wp->flags;
1161 }
1162 }
1163 return ret;
1164}
74841f04 1165#endif /* !CONFIG_USER_ONLY */
7d03f82f 1166
a1d1bb31 1167/* Add a breakpoint. */
b3310ab3 1168int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
a1d1bb31 1169 CPUBreakpoint **breakpoint)
4c3a88a2 1170{
c0ce998e 1171 CPUBreakpoint *bp;
3b46e624 1172
7267c094 1173 bp = g_malloc(sizeof(*bp));
4c3a88a2 1174
a1d1bb31
AL
1175 bp->pc = pc;
1176 bp->flags = flags;
1177
2dc9f411 1178 /* keep all GDB-injected breakpoints in front */
00b941e5 1179 if (flags & BP_GDB) {
f0c3c505 1180 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
00b941e5 1181 } else {
f0c3c505 1182 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
00b941e5 1183 }
3b46e624 1184
f0c3c505 1185 breakpoint_invalidate(cpu, pc);
a1d1bb31 1186
00b941e5 1187 if (breakpoint) {
a1d1bb31 1188 *breakpoint = bp;
00b941e5 1189 }
4c3a88a2 1190 return 0;
4c3a88a2
FB
1191}
1192
a1d1bb31 1193/* Remove a specific breakpoint. */
b3310ab3 1194int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
a1d1bb31 1195{
a1d1bb31
AL
1196 CPUBreakpoint *bp;
1197
f0c3c505 1198 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
a1d1bb31 1199 if (bp->pc == pc && bp->flags == flags) {
b3310ab3 1200 cpu_breakpoint_remove_by_ref(cpu, bp);
a1d1bb31
AL
1201 return 0;
1202 }
7d03f82f 1203 }
a1d1bb31 1204 return -ENOENT;
7d03f82f
EI
1205}
1206
a1d1bb31 1207/* Remove a specific breakpoint by reference. */
b3310ab3 1208void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
4c3a88a2 1209{
f0c3c505
AF
1210 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
1211
1212 breakpoint_invalidate(cpu, breakpoint->pc);
a1d1bb31 1213
7267c094 1214 g_free(breakpoint);
a1d1bb31
AL
1215}
1216
1217/* Remove all matching breakpoints. */
b3310ab3 1218void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
a1d1bb31 1219{
c0ce998e 1220 CPUBreakpoint *bp, *next;
a1d1bb31 1221
f0c3c505 1222 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
b3310ab3
AF
1223 if (bp->flags & mask) {
1224 cpu_breakpoint_remove_by_ref(cpu, bp);
1225 }
c0ce998e 1226 }
4c3a88a2
FB
1227}
1228
c33a346e
FB
1229/* enable or disable single step mode. EXCP_DEBUG is returned by the
1230 CPU loop after each instruction */
3825b28f 1231void cpu_single_step(CPUState *cpu, int enabled)
c33a346e 1232{
ed2803da
AF
1233 if (cpu->singlestep_enabled != enabled) {
1234 cpu->singlestep_enabled = enabled;
1235 if (kvm_enabled()) {
38e478ec 1236 kvm_update_guest_debug(cpu, 0);
ed2803da 1237 } else {
ccbb4d44 1238 /* must flush all the translated code to avoid inconsistencies */
e22a25c9 1239 /* XXX: only flush what is necessary */
bbd77c18 1240 tb_flush(cpu);
e22a25c9 1241 }
c33a346e 1242 }
c33a346e
FB
1243}
1244
a47dddd7 1245void cpu_abort(CPUState *cpu, const char *fmt, ...)
7501267e
FB
1246{
1247 va_list ap;
493ae1f0 1248 va_list ap2;
7501267e
FB
1249
1250 va_start(ap, fmt);
493ae1f0 1251 va_copy(ap2, ap);
7501267e
FB
1252 fprintf(stderr, "qemu: fatal: ");
1253 vfprintf(stderr, fmt, ap);
1254 fprintf(stderr, "\n");
90c84c56 1255 cpu_dump_state(cpu, stderr, CPU_DUMP_FPU | CPU_DUMP_CCOP);
013a2942 1256 if (qemu_log_separate()) {
1ee73216 1257 qemu_log_lock();
93fcfe39
AL
1258 qemu_log("qemu: fatal: ");
1259 qemu_log_vprintf(fmt, ap2);
1260 qemu_log("\n");
a0762859 1261 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
31b1a7b4 1262 qemu_log_flush();
1ee73216 1263 qemu_log_unlock();
93fcfe39 1264 qemu_log_close();
924edcae 1265 }
493ae1f0 1266 va_end(ap2);
f9373291 1267 va_end(ap);
7615936e 1268 replay_finish();
fd052bf6
RV
1269#if defined(CONFIG_USER_ONLY)
1270 {
1271 struct sigaction act;
1272 sigfillset(&act.sa_mask);
1273 act.sa_handler = SIG_DFL;
8347c185 1274 act.sa_flags = 0;
fd052bf6
RV
1275 sigaction(SIGABRT, &act, NULL);
1276 }
1277#endif
7501267e
FB
1278 abort();
1279}
1280
0124311e 1281#if !defined(CONFIG_USER_ONLY)
0dc3f44a 1282/* Called from RCU critical section */
041603fe
PB
1283static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1284{
1285 RAMBlock *block;
1286
43771539 1287 block = atomic_rcu_read(&ram_list.mru_block);
9b8424d5 1288 if (block && addr - block->offset < block->max_length) {
68851b98 1289 return block;
041603fe 1290 }
99e15582 1291 RAMBLOCK_FOREACH(block) {
9b8424d5 1292 if (addr - block->offset < block->max_length) {
041603fe
PB
1293 goto found;
1294 }
1295 }
1296
1297 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1298 abort();
1299
1300found:
43771539
PB
1301 /* It is safe to write mru_block outside the iothread lock. This
1302 * is what happens:
1303 *
1304 * mru_block = xxx
1305 * rcu_read_unlock()
1306 * xxx removed from list
1307 * rcu_read_lock()
1308 * read mru_block
1309 * mru_block = NULL;
1310 * call_rcu(reclaim_ramblock, xxx);
1311 * rcu_read_unlock()
1312 *
1313 * atomic_rcu_set is not needed here. The block was already published
1314 * when it was placed into the list. Here we're just making an extra
1315 * copy of the pointer.
1316 */
041603fe
PB
1317 ram_list.mru_block = block;
1318 return block;
1319}
1320
a2f4d5be 1321static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
d24981d3 1322{
9a13565d 1323 CPUState *cpu;
041603fe 1324 ram_addr_t start1;
a2f4d5be
JQ
1325 RAMBlock *block;
1326 ram_addr_t end;
1327
f28d0dfd 1328 assert(tcg_enabled());
a2f4d5be
JQ
1329 end = TARGET_PAGE_ALIGN(start + length);
1330 start &= TARGET_PAGE_MASK;
d24981d3 1331
0dc3f44a 1332 rcu_read_lock();
041603fe
PB
1333 block = qemu_get_ram_block(start);
1334 assert(block == qemu_get_ram_block(end - 1));
1240be24 1335 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
9a13565d
PC
1336 CPU_FOREACH(cpu) {
1337 tlb_reset_dirty(cpu, start1, length);
1338 }
0dc3f44a 1339 rcu_read_unlock();
d24981d3
JQ
1340}
1341
5579c7f3 1342/* Note: start and end must be within the same ram block. */
03eebc9e
SH
1343bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1344 ram_addr_t length,
1345 unsigned client)
1ccde1cb 1346{
5b82b703 1347 DirtyMemoryBlocks *blocks;
03eebc9e 1348 unsigned long end, page;
5b82b703 1349 bool dirty = false;
077874e0
PX
1350 RAMBlock *ramblock;
1351 uint64_t mr_offset, mr_size;
03eebc9e
SH
1352
1353 if (length == 0) {
1354 return false;
1355 }
f23db169 1356
03eebc9e
SH
1357 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1358 page = start >> TARGET_PAGE_BITS;
5b82b703
SH
1359
1360 rcu_read_lock();
1361
1362 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
077874e0
PX
1363 ramblock = qemu_get_ram_block(start);
1364 /* Range sanity check on the ramblock */
1365 assert(start >= ramblock->offset &&
1366 start + length <= ramblock->offset + ramblock->used_length);
5b82b703
SH
1367
1368 while (page < end) {
1369 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1370 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1371 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1372
1373 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1374 offset, num);
1375 page += num;
1376 }
1377
077874e0
PX
1378 mr_offset = (ram_addr_t)(page << TARGET_PAGE_BITS) - ramblock->offset;
1379 mr_size = (end - page) << TARGET_PAGE_BITS;
1380 memory_region_clear_dirty_bitmap(ramblock->mr, mr_offset, mr_size);
1381
5b82b703 1382 rcu_read_unlock();
03eebc9e
SH
1383
1384 if (dirty && tcg_enabled()) {
a2f4d5be 1385 tlb_reset_dirty_range_all(start, length);
5579c7f3 1386 }
03eebc9e
SH
1387
1388 return dirty;
1ccde1cb
FB
1389}
1390
8deaf12c 1391DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
5dea4079 1392 (MemoryRegion *mr, hwaddr offset, hwaddr length, unsigned client)
8deaf12c
GH
1393{
1394 DirtyMemoryBlocks *blocks;
5dea4079 1395 ram_addr_t start = memory_region_get_ram_addr(mr) + offset;
8deaf12c
GH
1396 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1397 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1398 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1399 DirtyBitmapSnapshot *snap;
1400 unsigned long page, end, dest;
1401
1402 snap = g_malloc0(sizeof(*snap) +
1403 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1404 snap->start = first;
1405 snap->end = last;
1406
1407 page = first >> TARGET_PAGE_BITS;
1408 end = last >> TARGET_PAGE_BITS;
1409 dest = 0;
1410
1411 rcu_read_lock();
1412
1413 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1414
1415 while (page < end) {
1416 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1417 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1418 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1419
1420 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1421 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1422 offset >>= BITS_PER_LEVEL;
1423
1424 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1425 blocks->blocks[idx] + offset,
1426 num);
1427 page += num;
1428 dest += num >> BITS_PER_LEVEL;
1429 }
1430
1431 rcu_read_unlock();
1432
1433 if (tcg_enabled()) {
1434 tlb_reset_dirty_range_all(start, length);
1435 }
1436
077874e0
PX
1437 memory_region_clear_dirty_bitmap(mr, offset, length);
1438
8deaf12c
GH
1439 return snap;
1440}
1441
1442bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1443 ram_addr_t start,
1444 ram_addr_t length)
1445{
1446 unsigned long page, end;
1447
1448 assert(start >= snap->start);
1449 assert(start + length <= snap->end);
1450
1451 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1452 page = (start - snap->start) >> TARGET_PAGE_BITS;
1453
1454 while (page < end) {
1455 if (test_bit(page, snap->dirty)) {
1456 return true;
1457 }
1458 page++;
1459 }
1460 return false;
1461}
1462
79e2b9ae 1463/* Called from RCU critical section */
bb0e627a 1464hwaddr memory_region_section_get_iotlb(CPUState *cpu,
149f54b5
PB
1465 MemoryRegionSection *section,
1466 target_ulong vaddr,
1467 hwaddr paddr, hwaddr xlat,
1468 int prot,
1469 target_ulong *address)
e5548617 1470{
a8170e5e 1471 hwaddr iotlb;
e5548617 1472
cc5bea60 1473 if (memory_region_is_ram(section->mr)) {
e5548617 1474 /* Normal RAM. */
e4e69794 1475 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
e5548617 1476 if (!section->readonly) {
b41aac4f 1477 iotlb |= PHYS_SECTION_NOTDIRTY;
e5548617 1478 } else {
b41aac4f 1479 iotlb |= PHYS_SECTION_ROM;
e5548617
BS
1480 }
1481 } else {
0b8e2c10
PM
1482 AddressSpaceDispatch *d;
1483
16620684 1484 d = flatview_to_dispatch(section->fv);
0b8e2c10 1485 iotlb = section - d->map.sections;
149f54b5 1486 iotlb += xlat;
e5548617
BS
1487 }
1488
e5548617
BS
1489 return iotlb;
1490}
9fa3e853
FB
1491#endif /* defined(CONFIG_USER_ONLY) */
1492
e2eef170 1493#if !defined(CONFIG_USER_ONLY)
8da3ff18 1494
c227f099 1495static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 1496 uint16_t section);
16620684 1497static subpage_t *subpage_init(FlatView *fv, hwaddr base);
54688b1e 1498
06329cce 1499static void *(*phys_mem_alloc)(size_t size, uint64_t *align, bool shared) =
a2b257d6 1500 qemu_anon_ram_alloc;
91138037
MA
1501
1502/*
1503 * Set a custom physical guest memory alloator.
1504 * Accelerators with unusual needs may need this. Hopefully, we can
1505 * get rid of it eventually.
1506 */
06329cce 1507void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align, bool shared))
91138037
MA
1508{
1509 phys_mem_alloc = alloc;
1510}
1511
53cb28cb
MA
1512static uint16_t phys_section_add(PhysPageMap *map,
1513 MemoryRegionSection *section)
5312bd8b 1514{
68f3f65b
PB
1515 /* The physical section number is ORed with a page-aligned
1516 * pointer to produce the iotlb entries. Thus it should
1517 * never overflow into the page-aligned value.
1518 */
53cb28cb 1519 assert(map->sections_nb < TARGET_PAGE_SIZE);
68f3f65b 1520
53cb28cb
MA
1521 if (map->sections_nb == map->sections_nb_alloc) {
1522 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1523 map->sections = g_renew(MemoryRegionSection, map->sections,
1524 map->sections_nb_alloc);
5312bd8b 1525 }
53cb28cb 1526 map->sections[map->sections_nb] = *section;
dfde4e6e 1527 memory_region_ref(section->mr);
53cb28cb 1528 return map->sections_nb++;
5312bd8b
AK
1529}
1530
058bc4b5
PB
1531static void phys_section_destroy(MemoryRegion *mr)
1532{
55b4e80b
DS
1533 bool have_sub_page = mr->subpage;
1534
dfde4e6e
PB
1535 memory_region_unref(mr);
1536
55b4e80b 1537 if (have_sub_page) {
058bc4b5 1538 subpage_t *subpage = container_of(mr, subpage_t, iomem);
b4fefef9 1539 object_unref(OBJECT(&subpage->iomem));
058bc4b5
PB
1540 g_free(subpage);
1541 }
1542}
1543
6092666e 1544static void phys_sections_free(PhysPageMap *map)
5312bd8b 1545{
9affd6fc
PB
1546 while (map->sections_nb > 0) {
1547 MemoryRegionSection *section = &map->sections[--map->sections_nb];
058bc4b5
PB
1548 phys_section_destroy(section->mr);
1549 }
9affd6fc
PB
1550 g_free(map->sections);
1551 g_free(map->nodes);
5312bd8b
AK
1552}
1553
9950322a 1554static void register_subpage(FlatView *fv, MemoryRegionSection *section)
0f0cb164 1555{
9950322a 1556 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
0f0cb164 1557 subpage_t *subpage;
a8170e5e 1558 hwaddr base = section->offset_within_address_space
0f0cb164 1559 & TARGET_PAGE_MASK;
003a0cf2 1560 MemoryRegionSection *existing = phys_page_find(d, base);
0f0cb164
AK
1561 MemoryRegionSection subsection = {
1562 .offset_within_address_space = base,
052e87b0 1563 .size = int128_make64(TARGET_PAGE_SIZE),
0f0cb164 1564 };
a8170e5e 1565 hwaddr start, end;
0f0cb164 1566
f3705d53 1567 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
0f0cb164 1568
f3705d53 1569 if (!(existing->mr->subpage)) {
16620684
AK
1570 subpage = subpage_init(fv, base);
1571 subsection.fv = fv;
0f0cb164 1572 subsection.mr = &subpage->iomem;
ac1970fb 1573 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
53cb28cb 1574 phys_section_add(&d->map, &subsection));
0f0cb164 1575 } else {
f3705d53 1576 subpage = container_of(existing->mr, subpage_t, iomem);
0f0cb164
AK
1577 }
1578 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
052e87b0 1579 end = start + int128_get64(section->size) - 1;
53cb28cb
MA
1580 subpage_register(subpage, start, end,
1581 phys_section_add(&d->map, section));
0f0cb164
AK
1582}
1583
1584
9950322a 1585static void register_multipage(FlatView *fv,
052e87b0 1586 MemoryRegionSection *section)
33417e70 1587{
9950322a 1588 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
a8170e5e 1589 hwaddr start_addr = section->offset_within_address_space;
53cb28cb 1590 uint16_t section_index = phys_section_add(&d->map, section);
052e87b0
PB
1591 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1592 TARGET_PAGE_BITS));
dd81124b 1593
733d5ef5
PB
1594 assert(num_pages);
1595 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
33417e70
FB
1596}
1597
494d1997
WY
1598/*
1599 * The range in *section* may look like this:
1600 *
1601 * |s|PPPPPPP|s|
1602 *
1603 * where s stands for subpage and P for page.
1604 */
8629d3fc 1605void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
0f0cb164 1606{
494d1997 1607 MemoryRegionSection remain = *section;
052e87b0 1608 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
0f0cb164 1609
494d1997
WY
1610 /* register first subpage */
1611 if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1612 uint64_t left = TARGET_PAGE_ALIGN(remain.offset_within_address_space)
1613 - remain.offset_within_address_space;
733d5ef5 1614
494d1997 1615 MemoryRegionSection now = remain;
052e87b0 1616 now.size = int128_min(int128_make64(left), now.size);
9950322a 1617 register_subpage(fv, &now);
494d1997
WY
1618 if (int128_eq(remain.size, now.size)) {
1619 return;
1620 }
052e87b0
PB
1621 remain.size = int128_sub(remain.size, now.size);
1622 remain.offset_within_address_space += int128_get64(now.size);
1623 remain.offset_within_region += int128_get64(now.size);
494d1997
WY
1624 }
1625
1626 /* register whole pages */
1627 if (int128_ge(remain.size, page_size)) {
1628 MemoryRegionSection now = remain;
1629 now.size = int128_and(now.size, int128_neg(page_size));
1630 register_multipage(fv, &now);
1631 if (int128_eq(remain.size, now.size)) {
1632 return;
69b67646 1633 }
494d1997
WY
1634 remain.size = int128_sub(remain.size, now.size);
1635 remain.offset_within_address_space += int128_get64(now.size);
1636 remain.offset_within_region += int128_get64(now.size);
0f0cb164 1637 }
494d1997
WY
1638
1639 /* register last subpage */
1640 register_subpage(fv, &remain);
0f0cb164
AK
1641}
1642
62a2744c
SY
1643void qemu_flush_coalesced_mmio_buffer(void)
1644{
1645 if (kvm_enabled())
1646 kvm_flush_coalesced_mmio_buffer();
1647}
1648
b2a8658e
UD
1649void qemu_mutex_lock_ramlist(void)
1650{
1651 qemu_mutex_lock(&ram_list.mutex);
1652}
1653
1654void qemu_mutex_unlock_ramlist(void)
1655{
1656 qemu_mutex_unlock(&ram_list.mutex);
1657}
1658
be9b23c4
PX
1659void ram_block_dump(Monitor *mon)
1660{
1661 RAMBlock *block;
1662 char *psize;
1663
1664 rcu_read_lock();
1665 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1666 "Block Name", "PSize", "Offset", "Used", "Total");
1667 RAMBLOCK_FOREACH(block) {
1668 psize = size_to_str(block->page_size);
1669 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1670 " 0x%016" PRIx64 "\n", block->idstr, psize,
1671 (uint64_t)block->offset,
1672 (uint64_t)block->used_length,
1673 (uint64_t)block->max_length);
1674 g_free(psize);
1675 }
1676 rcu_read_unlock();
1677}
1678
9c607668
AK
1679#ifdef __linux__
1680/*
1681 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1682 * may or may not name the same files / on the same filesystem now as
1683 * when we actually open and map them. Iterate over the file
1684 * descriptors instead, and use qemu_fd_getpagesize().
1685 */
905b7ee4 1686static int find_min_backend_pagesize(Object *obj, void *opaque)
9c607668 1687{
9c607668
AK
1688 long *hpsize_min = opaque;
1689
1690 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
7d5489e6
DG
1691 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1692 long hpsize = host_memory_backend_pagesize(backend);
2b108085 1693
7d5489e6 1694 if (host_memory_backend_is_mapped(backend) && (hpsize < *hpsize_min)) {
0de6e2a3 1695 *hpsize_min = hpsize;
9c607668
AK
1696 }
1697 }
1698
1699 return 0;
1700}
1701
905b7ee4
DH
1702static int find_max_backend_pagesize(Object *obj, void *opaque)
1703{
1704 long *hpsize_max = opaque;
1705
1706 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1707 HostMemoryBackend *backend = MEMORY_BACKEND(obj);
1708 long hpsize = host_memory_backend_pagesize(backend);
1709
1710 if (host_memory_backend_is_mapped(backend) && (hpsize > *hpsize_max)) {
1711 *hpsize_max = hpsize;
1712 }
1713 }
1714
1715 return 0;
1716}
1717
1718/*
1719 * TODO: We assume right now that all mapped host memory backends are
1720 * used as RAM, however some might be used for different purposes.
1721 */
1722long qemu_minrampagesize(void)
9c607668
AK
1723{
1724 long hpsize = LONG_MAX;
1725 long mainrampagesize;
1726 Object *memdev_root;
aa570207 1727 MachineState *ms = MACHINE(qdev_get_machine());
9c607668 1728
0de6e2a3 1729 mainrampagesize = qemu_mempath_getpagesize(mem_path);
9c607668
AK
1730
1731 /* it's possible we have memory-backend objects with
1732 * hugepage-backed RAM. these may get mapped into system
1733 * address space via -numa parameters or memory hotplug
1734 * hooks. we want to take these into account, but we
1735 * also want to make sure these supported hugepage
1736 * sizes are applicable across the entire range of memory
1737 * we may boot from, so we take the min across all
1738 * backends, and assume normal pages in cases where a
1739 * backend isn't backed by hugepages.
1740 */
1741 memdev_root = object_resolve_path("/objects", NULL);
1742 if (memdev_root) {
905b7ee4 1743 object_child_foreach(memdev_root, find_min_backend_pagesize, &hpsize);
9c607668
AK
1744 }
1745 if (hpsize == LONG_MAX) {
1746 /* No additional memory regions found ==> Report main RAM page size */
1747 return mainrampagesize;
1748 }
1749
1750 /* If NUMA is disabled or the NUMA nodes are not backed with a
1751 * memory-backend, then there is at least one node using "normal" RAM,
1752 * so if its page size is smaller we have got to report that size instead.
1753 */
1754 if (hpsize > mainrampagesize &&
aa570207
TX
1755 (ms->numa_state == NULL ||
1756 ms->numa_state->num_nodes == 0 ||
7e721e7b 1757 ms->numa_state->nodes[0].node_memdev == NULL)) {
9c607668
AK
1758 static bool warned;
1759 if (!warned) {
1760 error_report("Huge page support disabled (n/a for main memory).");
1761 warned = true;
1762 }
1763 return mainrampagesize;
1764 }
1765
1766 return hpsize;
1767}
905b7ee4
DH
1768
1769long qemu_maxrampagesize(void)
1770{
1771 long pagesize = qemu_mempath_getpagesize(mem_path);
1772 Object *memdev_root = object_resolve_path("/objects", NULL);
1773
1774 if (memdev_root) {
1775 object_child_foreach(memdev_root, find_max_backend_pagesize,
1776 &pagesize);
1777 }
1778 return pagesize;
1779}
9c607668 1780#else
905b7ee4
DH
1781long qemu_minrampagesize(void)
1782{
1783 return getpagesize();
1784}
1785long qemu_maxrampagesize(void)
9c607668
AK
1786{
1787 return getpagesize();
1788}
1789#endif
1790
d5dbde46 1791#ifdef CONFIG_POSIX
d6af99c9
HZ
1792static int64_t get_file_size(int fd)
1793{
1794 int64_t size = lseek(fd, 0, SEEK_END);
1795 if (size < 0) {
1796 return -errno;
1797 }
1798 return size;
1799}
1800
8d37b030
MAL
1801static int file_ram_open(const char *path,
1802 const char *region_name,
1803 bool *created,
1804 Error **errp)
c902760f
MT
1805{
1806 char *filename;
8ca761f6
PF
1807 char *sanitized_name;
1808 char *c;
5c3ece79 1809 int fd = -1;
c902760f 1810
8d37b030 1811 *created = false;
fd97fd44
MA
1812 for (;;) {
1813 fd = open(path, O_RDWR);
1814 if (fd >= 0) {
1815 /* @path names an existing file, use it */
1816 break;
8d31d6b6 1817 }
fd97fd44
MA
1818 if (errno == ENOENT) {
1819 /* @path names a file that doesn't exist, create it */
1820 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1821 if (fd >= 0) {
8d37b030 1822 *created = true;
fd97fd44
MA
1823 break;
1824 }
1825 } else if (errno == EISDIR) {
1826 /* @path names a directory, create a file there */
1827 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
8d37b030 1828 sanitized_name = g_strdup(region_name);
fd97fd44
MA
1829 for (c = sanitized_name; *c != '\0'; c++) {
1830 if (*c == '/') {
1831 *c = '_';
1832 }
1833 }
8ca761f6 1834
fd97fd44
MA
1835 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1836 sanitized_name);
1837 g_free(sanitized_name);
8d31d6b6 1838
fd97fd44
MA
1839 fd = mkstemp(filename);
1840 if (fd >= 0) {
1841 unlink(filename);
1842 g_free(filename);
1843 break;
1844 }
1845 g_free(filename);
8d31d6b6 1846 }
fd97fd44
MA
1847 if (errno != EEXIST && errno != EINTR) {
1848 error_setg_errno(errp, errno,
1849 "can't open backing store %s for guest RAM",
1850 path);
8d37b030 1851 return -1;
fd97fd44
MA
1852 }
1853 /*
1854 * Try again on EINTR and EEXIST. The latter happens when
1855 * something else creates the file between our two open().
1856 */
8d31d6b6 1857 }
c902760f 1858
8d37b030
MAL
1859 return fd;
1860}
1861
1862static void *file_ram_alloc(RAMBlock *block,
1863 ram_addr_t memory,
1864 int fd,
1865 bool truncate,
1866 Error **errp)
1867{
5cc8767d 1868 MachineState *ms = MACHINE(qdev_get_machine());
8d37b030
MAL
1869 void *area;
1870
863e9621 1871 block->page_size = qemu_fd_getpagesize(fd);
98376843
HZ
1872 if (block->mr->align % block->page_size) {
1873 error_setg(errp, "alignment 0x%" PRIx64
1874 " must be multiples of page size 0x%zx",
1875 block->mr->align, block->page_size);
1876 return NULL;
61362b71
DH
1877 } else if (block->mr->align && !is_power_of_2(block->mr->align)) {
1878 error_setg(errp, "alignment 0x%" PRIx64
1879 " must be a power of two", block->mr->align);
1880 return NULL;
98376843
HZ
1881 }
1882 block->mr->align = MAX(block->page_size, block->mr->align);
8360668e
HZ
1883#if defined(__s390x__)
1884 if (kvm_enabled()) {
1885 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1886 }
1887#endif
fd97fd44 1888
863e9621 1889 if (memory < block->page_size) {
fd97fd44 1890 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
863e9621
DDAG
1891 "or larger than page size 0x%zx",
1892 memory, block->page_size);
8d37b030 1893 return NULL;
1775f111
HZ
1894 }
1895
863e9621 1896 memory = ROUND_UP(memory, block->page_size);
c902760f
MT
1897
1898 /*
1899 * ftruncate is not supported by hugetlbfs in older
1900 * hosts, so don't bother bailing out on errors.
1901 * If anything goes wrong with it under other filesystems,
1902 * mmap will fail.
d6af99c9
HZ
1903 *
1904 * Do not truncate the non-empty backend file to avoid corrupting
1905 * the existing data in the file. Disabling shrinking is not
1906 * enough. For example, the current vNVDIMM implementation stores
1907 * the guest NVDIMM labels at the end of the backend file. If the
1908 * backend file is later extended, QEMU will not be able to find
1909 * those labels. Therefore, extending the non-empty backend file
1910 * is disabled as well.
c902760f 1911 */
8d37b030 1912 if (truncate && ftruncate(fd, memory)) {
9742bf26 1913 perror("ftruncate");
7f56e740 1914 }
c902760f 1915
d2f39add 1916 area = qemu_ram_mmap(fd, memory, block->mr->align,
2ac0f162 1917 block->flags & RAM_SHARED, block->flags & RAM_PMEM);
c902760f 1918 if (area == MAP_FAILED) {
7f56e740 1919 error_setg_errno(errp, errno,
fd97fd44 1920 "unable to map backing store for guest RAM");
8d37b030 1921 return NULL;
c902760f 1922 }
ef36fa14
MT
1923
1924 if (mem_prealloc) {
5cc8767d 1925 os_mem_prealloc(fd, area, memory, ms->smp.cpus, errp);
056b68af 1926 if (errp && *errp) {
53adb9d4 1927 qemu_ram_munmap(fd, area, memory);
8d37b030 1928 return NULL;
056b68af 1929 }
ef36fa14
MT
1930 }
1931
04b16653 1932 block->fd = fd;
c902760f
MT
1933 return area;
1934}
1935#endif
1936
154cc9ea
DDAG
1937/* Allocate space within the ram_addr_t space that governs the
1938 * dirty bitmaps.
1939 * Called with the ramlist lock held.
1940 */
d17b5288 1941static ram_addr_t find_ram_offset(ram_addr_t size)
04b16653
AW
1942{
1943 RAMBlock *block, *next_block;
3e837b2c 1944 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
04b16653 1945
49cd9ac6
SH
1946 assert(size != 0); /* it would hand out same offset multiple times */
1947
0dc3f44a 1948 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
04b16653 1949 return 0;
0d53d9fe 1950 }
04b16653 1951
99e15582 1952 RAMBLOCK_FOREACH(block) {
154cc9ea 1953 ram_addr_t candidate, next = RAM_ADDR_MAX;
04b16653 1954
801110ab
DDAG
1955 /* Align blocks to start on a 'long' in the bitmap
1956 * which makes the bitmap sync'ing take the fast path.
1957 */
154cc9ea 1958 candidate = block->offset + block->max_length;
801110ab 1959 candidate = ROUND_UP(candidate, BITS_PER_LONG << TARGET_PAGE_BITS);
04b16653 1960
154cc9ea
DDAG
1961 /* Search for the closest following block
1962 * and find the gap.
1963 */
99e15582 1964 RAMBLOCK_FOREACH(next_block) {
154cc9ea 1965 if (next_block->offset >= candidate) {
04b16653
AW
1966 next = MIN(next, next_block->offset);
1967 }
1968 }
154cc9ea
DDAG
1969
1970 /* If it fits remember our place and remember the size
1971 * of gap, but keep going so that we might find a smaller
1972 * gap to fill so avoiding fragmentation.
1973 */
1974 if (next - candidate >= size && next - candidate < mingap) {
1975 offset = candidate;
1976 mingap = next - candidate;
04b16653 1977 }
154cc9ea
DDAG
1978
1979 trace_find_ram_offset_loop(size, candidate, offset, next, mingap);
04b16653 1980 }
3e837b2c
AW
1981
1982 if (offset == RAM_ADDR_MAX) {
1983 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1984 (uint64_t)size);
1985 abort();
1986 }
1987
154cc9ea
DDAG
1988 trace_find_ram_offset(size, offset);
1989
04b16653
AW
1990 return offset;
1991}
1992
c136180c 1993static unsigned long last_ram_page(void)
d17b5288
AW
1994{
1995 RAMBlock *block;
1996 ram_addr_t last = 0;
1997
0dc3f44a 1998 rcu_read_lock();
99e15582 1999 RAMBLOCK_FOREACH(block) {
62be4e3a 2000 last = MAX(last, block->offset + block->max_length);
0d53d9fe 2001 }
0dc3f44a 2002 rcu_read_unlock();
b8c48993 2003 return last >> TARGET_PAGE_BITS;
d17b5288
AW
2004}
2005
ddb97f1d
JB
2006static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2007{
2008 int ret;
ddb97f1d
JB
2009
2010 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
47c8ca53 2011 if (!machine_dump_guest_core(current_machine)) {
ddb97f1d
JB
2012 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2013 if (ret) {
2014 perror("qemu_madvise");
2015 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2016 "but dump_guest_core=off specified\n");
2017 }
2018 }
2019}
2020
422148d3
DDAG
2021const char *qemu_ram_get_idstr(RAMBlock *rb)
2022{
2023 return rb->idstr;
2024}
2025
754cb9c0
YK
2026void *qemu_ram_get_host_addr(RAMBlock *rb)
2027{
2028 return rb->host;
2029}
2030
2031ram_addr_t qemu_ram_get_offset(RAMBlock *rb)
2032{
2033 return rb->offset;
2034}
2035
2036ram_addr_t qemu_ram_get_used_length(RAMBlock *rb)
2037{
2038 return rb->used_length;
2039}
2040
463a4ac2
DDAG
2041bool qemu_ram_is_shared(RAMBlock *rb)
2042{
2043 return rb->flags & RAM_SHARED;
2044}
2045
2ce16640
DDAG
2046/* Note: Only set at the start of postcopy */
2047bool qemu_ram_is_uf_zeroable(RAMBlock *rb)
2048{
2049 return rb->flags & RAM_UF_ZEROPAGE;
2050}
2051
2052void qemu_ram_set_uf_zeroable(RAMBlock *rb)
2053{
2054 rb->flags |= RAM_UF_ZEROPAGE;
2055}
2056
b895de50
CLG
2057bool qemu_ram_is_migratable(RAMBlock *rb)
2058{
2059 return rb->flags & RAM_MIGRATABLE;
2060}
2061
2062void qemu_ram_set_migratable(RAMBlock *rb)
2063{
2064 rb->flags |= RAM_MIGRATABLE;
2065}
2066
2067void qemu_ram_unset_migratable(RAMBlock *rb)
2068{
2069 rb->flags &= ~RAM_MIGRATABLE;
2070}
2071
ae3a7047 2072/* Called with iothread lock held. */
fa53a0e5 2073void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
20cfe881 2074{
fa53a0e5 2075 RAMBlock *block;
20cfe881 2076
c5705a77
AK
2077 assert(new_block);
2078 assert(!new_block->idstr[0]);
84b89d78 2079
09e5ab63
AL
2080 if (dev) {
2081 char *id = qdev_get_dev_path(dev);
84b89d78
CM
2082 if (id) {
2083 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
7267c094 2084 g_free(id);
84b89d78
CM
2085 }
2086 }
2087 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2088
ab0a9956 2089 rcu_read_lock();
99e15582 2090 RAMBLOCK_FOREACH(block) {
fa53a0e5
GA
2091 if (block != new_block &&
2092 !strcmp(block->idstr, new_block->idstr)) {
84b89d78
CM
2093 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2094 new_block->idstr);
2095 abort();
2096 }
2097 }
0dc3f44a 2098 rcu_read_unlock();
c5705a77
AK
2099}
2100
ae3a7047 2101/* Called with iothread lock held. */
fa53a0e5 2102void qemu_ram_unset_idstr(RAMBlock *block)
20cfe881 2103{
ae3a7047
MD
2104 /* FIXME: arch_init.c assumes that this is not called throughout
2105 * migration. Ignore the problem since hot-unplug during migration
2106 * does not work anyway.
2107 */
20cfe881
HT
2108 if (block) {
2109 memset(block->idstr, 0, sizeof(block->idstr));
2110 }
2111}
2112
863e9621
DDAG
2113size_t qemu_ram_pagesize(RAMBlock *rb)
2114{
2115 return rb->page_size;
2116}
2117
67f11b5c
DDAG
2118/* Returns the largest size of page in use */
2119size_t qemu_ram_pagesize_largest(void)
2120{
2121 RAMBlock *block;
2122 size_t largest = 0;
2123
99e15582 2124 RAMBLOCK_FOREACH(block) {
67f11b5c
DDAG
2125 largest = MAX(largest, qemu_ram_pagesize(block));
2126 }
2127
2128 return largest;
2129}
2130
8490fc78
LC
2131static int memory_try_enable_merging(void *addr, size_t len)
2132{
75cc7f01 2133 if (!machine_mem_merge(current_machine)) {
8490fc78
LC
2134 /* disabled by the user */
2135 return 0;
2136 }
2137
2138 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2139}
2140
62be4e3a
MT
2141/* Only legal before guest might have detected the memory size: e.g. on
2142 * incoming migration, or right after reset.
2143 *
2144 * As memory core doesn't know how is memory accessed, it is up to
2145 * resize callback to update device state and/or add assertions to detect
2146 * misuse, if necessary.
2147 */
fa53a0e5 2148int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
62be4e3a 2149{
62be4e3a
MT
2150 assert(block);
2151
4ed023ce 2152 newsize = HOST_PAGE_ALIGN(newsize);
129ddaf3 2153
62be4e3a
MT
2154 if (block->used_length == newsize) {
2155 return 0;
2156 }
2157
2158 if (!(block->flags & RAM_RESIZEABLE)) {
2159 error_setg_errno(errp, EINVAL,
2160 "Length mismatch: %s: 0x" RAM_ADDR_FMT
2161 " in != 0x" RAM_ADDR_FMT, block->idstr,
2162 newsize, block->used_length);
2163 return -EINVAL;
2164 }
2165
2166 if (block->max_length < newsize) {
2167 error_setg_errno(errp, EINVAL,
2168 "Length too large: %s: 0x" RAM_ADDR_FMT
2169 " > 0x" RAM_ADDR_FMT, block->idstr,
2170 newsize, block->max_length);
2171 return -EINVAL;
2172 }
2173
2174 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
2175 block->used_length = newsize;
58d2707e
PB
2176 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
2177 DIRTY_CLIENTS_ALL);
62be4e3a
MT
2178 memory_region_set_size(block->mr, newsize);
2179 if (block->resized) {
2180 block->resized(block->idstr, newsize, block->host);
2181 }
2182 return 0;
2183}
2184
5b82b703
SH
2185/* Called with ram_list.mutex held */
2186static void dirty_memory_extend(ram_addr_t old_ram_size,
2187 ram_addr_t new_ram_size)
2188{
2189 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
2190 DIRTY_MEMORY_BLOCK_SIZE);
2191 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
2192 DIRTY_MEMORY_BLOCK_SIZE);
2193 int i;
2194
2195 /* Only need to extend if block count increased */
2196 if (new_num_blocks <= old_num_blocks) {
2197 return;
2198 }
2199
2200 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
2201 DirtyMemoryBlocks *old_blocks;
2202 DirtyMemoryBlocks *new_blocks;
2203 int j;
2204
2205 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
2206 new_blocks = g_malloc(sizeof(*new_blocks) +
2207 sizeof(new_blocks->blocks[0]) * new_num_blocks);
2208
2209 if (old_num_blocks) {
2210 memcpy(new_blocks->blocks, old_blocks->blocks,
2211 old_num_blocks * sizeof(old_blocks->blocks[0]));
2212 }
2213
2214 for (j = old_num_blocks; j < new_num_blocks; j++) {
2215 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
2216 }
2217
2218 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
2219
2220 if (old_blocks) {
2221 g_free_rcu(old_blocks, rcu);
2222 }
2223 }
2224}
2225
06329cce 2226static void ram_block_add(RAMBlock *new_block, Error **errp, bool shared)
c5705a77 2227{
e1c57ab8 2228 RAMBlock *block;
0d53d9fe 2229 RAMBlock *last_block = NULL;
2152f5ca 2230 ram_addr_t old_ram_size, new_ram_size;
37aa7a0e 2231 Error *err = NULL;
2152f5ca 2232
b8c48993 2233 old_ram_size = last_ram_page();
c5705a77 2234
b2a8658e 2235 qemu_mutex_lock_ramlist();
9b8424d5 2236 new_block->offset = find_ram_offset(new_block->max_length);
e1c57ab8
PB
2237
2238 if (!new_block->host) {
2239 if (xen_enabled()) {
9b8424d5 2240 xen_ram_alloc(new_block->offset, new_block->max_length,
37aa7a0e
MA
2241 new_block->mr, &err);
2242 if (err) {
2243 error_propagate(errp, err);
2244 qemu_mutex_unlock_ramlist();
39c350ee 2245 return;
37aa7a0e 2246 }
e1c57ab8 2247 } else {
9b8424d5 2248 new_block->host = phys_mem_alloc(new_block->max_length,
06329cce 2249 &new_block->mr->align, shared);
39228250 2250 if (!new_block->host) {
ef701d7b
HT
2251 error_setg_errno(errp, errno,
2252 "cannot set up guest memory '%s'",
2253 memory_region_name(new_block->mr));
2254 qemu_mutex_unlock_ramlist();
39c350ee 2255 return;
39228250 2256 }
9b8424d5 2257 memory_try_enable_merging(new_block->host, new_block->max_length);
6977dfe6 2258 }
c902760f 2259 }
94a6b54f 2260
dd631697
LZ
2261 new_ram_size = MAX(old_ram_size,
2262 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
2263 if (new_ram_size > old_ram_size) {
5b82b703 2264 dirty_memory_extend(old_ram_size, new_ram_size);
dd631697 2265 }
0d53d9fe
MD
2266 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
2267 * QLIST (which has an RCU-friendly variant) does not have insertion at
2268 * tail, so save the last element in last_block.
2269 */
99e15582 2270 RAMBLOCK_FOREACH(block) {
0d53d9fe 2271 last_block = block;
9b8424d5 2272 if (block->max_length < new_block->max_length) {
abb26d63
PB
2273 break;
2274 }
2275 }
2276 if (block) {
0dc3f44a 2277 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
0d53d9fe 2278 } else if (last_block) {
0dc3f44a 2279 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
0d53d9fe 2280 } else { /* list is empty */
0dc3f44a 2281 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
abb26d63 2282 }
0d6d3c87 2283 ram_list.mru_block = NULL;
94a6b54f 2284
0dc3f44a
MD
2285 /* Write list before version */
2286 smp_wmb();
f798b07f 2287 ram_list.version++;
b2a8658e 2288 qemu_mutex_unlock_ramlist();
f798b07f 2289
9b8424d5 2290 cpu_physical_memory_set_dirty_range(new_block->offset,
58d2707e
PB
2291 new_block->used_length,
2292 DIRTY_CLIENTS_ALL);
94a6b54f 2293
a904c911
PB
2294 if (new_block->host) {
2295 qemu_ram_setup_dump(new_block->host, new_block->max_length);
2296 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
c2cd627d 2297 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
a904c911 2298 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
0987d735 2299 ram_block_notify_add(new_block->host, new_block->max_length);
e1c57ab8 2300 }
94a6b54f 2301}
e9a1ab19 2302
d5dbde46 2303#ifdef CONFIG_POSIX
38b3362d 2304RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
cbfc0171 2305 uint32_t ram_flags, int fd,
38b3362d 2306 Error **errp)
e1c57ab8
PB
2307{
2308 RAMBlock *new_block;
ef701d7b 2309 Error *local_err = NULL;
8d37b030 2310 int64_t file_size;
e1c57ab8 2311
a4de8552
JH
2312 /* Just support these ram flags by now. */
2313 assert((ram_flags & ~(RAM_SHARED | RAM_PMEM)) == 0);
2314
e1c57ab8 2315 if (xen_enabled()) {
7f56e740 2316 error_setg(errp, "-mem-path not supported with Xen");
528f46af 2317 return NULL;
e1c57ab8
PB
2318 }
2319
e45e7ae2
MAL
2320 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2321 error_setg(errp,
2322 "host lacks kvm mmu notifiers, -mem-path unsupported");
2323 return NULL;
2324 }
2325
e1c57ab8
PB
2326 if (phys_mem_alloc != qemu_anon_ram_alloc) {
2327 /*
2328 * file_ram_alloc() needs to allocate just like
2329 * phys_mem_alloc, but we haven't bothered to provide
2330 * a hook there.
2331 */
7f56e740
PB
2332 error_setg(errp,
2333 "-mem-path not supported with this accelerator");
528f46af 2334 return NULL;
e1c57ab8
PB
2335 }
2336
4ed023ce 2337 size = HOST_PAGE_ALIGN(size);
8d37b030
MAL
2338 file_size = get_file_size(fd);
2339 if (file_size > 0 && file_size < size) {
2340 error_setg(errp, "backing store %s size 0x%" PRIx64
2341 " does not match 'size' option 0x" RAM_ADDR_FMT,
2342 mem_path, file_size, size);
8d37b030
MAL
2343 return NULL;
2344 }
2345
e1c57ab8
PB
2346 new_block = g_malloc0(sizeof(*new_block));
2347 new_block->mr = mr;
9b8424d5
MT
2348 new_block->used_length = size;
2349 new_block->max_length = size;
cbfc0171 2350 new_block->flags = ram_flags;
8d37b030 2351 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
7f56e740
PB
2352 if (!new_block->host) {
2353 g_free(new_block);
528f46af 2354 return NULL;
7f56e740
PB
2355 }
2356
cbfc0171 2357 ram_block_add(new_block, &local_err, ram_flags & RAM_SHARED);
ef701d7b
HT
2358 if (local_err) {
2359 g_free(new_block);
2360 error_propagate(errp, local_err);
528f46af 2361 return NULL;
ef701d7b 2362 }
528f46af 2363 return new_block;
38b3362d
MAL
2364
2365}
2366
2367
2368RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
cbfc0171 2369 uint32_t ram_flags, const char *mem_path,
38b3362d
MAL
2370 Error **errp)
2371{
2372 int fd;
2373 bool created;
2374 RAMBlock *block;
2375
2376 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2377 if (fd < 0) {
2378 return NULL;
2379 }
2380
cbfc0171 2381 block = qemu_ram_alloc_from_fd(size, mr, ram_flags, fd, errp);
38b3362d
MAL
2382 if (!block) {
2383 if (created) {
2384 unlink(mem_path);
2385 }
2386 close(fd);
2387 return NULL;
2388 }
2389
2390 return block;
e1c57ab8 2391}
0b183fc8 2392#endif
e1c57ab8 2393
62be4e3a 2394static
528f46af
FZ
2395RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2396 void (*resized)(const char*,
2397 uint64_t length,
2398 void *host),
06329cce 2399 void *host, bool resizeable, bool share,
528f46af 2400 MemoryRegion *mr, Error **errp)
e1c57ab8
PB
2401{
2402 RAMBlock *new_block;
ef701d7b 2403 Error *local_err = NULL;
e1c57ab8 2404
4ed023ce
DDAG
2405 size = HOST_PAGE_ALIGN(size);
2406 max_size = HOST_PAGE_ALIGN(max_size);
e1c57ab8
PB
2407 new_block = g_malloc0(sizeof(*new_block));
2408 new_block->mr = mr;
62be4e3a 2409 new_block->resized = resized;
9b8424d5
MT
2410 new_block->used_length = size;
2411 new_block->max_length = max_size;
62be4e3a 2412 assert(max_size >= size);
e1c57ab8 2413 new_block->fd = -1;
863e9621 2414 new_block->page_size = getpagesize();
e1c57ab8
PB
2415 new_block->host = host;
2416 if (host) {
7bd4f430 2417 new_block->flags |= RAM_PREALLOC;
e1c57ab8 2418 }
62be4e3a
MT
2419 if (resizeable) {
2420 new_block->flags |= RAM_RESIZEABLE;
2421 }
06329cce 2422 ram_block_add(new_block, &local_err, share);
ef701d7b
HT
2423 if (local_err) {
2424 g_free(new_block);
2425 error_propagate(errp, local_err);
528f46af 2426 return NULL;
ef701d7b 2427 }
528f46af 2428 return new_block;
e1c57ab8
PB
2429}
2430
528f46af 2431RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
62be4e3a
MT
2432 MemoryRegion *mr, Error **errp)
2433{
06329cce
MA
2434 return qemu_ram_alloc_internal(size, size, NULL, host, false,
2435 false, mr, errp);
62be4e3a
MT
2436}
2437
06329cce
MA
2438RAMBlock *qemu_ram_alloc(ram_addr_t size, bool share,
2439 MemoryRegion *mr, Error **errp)
6977dfe6 2440{
06329cce
MA
2441 return qemu_ram_alloc_internal(size, size, NULL, NULL, false,
2442 share, mr, errp);
62be4e3a
MT
2443}
2444
528f46af 2445RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
62be4e3a
MT
2446 void (*resized)(const char*,
2447 uint64_t length,
2448 void *host),
2449 MemoryRegion *mr, Error **errp)
2450{
06329cce
MA
2451 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true,
2452 false, mr, errp);
6977dfe6
YT
2453}
2454
43771539
PB
2455static void reclaim_ramblock(RAMBlock *block)
2456{
2457 if (block->flags & RAM_PREALLOC) {
2458 ;
2459 } else if (xen_enabled()) {
2460 xen_invalidate_map_cache_entry(block->host);
2461#ifndef _WIN32
2462 } else if (block->fd >= 0) {
53adb9d4 2463 qemu_ram_munmap(block->fd, block->host, block->max_length);
43771539
PB
2464 close(block->fd);
2465#endif
2466 } else {
2467 qemu_anon_ram_free(block->host, block->max_length);
2468 }
2469 g_free(block);
2470}
2471
f1060c55 2472void qemu_ram_free(RAMBlock *block)
e9a1ab19 2473{
85bc2a15
MAL
2474 if (!block) {
2475 return;
2476 }
2477
0987d735
PB
2478 if (block->host) {
2479 ram_block_notify_remove(block->host, block->max_length);
2480 }
2481
b2a8658e 2482 qemu_mutex_lock_ramlist();
f1060c55
FZ
2483 QLIST_REMOVE_RCU(block, next);
2484 ram_list.mru_block = NULL;
2485 /* Write list before version */
2486 smp_wmb();
2487 ram_list.version++;
2488 call_rcu(block, reclaim_ramblock, rcu);
b2a8658e 2489 qemu_mutex_unlock_ramlist();
e9a1ab19
FB
2490}
2491
cd19cfa2
HY
2492#ifndef _WIN32
2493void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2494{
2495 RAMBlock *block;
2496 ram_addr_t offset;
2497 int flags;
2498 void *area, *vaddr;
2499
99e15582 2500 RAMBLOCK_FOREACH(block) {
cd19cfa2 2501 offset = addr - block->offset;
9b8424d5 2502 if (offset < block->max_length) {
1240be24 2503 vaddr = ramblock_ptr(block, offset);
7bd4f430 2504 if (block->flags & RAM_PREALLOC) {
cd19cfa2 2505 ;
dfeaf2ab
MA
2506 } else if (xen_enabled()) {
2507 abort();
cd19cfa2
HY
2508 } else {
2509 flags = MAP_FIXED;
3435f395 2510 if (block->fd >= 0) {
dbcb8981
PB
2511 flags |= (block->flags & RAM_SHARED ?
2512 MAP_SHARED : MAP_PRIVATE);
3435f395
MA
2513 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2514 flags, block->fd, offset);
cd19cfa2 2515 } else {
2eb9fbaa
MA
2516 /*
2517 * Remap needs to match alloc. Accelerators that
2518 * set phys_mem_alloc never remap. If they did,
2519 * we'd need a remap hook here.
2520 */
2521 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2522
cd19cfa2
HY
2523 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2524 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2525 flags, -1, 0);
cd19cfa2
HY
2526 }
2527 if (area != vaddr) {
493d89bf
AF
2528 error_report("Could not remap addr: "
2529 RAM_ADDR_FMT "@" RAM_ADDR_FMT "",
2530 length, addr);
cd19cfa2
HY
2531 exit(1);
2532 }
8490fc78 2533 memory_try_enable_merging(vaddr, length);
ddb97f1d 2534 qemu_ram_setup_dump(vaddr, length);
cd19cfa2 2535 }
cd19cfa2
HY
2536 }
2537 }
2538}
2539#endif /* !_WIN32 */
2540
1b5ec234 2541/* Return a host pointer to ram allocated with qemu_ram_alloc.
ae3a7047
MD
2542 * This should not be used for general purpose DMA. Use address_space_map
2543 * or address_space_rw instead. For local memory (e.g. video ram) that the
2544 * device owns, use memory_region_get_ram_ptr.
0dc3f44a 2545 *
49b24afc 2546 * Called within RCU critical section.
1b5ec234 2547 */
0878d0e1 2548void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
1b5ec234 2549{
3655cb9c
GA
2550 RAMBlock *block = ram_block;
2551
2552 if (block == NULL) {
2553 block = qemu_get_ram_block(addr);
0878d0e1 2554 addr -= block->offset;
3655cb9c 2555 }
ae3a7047
MD
2556
2557 if (xen_enabled() && block->host == NULL) {
0d6d3c87
PB
2558 /* We need to check if the requested address is in the RAM
2559 * because we don't want to map the entire memory in QEMU.
2560 * In that case just map until the end of the page.
2561 */
2562 if (block->offset == 0) {
1ff7c598 2563 return xen_map_cache(addr, 0, 0, false);
0d6d3c87 2564 }
ae3a7047 2565
1ff7c598 2566 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
0d6d3c87 2567 }
0878d0e1 2568 return ramblock_ptr(block, addr);
dc828ca1
PB
2569}
2570
0878d0e1 2571/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
ae3a7047 2572 * but takes a size argument.
0dc3f44a 2573 *
e81bcda5 2574 * Called within RCU critical section.
ae3a7047 2575 */
3655cb9c 2576static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
f5aa69bd 2577 hwaddr *size, bool lock)
38bee5dc 2578{
3655cb9c 2579 RAMBlock *block = ram_block;
8ab934f9
SS
2580 if (*size == 0) {
2581 return NULL;
2582 }
e81bcda5 2583
3655cb9c
GA
2584 if (block == NULL) {
2585 block = qemu_get_ram_block(addr);
0878d0e1 2586 addr -= block->offset;
3655cb9c 2587 }
0878d0e1 2588 *size = MIN(*size, block->max_length - addr);
e81bcda5
PB
2589
2590 if (xen_enabled() && block->host == NULL) {
2591 /* We need to check if the requested address is in the RAM
2592 * because we don't want to map the entire memory in QEMU.
2593 * In that case just map the requested area.
2594 */
2595 if (block->offset == 0) {
f5aa69bd 2596 return xen_map_cache(addr, *size, lock, lock);
38bee5dc
SS
2597 }
2598
f5aa69bd 2599 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
38bee5dc 2600 }
e81bcda5 2601
0878d0e1 2602 return ramblock_ptr(block, addr);
38bee5dc
SS
2603}
2604
f90bb71b
DDAG
2605/* Return the offset of a hostpointer within a ramblock */
2606ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host)
2607{
2608 ram_addr_t res = (uint8_t *)host - (uint8_t *)rb->host;
2609 assert((uintptr_t)host >= (uintptr_t)rb->host);
2610 assert(res < rb->max_length);
2611
2612 return res;
2613}
2614
422148d3
DDAG
2615/*
2616 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2617 * in that RAMBlock.
2618 *
2619 * ptr: Host pointer to look up
2620 * round_offset: If true round the result offset down to a page boundary
2621 * *ram_addr: set to result ram_addr
2622 * *offset: set to result offset within the RAMBlock
2623 *
2624 * Returns: RAMBlock (or NULL if not found)
ae3a7047
MD
2625 *
2626 * By the time this function returns, the returned pointer is not protected
2627 * by RCU anymore. If the caller is not within an RCU critical section and
2628 * does not hold the iothread lock, it must have other means of protecting the
2629 * pointer, such as a reference to the region that includes the incoming
2630 * ram_addr_t.
2631 */
422148d3 2632RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
422148d3 2633 ram_addr_t *offset)
5579c7f3 2634{
94a6b54f
PB
2635 RAMBlock *block;
2636 uint8_t *host = ptr;
2637
868bb33f 2638 if (xen_enabled()) {
f615f396 2639 ram_addr_t ram_addr;
0dc3f44a 2640 rcu_read_lock();
f615f396
PB
2641 ram_addr = xen_ram_addr_from_mapcache(ptr);
2642 block = qemu_get_ram_block(ram_addr);
422148d3 2643 if (block) {
d6b6aec4 2644 *offset = ram_addr - block->offset;
422148d3 2645 }
0dc3f44a 2646 rcu_read_unlock();
422148d3 2647 return block;
712c2b41
SS
2648 }
2649
0dc3f44a
MD
2650 rcu_read_lock();
2651 block = atomic_rcu_read(&ram_list.mru_block);
9b8424d5 2652 if (block && block->host && host - block->host < block->max_length) {
23887b79
PB
2653 goto found;
2654 }
2655
99e15582 2656 RAMBLOCK_FOREACH(block) {
432d268c
JN
2657 /* This case append when the block is not mapped. */
2658 if (block->host == NULL) {
2659 continue;
2660 }
9b8424d5 2661 if (host - block->host < block->max_length) {
23887b79 2662 goto found;
f471a17e 2663 }
94a6b54f 2664 }
432d268c 2665
0dc3f44a 2666 rcu_read_unlock();
1b5ec234 2667 return NULL;
23887b79
PB
2668
2669found:
422148d3
DDAG
2670 *offset = (host - block->host);
2671 if (round_offset) {
2672 *offset &= TARGET_PAGE_MASK;
2673 }
0dc3f44a 2674 rcu_read_unlock();
422148d3
DDAG
2675 return block;
2676}
2677
e3dd7493
DDAG
2678/*
2679 * Finds the named RAMBlock
2680 *
2681 * name: The name of RAMBlock to find
2682 *
2683 * Returns: RAMBlock (or NULL if not found)
2684 */
2685RAMBlock *qemu_ram_block_by_name(const char *name)
2686{
2687 RAMBlock *block;
2688
99e15582 2689 RAMBLOCK_FOREACH(block) {
e3dd7493
DDAG
2690 if (!strcmp(name, block->idstr)) {
2691 return block;
2692 }
2693 }
2694
2695 return NULL;
2696}
2697
422148d3
DDAG
2698/* Some of the softmmu routines need to translate from a host pointer
2699 (typically a TLB entry) back to a ram offset. */
07bdaa41 2700ram_addr_t qemu_ram_addr_from_host(void *ptr)
422148d3
DDAG
2701{
2702 RAMBlock *block;
f615f396 2703 ram_addr_t offset;
422148d3 2704
f615f396 2705 block = qemu_ram_block_from_host(ptr, false, &offset);
422148d3 2706 if (!block) {
07bdaa41 2707 return RAM_ADDR_INVALID;
422148d3
DDAG
2708 }
2709
07bdaa41 2710 return block->offset + offset;
e890261f 2711}
f471a17e 2712
27266271
PM
2713/* Called within RCU critical section. */
2714void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2715 CPUState *cpu,
2716 vaddr mem_vaddr,
2717 ram_addr_t ram_addr,
2718 unsigned size)
2719{
2720 ndi->cpu = cpu;
2721 ndi->ram_addr = ram_addr;
2722 ndi->mem_vaddr = mem_vaddr;
2723 ndi->size = size;
0ac20318 2724 ndi->pages = NULL;
ba051fb5 2725
5aa1ef71 2726 assert(tcg_enabled());
52159192 2727 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
0ac20318
EC
2728 ndi->pages = page_collection_lock(ram_addr, ram_addr + size);
2729 tb_invalidate_phys_page_fast(ndi->pages, ram_addr, size);
3a7d929e 2730 }
27266271
PM
2731}
2732
2733/* Called within RCU critical section. */
2734void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2735{
0ac20318 2736 if (ndi->pages) {
f28d0dfd 2737 assert(tcg_enabled());
0ac20318
EC
2738 page_collection_unlock(ndi->pages);
2739 ndi->pages = NULL;
27266271
PM
2740 }
2741
2742 /* Set both VGA and migration bits for simplicity and to remove
2743 * the notdirty callback faster.
2744 */
2745 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2746 DIRTY_CLIENTS_NOCODE);
2747 /* we remove the notdirty callback only if the code has been
2748 flushed */
2749 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2750 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2751 }
2752}
2753
2754/* Called within RCU critical section. */
2755static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
2756 uint64_t val, unsigned size)
2757{
2758 NotDirtyInfo ndi;
2759
2760 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2761 ram_addr, size);
2762
6d3ede54 2763 stn_p(qemu_map_ram_ptr(NULL, ram_addr), size, val);
27266271 2764 memory_notdirty_write_complete(&ndi);
9fa3e853
FB
2765}
2766
b018ddf6 2767static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
2768 unsigned size, bool is_write,
2769 MemTxAttrs attrs)
b018ddf6
PB
2770{
2771 return is_write;
2772}
2773
0e0df1e2 2774static const MemoryRegionOps notdirty_mem_ops = {
0e0df1e2 2775 .write = notdirty_mem_write,
b018ddf6 2776 .valid.accepts = notdirty_mem_accepts,
0e0df1e2 2777 .endianness = DEVICE_NATIVE_ENDIAN,
ad52878f
AB
2778 .valid = {
2779 .min_access_size = 1,
2780 .max_access_size = 8,
2781 .unaligned = false,
2782 },
2783 .impl = {
2784 .min_access_size = 1,
2785 .max_access_size = 8,
2786 .unaligned = false,
2787 },
1ccde1cb
FB
2788};
2789
0f459d16 2790/* Generate a debug exception if a watchpoint has been hit. */
0026348b
DH
2791void cpu_check_watchpoint(CPUState *cpu, vaddr addr, vaddr len,
2792 MemTxAttrs attrs, int flags, uintptr_t ra)
0f459d16 2793{
568496c0 2794 CPUClass *cc = CPU_GET_CLASS(cpu);
a1d1bb31 2795 CPUWatchpoint *wp;
0f459d16 2796
5aa1ef71 2797 assert(tcg_enabled());
ff4700b0 2798 if (cpu->watchpoint_hit) {
50b107c5
RH
2799 /*
2800 * We re-entered the check after replacing the TB.
2801 * Now raise the debug interrupt so that it will
2802 * trigger after the current instruction.
2803 */
2804 qemu_mutex_lock_iothread();
93afeade 2805 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
50b107c5 2806 qemu_mutex_unlock_iothread();
06d55cc1
AL
2807 return;
2808 }
0026348b
DH
2809
2810 addr = cc->adjust_watchpoint_address(cpu, addr, len);
ff4700b0 2811 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
56ad8b00 2812 if (watchpoint_address_matches(wp, addr, len)
05068c0d 2813 && (wp->flags & flags)) {
08225676
PM
2814 if (flags == BP_MEM_READ) {
2815 wp->flags |= BP_WATCHPOINT_HIT_READ;
2816 } else {
2817 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2818 }
0026348b 2819 wp->hitaddr = MAX(addr, wp->vaddr);
66b9b43c 2820 wp->hitattrs = attrs;
ff4700b0 2821 if (!cpu->watchpoint_hit) {
568496c0
SF
2822 if (wp->flags & BP_CPU &&
2823 !cc->debug_check_watchpoint(cpu, wp)) {
2824 wp->flags &= ~BP_WATCHPOINT_HIT;
2825 continue;
2826 }
ff4700b0 2827 cpu->watchpoint_hit = wp;
a5e99826 2828
0ac20318 2829 mmap_lock();
239c51a5 2830 tb_check_watchpoint(cpu);
6e140f28 2831 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
27103424 2832 cpu->exception_index = EXCP_DEBUG;
0ac20318 2833 mmap_unlock();
0026348b 2834 cpu_loop_exit_restore(cpu, ra);
6e140f28 2835 } else {
9b990ee5
RH
2836 /* Force execution of one insn next time. */
2837 cpu->cflags_next_tb = 1 | curr_cflags();
0ac20318 2838 mmap_unlock();
0026348b
DH
2839 if (ra) {
2840 cpu_restore_state(cpu, ra, true);
2841 }
6886b980 2842 cpu_loop_exit_noexc(cpu);
6e140f28 2843 }
06d55cc1 2844 }
6e140f28
AL
2845 } else {
2846 wp->flags &= ~BP_WATCHPOINT_HIT;
0f459d16
PB
2847 }
2848 }
2849}
2850
b2a44fca 2851static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
0c249ff7 2852 MemTxAttrs attrs, uint8_t *buf, hwaddr len);
16620684 2853static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
0c249ff7
LZ
2854 const uint8_t *buf, hwaddr len);
2855static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
eace72b7 2856 bool is_write, MemTxAttrs attrs);
16620684 2857
f25a49e0
PM
2858static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2859 unsigned len, MemTxAttrs attrs)
db7b5426 2860{
acc9d80b 2861 subpage_t *subpage = opaque;
ff6cff75 2862 uint8_t buf[8];
5c9eb028 2863 MemTxResult res;
791af8c8 2864
db7b5426 2865#if defined(DEBUG_SUBPAGE)
016e9d62 2866 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
acc9d80b 2867 subpage, len, addr);
db7b5426 2868#endif
16620684 2869 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
5c9eb028
PM
2870 if (res) {
2871 return res;
f25a49e0 2872 }
6d3ede54
PM
2873 *data = ldn_p(buf, len);
2874 return MEMTX_OK;
db7b5426
BS
2875}
2876
f25a49e0
PM
2877static MemTxResult subpage_write(void *opaque, hwaddr addr,
2878 uint64_t value, unsigned len, MemTxAttrs attrs)
db7b5426 2879{
acc9d80b 2880 subpage_t *subpage = opaque;
ff6cff75 2881 uint8_t buf[8];
acc9d80b 2882
db7b5426 2883#if defined(DEBUG_SUBPAGE)
016e9d62 2884 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
acc9d80b
JK
2885 " value %"PRIx64"\n",
2886 __func__, subpage, len, addr, value);
db7b5426 2887#endif
6d3ede54 2888 stn_p(buf, len, value);
16620684 2889 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
db7b5426
BS
2890}
2891
c353e4cc 2892static bool subpage_accepts(void *opaque, hwaddr addr,
8372d383
PM
2893 unsigned len, bool is_write,
2894 MemTxAttrs attrs)
c353e4cc 2895{
acc9d80b 2896 subpage_t *subpage = opaque;
c353e4cc 2897#if defined(DEBUG_SUBPAGE)
016e9d62 2898 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
acc9d80b 2899 __func__, subpage, is_write ? 'w' : 'r', len, addr);
c353e4cc
PB
2900#endif
2901
16620684 2902 return flatview_access_valid(subpage->fv, addr + subpage->base,
eace72b7 2903 len, is_write, attrs);
c353e4cc
PB
2904}
2905
70c68e44 2906static const MemoryRegionOps subpage_ops = {
f25a49e0
PM
2907 .read_with_attrs = subpage_read,
2908 .write_with_attrs = subpage_write,
ff6cff75
PB
2909 .impl.min_access_size = 1,
2910 .impl.max_access_size = 8,
2911 .valid.min_access_size = 1,
2912 .valid.max_access_size = 8,
c353e4cc 2913 .valid.accepts = subpage_accepts,
70c68e44 2914 .endianness = DEVICE_NATIVE_ENDIAN,
db7b5426
BS
2915};
2916
c227f099 2917static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 2918 uint16_t section)
db7b5426
BS
2919{
2920 int idx, eidx;
2921
2922 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2923 return -1;
2924 idx = SUBPAGE_IDX(start);
2925 eidx = SUBPAGE_IDX(end);
2926#if defined(DEBUG_SUBPAGE)
016e9d62
AK
2927 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2928 __func__, mmio, start, end, idx, eidx, section);
db7b5426 2929#endif
db7b5426 2930 for (; idx <= eidx; idx++) {
5312bd8b 2931 mmio->sub_section[idx] = section;
db7b5426
BS
2932 }
2933
2934 return 0;
2935}
2936
16620684 2937static subpage_t *subpage_init(FlatView *fv, hwaddr base)
db7b5426 2938{
c227f099 2939 subpage_t *mmio;
db7b5426 2940
2615fabd 2941 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
16620684 2942 mmio->fv = fv;
1eec614b 2943 mmio->base = base;
2c9b15ca 2944 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
b4fefef9 2945 NULL, TARGET_PAGE_SIZE);
b3b00c78 2946 mmio->iomem.subpage = true;
db7b5426 2947#if defined(DEBUG_SUBPAGE)
016e9d62
AK
2948 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2949 mmio, base, TARGET_PAGE_SIZE);
db7b5426 2950#endif
b41aac4f 2951 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
db7b5426
BS
2952
2953 return mmio;
2954}
2955
16620684 2956static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
5312bd8b 2957{
16620684 2958 assert(fv);
5312bd8b 2959 MemoryRegionSection section = {
16620684 2960 .fv = fv,
5312bd8b
AK
2961 .mr = mr,
2962 .offset_within_address_space = 0,
2963 .offset_within_region = 0,
052e87b0 2964 .size = int128_2_64(),
5312bd8b
AK
2965 };
2966
53cb28cb 2967 return phys_section_add(map, &section);
5312bd8b
AK
2968}
2969
8af36743
PM
2970static void readonly_mem_write(void *opaque, hwaddr addr,
2971 uint64_t val, unsigned size)
2972{
2973 /* Ignore any write to ROM. */
2974}
2975
2976static bool readonly_mem_accepts(void *opaque, hwaddr addr,
8372d383
PM
2977 unsigned size, bool is_write,
2978 MemTxAttrs attrs)
8af36743
PM
2979{
2980 return is_write;
2981}
2982
2983/* This will only be used for writes, because reads are special cased
2984 * to directly access the underlying host ram.
2985 */
2986static const MemoryRegionOps readonly_mem_ops = {
2987 .write = readonly_mem_write,
2988 .valid.accepts = readonly_mem_accepts,
2989 .endianness = DEVICE_NATIVE_ENDIAN,
2990 .valid = {
2991 .min_access_size = 1,
2992 .max_access_size = 8,
2993 .unaligned = false,
2994 },
2995 .impl = {
2996 .min_access_size = 1,
2997 .max_access_size = 8,
2998 .unaligned = false,
2999 },
3000};
3001
2d54f194
PM
3002MemoryRegionSection *iotlb_to_section(CPUState *cpu,
3003 hwaddr index, MemTxAttrs attrs)
aa102231 3004{
a54c87b6
PM
3005 int asidx = cpu_asidx_from_attrs(cpu, attrs);
3006 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
32857f4d 3007 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
79e2b9ae 3008 MemoryRegionSection *sections = d->map.sections;
9d82b5a7 3009
2d54f194 3010 return &sections[index & ~TARGET_PAGE_MASK];
aa102231
AK
3011}
3012
e9179ce1
AK
3013static void io_mem_init(void)
3014{
8af36743
PM
3015 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
3016 NULL, NULL, UINT64_MAX);
2c9b15ca 3017 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
1f6245e5 3018 NULL, UINT64_MAX);
8d04fb55
JK
3019
3020 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
3021 * which can be called without the iothread mutex.
3022 */
2c9b15ca 3023 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
1f6245e5 3024 NULL, UINT64_MAX);
8d04fb55 3025 memory_region_clear_global_locking(&io_mem_notdirty);
e9179ce1
AK
3026}
3027
8629d3fc 3028AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
00752703 3029{
53cb28cb
MA
3030 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
3031 uint16_t n;
3032
16620684 3033 n = dummy_section(&d->map, fv, &io_mem_unassigned);
53cb28cb 3034 assert(n == PHYS_SECTION_UNASSIGNED);
16620684 3035 n = dummy_section(&d->map, fv, &io_mem_notdirty);
53cb28cb 3036 assert(n == PHYS_SECTION_NOTDIRTY);
16620684 3037 n = dummy_section(&d->map, fv, &io_mem_rom);
53cb28cb 3038 assert(n == PHYS_SECTION_ROM);
00752703 3039
9736e55b 3040 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
66a6df1d
AK
3041
3042 return d;
00752703
PB
3043}
3044
66a6df1d 3045void address_space_dispatch_free(AddressSpaceDispatch *d)
79e2b9ae
PB
3046{
3047 phys_sections_free(&d->map);
3048 g_free(d);
3049}
3050
9458a9a1
PB
3051static void do_nothing(CPUState *cpu, run_on_cpu_data d)
3052{
3053}
3054
3055static void tcg_log_global_after_sync(MemoryListener *listener)
3056{
3057 CPUAddressSpace *cpuas;
3058
3059 /* Wait for the CPU to end the current TB. This avoids the following
3060 * incorrect race:
3061 *
3062 * vCPU migration
3063 * ---------------------- -------------------------
3064 * TLB check -> slow path
3065 * notdirty_mem_write
3066 * write to RAM
3067 * mark dirty
3068 * clear dirty flag
3069 * TLB check -> fast path
3070 * read memory
3071 * write to RAM
3072 *
3073 * by pushing the migration thread's memory read after the vCPU thread has
3074 * written the memory.
3075 */
3076 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3077 run_on_cpu(cpuas->cpu, do_nothing, RUN_ON_CPU_NULL);
3078}
3079
1d71148e 3080static void tcg_commit(MemoryListener *listener)
50c1e149 3081{
32857f4d
PM
3082 CPUAddressSpace *cpuas;
3083 AddressSpaceDispatch *d;
117712c3 3084
f28d0dfd 3085 assert(tcg_enabled());
117712c3
AK
3086 /* since each CPU stores ram addresses in its TLB cache, we must
3087 reset the modified entries */
32857f4d
PM
3088 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
3089 cpu_reloading_memory_map();
3090 /* The CPU and TLB are protected by the iothread lock.
3091 * We reload the dispatch pointer now because cpu_reloading_memory_map()
3092 * may have split the RCU critical section.
3093 */
66a6df1d 3094 d = address_space_to_dispatch(cpuas->as);
f35e44e7 3095 atomic_rcu_set(&cpuas->memory_dispatch, d);
d10eb08f 3096 tlb_flush(cpuas->cpu);
50c1e149
AK
3097}
3098
62152b8a
AK
3099static void memory_map_init(void)
3100{
7267c094 3101 system_memory = g_malloc(sizeof(*system_memory));
03f49957 3102
57271d63 3103 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
7dca8043 3104 address_space_init(&address_space_memory, system_memory, "memory");
309cb471 3105
7267c094 3106 system_io = g_malloc(sizeof(*system_io));
3bb28b72
JK
3107 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
3108 65536);
7dca8043 3109 address_space_init(&address_space_io, system_io, "I/O");
62152b8a
AK
3110}
3111
3112MemoryRegion *get_system_memory(void)
3113{
3114 return system_memory;
3115}
3116
309cb471
AK
3117MemoryRegion *get_system_io(void)
3118{
3119 return system_io;
3120}
3121
e2eef170
PB
3122#endif /* !defined(CONFIG_USER_ONLY) */
3123
13eb76e0
FB
3124/* physical memory access (slow version, mainly for debug) */
3125#if defined(CONFIG_USER_ONLY)
f17ec444 3126int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
0c249ff7 3127 uint8_t *buf, target_ulong len, int is_write)
13eb76e0 3128{
0c249ff7
LZ
3129 int flags;
3130 target_ulong l, page;
53a5960a 3131 void * p;
13eb76e0
FB
3132
3133 while (len > 0) {
3134 page = addr & TARGET_PAGE_MASK;
3135 l = (page + TARGET_PAGE_SIZE) - addr;
3136 if (l > len)
3137 l = len;
3138 flags = page_get_flags(page);
3139 if (!(flags & PAGE_VALID))
a68fe89c 3140 return -1;
13eb76e0
FB
3141 if (is_write) {
3142 if (!(flags & PAGE_WRITE))
a68fe89c 3143 return -1;
579a97f7 3144 /* XXX: this code should not depend on lock_user */
72fb7daa 3145 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
a68fe89c 3146 return -1;
72fb7daa
AJ
3147 memcpy(p, buf, l);
3148 unlock_user(p, addr, l);
13eb76e0
FB
3149 } else {
3150 if (!(flags & PAGE_READ))
a68fe89c 3151 return -1;
579a97f7 3152 /* XXX: this code should not depend on lock_user */
72fb7daa 3153 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
a68fe89c 3154 return -1;
72fb7daa 3155 memcpy(buf, p, l);
5b257578 3156 unlock_user(p, addr, 0);
13eb76e0
FB
3157 }
3158 len -= l;
3159 buf += l;
3160 addr += l;
3161 }
a68fe89c 3162 return 0;
13eb76e0 3163}
8df1cd07 3164
13eb76e0 3165#else
51d7a9eb 3166
845b6214 3167static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
a8170e5e 3168 hwaddr length)
51d7a9eb 3169{
e87f7778 3170 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
0878d0e1
PB
3171 addr += memory_region_get_ram_addr(mr);
3172
e87f7778
PB
3173 /* No early return if dirty_log_mask is or becomes 0, because
3174 * cpu_physical_memory_set_dirty_range will still call
3175 * xen_modified_memory.
3176 */
3177 if (dirty_log_mask) {
3178 dirty_log_mask =
3179 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
3180 }
3181 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
5aa1ef71 3182 assert(tcg_enabled());
e87f7778
PB
3183 tb_invalidate_phys_range(addr, addr + length);
3184 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
51d7a9eb 3185 }
e87f7778 3186 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
51d7a9eb
AP
3187}
3188
047be4ed
SH
3189void memory_region_flush_rom_device(MemoryRegion *mr, hwaddr addr, hwaddr size)
3190{
3191 /*
3192 * In principle this function would work on other memory region types too,
3193 * but the ROM device use case is the only one where this operation is
3194 * necessary. Other memory regions should use the
3195 * address_space_read/write() APIs.
3196 */
3197 assert(memory_region_is_romd(mr));
3198
3199 invalidate_and_set_dirty(mr, addr, size);
3200}
3201
23326164 3202static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
82f2563f 3203{
e1622f4b 3204 unsigned access_size_max = mr->ops->valid.max_access_size;
23326164
RH
3205
3206 /* Regions are assumed to support 1-4 byte accesses unless
3207 otherwise specified. */
23326164
RH
3208 if (access_size_max == 0) {
3209 access_size_max = 4;
3210 }
3211
3212 /* Bound the maximum access by the alignment of the address. */
3213 if (!mr->ops->impl.unaligned) {
3214 unsigned align_size_max = addr & -addr;
3215 if (align_size_max != 0 && align_size_max < access_size_max) {
3216 access_size_max = align_size_max;
3217 }
82f2563f 3218 }
23326164
RH
3219
3220 /* Don't attempt accesses larger than the maximum. */
3221 if (l > access_size_max) {
3222 l = access_size_max;
82f2563f 3223 }
6554f5c0 3224 l = pow2floor(l);
23326164
RH
3225
3226 return l;
82f2563f
PB
3227}
3228
4840f10e 3229static bool prepare_mmio_access(MemoryRegion *mr)
125b3806 3230{
4840f10e
JK
3231 bool unlocked = !qemu_mutex_iothread_locked();
3232 bool release_lock = false;
3233
3234 if (unlocked && mr->global_locking) {
3235 qemu_mutex_lock_iothread();
3236 unlocked = false;
3237 release_lock = true;
3238 }
125b3806 3239 if (mr->flush_coalesced_mmio) {
4840f10e
JK
3240 if (unlocked) {
3241 qemu_mutex_lock_iothread();
3242 }
125b3806 3243 qemu_flush_coalesced_mmio_buffer();
4840f10e
JK
3244 if (unlocked) {
3245 qemu_mutex_unlock_iothread();
3246 }
125b3806 3247 }
4840f10e
JK
3248
3249 return release_lock;
125b3806
PB
3250}
3251
a203ac70 3252/* Called within RCU critical section. */
16620684
AK
3253static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
3254 MemTxAttrs attrs,
3255 const uint8_t *buf,
0c249ff7 3256 hwaddr len, hwaddr addr1,
16620684 3257 hwaddr l, MemoryRegion *mr)
13eb76e0 3258{
13eb76e0 3259 uint8_t *ptr;
791af8c8 3260 uint64_t val;
3b643495 3261 MemTxResult result = MEMTX_OK;
4840f10e 3262 bool release_lock = false;
3b46e624 3263
a203ac70 3264 for (;;) {
eb7eeb88
PB
3265 if (!memory_access_is_direct(mr, true)) {
3266 release_lock |= prepare_mmio_access(mr);
3267 l = memory_access_size(mr, l, addr1);
3268 /* XXX: could force current_cpu to NULL to avoid
3269 potential bugs */
9bf825bf 3270 val = ldn_he_p(buf, l);
3d9e7c3e 3271 result |= memory_region_dispatch_write(mr, addr1, val,
9bf825bf 3272 size_memop(l), attrs);
13eb76e0 3273 } else {
eb7eeb88 3274 /* RAM case */
f5aa69bd 3275 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
eb7eeb88
PB
3276 memcpy(ptr, buf, l);
3277 invalidate_and_set_dirty(mr, addr1, l);
13eb76e0 3278 }
4840f10e
JK
3279
3280 if (release_lock) {
3281 qemu_mutex_unlock_iothread();
3282 release_lock = false;
3283 }
3284
13eb76e0
FB
3285 len -= l;
3286 buf += l;
3287 addr += l;
a203ac70
PB
3288
3289 if (!len) {
3290 break;
3291 }
3292
3293 l = len;
efa99a2f 3294 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
13eb76e0 3295 }
fd8aaa76 3296
3b643495 3297 return result;
13eb76e0 3298}
8df1cd07 3299
4c6ebbb3 3300/* Called from RCU critical section. */
16620684 3301static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
0c249ff7 3302 const uint8_t *buf, hwaddr len)
ac1970fb 3303{
eb7eeb88 3304 hwaddr l;
eb7eeb88
PB
3305 hwaddr addr1;
3306 MemoryRegion *mr;
3307 MemTxResult result = MEMTX_OK;
eb7eeb88 3308
4c6ebbb3 3309 l = len;
efa99a2f 3310 mr = flatview_translate(fv, addr, &addr1, &l, true, attrs);
4c6ebbb3
PB
3311 result = flatview_write_continue(fv, addr, attrs, buf, len,
3312 addr1, l, mr);
a203ac70
PB
3313
3314 return result;
3315}
3316
3317/* Called within RCU critical section. */
16620684
AK
3318MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3319 MemTxAttrs attrs, uint8_t *buf,
0c249ff7 3320 hwaddr len, hwaddr addr1, hwaddr l,
16620684 3321 MemoryRegion *mr)
a203ac70
PB
3322{
3323 uint8_t *ptr;
3324 uint64_t val;
3325 MemTxResult result = MEMTX_OK;
3326 bool release_lock = false;
eb7eeb88 3327
a203ac70 3328 for (;;) {
eb7eeb88
PB
3329 if (!memory_access_is_direct(mr, false)) {
3330 /* I/O case */
3331 release_lock |= prepare_mmio_access(mr);
3332 l = memory_access_size(mr, l, addr1);
3d9e7c3e 3333 result |= memory_region_dispatch_read(mr, addr1, &val,
9bf825bf
TN
3334 size_memop(l), attrs);
3335 stn_he_p(buf, l, val);
eb7eeb88
PB
3336 } else {
3337 /* RAM case */
f5aa69bd 3338 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
eb7eeb88
PB
3339 memcpy(buf, ptr, l);
3340 }
3341
3342 if (release_lock) {
3343 qemu_mutex_unlock_iothread();
3344 release_lock = false;
3345 }
3346
3347 len -= l;
3348 buf += l;
3349 addr += l;
a203ac70
PB
3350
3351 if (!len) {
3352 break;
3353 }
3354
3355 l = len;
efa99a2f 3356 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
a203ac70
PB
3357 }
3358
3359 return result;
3360}
3361
b2a44fca
PB
3362/* Called from RCU critical section. */
3363static MemTxResult flatview_read(FlatView *fv, hwaddr addr,
0c249ff7 3364 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
a203ac70
PB
3365{
3366 hwaddr l;
3367 hwaddr addr1;
3368 MemoryRegion *mr;
eb7eeb88 3369
b2a44fca 3370 l = len;
efa99a2f 3371 mr = flatview_translate(fv, addr, &addr1, &l, false, attrs);
b2a44fca
PB
3372 return flatview_read_continue(fv, addr, attrs, buf, len,
3373 addr1, l, mr);
ac1970fb
AK
3374}
3375
b2a44fca 3376MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
0c249ff7 3377 MemTxAttrs attrs, uint8_t *buf, hwaddr len)
b2a44fca
PB
3378{
3379 MemTxResult result = MEMTX_OK;
3380 FlatView *fv;
3381
3382 if (len > 0) {
3383 rcu_read_lock();
3384 fv = address_space_to_flatview(as);
3385 result = flatview_read(fv, addr, attrs, buf, len);
3386 rcu_read_unlock();
3387 }
3388
3389 return result;
3390}
3391
4c6ebbb3
PB
3392MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3393 MemTxAttrs attrs,
0c249ff7 3394 const uint8_t *buf, hwaddr len)
4c6ebbb3
PB
3395{
3396 MemTxResult result = MEMTX_OK;
3397 FlatView *fv;
3398
3399 if (len > 0) {
3400 rcu_read_lock();
3401 fv = address_space_to_flatview(as);
3402 result = flatview_write(fv, addr, attrs, buf, len);
3403 rcu_read_unlock();
3404 }
3405
3406 return result;
3407}
3408
db84fd97 3409MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
0c249ff7 3410 uint8_t *buf, hwaddr len, bool is_write)
db84fd97
PB
3411{
3412 if (is_write) {
3413 return address_space_write(as, addr, attrs, buf, len);
3414 } else {
3415 return address_space_read_full(as, addr, attrs, buf, len);
3416 }
3417}
3418
a8170e5e 3419void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
0c249ff7 3420 hwaddr len, int is_write)
ac1970fb 3421{
5c9eb028
PM
3422 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3423 buf, len, is_write);
ac1970fb
AK
3424}
3425
582b55a9
AG
3426enum write_rom_type {
3427 WRITE_DATA,
3428 FLUSH_CACHE,
3429};
3430
75693e14
PM
3431static inline MemTxResult address_space_write_rom_internal(AddressSpace *as,
3432 hwaddr addr,
3433 MemTxAttrs attrs,
3434 const uint8_t *buf,
0c249ff7 3435 hwaddr len,
75693e14 3436 enum write_rom_type type)
d0ecd2aa 3437{
149f54b5 3438 hwaddr l;
d0ecd2aa 3439 uint8_t *ptr;
149f54b5 3440 hwaddr addr1;
5c8a00ce 3441 MemoryRegion *mr;
3b46e624 3442
41063e1e 3443 rcu_read_lock();
d0ecd2aa 3444 while (len > 0) {
149f54b5 3445 l = len;
75693e14 3446 mr = address_space_translate(as, addr, &addr1, &l, true, attrs);
3b46e624 3447
5c8a00ce
PB
3448 if (!(memory_region_is_ram(mr) ||
3449 memory_region_is_romd(mr))) {
b242e0e0 3450 l = memory_access_size(mr, l, addr1);
d0ecd2aa 3451 } else {
d0ecd2aa 3452 /* ROM/RAM case */
0878d0e1 3453 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
582b55a9
AG
3454 switch (type) {
3455 case WRITE_DATA:
3456 memcpy(ptr, buf, l);
845b6214 3457 invalidate_and_set_dirty(mr, addr1, l);
582b55a9
AG
3458 break;
3459 case FLUSH_CACHE:
3460 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3461 break;
3462 }
d0ecd2aa
FB
3463 }
3464 len -= l;
3465 buf += l;
3466 addr += l;
3467 }
41063e1e 3468 rcu_read_unlock();
75693e14 3469 return MEMTX_OK;
d0ecd2aa
FB
3470}
3471
582b55a9 3472/* used for ROM loading : can write in RAM and ROM */
3c8133f9
PM
3473MemTxResult address_space_write_rom(AddressSpace *as, hwaddr addr,
3474 MemTxAttrs attrs,
0c249ff7 3475 const uint8_t *buf, hwaddr len)
582b55a9 3476{
3c8133f9
PM
3477 return address_space_write_rom_internal(as, addr, attrs,
3478 buf, len, WRITE_DATA);
582b55a9
AG
3479}
3480
0c249ff7 3481void cpu_flush_icache_range(hwaddr start, hwaddr len)
582b55a9
AG
3482{
3483 /*
3484 * This function should do the same thing as an icache flush that was
3485 * triggered from within the guest. For TCG we are always cache coherent,
3486 * so there is no need to flush anything. For KVM / Xen we need to flush
3487 * the host's instruction cache at least.
3488 */
3489 if (tcg_enabled()) {
3490 return;
3491 }
3492
75693e14
PM
3493 address_space_write_rom_internal(&address_space_memory,
3494 start, MEMTXATTRS_UNSPECIFIED,
3495 NULL, len, FLUSH_CACHE);
582b55a9
AG
3496}
3497
6d16c2f8 3498typedef struct {
d3e71559 3499 MemoryRegion *mr;
6d16c2f8 3500 void *buffer;
a8170e5e
AK
3501 hwaddr addr;
3502 hwaddr len;
c2cba0ff 3503 bool in_use;
6d16c2f8
AL
3504} BounceBuffer;
3505
3506static BounceBuffer bounce;
3507
ba223c29 3508typedef struct MapClient {
e95205e1 3509 QEMUBH *bh;
72cf2d4f 3510 QLIST_ENTRY(MapClient) link;
ba223c29
AL
3511} MapClient;
3512
38e047b5 3513QemuMutex map_client_list_lock;
b58deb34 3514static QLIST_HEAD(, MapClient) map_client_list
72cf2d4f 3515 = QLIST_HEAD_INITIALIZER(map_client_list);
ba223c29 3516
e95205e1
FZ
3517static void cpu_unregister_map_client_do(MapClient *client)
3518{
3519 QLIST_REMOVE(client, link);
3520 g_free(client);
3521}
3522
33b6c2ed
FZ
3523static void cpu_notify_map_clients_locked(void)
3524{
3525 MapClient *client;
3526
3527 while (!QLIST_EMPTY(&map_client_list)) {
3528 client = QLIST_FIRST(&map_client_list);
e95205e1
FZ
3529 qemu_bh_schedule(client->bh);
3530 cpu_unregister_map_client_do(client);
33b6c2ed
FZ
3531 }
3532}
3533
e95205e1 3534void cpu_register_map_client(QEMUBH *bh)
ba223c29 3535{
7267c094 3536 MapClient *client = g_malloc(sizeof(*client));
ba223c29 3537
38e047b5 3538 qemu_mutex_lock(&map_client_list_lock);
e95205e1 3539 client->bh = bh;
72cf2d4f 3540 QLIST_INSERT_HEAD(&map_client_list, client, link);
33b6c2ed
FZ
3541 if (!atomic_read(&bounce.in_use)) {
3542 cpu_notify_map_clients_locked();
3543 }
38e047b5 3544 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3545}
3546
38e047b5 3547void cpu_exec_init_all(void)
ba223c29 3548{
38e047b5 3549 qemu_mutex_init(&ram_list.mutex);
20bccb82
PM
3550 /* The data structures we set up here depend on knowing the page size,
3551 * so no more changes can be made after this point.
3552 * In an ideal world, nothing we did before we had finished the
3553 * machine setup would care about the target page size, and we could
3554 * do this much later, rather than requiring board models to state
3555 * up front what their requirements are.
3556 */
3557 finalize_target_page_bits();
38e047b5 3558 io_mem_init();
680a4783 3559 memory_map_init();
38e047b5 3560 qemu_mutex_init(&map_client_list_lock);
ba223c29
AL
3561}
3562
e95205e1 3563void cpu_unregister_map_client(QEMUBH *bh)
ba223c29
AL
3564{
3565 MapClient *client;
3566
e95205e1
FZ
3567 qemu_mutex_lock(&map_client_list_lock);
3568 QLIST_FOREACH(client, &map_client_list, link) {
3569 if (client->bh == bh) {
3570 cpu_unregister_map_client_do(client);
3571 break;
3572 }
ba223c29 3573 }
e95205e1 3574 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3575}
3576
3577static void cpu_notify_map_clients(void)
3578{
38e047b5 3579 qemu_mutex_lock(&map_client_list_lock);
33b6c2ed 3580 cpu_notify_map_clients_locked();
38e047b5 3581 qemu_mutex_unlock(&map_client_list_lock);
ba223c29
AL
3582}
3583
0c249ff7 3584static bool flatview_access_valid(FlatView *fv, hwaddr addr, hwaddr len,
eace72b7 3585 bool is_write, MemTxAttrs attrs)
51644ab7 3586{
5c8a00ce 3587 MemoryRegion *mr;
51644ab7
PB
3588 hwaddr l, xlat;
3589
3590 while (len > 0) {
3591 l = len;
efa99a2f 3592 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
5c8a00ce
PB
3593 if (!memory_access_is_direct(mr, is_write)) {
3594 l = memory_access_size(mr, l, addr);
eace72b7 3595 if (!memory_region_access_valid(mr, xlat, l, is_write, attrs)) {
51644ab7
PB
3596 return false;
3597 }
3598 }
3599
3600 len -= l;
3601 addr += l;
3602 }
3603 return true;
3604}
3605
16620684 3606bool address_space_access_valid(AddressSpace *as, hwaddr addr,
0c249ff7 3607 hwaddr len, bool is_write,
fddffa42 3608 MemTxAttrs attrs)
16620684 3609{
11e732a5
PB
3610 FlatView *fv;
3611 bool result;
3612
3613 rcu_read_lock();
3614 fv = address_space_to_flatview(as);
eace72b7 3615 result = flatview_access_valid(fv, addr, len, is_write, attrs);
11e732a5
PB
3616 rcu_read_unlock();
3617 return result;
16620684
AK
3618}
3619
715c31ec 3620static hwaddr
16620684 3621flatview_extend_translation(FlatView *fv, hwaddr addr,
53d0790d
PM
3622 hwaddr target_len,
3623 MemoryRegion *mr, hwaddr base, hwaddr len,
3624 bool is_write, MemTxAttrs attrs)
715c31ec
PB
3625{
3626 hwaddr done = 0;
3627 hwaddr xlat;
3628 MemoryRegion *this_mr;
3629
3630 for (;;) {
3631 target_len -= len;
3632 addr += len;
3633 done += len;
3634 if (target_len == 0) {
3635 return done;
3636 }
3637
3638 len = target_len;
16620684 3639 this_mr = flatview_translate(fv, addr, &xlat,
efa99a2f 3640 &len, is_write, attrs);
715c31ec
PB
3641 if (this_mr != mr || xlat != base + done) {
3642 return done;
3643 }
3644 }
3645}
3646
6d16c2f8
AL
3647/* Map a physical memory region into a host virtual address.
3648 * May map a subset of the requested range, given by and returned in *plen.
3649 * May return NULL if resources needed to perform the mapping are exhausted.
3650 * Use only for reads OR writes - not for read-modify-write operations.
ba223c29
AL
3651 * Use cpu_register_map_client() to know when retrying the map operation is
3652 * likely to succeed.
6d16c2f8 3653 */
ac1970fb 3654void *address_space_map(AddressSpace *as,
a8170e5e
AK
3655 hwaddr addr,
3656 hwaddr *plen,
f26404fb
PM
3657 bool is_write,
3658 MemTxAttrs attrs)
6d16c2f8 3659{
a8170e5e 3660 hwaddr len = *plen;
715c31ec
PB
3661 hwaddr l, xlat;
3662 MemoryRegion *mr;
e81bcda5 3663 void *ptr;
ad0c60fa 3664 FlatView *fv;
6d16c2f8 3665
e3127ae0
PB
3666 if (len == 0) {
3667 return NULL;
3668 }
38bee5dc 3669
e3127ae0 3670 l = len;
41063e1e 3671 rcu_read_lock();
ad0c60fa 3672 fv = address_space_to_flatview(as);
efa99a2f 3673 mr = flatview_translate(fv, addr, &xlat, &l, is_write, attrs);
41063e1e 3674
e3127ae0 3675 if (!memory_access_is_direct(mr, is_write)) {
c2cba0ff 3676 if (atomic_xchg(&bounce.in_use, true)) {
41063e1e 3677 rcu_read_unlock();
e3127ae0 3678 return NULL;
6d16c2f8 3679 }
e85d9db5
KW
3680 /* Avoid unbounded allocations */
3681 l = MIN(l, TARGET_PAGE_SIZE);
3682 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
e3127ae0
PB
3683 bounce.addr = addr;
3684 bounce.len = l;
d3e71559
PB
3685
3686 memory_region_ref(mr);
3687 bounce.mr = mr;
e3127ae0 3688 if (!is_write) {
16620684 3689 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
5c9eb028 3690 bounce.buffer, l);
8ab934f9 3691 }
6d16c2f8 3692
41063e1e 3693 rcu_read_unlock();
e3127ae0
PB
3694 *plen = l;
3695 return bounce.buffer;
3696 }
3697
e3127ae0 3698
d3e71559 3699 memory_region_ref(mr);
16620684 3700 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
53d0790d 3701 l, is_write, attrs);
f5aa69bd 3702 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
e81bcda5
PB
3703 rcu_read_unlock();
3704
3705 return ptr;
6d16c2f8
AL
3706}
3707
ac1970fb 3708/* Unmaps a memory region previously mapped by address_space_map().
6d16c2f8
AL
3709 * Will also mark the memory as dirty if is_write == 1. access_len gives
3710 * the amount of memory that was actually read or written by the caller.
3711 */
a8170e5e
AK
3712void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3713 int is_write, hwaddr access_len)
6d16c2f8
AL
3714{
3715 if (buffer != bounce.buffer) {
d3e71559
PB
3716 MemoryRegion *mr;
3717 ram_addr_t addr1;
3718
07bdaa41 3719 mr = memory_region_from_host(buffer, &addr1);
d3e71559 3720 assert(mr != NULL);
6d16c2f8 3721 if (is_write) {
845b6214 3722 invalidate_and_set_dirty(mr, addr1, access_len);
6d16c2f8 3723 }
868bb33f 3724 if (xen_enabled()) {
e41d7c69 3725 xen_invalidate_map_cache_entry(buffer);
050a0ddf 3726 }
d3e71559 3727 memory_region_unref(mr);
6d16c2f8
AL
3728 return;
3729 }
3730 if (is_write) {
5c9eb028
PM
3731 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3732 bounce.buffer, access_len);
6d16c2f8 3733 }
f8a83245 3734 qemu_vfree(bounce.buffer);
6d16c2f8 3735 bounce.buffer = NULL;
d3e71559 3736 memory_region_unref(bounce.mr);
c2cba0ff 3737 atomic_mb_set(&bounce.in_use, false);
ba223c29 3738 cpu_notify_map_clients();
6d16c2f8 3739}
d0ecd2aa 3740
a8170e5e
AK
3741void *cpu_physical_memory_map(hwaddr addr,
3742 hwaddr *plen,
ac1970fb
AK
3743 int is_write)
3744{
f26404fb
PM
3745 return address_space_map(&address_space_memory, addr, plen, is_write,
3746 MEMTXATTRS_UNSPECIFIED);
ac1970fb
AK
3747}
3748
a8170e5e
AK
3749void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3750 int is_write, hwaddr access_len)
ac1970fb
AK
3751{
3752 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3753}
3754
0ce265ff
PB
3755#define ARG1_DECL AddressSpace *as
3756#define ARG1 as
3757#define SUFFIX
3758#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
0ce265ff
PB
3759#define RCU_READ_LOCK(...) rcu_read_lock()
3760#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3761#include "memory_ldst.inc.c"
1e78bcc1 3762
1f4e496e
PB
3763int64_t address_space_cache_init(MemoryRegionCache *cache,
3764 AddressSpace *as,
3765 hwaddr addr,
3766 hwaddr len,
3767 bool is_write)
3768{
48564041
PB
3769 AddressSpaceDispatch *d;
3770 hwaddr l;
3771 MemoryRegion *mr;
3772
3773 assert(len > 0);
3774
3775 l = len;
3776 cache->fv = address_space_get_flatview(as);
3777 d = flatview_to_dispatch(cache->fv);
3778 cache->mrs = *address_space_translate_internal(d, addr, &cache->xlat, &l, true);
3779
3780 mr = cache->mrs.mr;
3781 memory_region_ref(mr);
3782 if (memory_access_is_direct(mr, is_write)) {
53d0790d
PM
3783 /* We don't care about the memory attributes here as we're only
3784 * doing this if we found actual RAM, which behaves the same
3785 * regardless of attributes; so UNSPECIFIED is fine.
3786 */
48564041 3787 l = flatview_extend_translation(cache->fv, addr, len, mr,
53d0790d
PM
3788 cache->xlat, l, is_write,
3789 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3790 cache->ptr = qemu_ram_ptr_length(mr->ram_block, cache->xlat, &l, true);
3791 } else {
3792 cache->ptr = NULL;
3793 }
3794
3795 cache->len = l;
3796 cache->is_write = is_write;
3797 return l;
1f4e496e
PB
3798}
3799
3800void address_space_cache_invalidate(MemoryRegionCache *cache,
3801 hwaddr addr,
3802 hwaddr access_len)
3803{
48564041
PB
3804 assert(cache->is_write);
3805 if (likely(cache->ptr)) {
3806 invalidate_and_set_dirty(cache->mrs.mr, addr + cache->xlat, access_len);
3807 }
1f4e496e
PB
3808}
3809
3810void address_space_cache_destroy(MemoryRegionCache *cache)
3811{
48564041
PB
3812 if (!cache->mrs.mr) {
3813 return;
3814 }
3815
3816 if (xen_enabled()) {
3817 xen_invalidate_map_cache_entry(cache->ptr);
3818 }
3819 memory_region_unref(cache->mrs.mr);
3820 flatview_unref(cache->fv);
3821 cache->mrs.mr = NULL;
3822 cache->fv = NULL;
3823}
3824
3825/* Called from RCU critical section. This function has the same
3826 * semantics as address_space_translate, but it only works on a
3827 * predefined range of a MemoryRegion that was mapped with
3828 * address_space_cache_init.
3829 */
3830static inline MemoryRegion *address_space_translate_cached(
3831 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
bc6b1cec 3832 hwaddr *plen, bool is_write, MemTxAttrs attrs)
48564041
PB
3833{
3834 MemoryRegionSection section;
3835 MemoryRegion *mr;
3836 IOMMUMemoryRegion *iommu_mr;
3837 AddressSpace *target_as;
3838
3839 assert(!cache->ptr);
3840 *xlat = addr + cache->xlat;
3841
3842 mr = cache->mrs.mr;
3843 iommu_mr = memory_region_get_iommu(mr);
3844 if (!iommu_mr) {
3845 /* MMIO region. */
3846 return mr;
3847 }
3848
3849 section = address_space_translate_iommu(iommu_mr, xlat, plen,
3850 NULL, is_write, true,
2f7b009c 3851 &target_as, attrs);
48564041
PB
3852 return section.mr;
3853}
3854
3855/* Called from RCU critical section. address_space_read_cached uses this
3856 * out of line function when the target is an MMIO or IOMMU region.
3857 */
3858void
3859address_space_read_cached_slow(MemoryRegionCache *cache, hwaddr addr,
0c249ff7 3860 void *buf, hwaddr len)
48564041
PB
3861{
3862 hwaddr addr1, l;
3863 MemoryRegion *mr;
3864
3865 l = len;
bc6b1cec
PM
3866 mr = address_space_translate_cached(cache, addr, &addr1, &l, false,
3867 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3868 flatview_read_continue(cache->fv,
3869 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3870 addr1, l, mr);
3871}
3872
3873/* Called from RCU critical section. address_space_write_cached uses this
3874 * out of line function when the target is an MMIO or IOMMU region.
3875 */
3876void
3877address_space_write_cached_slow(MemoryRegionCache *cache, hwaddr addr,
0c249ff7 3878 const void *buf, hwaddr len)
48564041
PB
3879{
3880 hwaddr addr1, l;
3881 MemoryRegion *mr;
3882
3883 l = len;
bc6b1cec
PM
3884 mr = address_space_translate_cached(cache, addr, &addr1, &l, true,
3885 MEMTXATTRS_UNSPECIFIED);
48564041
PB
3886 flatview_write_continue(cache->fv,
3887 addr, MEMTXATTRS_UNSPECIFIED, buf, len,
3888 addr1, l, mr);
1f4e496e
PB
3889}
3890
3891#define ARG1_DECL MemoryRegionCache *cache
3892#define ARG1 cache
48564041
PB
3893#define SUFFIX _cached_slow
3894#define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
48564041
PB
3895#define RCU_READ_LOCK() ((void)0)
3896#define RCU_READ_UNLOCK() ((void)0)
1f4e496e
PB
3897#include "memory_ldst.inc.c"
3898
5e2972fd 3899/* virtual memory access for debug (includes writing to ROM) */
f17ec444 3900int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
0c249ff7 3901 uint8_t *buf, target_ulong len, int is_write)
13eb76e0 3902{
a8170e5e 3903 hwaddr phys_addr;
0c249ff7 3904 target_ulong l, page;
13eb76e0 3905
79ca7a1b 3906 cpu_synchronize_state(cpu);
13eb76e0 3907 while (len > 0) {
5232e4c7
PM
3908 int asidx;
3909 MemTxAttrs attrs;
3910
13eb76e0 3911 page = addr & TARGET_PAGE_MASK;
5232e4c7
PM
3912 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3913 asidx = cpu_asidx_from_attrs(cpu, attrs);
13eb76e0
FB
3914 /* if no physical page mapped, return an error */
3915 if (phys_addr == -1)
3916 return -1;
3917 l = (page + TARGET_PAGE_SIZE) - addr;
3918 if (l > len)
3919 l = len;
5e2972fd 3920 phys_addr += (addr & ~TARGET_PAGE_MASK);
2e38847b 3921 if (is_write) {
3c8133f9 3922 address_space_write_rom(cpu->cpu_ases[asidx].as, phys_addr,
ea7a5330 3923 attrs, buf, l);
2e38847b 3924 } else {
5232e4c7 3925 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
ea7a5330 3926 attrs, buf, l, 0);
2e38847b 3927 }
13eb76e0
FB
3928 len -= l;
3929 buf += l;
3930 addr += l;
3931 }
3932 return 0;
3933}
038629a6
DDAG
3934
3935/*
3936 * Allows code that needs to deal with migration bitmaps etc to still be built
3937 * target independent.
3938 */
20afaed9 3939size_t qemu_target_page_size(void)
038629a6 3940{
20afaed9 3941 return TARGET_PAGE_SIZE;
038629a6
DDAG
3942}
3943
46d702b1
JQ
3944int qemu_target_page_bits(void)
3945{
3946 return TARGET_PAGE_BITS;
3947}
3948
3949int qemu_target_page_bits_min(void)
3950{
3951 return TARGET_PAGE_BITS_MIN;
3952}
a68fe89c 3953#endif
13eb76e0 3954
98ed8ecf 3955bool target_words_bigendian(void)
8e4a424b
BS
3956{
3957#if defined(TARGET_WORDS_BIGENDIAN)
3958 return true;
3959#else
3960 return false;
3961#endif
3962}
3963
76f35538 3964#ifndef CONFIG_USER_ONLY
a8170e5e 3965bool cpu_physical_memory_is_io(hwaddr phys_addr)
76f35538 3966{
5c8a00ce 3967 MemoryRegion*mr;
149f54b5 3968 hwaddr l = 1;
41063e1e 3969 bool res;
76f35538 3970
41063e1e 3971 rcu_read_lock();
5c8a00ce 3972 mr = address_space_translate(&address_space_memory,
bc6b1cec
PM
3973 phys_addr, &phys_addr, &l, false,
3974 MEMTXATTRS_UNSPECIFIED);
76f35538 3975
41063e1e
PB
3976 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3977 rcu_read_unlock();
3978 return res;
76f35538 3979}
bd2fa51f 3980
e3807054 3981int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
bd2fa51f
MH
3982{
3983 RAMBlock *block;
e3807054 3984 int ret = 0;
bd2fa51f 3985
0dc3f44a 3986 rcu_read_lock();
99e15582 3987 RAMBLOCK_FOREACH(block) {
754cb9c0 3988 ret = func(block, opaque);
e3807054
DDAG
3989 if (ret) {
3990 break;
3991 }
bd2fa51f 3992 }
0dc3f44a 3993 rcu_read_unlock();
e3807054 3994 return ret;
bd2fa51f 3995}
d3a5038c
DDAG
3996
3997/*
3998 * Unmap pages of memory from start to start+length such that
3999 * they a) read as 0, b) Trigger whatever fault mechanism
4000 * the OS provides for postcopy.
4001 * The pages must be unmapped by the end of the function.
4002 * Returns: 0 on success, none-0 on failure
4003 *
4004 */
4005int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
4006{
4007 int ret = -1;
4008
4009 uint8_t *host_startaddr = rb->host + start;
4010
4011 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
4012 error_report("ram_block_discard_range: Unaligned start address: %p",
4013 host_startaddr);
4014 goto err;
4015 }
4016
4017 if ((start + length) <= rb->used_length) {
db144f70 4018 bool need_madvise, need_fallocate;
d3a5038c
DDAG
4019 uint8_t *host_endaddr = host_startaddr + length;
4020 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
4021 error_report("ram_block_discard_range: Unaligned end address: %p",
4022 host_endaddr);
4023 goto err;
4024 }
4025
4026 errno = ENOTSUP; /* If we are missing MADVISE etc */
4027
db144f70
DDAG
4028 /* The logic here is messy;
4029 * madvise DONTNEED fails for hugepages
4030 * fallocate works on hugepages and shmem
4031 */
4032 need_madvise = (rb->page_size == qemu_host_page_size);
4033 need_fallocate = rb->fd != -1;
4034 if (need_fallocate) {
4035 /* For a file, this causes the area of the file to be zero'd
4036 * if read, and for hugetlbfs also causes it to be unmapped
4037 * so a userfault will trigger.
e2fa71f5
DDAG
4038 */
4039#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
4040 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
4041 start, length);
db144f70
DDAG
4042 if (ret) {
4043 ret = -errno;
4044 error_report("ram_block_discard_range: Failed to fallocate "
4045 "%s:%" PRIx64 " +%zx (%d)",
4046 rb->idstr, start, length, ret);
4047 goto err;
4048 }
4049#else
4050 ret = -ENOSYS;
4051 error_report("ram_block_discard_range: fallocate not available/file"
4052 "%s:%" PRIx64 " +%zx (%d)",
4053 rb->idstr, start, length, ret);
4054 goto err;
e2fa71f5
DDAG
4055#endif
4056 }
db144f70
DDAG
4057 if (need_madvise) {
4058 /* For normal RAM this causes it to be unmapped,
4059 * for shared memory it causes the local mapping to disappear
4060 * and to fall back on the file contents (which we just
4061 * fallocate'd away).
4062 */
4063#if defined(CONFIG_MADVISE)
4064 ret = madvise(host_startaddr, length, MADV_DONTNEED);
4065 if (ret) {
4066 ret = -errno;
4067 error_report("ram_block_discard_range: Failed to discard range "
4068 "%s:%" PRIx64 " +%zx (%d)",
4069 rb->idstr, start, length, ret);
4070 goto err;
4071 }
4072#else
4073 ret = -ENOSYS;
4074 error_report("ram_block_discard_range: MADVISE not available"
d3a5038c
DDAG
4075 "%s:%" PRIx64 " +%zx (%d)",
4076 rb->idstr, start, length, ret);
db144f70
DDAG
4077 goto err;
4078#endif
d3a5038c 4079 }
db144f70
DDAG
4080 trace_ram_block_discard_range(rb->idstr, host_startaddr, length,
4081 need_madvise, need_fallocate, ret);
d3a5038c
DDAG
4082 } else {
4083 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
4084 "/%zx/" RAM_ADDR_FMT")",
4085 rb->idstr, start, length, rb->used_length);
4086 }
4087
4088err:
4089 return ret;
4090}
4091
a4de8552
JH
4092bool ramblock_is_pmem(RAMBlock *rb)
4093{
4094 return rb->flags & RAM_PMEM;
4095}
4096
ec3f8c99 4097#endif
a0be0c58
YZ
4098
4099void page_size_init(void)
4100{
4101 /* NOTE: we can always suppose that qemu_host_page_size >=
4102 TARGET_PAGE_SIZE */
a0be0c58
YZ
4103 if (qemu_host_page_size == 0) {
4104 qemu_host_page_size = qemu_real_host_page_size;
4105 }
4106 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
4107 qemu_host_page_size = TARGET_PAGE_SIZE;
4108 }
4109 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
4110}
5e8fd947
AK
4111
4112#if !defined(CONFIG_USER_ONLY)
4113
b6b71cb5 4114static void mtree_print_phys_entries(int start, int end, int skip, int ptr)
5e8fd947
AK
4115{
4116 if (start == end - 1) {
b6b71cb5 4117 qemu_printf("\t%3d ", start);
5e8fd947 4118 } else {
b6b71cb5 4119 qemu_printf("\t%3d..%-3d ", start, end - 1);
5e8fd947 4120 }
b6b71cb5 4121 qemu_printf(" skip=%d ", skip);
5e8fd947 4122 if (ptr == PHYS_MAP_NODE_NIL) {
b6b71cb5 4123 qemu_printf(" ptr=NIL");
5e8fd947 4124 } else if (!skip) {
b6b71cb5 4125 qemu_printf(" ptr=#%d", ptr);
5e8fd947 4126 } else {
b6b71cb5 4127 qemu_printf(" ptr=[%d]", ptr);
5e8fd947 4128 }
b6b71cb5 4129 qemu_printf("\n");
5e8fd947
AK
4130}
4131
4132#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
4133 int128_sub((size), int128_one())) : 0)
4134
b6b71cb5 4135void mtree_print_dispatch(AddressSpaceDispatch *d, MemoryRegion *root)
5e8fd947
AK
4136{
4137 int i;
4138
b6b71cb5
MA
4139 qemu_printf(" Dispatch\n");
4140 qemu_printf(" Physical sections\n");
5e8fd947
AK
4141
4142 for (i = 0; i < d->map.sections_nb; ++i) {
4143 MemoryRegionSection *s = d->map.sections + i;
4144 const char *names[] = { " [unassigned]", " [not dirty]",
4145 " [ROM]", " [watch]" };
4146
b6b71cb5
MA
4147 qemu_printf(" #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx
4148 " %s%s%s%s%s",
5e8fd947
AK
4149 i,
4150 s->offset_within_address_space,
4151 s->offset_within_address_space + MR_SIZE(s->mr->size),
4152 s->mr->name ? s->mr->name : "(noname)",
4153 i < ARRAY_SIZE(names) ? names[i] : "",
4154 s->mr == root ? " [ROOT]" : "",
4155 s == d->mru_section ? " [MRU]" : "",
4156 s->mr->is_iommu ? " [iommu]" : "");
4157
4158 if (s->mr->alias) {
b6b71cb5 4159 qemu_printf(" alias=%s", s->mr->alias->name ?
5e8fd947
AK
4160 s->mr->alias->name : "noname");
4161 }
b6b71cb5 4162 qemu_printf("\n");
5e8fd947
AK
4163 }
4164
b6b71cb5 4165 qemu_printf(" Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
5e8fd947
AK
4166 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
4167 for (i = 0; i < d->map.nodes_nb; ++i) {
4168 int j, jprev;
4169 PhysPageEntry prev;
4170 Node *n = d->map.nodes + i;
4171
b6b71cb5 4172 qemu_printf(" [%d]\n", i);
5e8fd947
AK
4173
4174 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
4175 PhysPageEntry *pe = *n + j;
4176
4177 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
4178 continue;
4179 }
4180
b6b71cb5 4181 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
5e8fd947
AK
4182
4183 jprev = j;
4184 prev = *pe;
4185 }
4186
4187 if (jprev != ARRAY_SIZE(*n)) {
b6b71cb5 4188 mtree_print_phys_entries(jprev, j, prev.skip, prev.ptr);
5e8fd947
AK
4189 }
4190 }
4191}
4192
4193#endif