]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Only disable execlist preemption for the duration of the request
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
e73bdd20
CW
52
53#include "i915_params.h"
54#include "i915_reg.h"
40b326ee 55#include "i915_utils.h"
e73bdd20
CW
56
57#include "intel_bios.h"
ac7f11c6 58#include "intel_dpll_mgr.h"
8c4f24f9 59#include "intel_uc.h"
e73bdd20
CW
60#include "intel_lrc.h"
61#include "intel_ringbuffer.h"
62
d501b1d2 63#include "i915_gem.h"
6095868a 64#include "i915_gem_context.h"
b42fe9ca
JL
65#include "i915_gem_fence_reg.h"
66#include "i915_gem_object.h"
e73bdd20
CW
67#include "i915_gem_gtt.h"
68#include "i915_gem_render_state.h"
05235c53 69#include "i915_gem_request.h"
73cb9701 70#include "i915_gem_timeline.h"
585fb111 71
b42fe9ca
JL
72#include "i915_vma.h"
73
0ad35fed
ZW
74#include "intel_gvt.h"
75
1da177e4
LT
76/* General customization:
77 */
78
1da177e4
LT
79#define DRIVER_NAME "i915"
80#define DRIVER_DESC "Intel Graphics"
add6329c
DV
81#define DRIVER_DATE "20170123"
82#define DRIVER_TIMESTAMP 1485156432
1da177e4 83
c883ef1b 84#undef WARN_ON
5f77eeb0
DV
85/* Many gcc seem to no see through this and fall over :( */
86#if 0
87#define WARN_ON(x) ({ \
88 bool __i915_warn_cond = (x); \
89 if (__builtin_constant_p(__i915_warn_cond)) \
90 BUILD_BUG_ON(__i915_warn_cond); \
91 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
92#else
152b2262 93#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
94#endif
95
cd9bfacb 96#undef WARN_ON_ONCE
152b2262 97#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 98
5f77eeb0
DV
99#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
100 (long) (x), __func__);
c883ef1b 101
e2c719b7
RC
102/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
103 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
104 * which may not necessarily be a user visible problem. This will either
105 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
106 * enable distros and users to tailor their preferred amount of i915 abrt
107 * spam.
108 */
109#define I915_STATE_WARN(condition, format...) ({ \
110 int __ret_warn_on = !!(condition); \
32753cb8
JL
111 if (unlikely(__ret_warn_on)) \
112 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 113 DRM_ERROR(format); \
e2c719b7
RC
114 unlikely(__ret_warn_on); \
115})
116
152b2262
JL
117#define I915_STATE_WARN_ON(x) \
118 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 119
4fec15d1
ID
120bool __i915_inject_load_failure(const char *func, int line);
121#define i915_inject_load_failure() \
122 __i915_inject_load_failure(__func__, __LINE__)
123
b95320bd
MK
124typedef struct {
125 uint32_t val;
126} uint_fixed_16_16_t;
127
128#define FP_16_16_MAX ({ \
129 uint_fixed_16_16_t fp; \
130 fp.val = UINT_MAX; \
131 fp; \
132})
133
134static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
135{
136 uint_fixed_16_16_t fp;
137
138 WARN_ON(val >> 16);
139
140 fp.val = val << 16;
141 return fp;
142}
143
144static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
145{
146 return DIV_ROUND_UP(fp.val, 1 << 16);
147}
148
149static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
150{
151 return fp.val >> 16;
152}
153
154static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
155 uint_fixed_16_16_t min2)
156{
157 uint_fixed_16_16_t min;
158
159 min.val = min(min1.val, min2.val);
160 return min;
161}
162
163static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
164 uint_fixed_16_16_t max2)
165{
166 uint_fixed_16_16_t max;
167
168 max.val = max(max1.val, max2.val);
169 return max;
170}
171
172static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
173 uint32_t d)
174{
175 uint_fixed_16_16_t fp, res;
176
177 fp = u32_to_fixed_16_16(val);
178 res.val = DIV_ROUND_UP(fp.val, d);
179 return res;
180}
181
182static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
183 uint32_t d)
184{
185 uint_fixed_16_16_t res;
186 uint64_t interm_val;
187
188 interm_val = (uint64_t)val << 16;
189 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
190 WARN_ON(interm_val >> 32);
191 res.val = (uint32_t) interm_val;
192
193 return res;
194}
195
196static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
197 uint_fixed_16_16_t mul)
198{
199 uint64_t intermediate_val;
200 uint_fixed_16_16_t fp;
201
202 intermediate_val = (uint64_t) val * mul.val;
203 WARN_ON(intermediate_val >> 32);
204 fp.val = (uint32_t) intermediate_val;
205 return fp;
206}
207
42a8ca4c
JN
208static inline const char *yesno(bool v)
209{
210 return v ? "yes" : "no";
211}
212
87ad3212
JN
213static inline const char *onoff(bool v)
214{
215 return v ? "on" : "off";
216}
217
08c4d7fc
TU
218static inline const char *enableddisabled(bool v)
219{
220 return v ? "enabled" : "disabled";
221}
222
317c35d1 223enum pipe {
752aa88a 224 INVALID_PIPE = -1,
317c35d1
JB
225 PIPE_A = 0,
226 PIPE_B,
9db4a9c7 227 PIPE_C,
a57c774a
AK
228 _PIPE_EDP,
229 I915_MAX_PIPES = _PIPE_EDP
317c35d1 230};
9db4a9c7 231#define pipe_name(p) ((p) + 'A')
317c35d1 232
a5c961d1
PZ
233enum transcoder {
234 TRANSCODER_A = 0,
235 TRANSCODER_B,
236 TRANSCODER_C,
a57c774a 237 TRANSCODER_EDP,
4d1de975
JN
238 TRANSCODER_DSI_A,
239 TRANSCODER_DSI_C,
a57c774a 240 I915_MAX_TRANSCODERS
a5c961d1 241};
da205630
JN
242
243static inline const char *transcoder_name(enum transcoder transcoder)
244{
245 switch (transcoder) {
246 case TRANSCODER_A:
247 return "A";
248 case TRANSCODER_B:
249 return "B";
250 case TRANSCODER_C:
251 return "C";
252 case TRANSCODER_EDP:
253 return "EDP";
4d1de975
JN
254 case TRANSCODER_DSI_A:
255 return "DSI A";
256 case TRANSCODER_DSI_C:
257 return "DSI C";
da205630
JN
258 default:
259 return "<invalid>";
260 }
261}
a5c961d1 262
4d1de975
JN
263static inline bool transcoder_is_dsi(enum transcoder transcoder)
264{
265 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
266}
267
84139d1e 268/*
b14e5848
VS
269 * Global legacy plane identifier. Valid only for primary/sprite
270 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 271 */
80824003 272enum plane {
b14e5848 273 PLANE_A,
80824003 274 PLANE_B,
9db4a9c7 275 PLANE_C,
80824003 276};
9db4a9c7 277#define plane_name(p) ((p) + 'A')
52440211 278
580503c7 279#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 280
b14e5848
VS
281/*
282 * Per-pipe plane identifier.
283 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
284 * number of planes per CRTC. Not all platforms really have this many planes,
285 * which means some arrays of size I915_MAX_PLANES may have unused entries
286 * between the topmost sprite plane and the cursor plane.
287 *
288 * This is expected to be passed to various register macros
289 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
290 */
291enum plane_id {
292 PLANE_PRIMARY,
293 PLANE_SPRITE0,
294 PLANE_SPRITE1,
295 PLANE_CURSOR,
296 I915_MAX_PLANES,
297};
298
d97d7b48
VS
299#define for_each_plane_id_on_crtc(__crtc, __p) \
300 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
301 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
302
2b139522 303enum port {
03cdc1d4 304 PORT_NONE = -1,
2b139522
ED
305 PORT_A = 0,
306 PORT_B,
307 PORT_C,
308 PORT_D,
309 PORT_E,
310 I915_MAX_PORTS
311};
312#define port_name(p) ((p) + 'A')
313
a09caddd 314#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
315
316enum dpio_channel {
317 DPIO_CH0,
318 DPIO_CH1
319};
320
321enum dpio_phy {
322 DPIO_PHY0,
0a116ce8
ACO
323 DPIO_PHY1,
324 DPIO_PHY2,
e4607fcf
CML
325};
326
b97186f0
PZ
327enum intel_display_power_domain {
328 POWER_DOMAIN_PIPE_A,
329 POWER_DOMAIN_PIPE_B,
330 POWER_DOMAIN_PIPE_C,
331 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
332 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
333 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
334 POWER_DOMAIN_TRANSCODER_A,
335 POWER_DOMAIN_TRANSCODER_B,
336 POWER_DOMAIN_TRANSCODER_C,
f52e353e 337 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
338 POWER_DOMAIN_TRANSCODER_DSI_A,
339 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
340 POWER_DOMAIN_PORT_DDI_A_LANES,
341 POWER_DOMAIN_PORT_DDI_B_LANES,
342 POWER_DOMAIN_PORT_DDI_C_LANES,
343 POWER_DOMAIN_PORT_DDI_D_LANES,
344 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
345 POWER_DOMAIN_PORT_DSI,
346 POWER_DOMAIN_PORT_CRT,
347 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 348 POWER_DOMAIN_VGA,
fbeeaa23 349 POWER_DOMAIN_AUDIO,
bd2bb1b9 350 POWER_DOMAIN_PLLS,
1407121a
S
351 POWER_DOMAIN_AUX_A,
352 POWER_DOMAIN_AUX_B,
353 POWER_DOMAIN_AUX_C,
354 POWER_DOMAIN_AUX_D,
f0ab43e6 355 POWER_DOMAIN_GMBUS,
dfa57627 356 POWER_DOMAIN_MODESET,
baa70707 357 POWER_DOMAIN_INIT,
bddc7645
ID
358
359 POWER_DOMAIN_NUM,
b97186f0
PZ
360};
361
362#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
363#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
364 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
365#define POWER_DOMAIN_TRANSCODER(tran) \
366 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
367 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 368
1d843f9d
EE
369enum hpd_pin {
370 HPD_NONE = 0,
1d843f9d
EE
371 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
372 HPD_CRT,
373 HPD_SDVO_B,
374 HPD_SDVO_C,
cc24fcdc 375 HPD_PORT_A,
1d843f9d
EE
376 HPD_PORT_B,
377 HPD_PORT_C,
378 HPD_PORT_D,
26951caf 379 HPD_PORT_E,
1d843f9d
EE
380 HPD_NUM_PINS
381};
382
c91711f9
JN
383#define for_each_hpd_pin(__pin) \
384 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
385
5fcece80
JN
386struct i915_hotplug {
387 struct work_struct hotplug_work;
388
389 struct {
390 unsigned long last_jiffies;
391 int count;
392 enum {
393 HPD_ENABLED = 0,
394 HPD_DISABLED = 1,
395 HPD_MARK_DISABLED = 2
396 } state;
397 } stats[HPD_NUM_PINS];
398 u32 event_bits;
399 struct delayed_work reenable_work;
400
401 struct intel_digital_port *irq_port[I915_MAX_PORTS];
402 u32 long_port_mask;
403 u32 short_port_mask;
404 struct work_struct dig_port_work;
405
19625e85
L
406 struct work_struct poll_init_work;
407 bool poll_enabled;
408
5fcece80
JN
409 /*
410 * if we get a HPD irq from DP and a HPD irq from non-DP
411 * the non-DP HPD could block the workqueue on a mode config
412 * mutex getting, that userspace may have taken. However
413 * userspace is waiting on the DP workqueue to run which is
414 * blocked behind the non-DP one.
415 */
416 struct workqueue_struct *dp_wq;
417};
418
2a2d5482
CW
419#define I915_GEM_GPU_DOMAINS \
420 (I915_GEM_DOMAIN_RENDER | \
421 I915_GEM_DOMAIN_SAMPLER | \
422 I915_GEM_DOMAIN_COMMAND | \
423 I915_GEM_DOMAIN_INSTRUCTION | \
424 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 425
055e393f
DL
426#define for_each_pipe(__dev_priv, __p) \
427 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
428#define for_each_pipe_masked(__dev_priv, __p, __mask) \
429 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
430 for_each_if ((__mask) & (1 << (__p)))
8b364b41 431#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
432 for ((__p) = 0; \
433 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
434 (__p)++)
3bdcfc0c
DL
435#define for_each_sprite(__dev_priv, __p, __s) \
436 for ((__s) = 0; \
437 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
438 (__s)++)
9db4a9c7 439
c3aeadc8
JN
440#define for_each_port_masked(__port, __ports_mask) \
441 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
442 for_each_if ((__ports_mask) & (1 << (__port)))
443
d79b814d 444#define for_each_crtc(dev, crtc) \
91c8a326 445 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 446
27321ae8
ML
447#define for_each_intel_plane(dev, intel_plane) \
448 list_for_each_entry(intel_plane, \
91c8a326 449 &(dev)->mode_config.plane_list, \
27321ae8
ML
450 base.head)
451
c107acfe 452#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
453 list_for_each_entry(intel_plane, \
454 &(dev)->mode_config.plane_list, \
c107acfe
MR
455 base.head) \
456 for_each_if ((plane_mask) & \
457 (1 << drm_plane_index(&intel_plane->base)))
458
262cd2e1
VS
459#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
460 list_for_each_entry(intel_plane, \
461 &(dev)->mode_config.plane_list, \
462 base.head) \
95150bdf 463 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 464
91c8a326
CW
465#define for_each_intel_crtc(dev, intel_crtc) \
466 list_for_each_entry(intel_crtc, \
467 &(dev)->mode_config.crtc_list, \
468 base.head)
d063ae48 469
91c8a326
CW
470#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
471 list_for_each_entry(intel_crtc, \
472 &(dev)->mode_config.crtc_list, \
473 base.head) \
98d39494
MR
474 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
475
b2784e15
DL
476#define for_each_intel_encoder(dev, intel_encoder) \
477 list_for_each_entry(intel_encoder, \
478 &(dev)->mode_config.encoder_list, \
479 base.head)
480
3a3371ff
ACO
481#define for_each_intel_connector(dev, intel_connector) \
482 list_for_each_entry(intel_connector, \
91c8a326 483 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
484 base.head)
485
6c2b7c12
DV
486#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
487 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 488 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 489
53f5e3ca
JB
490#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
491 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 492 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 493
b04c5bd6
BF
494#define for_each_power_domain(domain, mask) \
495 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 496 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 497
e7b903d2 498struct drm_i915_private;
ad46cb53 499struct i915_mm_struct;
5cc9ed4b 500struct i915_mmu_object;
e7b903d2 501
a6f766f3
CW
502struct drm_i915_file_private {
503 struct drm_i915_private *dev_priv;
504 struct drm_file *file;
505
506 struct {
507 spinlock_t lock;
508 struct list_head request_list;
d0bc54f2
CW
509/* 20ms is a fairly arbitrary limit (greater than the average frame time)
510 * chosen to prevent the CPU getting more than a frame ahead of the GPU
511 * (when using lax throttling for the frontbuffer). We also use it to
512 * offer free GPU waitboosts for severely congested workloads.
513 */
514#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
515 } mm;
516 struct idr context_idr;
517
2e1b8730
CW
518 struct intel_rps_client {
519 struct list_head link;
520 unsigned boosts;
521 } rps;
a6f766f3 522
c80ff16e 523 unsigned int bsd_engine;
b083a087
MK
524
525/* Client can have a maximum of 3 contexts banned before
526 * it is denied of creating new contexts. As one context
527 * ban needs 4 consecutive hangs, and more if there is
528 * progress in between, this is a last resort stop gap measure
529 * to limit the badly behaving clients access to gpu.
530 */
531#define I915_MAX_CLIENT_CONTEXT_BANS 3
532 int context_bans;
a6f766f3
CW
533};
534
e69d0bc1
DV
535/* Used by dp and fdi links */
536struct intel_link_m_n {
537 uint32_t tu;
538 uint32_t gmch_m;
539 uint32_t gmch_n;
540 uint32_t link_m;
541 uint32_t link_n;
542};
543
544void intel_link_compute_m_n(int bpp, int nlanes,
545 int pixel_clock, int link_clock,
546 struct intel_link_m_n *m_n);
547
1da177e4
LT
548/* Interface history:
549 *
550 * 1.1: Original.
0d6aa60b
DA
551 * 1.2: Add Power Management
552 * 1.3: Add vblank support
de227f5f 553 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 554 * 1.5: Add vblank pipe configuration
2228ed67
MD
555 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
556 * - Support vertical blank on secondary display pipe
1da177e4
LT
557 */
558#define DRIVER_MAJOR 1
2228ed67 559#define DRIVER_MINOR 6
1da177e4
LT
560#define DRIVER_PATCHLEVEL 0
561
0a3e67a4
JB
562struct opregion_header;
563struct opregion_acpi;
564struct opregion_swsci;
565struct opregion_asle;
566
8ee1c3db 567struct intel_opregion {
115719fc
WD
568 struct opregion_header *header;
569 struct opregion_acpi *acpi;
570 struct opregion_swsci *swsci;
ebde53c7
JN
571 u32 swsci_gbda_sub_functions;
572 u32 swsci_sbcb_sub_functions;
115719fc 573 struct opregion_asle *asle;
04ebaadb 574 void *rvda;
82730385 575 const void *vbt;
ada8f955 576 u32 vbt_size;
115719fc 577 u32 *lid_state;
91a60f20 578 struct work_struct asle_work;
8ee1c3db 579};
44834a67 580#define OPREGION_SIZE (8*1024)
8ee1c3db 581
6ef3d427
CW
582struct intel_overlay;
583struct intel_overlay_error_state;
584
9b9d172d 585struct sdvo_device_mapping {
e957d772 586 u8 initialized;
9b9d172d 587 u8 dvo_port;
588 u8 slave_addr;
589 u8 dvo_wiring;
e957d772 590 u8 i2c_pin;
b1083333 591 u8 ddc_pin;
9b9d172d 592};
593
7bd688cd 594struct intel_connector;
820d2d77 595struct intel_encoder;
ccf010fb 596struct intel_atomic_state;
5cec258b 597struct intel_crtc_state;
5724dbd1 598struct intel_initial_plane_config;
0e8ffe1b 599struct intel_crtc;
ee9300bb
DV
600struct intel_limit;
601struct dpll;
b8cecdf5 602
e70236a8 603struct drm_i915_display_funcs {
1353c4fb 604 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
ef0f5e93 605 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 606 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
607 int (*compute_intermediate_wm)(struct drm_device *dev,
608 struct intel_crtc *intel_crtc,
609 struct intel_crtc_state *newstate);
ccf010fb
ML
610 void (*initial_watermarks)(struct intel_atomic_state *state,
611 struct intel_crtc_state *cstate);
612 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
613 struct intel_crtc_state *cstate);
614 void (*optimize_watermarks)(struct intel_atomic_state *state,
615 struct intel_crtc_state *cstate);
98d39494 616 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 617 void (*update_wm)(struct intel_crtc *crtc);
27c329ed
ML
618 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
619 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
620 /* Returns the active state of the crtc, and if the crtc is active,
621 * fills out the pipe-config with the hw state. */
622 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 623 struct intel_crtc_state *);
5724dbd1
DL
624 void (*get_initial_plane_config)(struct intel_crtc *,
625 struct intel_initial_plane_config *);
190f68c5
ACO
626 int (*crtc_compute_clock)(struct intel_crtc *crtc,
627 struct intel_crtc_state *crtc_state);
4a806558
ML
628 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
629 struct drm_atomic_state *old_state);
630 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
631 struct drm_atomic_state *old_state);
896e5bb0
L
632 void (*update_crtcs)(struct drm_atomic_state *state,
633 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
634 void (*audio_codec_enable)(struct drm_connector *connector,
635 struct intel_encoder *encoder,
5e7234c9 636 const struct drm_display_mode *adjusted_mode);
69bfe1a9 637 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 638 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 639 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
640 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
641 struct drm_framebuffer *fb,
642 struct drm_i915_gem_object *obj,
643 struct drm_i915_gem_request *req,
644 uint32_t flags);
91d14251 645 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
646 /* clock updates for mode set */
647 /* cursor updates */
648 /* render clock increase/decrease */
649 /* display clock increase/decrease */
650 /* pll clock increase/decrease */
8563b1e8 651
b95c5321
ML
652 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
653 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
654};
655
48c1026a
MK
656enum forcewake_domain_id {
657 FW_DOMAIN_ID_RENDER = 0,
658 FW_DOMAIN_ID_BLITTER,
659 FW_DOMAIN_ID_MEDIA,
660
661 FW_DOMAIN_ID_COUNT
662};
663
664enum forcewake_domains {
665 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
666 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
667 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
668 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
669 FORCEWAKE_BLITTER |
670 FORCEWAKE_MEDIA)
671};
672
3756685a
TU
673#define FW_REG_READ (1)
674#define FW_REG_WRITE (2)
675
85ee17eb
PP
676enum decoupled_power_domain {
677 GEN9_DECOUPLED_PD_BLITTER = 0,
678 GEN9_DECOUPLED_PD_RENDER,
679 GEN9_DECOUPLED_PD_MEDIA,
680 GEN9_DECOUPLED_PD_ALL
681};
682
683enum decoupled_ops {
684 GEN9_DECOUPLED_OP_WRITE = 0,
685 GEN9_DECOUPLED_OP_READ
686};
687
3756685a
TU
688enum forcewake_domains
689intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
690 i915_reg_t reg, unsigned int op);
691
907b28c5 692struct intel_uncore_funcs {
c8d9a590 693 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 694 enum forcewake_domains domains);
c8d9a590 695 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 696 enum forcewake_domains domains);
0b274481 697
f0f59a00
VS
698 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
699 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
700 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
701 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 702
f0f59a00 703 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 704 uint8_t val, bool trace);
f0f59a00 705 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 706 uint16_t val, bool trace);
f0f59a00 707 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 708 uint32_t val, bool trace);
990bbdad
CW
709};
710
15157970
TU
711struct intel_forcewake_range {
712 u32 start;
713 u32 end;
714
715 enum forcewake_domains domains;
716};
717
907b28c5
CW
718struct intel_uncore {
719 spinlock_t lock; /** lock is also taken in irq contexts. */
720
15157970
TU
721 const struct intel_forcewake_range *fw_domains_table;
722 unsigned int fw_domains_table_entries;
723
907b28c5
CW
724 struct intel_uncore_funcs funcs;
725
726 unsigned fifo_count;
003342a5 727
48c1026a 728 enum forcewake_domains fw_domains;
003342a5 729 enum forcewake_domains fw_domains_active;
b2cff0db
CW
730
731 struct intel_uncore_forcewake_domain {
732 struct drm_i915_private *i915;
48c1026a 733 enum forcewake_domain_id id;
33c582c1 734 enum forcewake_domains mask;
b2cff0db 735 unsigned wake_count;
a57a4a67 736 struct hrtimer timer;
f0f59a00 737 i915_reg_t reg_set;
05a2fb15
MK
738 u32 val_set;
739 u32 val_clear;
f0f59a00
VS
740 i915_reg_t reg_ack;
741 i915_reg_t reg_post;
05a2fb15 742 u32 val_reset;
b2cff0db 743 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
744
745 int unclaimed_mmio_check;
b2cff0db
CW
746};
747
748/* Iterate over initialised fw domains */
33c582c1
TU
749#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
750 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
751 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
752 (domain__)++) \
753 for_each_if ((mask__) & (domain__)->mask)
754
755#define for_each_fw_domain(domain__, dev_priv__) \
756 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 757
b6e7d894
DL
758#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
759#define CSR_VERSION_MAJOR(version) ((version) >> 16)
760#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
761
eb805623 762struct intel_csr {
8144ac59 763 struct work_struct work;
eb805623 764 const char *fw_path;
a7f749f9 765 uint32_t *dmc_payload;
eb805623 766 uint32_t dmc_fw_size;
b6e7d894 767 uint32_t version;
eb805623 768 uint32_t mmio_count;
f0f59a00 769 i915_reg_t mmioaddr[8];
eb805623 770 uint32_t mmiodata[8];
832dba88 771 uint32_t dc_state;
a37baf3b 772 uint32_t allowed_dc_mask;
eb805623
DV
773};
774
604db650
JL
775#define DEV_INFO_FOR_EACH_FLAG(func) \
776 func(is_mobile); \
3e4274f8 777 func(is_lp); \
c007fb4a 778 func(is_alpha_support); \
566c56a4 779 /* Keep has_* in alphabetical order */ \
dfc5148f 780 func(has_64bit_reloc); \
9e1d0e60 781 func(has_aliasing_ppgtt); \
604db650 782 func(has_csr); \
566c56a4 783 func(has_ddi); \
70821af6 784 func(has_decoupled_mmio); \
604db650 785 func(has_dp_mst); \
566c56a4
JL
786 func(has_fbc); \
787 func(has_fpga_dbg); \
9e1d0e60
MT
788 func(has_full_ppgtt); \
789 func(has_full_48bit_ppgtt); \
604db650 790 func(has_gmbus_irq); \
604db650
JL
791 func(has_gmch_display); \
792 func(has_guc); \
604db650 793 func(has_hotplug); \
566c56a4
JL
794 func(has_hw_contexts); \
795 func(has_l3_dpf); \
604db650 796 func(has_llc); \
566c56a4
JL
797 func(has_logical_ring_contexts); \
798 func(has_overlay); \
799 func(has_pipe_cxsr); \
800 func(has_pooled_eu); \
801 func(has_psr); \
802 func(has_rc6); \
803 func(has_rc6p); \
804 func(has_resource_streamer); \
805 func(has_runtime_pm); \
604db650 806 func(has_snoop); \
566c56a4
JL
807 func(cursor_needs_physical); \
808 func(hws_needs_physical); \
809 func(overlay_needs_physical); \
70821af6 810 func(supports_tv);
c96ea64e 811
915490d5 812struct sseu_dev_info {
f08a0c92 813 u8 slice_mask;
57ec171e 814 u8 subslice_mask;
915490d5
ID
815 u8 eu_total;
816 u8 eu_per_subslice;
43b67998
ID
817 u8 min_eu_in_pool;
818 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
819 u8 subslice_7eu[3];
820 u8 has_slice_pg:1;
821 u8 has_subslice_pg:1;
822 u8 has_eu_pg:1;
915490d5
ID
823};
824
57ec171e
ID
825static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
826{
827 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
828}
829
2e0d26f8
JN
830/* Keep in gen based order, and chronological order within a gen */
831enum intel_platform {
832 INTEL_PLATFORM_UNINITIALIZED = 0,
833 INTEL_I830,
834 INTEL_I845G,
835 INTEL_I85X,
836 INTEL_I865G,
837 INTEL_I915G,
838 INTEL_I915GM,
839 INTEL_I945G,
840 INTEL_I945GM,
841 INTEL_G33,
842 INTEL_PINEVIEW,
c0f86832
JN
843 INTEL_I965G,
844 INTEL_I965GM,
f69c11ae
JN
845 INTEL_G45,
846 INTEL_GM45,
2e0d26f8
JN
847 INTEL_IRONLAKE,
848 INTEL_SANDYBRIDGE,
849 INTEL_IVYBRIDGE,
850 INTEL_VALLEYVIEW,
851 INTEL_HASWELL,
852 INTEL_BROADWELL,
853 INTEL_CHERRYVIEW,
854 INTEL_SKYLAKE,
855 INTEL_BROXTON,
856 INTEL_KABYLAKE,
857 INTEL_GEMINILAKE,
858};
859
cfdf1fa2 860struct intel_device_info {
10fce67a 861 u32 display_mmio_offset;
87f1f465 862 u16 device_id;
ac208a8b 863 u8 num_pipes;
d615a166 864 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 865 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 866 u8 gen;
ae5702d2 867 u16 gen_mask;
2e0d26f8 868 enum intel_platform platform;
73ae478c 869 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 870 u8 num_rings;
604db650
JL
871#define DEFINE_FLAG(name) u8 name:1
872 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
873#undef DEFINE_FLAG
6f3fff60 874 u16 ddb_size; /* in blocks */
a57c774a
AK
875 /* Register offsets for the various display pipes and transcoders */
876 int pipe_offsets[I915_MAX_TRANSCODERS];
877 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 878 int palette_offsets[I915_MAX_PIPES];
5efb3e28 879 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
880
881 /* Slice/subslice/EU info */
43b67998 882 struct sseu_dev_info sseu;
82cf435b
LL
883
884 struct color_luts {
885 u16 degamma_lut_size;
886 u16 gamma_lut_size;
887 } color;
cfdf1fa2
KH
888};
889
2bd160a1
CW
890struct intel_display_error_state;
891
892struct drm_i915_error_state {
893 struct kref ref;
894 struct timeval time;
de867c20
CW
895 struct timeval boottime;
896 struct timeval uptime;
2bd160a1 897
9f267eb8
CW
898 struct drm_i915_private *i915;
899
2bd160a1
CW
900 char error_msg[128];
901 bool simulated;
902 int iommu;
903 u32 reset_count;
904 u32 suspend_count;
905 struct intel_device_info device_info;
906
907 /* Generic register state */
908 u32 eir;
909 u32 pgtbl_er;
910 u32 ier;
911 u32 gtier[4];
912 u32 ccid;
913 u32 derrmr;
914 u32 forcewake;
915 u32 error; /* gen6+ */
916 u32 err_int; /* gen7 */
917 u32 fault_data0; /* gen8, gen9 */
918 u32 fault_data1; /* gen8, gen9 */
919 u32 done_reg;
920 u32 gac_eco;
921 u32 gam_ecochk;
922 u32 gab_ctl;
923 u32 gfx_mode;
d636951e 924
2bd160a1
CW
925 u64 fence[I915_MAX_NUM_FENCES];
926 struct intel_overlay_error_state *overlay;
927 struct intel_display_error_state *display;
51d545d0 928 struct drm_i915_error_object *semaphore;
27b85bea 929 struct drm_i915_error_object *guc_log;
2bd160a1
CW
930
931 struct drm_i915_error_engine {
932 int engine_id;
933 /* Software tracked state */
934 bool waiting;
935 int num_waiters;
3fe3b030
MK
936 unsigned long hangcheck_timestamp;
937 bool hangcheck_stalled;
2bd160a1
CW
938 enum intel_engine_hangcheck_action hangcheck_action;
939 struct i915_address_space *vm;
940 int num_requests;
941
cdb324bd
CW
942 /* position of active request inside the ring */
943 u32 rq_head, rq_post, rq_tail;
944
2bd160a1
CW
945 /* our own tracking of ring head and tail */
946 u32 cpu_ring_head;
947 u32 cpu_ring_tail;
948
949 u32 last_seqno;
2bd160a1
CW
950
951 /* Register state */
952 u32 start;
953 u32 tail;
954 u32 head;
955 u32 ctl;
21a2c58a 956 u32 mode;
2bd160a1
CW
957 u32 hws;
958 u32 ipeir;
959 u32 ipehr;
2bd160a1
CW
960 u32 bbstate;
961 u32 instpm;
962 u32 instps;
963 u32 seqno;
964 u64 bbaddr;
965 u64 acthd;
966 u32 fault_reg;
967 u64 faddr;
968 u32 rc_psmi; /* sleep state */
969 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 970 struct intel_instdone instdone;
2bd160a1
CW
971
972 struct drm_i915_error_object {
2bd160a1 973 u64 gtt_offset;
03382dfb 974 u64 gtt_size;
0a97015d
CW
975 int page_count;
976 int unused;
2bd160a1
CW
977 u32 *pages[0];
978 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
979
980 struct drm_i915_error_object *wa_ctx;
981
982 struct drm_i915_error_request {
983 long jiffies;
c84455b4 984 pid_t pid;
35ca039e 985 u32 context;
84102171 986 int ban_score;
2bd160a1
CW
987 u32 seqno;
988 u32 head;
989 u32 tail;
35ca039e 990 } *requests, execlist[2];
2bd160a1
CW
991
992 struct drm_i915_error_waiter {
993 char comm[TASK_COMM_LEN];
994 pid_t pid;
995 u32 seqno;
996 } *waiters;
997
998 struct {
999 u32 gfx_mode;
1000 union {
1001 u64 pdp[4];
1002 u32 pp_dir_base;
1003 };
1004 } vm_info;
1005
1006 pid_t pid;
1007 char comm[TASK_COMM_LEN];
b083a087 1008 int context_bans;
2bd160a1
CW
1009 } engine[I915_NUM_ENGINES];
1010
1011 struct drm_i915_error_buffer {
1012 u32 size;
1013 u32 name;
1014 u32 rseqno[I915_NUM_ENGINES], wseqno;
1015 u64 gtt_offset;
1016 u32 read_domains;
1017 u32 write_domain;
1018 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1019 u32 tiling:2;
1020 u32 dirty:1;
1021 u32 purgeable:1;
1022 u32 userptr:1;
1023 s32 engine:4;
1024 u32 cache_level:3;
1025 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1026 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1027 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1028};
1029
7faf1ab2
DV
1030enum i915_cache_level {
1031 I915_CACHE_NONE = 0,
350ec881
CW
1032 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1033 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1034 caches, eg sampler/render caches, and the
1035 large Last-Level-Cache. LLC is coherent with
1036 the CPU, but L3 is only visible to the GPU. */
651d794f 1037 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1038};
1039
85fd4f58
CW
1040#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1041
a4001f1b
PZ
1042enum fb_op_origin {
1043 ORIGIN_GTT,
1044 ORIGIN_CPU,
1045 ORIGIN_CS,
1046 ORIGIN_FLIP,
74b4ea1e 1047 ORIGIN_DIRTYFB,
a4001f1b
PZ
1048};
1049
ab34a7e8 1050struct intel_fbc {
25ad93fd
PZ
1051 /* This is always the inner lock when overlapping with struct_mutex and
1052 * it's the outer lock when overlapping with stolen_lock. */
1053 struct mutex lock;
5e59f717 1054 unsigned threshold;
dbef0f15
PZ
1055 unsigned int possible_framebuffer_bits;
1056 unsigned int busy_bits;
010cf73d 1057 unsigned int visible_pipes_mask;
e35fef21 1058 struct intel_crtc *crtc;
5c3fe8b0 1059
c4213885 1060 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1061 struct drm_mm_node *compressed_llb;
1062
da46f936
RV
1063 bool false_color;
1064
d029bcad 1065 bool enabled;
0e631adc 1066 bool active;
9adccc60 1067
61a585d6
PZ
1068 bool underrun_detected;
1069 struct work_struct underrun_work;
1070
aaf78d27 1071 struct intel_fbc_state_cache {
be1e3415
CW
1072 struct i915_vma *vma;
1073
aaf78d27
PZ
1074 struct {
1075 unsigned int mode_flags;
1076 uint32_t hsw_bdw_pixel_rate;
1077 } crtc;
1078
1079 struct {
1080 unsigned int rotation;
1081 int src_w;
1082 int src_h;
1083 bool visible;
1084 } plane;
1085
1086 struct {
801c8fe8 1087 const struct drm_format_info *format;
aaf78d27 1088 unsigned int stride;
aaf78d27
PZ
1089 } fb;
1090 } state_cache;
1091
b183b3f1 1092 struct intel_fbc_reg_params {
be1e3415
CW
1093 struct i915_vma *vma;
1094
b183b3f1
PZ
1095 struct {
1096 enum pipe pipe;
1097 enum plane plane;
1098 unsigned int fence_y_offset;
1099 } crtc;
1100
1101 struct {
801c8fe8 1102 const struct drm_format_info *format;
b183b3f1 1103 unsigned int stride;
b183b3f1
PZ
1104 } fb;
1105
1106 int cfb_size;
1107 } params;
1108
5c3fe8b0 1109 struct intel_fbc_work {
128d7356 1110 bool scheduled;
ca18d51d 1111 u32 scheduled_vblank;
128d7356 1112 struct work_struct work;
128d7356 1113 } work;
5c3fe8b0 1114
bf6189c6 1115 const char *no_fbc_reason;
b5e50c3f
JB
1116};
1117
fe88d122 1118/*
96178eeb
VK
1119 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1120 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1121 * parsing for same resolution.
1122 */
1123enum drrs_refresh_rate_type {
1124 DRRS_HIGH_RR,
1125 DRRS_LOW_RR,
1126 DRRS_MAX_RR, /* RR count */
1127};
1128
1129enum drrs_support_type {
1130 DRRS_NOT_SUPPORTED = 0,
1131 STATIC_DRRS_SUPPORT = 1,
1132 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1133};
1134
2807cf69 1135struct intel_dp;
96178eeb
VK
1136struct i915_drrs {
1137 struct mutex mutex;
1138 struct delayed_work work;
1139 struct intel_dp *dp;
1140 unsigned busy_frontbuffer_bits;
1141 enum drrs_refresh_rate_type refresh_rate_type;
1142 enum drrs_support_type type;
1143};
1144
a031d709 1145struct i915_psr {
f0355c4a 1146 struct mutex lock;
a031d709
RV
1147 bool sink_support;
1148 bool source_ok;
2807cf69 1149 struct intel_dp *enabled;
7c8f8a70
RV
1150 bool active;
1151 struct delayed_work work;
9ca15301 1152 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1153 bool psr2_support;
1154 bool aux_frame_sync;
60e5ffe3 1155 bool link_standby;
97da2ef4
NV
1156 bool y_cord_support;
1157 bool colorimetry_support;
340c93c0 1158 bool alpm;
3f51e471 1159};
5c3fe8b0 1160
3bad0781 1161enum intel_pch {
f0350830 1162 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1163 PCH_IBX, /* Ibexpeak PCH */
1164 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1165 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1166 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1167 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1168 PCH_NOP,
3bad0781
ZW
1169};
1170
988d6ee8
PZ
1171enum intel_sbi_destination {
1172 SBI_ICLK,
1173 SBI_MPHY,
1174};
1175
b690e96c 1176#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1177#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1178#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1179#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1180#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1181#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1182
8be48d92 1183struct intel_fbdev;
1630fe75 1184struct intel_fbc_work;
38651674 1185
c2b9152f
DV
1186struct intel_gmbus {
1187 struct i2c_adapter adapter;
3e4d44e0 1188#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1189 u32 force_bit;
c2b9152f 1190 u32 reg0;
f0f59a00 1191 i915_reg_t gpio_reg;
c167a6fc 1192 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1193 struct drm_i915_private *dev_priv;
1194};
1195
f4c956ad 1196struct i915_suspend_saved_registers {
e948e994 1197 u32 saveDSPARB;
ba8bbcf6 1198 u32 saveFBC_CONTROL;
1f84e550 1199 u32 saveCACHE_MODE_0;
1f84e550 1200 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1201 u32 saveSWF0[16];
1202 u32 saveSWF1[16];
85fa792b 1203 u32 saveSWF3[3];
4b9de737 1204 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1205 u32 savePCH_PORT_HOTPLUG;
9f49c376 1206 u16 saveGCDGMBUS;
f4c956ad 1207};
c85aa885 1208
ddeea5b0
ID
1209struct vlv_s0ix_state {
1210 /* GAM */
1211 u32 wr_watermark;
1212 u32 gfx_prio_ctrl;
1213 u32 arb_mode;
1214 u32 gfx_pend_tlb0;
1215 u32 gfx_pend_tlb1;
1216 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1217 u32 media_max_req_count;
1218 u32 gfx_max_req_count;
1219 u32 render_hwsp;
1220 u32 ecochk;
1221 u32 bsd_hwsp;
1222 u32 blt_hwsp;
1223 u32 tlb_rd_addr;
1224
1225 /* MBC */
1226 u32 g3dctl;
1227 u32 gsckgctl;
1228 u32 mbctl;
1229
1230 /* GCP */
1231 u32 ucgctl1;
1232 u32 ucgctl3;
1233 u32 rcgctl1;
1234 u32 rcgctl2;
1235 u32 rstctl;
1236 u32 misccpctl;
1237
1238 /* GPM */
1239 u32 gfxpause;
1240 u32 rpdeuhwtc;
1241 u32 rpdeuc;
1242 u32 ecobus;
1243 u32 pwrdwnupctl;
1244 u32 rp_down_timeout;
1245 u32 rp_deucsw;
1246 u32 rcubmabdtmr;
1247 u32 rcedata;
1248 u32 spare2gh;
1249
1250 /* Display 1 CZ domain */
1251 u32 gt_imr;
1252 u32 gt_ier;
1253 u32 pm_imr;
1254 u32 pm_ier;
1255 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1256
1257 /* GT SA CZ domain */
1258 u32 tilectl;
1259 u32 gt_fifoctl;
1260 u32 gtlc_wake_ctrl;
1261 u32 gtlc_survive;
1262 u32 pmwgicz;
1263
1264 /* Display 2 CZ domain */
1265 u32 gu_ctl0;
1266 u32 gu_ctl1;
9c25210f 1267 u32 pcbr;
ddeea5b0
ID
1268 u32 clock_gate_dis2;
1269};
1270
bf225f20
CW
1271struct intel_rps_ei {
1272 u32 cz_clock;
1273 u32 render_c0;
1274 u32 media_c0;
31685c25
D
1275};
1276
c85aa885 1277struct intel_gen6_power_mgmt {
d4d70aa5
ID
1278 /*
1279 * work, interrupts_enabled and pm_iir are protected by
1280 * dev_priv->irq_lock
1281 */
c85aa885 1282 struct work_struct work;
d4d70aa5 1283 bool interrupts_enabled;
c85aa885 1284 u32 pm_iir;
59cdb63d 1285
b20e3cfe 1286 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1287 u32 pm_intr_keep;
1288
b39fb297
BW
1289 /* Frequencies are stored in potentially platform dependent multiples.
1290 * In other words, *_freq needs to be multiplied by X to be interesting.
1291 * Soft limits are those which are used for the dynamic reclocking done
1292 * by the driver (raise frequencies under heavy loads, and lower for
1293 * lighter loads). Hard limits are those imposed by the hardware.
1294 *
1295 * A distinction is made for overclocking, which is never enabled by
1296 * default, and is considered to be above the hard limit if it's
1297 * possible at all.
1298 */
1299 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1300 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1301 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1302 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1303 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1304 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1305 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1306 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1307 u8 rp1_freq; /* "less than" RP0 power/freqency */
1308 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1309 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1310
8fb55197
CW
1311 u8 up_threshold; /* Current %busy required to uplock */
1312 u8 down_threshold; /* Current %busy required to downclock */
1313
dd75fdc8
CW
1314 int last_adj;
1315 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1316
8d3afd7d
CW
1317 spinlock_t client_lock;
1318 struct list_head clients;
1319 bool client_boost;
1320
c0951f0c 1321 bool enabled;
54b4f68f 1322 struct delayed_work autoenable_work;
1854d5ca 1323 unsigned boosts;
4fc688ce 1324
bf225f20
CW
1325 /* manual wa residency calculations */
1326 struct intel_rps_ei up_ei, down_ei;
1327
4fc688ce
JB
1328 /*
1329 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1330 * Must be taken after struct_mutex if nested. Note that
1331 * this lock may be held for long periods of time when
1332 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1333 */
1334 struct mutex hw_lock;
c85aa885
DV
1335};
1336
1a240d4d
DV
1337/* defined intel_pm.c */
1338extern spinlock_t mchdev_lock;
1339
c85aa885
DV
1340struct intel_ilk_power_mgmt {
1341 u8 cur_delay;
1342 u8 min_delay;
1343 u8 max_delay;
1344 u8 fmax;
1345 u8 fstart;
1346
1347 u64 last_count1;
1348 unsigned long last_time1;
1349 unsigned long chipset_power;
1350 u64 last_count2;
5ed0bdf2 1351 u64 last_time2;
c85aa885
DV
1352 unsigned long gfx_power;
1353 u8 corr;
1354
1355 int c_m;
1356 int r_t;
1357};
1358
c6cb582e
ID
1359struct drm_i915_private;
1360struct i915_power_well;
1361
1362struct i915_power_well_ops {
1363 /*
1364 * Synchronize the well's hw state to match the current sw state, for
1365 * example enable/disable it based on the current refcount. Called
1366 * during driver init and resume time, possibly after first calling
1367 * the enable/disable handlers.
1368 */
1369 void (*sync_hw)(struct drm_i915_private *dev_priv,
1370 struct i915_power_well *power_well);
1371 /*
1372 * Enable the well and resources that depend on it (for example
1373 * interrupts located on the well). Called after the 0->1 refcount
1374 * transition.
1375 */
1376 void (*enable)(struct drm_i915_private *dev_priv,
1377 struct i915_power_well *power_well);
1378 /*
1379 * Disable the well and resources that depend on it. Called after
1380 * the 1->0 refcount transition.
1381 */
1382 void (*disable)(struct drm_i915_private *dev_priv,
1383 struct i915_power_well *power_well);
1384 /* Returns the hw enabled state. */
1385 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1386 struct i915_power_well *power_well);
1387};
1388
a38911a3
WX
1389/* Power well structure for haswell */
1390struct i915_power_well {
c1ca727f 1391 const char *name;
6f3ef5dd 1392 bool always_on;
a38911a3
WX
1393 /* power well enable/disable usage count */
1394 int count;
bfafe93a
ID
1395 /* cached hw enabled state */
1396 bool hw_enabled;
c1ca727f 1397 unsigned long domains;
01c3faa7
ACO
1398 /* unique identifier for this power well */
1399 unsigned long id;
362624c9
ACO
1400 /*
1401 * Arbitraty data associated with this power well. Platform and power
1402 * well specific.
1403 */
1404 unsigned long data;
c6cb582e 1405 const struct i915_power_well_ops *ops;
a38911a3
WX
1406};
1407
83c00f55 1408struct i915_power_domains {
baa70707
ID
1409 /*
1410 * Power wells needed for initialization at driver init and suspend
1411 * time are on. They are kept on until after the first modeset.
1412 */
1413 bool init_power_on;
0d116a29 1414 bool initializing;
c1ca727f 1415 int power_well_count;
baa70707 1416
83c00f55 1417 struct mutex lock;
1da51581 1418 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1419 struct i915_power_well *power_wells;
83c00f55
ID
1420};
1421
35a85ac6 1422#define MAX_L3_SLICES 2
a4da4fa4 1423struct intel_l3_parity {
35a85ac6 1424 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1425 struct work_struct error_work;
35a85ac6 1426 int which_slice;
a4da4fa4
DV
1427};
1428
4b5aed62 1429struct i915_gem_mm {
4b5aed62
DV
1430 /** Memory allocator for GTT stolen memory */
1431 struct drm_mm stolen;
92e97d2f
PZ
1432 /** Protects the usage of the GTT stolen memory allocator. This is
1433 * always the inner lock when overlapping with struct_mutex. */
1434 struct mutex stolen_lock;
1435
4b5aed62
DV
1436 /** List of all objects in gtt_space. Used to restore gtt
1437 * mappings on resume */
1438 struct list_head bound_list;
1439 /**
1440 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1441 * are idle and not used by the GPU). These objects may or may
1442 * not actually have any pages attached.
4b5aed62
DV
1443 */
1444 struct list_head unbound_list;
1445
275f039d
CW
1446 /** List of all objects in gtt_space, currently mmaped by userspace.
1447 * All objects within this list must also be on bound_list.
1448 */
1449 struct list_head userfault_list;
1450
fbbd37b3
CW
1451 /**
1452 * List of objects which are pending destruction.
1453 */
1454 struct llist_head free_list;
1455 struct work_struct free_work;
1456
4b5aed62 1457 /** Usable portion of the GTT for GEM */
46fad808 1458 phys_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1459
4b5aed62
DV
1460 /** PPGTT used for aliasing the PPGTT with the GTT */
1461 struct i915_hw_ppgtt *aliasing_ppgtt;
1462
2cfcd32a 1463 struct notifier_block oom_notifier;
e87666b5 1464 struct notifier_block vmap_notifier;
ceabbba5 1465 struct shrinker shrinker;
4b5aed62 1466
4b5aed62
DV
1467 /** LRU list of objects with fence regs on them. */
1468 struct list_head fence_list;
1469
4b5aed62
DV
1470 /**
1471 * Are we in a non-interruptible section of code like
1472 * modesetting?
1473 */
1474 bool interruptible;
1475
bdf1e7e3 1476 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1477 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1478
4b5aed62
DV
1479 /** Bit 6 swizzling required for X tiling */
1480 uint32_t bit_6_swizzle_x;
1481 /** Bit 6 swizzling required for Y tiling */
1482 uint32_t bit_6_swizzle_y;
1483
4b5aed62 1484 /* accounting, useful for userland debugging */
c20e8355 1485 spinlock_t object_stat_lock;
3ef7f228 1486 u64 object_memory;
4b5aed62
DV
1487 u32 object_count;
1488};
1489
edc3d884 1490struct drm_i915_error_state_buf {
0a4cd7c8 1491 struct drm_i915_private *i915;
edc3d884
MK
1492 unsigned bytes;
1493 unsigned size;
1494 int err;
1495 u8 *buf;
1496 loff_t start;
1497 loff_t pos;
1498};
1499
fc16b48b 1500struct i915_error_state_file_priv {
12ff05e7 1501 struct drm_i915_private *i915;
fc16b48b
MK
1502 struct drm_i915_error_state *error;
1503};
1504
b52992c0
CW
1505#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1506#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1507
3fe3b030
MK
1508#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1509#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1510
99584db3
DV
1511struct i915_gpu_error {
1512 /* For hangcheck timer */
1513#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1514#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1515
737b1506 1516 struct delayed_work hangcheck_work;
99584db3
DV
1517
1518 /* For reset and error_state handling. */
1519 spinlock_t lock;
1520 /* Protected by the above dev->gpu_error.lock. */
1521 struct drm_i915_error_state *first_error;
094f9a54
CW
1522
1523 unsigned long missed_irq_rings;
1524
1f83fee0 1525 /**
2ac0f450 1526 * State variable controlling the reset flow and count
1f83fee0 1527 *
2ac0f450 1528 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1529 *
1530 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1531 * meaning that any waiters holding onto the struct_mutex should
1532 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1533 *
1534 * If reset is not completed succesfully, the I915_WEDGE bit is
1535 * set meaning that hardware is terminally sour and there is no
1536 * recovery. All waiters on the reset_queue will be woken when
1537 * that happens.
1538 *
1539 * This counter is used by the wait_seqno code to notice that reset
1540 * event happened and it needs to restart the entire ioctl (since most
1541 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1542 *
1543 * This is important for lock-free wait paths, where no contended lock
1544 * naturally enforces the correct ordering between the bail-out of the
1545 * waiter and the gpu reset work code.
1f83fee0 1546 */
8af29b0c 1547 unsigned long reset_count;
1f83fee0 1548
8af29b0c
CW
1549 unsigned long flags;
1550#define I915_RESET_IN_PROGRESS 0
1551#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1552
1f15b76f
CW
1553 /**
1554 * Waitqueue to signal when a hang is detected. Used to for waiters
1555 * to release the struct_mutex for the reset to procede.
1556 */
1557 wait_queue_head_t wait_queue;
1558
1f83fee0
DV
1559 /**
1560 * Waitqueue to signal when the reset has completed. Used by clients
1561 * that wait for dev_priv->mm.wedged to settle.
1562 */
1563 wait_queue_head_t reset_queue;
33196ded 1564
094f9a54 1565 /* For missed irq/seqno simulation. */
688e6c72 1566 unsigned long test_irq_rings;
99584db3
DV
1567};
1568
b8efb17b
ZR
1569enum modeset_restore {
1570 MODESET_ON_LID_OPEN,
1571 MODESET_DONE,
1572 MODESET_SUSPENDED,
1573};
1574
500ea70d
RV
1575#define DP_AUX_A 0x40
1576#define DP_AUX_B 0x10
1577#define DP_AUX_C 0x20
1578#define DP_AUX_D 0x30
1579
11c1b657
XZ
1580#define DDC_PIN_B 0x05
1581#define DDC_PIN_C 0x04
1582#define DDC_PIN_D 0x06
1583
6acab15a 1584struct ddi_vbt_port_info {
ce4dd49e
DL
1585 /*
1586 * This is an index in the HDMI/DVI DDI buffer translation table.
1587 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1588 * populate this field.
1589 */
1590#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1591 uint8_t hdmi_level_shift;
311a2094
PZ
1592
1593 uint8_t supports_dvi:1;
1594 uint8_t supports_hdmi:1;
1595 uint8_t supports_dp:1;
a98d9c1d 1596 uint8_t supports_edp:1;
500ea70d
RV
1597
1598 uint8_t alternate_aux_channel;
11c1b657 1599 uint8_t alternate_ddc_pin;
75067dde
AK
1600
1601 uint8_t dp_boost_level;
1602 uint8_t hdmi_boost_level;
6acab15a
PZ
1603};
1604
bfd7ebda
RV
1605enum psr_lines_to_wait {
1606 PSR_0_LINES_TO_WAIT = 0,
1607 PSR_1_LINE_TO_WAIT,
1608 PSR_4_LINES_TO_WAIT,
1609 PSR_8_LINES_TO_WAIT
83a7280e
PB
1610};
1611
41aa3448
RV
1612struct intel_vbt_data {
1613 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1614 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1615
1616 /* Feature bits */
1617 unsigned int int_tv_support:1;
1618 unsigned int lvds_dither:1;
1619 unsigned int lvds_vbt:1;
1620 unsigned int int_crt_support:1;
1621 unsigned int lvds_use_ssc:1;
1622 unsigned int display_clock_mode:1;
1623 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1624 unsigned int panel_type:4;
41aa3448
RV
1625 int lvds_ssc_freq;
1626 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1627
83a7280e
PB
1628 enum drrs_support_type drrs_type;
1629
6aa23e65
JN
1630 struct {
1631 int rate;
1632 int lanes;
1633 int preemphasis;
1634 int vswing;
06411f08 1635 bool low_vswing;
6aa23e65
JN
1636 bool initialized;
1637 bool support;
1638 int bpp;
1639 struct edp_power_seq pps;
1640 } edp;
41aa3448 1641
bfd7ebda
RV
1642 struct {
1643 bool full_link;
1644 bool require_aux_wakeup;
1645 int idle_frames;
1646 enum psr_lines_to_wait lines_to_wait;
1647 int tp1_wakeup_time;
1648 int tp2_tp3_wakeup_time;
1649 } psr;
1650
f00076d2
JN
1651 struct {
1652 u16 pwm_freq_hz;
39fbc9c8 1653 bool present;
f00076d2 1654 bool active_low_pwm;
1de6068e 1655 u8 min_brightness; /* min_brightness/255 of max */
add03379 1656 u8 controller; /* brightness controller number */
9a41e17d 1657 enum intel_backlight_type type;
f00076d2
JN
1658 } backlight;
1659
d17c5443
SK
1660 /* MIPI DSI */
1661 struct {
1662 u16 panel_id;
d3b542fc
SK
1663 struct mipi_config *config;
1664 struct mipi_pps_data *pps;
1665 u8 seq_version;
1666 u32 size;
1667 u8 *data;
8d3ed2f3 1668 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1669 } dsi;
1670
41aa3448
RV
1671 int crt_ddc_pin;
1672
1673 int child_dev_num;
768f69c9 1674 union child_device_config *child_dev;
6acab15a
PZ
1675
1676 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1677 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1678};
1679
77c122bc
VS
1680enum intel_ddb_partitioning {
1681 INTEL_DDB_PART_1_2,
1682 INTEL_DDB_PART_5_6, /* IVB+ */
1683};
1684
1fd527cc
VS
1685struct intel_wm_level {
1686 bool enable;
1687 uint32_t pri_val;
1688 uint32_t spr_val;
1689 uint32_t cur_val;
1690 uint32_t fbc_val;
1691};
1692
820c1980 1693struct ilk_wm_values {
609cedef
VS
1694 uint32_t wm_pipe[3];
1695 uint32_t wm_lp[3];
1696 uint32_t wm_lp_spr[3];
1697 uint32_t wm_linetime[3];
1698 bool enable_fbc_wm;
1699 enum intel_ddb_partitioning partitioning;
1700};
1701
262cd2e1 1702struct vlv_pipe_wm {
1b31389c 1703 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1704};
ae80152d 1705
262cd2e1
VS
1706struct vlv_sr_wm {
1707 uint16_t plane;
1b31389c
VS
1708 uint16_t cursor;
1709};
1710
1711struct vlv_wm_ddl_values {
1712 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1713};
ae80152d 1714
262cd2e1
VS
1715struct vlv_wm_values {
1716 struct vlv_pipe_wm pipe[3];
1717 struct vlv_sr_wm sr;
1b31389c 1718 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1719 uint8_t level;
1720 bool cxsr;
0018fda1
VS
1721};
1722
c193924e 1723struct skl_ddb_entry {
16160e3d 1724 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1725};
1726
1727static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1728{
16160e3d 1729 return entry->end - entry->start;
c193924e
DL
1730}
1731
08db6652
DL
1732static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1733 const struct skl_ddb_entry *e2)
1734{
1735 if (e1->start == e2->start && e1->end == e2->end)
1736 return true;
1737
1738 return false;
1739}
1740
c193924e 1741struct skl_ddb_allocation {
2cd601c6 1742 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1743 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1744};
1745
2ac96d2a 1746struct skl_wm_values {
2b4b9f35 1747 unsigned dirty_pipes;
c193924e 1748 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1749};
1750
1751struct skl_wm_level {
a62163e9
L
1752 bool plane_en;
1753 uint16_t plane_res_b;
1754 uint8_t plane_res_l;
2ac96d2a
PB
1755};
1756
c67a470b 1757/*
765dab67
PZ
1758 * This struct helps tracking the state needed for runtime PM, which puts the
1759 * device in PCI D3 state. Notice that when this happens, nothing on the
1760 * graphics device works, even register access, so we don't get interrupts nor
1761 * anything else.
c67a470b 1762 *
765dab67
PZ
1763 * Every piece of our code that needs to actually touch the hardware needs to
1764 * either call intel_runtime_pm_get or call intel_display_power_get with the
1765 * appropriate power domain.
a8a8bd54 1766 *
765dab67
PZ
1767 * Our driver uses the autosuspend delay feature, which means we'll only really
1768 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1769 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1770 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1771 *
1772 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1773 * goes back to false exactly before we reenable the IRQs. We use this variable
1774 * to check if someone is trying to enable/disable IRQs while they're supposed
1775 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1776 * case it happens.
c67a470b 1777 *
765dab67 1778 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1779 */
5d584b2e 1780struct i915_runtime_pm {
1f814dac 1781 atomic_t wakeref_count;
5d584b2e 1782 bool suspended;
2aeb7d3a 1783 bool irqs_enabled;
c67a470b
PZ
1784};
1785
926321d5
DV
1786enum intel_pipe_crc_source {
1787 INTEL_PIPE_CRC_SOURCE_NONE,
1788 INTEL_PIPE_CRC_SOURCE_PLANE1,
1789 INTEL_PIPE_CRC_SOURCE_PLANE2,
1790 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1791 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1792 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1793 INTEL_PIPE_CRC_SOURCE_TV,
1794 INTEL_PIPE_CRC_SOURCE_DP_B,
1795 INTEL_PIPE_CRC_SOURCE_DP_C,
1796 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1797 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1798 INTEL_PIPE_CRC_SOURCE_MAX,
1799};
1800
8bf1e9f1 1801struct intel_pipe_crc_entry {
ac2300d4 1802 uint32_t frame;
8bf1e9f1
SH
1803 uint32_t crc[5];
1804};
1805
b2c88f5b 1806#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1807struct intel_pipe_crc {
d538bbdf
DL
1808 spinlock_t lock;
1809 bool opened; /* exclusive access to the result file */
e5f75aca 1810 struct intel_pipe_crc_entry *entries;
926321d5 1811 enum intel_pipe_crc_source source;
d538bbdf 1812 int head, tail;
07144428 1813 wait_queue_head_t wq;
8c6b709d 1814 int skipped;
8bf1e9f1
SH
1815};
1816
f99d7069 1817struct i915_frontbuffer_tracking {
b5add959 1818 spinlock_t lock;
f99d7069
DV
1819
1820 /*
1821 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1822 * scheduled flips.
1823 */
1824 unsigned busy_bits;
1825 unsigned flip_bits;
1826};
1827
7225342a 1828struct i915_wa_reg {
f0f59a00 1829 i915_reg_t addr;
7225342a
MK
1830 u32 value;
1831 /* bitmask representing WA bits */
1832 u32 mask;
1833};
1834
33136b06
AS
1835/*
1836 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1837 * allowing it for RCS as we don't foresee any requirement of having
1838 * a whitelist for other engines. When it is really required for
1839 * other engines then the limit need to be increased.
1840 */
1841#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1842
1843struct i915_workarounds {
1844 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1845 u32 count;
666796da 1846 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1847};
1848
cf9d2890
YZ
1849struct i915_virtual_gpu {
1850 bool active;
1851};
1852
aa363136
MR
1853/* used in computing the new watermarks state */
1854struct intel_wm_config {
1855 unsigned int num_pipes_active;
1856 bool sprites_enabled;
1857 bool sprites_scaled;
1858};
1859
d7965152
RB
1860struct i915_oa_format {
1861 u32 format;
1862 int size;
1863};
1864
8a3003dd
RB
1865struct i915_oa_reg {
1866 i915_reg_t addr;
1867 u32 value;
1868};
1869
eec688e1
RB
1870struct i915_perf_stream;
1871
16d98b31
RB
1872/**
1873 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1874 */
eec688e1 1875struct i915_perf_stream_ops {
16d98b31
RB
1876 /**
1877 * @enable: Enables the collection of HW samples, either in response to
1878 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1879 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1880 */
1881 void (*enable)(struct i915_perf_stream *stream);
1882
16d98b31
RB
1883 /**
1884 * @disable: Disables the collection of HW samples, either in response
1885 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1886 * the stream.
eec688e1
RB
1887 */
1888 void (*disable)(struct i915_perf_stream *stream);
1889
16d98b31
RB
1890 /**
1891 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1892 * once there is something ready to read() for the stream
1893 */
1894 void (*poll_wait)(struct i915_perf_stream *stream,
1895 struct file *file,
1896 poll_table *wait);
1897
16d98b31
RB
1898 /**
1899 * @wait_unlocked: For handling a blocking read, wait until there is
1900 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1901 * wait queue that would be passed to poll_wait().
eec688e1
RB
1902 */
1903 int (*wait_unlocked)(struct i915_perf_stream *stream);
1904
16d98b31
RB
1905 /**
1906 * @read: Copy buffered metrics as records to userspace
1907 * **buf**: the userspace, destination buffer
1908 * **count**: the number of bytes to copy, requested by userspace
1909 * **offset**: zero at the start of the read, updated as the read
1910 * proceeds, it represents how many bytes have been copied so far and
1911 * the buffer offset for copying the next record.
eec688e1 1912 *
16d98b31
RB
1913 * Copy as many buffered i915 perf samples and records for this stream
1914 * to userspace as will fit in the given buffer.
eec688e1 1915 *
16d98b31
RB
1916 * Only write complete records; returning -%ENOSPC if there isn't room
1917 * for a complete record.
eec688e1 1918 *
16d98b31
RB
1919 * Return any error condition that results in a short read such as
1920 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1921 * returning to userspace.
eec688e1
RB
1922 */
1923 int (*read)(struct i915_perf_stream *stream,
1924 char __user *buf,
1925 size_t count,
1926 size_t *offset);
1927
16d98b31
RB
1928 /**
1929 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1930 *
1931 * The stream will always be disabled before this is called.
1932 */
1933 void (*destroy)(struct i915_perf_stream *stream);
1934};
1935
16d98b31
RB
1936/**
1937 * struct i915_perf_stream - state for a single open stream FD
1938 */
eec688e1 1939struct i915_perf_stream {
16d98b31
RB
1940 /**
1941 * @dev_priv: i915 drm device
1942 */
eec688e1
RB
1943 struct drm_i915_private *dev_priv;
1944
16d98b31
RB
1945 /**
1946 * @link: Links the stream into ``&drm_i915_private->streams``
1947 */
eec688e1
RB
1948 struct list_head link;
1949
16d98b31
RB
1950 /**
1951 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1952 * properties given when opening a stream, representing the contents
1953 * of a single sample as read() by userspace.
1954 */
eec688e1 1955 u32 sample_flags;
16d98b31
RB
1956
1957 /**
1958 * @sample_size: Considering the configured contents of a sample
1959 * combined with the required header size, this is the total size
1960 * of a single sample record.
1961 */
d7965152 1962 int sample_size;
eec688e1 1963
16d98b31
RB
1964 /**
1965 * @ctx: %NULL if measuring system-wide across all contexts or a
1966 * specific context that is being monitored.
1967 */
eec688e1 1968 struct i915_gem_context *ctx;
16d98b31
RB
1969
1970 /**
1971 * @enabled: Whether the stream is currently enabled, considering
1972 * whether the stream was opened in a disabled state and based
1973 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1974 */
eec688e1
RB
1975 bool enabled;
1976
16d98b31
RB
1977 /**
1978 * @ops: The callbacks providing the implementation of this specific
1979 * type of configured stream.
1980 */
d7965152
RB
1981 const struct i915_perf_stream_ops *ops;
1982};
1983
16d98b31
RB
1984/**
1985 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1986 */
d7965152 1987struct i915_oa_ops {
16d98b31
RB
1988 /**
1989 * @init_oa_buffer: Resets the head and tail pointers of the
1990 * circular buffer for periodic OA reports.
1991 *
1992 * Called when first opening a stream for OA metrics, but also may be
1993 * called in response to an OA buffer overflow or other error
1994 * condition.
1995 *
1996 * Note it may be necessary to clear the full OA buffer here as part of
1997 * maintaining the invariable that new reports must be written to
1998 * zeroed memory for us to be able to reliable detect if an expected
1999 * report has not yet landed in memory. (At least on Haswell the OA
2000 * buffer tail pointer is not synchronized with reports being visible
2001 * to the CPU)
2002 */
d7965152 2003 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2004
2005 /**
2006 * @enable_metric_set: Applies any MUX configuration to set up the
2007 * Boolean and Custom (B/C) counters that are part of the counter
2008 * reports being sampled. May apply system constraints such as
2009 * disabling EU clock gating as required.
2010 */
d7965152 2011 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2012
2013 /**
2014 * @disable_metric_set: Remove system constraints associated with using
2015 * the OA unit.
2016 */
d7965152 2017 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2018
2019 /**
2020 * @oa_enable: Enable periodic sampling
2021 */
d7965152 2022 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2023
2024 /**
2025 * @oa_disable: Disable periodic sampling
2026 */
d7965152 2027 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2028
2029 /**
2030 * @read: Copy data from the circular OA buffer into a given userspace
2031 * buffer.
2032 */
d7965152
RB
2033 int (*read)(struct i915_perf_stream *stream,
2034 char __user *buf,
2035 size_t count,
2036 size_t *offset);
16d98b31
RB
2037
2038 /**
2039 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2040 *
2041 * This is either called via fops or the poll check hrtimer (atomic
2042 * ctx) without any locks taken.
2043 *
2044 * It's safe to read OA config state here unlocked, assuming that this
2045 * is only called while the stream is enabled, while the global OA
2046 * configuration can't be modified.
2047 *
2048 * Efficiency is more important than avoiding some false positives
2049 * here, which will be handled gracefully - likely resulting in an
2050 * %EAGAIN error for userspace.
2051 */
d7965152 2052 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2053};
2054
77fec556 2055struct drm_i915_private {
8f460e2c
CW
2056 struct drm_device drm;
2057
efab6d8d 2058 struct kmem_cache *objects;
e20d2ab7 2059 struct kmem_cache *vmas;
efab6d8d 2060 struct kmem_cache *requests;
52e54209 2061 struct kmem_cache *dependencies;
f4c956ad 2062
5c969aa7 2063 const struct intel_device_info info;
f4c956ad
DV
2064
2065 int relative_constants_mode;
2066
2067 void __iomem *regs;
2068
907b28c5 2069 struct intel_uncore uncore;
f4c956ad 2070
cf9d2890
YZ
2071 struct i915_virtual_gpu vgpu;
2072
feddf6e8 2073 struct intel_gvt *gvt;
0ad35fed 2074
bd132858 2075 struct intel_huc huc;
33a732f4
AD
2076 struct intel_guc guc;
2077
eb805623
DV
2078 struct intel_csr csr;
2079
5ea6e5e3 2080 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2081
f4c956ad
DV
2082 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2083 * controller on different i2c buses. */
2084 struct mutex gmbus_mutex;
2085
2086 /**
2087 * Base address of the gmbus and gpio block.
2088 */
2089 uint32_t gpio_mmio_base;
2090
b6fdd0f2
SS
2091 /* MMIO base address for MIPI regs */
2092 uint32_t mipi_mmio_base;
2093
443a389f
VS
2094 uint32_t psr_mmio_base;
2095
44cb734c
ID
2096 uint32_t pps_mmio_base;
2097
28c70f16
DV
2098 wait_queue_head_t gmbus_wait_queue;
2099
f4c956ad 2100 struct pci_dev *bridge_dev;
0ca5fa3a 2101 struct i915_gem_context *kernel_context;
3b3f1650 2102 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2103 struct i915_vma *semaphore;
f4c956ad 2104
ba8286fa 2105 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2106 struct resource mch_res;
2107
f4c956ad
DV
2108 /* protects the irq masks */
2109 spinlock_t irq_lock;
2110
84c33a64
SG
2111 /* protects the mmio flip data */
2112 spinlock_t mmio_flip_lock;
2113
f8b79e58
ID
2114 bool display_irqs_enabled;
2115
9ee32fea
DV
2116 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2117 struct pm_qos_request pm_qos;
2118
a580516d
VS
2119 /* Sideband mailbox protection */
2120 struct mutex sb_lock;
f4c956ad
DV
2121
2122 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2123 union {
2124 u32 irq_mask;
2125 u32 de_irq_mask[I915_MAX_PIPES];
2126 };
f4c956ad 2127 u32 gt_irq_mask;
f4e9af4f
AG
2128 u32 pm_imr;
2129 u32 pm_ier;
a6706b45 2130 u32 pm_rps_events;
26705e20 2131 u32 pm_guc_events;
91d181dd 2132 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2133
5fcece80 2134 struct i915_hotplug hotplug;
ab34a7e8 2135 struct intel_fbc fbc;
439d7ac0 2136 struct i915_drrs drrs;
f4c956ad 2137 struct intel_opregion opregion;
41aa3448 2138 struct intel_vbt_data vbt;
f4c956ad 2139
d9ceb816
JB
2140 bool preserve_bios_swizzle;
2141
f4c956ad
DV
2142 /* overlay */
2143 struct intel_overlay *overlay;
f4c956ad 2144
58c68779 2145 /* backlight registers and fields in struct intel_panel */
07f11d49 2146 struct mutex backlight_lock;
31ad8ec6 2147
f4c956ad 2148 /* LVDS info */
f4c956ad
DV
2149 bool no_aux_handshake;
2150
e39b999a
VS
2151 /* protects panel power sequencer state */
2152 struct mutex pps_mutex;
2153
f4c956ad 2154 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2155 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2156
2157 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2158 unsigned int skl_preferred_vco_freq;
8d96561a
VS
2159 unsigned int cdclk_freq, max_cdclk_freq;
2160
2161 /*
2162 * For reading holding any crtc lock is sufficient,
2163 * for writing must hold all of them.
2164 */
2165 unsigned int atomic_cdclk_freq;
2166
adafdc6f 2167 unsigned int max_dotclk_freq;
e7dc33f3 2168 unsigned int rawclk_freq;
6bcda4f0 2169 unsigned int hpll_freq;
bfa7df01 2170 unsigned int czclk_freq;
f4c956ad 2171
63911d72 2172 struct {
709e05c3 2173 unsigned int vco, ref;
63911d72
VS
2174 } cdclk_pll;
2175
645416f5
DV
2176 /**
2177 * wq - Driver workqueue for GEM.
2178 *
2179 * NOTE: Work items scheduled here are not allowed to grab any modeset
2180 * locks, for otherwise the flushing done in the pageflip code will
2181 * result in deadlocks.
2182 */
f4c956ad
DV
2183 struct workqueue_struct *wq;
2184
2185 /* Display functions */
2186 struct drm_i915_display_funcs display;
2187
2188 /* PCH chipset type */
2189 enum intel_pch pch_type;
17a303ec 2190 unsigned short pch_id;
f4c956ad
DV
2191
2192 unsigned long quirks;
2193
b8efb17b
ZR
2194 enum modeset_restore modeset_restore;
2195 struct mutex modeset_restore_lock;
e2c8b870 2196 struct drm_atomic_state *modeset_restore_state;
73974893 2197 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2198
a7bbbd63 2199 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2200 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2201
4b5aed62 2202 struct i915_gem_mm mm;
ad46cb53
CW
2203 DECLARE_HASHTABLE(mm_structs, 7);
2204 struct mutex mm_lock;
8781342d 2205
5d1808ec
CW
2206 /* The hw wants to have a stable context identifier for the lifetime
2207 * of the context (for OA, PASID, faults, etc). This is limited
2208 * in execlists to 21 bits.
2209 */
2210 struct ida context_hw_ida;
2211#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2212
8781342d
DV
2213 /* Kernel Modesetting */
2214
e2af48c6
VS
2215 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2216 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2217 wait_queue_head_t pending_flip_queue;
2218
c4597872
DV
2219#ifdef CONFIG_DEBUG_FS
2220 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2221#endif
2222
565602d7 2223 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2224 int num_shared_dpll;
2225 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2226 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2227
fbf6d879
ML
2228 /*
2229 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2230 * Must be global rather than per dpll, because on some platforms
2231 * plls share registers.
2232 */
2233 struct mutex dpll_lock;
2234
565602d7
ML
2235 unsigned int active_crtcs;
2236 unsigned int min_pixclk[I915_MAX_PIPES];
2237
e4607fcf 2238 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2239
7225342a 2240 struct i915_workarounds workarounds;
888b5995 2241
f99d7069
DV
2242 struct i915_frontbuffer_tracking fb_tracking;
2243
652c393a 2244 u16 orig_clock;
f97108d1 2245
c4804411 2246 bool mchbar_need_disable;
f97108d1 2247
a4da4fa4
DV
2248 struct intel_l3_parity l3_parity;
2249
59124506 2250 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2251 u32 edram_cap;
59124506 2252
c6a828d3 2253 /* gen6+ rps state */
c85aa885 2254 struct intel_gen6_power_mgmt rps;
c6a828d3 2255
20e4d407
DV
2256 /* ilk-only ips/rps state. Everything in here is protected by the global
2257 * mchdev_lock in intel_pm.c */
c85aa885 2258 struct intel_ilk_power_mgmt ips;
b5e50c3f 2259
83c00f55 2260 struct i915_power_domains power_domains;
a38911a3 2261
a031d709 2262 struct i915_psr psr;
3f51e471 2263
99584db3 2264 struct i915_gpu_error gpu_error;
ae681d96 2265
c9cddffc
JB
2266 struct drm_i915_gem_object *vlv_pctx;
2267
0695726e 2268#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2269 /* list of fbdev register on this device */
2270 struct intel_fbdev *fbdev;
82e3b8c1 2271 struct work_struct fbdev_suspend_work;
4520f53a 2272#endif
e953fd7b
CW
2273
2274 struct drm_property *broadcast_rgb_property;
3f43c48d 2275 struct drm_property *force_audio_property;
e3689190 2276
58fddc28 2277 /* hda/i915 audio component */
51e1d83c 2278 struct i915_audio_component *audio_component;
58fddc28 2279 bool audio_component_registered;
4a21ef7d
LY
2280 /**
2281 * av_mutex - mutex for audio/video sync
2282 *
2283 */
2284 struct mutex av_mutex;
58fddc28 2285
254f965c 2286 uint32_t hw_context_size;
a33afea5 2287 struct list_head context_list;
f4c956ad 2288
3e68320e 2289 u32 fdi_rx_config;
68d18ad7 2290
c231775c 2291 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2292 u32 chv_phy_control;
c231775c
VS
2293 /*
2294 * Shadows for CHV DPLL_MD regs to keep the state
2295 * checker somewhat working in the presence hardware
2296 * crappiness (can't read out DPLL_MD for pipes B & C).
2297 */
2298 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2299 u32 bxt_phy_grc;
70722468 2300
842f1c8b 2301 u32 suspend_count;
bc87229f 2302 bool suspended_to_idle;
f4c956ad 2303 struct i915_suspend_saved_registers regfile;
ddeea5b0 2304 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2305
656d1b89 2306 enum {
16dcdc4e
PZ
2307 I915_SAGV_UNKNOWN = 0,
2308 I915_SAGV_DISABLED,
2309 I915_SAGV_ENABLED,
2310 I915_SAGV_NOT_CONTROLLED
2311 } sagv_status;
656d1b89 2312
53615a5e 2313 struct {
467a14d9
VS
2314 /* protects DSPARB registers on pre-g4x/vlv/chv */
2315 spinlock_t dsparb_lock;
2316
53615a5e
VS
2317 /*
2318 * Raw watermark latency values:
2319 * in 0.1us units for WM0,
2320 * in 0.5us units for WM1+.
2321 */
2322 /* primary */
2323 uint16_t pri_latency[5];
2324 /* sprite */
2325 uint16_t spr_latency[5];
2326 /* cursor */
2327 uint16_t cur_latency[5];
2af30a5c
PB
2328 /*
2329 * Raw watermark memory latency values
2330 * for SKL for all 8 levels
2331 * in 1us units.
2332 */
2333 uint16_t skl_latency[8];
609cedef
VS
2334
2335 /* current hardware state */
2d41c0b5
PB
2336 union {
2337 struct ilk_wm_values hw;
2338 struct skl_wm_values skl_hw;
0018fda1 2339 struct vlv_wm_values vlv;
2d41c0b5 2340 };
58590c14
VS
2341
2342 uint8_t max_level;
ed4a6a7c
MR
2343
2344 /*
2345 * Should be held around atomic WM register writing; also
2346 * protects * intel_crtc->wm.active and
2347 * cstate->wm.need_postvbl_update.
2348 */
2349 struct mutex wm_mutex;
279e99d7
MR
2350
2351 /*
2352 * Set during HW readout of watermarks/DDB. Some platforms
2353 * need to know when we're still using BIOS-provided values
2354 * (which we don't fully trust).
2355 */
2356 bool distrust_bios_wm;
53615a5e
VS
2357 } wm;
2358
8a187455
PZ
2359 struct i915_runtime_pm pm;
2360
eec688e1
RB
2361 struct {
2362 bool initialized;
d7965152 2363
442b8c06 2364 struct kobject *metrics_kobj;
ccdf6341 2365 struct ctl_table_header *sysctl_header;
442b8c06 2366
eec688e1
RB
2367 struct mutex lock;
2368 struct list_head streams;
8a3003dd 2369
d7965152
RB
2370 spinlock_t hook_lock;
2371
8a3003dd 2372 struct {
d7965152
RB
2373 struct i915_perf_stream *exclusive_stream;
2374
2375 u32 specific_ctx_id;
d7965152
RB
2376
2377 struct hrtimer poll_check_timer;
2378 wait_queue_head_t poll_wq;
2379 bool pollin;
2380
2381 bool periodic;
2382 int period_exponent;
2383 int timestamp_frequency;
2384
2385 int tail_margin;
2386
2387 int metrics_set;
8a3003dd
RB
2388
2389 const struct i915_oa_reg *mux_regs;
2390 int mux_regs_len;
2391 const struct i915_oa_reg *b_counter_regs;
2392 int b_counter_regs_len;
d7965152
RB
2393
2394 struct {
2395 struct i915_vma *vma;
2396 u8 *vaddr;
2397 int format;
2398 int format_size;
2399 } oa_buffer;
2400
2401 u32 gen7_latched_oastatus1;
2402
2403 struct i915_oa_ops ops;
2404 const struct i915_oa_format *oa_formats;
2405 int n_builtin_sets;
8a3003dd 2406 } oa;
eec688e1
RB
2407 } perf;
2408
a83014d3
OM
2409 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2410 struct {
821ed7df 2411 void (*resume)(struct drm_i915_private *);
117897f4 2412 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2413
73cb9701
CW
2414 struct list_head timelines;
2415 struct i915_gem_timeline global_timeline;
28176ef4 2416 u32 active_requests;
73cb9701 2417
67d97da3
CW
2418 /**
2419 * Is the GPU currently considered idle, or busy executing
2420 * userspace requests? Whilst idle, we allow runtime power
2421 * management to power down the hardware and display clocks.
2422 * In order to reduce the effect on performance, there
2423 * is a slight delay before we do so.
2424 */
67d97da3
CW
2425 bool awake;
2426
2427 /**
2428 * We leave the user IRQ off as much as possible,
2429 * but this means that requests will finish and never
2430 * be retired once the system goes idle. Set a timer to
2431 * fire periodically while the ring is running. When it
2432 * fires, go retire requests.
2433 */
2434 struct delayed_work retire_work;
2435
2436 /**
2437 * When we detect an idle GPU, we want to turn on
2438 * powersaving features. So once we see that there
2439 * are no more requests outstanding and no more
2440 * arrive within a small period of time, we fire
2441 * off the idle_work.
2442 */
2443 struct delayed_work idle_work;
de867c20
CW
2444
2445 ktime_t last_init_time;
a83014d3
OM
2446 } gt;
2447
3be60de9
VS
2448 /* perform PHY state sanity checks? */
2449 bool chv_phy_assert[2];
2450
a3a8986c
MK
2451 bool ipc_enabled;
2452
f9318941
PD
2453 /* Used to save the pipe-to-encoder mapping for audio */
2454 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2455
bdf1e7e3
DV
2456 /*
2457 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2458 * will be rejected. Instead look for a better place.
2459 */
77fec556 2460};
1da177e4 2461
2c1792a1
CW
2462static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2463{
091387c1 2464 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2465}
2466
c49d13ee 2467static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2468{
c49d13ee 2469 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2470}
2471
33a732f4
AD
2472static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2473{
2474 return container_of(guc, struct drm_i915_private, guc);
2475}
2476
b4ac5afc 2477/* Simple iterator over all initialised engines */
3b3f1650
AG
2478#define for_each_engine(engine__, dev_priv__, id__) \
2479 for ((id__) = 0; \
2480 (id__) < I915_NUM_ENGINES; \
2481 (id__)++) \
2482 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2483
bafb0fce
CW
2484#define __mask_next_bit(mask) ({ \
2485 int __idx = ffs(mask) - 1; \
2486 mask &= ~BIT(__idx); \
2487 __idx; \
2488})
2489
c3232b18 2490/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2491#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2492 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2493 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2494
b1d7e4b4
WF
2495enum hdmi_force_audio {
2496 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2497 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2498 HDMI_AUDIO_AUTO, /* trust EDID */
2499 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2500};
2501
190d6cd5 2502#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2503
a071fa00
DV
2504/*
2505 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2506 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2507 * doesn't mean that the hw necessarily already scans it out, but that any
2508 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2509 *
2510 * We have one bit per pipe and per scanout plane type.
2511 */
d1b9d039
SAK
2512#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2513#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2514#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2515 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2516#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2517 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2518#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2519 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2520#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2521 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2522#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2523 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2524
85d1225e
DG
2525/*
2526 * Optimised SGL iterator for GEM objects
2527 */
2528static __always_inline struct sgt_iter {
2529 struct scatterlist *sgp;
2530 union {
2531 unsigned long pfn;
2532 dma_addr_t dma;
2533 };
2534 unsigned int curr;
2535 unsigned int max;
2536} __sgt_iter(struct scatterlist *sgl, bool dma) {
2537 struct sgt_iter s = { .sgp = sgl };
2538
2539 if (s.sgp) {
2540 s.max = s.curr = s.sgp->offset;
2541 s.max += s.sgp->length;
2542 if (dma)
2543 s.dma = sg_dma_address(s.sgp);
2544 else
2545 s.pfn = page_to_pfn(sg_page(s.sgp));
2546 }
2547
2548 return s;
2549}
2550
96d77634
CW
2551static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2552{
2553 ++sg;
2554 if (unlikely(sg_is_chain(sg)))
2555 sg = sg_chain_ptr(sg);
2556 return sg;
2557}
2558
63d15326
DG
2559/**
2560 * __sg_next - return the next scatterlist entry in a list
2561 * @sg: The current sg entry
2562 *
2563 * Description:
2564 * If the entry is the last, return NULL; otherwise, step to the next
2565 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2566 * otherwise just return the pointer to the current element.
2567 **/
2568static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2569{
2570#ifdef CONFIG_DEBUG_SG
2571 BUG_ON(sg->sg_magic != SG_MAGIC);
2572#endif
96d77634 2573 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2574}
2575
85d1225e
DG
2576/**
2577 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2578 * @__dmap: DMA address (output)
2579 * @__iter: 'struct sgt_iter' (iterator state, internal)
2580 * @__sgt: sg_table to iterate over (input)
2581 */
2582#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2583 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2584 ((__dmap) = (__iter).dma + (__iter).curr); \
2585 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2586 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2587
2588/**
2589 * for_each_sgt_page - iterate over the pages of the given sg_table
2590 * @__pp: page pointer (output)
2591 * @__iter: 'struct sgt_iter' (iterator state, internal)
2592 * @__sgt: sg_table to iterate over (input)
2593 */
2594#define for_each_sgt_page(__pp, __iter, __sgt) \
2595 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2596 ((__pp) = (__iter).pfn == 0 ? NULL : \
2597 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2598 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2599 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2600
5ca43ef0
TU
2601static inline const struct intel_device_info *
2602intel_info(const struct drm_i915_private *dev_priv)
2603{
2604 return &dev_priv->info;
2605}
2606
2607#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2608
55b8f2a7 2609#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2610#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2611
e87a005d 2612#define REVID_FOREVER 0xff
4805fe82 2613#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2614
2615#define GEN_FOREVER (0)
2616/*
2617 * Returns true if Gen is in inclusive range [Start, End].
2618 *
2619 * Use GEN_FOREVER for unbound start and or end.
2620 */
c1812bdb 2621#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2622 unsigned int __s = (s), __e = (e); \
2623 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2624 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2625 if ((__s) != GEN_FOREVER) \
2626 __s = (s) - 1; \
2627 if ((__e) == GEN_FOREVER) \
2628 __e = BITS_PER_LONG - 1; \
2629 else \
2630 __e = (e) - 1; \
c1812bdb 2631 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2632})
2633
e87a005d
JN
2634/*
2635 * Return true if revision is in range [since,until] inclusive.
2636 *
2637 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2638 */
2639#define IS_REVID(p, since, until) \
2640 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2641
06bcd848
JN
2642#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2643#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2644#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2645#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2646#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2647#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2648#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2649#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2650#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2651#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2652#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2653#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2654#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2655#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2656#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2657#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2658#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2659#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2660#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2661#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2662 INTEL_DEVID(dev_priv) == 0x0152 || \
2663 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2664#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2665#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2666#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2667#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2668#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2669#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2670#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2671#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2672#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2673#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2674 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2675#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2676 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2677 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2678 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2679/* ULX machines are also considered ULT. */
50a0bc90
TU
2680#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2681 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2682#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2683 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2684#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2685 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2686#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2687 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2688/* ULX machines are also considered ULT. */
50a0bc90
TU
2689#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2690 INTEL_DEVID(dev_priv) == 0x0A1E)
2691#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2692 INTEL_DEVID(dev_priv) == 0x1913 || \
2693 INTEL_DEVID(dev_priv) == 0x1916 || \
2694 INTEL_DEVID(dev_priv) == 0x1921 || \
2695 INTEL_DEVID(dev_priv) == 0x1926)
2696#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2697 INTEL_DEVID(dev_priv) == 0x1915 || \
2698 INTEL_DEVID(dev_priv) == 0x191E)
2699#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2700 INTEL_DEVID(dev_priv) == 0x5913 || \
2701 INTEL_DEVID(dev_priv) == 0x5916 || \
2702 INTEL_DEVID(dev_priv) == 0x5921 || \
2703 INTEL_DEVID(dev_priv) == 0x5926)
2704#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2705 INTEL_DEVID(dev_priv) == 0x5915 || \
2706 INTEL_DEVID(dev_priv) == 0x591E)
2707#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2708 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2709#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2710 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2711
c007fb4a 2712#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2713
ef712bb4
JN
2714#define SKL_REVID_A0 0x0
2715#define SKL_REVID_B0 0x1
2716#define SKL_REVID_C0 0x2
2717#define SKL_REVID_D0 0x3
2718#define SKL_REVID_E0 0x4
2719#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2720#define SKL_REVID_G0 0x6
2721#define SKL_REVID_H0 0x7
ef712bb4 2722
e87a005d
JN
2723#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2724
ef712bb4 2725#define BXT_REVID_A0 0x0
fffda3f4 2726#define BXT_REVID_A1 0x1
ef712bb4 2727#define BXT_REVID_B0 0x3
a3f79ca6 2728#define BXT_REVID_B_LAST 0x8
ef712bb4 2729#define BXT_REVID_C0 0x9
6c74c87f 2730
e2d214ae
TU
2731#define IS_BXT_REVID(dev_priv, since, until) \
2732 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2733
c033a37c
MK
2734#define KBL_REVID_A0 0x0
2735#define KBL_REVID_B0 0x1
fe905819
MK
2736#define KBL_REVID_C0 0x2
2737#define KBL_REVID_D0 0x3
2738#define KBL_REVID_E0 0x4
c033a37c 2739
0853723b
TU
2740#define IS_KBL_REVID(dev_priv, since, until) \
2741 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2742
85436696
JB
2743/*
2744 * The genX designation typically refers to the render engine, so render
2745 * capability related checks should use IS_GEN, while display and other checks
2746 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2747 * chips, etc.).
2748 */
5db94019
TU
2749#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2750#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2751#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2752#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2753#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2754#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2755#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2756#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2757
3e4274f8 2758#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
8727dc09 2759#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
3e4274f8 2760
a19d6ff2
TU
2761#define ENGINE_MASK(id) BIT(id)
2762#define RENDER_RING ENGINE_MASK(RCS)
2763#define BSD_RING ENGINE_MASK(VCS)
2764#define BLT_RING ENGINE_MASK(BCS)
2765#define VEBOX_RING ENGINE_MASK(VECS)
2766#define BSD2_RING ENGINE_MASK(VCS2)
2767#define ALL_ENGINES (~0)
2768
2769#define HAS_ENGINE(dev_priv, id) \
0031fb96 2770 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2771
2772#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2773#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2774#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2775#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2776
0031fb96
TU
2777#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2778#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2779#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2780#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2781 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2782
0031fb96 2783#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2784
0031fb96
TU
2785#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2786#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2787 ((dev_priv)->info.has_logical_ring_contexts)
2788#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2789#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2790#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2791
2792#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2793#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2794 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2795
b45305fc 2796/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2797#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2798
2799/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2800#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2801 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2802 IS_SKL_GT3(dev_priv) || \
2803 IS_SKL_GT4(dev_priv))
185c66e5 2804
4e6b788c
DV
2805/*
2806 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2807 * even when in MSI mode. This results in spurious interrupt warnings if the
2808 * legacy irq no. is shared with another device. The kernel then disables that
2809 * interrupt source and so prevents the other device from working properly.
2810 */
0031fb96
TU
2811#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2812#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2813
cae5852d
ZN
2814/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2815 * rows, which changed the alignment requirements and fence programming.
2816 */
50a0bc90
TU
2817#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2818 !(IS_I915G(dev_priv) || \
2819 IS_I915GM(dev_priv)))
56b857a5
TU
2820#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2821#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2822
56b857a5
TU
2823#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2824#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2825#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2826
50a0bc90 2827#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2828
56b857a5 2829#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2830
56b857a5
TU
2831#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2832#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2833#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2834#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2835#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2836
56b857a5 2837#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2838
6772ffe0 2839#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2840#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2841
1a3d1898
DG
2842/*
2843 * For now, anything with a GuC requires uCode loading, and then supports
2844 * command submission once loaded. But these are logically independent
2845 * properties, so we have separate macros to test them.
2846 */
4805fe82
TU
2847#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2848#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2849#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2850#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2851
4805fe82 2852#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2853
4805fe82 2854#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2855
17a303ec
PZ
2856#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2857#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2858#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2859#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2860#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2861#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2862#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2863#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2864#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2865#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2866#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2867#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2868
6e266956
TU
2869#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2870#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2871#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2872#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2873#define HAS_PCH_LPT_LP(dev_priv) \
2874 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2875#define HAS_PCH_LPT_H(dev_priv) \
2876 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2877#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2878#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2879#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2880#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2881
49cff963 2882#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2883
6389dd83
SS
2884#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2885
040d2baa 2886/* DPF == dynamic parity feature */
3c9192bc 2887#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2888#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2889 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2890
c8735b0c 2891#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2892#define GEN9_FREQ_SCALER 3
c8735b0c 2893
85ee17eb
PP
2894#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2895
05394f39
CW
2896#include "i915_trace.h"
2897
48f112fe
CW
2898static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2899{
2900#ifdef CONFIG_INTEL_IOMMU
2901 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2902 return true;
2903#endif
2904 return false;
2905}
2906
c033666a 2907int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2908 int enable_ppgtt);
0e4ca100 2909
39df9190
CW
2910bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2911
0673ad47 2912/* i915_drv.c */
d15d7538
ID
2913void __printf(3, 4)
2914__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2915 const char *fmt, ...);
2916
2917#define i915_report_error(dev_priv, fmt, ...) \
2918 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2919
c43b5634 2920#ifdef CONFIG_COMPAT
0d6aa60b
DA
2921extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2922 unsigned long arg);
55edf41b
JN
2923#else
2924#define i915_compat_ioctl NULL
c43b5634 2925#endif
efab0698
JN
2926extern const struct dev_pm_ops i915_pm_ops;
2927
2928extern int i915_driver_load(struct pci_dev *pdev,
2929 const struct pci_device_id *ent);
2930extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2931extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2932extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2933extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2934extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2935extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2936extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2937extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2938extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2939extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2940extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2941int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2942
bb8f0f5a
CW
2943int intel_engines_init_early(struct drm_i915_private *dev_priv);
2944int intel_engines_init(struct drm_i915_private *dev_priv);
2945
77913b39 2946/* intel_hotplug.c */
91d14251
TU
2947void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2948 u32 pin_mask, u32 long_mask);
77913b39
JN
2949void intel_hpd_init(struct drm_i915_private *dev_priv);
2950void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2951void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2952bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2953bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2954void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2955
1da177e4 2956/* i915_irq.c */
26a02b8f
CW
2957static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2958{
2959 unsigned long delay;
2960
2961 if (unlikely(!i915.enable_hangcheck))
2962 return;
2963
2964 /* Don't continually defer the hangcheck so that it is always run at
2965 * least once after work has been scheduled on any ring. Otherwise,
2966 * we will ignore a hung ring if a second ring is kept busy.
2967 */
2968
2969 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2970 queue_delayed_work(system_long_wq,
2971 &dev_priv->gpu_error.hangcheck_work, delay);
2972}
2973
58174462 2974__printf(3, 4)
c033666a
CW
2975void i915_handle_error(struct drm_i915_private *dev_priv,
2976 u32 engine_mask,
58174462 2977 const char *fmt, ...);
1da177e4 2978
b963291c 2979extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2980int intel_irq_install(struct drm_i915_private *dev_priv);
2981void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2982
dc97997a
CW
2983extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2984extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 2985 bool restore_forcewake);
dc97997a 2986extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 2987extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2988extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
2989extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2990extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2991 bool restore);
48c1026a 2992const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2993void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2994 enum forcewake_domains domains);
59bad947 2995void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2996 enum forcewake_domains domains);
a6111f7b
CW
2997/* Like above but the caller must manage the uncore.lock itself.
2998 * Must be used with I915_READ_FW and friends.
2999 */
3000void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3001 enum forcewake_domains domains);
3002void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3003 enum forcewake_domains domains);
3accaf7e
MK
3004u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3005
59bad947 3006void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3007
1758b90e
CW
3008int intel_wait_for_register(struct drm_i915_private *dev_priv,
3009 i915_reg_t reg,
3010 const u32 mask,
3011 const u32 value,
3012 const unsigned long timeout_ms);
3013int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3014 i915_reg_t reg,
3015 const u32 mask,
3016 const u32 value,
3017 const unsigned long timeout_ms);
3018
0ad35fed
ZW
3019static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3020{
feddf6e8 3021 return dev_priv->gvt;
0ad35fed
ZW
3022}
3023
c033666a 3024static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3025{
c033666a 3026 return dev_priv->vgpu.active;
cf9d2890 3027}
b1f14ad0 3028
7c463586 3029void
50227e1c 3030i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3031 u32 status_mask);
7c463586
KP
3032
3033void
50227e1c 3034i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3035 u32 status_mask);
7c463586 3036
f8b79e58
ID
3037void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3038void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3039void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3040 uint32_t mask,
3041 uint32_t bits);
fbdedaea
VS
3042void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3043 uint32_t interrupt_mask,
3044 uint32_t enabled_irq_mask);
3045static inline void
3046ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3047{
3048 ilk_update_display_irq(dev_priv, bits, bits);
3049}
3050static inline void
3051ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3052{
3053 ilk_update_display_irq(dev_priv, bits, 0);
3054}
013d3752
VS
3055void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3056 enum pipe pipe,
3057 uint32_t interrupt_mask,
3058 uint32_t enabled_irq_mask);
3059static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3060 enum pipe pipe, uint32_t bits)
3061{
3062 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3063}
3064static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3065 enum pipe pipe, uint32_t bits)
3066{
3067 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3068}
47339cd9
DV
3069void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3070 uint32_t interrupt_mask,
3071 uint32_t enabled_irq_mask);
14443261
VS
3072static inline void
3073ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3074{
3075 ibx_display_interrupt_update(dev_priv, bits, bits);
3076}
3077static inline void
3078ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3079{
3080 ibx_display_interrupt_update(dev_priv, bits, 0);
3081}
3082
673a394b 3083/* i915_gem.c */
673a394b
EA
3084int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3085 struct drm_file *file_priv);
3086int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
3088int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
3090int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
de151cf6
JB
3092int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file_priv);
673a394b
EA
3094int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
3096int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
3098int i915_gem_execbuffer(struct drm_device *dev, void *data,
3099 struct drm_file *file_priv);
76446cac
JB
3100int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3101 struct drm_file *file_priv);
673a394b
EA
3102int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3103 struct drm_file *file_priv);
199adf40
BW
3104int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file);
3106int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file);
673a394b
EA
3108int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
3ef94daa
CW
3110int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
111dbcab
CW
3112int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3113 struct drm_file *file_priv);
3114int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file_priv);
72778cb2 3116void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3117int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3118 struct drm_file *file);
5a125c3c
EA
3119int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3120 struct drm_file *file_priv);
23ba4fd0
BW
3121int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3122 struct drm_file *file_priv);
24145517 3123void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3124int i915_gem_load_init(struct drm_i915_private *dev_priv);
3125void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3126void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3127int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3128int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3129
187685cb 3130void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3131void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3132void i915_gem_object_init(struct drm_i915_gem_object *obj,
3133 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3134struct drm_i915_gem_object *
3135i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3136struct drm_i915_gem_object *
3137i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3138 const void *data, size_t size);
b1f788c6 3139void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3140void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3141
bdeb9785
CW
3142static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3143{
3144 /* A single pass should suffice to release all the freed objects (along
3145 * most call paths) , but be a little more paranoid in that freeing
3146 * the objects does take a little amount of time, during which the rcu
3147 * callbacks could have added new objects into the freed list, and
3148 * armed the work again.
3149 */
3150 do {
3151 rcu_barrier();
3152 } while (flush_work(&i915->mm.free_work));
3153}
3154
058d88c4 3155struct i915_vma * __must_check
ec7adb6e
JL
3156i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3157 const struct i915_ggtt_view *view,
91b2db6f 3158 u64 size,
2ffffd0f
CW
3159 u64 alignment,
3160 u64 flags);
fe14d5f4 3161
aa653a68 3162int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3163void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3164
7c108fd8
CW
3165void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3166
a4f5ea64 3167static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3168{
ee286370
CW
3169 return sg->length >> PAGE_SHIFT;
3170}
67d5a50c 3171
96d77634
CW
3172struct scatterlist *
3173i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3174 unsigned int n, unsigned int *offset);
341be1cd 3175
96d77634
CW
3176struct page *
3177i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3178 unsigned int n);
67d5a50c 3179
96d77634
CW
3180struct page *
3181i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3182 unsigned int n);
67d5a50c 3183
96d77634
CW
3184dma_addr_t
3185i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3186 unsigned long n);
ee286370 3187
03ac84f1
CW
3188void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3189 struct sg_table *pages);
a4f5ea64
CW
3190int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3191
3192static inline int __must_check
3193i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3194{
1233e2db 3195 might_lock(&obj->mm.lock);
a4f5ea64 3196
1233e2db 3197 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3198 return 0;
3199
3200 return __i915_gem_object_get_pages(obj);
3201}
3202
3203static inline void
3204__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3205{
a4f5ea64
CW
3206 GEM_BUG_ON(!obj->mm.pages);
3207
1233e2db 3208 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3209}
3210
3211static inline bool
3212i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3213{
1233e2db 3214 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3215}
3216
3217static inline void
3218__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3219{
a4f5ea64
CW
3220 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3221 GEM_BUG_ON(!obj->mm.pages);
3222
1233e2db 3223 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3224}
0a798eb9 3225
1233e2db
CW
3226static inline void
3227i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3228{
a4f5ea64 3229 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3230}
3231
548625ee
CW
3232enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3233 I915_MM_NORMAL = 0,
3234 I915_MM_SHRINKER
3235};
3236
3237void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3238 enum i915_mm_subclass subclass);
03ac84f1 3239void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3240
d31d7cb1
CW
3241enum i915_map_type {
3242 I915_MAP_WB = 0,
3243 I915_MAP_WC,
3244};
3245
0a798eb9
CW
3246/**
3247 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3248 * @obj: the object to map into kernel address space
3249 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3250 *
3251 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3252 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3253 * the kernel address space. Based on the @type of mapping, the PTE will be
3254 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3255 *
1233e2db
CW
3256 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3257 * mapping is no longer required.
0a798eb9 3258 *
8305216f
DG
3259 * Returns the pointer through which to access the mapped object, or an
3260 * ERR_PTR() on error.
0a798eb9 3261 */
d31d7cb1
CW
3262void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3263 enum i915_map_type type);
0a798eb9
CW
3264
3265/**
3266 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3267 * @obj: the object to unmap
0a798eb9
CW
3268 *
3269 * After pinning the object and mapping its pages, once you are finished
3270 * with your access, call i915_gem_object_unpin_map() to release the pin
3271 * upon the mapping. Once the pin count reaches zero, that mapping may be
3272 * removed.
0a798eb9
CW
3273 */
3274static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3275{
0a798eb9
CW
3276 i915_gem_object_unpin_pages(obj);
3277}
3278
43394c7d
CW
3279int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3280 unsigned int *needs_clflush);
3281int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3282 unsigned int *needs_clflush);
3283#define CLFLUSH_BEFORE 0x1
3284#define CLFLUSH_AFTER 0x2
3285#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3286
3287static inline void
3288i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3289{
3290 i915_gem_object_unpin_pages(obj);
3291}
3292
54cf91dc 3293int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3294void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3295 struct drm_i915_gem_request *req,
3296 unsigned int flags);
ff72145b
DA
3297int i915_gem_dumb_create(struct drm_file *file_priv,
3298 struct drm_device *dev,
3299 struct drm_mode_create_dumb *args);
da6b51d0
DA
3300int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3301 uint32_t handle, uint64_t *offset);
4cc69075 3302int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3303
3304void i915_gem_track_fb(struct drm_i915_gem_object *old,
3305 struct drm_i915_gem_object *new,
3306 unsigned frontbuffer_bits);
3307
73cb9701 3308int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3309
8d9fc7fd 3310struct drm_i915_gem_request *
0bc40be8 3311i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3312
67d97da3 3313void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3314
1f83fee0
DV
3315static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3316{
8af29b0c 3317 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3318}
3319
8af29b0c 3320static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3321{
8af29b0c 3322 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3323}
3324
8af29b0c 3325static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3326{
8af29b0c 3327 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3328}
3329
3330static inline u32 i915_reset_count(struct i915_gpu_error *error)
3331{
8af29b0c 3332 return READ_ONCE(error->reset_count);
1f83fee0 3333}
a71d8d94 3334
0e178aef 3335int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
b1ed35d9 3336void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3337void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3338void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
24145517 3339void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3340int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3341int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3342void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3343void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
dcff85c8 3344int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
ea746f36 3345 unsigned int flags);
bf9e8429
TU
3346int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3347void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3348int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3349int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3350 unsigned int flags,
3351 long timeout,
3352 struct intel_rps_client *rps);
6b5e90f5
CW
3353int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3354 unsigned int flags,
3355 int priority);
3356#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3357
2e2f351d 3358int __must_check
2021746e
CW
3359i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3360 bool write);
3361int __must_check
dabdfe02 3362i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3363struct i915_vma * __must_check
2da3b9b9
CW
3364i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3365 u32 alignment,
e6617330 3366 const struct i915_ggtt_view *view);
058d88c4 3367void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3368int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3369 int align);
b29c19b6 3370int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3371void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3372
e4ffd173
CW
3373int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3374 enum i915_cache_level cache_level);
3375
1286ff73
DV
3376struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3377 struct dma_buf *dma_buf);
3378
3379struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3380 struct drm_gem_object *gem_obj, int flags);
3381
841cd773
DV
3382static inline struct i915_hw_ppgtt *
3383i915_vm_to_ppgtt(struct i915_address_space *vm)
3384{
841cd773
DV
3385 return container_of(vm, struct i915_hw_ppgtt, base);
3386}
3387
b42fe9ca 3388/* i915_gem_fence_reg.c */
49ef5294
CW
3389int __must_check i915_vma_get_fence(struct i915_vma *vma);
3390int __must_check i915_vma_put_fence(struct i915_vma *vma);
3391
b1ed35d9 3392void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3393void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3394
4362f4f6 3395void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3396void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3397 struct sg_table *pages);
3398void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3399 struct sg_table *pages);
7f96ecaf 3400
ca585b5d
CW
3401static inline struct i915_gem_context *
3402i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3403{
3404 struct i915_gem_context *ctx;
3405
091387c1 3406 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3407
3408 ctx = idr_find(&file_priv->context_idr, id);
3409 if (!ctx)
3410 return ERR_PTR(-ENOENT);
3411
3412 return ctx;
3413}
3414
9a6feaf0
CW
3415static inline struct i915_gem_context *
3416i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3417{
691e6415 3418 kref_get(&ctx->ref);
9a6feaf0 3419 return ctx;
dce3271b
MK
3420}
3421
9a6feaf0 3422static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3423{
091387c1 3424 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3425 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3426}
3427
69df05e1
CW
3428static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3429{
bf51997c
CW
3430 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3431
3432 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3433 mutex_unlock(lock);
69df05e1
CW
3434}
3435
80b204bc
CW
3436static inline struct intel_timeline *
3437i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3438 struct intel_engine_cs *engine)
3439{
3440 struct i915_address_space *vm;
3441
3442 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3443 return &vm->timeline.engine[engine->id];
3444}
3445
eec688e1
RB
3446int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3447 struct drm_file *file);
3448
679845ed 3449/* i915_gem_evict.c */
e522ac23 3450int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3451 u64 min_size, u64 alignment,
679845ed 3452 unsigned cache_level,
2ffffd0f 3453 u64 start, u64 end,
1ec9e26d 3454 unsigned flags);
625d988a
CW
3455int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3456 struct drm_mm_node *node,
3457 unsigned int flags);
679845ed 3458int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3459
0260c420 3460/* belongs in i915_gem_gtt.h */
c033666a 3461static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3462{
600f4368 3463 wmb();
c033666a 3464 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3465 intel_gtt_chipset_flush();
3466}
246cbfb5 3467
9797fbfb 3468/* i915_gem_stolen.c */
d713fd49
PZ
3469int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3470 struct drm_mm_node *node, u64 size,
3471 unsigned alignment);
a9da512b
PZ
3472int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3473 struct drm_mm_node *node, u64 size,
3474 unsigned alignment, u64 start,
3475 u64 end);
d713fd49
PZ
3476void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3477 struct drm_mm_node *node);
7ace3d30 3478int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3479void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3480struct drm_i915_gem_object *
187685cb 3481i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3482struct drm_i915_gem_object *
187685cb 3483i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3484 u32 stolen_offset,
3485 u32 gtt_offset,
3486 u32 size);
9797fbfb 3487
920cf419
CW
3488/* i915_gem_internal.c */
3489struct drm_i915_gem_object *
3490i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3491 phys_addr_t size);
920cf419 3492
be6a0376
DV
3493/* i915_gem_shrinker.c */
3494unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3495 unsigned long target,
be6a0376
DV
3496 unsigned flags);
3497#define I915_SHRINK_PURGEABLE 0x1
3498#define I915_SHRINK_UNBOUND 0x2
3499#define I915_SHRINK_BOUND 0x4
5763ff04 3500#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3501#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3502unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3503void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3504void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3505
3506
673a394b 3507/* i915_gem_tiling.c */
2c1792a1 3508static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3509{
091387c1 3510 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3511
3512 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3513 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3514}
3515
91d4e0aa
CW
3516u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3517 unsigned int tiling, unsigned int stride);
3518u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3519 unsigned int tiling, unsigned int stride);
3520
2017263e 3521/* i915_debugfs.c */
f8c168fa 3522#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3523int i915_debugfs_register(struct drm_i915_private *dev_priv);
3524void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3525int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3526void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3527#else
8d35acba
CW
3528static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3529static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3530static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3531{ return 0; }
ce5e2ac1 3532static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3533#endif
84734a04
MK
3534
3535/* i915_gpu_error.c */
98a2f411
CW
3536#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3537
edc3d884
MK
3538__printf(2, 3)
3539void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3540int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3541 const struct i915_error_state_file_priv *error);
4dc955f7 3542int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3543 struct drm_i915_private *i915,
4dc955f7
MK
3544 size_t count, loff_t pos);
3545static inline void i915_error_state_buf_release(
3546 struct drm_i915_error_state_buf *eb)
3547{
3548 kfree(eb->buf);
3549}
c033666a
CW
3550void i915_capture_error_state(struct drm_i915_private *dev_priv,
3551 u32 engine_mask,
58174462 3552 const char *error_msg);
84734a04
MK
3553void i915_error_state_get(struct drm_device *dev,
3554 struct i915_error_state_file_priv *error_priv);
3555void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
12ff05e7 3556void i915_destroy_error_state(struct drm_i915_private *dev_priv);
84734a04 3557
98a2f411
CW
3558#else
3559
3560static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3561 u32 engine_mask,
3562 const char *error_msg)
3563{
3564}
3565
12ff05e7 3566static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
98a2f411
CW
3567{
3568}
3569
3570#endif
3571
0a4cd7c8 3572const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3573
351e3db2 3574/* i915_cmd_parser.c */
1ca3712c 3575int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3576void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3577void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3578int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3579 struct drm_i915_gem_object *batch_obj,
3580 struct drm_i915_gem_object *shadow_batch_obj,
3581 u32 batch_start_offset,
3582 u32 batch_len,
3583 bool is_master);
351e3db2 3584
eec688e1
RB
3585/* i915_perf.c */
3586extern void i915_perf_init(struct drm_i915_private *dev_priv);
3587extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3588extern void i915_perf_register(struct drm_i915_private *dev_priv);
3589extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3590
317c35d1 3591/* i915_suspend.c */
af6dc742
TU
3592extern int i915_save_state(struct drm_i915_private *dev_priv);
3593extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3594
0136db58 3595/* i915_sysfs.c */
694c2828
DW
3596void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3597void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3598
f899fc64 3599/* intel_i2c.c */
40196446
TU
3600extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3601extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3602extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3603 unsigned int pin);
3bd7d909 3604
0184df46
JN
3605extern struct i2c_adapter *
3606intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3607extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3608extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3609static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3610{
3611 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3612}
af6dc742 3613extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3614
8b8e1a89 3615/* intel_bios.c */
98f3a1dc 3616int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3617bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3618bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3619bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3620bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3621bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3622bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3623bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3624bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3625 enum port port);
6389dd83
SS
3626bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3627 enum port port);
3628
8b8e1a89 3629
3b617967 3630/* intel_opregion.c */
44834a67 3631#ifdef CONFIG_ACPI
6f9f4b7a 3632extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3633extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3634extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3635extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3636extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3637 bool enable);
6f9f4b7a 3638extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3639 pci_power_t state);
6f9f4b7a 3640extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3641#else
6f9f4b7a 3642static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3643static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3644static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3645static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3646{
3647}
9c4b0a68
JN
3648static inline int
3649intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3650{
3651 return 0;
3652}
ecbc5cf3 3653static inline int
6f9f4b7a 3654intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3655{
3656 return 0;
3657}
6f9f4b7a 3658static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3659{
3660 return -ENODEV;
3661}
65e082c9 3662#endif
8ee1c3db 3663
723bfd70
JB
3664/* intel_acpi.c */
3665#ifdef CONFIG_ACPI
3666extern void intel_register_dsm_handler(void);
3667extern void intel_unregister_dsm_handler(void);
3668#else
3669static inline void intel_register_dsm_handler(void) { return; }
3670static inline void intel_unregister_dsm_handler(void) { return; }
3671#endif /* CONFIG_ACPI */
3672
94b4f3ba
CW
3673/* intel_device_info.c */
3674static inline struct intel_device_info *
3675mkwrite_device_info(struct drm_i915_private *dev_priv)
3676{
3677 return (struct intel_device_info *)&dev_priv->info;
3678}
3679
2e0d26f8 3680const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3681void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3682void intel_device_info_dump(struct drm_i915_private *dev_priv);
3683
79e53945 3684/* modesetting */
f817586c 3685extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3686extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3687extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3688extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3689extern int intel_connector_register(struct drm_connector *);
c191eca1 3690extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3691extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3692 bool state);
043e9bda 3693extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3694extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3695extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3696extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3697extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
dc97997a 3698extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3699extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3700 bool enable);
3bad0781 3701
c0c7babc
BW
3702int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3703 struct drm_file *file);
575155a9 3704
6ef3d427 3705/* overlay */
c033666a
CW
3706extern struct intel_overlay_error_state *
3707intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3708extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3709 struct intel_overlay_error_state *error);
c4a1d9e4 3710
c033666a
CW
3711extern struct intel_display_error_state *
3712intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3713extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3714 struct drm_i915_private *dev_priv,
c4a1d9e4 3715 struct intel_display_error_state *error);
6ef3d427 3716
151a49d0
TR
3717int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3718int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3719int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3720 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3721
3722/* intel_sideband.c */
707b6e3d
D
3723u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3724void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3725u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3726u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3727void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3728u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3729void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3730u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3731void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3732u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3733void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3734u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3735void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3736u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3737 enum intel_sbi_destination destination);
3738void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3739 enum intel_sbi_destination destination);
e9fe51c6
SK
3740u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3741void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3742
b7fa22d8 3743/* intel_dpio_phy.c */
0a116ce8 3744void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3745 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3746void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3747 enum port port, u32 margin, u32 scale,
3748 u32 enable, u32 deemphasis);
47a6bc61
ACO
3749void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3750void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3751bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3752 enum dpio_phy phy);
3753bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3754 enum dpio_phy phy);
3755uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3756 uint8_t lane_count);
3757void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3758 uint8_t lane_lat_optim_mask);
3759uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3760
b7fa22d8
ACO
3761void chv_set_phy_signal_level(struct intel_encoder *encoder,
3762 u32 deemph_reg_value, u32 margin_reg_value,
3763 bool uniq_trans_scale);
844b2f9a
ACO
3764void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3765 bool reset);
419b1b7a 3766void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3767void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3768void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3769void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3770
53d98725
ACO
3771void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3772 u32 demph_reg_value, u32 preemph_reg_value,
3773 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3774void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3775void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3776void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3777
616bc820
VS
3778int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3779int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3780
0b274481
BW
3781#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3782#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3783
3784#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3785#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3786#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3787#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3788
3789#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3790#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3791#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3792#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3793
698b3135
CW
3794/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3795 * will be implemented using 2 32-bit writes in an arbitrary order with
3796 * an arbitrary delay between them. This can cause the hardware to
3797 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3798 * machine death. For this reason we do not support I915_WRITE64, or
3799 * dev_priv->uncore.funcs.mmio_writeq.
3800 *
3801 * When reading a 64-bit value as two 32-bit values, the delay may cause
3802 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3803 * occasionally a 64-bit register does not actualy support a full readq
3804 * and must be read using two 32-bit reads.
3805 *
3806 * You have been warned.
698b3135 3807 */
0b274481 3808#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3809
50877445 3810#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3811 u32 upper, lower, old_upper, loop = 0; \
3812 upper = I915_READ(upper_reg); \
ee0a227b 3813 do { \
acd29f7b 3814 old_upper = upper; \
ee0a227b 3815 lower = I915_READ(lower_reg); \
acd29f7b
CW
3816 upper = I915_READ(upper_reg); \
3817 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3818 (u64)upper << 32 | lower; })
50877445 3819
cae5852d
ZN
3820#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3821#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3822
75aa3f63
VS
3823#define __raw_read(x, s) \
3824static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3825 i915_reg_t reg) \
75aa3f63 3826{ \
f0f59a00 3827 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3828}
3829
3830#define __raw_write(x, s) \
3831static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3832 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3833{ \
f0f59a00 3834 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3835}
3836__raw_read(8, b)
3837__raw_read(16, w)
3838__raw_read(32, l)
3839__raw_read(64, q)
3840
3841__raw_write(8, b)
3842__raw_write(16, w)
3843__raw_write(32, l)
3844__raw_write(64, q)
3845
3846#undef __raw_read
3847#undef __raw_write
3848
a6111f7b 3849/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3850 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3851 * controlled.
aafee2eb 3852 *
a6111f7b 3853 * Think twice, and think again, before using these.
aafee2eb
AH
3854 *
3855 * As an example, these accessors can possibly be used between:
3856 *
3857 * spin_lock_irq(&dev_priv->uncore.lock);
3858 * intel_uncore_forcewake_get__locked();
3859 *
3860 * and
3861 *
3862 * intel_uncore_forcewake_put__locked();
3863 * spin_unlock_irq(&dev_priv->uncore.lock);
3864 *
3865 *
3866 * Note: some registers may not need forcewake held, so
3867 * intel_uncore_forcewake_{get,put} can be omitted, see
3868 * intel_uncore_forcewake_for_reg().
3869 *
3870 * Certain architectures will die if the same cacheline is concurrently accessed
3871 * by different clients (e.g. on Ivybridge). Access to registers should
3872 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3873 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3874 */
75aa3f63
VS
3875#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3876#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3877#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3878#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3879
55bc60db
VS
3880/* "Broadcast RGB" property */
3881#define INTEL_BROADCAST_RGB_AUTO 0
3882#define INTEL_BROADCAST_RGB_FULL 1
3883#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3884
920a14b2 3885static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3886{
920a14b2 3887 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3888 return VLV_VGACNTRL;
920a14b2 3889 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3890 return CPU_VGACNTRL;
766aa1c4
VS
3891 else
3892 return VGACNTRL;
3893}
3894
df97729f
ID
3895static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3896{
3897 unsigned long j = msecs_to_jiffies(m);
3898
3899 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3900}
3901
7bd0e226
DV
3902static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3903{
3904 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3905}
3906
df97729f
ID
3907static inline unsigned long
3908timespec_to_jiffies_timeout(const struct timespec *value)
3909{
3910 unsigned long j = timespec_to_jiffies(value);
3911
3912 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3913}
3914
dce56b3c
PZ
3915/*
3916 * If you need to wait X milliseconds between events A and B, but event B
3917 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3918 * when event A happened, then just before event B you call this function and
3919 * pass the timestamp as the first argument, and X as the second argument.
3920 */
3921static inline void
3922wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3923{
ec5e0cfb 3924 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3925
3926 /*
3927 * Don't re-read the value of "jiffies" every time since it may change
3928 * behind our back and break the math.
3929 */
3930 tmp_jiffies = jiffies;
3931 target_jiffies = timestamp_jiffies +
3932 msecs_to_jiffies_timeout(to_wait_ms);
3933
3934 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3935 remaining_jiffies = target_jiffies - tmp_jiffies;
3936 while (remaining_jiffies)
3937 remaining_jiffies =
3938 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3939 }
3940}
221fe799
CW
3941
3942static inline bool
3943__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3944{
f69a02c9
CW
3945 struct intel_engine_cs *engine = req->engine;
3946
7ec2c73b
CW
3947 /* Before we do the heavier coherent read of the seqno,
3948 * check the value (hopefully) in the CPU cacheline.
3949 */
65e4760e 3950 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3951 return true;
3952
688e6c72
CW
3953 /* Ensure our read of the seqno is coherent so that we
3954 * do not "miss an interrupt" (i.e. if this is the last
3955 * request and the seqno write from the GPU is not visible
3956 * by the time the interrupt fires, we will see that the
3957 * request is incomplete and go back to sleep awaiting
3958 * another interrupt that will never come.)
3959 *
3960 * Strictly, we only need to do this once after an interrupt,
3961 * but it is easier and safer to do it every time the waiter
3962 * is woken.
3963 */
3d5564e9 3964 if (engine->irq_seqno_barrier &&
dbd6ef29 3965 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
aca34b6e 3966 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
99fe4a5f
CW
3967 struct task_struct *tsk;
3968
3d5564e9
CW
3969 /* The ordering of irq_posted versus applying the barrier
3970 * is crucial. The clearing of the current irq_posted must
3971 * be visible before we perform the barrier operation,
3972 * such that if a subsequent interrupt arrives, irq_posted
3973 * is reasserted and our task rewoken (which causes us to
3974 * do another __i915_request_irq_complete() immediately
3975 * and reapply the barrier). Conversely, if the clear
3976 * occurs after the barrier, then an interrupt that arrived
3977 * whilst we waited on the barrier would not trigger a
3978 * barrier on the next pass, and the read may not see the
3979 * seqno update.
3980 */
f69a02c9 3981 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3982
3983 /* If we consume the irq, but we are no longer the bottom-half,
3984 * the real bottom-half may not have serialised their own
3985 * seqno check with the irq-barrier (i.e. may have inspected
3986 * the seqno before we believe it coherent since they see
3987 * irq_posted == false but we are still running).
3988 */
3989 rcu_read_lock();
dbd6ef29 3990 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
3991 if (tsk && tsk != current)
3992 /* Note that if the bottom-half is changed as we
3993 * are sending the wake-up, the new bottom-half will
3994 * be woken by whomever made the change. We only have
3995 * to worry about when we steal the irq-posted for
3996 * ourself.
3997 */
3998 wake_up_process(tsk);
3999 rcu_read_unlock();
4000
65e4760e 4001 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4002 return true;
4003 }
688e6c72 4004
688e6c72
CW
4005 return false;
4006}
4007
0b1de5d5
CW
4008void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4009bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4010
c4d3ae68
CW
4011/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4012 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4013 * perform the operation. To check beforehand, pass in the parameters to
4014 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4015 * you only need to pass in the minor offsets, page-aligned pointers are
4016 * always valid.
4017 *
4018 * For just checking for SSE4.1, in the foreknowledge that the future use
4019 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4020 */
4021#define i915_can_memcpy_from_wc(dst, src, len) \
4022 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4023
4024#define i915_has_memcpy_from_wc() \
4025 i915_memcpy_from_wc(NULL, NULL, 0)
4026
c58305af
CW
4027/* i915_mm.c */
4028int remap_io_mapping(struct vm_area_struct *vma,
4029 unsigned long addr, unsigned long pfn, unsigned long size,
4030 struct io_mapping *iomap);
4031
1da177e4 4032#endif