]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/svm.c
KVM: x86: include pvclock MSRs in msrs_to_save
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 *
8 * Authors:
9 * Yaniv Kamay <yaniv@qumranet.com>
10 * Avi Kivity <avi@qumranet.com>
11 *
12 * This work is licensed under the terms of the GNU GPL, version 2. See
13 * the COPYING file in the top-level directory.
14 *
15 */
edf88417
AK
16#include <linux/kvm_host.h>
17
85f455f7 18#include "irq.h"
1d737c8a 19#include "mmu.h"
5fdbf976 20#include "kvm_cache_regs.h"
fe4c7b19 21#include "x86.h"
e495606d 22
6aa8b732 23#include <linux/module.h>
9d8f549d 24#include <linux/kernel.h>
6aa8b732
AK
25#include <linux/vmalloc.h>
26#include <linux/highmem.h>
e8edc6e0 27#include <linux/sched.h>
229456fc 28#include <linux/ftrace_event.h>
6aa8b732 29
e495606d 30#include <asm/desc.h>
6aa8b732 31
63d1142f 32#include <asm/virtext.h>
229456fc 33#include "trace.h"
63d1142f 34
4ecac3fd
AK
35#define __ex(x) __kvm_handle_fault_on_reboot(x)
36
6aa8b732
AK
37MODULE_AUTHOR("Qumranet");
38MODULE_LICENSE("GPL");
39
40#define IOPM_ALLOC_ORDER 2
41#define MSRPM_ALLOC_ORDER 1
42
6aa8b732
AK
43#define SEG_TYPE_LDT 2
44#define SEG_TYPE_BUSY_TSS16 3
45
80b7706e
JR
46#define SVM_FEATURE_NPT (1 << 0)
47#define SVM_FEATURE_LBRV (1 << 1)
94c935a1 48#define SVM_FEATURE_SVML (1 << 2)
80b7706e 49
410e4d57
JR
50#define NESTED_EXIT_HOST 0 /* Exit handled on host level */
51#define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
52#define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
53
24e09cbf
JR
54#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
55
c0725420
AG
56/* Turn on to get debugging output*/
57/* #define NESTED_DEBUG */
58
59#ifdef NESTED_DEBUG
60#define nsvm_printk(fmt, args...) printk(KERN_INFO fmt, ## args)
61#else
62#define nsvm_printk(fmt, args...) do {} while(0)
63#endif
64
6c8166a7
AK
65static const u32 host_save_user_msrs[] = {
66#ifdef CONFIG_X86_64
67 MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
68 MSR_FS_BASE,
69#endif
70 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
71};
72
73#define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
74
75struct kvm_vcpu;
76
e6aa9abd
JR
77struct nested_state {
78 struct vmcb *hsave;
79 u64 hsave_msr;
80 u64 vmcb;
81
82 /* These are the merged vectors */
83 u32 *msrpm;
84
85 /* gpa pointers to the real vectors */
86 u64 vmcb_msrpm;
aad42c64
JR
87
88 /* cache for intercepts of the guest */
89 u16 intercept_cr_read;
90 u16 intercept_cr_write;
91 u16 intercept_dr_read;
92 u16 intercept_dr_write;
93 u32 intercept_exceptions;
94 u64 intercept;
95
e6aa9abd
JR
96};
97
6c8166a7
AK
98struct vcpu_svm {
99 struct kvm_vcpu vcpu;
100 struct vmcb *vmcb;
101 unsigned long vmcb_pa;
102 struct svm_cpu_data *svm_data;
103 uint64_t asid_generation;
104 uint64_t sysenter_esp;
105 uint64_t sysenter_eip;
106
107 u64 next_rip;
108
109 u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
110 u64 host_gs_base;
6c8166a7
AK
111
112 u32 *msrpm;
6c8166a7 113
e6aa9abd 114 struct nested_state nested;
6c8166a7
AK
115};
116
709ddebf
JR
117/* enable NPT for AMD64 and X86 with PAE */
118#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
119static bool npt_enabled = true;
120#else
e3da3acd 121static bool npt_enabled = false;
709ddebf 122#endif
6c7dac72
JR
123static int npt = 1;
124
125module_param(npt, int, S_IRUGO);
e3da3acd 126
4b6e4dca 127static int nested = 1;
236de055
AG
128module_param(nested, int, S_IRUGO);
129
44874f84 130static void svm_flush_tlb(struct kvm_vcpu *vcpu);
a5c3832d 131static void svm_complete_interrupts(struct vcpu_svm *svm);
04d2cc77 132
410e4d57 133static int nested_svm_exit_handled(struct vcpu_svm *svm);
cf74a78b 134static int nested_svm_vmexit(struct vcpu_svm *svm);
cf74a78b
AG
135static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
136 bool has_error_code, u32 error_code);
137
a2fa3e9f
GH
138static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
139{
fb3f0f51 140 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
141}
142
3d6368ef
AG
143static inline bool is_nested(struct vcpu_svm *svm)
144{
e6aa9abd 145 return svm->nested.vmcb;
3d6368ef
AG
146}
147
2af9194d
JR
148static inline void enable_gif(struct vcpu_svm *svm)
149{
150 svm->vcpu.arch.hflags |= HF_GIF_MASK;
151}
152
153static inline void disable_gif(struct vcpu_svm *svm)
154{
155 svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
156}
157
158static inline bool gif_set(struct vcpu_svm *svm)
159{
160 return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
161}
162
4866d5e3 163static unsigned long iopm_base;
6aa8b732
AK
164
165struct kvm_ldttss_desc {
166 u16 limit0;
167 u16 base0;
168 unsigned base1 : 8, type : 5, dpl : 2, p : 1;
169 unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
170 u32 base3;
171 u32 zero1;
172} __attribute__((packed));
173
174struct svm_cpu_data {
175 int cpu;
176
5008fdf5
AK
177 u64 asid_generation;
178 u32 max_asid;
179 u32 next_asid;
6aa8b732
AK
180 struct kvm_ldttss_desc *tss_desc;
181
182 struct page *save_area;
183};
184
185static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
80b7706e 186static uint32_t svm_features;
6aa8b732
AK
187
188struct svm_init_data {
189 int cpu;
190 int r;
191};
192
193static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
194
9d8f549d 195#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
196#define MSRS_RANGE_SIZE 2048
197#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
198
199#define MAX_INST_SIZE 15
200
80b7706e
JR
201static inline u32 svm_has(u32 feat)
202{
203 return svm_features & feat;
204}
205
6aa8b732
AK
206static inline void clgi(void)
207{
4ecac3fd 208 asm volatile (__ex(SVM_CLGI));
6aa8b732
AK
209}
210
211static inline void stgi(void)
212{
4ecac3fd 213 asm volatile (__ex(SVM_STGI));
6aa8b732
AK
214}
215
216static inline void invlpga(unsigned long addr, u32 asid)
217{
4ecac3fd 218 asm volatile (__ex(SVM_INVLPGA) :: "a"(addr), "c"(asid));
6aa8b732
AK
219}
220
6aa8b732
AK
221static inline void force_new_asid(struct kvm_vcpu *vcpu)
222{
a2fa3e9f 223 to_svm(vcpu)->asid_generation--;
6aa8b732
AK
224}
225
226static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
227{
228 force_new_asid(vcpu);
229}
230
231static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
232{
709ddebf 233 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 234 efer &= ~EFER_LME;
6aa8b732 235
9962d032 236 to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
ad312c7c 237 vcpu->arch.shadow_efer = efer;
6aa8b732
AK
238}
239
298101da
AK
240static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
241 bool has_error_code, u32 error_code)
242{
243 struct vcpu_svm *svm = to_svm(vcpu);
244
cf74a78b
AG
245 /* If we are within a nested VM we'd better #VMEXIT and let the
246 guest handle the exception */
247 if (nested_svm_check_exception(svm, nr, has_error_code, error_code))
248 return;
249
298101da
AK
250 svm->vmcb->control.event_inj = nr
251 | SVM_EVTINJ_VALID
252 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
253 | SVM_EVTINJ_TYPE_EXEPT;
254 svm->vmcb->control.event_inj_err = error_code;
255}
256
6aa8b732
AK
257static int is_external_interrupt(u32 info)
258{
259 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
260 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
261}
262
2809f5d2
GC
263static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
264{
265 struct vcpu_svm *svm = to_svm(vcpu);
266 u32 ret = 0;
267
268 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
269 ret |= X86_SHADOW_INT_STI | X86_SHADOW_INT_MOV_SS;
270 return ret & mask;
271}
272
273static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
274{
275 struct vcpu_svm *svm = to_svm(vcpu);
276
277 if (mask == 0)
278 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
279 else
280 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
281
282}
283
6aa8b732
AK
284static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
285{
a2fa3e9f
GH
286 struct vcpu_svm *svm = to_svm(vcpu);
287
288 if (!svm->next_rip) {
851ba692 289 if (emulate_instruction(vcpu, 0, 0, EMULTYPE_SKIP) !=
f629cf84
GN
290 EMULATE_DONE)
291 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
292 return;
293 }
5fdbf976
MT
294 if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
295 printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
296 __func__, kvm_rip_read(vcpu), svm->next_rip);
6aa8b732 297
5fdbf976 298 kvm_rip_write(vcpu, svm->next_rip);
2809f5d2 299 svm_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
300}
301
302static int has_svm(void)
303{
63d1142f 304 const char *msg;
6aa8b732 305
63d1142f 306 if (!cpu_has_svm(&msg)) {
ff81ff10 307 printk(KERN_INFO "has_svm: %s\n", msg);
6aa8b732
AK
308 return 0;
309 }
310
6aa8b732
AK
311 return 1;
312}
313
314static void svm_hardware_disable(void *garbage)
315{
2c8dceeb 316 cpu_svm_disable();
6aa8b732
AK
317}
318
10474ae8 319static int svm_hardware_enable(void *garbage)
6aa8b732
AK
320{
321
322 struct svm_cpu_data *svm_data;
323 uint64_t efer;
b792c344 324 struct descriptor_table gdt_descr;
6aa8b732
AK
325 struct desc_struct *gdt;
326 int me = raw_smp_processor_id();
327
10474ae8
AG
328 rdmsrl(MSR_EFER, efer);
329 if (efer & EFER_SVME)
330 return -EBUSY;
331
6aa8b732 332 if (!has_svm()) {
e6732a5a
ZA
333 printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
334 me);
10474ae8 335 return -EINVAL;
6aa8b732
AK
336 }
337 svm_data = per_cpu(svm_data, me);
338
339 if (!svm_data) {
e6732a5a 340 printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
6aa8b732 341 me);
10474ae8 342 return -EINVAL;
6aa8b732
AK
343 }
344
345 svm_data->asid_generation = 1;
346 svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
347 svm_data->next_asid = svm_data->max_asid + 1;
348
b792c344
AM
349 kvm_get_gdt(&gdt_descr);
350 gdt = (struct desc_struct *)gdt_descr.base;
6aa8b732
AK
351 svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
352
9962d032 353 wrmsrl(MSR_EFER, efer | EFER_SVME);
6aa8b732
AK
354
355 wrmsrl(MSR_VM_HSAVE_PA,
356 page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
10474ae8
AG
357
358 return 0;
6aa8b732
AK
359}
360
0da1db75
JR
361static void svm_cpu_uninit(int cpu)
362{
363 struct svm_cpu_data *svm_data
364 = per_cpu(svm_data, raw_smp_processor_id());
365
366 if (!svm_data)
367 return;
368
369 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
370 __free_page(svm_data->save_area);
371 kfree(svm_data);
372}
373
6aa8b732
AK
374static int svm_cpu_init(int cpu)
375{
376 struct svm_cpu_data *svm_data;
377 int r;
378
379 svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
380 if (!svm_data)
381 return -ENOMEM;
382 svm_data->cpu = cpu;
383 svm_data->save_area = alloc_page(GFP_KERNEL);
384 r = -ENOMEM;
385 if (!svm_data->save_area)
386 goto err_1;
387
388 per_cpu(svm_data, cpu) = svm_data;
389
390 return 0;
391
392err_1:
393 kfree(svm_data);
394 return r;
395
396}
397
bfc733a7
RR
398static void set_msr_interception(u32 *msrpm, unsigned msr,
399 int read, int write)
6aa8b732
AK
400{
401 int i;
402
403 for (i = 0; i < NUM_MSR_MAPS; i++) {
404 if (msr >= msrpm_ranges[i] &&
405 msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
406 u32 msr_offset = (i * MSRS_IN_RANGE + msr -
407 msrpm_ranges[i]) * 2;
408
409 u32 *base = msrpm + (msr_offset / 32);
410 u32 msr_shift = msr_offset % 32;
411 u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
412 *base = (*base & ~(0x3 << msr_shift)) |
413 (mask << msr_shift);
bfc733a7 414 return;
6aa8b732
AK
415 }
416 }
bfc733a7 417 BUG();
6aa8b732
AK
418}
419
f65c229c
JR
420static void svm_vcpu_init_msrpm(u32 *msrpm)
421{
422 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
423
424#ifdef CONFIG_X86_64
425 set_msr_interception(msrpm, MSR_GS_BASE, 1, 1);
426 set_msr_interception(msrpm, MSR_FS_BASE, 1, 1);
427 set_msr_interception(msrpm, MSR_KERNEL_GS_BASE, 1, 1);
428 set_msr_interception(msrpm, MSR_LSTAR, 1, 1);
429 set_msr_interception(msrpm, MSR_CSTAR, 1, 1);
430 set_msr_interception(msrpm, MSR_SYSCALL_MASK, 1, 1);
431#endif
432 set_msr_interception(msrpm, MSR_K6_STAR, 1, 1);
433 set_msr_interception(msrpm, MSR_IA32_SYSENTER_CS, 1, 1);
f65c229c
JR
434}
435
24e09cbf
JR
436static void svm_enable_lbrv(struct vcpu_svm *svm)
437{
438 u32 *msrpm = svm->msrpm;
439
440 svm->vmcb->control.lbr_ctl = 1;
441 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
442 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
443 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
444 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
445}
446
447static void svm_disable_lbrv(struct vcpu_svm *svm)
448{
449 u32 *msrpm = svm->msrpm;
450
451 svm->vmcb->control.lbr_ctl = 0;
452 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
453 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
454 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
455 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
456}
457
6aa8b732
AK
458static __init int svm_hardware_setup(void)
459{
460 int cpu;
461 struct page *iopm_pages;
f65c229c 462 void *iopm_va;
6aa8b732
AK
463 int r;
464
6aa8b732
AK
465 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
466
467 if (!iopm_pages)
468 return -ENOMEM;
c8681339
AL
469
470 iopm_va = page_address(iopm_pages);
471 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
6aa8b732
AK
472 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
473
50a37eb4
JR
474 if (boot_cpu_has(X86_FEATURE_NX))
475 kvm_enable_efer_bits(EFER_NX);
476
1b2fd70c
AG
477 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
478 kvm_enable_efer_bits(EFER_FFXSR);
479
236de055
AG
480 if (nested) {
481 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
482 kvm_enable_efer_bits(EFER_SVME);
483 }
484
3230bb47 485 for_each_possible_cpu(cpu) {
6aa8b732
AK
486 r = svm_cpu_init(cpu);
487 if (r)
f65c229c 488 goto err;
6aa8b732 489 }
33bd6a0b
JR
490
491 svm_features = cpuid_edx(SVM_CPUID_FUNC);
492
e3da3acd
JR
493 if (!svm_has(SVM_FEATURE_NPT))
494 npt_enabled = false;
495
6c7dac72
JR
496 if (npt_enabled && !npt) {
497 printk(KERN_INFO "kvm: Nested Paging disabled\n");
498 npt_enabled = false;
499 }
500
18552672 501 if (npt_enabled) {
e3da3acd 502 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672 503 kvm_enable_tdp();
5f4cb662
JR
504 } else
505 kvm_disable_tdp();
e3da3acd 506
6aa8b732
AK
507 return 0;
508
f65c229c 509err:
6aa8b732
AK
510 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
511 iopm_base = 0;
512 return r;
513}
514
515static __exit void svm_hardware_unsetup(void)
516{
0da1db75
JR
517 int cpu;
518
3230bb47 519 for_each_possible_cpu(cpu)
0da1db75
JR
520 svm_cpu_uninit(cpu);
521
6aa8b732 522 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 523 iopm_base = 0;
6aa8b732
AK
524}
525
526static void init_seg(struct vmcb_seg *seg)
527{
528 seg->selector = 0;
529 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
530 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
531 seg->limit = 0xffff;
532 seg->base = 0;
533}
534
535static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
536{
537 seg->selector = 0;
538 seg->attrib = SVM_SELECTOR_P_MASK | type;
539 seg->limit = 0xffff;
540 seg->base = 0;
541}
542
e6101a96 543static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 544{
e6101a96
JR
545 struct vmcb_control_area *control = &svm->vmcb->control;
546 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732
AK
547
548 control->intercept_cr_read = INTERCEPT_CR0_MASK |
549 INTERCEPT_CR3_MASK |
649d6864 550 INTERCEPT_CR4_MASK;
6aa8b732
AK
551
552 control->intercept_cr_write = INTERCEPT_CR0_MASK |
553 INTERCEPT_CR3_MASK |
80a8119c
AK
554 INTERCEPT_CR4_MASK |
555 INTERCEPT_CR8_MASK;
6aa8b732
AK
556
557 control->intercept_dr_read = INTERCEPT_DR0_MASK |
558 INTERCEPT_DR1_MASK |
559 INTERCEPT_DR2_MASK |
560 INTERCEPT_DR3_MASK;
561
562 control->intercept_dr_write = INTERCEPT_DR0_MASK |
563 INTERCEPT_DR1_MASK |
564 INTERCEPT_DR2_MASK |
565 INTERCEPT_DR3_MASK |
566 INTERCEPT_DR5_MASK |
567 INTERCEPT_DR7_MASK;
568
7aa81cc0 569 control->intercept_exceptions = (1 << PF_VECTOR) |
53371b50
JR
570 (1 << UD_VECTOR) |
571 (1 << MC_VECTOR);
6aa8b732
AK
572
573
574 control->intercept = (1ULL << INTERCEPT_INTR) |
575 (1ULL << INTERCEPT_NMI) |
0152527b 576 (1ULL << INTERCEPT_SMI) |
6aa8b732 577 (1ULL << INTERCEPT_CPUID) |
cf5a94d1 578 (1ULL << INTERCEPT_INVD) |
6aa8b732 579 (1ULL << INTERCEPT_HLT) |
a7052897 580 (1ULL << INTERCEPT_INVLPG) |
6aa8b732
AK
581 (1ULL << INTERCEPT_INVLPGA) |
582 (1ULL << INTERCEPT_IOIO_PROT) |
583 (1ULL << INTERCEPT_MSR_PROT) |
584 (1ULL << INTERCEPT_TASK_SWITCH) |
46fe4ddd 585 (1ULL << INTERCEPT_SHUTDOWN) |
6aa8b732
AK
586 (1ULL << INTERCEPT_VMRUN) |
587 (1ULL << INTERCEPT_VMMCALL) |
588 (1ULL << INTERCEPT_VMLOAD) |
589 (1ULL << INTERCEPT_VMSAVE) |
590 (1ULL << INTERCEPT_STGI) |
591 (1ULL << INTERCEPT_CLGI) |
916ce236 592 (1ULL << INTERCEPT_SKINIT) |
cf5a94d1 593 (1ULL << INTERCEPT_WBINVD) |
916ce236
JR
594 (1ULL << INTERCEPT_MONITOR) |
595 (1ULL << INTERCEPT_MWAIT);
6aa8b732
AK
596
597 control->iopm_base_pa = iopm_base;
f65c229c 598 control->msrpm_base_pa = __pa(svm->msrpm);
0cc5064d 599 control->tsc_offset = 0;
6aa8b732
AK
600 control->int_ctl = V_INTR_MASKING_MASK;
601
602 init_seg(&save->es);
603 init_seg(&save->ss);
604 init_seg(&save->ds);
605 init_seg(&save->fs);
606 init_seg(&save->gs);
607
608 save->cs.selector = 0xf000;
609 /* Executable/Readable Code Segment */
610 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
611 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
612 save->cs.limit = 0xffff;
d92899a0
AK
613 /*
614 * cs.base should really be 0xffff0000, but vmx can't handle that, so
615 * be consistent with it.
616 *
617 * Replace when we have real mode working for vmx.
618 */
619 save->cs.base = 0xf0000;
6aa8b732
AK
620
621 save->gdtr.limit = 0xffff;
622 save->idtr.limit = 0xffff;
623
624 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
625 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
626
9962d032 627 save->efer = EFER_SVME;
d77c26fc 628 save->dr6 = 0xffff0ff0;
6aa8b732
AK
629 save->dr7 = 0x400;
630 save->rflags = 2;
631 save->rip = 0x0000fff0;
5fdbf976 632 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
6aa8b732
AK
633
634 /*
635 * cr0 val on cpu init should be 0x60000010, we enable cpu
636 * cache by default. the orderly way is to enable cache in bios.
637 */
707d92fa 638 save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
66aee91a 639 save->cr4 = X86_CR4_PAE;
6aa8b732 640 /* rdx = ?? */
709ddebf
JR
641
642 if (npt_enabled) {
643 /* Setup VMCB for Nested Paging */
644 control->nested_ctl = 1;
a7052897
MT
645 control->intercept &= ~((1ULL << INTERCEPT_TASK_SWITCH) |
646 (1ULL << INTERCEPT_INVLPG));
709ddebf
JR
647 control->intercept_exceptions &= ~(1 << PF_VECTOR);
648 control->intercept_cr_read &= ~(INTERCEPT_CR0_MASK|
649 INTERCEPT_CR3_MASK);
650 control->intercept_cr_write &= ~(INTERCEPT_CR0_MASK|
651 INTERCEPT_CR3_MASK);
652 save->g_pat = 0x0007040600070406ULL;
653 /* enable caching because the QEMU Bios doesn't enable it */
654 save->cr0 = X86_CR0_ET;
655 save->cr3 = 0;
656 save->cr4 = 0;
657 }
a79d2f18 658 force_new_asid(&svm->vcpu);
1371d904 659
e6aa9abd 660 svm->nested.vmcb = 0;
2af9194d
JR
661 svm->vcpu.arch.hflags = 0;
662
663 enable_gif(svm);
6aa8b732
AK
664}
665
e00c8cf2 666static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
667{
668 struct vcpu_svm *svm = to_svm(vcpu);
669
e6101a96 670 init_vmcb(svm);
70433389 671
c5af89b6 672 if (!kvm_vcpu_is_bsp(vcpu)) {
5fdbf976 673 kvm_rip_write(vcpu, 0);
ad312c7c
ZX
674 svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
675 svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
70433389 676 }
5fdbf976
MT
677 vcpu->arch.regs_avail = ~0;
678 vcpu->arch.regs_dirty = ~0;
e00c8cf2
AK
679
680 return 0;
04d2cc77
AK
681}
682
fb3f0f51 683static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 684{
a2fa3e9f 685 struct vcpu_svm *svm;
6aa8b732 686 struct page *page;
f65c229c 687 struct page *msrpm_pages;
b286d5d8 688 struct page *hsave_page;
3d6368ef 689 struct page *nested_msrpm_pages;
fb3f0f51 690 int err;
6aa8b732 691
c16f862d 692 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
693 if (!svm) {
694 err = -ENOMEM;
695 goto out;
696 }
697
698 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
699 if (err)
700 goto free_svm;
701
6aa8b732 702 page = alloc_page(GFP_KERNEL);
fb3f0f51
RR
703 if (!page) {
704 err = -ENOMEM;
705 goto uninit;
706 }
6aa8b732 707
f65c229c
JR
708 err = -ENOMEM;
709 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
710 if (!msrpm_pages)
711 goto uninit;
3d6368ef
AG
712
713 nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
714 if (!nested_msrpm_pages)
715 goto uninit;
716
f65c229c
JR
717 svm->msrpm = page_address(msrpm_pages);
718 svm_vcpu_init_msrpm(svm->msrpm);
719
b286d5d8
AG
720 hsave_page = alloc_page(GFP_KERNEL);
721 if (!hsave_page)
722 goto uninit;
e6aa9abd 723 svm->nested.hsave = page_address(hsave_page);
b286d5d8 724
e6aa9abd 725 svm->nested.msrpm = page_address(nested_msrpm_pages);
3d6368ef 726
a2fa3e9f
GH
727 svm->vmcb = page_address(page);
728 clear_page(svm->vmcb);
729 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
730 svm->asid_generation = 0;
e6101a96 731 init_vmcb(svm);
a2fa3e9f 732
fb3f0f51
RR
733 fx_init(&svm->vcpu);
734 svm->vcpu.fpu_active = 1;
ad312c7c 735 svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
c5af89b6 736 if (kvm_vcpu_is_bsp(&svm->vcpu))
ad312c7c 737 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 738
fb3f0f51 739 return &svm->vcpu;
36241b8c 740
fb3f0f51
RR
741uninit:
742 kvm_vcpu_uninit(&svm->vcpu);
743free_svm:
a4770347 744 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
745out:
746 return ERR_PTR(err);
6aa8b732
AK
747}
748
749static void svm_free_vcpu(struct kvm_vcpu *vcpu)
750{
a2fa3e9f
GH
751 struct vcpu_svm *svm = to_svm(vcpu);
752
fb3f0f51 753 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 754 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
e6aa9abd
JR
755 __free_page(virt_to_page(svm->nested.hsave));
756 __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 757 kvm_vcpu_uninit(vcpu);
a4770347 758 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
759}
760
15ad7146 761static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 762{
a2fa3e9f 763 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 764 int i;
0cc5064d 765
0cc5064d 766 if (unlikely(cpu != vcpu->cpu)) {
e935d48e 767 u64 delta;
0cc5064d
AK
768
769 /*
770 * Make sure that the guest sees a monotonically
771 * increasing TSC.
772 */
e935d48e 773 delta = vcpu->arch.host_tsc - native_read_tsc();
a2fa3e9f 774 svm->vmcb->control.tsc_offset += delta;
77b1ab17
JR
775 if (is_nested(svm))
776 svm->nested.hsave->control.tsc_offset += delta;
0cc5064d 777 vcpu->cpu = cpu;
2f599714 778 kvm_migrate_timers(vcpu);
4b656b12 779 svm->asid_generation = 0;
0cc5064d 780 }
94dfbdb3
AL
781
782 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 783 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
784}
785
786static void svm_vcpu_put(struct kvm_vcpu *vcpu)
787{
a2fa3e9f 788 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
789 int i;
790
e1beb1d3 791 ++vcpu->stat.host_state_reload;
94dfbdb3 792 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 793 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
94dfbdb3 794
e935d48e 795 vcpu->arch.host_tsc = native_read_tsc();
6aa8b732
AK
796}
797
6aa8b732
AK
798static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
799{
a2fa3e9f 800 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
801}
802
803static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
804{
a2fa3e9f 805 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
806}
807
6de4f3ad
AK
808static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
809{
810 switch (reg) {
811 case VCPU_EXREG_PDPTR:
812 BUG_ON(!npt_enabled);
813 load_pdptrs(vcpu, vcpu->arch.cr3);
814 break;
815 default:
816 BUG();
817 }
818}
819
f0b85051
AG
820static void svm_set_vintr(struct vcpu_svm *svm)
821{
822 svm->vmcb->control.intercept |= 1ULL << INTERCEPT_VINTR;
823}
824
825static void svm_clear_vintr(struct vcpu_svm *svm)
826{
827 svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
828}
829
6aa8b732
AK
830static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
831{
a2fa3e9f 832 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
833
834 switch (seg) {
835 case VCPU_SREG_CS: return &save->cs;
836 case VCPU_SREG_DS: return &save->ds;
837 case VCPU_SREG_ES: return &save->es;
838 case VCPU_SREG_FS: return &save->fs;
839 case VCPU_SREG_GS: return &save->gs;
840 case VCPU_SREG_SS: return &save->ss;
841 case VCPU_SREG_TR: return &save->tr;
842 case VCPU_SREG_LDTR: return &save->ldtr;
843 }
844 BUG();
8b6d44c7 845 return NULL;
6aa8b732
AK
846}
847
848static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
849{
850 struct vmcb_seg *s = svm_seg(vcpu, seg);
851
852 return s->base;
853}
854
855static void svm_get_segment(struct kvm_vcpu *vcpu,
856 struct kvm_segment *var, int seg)
857{
858 struct vmcb_seg *s = svm_seg(vcpu, seg);
859
860 var->base = s->base;
861 var->limit = s->limit;
862 var->selector = s->selector;
863 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
864 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
865 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
866 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
867 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
868 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
869 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
870 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
25022acc 871
19bca6ab
AP
872 /* AMD's VMCB does not have an explicit unusable field, so emulate it
873 * for cross vendor migration purposes by "not present"
874 */
875 var->unusable = !var->present || (var->type == 0);
876
1fbdc7a5
AP
877 switch (seg) {
878 case VCPU_SREG_CS:
879 /*
880 * SVM always stores 0 for the 'G' bit in the CS selector in
881 * the VMCB on a VMEXIT. This hurts cross-vendor migration:
882 * Intel's VMENTRY has a check on the 'G' bit.
883 */
25022acc 884 var->g = s->limit > 0xfffff;
1fbdc7a5
AP
885 break;
886 case VCPU_SREG_TR:
887 /*
888 * Work around a bug where the busy flag in the tr selector
889 * isn't exposed
890 */
c0d09828 891 var->type |= 0x2;
1fbdc7a5
AP
892 break;
893 case VCPU_SREG_DS:
894 case VCPU_SREG_ES:
895 case VCPU_SREG_FS:
896 case VCPU_SREG_GS:
897 /*
898 * The accessed bit must always be set in the segment
899 * descriptor cache, although it can be cleared in the
900 * descriptor, the cached bit always remains at 1. Since
901 * Intel has a check on this, set it here to support
902 * cross-vendor migration.
903 */
904 if (!var->unusable)
905 var->type |= 0x1;
906 break;
b586eb02
AP
907 case VCPU_SREG_SS:
908 /* On AMD CPUs sometimes the DB bit in the segment
909 * descriptor is left as 1, although the whole segment has
910 * been made unusable. Clear it here to pass an Intel VMX
911 * entry check when cross vendor migrating.
912 */
913 if (var->unusable)
914 var->db = 0;
915 break;
1fbdc7a5 916 }
6aa8b732
AK
917}
918
2e4d2653
IE
919static int svm_get_cpl(struct kvm_vcpu *vcpu)
920{
921 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
922
923 return save->cpl;
924}
925
6aa8b732
AK
926static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
927{
a2fa3e9f
GH
928 struct vcpu_svm *svm = to_svm(vcpu);
929
930 dt->limit = svm->vmcb->save.idtr.limit;
931 dt->base = svm->vmcb->save.idtr.base;
6aa8b732
AK
932}
933
934static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
935{
a2fa3e9f
GH
936 struct vcpu_svm *svm = to_svm(vcpu);
937
938 svm->vmcb->save.idtr.limit = dt->limit;
939 svm->vmcb->save.idtr.base = dt->base ;
6aa8b732
AK
940}
941
942static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
943{
a2fa3e9f
GH
944 struct vcpu_svm *svm = to_svm(vcpu);
945
946 dt->limit = svm->vmcb->save.gdtr.limit;
947 dt->base = svm->vmcb->save.gdtr.base;
6aa8b732
AK
948}
949
950static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
951{
a2fa3e9f
GH
952 struct vcpu_svm *svm = to_svm(vcpu);
953
954 svm->vmcb->save.gdtr.limit = dt->limit;
955 svm->vmcb->save.gdtr.base = dt->base ;
6aa8b732
AK
956}
957
25c4c276 958static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
959{
960}
961
6aa8b732
AK
962static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
963{
a2fa3e9f
GH
964 struct vcpu_svm *svm = to_svm(vcpu);
965
05b3e0c2 966#ifdef CONFIG_X86_64
ad312c7c 967 if (vcpu->arch.shadow_efer & EFER_LME) {
707d92fa 968 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
ad312c7c 969 vcpu->arch.shadow_efer |= EFER_LMA;
2b5203ee 970 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
971 }
972
d77c26fc 973 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
ad312c7c 974 vcpu->arch.shadow_efer &= ~EFER_LMA;
2b5203ee 975 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
976 }
977 }
978#endif
709ddebf
JR
979 if (npt_enabled)
980 goto set;
981
ad312c7c 982 if ((vcpu->arch.cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
a2fa3e9f 983 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
7807fa6c
AL
984 vcpu->fpu_active = 1;
985 }
986
ad312c7c 987 vcpu->arch.cr0 = cr0;
707d92fa 988 cr0 |= X86_CR0_PG | X86_CR0_WP;
6b390b63
JR
989 if (!vcpu->fpu_active) {
990 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
334df50a 991 cr0 |= X86_CR0_TS;
6b390b63 992 }
709ddebf
JR
993set:
994 /*
995 * re-enable caching here because the QEMU bios
996 * does not do it - this results in some delay at
997 * reboot
998 */
999 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 1000 svm->vmcb->save.cr0 = cr0;
6aa8b732
AK
1001}
1002
1003static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1004{
6394b649 1005 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
e5eab0ce
JR
1006 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1007
1008 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1009 force_new_asid(vcpu);
6394b649 1010
ec077263
JR
1011 vcpu->arch.cr4 = cr4;
1012 if (!npt_enabled)
1013 cr4 |= X86_CR4_PAE;
6394b649 1014 cr4 |= host_cr4_mce;
ec077263 1015 to_svm(vcpu)->vmcb->save.cr4 = cr4;
6aa8b732
AK
1016}
1017
1018static void svm_set_segment(struct kvm_vcpu *vcpu,
1019 struct kvm_segment *var, int seg)
1020{
a2fa3e9f 1021 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1022 struct vmcb_seg *s = svm_seg(vcpu, seg);
1023
1024 s->base = var->base;
1025 s->limit = var->limit;
1026 s->selector = var->selector;
1027 if (var->unusable)
1028 s->attrib = 0;
1029 else {
1030 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1031 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1032 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1033 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
1034 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1035 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1036 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1037 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
1038 }
1039 if (seg == VCPU_SREG_CS)
a2fa3e9f
GH
1040 svm->vmcb->save.cpl
1041 = (svm->vmcb->save.cs.attrib
6aa8b732
AK
1042 >> SVM_SELECTOR_DPL_SHIFT) & 3;
1043
1044}
1045
44c11430 1046static void update_db_intercept(struct kvm_vcpu *vcpu)
6aa8b732 1047{
d0bfb940
JK
1048 struct vcpu_svm *svm = to_svm(vcpu);
1049
d0bfb940
JK
1050 svm->vmcb->control.intercept_exceptions &=
1051 ~((1 << DB_VECTOR) | (1 << BP_VECTOR));
44c11430
GN
1052
1053 if (vcpu->arch.singlestep)
1054 svm->vmcb->control.intercept_exceptions |= (1 << DB_VECTOR);
1055
d0bfb940
JK
1056 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
1057 if (vcpu->guest_debug &
1058 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
1059 svm->vmcb->control.intercept_exceptions |=
1060 1 << DB_VECTOR;
1061 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1062 svm->vmcb->control.intercept_exceptions |=
1063 1 << BP_VECTOR;
1064 } else
1065 vcpu->guest_debug = 0;
44c11430
GN
1066}
1067
355be0b9 1068static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
44c11430 1069{
44c11430
GN
1070 struct vcpu_svm *svm = to_svm(vcpu);
1071
ae675ef0
JK
1072 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1073 svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
1074 else
1075 svm->vmcb->save.dr7 = vcpu->arch.dr7;
1076
355be0b9 1077 update_db_intercept(vcpu);
6aa8b732
AK
1078}
1079
1080static void load_host_msrs(struct kvm_vcpu *vcpu)
1081{
94dfbdb3 1082#ifdef CONFIG_X86_64
a2fa3e9f 1083 wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 1084#endif
6aa8b732
AK
1085}
1086
1087static void save_host_msrs(struct kvm_vcpu *vcpu)
1088{
94dfbdb3 1089#ifdef CONFIG_X86_64
a2fa3e9f 1090 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 1091#endif
6aa8b732
AK
1092}
1093
e756fc62 1094static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
6aa8b732
AK
1095{
1096 if (svm_data->next_asid > svm_data->max_asid) {
1097 ++svm_data->asid_generation;
1098 svm_data->next_asid = 1;
a2fa3e9f 1099 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
1100 }
1101
a2fa3e9f
GH
1102 svm->asid_generation = svm_data->asid_generation;
1103 svm->vmcb->control.asid = svm_data->next_asid++;
6aa8b732
AK
1104}
1105
6aa8b732
AK
1106static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
1107{
42dbaa5a
JK
1108 struct vcpu_svm *svm = to_svm(vcpu);
1109 unsigned long val;
1110
1111 switch (dr) {
1112 case 0 ... 3:
1113 val = vcpu->arch.db[dr];
1114 break;
1115 case 6:
1116 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1117 val = vcpu->arch.dr6;
1118 else
1119 val = svm->vmcb->save.dr6;
1120 break;
1121 case 7:
1122 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1123 val = vcpu->arch.dr7;
1124 else
1125 val = svm->vmcb->save.dr7;
1126 break;
1127 default:
1128 val = 0;
1129 }
1130
af9ca2d7 1131 return val;
6aa8b732
AK
1132}
1133
1134static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
1135 int *exception)
1136{
a2fa3e9f
GH
1137 struct vcpu_svm *svm = to_svm(vcpu);
1138
42dbaa5a 1139 *exception = 0;
6aa8b732
AK
1140
1141 switch (dr) {
1142 case 0 ... 3:
42dbaa5a
JK
1143 vcpu->arch.db[dr] = value;
1144 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1145 vcpu->arch.eff_db[dr] = value;
6aa8b732
AK
1146 return;
1147 case 4 ... 5:
42dbaa5a 1148 if (vcpu->arch.cr4 & X86_CR4_DE)
6aa8b732 1149 *exception = UD_VECTOR;
42dbaa5a
JK
1150 return;
1151 case 6:
1152 if (value & 0xffffffff00000000ULL) {
1153 *exception = GP_VECTOR;
6aa8b732
AK
1154 return;
1155 }
42dbaa5a
JK
1156 vcpu->arch.dr6 = (value & DR6_VOLATILE) | DR6_FIXED_1;
1157 return;
1158 case 7:
1159 if (value & 0xffffffff00000000ULL) {
6aa8b732
AK
1160 *exception = GP_VECTOR;
1161 return;
1162 }
42dbaa5a
JK
1163 vcpu->arch.dr7 = (value & DR7_VOLATILE) | DR7_FIXED_1;
1164 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
1165 svm->vmcb->save.dr7 = vcpu->arch.dr7;
1166 vcpu->arch.switch_db_regs = (value & DR7_BP_EN_MASK);
1167 }
6aa8b732 1168 return;
6aa8b732 1169 default:
42dbaa5a 1170 /* FIXME: Possible case? */
6aa8b732 1171 printk(KERN_DEBUG "%s: unexpected dr %u\n",
b8688d51 1172 __func__, dr);
6aa8b732
AK
1173 *exception = UD_VECTOR;
1174 return;
1175 }
1176}
1177
851ba692 1178static int pf_interception(struct vcpu_svm *svm)
6aa8b732 1179{
6aa8b732
AK
1180 u64 fault_address;
1181 u32 error_code;
6aa8b732 1182
a2fa3e9f
GH
1183 fault_address = svm->vmcb->control.exit_info_2;
1184 error_code = svm->vmcb->control.exit_info_1;
af9ca2d7 1185
229456fc 1186 trace_kvm_page_fault(fault_address, error_code);
52c7847d
AK
1187 if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
1188 kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
3067714c 1189 return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
6aa8b732
AK
1190}
1191
851ba692 1192static int db_interception(struct vcpu_svm *svm)
d0bfb940 1193{
851ba692
AK
1194 struct kvm_run *kvm_run = svm->vcpu.run;
1195
d0bfb940 1196 if (!(svm->vcpu.guest_debug &
44c11430
GN
1197 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
1198 !svm->vcpu.arch.singlestep) {
d0bfb940
JK
1199 kvm_queue_exception(&svm->vcpu, DB_VECTOR);
1200 return 1;
1201 }
44c11430
GN
1202
1203 if (svm->vcpu.arch.singlestep) {
1204 svm->vcpu.arch.singlestep = false;
1205 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
1206 svm->vmcb->save.rflags &=
1207 ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
1208 update_db_intercept(&svm->vcpu);
1209 }
1210
1211 if (svm->vcpu.guest_debug &
1212 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)){
1213 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1214 kvm_run->debug.arch.pc =
1215 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1216 kvm_run->debug.arch.exception = DB_VECTOR;
1217 return 0;
1218 }
1219
1220 return 1;
d0bfb940
JK
1221}
1222
851ba692 1223static int bp_interception(struct vcpu_svm *svm)
d0bfb940 1224{
851ba692
AK
1225 struct kvm_run *kvm_run = svm->vcpu.run;
1226
d0bfb940
JK
1227 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1228 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1229 kvm_run->debug.arch.exception = BP_VECTOR;
1230 return 0;
1231}
1232
851ba692 1233static int ud_interception(struct vcpu_svm *svm)
7aa81cc0
AL
1234{
1235 int er;
1236
851ba692 1237 er = emulate_instruction(&svm->vcpu, 0, 0, EMULTYPE_TRAP_UD);
7aa81cc0 1238 if (er != EMULATE_DONE)
7ee5d940 1239 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1240 return 1;
1241}
1242
851ba692 1243static int nm_interception(struct vcpu_svm *svm)
7807fa6c 1244{
a2fa3e9f 1245 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
ad312c7c 1246 if (!(svm->vcpu.arch.cr0 & X86_CR0_TS))
a2fa3e9f 1247 svm->vmcb->save.cr0 &= ~X86_CR0_TS;
e756fc62 1248 svm->vcpu.fpu_active = 1;
a2fa3e9f
GH
1249
1250 return 1;
7807fa6c
AL
1251}
1252
851ba692 1253static int mc_interception(struct vcpu_svm *svm)
53371b50
JR
1254{
1255 /*
1256 * On an #MC intercept the MCE handler is not called automatically in
1257 * the host. So do it by hand here.
1258 */
1259 asm volatile (
1260 "int $0x12\n");
1261 /* not sure if we ever come back to this point */
1262
1263 return 1;
1264}
1265
851ba692 1266static int shutdown_interception(struct vcpu_svm *svm)
46fe4ddd 1267{
851ba692
AK
1268 struct kvm_run *kvm_run = svm->vcpu.run;
1269
46fe4ddd
JR
1270 /*
1271 * VMCB is undefined after a SHUTDOWN intercept
1272 * so reinitialize it.
1273 */
a2fa3e9f 1274 clear_page(svm->vmcb);
e6101a96 1275 init_vmcb(svm);
46fe4ddd
JR
1276
1277 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1278 return 0;
1279}
1280
851ba692 1281static int io_interception(struct vcpu_svm *svm)
6aa8b732 1282{
d77c26fc 1283 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
34c33d16 1284 int size, in, string;
039576c0 1285 unsigned port;
6aa8b732 1286
e756fc62 1287 ++svm->vcpu.stat.io_exits;
6aa8b732 1288
a2fa3e9f 1289 svm->next_rip = svm->vmcb->control.exit_info_2;
6aa8b732 1290
e70669ab
LV
1291 string = (io_info & SVM_IOIO_STR_MASK) != 0;
1292
1293 if (string) {
3427318f 1294 if (emulate_instruction(&svm->vcpu,
851ba692 1295 0, 0, 0) == EMULATE_DO_MMIO)
e70669ab
LV
1296 return 0;
1297 return 1;
1298 }
1299
039576c0
AK
1300 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1301 port = io_info >> 16;
1302 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
6aa8b732 1303
e93f36bc 1304 skip_emulated_instruction(&svm->vcpu);
851ba692 1305 return kvm_emulate_pio(&svm->vcpu, in, size, port);
6aa8b732
AK
1306}
1307
851ba692 1308static int nmi_interception(struct vcpu_svm *svm)
c47f098d
JR
1309{
1310 return 1;
1311}
1312
851ba692 1313static int intr_interception(struct vcpu_svm *svm)
a0698055
JR
1314{
1315 ++svm->vcpu.stat.irq_exits;
1316 return 1;
1317}
1318
851ba692 1319static int nop_on_interception(struct vcpu_svm *svm)
6aa8b732
AK
1320{
1321 return 1;
1322}
1323
851ba692 1324static int halt_interception(struct vcpu_svm *svm)
6aa8b732 1325{
5fdbf976 1326 svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
e756fc62
RR
1327 skip_emulated_instruction(&svm->vcpu);
1328 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1329}
1330
851ba692 1331static int vmmcall_interception(struct vcpu_svm *svm)
02e235bc 1332{
5fdbf976 1333 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
e756fc62 1334 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1335 kvm_emulate_hypercall(&svm->vcpu);
1336 return 1;
02e235bc
AK
1337}
1338
c0725420
AG
1339static int nested_svm_check_permissions(struct vcpu_svm *svm)
1340{
1341 if (!(svm->vcpu.arch.shadow_efer & EFER_SVME)
1342 || !is_paging(&svm->vcpu)) {
1343 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
1344 return 1;
1345 }
1346
1347 if (svm->vmcb->save.cpl) {
1348 kvm_inject_gp(&svm->vcpu, 0);
1349 return 1;
1350 }
1351
1352 return 0;
1353}
1354
cf74a78b
AG
1355static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
1356 bool has_error_code, u32 error_code)
1357{
0295ad7d
JR
1358 if (!is_nested(svm))
1359 return 0;
cf74a78b 1360
0295ad7d
JR
1361 svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
1362 svm->vmcb->control.exit_code_hi = 0;
1363 svm->vmcb->control.exit_info_1 = error_code;
1364 svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
1365
410e4d57 1366 return nested_svm_exit_handled(svm);
cf74a78b
AG
1367}
1368
1369static inline int nested_svm_intr(struct vcpu_svm *svm)
1370{
26666957
JR
1371 if (!is_nested(svm))
1372 return 0;
cf74a78b 1373
26666957
JR
1374 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
1375 return 0;
cf74a78b 1376
26666957
JR
1377 if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
1378 return 0;
cf74a78b 1379
26666957
JR
1380 svm->vmcb->control.exit_code = SVM_EXIT_INTR;
1381
1382 if (nested_svm_exit_handled(svm)) {
1383 nsvm_printk("VMexit -> INTR\n");
1384 return 1;
cf74a78b
AG
1385 }
1386
1387 return 0;
1388}
1389
34f80cfa
JR
1390static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, enum km_type idx)
1391{
1392 struct page *page;
1393
34f80cfa 1394 page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
34f80cfa
JR
1395 if (is_error_page(page))
1396 goto error;
1397
1398 return kmap_atomic(page, idx);
1399
1400error:
1401 kvm_release_page_clean(page);
1402 kvm_inject_gp(&svm->vcpu, 0);
1403
1404 return NULL;
1405}
1406
1407static void nested_svm_unmap(void *addr, enum km_type idx)
1408{
1409 struct page *page;
1410
1411 if (!addr)
1412 return;
1413
1414 page = kmap_atomic_to_page(addr);
1415
1416 kunmap_atomic(addr, idx);
1417 kvm_release_page_dirty(page);
1418}
1419
3d62d9aa 1420static bool nested_svm_exit_handled_msr(struct vcpu_svm *svm)
4c2161ae 1421{
4c2161ae 1422 u32 param = svm->vmcb->control.exit_info_1 & 1;
3d62d9aa
JR
1423 u32 msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
1424 bool ret = false;
1425 u32 t0, t1;
1426 u8 *msrpm;
4c2161ae 1427
3d62d9aa
JR
1428 if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
1429 return false;
1430
1431 msrpm = nested_svm_map(svm, svm->nested.vmcb_msrpm, KM_USER0);
1432
1433 if (!msrpm)
1434 goto out;
4c2161ae
JR
1435
1436 switch (msr) {
1437 case 0 ... 0x1fff:
1438 t0 = (msr * 2) % 8;
1439 t1 = msr / 8;
1440 break;
1441 case 0xc0000000 ... 0xc0001fff:
1442 t0 = (8192 + msr - 0xc0000000) * 2;
1443 t1 = (t0 / 8);
1444 t0 %= 8;
1445 break;
1446 case 0xc0010000 ... 0xc0011fff:
1447 t0 = (16384 + msr - 0xc0010000) * 2;
1448 t1 = (t0 / 8);
1449 t0 %= 8;
1450 break;
1451 default:
3d62d9aa
JR
1452 ret = true;
1453 goto out;
4c2161ae 1454 }
4c2161ae 1455
3d62d9aa
JR
1456 ret = msrpm[t1] & ((1 << param) << t0);
1457
1458out:
1459 nested_svm_unmap(msrpm, KM_USER0);
1460
1461 return ret;
4c2161ae
JR
1462}
1463
410e4d57 1464static int nested_svm_exit_special(struct vcpu_svm *svm)
cf74a78b 1465{
cf74a78b 1466 u32 exit_code = svm->vmcb->control.exit_code;
4c2161ae 1467
410e4d57
JR
1468 switch (exit_code) {
1469 case SVM_EXIT_INTR:
1470 case SVM_EXIT_NMI:
1471 return NESTED_EXIT_HOST;
cf74a78b 1472 /* For now we are always handling NPFs when using them */
410e4d57
JR
1473 case SVM_EXIT_NPF:
1474 if (npt_enabled)
1475 return NESTED_EXIT_HOST;
1476 break;
1477 /* When we're shadowing, trap PFs */
1478 case SVM_EXIT_EXCP_BASE + PF_VECTOR:
1479 if (!npt_enabled)
1480 return NESTED_EXIT_HOST;
1481 break;
1482 default:
1483 break;
cf74a78b
AG
1484 }
1485
410e4d57
JR
1486 return NESTED_EXIT_CONTINUE;
1487}
1488
1489/*
1490 * If this function returns true, this #vmexit was already handled
1491 */
1492static int nested_svm_exit_handled(struct vcpu_svm *svm)
1493{
1494 u32 exit_code = svm->vmcb->control.exit_code;
1495 int vmexit = NESTED_EXIT_HOST;
1496
cf74a78b 1497 switch (exit_code) {
9c4e40b9 1498 case SVM_EXIT_MSR:
3d62d9aa 1499 vmexit = nested_svm_exit_handled_msr(svm);
9c4e40b9 1500 break;
cf74a78b
AG
1501 case SVM_EXIT_READ_CR0 ... SVM_EXIT_READ_CR8: {
1502 u32 cr_bits = 1 << (exit_code - SVM_EXIT_READ_CR0);
aad42c64 1503 if (svm->nested.intercept_cr_read & cr_bits)
410e4d57 1504 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
1505 break;
1506 }
1507 case SVM_EXIT_WRITE_CR0 ... SVM_EXIT_WRITE_CR8: {
1508 u32 cr_bits = 1 << (exit_code - SVM_EXIT_WRITE_CR0);
aad42c64 1509 if (svm->nested.intercept_cr_write & cr_bits)
410e4d57 1510 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
1511 break;
1512 }
1513 case SVM_EXIT_READ_DR0 ... SVM_EXIT_READ_DR7: {
1514 u32 dr_bits = 1 << (exit_code - SVM_EXIT_READ_DR0);
aad42c64 1515 if (svm->nested.intercept_dr_read & dr_bits)
410e4d57 1516 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
1517 break;
1518 }
1519 case SVM_EXIT_WRITE_DR0 ... SVM_EXIT_WRITE_DR7: {
1520 u32 dr_bits = 1 << (exit_code - SVM_EXIT_WRITE_DR0);
aad42c64 1521 if (svm->nested.intercept_dr_write & dr_bits)
410e4d57 1522 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
1523 break;
1524 }
1525 case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
1526 u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
aad42c64 1527 if (svm->nested.intercept_exceptions & excp_bits)
410e4d57 1528 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
1529 break;
1530 }
1531 default: {
1532 u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
1533 nsvm_printk("exit code: 0x%x\n", exit_code);
aad42c64 1534 if (svm->nested.intercept & exit_bits)
410e4d57 1535 vmexit = NESTED_EXIT_DONE;
cf74a78b
AG
1536 }
1537 }
1538
410e4d57 1539 if (vmexit == NESTED_EXIT_DONE) {
9c4e40b9
JR
1540 nsvm_printk("#VMEXIT reason=%04x\n", exit_code);
1541 nested_svm_vmexit(svm);
1542 }
1543
1544 return vmexit;
cf74a78b
AG
1545}
1546
0460a979
JR
1547static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
1548{
1549 struct vmcb_control_area *dst = &dst_vmcb->control;
1550 struct vmcb_control_area *from = &from_vmcb->control;
1551
1552 dst->intercept_cr_read = from->intercept_cr_read;
1553 dst->intercept_cr_write = from->intercept_cr_write;
1554 dst->intercept_dr_read = from->intercept_dr_read;
1555 dst->intercept_dr_write = from->intercept_dr_write;
1556 dst->intercept_exceptions = from->intercept_exceptions;
1557 dst->intercept = from->intercept;
1558 dst->iopm_base_pa = from->iopm_base_pa;
1559 dst->msrpm_base_pa = from->msrpm_base_pa;
1560 dst->tsc_offset = from->tsc_offset;
1561 dst->asid = from->asid;
1562 dst->tlb_ctl = from->tlb_ctl;
1563 dst->int_ctl = from->int_ctl;
1564 dst->int_vector = from->int_vector;
1565 dst->int_state = from->int_state;
1566 dst->exit_code = from->exit_code;
1567 dst->exit_code_hi = from->exit_code_hi;
1568 dst->exit_info_1 = from->exit_info_1;
1569 dst->exit_info_2 = from->exit_info_2;
1570 dst->exit_int_info = from->exit_int_info;
1571 dst->exit_int_info_err = from->exit_int_info_err;
1572 dst->nested_ctl = from->nested_ctl;
1573 dst->event_inj = from->event_inj;
1574 dst->event_inj_err = from->event_inj_err;
1575 dst->nested_cr3 = from->nested_cr3;
1576 dst->lbr_ctl = from->lbr_ctl;
1577}
1578
34f80cfa 1579static int nested_svm_vmexit(struct vcpu_svm *svm)
cf74a78b 1580{
34f80cfa 1581 struct vmcb *nested_vmcb;
e6aa9abd 1582 struct vmcb *hsave = svm->nested.hsave;
33740e40 1583 struct vmcb *vmcb = svm->vmcb;
cf74a78b 1584
34f80cfa
JR
1585 nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, KM_USER0);
1586 if (!nested_vmcb)
1587 return 1;
1588
cf74a78b 1589 /* Give the current vmcb to the guest */
33740e40
JR
1590 disable_gif(svm);
1591
1592 nested_vmcb->save.es = vmcb->save.es;
1593 nested_vmcb->save.cs = vmcb->save.cs;
1594 nested_vmcb->save.ss = vmcb->save.ss;
1595 nested_vmcb->save.ds = vmcb->save.ds;
1596 nested_vmcb->save.gdtr = vmcb->save.gdtr;
1597 nested_vmcb->save.idtr = vmcb->save.idtr;
1598 if (npt_enabled)
1599 nested_vmcb->save.cr3 = vmcb->save.cr3;
1600 nested_vmcb->save.cr2 = vmcb->save.cr2;
1601 nested_vmcb->save.rflags = vmcb->save.rflags;
1602 nested_vmcb->save.rip = vmcb->save.rip;
1603 nested_vmcb->save.rsp = vmcb->save.rsp;
1604 nested_vmcb->save.rax = vmcb->save.rax;
1605 nested_vmcb->save.dr7 = vmcb->save.dr7;
1606 nested_vmcb->save.dr6 = vmcb->save.dr6;
1607 nested_vmcb->save.cpl = vmcb->save.cpl;
1608
1609 nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
1610 nested_vmcb->control.int_vector = vmcb->control.int_vector;
1611 nested_vmcb->control.int_state = vmcb->control.int_state;
1612 nested_vmcb->control.exit_code = vmcb->control.exit_code;
1613 nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
1614 nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
1615 nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
1616 nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
1617 nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
1618 nested_vmcb->control.tlb_ctl = 0;
1619 nested_vmcb->control.event_inj = 0;
1620 nested_vmcb->control.event_inj_err = 0;
cf74a78b
AG
1621
1622 /* We always set V_INTR_MASKING and remember the old value in hflags */
1623 if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
1624 nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
1625
cf74a78b 1626 /* Restore the original control entries */
0460a979 1627 copy_vmcb_control_area(vmcb, hsave);
cf74a78b
AG
1628
1629 /* Kill any pending exceptions */
1630 if (svm->vcpu.arch.exception.pending == true)
1631 nsvm_printk("WARNING: Pending Exception\n");
33740e40 1632
219b65dc
AG
1633 kvm_clear_exception_queue(&svm->vcpu);
1634 kvm_clear_interrupt_queue(&svm->vcpu);
cf74a78b
AG
1635
1636 /* Restore selected save entries */
1637 svm->vmcb->save.es = hsave->save.es;
1638 svm->vmcb->save.cs = hsave->save.cs;
1639 svm->vmcb->save.ss = hsave->save.ss;
1640 svm->vmcb->save.ds = hsave->save.ds;
1641 svm->vmcb->save.gdtr = hsave->save.gdtr;
1642 svm->vmcb->save.idtr = hsave->save.idtr;
1643 svm->vmcb->save.rflags = hsave->save.rflags;
1644 svm_set_efer(&svm->vcpu, hsave->save.efer);
1645 svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
1646 svm_set_cr4(&svm->vcpu, hsave->save.cr4);
1647 if (npt_enabled) {
1648 svm->vmcb->save.cr3 = hsave->save.cr3;
1649 svm->vcpu.arch.cr3 = hsave->save.cr3;
1650 } else {
1651 kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
1652 }
1653 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
1654 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
1655 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
1656 svm->vmcb->save.dr7 = 0;
1657 svm->vmcb->save.cpl = 0;
1658 svm->vmcb->control.exit_int_info = 0;
1659
cf74a78b 1660 /* Exit nested SVM mode */
e6aa9abd 1661 svm->nested.vmcb = 0;
cf74a78b 1662
34f80cfa 1663 nested_svm_unmap(nested_vmcb, KM_USER0);
cf74a78b
AG
1664
1665 kvm_mmu_reset_context(&svm->vcpu);
1666 kvm_mmu_load(&svm->vcpu);
1667
1668 return 0;
1669}
3d6368ef 1670
9738b2c9 1671static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
3d6368ef 1672{
9738b2c9 1673 u32 *nested_msrpm;
3d6368ef 1674 int i;
9738b2c9
JR
1675
1676 nested_msrpm = nested_svm_map(svm, svm->nested.vmcb_msrpm, KM_USER0);
1677 if (!nested_msrpm)
1678 return false;
1679
3d6368ef 1680 for (i=0; i< PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER) / 4; i++)
e6aa9abd 1681 svm->nested.msrpm[i] = svm->msrpm[i] | nested_msrpm[i];
9738b2c9 1682
e6aa9abd 1683 svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
3d6368ef 1684
9738b2c9
JR
1685 nested_svm_unmap(nested_msrpm, KM_USER0);
1686
1687 return true;
3d6368ef
AG
1688}
1689
9738b2c9 1690static bool nested_svm_vmrun(struct vcpu_svm *svm)
3d6368ef 1691{
9738b2c9 1692 struct vmcb *nested_vmcb;
e6aa9abd 1693 struct vmcb *hsave = svm->nested.hsave;
defbba56 1694 struct vmcb *vmcb = svm->vmcb;
3d6368ef 1695
9738b2c9
JR
1696 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, KM_USER0);
1697 if (!nested_vmcb)
1698 return false;
1699
3d6368ef 1700 /* nested_vmcb is our indicator if nested SVM is activated */
e6aa9abd 1701 svm->nested.vmcb = svm->vmcb->save.rax;
3d6368ef
AG
1702
1703 /* Clear internal status */
219b65dc
AG
1704 kvm_clear_exception_queue(&svm->vcpu);
1705 kvm_clear_interrupt_queue(&svm->vcpu);
3d6368ef
AG
1706
1707 /* Save the old vmcb, so we don't need to pick what we save, but
1708 can restore everything when a VMEXIT occurs */
defbba56
JR
1709 hsave->save.es = vmcb->save.es;
1710 hsave->save.cs = vmcb->save.cs;
1711 hsave->save.ss = vmcb->save.ss;
1712 hsave->save.ds = vmcb->save.ds;
1713 hsave->save.gdtr = vmcb->save.gdtr;
1714 hsave->save.idtr = vmcb->save.idtr;
1715 hsave->save.efer = svm->vcpu.arch.shadow_efer;
1716 hsave->save.cr0 = svm->vcpu.arch.cr0;
1717 hsave->save.cr4 = svm->vcpu.arch.cr4;
1718 hsave->save.rflags = vmcb->save.rflags;
1719 hsave->save.rip = svm->next_rip;
1720 hsave->save.rsp = vmcb->save.rsp;
1721 hsave->save.rax = vmcb->save.rax;
1722 if (npt_enabled)
1723 hsave->save.cr3 = vmcb->save.cr3;
1724 else
1725 hsave->save.cr3 = svm->vcpu.arch.cr3;
1726
0460a979 1727 copy_vmcb_control_area(hsave, vmcb);
3d6368ef
AG
1728
1729 if (svm->vmcb->save.rflags & X86_EFLAGS_IF)
1730 svm->vcpu.arch.hflags |= HF_HIF_MASK;
1731 else
1732 svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
1733
1734 /* Load the nested guest state */
1735 svm->vmcb->save.es = nested_vmcb->save.es;
1736 svm->vmcb->save.cs = nested_vmcb->save.cs;
1737 svm->vmcb->save.ss = nested_vmcb->save.ss;
1738 svm->vmcb->save.ds = nested_vmcb->save.ds;
1739 svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
1740 svm->vmcb->save.idtr = nested_vmcb->save.idtr;
1741 svm->vmcb->save.rflags = nested_vmcb->save.rflags;
1742 svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
1743 svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
1744 svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
1745 if (npt_enabled) {
1746 svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
1747 svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
1748 } else {
1749 kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
1750 kvm_mmu_reset_context(&svm->vcpu);
1751 }
defbba56 1752 svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
3d6368ef
AG
1753 kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
1754 kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
1755 kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
1756 /* In case we don't even reach vcpu_run, the fields are not updated */
1757 svm->vmcb->save.rax = nested_vmcb->save.rax;
1758 svm->vmcb->save.rsp = nested_vmcb->save.rsp;
1759 svm->vmcb->save.rip = nested_vmcb->save.rip;
1760 svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
1761 svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
1762 svm->vmcb->save.cpl = nested_vmcb->save.cpl;
1763
1764 /* We don't want a nested guest to be more powerful than the guest,
1765 so all intercepts are ORed */
1766 svm->vmcb->control.intercept_cr_read |=
1767 nested_vmcb->control.intercept_cr_read;
1768 svm->vmcb->control.intercept_cr_write |=
1769 nested_vmcb->control.intercept_cr_write;
1770 svm->vmcb->control.intercept_dr_read |=
1771 nested_vmcb->control.intercept_dr_read;
1772 svm->vmcb->control.intercept_dr_write |=
1773 nested_vmcb->control.intercept_dr_write;
1774 svm->vmcb->control.intercept_exceptions |=
1775 nested_vmcb->control.intercept_exceptions;
1776
1777 svm->vmcb->control.intercept |= nested_vmcb->control.intercept;
1778
e6aa9abd 1779 svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa;
3d6368ef 1780
aad42c64
JR
1781 /* cache intercepts */
1782 svm->nested.intercept_cr_read = nested_vmcb->control.intercept_cr_read;
1783 svm->nested.intercept_cr_write = nested_vmcb->control.intercept_cr_write;
1784 svm->nested.intercept_dr_read = nested_vmcb->control.intercept_dr_read;
1785 svm->nested.intercept_dr_write = nested_vmcb->control.intercept_dr_write;
1786 svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
1787 svm->nested.intercept = nested_vmcb->control.intercept;
1788
3d6368ef 1789 force_new_asid(&svm->vcpu);
3d6368ef
AG
1790 svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
1791 if (nested_vmcb->control.int_ctl & V_IRQ_MASK) {
1792 nsvm_printk("nSVM Injecting Interrupt: 0x%x\n",
1793 nested_vmcb->control.int_ctl);
1794 }
1795 if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
1796 svm->vcpu.arch.hflags |= HF_VINTR_MASK;
1797 else
1798 svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
1799
1800 nsvm_printk("nSVM exit_int_info: 0x%x | int_state: 0x%x\n",
1801 nested_vmcb->control.exit_int_info,
1802 nested_vmcb->control.int_state);
1803
1804 svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
1805 svm->vmcb->control.int_state = nested_vmcb->control.int_state;
1806 svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
1807 if (nested_vmcb->control.event_inj & SVM_EVTINJ_VALID)
1808 nsvm_printk("Injecting Event: 0x%x\n",
1809 nested_vmcb->control.event_inj);
1810 svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
1811 svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
1812
9738b2c9
JR
1813 nested_svm_unmap(nested_vmcb, KM_USER0);
1814
2af9194d 1815 enable_gif(svm);
3d6368ef 1816
9738b2c9 1817 return true;
3d6368ef
AG
1818}
1819
9966bf68 1820static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
5542675b
AG
1821{
1822 to_vmcb->save.fs = from_vmcb->save.fs;
1823 to_vmcb->save.gs = from_vmcb->save.gs;
1824 to_vmcb->save.tr = from_vmcb->save.tr;
1825 to_vmcb->save.ldtr = from_vmcb->save.ldtr;
1826 to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
1827 to_vmcb->save.star = from_vmcb->save.star;
1828 to_vmcb->save.lstar = from_vmcb->save.lstar;
1829 to_vmcb->save.cstar = from_vmcb->save.cstar;
1830 to_vmcb->save.sfmask = from_vmcb->save.sfmask;
1831 to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
1832 to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
1833 to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
5542675b
AG
1834}
1835
851ba692 1836static int vmload_interception(struct vcpu_svm *svm)
5542675b 1837{
9966bf68
JR
1838 struct vmcb *nested_vmcb;
1839
5542675b
AG
1840 if (nested_svm_check_permissions(svm))
1841 return 1;
1842
1843 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
1844 skip_emulated_instruction(&svm->vcpu);
1845
9966bf68
JR
1846 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, KM_USER0);
1847 if (!nested_vmcb)
1848 return 1;
1849
1850 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
1851 nested_svm_unmap(nested_vmcb, KM_USER0);
5542675b
AG
1852
1853 return 1;
1854}
1855
851ba692 1856static int vmsave_interception(struct vcpu_svm *svm)
5542675b 1857{
9966bf68
JR
1858 struct vmcb *nested_vmcb;
1859
5542675b
AG
1860 if (nested_svm_check_permissions(svm))
1861 return 1;
1862
1863 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
1864 skip_emulated_instruction(&svm->vcpu);
1865
9966bf68
JR
1866 nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, KM_USER0);
1867 if (!nested_vmcb)
1868 return 1;
1869
1870 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
1871 nested_svm_unmap(nested_vmcb, KM_USER0);
5542675b
AG
1872
1873 return 1;
1874}
1875
851ba692 1876static int vmrun_interception(struct vcpu_svm *svm)
3d6368ef
AG
1877{
1878 nsvm_printk("VMrun\n");
1f8da478 1879
3d6368ef
AG
1880 if (nested_svm_check_permissions(svm))
1881 return 1;
1882
1883 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
1884 skip_emulated_instruction(&svm->vcpu);
1885
9738b2c9 1886 if (!nested_svm_vmrun(svm))
3d6368ef
AG
1887 return 1;
1888
9738b2c9 1889 if (!nested_svm_vmrun_msrpm(svm))
1f8da478
JR
1890 goto failed;
1891
1892 return 1;
1893
1894failed:
1895
1896 svm->vmcb->control.exit_code = SVM_EXIT_ERR;
1897 svm->vmcb->control.exit_code_hi = 0;
1898 svm->vmcb->control.exit_info_1 = 0;
1899 svm->vmcb->control.exit_info_2 = 0;
1900
1901 nested_svm_vmexit(svm);
3d6368ef
AG
1902
1903 return 1;
1904}
1905
851ba692 1906static int stgi_interception(struct vcpu_svm *svm)
1371d904
AG
1907{
1908 if (nested_svm_check_permissions(svm))
1909 return 1;
1910
1911 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
1912 skip_emulated_instruction(&svm->vcpu);
1913
2af9194d 1914 enable_gif(svm);
1371d904
AG
1915
1916 return 1;
1917}
1918
851ba692 1919static int clgi_interception(struct vcpu_svm *svm)
1371d904
AG
1920{
1921 if (nested_svm_check_permissions(svm))
1922 return 1;
1923
1924 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
1925 skip_emulated_instruction(&svm->vcpu);
1926
2af9194d 1927 disable_gif(svm);
1371d904
AG
1928
1929 /* After a CLGI no interrupts should come */
1930 svm_clear_vintr(svm);
1931 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
1932
1933 return 1;
1934}
1935
851ba692 1936static int invlpga_interception(struct vcpu_svm *svm)
ff092385
AG
1937{
1938 struct kvm_vcpu *vcpu = &svm->vcpu;
1939 nsvm_printk("INVLPGA\n");
1940
1941 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
1942 kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
1943
1944 svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
1945 skip_emulated_instruction(&svm->vcpu);
1946 return 1;
1947}
1948
851ba692 1949static int invalid_op_interception(struct vcpu_svm *svm)
6aa8b732 1950{
7ee5d940 1951 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
6aa8b732
AK
1952 return 1;
1953}
1954
851ba692 1955static int task_switch_interception(struct vcpu_svm *svm)
6aa8b732 1956{
37817f29 1957 u16 tss_selector;
64a7ec06
GN
1958 int reason;
1959 int int_type = svm->vmcb->control.exit_int_info &
1960 SVM_EXITINTINFO_TYPE_MASK;
8317c298 1961 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
fe8e7f83
GN
1962 uint32_t type =
1963 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
1964 uint32_t idt_v =
1965 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
37817f29
IE
1966
1967 tss_selector = (u16)svm->vmcb->control.exit_info_1;
64a7ec06 1968
37817f29
IE
1969 if (svm->vmcb->control.exit_info_2 &
1970 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
64a7ec06
GN
1971 reason = TASK_SWITCH_IRET;
1972 else if (svm->vmcb->control.exit_info_2 &
1973 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
1974 reason = TASK_SWITCH_JMP;
fe8e7f83 1975 else if (idt_v)
64a7ec06
GN
1976 reason = TASK_SWITCH_GATE;
1977 else
1978 reason = TASK_SWITCH_CALL;
1979
fe8e7f83
GN
1980 if (reason == TASK_SWITCH_GATE) {
1981 switch (type) {
1982 case SVM_EXITINTINFO_TYPE_NMI:
1983 svm->vcpu.arch.nmi_injected = false;
1984 break;
1985 case SVM_EXITINTINFO_TYPE_EXEPT:
1986 kvm_clear_exception_queue(&svm->vcpu);
1987 break;
1988 case SVM_EXITINTINFO_TYPE_INTR:
1989 kvm_clear_interrupt_queue(&svm->vcpu);
1990 break;
1991 default:
1992 break;
1993 }
1994 }
64a7ec06 1995
8317c298
GN
1996 if (reason != TASK_SWITCH_GATE ||
1997 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
1998 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
f629cf84
GN
1999 (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
2000 skip_emulated_instruction(&svm->vcpu);
64a7ec06
GN
2001
2002 return kvm_task_switch(&svm->vcpu, tss_selector, reason);
6aa8b732
AK
2003}
2004
851ba692 2005static int cpuid_interception(struct vcpu_svm *svm)
6aa8b732 2006{
5fdbf976 2007 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2008 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 2009 return 1;
6aa8b732
AK
2010}
2011
851ba692 2012static int iret_interception(struct vcpu_svm *svm)
95ba8273
GN
2013{
2014 ++svm->vcpu.stat.nmi_window_exits;
2015 svm->vmcb->control.intercept &= ~(1UL << INTERCEPT_IRET);
44c11430 2016 svm->vcpu.arch.hflags |= HF_IRET_MASK;
95ba8273
GN
2017 return 1;
2018}
2019
851ba692 2020static int invlpg_interception(struct vcpu_svm *svm)
a7052897 2021{
851ba692 2022 if (emulate_instruction(&svm->vcpu, 0, 0, 0) != EMULATE_DONE)
a7052897
MT
2023 pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
2024 return 1;
2025}
2026
851ba692 2027static int emulate_on_interception(struct vcpu_svm *svm)
6aa8b732 2028{
851ba692 2029 if (emulate_instruction(&svm->vcpu, 0, 0, 0) != EMULATE_DONE)
b8688d51 2030 pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
6aa8b732
AK
2031 return 1;
2032}
2033
851ba692 2034static int cr8_write_interception(struct vcpu_svm *svm)
1d075434 2035{
851ba692
AK
2036 struct kvm_run *kvm_run = svm->vcpu.run;
2037
0a5fff19
GN
2038 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
2039 /* instruction emulation calls kvm_set_cr8() */
851ba692 2040 emulate_instruction(&svm->vcpu, 0, 0, 0);
95ba8273
GN
2041 if (irqchip_in_kernel(svm->vcpu.kvm)) {
2042 svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
1d075434 2043 return 1;
95ba8273 2044 }
0a5fff19
GN
2045 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
2046 return 1;
1d075434
JR
2047 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2048 return 0;
2049}
2050
6aa8b732
AK
2051static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
2052{
a2fa3e9f
GH
2053 struct vcpu_svm *svm = to_svm(vcpu);
2054
6aa8b732 2055 switch (ecx) {
af24a4e4 2056 case MSR_IA32_TSC: {
20824f30 2057 u64 tsc_offset;
6aa8b732 2058
20824f30
JR
2059 if (is_nested(svm))
2060 tsc_offset = svm->nested.hsave->control.tsc_offset;
2061 else
2062 tsc_offset = svm->vmcb->control.tsc_offset;
2063
2064 *data = tsc_offset + native_read_tsc();
6aa8b732
AK
2065 break;
2066 }
0e859cac 2067 case MSR_K6_STAR:
a2fa3e9f 2068 *data = svm->vmcb->save.star;
6aa8b732 2069 break;
0e859cac 2070#ifdef CONFIG_X86_64
6aa8b732 2071 case MSR_LSTAR:
a2fa3e9f 2072 *data = svm->vmcb->save.lstar;
6aa8b732
AK
2073 break;
2074 case MSR_CSTAR:
a2fa3e9f 2075 *data = svm->vmcb->save.cstar;
6aa8b732
AK
2076 break;
2077 case MSR_KERNEL_GS_BASE:
a2fa3e9f 2078 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
2079 break;
2080 case MSR_SYSCALL_MASK:
a2fa3e9f 2081 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
2082 break;
2083#endif
2084 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 2085 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
2086 break;
2087 case MSR_IA32_SYSENTER_EIP:
017cb99e 2088 *data = svm->sysenter_eip;
6aa8b732
AK
2089 break;
2090 case MSR_IA32_SYSENTER_ESP:
017cb99e 2091 *data = svm->sysenter_esp;
6aa8b732 2092 break;
a2938c80
JR
2093 /* Nobody will change the following 5 values in the VMCB so
2094 we can safely return them on rdmsr. They will always be 0
2095 until LBRV is implemented. */
2096 case MSR_IA32_DEBUGCTLMSR:
2097 *data = svm->vmcb->save.dbgctl;
2098 break;
2099 case MSR_IA32_LASTBRANCHFROMIP:
2100 *data = svm->vmcb->save.br_from;
2101 break;
2102 case MSR_IA32_LASTBRANCHTOIP:
2103 *data = svm->vmcb->save.br_to;
2104 break;
2105 case MSR_IA32_LASTINTFROMIP:
2106 *data = svm->vmcb->save.last_excp_from;
2107 break;
2108 case MSR_IA32_LASTINTTOIP:
2109 *data = svm->vmcb->save.last_excp_to;
2110 break;
b286d5d8 2111 case MSR_VM_HSAVE_PA:
e6aa9abd 2112 *data = svm->nested.hsave_msr;
b286d5d8 2113 break;
eb6f302e
JR
2114 case MSR_VM_CR:
2115 *data = 0;
2116 break;
c8a73f18
AG
2117 case MSR_IA32_UCODE_REV:
2118 *data = 0x01000065;
2119 break;
6aa8b732 2120 default:
3bab1f5d 2121 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
2122 }
2123 return 0;
2124}
2125
851ba692 2126static int rdmsr_interception(struct vcpu_svm *svm)
6aa8b732 2127{
ad312c7c 2128 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
2129 u64 data;
2130
e756fc62 2131 if (svm_get_msr(&svm->vcpu, ecx, &data))
c1a5d4f9 2132 kvm_inject_gp(&svm->vcpu, 0);
6aa8b732 2133 else {
229456fc 2134 trace_kvm_msr_read(ecx, data);
af9ca2d7 2135
5fdbf976 2136 svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
ad312c7c 2137 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
5fdbf976 2138 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2139 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
2140 }
2141 return 1;
2142}
2143
2144static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
2145{
a2fa3e9f
GH
2146 struct vcpu_svm *svm = to_svm(vcpu);
2147
6aa8b732 2148 switch (ecx) {
af24a4e4 2149 case MSR_IA32_TSC: {
20824f30
JR
2150 u64 tsc_offset = data - native_read_tsc();
2151 u64 g_tsc_offset = 0;
2152
2153 if (is_nested(svm)) {
2154 g_tsc_offset = svm->vmcb->control.tsc_offset -
2155 svm->nested.hsave->control.tsc_offset;
2156 svm->nested.hsave->control.tsc_offset = tsc_offset;
2157 }
2158
2159 svm->vmcb->control.tsc_offset = tsc_offset + g_tsc_offset;
6aa8b732 2160
6aa8b732
AK
2161 break;
2162 }
0e859cac 2163 case MSR_K6_STAR:
a2fa3e9f 2164 svm->vmcb->save.star = data;
6aa8b732 2165 break;
49b14f24 2166#ifdef CONFIG_X86_64
6aa8b732 2167 case MSR_LSTAR:
a2fa3e9f 2168 svm->vmcb->save.lstar = data;
6aa8b732
AK
2169 break;
2170 case MSR_CSTAR:
a2fa3e9f 2171 svm->vmcb->save.cstar = data;
6aa8b732
AK
2172 break;
2173 case MSR_KERNEL_GS_BASE:
a2fa3e9f 2174 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
2175 break;
2176 case MSR_SYSCALL_MASK:
a2fa3e9f 2177 svm->vmcb->save.sfmask = data;
6aa8b732
AK
2178 break;
2179#endif
2180 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 2181 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
2182 break;
2183 case MSR_IA32_SYSENTER_EIP:
017cb99e 2184 svm->sysenter_eip = data;
a2fa3e9f 2185 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
2186 break;
2187 case MSR_IA32_SYSENTER_ESP:
017cb99e 2188 svm->sysenter_esp = data;
a2fa3e9f 2189 svm->vmcb->save.sysenter_esp = data;
6aa8b732 2190 break;
a2938c80 2191 case MSR_IA32_DEBUGCTLMSR:
24e09cbf
JR
2192 if (!svm_has(SVM_FEATURE_LBRV)) {
2193 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
b8688d51 2194 __func__, data);
24e09cbf
JR
2195 break;
2196 }
2197 if (data & DEBUGCTL_RESERVED_BITS)
2198 return 1;
2199
2200 svm->vmcb->save.dbgctl = data;
2201 if (data & (1ULL<<0))
2202 svm_enable_lbrv(svm);
2203 else
2204 svm_disable_lbrv(svm);
a2938c80 2205 break;
b286d5d8 2206 case MSR_VM_HSAVE_PA:
e6aa9abd 2207 svm->nested.hsave_msr = data;
62b9abaa 2208 break;
3c5d0a44
AG
2209 case MSR_VM_CR:
2210 case MSR_VM_IGNNE:
3c5d0a44
AG
2211 pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2212 break;
6aa8b732 2213 default:
3bab1f5d 2214 return kvm_set_msr_common(vcpu, ecx, data);
6aa8b732
AK
2215 }
2216 return 0;
2217}
2218
851ba692 2219static int wrmsr_interception(struct vcpu_svm *svm)
6aa8b732 2220{
ad312c7c 2221 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
5fdbf976 2222 u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
ad312c7c 2223 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
af9ca2d7 2224
229456fc 2225 trace_kvm_msr_write(ecx, data);
af9ca2d7 2226
5fdbf976 2227 svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
e756fc62 2228 if (svm_set_msr(&svm->vcpu, ecx, data))
c1a5d4f9 2229 kvm_inject_gp(&svm->vcpu, 0);
6aa8b732 2230 else
e756fc62 2231 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
2232 return 1;
2233}
2234
851ba692 2235static int msr_interception(struct vcpu_svm *svm)
6aa8b732 2236{
e756fc62 2237 if (svm->vmcb->control.exit_info_1)
851ba692 2238 return wrmsr_interception(svm);
6aa8b732 2239 else
851ba692 2240 return rdmsr_interception(svm);
6aa8b732
AK
2241}
2242
851ba692 2243static int interrupt_window_interception(struct vcpu_svm *svm)
c1150d8c 2244{
851ba692
AK
2245 struct kvm_run *kvm_run = svm->vcpu.run;
2246
f0b85051 2247 svm_clear_vintr(svm);
85f455f7 2248 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
c1150d8c
DL
2249 /*
2250 * If the user space waits to inject interrupts, exit as soon as
2251 * possible
2252 */
8061823a
GN
2253 if (!irqchip_in_kernel(svm->vcpu.kvm) &&
2254 kvm_run->request_interrupt_window &&
2255 !kvm_cpu_has_interrupt(&svm->vcpu)) {
e756fc62 2256 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
2257 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
2258 return 0;
2259 }
2260
2261 return 1;
2262}
2263
851ba692 2264static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
6aa8b732
AK
2265 [SVM_EXIT_READ_CR0] = emulate_on_interception,
2266 [SVM_EXIT_READ_CR3] = emulate_on_interception,
2267 [SVM_EXIT_READ_CR4] = emulate_on_interception,
80a8119c 2268 [SVM_EXIT_READ_CR8] = emulate_on_interception,
6aa8b732
AK
2269 /* for now: */
2270 [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
2271 [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
2272 [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
1d075434 2273 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
6aa8b732
AK
2274 [SVM_EXIT_READ_DR0] = emulate_on_interception,
2275 [SVM_EXIT_READ_DR1] = emulate_on_interception,
2276 [SVM_EXIT_READ_DR2] = emulate_on_interception,
2277 [SVM_EXIT_READ_DR3] = emulate_on_interception,
2278 [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
2279 [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
2280 [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
2281 [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
2282 [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
2283 [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
d0bfb940
JK
2284 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
2285 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
7aa81cc0 2286 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
6aa8b732 2287 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
7807fa6c 2288 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
53371b50 2289 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
a0698055 2290 [SVM_EXIT_INTR] = intr_interception,
c47f098d 2291 [SVM_EXIT_NMI] = nmi_interception,
6aa8b732
AK
2292 [SVM_EXIT_SMI] = nop_on_interception,
2293 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 2294 [SVM_EXIT_VINTR] = interrupt_window_interception,
6aa8b732
AK
2295 /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
2296 [SVM_EXIT_CPUID] = cpuid_interception,
95ba8273 2297 [SVM_EXIT_IRET] = iret_interception,
cf5a94d1 2298 [SVM_EXIT_INVD] = emulate_on_interception,
6aa8b732 2299 [SVM_EXIT_HLT] = halt_interception,
a7052897 2300 [SVM_EXIT_INVLPG] = invlpg_interception,
ff092385 2301 [SVM_EXIT_INVLPGA] = invlpga_interception,
6aa8b732
AK
2302 [SVM_EXIT_IOIO] = io_interception,
2303 [SVM_EXIT_MSR] = msr_interception,
2304 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 2305 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
3d6368ef 2306 [SVM_EXIT_VMRUN] = vmrun_interception,
02e235bc 2307 [SVM_EXIT_VMMCALL] = vmmcall_interception,
5542675b
AG
2308 [SVM_EXIT_VMLOAD] = vmload_interception,
2309 [SVM_EXIT_VMSAVE] = vmsave_interception,
1371d904
AG
2310 [SVM_EXIT_STGI] = stgi_interception,
2311 [SVM_EXIT_CLGI] = clgi_interception,
6aa8b732 2312 [SVM_EXIT_SKINIT] = invalid_op_interception,
cf5a94d1 2313 [SVM_EXIT_WBINVD] = emulate_on_interception,
916ce236
JR
2314 [SVM_EXIT_MONITOR] = invalid_op_interception,
2315 [SVM_EXIT_MWAIT] = invalid_op_interception,
709ddebf 2316 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
2317};
2318
851ba692 2319static int handle_exit(struct kvm_vcpu *vcpu)
6aa8b732 2320{
04d2cc77 2321 struct vcpu_svm *svm = to_svm(vcpu);
851ba692 2322 struct kvm_run *kvm_run = vcpu->run;
a2fa3e9f 2323 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 2324
229456fc 2325 trace_kvm_exit(exit_code, svm->vmcb->save.rip);
af9ca2d7 2326
cf74a78b 2327 if (is_nested(svm)) {
410e4d57
JR
2328 int vmexit;
2329
cf74a78b
AG
2330 nsvm_printk("nested handle_exit: 0x%x | 0x%lx | 0x%lx | 0x%lx\n",
2331 exit_code, svm->vmcb->control.exit_info_1,
2332 svm->vmcb->control.exit_info_2, svm->vmcb->save.rip);
410e4d57
JR
2333
2334 vmexit = nested_svm_exit_special(svm);
2335
2336 if (vmexit == NESTED_EXIT_CONTINUE)
2337 vmexit = nested_svm_exit_handled(svm);
2338
2339 if (vmexit == NESTED_EXIT_DONE)
cf74a78b 2340 return 1;
cf74a78b
AG
2341 }
2342
a5c3832d
JR
2343 svm_complete_interrupts(svm);
2344
709ddebf
JR
2345 if (npt_enabled) {
2346 int mmu_reload = 0;
2347 if ((vcpu->arch.cr0 ^ svm->vmcb->save.cr0) & X86_CR0_PG) {
2348 svm_set_cr0(vcpu, svm->vmcb->save.cr0);
2349 mmu_reload = 1;
2350 }
2351 vcpu->arch.cr0 = svm->vmcb->save.cr0;
2352 vcpu->arch.cr3 = svm->vmcb->save.cr3;
709ddebf
JR
2353 if (mmu_reload) {
2354 kvm_mmu_reset_context(vcpu);
2355 kvm_mmu_load(vcpu);
2356 }
2357 }
2358
04d2cc77
AK
2359
2360 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
2361 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
2362 kvm_run->fail_entry.hardware_entry_failure_reason
2363 = svm->vmcb->control.exit_code;
2364 return 0;
2365 }
2366
a2fa3e9f 2367 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf 2368 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
fe8e7f83 2369 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH)
6aa8b732
AK
2370 printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
2371 "exit_code 0x%x\n",
b8688d51 2372 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
2373 exit_code);
2374
9d8f549d 2375 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 2376 || !svm_exit_handlers[exit_code]) {
6aa8b732 2377 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 2378 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
2379 return 0;
2380 }
2381
851ba692 2382 return svm_exit_handlers[exit_code](svm);
6aa8b732
AK
2383}
2384
2385static void reload_tss(struct kvm_vcpu *vcpu)
2386{
2387 int cpu = raw_smp_processor_id();
2388
2389 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
d77c26fc 2390 svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
2391 load_TR_desc();
2392}
2393
e756fc62 2394static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
2395{
2396 int cpu = raw_smp_processor_id();
2397
2398 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
2399
a2fa3e9f 2400 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
4b656b12
MT
2401 /* FIXME: handle wraparound of asid_generation */
2402 if (svm->asid_generation != svm_data->asid_generation)
e756fc62 2403 new_asid(svm, svm_data);
6aa8b732
AK
2404}
2405
95ba8273
GN
2406static void svm_inject_nmi(struct kvm_vcpu *vcpu)
2407{
2408 struct vcpu_svm *svm = to_svm(vcpu);
2409
2410 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
2411 vcpu->arch.hflags |= HF_NMI_MASK;
2412 svm->vmcb->control.intercept |= (1UL << INTERCEPT_IRET);
2413 ++vcpu->stat.nmi_injections;
2414}
6aa8b732 2415
85f455f7 2416static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
2417{
2418 struct vmcb_control_area *control;
2419
229456fc 2420 trace_kvm_inj_virq(irq);
af9ca2d7 2421
fa89a817 2422 ++svm->vcpu.stat.irq_injections;
e756fc62 2423 control = &svm->vmcb->control;
85f455f7 2424 control->int_vector = irq;
6aa8b732
AK
2425 control->int_ctl &= ~V_INTR_PRIO_MASK;
2426 control->int_ctl |= V_IRQ_MASK |
2427 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
2428}
2429
66fd3f7f 2430static void svm_set_irq(struct kvm_vcpu *vcpu)
2a8067f1
ED
2431{
2432 struct vcpu_svm *svm = to_svm(vcpu);
2433
2af9194d 2434 BUG_ON(!(gif_set(svm)));
cf74a78b 2435
219b65dc
AG
2436 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
2437 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
2a8067f1
ED
2438}
2439
95ba8273 2440static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
aaacfc9a
JR
2441{
2442 struct vcpu_svm *svm = to_svm(vcpu);
aaacfc9a 2443
95ba8273 2444 if (irr == -1)
aaacfc9a
JR
2445 return;
2446
95ba8273
GN
2447 if (tpr >= irr)
2448 svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
2449}
aaacfc9a 2450
95ba8273
GN
2451static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
2452{
2453 struct vcpu_svm *svm = to_svm(vcpu);
2454 struct vmcb *vmcb = svm->vmcb;
2455 return !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
2456 !(svm->vcpu.arch.hflags & HF_NMI_MASK);
aaacfc9a
JR
2457}
2458
78646121
GN
2459static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
2460{
2461 struct vcpu_svm *svm = to_svm(vcpu);
2462 struct vmcb *vmcb = svm->vmcb;
7fcdb510
JR
2463 int ret;
2464
2465 if (!gif_set(svm) ||
2466 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
2467 return 0;
2468
2469 ret = !!(vmcb->save.rflags & X86_EFLAGS_IF);
2470
2471 if (is_nested(svm))
2472 return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
2473
2474 return ret;
78646121
GN
2475}
2476
9222be18 2477static void enable_irq_window(struct kvm_vcpu *vcpu)
6aa8b732 2478{
219b65dc
AG
2479 struct vcpu_svm *svm = to_svm(vcpu);
2480 nsvm_printk("Trying to open IRQ window\n");
2481
2482 nested_svm_intr(svm);
2483
2484 /* In case GIF=0 we can't rely on the CPU to tell us when
2485 * GIF becomes 1, because that's a separate STGI/VMRUN intercept.
2486 * The next time we get that intercept, this function will be
2487 * called again though and we'll get the vintr intercept. */
2af9194d 2488 if (gif_set(svm)) {
219b65dc
AG
2489 svm_set_vintr(svm);
2490 svm_inject_irq(svm, 0x0);
2491 }
85f455f7
ED
2492}
2493
95ba8273 2494static void enable_nmi_window(struct kvm_vcpu *vcpu)
c1150d8c 2495{
04d2cc77 2496 struct vcpu_svm *svm = to_svm(vcpu);
c1150d8c 2497
44c11430
GN
2498 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
2499 == HF_NMI_MASK)
2500 return; /* IRET will cause a vm exit */
2501
2502 /* Something prevents NMI from been injected. Single step over
2503 possible problem (IRET or exception injection or interrupt
2504 shadow) */
2505 vcpu->arch.singlestep = true;
2506 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
2507 update_db_intercept(vcpu);
c1150d8c
DL
2508}
2509
cbc94022
IE
2510static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
2511{
2512 return 0;
2513}
2514
d9e368d6
AK
2515static void svm_flush_tlb(struct kvm_vcpu *vcpu)
2516{
2517 force_new_asid(vcpu);
2518}
2519
04d2cc77
AK
2520static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
2521{
2522}
2523
d7bf8221
JR
2524static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
2525{
2526 struct vcpu_svm *svm = to_svm(vcpu);
2527
2528 if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
2529 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
615d5193 2530 kvm_set_cr8(vcpu, cr8);
d7bf8221
JR
2531 }
2532}
2533
649d6864
JR
2534static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
2535{
2536 struct vcpu_svm *svm = to_svm(vcpu);
2537 u64 cr8;
2538
649d6864
JR
2539 cr8 = kvm_get_cr8(vcpu);
2540 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
2541 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
2542}
2543
9222be18
GN
2544static void svm_complete_interrupts(struct vcpu_svm *svm)
2545{
2546 u8 vector;
2547 int type;
2548 u32 exitintinfo = svm->vmcb->control.exit_int_info;
2549
44c11430
GN
2550 if (svm->vcpu.arch.hflags & HF_IRET_MASK)
2551 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
2552
9222be18
GN
2553 svm->vcpu.arch.nmi_injected = false;
2554 kvm_clear_exception_queue(&svm->vcpu);
2555 kvm_clear_interrupt_queue(&svm->vcpu);
2556
2557 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
2558 return;
2559
2560 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
2561 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
2562
2563 switch (type) {
2564 case SVM_EXITINTINFO_TYPE_NMI:
2565 svm->vcpu.arch.nmi_injected = true;
2566 break;
2567 case SVM_EXITINTINFO_TYPE_EXEPT:
2568 /* In case of software exception do not reinject an exception
2569 vector, but re-execute and instruction instead */
219b65dc
AG
2570 if (is_nested(svm))
2571 break;
66fd3f7f 2572 if (kvm_exception_is_soft(vector))
9222be18
GN
2573 break;
2574 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
2575 u32 err = svm->vmcb->control.exit_int_info_err;
2576 kvm_queue_exception_e(&svm->vcpu, vector, err);
2577
2578 } else
2579 kvm_queue_exception(&svm->vcpu, vector);
2580 break;
2581 case SVM_EXITINTINFO_TYPE_INTR:
66fd3f7f 2582 kvm_queue_interrupt(&svm->vcpu, vector, false);
9222be18
GN
2583 break;
2584 default:
2585 break;
2586 }
2587}
2588
80e31d4f
AK
2589#ifdef CONFIG_X86_64
2590#define R "r"
2591#else
2592#define R "e"
2593#endif
2594
851ba692 2595static void svm_vcpu_run(struct kvm_vcpu *vcpu)
6aa8b732 2596{
a2fa3e9f 2597 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
2598 u16 fs_selector;
2599 u16 gs_selector;
2600 u16 ldt_selector;
d9e368d6 2601
5fdbf976
MT
2602 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
2603 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
2604 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
2605
e756fc62 2606 pre_svm_run(svm);
6aa8b732 2607
649d6864
JR
2608 sync_lapic_to_cr8(vcpu);
2609
6aa8b732 2610 save_host_msrs(vcpu);
d6e88aec
AK
2611 fs_selector = kvm_read_fs();
2612 gs_selector = kvm_read_gs();
2613 ldt_selector = kvm_read_ldt();
cda0ffdd 2614 svm->vmcb->save.cr2 = vcpu->arch.cr2;
709ddebf
JR
2615 /* required for live migration with NPT */
2616 if (npt_enabled)
2617 svm->vmcb->save.cr3 = vcpu->arch.cr3;
6aa8b732 2618
04d2cc77
AK
2619 clgi();
2620
2621 local_irq_enable();
36241b8c 2622
6aa8b732 2623 asm volatile (
80e31d4f
AK
2624 "push %%"R"bp; \n\t"
2625 "mov %c[rbx](%[svm]), %%"R"bx \n\t"
2626 "mov %c[rcx](%[svm]), %%"R"cx \n\t"
2627 "mov %c[rdx](%[svm]), %%"R"dx \n\t"
2628 "mov %c[rsi](%[svm]), %%"R"si \n\t"
2629 "mov %c[rdi](%[svm]), %%"R"di \n\t"
2630 "mov %c[rbp](%[svm]), %%"R"bp \n\t"
05b3e0c2 2631#ifdef CONFIG_X86_64
fb3f0f51
RR
2632 "mov %c[r8](%[svm]), %%r8 \n\t"
2633 "mov %c[r9](%[svm]), %%r9 \n\t"
2634 "mov %c[r10](%[svm]), %%r10 \n\t"
2635 "mov %c[r11](%[svm]), %%r11 \n\t"
2636 "mov %c[r12](%[svm]), %%r12 \n\t"
2637 "mov %c[r13](%[svm]), %%r13 \n\t"
2638 "mov %c[r14](%[svm]), %%r14 \n\t"
2639 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732
AK
2640#endif
2641
6aa8b732 2642 /* Enter guest mode */
80e31d4f
AK
2643 "push %%"R"ax \n\t"
2644 "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
4ecac3fd
AK
2645 __ex(SVM_VMLOAD) "\n\t"
2646 __ex(SVM_VMRUN) "\n\t"
2647 __ex(SVM_VMSAVE) "\n\t"
80e31d4f 2648 "pop %%"R"ax \n\t"
6aa8b732
AK
2649
2650 /* Save guest registers, load host registers */
80e31d4f
AK
2651 "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
2652 "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
2653 "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
2654 "mov %%"R"si, %c[rsi](%[svm]) \n\t"
2655 "mov %%"R"di, %c[rdi](%[svm]) \n\t"
2656 "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
05b3e0c2 2657#ifdef CONFIG_X86_64
fb3f0f51
RR
2658 "mov %%r8, %c[r8](%[svm]) \n\t"
2659 "mov %%r9, %c[r9](%[svm]) \n\t"
2660 "mov %%r10, %c[r10](%[svm]) \n\t"
2661 "mov %%r11, %c[r11](%[svm]) \n\t"
2662 "mov %%r12, %c[r12](%[svm]) \n\t"
2663 "mov %%r13, %c[r13](%[svm]) \n\t"
2664 "mov %%r14, %c[r14](%[svm]) \n\t"
2665 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 2666#endif
80e31d4f 2667 "pop %%"R"bp"
6aa8b732 2668 :
fb3f0f51 2669 : [svm]"a"(svm),
6aa8b732 2670 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
2671 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
2672 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
2673 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
2674 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
2675 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
2676 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 2677#ifdef CONFIG_X86_64
ad312c7c
ZX
2678 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
2679 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
2680 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
2681 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
2682 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
2683 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
2684 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
2685 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 2686#endif
54a08c04 2687 : "cc", "memory"
80e31d4f 2688 , R"bx", R"cx", R"dx", R"si", R"di"
54a08c04 2689#ifdef CONFIG_X86_64
54a08c04
LV
2690 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
2691#endif
2692 );
6aa8b732 2693
ad312c7c 2694 vcpu->arch.cr2 = svm->vmcb->save.cr2;
5fdbf976
MT
2695 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
2696 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
2697 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
6aa8b732 2698
d6e88aec
AK
2699 kvm_load_fs(fs_selector);
2700 kvm_load_gs(gs_selector);
2701 kvm_load_ldt(ldt_selector);
6aa8b732
AK
2702 load_host_msrs(vcpu);
2703
2704 reload_tss(vcpu);
2705
56ba47dd
AK
2706 local_irq_disable();
2707
2708 stgi();
2709
d7bf8221
JR
2710 sync_cr8_to_lapic(vcpu);
2711
a2fa3e9f 2712 svm->next_rip = 0;
9222be18 2713
6de4f3ad
AK
2714 if (npt_enabled) {
2715 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
2716 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
2717 }
6aa8b732
AK
2718}
2719
80e31d4f
AK
2720#undef R
2721
6aa8b732
AK
2722static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
2723{
a2fa3e9f
GH
2724 struct vcpu_svm *svm = to_svm(vcpu);
2725
709ddebf
JR
2726 if (npt_enabled) {
2727 svm->vmcb->control.nested_cr3 = root;
2728 force_new_asid(vcpu);
2729 return;
2730 }
2731
a2fa3e9f 2732 svm->vmcb->save.cr3 = root;
6aa8b732 2733 force_new_asid(vcpu);
7807fa6c
AL
2734
2735 if (vcpu->fpu_active) {
a2fa3e9f
GH
2736 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
2737 svm->vmcb->save.cr0 |= X86_CR0_TS;
7807fa6c
AL
2738 vcpu->fpu_active = 0;
2739 }
6aa8b732
AK
2740}
2741
6aa8b732
AK
2742static int is_disabled(void)
2743{
6031a61c
JR
2744 u64 vm_cr;
2745
2746 rdmsrl(MSR_VM_CR, vm_cr);
2747 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
2748 return 1;
2749
6aa8b732
AK
2750 return 0;
2751}
2752
102d8325
IM
2753static void
2754svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
2755{
2756 /*
2757 * Patch in the VMMCALL instruction:
2758 */
2759 hypercall[0] = 0x0f;
2760 hypercall[1] = 0x01;
2761 hypercall[2] = 0xd9;
102d8325
IM
2762}
2763
002c7f7c
YS
2764static void svm_check_processor_compat(void *rtn)
2765{
2766 *(int *)rtn = 0;
2767}
2768
774ead3a
AK
2769static bool svm_cpu_has_accelerated_tpr(void)
2770{
2771 return false;
2772}
2773
67253af5
SY
2774static int get_npt_level(void)
2775{
2776#ifdef CONFIG_X86_64
2777 return PT64_ROOT_LEVEL;
2778#else
2779 return PT32E_ROOT_LEVEL;
2780#endif
2781}
2782
4b12f0de 2783static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521
SY
2784{
2785 return 0;
2786}
2787
229456fc
MT
2788static const struct trace_print_flags svm_exit_reasons_str[] = {
2789 { SVM_EXIT_READ_CR0, "read_cr0" },
2790 { SVM_EXIT_READ_CR3, "read_cr3" },
2791 { SVM_EXIT_READ_CR4, "read_cr4" },
2792 { SVM_EXIT_READ_CR8, "read_cr8" },
2793 { SVM_EXIT_WRITE_CR0, "write_cr0" },
2794 { SVM_EXIT_WRITE_CR3, "write_cr3" },
2795 { SVM_EXIT_WRITE_CR4, "write_cr4" },
2796 { SVM_EXIT_WRITE_CR8, "write_cr8" },
2797 { SVM_EXIT_READ_DR0, "read_dr0" },
2798 { SVM_EXIT_READ_DR1, "read_dr1" },
2799 { SVM_EXIT_READ_DR2, "read_dr2" },
2800 { SVM_EXIT_READ_DR3, "read_dr3" },
2801 { SVM_EXIT_WRITE_DR0, "write_dr0" },
2802 { SVM_EXIT_WRITE_DR1, "write_dr1" },
2803 { SVM_EXIT_WRITE_DR2, "write_dr2" },
2804 { SVM_EXIT_WRITE_DR3, "write_dr3" },
2805 { SVM_EXIT_WRITE_DR5, "write_dr5" },
2806 { SVM_EXIT_WRITE_DR7, "write_dr7" },
2807 { SVM_EXIT_EXCP_BASE + DB_VECTOR, "DB excp" },
2808 { SVM_EXIT_EXCP_BASE + BP_VECTOR, "BP excp" },
2809 { SVM_EXIT_EXCP_BASE + UD_VECTOR, "UD excp" },
2810 { SVM_EXIT_EXCP_BASE + PF_VECTOR, "PF excp" },
2811 { SVM_EXIT_EXCP_BASE + NM_VECTOR, "NM excp" },
2812 { SVM_EXIT_EXCP_BASE + MC_VECTOR, "MC excp" },
2813 { SVM_EXIT_INTR, "interrupt" },
2814 { SVM_EXIT_NMI, "nmi" },
2815 { SVM_EXIT_SMI, "smi" },
2816 { SVM_EXIT_INIT, "init" },
2817 { SVM_EXIT_VINTR, "vintr" },
2818 { SVM_EXIT_CPUID, "cpuid" },
2819 { SVM_EXIT_INVD, "invd" },
2820 { SVM_EXIT_HLT, "hlt" },
2821 { SVM_EXIT_INVLPG, "invlpg" },
2822 { SVM_EXIT_INVLPGA, "invlpga" },
2823 { SVM_EXIT_IOIO, "io" },
2824 { SVM_EXIT_MSR, "msr" },
2825 { SVM_EXIT_TASK_SWITCH, "task_switch" },
2826 { SVM_EXIT_SHUTDOWN, "shutdown" },
2827 { SVM_EXIT_VMRUN, "vmrun" },
2828 { SVM_EXIT_VMMCALL, "hypercall" },
2829 { SVM_EXIT_VMLOAD, "vmload" },
2830 { SVM_EXIT_VMSAVE, "vmsave" },
2831 { SVM_EXIT_STGI, "stgi" },
2832 { SVM_EXIT_CLGI, "clgi" },
2833 { SVM_EXIT_SKINIT, "skinit" },
2834 { SVM_EXIT_WBINVD, "wbinvd" },
2835 { SVM_EXIT_MONITOR, "monitor" },
2836 { SVM_EXIT_MWAIT, "mwait" },
2837 { SVM_EXIT_NPF, "npf" },
2838 { -1, NULL }
2839};
2840
344f414f
JR
2841static bool svm_gb_page_enable(void)
2842{
2843 return true;
2844}
2845
cbdd1bea 2846static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
2847 .cpu_has_kvm_support = has_svm,
2848 .disabled_by_bios = is_disabled,
2849 .hardware_setup = svm_hardware_setup,
2850 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 2851 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
2852 .hardware_enable = svm_hardware_enable,
2853 .hardware_disable = svm_hardware_disable,
774ead3a 2854 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
2855
2856 .vcpu_create = svm_create_vcpu,
2857 .vcpu_free = svm_free_vcpu,
04d2cc77 2858 .vcpu_reset = svm_vcpu_reset,
6aa8b732 2859
04d2cc77 2860 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
2861 .vcpu_load = svm_vcpu_load,
2862 .vcpu_put = svm_vcpu_put,
2863
2864 .set_guest_debug = svm_guest_debug,
2865 .get_msr = svm_get_msr,
2866 .set_msr = svm_set_msr,
2867 .get_segment_base = svm_get_segment_base,
2868 .get_segment = svm_get_segment,
2869 .set_segment = svm_set_segment,
2e4d2653 2870 .get_cpl = svm_get_cpl,
1747fb71 2871 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
25c4c276 2872 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 2873 .set_cr0 = svm_set_cr0,
6aa8b732
AK
2874 .set_cr3 = svm_set_cr3,
2875 .set_cr4 = svm_set_cr4,
2876 .set_efer = svm_set_efer,
2877 .get_idt = svm_get_idt,
2878 .set_idt = svm_set_idt,
2879 .get_gdt = svm_get_gdt,
2880 .set_gdt = svm_set_gdt,
2881 .get_dr = svm_get_dr,
2882 .set_dr = svm_set_dr,
6de4f3ad 2883 .cache_reg = svm_cache_reg,
6aa8b732
AK
2884 .get_rflags = svm_get_rflags,
2885 .set_rflags = svm_set_rflags,
2886
6aa8b732 2887 .tlb_flush = svm_flush_tlb,
6aa8b732 2888
6aa8b732 2889 .run = svm_vcpu_run,
04d2cc77 2890 .handle_exit = handle_exit,
6aa8b732 2891 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
2892 .set_interrupt_shadow = svm_set_interrupt_shadow,
2893 .get_interrupt_shadow = svm_get_interrupt_shadow,
102d8325 2894 .patch_hypercall = svm_patch_hypercall,
2a8067f1 2895 .set_irq = svm_set_irq,
95ba8273 2896 .set_nmi = svm_inject_nmi,
298101da 2897 .queue_exception = svm_queue_exception,
78646121 2898 .interrupt_allowed = svm_interrupt_allowed,
95ba8273
GN
2899 .nmi_allowed = svm_nmi_allowed,
2900 .enable_nmi_window = enable_nmi_window,
2901 .enable_irq_window = enable_irq_window,
2902 .update_cr8_intercept = update_cr8_intercept,
cbc94022
IE
2903
2904 .set_tss_addr = svm_set_tss_addr,
67253af5 2905 .get_tdp_level = get_npt_level,
4b12f0de 2906 .get_mt_mask = svm_get_mt_mask,
229456fc
MT
2907
2908 .exit_reasons_str = svm_exit_reasons_str,
344f414f 2909 .gb_page_enable = svm_gb_page_enable,
6aa8b732
AK
2910};
2911
2912static int __init svm_init(void)
2913{
cb498ea2 2914 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
c16f862d 2915 THIS_MODULE);
6aa8b732
AK
2916}
2917
2918static void __exit svm_exit(void)
2919{
cb498ea2 2920 kvm_exit();
6aa8b732
AK
2921}
2922
2923module_init(svm_init)
2924module_exit(svm_exit)