]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Refresh VLV/CHV PSR comments on HW PSR_state machine.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
bb9d2d05
JN
83#define DRIVER_DATE "20170907"
84#define DRIVER_TIMESTAMP 1504772900
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
eac2cb81 125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
b95320bd
MK
126{
127 uint_fixed_16_16_t fp;
128
0b4d7cbf 129 WARN_ON(val > U16_MAX);
b95320bd
MK
130
131 fp.val = val << 16;
132 return fp;
133}
134
eac2cb81 135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
b95320bd
MK
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
eac2cb81 140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
b95320bd
MK
141{
142 return fp.val >> 16;
143}
144
eac2cb81 145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
b95320bd
MK
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
eac2cb81 154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
b95320bd
MK
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
07ab976d
KM
163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
0b4d7cbf
KM
166 WARN_ON(val > U32_MAX);
167 fp.val = (uint32_t) val;
07ab976d
KM
168 return fp;
169}
170
a9d055de
KM
171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
a9d055de
KM
181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
0b4d7cbf
KM
184 WARN_ON(intermediate_val > U32_MAX);
185 return (uint32_t) intermediate_val;
a9d055de
KM
186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
a9d055de
KM
192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
07ab976d 195 return clamp_u64_to_fixed16(intermediate_val);
a9d055de
KM
196}
197
eac2cb81 198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
b95320bd 199{
b95320bd
MK
200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
07ab976d 204 return clamp_u64_to_fixed16(interm_val);
b95320bd
MK
205}
206
a9d055de
KM
207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
0b4d7cbf
KM
214 WARN_ON(interm_val > U32_MAX);
215 return (uint32_t) interm_val;
a9d055de
KM
216}
217
eac2cb81 218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
b95320bd
MK
219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
b95320bd
MK
222
223 intermediate_val = (uint64_t) val * mul.val;
07ab976d 224 return clamp_u64_to_fixed16(intermediate_val);
b95320bd
MK
225}
226
6ea593c0
KM
227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
42a8ca4c
JN
246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
87ad3212
JN
251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
08c4d7fc
TU
256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
317c35d1 261enum pipe {
752aa88a 262 INVALID_PIPE = -1,
317c35d1
JB
263 PIPE_A = 0,
264 PIPE_B,
9db4a9c7 265 PIPE_C,
a57c774a
AK
266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
317c35d1 268};
9db4a9c7 269#define pipe_name(p) ((p) + 'A')
317c35d1 270
a5c961d1
PZ
271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
a57c774a 275 TRANSCODER_EDP,
4d1de975
JN
276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
a57c774a 278 I915_MAX_TRANSCODERS
a5c961d1 279};
da205630
JN
280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
4d1de975
JN
292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
da205630
JN
296 default:
297 return "<invalid>";
298 }
299}
a5c961d1 300
4d1de975
JN
301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
84139d1e 306/*
b14e5848
VS
307 * Global legacy plane identifier. Valid only for primary/sprite
308 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 309 */
80824003 310enum plane {
b14e5848 311 PLANE_A,
80824003 312 PLANE_B,
9db4a9c7 313 PLANE_C,
80824003 314};
9db4a9c7 315#define plane_name(p) ((p) + 'A')
52440211 316
580503c7 317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 318
b14e5848
VS
319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
19c3164d 333 PLANE_SPRITE2,
b14e5848
VS
334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
d97d7b48
VS
338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
2b139522 342enum port {
03cdc1d4 343 PORT_NONE = -1,
2b139522
ED
344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
a09caddd 353#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
0a116ce8
ACO
362 DPIO_PHY1,
363 DPIO_PHY2,
e4607fcf
CML
364};
365
b97186f0
PZ
366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
f52e353e 376 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 392 POWER_DOMAIN_VGA,
fbeeaa23 393 POWER_DOMAIN_AUDIO,
bd2bb1b9 394 POWER_DOMAIN_PLLS,
1407121a
S
395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
f0ab43e6 399 POWER_DOMAIN_GMBUS,
dfa57627 400 POWER_DOMAIN_MODESET,
baa70707 401 POWER_DOMAIN_INIT,
bddc7645
ID
402
403 POWER_DOMAIN_NUM,
b97186f0
PZ
404};
405
406#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
407#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
408 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
409#define POWER_DOMAIN_TRANSCODER(tran) \
410 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
411 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 412
1d843f9d
EE
413enum hpd_pin {
414 HPD_NONE = 0,
1d843f9d
EE
415 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
416 HPD_CRT,
417 HPD_SDVO_B,
418 HPD_SDVO_C,
cc24fcdc 419 HPD_PORT_A,
1d843f9d
EE
420 HPD_PORT_B,
421 HPD_PORT_C,
422 HPD_PORT_D,
26951caf 423 HPD_PORT_E,
1d843f9d
EE
424 HPD_NUM_PINS
425};
426
c91711f9
JN
427#define for_each_hpd_pin(__pin) \
428 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
429
317eaa95
L
430#define HPD_STORM_DEFAULT_THRESHOLD 5
431
5fcece80
JN
432struct i915_hotplug {
433 struct work_struct hotplug_work;
434
435 struct {
436 unsigned long last_jiffies;
437 int count;
438 enum {
439 HPD_ENABLED = 0,
440 HPD_DISABLED = 1,
441 HPD_MARK_DISABLED = 2
442 } state;
443 } stats[HPD_NUM_PINS];
444 u32 event_bits;
445 struct delayed_work reenable_work;
446
447 struct intel_digital_port *irq_port[I915_MAX_PORTS];
448 u32 long_port_mask;
449 u32 short_port_mask;
450 struct work_struct dig_port_work;
451
19625e85
L
452 struct work_struct poll_init_work;
453 bool poll_enabled;
454
317eaa95
L
455 unsigned int hpd_storm_threshold;
456
5fcece80
JN
457 /*
458 * if we get a HPD irq from DP and a HPD irq from non-DP
459 * the non-DP HPD could block the workqueue on a mode config
460 * mutex getting, that userspace may have taken. However
461 * userspace is waiting on the DP workqueue to run which is
462 * blocked behind the non-DP one.
463 */
464 struct workqueue_struct *dp_wq;
465};
466
2a2d5482
CW
467#define I915_GEM_GPU_DOMAINS \
468 (I915_GEM_DOMAIN_RENDER | \
469 I915_GEM_DOMAIN_SAMPLER | \
470 I915_GEM_DOMAIN_COMMAND | \
471 I915_GEM_DOMAIN_INSTRUCTION | \
472 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 473
055e393f
DL
474#define for_each_pipe(__dev_priv, __p) \
475 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
476#define for_each_pipe_masked(__dev_priv, __p, __mask) \
477 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
478 for_each_if ((__mask) & (1 << (__p)))
8b364b41 479#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
480 for ((__p) = 0; \
481 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
482 (__p)++)
3bdcfc0c
DL
483#define for_each_sprite(__dev_priv, __p, __s) \
484 for ((__s) = 0; \
485 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
486 (__s)++)
9db4a9c7 487
c3aeadc8
JN
488#define for_each_port_masked(__port, __ports_mask) \
489 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
490 for_each_if ((__ports_mask) & (1 << (__port)))
491
d79b814d 492#define for_each_crtc(dev, crtc) \
91c8a326 493 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 494
27321ae8
ML
495#define for_each_intel_plane(dev, intel_plane) \
496 list_for_each_entry(intel_plane, \
91c8a326 497 &(dev)->mode_config.plane_list, \
27321ae8
ML
498 base.head)
499
c107acfe 500#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
501 list_for_each_entry(intel_plane, \
502 &(dev)->mode_config.plane_list, \
c107acfe
MR
503 base.head) \
504 for_each_if ((plane_mask) & \
505 (1 << drm_plane_index(&intel_plane->base)))
506
262cd2e1
VS
507#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
508 list_for_each_entry(intel_plane, \
509 &(dev)->mode_config.plane_list, \
510 base.head) \
95150bdf 511 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 512
91c8a326
CW
513#define for_each_intel_crtc(dev, intel_crtc) \
514 list_for_each_entry(intel_crtc, \
515 &(dev)->mode_config.crtc_list, \
516 base.head)
d063ae48 517
91c8a326
CW
518#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
519 list_for_each_entry(intel_crtc, \
520 &(dev)->mode_config.crtc_list, \
521 base.head) \
98d39494
MR
522 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
523
b2784e15
DL
524#define for_each_intel_encoder(dev, intel_encoder) \
525 list_for_each_entry(intel_encoder, \
526 &(dev)->mode_config.encoder_list, \
527 base.head)
528
3f6a5e1e
DV
529#define for_each_intel_connector_iter(intel_connector, iter) \
530 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
531
6c2b7c12
DV
532#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
533 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 534 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 535
53f5e3ca
JB
536#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
537 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 538 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 539
b04c5bd6
BF
540#define for_each_power_domain(domain, mask) \
541 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 542 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 543
75ccb2ec
ID
544#define for_each_power_well(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
546 (__power_well) - (__dev_priv)->power_domains.power_wells < \
547 (__dev_priv)->power_domains.power_well_count; \
548 (__power_well)++)
549
550#define for_each_power_well_rev(__dev_priv, __power_well) \
551 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
552 (__dev_priv)->power_domains.power_well_count - 1; \
553 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
554 (__power_well)--)
555
556#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
557 for_each_power_well(__dev_priv, __power_well) \
558 for_each_if ((__power_well)->domains & (__domain_mask))
559
560#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
561 for_each_power_well_rev(__dev_priv, __power_well) \
562 for_each_if ((__power_well)->domains & (__domain_mask))
563
ff32c54e
VS
564#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
565 for ((__i) = 0; \
566 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
567 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
568 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
569 (__i)++) \
570 for_each_if (plane_state)
571
d305e061
VS
572#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
573 for ((__i) = 0; \
574 (__i) < (__state)->base.dev->mode_config.num_crtc && \
575 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
576 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
577 (__i)++) \
578 for_each_if (crtc)
579
580
7b510451
VS
581#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
582 for ((__i) = 0; \
583 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
584 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
585 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
586 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
587 (__i)++) \
588 for_each_if (plane)
589
e7b903d2 590struct drm_i915_private;
ad46cb53 591struct i915_mm_struct;
5cc9ed4b 592struct i915_mmu_object;
e7b903d2 593
a6f766f3
CW
594struct drm_i915_file_private {
595 struct drm_i915_private *dev_priv;
596 struct drm_file *file;
597
598 struct {
599 spinlock_t lock;
600 struct list_head request_list;
d0bc54f2
CW
601/* 20ms is a fairly arbitrary limit (greater than the average frame time)
602 * chosen to prevent the CPU getting more than a frame ahead of the GPU
603 * (when using lax throttling for the frontbuffer). We also use it to
604 * offer free GPU waitboosts for severely congested workloads.
605 */
606#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
607 } mm;
608 struct idr context_idr;
609
2e1b8730 610 struct intel_rps_client {
7b92c1bd 611 atomic_t boosts;
2e1b8730 612 } rps;
a6f766f3 613
c80ff16e 614 unsigned int bsd_engine;
b083a087
MK
615
616/* Client can have a maximum of 3 contexts banned before
617 * it is denied of creating new contexts. As one context
618 * ban needs 4 consecutive hangs, and more if there is
619 * progress in between, this is a last resort stop gap measure
620 * to limit the badly behaving clients access to gpu.
621 */
622#define I915_MAX_CLIENT_CONTEXT_BANS 3
77b25a97 623 atomic_t context_bans;
a6f766f3
CW
624};
625
e69d0bc1
DV
626/* Used by dp and fdi links */
627struct intel_link_m_n {
628 uint32_t tu;
629 uint32_t gmch_m;
630 uint32_t gmch_n;
631 uint32_t link_m;
632 uint32_t link_n;
633};
634
635void intel_link_compute_m_n(int bpp, int nlanes,
636 int pixel_clock, int link_clock,
b31e85ed
JN
637 struct intel_link_m_n *m_n,
638 bool reduce_m_n);
e69d0bc1 639
1da177e4
LT
640/* Interface history:
641 *
642 * 1.1: Original.
0d6aa60b
DA
643 * 1.2: Add Power Management
644 * 1.3: Add vblank support
de227f5f 645 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 646 * 1.5: Add vblank pipe configuration
2228ed67
MD
647 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
648 * - Support vertical blank on secondary display pipe
1da177e4
LT
649 */
650#define DRIVER_MAJOR 1
2228ed67 651#define DRIVER_MINOR 6
1da177e4
LT
652#define DRIVER_PATCHLEVEL 0
653
0a3e67a4
JB
654struct opregion_header;
655struct opregion_acpi;
656struct opregion_swsci;
657struct opregion_asle;
658
8ee1c3db 659struct intel_opregion {
115719fc
WD
660 struct opregion_header *header;
661 struct opregion_acpi *acpi;
662 struct opregion_swsci *swsci;
ebde53c7
JN
663 u32 swsci_gbda_sub_functions;
664 u32 swsci_sbcb_sub_functions;
115719fc 665 struct opregion_asle *asle;
04ebaadb 666 void *rvda;
ab3595bc 667 void *vbt_firmware;
82730385 668 const void *vbt;
ada8f955 669 u32 vbt_size;
115719fc 670 u32 *lid_state;
91a60f20 671 struct work_struct asle_work;
8ee1c3db 672};
44834a67 673#define OPREGION_SIZE (8*1024)
8ee1c3db 674
6ef3d427
CW
675struct intel_overlay;
676struct intel_overlay_error_state;
677
9b9d172d 678struct sdvo_device_mapping {
e957d772 679 u8 initialized;
9b9d172d 680 u8 dvo_port;
681 u8 slave_addr;
682 u8 dvo_wiring;
e957d772 683 u8 i2c_pin;
b1083333 684 u8 ddc_pin;
9b9d172d 685};
686
7bd688cd 687struct intel_connector;
820d2d77 688struct intel_encoder;
ccf010fb 689struct intel_atomic_state;
5cec258b 690struct intel_crtc_state;
5724dbd1 691struct intel_initial_plane_config;
0e8ffe1b 692struct intel_crtc;
ee9300bb
DV
693struct intel_limit;
694struct dpll;
49cd97a3 695struct intel_cdclk_state;
b8cecdf5 696
e70236a8 697struct drm_i915_display_funcs {
49cd97a3
VS
698 void (*get_cdclk)(struct drm_i915_private *dev_priv,
699 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
700 void (*set_cdclk)(struct drm_i915_private *dev_priv,
701 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 702 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 703 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
704 int (*compute_intermediate_wm)(struct drm_device *dev,
705 struct intel_crtc *intel_crtc,
706 struct intel_crtc_state *newstate);
ccf010fb
ML
707 void (*initial_watermarks)(struct intel_atomic_state *state,
708 struct intel_crtc_state *cstate);
709 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
710 struct intel_crtc_state *cstate);
711 void (*optimize_watermarks)(struct intel_atomic_state *state,
712 struct intel_crtc_state *cstate);
98d39494 713 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 714 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 715 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
716 /* Returns the active state of the crtc, and if the crtc is active,
717 * fills out the pipe-config with the hw state. */
718 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 719 struct intel_crtc_state *);
5724dbd1
DL
720 void (*get_initial_plane_config)(struct intel_crtc *,
721 struct intel_initial_plane_config *);
190f68c5
ACO
722 int (*crtc_compute_clock)(struct intel_crtc *crtc,
723 struct intel_crtc_state *crtc_state);
4a806558
ML
724 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
725 struct drm_atomic_state *old_state);
726 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
727 struct drm_atomic_state *old_state);
896e5bb0
L
728 void (*update_crtcs)(struct drm_atomic_state *state,
729 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
730 void (*audio_codec_enable)(struct drm_connector *connector,
731 struct intel_encoder *encoder,
5e7234c9 732 const struct drm_display_mode *adjusted_mode);
69bfe1a9 733 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
734 void (*fdi_link_train)(struct intel_crtc *crtc,
735 const struct intel_crtc_state *crtc_state);
46f16e63 736 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
91d14251 737 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
738 /* clock updates for mode set */
739 /* cursor updates */
740 /* render clock increase/decrease */
741 /* display clock increase/decrease */
742 /* pll clock increase/decrease */
8563b1e8 743
b95c5321
ML
744 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
745 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
746};
747
b6e7d894
DL
748#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
749#define CSR_VERSION_MAJOR(version) ((version) >> 16)
750#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
751
eb805623 752struct intel_csr {
8144ac59 753 struct work_struct work;
eb805623 754 const char *fw_path;
a7f749f9 755 uint32_t *dmc_payload;
eb805623 756 uint32_t dmc_fw_size;
b6e7d894 757 uint32_t version;
eb805623 758 uint32_t mmio_count;
f0f59a00 759 i915_reg_t mmioaddr[8];
eb805623 760 uint32_t mmiodata[8];
832dba88 761 uint32_t dc_state;
a37baf3b 762 uint32_t allowed_dc_mask;
eb805623
DV
763};
764
604db650
JL
765#define DEV_INFO_FOR_EACH_FLAG(func) \
766 func(is_mobile); \
3e4274f8 767 func(is_lp); \
c007fb4a 768 func(is_alpha_support); \
566c56a4 769 /* Keep has_* in alphabetical order */ \
dfc5148f 770 func(has_64bit_reloc); \
9e1d0e60 771 func(has_aliasing_ppgtt); \
604db650 772 func(has_csr); \
566c56a4 773 func(has_ddi); \
604db650 774 func(has_dp_mst); \
142bc7d9 775 func(has_reset_engine); \
566c56a4
JL
776 func(has_fbc); \
777 func(has_fpga_dbg); \
9e1d0e60
MT
778 func(has_full_ppgtt); \
779 func(has_full_48bit_ppgtt); \
604db650 780 func(has_gmbus_irq); \
604db650
JL
781 func(has_gmch_display); \
782 func(has_guc); \
f8a58d63 783 func(has_guc_ct); \
604db650 784 func(has_hotplug); \
566c56a4 785 func(has_l3_dpf); \
604db650 786 func(has_llc); \
566c56a4
JL
787 func(has_logical_ring_contexts); \
788 func(has_overlay); \
789 func(has_pipe_cxsr); \
790 func(has_pooled_eu); \
791 func(has_psr); \
792 func(has_rc6); \
793 func(has_rc6p); \
794 func(has_resource_streamer); \
795 func(has_runtime_pm); \
604db650 796 func(has_snoop); \
f4ce766f 797 func(unfenced_needs_alignment); \
566c56a4
JL
798 func(cursor_needs_physical); \
799 func(hws_needs_physical); \
800 func(overlay_needs_physical); \
e57f1c02
MK
801 func(supports_tv); \
802 func(has_ipc);
c96ea64e 803
915490d5 804struct sseu_dev_info {
f08a0c92 805 u8 slice_mask;
57ec171e 806 u8 subslice_mask;
915490d5
ID
807 u8 eu_total;
808 u8 eu_per_subslice;
43b67998
ID
809 u8 min_eu_in_pool;
810 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
811 u8 subslice_7eu[3];
812 u8 has_slice_pg:1;
813 u8 has_subslice_pg:1;
814 u8 has_eu_pg:1;
915490d5
ID
815};
816
57ec171e
ID
817static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
818{
819 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
820}
821
2e0d26f8
JN
822/* Keep in gen based order, and chronological order within a gen */
823enum intel_platform {
824 INTEL_PLATFORM_UNINITIALIZED = 0,
825 INTEL_I830,
826 INTEL_I845G,
827 INTEL_I85X,
828 INTEL_I865G,
829 INTEL_I915G,
830 INTEL_I915GM,
831 INTEL_I945G,
832 INTEL_I945GM,
833 INTEL_G33,
834 INTEL_PINEVIEW,
c0f86832
JN
835 INTEL_I965G,
836 INTEL_I965GM,
f69c11ae
JN
837 INTEL_G45,
838 INTEL_GM45,
2e0d26f8
JN
839 INTEL_IRONLAKE,
840 INTEL_SANDYBRIDGE,
841 INTEL_IVYBRIDGE,
842 INTEL_VALLEYVIEW,
843 INTEL_HASWELL,
844 INTEL_BROADWELL,
845 INTEL_CHERRYVIEW,
846 INTEL_SKYLAKE,
847 INTEL_BROXTON,
848 INTEL_KABYLAKE,
849 INTEL_GEMINILAKE,
71851fa8 850 INTEL_COFFEELAKE,
413f3c19 851 INTEL_CANNONLAKE,
9160095c 852 INTEL_MAX_PLATFORMS
2e0d26f8
JN
853};
854
cfdf1fa2 855struct intel_device_info {
10fce67a 856 u32 display_mmio_offset;
87f1f465 857 u16 device_id;
ac208a8b 858 u8 num_pipes;
d615a166 859 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 860 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 861 u8 gen;
ae5702d2 862 u16 gen_mask;
2e0d26f8 863 enum intel_platform platform;
0890540e 864 u8 gt; /* GT number, 0 if undefined */
73ae478c 865 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 866 u8 num_rings;
604db650
JL
867#define DEFINE_FLAG(name) u8 name:1
868 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
869#undef DEFINE_FLAG
6f3fff60 870 u16 ddb_size; /* in blocks */
a57c774a
AK
871 /* Register offsets for the various display pipes and transcoders */
872 int pipe_offsets[I915_MAX_TRANSCODERS];
873 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 874 int palette_offsets[I915_MAX_PIPES];
5efb3e28 875 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
876
877 /* Slice/subslice/EU info */
43b67998 878 struct sseu_dev_info sseu;
82cf435b
LL
879
880 struct color_luts {
881 u16 degamma_lut_size;
882 u16 gamma_lut_size;
883 } color;
cfdf1fa2
KH
884};
885
2bd160a1
CW
886struct intel_display_error_state;
887
5a4c6f1b 888struct i915_gpu_state {
2bd160a1
CW
889 struct kref ref;
890 struct timeval time;
de867c20
CW
891 struct timeval boottime;
892 struct timeval uptime;
2bd160a1 893
9f267eb8
CW
894 struct drm_i915_private *i915;
895
2bd160a1
CW
896 char error_msg[128];
897 bool simulated;
f73b5674 898 bool awake;
e5aac87e
CW
899 bool wakelock;
900 bool suspended;
2bd160a1
CW
901 int iommu;
902 u32 reset_count;
903 u32 suspend_count;
904 struct intel_device_info device_info;
642c8a72 905 struct i915_params params;
2bd160a1
CW
906
907 /* Generic register state */
908 u32 eir;
909 u32 pgtbl_er;
910 u32 ier;
5a4c6f1b 911 u32 gtier[4], ngtier;
2bd160a1
CW
912 u32 ccid;
913 u32 derrmr;
914 u32 forcewake;
915 u32 error; /* gen6+ */
916 u32 err_int; /* gen7 */
917 u32 fault_data0; /* gen8, gen9 */
918 u32 fault_data1; /* gen8, gen9 */
919 u32 done_reg;
920 u32 gac_eco;
921 u32 gam_ecochk;
922 u32 gab_ctl;
923 u32 gfx_mode;
d636951e 924
5a4c6f1b 925 u32 nfence;
2bd160a1
CW
926 u64 fence[I915_MAX_NUM_FENCES];
927 struct intel_overlay_error_state *overlay;
928 struct intel_display_error_state *display;
51d545d0 929 struct drm_i915_error_object *semaphore;
27b85bea 930 struct drm_i915_error_object *guc_log;
2bd160a1
CW
931
932 struct drm_i915_error_engine {
933 int engine_id;
934 /* Software tracked state */
935 bool waiting;
936 int num_waiters;
3fe3b030
MK
937 unsigned long hangcheck_timestamp;
938 bool hangcheck_stalled;
2bd160a1
CW
939 enum intel_engine_hangcheck_action hangcheck_action;
940 struct i915_address_space *vm;
941 int num_requests;
702c8f8e 942 u32 reset_count;
2bd160a1 943
cdb324bd
CW
944 /* position of active request inside the ring */
945 u32 rq_head, rq_post, rq_tail;
946
2bd160a1
CW
947 /* our own tracking of ring head and tail */
948 u32 cpu_ring_head;
949 u32 cpu_ring_tail;
950
951 u32 last_seqno;
2bd160a1
CW
952
953 /* Register state */
954 u32 start;
955 u32 tail;
956 u32 head;
957 u32 ctl;
21a2c58a 958 u32 mode;
2bd160a1
CW
959 u32 hws;
960 u32 ipeir;
961 u32 ipehr;
2bd160a1
CW
962 u32 bbstate;
963 u32 instpm;
964 u32 instps;
965 u32 seqno;
966 u64 bbaddr;
967 u64 acthd;
968 u32 fault_reg;
969 u64 faddr;
970 u32 rc_psmi; /* sleep state */
971 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 972 struct intel_instdone instdone;
2bd160a1 973
4fa6053e
CW
974 struct drm_i915_error_context {
975 char comm[TASK_COMM_LEN];
976 pid_t pid;
977 u32 handle;
978 u32 hw_id;
979 int ban_score;
980 int active;
981 int guilty;
982 } context;
983
2bd160a1 984 struct drm_i915_error_object {
2bd160a1 985 u64 gtt_offset;
03382dfb 986 u64 gtt_size;
0a97015d
CW
987 int page_count;
988 int unused;
2bd160a1
CW
989 u32 *pages[0];
990 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
991
b0fd47ad
CW
992 struct drm_i915_error_object **user_bo;
993 long user_bo_count;
994
2bd160a1
CW
995 struct drm_i915_error_object *wa_ctx;
996
997 struct drm_i915_error_request {
998 long jiffies;
c84455b4 999 pid_t pid;
35ca039e 1000 u32 context;
84102171 1001 int ban_score;
2bd160a1
CW
1002 u32 seqno;
1003 u32 head;
1004 u32 tail;
35ca039e 1005 } *requests, execlist[2];
2bd160a1
CW
1006
1007 struct drm_i915_error_waiter {
1008 char comm[TASK_COMM_LEN];
1009 pid_t pid;
1010 u32 seqno;
1011 } *waiters;
1012
1013 struct {
1014 u32 gfx_mode;
1015 union {
1016 u64 pdp[4];
1017 u32 pp_dir_base;
1018 };
1019 } vm_info;
2bd160a1
CW
1020 } engine[I915_NUM_ENGINES];
1021
1022 struct drm_i915_error_buffer {
1023 u32 size;
1024 u32 name;
1025 u32 rseqno[I915_NUM_ENGINES], wseqno;
1026 u64 gtt_offset;
1027 u32 read_domains;
1028 u32 write_domain;
1029 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1030 u32 tiling:2;
1031 u32 dirty:1;
1032 u32 purgeable:1;
1033 u32 userptr:1;
1034 s32 engine:4;
1035 u32 cache_level:3;
1036 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1037 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1038 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1039};
1040
7faf1ab2
DV
1041enum i915_cache_level {
1042 I915_CACHE_NONE = 0,
350ec881
CW
1043 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1044 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1045 caches, eg sampler/render caches, and the
1046 large Last-Level-Cache. LLC is coherent with
1047 the CPU, but L3 is only visible to the GPU. */
651d794f 1048 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1049};
1050
85fd4f58
CW
1051#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1052
a4001f1b
PZ
1053enum fb_op_origin {
1054 ORIGIN_GTT,
1055 ORIGIN_CPU,
1056 ORIGIN_CS,
1057 ORIGIN_FLIP,
74b4ea1e 1058 ORIGIN_DIRTYFB,
a4001f1b
PZ
1059};
1060
ab34a7e8 1061struct intel_fbc {
25ad93fd
PZ
1062 /* This is always the inner lock when overlapping with struct_mutex and
1063 * it's the outer lock when overlapping with stolen_lock. */
1064 struct mutex lock;
5e59f717 1065 unsigned threshold;
dbef0f15
PZ
1066 unsigned int possible_framebuffer_bits;
1067 unsigned int busy_bits;
010cf73d 1068 unsigned int visible_pipes_mask;
e35fef21 1069 struct intel_crtc *crtc;
5c3fe8b0 1070
c4213885 1071 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1072 struct drm_mm_node *compressed_llb;
1073
da46f936
RV
1074 bool false_color;
1075
d029bcad 1076 bool enabled;
0e631adc 1077 bool active;
9adccc60 1078
61a585d6
PZ
1079 bool underrun_detected;
1080 struct work_struct underrun_work;
1081
525a4f93
PZ
1082 /*
1083 * Due to the atomic rules we can't access some structures without the
1084 * appropriate locking, so we cache information here in order to avoid
1085 * these problems.
1086 */
aaf78d27 1087 struct intel_fbc_state_cache {
be1e3415
CW
1088 struct i915_vma *vma;
1089
aaf78d27
PZ
1090 struct {
1091 unsigned int mode_flags;
1092 uint32_t hsw_bdw_pixel_rate;
1093 } crtc;
1094
1095 struct {
1096 unsigned int rotation;
1097 int src_w;
1098 int src_h;
1099 bool visible;
1100 } plane;
1101
1102 struct {
801c8fe8 1103 const struct drm_format_info *format;
aaf78d27 1104 unsigned int stride;
aaf78d27
PZ
1105 } fb;
1106 } state_cache;
1107
525a4f93
PZ
1108 /*
1109 * This structure contains everything that's relevant to program the
1110 * hardware registers. When we want to figure out if we need to disable
1111 * and re-enable FBC for a new configuration we just check if there's
1112 * something different in the struct. The genx_fbc_activate functions
1113 * are supposed to read from it in order to program the registers.
1114 */
b183b3f1 1115 struct intel_fbc_reg_params {
be1e3415
CW
1116 struct i915_vma *vma;
1117
b183b3f1
PZ
1118 struct {
1119 enum pipe pipe;
1120 enum plane plane;
1121 unsigned int fence_y_offset;
1122 } crtc;
1123
1124 struct {
801c8fe8 1125 const struct drm_format_info *format;
b183b3f1 1126 unsigned int stride;
b183b3f1
PZ
1127 } fb;
1128
1129 int cfb_size;
5654a162 1130 unsigned int gen9_wa_cfb_stride;
b183b3f1
PZ
1131 } params;
1132
5c3fe8b0 1133 struct intel_fbc_work {
128d7356 1134 bool scheduled;
ca18d51d 1135 u32 scheduled_vblank;
128d7356 1136 struct work_struct work;
128d7356 1137 } work;
5c3fe8b0 1138
bf6189c6 1139 const char *no_fbc_reason;
b5e50c3f
JB
1140};
1141
fe88d122 1142/*
96178eeb
VK
1143 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1144 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1145 * parsing for same resolution.
1146 */
1147enum drrs_refresh_rate_type {
1148 DRRS_HIGH_RR,
1149 DRRS_LOW_RR,
1150 DRRS_MAX_RR, /* RR count */
1151};
1152
1153enum drrs_support_type {
1154 DRRS_NOT_SUPPORTED = 0,
1155 STATIC_DRRS_SUPPORT = 1,
1156 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1157};
1158
2807cf69 1159struct intel_dp;
96178eeb
VK
1160struct i915_drrs {
1161 struct mutex mutex;
1162 struct delayed_work work;
1163 struct intel_dp *dp;
1164 unsigned busy_frontbuffer_bits;
1165 enum drrs_refresh_rate_type refresh_rate_type;
1166 enum drrs_support_type type;
1167};
1168
a031d709 1169struct i915_psr {
f0355c4a 1170 struct mutex lock;
a031d709
RV
1171 bool sink_support;
1172 bool source_ok;
2807cf69 1173 struct intel_dp *enabled;
7c8f8a70
RV
1174 bool active;
1175 struct delayed_work work;
9ca15301 1176 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1177 bool psr2_support;
1178 bool aux_frame_sync;
60e5ffe3 1179 bool link_standby;
97da2ef4
NV
1180 bool y_cord_support;
1181 bool colorimetry_support;
340c93c0 1182 bool alpm;
424644c2 1183
d0d5e0d7
RV
1184 void (*enable_source)(struct intel_dp *,
1185 const struct intel_crtc_state *);
424644c2
RV
1186 void (*disable_source)(struct intel_dp *,
1187 const struct intel_crtc_state *);
49ad316f 1188 void (*enable_sink)(struct intel_dp *);
e3702ac9 1189 void (*activate)(struct intel_dp *);
2a5db87f 1190 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
3f51e471 1191};
5c3fe8b0 1192
3bad0781 1193enum intel_pch {
f0350830 1194 PCH_NONE = 0, /* No PCH present */
3bad0781 1195 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1196 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1197 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1198 PCH_SPT, /* Sunrisepoint PCH */
23247d71
RV
1199 PCH_KBP, /* Kaby Lake PCH */
1200 PCH_CNP, /* Cannon Lake PCH */
40c7ead9 1201 PCH_NOP,
3bad0781
ZW
1202};
1203
988d6ee8
PZ
1204enum intel_sbi_destination {
1205 SBI_ICLK,
1206 SBI_MPHY,
1207};
1208
435793df 1209#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1210#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1211#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1212#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
c99a259b 1213#define QUIRK_INCREASE_T12_DELAY (1<<6)
b690e96c 1214
8be48d92 1215struct intel_fbdev;
1630fe75 1216struct intel_fbc_work;
38651674 1217
c2b9152f
DV
1218struct intel_gmbus {
1219 struct i2c_adapter adapter;
3e4d44e0 1220#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1221 u32 force_bit;
c2b9152f 1222 u32 reg0;
f0f59a00 1223 i915_reg_t gpio_reg;
c167a6fc 1224 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1225 struct drm_i915_private *dev_priv;
1226};
1227
f4c956ad 1228struct i915_suspend_saved_registers {
e948e994 1229 u32 saveDSPARB;
ba8bbcf6 1230 u32 saveFBC_CONTROL;
1f84e550 1231 u32 saveCACHE_MODE_0;
1f84e550 1232 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1233 u32 saveSWF0[16];
1234 u32 saveSWF1[16];
85fa792b 1235 u32 saveSWF3[3];
4b9de737 1236 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1237 u32 savePCH_PORT_HOTPLUG;
9f49c376 1238 u16 saveGCDGMBUS;
f4c956ad 1239};
c85aa885 1240
ddeea5b0
ID
1241struct vlv_s0ix_state {
1242 /* GAM */
1243 u32 wr_watermark;
1244 u32 gfx_prio_ctrl;
1245 u32 arb_mode;
1246 u32 gfx_pend_tlb0;
1247 u32 gfx_pend_tlb1;
1248 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1249 u32 media_max_req_count;
1250 u32 gfx_max_req_count;
1251 u32 render_hwsp;
1252 u32 ecochk;
1253 u32 bsd_hwsp;
1254 u32 blt_hwsp;
1255 u32 tlb_rd_addr;
1256
1257 /* MBC */
1258 u32 g3dctl;
1259 u32 gsckgctl;
1260 u32 mbctl;
1261
1262 /* GCP */
1263 u32 ucgctl1;
1264 u32 ucgctl3;
1265 u32 rcgctl1;
1266 u32 rcgctl2;
1267 u32 rstctl;
1268 u32 misccpctl;
1269
1270 /* GPM */
1271 u32 gfxpause;
1272 u32 rpdeuhwtc;
1273 u32 rpdeuc;
1274 u32 ecobus;
1275 u32 pwrdwnupctl;
1276 u32 rp_down_timeout;
1277 u32 rp_deucsw;
1278 u32 rcubmabdtmr;
1279 u32 rcedata;
1280 u32 spare2gh;
1281
1282 /* Display 1 CZ domain */
1283 u32 gt_imr;
1284 u32 gt_ier;
1285 u32 pm_imr;
1286 u32 pm_ier;
1287 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1288
1289 /* GT SA CZ domain */
1290 u32 tilectl;
1291 u32 gt_fifoctl;
1292 u32 gtlc_wake_ctrl;
1293 u32 gtlc_survive;
1294 u32 pmwgicz;
1295
1296 /* Display 2 CZ domain */
1297 u32 gu_ctl0;
1298 u32 gu_ctl1;
9c25210f 1299 u32 pcbr;
ddeea5b0
ID
1300 u32 clock_gate_dis2;
1301};
1302
bf225f20 1303struct intel_rps_ei {
679cb6c1 1304 ktime_t ktime;
bf225f20
CW
1305 u32 render_c0;
1306 u32 media_c0;
31685c25
D
1307};
1308
c85aa885 1309struct intel_gen6_power_mgmt {
d4d70aa5
ID
1310 /*
1311 * work, interrupts_enabled and pm_iir are protected by
1312 * dev_priv->irq_lock
1313 */
c85aa885 1314 struct work_struct work;
d4d70aa5 1315 bool interrupts_enabled;
c85aa885 1316 u32 pm_iir;
59cdb63d 1317
b20e3cfe 1318 /* PM interrupt bits that should never be masked */
5dd04556 1319 u32 pm_intrmsk_mbz;
1800ad25 1320
b39fb297
BW
1321 /* Frequencies are stored in potentially platform dependent multiples.
1322 * In other words, *_freq needs to be multiplied by X to be interesting.
1323 * Soft limits are those which are used for the dynamic reclocking done
1324 * by the driver (raise frequencies under heavy loads, and lower for
1325 * lighter loads). Hard limits are those imposed by the hardware.
1326 *
1327 * A distinction is made for overclocking, which is never enabled by
1328 * default, and is considered to be above the hard limit if it's
1329 * possible at all.
1330 */
1331 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1332 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1333 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1334 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1335 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1336 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1337 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1338 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1339 u8 rp1_freq; /* "less than" RP0 power/freqency */
1340 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1341 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1342
8fb55197
CW
1343 u8 up_threshold; /* Current %busy required to uplock */
1344 u8 down_threshold; /* Current %busy required to downclock */
1345
dd75fdc8
CW
1346 int last_adj;
1347 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1348
c0951f0c 1349 bool enabled;
54b4f68f 1350 struct delayed_work autoenable_work;
7b92c1bd
CW
1351 atomic_t num_waiters;
1352 atomic_t boosts;
4fc688ce 1353
bf225f20 1354 /* manual wa residency calculations */
e0e8c7cb 1355 struct intel_rps_ei ei;
bf225f20 1356
4fc688ce
JB
1357 /*
1358 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1359 * Must be taken after struct_mutex if nested. Note that
1360 * this lock may be held for long periods of time when
1361 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1362 */
1363 struct mutex hw_lock;
c85aa885
DV
1364};
1365
1a240d4d
DV
1366/* defined intel_pm.c */
1367extern spinlock_t mchdev_lock;
1368
c85aa885
DV
1369struct intel_ilk_power_mgmt {
1370 u8 cur_delay;
1371 u8 min_delay;
1372 u8 max_delay;
1373 u8 fmax;
1374 u8 fstart;
1375
1376 u64 last_count1;
1377 unsigned long last_time1;
1378 unsigned long chipset_power;
1379 u64 last_count2;
5ed0bdf2 1380 u64 last_time2;
c85aa885
DV
1381 unsigned long gfx_power;
1382 u8 corr;
1383
1384 int c_m;
1385 int r_t;
1386};
1387
c6cb582e
ID
1388struct drm_i915_private;
1389struct i915_power_well;
1390
1391struct i915_power_well_ops {
1392 /*
1393 * Synchronize the well's hw state to match the current sw state, for
1394 * example enable/disable it based on the current refcount. Called
1395 * during driver init and resume time, possibly after first calling
1396 * the enable/disable handlers.
1397 */
1398 void (*sync_hw)(struct drm_i915_private *dev_priv,
1399 struct i915_power_well *power_well);
1400 /*
1401 * Enable the well and resources that depend on it (for example
1402 * interrupts located on the well). Called after the 0->1 refcount
1403 * transition.
1404 */
1405 void (*enable)(struct drm_i915_private *dev_priv,
1406 struct i915_power_well *power_well);
1407 /*
1408 * Disable the well and resources that depend on it. Called after
1409 * the 1->0 refcount transition.
1410 */
1411 void (*disable)(struct drm_i915_private *dev_priv,
1412 struct i915_power_well *power_well);
1413 /* Returns the hw enabled state. */
1414 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1415 struct i915_power_well *power_well);
1416};
1417
a38911a3
WX
1418/* Power well structure for haswell */
1419struct i915_power_well {
c1ca727f 1420 const char *name;
6f3ef5dd 1421 bool always_on;
a38911a3
WX
1422 /* power well enable/disable usage count */
1423 int count;
bfafe93a
ID
1424 /* cached hw enabled state */
1425 bool hw_enabled;
d8fc70b7 1426 u64 domains;
01c3faa7 1427 /* unique identifier for this power well */
438b8dc4 1428 enum i915_power_well_id id;
362624c9
ACO
1429 /*
1430 * Arbitraty data associated with this power well. Platform and power
1431 * well specific.
1432 */
b5565a2e
ID
1433 union {
1434 struct {
1435 enum dpio_phy phy;
1436 } bxt;
001bd2cb
ID
1437 struct {
1438 /* Mask of pipes whose IRQ logic is backed by the pw */
1439 u8 irq_pipe_mask;
1440 /* The pw is backing the VGA functionality */
1441 bool has_vga:1;
b2891eb2 1442 bool has_fuses:1;
001bd2cb 1443 } hsw;
b5565a2e 1444 };
c6cb582e 1445 const struct i915_power_well_ops *ops;
a38911a3
WX
1446};
1447
83c00f55 1448struct i915_power_domains {
baa70707
ID
1449 /*
1450 * Power wells needed for initialization at driver init and suspend
1451 * time are on. They are kept on until after the first modeset.
1452 */
1453 bool init_power_on;
0d116a29 1454 bool initializing;
c1ca727f 1455 int power_well_count;
baa70707 1456
83c00f55 1457 struct mutex lock;
1da51581 1458 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1459 struct i915_power_well *power_wells;
83c00f55
ID
1460};
1461
35a85ac6 1462#define MAX_L3_SLICES 2
a4da4fa4 1463struct intel_l3_parity {
35a85ac6 1464 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1465 struct work_struct error_work;
35a85ac6 1466 int which_slice;
a4da4fa4
DV
1467};
1468
4b5aed62 1469struct i915_gem_mm {
4b5aed62
DV
1470 /** Memory allocator for GTT stolen memory */
1471 struct drm_mm stolen;
92e97d2f
PZ
1472 /** Protects the usage of the GTT stolen memory allocator. This is
1473 * always the inner lock when overlapping with struct_mutex. */
1474 struct mutex stolen_lock;
1475
4b5aed62
DV
1476 /** List of all objects in gtt_space. Used to restore gtt
1477 * mappings on resume */
1478 struct list_head bound_list;
1479 /**
1480 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1481 * are idle and not used by the GPU). These objects may or may
1482 * not actually have any pages attached.
4b5aed62
DV
1483 */
1484 struct list_head unbound_list;
1485
275f039d
CW
1486 /** List of all objects in gtt_space, currently mmaped by userspace.
1487 * All objects within this list must also be on bound_list.
1488 */
1489 struct list_head userfault_list;
1490
fbbd37b3
CW
1491 /**
1492 * List of objects which are pending destruction.
1493 */
1494 struct llist_head free_list;
1495 struct work_struct free_work;
1496
66df1014
CW
1497 /**
1498 * Small stash of WC pages
1499 */
1500 struct pagevec wc_stash;
1501
4b5aed62 1502 /** Usable portion of the GTT for GEM */
c8847387 1503 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1504
4b5aed62
DV
1505 /** PPGTT used for aliasing the PPGTT with the GTT */
1506 struct i915_hw_ppgtt *aliasing_ppgtt;
1507
2cfcd32a 1508 struct notifier_block oom_notifier;
e87666b5 1509 struct notifier_block vmap_notifier;
ceabbba5 1510 struct shrinker shrinker;
4b5aed62 1511
4b5aed62
DV
1512 /** LRU list of objects with fence regs on them. */
1513 struct list_head fence_list;
1514
8a2421bd
CW
1515 /**
1516 * Workqueue to fault in userptr pages, flushed by the execbuf
1517 * when required but otherwise left to userspace to try again
1518 * on EAGAIN.
1519 */
1520 struct workqueue_struct *userptr_wq;
1521
94312828
CW
1522 u64 unordered_timeline;
1523
bdf1e7e3 1524 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1525 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1526
4b5aed62
DV
1527 /** Bit 6 swizzling required for X tiling */
1528 uint32_t bit_6_swizzle_x;
1529 /** Bit 6 swizzling required for Y tiling */
1530 uint32_t bit_6_swizzle_y;
1531
4b5aed62 1532 /* accounting, useful for userland debugging */
c20e8355 1533 spinlock_t object_stat_lock;
3ef7f228 1534 u64 object_memory;
4b5aed62
DV
1535 u32 object_count;
1536};
1537
edc3d884 1538struct drm_i915_error_state_buf {
0a4cd7c8 1539 struct drm_i915_private *i915;
edc3d884
MK
1540 unsigned bytes;
1541 unsigned size;
1542 int err;
1543 u8 *buf;
1544 loff_t start;
1545 loff_t pos;
1546};
1547
b52992c0
CW
1548#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1549#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1550
3fe3b030
MK
1551#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1552#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1553
99584db3
DV
1554struct i915_gpu_error {
1555 /* For hangcheck timer */
1556#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1557#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1558
737b1506 1559 struct delayed_work hangcheck_work;
99584db3
DV
1560
1561 /* For reset and error_state handling. */
1562 spinlock_t lock;
1563 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1564 struct i915_gpu_state *first_error;
094f9a54 1565
9db529aa
DV
1566 atomic_t pending_fb_pin;
1567
094f9a54
CW
1568 unsigned long missed_irq_rings;
1569
1f83fee0 1570 /**
2ac0f450 1571 * State variable controlling the reset flow and count
1f83fee0 1572 *
2ac0f450 1573 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1574 *
56306c6e 1575 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1576 * meaning that any waiters holding onto the struct_mutex should
1577 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1578 *
1579 * If reset is not completed succesfully, the I915_WEDGE bit is
1580 * set meaning that hardware is terminally sour and there is no
1581 * recovery. All waiters on the reset_queue will be woken when
1582 * that happens.
1583 *
1584 * This counter is used by the wait_seqno code to notice that reset
1585 * event happened and it needs to restart the entire ioctl (since most
1586 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1587 *
1588 * This is important for lock-free wait paths, where no contended lock
1589 * naturally enforces the correct ordering between the bail-out of the
1590 * waiter and the gpu reset work code.
1f83fee0 1591 */
8af29b0c 1592 unsigned long reset_count;
1f83fee0 1593
8c185eca
CW
1594 /**
1595 * flags: Control various stages of the GPU reset
1596 *
1597 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1598 * other users acquiring the struct_mutex. To do this we set the
1599 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1600 * and then check for that bit before acquiring the struct_mutex (in
1601 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1602 * secondary role in preventing two concurrent global reset attempts.
1603 *
1604 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1605 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1606 * but it may be held by some long running waiter (that we cannot
1607 * interrupt without causing trouble). Once we are ready to do the GPU
1608 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1609 * they already hold the struct_mutex and want to participate they can
1610 * inspect the bit and do the reset directly, otherwise the worker
1611 * waits for the struct_mutex.
1612 *
142bc7d9
MT
1613 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1614 * acquire the struct_mutex to reset an engine, we need an explicit
1615 * flag to prevent two concurrent reset attempts in the same engine.
1616 * As the number of engines continues to grow, allocate the flags from
1617 * the most significant bits.
1618 *
8c185eca
CW
1619 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1620 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1621 * i915_gem_request_alloc(), this bit is checked and the sequence
1622 * aborted (with -EIO reported to userspace) if set.
1623 */
8af29b0c 1624 unsigned long flags;
8c185eca
CW
1625#define I915_RESET_BACKOFF 0
1626#define I915_RESET_HANDOFF 1
9db529aa 1627#define I915_RESET_MODESET 2
8af29b0c 1628#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1629#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1630
702c8f8e
MT
1631 /** Number of times an engine has been reset */
1632 u32 reset_engine_count[I915_NUM_ENGINES];
1633
1f15b76f
CW
1634 /**
1635 * Waitqueue to signal when a hang is detected. Used to for waiters
1636 * to release the struct_mutex for the reset to procede.
1637 */
1638 wait_queue_head_t wait_queue;
1639
1f83fee0
DV
1640 /**
1641 * Waitqueue to signal when the reset has completed. Used by clients
1642 * that wait for dev_priv->mm.wedged to settle.
1643 */
1644 wait_queue_head_t reset_queue;
33196ded 1645
094f9a54 1646 /* For missed irq/seqno simulation. */
688e6c72 1647 unsigned long test_irq_rings;
99584db3
DV
1648};
1649
b8efb17b
ZR
1650enum modeset_restore {
1651 MODESET_ON_LID_OPEN,
1652 MODESET_DONE,
1653 MODESET_SUSPENDED,
1654};
1655
500ea70d
RV
1656#define DP_AUX_A 0x40
1657#define DP_AUX_B 0x10
1658#define DP_AUX_C 0x20
1659#define DP_AUX_D 0x30
1660
11c1b657
XZ
1661#define DDC_PIN_B 0x05
1662#define DDC_PIN_C 0x04
1663#define DDC_PIN_D 0x06
1664
6acab15a 1665struct ddi_vbt_port_info {
ce4dd49e
DL
1666 /*
1667 * This is an index in the HDMI/DVI DDI buffer translation table.
1668 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1669 * populate this field.
1670 */
1671#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1672 uint8_t hdmi_level_shift;
311a2094
PZ
1673
1674 uint8_t supports_dvi:1;
1675 uint8_t supports_hdmi:1;
1676 uint8_t supports_dp:1;
a98d9c1d 1677 uint8_t supports_edp:1;
500ea70d
RV
1678
1679 uint8_t alternate_aux_channel;
11c1b657 1680 uint8_t alternate_ddc_pin;
75067dde
AK
1681
1682 uint8_t dp_boost_level;
1683 uint8_t hdmi_boost_level;
6acab15a
PZ
1684};
1685
bfd7ebda
RV
1686enum psr_lines_to_wait {
1687 PSR_0_LINES_TO_WAIT = 0,
1688 PSR_1_LINE_TO_WAIT,
1689 PSR_4_LINES_TO_WAIT,
1690 PSR_8_LINES_TO_WAIT
83a7280e
PB
1691};
1692
41aa3448
RV
1693struct intel_vbt_data {
1694 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1695 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1696
1697 /* Feature bits */
1698 unsigned int int_tv_support:1;
1699 unsigned int lvds_dither:1;
1700 unsigned int lvds_vbt:1;
1701 unsigned int int_crt_support:1;
1702 unsigned int lvds_use_ssc:1;
1703 unsigned int display_clock_mode:1;
1704 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1705 unsigned int panel_type:4;
41aa3448
RV
1706 int lvds_ssc_freq;
1707 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1708
83a7280e
PB
1709 enum drrs_support_type drrs_type;
1710
6aa23e65
JN
1711 struct {
1712 int rate;
1713 int lanes;
1714 int preemphasis;
1715 int vswing;
06411f08 1716 bool low_vswing;
6aa23e65
JN
1717 bool initialized;
1718 bool support;
1719 int bpp;
1720 struct edp_power_seq pps;
1721 } edp;
41aa3448 1722
bfd7ebda
RV
1723 struct {
1724 bool full_link;
1725 bool require_aux_wakeup;
1726 int idle_frames;
1727 enum psr_lines_to_wait lines_to_wait;
1728 int tp1_wakeup_time;
1729 int tp2_tp3_wakeup_time;
1730 } psr;
1731
f00076d2
JN
1732 struct {
1733 u16 pwm_freq_hz;
39fbc9c8 1734 bool present;
f00076d2 1735 bool active_low_pwm;
1de6068e 1736 u8 min_brightness; /* min_brightness/255 of max */
add03379 1737 u8 controller; /* brightness controller number */
9a41e17d 1738 enum intel_backlight_type type;
f00076d2
JN
1739 } backlight;
1740
d17c5443
SK
1741 /* MIPI DSI */
1742 struct {
1743 u16 panel_id;
d3b542fc
SK
1744 struct mipi_config *config;
1745 struct mipi_pps_data *pps;
1746 u8 seq_version;
1747 u32 size;
1748 u8 *data;
8d3ed2f3 1749 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1750 } dsi;
1751
41aa3448
RV
1752 int crt_ddc_pin;
1753
1754 int child_dev_num;
cc998589 1755 struct child_device_config *child_dev;
6acab15a
PZ
1756
1757 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1758 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1759};
1760
77c122bc
VS
1761enum intel_ddb_partitioning {
1762 INTEL_DDB_PART_1_2,
1763 INTEL_DDB_PART_5_6, /* IVB+ */
1764};
1765
1fd527cc
VS
1766struct intel_wm_level {
1767 bool enable;
1768 uint32_t pri_val;
1769 uint32_t spr_val;
1770 uint32_t cur_val;
1771 uint32_t fbc_val;
1772};
1773
820c1980 1774struct ilk_wm_values {
609cedef
VS
1775 uint32_t wm_pipe[3];
1776 uint32_t wm_lp[3];
1777 uint32_t wm_lp_spr[3];
1778 uint32_t wm_linetime[3];
1779 bool enable_fbc_wm;
1780 enum intel_ddb_partitioning partitioning;
1781};
1782
114d7dc0 1783struct g4x_pipe_wm {
1b31389c 1784 uint16_t plane[I915_MAX_PLANES];
04548cba 1785 uint16_t fbc;
262cd2e1 1786};
ae80152d 1787
114d7dc0 1788struct g4x_sr_wm {
262cd2e1 1789 uint16_t plane;
1b31389c 1790 uint16_t cursor;
04548cba 1791 uint16_t fbc;
1b31389c
VS
1792};
1793
1794struct vlv_wm_ddl_values {
1795 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1796};
ae80152d 1797
262cd2e1 1798struct vlv_wm_values {
114d7dc0
VS
1799 struct g4x_pipe_wm pipe[3];
1800 struct g4x_sr_wm sr;
1b31389c 1801 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1802 uint8_t level;
1803 bool cxsr;
0018fda1
VS
1804};
1805
04548cba
VS
1806struct g4x_wm_values {
1807 struct g4x_pipe_wm pipe[2];
1808 struct g4x_sr_wm sr;
1809 struct g4x_sr_wm hpll;
1810 bool cxsr;
1811 bool hpll_en;
1812 bool fbc_en;
1813};
1814
c193924e 1815struct skl_ddb_entry {
16160e3d 1816 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1817};
1818
1819static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1820{
16160e3d 1821 return entry->end - entry->start;
c193924e
DL
1822}
1823
08db6652
DL
1824static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1825 const struct skl_ddb_entry *e2)
1826{
1827 if (e1->start == e2->start && e1->end == e2->end)
1828 return true;
1829
1830 return false;
1831}
1832
c193924e 1833struct skl_ddb_allocation {
2cd601c6 1834 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1835 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1836};
1837
2ac96d2a 1838struct skl_wm_values {
2b4b9f35 1839 unsigned dirty_pipes;
c193924e 1840 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1841};
1842
1843struct skl_wm_level {
a62163e9
L
1844 bool plane_en;
1845 uint16_t plane_res_b;
1846 uint8_t plane_res_l;
2ac96d2a
PB
1847};
1848
7e452fdb
KM
1849/* Stores plane specific WM parameters */
1850struct skl_wm_params {
1851 bool x_tiled, y_tiled;
1852 bool rc_surface;
1853 uint32_t width;
1854 uint8_t cpp;
1855 uint32_t plane_pixel_rate;
1856 uint32_t y_min_scanlines;
1857 uint32_t plane_bytes_per_line;
1858 uint_fixed_16_16_t plane_blocks_per_line;
1859 uint_fixed_16_16_t y_tile_minimum;
1860 uint32_t linetime_us;
1861};
1862
c67a470b 1863/*
765dab67
PZ
1864 * This struct helps tracking the state needed for runtime PM, which puts the
1865 * device in PCI D3 state. Notice that when this happens, nothing on the
1866 * graphics device works, even register access, so we don't get interrupts nor
1867 * anything else.
c67a470b 1868 *
765dab67
PZ
1869 * Every piece of our code that needs to actually touch the hardware needs to
1870 * either call intel_runtime_pm_get or call intel_display_power_get with the
1871 * appropriate power domain.
a8a8bd54 1872 *
765dab67
PZ
1873 * Our driver uses the autosuspend delay feature, which means we'll only really
1874 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1875 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1876 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1877 *
1878 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1879 * goes back to false exactly before we reenable the IRQs. We use this variable
1880 * to check if someone is trying to enable/disable IRQs while they're supposed
1881 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1882 * case it happens.
c67a470b 1883 *
765dab67 1884 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1885 */
5d584b2e 1886struct i915_runtime_pm {
1f814dac 1887 atomic_t wakeref_count;
5d584b2e 1888 bool suspended;
2aeb7d3a 1889 bool irqs_enabled;
c67a470b
PZ
1890};
1891
926321d5
DV
1892enum intel_pipe_crc_source {
1893 INTEL_PIPE_CRC_SOURCE_NONE,
1894 INTEL_PIPE_CRC_SOURCE_PLANE1,
1895 INTEL_PIPE_CRC_SOURCE_PLANE2,
1896 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1897 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1898 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1899 INTEL_PIPE_CRC_SOURCE_TV,
1900 INTEL_PIPE_CRC_SOURCE_DP_B,
1901 INTEL_PIPE_CRC_SOURCE_DP_C,
1902 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1903 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1904 INTEL_PIPE_CRC_SOURCE_MAX,
1905};
1906
8bf1e9f1 1907struct intel_pipe_crc_entry {
ac2300d4 1908 uint32_t frame;
8bf1e9f1
SH
1909 uint32_t crc[5];
1910};
1911
b2c88f5b 1912#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1913struct intel_pipe_crc {
d538bbdf
DL
1914 spinlock_t lock;
1915 bool opened; /* exclusive access to the result file */
e5f75aca 1916 struct intel_pipe_crc_entry *entries;
926321d5 1917 enum intel_pipe_crc_source source;
d538bbdf 1918 int head, tail;
07144428 1919 wait_queue_head_t wq;
8c6b709d 1920 int skipped;
8bf1e9f1
SH
1921};
1922
f99d7069 1923struct i915_frontbuffer_tracking {
b5add959 1924 spinlock_t lock;
f99d7069
DV
1925
1926 /*
1927 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1928 * scheduled flips.
1929 */
1930 unsigned busy_bits;
1931 unsigned flip_bits;
1932};
1933
7225342a 1934struct i915_wa_reg {
f0f59a00 1935 i915_reg_t addr;
7225342a
MK
1936 u32 value;
1937 /* bitmask representing WA bits */
1938 u32 mask;
1939};
1940
33136b06
AS
1941/*
1942 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1943 * allowing it for RCS as we don't foresee any requirement of having
1944 * a whitelist for other engines. When it is really required for
1945 * other engines then the limit need to be increased.
1946 */
1947#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1948
1949struct i915_workarounds {
1950 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1951 u32 count;
666796da 1952 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1953};
1954
cf9d2890
YZ
1955struct i915_virtual_gpu {
1956 bool active;
8a4ab66f 1957 u32 caps;
cf9d2890
YZ
1958};
1959
aa363136
MR
1960/* used in computing the new watermarks state */
1961struct intel_wm_config {
1962 unsigned int num_pipes_active;
1963 bool sprites_enabled;
1964 bool sprites_scaled;
1965};
1966
d7965152
RB
1967struct i915_oa_format {
1968 u32 format;
1969 int size;
1970};
1971
8a3003dd
RB
1972struct i915_oa_reg {
1973 i915_reg_t addr;
1974 u32 value;
1975};
1976
701f8231
LL
1977struct i915_oa_config {
1978 char uuid[UUID_STRING_LEN + 1];
1979 int id;
1980
1981 const struct i915_oa_reg *mux_regs;
1982 u32 mux_regs_len;
1983 const struct i915_oa_reg *b_counter_regs;
1984 u32 b_counter_regs_len;
1985 const struct i915_oa_reg *flex_regs;
1986 u32 flex_regs_len;
1987
1988 struct attribute_group sysfs_metric;
1989 struct attribute *attrs[2];
1990 struct device_attribute sysfs_metric_id;
f89823c2
LL
1991
1992 atomic_t ref_count;
701f8231
LL
1993};
1994
eec688e1
RB
1995struct i915_perf_stream;
1996
16d98b31
RB
1997/**
1998 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1999 */
eec688e1 2000struct i915_perf_stream_ops {
16d98b31
RB
2001 /**
2002 * @enable: Enables the collection of HW samples, either in response to
2003 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
2004 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
2005 */
2006 void (*enable)(struct i915_perf_stream *stream);
2007
16d98b31
RB
2008 /**
2009 * @disable: Disables the collection of HW samples, either in response
2010 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
2011 * the stream.
eec688e1
RB
2012 */
2013 void (*disable)(struct i915_perf_stream *stream);
2014
16d98b31
RB
2015 /**
2016 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
2017 * once there is something ready to read() for the stream
2018 */
2019 void (*poll_wait)(struct i915_perf_stream *stream,
2020 struct file *file,
2021 poll_table *wait);
2022
16d98b31
RB
2023 /**
2024 * @wait_unlocked: For handling a blocking read, wait until there is
2025 * something to ready to read() for the stream. E.g. wait on the same
d7965152 2026 * wait queue that would be passed to poll_wait().
eec688e1
RB
2027 */
2028 int (*wait_unlocked)(struct i915_perf_stream *stream);
2029
16d98b31
RB
2030 /**
2031 * @read: Copy buffered metrics as records to userspace
2032 * **buf**: the userspace, destination buffer
2033 * **count**: the number of bytes to copy, requested by userspace
2034 * **offset**: zero at the start of the read, updated as the read
2035 * proceeds, it represents how many bytes have been copied so far and
2036 * the buffer offset for copying the next record.
eec688e1 2037 *
16d98b31
RB
2038 * Copy as many buffered i915 perf samples and records for this stream
2039 * to userspace as will fit in the given buffer.
eec688e1 2040 *
16d98b31
RB
2041 * Only write complete records; returning -%ENOSPC if there isn't room
2042 * for a complete record.
eec688e1 2043 *
16d98b31
RB
2044 * Return any error condition that results in a short read such as
2045 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2046 * returning to userspace.
eec688e1
RB
2047 */
2048 int (*read)(struct i915_perf_stream *stream,
2049 char __user *buf,
2050 size_t count,
2051 size_t *offset);
2052
16d98b31
RB
2053 /**
2054 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2055 *
2056 * The stream will always be disabled before this is called.
2057 */
2058 void (*destroy)(struct i915_perf_stream *stream);
2059};
2060
16d98b31
RB
2061/**
2062 * struct i915_perf_stream - state for a single open stream FD
2063 */
eec688e1 2064struct i915_perf_stream {
16d98b31
RB
2065 /**
2066 * @dev_priv: i915 drm device
2067 */
eec688e1
RB
2068 struct drm_i915_private *dev_priv;
2069
16d98b31
RB
2070 /**
2071 * @link: Links the stream into ``&drm_i915_private->streams``
2072 */
eec688e1
RB
2073 struct list_head link;
2074
16d98b31
RB
2075 /**
2076 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2077 * properties given when opening a stream, representing the contents
2078 * of a single sample as read() by userspace.
2079 */
eec688e1 2080 u32 sample_flags;
16d98b31
RB
2081
2082 /**
2083 * @sample_size: Considering the configured contents of a sample
2084 * combined with the required header size, this is the total size
2085 * of a single sample record.
2086 */
d7965152 2087 int sample_size;
eec688e1 2088
16d98b31
RB
2089 /**
2090 * @ctx: %NULL if measuring system-wide across all contexts or a
2091 * specific context that is being monitored.
2092 */
eec688e1 2093 struct i915_gem_context *ctx;
16d98b31
RB
2094
2095 /**
2096 * @enabled: Whether the stream is currently enabled, considering
2097 * whether the stream was opened in a disabled state and based
2098 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2099 */
eec688e1
RB
2100 bool enabled;
2101
16d98b31
RB
2102 /**
2103 * @ops: The callbacks providing the implementation of this specific
2104 * type of configured stream.
2105 */
d7965152 2106 const struct i915_perf_stream_ops *ops;
701f8231
LL
2107
2108 /**
2109 * @oa_config: The OA configuration used by the stream.
2110 */
2111 struct i915_oa_config *oa_config;
d7965152
RB
2112};
2113
16d98b31
RB
2114/**
2115 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2116 */
d7965152 2117struct i915_oa_ops {
f89823c2
LL
2118 /**
2119 * @is_valid_b_counter_reg: Validates register's address for
2120 * programming boolean counters for a particular platform.
2121 */
2122 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2123 u32 addr);
2124
2125 /**
2126 * @is_valid_mux_reg: Validates register's address for programming mux
2127 * for a particular platform.
2128 */
2129 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2130
2131 /**
2132 * @is_valid_flex_reg: Validates register's address for programming
2133 * flex EU filtering for a particular platform.
2134 */
2135 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2136
16d98b31
RB
2137 /**
2138 * @init_oa_buffer: Resets the head and tail pointers of the
2139 * circular buffer for periodic OA reports.
2140 *
2141 * Called when first opening a stream for OA metrics, but also may be
2142 * called in response to an OA buffer overflow or other error
2143 * condition.
2144 *
2145 * Note it may be necessary to clear the full OA buffer here as part of
2146 * maintaining the invariable that new reports must be written to
2147 * zeroed memory for us to be able to reliable detect if an expected
2148 * report has not yet landed in memory. (At least on Haswell the OA
2149 * buffer tail pointer is not synchronized with reports being visible
2150 * to the CPU)
2151 */
d7965152 2152 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31 2153
19f81df2
RB
2154 /**
2155 * @enable_metric_set: Selects and applies any MUX configuration to set
2156 * up the Boolean and Custom (B/C) counters that are part of the
2157 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2158 * disabling EU clock gating as required.
2159 */
701f8231
LL
2160 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2161 const struct i915_oa_config *oa_config);
16d98b31
RB
2162
2163 /**
2164 * @disable_metric_set: Remove system constraints associated with using
2165 * the OA unit.
2166 */
d7965152 2167 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2168
2169 /**
2170 * @oa_enable: Enable periodic sampling
2171 */
d7965152 2172 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2173
2174 /**
2175 * @oa_disable: Disable periodic sampling
2176 */
d7965152 2177 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2178
2179 /**
2180 * @read: Copy data from the circular OA buffer into a given userspace
2181 * buffer.
2182 */
d7965152
RB
2183 int (*read)(struct i915_perf_stream *stream,
2184 char __user *buf,
2185 size_t count,
2186 size_t *offset);
16d98b31
RB
2187
2188 /**
19f81df2 2189 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2190 *
19f81df2
RB
2191 * In particular this enables us to share all the fiddly code for
2192 * handling the OA unit tail pointer race that affects multiple
2193 * generations.
16d98b31 2194 */
19f81df2 2195 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2196};
2197
49cd97a3
VS
2198struct intel_cdclk_state {
2199 unsigned int cdclk, vco, ref;
2200};
2201
77fec556 2202struct drm_i915_private {
8f460e2c
CW
2203 struct drm_device drm;
2204
efab6d8d 2205 struct kmem_cache *objects;
e20d2ab7 2206 struct kmem_cache *vmas;
d1b48c1e 2207 struct kmem_cache *luts;
efab6d8d 2208 struct kmem_cache *requests;
52e54209 2209 struct kmem_cache *dependencies;
c5cf9a91 2210 struct kmem_cache *priorities;
f4c956ad 2211
5c969aa7 2212 const struct intel_device_info info;
f4c956ad 2213
f4c956ad
DV
2214 void __iomem *regs;
2215
907b28c5 2216 struct intel_uncore uncore;
f4c956ad 2217
cf9d2890
YZ
2218 struct i915_virtual_gpu vgpu;
2219
feddf6e8 2220 struct intel_gvt *gvt;
0ad35fed 2221
bd132858 2222 struct intel_huc huc;
33a732f4
AD
2223 struct intel_guc guc;
2224
eb805623
DV
2225 struct intel_csr csr;
2226
5ea6e5e3 2227 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2228
f4c956ad
DV
2229 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2230 * controller on different i2c buses. */
2231 struct mutex gmbus_mutex;
2232
2233 /**
2234 * Base address of the gmbus and gpio block.
2235 */
2236 uint32_t gpio_mmio_base;
2237
b6fdd0f2
SS
2238 /* MMIO base address for MIPI regs */
2239 uint32_t mipi_mmio_base;
2240
443a389f
VS
2241 uint32_t psr_mmio_base;
2242
44cb734c
ID
2243 uint32_t pps_mmio_base;
2244
28c70f16
DV
2245 wait_queue_head_t gmbus_wait_queue;
2246
f4c956ad 2247 struct pci_dev *bridge_dev;
0ca5fa3a 2248 struct i915_gem_context *kernel_context;
3b3f1650 2249 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2250 struct i915_vma *semaphore;
f4c956ad 2251
ba8286fa 2252 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2253 struct resource mch_res;
2254
f4c956ad
DV
2255 /* protects the irq masks */
2256 spinlock_t irq_lock;
2257
f8b79e58
ID
2258 bool display_irqs_enabled;
2259
9ee32fea
DV
2260 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2261 struct pm_qos_request pm_qos;
2262
a580516d
VS
2263 /* Sideband mailbox protection */
2264 struct mutex sb_lock;
f4c956ad
DV
2265
2266 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2267 union {
2268 u32 irq_mask;
2269 u32 de_irq_mask[I915_MAX_PIPES];
2270 };
f4c956ad 2271 u32 gt_irq_mask;
f4e9af4f
AG
2272 u32 pm_imr;
2273 u32 pm_ier;
a6706b45 2274 u32 pm_rps_events;
26705e20 2275 u32 pm_guc_events;
91d181dd 2276 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2277
5fcece80 2278 struct i915_hotplug hotplug;
ab34a7e8 2279 struct intel_fbc fbc;
439d7ac0 2280 struct i915_drrs drrs;
f4c956ad 2281 struct intel_opregion opregion;
41aa3448 2282 struct intel_vbt_data vbt;
f4c956ad 2283
d9ceb816
JB
2284 bool preserve_bios_swizzle;
2285
f4c956ad
DV
2286 /* overlay */
2287 struct intel_overlay *overlay;
f4c956ad 2288
58c68779 2289 /* backlight registers and fields in struct intel_panel */
07f11d49 2290 struct mutex backlight_lock;
31ad8ec6 2291
f4c956ad 2292 /* LVDS info */
f4c956ad
DV
2293 bool no_aux_handshake;
2294
e39b999a
VS
2295 /* protects panel power sequencer state */
2296 struct mutex pps_mutex;
2297
f4c956ad 2298 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2299 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2300
2301 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2302 unsigned int skl_preferred_vco_freq;
49cd97a3 2303 unsigned int max_cdclk_freq;
8d96561a 2304
adafdc6f 2305 unsigned int max_dotclk_freq;
e7dc33f3 2306 unsigned int rawclk_freq;
6bcda4f0 2307 unsigned int hpll_freq;
bfa7df01 2308 unsigned int czclk_freq;
f4c956ad 2309
63911d72 2310 struct {
bb0f4aab
VS
2311 /*
2312 * The current logical cdclk state.
2313 * See intel_atomic_state.cdclk.logical
2314 *
2315 * For reading holding any crtc lock is sufficient,
2316 * for writing must hold all of them.
2317 */
2318 struct intel_cdclk_state logical;
2319 /*
2320 * The current actual cdclk state.
2321 * See intel_atomic_state.cdclk.actual
2322 */
2323 struct intel_cdclk_state actual;
2324 /* The current hardware cdclk state */
49cd97a3
VS
2325 struct intel_cdclk_state hw;
2326 } cdclk;
63911d72 2327
645416f5
DV
2328 /**
2329 * wq - Driver workqueue for GEM.
2330 *
2331 * NOTE: Work items scheduled here are not allowed to grab any modeset
2332 * locks, for otherwise the flushing done in the pageflip code will
2333 * result in deadlocks.
2334 */
f4c956ad
DV
2335 struct workqueue_struct *wq;
2336
2337 /* Display functions */
2338 struct drm_i915_display_funcs display;
2339
2340 /* PCH chipset type */
2341 enum intel_pch pch_type;
17a303ec 2342 unsigned short pch_id;
f4c956ad
DV
2343
2344 unsigned long quirks;
2345
b8efb17b
ZR
2346 enum modeset_restore modeset_restore;
2347 struct mutex modeset_restore_lock;
e2c8b870 2348 struct drm_atomic_state *modeset_restore_state;
73974893 2349 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2350
a7bbbd63 2351 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2352 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2353
4b5aed62 2354 struct i915_gem_mm mm;
ad46cb53
CW
2355 DECLARE_HASHTABLE(mm_structs, 7);
2356 struct mutex mm_lock;
8781342d 2357
8781342d
DV
2358 /* Kernel Modesetting */
2359
e2af48c6
VS
2360 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2361 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207 2362
c4597872
DV
2363#ifdef CONFIG_DEBUG_FS
2364 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2365#endif
2366
565602d7 2367 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2368 int num_shared_dpll;
2369 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2370 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2371
fbf6d879
ML
2372 /*
2373 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2374 * Must be global rather than per dpll, because on some platforms
2375 * plls share registers.
2376 */
2377 struct mutex dpll_lock;
2378
565602d7 2379 unsigned int active_crtcs;
d305e061
VS
2380 /* minimum acceptable cdclk for each pipe */
2381 int min_cdclk[I915_MAX_PIPES];
565602d7 2382
e4607fcf 2383 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2384
7225342a 2385 struct i915_workarounds workarounds;
888b5995 2386
f99d7069
DV
2387 struct i915_frontbuffer_tracking fb_tracking;
2388
eb955eee
CW
2389 struct intel_atomic_helper {
2390 struct llist_head free_list;
2391 struct work_struct free_work;
2392 } atomic_helper;
2393
652c393a 2394 u16 orig_clock;
f97108d1 2395
c4804411 2396 bool mchbar_need_disable;
f97108d1 2397
a4da4fa4
DV
2398 struct intel_l3_parity l3_parity;
2399
59124506 2400 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2401 u32 edram_cap;
59124506 2402
c6a828d3 2403 /* gen6+ rps state */
c85aa885 2404 struct intel_gen6_power_mgmt rps;
c6a828d3 2405
20e4d407
DV
2406 /* ilk-only ips/rps state. Everything in here is protected by the global
2407 * mchdev_lock in intel_pm.c */
c85aa885 2408 struct intel_ilk_power_mgmt ips;
b5e50c3f 2409
83c00f55 2410 struct i915_power_domains power_domains;
a38911a3 2411
a031d709 2412 struct i915_psr psr;
3f51e471 2413
99584db3 2414 struct i915_gpu_error gpu_error;
ae681d96 2415
c9cddffc
JB
2416 struct drm_i915_gem_object *vlv_pctx;
2417
8be48d92
DA
2418 /* list of fbdev register on this device */
2419 struct intel_fbdev *fbdev;
82e3b8c1 2420 struct work_struct fbdev_suspend_work;
e953fd7b
CW
2421
2422 struct drm_property *broadcast_rgb_property;
3f43c48d 2423 struct drm_property *force_audio_property;
e3689190 2424
58fddc28 2425 /* hda/i915 audio component */
51e1d83c 2426 struct i915_audio_component *audio_component;
58fddc28 2427 bool audio_component_registered;
4a21ef7d
LY
2428 /**
2429 * av_mutex - mutex for audio/video sync
2430 *
2431 */
2432 struct mutex av_mutex;
58fddc28 2433
829a0af2
CW
2434 struct {
2435 struct list_head list;
5f09a9c8
CW
2436 struct llist_head free_list;
2437 struct work_struct free_work;
829a0af2
CW
2438
2439 /* The hw wants to have a stable context identifier for the
2440 * lifetime of the context (for OA, PASID, faults, etc).
2441 * This is limited in execlists to 21 bits.
2442 */
2443 struct ida hw_ida;
2444#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2445 } contexts;
f4c956ad 2446
3e68320e 2447 u32 fdi_rx_config;
68d18ad7 2448
c231775c 2449 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2450 u32 chv_phy_control;
c231775c
VS
2451 /*
2452 * Shadows for CHV DPLL_MD regs to keep the state
2453 * checker somewhat working in the presence hardware
2454 * crappiness (can't read out DPLL_MD for pipes B & C).
2455 */
2456 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2457 u32 bxt_phy_grc;
70722468 2458
842f1c8b 2459 u32 suspend_count;
bc87229f 2460 bool suspended_to_idle;
f4c956ad 2461 struct i915_suspend_saved_registers regfile;
ddeea5b0 2462 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2463
656d1b89 2464 enum {
16dcdc4e
PZ
2465 I915_SAGV_UNKNOWN = 0,
2466 I915_SAGV_DISABLED,
2467 I915_SAGV_ENABLED,
2468 I915_SAGV_NOT_CONTROLLED
2469 } sagv_status;
656d1b89 2470
53615a5e
VS
2471 struct {
2472 /*
2473 * Raw watermark latency values:
2474 * in 0.1us units for WM0,
2475 * in 0.5us units for WM1+.
2476 */
2477 /* primary */
2478 uint16_t pri_latency[5];
2479 /* sprite */
2480 uint16_t spr_latency[5];
2481 /* cursor */
2482 uint16_t cur_latency[5];
2af30a5c
PB
2483 /*
2484 * Raw watermark memory latency values
2485 * for SKL for all 8 levels
2486 * in 1us units.
2487 */
2488 uint16_t skl_latency[8];
609cedef
VS
2489
2490 /* current hardware state */
2d41c0b5
PB
2491 union {
2492 struct ilk_wm_values hw;
2493 struct skl_wm_values skl_hw;
0018fda1 2494 struct vlv_wm_values vlv;
04548cba 2495 struct g4x_wm_values g4x;
2d41c0b5 2496 };
58590c14
VS
2497
2498 uint8_t max_level;
ed4a6a7c
MR
2499
2500 /*
2501 * Should be held around atomic WM register writing; also
2502 * protects * intel_crtc->wm.active and
2503 * cstate->wm.need_postvbl_update.
2504 */
2505 struct mutex wm_mutex;
279e99d7
MR
2506
2507 /*
2508 * Set during HW readout of watermarks/DDB. Some platforms
2509 * need to know when we're still using BIOS-provided values
2510 * (which we don't fully trust).
2511 */
2512 bool distrust_bios_wm;
53615a5e
VS
2513 } wm;
2514
8a187455
PZ
2515 struct i915_runtime_pm pm;
2516
eec688e1
RB
2517 struct {
2518 bool initialized;
d7965152 2519
442b8c06 2520 struct kobject *metrics_kobj;
ccdf6341 2521 struct ctl_table_header *sysctl_header;
442b8c06 2522
f89823c2
LL
2523 /*
2524 * Lock associated with adding/modifying/removing OA configs
2525 * in dev_priv->perf.metrics_idr.
2526 */
2527 struct mutex metrics_lock;
2528
2529 /*
2530 * List of dynamic configurations, you need to hold
2531 * dev_priv->perf.metrics_lock to access it.
2532 */
2533 struct idr metrics_idr;
2534
2535 /*
2536 * Lock associated with anything below within this structure
2537 * except exclusive_stream.
2538 */
eec688e1
RB
2539 struct mutex lock;
2540 struct list_head streams;
8a3003dd
RB
2541
2542 struct {
f89823c2
LL
2543 /*
2544 * The stream currently using the OA unit. If accessed
2545 * outside a syscall associated to its file
2546 * descriptor, you need to hold
2547 * dev_priv->drm.struct_mutex.
2548 */
d7965152
RB
2549 struct i915_perf_stream *exclusive_stream;
2550
2551 u32 specific_ctx_id;
d7965152
RB
2552
2553 struct hrtimer poll_check_timer;
2554 wait_queue_head_t poll_wq;
2555 bool pollin;
2556
712122ea
RB
2557 /**
2558 * For rate limiting any notifications of spurious
2559 * invalid OA reports
2560 */
2561 struct ratelimit_state spurious_report_rs;
2562
d7965152
RB
2563 bool periodic;
2564 int period_exponent;
155e941f 2565 int timestamp_frequency;
d7965152 2566
701f8231 2567 struct i915_oa_config test_config;
d7965152
RB
2568
2569 struct {
2570 struct i915_vma *vma;
2571 u8 *vaddr;
19f81df2 2572 u32 last_ctx_id;
d7965152
RB
2573 int format;
2574 int format_size;
f279020a 2575
0dd860cf
RB
2576 /**
2577 * Locks reads and writes to all head/tail state
2578 *
2579 * Consider: the head and tail pointer state
2580 * needs to be read consistently from a hrtimer
2581 * callback (atomic context) and read() fop
2582 * (user context) with tail pointer updates
2583 * happening in atomic context and head updates
2584 * in user context and the (unlikely)
2585 * possibility of read() errors needing to
2586 * reset all head/tail state.
2587 *
2588 * Note: Contention or performance aren't
2589 * currently a significant concern here
2590 * considering the relatively low frequency of
2591 * hrtimer callbacks (5ms period) and that
2592 * reads typically only happen in response to a
2593 * hrtimer event and likely complete before the
2594 * next callback.
2595 *
2596 * Note: This lock is not held *while* reading
2597 * and copying data to userspace so the value
2598 * of head observed in htrimer callbacks won't
2599 * represent any partial consumption of data.
2600 */
2601 spinlock_t ptr_lock;
2602
2603 /**
2604 * One 'aging' tail pointer and one 'aged'
2605 * tail pointer ready to used for reading.
2606 *
2607 * Initial values of 0xffffffff are invalid
2608 * and imply that an update is required
2609 * (and should be ignored by an attempted
2610 * read)
2611 */
2612 struct {
2613 u32 offset;
2614 } tails[2];
2615
2616 /**
2617 * Index for the aged tail ready to read()
2618 * data up to.
2619 */
2620 unsigned int aged_tail_idx;
2621
2622 /**
2623 * A monotonic timestamp for when the current
2624 * aging tail pointer was read; used to
2625 * determine when it is old enough to trust.
2626 */
2627 u64 aging_timestamp;
2628
f279020a
RB
2629 /**
2630 * Although we can always read back the head
2631 * pointer register, we prefer to avoid
2632 * trusting the HW state, just to avoid any
2633 * risk that some hardware condition could
2634 * somehow bump the head pointer unpredictably
2635 * and cause us to forward the wrong OA buffer
2636 * data to userspace.
2637 */
2638 u32 head;
d7965152
RB
2639 } oa_buffer;
2640
2641 u32 gen7_latched_oastatus1;
19f81df2
RB
2642 u32 ctx_oactxctrl_offset;
2643 u32 ctx_flexeu0_offset;
2644
2645 /**
2646 * The RPT_ID/reason field for Gen8+ includes a bit
2647 * to determine if the CTX ID in the report is valid
2648 * but the specific bit differs between Gen 8 and 9
2649 */
2650 u32 gen8_valid_ctx_bit;
d7965152
RB
2651
2652 struct i915_oa_ops ops;
2653 const struct i915_oa_format *oa_formats;
8a3003dd 2654 } oa;
eec688e1
RB
2655 } perf;
2656
a83014d3
OM
2657 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2658 struct {
821ed7df 2659 void (*resume)(struct drm_i915_private *);
117897f4 2660 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2661
73cb9701
CW
2662 struct list_head timelines;
2663 struct i915_gem_timeline global_timeline;
28176ef4 2664 u32 active_requests;
73cb9701 2665
67d97da3
CW
2666 /**
2667 * Is the GPU currently considered idle, or busy executing
2668 * userspace requests? Whilst idle, we allow runtime power
2669 * management to power down the hardware and display clocks.
2670 * In order to reduce the effect on performance, there
2671 * is a slight delay before we do so.
2672 */
67d97da3
CW
2673 bool awake;
2674
2675 /**
2676 * We leave the user IRQ off as much as possible,
2677 * but this means that requests will finish and never
2678 * be retired once the system goes idle. Set a timer to
2679 * fire periodically while the ring is running. When it
2680 * fires, go retire requests.
2681 */
2682 struct delayed_work retire_work;
2683
2684 /**
2685 * When we detect an idle GPU, we want to turn on
2686 * powersaving features. So once we see that there
2687 * are no more requests outstanding and no more
2688 * arrive within a small period of time, we fire
2689 * off the idle_work.
2690 */
2691 struct delayed_work idle_work;
de867c20
CW
2692
2693 ktime_t last_init_time;
a83014d3
OM
2694 } gt;
2695
3be60de9
VS
2696 /* perform PHY state sanity checks? */
2697 bool chv_phy_assert[2];
2698
a3a8986c
MK
2699 bool ipc_enabled;
2700
f9318941
PD
2701 /* Used to save the pipe-to-encoder mapping for audio */
2702 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2703
eef57324
JA
2704 /* necessary resource sharing with HDMI LPE audio driver. */
2705 struct {
2706 struct platform_device *platdev;
2707 int irq;
2708 } lpe_audio;
2709
bdf1e7e3
DV
2710 /*
2711 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2712 * will be rejected. Instead look for a better place.
2713 */
77fec556 2714};
1da177e4 2715
2c1792a1
CW
2716static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2717{
091387c1 2718 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2719}
2720
c49d13ee 2721static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2722{
c49d13ee 2723 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2724}
2725
33a732f4
AD
2726static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2727{
2728 return container_of(guc, struct drm_i915_private, guc);
2729}
2730
50beba55
AH
2731static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2732{
2733 return container_of(huc, struct drm_i915_private, huc);
2734}
2735
b4ac5afc 2736/* Simple iterator over all initialised engines */
3b3f1650
AG
2737#define for_each_engine(engine__, dev_priv__, id__) \
2738 for ((id__) = 0; \
2739 (id__) < I915_NUM_ENGINES; \
2740 (id__)++) \
2741 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2742
2743/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2744#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2745 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2746 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2747
b1d7e4b4
WF
2748enum hdmi_force_audio {
2749 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2750 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2751 HDMI_AUDIO_AUTO, /* trust EDID */
2752 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2753};
2754
190d6cd5 2755#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2756
a071fa00
DV
2757/*
2758 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2759 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2760 * doesn't mean that the hw necessarily already scans it out, but that any
2761 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2762 *
2763 * We have one bit per pipe and per scanout plane type.
2764 */
d1b9d039
SAK
2765#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2766#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2767#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2768 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2769#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2770 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2771#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2772 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2773#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2774 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2775#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2776 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2777
85d1225e
DG
2778/*
2779 * Optimised SGL iterator for GEM objects
2780 */
2781static __always_inline struct sgt_iter {
2782 struct scatterlist *sgp;
2783 union {
2784 unsigned long pfn;
2785 dma_addr_t dma;
2786 };
2787 unsigned int curr;
2788 unsigned int max;
2789} __sgt_iter(struct scatterlist *sgl, bool dma) {
2790 struct sgt_iter s = { .sgp = sgl };
2791
2792 if (s.sgp) {
2793 s.max = s.curr = s.sgp->offset;
2794 s.max += s.sgp->length;
2795 if (dma)
2796 s.dma = sg_dma_address(s.sgp);
2797 else
2798 s.pfn = page_to_pfn(sg_page(s.sgp));
2799 }
2800
2801 return s;
2802}
2803
96d77634
CW
2804static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2805{
2806 ++sg;
2807 if (unlikely(sg_is_chain(sg)))
2808 sg = sg_chain_ptr(sg);
2809 return sg;
2810}
2811
63d15326
DG
2812/**
2813 * __sg_next - return the next scatterlist entry in a list
2814 * @sg: The current sg entry
2815 *
2816 * Description:
2817 * If the entry is the last, return NULL; otherwise, step to the next
2818 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2819 * otherwise just return the pointer to the current element.
2820 **/
2821static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2822{
2823#ifdef CONFIG_DEBUG_SG
2824 BUG_ON(sg->sg_magic != SG_MAGIC);
2825#endif
96d77634 2826 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2827}
2828
85d1225e
DG
2829/**
2830 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2831 * @__dmap: DMA address (output)
2832 * @__iter: 'struct sgt_iter' (iterator state, internal)
2833 * @__sgt: sg_table to iterate over (input)
2834 */
2835#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2836 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2837 ((__dmap) = (__iter).dma + (__iter).curr); \
e60b36f7
CW
2838 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2839 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
85d1225e
DG
2840
2841/**
2842 * for_each_sgt_page - iterate over the pages of the given sg_table
2843 * @__pp: page pointer (output)
2844 * @__iter: 'struct sgt_iter' (iterator state, internal)
2845 * @__sgt: sg_table to iterate over (input)
2846 */
2847#define for_each_sgt_page(__pp, __iter, __sgt) \
2848 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2849 ((__pp) = (__iter).pfn == 0 ? NULL : \
2850 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
e60b36f7
CW
2851 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2852 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
a071fa00 2853
5602452e
TU
2854static inline unsigned int i915_sg_segment_size(void)
2855{
2856 unsigned int size = swiotlb_max_segment();
2857
2858 if (size == 0)
2859 return SCATTERLIST_MAX_SEGMENT;
2860
2861 size = rounddown(size, PAGE_SIZE);
2862 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2863 if (size < PAGE_SIZE)
2864 size = PAGE_SIZE;
2865
2866 return size;
2867}
2868
5ca43ef0
TU
2869static inline const struct intel_device_info *
2870intel_info(const struct drm_i915_private *dev_priv)
2871{
2872 return &dev_priv->info;
2873}
2874
2875#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2876
55b8f2a7 2877#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2878#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2879
e87a005d 2880#define REVID_FOREVER 0xff
4805fe82 2881#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2882
2883#define GEN_FOREVER (0)
2884/*
2885 * Returns true if Gen is in inclusive range [Start, End].
2886 *
2887 * Use GEN_FOREVER for unbound start and or end.
2888 */
c1812bdb 2889#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2890 unsigned int __s = (s), __e = (e); \
2891 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2892 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2893 if ((__s) != GEN_FOREVER) \
2894 __s = (s) - 1; \
2895 if ((__e) == GEN_FOREVER) \
2896 __e = BITS_PER_LONG - 1; \
2897 else \
2898 __e = (e) - 1; \
c1812bdb 2899 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2900})
2901
e87a005d
JN
2902/*
2903 * Return true if revision is in range [since,until] inclusive.
2904 *
2905 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2906 */
2907#define IS_REVID(p, since, until) \
2908 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2909
06bcd848
JN
2910#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2911#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2912#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2913#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2914#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2915#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2916#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2917#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2918#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2919#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2920#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2921#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2922#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2923#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2924#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2925#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2926#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2927#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2928#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
18b53818
LL
2929#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2930 (dev_priv)->info.gt == 1)
2e0d26f8
JN
2931#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2932#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2933#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2934#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2935#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2936#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2937#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2938#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
71851fa8 2939#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
413f3c19 2940#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
646d5772 2941#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2942#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2943 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2944#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2945 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2946 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2947 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2948/* ULX machines are also considered ULT. */
50a0bc90
TU
2949#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2950 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2951#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
18b53818 2952 (dev_priv)->info.gt == 3)
50a0bc90
TU
2953#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2954 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2955#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
18b53818 2956 (dev_priv)->info.gt == 3)
9bbfd20a 2957/* ULX machines are also considered ULT. */
50a0bc90
TU
2958#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2959 INTEL_DEVID(dev_priv) == 0x0A1E)
2960#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2961 INTEL_DEVID(dev_priv) == 0x1913 || \
2962 INTEL_DEVID(dev_priv) == 0x1916 || \
2963 INTEL_DEVID(dev_priv) == 0x1921 || \
2964 INTEL_DEVID(dev_priv) == 0x1926)
2965#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2966 INTEL_DEVID(dev_priv) == 0x1915 || \
2967 INTEL_DEVID(dev_priv) == 0x191E)
2968#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2969 INTEL_DEVID(dev_priv) == 0x5913 || \
2970 INTEL_DEVID(dev_priv) == 0x5916 || \
2971 INTEL_DEVID(dev_priv) == 0x5921 || \
2972 INTEL_DEVID(dev_priv) == 0x5926)
2973#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2974 INTEL_DEVID(dev_priv) == 0x5915 || \
2975 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2 2976#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 2977 (dev_priv)->info.gt == 2)
50a0bc90 2978#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 2979 (dev_priv)->info.gt == 3)
50a0bc90 2980#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 2981 (dev_priv)->info.gt == 4)
3891589e 2982#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 2983 (dev_priv)->info.gt == 2)
3891589e 2984#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 2985 (dev_priv)->info.gt == 3)
da411a48
RV
2986#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2987 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
7a58bad0 2988
c007fb4a 2989#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2990
ef712bb4
JN
2991#define SKL_REVID_A0 0x0
2992#define SKL_REVID_B0 0x1
2993#define SKL_REVID_C0 0x2
2994#define SKL_REVID_D0 0x3
2995#define SKL_REVID_E0 0x4
2996#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2997#define SKL_REVID_G0 0x6
2998#define SKL_REVID_H0 0x7
ef712bb4 2999
e87a005d
JN
3000#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
3001
ef712bb4 3002#define BXT_REVID_A0 0x0
fffda3f4 3003#define BXT_REVID_A1 0x1
ef712bb4 3004#define BXT_REVID_B0 0x3
a3f79ca6 3005#define BXT_REVID_B_LAST 0x8
ef712bb4 3006#define BXT_REVID_C0 0x9
6c74c87f 3007
e2d214ae
TU
3008#define IS_BXT_REVID(dev_priv, since, until) \
3009 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 3010
c033a37c
MK
3011#define KBL_REVID_A0 0x0
3012#define KBL_REVID_B0 0x1
fe905819
MK
3013#define KBL_REVID_C0 0x2
3014#define KBL_REVID_D0 0x3
3015#define KBL_REVID_E0 0x4
c033a37c 3016
0853723b
TU
3017#define IS_KBL_REVID(dev_priv, since, until) \
3018 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 3019
f4f4b59b
ACO
3020#define GLK_REVID_A0 0x0
3021#define GLK_REVID_A1 0x1
3022
3023#define IS_GLK_REVID(dev_priv, since, until) \
3024 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
3025
3c2e0fd9
PZ
3026#define CNL_REVID_A0 0x0
3027#define CNL_REVID_B0 0x1
3028
3029#define IS_CNL_REVID(p, since, until) \
3030 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
3031
85436696
JB
3032/*
3033 * The genX designation typically refers to the render engine, so render
3034 * capability related checks should use IS_GEN, while display and other checks
3035 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
3036 * chips, etc.).
3037 */
5db94019
TU
3038#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
3039#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
3040#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
3041#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
3042#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
3043#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
3044#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
3045#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 3046#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 3047
8727dc09 3048#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
3049#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
3050#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 3051
a19d6ff2
TU
3052#define ENGINE_MASK(id) BIT(id)
3053#define RENDER_RING ENGINE_MASK(RCS)
3054#define BSD_RING ENGINE_MASK(VCS)
3055#define BLT_RING ENGINE_MASK(BCS)
3056#define VEBOX_RING ENGINE_MASK(VECS)
3057#define BSD2_RING ENGINE_MASK(VCS2)
3058#define ALL_ENGINES (~0)
3059
3060#define HAS_ENGINE(dev_priv, id) \
0031fb96 3061 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
3062
3063#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3064#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3065#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3066#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3067
0031fb96
TU
3068#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3069#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3070#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
3071#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3072 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 3073
0031fb96 3074#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 3075
0031fb96
TU
3076#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3077 ((dev_priv)->info.has_logical_ring_contexts)
3078#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
3079#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
3080#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
3081
3082#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3083#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3084 ((dev_priv)->info.overlay_needs_physical)
cae5852d 3085
b45305fc 3086/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 3087#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
3088
3089/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 3090#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 3091 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 3092
4e6b788c
DV
3093/*
3094 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3095 * even when in MSI mode. This results in spurious interrupt warnings if the
3096 * legacy irq no. is shared with another device. The kernel then disables that
3097 * interrupt source and so prevents the other device from working properly.
3098 */
0031fb96
TU
3099#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
3100#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 3101
cae5852d
ZN
3102/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3103 * rows, which changed the alignment requirements and fence programming.
3104 */
50a0bc90
TU
3105#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3106 !(IS_I915G(dev_priv) || \
3107 IS_I915GM(dev_priv)))
56b857a5
TU
3108#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3109#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 3110
56b857a5
TU
3111#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
3112#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
3113#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 3114#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 3115
50a0bc90 3116#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 3117
56b857a5 3118#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 3119
56b857a5
TU
3120#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3121#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3122#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3123#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3124#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 3125
56b857a5 3126#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 3127
6772ffe0 3128#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
3129#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3130
e57f1c02
MK
3131#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
3132
1a3d1898
DG
3133/*
3134 * For now, anything with a GuC requires uCode loading, and then supports
3135 * command submission once loaded. But these are logically independent
3136 * properties, so we have separate macros to test them.
3137 */
4805fe82 3138#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3139#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3140#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3141#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3142#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3143
4805fe82 3144#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3145
4805fe82 3146#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3147
c5e855d0 3148#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3149#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3150#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3151#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3152#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3153#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3154#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3155#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3156#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3157#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3158#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3159#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3160#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3161#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3162#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3163#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3164
6e266956 3165#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3166#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3167#define HAS_PCH_CNP_LP(dev_priv) \
3168 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3169#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3170#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3171#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3172#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3173 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3174 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3175#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3176 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3177 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3178#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3179#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3180#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3181#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3182
49cff963 3183#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3184
ff15947e 3185#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3186
040d2baa 3187/* DPF == dynamic parity feature */
3c9192bc 3188#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3189#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3190 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3191
c8735b0c 3192#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3193#define GEN9_FREQ_SCALER 3
c8735b0c 3194
05394f39
CW
3195#include "i915_trace.h"
3196
80debff8 3197static inline bool intel_vtd_active(void)
48f112fe
CW
3198{
3199#ifdef CONFIG_INTEL_IOMMU
80debff8 3200 if (intel_iommu_gfx_mapped)
48f112fe
CW
3201 return true;
3202#endif
3203 return false;
3204}
3205
80debff8
CW
3206static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3207{
3208 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3209}
3210
0ef34ad6
JB
3211static inline bool
3212intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3213{
80debff8 3214 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3215}
3216
c033666a 3217int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3218 int enable_ppgtt);
0e4ca100 3219
39df9190
CW
3220bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3221
0673ad47 3222/* i915_drv.c */
d15d7538
ID
3223void __printf(3, 4)
3224__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3225 const char *fmt, ...);
3226
3227#define i915_report_error(dev_priv, fmt, ...) \
3228 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3229
c43b5634 3230#ifdef CONFIG_COMPAT
0d6aa60b
DA
3231extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3232 unsigned long arg);
55edf41b
JN
3233#else
3234#define i915_compat_ioctl NULL
c43b5634 3235#endif
efab0698
JN
3236extern const struct dev_pm_ops i915_pm_ops;
3237
3238extern int i915_driver_load(struct pci_dev *pdev,
3239 const struct pci_device_id *ent);
3240extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3241extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3242extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
535275d3
CW
3243
3244#define I915_RESET_QUIET BIT(0)
3245extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3246extern int i915_reset_engine(struct intel_engine_cs *engine,
3247 unsigned int flags);
3248
142bc7d9 3249extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3250extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3251extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3252extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3253extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3254extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3255extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3256extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3257int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3258
63ffbcda 3259int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3260int intel_engines_init(struct drm_i915_private *dev_priv);
3261
77913b39 3262/* intel_hotplug.c */
91d14251
TU
3263void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3264 u32 pin_mask, u32 long_mask);
77913b39
JN
3265void intel_hpd_init(struct drm_i915_private *dev_priv);
3266void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3267void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
256cfdde 3268enum port intel_hpd_pin_to_port(enum hpd_pin pin);
f761bef2 3269enum hpd_pin intel_hpd_pin(enum port port);
b236d7c8
L
3270bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3271void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3272
1da177e4 3273/* i915_irq.c */
26a02b8f
CW
3274static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3275{
3276 unsigned long delay;
3277
3278 if (unlikely(!i915.enable_hangcheck))
3279 return;
3280
3281 /* Don't continually defer the hangcheck so that it is always run at
3282 * least once after work has been scheduled on any ring. Otherwise,
3283 * we will ignore a hung ring if a second ring is kept busy.
3284 */
3285
3286 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3287 queue_delayed_work(system_long_wq,
3288 &dev_priv->gpu_error.hangcheck_work, delay);
3289}
3290
58174462 3291__printf(3, 4)
c033666a
CW
3292void i915_handle_error(struct drm_i915_private *dev_priv,
3293 u32 engine_mask,
58174462 3294 const char *fmt, ...);
1da177e4 3295
b963291c 3296extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3297extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3298int intel_irq_install(struct drm_i915_private *dev_priv);
3299void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3300
0ad35fed
ZW
3301static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3302{
feddf6e8 3303 return dev_priv->gvt;
0ad35fed
ZW
3304}
3305
c033666a 3306static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3307{
c033666a 3308 return dev_priv->vgpu.active;
cf9d2890 3309}
b1f14ad0 3310
7c463586 3311void
50227e1c 3312i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3313 u32 status_mask);
7c463586
KP
3314
3315void
50227e1c 3316i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3317 u32 status_mask);
7c463586 3318
f8b79e58
ID
3319void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3320void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3321void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3322 uint32_t mask,
3323 uint32_t bits);
fbdedaea
VS
3324void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3325 uint32_t interrupt_mask,
3326 uint32_t enabled_irq_mask);
3327static inline void
3328ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3329{
3330 ilk_update_display_irq(dev_priv, bits, bits);
3331}
3332static inline void
3333ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3334{
3335 ilk_update_display_irq(dev_priv, bits, 0);
3336}
013d3752
VS
3337void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3338 enum pipe pipe,
3339 uint32_t interrupt_mask,
3340 uint32_t enabled_irq_mask);
3341static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3342 enum pipe pipe, uint32_t bits)
3343{
3344 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3345}
3346static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3347 enum pipe pipe, uint32_t bits)
3348{
3349 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3350}
47339cd9
DV
3351void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3352 uint32_t interrupt_mask,
3353 uint32_t enabled_irq_mask);
14443261
VS
3354static inline void
3355ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3356{
3357 ibx_display_interrupt_update(dev_priv, bits, bits);
3358}
3359static inline void
3360ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3361{
3362 ibx_display_interrupt_update(dev_priv, bits, 0);
3363}
3364
673a394b 3365/* i915_gem.c */
673a394b
EA
3366int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3367 struct drm_file *file_priv);
3368int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3369 struct drm_file *file_priv);
3370int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3371 struct drm_file *file_priv);
3372int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3373 struct drm_file *file_priv);
de151cf6
JB
3374int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3375 struct drm_file *file_priv);
673a394b
EA
3376int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3377 struct drm_file *file_priv);
3378int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3379 struct drm_file *file_priv);
3380int i915_gem_execbuffer(struct drm_device *dev, void *data,
3381 struct drm_file *file_priv);
76446cac
JB
3382int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3383 struct drm_file *file_priv);
673a394b
EA
3384int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3385 struct drm_file *file_priv);
199adf40
BW
3386int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3387 struct drm_file *file);
3388int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3389 struct drm_file *file);
673a394b
EA
3390int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3391 struct drm_file *file_priv);
3ef94daa
CW
3392int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3393 struct drm_file *file_priv);
111dbcab
CW
3394int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3395 struct drm_file *file_priv);
3396int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3397 struct drm_file *file_priv);
8a2421bd
CW
3398int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3399void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3400int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3401 struct drm_file *file);
5a125c3c
EA
3402int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3403 struct drm_file *file_priv);
23ba4fd0
BW
3404int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3405 struct drm_file *file_priv);
24145517 3406void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3407int i915_gem_load_init(struct drm_i915_private *dev_priv);
3408void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3409void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3410int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3411int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3412
187685cb 3413void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3414void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3415void i915_gem_object_init(struct drm_i915_gem_object *obj,
3416 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3417struct drm_i915_gem_object *
3418i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3419struct drm_i915_gem_object *
3420i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3421 const void *data, size_t size);
b1f788c6 3422void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3423void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3424
bdeb9785
CW
3425static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3426{
3427 /* A single pass should suffice to release all the freed objects (along
3428 * most call paths) , but be a little more paranoid in that freeing
3429 * the objects does take a little amount of time, during which the rcu
3430 * callbacks could have added new objects into the freed list, and
3431 * armed the work again.
3432 */
3433 do {
3434 rcu_barrier();
3435 } while (flush_work(&i915->mm.free_work));
3436}
3437
3b19f16a
CW
3438static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3439{
3440 /*
3441 * Similar to objects above (see i915_gem_drain_freed-objects), in
3442 * general we have workers that are armed by RCU and then rearm
3443 * themselves in their callbacks. To be paranoid, we need to
3444 * drain the workqueue a second time after waiting for the RCU
3445 * grace period so that we catch work queued via RCU from the first
3446 * pass. As neither drain_workqueue() nor flush_workqueue() report
3447 * a result, we make an assumption that we only don't require more
3448 * than 2 passes to catch all recursive RCU delayed work.
3449 *
3450 */
3451 int pass = 2;
3452 do {
3453 rcu_barrier();
3454 drain_workqueue(i915->wq);
3455 } while (--pass);
3456}
3457
058d88c4 3458struct i915_vma * __must_check
ec7adb6e
JL
3459i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3460 const struct i915_ggtt_view *view,
91b2db6f 3461 u64 size,
2ffffd0f
CW
3462 u64 alignment,
3463 u64 flags);
fe14d5f4 3464
aa653a68 3465int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3466void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3467
7c108fd8
CW
3468void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3469
a4f5ea64 3470static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3471{
ee286370
CW
3472 return sg->length >> PAGE_SHIFT;
3473}
67d5a50c 3474
96d77634
CW
3475struct scatterlist *
3476i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3477 unsigned int n, unsigned int *offset);
341be1cd 3478
96d77634
CW
3479struct page *
3480i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3481 unsigned int n);
67d5a50c 3482
96d77634
CW
3483struct page *
3484i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3485 unsigned int n);
67d5a50c 3486
96d77634
CW
3487dma_addr_t
3488i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3489 unsigned long n);
ee286370 3490
03ac84f1
CW
3491void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3492 struct sg_table *pages);
a4f5ea64
CW
3493int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3494
3495static inline int __must_check
3496i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3497{
1233e2db 3498 might_lock(&obj->mm.lock);
a4f5ea64 3499
1233e2db 3500 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3501 return 0;
3502
3503 return __i915_gem_object_get_pages(obj);
3504}
3505
3506static inline void
3507__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3508{
a4f5ea64
CW
3509 GEM_BUG_ON(!obj->mm.pages);
3510
1233e2db 3511 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3512}
3513
3514static inline bool
3515i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3516{
1233e2db 3517 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3518}
3519
3520static inline void
3521__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3522{
a4f5ea64
CW
3523 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3524 GEM_BUG_ON(!obj->mm.pages);
3525
1233e2db 3526 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3527}
0a798eb9 3528
1233e2db
CW
3529static inline void
3530i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3531{
a4f5ea64 3532 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3533}
3534
548625ee
CW
3535enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3536 I915_MM_NORMAL = 0,
3537 I915_MM_SHRINKER
3538};
3539
3540void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3541 enum i915_mm_subclass subclass);
03ac84f1 3542void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3543
d31d7cb1
CW
3544enum i915_map_type {
3545 I915_MAP_WB = 0,
3546 I915_MAP_WC,
a575c676
CW
3547#define I915_MAP_OVERRIDE BIT(31)
3548 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3549 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
d31d7cb1
CW
3550};
3551
0a798eb9
CW
3552/**
3553 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3554 * @obj: the object to map into kernel address space
3555 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3556 *
3557 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3558 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3559 * the kernel address space. Based on the @type of mapping, the PTE will be
3560 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3561 *
1233e2db
CW
3562 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3563 * mapping is no longer required.
0a798eb9 3564 *
8305216f
DG
3565 * Returns the pointer through which to access the mapped object, or an
3566 * ERR_PTR() on error.
0a798eb9 3567 */
d31d7cb1
CW
3568void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3569 enum i915_map_type type);
0a798eb9
CW
3570
3571/**
3572 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3573 * @obj: the object to unmap
0a798eb9
CW
3574 *
3575 * After pinning the object and mapping its pages, once you are finished
3576 * with your access, call i915_gem_object_unpin_map() to release the pin
3577 * upon the mapping. Once the pin count reaches zero, that mapping may be
3578 * removed.
0a798eb9
CW
3579 */
3580static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3581{
0a798eb9
CW
3582 i915_gem_object_unpin_pages(obj);
3583}
3584
43394c7d
CW
3585int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3586 unsigned int *needs_clflush);
3587int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3588 unsigned int *needs_clflush);
7f5f95d8
CW
3589#define CLFLUSH_BEFORE BIT(0)
3590#define CLFLUSH_AFTER BIT(1)
3591#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3592
3593static inline void
3594i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3595{
3596 i915_gem_object_unpin_pages(obj);
3597}
3598
54cf91dc 3599int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3600void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3601 struct drm_i915_gem_request *req,
3602 unsigned int flags);
ff72145b
DA
3603int i915_gem_dumb_create(struct drm_file *file_priv,
3604 struct drm_device *dev,
3605 struct drm_mode_create_dumb *args);
da6b51d0
DA
3606int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3607 uint32_t handle, uint64_t *offset);
4cc69075 3608int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3609
3610void i915_gem_track_fb(struct drm_i915_gem_object *old,
3611 struct drm_i915_gem_object *new,
3612 unsigned frontbuffer_bits);
3613
73cb9701 3614int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3615
8d9fc7fd 3616struct drm_i915_gem_request *
0bc40be8 3617i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3618
67d97da3 3619void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3620
8c185eca
CW
3621static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3622{
3623 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3624}
3625
3626static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3627{
8c185eca 3628 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3629}
3630
8af29b0c 3631static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3632{
8af29b0c 3633 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3634}
3635
8c185eca 3636static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3637{
8c185eca 3638 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3639}
3640
3641static inline u32 i915_reset_count(struct i915_gpu_error *error)
3642{
8af29b0c 3643 return READ_ONCE(error->reset_count);
1f83fee0 3644}
a71d8d94 3645
702c8f8e
MT
3646static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3647 struct intel_engine_cs *engine)
3648{
3649 return READ_ONCE(error->reset_engine_count[engine->id]);
3650}
3651
a1ef70e1
MT
3652struct drm_i915_gem_request *
3653i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3654int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3655void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3656void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3657void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3658void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3659bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3660void i915_gem_reset_engine(struct intel_engine_cs *engine,
3661 struct drm_i915_gem_request *request);
57822dc6 3662
24145517 3663void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3664int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3665int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3666void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3667void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3668int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3669 unsigned int flags);
bf9e8429
TU
3670int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3671void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3672int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3673int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3674 unsigned int flags,
3675 long timeout,
3676 struct intel_rps_client *rps);
6b5e90f5
CW
3677int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3678 unsigned int flags,
3679 int priority);
3680#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3681
2e2f351d 3682int __must_check
e22d8e3c
CW
3683i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3684int __must_check
3685i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3686int __must_check
dabdfe02 3687i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3688struct i915_vma * __must_check
2da3b9b9
CW
3689i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3690 u32 alignment,
e6617330 3691 const struct i915_ggtt_view *view);
058d88c4 3692void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3693int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3694 int align);
829a0af2 3695int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3696void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3697
e4ffd173
CW
3698int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3699 enum i915_cache_level cache_level);
3700
1286ff73
DV
3701struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3702 struct dma_buf *dma_buf);
3703
3704struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3705 struct drm_gem_object *gem_obj, int flags);
3706
841cd773
DV
3707static inline struct i915_hw_ppgtt *
3708i915_vm_to_ppgtt(struct i915_address_space *vm)
3709{
841cd773
DV
3710 return container_of(vm, struct i915_hw_ppgtt, base);
3711}
3712
b42fe9ca 3713/* i915_gem_fence_reg.c */
49ef5294
CW
3714int __must_check i915_vma_get_fence(struct i915_vma *vma);
3715int __must_check i915_vma_put_fence(struct i915_vma *vma);
969b0950
CD
3716struct drm_i915_fence_reg *
3717i915_reserve_fence(struct drm_i915_private *dev_priv);
3718void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
49ef5294 3719
b1ed35d9 3720void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3721void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3722
4362f4f6 3723void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3724void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3725 struct sg_table *pages);
3726void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3727 struct sg_table *pages);
7f96ecaf 3728
1acfc104
CW
3729static inline struct i915_gem_context *
3730__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3731{
3732 return idr_find(&file_priv->context_idr, id);
3733}
3734
ca585b5d
CW
3735static inline struct i915_gem_context *
3736i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3737{
3738 struct i915_gem_context *ctx;
3739
1acfc104
CW
3740 rcu_read_lock();
3741 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3742 if (ctx && !kref_get_unless_zero(&ctx->ref))
3743 ctx = NULL;
3744 rcu_read_unlock();
ca585b5d
CW
3745
3746 return ctx;
3747}
3748
80b204bc
CW
3749static inline struct intel_timeline *
3750i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3751 struct intel_engine_cs *engine)
3752{
3753 struct i915_address_space *vm;
3754
3755 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3756 return &vm->timeline.engine[engine->id];
3757}
3758
eec688e1
RB
3759int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3760 struct drm_file *file);
f89823c2
LL
3761int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3762 struct drm_file *file);
3763int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3764 struct drm_file *file);
19f81df2
RB
3765void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3766 struct i915_gem_context *ctx,
3767 uint32_t *reg_state);
eec688e1 3768
679845ed 3769/* i915_gem_evict.c */
e522ac23 3770int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3771 u64 min_size, u64 alignment,
679845ed 3772 unsigned cache_level,
2ffffd0f 3773 u64 start, u64 end,
1ec9e26d 3774 unsigned flags);
625d988a
CW
3775int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3776 struct drm_mm_node *node,
3777 unsigned int flags);
2889caa9 3778int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3779
0260c420 3780/* belongs in i915_gem_gtt.h */
c033666a 3781static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3782{
600f4368 3783 wmb();
c033666a 3784 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3785 intel_gtt_chipset_flush();
3786}
246cbfb5 3787
9797fbfb 3788/* i915_gem_stolen.c */
d713fd49
PZ
3789int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3790 struct drm_mm_node *node, u64 size,
3791 unsigned alignment);
a9da512b
PZ
3792int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3793 struct drm_mm_node *node, u64 size,
3794 unsigned alignment, u64 start,
3795 u64 end);
d713fd49
PZ
3796void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3797 struct drm_mm_node *node);
7ace3d30 3798int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3799void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3800struct drm_i915_gem_object *
187685cb 3801i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3802struct drm_i915_gem_object *
187685cb 3803i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3804 u32 stolen_offset,
3805 u32 gtt_offset,
3806 u32 size);
9797fbfb 3807
920cf419
CW
3808/* i915_gem_internal.c */
3809struct drm_i915_gem_object *
3810i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3811 phys_addr_t size);
920cf419 3812
be6a0376
DV
3813/* i915_gem_shrinker.c */
3814unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3815 unsigned long target,
be6a0376
DV
3816 unsigned flags);
3817#define I915_SHRINK_PURGEABLE 0x1
3818#define I915_SHRINK_UNBOUND 0x2
3819#define I915_SHRINK_BOUND 0x4
5763ff04 3820#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3821#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3822unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3823void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3824void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3825
3826
673a394b 3827/* i915_gem_tiling.c */
2c1792a1 3828static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3829{
091387c1 3830 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3831
3832 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3833 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3834}
3835
91d4e0aa
CW
3836u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3837 unsigned int tiling, unsigned int stride);
3838u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3839 unsigned int tiling, unsigned int stride);
3840
2017263e 3841/* i915_debugfs.c */
f8c168fa 3842#ifdef CONFIG_DEBUG_FS
1dac891c 3843int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3844int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3845void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3846#else
8d35acba 3847static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3848static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3849{ return 0; }
ce5e2ac1 3850static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3851#endif
84734a04
MK
3852
3853/* i915_gpu_error.c */
98a2f411
CW
3854#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3855
edc3d884
MK
3856__printf(2, 3)
3857void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3858int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3859 const struct i915_gpu_state *gpu);
4dc955f7 3860int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3861 struct drm_i915_private *i915,
4dc955f7
MK
3862 size_t count, loff_t pos);
3863static inline void i915_error_state_buf_release(
3864 struct drm_i915_error_state_buf *eb)
3865{
3866 kfree(eb->buf);
3867}
5a4c6f1b
CW
3868
3869struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3870void i915_capture_error_state(struct drm_i915_private *dev_priv,
3871 u32 engine_mask,
58174462 3872 const char *error_msg);
5a4c6f1b
CW
3873
3874static inline struct i915_gpu_state *
3875i915_gpu_state_get(struct i915_gpu_state *gpu)
3876{
3877 kref_get(&gpu->ref);
3878 return gpu;
3879}
3880
3881void __i915_gpu_state_free(struct kref *kref);
3882static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3883{
3884 if (gpu)
3885 kref_put(&gpu->ref, __i915_gpu_state_free);
3886}
3887
3888struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3889void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3890
98a2f411
CW
3891#else
3892
3893static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3894 u32 engine_mask,
3895 const char *error_msg)
3896{
3897}
3898
5a4c6f1b
CW
3899static inline struct i915_gpu_state *
3900i915_first_error_state(struct drm_i915_private *i915)
3901{
3902 return NULL;
3903}
3904
3905static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3906{
3907}
3908
3909#endif
3910
0a4cd7c8 3911const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3912
351e3db2 3913/* i915_cmd_parser.c */
1ca3712c 3914int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3915void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3916void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3917int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3918 struct drm_i915_gem_object *batch_obj,
3919 struct drm_i915_gem_object *shadow_batch_obj,
3920 u32 batch_start_offset,
3921 u32 batch_len,
3922 bool is_master);
351e3db2 3923
eec688e1
RB
3924/* i915_perf.c */
3925extern void i915_perf_init(struct drm_i915_private *dev_priv);
3926extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3927extern void i915_perf_register(struct drm_i915_private *dev_priv);
3928extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3929
317c35d1 3930/* i915_suspend.c */
af6dc742
TU
3931extern int i915_save_state(struct drm_i915_private *dev_priv);
3932extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3933
0136db58 3934/* i915_sysfs.c */
694c2828
DW
3935void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3936void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3937
eef57324
JA
3938/* intel_lpe_audio.c */
3939int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3940void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3941void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3942void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3943 enum pipe pipe, enum port port,
3944 const void *eld, int ls_clock, bool dp_output);
eef57324 3945
f899fc64 3946/* intel_i2c.c */
40196446
TU
3947extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3948extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3949extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3950 unsigned int pin);
3bd7d909 3951
0184df46
JN
3952extern struct i2c_adapter *
3953intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3954extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3955extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3956static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3957{
3958 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3959}
af6dc742 3960extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3961
8b8e1a89 3962/* intel_bios.c */
66578857 3963void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3964bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3965bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3966bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3967bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3968bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3969bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3970bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3971bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3972 enum port port);
6389dd83
SS
3973bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3974 enum port port);
3975
8b8e1a89 3976
3b617967 3977/* intel_opregion.c */
44834a67 3978#ifdef CONFIG_ACPI
6f9f4b7a 3979extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3980extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3981extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3982extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3983extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3984 bool enable);
6f9f4b7a 3985extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3986 pci_power_t state);
6f9f4b7a 3987extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3988#else
6f9f4b7a 3989static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3990static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3991static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3992static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3993{
3994}
9c4b0a68
JN
3995static inline int
3996intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3997{
3998 return 0;
3999}
ecbc5cf3 4000static inline int
6f9f4b7a 4001intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
4002{
4003 return 0;
4004}
6f9f4b7a 4005static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
4006{
4007 return -ENODEV;
4008}
65e082c9 4009#endif
8ee1c3db 4010
723bfd70
JB
4011/* intel_acpi.c */
4012#ifdef CONFIG_ACPI
4013extern void intel_register_dsm_handler(void);
4014extern void intel_unregister_dsm_handler(void);
4015#else
4016static inline void intel_register_dsm_handler(void) { return; }
4017static inline void intel_unregister_dsm_handler(void) { return; }
4018#endif /* CONFIG_ACPI */
4019
94b4f3ba
CW
4020/* intel_device_info.c */
4021static inline struct intel_device_info *
4022mkwrite_device_info(struct drm_i915_private *dev_priv)
4023{
4024 return (struct intel_device_info *)&dev_priv->info;
4025}
4026
2e0d26f8 4027const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
4028void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
4029void intel_device_info_dump(struct drm_i915_private *dev_priv);
4030
79e53945 4031/* modesetting */
f817586c 4032extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 4033extern int intel_modeset_init(struct drm_device *dev);
2c7111db 4034extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 4035extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 4036extern int intel_connector_register(struct drm_connector *);
c191eca1 4037extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
4038extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
4039 bool state);
043e9bda 4040extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
4041extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
4042extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 4043extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 4044extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 4045extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 4046extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 4047 bool enable);
3bad0781 4048
c0c7babc
BW
4049int i915_reg_read_ioctl(struct drm_device *dev, void *data,
4050 struct drm_file *file);
575155a9 4051
6ef3d427 4052/* overlay */
c033666a
CW
4053extern struct intel_overlay_error_state *
4054intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
4055extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
4056 struct intel_overlay_error_state *error);
c4a1d9e4 4057
c033666a
CW
4058extern struct intel_display_error_state *
4059intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 4060extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 4061 struct intel_display_error_state *error);
6ef3d427 4062
151a49d0
TR
4063int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
4064int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
4065int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
4066 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
4067
4068/* intel_sideband.c */
707b6e3d 4069u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 4070int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 4071u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
4072u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4073void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
4074u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4075void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4076u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4077void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
4078u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4079void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
4080u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4081void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
4082u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4083 enum intel_sbi_destination destination);
4084void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4085 enum intel_sbi_destination destination);
e9fe51c6
SK
4086u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4087void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 4088
b7fa22d8 4089/* intel_dpio_phy.c */
0a116ce8 4090void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 4091 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
4092void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4093 enum port port, u32 margin, u32 scale,
4094 u32 enable, u32 deemphasis);
47a6bc61
ACO
4095void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4096void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4097bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4098 enum dpio_phy phy);
4099bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4100 enum dpio_phy phy);
4101uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
4102 uint8_t lane_count);
4103void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4104 uint8_t lane_lat_optim_mask);
4105uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4106
b7fa22d8
ACO
4107void chv_set_phy_signal_level(struct intel_encoder *encoder,
4108 u32 deemph_reg_value, u32 margin_reg_value,
4109 bool uniq_trans_scale);
844b2f9a
ACO
4110void chv_data_lane_soft_reset(struct intel_encoder *encoder,
4111 bool reset);
419b1b7a 4112void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
4113void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
4114void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 4115void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 4116
53d98725
ACO
4117void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4118 u32 demph_reg_value, u32 preemph_reg_value,
4119 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 4120void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 4121void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 4122void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 4123
616bc820
VS
4124int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4125int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
4126u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4127 const i915_reg_t reg);
c8d9a590 4128
0b274481
BW
4129#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4130#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
4131
4132#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4133#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4134#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4135#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
4136
4137#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4138#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4139#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4140#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
4141
698b3135
CW
4142/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4143 * will be implemented using 2 32-bit writes in an arbitrary order with
4144 * an arbitrary delay between them. This can cause the hardware to
4145 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
4146 * machine death. For this reason we do not support I915_WRITE64, or
4147 * dev_priv->uncore.funcs.mmio_writeq.
4148 *
4149 * When reading a 64-bit value as two 32-bit values, the delay may cause
4150 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4151 * occasionally a 64-bit register does not actualy support a full readq
4152 * and must be read using two 32-bit reads.
4153 *
4154 * You have been warned.
698b3135 4155 */
0b274481 4156#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 4157
50877445 4158#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
4159 u32 upper, lower, old_upper, loop = 0; \
4160 upper = I915_READ(upper_reg); \
ee0a227b 4161 do { \
acd29f7b 4162 old_upper = upper; \
ee0a227b 4163 lower = I915_READ(lower_reg); \
acd29f7b
CW
4164 upper = I915_READ(upper_reg); \
4165 } while (upper != old_upper && loop++ < 2); \
ee0a227b 4166 (u64)upper << 32 | lower; })
50877445 4167
cae5852d
ZN
4168#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4169#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4170
75aa3f63 4171#define __raw_read(x, s) \
6e3955a5 4172static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4173 i915_reg_t reg) \
75aa3f63 4174{ \
f0f59a00 4175 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4176}
4177
4178#define __raw_write(x, s) \
6e3955a5 4179static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4180 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4181{ \
f0f59a00 4182 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4183}
4184__raw_read(8, b)
4185__raw_read(16, w)
4186__raw_read(32, l)
4187__raw_read(64, q)
4188
4189__raw_write(8, b)
4190__raw_write(16, w)
4191__raw_write(32, l)
4192__raw_write(64, q)
4193
4194#undef __raw_read
4195#undef __raw_write
4196
a6111f7b 4197/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4198 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4199 * controlled.
aafee2eb 4200 *
a6111f7b 4201 * Think twice, and think again, before using these.
aafee2eb
AH
4202 *
4203 * As an example, these accessors can possibly be used between:
4204 *
4205 * spin_lock_irq(&dev_priv->uncore.lock);
4206 * intel_uncore_forcewake_get__locked();
4207 *
4208 * and
4209 *
4210 * intel_uncore_forcewake_put__locked();
4211 * spin_unlock_irq(&dev_priv->uncore.lock);
4212 *
4213 *
4214 * Note: some registers may not need forcewake held, so
4215 * intel_uncore_forcewake_{get,put} can be omitted, see
4216 * intel_uncore_forcewake_for_reg().
4217 *
4218 * Certain architectures will die if the same cacheline is concurrently accessed
4219 * by different clients (e.g. on Ivybridge). Access to registers should
4220 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4221 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4222 */
75aa3f63
VS
4223#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4224#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4225#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4226#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4227
55bc60db
VS
4228/* "Broadcast RGB" property */
4229#define INTEL_BROADCAST_RGB_AUTO 0
4230#define INTEL_BROADCAST_RGB_FULL 1
4231#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4232
920a14b2 4233static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4234{
920a14b2 4235 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4236 return VLV_VGACNTRL;
920a14b2 4237 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4238 return CPU_VGACNTRL;
766aa1c4
VS
4239 else
4240 return VGACNTRL;
4241}
4242
df97729f
ID
4243static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4244{
4245 unsigned long j = msecs_to_jiffies(m);
4246
4247 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4248}
4249
7bd0e226
DV
4250static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4251{
b8050148
CW
4252 /* nsecs_to_jiffies64() does not guard against overflow */
4253 if (NSEC_PER_SEC % HZ &&
4254 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4255 return MAX_JIFFY_OFFSET;
4256
7bd0e226
DV
4257 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4258}
4259
df97729f
ID
4260static inline unsigned long
4261timespec_to_jiffies_timeout(const struct timespec *value)
4262{
4263 unsigned long j = timespec_to_jiffies(value);
4264
4265 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4266}
4267
dce56b3c
PZ
4268/*
4269 * If you need to wait X milliseconds between events A and B, but event B
4270 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4271 * when event A happened, then just before event B you call this function and
4272 * pass the timestamp as the first argument, and X as the second argument.
4273 */
4274static inline void
4275wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4276{
ec5e0cfb 4277 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4278
4279 /*
4280 * Don't re-read the value of "jiffies" every time since it may change
4281 * behind our back and break the math.
4282 */
4283 tmp_jiffies = jiffies;
4284 target_jiffies = timestamp_jiffies +
4285 msecs_to_jiffies_timeout(to_wait_ms);
4286
4287 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4288 remaining_jiffies = target_jiffies - tmp_jiffies;
4289 while (remaining_jiffies)
4290 remaining_jiffies =
4291 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4292 }
4293}
221fe799
CW
4294
4295static inline bool
754c9fd5 4296__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4297{
f69a02c9 4298 struct intel_engine_cs *engine = req->engine;
754c9fd5 4299 u32 seqno;
f69a02c9 4300
309663ab
CW
4301 /* Note that the engine may have wrapped around the seqno, and
4302 * so our request->global_seqno will be ahead of the hardware,
4303 * even though it completed the request before wrapping. We catch
4304 * this by kicking all the waiters before resetting the seqno
4305 * in hardware, and also signal the fence.
4306 */
4307 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4308 return true;
4309
754c9fd5
CW
4310 /* The request was dequeued before we were awoken. We check after
4311 * inspecting the hw to confirm that this was the same request
4312 * that generated the HWS update. The memory barriers within
4313 * the request execution are sufficient to ensure that a check
4314 * after reading the value from hw matches this request.
4315 */
4316 seqno = i915_gem_request_global_seqno(req);
4317 if (!seqno)
4318 return false;
4319
7ec2c73b
CW
4320 /* Before we do the heavier coherent read of the seqno,
4321 * check the value (hopefully) in the CPU cacheline.
4322 */
754c9fd5 4323 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4324 return true;
4325
688e6c72
CW
4326 /* Ensure our read of the seqno is coherent so that we
4327 * do not "miss an interrupt" (i.e. if this is the last
4328 * request and the seqno write from the GPU is not visible
4329 * by the time the interrupt fires, we will see that the
4330 * request is incomplete and go back to sleep awaiting
4331 * another interrupt that will never come.)
4332 *
4333 * Strictly, we only need to do this once after an interrupt,
4334 * but it is easier and safer to do it every time the waiter
4335 * is woken.
4336 */
3d5564e9 4337 if (engine->irq_seqno_barrier &&
538b257d 4338 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4339 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4340
3d5564e9
CW
4341 /* The ordering of irq_posted versus applying the barrier
4342 * is crucial. The clearing of the current irq_posted must
4343 * be visible before we perform the barrier operation,
4344 * such that if a subsequent interrupt arrives, irq_posted
4345 * is reasserted and our task rewoken (which causes us to
4346 * do another __i915_request_irq_complete() immediately
4347 * and reapply the barrier). Conversely, if the clear
4348 * occurs after the barrier, then an interrupt that arrived
4349 * whilst we waited on the barrier would not trigger a
4350 * barrier on the next pass, and the read may not see the
4351 * seqno update.
4352 */
f69a02c9 4353 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4354
4355 /* If we consume the irq, but we are no longer the bottom-half,
4356 * the real bottom-half may not have serialised their own
4357 * seqno check with the irq-barrier (i.e. may have inspected
4358 * the seqno before we believe it coherent since they see
4359 * irq_posted == false but we are still running).
4360 */
2c33b541 4361 spin_lock_irq(&b->irq_lock);
61d3dc70 4362 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4363 /* Note that if the bottom-half is changed as we
4364 * are sending the wake-up, the new bottom-half will
4365 * be woken by whomever made the change. We only have
4366 * to worry about when we steal the irq-posted for
4367 * ourself.
4368 */
61d3dc70 4369 wake_up_process(b->irq_wait->tsk);
2c33b541 4370 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4371
754c9fd5 4372 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4373 return true;
4374 }
688e6c72 4375
688e6c72
CW
4376 return false;
4377}
4378
0b1de5d5
CW
4379void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4380bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4381
c4d3ae68
CW
4382/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4383 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4384 * perform the operation. To check beforehand, pass in the parameters to
4385 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4386 * you only need to pass in the minor offsets, page-aligned pointers are
4387 * always valid.
4388 *
4389 * For just checking for SSE4.1, in the foreknowledge that the future use
4390 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4391 */
4392#define i915_can_memcpy_from_wc(dst, src, len) \
4393 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4394
4395#define i915_has_memcpy_from_wc() \
4396 i915_memcpy_from_wc(NULL, NULL, 0)
4397
c58305af
CW
4398/* i915_mm.c */
4399int remap_io_mapping(struct vm_area_struct *vma,
4400 unsigned long addr, unsigned long pfn, unsigned long size,
4401 struct io_mapping *iomap);
4402
767a983a
CW
4403static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4404{
4405 if (INTEL_GEN(i915) >= 10)
4406 return CNL_HWS_CSB_WRITE_INDEX;
4407 else
4408 return I915_HWS_CSB_WRITE_INDEX;
4409}
4410
1da177e4 4411#endif