]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Remove posting-read for forcewake put
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20
CW
57
58#include "intel_bios.h"
ac7f11c6 59#include "intel_dpll_mgr.h"
8c4f24f9 60#include "intel_uc.h"
e73bdd20
CW
61#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
d501b1d2 64#include "i915_gem.h"
6095868a 65#include "i915_gem_context.h"
b42fe9ca
JL
66#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
e73bdd20
CW
68#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
05235c53 70#include "i915_gem_request.h"
73cb9701 71#include "i915_gem_timeline.h"
585fb111 72
b42fe9ca
JL
73#include "i915_vma.h"
74
0ad35fed
ZW
75#include "intel_gvt.h"
76
1da177e4
LT
77/* General customization:
78 */
79
1da177e4
LT
80#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
c5bd2e14
DV
82#define DRIVER_DATE "20170320"
83#define DRIVER_TIMESTAMP 1489994464
1da177e4 84
c883ef1b 85#undef WARN_ON
5f77eeb0
DV
86/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
152b2262 94#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
95#endif
96
cd9bfacb 97#undef WARN_ON_ONCE
152b2262 98#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 99
5f77eeb0
DV
100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
c883ef1b 102
e2c719b7
RC
103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
32753cb8
JL
112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 114 DRM_ERROR(format); \
e2c719b7
RC
115 unlikely(__ret_warn_on); \
116})
117
152b2262
JL
118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 120
4fec15d1
ID
121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
b95320bd
MK
125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
42a8ca4c
JN
209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
87ad3212
JN
214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
08c4d7fc
TU
219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
317c35d1 224enum pipe {
752aa88a 225 INVALID_PIPE = -1,
317c35d1
JB
226 PIPE_A = 0,
227 PIPE_B,
9db4a9c7 228 PIPE_C,
a57c774a
AK
229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
317c35d1 231};
9db4a9c7 232#define pipe_name(p) ((p) + 'A')
317c35d1 233
a5c961d1
PZ
234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
a57c774a 238 TRANSCODER_EDP,
4d1de975
JN
239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
a57c774a 241 I915_MAX_TRANSCODERS
a5c961d1 242};
da205630
JN
243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
4d1de975
JN
255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
da205630
JN
259 default:
260 return "<invalid>";
261 }
262}
a5c961d1 263
4d1de975
JN
264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
84139d1e 269/*
b14e5848
VS
270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 272 */
80824003 273enum plane {
b14e5848 274 PLANE_A,
80824003 275 PLANE_B,
9db4a9c7 276 PLANE_C,
80824003 277};
9db4a9c7 278#define plane_name(p) ((p) + 'A')
52440211 279
580503c7 280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 281
b14e5848
VS
282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
19c3164d 296 PLANE_SPRITE2,
b14e5848
VS
297 PLANE_CURSOR,
298 I915_MAX_PLANES,
299};
300
d97d7b48
VS
301#define for_each_plane_id_on_crtc(__crtc, __p) \
302 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
2b139522 305enum port {
03cdc1d4 306 PORT_NONE = -1,
2b139522
ED
307 PORT_A = 0,
308 PORT_B,
309 PORT_C,
310 PORT_D,
311 PORT_E,
312 I915_MAX_PORTS
313};
314#define port_name(p) ((p) + 'A')
315
a09caddd 316#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
317
318enum dpio_channel {
319 DPIO_CH0,
320 DPIO_CH1
321};
322
323enum dpio_phy {
324 DPIO_PHY0,
0a116ce8
ACO
325 DPIO_PHY1,
326 DPIO_PHY2,
e4607fcf
CML
327};
328
b97186f0
PZ
329enum intel_display_power_domain {
330 POWER_DOMAIN_PIPE_A,
331 POWER_DOMAIN_PIPE_B,
332 POWER_DOMAIN_PIPE_C,
333 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336 POWER_DOMAIN_TRANSCODER_A,
337 POWER_DOMAIN_TRANSCODER_B,
338 POWER_DOMAIN_TRANSCODER_C,
f52e353e 339 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
340 POWER_DOMAIN_TRANSCODER_DSI_A,
341 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
342 POWER_DOMAIN_PORT_DDI_A_LANES,
343 POWER_DOMAIN_PORT_DDI_B_LANES,
344 POWER_DOMAIN_PORT_DDI_C_LANES,
345 POWER_DOMAIN_PORT_DDI_D_LANES,
346 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
347 POWER_DOMAIN_PORT_DDI_A_IO,
348 POWER_DOMAIN_PORT_DDI_B_IO,
349 POWER_DOMAIN_PORT_DDI_C_IO,
350 POWER_DOMAIN_PORT_DDI_D_IO,
351 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
352 POWER_DOMAIN_PORT_DSI,
353 POWER_DOMAIN_PORT_CRT,
354 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 355 POWER_DOMAIN_VGA,
fbeeaa23 356 POWER_DOMAIN_AUDIO,
bd2bb1b9 357 POWER_DOMAIN_PLLS,
1407121a
S
358 POWER_DOMAIN_AUX_A,
359 POWER_DOMAIN_AUX_B,
360 POWER_DOMAIN_AUX_C,
361 POWER_DOMAIN_AUX_D,
f0ab43e6 362 POWER_DOMAIN_GMBUS,
dfa57627 363 POWER_DOMAIN_MODESET,
baa70707 364 POWER_DOMAIN_INIT,
bddc7645
ID
365
366 POWER_DOMAIN_NUM,
b97186f0
PZ
367};
368
369#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
370#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
371 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
372#define POWER_DOMAIN_TRANSCODER(tran) \
373 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
374 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 375
1d843f9d
EE
376enum hpd_pin {
377 HPD_NONE = 0,
1d843f9d
EE
378 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
379 HPD_CRT,
380 HPD_SDVO_B,
381 HPD_SDVO_C,
cc24fcdc 382 HPD_PORT_A,
1d843f9d
EE
383 HPD_PORT_B,
384 HPD_PORT_C,
385 HPD_PORT_D,
26951caf 386 HPD_PORT_E,
1d843f9d
EE
387 HPD_NUM_PINS
388};
389
c91711f9
JN
390#define for_each_hpd_pin(__pin) \
391 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
392
317eaa95
L
393#define HPD_STORM_DEFAULT_THRESHOLD 5
394
5fcece80
JN
395struct i915_hotplug {
396 struct work_struct hotplug_work;
397
398 struct {
399 unsigned long last_jiffies;
400 int count;
401 enum {
402 HPD_ENABLED = 0,
403 HPD_DISABLED = 1,
404 HPD_MARK_DISABLED = 2
405 } state;
406 } stats[HPD_NUM_PINS];
407 u32 event_bits;
408 struct delayed_work reenable_work;
409
410 struct intel_digital_port *irq_port[I915_MAX_PORTS];
411 u32 long_port_mask;
412 u32 short_port_mask;
413 struct work_struct dig_port_work;
414
19625e85
L
415 struct work_struct poll_init_work;
416 bool poll_enabled;
417
317eaa95
L
418 unsigned int hpd_storm_threshold;
419
5fcece80
JN
420 /*
421 * if we get a HPD irq from DP and a HPD irq from non-DP
422 * the non-DP HPD could block the workqueue on a mode config
423 * mutex getting, that userspace may have taken. However
424 * userspace is waiting on the DP workqueue to run which is
425 * blocked behind the non-DP one.
426 */
427 struct workqueue_struct *dp_wq;
428};
429
2a2d5482
CW
430#define I915_GEM_GPU_DOMAINS \
431 (I915_GEM_DOMAIN_RENDER | \
432 I915_GEM_DOMAIN_SAMPLER | \
433 I915_GEM_DOMAIN_COMMAND | \
434 I915_GEM_DOMAIN_INSTRUCTION | \
435 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 436
055e393f
DL
437#define for_each_pipe(__dev_priv, __p) \
438 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
439#define for_each_pipe_masked(__dev_priv, __p, __mask) \
440 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
441 for_each_if ((__mask) & (1 << (__p)))
8b364b41 442#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
443 for ((__p) = 0; \
444 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
445 (__p)++)
3bdcfc0c
DL
446#define for_each_sprite(__dev_priv, __p, __s) \
447 for ((__s) = 0; \
448 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
449 (__s)++)
9db4a9c7 450
c3aeadc8
JN
451#define for_each_port_masked(__port, __ports_mask) \
452 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
453 for_each_if ((__ports_mask) & (1 << (__port)))
454
d79b814d 455#define for_each_crtc(dev, crtc) \
91c8a326 456 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 457
27321ae8
ML
458#define for_each_intel_plane(dev, intel_plane) \
459 list_for_each_entry(intel_plane, \
91c8a326 460 &(dev)->mode_config.plane_list, \
27321ae8
ML
461 base.head)
462
c107acfe 463#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
464 list_for_each_entry(intel_plane, \
465 &(dev)->mode_config.plane_list, \
c107acfe
MR
466 base.head) \
467 for_each_if ((plane_mask) & \
468 (1 << drm_plane_index(&intel_plane->base)))
469
262cd2e1
VS
470#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
471 list_for_each_entry(intel_plane, \
472 &(dev)->mode_config.plane_list, \
473 base.head) \
95150bdf 474 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 475
91c8a326
CW
476#define for_each_intel_crtc(dev, intel_crtc) \
477 list_for_each_entry(intel_crtc, \
478 &(dev)->mode_config.crtc_list, \
479 base.head)
d063ae48 480
91c8a326
CW
481#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
482 list_for_each_entry(intel_crtc, \
483 &(dev)->mode_config.crtc_list, \
484 base.head) \
98d39494
MR
485 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
486
b2784e15
DL
487#define for_each_intel_encoder(dev, intel_encoder) \
488 list_for_each_entry(intel_encoder, \
489 &(dev)->mode_config.encoder_list, \
490 base.head)
491
3f6a5e1e
DV
492#define for_each_intel_connector_iter(intel_connector, iter) \
493 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
494
6c2b7c12
DV
495#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
496 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 497 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 498
53f5e3ca
JB
499#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
500 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 501 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 502
b04c5bd6
BF
503#define for_each_power_domain(domain, mask) \
504 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 505 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 506
75ccb2ec
ID
507#define for_each_power_well(__dev_priv, __power_well) \
508 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
509 (__power_well) - (__dev_priv)->power_domains.power_wells < \
510 (__dev_priv)->power_domains.power_well_count; \
511 (__power_well)++)
512
513#define for_each_power_well_rev(__dev_priv, __power_well) \
514 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
515 (__dev_priv)->power_domains.power_well_count - 1; \
516 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
517 (__power_well)--)
518
519#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
520 for_each_power_well(__dev_priv, __power_well) \
521 for_each_if ((__power_well)->domains & (__domain_mask))
522
523#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
524 for_each_power_well_rev(__dev_priv, __power_well) \
525 for_each_if ((__power_well)->domains & (__domain_mask))
526
ff32c54e
VS
527#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
528 for ((__i) = 0; \
529 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
530 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
531 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
532 (__i)++) \
533 for_each_if (plane_state)
534
e7b903d2 535struct drm_i915_private;
ad46cb53 536struct i915_mm_struct;
5cc9ed4b 537struct i915_mmu_object;
e7b903d2 538
a6f766f3
CW
539struct drm_i915_file_private {
540 struct drm_i915_private *dev_priv;
541 struct drm_file *file;
542
543 struct {
544 spinlock_t lock;
545 struct list_head request_list;
d0bc54f2
CW
546/* 20ms is a fairly arbitrary limit (greater than the average frame time)
547 * chosen to prevent the CPU getting more than a frame ahead of the GPU
548 * (when using lax throttling for the frontbuffer). We also use it to
549 * offer free GPU waitboosts for severely congested workloads.
550 */
551#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
552 } mm;
553 struct idr context_idr;
554
2e1b8730
CW
555 struct intel_rps_client {
556 struct list_head link;
557 unsigned boosts;
558 } rps;
a6f766f3 559
c80ff16e 560 unsigned int bsd_engine;
b083a087
MK
561
562/* Client can have a maximum of 3 contexts banned before
563 * it is denied of creating new contexts. As one context
564 * ban needs 4 consecutive hangs, and more if there is
565 * progress in between, this is a last resort stop gap measure
566 * to limit the badly behaving clients access to gpu.
567 */
568#define I915_MAX_CLIENT_CONTEXT_BANS 3
569 int context_bans;
a6f766f3
CW
570};
571
e69d0bc1
DV
572/* Used by dp and fdi links */
573struct intel_link_m_n {
574 uint32_t tu;
575 uint32_t gmch_m;
576 uint32_t gmch_n;
577 uint32_t link_m;
578 uint32_t link_n;
579};
580
581void intel_link_compute_m_n(int bpp, int nlanes,
582 int pixel_clock, int link_clock,
583 struct intel_link_m_n *m_n);
584
1da177e4
LT
585/* Interface history:
586 *
587 * 1.1: Original.
0d6aa60b
DA
588 * 1.2: Add Power Management
589 * 1.3: Add vblank support
de227f5f 590 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 591 * 1.5: Add vblank pipe configuration
2228ed67
MD
592 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
593 * - Support vertical blank on secondary display pipe
1da177e4
LT
594 */
595#define DRIVER_MAJOR 1
2228ed67 596#define DRIVER_MINOR 6
1da177e4
LT
597#define DRIVER_PATCHLEVEL 0
598
0a3e67a4
JB
599struct opregion_header;
600struct opregion_acpi;
601struct opregion_swsci;
602struct opregion_asle;
603
8ee1c3db 604struct intel_opregion {
115719fc
WD
605 struct opregion_header *header;
606 struct opregion_acpi *acpi;
607 struct opregion_swsci *swsci;
ebde53c7
JN
608 u32 swsci_gbda_sub_functions;
609 u32 swsci_sbcb_sub_functions;
115719fc 610 struct opregion_asle *asle;
04ebaadb 611 void *rvda;
82730385 612 const void *vbt;
ada8f955 613 u32 vbt_size;
115719fc 614 u32 *lid_state;
91a60f20 615 struct work_struct asle_work;
8ee1c3db 616};
44834a67 617#define OPREGION_SIZE (8*1024)
8ee1c3db 618
6ef3d427
CW
619struct intel_overlay;
620struct intel_overlay_error_state;
621
9b9d172d 622struct sdvo_device_mapping {
e957d772 623 u8 initialized;
9b9d172d 624 u8 dvo_port;
625 u8 slave_addr;
626 u8 dvo_wiring;
e957d772 627 u8 i2c_pin;
b1083333 628 u8 ddc_pin;
9b9d172d 629};
630
7bd688cd 631struct intel_connector;
820d2d77 632struct intel_encoder;
ccf010fb 633struct intel_atomic_state;
5cec258b 634struct intel_crtc_state;
5724dbd1 635struct intel_initial_plane_config;
0e8ffe1b 636struct intel_crtc;
ee9300bb
DV
637struct intel_limit;
638struct dpll;
49cd97a3 639struct intel_cdclk_state;
b8cecdf5 640
e70236a8 641struct drm_i915_display_funcs {
49cd97a3
VS
642 void (*get_cdclk)(struct drm_i915_private *dev_priv,
643 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
644 void (*set_cdclk)(struct drm_i915_private *dev_priv,
645 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 646 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 647 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
648 int (*compute_intermediate_wm)(struct drm_device *dev,
649 struct intel_crtc *intel_crtc,
650 struct intel_crtc_state *newstate);
ccf010fb
ML
651 void (*initial_watermarks)(struct intel_atomic_state *state,
652 struct intel_crtc_state *cstate);
653 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
654 struct intel_crtc_state *cstate);
655 void (*optimize_watermarks)(struct intel_atomic_state *state,
656 struct intel_crtc_state *cstate);
98d39494 657 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 658 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 659 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
660 /* Returns the active state of the crtc, and if the crtc is active,
661 * fills out the pipe-config with the hw state. */
662 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 663 struct intel_crtc_state *);
5724dbd1
DL
664 void (*get_initial_plane_config)(struct intel_crtc *,
665 struct intel_initial_plane_config *);
190f68c5
ACO
666 int (*crtc_compute_clock)(struct intel_crtc *crtc,
667 struct intel_crtc_state *crtc_state);
4a806558
ML
668 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
669 struct drm_atomic_state *old_state);
670 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
671 struct drm_atomic_state *old_state);
896e5bb0
L
672 void (*update_crtcs)(struct drm_atomic_state *state,
673 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
674 void (*audio_codec_enable)(struct drm_connector *connector,
675 struct intel_encoder *encoder,
5e7234c9 676 const struct drm_display_mode *adjusted_mode);
69bfe1a9 677 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
678 void (*fdi_link_train)(struct intel_crtc *crtc,
679 const struct intel_crtc_state *crtc_state);
46f16e63 680 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
681 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
682 struct drm_framebuffer *fb,
683 struct drm_i915_gem_object *obj,
684 struct drm_i915_gem_request *req,
685 uint32_t flags);
91d14251 686 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
687 /* clock updates for mode set */
688 /* cursor updates */
689 /* render clock increase/decrease */
690 /* display clock increase/decrease */
691 /* pll clock increase/decrease */
8563b1e8 692
b95c5321
ML
693 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
694 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
695};
696
48c1026a
MK
697enum forcewake_domain_id {
698 FW_DOMAIN_ID_RENDER = 0,
699 FW_DOMAIN_ID_BLITTER,
700 FW_DOMAIN_ID_MEDIA,
701
702 FW_DOMAIN_ID_COUNT
703};
704
705enum forcewake_domains {
d2dc94bc
CW
706 FORCEWAKE_RENDER = BIT(FW_DOMAIN_ID_RENDER),
707 FORCEWAKE_BLITTER = BIT(FW_DOMAIN_ID_BLITTER),
708 FORCEWAKE_MEDIA = BIT(FW_DOMAIN_ID_MEDIA),
48c1026a
MK
709 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
710 FORCEWAKE_BLITTER |
711 FORCEWAKE_MEDIA)
712};
713
3756685a
TU
714#define FW_REG_READ (1)
715#define FW_REG_WRITE (2)
716
85ee17eb
PP
717enum decoupled_power_domain {
718 GEN9_DECOUPLED_PD_BLITTER = 0,
719 GEN9_DECOUPLED_PD_RENDER,
720 GEN9_DECOUPLED_PD_MEDIA,
721 GEN9_DECOUPLED_PD_ALL
722};
723
724enum decoupled_ops {
725 GEN9_DECOUPLED_OP_WRITE = 0,
726 GEN9_DECOUPLED_OP_READ
727};
728
3756685a
TU
729enum forcewake_domains
730intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
731 i915_reg_t reg, unsigned int op);
732
907b28c5 733struct intel_uncore_funcs {
c8d9a590 734 void (*force_wake_get)(struct drm_i915_private *dev_priv,
577ac4bd 735 enum forcewake_domains domains);
c8d9a590 736 void (*force_wake_put)(struct drm_i915_private *dev_priv,
577ac4bd
CW
737 enum forcewake_domains domains);
738
739 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv,
740 i915_reg_t r, bool trace);
741 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv,
742 i915_reg_t r, bool trace);
743 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv,
744 i915_reg_t r, bool trace);
745 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv,
746 i915_reg_t r, bool trace);
747
748 void (*mmio_writeb)(struct drm_i915_private *dev_priv,
749 i915_reg_t r, uint8_t val, bool trace);
750 void (*mmio_writew)(struct drm_i915_private *dev_priv,
751 i915_reg_t r, uint16_t val, bool trace);
752 void (*mmio_writel)(struct drm_i915_private *dev_priv,
753 i915_reg_t r, uint32_t val, bool trace);
990bbdad
CW
754};
755
15157970
TU
756struct intel_forcewake_range {
757 u32 start;
758 u32 end;
759
760 enum forcewake_domains domains;
761};
762
907b28c5
CW
763struct intel_uncore {
764 spinlock_t lock; /** lock is also taken in irq contexts. */
765
15157970
TU
766 const struct intel_forcewake_range *fw_domains_table;
767 unsigned int fw_domains_table_entries;
768
264ec1a8 769 struct notifier_block pmic_bus_access_nb;
907b28c5
CW
770 struct intel_uncore_funcs funcs;
771
772 unsigned fifo_count;
003342a5 773
48c1026a 774 enum forcewake_domains fw_domains;
003342a5 775 enum forcewake_domains fw_domains_active;
b2cff0db
CW
776
777 struct intel_uncore_forcewake_domain {
48c1026a 778 enum forcewake_domain_id id;
33c582c1 779 enum forcewake_domains mask;
b2cff0db 780 unsigned wake_count;
a57a4a67 781 struct hrtimer timer;
f0f59a00 782 i915_reg_t reg_set;
05a2fb15
MK
783 u32 val_set;
784 u32 val_clear;
f0f59a00 785 i915_reg_t reg_ack;
05a2fb15 786 u32 val_reset;
b2cff0db 787 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
788
789 int unclaimed_mmio_check;
b2cff0db
CW
790};
791
d2dc94bc
CW
792#define __mask_next_bit(mask) ({ \
793 int __idx = ffs(mask) - 1; \
794 mask &= ~BIT(__idx); \
795 __idx; \
796})
797
b2cff0db 798/* Iterate over initialised fw domains */
d2dc94bc
CW
799#define for_each_fw_domain_masked(domain__, mask__, dev_priv__, tmp__) \
800 for (tmp__ = (mask__); \
801 tmp__ ? (domain__ = &(dev_priv__)->uncore.fw_domain[__mask_next_bit(tmp__)]), 1 : 0;)
33c582c1 802
d2dc94bc
CW
803#define for_each_fw_domain(domain__, dev_priv__, tmp__) \
804 for_each_fw_domain_masked(domain__, (dev_priv__)->uncore.fw_domains, dev_priv__, tmp__)
907b28c5 805
b6e7d894
DL
806#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
807#define CSR_VERSION_MAJOR(version) ((version) >> 16)
808#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
809
eb805623 810struct intel_csr {
8144ac59 811 struct work_struct work;
eb805623 812 const char *fw_path;
a7f749f9 813 uint32_t *dmc_payload;
eb805623 814 uint32_t dmc_fw_size;
b6e7d894 815 uint32_t version;
eb805623 816 uint32_t mmio_count;
f0f59a00 817 i915_reg_t mmioaddr[8];
eb805623 818 uint32_t mmiodata[8];
832dba88 819 uint32_t dc_state;
a37baf3b 820 uint32_t allowed_dc_mask;
eb805623
DV
821};
822
604db650
JL
823#define DEV_INFO_FOR_EACH_FLAG(func) \
824 func(is_mobile); \
3e4274f8 825 func(is_lp); \
c007fb4a 826 func(is_alpha_support); \
566c56a4 827 /* Keep has_* in alphabetical order */ \
dfc5148f 828 func(has_64bit_reloc); \
9e1d0e60 829 func(has_aliasing_ppgtt); \
604db650 830 func(has_csr); \
566c56a4 831 func(has_ddi); \
70821af6 832 func(has_decoupled_mmio); \
604db650 833 func(has_dp_mst); \
566c56a4
JL
834 func(has_fbc); \
835 func(has_fpga_dbg); \
9e1d0e60
MT
836 func(has_full_ppgtt); \
837 func(has_full_48bit_ppgtt); \
604db650 838 func(has_gmbus_irq); \
604db650
JL
839 func(has_gmch_display); \
840 func(has_guc); \
604db650 841 func(has_hotplug); \
566c56a4
JL
842 func(has_hw_contexts); \
843 func(has_l3_dpf); \
604db650 844 func(has_llc); \
566c56a4
JL
845 func(has_logical_ring_contexts); \
846 func(has_overlay); \
847 func(has_pipe_cxsr); \
848 func(has_pooled_eu); \
849 func(has_psr); \
850 func(has_rc6); \
851 func(has_rc6p); \
852 func(has_resource_streamer); \
853 func(has_runtime_pm); \
604db650 854 func(has_snoop); \
566c56a4
JL
855 func(cursor_needs_physical); \
856 func(hws_needs_physical); \
857 func(overlay_needs_physical); \
70821af6 858 func(supports_tv);
c96ea64e 859
915490d5 860struct sseu_dev_info {
f08a0c92 861 u8 slice_mask;
57ec171e 862 u8 subslice_mask;
915490d5
ID
863 u8 eu_total;
864 u8 eu_per_subslice;
43b67998
ID
865 u8 min_eu_in_pool;
866 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
867 u8 subslice_7eu[3];
868 u8 has_slice_pg:1;
869 u8 has_subslice_pg:1;
870 u8 has_eu_pg:1;
915490d5
ID
871};
872
57ec171e
ID
873static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
874{
875 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
876}
877
2e0d26f8
JN
878/* Keep in gen based order, and chronological order within a gen */
879enum intel_platform {
880 INTEL_PLATFORM_UNINITIALIZED = 0,
881 INTEL_I830,
882 INTEL_I845G,
883 INTEL_I85X,
884 INTEL_I865G,
885 INTEL_I915G,
886 INTEL_I915GM,
887 INTEL_I945G,
888 INTEL_I945GM,
889 INTEL_G33,
890 INTEL_PINEVIEW,
c0f86832
JN
891 INTEL_I965G,
892 INTEL_I965GM,
f69c11ae
JN
893 INTEL_G45,
894 INTEL_GM45,
2e0d26f8
JN
895 INTEL_IRONLAKE,
896 INTEL_SANDYBRIDGE,
897 INTEL_IVYBRIDGE,
898 INTEL_VALLEYVIEW,
899 INTEL_HASWELL,
900 INTEL_BROADWELL,
901 INTEL_CHERRYVIEW,
902 INTEL_SKYLAKE,
903 INTEL_BROXTON,
904 INTEL_KABYLAKE,
905 INTEL_GEMINILAKE,
9160095c 906 INTEL_MAX_PLATFORMS
2e0d26f8
JN
907};
908
cfdf1fa2 909struct intel_device_info {
10fce67a 910 u32 display_mmio_offset;
87f1f465 911 u16 device_id;
ac208a8b 912 u8 num_pipes;
d615a166 913 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 914 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 915 u8 gen;
ae5702d2 916 u16 gen_mask;
2e0d26f8 917 enum intel_platform platform;
73ae478c 918 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 919 u8 num_rings;
604db650
JL
920#define DEFINE_FLAG(name) u8 name:1
921 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
922#undef DEFINE_FLAG
6f3fff60 923 u16 ddb_size; /* in blocks */
a57c774a
AK
924 /* Register offsets for the various display pipes and transcoders */
925 int pipe_offsets[I915_MAX_TRANSCODERS];
926 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 927 int palette_offsets[I915_MAX_PIPES];
5efb3e28 928 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
929
930 /* Slice/subslice/EU info */
43b67998 931 struct sseu_dev_info sseu;
82cf435b
LL
932
933 struct color_luts {
934 u16 degamma_lut_size;
935 u16 gamma_lut_size;
936 } color;
cfdf1fa2
KH
937};
938
2bd160a1
CW
939struct intel_display_error_state;
940
5a4c6f1b 941struct i915_gpu_state {
2bd160a1
CW
942 struct kref ref;
943 struct timeval time;
de867c20
CW
944 struct timeval boottime;
945 struct timeval uptime;
2bd160a1 946
9f267eb8
CW
947 struct drm_i915_private *i915;
948
2bd160a1
CW
949 char error_msg[128];
950 bool simulated;
f73b5674 951 bool awake;
e5aac87e
CW
952 bool wakelock;
953 bool suspended;
2bd160a1
CW
954 int iommu;
955 u32 reset_count;
956 u32 suspend_count;
957 struct intel_device_info device_info;
642c8a72 958 struct i915_params params;
2bd160a1
CW
959
960 /* Generic register state */
961 u32 eir;
962 u32 pgtbl_er;
963 u32 ier;
5a4c6f1b 964 u32 gtier[4], ngtier;
2bd160a1
CW
965 u32 ccid;
966 u32 derrmr;
967 u32 forcewake;
968 u32 error; /* gen6+ */
969 u32 err_int; /* gen7 */
970 u32 fault_data0; /* gen8, gen9 */
971 u32 fault_data1; /* gen8, gen9 */
972 u32 done_reg;
973 u32 gac_eco;
974 u32 gam_ecochk;
975 u32 gab_ctl;
976 u32 gfx_mode;
d636951e 977
5a4c6f1b 978 u32 nfence;
2bd160a1
CW
979 u64 fence[I915_MAX_NUM_FENCES];
980 struct intel_overlay_error_state *overlay;
981 struct intel_display_error_state *display;
51d545d0 982 struct drm_i915_error_object *semaphore;
27b85bea 983 struct drm_i915_error_object *guc_log;
2bd160a1
CW
984
985 struct drm_i915_error_engine {
986 int engine_id;
987 /* Software tracked state */
988 bool waiting;
989 int num_waiters;
3fe3b030
MK
990 unsigned long hangcheck_timestamp;
991 bool hangcheck_stalled;
2bd160a1
CW
992 enum intel_engine_hangcheck_action hangcheck_action;
993 struct i915_address_space *vm;
994 int num_requests;
995
cdb324bd
CW
996 /* position of active request inside the ring */
997 u32 rq_head, rq_post, rq_tail;
998
2bd160a1
CW
999 /* our own tracking of ring head and tail */
1000 u32 cpu_ring_head;
1001 u32 cpu_ring_tail;
1002
1003 u32 last_seqno;
2bd160a1
CW
1004
1005 /* Register state */
1006 u32 start;
1007 u32 tail;
1008 u32 head;
1009 u32 ctl;
21a2c58a 1010 u32 mode;
2bd160a1
CW
1011 u32 hws;
1012 u32 ipeir;
1013 u32 ipehr;
2bd160a1
CW
1014 u32 bbstate;
1015 u32 instpm;
1016 u32 instps;
1017 u32 seqno;
1018 u64 bbaddr;
1019 u64 acthd;
1020 u32 fault_reg;
1021 u64 faddr;
1022 u32 rc_psmi; /* sleep state */
1023 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 1024 struct intel_instdone instdone;
2bd160a1 1025
4fa6053e
CW
1026 struct drm_i915_error_context {
1027 char comm[TASK_COMM_LEN];
1028 pid_t pid;
1029 u32 handle;
1030 u32 hw_id;
1031 int ban_score;
1032 int active;
1033 int guilty;
1034 } context;
1035
2bd160a1 1036 struct drm_i915_error_object {
2bd160a1 1037 u64 gtt_offset;
03382dfb 1038 u64 gtt_size;
0a97015d
CW
1039 int page_count;
1040 int unused;
2bd160a1
CW
1041 u32 *pages[0];
1042 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1043
1044 struct drm_i915_error_object *wa_ctx;
1045
1046 struct drm_i915_error_request {
1047 long jiffies;
c84455b4 1048 pid_t pid;
35ca039e 1049 u32 context;
84102171 1050 int ban_score;
2bd160a1
CW
1051 u32 seqno;
1052 u32 head;
1053 u32 tail;
35ca039e 1054 } *requests, execlist[2];
2bd160a1
CW
1055
1056 struct drm_i915_error_waiter {
1057 char comm[TASK_COMM_LEN];
1058 pid_t pid;
1059 u32 seqno;
1060 } *waiters;
1061
1062 struct {
1063 u32 gfx_mode;
1064 union {
1065 u64 pdp[4];
1066 u32 pp_dir_base;
1067 };
1068 } vm_info;
2bd160a1
CW
1069 } engine[I915_NUM_ENGINES];
1070
1071 struct drm_i915_error_buffer {
1072 u32 size;
1073 u32 name;
1074 u32 rseqno[I915_NUM_ENGINES], wseqno;
1075 u64 gtt_offset;
1076 u32 read_domains;
1077 u32 write_domain;
1078 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1079 u32 tiling:2;
1080 u32 dirty:1;
1081 u32 purgeable:1;
1082 u32 userptr:1;
1083 s32 engine:4;
1084 u32 cache_level:3;
1085 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1086 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1087 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1088};
1089
7faf1ab2
DV
1090enum i915_cache_level {
1091 I915_CACHE_NONE = 0,
350ec881
CW
1092 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1093 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1094 caches, eg sampler/render caches, and the
1095 large Last-Level-Cache. LLC is coherent with
1096 the CPU, but L3 is only visible to the GPU. */
651d794f 1097 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1098};
1099
85fd4f58
CW
1100#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1101
a4001f1b
PZ
1102enum fb_op_origin {
1103 ORIGIN_GTT,
1104 ORIGIN_CPU,
1105 ORIGIN_CS,
1106 ORIGIN_FLIP,
74b4ea1e 1107 ORIGIN_DIRTYFB,
a4001f1b
PZ
1108};
1109
ab34a7e8 1110struct intel_fbc {
25ad93fd
PZ
1111 /* This is always the inner lock when overlapping with struct_mutex and
1112 * it's the outer lock when overlapping with stolen_lock. */
1113 struct mutex lock;
5e59f717 1114 unsigned threshold;
dbef0f15
PZ
1115 unsigned int possible_framebuffer_bits;
1116 unsigned int busy_bits;
010cf73d 1117 unsigned int visible_pipes_mask;
e35fef21 1118 struct intel_crtc *crtc;
5c3fe8b0 1119
c4213885 1120 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1121 struct drm_mm_node *compressed_llb;
1122
da46f936
RV
1123 bool false_color;
1124
d029bcad 1125 bool enabled;
0e631adc 1126 bool active;
9adccc60 1127
61a585d6
PZ
1128 bool underrun_detected;
1129 struct work_struct underrun_work;
1130
aaf78d27 1131 struct intel_fbc_state_cache {
be1e3415
CW
1132 struct i915_vma *vma;
1133
aaf78d27
PZ
1134 struct {
1135 unsigned int mode_flags;
1136 uint32_t hsw_bdw_pixel_rate;
1137 } crtc;
1138
1139 struct {
1140 unsigned int rotation;
1141 int src_w;
1142 int src_h;
1143 bool visible;
1144 } plane;
1145
1146 struct {
801c8fe8 1147 const struct drm_format_info *format;
aaf78d27 1148 unsigned int stride;
aaf78d27
PZ
1149 } fb;
1150 } state_cache;
1151
b183b3f1 1152 struct intel_fbc_reg_params {
be1e3415
CW
1153 struct i915_vma *vma;
1154
b183b3f1
PZ
1155 struct {
1156 enum pipe pipe;
1157 enum plane plane;
1158 unsigned int fence_y_offset;
1159 } crtc;
1160
1161 struct {
801c8fe8 1162 const struct drm_format_info *format;
b183b3f1 1163 unsigned int stride;
b183b3f1
PZ
1164 } fb;
1165
1166 int cfb_size;
1167 } params;
1168
5c3fe8b0 1169 struct intel_fbc_work {
128d7356 1170 bool scheduled;
ca18d51d 1171 u32 scheduled_vblank;
128d7356 1172 struct work_struct work;
128d7356 1173 } work;
5c3fe8b0 1174
bf6189c6 1175 const char *no_fbc_reason;
b5e50c3f
JB
1176};
1177
fe88d122 1178/*
96178eeb
VK
1179 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1180 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1181 * parsing for same resolution.
1182 */
1183enum drrs_refresh_rate_type {
1184 DRRS_HIGH_RR,
1185 DRRS_LOW_RR,
1186 DRRS_MAX_RR, /* RR count */
1187};
1188
1189enum drrs_support_type {
1190 DRRS_NOT_SUPPORTED = 0,
1191 STATIC_DRRS_SUPPORT = 1,
1192 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1193};
1194
2807cf69 1195struct intel_dp;
96178eeb
VK
1196struct i915_drrs {
1197 struct mutex mutex;
1198 struct delayed_work work;
1199 struct intel_dp *dp;
1200 unsigned busy_frontbuffer_bits;
1201 enum drrs_refresh_rate_type refresh_rate_type;
1202 enum drrs_support_type type;
1203};
1204
a031d709 1205struct i915_psr {
f0355c4a 1206 struct mutex lock;
a031d709
RV
1207 bool sink_support;
1208 bool source_ok;
2807cf69 1209 struct intel_dp *enabled;
7c8f8a70
RV
1210 bool active;
1211 struct delayed_work work;
9ca15301 1212 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1213 bool psr2_support;
1214 bool aux_frame_sync;
60e5ffe3 1215 bool link_standby;
97da2ef4
NV
1216 bool y_cord_support;
1217 bool colorimetry_support;
340c93c0 1218 bool alpm;
3f51e471 1219};
5c3fe8b0 1220
3bad0781 1221enum intel_pch {
f0350830 1222 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1223 PCH_IBX, /* Ibexpeak PCH */
1224 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1225 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1226 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1227 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1228 PCH_NOP,
3bad0781
ZW
1229};
1230
988d6ee8
PZ
1231enum intel_sbi_destination {
1232 SBI_ICLK,
1233 SBI_MPHY,
1234};
1235
b690e96c 1236#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1237#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1238#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1239#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1240#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1241#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1242
8be48d92 1243struct intel_fbdev;
1630fe75 1244struct intel_fbc_work;
38651674 1245
c2b9152f
DV
1246struct intel_gmbus {
1247 struct i2c_adapter adapter;
3e4d44e0 1248#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1249 u32 force_bit;
c2b9152f 1250 u32 reg0;
f0f59a00 1251 i915_reg_t gpio_reg;
c167a6fc 1252 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1253 struct drm_i915_private *dev_priv;
1254};
1255
f4c956ad 1256struct i915_suspend_saved_registers {
e948e994 1257 u32 saveDSPARB;
ba8bbcf6 1258 u32 saveFBC_CONTROL;
1f84e550 1259 u32 saveCACHE_MODE_0;
1f84e550 1260 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1261 u32 saveSWF0[16];
1262 u32 saveSWF1[16];
85fa792b 1263 u32 saveSWF3[3];
4b9de737 1264 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1265 u32 savePCH_PORT_HOTPLUG;
9f49c376 1266 u16 saveGCDGMBUS;
f4c956ad 1267};
c85aa885 1268
ddeea5b0
ID
1269struct vlv_s0ix_state {
1270 /* GAM */
1271 u32 wr_watermark;
1272 u32 gfx_prio_ctrl;
1273 u32 arb_mode;
1274 u32 gfx_pend_tlb0;
1275 u32 gfx_pend_tlb1;
1276 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1277 u32 media_max_req_count;
1278 u32 gfx_max_req_count;
1279 u32 render_hwsp;
1280 u32 ecochk;
1281 u32 bsd_hwsp;
1282 u32 blt_hwsp;
1283 u32 tlb_rd_addr;
1284
1285 /* MBC */
1286 u32 g3dctl;
1287 u32 gsckgctl;
1288 u32 mbctl;
1289
1290 /* GCP */
1291 u32 ucgctl1;
1292 u32 ucgctl3;
1293 u32 rcgctl1;
1294 u32 rcgctl2;
1295 u32 rstctl;
1296 u32 misccpctl;
1297
1298 /* GPM */
1299 u32 gfxpause;
1300 u32 rpdeuhwtc;
1301 u32 rpdeuc;
1302 u32 ecobus;
1303 u32 pwrdwnupctl;
1304 u32 rp_down_timeout;
1305 u32 rp_deucsw;
1306 u32 rcubmabdtmr;
1307 u32 rcedata;
1308 u32 spare2gh;
1309
1310 /* Display 1 CZ domain */
1311 u32 gt_imr;
1312 u32 gt_ier;
1313 u32 pm_imr;
1314 u32 pm_ier;
1315 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1316
1317 /* GT SA CZ domain */
1318 u32 tilectl;
1319 u32 gt_fifoctl;
1320 u32 gtlc_wake_ctrl;
1321 u32 gtlc_survive;
1322 u32 pmwgicz;
1323
1324 /* Display 2 CZ domain */
1325 u32 gu_ctl0;
1326 u32 gu_ctl1;
9c25210f 1327 u32 pcbr;
ddeea5b0
ID
1328 u32 clock_gate_dis2;
1329};
1330
bf225f20 1331struct intel_rps_ei {
679cb6c1 1332 ktime_t ktime;
bf225f20
CW
1333 u32 render_c0;
1334 u32 media_c0;
31685c25
D
1335};
1336
c85aa885 1337struct intel_gen6_power_mgmt {
d4d70aa5
ID
1338 /*
1339 * work, interrupts_enabled and pm_iir are protected by
1340 * dev_priv->irq_lock
1341 */
c85aa885 1342 struct work_struct work;
d4d70aa5 1343 bool interrupts_enabled;
c85aa885 1344 u32 pm_iir;
59cdb63d 1345
b20e3cfe 1346 /* PM interrupt bits that should never be masked */
5dd04556 1347 u32 pm_intrmsk_mbz;
1800ad25 1348
b39fb297
BW
1349 /* Frequencies are stored in potentially platform dependent multiples.
1350 * In other words, *_freq needs to be multiplied by X to be interesting.
1351 * Soft limits are those which are used for the dynamic reclocking done
1352 * by the driver (raise frequencies under heavy loads, and lower for
1353 * lighter loads). Hard limits are those imposed by the hardware.
1354 *
1355 * A distinction is made for overclocking, which is never enabled by
1356 * default, and is considered to be above the hard limit if it's
1357 * possible at all.
1358 */
1359 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1360 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1361 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1362 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1363 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1364 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1365 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1366 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1367 u8 rp1_freq; /* "less than" RP0 power/freqency */
1368 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1369 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1370
8fb55197
CW
1371 u8 up_threshold; /* Current %busy required to uplock */
1372 u8 down_threshold; /* Current %busy required to downclock */
1373
dd75fdc8
CW
1374 int last_adj;
1375 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1376
8d3afd7d
CW
1377 spinlock_t client_lock;
1378 struct list_head clients;
1379 bool client_boost;
1380
c0951f0c 1381 bool enabled;
54b4f68f 1382 struct delayed_work autoenable_work;
1854d5ca 1383 unsigned boosts;
4fc688ce 1384
bf225f20 1385 /* manual wa residency calculations */
e0e8c7cb 1386 struct intel_rps_ei ei;
bf225f20 1387
4fc688ce
JB
1388 /*
1389 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1390 * Must be taken after struct_mutex if nested. Note that
1391 * this lock may be held for long periods of time when
1392 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1393 */
1394 struct mutex hw_lock;
c85aa885
DV
1395};
1396
1a240d4d
DV
1397/* defined intel_pm.c */
1398extern spinlock_t mchdev_lock;
1399
c85aa885
DV
1400struct intel_ilk_power_mgmt {
1401 u8 cur_delay;
1402 u8 min_delay;
1403 u8 max_delay;
1404 u8 fmax;
1405 u8 fstart;
1406
1407 u64 last_count1;
1408 unsigned long last_time1;
1409 unsigned long chipset_power;
1410 u64 last_count2;
5ed0bdf2 1411 u64 last_time2;
c85aa885
DV
1412 unsigned long gfx_power;
1413 u8 corr;
1414
1415 int c_m;
1416 int r_t;
1417};
1418
c6cb582e
ID
1419struct drm_i915_private;
1420struct i915_power_well;
1421
1422struct i915_power_well_ops {
1423 /*
1424 * Synchronize the well's hw state to match the current sw state, for
1425 * example enable/disable it based on the current refcount. Called
1426 * during driver init and resume time, possibly after first calling
1427 * the enable/disable handlers.
1428 */
1429 void (*sync_hw)(struct drm_i915_private *dev_priv,
1430 struct i915_power_well *power_well);
1431 /*
1432 * Enable the well and resources that depend on it (for example
1433 * interrupts located on the well). Called after the 0->1 refcount
1434 * transition.
1435 */
1436 void (*enable)(struct drm_i915_private *dev_priv,
1437 struct i915_power_well *power_well);
1438 /*
1439 * Disable the well and resources that depend on it. Called after
1440 * the 1->0 refcount transition.
1441 */
1442 void (*disable)(struct drm_i915_private *dev_priv,
1443 struct i915_power_well *power_well);
1444 /* Returns the hw enabled state. */
1445 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1446 struct i915_power_well *power_well);
1447};
1448
a38911a3
WX
1449/* Power well structure for haswell */
1450struct i915_power_well {
c1ca727f 1451 const char *name;
6f3ef5dd 1452 bool always_on;
a38911a3
WX
1453 /* power well enable/disable usage count */
1454 int count;
bfafe93a
ID
1455 /* cached hw enabled state */
1456 bool hw_enabled;
d8fc70b7 1457 u64 domains;
01c3faa7
ACO
1458 /* unique identifier for this power well */
1459 unsigned long id;
362624c9
ACO
1460 /*
1461 * Arbitraty data associated with this power well. Platform and power
1462 * well specific.
1463 */
1464 unsigned long data;
c6cb582e 1465 const struct i915_power_well_ops *ops;
a38911a3
WX
1466};
1467
83c00f55 1468struct i915_power_domains {
baa70707
ID
1469 /*
1470 * Power wells needed for initialization at driver init and suspend
1471 * time are on. They are kept on until after the first modeset.
1472 */
1473 bool init_power_on;
0d116a29 1474 bool initializing;
c1ca727f 1475 int power_well_count;
baa70707 1476
83c00f55 1477 struct mutex lock;
1da51581 1478 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1479 struct i915_power_well *power_wells;
83c00f55
ID
1480};
1481
35a85ac6 1482#define MAX_L3_SLICES 2
a4da4fa4 1483struct intel_l3_parity {
35a85ac6 1484 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1485 struct work_struct error_work;
35a85ac6 1486 int which_slice;
a4da4fa4
DV
1487};
1488
4b5aed62 1489struct i915_gem_mm {
4b5aed62
DV
1490 /** Memory allocator for GTT stolen memory */
1491 struct drm_mm stolen;
92e97d2f
PZ
1492 /** Protects the usage of the GTT stolen memory allocator. This is
1493 * always the inner lock when overlapping with struct_mutex. */
1494 struct mutex stolen_lock;
1495
4b5aed62
DV
1496 /** List of all objects in gtt_space. Used to restore gtt
1497 * mappings on resume */
1498 struct list_head bound_list;
1499 /**
1500 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1501 * are idle and not used by the GPU). These objects may or may
1502 * not actually have any pages attached.
4b5aed62
DV
1503 */
1504 struct list_head unbound_list;
1505
275f039d
CW
1506 /** List of all objects in gtt_space, currently mmaped by userspace.
1507 * All objects within this list must also be on bound_list.
1508 */
1509 struct list_head userfault_list;
1510
fbbd37b3
CW
1511 /**
1512 * List of objects which are pending destruction.
1513 */
1514 struct llist_head free_list;
1515 struct work_struct free_work;
1516
4b5aed62 1517 /** Usable portion of the GTT for GEM */
c8847387 1518 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1519
4b5aed62
DV
1520 /** PPGTT used for aliasing the PPGTT with the GTT */
1521 struct i915_hw_ppgtt *aliasing_ppgtt;
1522
2cfcd32a 1523 struct notifier_block oom_notifier;
e87666b5 1524 struct notifier_block vmap_notifier;
ceabbba5 1525 struct shrinker shrinker;
4b5aed62 1526
4b5aed62
DV
1527 /** LRU list of objects with fence regs on them. */
1528 struct list_head fence_list;
1529
4b5aed62
DV
1530 /**
1531 * Are we in a non-interruptible section of code like
1532 * modesetting?
1533 */
1534 bool interruptible;
1535
bdf1e7e3 1536 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1537 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1538
4b5aed62
DV
1539 /** Bit 6 swizzling required for X tiling */
1540 uint32_t bit_6_swizzle_x;
1541 /** Bit 6 swizzling required for Y tiling */
1542 uint32_t bit_6_swizzle_y;
1543
4b5aed62 1544 /* accounting, useful for userland debugging */
c20e8355 1545 spinlock_t object_stat_lock;
3ef7f228 1546 u64 object_memory;
4b5aed62
DV
1547 u32 object_count;
1548};
1549
edc3d884 1550struct drm_i915_error_state_buf {
0a4cd7c8 1551 struct drm_i915_private *i915;
edc3d884
MK
1552 unsigned bytes;
1553 unsigned size;
1554 int err;
1555 u8 *buf;
1556 loff_t start;
1557 loff_t pos;
1558};
1559
b52992c0
CW
1560#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1561#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1562
3fe3b030
MK
1563#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1564#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1565
99584db3
DV
1566struct i915_gpu_error {
1567 /* For hangcheck timer */
1568#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1569#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1570
737b1506 1571 struct delayed_work hangcheck_work;
99584db3
DV
1572
1573 /* For reset and error_state handling. */
1574 spinlock_t lock;
1575 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1576 struct i915_gpu_state *first_error;
094f9a54
CW
1577
1578 unsigned long missed_irq_rings;
1579
1f83fee0 1580 /**
2ac0f450 1581 * State variable controlling the reset flow and count
1f83fee0 1582 *
2ac0f450 1583 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1584 *
1585 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1586 * meaning that any waiters holding onto the struct_mutex should
1587 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1588 *
1589 * If reset is not completed succesfully, the I915_WEDGE bit is
1590 * set meaning that hardware is terminally sour and there is no
1591 * recovery. All waiters on the reset_queue will be woken when
1592 * that happens.
1593 *
1594 * This counter is used by the wait_seqno code to notice that reset
1595 * event happened and it needs to restart the entire ioctl (since most
1596 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1597 *
1598 * This is important for lock-free wait paths, where no contended lock
1599 * naturally enforces the correct ordering between the bail-out of the
1600 * waiter and the gpu reset work code.
1f83fee0 1601 */
8af29b0c 1602 unsigned long reset_count;
1f83fee0 1603
8c185eca
CW
1604 /**
1605 * flags: Control various stages of the GPU reset
1606 *
1607 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1608 * other users acquiring the struct_mutex. To do this we set the
1609 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1610 * and then check for that bit before acquiring the struct_mutex (in
1611 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1612 * secondary role in preventing two concurrent global reset attempts.
1613 *
1614 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1615 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1616 * but it may be held by some long running waiter (that we cannot
1617 * interrupt without causing trouble). Once we are ready to do the GPU
1618 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1619 * they already hold the struct_mutex and want to participate they can
1620 * inspect the bit and do the reset directly, otherwise the worker
1621 * waits for the struct_mutex.
1622 *
1623 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1624 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1625 * i915_gem_request_alloc(), this bit is checked and the sequence
1626 * aborted (with -EIO reported to userspace) if set.
1627 */
8af29b0c 1628 unsigned long flags;
8c185eca
CW
1629#define I915_RESET_BACKOFF 0
1630#define I915_RESET_HANDOFF 1
8af29b0c 1631#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1632
1f15b76f
CW
1633 /**
1634 * Waitqueue to signal when a hang is detected. Used to for waiters
1635 * to release the struct_mutex for the reset to procede.
1636 */
1637 wait_queue_head_t wait_queue;
1638
1f83fee0
DV
1639 /**
1640 * Waitqueue to signal when the reset has completed. Used by clients
1641 * that wait for dev_priv->mm.wedged to settle.
1642 */
1643 wait_queue_head_t reset_queue;
33196ded 1644
094f9a54 1645 /* For missed irq/seqno simulation. */
688e6c72 1646 unsigned long test_irq_rings;
99584db3
DV
1647};
1648
b8efb17b
ZR
1649enum modeset_restore {
1650 MODESET_ON_LID_OPEN,
1651 MODESET_DONE,
1652 MODESET_SUSPENDED,
1653};
1654
500ea70d
RV
1655#define DP_AUX_A 0x40
1656#define DP_AUX_B 0x10
1657#define DP_AUX_C 0x20
1658#define DP_AUX_D 0x30
1659
11c1b657
XZ
1660#define DDC_PIN_B 0x05
1661#define DDC_PIN_C 0x04
1662#define DDC_PIN_D 0x06
1663
6acab15a 1664struct ddi_vbt_port_info {
ce4dd49e
DL
1665 /*
1666 * This is an index in the HDMI/DVI DDI buffer translation table.
1667 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1668 * populate this field.
1669 */
1670#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1671 uint8_t hdmi_level_shift;
311a2094
PZ
1672
1673 uint8_t supports_dvi:1;
1674 uint8_t supports_hdmi:1;
1675 uint8_t supports_dp:1;
a98d9c1d 1676 uint8_t supports_edp:1;
500ea70d
RV
1677
1678 uint8_t alternate_aux_channel;
11c1b657 1679 uint8_t alternate_ddc_pin;
75067dde
AK
1680
1681 uint8_t dp_boost_level;
1682 uint8_t hdmi_boost_level;
6acab15a
PZ
1683};
1684
bfd7ebda
RV
1685enum psr_lines_to_wait {
1686 PSR_0_LINES_TO_WAIT = 0,
1687 PSR_1_LINE_TO_WAIT,
1688 PSR_4_LINES_TO_WAIT,
1689 PSR_8_LINES_TO_WAIT
83a7280e
PB
1690};
1691
41aa3448
RV
1692struct intel_vbt_data {
1693 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1694 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1695
1696 /* Feature bits */
1697 unsigned int int_tv_support:1;
1698 unsigned int lvds_dither:1;
1699 unsigned int lvds_vbt:1;
1700 unsigned int int_crt_support:1;
1701 unsigned int lvds_use_ssc:1;
1702 unsigned int display_clock_mode:1;
1703 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1704 unsigned int panel_type:4;
41aa3448
RV
1705 int lvds_ssc_freq;
1706 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1707
83a7280e
PB
1708 enum drrs_support_type drrs_type;
1709
6aa23e65
JN
1710 struct {
1711 int rate;
1712 int lanes;
1713 int preemphasis;
1714 int vswing;
06411f08 1715 bool low_vswing;
6aa23e65
JN
1716 bool initialized;
1717 bool support;
1718 int bpp;
1719 struct edp_power_seq pps;
1720 } edp;
41aa3448 1721
bfd7ebda
RV
1722 struct {
1723 bool full_link;
1724 bool require_aux_wakeup;
1725 int idle_frames;
1726 enum psr_lines_to_wait lines_to_wait;
1727 int tp1_wakeup_time;
1728 int tp2_tp3_wakeup_time;
1729 } psr;
1730
f00076d2
JN
1731 struct {
1732 u16 pwm_freq_hz;
39fbc9c8 1733 bool present;
f00076d2 1734 bool active_low_pwm;
1de6068e 1735 u8 min_brightness; /* min_brightness/255 of max */
add03379 1736 u8 controller; /* brightness controller number */
9a41e17d 1737 enum intel_backlight_type type;
f00076d2
JN
1738 } backlight;
1739
d17c5443
SK
1740 /* MIPI DSI */
1741 struct {
1742 u16 panel_id;
d3b542fc
SK
1743 struct mipi_config *config;
1744 struct mipi_pps_data *pps;
1745 u8 seq_version;
1746 u32 size;
1747 u8 *data;
8d3ed2f3 1748 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1749 } dsi;
1750
41aa3448
RV
1751 int crt_ddc_pin;
1752
1753 int child_dev_num;
768f69c9 1754 union child_device_config *child_dev;
6acab15a
PZ
1755
1756 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1757 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1758};
1759
77c122bc
VS
1760enum intel_ddb_partitioning {
1761 INTEL_DDB_PART_1_2,
1762 INTEL_DDB_PART_5_6, /* IVB+ */
1763};
1764
1fd527cc
VS
1765struct intel_wm_level {
1766 bool enable;
1767 uint32_t pri_val;
1768 uint32_t spr_val;
1769 uint32_t cur_val;
1770 uint32_t fbc_val;
1771};
1772
820c1980 1773struct ilk_wm_values {
609cedef
VS
1774 uint32_t wm_pipe[3];
1775 uint32_t wm_lp[3];
1776 uint32_t wm_lp_spr[3];
1777 uint32_t wm_linetime[3];
1778 bool enable_fbc_wm;
1779 enum intel_ddb_partitioning partitioning;
1780};
1781
262cd2e1 1782struct vlv_pipe_wm {
1b31389c 1783 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1784};
ae80152d 1785
262cd2e1
VS
1786struct vlv_sr_wm {
1787 uint16_t plane;
1b31389c
VS
1788 uint16_t cursor;
1789};
1790
1791struct vlv_wm_ddl_values {
1792 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1793};
ae80152d 1794
262cd2e1
VS
1795struct vlv_wm_values {
1796 struct vlv_pipe_wm pipe[3];
1797 struct vlv_sr_wm sr;
1b31389c 1798 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1799 uint8_t level;
1800 bool cxsr;
0018fda1
VS
1801};
1802
c193924e 1803struct skl_ddb_entry {
16160e3d 1804 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1805};
1806
1807static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1808{
16160e3d 1809 return entry->end - entry->start;
c193924e
DL
1810}
1811
08db6652
DL
1812static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1813 const struct skl_ddb_entry *e2)
1814{
1815 if (e1->start == e2->start && e1->end == e2->end)
1816 return true;
1817
1818 return false;
1819}
1820
c193924e 1821struct skl_ddb_allocation {
2cd601c6 1822 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1823 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1824};
1825
2ac96d2a 1826struct skl_wm_values {
2b4b9f35 1827 unsigned dirty_pipes;
c193924e 1828 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1829};
1830
1831struct skl_wm_level {
a62163e9
L
1832 bool plane_en;
1833 uint16_t plane_res_b;
1834 uint8_t plane_res_l;
2ac96d2a
PB
1835};
1836
c67a470b 1837/*
765dab67
PZ
1838 * This struct helps tracking the state needed for runtime PM, which puts the
1839 * device in PCI D3 state. Notice that when this happens, nothing on the
1840 * graphics device works, even register access, so we don't get interrupts nor
1841 * anything else.
c67a470b 1842 *
765dab67
PZ
1843 * Every piece of our code that needs to actually touch the hardware needs to
1844 * either call intel_runtime_pm_get or call intel_display_power_get with the
1845 * appropriate power domain.
a8a8bd54 1846 *
765dab67
PZ
1847 * Our driver uses the autosuspend delay feature, which means we'll only really
1848 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1849 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1850 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1851 *
1852 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1853 * goes back to false exactly before we reenable the IRQs. We use this variable
1854 * to check if someone is trying to enable/disable IRQs while they're supposed
1855 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1856 * case it happens.
c67a470b 1857 *
765dab67 1858 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1859 */
5d584b2e 1860struct i915_runtime_pm {
1f814dac 1861 atomic_t wakeref_count;
5d584b2e 1862 bool suspended;
2aeb7d3a 1863 bool irqs_enabled;
c67a470b
PZ
1864};
1865
926321d5
DV
1866enum intel_pipe_crc_source {
1867 INTEL_PIPE_CRC_SOURCE_NONE,
1868 INTEL_PIPE_CRC_SOURCE_PLANE1,
1869 INTEL_PIPE_CRC_SOURCE_PLANE2,
1870 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1871 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1872 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1873 INTEL_PIPE_CRC_SOURCE_TV,
1874 INTEL_PIPE_CRC_SOURCE_DP_B,
1875 INTEL_PIPE_CRC_SOURCE_DP_C,
1876 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1877 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1878 INTEL_PIPE_CRC_SOURCE_MAX,
1879};
1880
8bf1e9f1 1881struct intel_pipe_crc_entry {
ac2300d4 1882 uint32_t frame;
8bf1e9f1
SH
1883 uint32_t crc[5];
1884};
1885
b2c88f5b 1886#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1887struct intel_pipe_crc {
d538bbdf
DL
1888 spinlock_t lock;
1889 bool opened; /* exclusive access to the result file */
e5f75aca 1890 struct intel_pipe_crc_entry *entries;
926321d5 1891 enum intel_pipe_crc_source source;
d538bbdf 1892 int head, tail;
07144428 1893 wait_queue_head_t wq;
8c6b709d 1894 int skipped;
8bf1e9f1
SH
1895};
1896
f99d7069 1897struct i915_frontbuffer_tracking {
b5add959 1898 spinlock_t lock;
f99d7069
DV
1899
1900 /*
1901 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1902 * scheduled flips.
1903 */
1904 unsigned busy_bits;
1905 unsigned flip_bits;
1906};
1907
7225342a 1908struct i915_wa_reg {
f0f59a00 1909 i915_reg_t addr;
7225342a
MK
1910 u32 value;
1911 /* bitmask representing WA bits */
1912 u32 mask;
1913};
1914
33136b06
AS
1915/*
1916 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1917 * allowing it for RCS as we don't foresee any requirement of having
1918 * a whitelist for other engines. When it is really required for
1919 * other engines then the limit need to be increased.
1920 */
1921#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1922
1923struct i915_workarounds {
1924 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1925 u32 count;
666796da 1926 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1927};
1928
cf9d2890
YZ
1929struct i915_virtual_gpu {
1930 bool active;
1931};
1932
aa363136
MR
1933/* used in computing the new watermarks state */
1934struct intel_wm_config {
1935 unsigned int num_pipes_active;
1936 bool sprites_enabled;
1937 bool sprites_scaled;
1938};
1939
d7965152
RB
1940struct i915_oa_format {
1941 u32 format;
1942 int size;
1943};
1944
8a3003dd
RB
1945struct i915_oa_reg {
1946 i915_reg_t addr;
1947 u32 value;
1948};
1949
eec688e1
RB
1950struct i915_perf_stream;
1951
16d98b31
RB
1952/**
1953 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1954 */
eec688e1 1955struct i915_perf_stream_ops {
16d98b31
RB
1956 /**
1957 * @enable: Enables the collection of HW samples, either in response to
1958 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1959 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1960 */
1961 void (*enable)(struct i915_perf_stream *stream);
1962
16d98b31
RB
1963 /**
1964 * @disable: Disables the collection of HW samples, either in response
1965 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1966 * the stream.
eec688e1
RB
1967 */
1968 void (*disable)(struct i915_perf_stream *stream);
1969
16d98b31
RB
1970 /**
1971 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1972 * once there is something ready to read() for the stream
1973 */
1974 void (*poll_wait)(struct i915_perf_stream *stream,
1975 struct file *file,
1976 poll_table *wait);
1977
16d98b31
RB
1978 /**
1979 * @wait_unlocked: For handling a blocking read, wait until there is
1980 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1981 * wait queue that would be passed to poll_wait().
eec688e1
RB
1982 */
1983 int (*wait_unlocked)(struct i915_perf_stream *stream);
1984
16d98b31
RB
1985 /**
1986 * @read: Copy buffered metrics as records to userspace
1987 * **buf**: the userspace, destination buffer
1988 * **count**: the number of bytes to copy, requested by userspace
1989 * **offset**: zero at the start of the read, updated as the read
1990 * proceeds, it represents how many bytes have been copied so far and
1991 * the buffer offset for copying the next record.
eec688e1 1992 *
16d98b31
RB
1993 * Copy as many buffered i915 perf samples and records for this stream
1994 * to userspace as will fit in the given buffer.
eec688e1 1995 *
16d98b31
RB
1996 * Only write complete records; returning -%ENOSPC if there isn't room
1997 * for a complete record.
eec688e1 1998 *
16d98b31
RB
1999 * Return any error condition that results in a short read such as
2000 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2001 * returning to userspace.
eec688e1
RB
2002 */
2003 int (*read)(struct i915_perf_stream *stream,
2004 char __user *buf,
2005 size_t count,
2006 size_t *offset);
2007
16d98b31
RB
2008 /**
2009 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2010 *
2011 * The stream will always be disabled before this is called.
2012 */
2013 void (*destroy)(struct i915_perf_stream *stream);
2014};
2015
16d98b31
RB
2016/**
2017 * struct i915_perf_stream - state for a single open stream FD
2018 */
eec688e1 2019struct i915_perf_stream {
16d98b31
RB
2020 /**
2021 * @dev_priv: i915 drm device
2022 */
eec688e1
RB
2023 struct drm_i915_private *dev_priv;
2024
16d98b31
RB
2025 /**
2026 * @link: Links the stream into ``&drm_i915_private->streams``
2027 */
eec688e1
RB
2028 struct list_head link;
2029
16d98b31
RB
2030 /**
2031 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2032 * properties given when opening a stream, representing the contents
2033 * of a single sample as read() by userspace.
2034 */
eec688e1 2035 u32 sample_flags;
16d98b31
RB
2036
2037 /**
2038 * @sample_size: Considering the configured contents of a sample
2039 * combined with the required header size, this is the total size
2040 * of a single sample record.
2041 */
d7965152 2042 int sample_size;
eec688e1 2043
16d98b31
RB
2044 /**
2045 * @ctx: %NULL if measuring system-wide across all contexts or a
2046 * specific context that is being monitored.
2047 */
eec688e1 2048 struct i915_gem_context *ctx;
16d98b31
RB
2049
2050 /**
2051 * @enabled: Whether the stream is currently enabled, considering
2052 * whether the stream was opened in a disabled state and based
2053 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2054 */
eec688e1
RB
2055 bool enabled;
2056
16d98b31
RB
2057 /**
2058 * @ops: The callbacks providing the implementation of this specific
2059 * type of configured stream.
2060 */
d7965152
RB
2061 const struct i915_perf_stream_ops *ops;
2062};
2063
16d98b31
RB
2064/**
2065 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2066 */
d7965152 2067struct i915_oa_ops {
16d98b31
RB
2068 /**
2069 * @init_oa_buffer: Resets the head and tail pointers of the
2070 * circular buffer for periodic OA reports.
2071 *
2072 * Called when first opening a stream for OA metrics, but also may be
2073 * called in response to an OA buffer overflow or other error
2074 * condition.
2075 *
2076 * Note it may be necessary to clear the full OA buffer here as part of
2077 * maintaining the invariable that new reports must be written to
2078 * zeroed memory for us to be able to reliable detect if an expected
2079 * report has not yet landed in memory. (At least on Haswell the OA
2080 * buffer tail pointer is not synchronized with reports being visible
2081 * to the CPU)
2082 */
d7965152 2083 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2084
2085 /**
2086 * @enable_metric_set: Applies any MUX configuration to set up the
2087 * Boolean and Custom (B/C) counters that are part of the counter
2088 * reports being sampled. May apply system constraints such as
2089 * disabling EU clock gating as required.
2090 */
d7965152 2091 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2092
2093 /**
2094 * @disable_metric_set: Remove system constraints associated with using
2095 * the OA unit.
2096 */
d7965152 2097 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2098
2099 /**
2100 * @oa_enable: Enable periodic sampling
2101 */
d7965152 2102 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2103
2104 /**
2105 * @oa_disable: Disable periodic sampling
2106 */
d7965152 2107 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2108
2109 /**
2110 * @read: Copy data from the circular OA buffer into a given userspace
2111 * buffer.
2112 */
d7965152
RB
2113 int (*read)(struct i915_perf_stream *stream,
2114 char __user *buf,
2115 size_t count,
2116 size_t *offset);
16d98b31
RB
2117
2118 /**
2119 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2120 *
2121 * This is either called via fops or the poll check hrtimer (atomic
2122 * ctx) without any locks taken.
2123 *
2124 * It's safe to read OA config state here unlocked, assuming that this
2125 * is only called while the stream is enabled, while the global OA
2126 * configuration can't be modified.
2127 *
2128 * Efficiency is more important than avoiding some false positives
2129 * here, which will be handled gracefully - likely resulting in an
2130 * %EAGAIN error for userspace.
2131 */
d7965152 2132 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2133};
2134
49cd97a3
VS
2135struct intel_cdclk_state {
2136 unsigned int cdclk, vco, ref;
2137};
2138
77fec556 2139struct drm_i915_private {
8f460e2c
CW
2140 struct drm_device drm;
2141
efab6d8d 2142 struct kmem_cache *objects;
e20d2ab7 2143 struct kmem_cache *vmas;
efab6d8d 2144 struct kmem_cache *requests;
52e54209 2145 struct kmem_cache *dependencies;
f4c956ad 2146
5c969aa7 2147 const struct intel_device_info info;
f4c956ad 2148
f4c956ad
DV
2149 void __iomem *regs;
2150
907b28c5 2151 struct intel_uncore uncore;
f4c956ad 2152
cf9d2890
YZ
2153 struct i915_virtual_gpu vgpu;
2154
feddf6e8 2155 struct intel_gvt *gvt;
0ad35fed 2156
bd132858 2157 struct intel_huc huc;
33a732f4
AD
2158 struct intel_guc guc;
2159
eb805623
DV
2160 struct intel_csr csr;
2161
5ea6e5e3 2162 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2163
f4c956ad
DV
2164 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2165 * controller on different i2c buses. */
2166 struct mutex gmbus_mutex;
2167
2168 /**
2169 * Base address of the gmbus and gpio block.
2170 */
2171 uint32_t gpio_mmio_base;
2172
b6fdd0f2
SS
2173 /* MMIO base address for MIPI regs */
2174 uint32_t mipi_mmio_base;
2175
443a389f
VS
2176 uint32_t psr_mmio_base;
2177
44cb734c
ID
2178 uint32_t pps_mmio_base;
2179
28c70f16
DV
2180 wait_queue_head_t gmbus_wait_queue;
2181
f4c956ad 2182 struct pci_dev *bridge_dev;
0ca5fa3a 2183 struct i915_gem_context *kernel_context;
3b3f1650 2184 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2185 struct i915_vma *semaphore;
f4c956ad 2186
ba8286fa 2187 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2188 struct resource mch_res;
2189
f4c956ad
DV
2190 /* protects the irq masks */
2191 spinlock_t irq_lock;
2192
84c33a64
SG
2193 /* protects the mmio flip data */
2194 spinlock_t mmio_flip_lock;
2195
f8b79e58
ID
2196 bool display_irqs_enabled;
2197
9ee32fea
DV
2198 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2199 struct pm_qos_request pm_qos;
2200
a580516d
VS
2201 /* Sideband mailbox protection */
2202 struct mutex sb_lock;
f4c956ad
DV
2203
2204 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2205 union {
2206 u32 irq_mask;
2207 u32 de_irq_mask[I915_MAX_PIPES];
2208 };
f4c956ad 2209 u32 gt_irq_mask;
f4e9af4f
AG
2210 u32 pm_imr;
2211 u32 pm_ier;
a6706b45 2212 u32 pm_rps_events;
26705e20 2213 u32 pm_guc_events;
91d181dd 2214 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2215
5fcece80 2216 struct i915_hotplug hotplug;
ab34a7e8 2217 struct intel_fbc fbc;
439d7ac0 2218 struct i915_drrs drrs;
f4c956ad 2219 struct intel_opregion opregion;
41aa3448 2220 struct intel_vbt_data vbt;
f4c956ad 2221
d9ceb816
JB
2222 bool preserve_bios_swizzle;
2223
f4c956ad
DV
2224 /* overlay */
2225 struct intel_overlay *overlay;
f4c956ad 2226
58c68779 2227 /* backlight registers and fields in struct intel_panel */
07f11d49 2228 struct mutex backlight_lock;
31ad8ec6 2229
f4c956ad 2230 /* LVDS info */
f4c956ad
DV
2231 bool no_aux_handshake;
2232
e39b999a
VS
2233 /* protects panel power sequencer state */
2234 struct mutex pps_mutex;
2235
f4c956ad 2236 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2237 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2238
2239 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2240 unsigned int skl_preferred_vco_freq;
49cd97a3 2241 unsigned int max_cdclk_freq;
8d96561a 2242
adafdc6f 2243 unsigned int max_dotclk_freq;
e7dc33f3 2244 unsigned int rawclk_freq;
6bcda4f0 2245 unsigned int hpll_freq;
bfa7df01 2246 unsigned int czclk_freq;
f4c956ad 2247
63911d72 2248 struct {
bb0f4aab
VS
2249 /*
2250 * The current logical cdclk state.
2251 * See intel_atomic_state.cdclk.logical
2252 *
2253 * For reading holding any crtc lock is sufficient,
2254 * for writing must hold all of them.
2255 */
2256 struct intel_cdclk_state logical;
2257 /*
2258 * The current actual cdclk state.
2259 * See intel_atomic_state.cdclk.actual
2260 */
2261 struct intel_cdclk_state actual;
2262 /* The current hardware cdclk state */
49cd97a3
VS
2263 struct intel_cdclk_state hw;
2264 } cdclk;
63911d72 2265
645416f5
DV
2266 /**
2267 * wq - Driver workqueue for GEM.
2268 *
2269 * NOTE: Work items scheduled here are not allowed to grab any modeset
2270 * locks, for otherwise the flushing done in the pageflip code will
2271 * result in deadlocks.
2272 */
f4c956ad
DV
2273 struct workqueue_struct *wq;
2274
2275 /* Display functions */
2276 struct drm_i915_display_funcs display;
2277
2278 /* PCH chipset type */
2279 enum intel_pch pch_type;
17a303ec 2280 unsigned short pch_id;
f4c956ad
DV
2281
2282 unsigned long quirks;
2283
b8efb17b
ZR
2284 enum modeset_restore modeset_restore;
2285 struct mutex modeset_restore_lock;
e2c8b870 2286 struct drm_atomic_state *modeset_restore_state;
73974893 2287 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2288
a7bbbd63 2289 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2290 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2291
4b5aed62 2292 struct i915_gem_mm mm;
ad46cb53
CW
2293 DECLARE_HASHTABLE(mm_structs, 7);
2294 struct mutex mm_lock;
8781342d 2295
5d1808ec
CW
2296 /* The hw wants to have a stable context identifier for the lifetime
2297 * of the context (for OA, PASID, faults, etc). This is limited
2298 * in execlists to 21 bits.
2299 */
2300 struct ida context_hw_ida;
2301#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2302
8781342d
DV
2303 /* Kernel Modesetting */
2304
e2af48c6
VS
2305 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2306 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2307 wait_queue_head_t pending_flip_queue;
2308
c4597872
DV
2309#ifdef CONFIG_DEBUG_FS
2310 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2311#endif
2312
565602d7 2313 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2314 int num_shared_dpll;
2315 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2316 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2317
fbf6d879
ML
2318 /*
2319 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2320 * Must be global rather than per dpll, because on some platforms
2321 * plls share registers.
2322 */
2323 struct mutex dpll_lock;
2324
565602d7
ML
2325 unsigned int active_crtcs;
2326 unsigned int min_pixclk[I915_MAX_PIPES];
2327
e4607fcf 2328 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2329
7225342a 2330 struct i915_workarounds workarounds;
888b5995 2331
f99d7069
DV
2332 struct i915_frontbuffer_tracking fb_tracking;
2333
eb955eee
CW
2334 struct intel_atomic_helper {
2335 struct llist_head free_list;
2336 struct work_struct free_work;
2337 } atomic_helper;
2338
652c393a 2339 u16 orig_clock;
f97108d1 2340
c4804411 2341 bool mchbar_need_disable;
f97108d1 2342
a4da4fa4
DV
2343 struct intel_l3_parity l3_parity;
2344
59124506 2345 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2346 u32 edram_cap;
59124506 2347
c6a828d3 2348 /* gen6+ rps state */
c85aa885 2349 struct intel_gen6_power_mgmt rps;
c6a828d3 2350
20e4d407
DV
2351 /* ilk-only ips/rps state. Everything in here is protected by the global
2352 * mchdev_lock in intel_pm.c */
c85aa885 2353 struct intel_ilk_power_mgmt ips;
b5e50c3f 2354
83c00f55 2355 struct i915_power_domains power_domains;
a38911a3 2356
a031d709 2357 struct i915_psr psr;
3f51e471 2358
99584db3 2359 struct i915_gpu_error gpu_error;
ae681d96 2360
c9cddffc
JB
2361 struct drm_i915_gem_object *vlv_pctx;
2362
0695726e 2363#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2364 /* list of fbdev register on this device */
2365 struct intel_fbdev *fbdev;
82e3b8c1 2366 struct work_struct fbdev_suspend_work;
4520f53a 2367#endif
e953fd7b
CW
2368
2369 struct drm_property *broadcast_rgb_property;
3f43c48d 2370 struct drm_property *force_audio_property;
e3689190 2371
58fddc28 2372 /* hda/i915 audio component */
51e1d83c 2373 struct i915_audio_component *audio_component;
58fddc28 2374 bool audio_component_registered;
4a21ef7d
LY
2375 /**
2376 * av_mutex - mutex for audio/video sync
2377 *
2378 */
2379 struct mutex av_mutex;
58fddc28 2380
254f965c 2381 uint32_t hw_context_size;
a33afea5 2382 struct list_head context_list;
f4c956ad 2383
3e68320e 2384 u32 fdi_rx_config;
68d18ad7 2385
c231775c 2386 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2387 u32 chv_phy_control;
c231775c
VS
2388 /*
2389 * Shadows for CHV DPLL_MD regs to keep the state
2390 * checker somewhat working in the presence hardware
2391 * crappiness (can't read out DPLL_MD for pipes B & C).
2392 */
2393 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2394 u32 bxt_phy_grc;
70722468 2395
842f1c8b 2396 u32 suspend_count;
bc87229f 2397 bool suspended_to_idle;
f4c956ad 2398 struct i915_suspend_saved_registers regfile;
ddeea5b0 2399 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2400
656d1b89 2401 enum {
16dcdc4e
PZ
2402 I915_SAGV_UNKNOWN = 0,
2403 I915_SAGV_DISABLED,
2404 I915_SAGV_ENABLED,
2405 I915_SAGV_NOT_CONTROLLED
2406 } sagv_status;
656d1b89 2407
53615a5e
VS
2408 struct {
2409 /*
2410 * Raw watermark latency values:
2411 * in 0.1us units for WM0,
2412 * in 0.5us units for WM1+.
2413 */
2414 /* primary */
2415 uint16_t pri_latency[5];
2416 /* sprite */
2417 uint16_t spr_latency[5];
2418 /* cursor */
2419 uint16_t cur_latency[5];
2af30a5c
PB
2420 /*
2421 * Raw watermark memory latency values
2422 * for SKL for all 8 levels
2423 * in 1us units.
2424 */
2425 uint16_t skl_latency[8];
609cedef
VS
2426
2427 /* current hardware state */
2d41c0b5
PB
2428 union {
2429 struct ilk_wm_values hw;
2430 struct skl_wm_values skl_hw;
0018fda1 2431 struct vlv_wm_values vlv;
2d41c0b5 2432 };
58590c14
VS
2433
2434 uint8_t max_level;
ed4a6a7c
MR
2435
2436 /*
2437 * Should be held around atomic WM register writing; also
2438 * protects * intel_crtc->wm.active and
2439 * cstate->wm.need_postvbl_update.
2440 */
2441 struct mutex wm_mutex;
279e99d7
MR
2442
2443 /*
2444 * Set during HW readout of watermarks/DDB. Some platforms
2445 * need to know when we're still using BIOS-provided values
2446 * (which we don't fully trust).
2447 */
2448 bool distrust_bios_wm;
53615a5e
VS
2449 } wm;
2450
8a187455
PZ
2451 struct i915_runtime_pm pm;
2452
eec688e1
RB
2453 struct {
2454 bool initialized;
d7965152 2455
442b8c06 2456 struct kobject *metrics_kobj;
ccdf6341 2457 struct ctl_table_header *sysctl_header;
442b8c06 2458
eec688e1
RB
2459 struct mutex lock;
2460 struct list_head streams;
8a3003dd 2461
d7965152
RB
2462 spinlock_t hook_lock;
2463
8a3003dd 2464 struct {
d7965152
RB
2465 struct i915_perf_stream *exclusive_stream;
2466
2467 u32 specific_ctx_id;
d7965152
RB
2468
2469 struct hrtimer poll_check_timer;
2470 wait_queue_head_t poll_wq;
2471 bool pollin;
2472
2473 bool periodic;
2474 int period_exponent;
2475 int timestamp_frequency;
2476
2477 int tail_margin;
2478
2479 int metrics_set;
8a3003dd
RB
2480
2481 const struct i915_oa_reg *mux_regs;
2482 int mux_regs_len;
2483 const struct i915_oa_reg *b_counter_regs;
2484 int b_counter_regs_len;
d7965152
RB
2485
2486 struct {
2487 struct i915_vma *vma;
2488 u8 *vaddr;
2489 int format;
2490 int format_size;
2491 } oa_buffer;
2492
2493 u32 gen7_latched_oastatus1;
2494
2495 struct i915_oa_ops ops;
2496 const struct i915_oa_format *oa_formats;
2497 int n_builtin_sets;
8a3003dd 2498 } oa;
eec688e1
RB
2499 } perf;
2500
a83014d3
OM
2501 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2502 struct {
821ed7df 2503 void (*resume)(struct drm_i915_private *);
117897f4 2504 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2505
73cb9701
CW
2506 struct list_head timelines;
2507 struct i915_gem_timeline global_timeline;
28176ef4 2508 u32 active_requests;
73cb9701 2509
67d97da3
CW
2510 /**
2511 * Is the GPU currently considered idle, or busy executing
2512 * userspace requests? Whilst idle, we allow runtime power
2513 * management to power down the hardware and display clocks.
2514 * In order to reduce the effect on performance, there
2515 * is a slight delay before we do so.
2516 */
67d97da3
CW
2517 bool awake;
2518
2519 /**
2520 * We leave the user IRQ off as much as possible,
2521 * but this means that requests will finish and never
2522 * be retired once the system goes idle. Set a timer to
2523 * fire periodically while the ring is running. When it
2524 * fires, go retire requests.
2525 */
2526 struct delayed_work retire_work;
2527
2528 /**
2529 * When we detect an idle GPU, we want to turn on
2530 * powersaving features. So once we see that there
2531 * are no more requests outstanding and no more
2532 * arrive within a small period of time, we fire
2533 * off the idle_work.
2534 */
2535 struct delayed_work idle_work;
de867c20
CW
2536
2537 ktime_t last_init_time;
a83014d3
OM
2538 } gt;
2539
3be60de9
VS
2540 /* perform PHY state sanity checks? */
2541 bool chv_phy_assert[2];
2542
a3a8986c
MK
2543 bool ipc_enabled;
2544
f9318941
PD
2545 /* Used to save the pipe-to-encoder mapping for audio */
2546 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2547
eef57324
JA
2548 /* necessary resource sharing with HDMI LPE audio driver. */
2549 struct {
2550 struct platform_device *platdev;
2551 int irq;
2552 } lpe_audio;
2553
bdf1e7e3
DV
2554 /*
2555 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2556 * will be rejected. Instead look for a better place.
2557 */
77fec556 2558};
1da177e4 2559
2c1792a1
CW
2560static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2561{
091387c1 2562 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2563}
2564
c49d13ee 2565static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2566{
c49d13ee 2567 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2568}
2569
33a732f4
AD
2570static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2571{
2572 return container_of(guc, struct drm_i915_private, guc);
2573}
2574
50beba55
AH
2575static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2576{
2577 return container_of(huc, struct drm_i915_private, huc);
2578}
2579
b4ac5afc 2580/* Simple iterator over all initialised engines */
3b3f1650
AG
2581#define for_each_engine(engine__, dev_priv__, id__) \
2582 for ((id__) = 0; \
2583 (id__) < I915_NUM_ENGINES; \
2584 (id__)++) \
2585 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2586
2587/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2588#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2589 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2590 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2591
b1d7e4b4
WF
2592enum hdmi_force_audio {
2593 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2594 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2595 HDMI_AUDIO_AUTO, /* trust EDID */
2596 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2597};
2598
190d6cd5 2599#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2600
a071fa00
DV
2601/*
2602 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2603 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2604 * doesn't mean that the hw necessarily already scans it out, but that any
2605 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2606 *
2607 * We have one bit per pipe and per scanout plane type.
2608 */
d1b9d039
SAK
2609#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2610#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2611#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2612 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2613#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2614 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2615#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2616 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2617#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2618 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2619#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2620 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2621
85d1225e
DG
2622/*
2623 * Optimised SGL iterator for GEM objects
2624 */
2625static __always_inline struct sgt_iter {
2626 struct scatterlist *sgp;
2627 union {
2628 unsigned long pfn;
2629 dma_addr_t dma;
2630 };
2631 unsigned int curr;
2632 unsigned int max;
2633} __sgt_iter(struct scatterlist *sgl, bool dma) {
2634 struct sgt_iter s = { .sgp = sgl };
2635
2636 if (s.sgp) {
2637 s.max = s.curr = s.sgp->offset;
2638 s.max += s.sgp->length;
2639 if (dma)
2640 s.dma = sg_dma_address(s.sgp);
2641 else
2642 s.pfn = page_to_pfn(sg_page(s.sgp));
2643 }
2644
2645 return s;
2646}
2647
96d77634
CW
2648static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2649{
2650 ++sg;
2651 if (unlikely(sg_is_chain(sg)))
2652 sg = sg_chain_ptr(sg);
2653 return sg;
2654}
2655
63d15326
DG
2656/**
2657 * __sg_next - return the next scatterlist entry in a list
2658 * @sg: The current sg entry
2659 *
2660 * Description:
2661 * If the entry is the last, return NULL; otherwise, step to the next
2662 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2663 * otherwise just return the pointer to the current element.
2664 **/
2665static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2666{
2667#ifdef CONFIG_DEBUG_SG
2668 BUG_ON(sg->sg_magic != SG_MAGIC);
2669#endif
96d77634 2670 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2671}
2672
85d1225e
DG
2673/**
2674 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2675 * @__dmap: DMA address (output)
2676 * @__iter: 'struct sgt_iter' (iterator state, internal)
2677 * @__sgt: sg_table to iterate over (input)
2678 */
2679#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2680 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2681 ((__dmap) = (__iter).dma + (__iter).curr); \
2682 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2683 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2684
2685/**
2686 * for_each_sgt_page - iterate over the pages of the given sg_table
2687 * @__pp: page pointer (output)
2688 * @__iter: 'struct sgt_iter' (iterator state, internal)
2689 * @__sgt: sg_table to iterate over (input)
2690 */
2691#define for_each_sgt_page(__pp, __iter, __sgt) \
2692 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2693 ((__pp) = (__iter).pfn == 0 ? NULL : \
2694 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2695 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2696 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2697
5ca43ef0
TU
2698static inline const struct intel_device_info *
2699intel_info(const struct drm_i915_private *dev_priv)
2700{
2701 return &dev_priv->info;
2702}
2703
2704#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2705
55b8f2a7 2706#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2707#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2708
e87a005d 2709#define REVID_FOREVER 0xff
4805fe82 2710#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2711
2712#define GEN_FOREVER (0)
2713/*
2714 * Returns true if Gen is in inclusive range [Start, End].
2715 *
2716 * Use GEN_FOREVER for unbound start and or end.
2717 */
c1812bdb 2718#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2719 unsigned int __s = (s), __e = (e); \
2720 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2721 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2722 if ((__s) != GEN_FOREVER) \
2723 __s = (s) - 1; \
2724 if ((__e) == GEN_FOREVER) \
2725 __e = BITS_PER_LONG - 1; \
2726 else \
2727 __e = (e) - 1; \
c1812bdb 2728 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2729})
2730
e87a005d
JN
2731/*
2732 * Return true if revision is in range [since,until] inclusive.
2733 *
2734 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2735 */
2736#define IS_REVID(p, since, until) \
2737 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2738
06bcd848
JN
2739#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2740#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2741#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2742#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2743#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2744#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2745#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2746#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2747#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2748#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2749#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2750#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2751#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2752#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2753#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2754#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2755#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2756#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2757#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2758#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2759 INTEL_DEVID(dev_priv) == 0x0152 || \
2760 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2761#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2762#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2763#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2764#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2765#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2766#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2767#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2768#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2769#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2770#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2771 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2772#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2773 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2774 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2775 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2776/* ULX machines are also considered ULT. */
50a0bc90
TU
2777#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2778 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2779#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2780 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2781#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2782 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2783#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2784 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2785/* ULX machines are also considered ULT. */
50a0bc90
TU
2786#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2787 INTEL_DEVID(dev_priv) == 0x0A1E)
2788#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2789 INTEL_DEVID(dev_priv) == 0x1913 || \
2790 INTEL_DEVID(dev_priv) == 0x1916 || \
2791 INTEL_DEVID(dev_priv) == 0x1921 || \
2792 INTEL_DEVID(dev_priv) == 0x1926)
2793#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2794 INTEL_DEVID(dev_priv) == 0x1915 || \
2795 INTEL_DEVID(dev_priv) == 0x191E)
2796#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2797 INTEL_DEVID(dev_priv) == 0x5913 || \
2798 INTEL_DEVID(dev_priv) == 0x5916 || \
2799 INTEL_DEVID(dev_priv) == 0x5921 || \
2800 INTEL_DEVID(dev_priv) == 0x5926)
2801#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2802 INTEL_DEVID(dev_priv) == 0x5915 || \
2803 INTEL_DEVID(dev_priv) == 0x591E)
2804#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2805 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2806#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2807 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2808
c007fb4a 2809#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2810
ef712bb4
JN
2811#define SKL_REVID_A0 0x0
2812#define SKL_REVID_B0 0x1
2813#define SKL_REVID_C0 0x2
2814#define SKL_REVID_D0 0x3
2815#define SKL_REVID_E0 0x4
2816#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2817#define SKL_REVID_G0 0x6
2818#define SKL_REVID_H0 0x7
ef712bb4 2819
e87a005d
JN
2820#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2821
ef712bb4 2822#define BXT_REVID_A0 0x0
fffda3f4 2823#define BXT_REVID_A1 0x1
ef712bb4 2824#define BXT_REVID_B0 0x3
a3f79ca6 2825#define BXT_REVID_B_LAST 0x8
ef712bb4 2826#define BXT_REVID_C0 0x9
6c74c87f 2827
e2d214ae
TU
2828#define IS_BXT_REVID(dev_priv, since, until) \
2829 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2830
c033a37c
MK
2831#define KBL_REVID_A0 0x0
2832#define KBL_REVID_B0 0x1
fe905819
MK
2833#define KBL_REVID_C0 0x2
2834#define KBL_REVID_D0 0x3
2835#define KBL_REVID_E0 0x4
c033a37c 2836
0853723b
TU
2837#define IS_KBL_REVID(dev_priv, since, until) \
2838 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2839
f4f4b59b
ACO
2840#define GLK_REVID_A0 0x0
2841#define GLK_REVID_A1 0x1
2842
2843#define IS_GLK_REVID(dev_priv, since, until) \
2844 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2845
85436696
JB
2846/*
2847 * The genX designation typically refers to the render engine, so render
2848 * capability related checks should use IS_GEN, while display and other checks
2849 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2850 * chips, etc.).
2851 */
5db94019
TU
2852#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2853#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2854#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2855#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2856#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2857#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2858#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2859#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2860
8727dc09 2861#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2862#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2863#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2864
a19d6ff2
TU
2865#define ENGINE_MASK(id) BIT(id)
2866#define RENDER_RING ENGINE_MASK(RCS)
2867#define BSD_RING ENGINE_MASK(VCS)
2868#define BLT_RING ENGINE_MASK(BCS)
2869#define VEBOX_RING ENGINE_MASK(VECS)
2870#define BSD2_RING ENGINE_MASK(VCS2)
2871#define ALL_ENGINES (~0)
2872
2873#define HAS_ENGINE(dev_priv, id) \
0031fb96 2874 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2875
2876#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2877#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2878#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2879#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2880
0031fb96
TU
2881#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2882#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2883#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2884#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2885 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2886
0031fb96 2887#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2888
0031fb96
TU
2889#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2890#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2891 ((dev_priv)->info.has_logical_ring_contexts)
2892#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2893#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2894#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2895
2896#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2897#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2898 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2899
b45305fc 2900/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2901#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2902
2903/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2904#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2905 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2906
4e6b788c
DV
2907/*
2908 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2909 * even when in MSI mode. This results in spurious interrupt warnings if the
2910 * legacy irq no. is shared with another device. The kernel then disables that
2911 * interrupt source and so prevents the other device from working properly.
2912 */
0031fb96
TU
2913#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2914#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2915
cae5852d
ZN
2916/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2917 * rows, which changed the alignment requirements and fence programming.
2918 */
50a0bc90
TU
2919#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2920 !(IS_I915G(dev_priv) || \
2921 IS_I915GM(dev_priv)))
56b857a5
TU
2922#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2923#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2924
56b857a5
TU
2925#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2926#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2927#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2928
50a0bc90 2929#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2930
56b857a5 2931#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2932
56b857a5
TU
2933#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2934#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2935#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2936#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2937#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2938
56b857a5 2939#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2940
6772ffe0 2941#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2942#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2943
1a3d1898
DG
2944/*
2945 * For now, anything with a GuC requires uCode loading, and then supports
2946 * command submission once loaded. But these are logically independent
2947 * properties, so we have separate macros to test them.
2948 */
4805fe82
TU
2949#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2950#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2951#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2952#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2953
4805fe82 2954#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2955
4805fe82 2956#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2957
17a303ec
PZ
2958#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2959#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2960#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2961#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2962#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2963#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2964#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2965#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2966#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2967#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2968#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2969#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2970
6e266956
TU
2971#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2972#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2973#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2974#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2975#define HAS_PCH_LPT_LP(dev_priv) \
2976 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2977#define HAS_PCH_LPT_H(dev_priv) \
2978 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2979#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2980#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2981#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2982#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2983
49cff963 2984#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2985
6389dd83
SS
2986#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2987
040d2baa 2988/* DPF == dynamic parity feature */
3c9192bc 2989#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2990#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2991 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2992
c8735b0c 2993#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2994#define GEN9_FREQ_SCALER 3
c8735b0c 2995
85ee17eb
PP
2996#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2997
05394f39
CW
2998#include "i915_trace.h"
2999
48f112fe
CW
3000static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3001{
3002#ifdef CONFIG_INTEL_IOMMU
3003 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
3004 return true;
3005#endif
3006 return false;
3007}
3008
c033666a 3009int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3010 int enable_ppgtt);
0e4ca100 3011
39df9190
CW
3012bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3013
0673ad47 3014/* i915_drv.c */
d15d7538
ID
3015void __printf(3, 4)
3016__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3017 const char *fmt, ...);
3018
3019#define i915_report_error(dev_priv, fmt, ...) \
3020 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3021
c43b5634 3022#ifdef CONFIG_COMPAT
0d6aa60b
DA
3023extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3024 unsigned long arg);
55edf41b
JN
3025#else
3026#define i915_compat_ioctl NULL
c43b5634 3027#endif
efab0698
JN
3028extern const struct dev_pm_ops i915_pm_ops;
3029
3030extern int i915_driver_load(struct pci_dev *pdev,
3031 const struct pci_device_id *ent);
3032extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3033extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3034extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3035extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 3036extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3037extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3038extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3039extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3040extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3041extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3042extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3043int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3044
bb8f0f5a
CW
3045int intel_engines_init_early(struct drm_i915_private *dev_priv);
3046int intel_engines_init(struct drm_i915_private *dev_priv);
3047
77913b39 3048/* intel_hotplug.c */
91d14251
TU
3049void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3050 u32 pin_mask, u32 long_mask);
77913b39
JN
3051void intel_hpd_init(struct drm_i915_private *dev_priv);
3052void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3053void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3054bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3055bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3056void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3057
1da177e4 3058/* i915_irq.c */
26a02b8f
CW
3059static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3060{
3061 unsigned long delay;
3062
3063 if (unlikely(!i915.enable_hangcheck))
3064 return;
3065
3066 /* Don't continually defer the hangcheck so that it is always run at
3067 * least once after work has been scheduled on any ring. Otherwise,
3068 * we will ignore a hung ring if a second ring is kept busy.
3069 */
3070
3071 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3072 queue_delayed_work(system_long_wq,
3073 &dev_priv->gpu_error.hangcheck_work, delay);
3074}
3075
58174462 3076__printf(3, 4)
c033666a
CW
3077void i915_handle_error(struct drm_i915_private *dev_priv,
3078 u32 engine_mask,
58174462 3079 const char *fmt, ...);
1da177e4 3080
b963291c 3081extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3082int intel_irq_install(struct drm_i915_private *dev_priv);
3083void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3084
dc97997a 3085extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
dc97997a 3086extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3087extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3088extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a 3089extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
68f60946
HG
3090extern void intel_uncore_suspend(struct drm_i915_private *dev_priv);
3091extern void intel_uncore_resume_early(struct drm_i915_private *dev_priv);
48c1026a 3092const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3093void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3094 enum forcewake_domains domains);
59bad947 3095void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3096 enum forcewake_domains domains);
a6111f7b
CW
3097/* Like above but the caller must manage the uncore.lock itself.
3098 * Must be used with I915_READ_FW and friends.
3099 */
3100void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3101 enum forcewake_domains domains);
3102void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3103 enum forcewake_domains domains);
3accaf7e
MK
3104u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3105
59bad947 3106void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3107
1758b90e
CW
3108int intel_wait_for_register(struct drm_i915_private *dev_priv,
3109 i915_reg_t reg,
3110 const u32 mask,
3111 const u32 value,
3112 const unsigned long timeout_ms);
3113int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3114 i915_reg_t reg,
3115 const u32 mask,
3116 const u32 value,
3117 const unsigned long timeout_ms);
3118
0ad35fed
ZW
3119static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3120{
feddf6e8 3121 return dev_priv->gvt;
0ad35fed
ZW
3122}
3123
c033666a 3124static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3125{
c033666a 3126 return dev_priv->vgpu.active;
cf9d2890 3127}
b1f14ad0 3128
7c463586 3129void
50227e1c 3130i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3131 u32 status_mask);
7c463586
KP
3132
3133void
50227e1c 3134i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3135 u32 status_mask);
7c463586 3136
f8b79e58
ID
3137void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3138void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3139void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3140 uint32_t mask,
3141 uint32_t bits);
fbdedaea
VS
3142void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3143 uint32_t interrupt_mask,
3144 uint32_t enabled_irq_mask);
3145static inline void
3146ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3147{
3148 ilk_update_display_irq(dev_priv, bits, bits);
3149}
3150static inline void
3151ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3152{
3153 ilk_update_display_irq(dev_priv, bits, 0);
3154}
013d3752
VS
3155void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3156 enum pipe pipe,
3157 uint32_t interrupt_mask,
3158 uint32_t enabled_irq_mask);
3159static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3160 enum pipe pipe, uint32_t bits)
3161{
3162 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3163}
3164static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3165 enum pipe pipe, uint32_t bits)
3166{
3167 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3168}
47339cd9
DV
3169void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3170 uint32_t interrupt_mask,
3171 uint32_t enabled_irq_mask);
14443261
VS
3172static inline void
3173ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3174{
3175 ibx_display_interrupt_update(dev_priv, bits, bits);
3176}
3177static inline void
3178ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3179{
3180 ibx_display_interrupt_update(dev_priv, bits, 0);
3181}
3182
673a394b 3183/* i915_gem.c */
673a394b
EA
3184int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file_priv);
3186int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3187 struct drm_file *file_priv);
3188int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file_priv);
3190int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
de151cf6
JB
3192int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file_priv);
673a394b
EA
3194int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3195 struct drm_file *file_priv);
3196int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3197 struct drm_file *file_priv);
3198int i915_gem_execbuffer(struct drm_device *dev, void *data,
3199 struct drm_file *file_priv);
76446cac
JB
3200int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3201 struct drm_file *file_priv);
673a394b
EA
3202int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3203 struct drm_file *file_priv);
199adf40
BW
3204int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3205 struct drm_file *file);
3206int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3207 struct drm_file *file);
673a394b
EA
3208int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3209 struct drm_file *file_priv);
3ef94daa
CW
3210int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file_priv);
111dbcab
CW
3212int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3213 struct drm_file *file_priv);
3214int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file_priv);
72778cb2 3216void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3217int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3218 struct drm_file *file);
5a125c3c
EA
3219int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3220 struct drm_file *file_priv);
23ba4fd0
BW
3221int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3222 struct drm_file *file_priv);
24145517 3223void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3224int i915_gem_load_init(struct drm_i915_private *dev_priv);
3225void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3226void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3227int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3228int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3229
187685cb 3230void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3231void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3232void i915_gem_object_init(struct drm_i915_gem_object *obj,
3233 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3234struct drm_i915_gem_object *
3235i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3236struct drm_i915_gem_object *
3237i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3238 const void *data, size_t size);
b1f788c6 3239void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3240void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3241
bdeb9785
CW
3242static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3243{
3244 /* A single pass should suffice to release all the freed objects (along
3245 * most call paths) , but be a little more paranoid in that freeing
3246 * the objects does take a little amount of time, during which the rcu
3247 * callbacks could have added new objects into the freed list, and
3248 * armed the work again.
3249 */
3250 do {
3251 rcu_barrier();
3252 } while (flush_work(&i915->mm.free_work));
3253}
3254
058d88c4 3255struct i915_vma * __must_check
ec7adb6e
JL
3256i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3257 const struct i915_ggtt_view *view,
91b2db6f 3258 u64 size,
2ffffd0f
CW
3259 u64 alignment,
3260 u64 flags);
fe14d5f4 3261
aa653a68 3262int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3263void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3264
7c108fd8
CW
3265void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3266
a4f5ea64 3267static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3268{
ee286370
CW
3269 return sg->length >> PAGE_SHIFT;
3270}
67d5a50c 3271
96d77634
CW
3272struct scatterlist *
3273i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3274 unsigned int n, unsigned int *offset);
341be1cd 3275
96d77634
CW
3276struct page *
3277i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3278 unsigned int n);
67d5a50c 3279
96d77634
CW
3280struct page *
3281i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3282 unsigned int n);
67d5a50c 3283
96d77634
CW
3284dma_addr_t
3285i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3286 unsigned long n);
ee286370 3287
03ac84f1
CW
3288void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3289 struct sg_table *pages);
a4f5ea64
CW
3290int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3291
3292static inline int __must_check
3293i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3294{
1233e2db 3295 might_lock(&obj->mm.lock);
a4f5ea64 3296
1233e2db 3297 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3298 return 0;
3299
3300 return __i915_gem_object_get_pages(obj);
3301}
3302
3303static inline void
3304__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3305{
a4f5ea64
CW
3306 GEM_BUG_ON(!obj->mm.pages);
3307
1233e2db 3308 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3309}
3310
3311static inline bool
3312i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3313{
1233e2db 3314 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3315}
3316
3317static inline void
3318__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3319{
a4f5ea64
CW
3320 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3321 GEM_BUG_ON(!obj->mm.pages);
3322
1233e2db 3323 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3324}
0a798eb9 3325
1233e2db
CW
3326static inline void
3327i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3328{
a4f5ea64 3329 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3330}
3331
548625ee
CW
3332enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3333 I915_MM_NORMAL = 0,
3334 I915_MM_SHRINKER
3335};
3336
3337void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3338 enum i915_mm_subclass subclass);
03ac84f1 3339void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3340
d31d7cb1
CW
3341enum i915_map_type {
3342 I915_MAP_WB = 0,
3343 I915_MAP_WC,
3344};
3345
0a798eb9
CW
3346/**
3347 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3348 * @obj: the object to map into kernel address space
3349 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3350 *
3351 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3352 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3353 * the kernel address space. Based on the @type of mapping, the PTE will be
3354 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3355 *
1233e2db
CW
3356 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3357 * mapping is no longer required.
0a798eb9 3358 *
8305216f
DG
3359 * Returns the pointer through which to access the mapped object, or an
3360 * ERR_PTR() on error.
0a798eb9 3361 */
d31d7cb1
CW
3362void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3363 enum i915_map_type type);
0a798eb9
CW
3364
3365/**
3366 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3367 * @obj: the object to unmap
0a798eb9
CW
3368 *
3369 * After pinning the object and mapping its pages, once you are finished
3370 * with your access, call i915_gem_object_unpin_map() to release the pin
3371 * upon the mapping. Once the pin count reaches zero, that mapping may be
3372 * removed.
0a798eb9
CW
3373 */
3374static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3375{
0a798eb9
CW
3376 i915_gem_object_unpin_pages(obj);
3377}
3378
43394c7d
CW
3379int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3380 unsigned int *needs_clflush);
3381int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3382 unsigned int *needs_clflush);
7f5f95d8
CW
3383#define CLFLUSH_BEFORE BIT(0)
3384#define CLFLUSH_AFTER BIT(1)
3385#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3386
3387static inline void
3388i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3389{
3390 i915_gem_object_unpin_pages(obj);
3391}
3392
54cf91dc 3393int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3394void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3395 struct drm_i915_gem_request *req,
3396 unsigned int flags);
ff72145b
DA
3397int i915_gem_dumb_create(struct drm_file *file_priv,
3398 struct drm_device *dev,
3399 struct drm_mode_create_dumb *args);
da6b51d0
DA
3400int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3401 uint32_t handle, uint64_t *offset);
4cc69075 3402int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3403
3404void i915_gem_track_fb(struct drm_i915_gem_object *old,
3405 struct drm_i915_gem_object *new,
3406 unsigned frontbuffer_bits);
3407
73cb9701 3408int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3409
8d9fc7fd 3410struct drm_i915_gem_request *
0bc40be8 3411i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3412
67d97da3 3413void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3414
8c185eca
CW
3415static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3416{
3417 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3418}
3419
3420static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3421{
8c185eca 3422 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3423}
3424
8af29b0c 3425static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3426{
8af29b0c 3427 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3428}
3429
8c185eca 3430static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3431{
8c185eca 3432 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3433}
3434
3435static inline u32 i915_reset_count(struct i915_gpu_error *error)
3436{
8af29b0c 3437 return READ_ONCE(error->reset_count);
1f83fee0 3438}
a71d8d94 3439
0e178aef 3440int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3441void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3442void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3443void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3444bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
57822dc6 3445
24145517 3446void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3447int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3448int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3449void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3450void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3451int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3452 unsigned int flags);
bf9e8429
TU
3453int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3454void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3455int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3456int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3457 unsigned int flags,
3458 long timeout,
3459 struct intel_rps_client *rps);
6b5e90f5
CW
3460int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3461 unsigned int flags,
3462 int priority);
3463#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3464
2e2f351d 3465int __must_check
2021746e
CW
3466i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3467 bool write);
3468int __must_check
dabdfe02 3469i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3470struct i915_vma * __must_check
2da3b9b9
CW
3471i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3472 u32 alignment,
e6617330 3473 const struct i915_ggtt_view *view);
058d88c4 3474void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3475int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3476 int align);
b29c19b6 3477int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3478void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3479
e4ffd173
CW
3480int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3481 enum i915_cache_level cache_level);
3482
1286ff73
DV
3483struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3484 struct dma_buf *dma_buf);
3485
3486struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3487 struct drm_gem_object *gem_obj, int flags);
3488
841cd773
DV
3489static inline struct i915_hw_ppgtt *
3490i915_vm_to_ppgtt(struct i915_address_space *vm)
3491{
841cd773
DV
3492 return container_of(vm, struct i915_hw_ppgtt, base);
3493}
3494
b42fe9ca 3495/* i915_gem_fence_reg.c */
49ef5294
CW
3496int __must_check i915_vma_get_fence(struct i915_vma *vma);
3497int __must_check i915_vma_put_fence(struct i915_vma *vma);
3498
b1ed35d9 3499void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3500void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3501
4362f4f6 3502void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3503void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3504 struct sg_table *pages);
3505void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3506 struct sg_table *pages);
7f96ecaf 3507
ca585b5d
CW
3508static inline struct i915_gem_context *
3509i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3510{
3511 struct i915_gem_context *ctx;
3512
091387c1 3513 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3514
3515 ctx = idr_find(&file_priv->context_idr, id);
3516 if (!ctx)
3517 return ERR_PTR(-ENOENT);
3518
3519 return ctx;
3520}
3521
9a6feaf0
CW
3522static inline struct i915_gem_context *
3523i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3524{
691e6415 3525 kref_get(&ctx->ref);
9a6feaf0 3526 return ctx;
dce3271b
MK
3527}
3528
9a6feaf0 3529static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3530{
091387c1 3531 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3532 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3533}
3534
69df05e1
CW
3535static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3536{
bf51997c
CW
3537 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3538
3539 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3540 mutex_unlock(lock);
69df05e1
CW
3541}
3542
80b204bc
CW
3543static inline struct intel_timeline *
3544i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3545 struct intel_engine_cs *engine)
3546{
3547 struct i915_address_space *vm;
3548
3549 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3550 return &vm->timeline.engine[engine->id];
3551}
3552
eec688e1
RB
3553int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3554 struct drm_file *file);
3555
679845ed 3556/* i915_gem_evict.c */
e522ac23 3557int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3558 u64 min_size, u64 alignment,
679845ed 3559 unsigned cache_level,
2ffffd0f 3560 u64 start, u64 end,
1ec9e26d 3561 unsigned flags);
625d988a
CW
3562int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3563 struct drm_mm_node *node,
3564 unsigned int flags);
679845ed 3565int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3566
0260c420 3567/* belongs in i915_gem_gtt.h */
c033666a 3568static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3569{
600f4368 3570 wmb();
c033666a 3571 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3572 intel_gtt_chipset_flush();
3573}
246cbfb5 3574
9797fbfb 3575/* i915_gem_stolen.c */
d713fd49
PZ
3576int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3577 struct drm_mm_node *node, u64 size,
3578 unsigned alignment);
a9da512b
PZ
3579int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3580 struct drm_mm_node *node, u64 size,
3581 unsigned alignment, u64 start,
3582 u64 end);
d713fd49
PZ
3583void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3584 struct drm_mm_node *node);
7ace3d30 3585int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3586void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3587struct drm_i915_gem_object *
187685cb 3588i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3589struct drm_i915_gem_object *
187685cb 3590i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3591 u32 stolen_offset,
3592 u32 gtt_offset,
3593 u32 size);
9797fbfb 3594
920cf419
CW
3595/* i915_gem_internal.c */
3596struct drm_i915_gem_object *
3597i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3598 phys_addr_t size);
920cf419 3599
be6a0376
DV
3600/* i915_gem_shrinker.c */
3601unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3602 unsigned long target,
be6a0376
DV
3603 unsigned flags);
3604#define I915_SHRINK_PURGEABLE 0x1
3605#define I915_SHRINK_UNBOUND 0x2
3606#define I915_SHRINK_BOUND 0x4
5763ff04 3607#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3608#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3609unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3610void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3611void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3612
3613
673a394b 3614/* i915_gem_tiling.c */
2c1792a1 3615static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3616{
091387c1 3617 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3618
3619 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3620 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3621}
3622
91d4e0aa
CW
3623u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3624 unsigned int tiling, unsigned int stride);
3625u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3626 unsigned int tiling, unsigned int stride);
3627
2017263e 3628/* i915_debugfs.c */
f8c168fa 3629#ifdef CONFIG_DEBUG_FS
1dac891c 3630int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3631int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3632void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3633#else
8d35acba 3634static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3635static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3636{ return 0; }
ce5e2ac1 3637static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3638#endif
84734a04
MK
3639
3640/* i915_gpu_error.c */
98a2f411
CW
3641#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3642
edc3d884
MK
3643__printf(2, 3)
3644void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3645int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3646 const struct i915_gpu_state *gpu);
4dc955f7 3647int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3648 struct drm_i915_private *i915,
4dc955f7
MK
3649 size_t count, loff_t pos);
3650static inline void i915_error_state_buf_release(
3651 struct drm_i915_error_state_buf *eb)
3652{
3653 kfree(eb->buf);
3654}
5a4c6f1b
CW
3655
3656struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3657void i915_capture_error_state(struct drm_i915_private *dev_priv,
3658 u32 engine_mask,
58174462 3659 const char *error_msg);
5a4c6f1b
CW
3660
3661static inline struct i915_gpu_state *
3662i915_gpu_state_get(struct i915_gpu_state *gpu)
3663{
3664 kref_get(&gpu->ref);
3665 return gpu;
3666}
3667
3668void __i915_gpu_state_free(struct kref *kref);
3669static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3670{
3671 if (gpu)
3672 kref_put(&gpu->ref, __i915_gpu_state_free);
3673}
3674
3675struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3676void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3677
98a2f411
CW
3678#else
3679
3680static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3681 u32 engine_mask,
3682 const char *error_msg)
3683{
3684}
3685
5a4c6f1b
CW
3686static inline struct i915_gpu_state *
3687i915_first_error_state(struct drm_i915_private *i915)
3688{
3689 return NULL;
3690}
3691
3692static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3693{
3694}
3695
3696#endif
3697
0a4cd7c8 3698const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3699
351e3db2 3700/* i915_cmd_parser.c */
1ca3712c 3701int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3702void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3703void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3704int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3705 struct drm_i915_gem_object *batch_obj,
3706 struct drm_i915_gem_object *shadow_batch_obj,
3707 u32 batch_start_offset,
3708 u32 batch_len,
3709 bool is_master);
351e3db2 3710
eec688e1
RB
3711/* i915_perf.c */
3712extern void i915_perf_init(struct drm_i915_private *dev_priv);
3713extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3714extern void i915_perf_register(struct drm_i915_private *dev_priv);
3715extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3716
317c35d1 3717/* i915_suspend.c */
af6dc742
TU
3718extern int i915_save_state(struct drm_i915_private *dev_priv);
3719extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3720
0136db58 3721/* i915_sysfs.c */
694c2828
DW
3722void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3723void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3724
eef57324
JA
3725/* intel_lpe_audio.c */
3726int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3727void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3728void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3729void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
f95e29b9 3730 void *eld, int port, int pipe, int tmds_clk_speed,
b5f2be9a 3731 bool dp_output, int link_rate);
eef57324 3732
f899fc64 3733/* intel_i2c.c */
40196446
TU
3734extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3735extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3736extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3737 unsigned int pin);
3bd7d909 3738
0184df46
JN
3739extern struct i2c_adapter *
3740intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3741extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3742extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3743static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3744{
3745 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3746}
af6dc742 3747extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3748
8b8e1a89 3749/* intel_bios.c */
66578857 3750void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3751bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3752bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3753bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3754bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3755bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3756bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3757bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3758bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3759 enum port port);
6389dd83
SS
3760bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3761 enum port port);
3762
8b8e1a89 3763
3b617967 3764/* intel_opregion.c */
44834a67 3765#ifdef CONFIG_ACPI
6f9f4b7a 3766extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3767extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3768extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3769extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3770extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3771 bool enable);
6f9f4b7a 3772extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3773 pci_power_t state);
6f9f4b7a 3774extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3775#else
6f9f4b7a 3776static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3777static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3778static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3779static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3780{
3781}
9c4b0a68
JN
3782static inline int
3783intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3784{
3785 return 0;
3786}
ecbc5cf3 3787static inline int
6f9f4b7a 3788intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3789{
3790 return 0;
3791}
6f9f4b7a 3792static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3793{
3794 return -ENODEV;
3795}
65e082c9 3796#endif
8ee1c3db 3797
723bfd70
JB
3798/* intel_acpi.c */
3799#ifdef CONFIG_ACPI
3800extern void intel_register_dsm_handler(void);
3801extern void intel_unregister_dsm_handler(void);
3802#else
3803static inline void intel_register_dsm_handler(void) { return; }
3804static inline void intel_unregister_dsm_handler(void) { return; }
3805#endif /* CONFIG_ACPI */
3806
94b4f3ba
CW
3807/* intel_device_info.c */
3808static inline struct intel_device_info *
3809mkwrite_device_info(struct drm_i915_private *dev_priv)
3810{
3811 return (struct intel_device_info *)&dev_priv->info;
3812}
3813
2e0d26f8 3814const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3815void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3816void intel_device_info_dump(struct drm_i915_private *dev_priv);
3817
79e53945 3818/* modesetting */
f817586c 3819extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3820extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3821extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3822extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3823extern int intel_connector_register(struct drm_connector *);
c191eca1 3824extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3825extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3826 bool state);
043e9bda 3827extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3828extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3829extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3830extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3831extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3832extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3833extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3834 bool enable);
3bad0781 3835
c0c7babc
BW
3836int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3837 struct drm_file *file);
575155a9 3838
6ef3d427 3839/* overlay */
c033666a
CW
3840extern struct intel_overlay_error_state *
3841intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3842extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3843 struct intel_overlay_error_state *error);
c4a1d9e4 3844
c033666a
CW
3845extern struct intel_display_error_state *
3846intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3847extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3848 struct intel_display_error_state *error);
6ef3d427 3849
151a49d0
TR
3850int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3851int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3852int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3853 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3854
3855/* intel_sideband.c */
707b6e3d 3856u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3857int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3858u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3859u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3860void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3861u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3862void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3863u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3864void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3865u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3866void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3867u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3868void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3869u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3870 enum intel_sbi_destination destination);
3871void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3872 enum intel_sbi_destination destination);
e9fe51c6
SK
3873u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3874void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3875
b7fa22d8 3876/* intel_dpio_phy.c */
0a116ce8 3877void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3878 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3879void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3880 enum port port, u32 margin, u32 scale,
3881 u32 enable, u32 deemphasis);
47a6bc61
ACO
3882void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3883void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3884bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3885 enum dpio_phy phy);
3886bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3887 enum dpio_phy phy);
3888uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3889 uint8_t lane_count);
3890void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3891 uint8_t lane_lat_optim_mask);
3892uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3893
b7fa22d8
ACO
3894void chv_set_phy_signal_level(struct intel_encoder *encoder,
3895 u32 deemph_reg_value, u32 margin_reg_value,
3896 bool uniq_trans_scale);
844b2f9a
ACO
3897void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3898 bool reset);
419b1b7a 3899void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3900void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3901void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3902void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3903
53d98725
ACO
3904void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3905 u32 demph_reg_value, u32 preemph_reg_value,
3906 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3907void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3908void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3909void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3910
616bc820
VS
3911int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3912int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
3913u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3914 const i915_reg_t reg);
c8d9a590 3915
0b274481
BW
3916#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3917#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3918
3919#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3920#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3921#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3922#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3923
3924#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3925#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3926#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3927#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3928
698b3135
CW
3929/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3930 * will be implemented using 2 32-bit writes in an arbitrary order with
3931 * an arbitrary delay between them. This can cause the hardware to
3932 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3933 * machine death. For this reason we do not support I915_WRITE64, or
3934 * dev_priv->uncore.funcs.mmio_writeq.
3935 *
3936 * When reading a 64-bit value as two 32-bit values, the delay may cause
3937 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3938 * occasionally a 64-bit register does not actualy support a full readq
3939 * and must be read using two 32-bit reads.
3940 *
3941 * You have been warned.
698b3135 3942 */
0b274481 3943#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3944
50877445 3945#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3946 u32 upper, lower, old_upper, loop = 0; \
3947 upper = I915_READ(upper_reg); \
ee0a227b 3948 do { \
acd29f7b 3949 old_upper = upper; \
ee0a227b 3950 lower = I915_READ(lower_reg); \
acd29f7b
CW
3951 upper = I915_READ(upper_reg); \
3952 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3953 (u64)upper << 32 | lower; })
50877445 3954
cae5852d
ZN
3955#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3956#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3957
75aa3f63
VS
3958#define __raw_read(x, s) \
3959static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3960 i915_reg_t reg) \
75aa3f63 3961{ \
f0f59a00 3962 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3963}
3964
3965#define __raw_write(x, s) \
3966static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3967 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3968{ \
f0f59a00 3969 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3970}
3971__raw_read(8, b)
3972__raw_read(16, w)
3973__raw_read(32, l)
3974__raw_read(64, q)
3975
3976__raw_write(8, b)
3977__raw_write(16, w)
3978__raw_write(32, l)
3979__raw_write(64, q)
3980
3981#undef __raw_read
3982#undef __raw_write
3983
a6111f7b 3984/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3985 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3986 * controlled.
aafee2eb 3987 *
a6111f7b 3988 * Think twice, and think again, before using these.
aafee2eb
AH
3989 *
3990 * As an example, these accessors can possibly be used between:
3991 *
3992 * spin_lock_irq(&dev_priv->uncore.lock);
3993 * intel_uncore_forcewake_get__locked();
3994 *
3995 * and
3996 *
3997 * intel_uncore_forcewake_put__locked();
3998 * spin_unlock_irq(&dev_priv->uncore.lock);
3999 *
4000 *
4001 * Note: some registers may not need forcewake held, so
4002 * intel_uncore_forcewake_{get,put} can be omitted, see
4003 * intel_uncore_forcewake_for_reg().
4004 *
4005 * Certain architectures will die if the same cacheline is concurrently accessed
4006 * by different clients (e.g. on Ivybridge). Access to registers should
4007 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4008 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4009 */
75aa3f63
VS
4010#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4011#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4012#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4013#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4014
55bc60db
VS
4015/* "Broadcast RGB" property */
4016#define INTEL_BROADCAST_RGB_AUTO 0
4017#define INTEL_BROADCAST_RGB_FULL 1
4018#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4019
920a14b2 4020static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4021{
920a14b2 4022 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4023 return VLV_VGACNTRL;
920a14b2 4024 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4025 return CPU_VGACNTRL;
766aa1c4
VS
4026 else
4027 return VGACNTRL;
4028}
4029
df97729f
ID
4030static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4031{
4032 unsigned long j = msecs_to_jiffies(m);
4033
4034 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4035}
4036
7bd0e226
DV
4037static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4038{
4039 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4040}
4041
df97729f
ID
4042static inline unsigned long
4043timespec_to_jiffies_timeout(const struct timespec *value)
4044{
4045 unsigned long j = timespec_to_jiffies(value);
4046
4047 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4048}
4049
dce56b3c
PZ
4050/*
4051 * If you need to wait X milliseconds between events A and B, but event B
4052 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4053 * when event A happened, then just before event B you call this function and
4054 * pass the timestamp as the first argument, and X as the second argument.
4055 */
4056static inline void
4057wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4058{
ec5e0cfb 4059 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4060
4061 /*
4062 * Don't re-read the value of "jiffies" every time since it may change
4063 * behind our back and break the math.
4064 */
4065 tmp_jiffies = jiffies;
4066 target_jiffies = timestamp_jiffies +
4067 msecs_to_jiffies_timeout(to_wait_ms);
4068
4069 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4070 remaining_jiffies = target_jiffies - tmp_jiffies;
4071 while (remaining_jiffies)
4072 remaining_jiffies =
4073 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4074 }
4075}
221fe799
CW
4076
4077static inline bool
754c9fd5 4078__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4079{
f69a02c9 4080 struct intel_engine_cs *engine = req->engine;
754c9fd5 4081 u32 seqno;
f69a02c9 4082
309663ab
CW
4083 /* Note that the engine may have wrapped around the seqno, and
4084 * so our request->global_seqno will be ahead of the hardware,
4085 * even though it completed the request before wrapping. We catch
4086 * this by kicking all the waiters before resetting the seqno
4087 * in hardware, and also signal the fence.
4088 */
4089 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4090 return true;
4091
754c9fd5
CW
4092 /* The request was dequeued before we were awoken. We check after
4093 * inspecting the hw to confirm that this was the same request
4094 * that generated the HWS update. The memory barriers within
4095 * the request execution are sufficient to ensure that a check
4096 * after reading the value from hw matches this request.
4097 */
4098 seqno = i915_gem_request_global_seqno(req);
4099 if (!seqno)
4100 return false;
4101
7ec2c73b
CW
4102 /* Before we do the heavier coherent read of the seqno,
4103 * check the value (hopefully) in the CPU cacheline.
4104 */
754c9fd5 4105 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4106 return true;
4107
688e6c72
CW
4108 /* Ensure our read of the seqno is coherent so that we
4109 * do not "miss an interrupt" (i.e. if this is the last
4110 * request and the seqno write from the GPU is not visible
4111 * by the time the interrupt fires, we will see that the
4112 * request is incomplete and go back to sleep awaiting
4113 * another interrupt that will never come.)
4114 *
4115 * Strictly, we only need to do this once after an interrupt,
4116 * but it is easier and safer to do it every time the waiter
4117 * is woken.
4118 */
3d5564e9 4119 if (engine->irq_seqno_barrier &&
538b257d 4120 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4121 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4122
3d5564e9
CW
4123 /* The ordering of irq_posted versus applying the barrier
4124 * is crucial. The clearing of the current irq_posted must
4125 * be visible before we perform the barrier operation,
4126 * such that if a subsequent interrupt arrives, irq_posted
4127 * is reasserted and our task rewoken (which causes us to
4128 * do another __i915_request_irq_complete() immediately
4129 * and reapply the barrier). Conversely, if the clear
4130 * occurs after the barrier, then an interrupt that arrived
4131 * whilst we waited on the barrier would not trigger a
4132 * barrier on the next pass, and the read may not see the
4133 * seqno update.
4134 */
f69a02c9 4135 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4136
4137 /* If we consume the irq, but we are no longer the bottom-half,
4138 * the real bottom-half may not have serialised their own
4139 * seqno check with the irq-barrier (i.e. may have inspected
4140 * the seqno before we believe it coherent since they see
4141 * irq_posted == false but we are still running).
4142 */
2c33b541 4143 spin_lock_irq(&b->irq_lock);
61d3dc70 4144 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4145 /* Note that if the bottom-half is changed as we
4146 * are sending the wake-up, the new bottom-half will
4147 * be woken by whomever made the change. We only have
4148 * to worry about when we steal the irq-posted for
4149 * ourself.
4150 */
61d3dc70 4151 wake_up_process(b->irq_wait->tsk);
2c33b541 4152 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4153
754c9fd5 4154 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4155 return true;
4156 }
688e6c72 4157
688e6c72
CW
4158 return false;
4159}
4160
0b1de5d5
CW
4161void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4162bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4163
c4d3ae68
CW
4164/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4165 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4166 * perform the operation. To check beforehand, pass in the parameters to
4167 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4168 * you only need to pass in the minor offsets, page-aligned pointers are
4169 * always valid.
4170 *
4171 * For just checking for SSE4.1, in the foreknowledge that the future use
4172 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4173 */
4174#define i915_can_memcpy_from_wc(dst, src, len) \
4175 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4176
4177#define i915_has_memcpy_from_wc() \
4178 i915_memcpy_from_wc(NULL, NULL, 0)
4179
c58305af
CW
4180/* i915_mm.c */
4181int remap_io_mapping(struct vm_area_struct *vma,
4182 unsigned long addr, unsigned long pfn, unsigned long size,
4183 struct io_mapping *iomap);
4184
e59dc172
CW
4185static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4186{
4187 return (obj->cache_level != I915_CACHE_NONE ||
4188 HAS_LLC(to_i915(obj->base.dev)));
4189}
4190
1da177e4 4191#endif