]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
UBUNTU: SAUCE: drm/i915: Rename gen7 cmdparser tables
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
cdc1cdca
JN
83#define DRIVER_DATE "20171023"
84#define DRIVER_TIMESTAMP 1508748913
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8 95 if (unlikely(__ret_warn_on)) \
4f044a88 96 if (!WARN(i915_modparams.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
eac2cb81 125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
b95320bd
MK
126{
127 uint_fixed_16_16_t fp;
128
0b4d7cbf 129 WARN_ON(val > U16_MAX);
b95320bd
MK
130
131 fp.val = val << 16;
132 return fp;
133}
134
eac2cb81 135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
b95320bd
MK
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
eac2cb81 140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
b95320bd
MK
141{
142 return fp.val >> 16;
143}
144
eac2cb81 145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
b95320bd
MK
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
eac2cb81 154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
b95320bd
MK
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
07ab976d
KM
163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
0b4d7cbf
KM
166 WARN_ON(val > U32_MAX);
167 fp.val = (uint32_t) val;
07ab976d
KM
168 return fp;
169}
170
a9d055de
KM
171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
a9d055de
KM
181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
0b4d7cbf
KM
184 WARN_ON(intermediate_val > U32_MAX);
185 return (uint32_t) intermediate_val;
a9d055de
KM
186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
a9d055de
KM
192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
07ab976d 195 return clamp_u64_to_fixed16(intermediate_val);
a9d055de
KM
196}
197
eac2cb81 198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
b95320bd 199{
b95320bd
MK
200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
07ab976d 204 return clamp_u64_to_fixed16(interm_val);
b95320bd
MK
205}
206
a9d055de
KM
207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
0b4d7cbf
KM
214 WARN_ON(interm_val > U32_MAX);
215 return (uint32_t) interm_val;
a9d055de
KM
216}
217
eac2cb81 218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
b95320bd
MK
219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
b95320bd
MK
222
223 intermediate_val = (uint64_t) val * mul.val;
07ab976d 224 return clamp_u64_to_fixed16(intermediate_val);
b95320bd
MK
225}
226
6ea593c0
KM
227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
42a8ca4c
JN
246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
87ad3212
JN
251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
08c4d7fc
TU
256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
317c35d1 261enum pipe {
752aa88a 262 INVALID_PIPE = -1,
317c35d1
JB
263 PIPE_A = 0,
264 PIPE_B,
9db4a9c7 265 PIPE_C,
a57c774a
AK
266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
317c35d1 268};
9db4a9c7 269#define pipe_name(p) ((p) + 'A')
317c35d1 270
a5c961d1
PZ
271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
a57c774a 275 TRANSCODER_EDP,
4d1de975
JN
276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
a57c774a 278 I915_MAX_TRANSCODERS
a5c961d1 279};
da205630
JN
280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
4d1de975
JN
292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
da205630
JN
296 default:
297 return "<invalid>";
298 }
299}
a5c961d1 300
4d1de975
JN
301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
84139d1e 306/*
b14e5848
VS
307 * Global legacy plane identifier. Valid only for primary/sprite
308 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 309 */
80824003 310enum plane {
b14e5848 311 PLANE_A,
80824003 312 PLANE_B,
9db4a9c7 313 PLANE_C,
80824003 314};
9db4a9c7 315#define plane_name(p) ((p) + 'A')
52440211 316
580503c7 317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 318
b14e5848
VS
319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
19c3164d 333 PLANE_SPRITE2,
b14e5848
VS
334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
d97d7b48
VS
338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
2b139522 342enum port {
03cdc1d4 343 PORT_NONE = -1,
2b139522
ED
344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
a09caddd 353#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
0a116ce8
ACO
362 DPIO_PHY1,
363 DPIO_PHY2,
e4607fcf
CML
364};
365
b97186f0
PZ
366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
f52e353e 376 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 392 POWER_DOMAIN_VGA,
fbeeaa23 393 POWER_DOMAIN_AUDIO,
bd2bb1b9 394 POWER_DOMAIN_PLLS,
1407121a
S
395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
f0ab43e6 399 POWER_DOMAIN_GMBUS,
dfa57627 400 POWER_DOMAIN_MODESET,
baa70707 401 POWER_DOMAIN_INIT,
bddc7645
ID
402
403 POWER_DOMAIN_NUM,
b97186f0
PZ
404};
405
406#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
407#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
408 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
409#define POWER_DOMAIN_TRANSCODER(tran) \
410 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
411 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 412
1d843f9d
EE
413enum hpd_pin {
414 HPD_NONE = 0,
1d843f9d
EE
415 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
416 HPD_CRT,
417 HPD_SDVO_B,
418 HPD_SDVO_C,
cc24fcdc 419 HPD_PORT_A,
1d843f9d
EE
420 HPD_PORT_B,
421 HPD_PORT_C,
422 HPD_PORT_D,
26951caf 423 HPD_PORT_E,
1d843f9d
EE
424 HPD_NUM_PINS
425};
426
c91711f9
JN
427#define for_each_hpd_pin(__pin) \
428 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
429
317eaa95
L
430#define HPD_STORM_DEFAULT_THRESHOLD 5
431
5fcece80
JN
432struct i915_hotplug {
433 struct work_struct hotplug_work;
434
435 struct {
436 unsigned long last_jiffies;
437 int count;
438 enum {
439 HPD_ENABLED = 0,
440 HPD_DISABLED = 1,
441 HPD_MARK_DISABLED = 2
442 } state;
443 } stats[HPD_NUM_PINS];
444 u32 event_bits;
445 struct delayed_work reenable_work;
446
447 struct intel_digital_port *irq_port[I915_MAX_PORTS];
448 u32 long_port_mask;
449 u32 short_port_mask;
450 struct work_struct dig_port_work;
451
19625e85
L
452 struct work_struct poll_init_work;
453 bool poll_enabled;
454
317eaa95
L
455 unsigned int hpd_storm_threshold;
456
5fcece80
JN
457 /*
458 * if we get a HPD irq from DP and a HPD irq from non-DP
459 * the non-DP HPD could block the workqueue on a mode config
460 * mutex getting, that userspace may have taken. However
461 * userspace is waiting on the DP workqueue to run which is
462 * blocked behind the non-DP one.
463 */
464 struct workqueue_struct *dp_wq;
465};
466
2a2d5482
CW
467#define I915_GEM_GPU_DOMAINS \
468 (I915_GEM_DOMAIN_RENDER | \
469 I915_GEM_DOMAIN_SAMPLER | \
470 I915_GEM_DOMAIN_COMMAND | \
471 I915_GEM_DOMAIN_INSTRUCTION | \
472 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 473
055e393f
DL
474#define for_each_pipe(__dev_priv, __p) \
475 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
476#define for_each_pipe_masked(__dev_priv, __p, __mask) \
477 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
478 for_each_if ((__mask) & (1 << (__p)))
8b364b41 479#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
480 for ((__p) = 0; \
481 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
482 (__p)++)
3bdcfc0c
DL
483#define for_each_sprite(__dev_priv, __p, __s) \
484 for ((__s) = 0; \
485 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
486 (__s)++)
9db4a9c7 487
c3aeadc8
JN
488#define for_each_port_masked(__port, __ports_mask) \
489 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
490 for_each_if ((__ports_mask) & (1 << (__port)))
491
d79b814d 492#define for_each_crtc(dev, crtc) \
91c8a326 493 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 494
27321ae8
ML
495#define for_each_intel_plane(dev, intel_plane) \
496 list_for_each_entry(intel_plane, \
91c8a326 497 &(dev)->mode_config.plane_list, \
27321ae8
ML
498 base.head)
499
c107acfe 500#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
501 list_for_each_entry(intel_plane, \
502 &(dev)->mode_config.plane_list, \
c107acfe
MR
503 base.head) \
504 for_each_if ((plane_mask) & \
505 (1 << drm_plane_index(&intel_plane->base)))
506
262cd2e1
VS
507#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
508 list_for_each_entry(intel_plane, \
509 &(dev)->mode_config.plane_list, \
510 base.head) \
95150bdf 511 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 512
91c8a326
CW
513#define for_each_intel_crtc(dev, intel_crtc) \
514 list_for_each_entry(intel_crtc, \
515 &(dev)->mode_config.crtc_list, \
516 base.head)
d063ae48 517
91c8a326
CW
518#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
519 list_for_each_entry(intel_crtc, \
520 &(dev)->mode_config.crtc_list, \
521 base.head) \
98d39494
MR
522 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
523
b2784e15
DL
524#define for_each_intel_encoder(dev, intel_encoder) \
525 list_for_each_entry(intel_encoder, \
526 &(dev)->mode_config.encoder_list, \
527 base.head)
528
3f6a5e1e
DV
529#define for_each_intel_connector_iter(intel_connector, iter) \
530 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
531
6c2b7c12
DV
532#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
533 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 534 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 535
53f5e3ca
JB
536#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
537 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 538 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 539
b04c5bd6
BF
540#define for_each_power_domain(domain, mask) \
541 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 542 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 543
75ccb2ec
ID
544#define for_each_power_well(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
546 (__power_well) - (__dev_priv)->power_domains.power_wells < \
547 (__dev_priv)->power_domains.power_well_count; \
548 (__power_well)++)
549
550#define for_each_power_well_rev(__dev_priv, __power_well) \
551 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
552 (__dev_priv)->power_domains.power_well_count - 1; \
553 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
554 (__power_well)--)
555
556#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
557 for_each_power_well(__dev_priv, __power_well) \
558 for_each_if ((__power_well)->domains & (__domain_mask))
559
560#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
561 for_each_power_well_rev(__dev_priv, __power_well) \
562 for_each_if ((__power_well)->domains & (__domain_mask))
563
ff32c54e
VS
564#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
565 for ((__i) = 0; \
566 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
567 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
568 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
569 (__i)++) \
570 for_each_if (plane_state)
571
d305e061
VS
572#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
573 for ((__i) = 0; \
574 (__i) < (__state)->base.dev->mode_config.num_crtc && \
575 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
576 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
577 (__i)++) \
578 for_each_if (crtc)
579
580
7b510451
VS
581#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
582 for ((__i) = 0; \
583 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
584 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
585 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
586 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
587 (__i)++) \
588 for_each_if (plane)
589
e7b903d2 590struct drm_i915_private;
ad46cb53 591struct i915_mm_struct;
5cc9ed4b 592struct i915_mmu_object;
e7b903d2 593
a6f766f3
CW
594struct drm_i915_file_private {
595 struct drm_i915_private *dev_priv;
596 struct drm_file *file;
597
598 struct {
599 spinlock_t lock;
600 struct list_head request_list;
d0bc54f2
CW
601/* 20ms is a fairly arbitrary limit (greater than the average frame time)
602 * chosen to prevent the CPU getting more than a frame ahead of the GPU
603 * (when using lax throttling for the frontbuffer). We also use it to
604 * offer free GPU waitboosts for severely congested workloads.
605 */
606#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
607 } mm;
608 struct idr context_idr;
609
2e1b8730 610 struct intel_rps_client {
7b92c1bd 611 atomic_t boosts;
562d9bae 612 } rps_client;
a6f766f3 613
c80ff16e 614 unsigned int bsd_engine;
b083a087
MK
615
616/* Client can have a maximum of 3 contexts banned before
617 * it is denied of creating new contexts. As one context
618 * ban needs 4 consecutive hangs, and more if there is
619 * progress in between, this is a last resort stop gap measure
620 * to limit the badly behaving clients access to gpu.
621 */
622#define I915_MAX_CLIENT_CONTEXT_BANS 3
77b25a97 623 atomic_t context_bans;
a6f766f3
CW
624};
625
e69d0bc1
DV
626/* Used by dp and fdi links */
627struct intel_link_m_n {
628 uint32_t tu;
629 uint32_t gmch_m;
630 uint32_t gmch_n;
631 uint32_t link_m;
632 uint32_t link_n;
633};
634
635void intel_link_compute_m_n(int bpp, int nlanes,
636 int pixel_clock, int link_clock,
b31e85ed
JN
637 struct intel_link_m_n *m_n,
638 bool reduce_m_n);
e69d0bc1 639
1da177e4
LT
640/* Interface history:
641 *
642 * 1.1: Original.
0d6aa60b
DA
643 * 1.2: Add Power Management
644 * 1.3: Add vblank support
de227f5f 645 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 646 * 1.5: Add vblank pipe configuration
2228ed67
MD
647 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
648 * - Support vertical blank on secondary display pipe
1da177e4
LT
649 */
650#define DRIVER_MAJOR 1
2228ed67 651#define DRIVER_MINOR 6
1da177e4
LT
652#define DRIVER_PATCHLEVEL 0
653
0a3e67a4
JB
654struct opregion_header;
655struct opregion_acpi;
656struct opregion_swsci;
657struct opregion_asle;
658
8ee1c3db 659struct intel_opregion {
115719fc
WD
660 struct opregion_header *header;
661 struct opregion_acpi *acpi;
662 struct opregion_swsci *swsci;
ebde53c7
JN
663 u32 swsci_gbda_sub_functions;
664 u32 swsci_sbcb_sub_functions;
115719fc 665 struct opregion_asle *asle;
04ebaadb 666 void *rvda;
ab3595bc 667 void *vbt_firmware;
82730385 668 const void *vbt;
ada8f955 669 u32 vbt_size;
115719fc 670 u32 *lid_state;
91a60f20 671 struct work_struct asle_work;
8ee1c3db 672};
44834a67 673#define OPREGION_SIZE (8*1024)
8ee1c3db 674
6ef3d427
CW
675struct intel_overlay;
676struct intel_overlay_error_state;
677
9b9d172d 678struct sdvo_device_mapping {
e957d772 679 u8 initialized;
9b9d172d 680 u8 dvo_port;
681 u8 slave_addr;
682 u8 dvo_wiring;
e957d772 683 u8 i2c_pin;
b1083333 684 u8 ddc_pin;
9b9d172d 685};
686
7bd688cd 687struct intel_connector;
820d2d77 688struct intel_encoder;
ccf010fb 689struct intel_atomic_state;
5cec258b 690struct intel_crtc_state;
5724dbd1 691struct intel_initial_plane_config;
0e8ffe1b 692struct intel_crtc;
ee9300bb
DV
693struct intel_limit;
694struct dpll;
49cd97a3 695struct intel_cdclk_state;
b8cecdf5 696
e70236a8 697struct drm_i915_display_funcs {
49cd97a3
VS
698 void (*get_cdclk)(struct drm_i915_private *dev_priv,
699 struct intel_cdclk_state *cdclk_state);
b0587e4d 700 void (*set_cdclk)(struct drm_i915_private *dev_priv,
163e0af5
VS
701 const struct intel_cdclk_state *cdclk_state,
702 enum pipe pipe);
ef0f5e93 703 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 704 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
705 int (*compute_intermediate_wm)(struct drm_device *dev,
706 struct intel_crtc *intel_crtc,
707 struct intel_crtc_state *newstate);
ccf010fb
ML
708 void (*initial_watermarks)(struct intel_atomic_state *state,
709 struct intel_crtc_state *cstate);
710 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
711 struct intel_crtc_state *cstate);
712 void (*optimize_watermarks)(struct intel_atomic_state *state,
713 struct intel_crtc_state *cstate);
98d39494 714 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 715 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 716 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
717 /* Returns the active state of the crtc, and if the crtc is active,
718 * fills out the pipe-config with the hw state. */
719 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 720 struct intel_crtc_state *);
5724dbd1
DL
721 void (*get_initial_plane_config)(struct intel_crtc *,
722 struct intel_initial_plane_config *);
190f68c5
ACO
723 int (*crtc_compute_clock)(struct intel_crtc *crtc,
724 struct intel_crtc_state *crtc_state);
4a806558
ML
725 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
726 struct drm_atomic_state *old_state);
727 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
728 struct drm_atomic_state *old_state);
b44d5c0c 729 void (*update_crtcs)(struct drm_atomic_state *state);
69bfe1a9
JN
730 void (*audio_codec_enable)(struct drm_connector *connector,
731 struct intel_encoder *encoder,
5e7234c9 732 const struct drm_display_mode *adjusted_mode);
69bfe1a9 733 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
734 void (*fdi_link_train)(struct intel_crtc *crtc,
735 const struct intel_crtc_state *crtc_state);
46f16e63 736 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
91d14251 737 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
738 /* clock updates for mode set */
739 /* cursor updates */
740 /* render clock increase/decrease */
741 /* display clock increase/decrease */
742 /* pll clock increase/decrease */
8563b1e8 743
b95c5321
ML
744 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
745 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
746};
747
b6e7d894
DL
748#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
749#define CSR_VERSION_MAJOR(version) ((version) >> 16)
750#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
751
eb805623 752struct intel_csr {
8144ac59 753 struct work_struct work;
eb805623 754 const char *fw_path;
a7f749f9 755 uint32_t *dmc_payload;
eb805623 756 uint32_t dmc_fw_size;
b6e7d894 757 uint32_t version;
eb805623 758 uint32_t mmio_count;
f0f59a00 759 i915_reg_t mmioaddr[8];
eb805623 760 uint32_t mmiodata[8];
832dba88 761 uint32_t dc_state;
a37baf3b 762 uint32_t allowed_dc_mask;
eb805623
DV
763};
764
604db650
JL
765#define DEV_INFO_FOR_EACH_FLAG(func) \
766 func(is_mobile); \
3e4274f8 767 func(is_lp); \
c007fb4a 768 func(is_alpha_support); \
566c56a4 769 /* Keep has_* in alphabetical order */ \
dfc5148f 770 func(has_64bit_reloc); \
9e1d0e60 771 func(has_aliasing_ppgtt); \
604db650 772 func(has_csr); \
566c56a4 773 func(has_ddi); \
604db650 774 func(has_dp_mst); \
142bc7d9 775 func(has_reset_engine); \
566c56a4
JL
776 func(has_fbc); \
777 func(has_fpga_dbg); \
9e1d0e60
MT
778 func(has_full_ppgtt); \
779 func(has_full_48bit_ppgtt); \
604db650
JL
780 func(has_gmch_display); \
781 func(has_guc); \
f8a58d63 782 func(has_guc_ct); \
604db650 783 func(has_hotplug); \
566c56a4 784 func(has_l3_dpf); \
604db650 785 func(has_llc); \
566c56a4 786 func(has_logical_ring_contexts); \
e7af3116 787 func(has_logical_ring_preemption); \
566c56a4 788 func(has_overlay); \
566c56a4
JL
789 func(has_pooled_eu); \
790 func(has_psr); \
791 func(has_rc6); \
792 func(has_rc6p); \
793 func(has_resource_streamer); \
794 func(has_runtime_pm); \
604db650 795 func(has_snoop); \
f4ce766f 796 func(unfenced_needs_alignment); \
566c56a4
JL
797 func(cursor_needs_physical); \
798 func(hws_needs_physical); \
799 func(overlay_needs_physical); \
e57f1c02
MK
800 func(supports_tv); \
801 func(has_ipc);
c96ea64e 802
915490d5 803struct sseu_dev_info {
f08a0c92 804 u8 slice_mask;
57ec171e 805 u8 subslice_mask;
915490d5
ID
806 u8 eu_total;
807 u8 eu_per_subslice;
43b67998
ID
808 u8 min_eu_in_pool;
809 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
810 u8 subslice_7eu[3];
811 u8 has_slice_pg:1;
812 u8 has_subslice_pg:1;
813 u8 has_eu_pg:1;
915490d5
ID
814};
815
57ec171e
ID
816static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
817{
818 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
819}
820
2e0d26f8
JN
821/* Keep in gen based order, and chronological order within a gen */
822enum intel_platform {
823 INTEL_PLATFORM_UNINITIALIZED = 0,
824 INTEL_I830,
825 INTEL_I845G,
826 INTEL_I85X,
827 INTEL_I865G,
828 INTEL_I915G,
829 INTEL_I915GM,
830 INTEL_I945G,
831 INTEL_I945GM,
832 INTEL_G33,
833 INTEL_PINEVIEW,
c0f86832
JN
834 INTEL_I965G,
835 INTEL_I965GM,
f69c11ae
JN
836 INTEL_G45,
837 INTEL_GM45,
2e0d26f8
JN
838 INTEL_IRONLAKE,
839 INTEL_SANDYBRIDGE,
840 INTEL_IVYBRIDGE,
841 INTEL_VALLEYVIEW,
842 INTEL_HASWELL,
843 INTEL_BROADWELL,
844 INTEL_CHERRYVIEW,
845 INTEL_SKYLAKE,
846 INTEL_BROXTON,
847 INTEL_KABYLAKE,
848 INTEL_GEMINILAKE,
71851fa8 849 INTEL_COFFEELAKE,
413f3c19 850 INTEL_CANNONLAKE,
9160095c 851 INTEL_MAX_PLATFORMS
2e0d26f8
JN
852};
853
cfdf1fa2 854struct intel_device_info {
87f1f465 855 u16 device_id;
ae5702d2 856 u16 gen_mask;
4d34b11e
TU
857
858 u8 gen;
0890540e 859 u8 gt; /* GT number, 0 if undefined */
c1bb1145 860 u8 num_rings;
4d34b11e
TU
861 u8 ring_mask; /* Rings supported by the HW */
862
863 enum intel_platform platform;
ae7617f0 864 u32 platform_mask;
4d34b11e
TU
865
866 u32 display_mmio_offset;
867
868 u8 num_pipes;
869 u8 num_sprites[I915_MAX_PIPES];
870 u8 num_scalers[I915_MAX_PIPES];
871
2a9654b2
MA
872 unsigned int page_sizes; /* page sizes supported by the HW */
873
604db650
JL
874#define DEFINE_FLAG(name) u8 name:1
875 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
876#undef DEFINE_FLAG
6f3fff60 877 u16 ddb_size; /* in blocks */
4d34b11e 878
a57c774a
AK
879 /* Register offsets for the various display pipes and transcoders */
880 int pipe_offsets[I915_MAX_TRANSCODERS];
881 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 882 int palette_offsets[I915_MAX_PIPES];
5efb3e28 883 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
884
885 /* Slice/subslice/EU info */
43b67998 886 struct sseu_dev_info sseu;
82cf435b
LL
887
888 struct color_luts {
889 u16 degamma_lut_size;
890 u16 gamma_lut_size;
891 } color;
cfdf1fa2
KH
892};
893
2bd160a1
CW
894struct intel_display_error_state;
895
5a4c6f1b 896struct i915_gpu_state {
2bd160a1
CW
897 struct kref ref;
898 struct timeval time;
de867c20
CW
899 struct timeval boottime;
900 struct timeval uptime;
2bd160a1 901
9f267eb8
CW
902 struct drm_i915_private *i915;
903
2bd160a1
CW
904 char error_msg[128];
905 bool simulated;
f73b5674 906 bool awake;
e5aac87e
CW
907 bool wakelock;
908 bool suspended;
2bd160a1
CW
909 int iommu;
910 u32 reset_count;
911 u32 suspend_count;
912 struct intel_device_info device_info;
642c8a72 913 struct i915_params params;
2bd160a1
CW
914
915 /* Generic register state */
916 u32 eir;
917 u32 pgtbl_er;
918 u32 ier;
5a4c6f1b 919 u32 gtier[4], ngtier;
2bd160a1
CW
920 u32 ccid;
921 u32 derrmr;
922 u32 forcewake;
923 u32 error; /* gen6+ */
924 u32 err_int; /* gen7 */
925 u32 fault_data0; /* gen8, gen9 */
926 u32 fault_data1; /* gen8, gen9 */
927 u32 done_reg;
928 u32 gac_eco;
929 u32 gam_ecochk;
930 u32 gab_ctl;
931 u32 gfx_mode;
d636951e 932
5a4c6f1b 933 u32 nfence;
2bd160a1
CW
934 u64 fence[I915_MAX_NUM_FENCES];
935 struct intel_overlay_error_state *overlay;
936 struct intel_display_error_state *display;
51d545d0 937 struct drm_i915_error_object *semaphore;
27b85bea 938 struct drm_i915_error_object *guc_log;
2bd160a1
CW
939
940 struct drm_i915_error_engine {
941 int engine_id;
942 /* Software tracked state */
943 bool waiting;
944 int num_waiters;
3fe3b030
MK
945 unsigned long hangcheck_timestamp;
946 bool hangcheck_stalled;
2bd160a1
CW
947 enum intel_engine_hangcheck_action hangcheck_action;
948 struct i915_address_space *vm;
949 int num_requests;
702c8f8e 950 u32 reset_count;
2bd160a1 951
cdb324bd
CW
952 /* position of active request inside the ring */
953 u32 rq_head, rq_post, rq_tail;
954
2bd160a1
CW
955 /* our own tracking of ring head and tail */
956 u32 cpu_ring_head;
957 u32 cpu_ring_tail;
958
959 u32 last_seqno;
2bd160a1
CW
960
961 /* Register state */
962 u32 start;
963 u32 tail;
964 u32 head;
965 u32 ctl;
21a2c58a 966 u32 mode;
2bd160a1
CW
967 u32 hws;
968 u32 ipeir;
969 u32 ipehr;
2bd160a1
CW
970 u32 bbstate;
971 u32 instpm;
972 u32 instps;
973 u32 seqno;
974 u64 bbaddr;
975 u64 acthd;
976 u32 fault_reg;
977 u64 faddr;
978 u32 rc_psmi; /* sleep state */
979 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 980 struct intel_instdone instdone;
2bd160a1 981
4fa6053e
CW
982 struct drm_i915_error_context {
983 char comm[TASK_COMM_LEN];
984 pid_t pid;
985 u32 handle;
986 u32 hw_id;
1f181225 987 int priority;
4fa6053e
CW
988 int ban_score;
989 int active;
990 int guilty;
991 } context;
992
2bd160a1 993 struct drm_i915_error_object {
2bd160a1 994 u64 gtt_offset;
03382dfb 995 u64 gtt_size;
0a97015d
CW
996 int page_count;
997 int unused;
2bd160a1
CW
998 u32 *pages[0];
999 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1000
b0fd47ad
CW
1001 struct drm_i915_error_object **user_bo;
1002 long user_bo_count;
1003
2bd160a1
CW
1004 struct drm_i915_error_object *wa_ctx;
1005
1006 struct drm_i915_error_request {
1007 long jiffies;
c84455b4 1008 pid_t pid;
35ca039e 1009 u32 context;
1f181225 1010 int priority;
84102171 1011 int ban_score;
2bd160a1
CW
1012 u32 seqno;
1013 u32 head;
1014 u32 tail;
76e70087
MK
1015 } *requests, execlist[EXECLIST_MAX_PORTS];
1016 unsigned int num_ports;
2bd160a1
CW
1017
1018 struct drm_i915_error_waiter {
1019 char comm[TASK_COMM_LEN];
1020 pid_t pid;
1021 u32 seqno;
1022 } *waiters;
1023
1024 struct {
1025 u32 gfx_mode;
1026 union {
1027 u64 pdp[4];
1028 u32 pp_dir_base;
1029 };
1030 } vm_info;
2bd160a1
CW
1031 } engine[I915_NUM_ENGINES];
1032
1033 struct drm_i915_error_buffer {
1034 u32 size;
1035 u32 name;
1036 u32 rseqno[I915_NUM_ENGINES], wseqno;
1037 u64 gtt_offset;
1038 u32 read_domains;
1039 u32 write_domain;
1040 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1041 u32 tiling:2;
1042 u32 dirty:1;
1043 u32 purgeable:1;
1044 u32 userptr:1;
1045 s32 engine:4;
1046 u32 cache_level:3;
1047 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1048 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1049 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1050};
1051
7faf1ab2
DV
1052enum i915_cache_level {
1053 I915_CACHE_NONE = 0,
350ec881
CW
1054 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1055 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1056 caches, eg sampler/render caches, and the
1057 large Last-Level-Cache. LLC is coherent with
1058 the CPU, but L3 is only visible to the GPU. */
651d794f 1059 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1060};
1061
85fd4f58
CW
1062#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1063
a4001f1b
PZ
1064enum fb_op_origin {
1065 ORIGIN_GTT,
1066 ORIGIN_CPU,
1067 ORIGIN_CS,
1068 ORIGIN_FLIP,
74b4ea1e 1069 ORIGIN_DIRTYFB,
a4001f1b
PZ
1070};
1071
ab34a7e8 1072struct intel_fbc {
25ad93fd
PZ
1073 /* This is always the inner lock when overlapping with struct_mutex and
1074 * it's the outer lock when overlapping with stolen_lock. */
1075 struct mutex lock;
5e59f717 1076 unsigned threshold;
dbef0f15
PZ
1077 unsigned int possible_framebuffer_bits;
1078 unsigned int busy_bits;
010cf73d 1079 unsigned int visible_pipes_mask;
e35fef21 1080 struct intel_crtc *crtc;
5c3fe8b0 1081
c4213885 1082 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1083 struct drm_mm_node *compressed_llb;
1084
da46f936
RV
1085 bool false_color;
1086
d029bcad 1087 bool enabled;
0e631adc 1088 bool active;
9adccc60 1089
61a585d6
PZ
1090 bool underrun_detected;
1091 struct work_struct underrun_work;
1092
525a4f93
PZ
1093 /*
1094 * Due to the atomic rules we can't access some structures without the
1095 * appropriate locking, so we cache information here in order to avoid
1096 * these problems.
1097 */
aaf78d27 1098 struct intel_fbc_state_cache {
be1e3415
CW
1099 struct i915_vma *vma;
1100
aaf78d27
PZ
1101 struct {
1102 unsigned int mode_flags;
1103 uint32_t hsw_bdw_pixel_rate;
1104 } crtc;
1105
1106 struct {
1107 unsigned int rotation;
1108 int src_w;
1109 int src_h;
1110 bool visible;
bf0a5d4b
JPH
1111 /*
1112 * Display surface base address adjustement for
1113 * pageflips. Note that on gen4+ this only adjusts up
1114 * to a tile, offsets within a tile are handled in
1115 * the hw itself (with the TILEOFF register).
1116 */
1117 int adjusted_x;
1118 int adjusted_y;
31d1d3c8
JPH
1119
1120 int y;
aaf78d27
PZ
1121 } plane;
1122
1123 struct {
801c8fe8 1124 const struct drm_format_info *format;
aaf78d27 1125 unsigned int stride;
aaf78d27
PZ
1126 } fb;
1127 } state_cache;
1128
525a4f93
PZ
1129 /*
1130 * This structure contains everything that's relevant to program the
1131 * hardware registers. When we want to figure out if we need to disable
1132 * and re-enable FBC for a new configuration we just check if there's
1133 * something different in the struct. The genx_fbc_activate functions
1134 * are supposed to read from it in order to program the registers.
1135 */
b183b3f1 1136 struct intel_fbc_reg_params {
be1e3415
CW
1137 struct i915_vma *vma;
1138
b183b3f1
PZ
1139 struct {
1140 enum pipe pipe;
1141 enum plane plane;
1142 unsigned int fence_y_offset;
1143 } crtc;
1144
1145 struct {
801c8fe8 1146 const struct drm_format_info *format;
b183b3f1 1147 unsigned int stride;
b183b3f1
PZ
1148 } fb;
1149
1150 int cfb_size;
5654a162 1151 unsigned int gen9_wa_cfb_stride;
b183b3f1
PZ
1152 } params;
1153
5c3fe8b0 1154 struct intel_fbc_work {
128d7356 1155 bool scheduled;
ca18d51d 1156 u32 scheduled_vblank;
128d7356 1157 struct work_struct work;
128d7356 1158 } work;
5c3fe8b0 1159
bf6189c6 1160 const char *no_fbc_reason;
b5e50c3f
JB
1161};
1162
fe88d122 1163/*
96178eeb
VK
1164 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1165 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1166 * parsing for same resolution.
1167 */
1168enum drrs_refresh_rate_type {
1169 DRRS_HIGH_RR,
1170 DRRS_LOW_RR,
1171 DRRS_MAX_RR, /* RR count */
1172};
1173
1174enum drrs_support_type {
1175 DRRS_NOT_SUPPORTED = 0,
1176 STATIC_DRRS_SUPPORT = 1,
1177 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1178};
1179
2807cf69 1180struct intel_dp;
96178eeb
VK
1181struct i915_drrs {
1182 struct mutex mutex;
1183 struct delayed_work work;
1184 struct intel_dp *dp;
1185 unsigned busy_frontbuffer_bits;
1186 enum drrs_refresh_rate_type refresh_rate_type;
1187 enum drrs_support_type type;
1188};
1189
a031d709 1190struct i915_psr {
f0355c4a 1191 struct mutex lock;
a031d709
RV
1192 bool sink_support;
1193 bool source_ok;
2807cf69 1194 struct intel_dp *enabled;
7c8f8a70
RV
1195 bool active;
1196 struct delayed_work work;
9ca15301 1197 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1198 bool psr2_support;
1199 bool aux_frame_sync;
60e5ffe3 1200 bool link_standby;
97da2ef4
NV
1201 bool y_cord_support;
1202 bool colorimetry_support;
340c93c0 1203 bool alpm;
424644c2 1204
d0d5e0d7
RV
1205 void (*enable_source)(struct intel_dp *,
1206 const struct intel_crtc_state *);
424644c2
RV
1207 void (*disable_source)(struct intel_dp *,
1208 const struct intel_crtc_state *);
49ad316f 1209 void (*enable_sink)(struct intel_dp *);
e3702ac9 1210 void (*activate)(struct intel_dp *);
2a5db87f 1211 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
3f51e471 1212};
5c3fe8b0 1213
3bad0781 1214enum intel_pch {
f0350830 1215 PCH_NONE = 0, /* No PCH present */
3bad0781 1216 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1217 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1218 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1219 PCH_SPT, /* Sunrisepoint PCH */
23247d71
RV
1220 PCH_KBP, /* Kaby Lake PCH */
1221 PCH_CNP, /* Cannon Lake PCH */
40c7ead9 1222 PCH_NOP,
3bad0781
ZW
1223};
1224
988d6ee8
PZ
1225enum intel_sbi_destination {
1226 SBI_ICLK,
1227 SBI_MPHY,
1228};
1229
435793df 1230#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1231#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1232#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1233#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
c99a259b 1234#define QUIRK_INCREASE_T12_DELAY (1<<6)
af25065b 1235#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
b690e96c 1236
8be48d92 1237struct intel_fbdev;
1630fe75 1238struct intel_fbc_work;
38651674 1239
c2b9152f
DV
1240struct intel_gmbus {
1241 struct i2c_adapter adapter;
3e4d44e0 1242#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1243 u32 force_bit;
c2b9152f 1244 u32 reg0;
f0f59a00 1245 i915_reg_t gpio_reg;
c167a6fc 1246 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1247 struct drm_i915_private *dev_priv;
1248};
1249
f4c956ad 1250struct i915_suspend_saved_registers {
e948e994 1251 u32 saveDSPARB;
ba8bbcf6 1252 u32 saveFBC_CONTROL;
1f84e550 1253 u32 saveCACHE_MODE_0;
1f84e550 1254 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1255 u32 saveSWF0[16];
1256 u32 saveSWF1[16];
85fa792b 1257 u32 saveSWF3[3];
4b9de737 1258 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1259 u32 savePCH_PORT_HOTPLUG;
9f49c376 1260 u16 saveGCDGMBUS;
f4c956ad 1261};
c85aa885 1262
ddeea5b0
ID
1263struct vlv_s0ix_state {
1264 /* GAM */
1265 u32 wr_watermark;
1266 u32 gfx_prio_ctrl;
1267 u32 arb_mode;
1268 u32 gfx_pend_tlb0;
1269 u32 gfx_pend_tlb1;
1270 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1271 u32 media_max_req_count;
1272 u32 gfx_max_req_count;
1273 u32 render_hwsp;
1274 u32 ecochk;
1275 u32 bsd_hwsp;
1276 u32 blt_hwsp;
1277 u32 tlb_rd_addr;
1278
1279 /* MBC */
1280 u32 g3dctl;
1281 u32 gsckgctl;
1282 u32 mbctl;
1283
1284 /* GCP */
1285 u32 ucgctl1;
1286 u32 ucgctl3;
1287 u32 rcgctl1;
1288 u32 rcgctl2;
1289 u32 rstctl;
1290 u32 misccpctl;
1291
1292 /* GPM */
1293 u32 gfxpause;
1294 u32 rpdeuhwtc;
1295 u32 rpdeuc;
1296 u32 ecobus;
1297 u32 pwrdwnupctl;
1298 u32 rp_down_timeout;
1299 u32 rp_deucsw;
1300 u32 rcubmabdtmr;
1301 u32 rcedata;
1302 u32 spare2gh;
1303
1304 /* Display 1 CZ domain */
1305 u32 gt_imr;
1306 u32 gt_ier;
1307 u32 pm_imr;
1308 u32 pm_ier;
1309 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1310
1311 /* GT SA CZ domain */
1312 u32 tilectl;
1313 u32 gt_fifoctl;
1314 u32 gtlc_wake_ctrl;
1315 u32 gtlc_survive;
1316 u32 pmwgicz;
1317
1318 /* Display 2 CZ domain */
1319 u32 gu_ctl0;
1320 u32 gu_ctl1;
9c25210f 1321 u32 pcbr;
ddeea5b0
ID
1322 u32 clock_gate_dis2;
1323};
1324
bf225f20 1325struct intel_rps_ei {
679cb6c1 1326 ktime_t ktime;
bf225f20
CW
1327 u32 render_c0;
1328 u32 media_c0;
31685c25
D
1329};
1330
562d9bae 1331struct intel_rps {
d4d70aa5
ID
1332 /*
1333 * work, interrupts_enabled and pm_iir are protected by
1334 * dev_priv->irq_lock
1335 */
c85aa885 1336 struct work_struct work;
d4d70aa5 1337 bool interrupts_enabled;
c85aa885 1338 u32 pm_iir;
59cdb63d 1339
b20e3cfe 1340 /* PM interrupt bits that should never be masked */
5dd04556 1341 u32 pm_intrmsk_mbz;
1800ad25 1342
b39fb297
BW
1343 /* Frequencies are stored in potentially platform dependent multiples.
1344 * In other words, *_freq needs to be multiplied by X to be interesting.
1345 * Soft limits are those which are used for the dynamic reclocking done
1346 * by the driver (raise frequencies under heavy loads, and lower for
1347 * lighter loads). Hard limits are those imposed by the hardware.
1348 *
1349 * A distinction is made for overclocking, which is never enabled by
1350 * default, and is considered to be above the hard limit if it's
1351 * possible at all.
1352 */
1353 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1354 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1355 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1356 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1357 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1358 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1359 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1360 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1361 u8 rp1_freq; /* "less than" RP0 power/freqency */
1362 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1363 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1364
8fb55197
CW
1365 u8 up_threshold; /* Current %busy required to uplock */
1366 u8 down_threshold; /* Current %busy required to downclock */
1367
dd75fdc8
CW
1368 int last_adj;
1369 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1370
c0951f0c 1371 bool enabled;
7b92c1bd
CW
1372 atomic_t num_waiters;
1373 atomic_t boosts;
4fc688ce 1374
bf225f20 1375 /* manual wa residency calculations */
e0e8c7cb 1376 struct intel_rps_ei ei;
c85aa885
DV
1377};
1378
37d933fc
SAK
1379struct intel_rc6 {
1380 bool enabled;
1381};
1382
1383struct intel_llc_pstate {
1384 bool enabled;
1385};
1386
562d9bae
SAK
1387struct intel_gen6_power_mgmt {
1388 struct intel_rps rps;
37d933fc
SAK
1389 struct intel_rc6 rc6;
1390 struct intel_llc_pstate llc_pstate;
562d9bae
SAK
1391 struct delayed_work autoenable_work;
1392};
1393
1a240d4d
DV
1394/* defined intel_pm.c */
1395extern spinlock_t mchdev_lock;
1396
c85aa885
DV
1397struct intel_ilk_power_mgmt {
1398 u8 cur_delay;
1399 u8 min_delay;
1400 u8 max_delay;
1401 u8 fmax;
1402 u8 fstart;
1403
1404 u64 last_count1;
1405 unsigned long last_time1;
1406 unsigned long chipset_power;
1407 u64 last_count2;
5ed0bdf2 1408 u64 last_time2;
c85aa885
DV
1409 unsigned long gfx_power;
1410 u8 corr;
1411
1412 int c_m;
1413 int r_t;
1414};
1415
c6cb582e
ID
1416struct drm_i915_private;
1417struct i915_power_well;
1418
1419struct i915_power_well_ops {
1420 /*
1421 * Synchronize the well's hw state to match the current sw state, for
1422 * example enable/disable it based on the current refcount. Called
1423 * during driver init and resume time, possibly after first calling
1424 * the enable/disable handlers.
1425 */
1426 void (*sync_hw)(struct drm_i915_private *dev_priv,
1427 struct i915_power_well *power_well);
1428 /*
1429 * Enable the well and resources that depend on it (for example
1430 * interrupts located on the well). Called after the 0->1 refcount
1431 * transition.
1432 */
1433 void (*enable)(struct drm_i915_private *dev_priv,
1434 struct i915_power_well *power_well);
1435 /*
1436 * Disable the well and resources that depend on it. Called after
1437 * the 1->0 refcount transition.
1438 */
1439 void (*disable)(struct drm_i915_private *dev_priv,
1440 struct i915_power_well *power_well);
1441 /* Returns the hw enabled state. */
1442 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1443 struct i915_power_well *power_well);
1444};
1445
a38911a3
WX
1446/* Power well structure for haswell */
1447struct i915_power_well {
c1ca727f 1448 const char *name;
6f3ef5dd 1449 bool always_on;
a38911a3
WX
1450 /* power well enable/disable usage count */
1451 int count;
bfafe93a
ID
1452 /* cached hw enabled state */
1453 bool hw_enabled;
d8fc70b7 1454 u64 domains;
01c3faa7 1455 /* unique identifier for this power well */
438b8dc4 1456 enum i915_power_well_id id;
362624c9
ACO
1457 /*
1458 * Arbitraty data associated with this power well. Platform and power
1459 * well specific.
1460 */
b5565a2e
ID
1461 union {
1462 struct {
1463 enum dpio_phy phy;
1464 } bxt;
001bd2cb
ID
1465 struct {
1466 /* Mask of pipes whose IRQ logic is backed by the pw */
1467 u8 irq_pipe_mask;
1468 /* The pw is backing the VGA functionality */
1469 bool has_vga:1;
b2891eb2 1470 bool has_fuses:1;
001bd2cb 1471 } hsw;
b5565a2e 1472 };
c6cb582e 1473 const struct i915_power_well_ops *ops;
a38911a3
WX
1474};
1475
83c00f55 1476struct i915_power_domains {
baa70707
ID
1477 /*
1478 * Power wells needed for initialization at driver init and suspend
1479 * time are on. They are kept on until after the first modeset.
1480 */
1481 bool init_power_on;
0d116a29 1482 bool initializing;
c1ca727f 1483 int power_well_count;
baa70707 1484
83c00f55 1485 struct mutex lock;
1da51581 1486 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1487 struct i915_power_well *power_wells;
83c00f55
ID
1488};
1489
35a85ac6 1490#define MAX_L3_SLICES 2
a4da4fa4 1491struct intel_l3_parity {
35a85ac6 1492 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1493 struct work_struct error_work;
35a85ac6 1494 int which_slice;
a4da4fa4
DV
1495};
1496
4b5aed62 1497struct i915_gem_mm {
4b5aed62
DV
1498 /** Memory allocator for GTT stolen memory */
1499 struct drm_mm stolen;
92e97d2f
PZ
1500 /** Protects the usage of the GTT stolen memory allocator. This is
1501 * always the inner lock when overlapping with struct_mutex. */
1502 struct mutex stolen_lock;
1503
f2123818
CW
1504 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
1505 spinlock_t obj_lock;
1506
4b5aed62
DV
1507 /** List of all objects in gtt_space. Used to restore gtt
1508 * mappings on resume */
1509 struct list_head bound_list;
1510 /**
1511 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1512 * are idle and not used by the GPU). These objects may or may
1513 * not actually have any pages attached.
4b5aed62
DV
1514 */
1515 struct list_head unbound_list;
1516
275f039d
CW
1517 /** List of all objects in gtt_space, currently mmaped by userspace.
1518 * All objects within this list must also be on bound_list.
1519 */
1520 struct list_head userfault_list;
1521
fbbd37b3
CW
1522 /**
1523 * List of objects which are pending destruction.
1524 */
1525 struct llist_head free_list;
1526 struct work_struct free_work;
87701b4b 1527 spinlock_t free_lock;
fbbd37b3 1528
66df1014
CW
1529 /**
1530 * Small stash of WC pages
1531 */
1532 struct pagevec wc_stash;
1533
4b5aed62 1534 /** Usable portion of the GTT for GEM */
c8847387 1535 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1536
465c403c
MA
1537 /**
1538 * tmpfs instance used for shmem backed objects
1539 */
1540 struct vfsmount *gemfs;
1541
4b5aed62
DV
1542 /** PPGTT used for aliasing the PPGTT with the GTT */
1543 struct i915_hw_ppgtt *aliasing_ppgtt;
1544
2cfcd32a 1545 struct notifier_block oom_notifier;
e87666b5 1546 struct notifier_block vmap_notifier;
ceabbba5 1547 struct shrinker shrinker;
4b5aed62 1548
4b5aed62
DV
1549 /** LRU list of objects with fence regs on them. */
1550 struct list_head fence_list;
1551
8a2421bd
CW
1552 /**
1553 * Workqueue to fault in userptr pages, flushed by the execbuf
1554 * when required but otherwise left to userspace to try again
1555 * on EAGAIN.
1556 */
1557 struct workqueue_struct *userptr_wq;
1558
94312828
CW
1559 u64 unordered_timeline;
1560
bdf1e7e3 1561 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1562 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1563
4b5aed62
DV
1564 /** Bit 6 swizzling required for X tiling */
1565 uint32_t bit_6_swizzle_x;
1566 /** Bit 6 swizzling required for Y tiling */
1567 uint32_t bit_6_swizzle_y;
1568
4b5aed62 1569 /* accounting, useful for userland debugging */
c20e8355 1570 spinlock_t object_stat_lock;
3ef7f228 1571 u64 object_memory;
4b5aed62
DV
1572 u32 object_count;
1573};
1574
edc3d884 1575struct drm_i915_error_state_buf {
0a4cd7c8 1576 struct drm_i915_private *i915;
edc3d884
MK
1577 unsigned bytes;
1578 unsigned size;
1579 int err;
1580 u8 *buf;
1581 loff_t start;
1582 loff_t pos;
1583};
1584
b52992c0
CW
1585#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1586#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1587
3fe3b030
MK
1588#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1589#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1590
99584db3
DV
1591struct i915_gpu_error {
1592 /* For hangcheck timer */
1593#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1594#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1595
737b1506 1596 struct delayed_work hangcheck_work;
99584db3
DV
1597
1598 /* For reset and error_state handling. */
1599 spinlock_t lock;
1600 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1601 struct i915_gpu_state *first_error;
094f9a54 1602
9db529aa
DV
1603 atomic_t pending_fb_pin;
1604
094f9a54
CW
1605 unsigned long missed_irq_rings;
1606
1f83fee0 1607 /**
2ac0f450 1608 * State variable controlling the reset flow and count
1f83fee0 1609 *
2ac0f450 1610 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1611 *
56306c6e 1612 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1613 * meaning that any waiters holding onto the struct_mutex should
1614 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1615 *
1616 * If reset is not completed succesfully, the I915_WEDGE bit is
1617 * set meaning that hardware is terminally sour and there is no
1618 * recovery. All waiters on the reset_queue will be woken when
1619 * that happens.
1620 *
1621 * This counter is used by the wait_seqno code to notice that reset
1622 * event happened and it needs to restart the entire ioctl (since most
1623 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1624 *
1625 * This is important for lock-free wait paths, where no contended lock
1626 * naturally enforces the correct ordering between the bail-out of the
1627 * waiter and the gpu reset work code.
1f83fee0 1628 */
8af29b0c 1629 unsigned long reset_count;
1f83fee0 1630
8c185eca
CW
1631 /**
1632 * flags: Control various stages of the GPU reset
1633 *
1634 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1635 * other users acquiring the struct_mutex. To do this we set the
1636 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1637 * and then check for that bit before acquiring the struct_mutex (in
1638 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1639 * secondary role in preventing two concurrent global reset attempts.
1640 *
1641 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1642 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1643 * but it may be held by some long running waiter (that we cannot
1644 * interrupt without causing trouble). Once we are ready to do the GPU
1645 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1646 * they already hold the struct_mutex and want to participate they can
1647 * inspect the bit and do the reset directly, otherwise the worker
1648 * waits for the struct_mutex.
1649 *
142bc7d9
MT
1650 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1651 * acquire the struct_mutex to reset an engine, we need an explicit
1652 * flag to prevent two concurrent reset attempts in the same engine.
1653 * As the number of engines continues to grow, allocate the flags from
1654 * the most significant bits.
1655 *
8c185eca
CW
1656 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1657 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1658 * i915_gem_request_alloc(), this bit is checked and the sequence
1659 * aborted (with -EIO reported to userspace) if set.
1660 */
8af29b0c 1661 unsigned long flags;
8c185eca
CW
1662#define I915_RESET_BACKOFF 0
1663#define I915_RESET_HANDOFF 1
9db529aa 1664#define I915_RESET_MODESET 2
8af29b0c 1665#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1666#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1667
702c8f8e
MT
1668 /** Number of times an engine has been reset */
1669 u32 reset_engine_count[I915_NUM_ENGINES];
1670
1f15b76f
CW
1671 /**
1672 * Waitqueue to signal when a hang is detected. Used to for waiters
1673 * to release the struct_mutex for the reset to procede.
1674 */
1675 wait_queue_head_t wait_queue;
1676
1f83fee0
DV
1677 /**
1678 * Waitqueue to signal when the reset has completed. Used by clients
1679 * that wait for dev_priv->mm.wedged to settle.
1680 */
1681 wait_queue_head_t reset_queue;
33196ded 1682
094f9a54 1683 /* For missed irq/seqno simulation. */
688e6c72 1684 unsigned long test_irq_rings;
99584db3
DV
1685};
1686
500ea70d
RV
1687#define DP_AUX_A 0x40
1688#define DP_AUX_B 0x10
1689#define DP_AUX_C 0x20
1690#define DP_AUX_D 0x30
1691
11c1b657
XZ
1692#define DDC_PIN_B 0x05
1693#define DDC_PIN_C 0x04
1694#define DDC_PIN_D 0x06
1695
6acab15a 1696struct ddi_vbt_port_info {
ce4dd49e
DL
1697 /*
1698 * This is an index in the HDMI/DVI DDI buffer translation table.
1699 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1700 * populate this field.
1701 */
1702#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1703 uint8_t hdmi_level_shift;
311a2094
PZ
1704
1705 uint8_t supports_dvi:1;
1706 uint8_t supports_hdmi:1;
1707 uint8_t supports_dp:1;
a98d9c1d 1708 uint8_t supports_edp:1;
500ea70d
RV
1709
1710 uint8_t alternate_aux_channel;
11c1b657 1711 uint8_t alternate_ddc_pin;
75067dde
AK
1712
1713 uint8_t dp_boost_level;
1714 uint8_t hdmi_boost_level;
6acab15a
PZ
1715};
1716
bfd7ebda
RV
1717enum psr_lines_to_wait {
1718 PSR_0_LINES_TO_WAIT = 0,
1719 PSR_1_LINE_TO_WAIT,
1720 PSR_4_LINES_TO_WAIT,
1721 PSR_8_LINES_TO_WAIT
83a7280e
PB
1722};
1723
41aa3448
RV
1724struct intel_vbt_data {
1725 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1726 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1727
1728 /* Feature bits */
1729 unsigned int int_tv_support:1;
1730 unsigned int lvds_dither:1;
1731 unsigned int lvds_vbt:1;
1732 unsigned int int_crt_support:1;
1733 unsigned int lvds_use_ssc:1;
1734 unsigned int display_clock_mode:1;
1735 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1736 unsigned int panel_type:4;
41aa3448
RV
1737 int lvds_ssc_freq;
1738 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1739
83a7280e
PB
1740 enum drrs_support_type drrs_type;
1741
6aa23e65
JN
1742 struct {
1743 int rate;
1744 int lanes;
1745 int preemphasis;
1746 int vswing;
06411f08 1747 bool low_vswing;
6aa23e65
JN
1748 bool initialized;
1749 bool support;
1750 int bpp;
1751 struct edp_power_seq pps;
1752 } edp;
41aa3448 1753
bfd7ebda
RV
1754 struct {
1755 bool full_link;
1756 bool require_aux_wakeup;
1757 int idle_frames;
1758 enum psr_lines_to_wait lines_to_wait;
1759 int tp1_wakeup_time;
1760 int tp2_tp3_wakeup_time;
1761 } psr;
1762
f00076d2
JN
1763 struct {
1764 u16 pwm_freq_hz;
39fbc9c8 1765 bool present;
f00076d2 1766 bool active_low_pwm;
1de6068e 1767 u8 min_brightness; /* min_brightness/255 of max */
add03379 1768 u8 controller; /* brightness controller number */
9a41e17d 1769 enum intel_backlight_type type;
f00076d2
JN
1770 } backlight;
1771
d17c5443
SK
1772 /* MIPI DSI */
1773 struct {
1774 u16 panel_id;
d3b542fc
SK
1775 struct mipi_config *config;
1776 struct mipi_pps_data *pps;
46e58320
MC
1777 u16 bl_ports;
1778 u16 cabc_ports;
d3b542fc
SK
1779 u8 seq_version;
1780 u32 size;
1781 u8 *data;
8d3ed2f3 1782 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1783 } dsi;
1784
41aa3448
RV
1785 int crt_ddc_pin;
1786
1787 int child_dev_num;
cc998589 1788 struct child_device_config *child_dev;
6acab15a
PZ
1789
1790 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1791 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1792};
1793
77c122bc
VS
1794enum intel_ddb_partitioning {
1795 INTEL_DDB_PART_1_2,
1796 INTEL_DDB_PART_5_6, /* IVB+ */
1797};
1798
1fd527cc
VS
1799struct intel_wm_level {
1800 bool enable;
1801 uint32_t pri_val;
1802 uint32_t spr_val;
1803 uint32_t cur_val;
1804 uint32_t fbc_val;
1805};
1806
820c1980 1807struct ilk_wm_values {
609cedef
VS
1808 uint32_t wm_pipe[3];
1809 uint32_t wm_lp[3];
1810 uint32_t wm_lp_spr[3];
1811 uint32_t wm_linetime[3];
1812 bool enable_fbc_wm;
1813 enum intel_ddb_partitioning partitioning;
1814};
1815
114d7dc0 1816struct g4x_pipe_wm {
1b31389c 1817 uint16_t plane[I915_MAX_PLANES];
04548cba 1818 uint16_t fbc;
262cd2e1 1819};
ae80152d 1820
114d7dc0 1821struct g4x_sr_wm {
262cd2e1 1822 uint16_t plane;
1b31389c 1823 uint16_t cursor;
04548cba 1824 uint16_t fbc;
1b31389c
VS
1825};
1826
1827struct vlv_wm_ddl_values {
1828 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1829};
ae80152d 1830
262cd2e1 1831struct vlv_wm_values {
114d7dc0
VS
1832 struct g4x_pipe_wm pipe[3];
1833 struct g4x_sr_wm sr;
1b31389c 1834 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1835 uint8_t level;
1836 bool cxsr;
0018fda1
VS
1837};
1838
04548cba
VS
1839struct g4x_wm_values {
1840 struct g4x_pipe_wm pipe[2];
1841 struct g4x_sr_wm sr;
1842 struct g4x_sr_wm hpll;
1843 bool cxsr;
1844 bool hpll_en;
1845 bool fbc_en;
1846};
1847
c193924e 1848struct skl_ddb_entry {
16160e3d 1849 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1850};
1851
1852static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1853{
16160e3d 1854 return entry->end - entry->start;
c193924e
DL
1855}
1856
08db6652
DL
1857static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1858 const struct skl_ddb_entry *e2)
1859{
1860 if (e1->start == e2->start && e1->end == e2->end)
1861 return true;
1862
1863 return false;
1864}
1865
c193924e 1866struct skl_ddb_allocation {
2cd601c6 1867 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1868 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1869};
1870
2ac96d2a 1871struct skl_wm_values {
2b4b9f35 1872 unsigned dirty_pipes;
c193924e 1873 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1874};
1875
1876struct skl_wm_level {
a62163e9
L
1877 bool plane_en;
1878 uint16_t plane_res_b;
1879 uint8_t plane_res_l;
2ac96d2a
PB
1880};
1881
7e452fdb
KM
1882/* Stores plane specific WM parameters */
1883struct skl_wm_params {
1884 bool x_tiled, y_tiled;
1885 bool rc_surface;
1886 uint32_t width;
1887 uint8_t cpp;
1888 uint32_t plane_pixel_rate;
1889 uint32_t y_min_scanlines;
1890 uint32_t plane_bytes_per_line;
1891 uint_fixed_16_16_t plane_blocks_per_line;
1892 uint_fixed_16_16_t y_tile_minimum;
1893 uint32_t linetime_us;
1894};
1895
c67a470b 1896/*
765dab67
PZ
1897 * This struct helps tracking the state needed for runtime PM, which puts the
1898 * device in PCI D3 state. Notice that when this happens, nothing on the
1899 * graphics device works, even register access, so we don't get interrupts nor
1900 * anything else.
c67a470b 1901 *
765dab67
PZ
1902 * Every piece of our code that needs to actually touch the hardware needs to
1903 * either call intel_runtime_pm_get or call intel_display_power_get with the
1904 * appropriate power domain.
a8a8bd54 1905 *
765dab67
PZ
1906 * Our driver uses the autosuspend delay feature, which means we'll only really
1907 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1908 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1909 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1910 *
1911 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1912 * goes back to false exactly before we reenable the IRQs. We use this variable
1913 * to check if someone is trying to enable/disable IRQs while they're supposed
1914 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1915 * case it happens.
c67a470b 1916 *
765dab67 1917 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1918 */
5d584b2e 1919struct i915_runtime_pm {
1f814dac 1920 atomic_t wakeref_count;
5d584b2e 1921 bool suspended;
2aeb7d3a 1922 bool irqs_enabled;
c67a470b
PZ
1923};
1924
926321d5
DV
1925enum intel_pipe_crc_source {
1926 INTEL_PIPE_CRC_SOURCE_NONE,
1927 INTEL_PIPE_CRC_SOURCE_PLANE1,
1928 INTEL_PIPE_CRC_SOURCE_PLANE2,
1929 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1930 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1931 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1932 INTEL_PIPE_CRC_SOURCE_TV,
1933 INTEL_PIPE_CRC_SOURCE_DP_B,
1934 INTEL_PIPE_CRC_SOURCE_DP_C,
1935 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1936 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1937 INTEL_PIPE_CRC_SOURCE_MAX,
1938};
1939
8bf1e9f1 1940struct intel_pipe_crc_entry {
ac2300d4 1941 uint32_t frame;
8bf1e9f1
SH
1942 uint32_t crc[5];
1943};
1944
b2c88f5b 1945#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1946struct intel_pipe_crc {
d538bbdf
DL
1947 spinlock_t lock;
1948 bool opened; /* exclusive access to the result file */
e5f75aca 1949 struct intel_pipe_crc_entry *entries;
926321d5 1950 enum intel_pipe_crc_source source;
d538bbdf 1951 int head, tail;
07144428 1952 wait_queue_head_t wq;
8c6b709d 1953 int skipped;
8bf1e9f1
SH
1954};
1955
f99d7069 1956struct i915_frontbuffer_tracking {
b5add959 1957 spinlock_t lock;
f99d7069
DV
1958
1959 /*
1960 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1961 * scheduled flips.
1962 */
1963 unsigned busy_bits;
1964 unsigned flip_bits;
1965};
1966
7225342a 1967struct i915_wa_reg {
f0f59a00 1968 i915_reg_t addr;
7225342a
MK
1969 u32 value;
1970 /* bitmask representing WA bits */
1971 u32 mask;
1972};
1973
d6242aeb 1974#define I915_MAX_WA_REGS 16
7225342a
MK
1975
1976struct i915_workarounds {
1977 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1978 u32 count;
666796da 1979 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1980};
1981
cf9d2890
YZ
1982struct i915_virtual_gpu {
1983 bool active;
8a4ab66f 1984 u32 caps;
cf9d2890
YZ
1985};
1986
aa363136
MR
1987/* used in computing the new watermarks state */
1988struct intel_wm_config {
1989 unsigned int num_pipes_active;
1990 bool sprites_enabled;
1991 bool sprites_scaled;
1992};
1993
d7965152
RB
1994struct i915_oa_format {
1995 u32 format;
1996 int size;
1997};
1998
8a3003dd
RB
1999struct i915_oa_reg {
2000 i915_reg_t addr;
2001 u32 value;
2002};
2003
701f8231
LL
2004struct i915_oa_config {
2005 char uuid[UUID_STRING_LEN + 1];
2006 int id;
2007
2008 const struct i915_oa_reg *mux_regs;
2009 u32 mux_regs_len;
2010 const struct i915_oa_reg *b_counter_regs;
2011 u32 b_counter_regs_len;
2012 const struct i915_oa_reg *flex_regs;
2013 u32 flex_regs_len;
2014
2015 struct attribute_group sysfs_metric;
2016 struct attribute *attrs[2];
2017 struct device_attribute sysfs_metric_id;
f89823c2
LL
2018
2019 atomic_t ref_count;
701f8231
LL
2020};
2021
eec688e1
RB
2022struct i915_perf_stream;
2023
16d98b31
RB
2024/**
2025 * struct i915_perf_stream_ops - the OPs to support a specific stream type
2026 */
eec688e1 2027struct i915_perf_stream_ops {
16d98b31
RB
2028 /**
2029 * @enable: Enables the collection of HW samples, either in response to
2030 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
2031 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
2032 */
2033 void (*enable)(struct i915_perf_stream *stream);
2034
16d98b31
RB
2035 /**
2036 * @disable: Disables the collection of HW samples, either in response
2037 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
2038 * the stream.
eec688e1
RB
2039 */
2040 void (*disable)(struct i915_perf_stream *stream);
2041
16d98b31
RB
2042 /**
2043 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
2044 * once there is something ready to read() for the stream
2045 */
2046 void (*poll_wait)(struct i915_perf_stream *stream,
2047 struct file *file,
2048 poll_table *wait);
2049
16d98b31
RB
2050 /**
2051 * @wait_unlocked: For handling a blocking read, wait until there is
2052 * something to ready to read() for the stream. E.g. wait on the same
d7965152 2053 * wait queue that would be passed to poll_wait().
eec688e1
RB
2054 */
2055 int (*wait_unlocked)(struct i915_perf_stream *stream);
2056
16d98b31
RB
2057 /**
2058 * @read: Copy buffered metrics as records to userspace
2059 * **buf**: the userspace, destination buffer
2060 * **count**: the number of bytes to copy, requested by userspace
2061 * **offset**: zero at the start of the read, updated as the read
2062 * proceeds, it represents how many bytes have been copied so far and
2063 * the buffer offset for copying the next record.
eec688e1 2064 *
16d98b31
RB
2065 * Copy as many buffered i915 perf samples and records for this stream
2066 * to userspace as will fit in the given buffer.
eec688e1 2067 *
16d98b31
RB
2068 * Only write complete records; returning -%ENOSPC if there isn't room
2069 * for a complete record.
eec688e1 2070 *
16d98b31
RB
2071 * Return any error condition that results in a short read such as
2072 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2073 * returning to userspace.
eec688e1
RB
2074 */
2075 int (*read)(struct i915_perf_stream *stream,
2076 char __user *buf,
2077 size_t count,
2078 size_t *offset);
2079
16d98b31
RB
2080 /**
2081 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2082 *
2083 * The stream will always be disabled before this is called.
2084 */
2085 void (*destroy)(struct i915_perf_stream *stream);
2086};
2087
16d98b31
RB
2088/**
2089 * struct i915_perf_stream - state for a single open stream FD
2090 */
eec688e1 2091struct i915_perf_stream {
16d98b31
RB
2092 /**
2093 * @dev_priv: i915 drm device
2094 */
eec688e1
RB
2095 struct drm_i915_private *dev_priv;
2096
16d98b31
RB
2097 /**
2098 * @link: Links the stream into ``&drm_i915_private->streams``
2099 */
eec688e1
RB
2100 struct list_head link;
2101
16d98b31
RB
2102 /**
2103 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2104 * properties given when opening a stream, representing the contents
2105 * of a single sample as read() by userspace.
2106 */
eec688e1 2107 u32 sample_flags;
16d98b31
RB
2108
2109 /**
2110 * @sample_size: Considering the configured contents of a sample
2111 * combined with the required header size, this is the total size
2112 * of a single sample record.
2113 */
d7965152 2114 int sample_size;
eec688e1 2115
16d98b31
RB
2116 /**
2117 * @ctx: %NULL if measuring system-wide across all contexts or a
2118 * specific context that is being monitored.
2119 */
eec688e1 2120 struct i915_gem_context *ctx;
16d98b31
RB
2121
2122 /**
2123 * @enabled: Whether the stream is currently enabled, considering
2124 * whether the stream was opened in a disabled state and based
2125 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2126 */
eec688e1
RB
2127 bool enabled;
2128
16d98b31
RB
2129 /**
2130 * @ops: The callbacks providing the implementation of this specific
2131 * type of configured stream.
2132 */
d7965152 2133 const struct i915_perf_stream_ops *ops;
701f8231
LL
2134
2135 /**
2136 * @oa_config: The OA configuration used by the stream.
2137 */
2138 struct i915_oa_config *oa_config;
d7965152
RB
2139};
2140
16d98b31
RB
2141/**
2142 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2143 */
d7965152 2144struct i915_oa_ops {
f89823c2
LL
2145 /**
2146 * @is_valid_b_counter_reg: Validates register's address for
2147 * programming boolean counters for a particular platform.
2148 */
2149 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2150 u32 addr);
2151
2152 /**
2153 * @is_valid_mux_reg: Validates register's address for programming mux
2154 * for a particular platform.
2155 */
2156 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2157
2158 /**
2159 * @is_valid_flex_reg: Validates register's address for programming
2160 * flex EU filtering for a particular platform.
2161 */
2162 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2163
16d98b31
RB
2164 /**
2165 * @init_oa_buffer: Resets the head and tail pointers of the
2166 * circular buffer for periodic OA reports.
2167 *
2168 * Called when first opening a stream for OA metrics, but also may be
2169 * called in response to an OA buffer overflow or other error
2170 * condition.
2171 *
2172 * Note it may be necessary to clear the full OA buffer here as part of
2173 * maintaining the invariable that new reports must be written to
2174 * zeroed memory for us to be able to reliable detect if an expected
2175 * report has not yet landed in memory. (At least on Haswell the OA
2176 * buffer tail pointer is not synchronized with reports being visible
2177 * to the CPU)
2178 */
d7965152 2179 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31 2180
19f81df2
RB
2181 /**
2182 * @enable_metric_set: Selects and applies any MUX configuration to set
2183 * up the Boolean and Custom (B/C) counters that are part of the
2184 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2185 * disabling EU clock gating as required.
2186 */
701f8231
LL
2187 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2188 const struct i915_oa_config *oa_config);
16d98b31
RB
2189
2190 /**
2191 * @disable_metric_set: Remove system constraints associated with using
2192 * the OA unit.
2193 */
d7965152 2194 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2195
2196 /**
2197 * @oa_enable: Enable periodic sampling
2198 */
d7965152 2199 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2200
2201 /**
2202 * @oa_disable: Disable periodic sampling
2203 */
d7965152 2204 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2205
2206 /**
2207 * @read: Copy data from the circular OA buffer into a given userspace
2208 * buffer.
2209 */
d7965152
RB
2210 int (*read)(struct i915_perf_stream *stream,
2211 char __user *buf,
2212 size_t count,
2213 size_t *offset);
16d98b31
RB
2214
2215 /**
19f81df2 2216 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2217 *
19f81df2
RB
2218 * In particular this enables us to share all the fiddly code for
2219 * handling the OA unit tail pointer race that affects multiple
2220 * generations.
16d98b31 2221 */
19f81df2 2222 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2223};
2224
49cd97a3
VS
2225struct intel_cdclk_state {
2226 unsigned int cdclk, vco, ref;
2227};
2228
77fec556 2229struct drm_i915_private {
8f460e2c
CW
2230 struct drm_device drm;
2231
efab6d8d 2232 struct kmem_cache *objects;
e20d2ab7 2233 struct kmem_cache *vmas;
d1b48c1e 2234 struct kmem_cache *luts;
efab6d8d 2235 struct kmem_cache *requests;
52e54209 2236 struct kmem_cache *dependencies;
c5cf9a91 2237 struct kmem_cache *priorities;
f4c956ad 2238
5c969aa7 2239 const struct intel_device_info info;
f4c956ad 2240
f4c956ad
DV
2241 void __iomem *regs;
2242
907b28c5 2243 struct intel_uncore uncore;
f4c956ad 2244
cf9d2890
YZ
2245 struct i915_virtual_gpu vgpu;
2246
feddf6e8 2247 struct intel_gvt *gvt;
0ad35fed 2248
bd132858 2249 struct intel_huc huc;
33a732f4
AD
2250 struct intel_guc guc;
2251
eb805623
DV
2252 struct intel_csr csr;
2253
5ea6e5e3 2254 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2255
f4c956ad
DV
2256 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2257 * controller on different i2c buses. */
2258 struct mutex gmbus_mutex;
2259
2260 /**
2261 * Base address of the gmbus and gpio block.
2262 */
2263 uint32_t gpio_mmio_base;
2264
b6fdd0f2
SS
2265 /* MMIO base address for MIPI regs */
2266 uint32_t mipi_mmio_base;
2267
443a389f
VS
2268 uint32_t psr_mmio_base;
2269
44cb734c
ID
2270 uint32_t pps_mmio_base;
2271
28c70f16
DV
2272 wait_queue_head_t gmbus_wait_queue;
2273
f4c956ad 2274 struct pci_dev *bridge_dev;
3b3f1650 2275 struct intel_engine_cs *engine[I915_NUM_ENGINES];
e7af3116
CW
2276 /* Context used internally to idle the GPU and setup initial state */
2277 struct i915_gem_context *kernel_context;
2278 /* Context only to be used for injecting preemption commands */
2279 struct i915_gem_context *preempt_context;
51d545d0 2280 struct i915_vma *semaphore;
f4c956ad 2281
ba8286fa 2282 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2283 struct resource mch_res;
2284
f4c956ad
DV
2285 /* protects the irq masks */
2286 spinlock_t irq_lock;
2287
f8b79e58
ID
2288 bool display_irqs_enabled;
2289
9ee32fea
DV
2290 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2291 struct pm_qos_request pm_qos;
2292
a580516d
VS
2293 /* Sideband mailbox protection */
2294 struct mutex sb_lock;
f4c956ad
DV
2295
2296 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2297 union {
2298 u32 irq_mask;
2299 u32 de_irq_mask[I915_MAX_PIPES];
2300 };
f4c956ad 2301 u32 gt_irq_mask;
f4e9af4f
AG
2302 u32 pm_imr;
2303 u32 pm_ier;
a6706b45 2304 u32 pm_rps_events;
26705e20 2305 u32 pm_guc_events;
91d181dd 2306 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2307
5fcece80 2308 struct i915_hotplug hotplug;
ab34a7e8 2309 struct intel_fbc fbc;
439d7ac0 2310 struct i915_drrs drrs;
f4c956ad 2311 struct intel_opregion opregion;
41aa3448 2312 struct intel_vbt_data vbt;
f4c956ad 2313
d9ceb816
JB
2314 bool preserve_bios_swizzle;
2315
f4c956ad
DV
2316 /* overlay */
2317 struct intel_overlay *overlay;
f4c956ad 2318
58c68779 2319 /* backlight registers and fields in struct intel_panel */
07f11d49 2320 struct mutex backlight_lock;
31ad8ec6 2321
f4c956ad 2322 /* LVDS info */
f4c956ad
DV
2323 bool no_aux_handshake;
2324
e39b999a
VS
2325 /* protects panel power sequencer state */
2326 struct mutex pps_mutex;
2327
f4c956ad 2328 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2329 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2330
2331 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2332 unsigned int skl_preferred_vco_freq;
49cd97a3 2333 unsigned int max_cdclk_freq;
8d96561a 2334
adafdc6f 2335 unsigned int max_dotclk_freq;
e7dc33f3 2336 unsigned int rawclk_freq;
6bcda4f0 2337 unsigned int hpll_freq;
bfa7df01 2338 unsigned int czclk_freq;
f4c956ad 2339
63911d72 2340 struct {
bb0f4aab
VS
2341 /*
2342 * The current logical cdclk state.
2343 * See intel_atomic_state.cdclk.logical
2344 *
2345 * For reading holding any crtc lock is sufficient,
2346 * for writing must hold all of them.
2347 */
2348 struct intel_cdclk_state logical;
2349 /*
2350 * The current actual cdclk state.
2351 * See intel_atomic_state.cdclk.actual
2352 */
2353 struct intel_cdclk_state actual;
2354 /* The current hardware cdclk state */
49cd97a3 2355 struct intel_cdclk_state hw;
68b342c9
VS
2356
2357 int force_min_cdclk;
49cd97a3 2358 } cdclk;
63911d72 2359
645416f5
DV
2360 /**
2361 * wq - Driver workqueue for GEM.
2362 *
2363 * NOTE: Work items scheduled here are not allowed to grab any modeset
2364 * locks, for otherwise the flushing done in the pageflip code will
2365 * result in deadlocks.
2366 */
f4c956ad
DV
2367 struct workqueue_struct *wq;
2368
eda41bdc
VS
2369 /* ordered wq for modesets */
2370 struct workqueue_struct *modeset_wq;
2371
f4c956ad
DV
2372 /* Display functions */
2373 struct drm_i915_display_funcs display;
2374
2375 /* PCH chipset type */
2376 enum intel_pch pch_type;
17a303ec 2377 unsigned short pch_id;
f4c956ad
DV
2378
2379 unsigned long quirks;
2380
e2c8b870 2381 struct drm_atomic_state *modeset_restore_state;
73974893 2382 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2383
a7bbbd63 2384 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2385 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2386
4b5aed62 2387 struct i915_gem_mm mm;
ad46cb53
CW
2388 DECLARE_HASHTABLE(mm_structs, 7);
2389 struct mutex mm_lock;
8781342d 2390
4395890a
ZW
2391 struct intel_ppat ppat;
2392
8781342d
DV
2393 /* Kernel Modesetting */
2394
e2af48c6
VS
2395 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2396 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207 2397
c4597872
DV
2398#ifdef CONFIG_DEBUG_FS
2399 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2400#endif
2401
565602d7 2402 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2403 int num_shared_dpll;
2404 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2405 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2406
fbf6d879
ML
2407 /*
2408 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2409 * Must be global rather than per dpll, because on some platforms
2410 * plls share registers.
2411 */
2412 struct mutex dpll_lock;
2413
565602d7 2414 unsigned int active_crtcs;
d305e061
VS
2415 /* minimum acceptable cdclk for each pipe */
2416 int min_cdclk[I915_MAX_PIPES];
565602d7 2417
e4607fcf 2418 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2419
7225342a 2420 struct i915_workarounds workarounds;
888b5995 2421
f99d7069
DV
2422 struct i915_frontbuffer_tracking fb_tracking;
2423
eb955eee
CW
2424 struct intel_atomic_helper {
2425 struct llist_head free_list;
2426 struct work_struct free_work;
2427 } atomic_helper;
2428
652c393a 2429 u16 orig_clock;
f97108d1 2430
c4804411 2431 bool mchbar_need_disable;
f97108d1 2432
a4da4fa4
DV
2433 struct intel_l3_parity l3_parity;
2434
59124506 2435 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2436 u32 edram_cap;
59124506 2437
9f817501
SAK
2438 /*
2439 * Protects RPS/RC6 register access and PCU communication.
2440 * Must be taken after struct_mutex if nested. Note that
2441 * this lock may be held for long periods of time when
2442 * talking to hw - so only take it when talking to hw!
2443 */
2444 struct mutex pcu_lock;
2445
562d9bae
SAK
2446 /* gen6+ GT PM state */
2447 struct intel_gen6_power_mgmt gt_pm;
c6a828d3 2448
20e4d407
DV
2449 /* ilk-only ips/rps state. Everything in here is protected by the global
2450 * mchdev_lock in intel_pm.c */
c85aa885 2451 struct intel_ilk_power_mgmt ips;
b5e50c3f 2452
83c00f55 2453 struct i915_power_domains power_domains;
a38911a3 2454
a031d709 2455 struct i915_psr psr;
3f51e471 2456
99584db3 2457 struct i915_gpu_error gpu_error;
ae681d96 2458
c9cddffc
JB
2459 struct drm_i915_gem_object *vlv_pctx;
2460
8be48d92
DA
2461 /* list of fbdev register on this device */
2462 struct intel_fbdev *fbdev;
82e3b8c1 2463 struct work_struct fbdev_suspend_work;
e953fd7b
CW
2464
2465 struct drm_property *broadcast_rgb_property;
3f43c48d 2466 struct drm_property *force_audio_property;
e3689190 2467
58fddc28 2468 /* hda/i915 audio component */
51e1d83c 2469 struct i915_audio_component *audio_component;
58fddc28 2470 bool audio_component_registered;
4a21ef7d
LY
2471 /**
2472 * av_mutex - mutex for audio/video sync
2473 *
2474 */
2475 struct mutex av_mutex;
68b342c9 2476 int audio_power_refcount;
58fddc28 2477
829a0af2
CW
2478 struct {
2479 struct list_head list;
5f09a9c8
CW
2480 struct llist_head free_list;
2481 struct work_struct free_work;
829a0af2
CW
2482
2483 /* The hw wants to have a stable context identifier for the
2484 * lifetime of the context (for OA, PASID, faults, etc).
2485 * This is limited in execlists to 21 bits.
2486 */
2487 struct ida hw_ida;
2488#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2489 } contexts;
f4c956ad 2490
3e68320e 2491 u32 fdi_rx_config;
68d18ad7 2492
c231775c 2493 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2494 u32 chv_phy_control;
c231775c
VS
2495 /*
2496 * Shadows for CHV DPLL_MD regs to keep the state
2497 * checker somewhat working in the presence hardware
2498 * crappiness (can't read out DPLL_MD for pipes B & C).
2499 */
2500 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2501 u32 bxt_phy_grc;
70722468 2502
842f1c8b 2503 u32 suspend_count;
84647cf7 2504 bool power_domains_suspended;
f4c956ad 2505 struct i915_suspend_saved_registers regfile;
ddeea5b0 2506 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2507
656d1b89 2508 enum {
16dcdc4e
PZ
2509 I915_SAGV_UNKNOWN = 0,
2510 I915_SAGV_DISABLED,
2511 I915_SAGV_ENABLED,
2512 I915_SAGV_NOT_CONTROLLED
2513 } sagv_status;
656d1b89 2514
53615a5e
VS
2515 struct {
2516 /*
2517 * Raw watermark latency values:
2518 * in 0.1us units for WM0,
2519 * in 0.5us units for WM1+.
2520 */
2521 /* primary */
2522 uint16_t pri_latency[5];
2523 /* sprite */
2524 uint16_t spr_latency[5];
2525 /* cursor */
2526 uint16_t cur_latency[5];
2af30a5c
PB
2527 /*
2528 * Raw watermark memory latency values
2529 * for SKL for all 8 levels
2530 * in 1us units.
2531 */
2532 uint16_t skl_latency[8];
609cedef
VS
2533
2534 /* current hardware state */
2d41c0b5
PB
2535 union {
2536 struct ilk_wm_values hw;
2537 struct skl_wm_values skl_hw;
0018fda1 2538 struct vlv_wm_values vlv;
04548cba 2539 struct g4x_wm_values g4x;
2d41c0b5 2540 };
58590c14
VS
2541
2542 uint8_t max_level;
ed4a6a7c
MR
2543
2544 /*
2545 * Should be held around atomic WM register writing; also
2546 * protects * intel_crtc->wm.active and
2547 * cstate->wm.need_postvbl_update.
2548 */
2549 struct mutex wm_mutex;
279e99d7
MR
2550
2551 /*
2552 * Set during HW readout of watermarks/DDB. Some platforms
2553 * need to know when we're still using BIOS-provided values
2554 * (which we don't fully trust).
2555 */
2556 bool distrust_bios_wm;
53615a5e
VS
2557 } wm;
2558
ad1443f0 2559 struct i915_runtime_pm runtime_pm;
8a187455 2560
eec688e1
RB
2561 struct {
2562 bool initialized;
d7965152 2563
442b8c06 2564 struct kobject *metrics_kobj;
ccdf6341 2565 struct ctl_table_header *sysctl_header;
442b8c06 2566
f89823c2
LL
2567 /*
2568 * Lock associated with adding/modifying/removing OA configs
2569 * in dev_priv->perf.metrics_idr.
2570 */
2571 struct mutex metrics_lock;
2572
2573 /*
2574 * List of dynamic configurations, you need to hold
2575 * dev_priv->perf.metrics_lock to access it.
2576 */
2577 struct idr metrics_idr;
2578
2579 /*
2580 * Lock associated with anything below within this structure
2581 * except exclusive_stream.
2582 */
eec688e1
RB
2583 struct mutex lock;
2584 struct list_head streams;
8a3003dd
RB
2585
2586 struct {
f89823c2
LL
2587 /*
2588 * The stream currently using the OA unit. If accessed
2589 * outside a syscall associated to its file
2590 * descriptor, you need to hold
2591 * dev_priv->drm.struct_mutex.
2592 */
d7965152
RB
2593 struct i915_perf_stream *exclusive_stream;
2594
2595 u32 specific_ctx_id;
d7965152
RB
2596
2597 struct hrtimer poll_check_timer;
2598 wait_queue_head_t poll_wq;
2599 bool pollin;
2600
712122ea
RB
2601 /**
2602 * For rate limiting any notifications of spurious
2603 * invalid OA reports
2604 */
2605 struct ratelimit_state spurious_report_rs;
2606
d7965152
RB
2607 bool periodic;
2608 int period_exponent;
155e941f 2609 int timestamp_frequency;
d7965152 2610
701f8231 2611 struct i915_oa_config test_config;
d7965152
RB
2612
2613 struct {
2614 struct i915_vma *vma;
2615 u8 *vaddr;
19f81df2 2616 u32 last_ctx_id;
d7965152
RB
2617 int format;
2618 int format_size;
f279020a 2619
0dd860cf
RB
2620 /**
2621 * Locks reads and writes to all head/tail state
2622 *
2623 * Consider: the head and tail pointer state
2624 * needs to be read consistently from a hrtimer
2625 * callback (atomic context) and read() fop
2626 * (user context) with tail pointer updates
2627 * happening in atomic context and head updates
2628 * in user context and the (unlikely)
2629 * possibility of read() errors needing to
2630 * reset all head/tail state.
2631 *
2632 * Note: Contention or performance aren't
2633 * currently a significant concern here
2634 * considering the relatively low frequency of
2635 * hrtimer callbacks (5ms period) and that
2636 * reads typically only happen in response to a
2637 * hrtimer event and likely complete before the
2638 * next callback.
2639 *
2640 * Note: This lock is not held *while* reading
2641 * and copying data to userspace so the value
2642 * of head observed in htrimer callbacks won't
2643 * represent any partial consumption of data.
2644 */
2645 spinlock_t ptr_lock;
2646
2647 /**
2648 * One 'aging' tail pointer and one 'aged'
2649 * tail pointer ready to used for reading.
2650 *
2651 * Initial values of 0xffffffff are invalid
2652 * and imply that an update is required
2653 * (and should be ignored by an attempted
2654 * read)
2655 */
2656 struct {
2657 u32 offset;
2658 } tails[2];
2659
2660 /**
2661 * Index for the aged tail ready to read()
2662 * data up to.
2663 */
2664 unsigned int aged_tail_idx;
2665
2666 /**
2667 * A monotonic timestamp for when the current
2668 * aging tail pointer was read; used to
2669 * determine when it is old enough to trust.
2670 */
2671 u64 aging_timestamp;
2672
f279020a
RB
2673 /**
2674 * Although we can always read back the head
2675 * pointer register, we prefer to avoid
2676 * trusting the HW state, just to avoid any
2677 * risk that some hardware condition could
2678 * somehow bump the head pointer unpredictably
2679 * and cause us to forward the wrong OA buffer
2680 * data to userspace.
2681 */
2682 u32 head;
d7965152
RB
2683 } oa_buffer;
2684
2685 u32 gen7_latched_oastatus1;
19f81df2
RB
2686 u32 ctx_oactxctrl_offset;
2687 u32 ctx_flexeu0_offset;
2688
2689 /**
2690 * The RPT_ID/reason field for Gen8+ includes a bit
2691 * to determine if the CTX ID in the report is valid
2692 * but the specific bit differs between Gen 8 and 9
2693 */
2694 u32 gen8_valid_ctx_bit;
d7965152
RB
2695
2696 struct i915_oa_ops ops;
2697 const struct i915_oa_format *oa_formats;
8a3003dd 2698 } oa;
eec688e1
RB
2699 } perf;
2700
a83014d3
OM
2701 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2702 struct {
821ed7df 2703 void (*resume)(struct drm_i915_private *);
117897f4 2704 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2705
73cb9701
CW
2706 struct list_head timelines;
2707 struct i915_gem_timeline global_timeline;
28176ef4 2708 u32 active_requests;
73cb9701 2709
67d97da3
CW
2710 /**
2711 * Is the GPU currently considered idle, or busy executing
2712 * userspace requests? Whilst idle, we allow runtime power
2713 * management to power down the hardware and display clocks.
2714 * In order to reduce the effect on performance, there
2715 * is a slight delay before we do so.
2716 */
67d97da3
CW
2717 bool awake;
2718
2719 /**
2720 * We leave the user IRQ off as much as possible,
2721 * but this means that requests will finish and never
2722 * be retired once the system goes idle. Set a timer to
2723 * fire periodically while the ring is running. When it
2724 * fires, go retire requests.
2725 */
2726 struct delayed_work retire_work;
2727
2728 /**
2729 * When we detect an idle GPU, we want to turn on
2730 * powersaving features. So once we see that there
2731 * are no more requests outstanding and no more
2732 * arrive within a small period of time, we fire
2733 * off the idle_work.
2734 */
2735 struct delayed_work idle_work;
de867c20
CW
2736
2737 ktime_t last_init_time;
a83014d3
OM
2738 } gt;
2739
3be60de9
VS
2740 /* perform PHY state sanity checks? */
2741 bool chv_phy_assert[2];
2742
a3a8986c
MK
2743 bool ipc_enabled;
2744
febaeb48
AM
2745 /* Hack to bypass TMDS_OE write on DP->HDMI dongle */
2746 bool bypass_tmds_oe;
2747
f9318941
PD
2748 /* Used to save the pipe-to-encoder mapping for audio */
2749 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2750
eef57324
JA
2751 /* necessary resource sharing with HDMI LPE audio driver. */
2752 struct {
2753 struct platform_device *platdev;
2754 int irq;
2755 } lpe_audio;
2756
bdf1e7e3
DV
2757 /*
2758 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2759 * will be rejected. Instead look for a better place.
2760 */
77fec556 2761};
1da177e4 2762
2c1792a1
CW
2763static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2764{
091387c1 2765 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2766}
2767
c49d13ee 2768static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2769{
c49d13ee 2770 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2771}
2772
33a732f4
AD
2773static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2774{
2775 return container_of(guc, struct drm_i915_private, guc);
2776}
2777
50beba55
AH
2778static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2779{
2780 return container_of(huc, struct drm_i915_private, huc);
2781}
2782
b4ac5afc 2783/* Simple iterator over all initialised engines */
3b3f1650
AG
2784#define for_each_engine(engine__, dev_priv__, id__) \
2785 for ((id__) = 0; \
2786 (id__) < I915_NUM_ENGINES; \
2787 (id__)++) \
2788 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2789
2790/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2791#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2792 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2793 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2794
b1d7e4b4
WF
2795enum hdmi_force_audio {
2796 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2797 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2798 HDMI_AUDIO_AUTO, /* trust EDID */
2799 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2800};
2801
190d6cd5 2802#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2803
a071fa00
DV
2804/*
2805 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2806 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2807 * doesn't mean that the hw necessarily already scans it out, but that any
2808 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2809 *
2810 * We have one bit per pipe and per scanout plane type.
2811 */
d1b9d039
SAK
2812#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2813#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2814#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2815 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2816#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2817 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2818#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2819 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2820#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2821 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2822#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2823 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2824
85d1225e
DG
2825/*
2826 * Optimised SGL iterator for GEM objects
2827 */
2828static __always_inline struct sgt_iter {
2829 struct scatterlist *sgp;
2830 union {
2831 unsigned long pfn;
2832 dma_addr_t dma;
2833 };
2834 unsigned int curr;
2835 unsigned int max;
2836} __sgt_iter(struct scatterlist *sgl, bool dma) {
2837 struct sgt_iter s = { .sgp = sgl };
2838
2839 if (s.sgp) {
2840 s.max = s.curr = s.sgp->offset;
2841 s.max += s.sgp->length;
2842 if (dma)
2843 s.dma = sg_dma_address(s.sgp);
2844 else
2845 s.pfn = page_to_pfn(sg_page(s.sgp));
2846 }
2847
2848 return s;
2849}
2850
96d77634
CW
2851static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2852{
2853 ++sg;
2854 if (unlikely(sg_is_chain(sg)))
2855 sg = sg_chain_ptr(sg);
2856 return sg;
2857}
2858
63d15326
DG
2859/**
2860 * __sg_next - return the next scatterlist entry in a list
2861 * @sg: The current sg entry
2862 *
2863 * Description:
2864 * If the entry is the last, return NULL; otherwise, step to the next
2865 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2866 * otherwise just return the pointer to the current element.
2867 **/
2868static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2869{
2870#ifdef CONFIG_DEBUG_SG
2871 BUG_ON(sg->sg_magic != SG_MAGIC);
2872#endif
96d77634 2873 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2874}
2875
85d1225e
DG
2876/**
2877 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2878 * @__dmap: DMA address (output)
2879 * @__iter: 'struct sgt_iter' (iterator state, internal)
2880 * @__sgt: sg_table to iterate over (input)
2881 */
2882#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2883 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2884 ((__dmap) = (__iter).dma + (__iter).curr); \
da1d95b6 2885 (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ? \
e60b36f7 2886 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
85d1225e
DG
2887
2888/**
2889 * for_each_sgt_page - iterate over the pages of the given sg_table
2890 * @__pp: page pointer (output)
2891 * @__iter: 'struct sgt_iter' (iterator state, internal)
2892 * @__sgt: sg_table to iterate over (input)
2893 */
2894#define for_each_sgt_page(__pp, __iter, __sgt) \
2895 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2896 ((__pp) = (__iter).pfn == 0 ? NULL : \
2897 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
e60b36f7
CW
2898 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2899 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
a071fa00 2900
a5c08166
MA
2901static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2902{
2903 unsigned int page_sizes;
2904
2905 page_sizes = 0;
2906 while (sg) {
2907 GEM_BUG_ON(sg->offset);
2908 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2909 page_sizes |= sg->length;
2910 sg = __sg_next(sg);
2911 }
2912
2913 return page_sizes;
2914}
2915
5602452e
TU
2916static inline unsigned int i915_sg_segment_size(void)
2917{
2918 unsigned int size = swiotlb_max_segment();
2919
2920 if (size == 0)
2921 return SCATTERLIST_MAX_SEGMENT;
2922
2923 size = rounddown(size, PAGE_SIZE);
2924 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2925 if (size < PAGE_SIZE)
2926 size = PAGE_SIZE;
2927
2928 return size;
2929}
2930
5ca43ef0
TU
2931static inline const struct intel_device_info *
2932intel_info(const struct drm_i915_private *dev_priv)
2933{
2934 return &dev_priv->info;
2935}
2936
2937#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2938
55b8f2a7 2939#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2940#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2941
e87a005d 2942#define REVID_FOREVER 0xff
4805fe82 2943#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2944
2945#define GEN_FOREVER (0)
fe52e597
JL
2946
2947#define INTEL_GEN_MASK(s, e) ( \
2948 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2949 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2950 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2951 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2952)
2953
ac657f64
TU
2954/*
2955 * Returns true if Gen is in inclusive range [Start, End].
2956 *
2957 * Use GEN_FOREVER for unbound start and or end.
2958 */
fe52e597
JL
2959#define IS_GEN(dev_priv, s, e) \
2960 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
ac657f64 2961
e87a005d
JN
2962/*
2963 * Return true if revision is in range [since,until] inclusive.
2964 *
2965 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2966 */
2967#define IS_REVID(p, since, until) \
2968 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2969
ae7617f0 2970#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
5a127a8c
TU
2971
2972#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2973#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2974#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2975#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2976#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2977#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2978#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2979#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2980#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2981#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2982#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2983#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
f69c11ae 2984#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2985#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2986#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
5a127a8c
TU
2987#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2988#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
50a0bc90 2989#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
5a127a8c 2990#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
18b53818
LL
2991#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2992 (dev_priv)->info.gt == 1)
5a127a8c
TU
2993#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2994#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2995#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2996#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2997#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2998#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2999#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
3000#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
3001#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
3002#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
646d5772 3003#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
3004#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
3005 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
3006#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
3007 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
3008 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
3009 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 3010/* ULX machines are also considered ULT. */
50a0bc90
TU
3011#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
3012 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
3013#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
18b53818 3014 (dev_priv)->info.gt == 3)
50a0bc90
TU
3015#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
3016 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
3017#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
18b53818 3018 (dev_priv)->info.gt == 3)
9bbfd20a 3019/* ULX machines are also considered ULT. */
50a0bc90
TU
3020#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
3021 INTEL_DEVID(dev_priv) == 0x0A1E)
3022#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
3023 INTEL_DEVID(dev_priv) == 0x1913 || \
3024 INTEL_DEVID(dev_priv) == 0x1916 || \
3025 INTEL_DEVID(dev_priv) == 0x1921 || \
3026 INTEL_DEVID(dev_priv) == 0x1926)
3027#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
3028 INTEL_DEVID(dev_priv) == 0x1915 || \
3029 INTEL_DEVID(dev_priv) == 0x191E)
3030#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
3031 INTEL_DEVID(dev_priv) == 0x5913 || \
3032 INTEL_DEVID(dev_priv) == 0x5916 || \
3033 INTEL_DEVID(dev_priv) == 0x5921 || \
3034 INTEL_DEVID(dev_priv) == 0x5926)
3035#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
3036 INTEL_DEVID(dev_priv) == 0x5915 || \
3037 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2 3038#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3039 (dev_priv)->info.gt == 2)
50a0bc90 3040#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3041 (dev_priv)->info.gt == 3)
50a0bc90 3042#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3043 (dev_priv)->info.gt == 4)
3891589e 3044#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 3045 (dev_priv)->info.gt == 2)
3891589e 3046#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 3047 (dev_priv)->info.gt == 3)
da411a48
RV
3048#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3049 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
22ea4f35
LL
3050#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3051 (dev_priv)->info.gt == 2)
7a58bad0 3052
c007fb4a 3053#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 3054
ef712bb4
JN
3055#define SKL_REVID_A0 0x0
3056#define SKL_REVID_B0 0x1
3057#define SKL_REVID_C0 0x2
3058#define SKL_REVID_D0 0x3
3059#define SKL_REVID_E0 0x4
3060#define SKL_REVID_F0 0x5
4ba9c1f7
MK
3061#define SKL_REVID_G0 0x6
3062#define SKL_REVID_H0 0x7
ef712bb4 3063
e87a005d
JN
3064#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
3065
ef712bb4 3066#define BXT_REVID_A0 0x0
fffda3f4 3067#define BXT_REVID_A1 0x1
ef712bb4 3068#define BXT_REVID_B0 0x3
a3f79ca6 3069#define BXT_REVID_B_LAST 0x8
ef712bb4 3070#define BXT_REVID_C0 0x9
6c74c87f 3071
e2d214ae
TU
3072#define IS_BXT_REVID(dev_priv, since, until) \
3073 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 3074
c033a37c
MK
3075#define KBL_REVID_A0 0x0
3076#define KBL_REVID_B0 0x1
fe905819
MK
3077#define KBL_REVID_C0 0x2
3078#define KBL_REVID_D0 0x3
3079#define KBL_REVID_E0 0x4
c033a37c 3080
0853723b
TU
3081#define IS_KBL_REVID(dev_priv, since, until) \
3082 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 3083
f4f4b59b
ACO
3084#define GLK_REVID_A0 0x0
3085#define GLK_REVID_A1 0x1
3086
3087#define IS_GLK_REVID(dev_priv, since, until) \
3088 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
3089
3c2e0fd9
PZ
3090#define CNL_REVID_A0 0x0
3091#define CNL_REVID_B0 0x1
e4ffc83d 3092#define CNL_REVID_C0 0x2
3c2e0fd9
PZ
3093
3094#define IS_CNL_REVID(p, since, until) \
3095 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
3096
85436696
JB
3097/*
3098 * The genX designation typically refers to the render engine, so render
3099 * capability related checks should use IS_GEN, while display and other checks
3100 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
3101 * chips, etc.).
3102 */
5db94019
TU
3103#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
3104#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
3105#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
3106#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
3107#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
3108#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
3109#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
3110#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 3111#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 3112
8727dc09 3113#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
3114#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
3115#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 3116
a19d6ff2
TU
3117#define ENGINE_MASK(id) BIT(id)
3118#define RENDER_RING ENGINE_MASK(RCS)
3119#define BSD_RING ENGINE_MASK(VCS)
3120#define BLT_RING ENGINE_MASK(BCS)
3121#define VEBOX_RING ENGINE_MASK(VECS)
3122#define BSD2_RING ENGINE_MASK(VCS2)
3123#define ALL_ENGINES (~0)
3124
3125#define HAS_ENGINE(dev_priv, id) \
0031fb96 3126 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
3127
3128#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3129#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3130#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3131#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3132
0031fb96
TU
3133#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3134#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3135#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
3136#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3137 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 3138
0031fb96 3139#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 3140
0031fb96
TU
3141#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3142 ((dev_priv)->info.has_logical_ring_contexts)
4f044a88
MW
3143#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
3144#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
3145#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
a5c08166
MA
3146#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
3147 GEM_BUG_ON((sizes) == 0); \
3148 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
3149})
0031fb96
TU
3150
3151#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3152#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3153 ((dev_priv)->info.overlay_needs_physical)
cae5852d 3154
b45305fc 3155/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 3156#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
3157
3158/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 3159#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 3160 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 3161
4e6b788c
DV
3162/*
3163 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3164 * even when in MSI mode. This results in spurious interrupt warnings if the
3165 * legacy irq no. is shared with another device. The kernel then disables that
3166 * interrupt source and so prevents the other device from working properly.
309bd8ed
VS
3167 *
3168 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
3169 * interrupts.
4e6b788c 3170 */
309bd8ed
VS
3171#define HAS_AUX_IRQ(dev_priv) true
3172#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
b45305fc 3173
cae5852d
ZN
3174/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3175 * rows, which changed the alignment requirements and fence programming.
3176 */
50a0bc90
TU
3177#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3178 !(IS_I915G(dev_priv) || \
3179 IS_I915GM(dev_priv)))
56b857a5
TU
3180#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3181#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 3182
56b857a5 3183#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
56b857a5 3184#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 3185#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 3186
50a0bc90 3187#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 3188
56b857a5 3189#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 3190
56b857a5
TU
3191#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3192#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3193#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3194#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3195#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 3196
56b857a5 3197#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 3198
6772ffe0 3199#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
3200#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3201
e57f1c02
MK
3202#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
3203
1a3d1898
DG
3204/*
3205 * For now, anything with a GuC requires uCode loading, and then supports
3206 * command submission once loaded. But these are logically independent
3207 * properties, so we have separate macros to test them.
3208 */
4805fe82 3209#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3210#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3211#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3212#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3213#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3214
4805fe82 3215#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3216
4805fe82 3217#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3218
c5e855d0 3219#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3220#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3221#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3222#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3223#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3224#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3225#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3226#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3227#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3228#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3229#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3230#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3231#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3232#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3233#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3234#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3235
6e266956 3236#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3237#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3238#define HAS_PCH_CNP_LP(dev_priv) \
3239 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3240#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3241#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3242#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3243#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3244 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3245 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3246#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3247 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3248 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3249#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3250#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3251#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3252#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3253
49cff963 3254#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3255
ff15947e 3256#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3257
040d2baa 3258/* DPF == dynamic parity feature */
3c9192bc 3259#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3260#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3261 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3262
c8735b0c 3263#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3264#define GEN9_FREQ_SCALER 3
c8735b0c 3265
05394f39
CW
3266#include "i915_trace.h"
3267
80debff8 3268static inline bool intel_vtd_active(void)
48f112fe
CW
3269{
3270#ifdef CONFIG_INTEL_IOMMU
80debff8 3271 if (intel_iommu_gfx_mapped)
48f112fe
CW
3272 return true;
3273#endif
3274 return false;
3275}
3276
80debff8
CW
3277static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3278{
3279 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3280}
3281
0ef34ad6
JB
3282static inline bool
3283intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3284{
80debff8 3285 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3286}
3287
c033666a 3288int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3289 int enable_ppgtt);
0e4ca100 3290
39df9190
CW
3291bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3292
0673ad47 3293/* i915_drv.c */
d15d7538
ID
3294void __printf(3, 4)
3295__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3296 const char *fmt, ...);
3297
3298#define i915_report_error(dev_priv, fmt, ...) \
3299 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3300
c43b5634 3301#ifdef CONFIG_COMPAT
0d6aa60b
DA
3302extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3303 unsigned long arg);
55edf41b
JN
3304#else
3305#define i915_compat_ioctl NULL
c43b5634 3306#endif
efab0698
JN
3307extern const struct dev_pm_ops i915_pm_ops;
3308
3309extern int i915_driver_load(struct pci_dev *pdev,
3310 const struct pci_device_id *ent);
3311extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3312extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3313extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
535275d3
CW
3314
3315#define I915_RESET_QUIET BIT(0)
3316extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3317extern int i915_reset_engine(struct intel_engine_cs *engine,
3318 unsigned int flags);
3319
142bc7d9 3320extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3321extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3322extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3323extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3324extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3325extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3326extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3327extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3328int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3329
63ffbcda 3330int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3331int intel_engines_init(struct drm_i915_private *dev_priv);
3332
77913b39 3333/* intel_hotplug.c */
91d14251
TU
3334void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3335 u32 pin_mask, u32 long_mask);
77913b39
JN
3336void intel_hpd_init(struct drm_i915_private *dev_priv);
3337void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3338void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
256cfdde 3339enum port intel_hpd_pin_to_port(enum hpd_pin pin);
f761bef2 3340enum hpd_pin intel_hpd_pin(enum port port);
b236d7c8
L
3341bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3342void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3343
1da177e4 3344/* i915_irq.c */
26a02b8f
CW
3345static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3346{
3347 unsigned long delay;
3348
4f044a88 3349 if (unlikely(!i915_modparams.enable_hangcheck))
26a02b8f
CW
3350 return;
3351
3352 /* Don't continually defer the hangcheck so that it is always run at
3353 * least once after work has been scheduled on any ring. Otherwise,
3354 * we will ignore a hung ring if a second ring is kept busy.
3355 */
3356
3357 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3358 queue_delayed_work(system_long_wq,
3359 &dev_priv->gpu_error.hangcheck_work, delay);
3360}
3361
58174462 3362__printf(3, 4)
c033666a
CW
3363void i915_handle_error(struct drm_i915_private *dev_priv,
3364 u32 engine_mask,
58174462 3365 const char *fmt, ...);
1da177e4 3366
b963291c 3367extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3368extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3369int intel_irq_install(struct drm_i915_private *dev_priv);
3370void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3371
0ad35fed
ZW
3372static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3373{
feddf6e8 3374 return dev_priv->gvt;
0ad35fed
ZW
3375}
3376
c033666a 3377static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3378{
c033666a 3379 return dev_priv->vgpu.active;
cf9d2890 3380}
b1f14ad0 3381
6b12ca56
VS
3382u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
3383 enum pipe pipe);
7c463586 3384void
50227e1c 3385i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3386 u32 status_mask);
7c463586
KP
3387
3388void
50227e1c 3389i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3390 u32 status_mask);
7c463586 3391
f8b79e58
ID
3392void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3393void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3394void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3395 uint32_t mask,
3396 uint32_t bits);
fbdedaea
VS
3397void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3398 uint32_t interrupt_mask,
3399 uint32_t enabled_irq_mask);
3400static inline void
3401ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3402{
3403 ilk_update_display_irq(dev_priv, bits, bits);
3404}
3405static inline void
3406ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3407{
3408 ilk_update_display_irq(dev_priv, bits, 0);
3409}
013d3752
VS
3410void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3411 enum pipe pipe,
3412 uint32_t interrupt_mask,
3413 uint32_t enabled_irq_mask);
3414static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3415 enum pipe pipe, uint32_t bits)
3416{
3417 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3418}
3419static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3420 enum pipe pipe, uint32_t bits)
3421{
3422 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3423}
47339cd9
DV
3424void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3425 uint32_t interrupt_mask,
3426 uint32_t enabled_irq_mask);
14443261
VS
3427static inline void
3428ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3429{
3430 ibx_display_interrupt_update(dev_priv, bits, bits);
3431}
3432static inline void
3433ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3434{
3435 ibx_display_interrupt_update(dev_priv, bits, 0);
3436}
3437
673a394b 3438/* i915_gem.c */
673a394b
EA
3439int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3440 struct drm_file *file_priv);
3441int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3442 struct drm_file *file_priv);
3443int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3444 struct drm_file *file_priv);
3445int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3446 struct drm_file *file_priv);
de151cf6
JB
3447int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3448 struct drm_file *file_priv);
673a394b
EA
3449int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3450 struct drm_file *file_priv);
3451int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3452 struct drm_file *file_priv);
3453int i915_gem_execbuffer(struct drm_device *dev, void *data,
3454 struct drm_file *file_priv);
76446cac
JB
3455int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3456 struct drm_file *file_priv);
673a394b
EA
3457int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file_priv);
199adf40
BW
3459int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file);
3461int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3462 struct drm_file *file);
673a394b
EA
3463int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3464 struct drm_file *file_priv);
3ef94daa
CW
3465int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file_priv);
111dbcab
CW
3467int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file_priv);
3469int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file_priv);
8a2421bd
CW
3471int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3472void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3473int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3474 struct drm_file *file);
5a125c3c
EA
3475int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3476 struct drm_file *file_priv);
23ba4fd0
BW
3477int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3478 struct drm_file *file_priv);
24145517 3479void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3480int i915_gem_load_init(struct drm_i915_private *dev_priv);
3481void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3482void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3483int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3484int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3485
187685cb 3486void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3487void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3488void i915_gem_object_init(struct drm_i915_gem_object *obj,
3489 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3490struct drm_i915_gem_object *
3491i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3492struct drm_i915_gem_object *
3493i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3494 const void *data, size_t size);
b1f788c6 3495void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3496void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3497
bdeb9785
CW
3498static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3499{
3500 /* A single pass should suffice to release all the freed objects (along
3501 * most call paths) , but be a little more paranoid in that freeing
3502 * the objects does take a little amount of time, during which the rcu
3503 * callbacks could have added new objects into the freed list, and
3504 * armed the work again.
3505 */
3506 do {
3507 rcu_barrier();
3508 } while (flush_work(&i915->mm.free_work));
3509}
3510
3b19f16a
CW
3511static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3512{
3513 /*
3514 * Similar to objects above (see i915_gem_drain_freed-objects), in
3515 * general we have workers that are armed by RCU and then rearm
3516 * themselves in their callbacks. To be paranoid, we need to
3517 * drain the workqueue a second time after waiting for the RCU
3518 * grace period so that we catch work queued via RCU from the first
3519 * pass. As neither drain_workqueue() nor flush_workqueue() report
3520 * a result, we make an assumption that we only don't require more
3521 * than 2 passes to catch all recursive RCU delayed work.
3522 *
3523 */
3524 int pass = 2;
3525 do {
3526 rcu_barrier();
3527 drain_workqueue(i915->wq);
3528 } while (--pass);
3529}
3530
058d88c4 3531struct i915_vma * __must_check
ec7adb6e
JL
3532i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3533 const struct i915_ggtt_view *view,
91b2db6f 3534 u64 size,
2ffffd0f
CW
3535 u64 alignment,
3536 u64 flags);
fe14d5f4 3537
aa653a68 3538int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3539void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3540
7c108fd8
CW
3541void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3542
a4f5ea64 3543static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3544{
ee286370
CW
3545 return sg->length >> PAGE_SHIFT;
3546}
67d5a50c 3547
96d77634
CW
3548struct scatterlist *
3549i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3550 unsigned int n, unsigned int *offset);
341be1cd 3551
96d77634
CW
3552struct page *
3553i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3554 unsigned int n);
67d5a50c 3555
96d77634
CW
3556struct page *
3557i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3558 unsigned int n);
67d5a50c 3559
96d77634
CW
3560dma_addr_t
3561i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3562 unsigned long n);
ee286370 3563
03ac84f1 3564void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
a5c08166 3565 struct sg_table *pages,
84e8978e 3566 unsigned int sg_page_sizes);
a4f5ea64
CW
3567int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3568
3569static inline int __must_check
3570i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3571{
1233e2db 3572 might_lock(&obj->mm.lock);
a4f5ea64 3573
1233e2db 3574 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3575 return 0;
3576
3577 return __i915_gem_object_get_pages(obj);
3578}
3579
f1fa4f44
CW
3580static inline bool
3581i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3582{
3583 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3584}
3585
a4f5ea64
CW
3586static inline void
3587__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3588{
f1fa4f44 3589 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
a4f5ea64 3590
1233e2db 3591 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3592}
3593
3594static inline bool
3595i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3596{
1233e2db 3597 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3598}
3599
3600static inline void
3601__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3602{
f1fa4f44 3603 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
a4f5ea64 3604 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
a4f5ea64 3605
1233e2db 3606 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3607}
0a798eb9 3608
1233e2db
CW
3609static inline void
3610i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3611{
a4f5ea64 3612 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3613}
3614
548625ee
CW
3615enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3616 I915_MM_NORMAL = 0,
3617 I915_MM_SHRINKER
3618};
3619
3620void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3621 enum i915_mm_subclass subclass);
03ac84f1 3622void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3623
d31d7cb1
CW
3624enum i915_map_type {
3625 I915_MAP_WB = 0,
3626 I915_MAP_WC,
a575c676
CW
3627#define I915_MAP_OVERRIDE BIT(31)
3628 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3629 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
d31d7cb1
CW
3630};
3631
0a798eb9
CW
3632/**
3633 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3634 * @obj: the object to map into kernel address space
3635 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3636 *
3637 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3638 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3639 * the kernel address space. Based on the @type of mapping, the PTE will be
3640 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3641 *
1233e2db
CW
3642 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3643 * mapping is no longer required.
0a798eb9 3644 *
8305216f
DG
3645 * Returns the pointer through which to access the mapped object, or an
3646 * ERR_PTR() on error.
0a798eb9 3647 */
d31d7cb1
CW
3648void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3649 enum i915_map_type type);
0a798eb9
CW
3650
3651/**
3652 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3653 * @obj: the object to unmap
0a798eb9
CW
3654 *
3655 * After pinning the object and mapping its pages, once you are finished
3656 * with your access, call i915_gem_object_unpin_map() to release the pin
3657 * upon the mapping. Once the pin count reaches zero, that mapping may be
3658 * removed.
0a798eb9
CW
3659 */
3660static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3661{
0a798eb9
CW
3662 i915_gem_object_unpin_pages(obj);
3663}
3664
43394c7d
CW
3665int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3666 unsigned int *needs_clflush);
3667int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3668 unsigned int *needs_clflush);
7f5f95d8
CW
3669#define CLFLUSH_BEFORE BIT(0)
3670#define CLFLUSH_AFTER BIT(1)
3671#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3672
3673static inline void
3674i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3675{
3676 i915_gem_object_unpin_pages(obj);
3677}
3678
54cf91dc 3679int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3680void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3681 struct drm_i915_gem_request *req,
3682 unsigned int flags);
ff72145b
DA
3683int i915_gem_dumb_create(struct drm_file *file_priv,
3684 struct drm_device *dev,
3685 struct drm_mode_create_dumb *args);
da6b51d0
DA
3686int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3687 uint32_t handle, uint64_t *offset);
4cc69075 3688int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3689
3690void i915_gem_track_fb(struct drm_i915_gem_object *old,
3691 struct drm_i915_gem_object *new,
3692 unsigned frontbuffer_bits);
3693
73cb9701 3694int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3695
8d9fc7fd 3696struct drm_i915_gem_request *
0bc40be8 3697i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3698
67d97da3 3699void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3700
8c185eca
CW
3701static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3702{
3703 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3704}
3705
3706static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3707{
8c185eca 3708 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3709}
3710
8af29b0c 3711static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3712{
8af29b0c 3713 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3714}
3715
8c185eca 3716static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3717{
8c185eca 3718 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3719}
3720
3721static inline u32 i915_reset_count(struct i915_gpu_error *error)
3722{
8af29b0c 3723 return READ_ONCE(error->reset_count);
1f83fee0 3724}
a71d8d94 3725
702c8f8e
MT
3726static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3727 struct intel_engine_cs *engine)
3728{
3729 return READ_ONCE(error->reset_engine_count[engine->id]);
3730}
3731
a1ef70e1
MT
3732struct drm_i915_gem_request *
3733i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3734int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3735void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3736void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3737void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3738void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3739bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3740void i915_gem_reset_engine(struct intel_engine_cs *engine,
3741 struct drm_i915_gem_request *request);
57822dc6 3742
24145517 3743void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3744int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3745int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3746void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3747void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3748int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3749 unsigned int flags);
bf9e8429
TU
3750int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3751void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3752int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3753int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3754 unsigned int flags,
3755 long timeout,
3756 struct intel_rps_client *rps);
6b5e90f5
CW
3757int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3758 unsigned int flags,
3759 int priority);
3760#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3761
2e2f351d 3762int __must_check
e22d8e3c
CW
3763i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3764int __must_check
3765i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3766int __must_check
dabdfe02 3767i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3768struct i915_vma * __must_check
2da3b9b9
CW
3769i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3770 u32 alignment,
e6617330 3771 const struct i915_ggtt_view *view);
058d88c4 3772void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3773int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3774 int align);
829a0af2 3775int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3776void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3777
e4ffd173
CW
3778int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3779 enum i915_cache_level cache_level);
3780
1286ff73
DV
3781struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3782 struct dma_buf *dma_buf);
3783
3784struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3785 struct drm_gem_object *gem_obj, int flags);
3786
841cd773
DV
3787static inline struct i915_hw_ppgtt *
3788i915_vm_to_ppgtt(struct i915_address_space *vm)
3789{
841cd773
DV
3790 return container_of(vm, struct i915_hw_ppgtt, base);
3791}
3792
b42fe9ca 3793/* i915_gem_fence_reg.c */
969b0950
CD
3794struct drm_i915_fence_reg *
3795i915_reserve_fence(struct drm_i915_private *dev_priv);
3796void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
49ef5294 3797
b1ed35d9 3798void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3799void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3800
4362f4f6 3801void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3802void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3803 struct sg_table *pages);
3804void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3805 struct sg_table *pages);
7f96ecaf 3806
1acfc104
CW
3807static inline struct i915_gem_context *
3808__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3809{
3810 return idr_find(&file_priv->context_idr, id);
3811}
3812
ca585b5d
CW
3813static inline struct i915_gem_context *
3814i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3815{
3816 struct i915_gem_context *ctx;
3817
1acfc104
CW
3818 rcu_read_lock();
3819 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3820 if (ctx && !kref_get_unless_zero(&ctx->ref))
3821 ctx = NULL;
3822 rcu_read_unlock();
ca585b5d
CW
3823
3824 return ctx;
3825}
3826
80b204bc
CW
3827static inline struct intel_timeline *
3828i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3829 struct intel_engine_cs *engine)
3830{
3831 struct i915_address_space *vm;
3832
3833 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3834 return &vm->timeline.engine[engine->id];
3835}
3836
eec688e1
RB
3837int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3838 struct drm_file *file);
f89823c2
LL
3839int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3840 struct drm_file *file);
3841int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3842 struct drm_file *file);
19f81df2
RB
3843void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3844 struct i915_gem_context *ctx,
3845 uint32_t *reg_state);
eec688e1 3846
679845ed 3847/* i915_gem_evict.c */
e522ac23 3848int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3849 u64 min_size, u64 alignment,
679845ed 3850 unsigned cache_level,
2ffffd0f 3851 u64 start, u64 end,
1ec9e26d 3852 unsigned flags);
625d988a
CW
3853int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3854 struct drm_mm_node *node,
3855 unsigned int flags);
2889caa9 3856int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3857
0260c420 3858/* belongs in i915_gem_gtt.h */
c033666a 3859static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3860{
600f4368 3861 wmb();
c033666a 3862 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3863 intel_gtt_chipset_flush();
3864}
246cbfb5 3865
9797fbfb 3866/* i915_gem_stolen.c */
d713fd49
PZ
3867int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3868 struct drm_mm_node *node, u64 size,
3869 unsigned alignment);
a9da512b
PZ
3870int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3871 struct drm_mm_node *node, u64 size,
3872 unsigned alignment, u64 start,
3873 u64 end);
d713fd49
PZ
3874void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3875 struct drm_mm_node *node);
7ace3d30 3876int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3877void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3878struct drm_i915_gem_object *
187685cb 3879i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3880struct drm_i915_gem_object *
187685cb 3881i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3882 u32 stolen_offset,
3883 u32 gtt_offset,
3884 u32 size);
9797fbfb 3885
920cf419
CW
3886/* i915_gem_internal.c */
3887struct drm_i915_gem_object *
3888i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3889 phys_addr_t size);
920cf419 3890
be6a0376
DV
3891/* i915_gem_shrinker.c */
3892unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3893 unsigned long target,
912d572d 3894 unsigned long *nr_scanned,
be6a0376
DV
3895 unsigned flags);
3896#define I915_SHRINK_PURGEABLE 0x1
3897#define I915_SHRINK_UNBOUND 0x2
3898#define I915_SHRINK_BOUND 0x4
5763ff04 3899#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3900#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3901unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3902void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3903void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3904
3905
673a394b 3906/* i915_gem_tiling.c */
2c1792a1 3907static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3908{
091387c1 3909 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3910
3911 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3912 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3913}
3914
91d4e0aa
CW
3915u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3916 unsigned int tiling, unsigned int stride);
3917u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3918 unsigned int tiling, unsigned int stride);
3919
2017263e 3920/* i915_debugfs.c */
f8c168fa 3921#ifdef CONFIG_DEBUG_FS
1dac891c 3922int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3923int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3924void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3925#else
8d35acba 3926static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3927static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3928{ return 0; }
ce5e2ac1 3929static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3930#endif
84734a04
MK
3931
3932/* i915_gpu_error.c */
98a2f411
CW
3933#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3934
edc3d884
MK
3935__printf(2, 3)
3936void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3937int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3938 const struct i915_gpu_state *gpu);
4dc955f7 3939int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3940 struct drm_i915_private *i915,
4dc955f7
MK
3941 size_t count, loff_t pos);
3942static inline void i915_error_state_buf_release(
3943 struct drm_i915_error_state_buf *eb)
3944{
3945 kfree(eb->buf);
3946}
5a4c6f1b
CW
3947
3948struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3949void i915_capture_error_state(struct drm_i915_private *dev_priv,
3950 u32 engine_mask,
58174462 3951 const char *error_msg);
5a4c6f1b
CW
3952
3953static inline struct i915_gpu_state *
3954i915_gpu_state_get(struct i915_gpu_state *gpu)
3955{
3956 kref_get(&gpu->ref);
3957 return gpu;
3958}
3959
3960void __i915_gpu_state_free(struct kref *kref);
3961static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3962{
3963 if (gpu)
3964 kref_put(&gpu->ref, __i915_gpu_state_free);
3965}
3966
3967struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3968void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3969
98a2f411
CW
3970#else
3971
3972static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3973 u32 engine_mask,
3974 const char *error_msg)
3975{
3976}
3977
5a4c6f1b
CW
3978static inline struct i915_gpu_state *
3979i915_first_error_state(struct drm_i915_private *i915)
3980{
3981 return NULL;
3982}
3983
3984static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3985{
3986}
3987
3988#endif
3989
0a4cd7c8 3990const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3991
351e3db2 3992/* i915_cmd_parser.c */
1ca3712c 3993int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3994void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3995void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3996int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3997 struct drm_i915_gem_object *batch_obj,
3998 struct drm_i915_gem_object *shadow_batch_obj,
3999 u32 batch_start_offset,
4000 u32 batch_len,
4001 bool is_master);
351e3db2 4002
eec688e1
RB
4003/* i915_perf.c */
4004extern void i915_perf_init(struct drm_i915_private *dev_priv);
4005extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
4006extern void i915_perf_register(struct drm_i915_private *dev_priv);
4007extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 4008
317c35d1 4009/* i915_suspend.c */
af6dc742
TU
4010extern int i915_save_state(struct drm_i915_private *dev_priv);
4011extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 4012
0136db58 4013/* i915_sysfs.c */
694c2828
DW
4014void i915_setup_sysfs(struct drm_i915_private *dev_priv);
4015void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 4016
eef57324
JA
4017/* intel_lpe_audio.c */
4018int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
4019void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
4020void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 4021void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
4022 enum pipe pipe, enum port port,
4023 const void *eld, int ls_clock, bool dp_output);
eef57324 4024
f899fc64 4025/* intel_i2c.c */
40196446
TU
4026extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
4027extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
4028extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
4029 unsigned int pin);
3bd7d909 4030
0184df46
JN
4031extern struct i2c_adapter *
4032intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
4033extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
4034extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 4035static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
4036{
4037 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
4038}
af6dc742 4039extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 4040
8b8e1a89 4041/* intel_bios.c */
66578857 4042void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 4043bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 4044bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 4045bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 4046bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 4047bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 4048bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 4049bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
4050bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
4051 enum port port);
6389dd83
SS
4052bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
4053 enum port port);
4054
8b8e1a89 4055
3b617967 4056/* intel_opregion.c */
44834a67 4057#ifdef CONFIG_ACPI
6f9f4b7a 4058extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
4059extern void intel_opregion_register(struct drm_i915_private *dev_priv);
4060extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 4061extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
4062extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
4063 bool enable);
6f9f4b7a 4064extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 4065 pci_power_t state);
6f9f4b7a 4066extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 4067#else
6f9f4b7a 4068static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
4069static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
4070static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
4071static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
4072{
4073}
9c4b0a68
JN
4074static inline int
4075intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
4076{
4077 return 0;
4078}
ecbc5cf3 4079static inline int
6f9f4b7a 4080intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
4081{
4082 return 0;
4083}
6f9f4b7a 4084static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
4085{
4086 return -ENODEV;
4087}
65e082c9 4088#endif
8ee1c3db 4089
723bfd70
JB
4090/* intel_acpi.c */
4091#ifdef CONFIG_ACPI
4092extern void intel_register_dsm_handler(void);
4093extern void intel_unregister_dsm_handler(void);
4094#else
4095static inline void intel_register_dsm_handler(void) { return; }
4096static inline void intel_unregister_dsm_handler(void) { return; }
4097#endif /* CONFIG_ACPI */
4098
94b4f3ba
CW
4099/* intel_device_info.c */
4100static inline struct intel_device_info *
4101mkwrite_device_info(struct drm_i915_private *dev_priv)
4102{
4103 return (struct intel_device_info *)&dev_priv->info;
4104}
4105
2e0d26f8 4106const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
4107void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
4108void intel_device_info_dump(struct drm_i915_private *dev_priv);
4109
79e53945 4110/* modesetting */
f817586c 4111extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 4112extern int intel_modeset_init(struct drm_device *dev);
2c7111db 4113extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 4114extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 4115extern int intel_connector_register(struct drm_connector *);
c191eca1 4116extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
4117extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
4118 bool state);
043e9bda 4119extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
4120extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
4121extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 4122extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 4123extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 4124extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 4125extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 4126 bool enable);
3bad0781 4127
c0c7babc
BW
4128int i915_reg_read_ioctl(struct drm_device *dev, void *data,
4129 struct drm_file *file);
575155a9 4130
6ef3d427 4131/* overlay */
c033666a
CW
4132extern struct intel_overlay_error_state *
4133intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
4134extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
4135 struct intel_overlay_error_state *error);
c4a1d9e4 4136
c033666a
CW
4137extern struct intel_display_error_state *
4138intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 4139extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 4140 struct intel_display_error_state *error);
6ef3d427 4141
151a49d0 4142int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
a6a44fad
ID
4143int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
4144 u32 val, int timeout_us);
4145#define sandybridge_pcode_write(dev_priv, mbox, val) \
4146 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500)
4147
a0b8a1fe
ID
4148int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
4149 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
4150
4151/* intel_sideband.c */
707b6e3d 4152u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 4153int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 4154u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
4155u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4156void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
4157u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4158void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4159u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4160void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
4161u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4162void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
4163u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4164void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
4165u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4166 enum intel_sbi_destination destination);
4167void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4168 enum intel_sbi_destination destination);
e9fe51c6
SK
4169u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4170void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 4171
b7fa22d8 4172/* intel_dpio_phy.c */
0a116ce8 4173void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 4174 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
4175void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4176 enum port port, u32 margin, u32 scale,
4177 u32 enable, u32 deemphasis);
47a6bc61
ACO
4178void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4179void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4180bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4181 enum dpio_phy phy);
4182bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4183 enum dpio_phy phy);
4184uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
4185 uint8_t lane_count);
4186void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4187 uint8_t lane_lat_optim_mask);
4188uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4189
b7fa22d8
ACO
4190void chv_set_phy_signal_level(struct intel_encoder *encoder,
4191 u32 deemph_reg_value, u32 margin_reg_value,
4192 bool uniq_trans_scale);
844b2f9a
ACO
4193void chv_data_lane_soft_reset(struct intel_encoder *encoder,
4194 bool reset);
419b1b7a 4195void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
4196void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
4197void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 4198void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 4199
53d98725
ACO
4200void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4201 u32 demph_reg_value, u32 preemph_reg_value,
4202 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 4203void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 4204void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 4205void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 4206
616bc820
VS
4207int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4208int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
4209u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4210 const i915_reg_t reg);
c8d9a590 4211
0b274481
BW
4212#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4213#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
4214
4215#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4216#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4217#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4218#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
4219
4220#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4221#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4222#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4223#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
4224
698b3135
CW
4225/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4226 * will be implemented using 2 32-bit writes in an arbitrary order with
4227 * an arbitrary delay between them. This can cause the hardware to
4228 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
4229 * machine death. For this reason we do not support I915_WRITE64, or
4230 * dev_priv->uncore.funcs.mmio_writeq.
4231 *
4232 * When reading a 64-bit value as two 32-bit values, the delay may cause
4233 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4234 * occasionally a 64-bit register does not actualy support a full readq
4235 * and must be read using two 32-bit reads.
4236 *
4237 * You have been warned.
698b3135 4238 */
0b274481 4239#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 4240
50877445 4241#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
4242 u32 upper, lower, old_upper, loop = 0; \
4243 upper = I915_READ(upper_reg); \
ee0a227b 4244 do { \
acd29f7b 4245 old_upper = upper; \
ee0a227b 4246 lower = I915_READ(lower_reg); \
acd29f7b
CW
4247 upper = I915_READ(upper_reg); \
4248 } while (upper != old_upper && loop++ < 2); \
ee0a227b 4249 (u64)upper << 32 | lower; })
50877445 4250
cae5852d
ZN
4251#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4252#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4253
75aa3f63 4254#define __raw_read(x, s) \
6e3955a5 4255static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4256 i915_reg_t reg) \
75aa3f63 4257{ \
f0f59a00 4258 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4259}
4260
4261#define __raw_write(x, s) \
6e3955a5 4262static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4263 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4264{ \
f0f59a00 4265 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4266}
4267__raw_read(8, b)
4268__raw_read(16, w)
4269__raw_read(32, l)
4270__raw_read(64, q)
4271
4272__raw_write(8, b)
4273__raw_write(16, w)
4274__raw_write(32, l)
4275__raw_write(64, q)
4276
4277#undef __raw_read
4278#undef __raw_write
4279
a6111f7b 4280/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4281 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4282 * controlled.
aafee2eb 4283 *
a6111f7b 4284 * Think twice, and think again, before using these.
aafee2eb
AH
4285 *
4286 * As an example, these accessors can possibly be used between:
4287 *
4288 * spin_lock_irq(&dev_priv->uncore.lock);
4289 * intel_uncore_forcewake_get__locked();
4290 *
4291 * and
4292 *
4293 * intel_uncore_forcewake_put__locked();
4294 * spin_unlock_irq(&dev_priv->uncore.lock);
4295 *
4296 *
4297 * Note: some registers may not need forcewake held, so
4298 * intel_uncore_forcewake_{get,put} can be omitted, see
4299 * intel_uncore_forcewake_for_reg().
4300 *
4301 * Certain architectures will die if the same cacheline is concurrently accessed
4302 * by different clients (e.g. on Ivybridge). Access to registers should
4303 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4304 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4305 */
75aa3f63
VS
4306#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4307#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4308#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4309#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4310
55bc60db
VS
4311/* "Broadcast RGB" property */
4312#define INTEL_BROADCAST_RGB_AUTO 0
4313#define INTEL_BROADCAST_RGB_FULL 1
4314#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4315
920a14b2 4316static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4317{
920a14b2 4318 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4319 return VLV_VGACNTRL;
920a14b2 4320 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4321 return CPU_VGACNTRL;
766aa1c4
VS
4322 else
4323 return VGACNTRL;
4324}
4325
df97729f
ID
4326static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4327{
4328 unsigned long j = msecs_to_jiffies(m);
4329
4330 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4331}
4332
7bd0e226
DV
4333static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4334{
b8050148
CW
4335 /* nsecs_to_jiffies64() does not guard against overflow */
4336 if (NSEC_PER_SEC % HZ &&
4337 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4338 return MAX_JIFFY_OFFSET;
4339
7bd0e226
DV
4340 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4341}
4342
df97729f
ID
4343static inline unsigned long
4344timespec_to_jiffies_timeout(const struct timespec *value)
4345{
4346 unsigned long j = timespec_to_jiffies(value);
4347
4348 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4349}
4350
dce56b3c
PZ
4351/*
4352 * If you need to wait X milliseconds between events A and B, but event B
4353 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4354 * when event A happened, then just before event B you call this function and
4355 * pass the timestamp as the first argument, and X as the second argument.
4356 */
4357static inline void
4358wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4359{
ec5e0cfb 4360 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4361
4362 /*
4363 * Don't re-read the value of "jiffies" every time since it may change
4364 * behind our back and break the math.
4365 */
4366 tmp_jiffies = jiffies;
4367 target_jiffies = timestamp_jiffies +
4368 msecs_to_jiffies_timeout(to_wait_ms);
4369
4370 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4371 remaining_jiffies = target_jiffies - tmp_jiffies;
4372 while (remaining_jiffies)
4373 remaining_jiffies =
4374 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4375 }
4376}
221fe799
CW
4377
4378static inline bool
754c9fd5 4379__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4380{
f69a02c9 4381 struct intel_engine_cs *engine = req->engine;
754c9fd5 4382 u32 seqno;
f69a02c9 4383
309663ab
CW
4384 /* Note that the engine may have wrapped around the seqno, and
4385 * so our request->global_seqno will be ahead of the hardware,
4386 * even though it completed the request before wrapping. We catch
4387 * this by kicking all the waiters before resetting the seqno
4388 * in hardware, and also signal the fence.
4389 */
4390 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4391 return true;
4392
754c9fd5
CW
4393 /* The request was dequeued before we were awoken. We check after
4394 * inspecting the hw to confirm that this was the same request
4395 * that generated the HWS update. The memory barriers within
4396 * the request execution are sufficient to ensure that a check
4397 * after reading the value from hw matches this request.
4398 */
4399 seqno = i915_gem_request_global_seqno(req);
4400 if (!seqno)
4401 return false;
4402
7ec2c73b
CW
4403 /* Before we do the heavier coherent read of the seqno,
4404 * check the value (hopefully) in the CPU cacheline.
4405 */
754c9fd5 4406 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4407 return true;
4408
688e6c72
CW
4409 /* Ensure our read of the seqno is coherent so that we
4410 * do not "miss an interrupt" (i.e. if this is the last
4411 * request and the seqno write from the GPU is not visible
4412 * by the time the interrupt fires, we will see that the
4413 * request is incomplete and go back to sleep awaiting
4414 * another interrupt that will never come.)
4415 *
4416 * Strictly, we only need to do this once after an interrupt,
4417 * but it is easier and safer to do it every time the waiter
4418 * is woken.
4419 */
3d5564e9 4420 if (engine->irq_seqno_barrier &&
538b257d 4421 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4422 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4423
3d5564e9
CW
4424 /* The ordering of irq_posted versus applying the barrier
4425 * is crucial. The clearing of the current irq_posted must
4426 * be visible before we perform the barrier operation,
4427 * such that if a subsequent interrupt arrives, irq_posted
4428 * is reasserted and our task rewoken (which causes us to
4429 * do another __i915_request_irq_complete() immediately
4430 * and reapply the barrier). Conversely, if the clear
4431 * occurs after the barrier, then an interrupt that arrived
4432 * whilst we waited on the barrier would not trigger a
4433 * barrier on the next pass, and the read may not see the
4434 * seqno update.
4435 */
f69a02c9 4436 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4437
4438 /* If we consume the irq, but we are no longer the bottom-half,
4439 * the real bottom-half may not have serialised their own
4440 * seqno check with the irq-barrier (i.e. may have inspected
4441 * the seqno before we believe it coherent since they see
4442 * irq_posted == false but we are still running).
4443 */
2c33b541 4444 spin_lock_irq(&b->irq_lock);
61d3dc70 4445 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4446 /* Note that if the bottom-half is changed as we
4447 * are sending the wake-up, the new bottom-half will
4448 * be woken by whomever made the change. We only have
4449 * to worry about when we steal the irq-posted for
4450 * ourself.
4451 */
61d3dc70 4452 wake_up_process(b->irq_wait->tsk);
2c33b541 4453 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4454
754c9fd5 4455 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4456 return true;
4457 }
688e6c72 4458
688e6c72
CW
4459 return false;
4460}
4461
0b1de5d5
CW
4462void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4463bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4464
c4d3ae68
CW
4465/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4466 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4467 * perform the operation. To check beforehand, pass in the parameters to
4468 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4469 * you only need to pass in the minor offsets, page-aligned pointers are
4470 * always valid.
4471 *
4472 * For just checking for SSE4.1, in the foreknowledge that the future use
4473 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4474 */
4475#define i915_can_memcpy_from_wc(dst, src, len) \
4476 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4477
4478#define i915_has_memcpy_from_wc() \
4479 i915_memcpy_from_wc(NULL, NULL, 0)
4480
c58305af
CW
4481/* i915_mm.c */
4482int remap_io_mapping(struct vm_area_struct *vma,
4483 unsigned long addr, unsigned long pfn, unsigned long size,
4484 struct io_mapping *iomap);
4485
767a983a
CW
4486static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4487{
4488 if (INTEL_GEN(i915) >= 10)
4489 return CNL_HWS_CSB_WRITE_INDEX;
4490 else
4491 return I915_HWS_CSB_WRITE_INDEX;
4492}
4493
1da177e4 4494#endif