]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Apply the g4x TLB miss w/a to SR watermarks as well
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
a021880f
DV
83#define DRIVER_DATE "20170502"
84#define DRIVER_TIMESTAMP 1493710187
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
118static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
119{
120 uint_fixed_16_16_t fp;
121
122 WARN_ON(val >> 16);
123
124 fp.val = val << 16;
125 return fp;
126}
127
128static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
129{
130 return DIV_ROUND_UP(fp.val, 1 << 16);
131}
132
133static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
134{
135 return fp.val >> 16;
136}
137
138static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
139 uint_fixed_16_16_t min2)
140{
141 uint_fixed_16_16_t min;
142
143 min.val = min(min1.val, min2.val);
144 return min;
145}
146
147static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
148 uint_fixed_16_16_t max2)
149{
150 uint_fixed_16_16_t max;
151
152 max.val = max(max1.val, max2.val);
153 return max;
154}
155
156static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
157 uint32_t d)
158{
159 uint_fixed_16_16_t fp, res;
160
161 fp = u32_to_fixed_16_16(val);
162 res.val = DIV_ROUND_UP(fp.val, d);
163 return res;
164}
165
166static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
167 uint32_t d)
168{
169 uint_fixed_16_16_t res;
170 uint64_t interm_val;
171
172 interm_val = (uint64_t)val << 16;
173 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
174 WARN_ON(interm_val >> 32);
175 res.val = (uint32_t) interm_val;
176
177 return res;
178}
179
180static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
181 uint_fixed_16_16_t mul)
182{
183 uint64_t intermediate_val;
184 uint_fixed_16_16_t fp;
185
186 intermediate_val = (uint64_t) val * mul.val;
187 WARN_ON(intermediate_val >> 32);
188 fp.val = (uint32_t) intermediate_val;
189 return fp;
190}
191
42a8ca4c
JN
192static inline const char *yesno(bool v)
193{
194 return v ? "yes" : "no";
195}
196
87ad3212
JN
197static inline const char *onoff(bool v)
198{
199 return v ? "on" : "off";
200}
201
08c4d7fc
TU
202static inline const char *enableddisabled(bool v)
203{
204 return v ? "enabled" : "disabled";
205}
206
317c35d1 207enum pipe {
752aa88a 208 INVALID_PIPE = -1,
317c35d1
JB
209 PIPE_A = 0,
210 PIPE_B,
9db4a9c7 211 PIPE_C,
a57c774a
AK
212 _PIPE_EDP,
213 I915_MAX_PIPES = _PIPE_EDP
317c35d1 214};
9db4a9c7 215#define pipe_name(p) ((p) + 'A')
317c35d1 216
a5c961d1
PZ
217enum transcoder {
218 TRANSCODER_A = 0,
219 TRANSCODER_B,
220 TRANSCODER_C,
a57c774a 221 TRANSCODER_EDP,
4d1de975
JN
222 TRANSCODER_DSI_A,
223 TRANSCODER_DSI_C,
a57c774a 224 I915_MAX_TRANSCODERS
a5c961d1 225};
da205630
JN
226
227static inline const char *transcoder_name(enum transcoder transcoder)
228{
229 switch (transcoder) {
230 case TRANSCODER_A:
231 return "A";
232 case TRANSCODER_B:
233 return "B";
234 case TRANSCODER_C:
235 return "C";
236 case TRANSCODER_EDP:
237 return "EDP";
4d1de975
JN
238 case TRANSCODER_DSI_A:
239 return "DSI A";
240 case TRANSCODER_DSI_C:
241 return "DSI C";
da205630
JN
242 default:
243 return "<invalid>";
244 }
245}
a5c961d1 246
4d1de975
JN
247static inline bool transcoder_is_dsi(enum transcoder transcoder)
248{
249 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
250}
251
84139d1e 252/*
b14e5848
VS
253 * Global legacy plane identifier. Valid only for primary/sprite
254 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 255 */
80824003 256enum plane {
b14e5848 257 PLANE_A,
80824003 258 PLANE_B,
9db4a9c7 259 PLANE_C,
80824003 260};
9db4a9c7 261#define plane_name(p) ((p) + 'A')
52440211 262
580503c7 263#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 264
b14e5848
VS
265/*
266 * Per-pipe plane identifier.
267 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
268 * number of planes per CRTC. Not all platforms really have this many planes,
269 * which means some arrays of size I915_MAX_PLANES may have unused entries
270 * between the topmost sprite plane and the cursor plane.
271 *
272 * This is expected to be passed to various register macros
273 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
274 */
275enum plane_id {
276 PLANE_PRIMARY,
277 PLANE_SPRITE0,
278 PLANE_SPRITE1,
19c3164d 279 PLANE_SPRITE2,
b14e5848
VS
280 PLANE_CURSOR,
281 I915_MAX_PLANES,
282};
283
d97d7b48
VS
284#define for_each_plane_id_on_crtc(__crtc, __p) \
285 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
286 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
287
2b139522 288enum port {
03cdc1d4 289 PORT_NONE = -1,
2b139522
ED
290 PORT_A = 0,
291 PORT_B,
292 PORT_C,
293 PORT_D,
294 PORT_E,
295 I915_MAX_PORTS
296};
297#define port_name(p) ((p) + 'A')
298
a09caddd 299#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
300
301enum dpio_channel {
302 DPIO_CH0,
303 DPIO_CH1
304};
305
306enum dpio_phy {
307 DPIO_PHY0,
0a116ce8
ACO
308 DPIO_PHY1,
309 DPIO_PHY2,
e4607fcf
CML
310};
311
b97186f0
PZ
312enum intel_display_power_domain {
313 POWER_DOMAIN_PIPE_A,
314 POWER_DOMAIN_PIPE_B,
315 POWER_DOMAIN_PIPE_C,
316 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
317 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
318 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
319 POWER_DOMAIN_TRANSCODER_A,
320 POWER_DOMAIN_TRANSCODER_B,
321 POWER_DOMAIN_TRANSCODER_C,
f52e353e 322 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
323 POWER_DOMAIN_TRANSCODER_DSI_A,
324 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
325 POWER_DOMAIN_PORT_DDI_A_LANES,
326 POWER_DOMAIN_PORT_DDI_B_LANES,
327 POWER_DOMAIN_PORT_DDI_C_LANES,
328 POWER_DOMAIN_PORT_DDI_D_LANES,
329 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
330 POWER_DOMAIN_PORT_DDI_A_IO,
331 POWER_DOMAIN_PORT_DDI_B_IO,
332 POWER_DOMAIN_PORT_DDI_C_IO,
333 POWER_DOMAIN_PORT_DDI_D_IO,
334 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
335 POWER_DOMAIN_PORT_DSI,
336 POWER_DOMAIN_PORT_CRT,
337 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 338 POWER_DOMAIN_VGA,
fbeeaa23 339 POWER_DOMAIN_AUDIO,
bd2bb1b9 340 POWER_DOMAIN_PLLS,
1407121a
S
341 POWER_DOMAIN_AUX_A,
342 POWER_DOMAIN_AUX_B,
343 POWER_DOMAIN_AUX_C,
344 POWER_DOMAIN_AUX_D,
f0ab43e6 345 POWER_DOMAIN_GMBUS,
dfa57627 346 POWER_DOMAIN_MODESET,
baa70707 347 POWER_DOMAIN_INIT,
bddc7645
ID
348
349 POWER_DOMAIN_NUM,
b97186f0
PZ
350};
351
352#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
353#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
354 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
355#define POWER_DOMAIN_TRANSCODER(tran) \
356 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
357 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 358
1d843f9d
EE
359enum hpd_pin {
360 HPD_NONE = 0,
1d843f9d
EE
361 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
362 HPD_CRT,
363 HPD_SDVO_B,
364 HPD_SDVO_C,
cc24fcdc 365 HPD_PORT_A,
1d843f9d
EE
366 HPD_PORT_B,
367 HPD_PORT_C,
368 HPD_PORT_D,
26951caf 369 HPD_PORT_E,
1d843f9d
EE
370 HPD_NUM_PINS
371};
372
c91711f9
JN
373#define for_each_hpd_pin(__pin) \
374 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
375
317eaa95
L
376#define HPD_STORM_DEFAULT_THRESHOLD 5
377
5fcece80
JN
378struct i915_hotplug {
379 struct work_struct hotplug_work;
380
381 struct {
382 unsigned long last_jiffies;
383 int count;
384 enum {
385 HPD_ENABLED = 0,
386 HPD_DISABLED = 1,
387 HPD_MARK_DISABLED = 2
388 } state;
389 } stats[HPD_NUM_PINS];
390 u32 event_bits;
391 struct delayed_work reenable_work;
392
393 struct intel_digital_port *irq_port[I915_MAX_PORTS];
394 u32 long_port_mask;
395 u32 short_port_mask;
396 struct work_struct dig_port_work;
397
19625e85
L
398 struct work_struct poll_init_work;
399 bool poll_enabled;
400
317eaa95
L
401 unsigned int hpd_storm_threshold;
402
5fcece80
JN
403 /*
404 * if we get a HPD irq from DP and a HPD irq from non-DP
405 * the non-DP HPD could block the workqueue on a mode config
406 * mutex getting, that userspace may have taken. However
407 * userspace is waiting on the DP workqueue to run which is
408 * blocked behind the non-DP one.
409 */
410 struct workqueue_struct *dp_wq;
411};
412
2a2d5482
CW
413#define I915_GEM_GPU_DOMAINS \
414 (I915_GEM_DOMAIN_RENDER | \
415 I915_GEM_DOMAIN_SAMPLER | \
416 I915_GEM_DOMAIN_COMMAND | \
417 I915_GEM_DOMAIN_INSTRUCTION | \
418 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 419
055e393f
DL
420#define for_each_pipe(__dev_priv, __p) \
421 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
422#define for_each_pipe_masked(__dev_priv, __p, __mask) \
423 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
424 for_each_if ((__mask) & (1 << (__p)))
8b364b41 425#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
426 for ((__p) = 0; \
427 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
428 (__p)++)
3bdcfc0c
DL
429#define for_each_sprite(__dev_priv, __p, __s) \
430 for ((__s) = 0; \
431 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
432 (__s)++)
9db4a9c7 433
c3aeadc8
JN
434#define for_each_port_masked(__port, __ports_mask) \
435 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
436 for_each_if ((__ports_mask) & (1 << (__port)))
437
d79b814d 438#define for_each_crtc(dev, crtc) \
91c8a326 439 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 440
27321ae8
ML
441#define for_each_intel_plane(dev, intel_plane) \
442 list_for_each_entry(intel_plane, \
91c8a326 443 &(dev)->mode_config.plane_list, \
27321ae8
ML
444 base.head)
445
c107acfe 446#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
447 list_for_each_entry(intel_plane, \
448 &(dev)->mode_config.plane_list, \
c107acfe
MR
449 base.head) \
450 for_each_if ((plane_mask) & \
451 (1 << drm_plane_index(&intel_plane->base)))
452
262cd2e1
VS
453#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
454 list_for_each_entry(intel_plane, \
455 &(dev)->mode_config.plane_list, \
456 base.head) \
95150bdf 457 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 458
91c8a326
CW
459#define for_each_intel_crtc(dev, intel_crtc) \
460 list_for_each_entry(intel_crtc, \
461 &(dev)->mode_config.crtc_list, \
462 base.head)
d063ae48 463
91c8a326
CW
464#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
465 list_for_each_entry(intel_crtc, \
466 &(dev)->mode_config.crtc_list, \
467 base.head) \
98d39494
MR
468 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
469
b2784e15
DL
470#define for_each_intel_encoder(dev, intel_encoder) \
471 list_for_each_entry(intel_encoder, \
472 &(dev)->mode_config.encoder_list, \
473 base.head)
474
3f6a5e1e
DV
475#define for_each_intel_connector_iter(intel_connector, iter) \
476 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
477
6c2b7c12
DV
478#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
479 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 480 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 481
53f5e3ca
JB
482#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
483 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 484 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 485
b04c5bd6
BF
486#define for_each_power_domain(domain, mask) \
487 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 488 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 489
75ccb2ec
ID
490#define for_each_power_well(__dev_priv, __power_well) \
491 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
492 (__power_well) - (__dev_priv)->power_domains.power_wells < \
493 (__dev_priv)->power_domains.power_well_count; \
494 (__power_well)++)
495
496#define for_each_power_well_rev(__dev_priv, __power_well) \
497 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
498 (__dev_priv)->power_domains.power_well_count - 1; \
499 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
500 (__power_well)--)
501
502#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
503 for_each_power_well(__dev_priv, __power_well) \
504 for_each_if ((__power_well)->domains & (__domain_mask))
505
506#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
507 for_each_power_well_rev(__dev_priv, __power_well) \
508 for_each_if ((__power_well)->domains & (__domain_mask))
509
ff32c54e
VS
510#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
511 for ((__i) = 0; \
512 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
513 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
514 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
515 (__i)++) \
516 for_each_if (plane_state)
517
e7b903d2 518struct drm_i915_private;
ad46cb53 519struct i915_mm_struct;
5cc9ed4b 520struct i915_mmu_object;
e7b903d2 521
a6f766f3
CW
522struct drm_i915_file_private {
523 struct drm_i915_private *dev_priv;
524 struct drm_file *file;
525
526 struct {
527 spinlock_t lock;
528 struct list_head request_list;
d0bc54f2
CW
529/* 20ms is a fairly arbitrary limit (greater than the average frame time)
530 * chosen to prevent the CPU getting more than a frame ahead of the GPU
531 * (when using lax throttling for the frontbuffer). We also use it to
532 * offer free GPU waitboosts for severely congested workloads.
533 */
534#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
535 } mm;
536 struct idr context_idr;
537
2e1b8730
CW
538 struct intel_rps_client {
539 struct list_head link;
540 unsigned boosts;
541 } rps;
a6f766f3 542
c80ff16e 543 unsigned int bsd_engine;
b083a087
MK
544
545/* Client can have a maximum of 3 contexts banned before
546 * it is denied of creating new contexts. As one context
547 * ban needs 4 consecutive hangs, and more if there is
548 * progress in between, this is a last resort stop gap measure
549 * to limit the badly behaving clients access to gpu.
550 */
551#define I915_MAX_CLIENT_CONTEXT_BANS 3
552 int context_bans;
a6f766f3
CW
553};
554
e69d0bc1
DV
555/* Used by dp and fdi links */
556struct intel_link_m_n {
557 uint32_t tu;
558 uint32_t gmch_m;
559 uint32_t gmch_n;
560 uint32_t link_m;
561 uint32_t link_n;
562};
563
564void intel_link_compute_m_n(int bpp, int nlanes,
565 int pixel_clock, int link_clock,
566 struct intel_link_m_n *m_n);
567
1da177e4
LT
568/* Interface history:
569 *
570 * 1.1: Original.
0d6aa60b
DA
571 * 1.2: Add Power Management
572 * 1.3: Add vblank support
de227f5f 573 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 574 * 1.5: Add vblank pipe configuration
2228ed67
MD
575 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
576 * - Support vertical blank on secondary display pipe
1da177e4
LT
577 */
578#define DRIVER_MAJOR 1
2228ed67 579#define DRIVER_MINOR 6
1da177e4
LT
580#define DRIVER_PATCHLEVEL 0
581
0a3e67a4
JB
582struct opregion_header;
583struct opregion_acpi;
584struct opregion_swsci;
585struct opregion_asle;
586
8ee1c3db 587struct intel_opregion {
115719fc
WD
588 struct opregion_header *header;
589 struct opregion_acpi *acpi;
590 struct opregion_swsci *swsci;
ebde53c7
JN
591 u32 swsci_gbda_sub_functions;
592 u32 swsci_sbcb_sub_functions;
115719fc 593 struct opregion_asle *asle;
04ebaadb 594 void *rvda;
82730385 595 const void *vbt;
ada8f955 596 u32 vbt_size;
115719fc 597 u32 *lid_state;
91a60f20 598 struct work_struct asle_work;
8ee1c3db 599};
44834a67 600#define OPREGION_SIZE (8*1024)
8ee1c3db 601
6ef3d427
CW
602struct intel_overlay;
603struct intel_overlay_error_state;
604
9b9d172d 605struct sdvo_device_mapping {
e957d772 606 u8 initialized;
9b9d172d 607 u8 dvo_port;
608 u8 slave_addr;
609 u8 dvo_wiring;
e957d772 610 u8 i2c_pin;
b1083333 611 u8 ddc_pin;
9b9d172d 612};
613
7bd688cd 614struct intel_connector;
820d2d77 615struct intel_encoder;
ccf010fb 616struct intel_atomic_state;
5cec258b 617struct intel_crtc_state;
5724dbd1 618struct intel_initial_plane_config;
0e8ffe1b 619struct intel_crtc;
ee9300bb
DV
620struct intel_limit;
621struct dpll;
49cd97a3 622struct intel_cdclk_state;
b8cecdf5 623
e70236a8 624struct drm_i915_display_funcs {
49cd97a3
VS
625 void (*get_cdclk)(struct drm_i915_private *dev_priv,
626 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
627 void (*set_cdclk)(struct drm_i915_private *dev_priv,
628 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 629 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 630 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
631 int (*compute_intermediate_wm)(struct drm_device *dev,
632 struct intel_crtc *intel_crtc,
633 struct intel_crtc_state *newstate);
ccf010fb
ML
634 void (*initial_watermarks)(struct intel_atomic_state *state,
635 struct intel_crtc_state *cstate);
636 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
637 struct intel_crtc_state *cstate);
638 void (*optimize_watermarks)(struct intel_atomic_state *state,
639 struct intel_crtc_state *cstate);
98d39494 640 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 641 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 642 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
643 /* Returns the active state of the crtc, and if the crtc is active,
644 * fills out the pipe-config with the hw state. */
645 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 646 struct intel_crtc_state *);
5724dbd1
DL
647 void (*get_initial_plane_config)(struct intel_crtc *,
648 struct intel_initial_plane_config *);
190f68c5
ACO
649 int (*crtc_compute_clock)(struct intel_crtc *crtc,
650 struct intel_crtc_state *crtc_state);
4a806558
ML
651 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
652 struct drm_atomic_state *old_state);
653 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
654 struct drm_atomic_state *old_state);
896e5bb0
L
655 void (*update_crtcs)(struct drm_atomic_state *state,
656 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
657 void (*audio_codec_enable)(struct drm_connector *connector,
658 struct intel_encoder *encoder,
5e7234c9 659 const struct drm_display_mode *adjusted_mode);
69bfe1a9 660 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
661 void (*fdi_link_train)(struct intel_crtc *crtc,
662 const struct intel_crtc_state *crtc_state);
46f16e63 663 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
664 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
665 struct drm_framebuffer *fb,
666 struct drm_i915_gem_object *obj,
667 struct drm_i915_gem_request *req,
668 uint32_t flags);
91d14251 669 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
670 /* clock updates for mode set */
671 /* cursor updates */
672 /* render clock increase/decrease */
673 /* display clock increase/decrease */
674 /* pll clock increase/decrease */
8563b1e8 675
b95c5321
ML
676 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
677 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
678};
679
b6e7d894
DL
680#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
681#define CSR_VERSION_MAJOR(version) ((version) >> 16)
682#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
683
eb805623 684struct intel_csr {
8144ac59 685 struct work_struct work;
eb805623 686 const char *fw_path;
a7f749f9 687 uint32_t *dmc_payload;
eb805623 688 uint32_t dmc_fw_size;
b6e7d894 689 uint32_t version;
eb805623 690 uint32_t mmio_count;
f0f59a00 691 i915_reg_t mmioaddr[8];
eb805623 692 uint32_t mmiodata[8];
832dba88 693 uint32_t dc_state;
a37baf3b 694 uint32_t allowed_dc_mask;
eb805623
DV
695};
696
604db650
JL
697#define DEV_INFO_FOR_EACH_FLAG(func) \
698 func(is_mobile); \
3e4274f8 699 func(is_lp); \
c007fb4a 700 func(is_alpha_support); \
566c56a4 701 /* Keep has_* in alphabetical order */ \
dfc5148f 702 func(has_64bit_reloc); \
9e1d0e60 703 func(has_aliasing_ppgtt); \
604db650 704 func(has_csr); \
566c56a4 705 func(has_ddi); \
70821af6 706 func(has_decoupled_mmio); \
604db650 707 func(has_dp_mst); \
566c56a4
JL
708 func(has_fbc); \
709 func(has_fpga_dbg); \
9e1d0e60
MT
710 func(has_full_ppgtt); \
711 func(has_full_48bit_ppgtt); \
604db650 712 func(has_gmbus_irq); \
604db650
JL
713 func(has_gmch_display); \
714 func(has_guc); \
604db650 715 func(has_hotplug); \
566c56a4 716 func(has_l3_dpf); \
604db650 717 func(has_llc); \
566c56a4
JL
718 func(has_logical_ring_contexts); \
719 func(has_overlay); \
720 func(has_pipe_cxsr); \
721 func(has_pooled_eu); \
722 func(has_psr); \
723 func(has_rc6); \
724 func(has_rc6p); \
725 func(has_resource_streamer); \
726 func(has_runtime_pm); \
604db650 727 func(has_snoop); \
f4ce766f 728 func(unfenced_needs_alignment); \
566c56a4
JL
729 func(cursor_needs_physical); \
730 func(hws_needs_physical); \
731 func(overlay_needs_physical); \
70821af6 732 func(supports_tv);
c96ea64e 733
915490d5 734struct sseu_dev_info {
f08a0c92 735 u8 slice_mask;
57ec171e 736 u8 subslice_mask;
915490d5
ID
737 u8 eu_total;
738 u8 eu_per_subslice;
43b67998
ID
739 u8 min_eu_in_pool;
740 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
741 u8 subslice_7eu[3];
742 u8 has_slice_pg:1;
743 u8 has_subslice_pg:1;
744 u8 has_eu_pg:1;
915490d5
ID
745};
746
57ec171e
ID
747static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
748{
749 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
750}
751
2e0d26f8
JN
752/* Keep in gen based order, and chronological order within a gen */
753enum intel_platform {
754 INTEL_PLATFORM_UNINITIALIZED = 0,
755 INTEL_I830,
756 INTEL_I845G,
757 INTEL_I85X,
758 INTEL_I865G,
759 INTEL_I915G,
760 INTEL_I915GM,
761 INTEL_I945G,
762 INTEL_I945GM,
763 INTEL_G33,
764 INTEL_PINEVIEW,
c0f86832
JN
765 INTEL_I965G,
766 INTEL_I965GM,
f69c11ae
JN
767 INTEL_G45,
768 INTEL_GM45,
2e0d26f8
JN
769 INTEL_IRONLAKE,
770 INTEL_SANDYBRIDGE,
771 INTEL_IVYBRIDGE,
772 INTEL_VALLEYVIEW,
773 INTEL_HASWELL,
774 INTEL_BROADWELL,
775 INTEL_CHERRYVIEW,
776 INTEL_SKYLAKE,
777 INTEL_BROXTON,
778 INTEL_KABYLAKE,
779 INTEL_GEMINILAKE,
9160095c 780 INTEL_MAX_PLATFORMS
2e0d26f8
JN
781};
782
cfdf1fa2 783struct intel_device_info {
10fce67a 784 u32 display_mmio_offset;
87f1f465 785 u16 device_id;
ac208a8b 786 u8 num_pipes;
d615a166 787 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 788 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 789 u8 gen;
ae5702d2 790 u16 gen_mask;
2e0d26f8 791 enum intel_platform platform;
73ae478c 792 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 793 u8 num_rings;
604db650
JL
794#define DEFINE_FLAG(name) u8 name:1
795 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
796#undef DEFINE_FLAG
6f3fff60 797 u16 ddb_size; /* in blocks */
a57c774a
AK
798 /* Register offsets for the various display pipes and transcoders */
799 int pipe_offsets[I915_MAX_TRANSCODERS];
800 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 801 int palette_offsets[I915_MAX_PIPES];
5efb3e28 802 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
803
804 /* Slice/subslice/EU info */
43b67998 805 struct sseu_dev_info sseu;
82cf435b
LL
806
807 struct color_luts {
808 u16 degamma_lut_size;
809 u16 gamma_lut_size;
810 } color;
cfdf1fa2
KH
811};
812
2bd160a1
CW
813struct intel_display_error_state;
814
5a4c6f1b 815struct i915_gpu_state {
2bd160a1
CW
816 struct kref ref;
817 struct timeval time;
de867c20
CW
818 struct timeval boottime;
819 struct timeval uptime;
2bd160a1 820
9f267eb8
CW
821 struct drm_i915_private *i915;
822
2bd160a1
CW
823 char error_msg[128];
824 bool simulated;
f73b5674 825 bool awake;
e5aac87e
CW
826 bool wakelock;
827 bool suspended;
2bd160a1
CW
828 int iommu;
829 u32 reset_count;
830 u32 suspend_count;
831 struct intel_device_info device_info;
642c8a72 832 struct i915_params params;
2bd160a1
CW
833
834 /* Generic register state */
835 u32 eir;
836 u32 pgtbl_er;
837 u32 ier;
5a4c6f1b 838 u32 gtier[4], ngtier;
2bd160a1
CW
839 u32 ccid;
840 u32 derrmr;
841 u32 forcewake;
842 u32 error; /* gen6+ */
843 u32 err_int; /* gen7 */
844 u32 fault_data0; /* gen8, gen9 */
845 u32 fault_data1; /* gen8, gen9 */
846 u32 done_reg;
847 u32 gac_eco;
848 u32 gam_ecochk;
849 u32 gab_ctl;
850 u32 gfx_mode;
d636951e 851
5a4c6f1b 852 u32 nfence;
2bd160a1
CW
853 u64 fence[I915_MAX_NUM_FENCES];
854 struct intel_overlay_error_state *overlay;
855 struct intel_display_error_state *display;
51d545d0 856 struct drm_i915_error_object *semaphore;
27b85bea 857 struct drm_i915_error_object *guc_log;
2bd160a1
CW
858
859 struct drm_i915_error_engine {
860 int engine_id;
861 /* Software tracked state */
862 bool waiting;
863 int num_waiters;
3fe3b030
MK
864 unsigned long hangcheck_timestamp;
865 bool hangcheck_stalled;
2bd160a1
CW
866 enum intel_engine_hangcheck_action hangcheck_action;
867 struct i915_address_space *vm;
868 int num_requests;
869
cdb324bd
CW
870 /* position of active request inside the ring */
871 u32 rq_head, rq_post, rq_tail;
872
2bd160a1
CW
873 /* our own tracking of ring head and tail */
874 u32 cpu_ring_head;
875 u32 cpu_ring_tail;
876
877 u32 last_seqno;
2bd160a1
CW
878
879 /* Register state */
880 u32 start;
881 u32 tail;
882 u32 head;
883 u32 ctl;
21a2c58a 884 u32 mode;
2bd160a1
CW
885 u32 hws;
886 u32 ipeir;
887 u32 ipehr;
2bd160a1
CW
888 u32 bbstate;
889 u32 instpm;
890 u32 instps;
891 u32 seqno;
892 u64 bbaddr;
893 u64 acthd;
894 u32 fault_reg;
895 u64 faddr;
896 u32 rc_psmi; /* sleep state */
897 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 898 struct intel_instdone instdone;
2bd160a1 899
4fa6053e
CW
900 struct drm_i915_error_context {
901 char comm[TASK_COMM_LEN];
902 pid_t pid;
903 u32 handle;
904 u32 hw_id;
905 int ban_score;
906 int active;
907 int guilty;
908 } context;
909
2bd160a1 910 struct drm_i915_error_object {
2bd160a1 911 u64 gtt_offset;
03382dfb 912 u64 gtt_size;
0a97015d
CW
913 int page_count;
914 int unused;
2bd160a1
CW
915 u32 *pages[0];
916 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
917
b0fd47ad
CW
918 struct drm_i915_error_object **user_bo;
919 long user_bo_count;
920
2bd160a1
CW
921 struct drm_i915_error_object *wa_ctx;
922
923 struct drm_i915_error_request {
924 long jiffies;
c84455b4 925 pid_t pid;
35ca039e 926 u32 context;
84102171 927 int ban_score;
2bd160a1
CW
928 u32 seqno;
929 u32 head;
930 u32 tail;
35ca039e 931 } *requests, execlist[2];
2bd160a1
CW
932
933 struct drm_i915_error_waiter {
934 char comm[TASK_COMM_LEN];
935 pid_t pid;
936 u32 seqno;
937 } *waiters;
938
939 struct {
940 u32 gfx_mode;
941 union {
942 u64 pdp[4];
943 u32 pp_dir_base;
944 };
945 } vm_info;
2bd160a1
CW
946 } engine[I915_NUM_ENGINES];
947
948 struct drm_i915_error_buffer {
949 u32 size;
950 u32 name;
951 u32 rseqno[I915_NUM_ENGINES], wseqno;
952 u64 gtt_offset;
953 u32 read_domains;
954 u32 write_domain;
955 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
956 u32 tiling:2;
957 u32 dirty:1;
958 u32 purgeable:1;
959 u32 userptr:1;
960 s32 engine:4;
961 u32 cache_level:3;
962 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
963 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
964 struct i915_address_space *active_vm[I915_NUM_ENGINES];
965};
966
7faf1ab2
DV
967enum i915_cache_level {
968 I915_CACHE_NONE = 0,
350ec881
CW
969 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
970 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
971 caches, eg sampler/render caches, and the
972 large Last-Level-Cache. LLC is coherent with
973 the CPU, but L3 is only visible to the GPU. */
651d794f 974 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
975};
976
85fd4f58
CW
977#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
978
a4001f1b
PZ
979enum fb_op_origin {
980 ORIGIN_GTT,
981 ORIGIN_CPU,
982 ORIGIN_CS,
983 ORIGIN_FLIP,
74b4ea1e 984 ORIGIN_DIRTYFB,
a4001f1b
PZ
985};
986
ab34a7e8 987struct intel_fbc {
25ad93fd
PZ
988 /* This is always the inner lock when overlapping with struct_mutex and
989 * it's the outer lock when overlapping with stolen_lock. */
990 struct mutex lock;
5e59f717 991 unsigned threshold;
dbef0f15
PZ
992 unsigned int possible_framebuffer_bits;
993 unsigned int busy_bits;
010cf73d 994 unsigned int visible_pipes_mask;
e35fef21 995 struct intel_crtc *crtc;
5c3fe8b0 996
c4213885 997 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
998 struct drm_mm_node *compressed_llb;
999
da46f936
RV
1000 bool false_color;
1001
d029bcad 1002 bool enabled;
0e631adc 1003 bool active;
9adccc60 1004
61a585d6
PZ
1005 bool underrun_detected;
1006 struct work_struct underrun_work;
1007
aaf78d27 1008 struct intel_fbc_state_cache {
be1e3415
CW
1009 struct i915_vma *vma;
1010
aaf78d27
PZ
1011 struct {
1012 unsigned int mode_flags;
1013 uint32_t hsw_bdw_pixel_rate;
1014 } crtc;
1015
1016 struct {
1017 unsigned int rotation;
1018 int src_w;
1019 int src_h;
1020 bool visible;
1021 } plane;
1022
1023 struct {
801c8fe8 1024 const struct drm_format_info *format;
aaf78d27 1025 unsigned int stride;
aaf78d27
PZ
1026 } fb;
1027 } state_cache;
1028
b183b3f1 1029 struct intel_fbc_reg_params {
be1e3415
CW
1030 struct i915_vma *vma;
1031
b183b3f1
PZ
1032 struct {
1033 enum pipe pipe;
1034 enum plane plane;
1035 unsigned int fence_y_offset;
1036 } crtc;
1037
1038 struct {
801c8fe8 1039 const struct drm_format_info *format;
b183b3f1 1040 unsigned int stride;
b183b3f1
PZ
1041 } fb;
1042
1043 int cfb_size;
1044 } params;
1045
5c3fe8b0 1046 struct intel_fbc_work {
128d7356 1047 bool scheduled;
ca18d51d 1048 u32 scheduled_vblank;
128d7356 1049 struct work_struct work;
128d7356 1050 } work;
5c3fe8b0 1051
bf6189c6 1052 const char *no_fbc_reason;
b5e50c3f
JB
1053};
1054
fe88d122 1055/*
96178eeb
VK
1056 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1057 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1058 * parsing for same resolution.
1059 */
1060enum drrs_refresh_rate_type {
1061 DRRS_HIGH_RR,
1062 DRRS_LOW_RR,
1063 DRRS_MAX_RR, /* RR count */
1064};
1065
1066enum drrs_support_type {
1067 DRRS_NOT_SUPPORTED = 0,
1068 STATIC_DRRS_SUPPORT = 1,
1069 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1070};
1071
2807cf69 1072struct intel_dp;
96178eeb
VK
1073struct i915_drrs {
1074 struct mutex mutex;
1075 struct delayed_work work;
1076 struct intel_dp *dp;
1077 unsigned busy_frontbuffer_bits;
1078 enum drrs_refresh_rate_type refresh_rate_type;
1079 enum drrs_support_type type;
1080};
1081
a031d709 1082struct i915_psr {
f0355c4a 1083 struct mutex lock;
a031d709
RV
1084 bool sink_support;
1085 bool source_ok;
2807cf69 1086 struct intel_dp *enabled;
7c8f8a70
RV
1087 bool active;
1088 struct delayed_work work;
9ca15301 1089 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1090 bool psr2_support;
1091 bool aux_frame_sync;
60e5ffe3 1092 bool link_standby;
97da2ef4
NV
1093 bool y_cord_support;
1094 bool colorimetry_support;
340c93c0 1095 bool alpm;
3f51e471 1096};
5c3fe8b0 1097
3bad0781 1098enum intel_pch {
f0350830 1099 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1100 PCH_IBX, /* Ibexpeak PCH */
1101 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1102 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1103 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1104 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1105 PCH_NOP,
3bad0781
ZW
1106};
1107
988d6ee8
PZ
1108enum intel_sbi_destination {
1109 SBI_ICLK,
1110 SBI_MPHY,
1111};
1112
b690e96c 1113#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1114#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1115#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1116#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1117#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1118#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1119
8be48d92 1120struct intel_fbdev;
1630fe75 1121struct intel_fbc_work;
38651674 1122
c2b9152f
DV
1123struct intel_gmbus {
1124 struct i2c_adapter adapter;
3e4d44e0 1125#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1126 u32 force_bit;
c2b9152f 1127 u32 reg0;
f0f59a00 1128 i915_reg_t gpio_reg;
c167a6fc 1129 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1130 struct drm_i915_private *dev_priv;
1131};
1132
f4c956ad 1133struct i915_suspend_saved_registers {
e948e994 1134 u32 saveDSPARB;
ba8bbcf6 1135 u32 saveFBC_CONTROL;
1f84e550 1136 u32 saveCACHE_MODE_0;
1f84e550 1137 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1138 u32 saveSWF0[16];
1139 u32 saveSWF1[16];
85fa792b 1140 u32 saveSWF3[3];
4b9de737 1141 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1142 u32 savePCH_PORT_HOTPLUG;
9f49c376 1143 u16 saveGCDGMBUS;
f4c956ad 1144};
c85aa885 1145
ddeea5b0
ID
1146struct vlv_s0ix_state {
1147 /* GAM */
1148 u32 wr_watermark;
1149 u32 gfx_prio_ctrl;
1150 u32 arb_mode;
1151 u32 gfx_pend_tlb0;
1152 u32 gfx_pend_tlb1;
1153 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1154 u32 media_max_req_count;
1155 u32 gfx_max_req_count;
1156 u32 render_hwsp;
1157 u32 ecochk;
1158 u32 bsd_hwsp;
1159 u32 blt_hwsp;
1160 u32 tlb_rd_addr;
1161
1162 /* MBC */
1163 u32 g3dctl;
1164 u32 gsckgctl;
1165 u32 mbctl;
1166
1167 /* GCP */
1168 u32 ucgctl1;
1169 u32 ucgctl3;
1170 u32 rcgctl1;
1171 u32 rcgctl2;
1172 u32 rstctl;
1173 u32 misccpctl;
1174
1175 /* GPM */
1176 u32 gfxpause;
1177 u32 rpdeuhwtc;
1178 u32 rpdeuc;
1179 u32 ecobus;
1180 u32 pwrdwnupctl;
1181 u32 rp_down_timeout;
1182 u32 rp_deucsw;
1183 u32 rcubmabdtmr;
1184 u32 rcedata;
1185 u32 spare2gh;
1186
1187 /* Display 1 CZ domain */
1188 u32 gt_imr;
1189 u32 gt_ier;
1190 u32 pm_imr;
1191 u32 pm_ier;
1192 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1193
1194 /* GT SA CZ domain */
1195 u32 tilectl;
1196 u32 gt_fifoctl;
1197 u32 gtlc_wake_ctrl;
1198 u32 gtlc_survive;
1199 u32 pmwgicz;
1200
1201 /* Display 2 CZ domain */
1202 u32 gu_ctl0;
1203 u32 gu_ctl1;
9c25210f 1204 u32 pcbr;
ddeea5b0
ID
1205 u32 clock_gate_dis2;
1206};
1207
bf225f20 1208struct intel_rps_ei {
679cb6c1 1209 ktime_t ktime;
bf225f20
CW
1210 u32 render_c0;
1211 u32 media_c0;
31685c25
D
1212};
1213
c85aa885 1214struct intel_gen6_power_mgmt {
d4d70aa5
ID
1215 /*
1216 * work, interrupts_enabled and pm_iir are protected by
1217 * dev_priv->irq_lock
1218 */
c85aa885 1219 struct work_struct work;
d4d70aa5 1220 bool interrupts_enabled;
c85aa885 1221 u32 pm_iir;
59cdb63d 1222
b20e3cfe 1223 /* PM interrupt bits that should never be masked */
5dd04556 1224 u32 pm_intrmsk_mbz;
1800ad25 1225
b39fb297
BW
1226 /* Frequencies are stored in potentially platform dependent multiples.
1227 * In other words, *_freq needs to be multiplied by X to be interesting.
1228 * Soft limits are those which are used for the dynamic reclocking done
1229 * by the driver (raise frequencies under heavy loads, and lower for
1230 * lighter loads). Hard limits are those imposed by the hardware.
1231 *
1232 * A distinction is made for overclocking, which is never enabled by
1233 * default, and is considered to be above the hard limit if it's
1234 * possible at all.
1235 */
1236 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1237 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1238 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1239 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1240 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1241 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1242 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1243 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1244 u8 rp1_freq; /* "less than" RP0 power/freqency */
1245 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1246 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1247
8fb55197
CW
1248 u8 up_threshold; /* Current %busy required to uplock */
1249 u8 down_threshold; /* Current %busy required to downclock */
1250
dd75fdc8
CW
1251 int last_adj;
1252 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1253
8d3afd7d
CW
1254 spinlock_t client_lock;
1255 struct list_head clients;
1256 bool client_boost;
1257
c0951f0c 1258 bool enabled;
54b4f68f 1259 struct delayed_work autoenable_work;
1854d5ca 1260 unsigned boosts;
4fc688ce 1261
bf225f20 1262 /* manual wa residency calculations */
e0e8c7cb 1263 struct intel_rps_ei ei;
bf225f20 1264
4fc688ce
JB
1265 /*
1266 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1267 * Must be taken after struct_mutex if nested. Note that
1268 * this lock may be held for long periods of time when
1269 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1270 */
1271 struct mutex hw_lock;
c85aa885
DV
1272};
1273
1a240d4d
DV
1274/* defined intel_pm.c */
1275extern spinlock_t mchdev_lock;
1276
c85aa885
DV
1277struct intel_ilk_power_mgmt {
1278 u8 cur_delay;
1279 u8 min_delay;
1280 u8 max_delay;
1281 u8 fmax;
1282 u8 fstart;
1283
1284 u64 last_count1;
1285 unsigned long last_time1;
1286 unsigned long chipset_power;
1287 u64 last_count2;
5ed0bdf2 1288 u64 last_time2;
c85aa885
DV
1289 unsigned long gfx_power;
1290 u8 corr;
1291
1292 int c_m;
1293 int r_t;
1294};
1295
c6cb582e
ID
1296struct drm_i915_private;
1297struct i915_power_well;
1298
1299struct i915_power_well_ops {
1300 /*
1301 * Synchronize the well's hw state to match the current sw state, for
1302 * example enable/disable it based on the current refcount. Called
1303 * during driver init and resume time, possibly after first calling
1304 * the enable/disable handlers.
1305 */
1306 void (*sync_hw)(struct drm_i915_private *dev_priv,
1307 struct i915_power_well *power_well);
1308 /*
1309 * Enable the well and resources that depend on it (for example
1310 * interrupts located on the well). Called after the 0->1 refcount
1311 * transition.
1312 */
1313 void (*enable)(struct drm_i915_private *dev_priv,
1314 struct i915_power_well *power_well);
1315 /*
1316 * Disable the well and resources that depend on it. Called after
1317 * the 1->0 refcount transition.
1318 */
1319 void (*disable)(struct drm_i915_private *dev_priv,
1320 struct i915_power_well *power_well);
1321 /* Returns the hw enabled state. */
1322 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1323 struct i915_power_well *power_well);
1324};
1325
a38911a3
WX
1326/* Power well structure for haswell */
1327struct i915_power_well {
c1ca727f 1328 const char *name;
6f3ef5dd 1329 bool always_on;
a38911a3
WX
1330 /* power well enable/disable usage count */
1331 int count;
bfafe93a
ID
1332 /* cached hw enabled state */
1333 bool hw_enabled;
d8fc70b7 1334 u64 domains;
01c3faa7
ACO
1335 /* unique identifier for this power well */
1336 unsigned long id;
362624c9
ACO
1337 /*
1338 * Arbitraty data associated with this power well. Platform and power
1339 * well specific.
1340 */
1341 unsigned long data;
c6cb582e 1342 const struct i915_power_well_ops *ops;
a38911a3
WX
1343};
1344
83c00f55 1345struct i915_power_domains {
baa70707
ID
1346 /*
1347 * Power wells needed for initialization at driver init and suspend
1348 * time are on. They are kept on until after the first modeset.
1349 */
1350 bool init_power_on;
0d116a29 1351 bool initializing;
c1ca727f 1352 int power_well_count;
baa70707 1353
83c00f55 1354 struct mutex lock;
1da51581 1355 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1356 struct i915_power_well *power_wells;
83c00f55
ID
1357};
1358
35a85ac6 1359#define MAX_L3_SLICES 2
a4da4fa4 1360struct intel_l3_parity {
35a85ac6 1361 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1362 struct work_struct error_work;
35a85ac6 1363 int which_slice;
a4da4fa4
DV
1364};
1365
4b5aed62 1366struct i915_gem_mm {
4b5aed62
DV
1367 /** Memory allocator for GTT stolen memory */
1368 struct drm_mm stolen;
92e97d2f
PZ
1369 /** Protects the usage of the GTT stolen memory allocator. This is
1370 * always the inner lock when overlapping with struct_mutex. */
1371 struct mutex stolen_lock;
1372
4b5aed62
DV
1373 /** List of all objects in gtt_space. Used to restore gtt
1374 * mappings on resume */
1375 struct list_head bound_list;
1376 /**
1377 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1378 * are idle and not used by the GPU). These objects may or may
1379 * not actually have any pages attached.
4b5aed62
DV
1380 */
1381 struct list_head unbound_list;
1382
275f039d
CW
1383 /** List of all objects in gtt_space, currently mmaped by userspace.
1384 * All objects within this list must also be on bound_list.
1385 */
1386 struct list_head userfault_list;
1387
fbbd37b3
CW
1388 /**
1389 * List of objects which are pending destruction.
1390 */
1391 struct llist_head free_list;
1392 struct work_struct free_work;
1393
4b5aed62 1394 /** Usable portion of the GTT for GEM */
c8847387 1395 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1396
4b5aed62
DV
1397 /** PPGTT used for aliasing the PPGTT with the GTT */
1398 struct i915_hw_ppgtt *aliasing_ppgtt;
1399
2cfcd32a 1400 struct notifier_block oom_notifier;
e87666b5 1401 struct notifier_block vmap_notifier;
ceabbba5 1402 struct shrinker shrinker;
4b5aed62 1403
4b5aed62
DV
1404 /** LRU list of objects with fence regs on them. */
1405 struct list_head fence_list;
1406
94312828
CW
1407 u64 unordered_timeline;
1408
bdf1e7e3 1409 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1410 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1411
4b5aed62
DV
1412 /** Bit 6 swizzling required for X tiling */
1413 uint32_t bit_6_swizzle_x;
1414 /** Bit 6 swizzling required for Y tiling */
1415 uint32_t bit_6_swizzle_y;
1416
4b5aed62 1417 /* accounting, useful for userland debugging */
c20e8355 1418 spinlock_t object_stat_lock;
3ef7f228 1419 u64 object_memory;
4b5aed62
DV
1420 u32 object_count;
1421};
1422
edc3d884 1423struct drm_i915_error_state_buf {
0a4cd7c8 1424 struct drm_i915_private *i915;
edc3d884
MK
1425 unsigned bytes;
1426 unsigned size;
1427 int err;
1428 u8 *buf;
1429 loff_t start;
1430 loff_t pos;
1431};
1432
b52992c0
CW
1433#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1434#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1435
3fe3b030
MK
1436#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1437#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1438
99584db3
DV
1439struct i915_gpu_error {
1440 /* For hangcheck timer */
1441#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1442#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1443
737b1506 1444 struct delayed_work hangcheck_work;
99584db3
DV
1445
1446 /* For reset and error_state handling. */
1447 spinlock_t lock;
1448 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1449 struct i915_gpu_state *first_error;
094f9a54
CW
1450
1451 unsigned long missed_irq_rings;
1452
1f83fee0 1453 /**
2ac0f450 1454 * State variable controlling the reset flow and count
1f83fee0 1455 *
2ac0f450 1456 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1457 *
56306c6e 1458 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1459 * meaning that any waiters holding onto the struct_mutex should
1460 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1461 *
1462 * If reset is not completed succesfully, the I915_WEDGE bit is
1463 * set meaning that hardware is terminally sour and there is no
1464 * recovery. All waiters on the reset_queue will be woken when
1465 * that happens.
1466 *
1467 * This counter is used by the wait_seqno code to notice that reset
1468 * event happened and it needs to restart the entire ioctl (since most
1469 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1470 *
1471 * This is important for lock-free wait paths, where no contended lock
1472 * naturally enforces the correct ordering between the bail-out of the
1473 * waiter and the gpu reset work code.
1f83fee0 1474 */
8af29b0c 1475 unsigned long reset_count;
1f83fee0 1476
8c185eca
CW
1477 /**
1478 * flags: Control various stages of the GPU reset
1479 *
1480 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1481 * other users acquiring the struct_mutex. To do this we set the
1482 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1483 * and then check for that bit before acquiring the struct_mutex (in
1484 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1485 * secondary role in preventing two concurrent global reset attempts.
1486 *
1487 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1488 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1489 * but it may be held by some long running waiter (that we cannot
1490 * interrupt without causing trouble). Once we are ready to do the GPU
1491 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1492 * they already hold the struct_mutex and want to participate they can
1493 * inspect the bit and do the reset directly, otherwise the worker
1494 * waits for the struct_mutex.
1495 *
1496 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1497 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1498 * i915_gem_request_alloc(), this bit is checked and the sequence
1499 * aborted (with -EIO reported to userspace) if set.
1500 */
8af29b0c 1501 unsigned long flags;
8c185eca
CW
1502#define I915_RESET_BACKOFF 0
1503#define I915_RESET_HANDOFF 1
8af29b0c 1504#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1505
1f15b76f
CW
1506 /**
1507 * Waitqueue to signal when a hang is detected. Used to for waiters
1508 * to release the struct_mutex for the reset to procede.
1509 */
1510 wait_queue_head_t wait_queue;
1511
1f83fee0
DV
1512 /**
1513 * Waitqueue to signal when the reset has completed. Used by clients
1514 * that wait for dev_priv->mm.wedged to settle.
1515 */
1516 wait_queue_head_t reset_queue;
33196ded 1517
094f9a54 1518 /* For missed irq/seqno simulation. */
688e6c72 1519 unsigned long test_irq_rings;
99584db3
DV
1520};
1521
b8efb17b
ZR
1522enum modeset_restore {
1523 MODESET_ON_LID_OPEN,
1524 MODESET_DONE,
1525 MODESET_SUSPENDED,
1526};
1527
500ea70d
RV
1528#define DP_AUX_A 0x40
1529#define DP_AUX_B 0x10
1530#define DP_AUX_C 0x20
1531#define DP_AUX_D 0x30
1532
11c1b657
XZ
1533#define DDC_PIN_B 0x05
1534#define DDC_PIN_C 0x04
1535#define DDC_PIN_D 0x06
1536
6acab15a 1537struct ddi_vbt_port_info {
ce4dd49e
DL
1538 /*
1539 * This is an index in the HDMI/DVI DDI buffer translation table.
1540 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1541 * populate this field.
1542 */
1543#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1544 uint8_t hdmi_level_shift;
311a2094
PZ
1545
1546 uint8_t supports_dvi:1;
1547 uint8_t supports_hdmi:1;
1548 uint8_t supports_dp:1;
a98d9c1d 1549 uint8_t supports_edp:1;
500ea70d
RV
1550
1551 uint8_t alternate_aux_channel;
11c1b657 1552 uint8_t alternate_ddc_pin;
75067dde
AK
1553
1554 uint8_t dp_boost_level;
1555 uint8_t hdmi_boost_level;
6acab15a
PZ
1556};
1557
bfd7ebda
RV
1558enum psr_lines_to_wait {
1559 PSR_0_LINES_TO_WAIT = 0,
1560 PSR_1_LINE_TO_WAIT,
1561 PSR_4_LINES_TO_WAIT,
1562 PSR_8_LINES_TO_WAIT
83a7280e
PB
1563};
1564
41aa3448
RV
1565struct intel_vbt_data {
1566 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1567 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1568
1569 /* Feature bits */
1570 unsigned int int_tv_support:1;
1571 unsigned int lvds_dither:1;
1572 unsigned int lvds_vbt:1;
1573 unsigned int int_crt_support:1;
1574 unsigned int lvds_use_ssc:1;
1575 unsigned int display_clock_mode:1;
1576 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1577 unsigned int panel_type:4;
41aa3448
RV
1578 int lvds_ssc_freq;
1579 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1580
83a7280e
PB
1581 enum drrs_support_type drrs_type;
1582
6aa23e65
JN
1583 struct {
1584 int rate;
1585 int lanes;
1586 int preemphasis;
1587 int vswing;
06411f08 1588 bool low_vswing;
6aa23e65
JN
1589 bool initialized;
1590 bool support;
1591 int bpp;
1592 struct edp_power_seq pps;
1593 } edp;
41aa3448 1594
bfd7ebda
RV
1595 struct {
1596 bool full_link;
1597 bool require_aux_wakeup;
1598 int idle_frames;
1599 enum psr_lines_to_wait lines_to_wait;
1600 int tp1_wakeup_time;
1601 int tp2_tp3_wakeup_time;
1602 } psr;
1603
f00076d2
JN
1604 struct {
1605 u16 pwm_freq_hz;
39fbc9c8 1606 bool present;
f00076d2 1607 bool active_low_pwm;
1de6068e 1608 u8 min_brightness; /* min_brightness/255 of max */
add03379 1609 u8 controller; /* brightness controller number */
9a41e17d 1610 enum intel_backlight_type type;
f00076d2
JN
1611 } backlight;
1612
d17c5443
SK
1613 /* MIPI DSI */
1614 struct {
1615 u16 panel_id;
d3b542fc
SK
1616 struct mipi_config *config;
1617 struct mipi_pps_data *pps;
1618 u8 seq_version;
1619 u32 size;
1620 u8 *data;
8d3ed2f3 1621 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1622 } dsi;
1623
41aa3448
RV
1624 int crt_ddc_pin;
1625
1626 int child_dev_num;
768f69c9 1627 union child_device_config *child_dev;
6acab15a
PZ
1628
1629 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1630 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1631};
1632
77c122bc
VS
1633enum intel_ddb_partitioning {
1634 INTEL_DDB_PART_1_2,
1635 INTEL_DDB_PART_5_6, /* IVB+ */
1636};
1637
1fd527cc
VS
1638struct intel_wm_level {
1639 bool enable;
1640 uint32_t pri_val;
1641 uint32_t spr_val;
1642 uint32_t cur_val;
1643 uint32_t fbc_val;
1644};
1645
820c1980 1646struct ilk_wm_values {
609cedef
VS
1647 uint32_t wm_pipe[3];
1648 uint32_t wm_lp[3];
1649 uint32_t wm_lp_spr[3];
1650 uint32_t wm_linetime[3];
1651 bool enable_fbc_wm;
1652 enum intel_ddb_partitioning partitioning;
1653};
1654
114d7dc0 1655struct g4x_pipe_wm {
1b31389c 1656 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1657};
ae80152d 1658
114d7dc0 1659struct g4x_sr_wm {
262cd2e1 1660 uint16_t plane;
1b31389c
VS
1661 uint16_t cursor;
1662};
1663
1664struct vlv_wm_ddl_values {
1665 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1666};
ae80152d 1667
262cd2e1 1668struct vlv_wm_values {
114d7dc0
VS
1669 struct g4x_pipe_wm pipe[3];
1670 struct g4x_sr_wm sr;
1b31389c 1671 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1672 uint8_t level;
1673 bool cxsr;
0018fda1
VS
1674};
1675
c193924e 1676struct skl_ddb_entry {
16160e3d 1677 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1678};
1679
1680static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1681{
16160e3d 1682 return entry->end - entry->start;
c193924e
DL
1683}
1684
08db6652
DL
1685static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1686 const struct skl_ddb_entry *e2)
1687{
1688 if (e1->start == e2->start && e1->end == e2->end)
1689 return true;
1690
1691 return false;
1692}
1693
c193924e 1694struct skl_ddb_allocation {
2cd601c6 1695 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1696 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1697};
1698
2ac96d2a 1699struct skl_wm_values {
2b4b9f35 1700 unsigned dirty_pipes;
c193924e 1701 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1702};
1703
1704struct skl_wm_level {
a62163e9
L
1705 bool plane_en;
1706 uint16_t plane_res_b;
1707 uint8_t plane_res_l;
2ac96d2a
PB
1708};
1709
c67a470b 1710/*
765dab67
PZ
1711 * This struct helps tracking the state needed for runtime PM, which puts the
1712 * device in PCI D3 state. Notice that when this happens, nothing on the
1713 * graphics device works, even register access, so we don't get interrupts nor
1714 * anything else.
c67a470b 1715 *
765dab67
PZ
1716 * Every piece of our code that needs to actually touch the hardware needs to
1717 * either call intel_runtime_pm_get or call intel_display_power_get with the
1718 * appropriate power domain.
a8a8bd54 1719 *
765dab67
PZ
1720 * Our driver uses the autosuspend delay feature, which means we'll only really
1721 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1722 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1723 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1724 *
1725 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1726 * goes back to false exactly before we reenable the IRQs. We use this variable
1727 * to check if someone is trying to enable/disable IRQs while they're supposed
1728 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1729 * case it happens.
c67a470b 1730 *
765dab67 1731 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1732 */
5d584b2e 1733struct i915_runtime_pm {
1f814dac 1734 atomic_t wakeref_count;
5d584b2e 1735 bool suspended;
2aeb7d3a 1736 bool irqs_enabled;
c67a470b
PZ
1737};
1738
926321d5
DV
1739enum intel_pipe_crc_source {
1740 INTEL_PIPE_CRC_SOURCE_NONE,
1741 INTEL_PIPE_CRC_SOURCE_PLANE1,
1742 INTEL_PIPE_CRC_SOURCE_PLANE2,
1743 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1744 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1745 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1746 INTEL_PIPE_CRC_SOURCE_TV,
1747 INTEL_PIPE_CRC_SOURCE_DP_B,
1748 INTEL_PIPE_CRC_SOURCE_DP_C,
1749 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1750 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1751 INTEL_PIPE_CRC_SOURCE_MAX,
1752};
1753
8bf1e9f1 1754struct intel_pipe_crc_entry {
ac2300d4 1755 uint32_t frame;
8bf1e9f1
SH
1756 uint32_t crc[5];
1757};
1758
b2c88f5b 1759#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1760struct intel_pipe_crc {
d538bbdf
DL
1761 spinlock_t lock;
1762 bool opened; /* exclusive access to the result file */
e5f75aca 1763 struct intel_pipe_crc_entry *entries;
926321d5 1764 enum intel_pipe_crc_source source;
d538bbdf 1765 int head, tail;
07144428 1766 wait_queue_head_t wq;
8c6b709d 1767 int skipped;
8bf1e9f1
SH
1768};
1769
f99d7069 1770struct i915_frontbuffer_tracking {
b5add959 1771 spinlock_t lock;
f99d7069
DV
1772
1773 /*
1774 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1775 * scheduled flips.
1776 */
1777 unsigned busy_bits;
1778 unsigned flip_bits;
1779};
1780
7225342a 1781struct i915_wa_reg {
f0f59a00 1782 i915_reg_t addr;
7225342a
MK
1783 u32 value;
1784 /* bitmask representing WA bits */
1785 u32 mask;
1786};
1787
33136b06
AS
1788/*
1789 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1790 * allowing it for RCS as we don't foresee any requirement of having
1791 * a whitelist for other engines. When it is really required for
1792 * other engines then the limit need to be increased.
1793 */
1794#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1795
1796struct i915_workarounds {
1797 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1798 u32 count;
666796da 1799 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1800};
1801
cf9d2890
YZ
1802struct i915_virtual_gpu {
1803 bool active;
1804};
1805
aa363136
MR
1806/* used in computing the new watermarks state */
1807struct intel_wm_config {
1808 unsigned int num_pipes_active;
1809 bool sprites_enabled;
1810 bool sprites_scaled;
1811};
1812
d7965152
RB
1813struct i915_oa_format {
1814 u32 format;
1815 int size;
1816};
1817
8a3003dd
RB
1818struct i915_oa_reg {
1819 i915_reg_t addr;
1820 u32 value;
1821};
1822
eec688e1
RB
1823struct i915_perf_stream;
1824
16d98b31
RB
1825/**
1826 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1827 */
eec688e1 1828struct i915_perf_stream_ops {
16d98b31
RB
1829 /**
1830 * @enable: Enables the collection of HW samples, either in response to
1831 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1832 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1833 */
1834 void (*enable)(struct i915_perf_stream *stream);
1835
16d98b31
RB
1836 /**
1837 * @disable: Disables the collection of HW samples, either in response
1838 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1839 * the stream.
eec688e1
RB
1840 */
1841 void (*disable)(struct i915_perf_stream *stream);
1842
16d98b31
RB
1843 /**
1844 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1845 * once there is something ready to read() for the stream
1846 */
1847 void (*poll_wait)(struct i915_perf_stream *stream,
1848 struct file *file,
1849 poll_table *wait);
1850
16d98b31
RB
1851 /**
1852 * @wait_unlocked: For handling a blocking read, wait until there is
1853 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1854 * wait queue that would be passed to poll_wait().
eec688e1
RB
1855 */
1856 int (*wait_unlocked)(struct i915_perf_stream *stream);
1857
16d98b31
RB
1858 /**
1859 * @read: Copy buffered metrics as records to userspace
1860 * **buf**: the userspace, destination buffer
1861 * **count**: the number of bytes to copy, requested by userspace
1862 * **offset**: zero at the start of the read, updated as the read
1863 * proceeds, it represents how many bytes have been copied so far and
1864 * the buffer offset for copying the next record.
eec688e1 1865 *
16d98b31
RB
1866 * Copy as many buffered i915 perf samples and records for this stream
1867 * to userspace as will fit in the given buffer.
eec688e1 1868 *
16d98b31
RB
1869 * Only write complete records; returning -%ENOSPC if there isn't room
1870 * for a complete record.
eec688e1 1871 *
16d98b31
RB
1872 * Return any error condition that results in a short read such as
1873 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1874 * returning to userspace.
eec688e1
RB
1875 */
1876 int (*read)(struct i915_perf_stream *stream,
1877 char __user *buf,
1878 size_t count,
1879 size_t *offset);
1880
16d98b31
RB
1881 /**
1882 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1883 *
1884 * The stream will always be disabled before this is called.
1885 */
1886 void (*destroy)(struct i915_perf_stream *stream);
1887};
1888
16d98b31
RB
1889/**
1890 * struct i915_perf_stream - state for a single open stream FD
1891 */
eec688e1 1892struct i915_perf_stream {
16d98b31
RB
1893 /**
1894 * @dev_priv: i915 drm device
1895 */
eec688e1
RB
1896 struct drm_i915_private *dev_priv;
1897
16d98b31
RB
1898 /**
1899 * @link: Links the stream into ``&drm_i915_private->streams``
1900 */
eec688e1
RB
1901 struct list_head link;
1902
16d98b31
RB
1903 /**
1904 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1905 * properties given when opening a stream, representing the contents
1906 * of a single sample as read() by userspace.
1907 */
eec688e1 1908 u32 sample_flags;
16d98b31
RB
1909
1910 /**
1911 * @sample_size: Considering the configured contents of a sample
1912 * combined with the required header size, this is the total size
1913 * of a single sample record.
1914 */
d7965152 1915 int sample_size;
eec688e1 1916
16d98b31
RB
1917 /**
1918 * @ctx: %NULL if measuring system-wide across all contexts or a
1919 * specific context that is being monitored.
1920 */
eec688e1 1921 struct i915_gem_context *ctx;
16d98b31
RB
1922
1923 /**
1924 * @enabled: Whether the stream is currently enabled, considering
1925 * whether the stream was opened in a disabled state and based
1926 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1927 */
eec688e1
RB
1928 bool enabled;
1929
16d98b31
RB
1930 /**
1931 * @ops: The callbacks providing the implementation of this specific
1932 * type of configured stream.
1933 */
d7965152
RB
1934 const struct i915_perf_stream_ops *ops;
1935};
1936
16d98b31
RB
1937/**
1938 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1939 */
d7965152 1940struct i915_oa_ops {
16d98b31
RB
1941 /**
1942 * @init_oa_buffer: Resets the head and tail pointers of the
1943 * circular buffer for periodic OA reports.
1944 *
1945 * Called when first opening a stream for OA metrics, but also may be
1946 * called in response to an OA buffer overflow or other error
1947 * condition.
1948 *
1949 * Note it may be necessary to clear the full OA buffer here as part of
1950 * maintaining the invariable that new reports must be written to
1951 * zeroed memory for us to be able to reliable detect if an expected
1952 * report has not yet landed in memory. (At least on Haswell the OA
1953 * buffer tail pointer is not synchronized with reports being visible
1954 * to the CPU)
1955 */
d7965152 1956 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
1957
1958 /**
1959 * @enable_metric_set: Applies any MUX configuration to set up the
1960 * Boolean and Custom (B/C) counters that are part of the counter
1961 * reports being sampled. May apply system constraints such as
1962 * disabling EU clock gating as required.
1963 */
d7965152 1964 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
1965
1966 /**
1967 * @disable_metric_set: Remove system constraints associated with using
1968 * the OA unit.
1969 */
d7965152 1970 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
1971
1972 /**
1973 * @oa_enable: Enable periodic sampling
1974 */
d7965152 1975 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
1976
1977 /**
1978 * @oa_disable: Disable periodic sampling
1979 */
d7965152 1980 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
1981
1982 /**
1983 * @read: Copy data from the circular OA buffer into a given userspace
1984 * buffer.
1985 */
d7965152
RB
1986 int (*read)(struct i915_perf_stream *stream,
1987 char __user *buf,
1988 size_t count,
1989 size_t *offset);
16d98b31
RB
1990
1991 /**
1992 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
1993 *
1994 * This is either called via fops or the poll check hrtimer (atomic
1995 * ctx) without any locks taken.
1996 *
1997 * It's safe to read OA config state here unlocked, assuming that this
1998 * is only called while the stream is enabled, while the global OA
1999 * configuration can't be modified.
2000 *
2001 * Efficiency is more important than avoiding some false positives
2002 * here, which will be handled gracefully - likely resulting in an
2003 * %EAGAIN error for userspace.
2004 */
d7965152 2005 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2006};
2007
49cd97a3
VS
2008struct intel_cdclk_state {
2009 unsigned int cdclk, vco, ref;
2010};
2011
77fec556 2012struct drm_i915_private {
8f460e2c
CW
2013 struct drm_device drm;
2014
efab6d8d 2015 struct kmem_cache *objects;
e20d2ab7 2016 struct kmem_cache *vmas;
efab6d8d 2017 struct kmem_cache *requests;
52e54209 2018 struct kmem_cache *dependencies;
f4c956ad 2019
5c969aa7 2020 const struct intel_device_info info;
f4c956ad 2021
f4c956ad
DV
2022 void __iomem *regs;
2023
907b28c5 2024 struct intel_uncore uncore;
f4c956ad 2025
cf9d2890
YZ
2026 struct i915_virtual_gpu vgpu;
2027
feddf6e8 2028 struct intel_gvt *gvt;
0ad35fed 2029
bd132858 2030 struct intel_huc huc;
33a732f4
AD
2031 struct intel_guc guc;
2032
eb805623
DV
2033 struct intel_csr csr;
2034
5ea6e5e3 2035 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2036
f4c956ad
DV
2037 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2038 * controller on different i2c buses. */
2039 struct mutex gmbus_mutex;
2040
2041 /**
2042 * Base address of the gmbus and gpio block.
2043 */
2044 uint32_t gpio_mmio_base;
2045
b6fdd0f2
SS
2046 /* MMIO base address for MIPI regs */
2047 uint32_t mipi_mmio_base;
2048
443a389f
VS
2049 uint32_t psr_mmio_base;
2050
44cb734c
ID
2051 uint32_t pps_mmio_base;
2052
28c70f16
DV
2053 wait_queue_head_t gmbus_wait_queue;
2054
f4c956ad 2055 struct pci_dev *bridge_dev;
0ca5fa3a 2056 struct i915_gem_context *kernel_context;
3b3f1650 2057 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2058 struct i915_vma *semaphore;
f4c956ad 2059
ba8286fa 2060 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2061 struct resource mch_res;
2062
f4c956ad
DV
2063 /* protects the irq masks */
2064 spinlock_t irq_lock;
2065
84c33a64
SG
2066 /* protects the mmio flip data */
2067 spinlock_t mmio_flip_lock;
2068
f8b79e58
ID
2069 bool display_irqs_enabled;
2070
9ee32fea
DV
2071 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2072 struct pm_qos_request pm_qos;
2073
a580516d
VS
2074 /* Sideband mailbox protection */
2075 struct mutex sb_lock;
f4c956ad
DV
2076
2077 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2078 union {
2079 u32 irq_mask;
2080 u32 de_irq_mask[I915_MAX_PIPES];
2081 };
f4c956ad 2082 u32 gt_irq_mask;
f4e9af4f
AG
2083 u32 pm_imr;
2084 u32 pm_ier;
a6706b45 2085 u32 pm_rps_events;
26705e20 2086 u32 pm_guc_events;
91d181dd 2087 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2088
5fcece80 2089 struct i915_hotplug hotplug;
ab34a7e8 2090 struct intel_fbc fbc;
439d7ac0 2091 struct i915_drrs drrs;
f4c956ad 2092 struct intel_opregion opregion;
41aa3448 2093 struct intel_vbt_data vbt;
f4c956ad 2094
d9ceb816
JB
2095 bool preserve_bios_swizzle;
2096
f4c956ad
DV
2097 /* overlay */
2098 struct intel_overlay *overlay;
f4c956ad 2099
58c68779 2100 /* backlight registers and fields in struct intel_panel */
07f11d49 2101 struct mutex backlight_lock;
31ad8ec6 2102
f4c956ad 2103 /* LVDS info */
f4c956ad
DV
2104 bool no_aux_handshake;
2105
e39b999a
VS
2106 /* protects panel power sequencer state */
2107 struct mutex pps_mutex;
2108
f4c956ad 2109 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2110 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2111
2112 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2113 unsigned int skl_preferred_vco_freq;
49cd97a3 2114 unsigned int max_cdclk_freq;
8d96561a 2115
adafdc6f 2116 unsigned int max_dotclk_freq;
e7dc33f3 2117 unsigned int rawclk_freq;
6bcda4f0 2118 unsigned int hpll_freq;
bfa7df01 2119 unsigned int czclk_freq;
f4c956ad 2120
63911d72 2121 struct {
bb0f4aab
VS
2122 /*
2123 * The current logical cdclk state.
2124 * See intel_atomic_state.cdclk.logical
2125 *
2126 * For reading holding any crtc lock is sufficient,
2127 * for writing must hold all of them.
2128 */
2129 struct intel_cdclk_state logical;
2130 /*
2131 * The current actual cdclk state.
2132 * See intel_atomic_state.cdclk.actual
2133 */
2134 struct intel_cdclk_state actual;
2135 /* The current hardware cdclk state */
49cd97a3
VS
2136 struct intel_cdclk_state hw;
2137 } cdclk;
63911d72 2138
645416f5
DV
2139 /**
2140 * wq - Driver workqueue for GEM.
2141 *
2142 * NOTE: Work items scheduled here are not allowed to grab any modeset
2143 * locks, for otherwise the flushing done in the pageflip code will
2144 * result in deadlocks.
2145 */
f4c956ad
DV
2146 struct workqueue_struct *wq;
2147
2148 /* Display functions */
2149 struct drm_i915_display_funcs display;
2150
2151 /* PCH chipset type */
2152 enum intel_pch pch_type;
17a303ec 2153 unsigned short pch_id;
f4c956ad
DV
2154
2155 unsigned long quirks;
2156
b8efb17b
ZR
2157 enum modeset_restore modeset_restore;
2158 struct mutex modeset_restore_lock;
e2c8b870 2159 struct drm_atomic_state *modeset_restore_state;
73974893 2160 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2161
a7bbbd63 2162 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2163 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2164
4b5aed62 2165 struct i915_gem_mm mm;
ad46cb53
CW
2166 DECLARE_HASHTABLE(mm_structs, 7);
2167 struct mutex mm_lock;
8781342d 2168
5d1808ec
CW
2169 /* The hw wants to have a stable context identifier for the lifetime
2170 * of the context (for OA, PASID, faults, etc). This is limited
2171 * in execlists to 21 bits.
2172 */
2173 struct ida context_hw_ida;
2174#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2175
8781342d
DV
2176 /* Kernel Modesetting */
2177
e2af48c6
VS
2178 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2179 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2180 wait_queue_head_t pending_flip_queue;
2181
c4597872
DV
2182#ifdef CONFIG_DEBUG_FS
2183 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2184#endif
2185
565602d7 2186 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2187 int num_shared_dpll;
2188 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2189 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2190
fbf6d879
ML
2191 /*
2192 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2193 * Must be global rather than per dpll, because on some platforms
2194 * plls share registers.
2195 */
2196 struct mutex dpll_lock;
2197
565602d7
ML
2198 unsigned int active_crtcs;
2199 unsigned int min_pixclk[I915_MAX_PIPES];
2200
e4607fcf 2201 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2202
7225342a 2203 struct i915_workarounds workarounds;
888b5995 2204
f99d7069
DV
2205 struct i915_frontbuffer_tracking fb_tracking;
2206
eb955eee
CW
2207 struct intel_atomic_helper {
2208 struct llist_head free_list;
2209 struct work_struct free_work;
2210 } atomic_helper;
2211
652c393a 2212 u16 orig_clock;
f97108d1 2213
c4804411 2214 bool mchbar_need_disable;
f97108d1 2215
a4da4fa4
DV
2216 struct intel_l3_parity l3_parity;
2217
59124506 2218 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2219 u32 edram_cap;
59124506 2220
c6a828d3 2221 /* gen6+ rps state */
c85aa885 2222 struct intel_gen6_power_mgmt rps;
c6a828d3 2223
20e4d407
DV
2224 /* ilk-only ips/rps state. Everything in here is protected by the global
2225 * mchdev_lock in intel_pm.c */
c85aa885 2226 struct intel_ilk_power_mgmt ips;
b5e50c3f 2227
83c00f55 2228 struct i915_power_domains power_domains;
a38911a3 2229
a031d709 2230 struct i915_psr psr;
3f51e471 2231
99584db3 2232 struct i915_gpu_error gpu_error;
ae681d96 2233
c9cddffc
JB
2234 struct drm_i915_gem_object *vlv_pctx;
2235
0695726e 2236#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2237 /* list of fbdev register on this device */
2238 struct intel_fbdev *fbdev;
82e3b8c1 2239 struct work_struct fbdev_suspend_work;
4520f53a 2240#endif
e953fd7b
CW
2241
2242 struct drm_property *broadcast_rgb_property;
3f43c48d 2243 struct drm_property *force_audio_property;
e3689190 2244
58fddc28 2245 /* hda/i915 audio component */
51e1d83c 2246 struct i915_audio_component *audio_component;
58fddc28 2247 bool audio_component_registered;
4a21ef7d
LY
2248 /**
2249 * av_mutex - mutex for audio/video sync
2250 *
2251 */
2252 struct mutex av_mutex;
58fddc28 2253
a33afea5 2254 struct list_head context_list;
f4c956ad 2255
3e68320e 2256 u32 fdi_rx_config;
68d18ad7 2257
c231775c 2258 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2259 u32 chv_phy_control;
c231775c
VS
2260 /*
2261 * Shadows for CHV DPLL_MD regs to keep the state
2262 * checker somewhat working in the presence hardware
2263 * crappiness (can't read out DPLL_MD for pipes B & C).
2264 */
2265 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2266 u32 bxt_phy_grc;
70722468 2267
842f1c8b 2268 u32 suspend_count;
bc87229f 2269 bool suspended_to_idle;
f4c956ad 2270 struct i915_suspend_saved_registers regfile;
ddeea5b0 2271 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2272
656d1b89 2273 enum {
16dcdc4e
PZ
2274 I915_SAGV_UNKNOWN = 0,
2275 I915_SAGV_DISABLED,
2276 I915_SAGV_ENABLED,
2277 I915_SAGV_NOT_CONTROLLED
2278 } sagv_status;
656d1b89 2279
53615a5e
VS
2280 struct {
2281 /*
2282 * Raw watermark latency values:
2283 * in 0.1us units for WM0,
2284 * in 0.5us units for WM1+.
2285 */
2286 /* primary */
2287 uint16_t pri_latency[5];
2288 /* sprite */
2289 uint16_t spr_latency[5];
2290 /* cursor */
2291 uint16_t cur_latency[5];
2af30a5c
PB
2292 /*
2293 * Raw watermark memory latency values
2294 * for SKL for all 8 levels
2295 * in 1us units.
2296 */
2297 uint16_t skl_latency[8];
609cedef
VS
2298
2299 /* current hardware state */
2d41c0b5
PB
2300 union {
2301 struct ilk_wm_values hw;
2302 struct skl_wm_values skl_hw;
0018fda1 2303 struct vlv_wm_values vlv;
2d41c0b5 2304 };
58590c14
VS
2305
2306 uint8_t max_level;
ed4a6a7c
MR
2307
2308 /*
2309 * Should be held around atomic WM register writing; also
2310 * protects * intel_crtc->wm.active and
2311 * cstate->wm.need_postvbl_update.
2312 */
2313 struct mutex wm_mutex;
279e99d7
MR
2314
2315 /*
2316 * Set during HW readout of watermarks/DDB. Some platforms
2317 * need to know when we're still using BIOS-provided values
2318 * (which we don't fully trust).
2319 */
2320 bool distrust_bios_wm;
53615a5e
VS
2321 } wm;
2322
8a187455
PZ
2323 struct i915_runtime_pm pm;
2324
eec688e1
RB
2325 struct {
2326 bool initialized;
d7965152 2327
442b8c06 2328 struct kobject *metrics_kobj;
ccdf6341 2329 struct ctl_table_header *sysctl_header;
442b8c06 2330
eec688e1
RB
2331 struct mutex lock;
2332 struct list_head streams;
8a3003dd 2333
d7965152
RB
2334 spinlock_t hook_lock;
2335
8a3003dd 2336 struct {
d7965152
RB
2337 struct i915_perf_stream *exclusive_stream;
2338
2339 u32 specific_ctx_id;
d7965152
RB
2340
2341 struct hrtimer poll_check_timer;
2342 wait_queue_head_t poll_wq;
2343 bool pollin;
2344
2345 bool periodic;
2346 int period_exponent;
2347 int timestamp_frequency;
2348
2349 int tail_margin;
2350
2351 int metrics_set;
8a3003dd
RB
2352
2353 const struct i915_oa_reg *mux_regs;
2354 int mux_regs_len;
2355 const struct i915_oa_reg *b_counter_regs;
2356 int b_counter_regs_len;
d7965152
RB
2357
2358 struct {
2359 struct i915_vma *vma;
2360 u8 *vaddr;
2361 int format;
2362 int format_size;
2363 } oa_buffer;
2364
2365 u32 gen7_latched_oastatus1;
2366
2367 struct i915_oa_ops ops;
2368 const struct i915_oa_format *oa_formats;
2369 int n_builtin_sets;
8a3003dd 2370 } oa;
eec688e1
RB
2371 } perf;
2372
a83014d3
OM
2373 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2374 struct {
821ed7df 2375 void (*resume)(struct drm_i915_private *);
117897f4 2376 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2377
73cb9701
CW
2378 struct list_head timelines;
2379 struct i915_gem_timeline global_timeline;
28176ef4 2380 u32 active_requests;
73cb9701 2381
67d97da3
CW
2382 /**
2383 * Is the GPU currently considered idle, or busy executing
2384 * userspace requests? Whilst idle, we allow runtime power
2385 * management to power down the hardware and display clocks.
2386 * In order to reduce the effect on performance, there
2387 * is a slight delay before we do so.
2388 */
67d97da3
CW
2389 bool awake;
2390
2391 /**
2392 * We leave the user IRQ off as much as possible,
2393 * but this means that requests will finish and never
2394 * be retired once the system goes idle. Set a timer to
2395 * fire periodically while the ring is running. When it
2396 * fires, go retire requests.
2397 */
2398 struct delayed_work retire_work;
2399
2400 /**
2401 * When we detect an idle GPU, we want to turn on
2402 * powersaving features. So once we see that there
2403 * are no more requests outstanding and no more
2404 * arrive within a small period of time, we fire
2405 * off the idle_work.
2406 */
2407 struct delayed_work idle_work;
de867c20
CW
2408
2409 ktime_t last_init_time;
a83014d3
OM
2410 } gt;
2411
3be60de9
VS
2412 /* perform PHY state sanity checks? */
2413 bool chv_phy_assert[2];
2414
a3a8986c
MK
2415 bool ipc_enabled;
2416
f9318941
PD
2417 /* Used to save the pipe-to-encoder mapping for audio */
2418 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2419
eef57324
JA
2420 /* necessary resource sharing with HDMI LPE audio driver. */
2421 struct {
2422 struct platform_device *platdev;
2423 int irq;
2424 } lpe_audio;
2425
bdf1e7e3
DV
2426 /*
2427 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2428 * will be rejected. Instead look for a better place.
2429 */
77fec556 2430};
1da177e4 2431
2c1792a1
CW
2432static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2433{
091387c1 2434 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2435}
2436
c49d13ee 2437static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2438{
c49d13ee 2439 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2440}
2441
33a732f4
AD
2442static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2443{
2444 return container_of(guc, struct drm_i915_private, guc);
2445}
2446
50beba55
AH
2447static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2448{
2449 return container_of(huc, struct drm_i915_private, huc);
2450}
2451
b4ac5afc 2452/* Simple iterator over all initialised engines */
3b3f1650
AG
2453#define for_each_engine(engine__, dev_priv__, id__) \
2454 for ((id__) = 0; \
2455 (id__) < I915_NUM_ENGINES; \
2456 (id__)++) \
2457 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2458
2459/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2460#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2461 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2462 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2463
b1d7e4b4
WF
2464enum hdmi_force_audio {
2465 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2466 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2467 HDMI_AUDIO_AUTO, /* trust EDID */
2468 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2469};
2470
190d6cd5 2471#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2472
a071fa00
DV
2473/*
2474 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2475 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2476 * doesn't mean that the hw necessarily already scans it out, but that any
2477 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2478 *
2479 * We have one bit per pipe and per scanout plane type.
2480 */
d1b9d039
SAK
2481#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2482#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2483#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2484 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2485#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2486 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2487#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2488 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2489#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2490 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2491#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2492 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2493
85d1225e
DG
2494/*
2495 * Optimised SGL iterator for GEM objects
2496 */
2497static __always_inline struct sgt_iter {
2498 struct scatterlist *sgp;
2499 union {
2500 unsigned long pfn;
2501 dma_addr_t dma;
2502 };
2503 unsigned int curr;
2504 unsigned int max;
2505} __sgt_iter(struct scatterlist *sgl, bool dma) {
2506 struct sgt_iter s = { .sgp = sgl };
2507
2508 if (s.sgp) {
2509 s.max = s.curr = s.sgp->offset;
2510 s.max += s.sgp->length;
2511 if (dma)
2512 s.dma = sg_dma_address(s.sgp);
2513 else
2514 s.pfn = page_to_pfn(sg_page(s.sgp));
2515 }
2516
2517 return s;
2518}
2519
96d77634
CW
2520static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2521{
2522 ++sg;
2523 if (unlikely(sg_is_chain(sg)))
2524 sg = sg_chain_ptr(sg);
2525 return sg;
2526}
2527
63d15326
DG
2528/**
2529 * __sg_next - return the next scatterlist entry in a list
2530 * @sg: The current sg entry
2531 *
2532 * Description:
2533 * If the entry is the last, return NULL; otherwise, step to the next
2534 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2535 * otherwise just return the pointer to the current element.
2536 **/
2537static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2538{
2539#ifdef CONFIG_DEBUG_SG
2540 BUG_ON(sg->sg_magic != SG_MAGIC);
2541#endif
96d77634 2542 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2543}
2544
85d1225e
DG
2545/**
2546 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2547 * @__dmap: DMA address (output)
2548 * @__iter: 'struct sgt_iter' (iterator state, internal)
2549 * @__sgt: sg_table to iterate over (input)
2550 */
2551#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2552 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2553 ((__dmap) = (__iter).dma + (__iter).curr); \
2554 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2555 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2556
2557/**
2558 * for_each_sgt_page - iterate over the pages of the given sg_table
2559 * @__pp: page pointer (output)
2560 * @__iter: 'struct sgt_iter' (iterator state, internal)
2561 * @__sgt: sg_table to iterate over (input)
2562 */
2563#define for_each_sgt_page(__pp, __iter, __sgt) \
2564 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2565 ((__pp) = (__iter).pfn == 0 ? NULL : \
2566 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2567 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2568 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2569
5ca43ef0
TU
2570static inline const struct intel_device_info *
2571intel_info(const struct drm_i915_private *dev_priv)
2572{
2573 return &dev_priv->info;
2574}
2575
2576#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2577
55b8f2a7 2578#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2579#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2580
e87a005d 2581#define REVID_FOREVER 0xff
4805fe82 2582#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2583
2584#define GEN_FOREVER (0)
2585/*
2586 * Returns true if Gen is in inclusive range [Start, End].
2587 *
2588 * Use GEN_FOREVER for unbound start and or end.
2589 */
c1812bdb 2590#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2591 unsigned int __s = (s), __e = (e); \
2592 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2593 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2594 if ((__s) != GEN_FOREVER) \
2595 __s = (s) - 1; \
2596 if ((__e) == GEN_FOREVER) \
2597 __e = BITS_PER_LONG - 1; \
2598 else \
2599 __e = (e) - 1; \
c1812bdb 2600 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2601})
2602
e87a005d
JN
2603/*
2604 * Return true if revision is in range [since,until] inclusive.
2605 *
2606 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2607 */
2608#define IS_REVID(p, since, until) \
2609 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2610
06bcd848
JN
2611#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2612#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2613#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2614#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2615#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2616#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2617#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2618#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2619#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2620#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2621#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2622#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2623#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2624#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2625#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2626#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2627#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2628#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2629#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2630#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2631 INTEL_DEVID(dev_priv) == 0x0152 || \
2632 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2633#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2634#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2635#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2636#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2637#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2638#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2639#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2640#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2641#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2642#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2643 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2644#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2645 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2646 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2647 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2648/* ULX machines are also considered ULT. */
50a0bc90
TU
2649#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2650 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2651#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2652 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2653#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2654 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2655#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2656 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2657/* ULX machines are also considered ULT. */
50a0bc90
TU
2658#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2659 INTEL_DEVID(dev_priv) == 0x0A1E)
2660#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2661 INTEL_DEVID(dev_priv) == 0x1913 || \
2662 INTEL_DEVID(dev_priv) == 0x1916 || \
2663 INTEL_DEVID(dev_priv) == 0x1921 || \
2664 INTEL_DEVID(dev_priv) == 0x1926)
2665#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2666 INTEL_DEVID(dev_priv) == 0x1915 || \
2667 INTEL_DEVID(dev_priv) == 0x191E)
2668#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2669 INTEL_DEVID(dev_priv) == 0x5913 || \
2670 INTEL_DEVID(dev_priv) == 0x5916 || \
2671 INTEL_DEVID(dev_priv) == 0x5921 || \
2672 INTEL_DEVID(dev_priv) == 0x5926)
2673#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2674 INTEL_DEVID(dev_priv) == 0x5915 || \
2675 INTEL_DEVID(dev_priv) == 0x591E)
2676#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2677 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2678#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2679 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2680
c007fb4a 2681#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2682
ef712bb4
JN
2683#define SKL_REVID_A0 0x0
2684#define SKL_REVID_B0 0x1
2685#define SKL_REVID_C0 0x2
2686#define SKL_REVID_D0 0x3
2687#define SKL_REVID_E0 0x4
2688#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2689#define SKL_REVID_G0 0x6
2690#define SKL_REVID_H0 0x7
ef712bb4 2691
e87a005d
JN
2692#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2693
ef712bb4 2694#define BXT_REVID_A0 0x0
fffda3f4 2695#define BXT_REVID_A1 0x1
ef712bb4 2696#define BXT_REVID_B0 0x3
a3f79ca6 2697#define BXT_REVID_B_LAST 0x8
ef712bb4 2698#define BXT_REVID_C0 0x9
6c74c87f 2699
e2d214ae
TU
2700#define IS_BXT_REVID(dev_priv, since, until) \
2701 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2702
c033a37c
MK
2703#define KBL_REVID_A0 0x0
2704#define KBL_REVID_B0 0x1
fe905819
MK
2705#define KBL_REVID_C0 0x2
2706#define KBL_REVID_D0 0x3
2707#define KBL_REVID_E0 0x4
c033a37c 2708
0853723b
TU
2709#define IS_KBL_REVID(dev_priv, since, until) \
2710 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2711
f4f4b59b
ACO
2712#define GLK_REVID_A0 0x0
2713#define GLK_REVID_A1 0x1
2714
2715#define IS_GLK_REVID(dev_priv, since, until) \
2716 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2717
85436696
JB
2718/*
2719 * The genX designation typically refers to the render engine, so render
2720 * capability related checks should use IS_GEN, while display and other checks
2721 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2722 * chips, etc.).
2723 */
5db94019
TU
2724#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2725#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2726#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2727#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2728#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2729#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2730#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2731#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2732
8727dc09 2733#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2734#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2735#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2736
a19d6ff2
TU
2737#define ENGINE_MASK(id) BIT(id)
2738#define RENDER_RING ENGINE_MASK(RCS)
2739#define BSD_RING ENGINE_MASK(VCS)
2740#define BLT_RING ENGINE_MASK(BCS)
2741#define VEBOX_RING ENGINE_MASK(VECS)
2742#define BSD2_RING ENGINE_MASK(VCS2)
2743#define ALL_ENGINES (~0)
2744
2745#define HAS_ENGINE(dev_priv, id) \
0031fb96 2746 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2747
2748#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2749#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2750#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2751#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2752
0031fb96
TU
2753#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2754#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2755#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2756#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2757 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2758
0031fb96 2759#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2760
0031fb96
TU
2761#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2762 ((dev_priv)->info.has_logical_ring_contexts)
2763#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2764#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2765#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2766
2767#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2768#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2769 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2770
b45305fc 2771/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2772#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2773
2774/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2775#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2776 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2777
4e6b788c
DV
2778/*
2779 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2780 * even when in MSI mode. This results in spurious interrupt warnings if the
2781 * legacy irq no. is shared with another device. The kernel then disables that
2782 * interrupt source and so prevents the other device from working properly.
2783 */
0031fb96
TU
2784#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2785#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2786
cae5852d
ZN
2787/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2788 * rows, which changed the alignment requirements and fence programming.
2789 */
50a0bc90
TU
2790#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2791 !(IS_I915G(dev_priv) || \
2792 IS_I915GM(dev_priv)))
56b857a5
TU
2793#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2794#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2795
56b857a5
TU
2796#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2797#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2798#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2799
50a0bc90 2800#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2801
56b857a5 2802#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2803
56b857a5
TU
2804#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2805#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2806#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2807#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2808#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2809
56b857a5 2810#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2811
6772ffe0 2812#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2813#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2814
1a3d1898
DG
2815/*
2816 * For now, anything with a GuC requires uCode loading, and then supports
2817 * command submission once loaded. But these are logically independent
2818 * properties, so we have separate macros to test them.
2819 */
4805fe82
TU
2820#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2821#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2822#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2823#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2824
4805fe82 2825#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2826
4805fe82 2827#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2828
17a303ec
PZ
2829#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2830#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2831#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2832#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2833#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2834#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2835#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2836#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2837#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2838#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2839#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2840#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2841
6e266956
TU
2842#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2843#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2844#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2845#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2846#define HAS_PCH_LPT_LP(dev_priv) \
2847 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2848#define HAS_PCH_LPT_H(dev_priv) \
2849 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2850#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2851#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2852#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2853#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2854
49cff963 2855#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2856
6389dd83
SS
2857#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2858
040d2baa 2859/* DPF == dynamic parity feature */
3c9192bc 2860#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2861#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2862 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2863
c8735b0c 2864#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2865#define GEN9_FREQ_SCALER 3
c8735b0c 2866
85ee17eb
PP
2867#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2868
05394f39
CW
2869#include "i915_trace.h"
2870
48f112fe
CW
2871static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2872{
2873#ifdef CONFIG_INTEL_IOMMU
2874 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2875 return true;
2876#endif
2877 return false;
2878}
2879
c033666a 2880int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2881 int enable_ppgtt);
0e4ca100 2882
39df9190
CW
2883bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2884
0673ad47 2885/* i915_drv.c */
d15d7538
ID
2886void __printf(3, 4)
2887__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2888 const char *fmt, ...);
2889
2890#define i915_report_error(dev_priv, fmt, ...) \
2891 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2892
c43b5634 2893#ifdef CONFIG_COMPAT
0d6aa60b
DA
2894extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2895 unsigned long arg);
55edf41b
JN
2896#else
2897#define i915_compat_ioctl NULL
c43b5634 2898#endif
efab0698
JN
2899extern const struct dev_pm_ops i915_pm_ops;
2900
2901extern int i915_driver_load(struct pci_dev *pdev,
2902 const struct pci_device_id *ent);
2903extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2904extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2905extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2906extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2907extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2908extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2909extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2910extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2911extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2912extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2913extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2914int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2915
63ffbcda 2916int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
2917int intel_engines_init(struct drm_i915_private *dev_priv);
2918
77913b39 2919/* intel_hotplug.c */
91d14251
TU
2920void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2921 u32 pin_mask, u32 long_mask);
77913b39
JN
2922void intel_hpd_init(struct drm_i915_private *dev_priv);
2923void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2924void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2925bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2926bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2927void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2928
1da177e4 2929/* i915_irq.c */
26a02b8f
CW
2930static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2931{
2932 unsigned long delay;
2933
2934 if (unlikely(!i915.enable_hangcheck))
2935 return;
2936
2937 /* Don't continually defer the hangcheck so that it is always run at
2938 * least once after work has been scheduled on any ring. Otherwise,
2939 * we will ignore a hung ring if a second ring is kept busy.
2940 */
2941
2942 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2943 queue_delayed_work(system_long_wq,
2944 &dev_priv->gpu_error.hangcheck_work, delay);
2945}
2946
58174462 2947__printf(3, 4)
c033666a
CW
2948void i915_handle_error(struct drm_i915_private *dev_priv,
2949 u32 engine_mask,
58174462 2950 const char *fmt, ...);
1da177e4 2951
b963291c 2952extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 2953extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2954int intel_irq_install(struct drm_i915_private *dev_priv);
2955void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 2956
0ad35fed
ZW
2957static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2958{
feddf6e8 2959 return dev_priv->gvt;
0ad35fed
ZW
2960}
2961
c033666a 2962static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 2963{
c033666a 2964 return dev_priv->vgpu.active;
cf9d2890 2965}
b1f14ad0 2966
7c463586 2967void
50227e1c 2968i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2969 u32 status_mask);
7c463586
KP
2970
2971void
50227e1c 2972i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2973 u32 status_mask);
7c463586 2974
f8b79e58
ID
2975void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2976void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2977void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2978 uint32_t mask,
2979 uint32_t bits);
fbdedaea
VS
2980void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2981 uint32_t interrupt_mask,
2982 uint32_t enabled_irq_mask);
2983static inline void
2984ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2985{
2986 ilk_update_display_irq(dev_priv, bits, bits);
2987}
2988static inline void
2989ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2990{
2991 ilk_update_display_irq(dev_priv, bits, 0);
2992}
013d3752
VS
2993void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2994 enum pipe pipe,
2995 uint32_t interrupt_mask,
2996 uint32_t enabled_irq_mask);
2997static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2998 enum pipe pipe, uint32_t bits)
2999{
3000 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3001}
3002static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3003 enum pipe pipe, uint32_t bits)
3004{
3005 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3006}
47339cd9
DV
3007void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3008 uint32_t interrupt_mask,
3009 uint32_t enabled_irq_mask);
14443261
VS
3010static inline void
3011ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3012{
3013 ibx_display_interrupt_update(dev_priv, bits, bits);
3014}
3015static inline void
3016ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3017{
3018 ibx_display_interrupt_update(dev_priv, bits, 0);
3019}
3020
673a394b 3021/* i915_gem.c */
673a394b
EA
3022int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3023 struct drm_file *file_priv);
3024int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3025 struct drm_file *file_priv);
3026int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3027 struct drm_file *file_priv);
3028int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3029 struct drm_file *file_priv);
de151cf6
JB
3030int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3031 struct drm_file *file_priv);
673a394b
EA
3032int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3033 struct drm_file *file_priv);
3034int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3035 struct drm_file *file_priv);
3036int i915_gem_execbuffer(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
76446cac
JB
3038int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3039 struct drm_file *file_priv);
673a394b
EA
3040int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file_priv);
199adf40
BW
3042int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file);
3044int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file);
673a394b
EA
3046int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
3ef94daa
CW
3048int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
111dbcab
CW
3050int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3051 struct drm_file *file_priv);
3052int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3053 struct drm_file *file_priv);
72778cb2 3054void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3055int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file);
5a125c3c
EA
3057int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3058 struct drm_file *file_priv);
23ba4fd0
BW
3059int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
24145517 3061void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3062int i915_gem_load_init(struct drm_i915_private *dev_priv);
3063void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3064void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3065int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3066int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3067
187685cb 3068void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3069void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3070void i915_gem_object_init(struct drm_i915_gem_object *obj,
3071 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3072struct drm_i915_gem_object *
3073i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3074struct drm_i915_gem_object *
3075i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3076 const void *data, size_t size);
b1f788c6 3077void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3078void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3079
bdeb9785
CW
3080static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3081{
3082 /* A single pass should suffice to release all the freed objects (along
3083 * most call paths) , but be a little more paranoid in that freeing
3084 * the objects does take a little amount of time, during which the rcu
3085 * callbacks could have added new objects into the freed list, and
3086 * armed the work again.
3087 */
3088 do {
3089 rcu_barrier();
3090 } while (flush_work(&i915->mm.free_work));
3091}
3092
058d88c4 3093struct i915_vma * __must_check
ec7adb6e
JL
3094i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3095 const struct i915_ggtt_view *view,
91b2db6f 3096 u64 size,
2ffffd0f
CW
3097 u64 alignment,
3098 u64 flags);
fe14d5f4 3099
aa653a68 3100int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3101void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3102
7c108fd8
CW
3103void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3104
a4f5ea64 3105static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3106{
ee286370
CW
3107 return sg->length >> PAGE_SHIFT;
3108}
67d5a50c 3109
96d77634
CW
3110struct scatterlist *
3111i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3112 unsigned int n, unsigned int *offset);
341be1cd 3113
96d77634
CW
3114struct page *
3115i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3116 unsigned int n);
67d5a50c 3117
96d77634
CW
3118struct page *
3119i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3120 unsigned int n);
67d5a50c 3121
96d77634
CW
3122dma_addr_t
3123i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3124 unsigned long n);
ee286370 3125
03ac84f1
CW
3126void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3127 struct sg_table *pages);
a4f5ea64
CW
3128int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3129
3130static inline int __must_check
3131i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3132{
1233e2db 3133 might_lock(&obj->mm.lock);
a4f5ea64 3134
1233e2db 3135 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3136 return 0;
3137
3138 return __i915_gem_object_get_pages(obj);
3139}
3140
3141static inline void
3142__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3143{
a4f5ea64
CW
3144 GEM_BUG_ON(!obj->mm.pages);
3145
1233e2db 3146 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3147}
3148
3149static inline bool
3150i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3151{
1233e2db 3152 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3153}
3154
3155static inline void
3156__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3157{
a4f5ea64
CW
3158 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3159 GEM_BUG_ON(!obj->mm.pages);
3160
1233e2db 3161 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3162}
0a798eb9 3163
1233e2db
CW
3164static inline void
3165i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3166{
a4f5ea64 3167 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3168}
3169
548625ee
CW
3170enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3171 I915_MM_NORMAL = 0,
3172 I915_MM_SHRINKER
3173};
3174
3175void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3176 enum i915_mm_subclass subclass);
03ac84f1 3177void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3178
d31d7cb1
CW
3179enum i915_map_type {
3180 I915_MAP_WB = 0,
3181 I915_MAP_WC,
3182};
3183
0a798eb9
CW
3184/**
3185 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3186 * @obj: the object to map into kernel address space
3187 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3188 *
3189 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3190 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3191 * the kernel address space. Based on the @type of mapping, the PTE will be
3192 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3193 *
1233e2db
CW
3194 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3195 * mapping is no longer required.
0a798eb9 3196 *
8305216f
DG
3197 * Returns the pointer through which to access the mapped object, or an
3198 * ERR_PTR() on error.
0a798eb9 3199 */
d31d7cb1
CW
3200void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3201 enum i915_map_type type);
0a798eb9
CW
3202
3203/**
3204 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3205 * @obj: the object to unmap
0a798eb9
CW
3206 *
3207 * After pinning the object and mapping its pages, once you are finished
3208 * with your access, call i915_gem_object_unpin_map() to release the pin
3209 * upon the mapping. Once the pin count reaches zero, that mapping may be
3210 * removed.
0a798eb9
CW
3211 */
3212static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3213{
0a798eb9
CW
3214 i915_gem_object_unpin_pages(obj);
3215}
3216
43394c7d
CW
3217int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3218 unsigned int *needs_clflush);
3219int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3220 unsigned int *needs_clflush);
7f5f95d8
CW
3221#define CLFLUSH_BEFORE BIT(0)
3222#define CLFLUSH_AFTER BIT(1)
3223#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3224
3225static inline void
3226i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3227{
3228 i915_gem_object_unpin_pages(obj);
3229}
3230
54cf91dc 3231int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3232void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3233 struct drm_i915_gem_request *req,
3234 unsigned int flags);
ff72145b
DA
3235int i915_gem_dumb_create(struct drm_file *file_priv,
3236 struct drm_device *dev,
3237 struct drm_mode_create_dumb *args);
da6b51d0
DA
3238int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3239 uint32_t handle, uint64_t *offset);
4cc69075 3240int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3241
3242void i915_gem_track_fb(struct drm_i915_gem_object *old,
3243 struct drm_i915_gem_object *new,
3244 unsigned frontbuffer_bits);
3245
73cb9701 3246int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3247
8d9fc7fd 3248struct drm_i915_gem_request *
0bc40be8 3249i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3250
67d97da3 3251void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3252
8c185eca
CW
3253static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3254{
3255 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3256}
3257
3258static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3259{
8c185eca 3260 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3261}
3262
8af29b0c 3263static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3264{
8af29b0c 3265 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3266}
3267
8c185eca 3268static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3269{
8c185eca 3270 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3271}
3272
3273static inline u32 i915_reset_count(struct i915_gpu_error *error)
3274{
8af29b0c 3275 return READ_ONCE(error->reset_count);
1f83fee0 3276}
a71d8d94 3277
0e178aef 3278int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3279void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3280void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3281void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3282bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
57822dc6 3283
24145517 3284void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3285int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3286int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3287void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3288void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3289int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3290 unsigned int flags);
bf9e8429
TU
3291int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3292void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3293int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3294int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3295 unsigned int flags,
3296 long timeout,
3297 struct intel_rps_client *rps);
6b5e90f5
CW
3298int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3299 unsigned int flags,
3300 int priority);
3301#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3302
2e2f351d 3303int __must_check
e22d8e3c
CW
3304i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3305int __must_check
3306i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3307int __must_check
dabdfe02 3308i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3309struct i915_vma * __must_check
2da3b9b9
CW
3310i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3311 u32 alignment,
e6617330 3312 const struct i915_ggtt_view *view);
058d88c4 3313void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3314int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3315 int align);
b29c19b6 3316int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3317void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3318
e4ffd173
CW
3319int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3320 enum i915_cache_level cache_level);
3321
1286ff73
DV
3322struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3323 struct dma_buf *dma_buf);
3324
3325struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3326 struct drm_gem_object *gem_obj, int flags);
3327
841cd773
DV
3328static inline struct i915_hw_ppgtt *
3329i915_vm_to_ppgtt(struct i915_address_space *vm)
3330{
841cd773
DV
3331 return container_of(vm, struct i915_hw_ppgtt, base);
3332}
3333
b42fe9ca 3334/* i915_gem_fence_reg.c */
49ef5294
CW
3335int __must_check i915_vma_get_fence(struct i915_vma *vma);
3336int __must_check i915_vma_put_fence(struct i915_vma *vma);
3337
b1ed35d9 3338void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3339void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3340
4362f4f6 3341void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3342void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3343 struct sg_table *pages);
3344void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3345 struct sg_table *pages);
7f96ecaf 3346
ca585b5d
CW
3347static inline struct i915_gem_context *
3348i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3349{
3350 struct i915_gem_context *ctx;
3351
091387c1 3352 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3353
3354 ctx = idr_find(&file_priv->context_idr, id);
3355 if (!ctx)
3356 return ERR_PTR(-ENOENT);
3357
3358 return ctx;
3359}
3360
9a6feaf0
CW
3361static inline struct i915_gem_context *
3362i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3363{
691e6415 3364 kref_get(&ctx->ref);
9a6feaf0 3365 return ctx;
dce3271b
MK
3366}
3367
9a6feaf0 3368static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3369{
091387c1 3370 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3371 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3372}
3373
69df05e1
CW
3374static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3375{
bf51997c
CW
3376 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3377
3378 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3379 mutex_unlock(lock);
69df05e1
CW
3380}
3381
80b204bc
CW
3382static inline struct intel_timeline *
3383i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3384 struct intel_engine_cs *engine)
3385{
3386 struct i915_address_space *vm;
3387
3388 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3389 return &vm->timeline.engine[engine->id];
3390}
3391
eec688e1
RB
3392int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3393 struct drm_file *file);
3394
679845ed 3395/* i915_gem_evict.c */
e522ac23 3396int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3397 u64 min_size, u64 alignment,
679845ed 3398 unsigned cache_level,
2ffffd0f 3399 u64 start, u64 end,
1ec9e26d 3400 unsigned flags);
625d988a
CW
3401int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3402 struct drm_mm_node *node,
3403 unsigned int flags);
679845ed 3404int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3405
0260c420 3406/* belongs in i915_gem_gtt.h */
c033666a 3407static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3408{
600f4368 3409 wmb();
c033666a 3410 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3411 intel_gtt_chipset_flush();
3412}
246cbfb5 3413
9797fbfb 3414/* i915_gem_stolen.c */
d713fd49
PZ
3415int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3416 struct drm_mm_node *node, u64 size,
3417 unsigned alignment);
a9da512b
PZ
3418int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3419 struct drm_mm_node *node, u64 size,
3420 unsigned alignment, u64 start,
3421 u64 end);
d713fd49
PZ
3422void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3423 struct drm_mm_node *node);
7ace3d30 3424int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3425void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3426struct drm_i915_gem_object *
187685cb 3427i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3428struct drm_i915_gem_object *
187685cb 3429i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3430 u32 stolen_offset,
3431 u32 gtt_offset,
3432 u32 size);
9797fbfb 3433
920cf419
CW
3434/* i915_gem_internal.c */
3435struct drm_i915_gem_object *
3436i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3437 phys_addr_t size);
920cf419 3438
be6a0376
DV
3439/* i915_gem_shrinker.c */
3440unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3441 unsigned long target,
be6a0376
DV
3442 unsigned flags);
3443#define I915_SHRINK_PURGEABLE 0x1
3444#define I915_SHRINK_UNBOUND 0x2
3445#define I915_SHRINK_BOUND 0x4
5763ff04 3446#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3447#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3448unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3449void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3450void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3451
3452
673a394b 3453/* i915_gem_tiling.c */
2c1792a1 3454static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3455{
091387c1 3456 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3457
3458 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3459 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3460}
3461
91d4e0aa
CW
3462u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3463 unsigned int tiling, unsigned int stride);
3464u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3465 unsigned int tiling, unsigned int stride);
3466
2017263e 3467/* i915_debugfs.c */
f8c168fa 3468#ifdef CONFIG_DEBUG_FS
1dac891c 3469int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3470int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3471void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3472#else
8d35acba 3473static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3474static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3475{ return 0; }
ce5e2ac1 3476static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3477#endif
84734a04
MK
3478
3479/* i915_gpu_error.c */
98a2f411
CW
3480#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3481
edc3d884
MK
3482__printf(2, 3)
3483void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3484int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3485 const struct i915_gpu_state *gpu);
4dc955f7 3486int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3487 struct drm_i915_private *i915,
4dc955f7
MK
3488 size_t count, loff_t pos);
3489static inline void i915_error_state_buf_release(
3490 struct drm_i915_error_state_buf *eb)
3491{
3492 kfree(eb->buf);
3493}
5a4c6f1b
CW
3494
3495struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3496void i915_capture_error_state(struct drm_i915_private *dev_priv,
3497 u32 engine_mask,
58174462 3498 const char *error_msg);
5a4c6f1b
CW
3499
3500static inline struct i915_gpu_state *
3501i915_gpu_state_get(struct i915_gpu_state *gpu)
3502{
3503 kref_get(&gpu->ref);
3504 return gpu;
3505}
3506
3507void __i915_gpu_state_free(struct kref *kref);
3508static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3509{
3510 if (gpu)
3511 kref_put(&gpu->ref, __i915_gpu_state_free);
3512}
3513
3514struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3515void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3516
98a2f411
CW
3517#else
3518
3519static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3520 u32 engine_mask,
3521 const char *error_msg)
3522{
3523}
3524
5a4c6f1b
CW
3525static inline struct i915_gpu_state *
3526i915_first_error_state(struct drm_i915_private *i915)
3527{
3528 return NULL;
3529}
3530
3531static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3532{
3533}
3534
3535#endif
3536
0a4cd7c8 3537const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3538
351e3db2 3539/* i915_cmd_parser.c */
1ca3712c 3540int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3541void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3542void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3543int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3544 struct drm_i915_gem_object *batch_obj,
3545 struct drm_i915_gem_object *shadow_batch_obj,
3546 u32 batch_start_offset,
3547 u32 batch_len,
3548 bool is_master);
351e3db2 3549
eec688e1
RB
3550/* i915_perf.c */
3551extern void i915_perf_init(struct drm_i915_private *dev_priv);
3552extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3553extern void i915_perf_register(struct drm_i915_private *dev_priv);
3554extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3555
317c35d1 3556/* i915_suspend.c */
af6dc742
TU
3557extern int i915_save_state(struct drm_i915_private *dev_priv);
3558extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3559
0136db58 3560/* i915_sysfs.c */
694c2828
DW
3561void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3562void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3563
eef57324
JA
3564/* intel_lpe_audio.c */
3565int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3566void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3567void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3568void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3569 enum pipe pipe, enum port port,
3570 const void *eld, int ls_clock, bool dp_output);
eef57324 3571
f899fc64 3572/* intel_i2c.c */
40196446
TU
3573extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3574extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3575extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3576 unsigned int pin);
3bd7d909 3577
0184df46
JN
3578extern struct i2c_adapter *
3579intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3580extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3581extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3582static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3583{
3584 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3585}
af6dc742 3586extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3587
8b8e1a89 3588/* intel_bios.c */
66578857 3589void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3590bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3591bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3592bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3593bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3594bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3595bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3596bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3597bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3598 enum port port);
6389dd83
SS
3599bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3600 enum port port);
3601
8b8e1a89 3602
3b617967 3603/* intel_opregion.c */
44834a67 3604#ifdef CONFIG_ACPI
6f9f4b7a 3605extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3606extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3607extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3608extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3609extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3610 bool enable);
6f9f4b7a 3611extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3612 pci_power_t state);
6f9f4b7a 3613extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3614#else
6f9f4b7a 3615static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3616static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3617static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3618static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3619{
3620}
9c4b0a68
JN
3621static inline int
3622intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3623{
3624 return 0;
3625}
ecbc5cf3 3626static inline int
6f9f4b7a 3627intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3628{
3629 return 0;
3630}
6f9f4b7a 3631static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3632{
3633 return -ENODEV;
3634}
65e082c9 3635#endif
8ee1c3db 3636
723bfd70
JB
3637/* intel_acpi.c */
3638#ifdef CONFIG_ACPI
3639extern void intel_register_dsm_handler(void);
3640extern void intel_unregister_dsm_handler(void);
3641#else
3642static inline void intel_register_dsm_handler(void) { return; }
3643static inline void intel_unregister_dsm_handler(void) { return; }
3644#endif /* CONFIG_ACPI */
3645
94b4f3ba
CW
3646/* intel_device_info.c */
3647static inline struct intel_device_info *
3648mkwrite_device_info(struct drm_i915_private *dev_priv)
3649{
3650 return (struct intel_device_info *)&dev_priv->info;
3651}
3652
2e0d26f8 3653const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3654void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3655void intel_device_info_dump(struct drm_i915_private *dev_priv);
3656
79e53945 3657/* modesetting */
f817586c 3658extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3659extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3660extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3661extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3662extern int intel_connector_register(struct drm_connector *);
c191eca1 3663extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3664extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3665 bool state);
043e9bda 3666extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3667extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3668extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3669extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3670extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3671extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3672extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3673 bool enable);
3bad0781 3674
c0c7babc
BW
3675int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3676 struct drm_file *file);
575155a9 3677
6ef3d427 3678/* overlay */
c033666a
CW
3679extern struct intel_overlay_error_state *
3680intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3681extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3682 struct intel_overlay_error_state *error);
c4a1d9e4 3683
c033666a
CW
3684extern struct intel_display_error_state *
3685intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3686extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3687 struct intel_display_error_state *error);
6ef3d427 3688
151a49d0
TR
3689int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3690int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3691int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3692 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3693
3694/* intel_sideband.c */
707b6e3d 3695u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3696int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3697u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3698u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3699void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3700u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3701void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3702u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3703void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3704u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3705void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3706u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3707void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3708u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3709 enum intel_sbi_destination destination);
3710void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3711 enum intel_sbi_destination destination);
e9fe51c6
SK
3712u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3713void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3714
b7fa22d8 3715/* intel_dpio_phy.c */
0a116ce8 3716void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3717 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3718void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3719 enum port port, u32 margin, u32 scale,
3720 u32 enable, u32 deemphasis);
47a6bc61
ACO
3721void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3722void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3723bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3724 enum dpio_phy phy);
3725bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3726 enum dpio_phy phy);
3727uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3728 uint8_t lane_count);
3729void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3730 uint8_t lane_lat_optim_mask);
3731uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3732
b7fa22d8
ACO
3733void chv_set_phy_signal_level(struct intel_encoder *encoder,
3734 u32 deemph_reg_value, u32 margin_reg_value,
3735 bool uniq_trans_scale);
844b2f9a
ACO
3736void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3737 bool reset);
419b1b7a 3738void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3739void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3740void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3741void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3742
53d98725
ACO
3743void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3744 u32 demph_reg_value, u32 preemph_reg_value,
3745 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3746void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3747void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3748void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3749
616bc820
VS
3750int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3751int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
3752u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3753 const i915_reg_t reg);
c8d9a590 3754
0b274481
BW
3755#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3756#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3757
3758#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3759#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3760#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3761#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3762
3763#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3764#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3765#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3766#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3767
698b3135
CW
3768/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3769 * will be implemented using 2 32-bit writes in an arbitrary order with
3770 * an arbitrary delay between them. This can cause the hardware to
3771 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3772 * machine death. For this reason we do not support I915_WRITE64, or
3773 * dev_priv->uncore.funcs.mmio_writeq.
3774 *
3775 * When reading a 64-bit value as two 32-bit values, the delay may cause
3776 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3777 * occasionally a 64-bit register does not actualy support a full readq
3778 * and must be read using two 32-bit reads.
3779 *
3780 * You have been warned.
698b3135 3781 */
0b274481 3782#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3783
50877445 3784#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3785 u32 upper, lower, old_upper, loop = 0; \
3786 upper = I915_READ(upper_reg); \
ee0a227b 3787 do { \
acd29f7b 3788 old_upper = upper; \
ee0a227b 3789 lower = I915_READ(lower_reg); \
acd29f7b
CW
3790 upper = I915_READ(upper_reg); \
3791 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3792 (u64)upper << 32 | lower; })
50877445 3793
cae5852d
ZN
3794#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3795#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3796
75aa3f63 3797#define __raw_read(x, s) \
6e3955a5 3798static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 3799 i915_reg_t reg) \
75aa3f63 3800{ \
f0f59a00 3801 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3802}
3803
3804#define __raw_write(x, s) \
6e3955a5 3805static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 3806 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3807{ \
f0f59a00 3808 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3809}
3810__raw_read(8, b)
3811__raw_read(16, w)
3812__raw_read(32, l)
3813__raw_read(64, q)
3814
3815__raw_write(8, b)
3816__raw_write(16, w)
3817__raw_write(32, l)
3818__raw_write(64, q)
3819
3820#undef __raw_read
3821#undef __raw_write
3822
a6111f7b 3823/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3824 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3825 * controlled.
aafee2eb 3826 *
a6111f7b 3827 * Think twice, and think again, before using these.
aafee2eb
AH
3828 *
3829 * As an example, these accessors can possibly be used between:
3830 *
3831 * spin_lock_irq(&dev_priv->uncore.lock);
3832 * intel_uncore_forcewake_get__locked();
3833 *
3834 * and
3835 *
3836 * intel_uncore_forcewake_put__locked();
3837 * spin_unlock_irq(&dev_priv->uncore.lock);
3838 *
3839 *
3840 * Note: some registers may not need forcewake held, so
3841 * intel_uncore_forcewake_{get,put} can be omitted, see
3842 * intel_uncore_forcewake_for_reg().
3843 *
3844 * Certain architectures will die if the same cacheline is concurrently accessed
3845 * by different clients (e.g. on Ivybridge). Access to registers should
3846 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3847 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3848 */
75aa3f63
VS
3849#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3850#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3851#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3852#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3853
55bc60db
VS
3854/* "Broadcast RGB" property */
3855#define INTEL_BROADCAST_RGB_AUTO 0
3856#define INTEL_BROADCAST_RGB_FULL 1
3857#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3858
920a14b2 3859static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3860{
920a14b2 3861 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3862 return VLV_VGACNTRL;
920a14b2 3863 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3864 return CPU_VGACNTRL;
766aa1c4
VS
3865 else
3866 return VGACNTRL;
3867}
3868
df97729f
ID
3869static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3870{
3871 unsigned long j = msecs_to_jiffies(m);
3872
3873 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3874}
3875
7bd0e226
DV
3876static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3877{
3878 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3879}
3880
df97729f
ID
3881static inline unsigned long
3882timespec_to_jiffies_timeout(const struct timespec *value)
3883{
3884 unsigned long j = timespec_to_jiffies(value);
3885
3886 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3887}
3888
dce56b3c
PZ
3889/*
3890 * If you need to wait X milliseconds between events A and B, but event B
3891 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3892 * when event A happened, then just before event B you call this function and
3893 * pass the timestamp as the first argument, and X as the second argument.
3894 */
3895static inline void
3896wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3897{
ec5e0cfb 3898 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3899
3900 /*
3901 * Don't re-read the value of "jiffies" every time since it may change
3902 * behind our back and break the math.
3903 */
3904 tmp_jiffies = jiffies;
3905 target_jiffies = timestamp_jiffies +
3906 msecs_to_jiffies_timeout(to_wait_ms);
3907
3908 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3909 remaining_jiffies = target_jiffies - tmp_jiffies;
3910 while (remaining_jiffies)
3911 remaining_jiffies =
3912 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3913 }
3914}
221fe799
CW
3915
3916static inline bool
754c9fd5 3917__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 3918{
f69a02c9 3919 struct intel_engine_cs *engine = req->engine;
754c9fd5 3920 u32 seqno;
f69a02c9 3921
309663ab
CW
3922 /* Note that the engine may have wrapped around the seqno, and
3923 * so our request->global_seqno will be ahead of the hardware,
3924 * even though it completed the request before wrapping. We catch
3925 * this by kicking all the waiters before resetting the seqno
3926 * in hardware, and also signal the fence.
3927 */
3928 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
3929 return true;
3930
754c9fd5
CW
3931 /* The request was dequeued before we were awoken. We check after
3932 * inspecting the hw to confirm that this was the same request
3933 * that generated the HWS update. The memory barriers within
3934 * the request execution are sufficient to ensure that a check
3935 * after reading the value from hw matches this request.
3936 */
3937 seqno = i915_gem_request_global_seqno(req);
3938 if (!seqno)
3939 return false;
3940
7ec2c73b
CW
3941 /* Before we do the heavier coherent read of the seqno,
3942 * check the value (hopefully) in the CPU cacheline.
3943 */
754c9fd5 3944 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
3945 return true;
3946
688e6c72
CW
3947 /* Ensure our read of the seqno is coherent so that we
3948 * do not "miss an interrupt" (i.e. if this is the last
3949 * request and the seqno write from the GPU is not visible
3950 * by the time the interrupt fires, we will see that the
3951 * request is incomplete and go back to sleep awaiting
3952 * another interrupt that will never come.)
3953 *
3954 * Strictly, we only need to do this once after an interrupt,
3955 * but it is easier and safer to do it every time the waiter
3956 * is woken.
3957 */
3d5564e9 3958 if (engine->irq_seqno_barrier &&
538b257d 3959 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 3960 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 3961
3d5564e9
CW
3962 /* The ordering of irq_posted versus applying the barrier
3963 * is crucial. The clearing of the current irq_posted must
3964 * be visible before we perform the barrier operation,
3965 * such that if a subsequent interrupt arrives, irq_posted
3966 * is reasserted and our task rewoken (which causes us to
3967 * do another __i915_request_irq_complete() immediately
3968 * and reapply the barrier). Conversely, if the clear
3969 * occurs after the barrier, then an interrupt that arrived
3970 * whilst we waited on the barrier would not trigger a
3971 * barrier on the next pass, and the read may not see the
3972 * seqno update.
3973 */
f69a02c9 3974 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
3975
3976 /* If we consume the irq, but we are no longer the bottom-half,
3977 * the real bottom-half may not have serialised their own
3978 * seqno check with the irq-barrier (i.e. may have inspected
3979 * the seqno before we believe it coherent since they see
3980 * irq_posted == false but we are still running).
3981 */
2c33b541 3982 spin_lock_irq(&b->irq_lock);
61d3dc70 3983 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
3984 /* Note that if the bottom-half is changed as we
3985 * are sending the wake-up, the new bottom-half will
3986 * be woken by whomever made the change. We only have
3987 * to worry about when we steal the irq-posted for
3988 * ourself.
3989 */
61d3dc70 3990 wake_up_process(b->irq_wait->tsk);
2c33b541 3991 spin_unlock_irq(&b->irq_lock);
99fe4a5f 3992
754c9fd5 3993 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
3994 return true;
3995 }
688e6c72 3996
688e6c72
CW
3997 return false;
3998}
3999
0b1de5d5
CW
4000void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4001bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4002
c4d3ae68
CW
4003/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4004 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4005 * perform the operation. To check beforehand, pass in the parameters to
4006 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4007 * you only need to pass in the minor offsets, page-aligned pointers are
4008 * always valid.
4009 *
4010 * For just checking for SSE4.1, in the foreknowledge that the future use
4011 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4012 */
4013#define i915_can_memcpy_from_wc(dst, src, len) \
4014 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4015
4016#define i915_has_memcpy_from_wc() \
4017 i915_memcpy_from_wc(NULL, NULL, 0)
4018
c58305af
CW
4019/* i915_mm.c */
4020int remap_io_mapping(struct vm_area_struct *vma,
4021 unsigned long addr, unsigned long pfn, unsigned long size,
4022 struct io_mapping *iomap);
4023
e59dc172
CW
4024static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4025{
4026 return (obj->cache_level != I915_CACHE_NONE ||
4027 HAS_LLC(to_i915(obj->base.dev)));
4028}
4029
1da177e4 4030#endif