]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/guc: Don't take struct_mutex for object unreference
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20
CW
57
58#include "intel_bios.h"
ac7f11c6 59#include "intel_dpll_mgr.h"
8c4f24f9 60#include "intel_uc.h"
e73bdd20
CW
61#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
d501b1d2 64#include "i915_gem.h"
6095868a 65#include "i915_gem_context.h"
b42fe9ca
JL
66#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
e73bdd20
CW
68#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
05235c53 70#include "i915_gem_request.h"
73cb9701 71#include "i915_gem_timeline.h"
585fb111 72
b42fe9ca
JL
73#include "i915_vma.h"
74
0ad35fed
ZW
75#include "intel_gvt.h"
76
1da177e4
LT
77/* General customization:
78 */
79
1da177e4
LT
80#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
28b6def6
DV
82#define DRIVER_DATE "20170206"
83#define DRIVER_TIMESTAMP 1486372993
1da177e4 84
c883ef1b 85#undef WARN_ON
5f77eeb0
DV
86/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
152b2262 94#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
95#endif
96
cd9bfacb 97#undef WARN_ON_ONCE
152b2262 98#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 99
5f77eeb0
DV
100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
c883ef1b 102
e2c719b7
RC
103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
32753cb8
JL
112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 114 DRM_ERROR(format); \
e2c719b7
RC
115 unlikely(__ret_warn_on); \
116})
117
152b2262
JL
118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 120
4fec15d1
ID
121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
b95320bd
MK
125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
42a8ca4c
JN
209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
87ad3212
JN
214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
08c4d7fc
TU
219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
317c35d1 224enum pipe {
752aa88a 225 INVALID_PIPE = -1,
317c35d1
JB
226 PIPE_A = 0,
227 PIPE_B,
9db4a9c7 228 PIPE_C,
a57c774a
AK
229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
317c35d1 231};
9db4a9c7 232#define pipe_name(p) ((p) + 'A')
317c35d1 233
a5c961d1
PZ
234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
a57c774a 238 TRANSCODER_EDP,
4d1de975
JN
239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
a57c774a 241 I915_MAX_TRANSCODERS
a5c961d1 242};
da205630
JN
243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
4d1de975
JN
255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
da205630
JN
259 default:
260 return "<invalid>";
261 }
262}
a5c961d1 263
4d1de975
JN
264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
84139d1e 269/*
b14e5848
VS
270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 272 */
80824003 273enum plane {
b14e5848 274 PLANE_A,
80824003 275 PLANE_B,
9db4a9c7 276 PLANE_C,
80824003 277};
9db4a9c7 278#define plane_name(p) ((p) + 'A')
52440211 279
580503c7 280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 281
b14e5848
VS
282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
296 PLANE_CURSOR,
297 I915_MAX_PLANES,
298};
299
d97d7b48
VS
300#define for_each_plane_id_on_crtc(__crtc, __p) \
301 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
2b139522 304enum port {
03cdc1d4 305 PORT_NONE = -1,
2b139522
ED
306 PORT_A = 0,
307 PORT_B,
308 PORT_C,
309 PORT_D,
310 PORT_E,
311 I915_MAX_PORTS
312};
313#define port_name(p) ((p) + 'A')
314
a09caddd 315#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
316
317enum dpio_channel {
318 DPIO_CH0,
319 DPIO_CH1
320};
321
322enum dpio_phy {
323 DPIO_PHY0,
0a116ce8
ACO
324 DPIO_PHY1,
325 DPIO_PHY2,
e4607fcf
CML
326};
327
b97186f0
PZ
328enum intel_display_power_domain {
329 POWER_DOMAIN_PIPE_A,
330 POWER_DOMAIN_PIPE_B,
331 POWER_DOMAIN_PIPE_C,
332 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335 POWER_DOMAIN_TRANSCODER_A,
336 POWER_DOMAIN_TRANSCODER_B,
337 POWER_DOMAIN_TRANSCODER_C,
f52e353e 338 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
339 POWER_DOMAIN_TRANSCODER_DSI_A,
340 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
341 POWER_DOMAIN_PORT_DDI_A_LANES,
342 POWER_DOMAIN_PORT_DDI_B_LANES,
343 POWER_DOMAIN_PORT_DDI_C_LANES,
344 POWER_DOMAIN_PORT_DDI_D_LANES,
345 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
346 POWER_DOMAIN_PORT_DSI,
347 POWER_DOMAIN_PORT_CRT,
348 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 349 POWER_DOMAIN_VGA,
fbeeaa23 350 POWER_DOMAIN_AUDIO,
bd2bb1b9 351 POWER_DOMAIN_PLLS,
1407121a
S
352 POWER_DOMAIN_AUX_A,
353 POWER_DOMAIN_AUX_B,
354 POWER_DOMAIN_AUX_C,
355 POWER_DOMAIN_AUX_D,
f0ab43e6 356 POWER_DOMAIN_GMBUS,
dfa57627 357 POWER_DOMAIN_MODESET,
baa70707 358 POWER_DOMAIN_INIT,
bddc7645
ID
359
360 POWER_DOMAIN_NUM,
b97186f0
PZ
361};
362
363#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
366#define POWER_DOMAIN_TRANSCODER(tran) \
367 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 369
1d843f9d
EE
370enum hpd_pin {
371 HPD_NONE = 0,
1d843f9d
EE
372 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
373 HPD_CRT,
374 HPD_SDVO_B,
375 HPD_SDVO_C,
cc24fcdc 376 HPD_PORT_A,
1d843f9d
EE
377 HPD_PORT_B,
378 HPD_PORT_C,
379 HPD_PORT_D,
26951caf 380 HPD_PORT_E,
1d843f9d
EE
381 HPD_NUM_PINS
382};
383
c91711f9
JN
384#define for_each_hpd_pin(__pin) \
385 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
317eaa95
L
387#define HPD_STORM_DEFAULT_THRESHOLD 5
388
5fcece80
JN
389struct i915_hotplug {
390 struct work_struct hotplug_work;
391
392 struct {
393 unsigned long last_jiffies;
394 int count;
395 enum {
396 HPD_ENABLED = 0,
397 HPD_DISABLED = 1,
398 HPD_MARK_DISABLED = 2
399 } state;
400 } stats[HPD_NUM_PINS];
401 u32 event_bits;
402 struct delayed_work reenable_work;
403
404 struct intel_digital_port *irq_port[I915_MAX_PORTS];
405 u32 long_port_mask;
406 u32 short_port_mask;
407 struct work_struct dig_port_work;
408
19625e85
L
409 struct work_struct poll_init_work;
410 bool poll_enabled;
411
317eaa95
L
412 unsigned int hpd_storm_threshold;
413
5fcece80
JN
414 /*
415 * if we get a HPD irq from DP and a HPD irq from non-DP
416 * the non-DP HPD could block the workqueue on a mode config
417 * mutex getting, that userspace may have taken. However
418 * userspace is waiting on the DP workqueue to run which is
419 * blocked behind the non-DP one.
420 */
421 struct workqueue_struct *dp_wq;
422};
423
2a2d5482
CW
424#define I915_GEM_GPU_DOMAINS \
425 (I915_GEM_DOMAIN_RENDER | \
426 I915_GEM_DOMAIN_SAMPLER | \
427 I915_GEM_DOMAIN_COMMAND | \
428 I915_GEM_DOMAIN_INSTRUCTION | \
429 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 430
055e393f
DL
431#define for_each_pipe(__dev_priv, __p) \
432 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
433#define for_each_pipe_masked(__dev_priv, __p, __mask) \
434 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
435 for_each_if ((__mask) & (1 << (__p)))
8b364b41 436#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
437 for ((__p) = 0; \
438 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
439 (__p)++)
3bdcfc0c
DL
440#define for_each_sprite(__dev_priv, __p, __s) \
441 for ((__s) = 0; \
442 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
443 (__s)++)
9db4a9c7 444
c3aeadc8
JN
445#define for_each_port_masked(__port, __ports_mask) \
446 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
447 for_each_if ((__ports_mask) & (1 << (__port)))
448
d79b814d 449#define for_each_crtc(dev, crtc) \
91c8a326 450 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 451
27321ae8
ML
452#define for_each_intel_plane(dev, intel_plane) \
453 list_for_each_entry(intel_plane, \
91c8a326 454 &(dev)->mode_config.plane_list, \
27321ae8
ML
455 base.head)
456
c107acfe 457#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
458 list_for_each_entry(intel_plane, \
459 &(dev)->mode_config.plane_list, \
c107acfe
MR
460 base.head) \
461 for_each_if ((plane_mask) & \
462 (1 << drm_plane_index(&intel_plane->base)))
463
262cd2e1
VS
464#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
465 list_for_each_entry(intel_plane, \
466 &(dev)->mode_config.plane_list, \
467 base.head) \
95150bdf 468 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 469
91c8a326
CW
470#define for_each_intel_crtc(dev, intel_crtc) \
471 list_for_each_entry(intel_crtc, \
472 &(dev)->mode_config.crtc_list, \
473 base.head)
d063ae48 474
91c8a326
CW
475#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
476 list_for_each_entry(intel_crtc, \
477 &(dev)->mode_config.crtc_list, \
478 base.head) \
98d39494
MR
479 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
480
b2784e15
DL
481#define for_each_intel_encoder(dev, intel_encoder) \
482 list_for_each_entry(intel_encoder, \
483 &(dev)->mode_config.encoder_list, \
484 base.head)
485
3a3371ff
ACO
486#define for_each_intel_connector(dev, intel_connector) \
487 list_for_each_entry(intel_connector, \
91c8a326 488 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
489 base.head)
490
6c2b7c12
DV
491#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
492 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 493 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 494
53f5e3ca
JB
495#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
496 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 497 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 498
b04c5bd6
BF
499#define for_each_power_domain(domain, mask) \
500 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 501 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 502
e7b903d2 503struct drm_i915_private;
ad46cb53 504struct i915_mm_struct;
5cc9ed4b 505struct i915_mmu_object;
e7b903d2 506
a6f766f3
CW
507struct drm_i915_file_private {
508 struct drm_i915_private *dev_priv;
509 struct drm_file *file;
510
511 struct {
512 spinlock_t lock;
513 struct list_head request_list;
d0bc54f2
CW
514/* 20ms is a fairly arbitrary limit (greater than the average frame time)
515 * chosen to prevent the CPU getting more than a frame ahead of the GPU
516 * (when using lax throttling for the frontbuffer). We also use it to
517 * offer free GPU waitboosts for severely congested workloads.
518 */
519#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
520 } mm;
521 struct idr context_idr;
522
2e1b8730
CW
523 struct intel_rps_client {
524 struct list_head link;
525 unsigned boosts;
526 } rps;
a6f766f3 527
c80ff16e 528 unsigned int bsd_engine;
b083a087
MK
529
530/* Client can have a maximum of 3 contexts banned before
531 * it is denied of creating new contexts. As one context
532 * ban needs 4 consecutive hangs, and more if there is
533 * progress in between, this is a last resort stop gap measure
534 * to limit the badly behaving clients access to gpu.
535 */
536#define I915_MAX_CLIENT_CONTEXT_BANS 3
537 int context_bans;
a6f766f3
CW
538};
539
e69d0bc1
DV
540/* Used by dp and fdi links */
541struct intel_link_m_n {
542 uint32_t tu;
543 uint32_t gmch_m;
544 uint32_t gmch_n;
545 uint32_t link_m;
546 uint32_t link_n;
547};
548
549void intel_link_compute_m_n(int bpp, int nlanes,
550 int pixel_clock, int link_clock,
551 struct intel_link_m_n *m_n);
552
1da177e4
LT
553/* Interface history:
554 *
555 * 1.1: Original.
0d6aa60b
DA
556 * 1.2: Add Power Management
557 * 1.3: Add vblank support
de227f5f 558 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 559 * 1.5: Add vblank pipe configuration
2228ed67
MD
560 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
561 * - Support vertical blank on secondary display pipe
1da177e4
LT
562 */
563#define DRIVER_MAJOR 1
2228ed67 564#define DRIVER_MINOR 6
1da177e4
LT
565#define DRIVER_PATCHLEVEL 0
566
0a3e67a4
JB
567struct opregion_header;
568struct opregion_acpi;
569struct opregion_swsci;
570struct opregion_asle;
571
8ee1c3db 572struct intel_opregion {
115719fc
WD
573 struct opregion_header *header;
574 struct opregion_acpi *acpi;
575 struct opregion_swsci *swsci;
ebde53c7
JN
576 u32 swsci_gbda_sub_functions;
577 u32 swsci_sbcb_sub_functions;
115719fc 578 struct opregion_asle *asle;
04ebaadb 579 void *rvda;
82730385 580 const void *vbt;
ada8f955 581 u32 vbt_size;
115719fc 582 u32 *lid_state;
91a60f20 583 struct work_struct asle_work;
8ee1c3db 584};
44834a67 585#define OPREGION_SIZE (8*1024)
8ee1c3db 586
6ef3d427
CW
587struct intel_overlay;
588struct intel_overlay_error_state;
589
9b9d172d 590struct sdvo_device_mapping {
e957d772 591 u8 initialized;
9b9d172d 592 u8 dvo_port;
593 u8 slave_addr;
594 u8 dvo_wiring;
e957d772 595 u8 i2c_pin;
b1083333 596 u8 ddc_pin;
9b9d172d 597};
598
7bd688cd 599struct intel_connector;
820d2d77 600struct intel_encoder;
ccf010fb 601struct intel_atomic_state;
5cec258b 602struct intel_crtc_state;
5724dbd1 603struct intel_initial_plane_config;
0e8ffe1b 604struct intel_crtc;
ee9300bb
DV
605struct intel_limit;
606struct dpll;
49cd97a3 607struct intel_cdclk_state;
b8cecdf5 608
e70236a8 609struct drm_i915_display_funcs {
49cd97a3
VS
610 void (*get_cdclk)(struct drm_i915_private *dev_priv,
611 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
612 void (*set_cdclk)(struct drm_i915_private *dev_priv,
613 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 614 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 615 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
616 int (*compute_intermediate_wm)(struct drm_device *dev,
617 struct intel_crtc *intel_crtc,
618 struct intel_crtc_state *newstate);
ccf010fb
ML
619 void (*initial_watermarks)(struct intel_atomic_state *state,
620 struct intel_crtc_state *cstate);
621 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
622 struct intel_crtc_state *cstate);
623 void (*optimize_watermarks)(struct intel_atomic_state *state,
624 struct intel_crtc_state *cstate);
98d39494 625 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 626 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 627 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
628 /* Returns the active state of the crtc, and if the crtc is active,
629 * fills out the pipe-config with the hw state. */
630 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 631 struct intel_crtc_state *);
5724dbd1
DL
632 void (*get_initial_plane_config)(struct intel_crtc *,
633 struct intel_initial_plane_config *);
190f68c5
ACO
634 int (*crtc_compute_clock)(struct intel_crtc *crtc,
635 struct intel_crtc_state *crtc_state);
4a806558
ML
636 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
637 struct drm_atomic_state *old_state);
638 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
639 struct drm_atomic_state *old_state);
896e5bb0
L
640 void (*update_crtcs)(struct drm_atomic_state *state,
641 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
642 void (*audio_codec_enable)(struct drm_connector *connector,
643 struct intel_encoder *encoder,
5e7234c9 644 const struct drm_display_mode *adjusted_mode);
69bfe1a9 645 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 646 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 647 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
648 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
649 struct drm_framebuffer *fb,
650 struct drm_i915_gem_object *obj,
651 struct drm_i915_gem_request *req,
652 uint32_t flags);
91d14251 653 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
654 /* clock updates for mode set */
655 /* cursor updates */
656 /* render clock increase/decrease */
657 /* display clock increase/decrease */
658 /* pll clock increase/decrease */
8563b1e8 659
b95c5321
ML
660 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
661 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
662};
663
48c1026a
MK
664enum forcewake_domain_id {
665 FW_DOMAIN_ID_RENDER = 0,
666 FW_DOMAIN_ID_BLITTER,
667 FW_DOMAIN_ID_MEDIA,
668
669 FW_DOMAIN_ID_COUNT
670};
671
672enum forcewake_domains {
673 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
674 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
675 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
676 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
677 FORCEWAKE_BLITTER |
678 FORCEWAKE_MEDIA)
679};
680
3756685a
TU
681#define FW_REG_READ (1)
682#define FW_REG_WRITE (2)
683
85ee17eb
PP
684enum decoupled_power_domain {
685 GEN9_DECOUPLED_PD_BLITTER = 0,
686 GEN9_DECOUPLED_PD_RENDER,
687 GEN9_DECOUPLED_PD_MEDIA,
688 GEN9_DECOUPLED_PD_ALL
689};
690
691enum decoupled_ops {
692 GEN9_DECOUPLED_OP_WRITE = 0,
693 GEN9_DECOUPLED_OP_READ
694};
695
3756685a
TU
696enum forcewake_domains
697intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
698 i915_reg_t reg, unsigned int op);
699
907b28c5 700struct intel_uncore_funcs {
c8d9a590 701 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 702 enum forcewake_domains domains);
c8d9a590 703 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 704 enum forcewake_domains domains);
0b274481 705
f0f59a00
VS
706 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
707 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
708 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
709 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 710
f0f59a00 711 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 712 uint8_t val, bool trace);
f0f59a00 713 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 714 uint16_t val, bool trace);
f0f59a00 715 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 716 uint32_t val, bool trace);
990bbdad
CW
717};
718
15157970
TU
719struct intel_forcewake_range {
720 u32 start;
721 u32 end;
722
723 enum forcewake_domains domains;
724};
725
907b28c5
CW
726struct intel_uncore {
727 spinlock_t lock; /** lock is also taken in irq contexts. */
728
15157970
TU
729 const struct intel_forcewake_range *fw_domains_table;
730 unsigned int fw_domains_table_entries;
731
907b28c5
CW
732 struct intel_uncore_funcs funcs;
733
734 unsigned fifo_count;
003342a5 735
48c1026a 736 enum forcewake_domains fw_domains;
003342a5 737 enum forcewake_domains fw_domains_active;
b2cff0db
CW
738
739 struct intel_uncore_forcewake_domain {
740 struct drm_i915_private *i915;
48c1026a 741 enum forcewake_domain_id id;
33c582c1 742 enum forcewake_domains mask;
b2cff0db 743 unsigned wake_count;
a57a4a67 744 struct hrtimer timer;
f0f59a00 745 i915_reg_t reg_set;
05a2fb15
MK
746 u32 val_set;
747 u32 val_clear;
f0f59a00
VS
748 i915_reg_t reg_ack;
749 i915_reg_t reg_post;
05a2fb15 750 u32 val_reset;
b2cff0db 751 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
752
753 int unclaimed_mmio_check;
b2cff0db
CW
754};
755
756/* Iterate over initialised fw domains */
33c582c1
TU
757#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
758 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
759 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
760 (domain__)++) \
761 for_each_if ((mask__) & (domain__)->mask)
762
763#define for_each_fw_domain(domain__, dev_priv__) \
764 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 765
b6e7d894
DL
766#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
767#define CSR_VERSION_MAJOR(version) ((version) >> 16)
768#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
769
eb805623 770struct intel_csr {
8144ac59 771 struct work_struct work;
eb805623 772 const char *fw_path;
a7f749f9 773 uint32_t *dmc_payload;
eb805623 774 uint32_t dmc_fw_size;
b6e7d894 775 uint32_t version;
eb805623 776 uint32_t mmio_count;
f0f59a00 777 i915_reg_t mmioaddr[8];
eb805623 778 uint32_t mmiodata[8];
832dba88 779 uint32_t dc_state;
a37baf3b 780 uint32_t allowed_dc_mask;
eb805623
DV
781};
782
604db650
JL
783#define DEV_INFO_FOR_EACH_FLAG(func) \
784 func(is_mobile); \
3e4274f8 785 func(is_lp); \
c007fb4a 786 func(is_alpha_support); \
566c56a4 787 /* Keep has_* in alphabetical order */ \
dfc5148f 788 func(has_64bit_reloc); \
9e1d0e60 789 func(has_aliasing_ppgtt); \
604db650 790 func(has_csr); \
566c56a4 791 func(has_ddi); \
70821af6 792 func(has_decoupled_mmio); \
604db650 793 func(has_dp_mst); \
566c56a4
JL
794 func(has_fbc); \
795 func(has_fpga_dbg); \
9e1d0e60
MT
796 func(has_full_ppgtt); \
797 func(has_full_48bit_ppgtt); \
604db650 798 func(has_gmbus_irq); \
604db650
JL
799 func(has_gmch_display); \
800 func(has_guc); \
604db650 801 func(has_hotplug); \
566c56a4
JL
802 func(has_hw_contexts); \
803 func(has_l3_dpf); \
604db650 804 func(has_llc); \
566c56a4
JL
805 func(has_logical_ring_contexts); \
806 func(has_overlay); \
807 func(has_pipe_cxsr); \
808 func(has_pooled_eu); \
809 func(has_psr); \
810 func(has_rc6); \
811 func(has_rc6p); \
812 func(has_resource_streamer); \
813 func(has_runtime_pm); \
604db650 814 func(has_snoop); \
566c56a4
JL
815 func(cursor_needs_physical); \
816 func(hws_needs_physical); \
817 func(overlay_needs_physical); \
70821af6 818 func(supports_tv);
c96ea64e 819
915490d5 820struct sseu_dev_info {
f08a0c92 821 u8 slice_mask;
57ec171e 822 u8 subslice_mask;
915490d5
ID
823 u8 eu_total;
824 u8 eu_per_subslice;
43b67998
ID
825 u8 min_eu_in_pool;
826 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
827 u8 subslice_7eu[3];
828 u8 has_slice_pg:1;
829 u8 has_subslice_pg:1;
830 u8 has_eu_pg:1;
915490d5
ID
831};
832
57ec171e
ID
833static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
834{
835 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
836}
837
2e0d26f8
JN
838/* Keep in gen based order, and chronological order within a gen */
839enum intel_platform {
840 INTEL_PLATFORM_UNINITIALIZED = 0,
841 INTEL_I830,
842 INTEL_I845G,
843 INTEL_I85X,
844 INTEL_I865G,
845 INTEL_I915G,
846 INTEL_I915GM,
847 INTEL_I945G,
848 INTEL_I945GM,
849 INTEL_G33,
850 INTEL_PINEVIEW,
c0f86832
JN
851 INTEL_I965G,
852 INTEL_I965GM,
f69c11ae
JN
853 INTEL_G45,
854 INTEL_GM45,
2e0d26f8
JN
855 INTEL_IRONLAKE,
856 INTEL_SANDYBRIDGE,
857 INTEL_IVYBRIDGE,
858 INTEL_VALLEYVIEW,
859 INTEL_HASWELL,
860 INTEL_BROADWELL,
861 INTEL_CHERRYVIEW,
862 INTEL_SKYLAKE,
863 INTEL_BROXTON,
864 INTEL_KABYLAKE,
865 INTEL_GEMINILAKE,
866};
867
cfdf1fa2 868struct intel_device_info {
10fce67a 869 u32 display_mmio_offset;
87f1f465 870 u16 device_id;
ac208a8b 871 u8 num_pipes;
d615a166 872 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 873 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 874 u8 gen;
ae5702d2 875 u16 gen_mask;
2e0d26f8 876 enum intel_platform platform;
73ae478c 877 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 878 u8 num_rings;
604db650
JL
879#define DEFINE_FLAG(name) u8 name:1
880 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
881#undef DEFINE_FLAG
6f3fff60 882 u16 ddb_size; /* in blocks */
a57c774a
AK
883 /* Register offsets for the various display pipes and transcoders */
884 int pipe_offsets[I915_MAX_TRANSCODERS];
885 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 886 int palette_offsets[I915_MAX_PIPES];
5efb3e28 887 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
888
889 /* Slice/subslice/EU info */
43b67998 890 struct sseu_dev_info sseu;
82cf435b
LL
891
892 struct color_luts {
893 u16 degamma_lut_size;
894 u16 gamma_lut_size;
895 } color;
cfdf1fa2
KH
896};
897
2bd160a1
CW
898struct intel_display_error_state;
899
900struct drm_i915_error_state {
901 struct kref ref;
902 struct timeval time;
de867c20
CW
903 struct timeval boottime;
904 struct timeval uptime;
2bd160a1 905
9f267eb8
CW
906 struct drm_i915_private *i915;
907
2bd160a1
CW
908 char error_msg[128];
909 bool simulated;
910 int iommu;
911 u32 reset_count;
912 u32 suspend_count;
913 struct intel_device_info device_info;
642c8a72 914 struct i915_params params;
2bd160a1
CW
915
916 /* Generic register state */
917 u32 eir;
918 u32 pgtbl_er;
919 u32 ier;
920 u32 gtier[4];
921 u32 ccid;
922 u32 derrmr;
923 u32 forcewake;
924 u32 error; /* gen6+ */
925 u32 err_int; /* gen7 */
926 u32 fault_data0; /* gen8, gen9 */
927 u32 fault_data1; /* gen8, gen9 */
928 u32 done_reg;
929 u32 gac_eco;
930 u32 gam_ecochk;
931 u32 gab_ctl;
932 u32 gfx_mode;
d636951e 933
2bd160a1
CW
934 u64 fence[I915_MAX_NUM_FENCES];
935 struct intel_overlay_error_state *overlay;
936 struct intel_display_error_state *display;
51d545d0 937 struct drm_i915_error_object *semaphore;
27b85bea 938 struct drm_i915_error_object *guc_log;
2bd160a1
CW
939
940 struct drm_i915_error_engine {
941 int engine_id;
942 /* Software tracked state */
943 bool waiting;
944 int num_waiters;
3fe3b030
MK
945 unsigned long hangcheck_timestamp;
946 bool hangcheck_stalled;
2bd160a1
CW
947 enum intel_engine_hangcheck_action hangcheck_action;
948 struct i915_address_space *vm;
949 int num_requests;
950
cdb324bd
CW
951 /* position of active request inside the ring */
952 u32 rq_head, rq_post, rq_tail;
953
2bd160a1
CW
954 /* our own tracking of ring head and tail */
955 u32 cpu_ring_head;
956 u32 cpu_ring_tail;
957
958 u32 last_seqno;
2bd160a1
CW
959
960 /* Register state */
961 u32 start;
962 u32 tail;
963 u32 head;
964 u32 ctl;
21a2c58a 965 u32 mode;
2bd160a1
CW
966 u32 hws;
967 u32 ipeir;
968 u32 ipehr;
2bd160a1
CW
969 u32 bbstate;
970 u32 instpm;
971 u32 instps;
972 u32 seqno;
973 u64 bbaddr;
974 u64 acthd;
975 u32 fault_reg;
976 u64 faddr;
977 u32 rc_psmi; /* sleep state */
978 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 979 struct intel_instdone instdone;
2bd160a1 980
4fa6053e
CW
981 struct drm_i915_error_context {
982 char comm[TASK_COMM_LEN];
983 pid_t pid;
984 u32 handle;
985 u32 hw_id;
986 int ban_score;
987 int active;
988 int guilty;
989 } context;
990
2bd160a1 991 struct drm_i915_error_object {
2bd160a1 992 u64 gtt_offset;
03382dfb 993 u64 gtt_size;
0a97015d
CW
994 int page_count;
995 int unused;
2bd160a1
CW
996 u32 *pages[0];
997 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
998
999 struct drm_i915_error_object *wa_ctx;
1000
1001 struct drm_i915_error_request {
1002 long jiffies;
c84455b4 1003 pid_t pid;
35ca039e 1004 u32 context;
84102171 1005 int ban_score;
2bd160a1
CW
1006 u32 seqno;
1007 u32 head;
1008 u32 tail;
35ca039e 1009 } *requests, execlist[2];
2bd160a1
CW
1010
1011 struct drm_i915_error_waiter {
1012 char comm[TASK_COMM_LEN];
1013 pid_t pid;
1014 u32 seqno;
1015 } *waiters;
1016
1017 struct {
1018 u32 gfx_mode;
1019 union {
1020 u64 pdp[4];
1021 u32 pp_dir_base;
1022 };
1023 } vm_info;
2bd160a1
CW
1024 } engine[I915_NUM_ENGINES];
1025
1026 struct drm_i915_error_buffer {
1027 u32 size;
1028 u32 name;
1029 u32 rseqno[I915_NUM_ENGINES], wseqno;
1030 u64 gtt_offset;
1031 u32 read_domains;
1032 u32 write_domain;
1033 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1034 u32 tiling:2;
1035 u32 dirty:1;
1036 u32 purgeable:1;
1037 u32 userptr:1;
1038 s32 engine:4;
1039 u32 cache_level:3;
1040 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1041 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1042 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1043};
1044
7faf1ab2
DV
1045enum i915_cache_level {
1046 I915_CACHE_NONE = 0,
350ec881
CW
1047 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1048 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1049 caches, eg sampler/render caches, and the
1050 large Last-Level-Cache. LLC is coherent with
1051 the CPU, but L3 is only visible to the GPU. */
651d794f 1052 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1053};
1054
85fd4f58
CW
1055#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1056
a4001f1b
PZ
1057enum fb_op_origin {
1058 ORIGIN_GTT,
1059 ORIGIN_CPU,
1060 ORIGIN_CS,
1061 ORIGIN_FLIP,
74b4ea1e 1062 ORIGIN_DIRTYFB,
a4001f1b
PZ
1063};
1064
ab34a7e8 1065struct intel_fbc {
25ad93fd
PZ
1066 /* This is always the inner lock when overlapping with struct_mutex and
1067 * it's the outer lock when overlapping with stolen_lock. */
1068 struct mutex lock;
5e59f717 1069 unsigned threshold;
dbef0f15
PZ
1070 unsigned int possible_framebuffer_bits;
1071 unsigned int busy_bits;
010cf73d 1072 unsigned int visible_pipes_mask;
e35fef21 1073 struct intel_crtc *crtc;
5c3fe8b0 1074
c4213885 1075 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1076 struct drm_mm_node *compressed_llb;
1077
da46f936
RV
1078 bool false_color;
1079
d029bcad 1080 bool enabled;
0e631adc 1081 bool active;
9adccc60 1082
61a585d6
PZ
1083 bool underrun_detected;
1084 struct work_struct underrun_work;
1085
aaf78d27 1086 struct intel_fbc_state_cache {
be1e3415
CW
1087 struct i915_vma *vma;
1088
aaf78d27
PZ
1089 struct {
1090 unsigned int mode_flags;
1091 uint32_t hsw_bdw_pixel_rate;
1092 } crtc;
1093
1094 struct {
1095 unsigned int rotation;
1096 int src_w;
1097 int src_h;
1098 bool visible;
1099 } plane;
1100
1101 struct {
801c8fe8 1102 const struct drm_format_info *format;
aaf78d27 1103 unsigned int stride;
aaf78d27
PZ
1104 } fb;
1105 } state_cache;
1106
b183b3f1 1107 struct intel_fbc_reg_params {
be1e3415
CW
1108 struct i915_vma *vma;
1109
b183b3f1
PZ
1110 struct {
1111 enum pipe pipe;
1112 enum plane plane;
1113 unsigned int fence_y_offset;
1114 } crtc;
1115
1116 struct {
801c8fe8 1117 const struct drm_format_info *format;
b183b3f1 1118 unsigned int stride;
b183b3f1
PZ
1119 } fb;
1120
1121 int cfb_size;
1122 } params;
1123
5c3fe8b0 1124 struct intel_fbc_work {
128d7356 1125 bool scheduled;
ca18d51d 1126 u32 scheduled_vblank;
128d7356 1127 struct work_struct work;
128d7356 1128 } work;
5c3fe8b0 1129
bf6189c6 1130 const char *no_fbc_reason;
b5e50c3f
JB
1131};
1132
fe88d122 1133/*
96178eeb
VK
1134 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1135 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1136 * parsing for same resolution.
1137 */
1138enum drrs_refresh_rate_type {
1139 DRRS_HIGH_RR,
1140 DRRS_LOW_RR,
1141 DRRS_MAX_RR, /* RR count */
1142};
1143
1144enum drrs_support_type {
1145 DRRS_NOT_SUPPORTED = 0,
1146 STATIC_DRRS_SUPPORT = 1,
1147 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1148};
1149
2807cf69 1150struct intel_dp;
96178eeb
VK
1151struct i915_drrs {
1152 struct mutex mutex;
1153 struct delayed_work work;
1154 struct intel_dp *dp;
1155 unsigned busy_frontbuffer_bits;
1156 enum drrs_refresh_rate_type refresh_rate_type;
1157 enum drrs_support_type type;
1158};
1159
a031d709 1160struct i915_psr {
f0355c4a 1161 struct mutex lock;
a031d709
RV
1162 bool sink_support;
1163 bool source_ok;
2807cf69 1164 struct intel_dp *enabled;
7c8f8a70
RV
1165 bool active;
1166 struct delayed_work work;
9ca15301 1167 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1168 bool psr2_support;
1169 bool aux_frame_sync;
60e5ffe3 1170 bool link_standby;
97da2ef4
NV
1171 bool y_cord_support;
1172 bool colorimetry_support;
340c93c0 1173 bool alpm;
3f51e471 1174};
5c3fe8b0 1175
3bad0781 1176enum intel_pch {
f0350830 1177 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1178 PCH_IBX, /* Ibexpeak PCH */
1179 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1180 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1181 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1182 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1183 PCH_NOP,
3bad0781
ZW
1184};
1185
988d6ee8
PZ
1186enum intel_sbi_destination {
1187 SBI_ICLK,
1188 SBI_MPHY,
1189};
1190
b690e96c 1191#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1192#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1193#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1194#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1195#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1196#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1197
8be48d92 1198struct intel_fbdev;
1630fe75 1199struct intel_fbc_work;
38651674 1200
c2b9152f
DV
1201struct intel_gmbus {
1202 struct i2c_adapter adapter;
3e4d44e0 1203#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1204 u32 force_bit;
c2b9152f 1205 u32 reg0;
f0f59a00 1206 i915_reg_t gpio_reg;
c167a6fc 1207 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1208 struct drm_i915_private *dev_priv;
1209};
1210
f4c956ad 1211struct i915_suspend_saved_registers {
e948e994 1212 u32 saveDSPARB;
ba8bbcf6 1213 u32 saveFBC_CONTROL;
1f84e550 1214 u32 saveCACHE_MODE_0;
1f84e550 1215 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1216 u32 saveSWF0[16];
1217 u32 saveSWF1[16];
85fa792b 1218 u32 saveSWF3[3];
4b9de737 1219 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1220 u32 savePCH_PORT_HOTPLUG;
9f49c376 1221 u16 saveGCDGMBUS;
f4c956ad 1222};
c85aa885 1223
ddeea5b0
ID
1224struct vlv_s0ix_state {
1225 /* GAM */
1226 u32 wr_watermark;
1227 u32 gfx_prio_ctrl;
1228 u32 arb_mode;
1229 u32 gfx_pend_tlb0;
1230 u32 gfx_pend_tlb1;
1231 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1232 u32 media_max_req_count;
1233 u32 gfx_max_req_count;
1234 u32 render_hwsp;
1235 u32 ecochk;
1236 u32 bsd_hwsp;
1237 u32 blt_hwsp;
1238 u32 tlb_rd_addr;
1239
1240 /* MBC */
1241 u32 g3dctl;
1242 u32 gsckgctl;
1243 u32 mbctl;
1244
1245 /* GCP */
1246 u32 ucgctl1;
1247 u32 ucgctl3;
1248 u32 rcgctl1;
1249 u32 rcgctl2;
1250 u32 rstctl;
1251 u32 misccpctl;
1252
1253 /* GPM */
1254 u32 gfxpause;
1255 u32 rpdeuhwtc;
1256 u32 rpdeuc;
1257 u32 ecobus;
1258 u32 pwrdwnupctl;
1259 u32 rp_down_timeout;
1260 u32 rp_deucsw;
1261 u32 rcubmabdtmr;
1262 u32 rcedata;
1263 u32 spare2gh;
1264
1265 /* Display 1 CZ domain */
1266 u32 gt_imr;
1267 u32 gt_ier;
1268 u32 pm_imr;
1269 u32 pm_ier;
1270 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1271
1272 /* GT SA CZ domain */
1273 u32 tilectl;
1274 u32 gt_fifoctl;
1275 u32 gtlc_wake_ctrl;
1276 u32 gtlc_survive;
1277 u32 pmwgicz;
1278
1279 /* Display 2 CZ domain */
1280 u32 gu_ctl0;
1281 u32 gu_ctl1;
9c25210f 1282 u32 pcbr;
ddeea5b0
ID
1283 u32 clock_gate_dis2;
1284};
1285
bf225f20
CW
1286struct intel_rps_ei {
1287 u32 cz_clock;
1288 u32 render_c0;
1289 u32 media_c0;
31685c25
D
1290};
1291
c85aa885 1292struct intel_gen6_power_mgmt {
d4d70aa5
ID
1293 /*
1294 * work, interrupts_enabled and pm_iir are protected by
1295 * dev_priv->irq_lock
1296 */
c85aa885 1297 struct work_struct work;
d4d70aa5 1298 bool interrupts_enabled;
c85aa885 1299 u32 pm_iir;
59cdb63d 1300
b20e3cfe 1301 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1302 u32 pm_intr_keep;
1303
b39fb297
BW
1304 /* Frequencies are stored in potentially platform dependent multiples.
1305 * In other words, *_freq needs to be multiplied by X to be interesting.
1306 * Soft limits are those which are used for the dynamic reclocking done
1307 * by the driver (raise frequencies under heavy loads, and lower for
1308 * lighter loads). Hard limits are those imposed by the hardware.
1309 *
1310 * A distinction is made for overclocking, which is never enabled by
1311 * default, and is considered to be above the hard limit if it's
1312 * possible at all.
1313 */
1314 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1315 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1316 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1317 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1318 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1319 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1320 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1321 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1322 u8 rp1_freq; /* "less than" RP0 power/freqency */
1323 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1324 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1325
8fb55197
CW
1326 u8 up_threshold; /* Current %busy required to uplock */
1327 u8 down_threshold; /* Current %busy required to downclock */
1328
dd75fdc8
CW
1329 int last_adj;
1330 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1331
8d3afd7d
CW
1332 spinlock_t client_lock;
1333 struct list_head clients;
1334 bool client_boost;
1335
c0951f0c 1336 bool enabled;
54b4f68f 1337 struct delayed_work autoenable_work;
1854d5ca 1338 unsigned boosts;
4fc688ce 1339
bf225f20
CW
1340 /* manual wa residency calculations */
1341 struct intel_rps_ei up_ei, down_ei;
1342
4fc688ce
JB
1343 /*
1344 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1345 * Must be taken after struct_mutex if nested. Note that
1346 * this lock may be held for long periods of time when
1347 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1348 */
1349 struct mutex hw_lock;
c85aa885
DV
1350};
1351
1a240d4d
DV
1352/* defined intel_pm.c */
1353extern spinlock_t mchdev_lock;
1354
c85aa885
DV
1355struct intel_ilk_power_mgmt {
1356 u8 cur_delay;
1357 u8 min_delay;
1358 u8 max_delay;
1359 u8 fmax;
1360 u8 fstart;
1361
1362 u64 last_count1;
1363 unsigned long last_time1;
1364 unsigned long chipset_power;
1365 u64 last_count2;
5ed0bdf2 1366 u64 last_time2;
c85aa885
DV
1367 unsigned long gfx_power;
1368 u8 corr;
1369
1370 int c_m;
1371 int r_t;
1372};
1373
c6cb582e
ID
1374struct drm_i915_private;
1375struct i915_power_well;
1376
1377struct i915_power_well_ops {
1378 /*
1379 * Synchronize the well's hw state to match the current sw state, for
1380 * example enable/disable it based on the current refcount. Called
1381 * during driver init and resume time, possibly after first calling
1382 * the enable/disable handlers.
1383 */
1384 void (*sync_hw)(struct drm_i915_private *dev_priv,
1385 struct i915_power_well *power_well);
1386 /*
1387 * Enable the well and resources that depend on it (for example
1388 * interrupts located on the well). Called after the 0->1 refcount
1389 * transition.
1390 */
1391 void (*enable)(struct drm_i915_private *dev_priv,
1392 struct i915_power_well *power_well);
1393 /*
1394 * Disable the well and resources that depend on it. Called after
1395 * the 1->0 refcount transition.
1396 */
1397 void (*disable)(struct drm_i915_private *dev_priv,
1398 struct i915_power_well *power_well);
1399 /* Returns the hw enabled state. */
1400 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1401 struct i915_power_well *power_well);
1402};
1403
a38911a3
WX
1404/* Power well structure for haswell */
1405struct i915_power_well {
c1ca727f 1406 const char *name;
6f3ef5dd 1407 bool always_on;
a38911a3
WX
1408 /* power well enable/disable usage count */
1409 int count;
bfafe93a
ID
1410 /* cached hw enabled state */
1411 bool hw_enabled;
d8fc70b7 1412 u64 domains;
01c3faa7
ACO
1413 /* unique identifier for this power well */
1414 unsigned long id;
362624c9
ACO
1415 /*
1416 * Arbitraty data associated with this power well. Platform and power
1417 * well specific.
1418 */
1419 unsigned long data;
c6cb582e 1420 const struct i915_power_well_ops *ops;
a38911a3
WX
1421};
1422
83c00f55 1423struct i915_power_domains {
baa70707
ID
1424 /*
1425 * Power wells needed for initialization at driver init and suspend
1426 * time are on. They are kept on until after the first modeset.
1427 */
1428 bool init_power_on;
0d116a29 1429 bool initializing;
c1ca727f 1430 int power_well_count;
baa70707 1431
83c00f55 1432 struct mutex lock;
1da51581 1433 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1434 struct i915_power_well *power_wells;
83c00f55
ID
1435};
1436
35a85ac6 1437#define MAX_L3_SLICES 2
a4da4fa4 1438struct intel_l3_parity {
35a85ac6 1439 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1440 struct work_struct error_work;
35a85ac6 1441 int which_slice;
a4da4fa4
DV
1442};
1443
4b5aed62 1444struct i915_gem_mm {
4b5aed62
DV
1445 /** Memory allocator for GTT stolen memory */
1446 struct drm_mm stolen;
92e97d2f
PZ
1447 /** Protects the usage of the GTT stolen memory allocator. This is
1448 * always the inner lock when overlapping with struct_mutex. */
1449 struct mutex stolen_lock;
1450
4b5aed62
DV
1451 /** List of all objects in gtt_space. Used to restore gtt
1452 * mappings on resume */
1453 struct list_head bound_list;
1454 /**
1455 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1456 * are idle and not used by the GPU). These objects may or may
1457 * not actually have any pages attached.
4b5aed62
DV
1458 */
1459 struct list_head unbound_list;
1460
275f039d
CW
1461 /** List of all objects in gtt_space, currently mmaped by userspace.
1462 * All objects within this list must also be on bound_list.
1463 */
1464 struct list_head userfault_list;
1465
fbbd37b3
CW
1466 /**
1467 * List of objects which are pending destruction.
1468 */
1469 struct llist_head free_list;
1470 struct work_struct free_work;
1471
4b5aed62 1472 /** Usable portion of the GTT for GEM */
c8847387 1473 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1474
4b5aed62
DV
1475 /** PPGTT used for aliasing the PPGTT with the GTT */
1476 struct i915_hw_ppgtt *aliasing_ppgtt;
1477
2cfcd32a 1478 struct notifier_block oom_notifier;
e87666b5 1479 struct notifier_block vmap_notifier;
ceabbba5 1480 struct shrinker shrinker;
4b5aed62 1481
4b5aed62
DV
1482 /** LRU list of objects with fence regs on them. */
1483 struct list_head fence_list;
1484
4b5aed62
DV
1485 /**
1486 * Are we in a non-interruptible section of code like
1487 * modesetting?
1488 */
1489 bool interruptible;
1490
bdf1e7e3 1491 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1492 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1493
4b5aed62
DV
1494 /** Bit 6 swizzling required for X tiling */
1495 uint32_t bit_6_swizzle_x;
1496 /** Bit 6 swizzling required for Y tiling */
1497 uint32_t bit_6_swizzle_y;
1498
4b5aed62 1499 /* accounting, useful for userland debugging */
c20e8355 1500 spinlock_t object_stat_lock;
3ef7f228 1501 u64 object_memory;
4b5aed62
DV
1502 u32 object_count;
1503};
1504
edc3d884 1505struct drm_i915_error_state_buf {
0a4cd7c8 1506 struct drm_i915_private *i915;
edc3d884
MK
1507 unsigned bytes;
1508 unsigned size;
1509 int err;
1510 u8 *buf;
1511 loff_t start;
1512 loff_t pos;
1513};
1514
fc16b48b 1515struct i915_error_state_file_priv {
12ff05e7 1516 struct drm_i915_private *i915;
fc16b48b
MK
1517 struct drm_i915_error_state *error;
1518};
1519
b52992c0
CW
1520#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1521#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1522
3fe3b030
MK
1523#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1524#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1525
99584db3
DV
1526struct i915_gpu_error {
1527 /* For hangcheck timer */
1528#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1529#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1530
737b1506 1531 struct delayed_work hangcheck_work;
99584db3
DV
1532
1533 /* For reset and error_state handling. */
1534 spinlock_t lock;
1535 /* Protected by the above dev->gpu_error.lock. */
1536 struct drm_i915_error_state *first_error;
094f9a54
CW
1537
1538 unsigned long missed_irq_rings;
1539
1f83fee0 1540 /**
2ac0f450 1541 * State variable controlling the reset flow and count
1f83fee0 1542 *
2ac0f450 1543 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1544 *
1545 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1546 * meaning that any waiters holding onto the struct_mutex should
1547 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1548 *
1549 * If reset is not completed succesfully, the I915_WEDGE bit is
1550 * set meaning that hardware is terminally sour and there is no
1551 * recovery. All waiters on the reset_queue will be woken when
1552 * that happens.
1553 *
1554 * This counter is used by the wait_seqno code to notice that reset
1555 * event happened and it needs to restart the entire ioctl (since most
1556 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1557 *
1558 * This is important for lock-free wait paths, where no contended lock
1559 * naturally enforces the correct ordering between the bail-out of the
1560 * waiter and the gpu reset work code.
1f83fee0 1561 */
8af29b0c 1562 unsigned long reset_count;
1f83fee0 1563
8af29b0c
CW
1564 unsigned long flags;
1565#define I915_RESET_IN_PROGRESS 0
1566#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1567
1f15b76f
CW
1568 /**
1569 * Waitqueue to signal when a hang is detected. Used to for waiters
1570 * to release the struct_mutex for the reset to procede.
1571 */
1572 wait_queue_head_t wait_queue;
1573
1f83fee0
DV
1574 /**
1575 * Waitqueue to signal when the reset has completed. Used by clients
1576 * that wait for dev_priv->mm.wedged to settle.
1577 */
1578 wait_queue_head_t reset_queue;
33196ded 1579
094f9a54 1580 /* For missed irq/seqno simulation. */
688e6c72 1581 unsigned long test_irq_rings;
99584db3
DV
1582};
1583
b8efb17b
ZR
1584enum modeset_restore {
1585 MODESET_ON_LID_OPEN,
1586 MODESET_DONE,
1587 MODESET_SUSPENDED,
1588};
1589
500ea70d
RV
1590#define DP_AUX_A 0x40
1591#define DP_AUX_B 0x10
1592#define DP_AUX_C 0x20
1593#define DP_AUX_D 0x30
1594
11c1b657
XZ
1595#define DDC_PIN_B 0x05
1596#define DDC_PIN_C 0x04
1597#define DDC_PIN_D 0x06
1598
6acab15a 1599struct ddi_vbt_port_info {
ce4dd49e
DL
1600 /*
1601 * This is an index in the HDMI/DVI DDI buffer translation table.
1602 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1603 * populate this field.
1604 */
1605#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1606 uint8_t hdmi_level_shift;
311a2094
PZ
1607
1608 uint8_t supports_dvi:1;
1609 uint8_t supports_hdmi:1;
1610 uint8_t supports_dp:1;
a98d9c1d 1611 uint8_t supports_edp:1;
500ea70d
RV
1612
1613 uint8_t alternate_aux_channel;
11c1b657 1614 uint8_t alternate_ddc_pin;
75067dde
AK
1615
1616 uint8_t dp_boost_level;
1617 uint8_t hdmi_boost_level;
6acab15a
PZ
1618};
1619
bfd7ebda
RV
1620enum psr_lines_to_wait {
1621 PSR_0_LINES_TO_WAIT = 0,
1622 PSR_1_LINE_TO_WAIT,
1623 PSR_4_LINES_TO_WAIT,
1624 PSR_8_LINES_TO_WAIT
83a7280e
PB
1625};
1626
41aa3448
RV
1627struct intel_vbt_data {
1628 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1629 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1630
1631 /* Feature bits */
1632 unsigned int int_tv_support:1;
1633 unsigned int lvds_dither:1;
1634 unsigned int lvds_vbt:1;
1635 unsigned int int_crt_support:1;
1636 unsigned int lvds_use_ssc:1;
1637 unsigned int display_clock_mode:1;
1638 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1639 unsigned int panel_type:4;
41aa3448
RV
1640 int lvds_ssc_freq;
1641 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1642
83a7280e
PB
1643 enum drrs_support_type drrs_type;
1644
6aa23e65
JN
1645 struct {
1646 int rate;
1647 int lanes;
1648 int preemphasis;
1649 int vswing;
06411f08 1650 bool low_vswing;
6aa23e65
JN
1651 bool initialized;
1652 bool support;
1653 int bpp;
1654 struct edp_power_seq pps;
1655 } edp;
41aa3448 1656
bfd7ebda
RV
1657 struct {
1658 bool full_link;
1659 bool require_aux_wakeup;
1660 int idle_frames;
1661 enum psr_lines_to_wait lines_to_wait;
1662 int tp1_wakeup_time;
1663 int tp2_tp3_wakeup_time;
1664 } psr;
1665
f00076d2
JN
1666 struct {
1667 u16 pwm_freq_hz;
39fbc9c8 1668 bool present;
f00076d2 1669 bool active_low_pwm;
1de6068e 1670 u8 min_brightness; /* min_brightness/255 of max */
add03379 1671 u8 controller; /* brightness controller number */
9a41e17d 1672 enum intel_backlight_type type;
f00076d2
JN
1673 } backlight;
1674
d17c5443
SK
1675 /* MIPI DSI */
1676 struct {
1677 u16 panel_id;
d3b542fc
SK
1678 struct mipi_config *config;
1679 struct mipi_pps_data *pps;
1680 u8 seq_version;
1681 u32 size;
1682 u8 *data;
8d3ed2f3 1683 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1684 } dsi;
1685
41aa3448
RV
1686 int crt_ddc_pin;
1687
1688 int child_dev_num;
768f69c9 1689 union child_device_config *child_dev;
6acab15a
PZ
1690
1691 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1692 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1693};
1694
77c122bc
VS
1695enum intel_ddb_partitioning {
1696 INTEL_DDB_PART_1_2,
1697 INTEL_DDB_PART_5_6, /* IVB+ */
1698};
1699
1fd527cc
VS
1700struct intel_wm_level {
1701 bool enable;
1702 uint32_t pri_val;
1703 uint32_t spr_val;
1704 uint32_t cur_val;
1705 uint32_t fbc_val;
1706};
1707
820c1980 1708struct ilk_wm_values {
609cedef
VS
1709 uint32_t wm_pipe[3];
1710 uint32_t wm_lp[3];
1711 uint32_t wm_lp_spr[3];
1712 uint32_t wm_linetime[3];
1713 bool enable_fbc_wm;
1714 enum intel_ddb_partitioning partitioning;
1715};
1716
262cd2e1 1717struct vlv_pipe_wm {
1b31389c 1718 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1719};
ae80152d 1720
262cd2e1
VS
1721struct vlv_sr_wm {
1722 uint16_t plane;
1b31389c
VS
1723 uint16_t cursor;
1724};
1725
1726struct vlv_wm_ddl_values {
1727 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1728};
ae80152d 1729
262cd2e1
VS
1730struct vlv_wm_values {
1731 struct vlv_pipe_wm pipe[3];
1732 struct vlv_sr_wm sr;
1b31389c 1733 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1734 uint8_t level;
1735 bool cxsr;
0018fda1
VS
1736};
1737
c193924e 1738struct skl_ddb_entry {
16160e3d 1739 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1740};
1741
1742static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1743{
16160e3d 1744 return entry->end - entry->start;
c193924e
DL
1745}
1746
08db6652
DL
1747static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1748 const struct skl_ddb_entry *e2)
1749{
1750 if (e1->start == e2->start && e1->end == e2->end)
1751 return true;
1752
1753 return false;
1754}
1755
c193924e 1756struct skl_ddb_allocation {
2cd601c6 1757 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1758 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1759};
1760
2ac96d2a 1761struct skl_wm_values {
2b4b9f35 1762 unsigned dirty_pipes;
c193924e 1763 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1764};
1765
1766struct skl_wm_level {
a62163e9
L
1767 bool plane_en;
1768 uint16_t plane_res_b;
1769 uint8_t plane_res_l;
2ac96d2a
PB
1770};
1771
c67a470b 1772/*
765dab67
PZ
1773 * This struct helps tracking the state needed for runtime PM, which puts the
1774 * device in PCI D3 state. Notice that when this happens, nothing on the
1775 * graphics device works, even register access, so we don't get interrupts nor
1776 * anything else.
c67a470b 1777 *
765dab67
PZ
1778 * Every piece of our code that needs to actually touch the hardware needs to
1779 * either call intel_runtime_pm_get or call intel_display_power_get with the
1780 * appropriate power domain.
a8a8bd54 1781 *
765dab67
PZ
1782 * Our driver uses the autosuspend delay feature, which means we'll only really
1783 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1784 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1785 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1786 *
1787 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1788 * goes back to false exactly before we reenable the IRQs. We use this variable
1789 * to check if someone is trying to enable/disable IRQs while they're supposed
1790 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1791 * case it happens.
c67a470b 1792 *
765dab67 1793 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1794 */
5d584b2e 1795struct i915_runtime_pm {
1f814dac 1796 atomic_t wakeref_count;
5d584b2e 1797 bool suspended;
2aeb7d3a 1798 bool irqs_enabled;
c67a470b
PZ
1799};
1800
926321d5
DV
1801enum intel_pipe_crc_source {
1802 INTEL_PIPE_CRC_SOURCE_NONE,
1803 INTEL_PIPE_CRC_SOURCE_PLANE1,
1804 INTEL_PIPE_CRC_SOURCE_PLANE2,
1805 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1806 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1807 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1808 INTEL_PIPE_CRC_SOURCE_TV,
1809 INTEL_PIPE_CRC_SOURCE_DP_B,
1810 INTEL_PIPE_CRC_SOURCE_DP_C,
1811 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1812 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1813 INTEL_PIPE_CRC_SOURCE_MAX,
1814};
1815
8bf1e9f1 1816struct intel_pipe_crc_entry {
ac2300d4 1817 uint32_t frame;
8bf1e9f1
SH
1818 uint32_t crc[5];
1819};
1820
b2c88f5b 1821#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1822struct intel_pipe_crc {
d538bbdf
DL
1823 spinlock_t lock;
1824 bool opened; /* exclusive access to the result file */
e5f75aca 1825 struct intel_pipe_crc_entry *entries;
926321d5 1826 enum intel_pipe_crc_source source;
d538bbdf 1827 int head, tail;
07144428 1828 wait_queue_head_t wq;
8c6b709d 1829 int skipped;
8bf1e9f1
SH
1830};
1831
f99d7069 1832struct i915_frontbuffer_tracking {
b5add959 1833 spinlock_t lock;
f99d7069
DV
1834
1835 /*
1836 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1837 * scheduled flips.
1838 */
1839 unsigned busy_bits;
1840 unsigned flip_bits;
1841};
1842
7225342a 1843struct i915_wa_reg {
f0f59a00 1844 i915_reg_t addr;
7225342a
MK
1845 u32 value;
1846 /* bitmask representing WA bits */
1847 u32 mask;
1848};
1849
33136b06
AS
1850/*
1851 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1852 * allowing it for RCS as we don't foresee any requirement of having
1853 * a whitelist for other engines. When it is really required for
1854 * other engines then the limit need to be increased.
1855 */
1856#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1857
1858struct i915_workarounds {
1859 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1860 u32 count;
666796da 1861 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1862};
1863
cf9d2890
YZ
1864struct i915_virtual_gpu {
1865 bool active;
1866};
1867
aa363136
MR
1868/* used in computing the new watermarks state */
1869struct intel_wm_config {
1870 unsigned int num_pipes_active;
1871 bool sprites_enabled;
1872 bool sprites_scaled;
1873};
1874
d7965152
RB
1875struct i915_oa_format {
1876 u32 format;
1877 int size;
1878};
1879
8a3003dd
RB
1880struct i915_oa_reg {
1881 i915_reg_t addr;
1882 u32 value;
1883};
1884
eec688e1
RB
1885struct i915_perf_stream;
1886
16d98b31
RB
1887/**
1888 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1889 */
eec688e1 1890struct i915_perf_stream_ops {
16d98b31
RB
1891 /**
1892 * @enable: Enables the collection of HW samples, either in response to
1893 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1894 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1895 */
1896 void (*enable)(struct i915_perf_stream *stream);
1897
16d98b31
RB
1898 /**
1899 * @disable: Disables the collection of HW samples, either in response
1900 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1901 * the stream.
eec688e1
RB
1902 */
1903 void (*disable)(struct i915_perf_stream *stream);
1904
16d98b31
RB
1905 /**
1906 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1907 * once there is something ready to read() for the stream
1908 */
1909 void (*poll_wait)(struct i915_perf_stream *stream,
1910 struct file *file,
1911 poll_table *wait);
1912
16d98b31
RB
1913 /**
1914 * @wait_unlocked: For handling a blocking read, wait until there is
1915 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1916 * wait queue that would be passed to poll_wait().
eec688e1
RB
1917 */
1918 int (*wait_unlocked)(struct i915_perf_stream *stream);
1919
16d98b31
RB
1920 /**
1921 * @read: Copy buffered metrics as records to userspace
1922 * **buf**: the userspace, destination buffer
1923 * **count**: the number of bytes to copy, requested by userspace
1924 * **offset**: zero at the start of the read, updated as the read
1925 * proceeds, it represents how many bytes have been copied so far and
1926 * the buffer offset for copying the next record.
eec688e1 1927 *
16d98b31
RB
1928 * Copy as many buffered i915 perf samples and records for this stream
1929 * to userspace as will fit in the given buffer.
eec688e1 1930 *
16d98b31
RB
1931 * Only write complete records; returning -%ENOSPC if there isn't room
1932 * for a complete record.
eec688e1 1933 *
16d98b31
RB
1934 * Return any error condition that results in a short read such as
1935 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1936 * returning to userspace.
eec688e1
RB
1937 */
1938 int (*read)(struct i915_perf_stream *stream,
1939 char __user *buf,
1940 size_t count,
1941 size_t *offset);
1942
16d98b31
RB
1943 /**
1944 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1945 *
1946 * The stream will always be disabled before this is called.
1947 */
1948 void (*destroy)(struct i915_perf_stream *stream);
1949};
1950
16d98b31
RB
1951/**
1952 * struct i915_perf_stream - state for a single open stream FD
1953 */
eec688e1 1954struct i915_perf_stream {
16d98b31
RB
1955 /**
1956 * @dev_priv: i915 drm device
1957 */
eec688e1
RB
1958 struct drm_i915_private *dev_priv;
1959
16d98b31
RB
1960 /**
1961 * @link: Links the stream into ``&drm_i915_private->streams``
1962 */
eec688e1
RB
1963 struct list_head link;
1964
16d98b31
RB
1965 /**
1966 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1967 * properties given when opening a stream, representing the contents
1968 * of a single sample as read() by userspace.
1969 */
eec688e1 1970 u32 sample_flags;
16d98b31
RB
1971
1972 /**
1973 * @sample_size: Considering the configured contents of a sample
1974 * combined with the required header size, this is the total size
1975 * of a single sample record.
1976 */
d7965152 1977 int sample_size;
eec688e1 1978
16d98b31
RB
1979 /**
1980 * @ctx: %NULL if measuring system-wide across all contexts or a
1981 * specific context that is being monitored.
1982 */
eec688e1 1983 struct i915_gem_context *ctx;
16d98b31
RB
1984
1985 /**
1986 * @enabled: Whether the stream is currently enabled, considering
1987 * whether the stream was opened in a disabled state and based
1988 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1989 */
eec688e1
RB
1990 bool enabled;
1991
16d98b31
RB
1992 /**
1993 * @ops: The callbacks providing the implementation of this specific
1994 * type of configured stream.
1995 */
d7965152
RB
1996 const struct i915_perf_stream_ops *ops;
1997};
1998
16d98b31
RB
1999/**
2000 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2001 */
d7965152 2002struct i915_oa_ops {
16d98b31
RB
2003 /**
2004 * @init_oa_buffer: Resets the head and tail pointers of the
2005 * circular buffer for periodic OA reports.
2006 *
2007 * Called when first opening a stream for OA metrics, but also may be
2008 * called in response to an OA buffer overflow or other error
2009 * condition.
2010 *
2011 * Note it may be necessary to clear the full OA buffer here as part of
2012 * maintaining the invariable that new reports must be written to
2013 * zeroed memory for us to be able to reliable detect if an expected
2014 * report has not yet landed in memory. (At least on Haswell the OA
2015 * buffer tail pointer is not synchronized with reports being visible
2016 * to the CPU)
2017 */
d7965152 2018 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2019
2020 /**
2021 * @enable_metric_set: Applies any MUX configuration to set up the
2022 * Boolean and Custom (B/C) counters that are part of the counter
2023 * reports being sampled. May apply system constraints such as
2024 * disabling EU clock gating as required.
2025 */
d7965152 2026 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2027
2028 /**
2029 * @disable_metric_set: Remove system constraints associated with using
2030 * the OA unit.
2031 */
d7965152 2032 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2033
2034 /**
2035 * @oa_enable: Enable periodic sampling
2036 */
d7965152 2037 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2038
2039 /**
2040 * @oa_disable: Disable periodic sampling
2041 */
d7965152 2042 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2043
2044 /**
2045 * @read: Copy data from the circular OA buffer into a given userspace
2046 * buffer.
2047 */
d7965152
RB
2048 int (*read)(struct i915_perf_stream *stream,
2049 char __user *buf,
2050 size_t count,
2051 size_t *offset);
16d98b31
RB
2052
2053 /**
2054 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2055 *
2056 * This is either called via fops or the poll check hrtimer (atomic
2057 * ctx) without any locks taken.
2058 *
2059 * It's safe to read OA config state here unlocked, assuming that this
2060 * is only called while the stream is enabled, while the global OA
2061 * configuration can't be modified.
2062 *
2063 * Efficiency is more important than avoiding some false positives
2064 * here, which will be handled gracefully - likely resulting in an
2065 * %EAGAIN error for userspace.
2066 */
d7965152 2067 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2068};
2069
49cd97a3
VS
2070struct intel_cdclk_state {
2071 unsigned int cdclk, vco, ref;
2072};
2073
77fec556 2074struct drm_i915_private {
8f460e2c
CW
2075 struct drm_device drm;
2076
efab6d8d 2077 struct kmem_cache *objects;
e20d2ab7 2078 struct kmem_cache *vmas;
efab6d8d 2079 struct kmem_cache *requests;
52e54209 2080 struct kmem_cache *dependencies;
f4c956ad 2081
5c969aa7 2082 const struct intel_device_info info;
f4c956ad
DV
2083
2084 int relative_constants_mode;
2085
2086 void __iomem *regs;
2087
907b28c5 2088 struct intel_uncore uncore;
f4c956ad 2089
cf9d2890
YZ
2090 struct i915_virtual_gpu vgpu;
2091
feddf6e8 2092 struct intel_gvt *gvt;
0ad35fed 2093
bd132858 2094 struct intel_huc huc;
33a732f4
AD
2095 struct intel_guc guc;
2096
eb805623
DV
2097 struct intel_csr csr;
2098
5ea6e5e3 2099 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2100
f4c956ad
DV
2101 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2102 * controller on different i2c buses. */
2103 struct mutex gmbus_mutex;
2104
2105 /**
2106 * Base address of the gmbus and gpio block.
2107 */
2108 uint32_t gpio_mmio_base;
2109
b6fdd0f2
SS
2110 /* MMIO base address for MIPI regs */
2111 uint32_t mipi_mmio_base;
2112
443a389f
VS
2113 uint32_t psr_mmio_base;
2114
44cb734c
ID
2115 uint32_t pps_mmio_base;
2116
28c70f16
DV
2117 wait_queue_head_t gmbus_wait_queue;
2118
f4c956ad 2119 struct pci_dev *bridge_dev;
0ca5fa3a 2120 struct i915_gem_context *kernel_context;
3b3f1650 2121 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2122 struct i915_vma *semaphore;
f4c956ad 2123
ba8286fa 2124 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2125 struct resource mch_res;
2126
f4c956ad
DV
2127 /* protects the irq masks */
2128 spinlock_t irq_lock;
2129
84c33a64
SG
2130 /* protects the mmio flip data */
2131 spinlock_t mmio_flip_lock;
2132
f8b79e58
ID
2133 bool display_irqs_enabled;
2134
9ee32fea
DV
2135 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2136 struct pm_qos_request pm_qos;
2137
a580516d
VS
2138 /* Sideband mailbox protection */
2139 struct mutex sb_lock;
f4c956ad
DV
2140
2141 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2142 union {
2143 u32 irq_mask;
2144 u32 de_irq_mask[I915_MAX_PIPES];
2145 };
f4c956ad 2146 u32 gt_irq_mask;
f4e9af4f
AG
2147 u32 pm_imr;
2148 u32 pm_ier;
a6706b45 2149 u32 pm_rps_events;
26705e20 2150 u32 pm_guc_events;
91d181dd 2151 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2152
5fcece80 2153 struct i915_hotplug hotplug;
ab34a7e8 2154 struct intel_fbc fbc;
439d7ac0 2155 struct i915_drrs drrs;
f4c956ad 2156 struct intel_opregion opregion;
41aa3448 2157 struct intel_vbt_data vbt;
f4c956ad 2158
d9ceb816
JB
2159 bool preserve_bios_swizzle;
2160
f4c956ad
DV
2161 /* overlay */
2162 struct intel_overlay *overlay;
f4c956ad 2163
58c68779 2164 /* backlight registers and fields in struct intel_panel */
07f11d49 2165 struct mutex backlight_lock;
31ad8ec6 2166
f4c956ad 2167 /* LVDS info */
f4c956ad
DV
2168 bool no_aux_handshake;
2169
e39b999a
VS
2170 /* protects panel power sequencer state */
2171 struct mutex pps_mutex;
2172
f4c956ad 2173 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2174 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2175
2176 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2177 unsigned int skl_preferred_vco_freq;
49cd97a3 2178 unsigned int max_cdclk_freq;
8d96561a 2179
adafdc6f 2180 unsigned int max_dotclk_freq;
e7dc33f3 2181 unsigned int rawclk_freq;
6bcda4f0 2182 unsigned int hpll_freq;
bfa7df01 2183 unsigned int czclk_freq;
f4c956ad 2184
63911d72 2185 struct {
bb0f4aab
VS
2186 /*
2187 * The current logical cdclk state.
2188 * See intel_atomic_state.cdclk.logical
2189 *
2190 * For reading holding any crtc lock is sufficient,
2191 * for writing must hold all of them.
2192 */
2193 struct intel_cdclk_state logical;
2194 /*
2195 * The current actual cdclk state.
2196 * See intel_atomic_state.cdclk.actual
2197 */
2198 struct intel_cdclk_state actual;
2199 /* The current hardware cdclk state */
49cd97a3
VS
2200 struct intel_cdclk_state hw;
2201 } cdclk;
63911d72 2202
645416f5
DV
2203 /**
2204 * wq - Driver workqueue for GEM.
2205 *
2206 * NOTE: Work items scheduled here are not allowed to grab any modeset
2207 * locks, for otherwise the flushing done in the pageflip code will
2208 * result in deadlocks.
2209 */
f4c956ad
DV
2210 struct workqueue_struct *wq;
2211
2212 /* Display functions */
2213 struct drm_i915_display_funcs display;
2214
2215 /* PCH chipset type */
2216 enum intel_pch pch_type;
17a303ec 2217 unsigned short pch_id;
f4c956ad
DV
2218
2219 unsigned long quirks;
2220
b8efb17b
ZR
2221 enum modeset_restore modeset_restore;
2222 struct mutex modeset_restore_lock;
e2c8b870 2223 struct drm_atomic_state *modeset_restore_state;
73974893 2224 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2225
a7bbbd63 2226 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2227 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2228
4b5aed62 2229 struct i915_gem_mm mm;
ad46cb53
CW
2230 DECLARE_HASHTABLE(mm_structs, 7);
2231 struct mutex mm_lock;
8781342d 2232
5d1808ec
CW
2233 /* The hw wants to have a stable context identifier for the lifetime
2234 * of the context (for OA, PASID, faults, etc). This is limited
2235 * in execlists to 21 bits.
2236 */
2237 struct ida context_hw_ida;
2238#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2239
8781342d
DV
2240 /* Kernel Modesetting */
2241
e2af48c6
VS
2242 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2243 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2244 wait_queue_head_t pending_flip_queue;
2245
c4597872
DV
2246#ifdef CONFIG_DEBUG_FS
2247 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2248#endif
2249
565602d7 2250 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2251 int num_shared_dpll;
2252 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2253 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2254
fbf6d879
ML
2255 /*
2256 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2257 * Must be global rather than per dpll, because on some platforms
2258 * plls share registers.
2259 */
2260 struct mutex dpll_lock;
2261
565602d7
ML
2262 unsigned int active_crtcs;
2263 unsigned int min_pixclk[I915_MAX_PIPES];
2264
e4607fcf 2265 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2266
7225342a 2267 struct i915_workarounds workarounds;
888b5995 2268
f99d7069
DV
2269 struct i915_frontbuffer_tracking fb_tracking;
2270
eb955eee
CW
2271 struct intel_atomic_helper {
2272 struct llist_head free_list;
2273 struct work_struct free_work;
2274 } atomic_helper;
2275
652c393a 2276 u16 orig_clock;
f97108d1 2277
c4804411 2278 bool mchbar_need_disable;
f97108d1 2279
a4da4fa4
DV
2280 struct intel_l3_parity l3_parity;
2281
59124506 2282 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2283 u32 edram_cap;
59124506 2284
c6a828d3 2285 /* gen6+ rps state */
c85aa885 2286 struct intel_gen6_power_mgmt rps;
c6a828d3 2287
20e4d407
DV
2288 /* ilk-only ips/rps state. Everything in here is protected by the global
2289 * mchdev_lock in intel_pm.c */
c85aa885 2290 struct intel_ilk_power_mgmt ips;
b5e50c3f 2291
83c00f55 2292 struct i915_power_domains power_domains;
a38911a3 2293
a031d709 2294 struct i915_psr psr;
3f51e471 2295
99584db3 2296 struct i915_gpu_error gpu_error;
ae681d96 2297
c9cddffc
JB
2298 struct drm_i915_gem_object *vlv_pctx;
2299
0695726e 2300#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2301 /* list of fbdev register on this device */
2302 struct intel_fbdev *fbdev;
82e3b8c1 2303 struct work_struct fbdev_suspend_work;
4520f53a 2304#endif
e953fd7b
CW
2305
2306 struct drm_property *broadcast_rgb_property;
3f43c48d 2307 struct drm_property *force_audio_property;
e3689190 2308
58fddc28 2309 /* hda/i915 audio component */
51e1d83c 2310 struct i915_audio_component *audio_component;
58fddc28 2311 bool audio_component_registered;
4a21ef7d
LY
2312 /**
2313 * av_mutex - mutex for audio/video sync
2314 *
2315 */
2316 struct mutex av_mutex;
58fddc28 2317
254f965c 2318 uint32_t hw_context_size;
a33afea5 2319 struct list_head context_list;
f4c956ad 2320
3e68320e 2321 u32 fdi_rx_config;
68d18ad7 2322
c231775c 2323 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2324 u32 chv_phy_control;
c231775c
VS
2325 /*
2326 * Shadows for CHV DPLL_MD regs to keep the state
2327 * checker somewhat working in the presence hardware
2328 * crappiness (can't read out DPLL_MD for pipes B & C).
2329 */
2330 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2331 u32 bxt_phy_grc;
70722468 2332
842f1c8b 2333 u32 suspend_count;
bc87229f 2334 bool suspended_to_idle;
f4c956ad 2335 struct i915_suspend_saved_registers regfile;
ddeea5b0 2336 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2337
656d1b89 2338 enum {
16dcdc4e
PZ
2339 I915_SAGV_UNKNOWN = 0,
2340 I915_SAGV_DISABLED,
2341 I915_SAGV_ENABLED,
2342 I915_SAGV_NOT_CONTROLLED
2343 } sagv_status;
656d1b89 2344
53615a5e 2345 struct {
467a14d9
VS
2346 /* protects DSPARB registers on pre-g4x/vlv/chv */
2347 spinlock_t dsparb_lock;
2348
53615a5e
VS
2349 /*
2350 * Raw watermark latency values:
2351 * in 0.1us units for WM0,
2352 * in 0.5us units for WM1+.
2353 */
2354 /* primary */
2355 uint16_t pri_latency[5];
2356 /* sprite */
2357 uint16_t spr_latency[5];
2358 /* cursor */
2359 uint16_t cur_latency[5];
2af30a5c
PB
2360 /*
2361 * Raw watermark memory latency values
2362 * for SKL for all 8 levels
2363 * in 1us units.
2364 */
2365 uint16_t skl_latency[8];
609cedef
VS
2366
2367 /* current hardware state */
2d41c0b5
PB
2368 union {
2369 struct ilk_wm_values hw;
2370 struct skl_wm_values skl_hw;
0018fda1 2371 struct vlv_wm_values vlv;
2d41c0b5 2372 };
58590c14
VS
2373
2374 uint8_t max_level;
ed4a6a7c
MR
2375
2376 /*
2377 * Should be held around atomic WM register writing; also
2378 * protects * intel_crtc->wm.active and
2379 * cstate->wm.need_postvbl_update.
2380 */
2381 struct mutex wm_mutex;
279e99d7
MR
2382
2383 /*
2384 * Set during HW readout of watermarks/DDB. Some platforms
2385 * need to know when we're still using BIOS-provided values
2386 * (which we don't fully trust).
2387 */
2388 bool distrust_bios_wm;
53615a5e
VS
2389 } wm;
2390
8a187455
PZ
2391 struct i915_runtime_pm pm;
2392
eec688e1
RB
2393 struct {
2394 bool initialized;
d7965152 2395
442b8c06 2396 struct kobject *metrics_kobj;
ccdf6341 2397 struct ctl_table_header *sysctl_header;
442b8c06 2398
eec688e1
RB
2399 struct mutex lock;
2400 struct list_head streams;
8a3003dd 2401
d7965152
RB
2402 spinlock_t hook_lock;
2403
8a3003dd 2404 struct {
d7965152
RB
2405 struct i915_perf_stream *exclusive_stream;
2406
2407 u32 specific_ctx_id;
d7965152
RB
2408
2409 struct hrtimer poll_check_timer;
2410 wait_queue_head_t poll_wq;
2411 bool pollin;
2412
2413 bool periodic;
2414 int period_exponent;
2415 int timestamp_frequency;
2416
2417 int tail_margin;
2418
2419 int metrics_set;
8a3003dd
RB
2420
2421 const struct i915_oa_reg *mux_regs;
2422 int mux_regs_len;
2423 const struct i915_oa_reg *b_counter_regs;
2424 int b_counter_regs_len;
d7965152
RB
2425
2426 struct {
2427 struct i915_vma *vma;
2428 u8 *vaddr;
2429 int format;
2430 int format_size;
2431 } oa_buffer;
2432
2433 u32 gen7_latched_oastatus1;
2434
2435 struct i915_oa_ops ops;
2436 const struct i915_oa_format *oa_formats;
2437 int n_builtin_sets;
8a3003dd 2438 } oa;
eec688e1
RB
2439 } perf;
2440
a83014d3
OM
2441 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2442 struct {
821ed7df 2443 void (*resume)(struct drm_i915_private *);
117897f4 2444 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2445
73cb9701
CW
2446 struct list_head timelines;
2447 struct i915_gem_timeline global_timeline;
28176ef4 2448 u32 active_requests;
73cb9701 2449
67d97da3
CW
2450 /**
2451 * Is the GPU currently considered idle, or busy executing
2452 * userspace requests? Whilst idle, we allow runtime power
2453 * management to power down the hardware and display clocks.
2454 * In order to reduce the effect on performance, there
2455 * is a slight delay before we do so.
2456 */
67d97da3
CW
2457 bool awake;
2458
2459 /**
2460 * We leave the user IRQ off as much as possible,
2461 * but this means that requests will finish and never
2462 * be retired once the system goes idle. Set a timer to
2463 * fire periodically while the ring is running. When it
2464 * fires, go retire requests.
2465 */
2466 struct delayed_work retire_work;
2467
2468 /**
2469 * When we detect an idle GPU, we want to turn on
2470 * powersaving features. So once we see that there
2471 * are no more requests outstanding and no more
2472 * arrive within a small period of time, we fire
2473 * off the idle_work.
2474 */
2475 struct delayed_work idle_work;
de867c20
CW
2476
2477 ktime_t last_init_time;
a83014d3
OM
2478 } gt;
2479
3be60de9
VS
2480 /* perform PHY state sanity checks? */
2481 bool chv_phy_assert[2];
2482
a3a8986c
MK
2483 bool ipc_enabled;
2484
f9318941
PD
2485 /* Used to save the pipe-to-encoder mapping for audio */
2486 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2487
aae4a3d8
CW
2488 I915_SELFTEST_DECLARE(struct fault_attr vm_fault);
2489
bdf1e7e3
DV
2490 /*
2491 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2492 * will be rejected. Instead look for a better place.
2493 */
77fec556 2494};
1da177e4 2495
2c1792a1
CW
2496static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2497{
091387c1 2498 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2499}
2500
c49d13ee 2501static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2502{
c49d13ee 2503 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2504}
2505
33a732f4
AD
2506static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2507{
2508 return container_of(guc, struct drm_i915_private, guc);
2509}
2510
b4ac5afc 2511/* Simple iterator over all initialised engines */
3b3f1650
AG
2512#define for_each_engine(engine__, dev_priv__, id__) \
2513 for ((id__) = 0; \
2514 (id__) < I915_NUM_ENGINES; \
2515 (id__)++) \
2516 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2517
bafb0fce
CW
2518#define __mask_next_bit(mask) ({ \
2519 int __idx = ffs(mask) - 1; \
2520 mask &= ~BIT(__idx); \
2521 __idx; \
2522})
2523
c3232b18 2524/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2525#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2526 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2527 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2528
b1d7e4b4
WF
2529enum hdmi_force_audio {
2530 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2531 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2532 HDMI_AUDIO_AUTO, /* trust EDID */
2533 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2534};
2535
190d6cd5 2536#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2537
a071fa00
DV
2538/*
2539 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2540 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2541 * doesn't mean that the hw necessarily already scans it out, but that any
2542 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2543 *
2544 * We have one bit per pipe and per scanout plane type.
2545 */
d1b9d039
SAK
2546#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2547#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2548#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2549 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2550#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2551 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2552#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2553 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2554#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2555 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2556#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2557 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2558
85d1225e
DG
2559/*
2560 * Optimised SGL iterator for GEM objects
2561 */
2562static __always_inline struct sgt_iter {
2563 struct scatterlist *sgp;
2564 union {
2565 unsigned long pfn;
2566 dma_addr_t dma;
2567 };
2568 unsigned int curr;
2569 unsigned int max;
2570} __sgt_iter(struct scatterlist *sgl, bool dma) {
2571 struct sgt_iter s = { .sgp = sgl };
2572
2573 if (s.sgp) {
2574 s.max = s.curr = s.sgp->offset;
2575 s.max += s.sgp->length;
2576 if (dma)
2577 s.dma = sg_dma_address(s.sgp);
2578 else
2579 s.pfn = page_to_pfn(sg_page(s.sgp));
2580 }
2581
2582 return s;
2583}
2584
96d77634
CW
2585static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2586{
2587 ++sg;
2588 if (unlikely(sg_is_chain(sg)))
2589 sg = sg_chain_ptr(sg);
2590 return sg;
2591}
2592
63d15326
DG
2593/**
2594 * __sg_next - return the next scatterlist entry in a list
2595 * @sg: The current sg entry
2596 *
2597 * Description:
2598 * If the entry is the last, return NULL; otherwise, step to the next
2599 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2600 * otherwise just return the pointer to the current element.
2601 **/
2602static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2603{
2604#ifdef CONFIG_DEBUG_SG
2605 BUG_ON(sg->sg_magic != SG_MAGIC);
2606#endif
96d77634 2607 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2608}
2609
85d1225e
DG
2610/**
2611 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2612 * @__dmap: DMA address (output)
2613 * @__iter: 'struct sgt_iter' (iterator state, internal)
2614 * @__sgt: sg_table to iterate over (input)
2615 */
2616#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2617 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2618 ((__dmap) = (__iter).dma + (__iter).curr); \
2619 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2620 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2621
2622/**
2623 * for_each_sgt_page - iterate over the pages of the given sg_table
2624 * @__pp: page pointer (output)
2625 * @__iter: 'struct sgt_iter' (iterator state, internal)
2626 * @__sgt: sg_table to iterate over (input)
2627 */
2628#define for_each_sgt_page(__pp, __iter, __sgt) \
2629 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2630 ((__pp) = (__iter).pfn == 0 ? NULL : \
2631 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2632 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2633 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2634
5ca43ef0
TU
2635static inline const struct intel_device_info *
2636intel_info(const struct drm_i915_private *dev_priv)
2637{
2638 return &dev_priv->info;
2639}
2640
2641#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2642
55b8f2a7 2643#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2644#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2645
e87a005d 2646#define REVID_FOREVER 0xff
4805fe82 2647#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2648
2649#define GEN_FOREVER (0)
2650/*
2651 * Returns true if Gen is in inclusive range [Start, End].
2652 *
2653 * Use GEN_FOREVER for unbound start and or end.
2654 */
c1812bdb 2655#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2656 unsigned int __s = (s), __e = (e); \
2657 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2658 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2659 if ((__s) != GEN_FOREVER) \
2660 __s = (s) - 1; \
2661 if ((__e) == GEN_FOREVER) \
2662 __e = BITS_PER_LONG - 1; \
2663 else \
2664 __e = (e) - 1; \
c1812bdb 2665 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2666})
2667
e87a005d
JN
2668/*
2669 * Return true if revision is in range [since,until] inclusive.
2670 *
2671 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2672 */
2673#define IS_REVID(p, since, until) \
2674 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2675
06bcd848
JN
2676#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2677#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2678#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2679#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2680#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2681#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2682#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2683#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2684#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2685#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2686#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2687#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2688#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2689#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2690#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2691#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2692#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2693#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2694#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2695#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2696 INTEL_DEVID(dev_priv) == 0x0152 || \
2697 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2698#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2699#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2700#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2701#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2702#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2703#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2704#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2705#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2706#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2707#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2708 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2709#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2710 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2711 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2712 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2713/* ULX machines are also considered ULT. */
50a0bc90
TU
2714#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2715 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2716#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2717 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2718#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2719 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2720#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2721 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2722/* ULX machines are also considered ULT. */
50a0bc90
TU
2723#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2724 INTEL_DEVID(dev_priv) == 0x0A1E)
2725#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2726 INTEL_DEVID(dev_priv) == 0x1913 || \
2727 INTEL_DEVID(dev_priv) == 0x1916 || \
2728 INTEL_DEVID(dev_priv) == 0x1921 || \
2729 INTEL_DEVID(dev_priv) == 0x1926)
2730#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2731 INTEL_DEVID(dev_priv) == 0x1915 || \
2732 INTEL_DEVID(dev_priv) == 0x191E)
2733#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2734 INTEL_DEVID(dev_priv) == 0x5913 || \
2735 INTEL_DEVID(dev_priv) == 0x5916 || \
2736 INTEL_DEVID(dev_priv) == 0x5921 || \
2737 INTEL_DEVID(dev_priv) == 0x5926)
2738#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2739 INTEL_DEVID(dev_priv) == 0x5915 || \
2740 INTEL_DEVID(dev_priv) == 0x591E)
2741#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2742 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2743#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2744 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2745
c007fb4a 2746#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2747
ef712bb4
JN
2748#define SKL_REVID_A0 0x0
2749#define SKL_REVID_B0 0x1
2750#define SKL_REVID_C0 0x2
2751#define SKL_REVID_D0 0x3
2752#define SKL_REVID_E0 0x4
2753#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2754#define SKL_REVID_G0 0x6
2755#define SKL_REVID_H0 0x7
ef712bb4 2756
e87a005d
JN
2757#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2758
ef712bb4 2759#define BXT_REVID_A0 0x0
fffda3f4 2760#define BXT_REVID_A1 0x1
ef712bb4 2761#define BXT_REVID_B0 0x3
a3f79ca6 2762#define BXT_REVID_B_LAST 0x8
ef712bb4 2763#define BXT_REVID_C0 0x9
6c74c87f 2764
e2d214ae
TU
2765#define IS_BXT_REVID(dev_priv, since, until) \
2766 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2767
c033a37c
MK
2768#define KBL_REVID_A0 0x0
2769#define KBL_REVID_B0 0x1
fe905819
MK
2770#define KBL_REVID_C0 0x2
2771#define KBL_REVID_D0 0x3
2772#define KBL_REVID_E0 0x4
c033a37c 2773
0853723b
TU
2774#define IS_KBL_REVID(dev_priv, since, until) \
2775 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2776
85436696
JB
2777/*
2778 * The genX designation typically refers to the render engine, so render
2779 * capability related checks should use IS_GEN, while display and other checks
2780 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2781 * chips, etc.).
2782 */
5db94019
TU
2783#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2784#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2785#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2786#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2787#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2788#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2789#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2790#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2791
8727dc09 2792#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2793#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2794#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2795
a19d6ff2
TU
2796#define ENGINE_MASK(id) BIT(id)
2797#define RENDER_RING ENGINE_MASK(RCS)
2798#define BSD_RING ENGINE_MASK(VCS)
2799#define BLT_RING ENGINE_MASK(BCS)
2800#define VEBOX_RING ENGINE_MASK(VECS)
2801#define BSD2_RING ENGINE_MASK(VCS2)
2802#define ALL_ENGINES (~0)
2803
2804#define HAS_ENGINE(dev_priv, id) \
0031fb96 2805 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2806
2807#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2808#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2809#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2810#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2811
0031fb96
TU
2812#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2813#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2814#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2815#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2816 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2817
0031fb96 2818#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2819
0031fb96
TU
2820#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2821#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2822 ((dev_priv)->info.has_logical_ring_contexts)
2823#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2824#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2825#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2826
2827#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2828#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2829 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2830
b45305fc 2831/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2832#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2833
2834/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512
TU
2835#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2836 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2837 IS_SKL_GT3(dev_priv) || \
2838 IS_SKL_GT4(dev_priv))
185c66e5 2839
4e6b788c
DV
2840/*
2841 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2842 * even when in MSI mode. This results in spurious interrupt warnings if the
2843 * legacy irq no. is shared with another device. The kernel then disables that
2844 * interrupt source and so prevents the other device from working properly.
2845 */
0031fb96
TU
2846#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2847#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2848
cae5852d
ZN
2849/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2850 * rows, which changed the alignment requirements and fence programming.
2851 */
50a0bc90
TU
2852#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2853 !(IS_I915G(dev_priv) || \
2854 IS_I915GM(dev_priv)))
56b857a5
TU
2855#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2856#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2857
56b857a5
TU
2858#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2859#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2860#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2861
50a0bc90 2862#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2863
56b857a5 2864#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2865
56b857a5
TU
2866#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2867#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2868#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2869#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2870#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2871
56b857a5 2872#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2873
6772ffe0 2874#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2875#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2876
1a3d1898
DG
2877/*
2878 * For now, anything with a GuC requires uCode loading, and then supports
2879 * command submission once loaded. But these are logically independent
2880 * properties, so we have separate macros to test them.
2881 */
4805fe82
TU
2882#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2883#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2884#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2885#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2886
4805fe82 2887#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2888
4805fe82 2889#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2890
17a303ec
PZ
2891#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2892#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2893#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2894#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2895#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2896#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2897#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2898#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2899#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2900#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2901#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2902#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2903
6e266956
TU
2904#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2905#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2906#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2907#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2908#define HAS_PCH_LPT_LP(dev_priv) \
2909 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2910#define HAS_PCH_LPT_H(dev_priv) \
2911 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2912#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2913#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2914#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2915#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2916
49cff963 2917#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2918
6389dd83
SS
2919#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2920
040d2baa 2921/* DPF == dynamic parity feature */
3c9192bc 2922#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2923#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2924 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2925
c8735b0c 2926#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2927#define GEN9_FREQ_SCALER 3
c8735b0c 2928
85ee17eb
PP
2929#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2930
05394f39
CW
2931#include "i915_trace.h"
2932
48f112fe
CW
2933static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2934{
2935#ifdef CONFIG_INTEL_IOMMU
2936 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2937 return true;
2938#endif
2939 return false;
2940}
2941
c033666a 2942int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2943 int enable_ppgtt);
0e4ca100 2944
39df9190
CW
2945bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2946
0673ad47 2947/* i915_drv.c */
d15d7538
ID
2948void __printf(3, 4)
2949__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2950 const char *fmt, ...);
2951
2952#define i915_report_error(dev_priv, fmt, ...) \
2953 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2954
c43b5634 2955#ifdef CONFIG_COMPAT
0d6aa60b
DA
2956extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2957 unsigned long arg);
55edf41b
JN
2958#else
2959#define i915_compat_ioctl NULL
c43b5634 2960#endif
efab0698
JN
2961extern const struct dev_pm_ops i915_pm_ops;
2962
2963extern int i915_driver_load(struct pci_dev *pdev,
2964 const struct pci_device_id *ent);
2965extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2966extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2967extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2968extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2969extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2970extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2971extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2972extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2973extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2974extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2975extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2976int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2977
bb8f0f5a
CW
2978int intel_engines_init_early(struct drm_i915_private *dev_priv);
2979int intel_engines_init(struct drm_i915_private *dev_priv);
2980
77913b39 2981/* intel_hotplug.c */
91d14251
TU
2982void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2983 u32 pin_mask, u32 long_mask);
77913b39
JN
2984void intel_hpd_init(struct drm_i915_private *dev_priv);
2985void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2986void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2987bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
2988bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2989void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 2990
1da177e4 2991/* i915_irq.c */
26a02b8f
CW
2992static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2993{
2994 unsigned long delay;
2995
2996 if (unlikely(!i915.enable_hangcheck))
2997 return;
2998
2999 /* Don't continually defer the hangcheck so that it is always run at
3000 * least once after work has been scheduled on any ring. Otherwise,
3001 * we will ignore a hung ring if a second ring is kept busy.
3002 */
3003
3004 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3005 queue_delayed_work(system_long_wq,
3006 &dev_priv->gpu_error.hangcheck_work, delay);
3007}
3008
58174462 3009__printf(3, 4)
c033666a
CW
3010void i915_handle_error(struct drm_i915_private *dev_priv,
3011 u32 engine_mask,
58174462 3012 const char *fmt, ...);
1da177e4 3013
b963291c 3014extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3015int intel_irq_install(struct drm_i915_private *dev_priv);
3016void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3017
dc97997a
CW
3018extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3019extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3020 bool restore_forcewake);
dc97997a 3021extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3022extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3023extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3024extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3025extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3026 bool restore);
48c1026a 3027const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3028void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3029 enum forcewake_domains domains);
59bad947 3030void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3031 enum forcewake_domains domains);
a6111f7b
CW
3032/* Like above but the caller must manage the uncore.lock itself.
3033 * Must be used with I915_READ_FW and friends.
3034 */
3035void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3036 enum forcewake_domains domains);
3037void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3038 enum forcewake_domains domains);
3accaf7e
MK
3039u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3040
59bad947 3041void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3042
1758b90e
CW
3043int intel_wait_for_register(struct drm_i915_private *dev_priv,
3044 i915_reg_t reg,
3045 const u32 mask,
3046 const u32 value,
3047 const unsigned long timeout_ms);
3048int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3049 i915_reg_t reg,
3050 const u32 mask,
3051 const u32 value,
3052 const unsigned long timeout_ms);
3053
0ad35fed
ZW
3054static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3055{
feddf6e8 3056 return dev_priv->gvt;
0ad35fed
ZW
3057}
3058
c033666a 3059static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3060{
c033666a 3061 return dev_priv->vgpu.active;
cf9d2890 3062}
b1f14ad0 3063
7c463586 3064void
50227e1c 3065i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3066 u32 status_mask);
7c463586
KP
3067
3068void
50227e1c 3069i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3070 u32 status_mask);
7c463586 3071
f8b79e58
ID
3072void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3073void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3074void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3075 uint32_t mask,
3076 uint32_t bits);
fbdedaea
VS
3077void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3078 uint32_t interrupt_mask,
3079 uint32_t enabled_irq_mask);
3080static inline void
3081ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3082{
3083 ilk_update_display_irq(dev_priv, bits, bits);
3084}
3085static inline void
3086ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3087{
3088 ilk_update_display_irq(dev_priv, bits, 0);
3089}
013d3752
VS
3090void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3091 enum pipe pipe,
3092 uint32_t interrupt_mask,
3093 uint32_t enabled_irq_mask);
3094static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3095 enum pipe pipe, uint32_t bits)
3096{
3097 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3098}
3099static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3100 enum pipe pipe, uint32_t bits)
3101{
3102 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3103}
47339cd9
DV
3104void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3105 uint32_t interrupt_mask,
3106 uint32_t enabled_irq_mask);
14443261
VS
3107static inline void
3108ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3109{
3110 ibx_display_interrupt_update(dev_priv, bits, bits);
3111}
3112static inline void
3113ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3114{
3115 ibx_display_interrupt_update(dev_priv, bits, 0);
3116}
3117
673a394b 3118/* i915_gem.c */
673a394b
EA
3119int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3120 struct drm_file *file_priv);
3121int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3122 struct drm_file *file_priv);
3123int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3124 struct drm_file *file_priv);
3125int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3126 struct drm_file *file_priv);
de151cf6
JB
3127int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3128 struct drm_file *file_priv);
673a394b
EA
3129int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3130 struct drm_file *file_priv);
3131int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file_priv);
3133int i915_gem_execbuffer(struct drm_device *dev, void *data,
3134 struct drm_file *file_priv);
76446cac
JB
3135int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3136 struct drm_file *file_priv);
673a394b
EA
3137int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3138 struct drm_file *file_priv);
199adf40
BW
3139int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3140 struct drm_file *file);
3141int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file);
673a394b
EA
3143int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file_priv);
3ef94daa
CW
3145int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3146 struct drm_file *file_priv);
111dbcab
CW
3147int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3148 struct drm_file *file_priv);
3149int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file_priv);
72778cb2 3151void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3152int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3153 struct drm_file *file);
5a125c3c
EA
3154int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3155 struct drm_file *file_priv);
23ba4fd0
BW
3156int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3157 struct drm_file *file_priv);
24145517 3158void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3159int i915_gem_load_init(struct drm_i915_private *dev_priv);
3160void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3161void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3162int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3163int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3164
187685cb 3165void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3166void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3167void i915_gem_object_init(struct drm_i915_gem_object *obj,
3168 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3169struct drm_i915_gem_object *
3170i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3171struct drm_i915_gem_object *
3172i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3173 const void *data, size_t size);
b1f788c6 3174void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3175void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3176
bdeb9785
CW
3177static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3178{
3179 /* A single pass should suffice to release all the freed objects (along
3180 * most call paths) , but be a little more paranoid in that freeing
3181 * the objects does take a little amount of time, during which the rcu
3182 * callbacks could have added new objects into the freed list, and
3183 * armed the work again.
3184 */
3185 do {
3186 rcu_barrier();
3187 } while (flush_work(&i915->mm.free_work));
3188}
3189
058d88c4 3190struct i915_vma * __must_check
ec7adb6e
JL
3191i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3192 const struct i915_ggtt_view *view,
91b2db6f 3193 u64 size,
2ffffd0f
CW
3194 u64 alignment,
3195 u64 flags);
fe14d5f4 3196
aa653a68 3197int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3198void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3199
7c108fd8
CW
3200void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3201
a4f5ea64 3202static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3203{
ee286370
CW
3204 return sg->length >> PAGE_SHIFT;
3205}
67d5a50c 3206
96d77634
CW
3207struct scatterlist *
3208i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3209 unsigned int n, unsigned int *offset);
341be1cd 3210
96d77634
CW
3211struct page *
3212i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3213 unsigned int n);
67d5a50c 3214
96d77634
CW
3215struct page *
3216i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3217 unsigned int n);
67d5a50c 3218
96d77634
CW
3219dma_addr_t
3220i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3221 unsigned long n);
ee286370 3222
03ac84f1
CW
3223void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3224 struct sg_table *pages);
a4f5ea64
CW
3225int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3226
3227static inline int __must_check
3228i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3229{
1233e2db 3230 might_lock(&obj->mm.lock);
a4f5ea64 3231
1233e2db 3232 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3233 return 0;
3234
3235 return __i915_gem_object_get_pages(obj);
3236}
3237
3238static inline void
3239__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3240{
a4f5ea64
CW
3241 GEM_BUG_ON(!obj->mm.pages);
3242
1233e2db 3243 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3244}
3245
3246static inline bool
3247i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3248{
1233e2db 3249 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3250}
3251
3252static inline void
3253__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3254{
a4f5ea64
CW
3255 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3256 GEM_BUG_ON(!obj->mm.pages);
3257
1233e2db 3258 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3259}
0a798eb9 3260
1233e2db
CW
3261static inline void
3262i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3263{
a4f5ea64 3264 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3265}
3266
548625ee
CW
3267enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3268 I915_MM_NORMAL = 0,
3269 I915_MM_SHRINKER
3270};
3271
3272void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3273 enum i915_mm_subclass subclass);
03ac84f1 3274void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3275
d31d7cb1
CW
3276enum i915_map_type {
3277 I915_MAP_WB = 0,
3278 I915_MAP_WC,
3279};
3280
0a798eb9
CW
3281/**
3282 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3283 * @obj: the object to map into kernel address space
3284 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3285 *
3286 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3287 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3288 * the kernel address space. Based on the @type of mapping, the PTE will be
3289 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3290 *
1233e2db
CW
3291 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3292 * mapping is no longer required.
0a798eb9 3293 *
8305216f
DG
3294 * Returns the pointer through which to access the mapped object, or an
3295 * ERR_PTR() on error.
0a798eb9 3296 */
d31d7cb1
CW
3297void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3298 enum i915_map_type type);
0a798eb9
CW
3299
3300/**
3301 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3302 * @obj: the object to unmap
0a798eb9
CW
3303 *
3304 * After pinning the object and mapping its pages, once you are finished
3305 * with your access, call i915_gem_object_unpin_map() to release the pin
3306 * upon the mapping. Once the pin count reaches zero, that mapping may be
3307 * removed.
0a798eb9
CW
3308 */
3309static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3310{
0a798eb9
CW
3311 i915_gem_object_unpin_pages(obj);
3312}
3313
43394c7d
CW
3314int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3315 unsigned int *needs_clflush);
3316int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3317 unsigned int *needs_clflush);
3318#define CLFLUSH_BEFORE 0x1
3319#define CLFLUSH_AFTER 0x2
3320#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3321
3322static inline void
3323i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3324{
3325 i915_gem_object_unpin_pages(obj);
3326}
3327
54cf91dc 3328int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3329void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3330 struct drm_i915_gem_request *req,
3331 unsigned int flags);
ff72145b
DA
3332int i915_gem_dumb_create(struct drm_file *file_priv,
3333 struct drm_device *dev,
3334 struct drm_mode_create_dumb *args);
da6b51d0
DA
3335int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3336 uint32_t handle, uint64_t *offset);
4cc69075 3337int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3338
3339void i915_gem_track_fb(struct drm_i915_gem_object *old,
3340 struct drm_i915_gem_object *new,
3341 unsigned frontbuffer_bits);
3342
73cb9701 3343int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3344
8d9fc7fd 3345struct drm_i915_gem_request *
0bc40be8 3346i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3347
67d97da3 3348void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3349
1f83fee0
DV
3350static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3351{
8af29b0c 3352 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3353}
3354
8af29b0c 3355static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3356{
8af29b0c 3357 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3358}
3359
8af29b0c 3360static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3361{
8af29b0c 3362 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3363}
3364
3365static inline u32 i915_reset_count(struct i915_gpu_error *error)
3366{
8af29b0c 3367 return READ_ONCE(error->reset_count);
1f83fee0 3368}
a71d8d94 3369
0e178aef 3370int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3371void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3372void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3373void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
d0da48cf 3374void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
24145517 3375void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3376int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3377int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3378void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3379void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3380int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3381 unsigned int flags);
bf9e8429
TU
3382int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3383void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3384int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3385int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3386 unsigned int flags,
3387 long timeout,
3388 struct intel_rps_client *rps);
6b5e90f5
CW
3389int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3390 unsigned int flags,
3391 int priority);
3392#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3393
2e2f351d 3394int __must_check
2021746e
CW
3395i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3396 bool write);
3397int __must_check
dabdfe02 3398i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3399struct i915_vma * __must_check
2da3b9b9
CW
3400i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3401 u32 alignment,
e6617330 3402 const struct i915_ggtt_view *view);
058d88c4 3403void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3404int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3405 int align);
b29c19b6 3406int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3407void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3408
e4ffd173
CW
3409int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3410 enum i915_cache_level cache_level);
3411
1286ff73
DV
3412struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3413 struct dma_buf *dma_buf);
3414
3415struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3416 struct drm_gem_object *gem_obj, int flags);
3417
841cd773
DV
3418static inline struct i915_hw_ppgtt *
3419i915_vm_to_ppgtt(struct i915_address_space *vm)
3420{
841cd773
DV
3421 return container_of(vm, struct i915_hw_ppgtt, base);
3422}
3423
b42fe9ca 3424/* i915_gem_fence_reg.c */
49ef5294
CW
3425int __must_check i915_vma_get_fence(struct i915_vma *vma);
3426int __must_check i915_vma_put_fence(struct i915_vma *vma);
3427
b1ed35d9 3428void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3429void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3430
4362f4f6 3431void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3432void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3433 struct sg_table *pages);
3434void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3435 struct sg_table *pages);
7f96ecaf 3436
ca585b5d
CW
3437static inline struct i915_gem_context *
3438i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3439{
3440 struct i915_gem_context *ctx;
3441
091387c1 3442 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3443
3444 ctx = idr_find(&file_priv->context_idr, id);
3445 if (!ctx)
3446 return ERR_PTR(-ENOENT);
3447
3448 return ctx;
3449}
3450
9a6feaf0
CW
3451static inline struct i915_gem_context *
3452i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3453{
691e6415 3454 kref_get(&ctx->ref);
9a6feaf0 3455 return ctx;
dce3271b
MK
3456}
3457
9a6feaf0 3458static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3459{
091387c1 3460 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3461 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3462}
3463
69df05e1
CW
3464static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3465{
bf51997c
CW
3466 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3467
3468 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3469 mutex_unlock(lock);
69df05e1
CW
3470}
3471
80b204bc
CW
3472static inline struct intel_timeline *
3473i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3474 struct intel_engine_cs *engine)
3475{
3476 struct i915_address_space *vm;
3477
3478 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3479 return &vm->timeline.engine[engine->id];
3480}
3481
eec688e1
RB
3482int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3483 struct drm_file *file);
3484
679845ed 3485/* i915_gem_evict.c */
e522ac23 3486int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3487 u64 min_size, u64 alignment,
679845ed 3488 unsigned cache_level,
2ffffd0f 3489 u64 start, u64 end,
1ec9e26d 3490 unsigned flags);
625d988a
CW
3491int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3492 struct drm_mm_node *node,
3493 unsigned int flags);
679845ed 3494int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3495
0260c420 3496/* belongs in i915_gem_gtt.h */
c033666a 3497static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3498{
600f4368 3499 wmb();
c033666a 3500 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3501 intel_gtt_chipset_flush();
3502}
246cbfb5 3503
9797fbfb 3504/* i915_gem_stolen.c */
d713fd49
PZ
3505int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3506 struct drm_mm_node *node, u64 size,
3507 unsigned alignment);
a9da512b
PZ
3508int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3509 struct drm_mm_node *node, u64 size,
3510 unsigned alignment, u64 start,
3511 u64 end);
d713fd49
PZ
3512void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3513 struct drm_mm_node *node);
7ace3d30 3514int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3515void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3516struct drm_i915_gem_object *
187685cb 3517i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3518struct drm_i915_gem_object *
187685cb 3519i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3520 u32 stolen_offset,
3521 u32 gtt_offset,
3522 u32 size);
9797fbfb 3523
920cf419
CW
3524/* i915_gem_internal.c */
3525struct drm_i915_gem_object *
3526i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3527 phys_addr_t size);
920cf419 3528
be6a0376
DV
3529/* i915_gem_shrinker.c */
3530unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3531 unsigned long target,
be6a0376
DV
3532 unsigned flags);
3533#define I915_SHRINK_PURGEABLE 0x1
3534#define I915_SHRINK_UNBOUND 0x2
3535#define I915_SHRINK_BOUND 0x4
5763ff04 3536#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3537#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3538unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3539void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3540void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3541
3542
673a394b 3543/* i915_gem_tiling.c */
2c1792a1 3544static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3545{
091387c1 3546 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3547
3548 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3549 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3550}
3551
91d4e0aa
CW
3552u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3553 unsigned int tiling, unsigned int stride);
3554u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3555 unsigned int tiling, unsigned int stride);
3556
2017263e 3557/* i915_debugfs.c */
f8c168fa 3558#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3559int i915_debugfs_register(struct drm_i915_private *dev_priv);
3560void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3561int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3562void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3563#else
8d35acba
CW
3564static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3565static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3566static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3567{ return 0; }
ce5e2ac1 3568static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3569#endif
84734a04
MK
3570
3571/* i915_gpu_error.c */
98a2f411
CW
3572#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3573
edc3d884
MK
3574__printf(2, 3)
3575void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3576int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3577 const struct i915_error_state_file_priv *error);
4dc955f7 3578int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3579 struct drm_i915_private *i915,
4dc955f7
MK
3580 size_t count, loff_t pos);
3581static inline void i915_error_state_buf_release(
3582 struct drm_i915_error_state_buf *eb)
3583{
3584 kfree(eb->buf);
3585}
c033666a
CW
3586void i915_capture_error_state(struct drm_i915_private *dev_priv,
3587 u32 engine_mask,
58174462 3588 const char *error_msg);
84734a04
MK
3589void i915_error_state_get(struct drm_device *dev,
3590 struct i915_error_state_file_priv *error_priv);
3591void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
12ff05e7 3592void i915_destroy_error_state(struct drm_i915_private *dev_priv);
84734a04 3593
98a2f411
CW
3594#else
3595
3596static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3597 u32 engine_mask,
3598 const char *error_msg)
3599{
3600}
3601
12ff05e7 3602static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
98a2f411
CW
3603{
3604}
3605
3606#endif
3607
0a4cd7c8 3608const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3609
351e3db2 3610/* i915_cmd_parser.c */
1ca3712c 3611int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3612void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3613void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3614int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3615 struct drm_i915_gem_object *batch_obj,
3616 struct drm_i915_gem_object *shadow_batch_obj,
3617 u32 batch_start_offset,
3618 u32 batch_len,
3619 bool is_master);
351e3db2 3620
eec688e1
RB
3621/* i915_perf.c */
3622extern void i915_perf_init(struct drm_i915_private *dev_priv);
3623extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3624extern void i915_perf_register(struct drm_i915_private *dev_priv);
3625extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3626
317c35d1 3627/* i915_suspend.c */
af6dc742
TU
3628extern int i915_save_state(struct drm_i915_private *dev_priv);
3629extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3630
0136db58 3631/* i915_sysfs.c */
694c2828
DW
3632void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3633void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3634
f899fc64 3635/* intel_i2c.c */
40196446
TU
3636extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3637extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3638extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3639 unsigned int pin);
3bd7d909 3640
0184df46
JN
3641extern struct i2c_adapter *
3642intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3643extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3644extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3645static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3646{
3647 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3648}
af6dc742 3649extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3650
8b8e1a89 3651/* intel_bios.c */
98f3a1dc 3652int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3653bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3654bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3655bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3656bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3657bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3658bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3659bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3660bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3661 enum port port);
6389dd83
SS
3662bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3663 enum port port);
3664
8b8e1a89 3665
3b617967 3666/* intel_opregion.c */
44834a67 3667#ifdef CONFIG_ACPI
6f9f4b7a 3668extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3669extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3670extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3671extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3672extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3673 bool enable);
6f9f4b7a 3674extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3675 pci_power_t state);
6f9f4b7a 3676extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3677#else
6f9f4b7a 3678static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3679static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3680static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3681static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3682{
3683}
9c4b0a68
JN
3684static inline int
3685intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3686{
3687 return 0;
3688}
ecbc5cf3 3689static inline int
6f9f4b7a 3690intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3691{
3692 return 0;
3693}
6f9f4b7a 3694static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3695{
3696 return -ENODEV;
3697}
65e082c9 3698#endif
8ee1c3db 3699
723bfd70
JB
3700/* intel_acpi.c */
3701#ifdef CONFIG_ACPI
3702extern void intel_register_dsm_handler(void);
3703extern void intel_unregister_dsm_handler(void);
3704#else
3705static inline void intel_register_dsm_handler(void) { return; }
3706static inline void intel_unregister_dsm_handler(void) { return; }
3707#endif /* CONFIG_ACPI */
3708
94b4f3ba
CW
3709/* intel_device_info.c */
3710static inline struct intel_device_info *
3711mkwrite_device_info(struct drm_i915_private *dev_priv)
3712{
3713 return (struct intel_device_info *)&dev_priv->info;
3714}
3715
2e0d26f8 3716const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3717void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3718void intel_device_info_dump(struct drm_i915_private *dev_priv);
3719
79e53945 3720/* modesetting */
f817586c 3721extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3722extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3723extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3724extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3725extern int intel_connector_register(struct drm_connector *);
c191eca1 3726extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3727extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3728 bool state);
043e9bda 3729extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3730extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3731extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3732extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3733extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3734extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3735extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3736 bool enable);
3bad0781 3737
c0c7babc
BW
3738int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3739 struct drm_file *file);
575155a9 3740
6ef3d427 3741/* overlay */
c033666a
CW
3742extern struct intel_overlay_error_state *
3743intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3744extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3745 struct intel_overlay_error_state *error);
c4a1d9e4 3746
c033666a
CW
3747extern struct intel_display_error_state *
3748intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3749extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
5f56d5f9 3750 struct drm_i915_private *dev_priv,
c4a1d9e4 3751 struct intel_display_error_state *error);
6ef3d427 3752
151a49d0
TR
3753int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3754int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3755int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3756 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3757
3758/* intel_sideband.c */
707b6e3d 3759u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3760int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3761u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3762u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3763void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3764u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3765void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3766u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3767void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3768u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3769void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3770u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3771void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3772u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3773 enum intel_sbi_destination destination);
3774void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3775 enum intel_sbi_destination destination);
e9fe51c6
SK
3776u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3777void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3778
b7fa22d8 3779/* intel_dpio_phy.c */
0a116ce8 3780void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3781 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3782void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3783 enum port port, u32 margin, u32 scale,
3784 u32 enable, u32 deemphasis);
47a6bc61
ACO
3785void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3786void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3787bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3788 enum dpio_phy phy);
3789bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3790 enum dpio_phy phy);
3791uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3792 uint8_t lane_count);
3793void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3794 uint8_t lane_lat_optim_mask);
3795uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3796
b7fa22d8
ACO
3797void chv_set_phy_signal_level(struct intel_encoder *encoder,
3798 u32 deemph_reg_value, u32 margin_reg_value,
3799 bool uniq_trans_scale);
844b2f9a
ACO
3800void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3801 bool reset);
419b1b7a 3802void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3803void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3804void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3805void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3806
53d98725
ACO
3807void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3808 u32 demph_reg_value, u32 preemph_reg_value,
3809 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3810void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3811void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3812void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3813
616bc820
VS
3814int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3815int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3816
0b274481
BW
3817#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3818#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3819
3820#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3821#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3822#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3823#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3824
3825#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3826#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3827#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3828#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3829
698b3135
CW
3830/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3831 * will be implemented using 2 32-bit writes in an arbitrary order with
3832 * an arbitrary delay between them. This can cause the hardware to
3833 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3834 * machine death. For this reason we do not support I915_WRITE64, or
3835 * dev_priv->uncore.funcs.mmio_writeq.
3836 *
3837 * When reading a 64-bit value as two 32-bit values, the delay may cause
3838 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3839 * occasionally a 64-bit register does not actualy support a full readq
3840 * and must be read using two 32-bit reads.
3841 *
3842 * You have been warned.
698b3135 3843 */
0b274481 3844#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3845
50877445 3846#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3847 u32 upper, lower, old_upper, loop = 0; \
3848 upper = I915_READ(upper_reg); \
ee0a227b 3849 do { \
acd29f7b 3850 old_upper = upper; \
ee0a227b 3851 lower = I915_READ(lower_reg); \
acd29f7b
CW
3852 upper = I915_READ(upper_reg); \
3853 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3854 (u64)upper << 32 | lower; })
50877445 3855
cae5852d
ZN
3856#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3857#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3858
75aa3f63
VS
3859#define __raw_read(x, s) \
3860static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3861 i915_reg_t reg) \
75aa3f63 3862{ \
f0f59a00 3863 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3864}
3865
3866#define __raw_write(x, s) \
3867static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3868 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3869{ \
f0f59a00 3870 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3871}
3872__raw_read(8, b)
3873__raw_read(16, w)
3874__raw_read(32, l)
3875__raw_read(64, q)
3876
3877__raw_write(8, b)
3878__raw_write(16, w)
3879__raw_write(32, l)
3880__raw_write(64, q)
3881
3882#undef __raw_read
3883#undef __raw_write
3884
a6111f7b 3885/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3886 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3887 * controlled.
aafee2eb 3888 *
a6111f7b 3889 * Think twice, and think again, before using these.
aafee2eb
AH
3890 *
3891 * As an example, these accessors can possibly be used between:
3892 *
3893 * spin_lock_irq(&dev_priv->uncore.lock);
3894 * intel_uncore_forcewake_get__locked();
3895 *
3896 * and
3897 *
3898 * intel_uncore_forcewake_put__locked();
3899 * spin_unlock_irq(&dev_priv->uncore.lock);
3900 *
3901 *
3902 * Note: some registers may not need forcewake held, so
3903 * intel_uncore_forcewake_{get,put} can be omitted, see
3904 * intel_uncore_forcewake_for_reg().
3905 *
3906 * Certain architectures will die if the same cacheline is concurrently accessed
3907 * by different clients (e.g. on Ivybridge). Access to registers should
3908 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3909 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3910 */
75aa3f63
VS
3911#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3912#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3913#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3914#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3915
55bc60db
VS
3916/* "Broadcast RGB" property */
3917#define INTEL_BROADCAST_RGB_AUTO 0
3918#define INTEL_BROADCAST_RGB_FULL 1
3919#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3920
920a14b2 3921static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3922{
920a14b2 3923 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3924 return VLV_VGACNTRL;
920a14b2 3925 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3926 return CPU_VGACNTRL;
766aa1c4
VS
3927 else
3928 return VGACNTRL;
3929}
3930
df97729f
ID
3931static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3932{
3933 unsigned long j = msecs_to_jiffies(m);
3934
3935 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3936}
3937
7bd0e226
DV
3938static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3939{
3940 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3941}
3942
df97729f
ID
3943static inline unsigned long
3944timespec_to_jiffies_timeout(const struct timespec *value)
3945{
3946 unsigned long j = timespec_to_jiffies(value);
3947
3948 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3949}
3950
dce56b3c
PZ
3951/*
3952 * If you need to wait X milliseconds between events A and B, but event B
3953 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3954 * when event A happened, then just before event B you call this function and
3955 * pass the timestamp as the first argument, and X as the second argument.
3956 */
3957static inline void
3958wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3959{
ec5e0cfb 3960 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3961
3962 /*
3963 * Don't re-read the value of "jiffies" every time since it may change
3964 * behind our back and break the math.
3965 */
3966 tmp_jiffies = jiffies;
3967 target_jiffies = timestamp_jiffies +
3968 msecs_to_jiffies_timeout(to_wait_ms);
3969
3970 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3971 remaining_jiffies = target_jiffies - tmp_jiffies;
3972 while (remaining_jiffies)
3973 remaining_jiffies =
3974 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3975 }
3976}
221fe799
CW
3977
3978static inline bool
3979__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 3980{
f69a02c9
CW
3981 struct intel_engine_cs *engine = req->engine;
3982
7ec2c73b
CW
3983 /* Before we do the heavier coherent read of the seqno,
3984 * check the value (hopefully) in the CPU cacheline.
3985 */
65e4760e 3986 if (__i915_gem_request_completed(req))
7ec2c73b
CW
3987 return true;
3988
688e6c72
CW
3989 /* Ensure our read of the seqno is coherent so that we
3990 * do not "miss an interrupt" (i.e. if this is the last
3991 * request and the seqno write from the GPU is not visible
3992 * by the time the interrupt fires, we will see that the
3993 * request is incomplete and go back to sleep awaiting
3994 * another interrupt that will never come.)
3995 *
3996 * Strictly, we only need to do this once after an interrupt,
3997 * but it is easier and safer to do it every time the waiter
3998 * is woken.
3999 */
3d5564e9 4000 if (engine->irq_seqno_barrier &&
dbd6ef29 4001 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
538b257d 4002 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
99fe4a5f
CW
4003 struct task_struct *tsk;
4004
3d5564e9
CW
4005 /* The ordering of irq_posted versus applying the barrier
4006 * is crucial. The clearing of the current irq_posted must
4007 * be visible before we perform the barrier operation,
4008 * such that if a subsequent interrupt arrives, irq_posted
4009 * is reasserted and our task rewoken (which causes us to
4010 * do another __i915_request_irq_complete() immediately
4011 * and reapply the barrier). Conversely, if the clear
4012 * occurs after the barrier, then an interrupt that arrived
4013 * whilst we waited on the barrier would not trigger a
4014 * barrier on the next pass, and the read may not see the
4015 * seqno update.
4016 */
f69a02c9 4017 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4018
4019 /* If we consume the irq, but we are no longer the bottom-half,
4020 * the real bottom-half may not have serialised their own
4021 * seqno check with the irq-barrier (i.e. may have inspected
4022 * the seqno before we believe it coherent since they see
4023 * irq_posted == false but we are still running).
4024 */
4025 rcu_read_lock();
dbd6ef29 4026 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4027 if (tsk && tsk != current)
4028 /* Note that if the bottom-half is changed as we
4029 * are sending the wake-up, the new bottom-half will
4030 * be woken by whomever made the change. We only have
4031 * to worry about when we steal the irq-posted for
4032 * ourself.
4033 */
4034 wake_up_process(tsk);
4035 rcu_read_unlock();
4036
65e4760e 4037 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4038 return true;
4039 }
688e6c72 4040
688e6c72
CW
4041 return false;
4042}
4043
0b1de5d5
CW
4044void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4045bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4046
c4d3ae68
CW
4047/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4048 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4049 * perform the operation. To check beforehand, pass in the parameters to
4050 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4051 * you only need to pass in the minor offsets, page-aligned pointers are
4052 * always valid.
4053 *
4054 * For just checking for SSE4.1, in the foreknowledge that the future use
4055 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4056 */
4057#define i915_can_memcpy_from_wc(dst, src, len) \
4058 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4059
4060#define i915_has_memcpy_from_wc() \
4061 i915_memcpy_from_wc(NULL, NULL, 0)
4062
c58305af
CW
4063/* i915_mm.c */
4064int remap_io_mapping(struct vm_area_struct *vma,
4065 unsigned long addr, unsigned long pfn, unsigned long size,
4066 struct io_mapping *iomap);
4067
1da177e4 4068#endif