]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/guc: Release GuC interrupts in i915_guc_submission_disable
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20
CW
57
58#include "intel_bios.h"
ac7f11c6 59#include "intel_dpll_mgr.h"
8c4f24f9 60#include "intel_uc.h"
e73bdd20
CW
61#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
d501b1d2 64#include "i915_gem.h"
6095868a 65#include "i915_gem_context.h"
b42fe9ca
JL
66#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
e73bdd20
CW
68#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
05235c53 70#include "i915_gem_request.h"
73cb9701 71#include "i915_gem_timeline.h"
585fb111 72
b42fe9ca
JL
73#include "i915_vma.h"
74
0ad35fed
ZW
75#include "intel_gvt.h"
76
1da177e4
LT
77/* General customization:
78 */
79
1da177e4
LT
80#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
505b6815
DV
82#define DRIVER_DATE "20170306"
83#define DRIVER_TIMESTAMP 1488785683
1da177e4 84
c883ef1b 85#undef WARN_ON
5f77eeb0
DV
86/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
152b2262 94#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
95#endif
96
cd9bfacb 97#undef WARN_ON_ONCE
152b2262 98#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 99
5f77eeb0
DV
100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
c883ef1b 102
e2c719b7
RC
103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
32753cb8
JL
112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 114 DRM_ERROR(format); \
e2c719b7
RC
115 unlikely(__ret_warn_on); \
116})
117
152b2262
JL
118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 120
4fec15d1
ID
121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
b95320bd
MK
125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
42a8ca4c
JN
209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
87ad3212
JN
214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
08c4d7fc
TU
219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
317c35d1 224enum pipe {
752aa88a 225 INVALID_PIPE = -1,
317c35d1
JB
226 PIPE_A = 0,
227 PIPE_B,
9db4a9c7 228 PIPE_C,
a57c774a
AK
229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
317c35d1 231};
9db4a9c7 232#define pipe_name(p) ((p) + 'A')
317c35d1 233
a5c961d1
PZ
234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
a57c774a 238 TRANSCODER_EDP,
4d1de975
JN
239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
a57c774a 241 I915_MAX_TRANSCODERS
a5c961d1 242};
da205630
JN
243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
4d1de975
JN
255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
da205630
JN
259 default:
260 return "<invalid>";
261 }
262}
a5c961d1 263
4d1de975
JN
264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
84139d1e 269/*
b14e5848
VS
270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 272 */
80824003 273enum plane {
b14e5848 274 PLANE_A,
80824003 275 PLANE_B,
9db4a9c7 276 PLANE_C,
80824003 277};
9db4a9c7 278#define plane_name(p) ((p) + 'A')
52440211 279
580503c7 280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 281
b14e5848
VS
282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
19c3164d 296 PLANE_SPRITE2,
b14e5848
VS
297 PLANE_CURSOR,
298 I915_MAX_PLANES,
299};
300
d97d7b48
VS
301#define for_each_plane_id_on_crtc(__crtc, __p) \
302 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
2b139522 305enum port {
03cdc1d4 306 PORT_NONE = -1,
2b139522
ED
307 PORT_A = 0,
308 PORT_B,
309 PORT_C,
310 PORT_D,
311 PORT_E,
312 I915_MAX_PORTS
313};
314#define port_name(p) ((p) + 'A')
315
a09caddd 316#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
317
318enum dpio_channel {
319 DPIO_CH0,
320 DPIO_CH1
321};
322
323enum dpio_phy {
324 DPIO_PHY0,
0a116ce8
ACO
325 DPIO_PHY1,
326 DPIO_PHY2,
e4607fcf
CML
327};
328
b97186f0
PZ
329enum intel_display_power_domain {
330 POWER_DOMAIN_PIPE_A,
331 POWER_DOMAIN_PIPE_B,
332 POWER_DOMAIN_PIPE_C,
333 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336 POWER_DOMAIN_TRANSCODER_A,
337 POWER_DOMAIN_TRANSCODER_B,
338 POWER_DOMAIN_TRANSCODER_C,
f52e353e 339 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
340 POWER_DOMAIN_TRANSCODER_DSI_A,
341 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
342 POWER_DOMAIN_PORT_DDI_A_LANES,
343 POWER_DOMAIN_PORT_DDI_B_LANES,
344 POWER_DOMAIN_PORT_DDI_C_LANES,
345 POWER_DOMAIN_PORT_DDI_D_LANES,
346 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
347 POWER_DOMAIN_PORT_DDI_A_IO,
348 POWER_DOMAIN_PORT_DDI_B_IO,
349 POWER_DOMAIN_PORT_DDI_C_IO,
350 POWER_DOMAIN_PORT_DDI_D_IO,
351 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
352 POWER_DOMAIN_PORT_DSI,
353 POWER_DOMAIN_PORT_CRT,
354 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 355 POWER_DOMAIN_VGA,
fbeeaa23 356 POWER_DOMAIN_AUDIO,
bd2bb1b9 357 POWER_DOMAIN_PLLS,
1407121a
S
358 POWER_DOMAIN_AUX_A,
359 POWER_DOMAIN_AUX_B,
360 POWER_DOMAIN_AUX_C,
361 POWER_DOMAIN_AUX_D,
f0ab43e6 362 POWER_DOMAIN_GMBUS,
dfa57627 363 POWER_DOMAIN_MODESET,
baa70707 364 POWER_DOMAIN_INIT,
bddc7645
ID
365
366 POWER_DOMAIN_NUM,
b97186f0
PZ
367};
368
369#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
370#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
371 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
372#define POWER_DOMAIN_TRANSCODER(tran) \
373 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
374 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 375
1d843f9d
EE
376enum hpd_pin {
377 HPD_NONE = 0,
1d843f9d
EE
378 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
379 HPD_CRT,
380 HPD_SDVO_B,
381 HPD_SDVO_C,
cc24fcdc 382 HPD_PORT_A,
1d843f9d
EE
383 HPD_PORT_B,
384 HPD_PORT_C,
385 HPD_PORT_D,
26951caf 386 HPD_PORT_E,
1d843f9d
EE
387 HPD_NUM_PINS
388};
389
c91711f9
JN
390#define for_each_hpd_pin(__pin) \
391 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
392
317eaa95
L
393#define HPD_STORM_DEFAULT_THRESHOLD 5
394
5fcece80
JN
395struct i915_hotplug {
396 struct work_struct hotplug_work;
397
398 struct {
399 unsigned long last_jiffies;
400 int count;
401 enum {
402 HPD_ENABLED = 0,
403 HPD_DISABLED = 1,
404 HPD_MARK_DISABLED = 2
405 } state;
406 } stats[HPD_NUM_PINS];
407 u32 event_bits;
408 struct delayed_work reenable_work;
409
410 struct intel_digital_port *irq_port[I915_MAX_PORTS];
411 u32 long_port_mask;
412 u32 short_port_mask;
413 struct work_struct dig_port_work;
414
19625e85
L
415 struct work_struct poll_init_work;
416 bool poll_enabled;
417
317eaa95
L
418 unsigned int hpd_storm_threshold;
419
5fcece80
JN
420 /*
421 * if we get a HPD irq from DP and a HPD irq from non-DP
422 * the non-DP HPD could block the workqueue on a mode config
423 * mutex getting, that userspace may have taken. However
424 * userspace is waiting on the DP workqueue to run which is
425 * blocked behind the non-DP one.
426 */
427 struct workqueue_struct *dp_wq;
428};
429
2a2d5482
CW
430#define I915_GEM_GPU_DOMAINS \
431 (I915_GEM_DOMAIN_RENDER | \
432 I915_GEM_DOMAIN_SAMPLER | \
433 I915_GEM_DOMAIN_COMMAND | \
434 I915_GEM_DOMAIN_INSTRUCTION | \
435 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 436
055e393f
DL
437#define for_each_pipe(__dev_priv, __p) \
438 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
439#define for_each_pipe_masked(__dev_priv, __p, __mask) \
440 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
441 for_each_if ((__mask) & (1 << (__p)))
8b364b41 442#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
443 for ((__p) = 0; \
444 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
445 (__p)++)
3bdcfc0c
DL
446#define for_each_sprite(__dev_priv, __p, __s) \
447 for ((__s) = 0; \
448 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
449 (__s)++)
9db4a9c7 450
c3aeadc8
JN
451#define for_each_port_masked(__port, __ports_mask) \
452 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
453 for_each_if ((__ports_mask) & (1 << (__port)))
454
d79b814d 455#define for_each_crtc(dev, crtc) \
91c8a326 456 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 457
27321ae8
ML
458#define for_each_intel_plane(dev, intel_plane) \
459 list_for_each_entry(intel_plane, \
91c8a326 460 &(dev)->mode_config.plane_list, \
27321ae8
ML
461 base.head)
462
c107acfe 463#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
464 list_for_each_entry(intel_plane, \
465 &(dev)->mode_config.plane_list, \
c107acfe
MR
466 base.head) \
467 for_each_if ((plane_mask) & \
468 (1 << drm_plane_index(&intel_plane->base)))
469
262cd2e1
VS
470#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
471 list_for_each_entry(intel_plane, \
472 &(dev)->mode_config.plane_list, \
473 base.head) \
95150bdf 474 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 475
91c8a326
CW
476#define for_each_intel_crtc(dev, intel_crtc) \
477 list_for_each_entry(intel_crtc, \
478 &(dev)->mode_config.crtc_list, \
479 base.head)
d063ae48 480
91c8a326
CW
481#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
482 list_for_each_entry(intel_crtc, \
483 &(dev)->mode_config.crtc_list, \
484 base.head) \
98d39494
MR
485 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
486
b2784e15
DL
487#define for_each_intel_encoder(dev, intel_encoder) \
488 list_for_each_entry(intel_encoder, \
489 &(dev)->mode_config.encoder_list, \
490 base.head)
491
3f6a5e1e
DV
492#define for_each_intel_connector_iter(intel_connector, iter) \
493 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
494
6c2b7c12
DV
495#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
496 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 497 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 498
53f5e3ca
JB
499#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
500 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 501 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 502
b04c5bd6
BF
503#define for_each_power_domain(domain, mask) \
504 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 505 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 506
75ccb2ec
ID
507#define for_each_power_well(__dev_priv, __power_well) \
508 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
509 (__power_well) - (__dev_priv)->power_domains.power_wells < \
510 (__dev_priv)->power_domains.power_well_count; \
511 (__power_well)++)
512
513#define for_each_power_well_rev(__dev_priv, __power_well) \
514 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
515 (__dev_priv)->power_domains.power_well_count - 1; \
516 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
517 (__power_well)--)
518
519#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
520 for_each_power_well(__dev_priv, __power_well) \
521 for_each_if ((__power_well)->domains & (__domain_mask))
522
523#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
524 for_each_power_well_rev(__dev_priv, __power_well) \
525 for_each_if ((__power_well)->domains & (__domain_mask))
526
ff32c54e
VS
527#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
528 for ((__i) = 0; \
529 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
530 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
531 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
532 (__i)++) \
533 for_each_if (plane_state)
534
e7b903d2 535struct drm_i915_private;
ad46cb53 536struct i915_mm_struct;
5cc9ed4b 537struct i915_mmu_object;
e7b903d2 538
a6f766f3
CW
539struct drm_i915_file_private {
540 struct drm_i915_private *dev_priv;
541 struct drm_file *file;
542
543 struct {
544 spinlock_t lock;
545 struct list_head request_list;
d0bc54f2
CW
546/* 20ms is a fairly arbitrary limit (greater than the average frame time)
547 * chosen to prevent the CPU getting more than a frame ahead of the GPU
548 * (when using lax throttling for the frontbuffer). We also use it to
549 * offer free GPU waitboosts for severely congested workloads.
550 */
551#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
552 } mm;
553 struct idr context_idr;
554
2e1b8730
CW
555 struct intel_rps_client {
556 struct list_head link;
557 unsigned boosts;
558 } rps;
a6f766f3 559
c80ff16e 560 unsigned int bsd_engine;
b083a087
MK
561
562/* Client can have a maximum of 3 contexts banned before
563 * it is denied of creating new contexts. As one context
564 * ban needs 4 consecutive hangs, and more if there is
565 * progress in between, this is a last resort stop gap measure
566 * to limit the badly behaving clients access to gpu.
567 */
568#define I915_MAX_CLIENT_CONTEXT_BANS 3
569 int context_bans;
a6f766f3
CW
570};
571
e69d0bc1
DV
572/* Used by dp and fdi links */
573struct intel_link_m_n {
574 uint32_t tu;
575 uint32_t gmch_m;
576 uint32_t gmch_n;
577 uint32_t link_m;
578 uint32_t link_n;
579};
580
581void intel_link_compute_m_n(int bpp, int nlanes,
582 int pixel_clock, int link_clock,
583 struct intel_link_m_n *m_n);
584
1da177e4
LT
585/* Interface history:
586 *
587 * 1.1: Original.
0d6aa60b
DA
588 * 1.2: Add Power Management
589 * 1.3: Add vblank support
de227f5f 590 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 591 * 1.5: Add vblank pipe configuration
2228ed67
MD
592 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
593 * - Support vertical blank on secondary display pipe
1da177e4
LT
594 */
595#define DRIVER_MAJOR 1
2228ed67 596#define DRIVER_MINOR 6
1da177e4
LT
597#define DRIVER_PATCHLEVEL 0
598
0a3e67a4
JB
599struct opregion_header;
600struct opregion_acpi;
601struct opregion_swsci;
602struct opregion_asle;
603
8ee1c3db 604struct intel_opregion {
115719fc
WD
605 struct opregion_header *header;
606 struct opregion_acpi *acpi;
607 struct opregion_swsci *swsci;
ebde53c7
JN
608 u32 swsci_gbda_sub_functions;
609 u32 swsci_sbcb_sub_functions;
115719fc 610 struct opregion_asle *asle;
04ebaadb 611 void *rvda;
82730385 612 const void *vbt;
ada8f955 613 u32 vbt_size;
115719fc 614 u32 *lid_state;
91a60f20 615 struct work_struct asle_work;
8ee1c3db 616};
44834a67 617#define OPREGION_SIZE (8*1024)
8ee1c3db 618
6ef3d427
CW
619struct intel_overlay;
620struct intel_overlay_error_state;
621
9b9d172d 622struct sdvo_device_mapping {
e957d772 623 u8 initialized;
9b9d172d 624 u8 dvo_port;
625 u8 slave_addr;
626 u8 dvo_wiring;
e957d772 627 u8 i2c_pin;
b1083333 628 u8 ddc_pin;
9b9d172d 629};
630
7bd688cd 631struct intel_connector;
820d2d77 632struct intel_encoder;
ccf010fb 633struct intel_atomic_state;
5cec258b 634struct intel_crtc_state;
5724dbd1 635struct intel_initial_plane_config;
0e8ffe1b 636struct intel_crtc;
ee9300bb
DV
637struct intel_limit;
638struct dpll;
49cd97a3 639struct intel_cdclk_state;
b8cecdf5 640
e70236a8 641struct drm_i915_display_funcs {
49cd97a3
VS
642 void (*get_cdclk)(struct drm_i915_private *dev_priv,
643 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
644 void (*set_cdclk)(struct drm_i915_private *dev_priv,
645 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 646 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 647 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
648 int (*compute_intermediate_wm)(struct drm_device *dev,
649 struct intel_crtc *intel_crtc,
650 struct intel_crtc_state *newstate);
ccf010fb
ML
651 void (*initial_watermarks)(struct intel_atomic_state *state,
652 struct intel_crtc_state *cstate);
653 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
654 struct intel_crtc_state *cstate);
655 void (*optimize_watermarks)(struct intel_atomic_state *state,
656 struct intel_crtc_state *cstate);
98d39494 657 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 658 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 659 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
660 /* Returns the active state of the crtc, and if the crtc is active,
661 * fills out the pipe-config with the hw state. */
662 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 663 struct intel_crtc_state *);
5724dbd1
DL
664 void (*get_initial_plane_config)(struct intel_crtc *,
665 struct intel_initial_plane_config *);
190f68c5
ACO
666 int (*crtc_compute_clock)(struct intel_crtc *crtc,
667 struct intel_crtc_state *crtc_state);
4a806558
ML
668 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
669 struct drm_atomic_state *old_state);
670 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
671 struct drm_atomic_state *old_state);
896e5bb0
L
672 void (*update_crtcs)(struct drm_atomic_state *state,
673 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
674 void (*audio_codec_enable)(struct drm_connector *connector,
675 struct intel_encoder *encoder,
5e7234c9 676 const struct drm_display_mode *adjusted_mode);
69bfe1a9 677 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
678 void (*fdi_link_train)(struct intel_crtc *crtc,
679 const struct intel_crtc_state *crtc_state);
46f16e63 680 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
681 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
682 struct drm_framebuffer *fb,
683 struct drm_i915_gem_object *obj,
684 struct drm_i915_gem_request *req,
685 uint32_t flags);
91d14251 686 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
687 /* clock updates for mode set */
688 /* cursor updates */
689 /* render clock increase/decrease */
690 /* display clock increase/decrease */
691 /* pll clock increase/decrease */
8563b1e8 692
b95c5321
ML
693 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
694 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
695};
696
48c1026a
MK
697enum forcewake_domain_id {
698 FW_DOMAIN_ID_RENDER = 0,
699 FW_DOMAIN_ID_BLITTER,
700 FW_DOMAIN_ID_MEDIA,
701
702 FW_DOMAIN_ID_COUNT
703};
704
705enum forcewake_domains {
706 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
707 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
708 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
709 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
710 FORCEWAKE_BLITTER |
711 FORCEWAKE_MEDIA)
712};
713
3756685a
TU
714#define FW_REG_READ (1)
715#define FW_REG_WRITE (2)
716
85ee17eb
PP
717enum decoupled_power_domain {
718 GEN9_DECOUPLED_PD_BLITTER = 0,
719 GEN9_DECOUPLED_PD_RENDER,
720 GEN9_DECOUPLED_PD_MEDIA,
721 GEN9_DECOUPLED_PD_ALL
722};
723
724enum decoupled_ops {
725 GEN9_DECOUPLED_OP_WRITE = 0,
726 GEN9_DECOUPLED_OP_READ
727};
728
3756685a
TU
729enum forcewake_domains
730intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
731 i915_reg_t reg, unsigned int op);
732
907b28c5 733struct intel_uncore_funcs {
c8d9a590 734 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 735 enum forcewake_domains domains);
c8d9a590 736 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 737 enum forcewake_domains domains);
0b274481 738
f0f59a00
VS
739 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
740 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
741 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
742 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 743
f0f59a00 744 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 745 uint8_t val, bool trace);
f0f59a00 746 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 747 uint16_t val, bool trace);
f0f59a00 748 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 749 uint32_t val, bool trace);
990bbdad
CW
750};
751
15157970
TU
752struct intel_forcewake_range {
753 u32 start;
754 u32 end;
755
756 enum forcewake_domains domains;
757};
758
907b28c5
CW
759struct intel_uncore {
760 spinlock_t lock; /** lock is also taken in irq contexts. */
761
15157970
TU
762 const struct intel_forcewake_range *fw_domains_table;
763 unsigned int fw_domains_table_entries;
764
907b28c5
CW
765 struct intel_uncore_funcs funcs;
766
767 unsigned fifo_count;
003342a5 768
48c1026a 769 enum forcewake_domains fw_domains;
003342a5 770 enum forcewake_domains fw_domains_active;
b2cff0db
CW
771
772 struct intel_uncore_forcewake_domain {
773 struct drm_i915_private *i915;
48c1026a 774 enum forcewake_domain_id id;
33c582c1 775 enum forcewake_domains mask;
b2cff0db 776 unsigned wake_count;
a57a4a67 777 struct hrtimer timer;
f0f59a00 778 i915_reg_t reg_set;
05a2fb15
MK
779 u32 val_set;
780 u32 val_clear;
f0f59a00
VS
781 i915_reg_t reg_ack;
782 i915_reg_t reg_post;
05a2fb15 783 u32 val_reset;
b2cff0db 784 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
785
786 int unclaimed_mmio_check;
b2cff0db
CW
787};
788
789/* Iterate over initialised fw domains */
33c582c1
TU
790#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
791 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
792 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
793 (domain__)++) \
794 for_each_if ((mask__) & (domain__)->mask)
795
796#define for_each_fw_domain(domain__, dev_priv__) \
797 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 798
b6e7d894
DL
799#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
800#define CSR_VERSION_MAJOR(version) ((version) >> 16)
801#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
802
eb805623 803struct intel_csr {
8144ac59 804 struct work_struct work;
eb805623 805 const char *fw_path;
a7f749f9 806 uint32_t *dmc_payload;
eb805623 807 uint32_t dmc_fw_size;
b6e7d894 808 uint32_t version;
eb805623 809 uint32_t mmio_count;
f0f59a00 810 i915_reg_t mmioaddr[8];
eb805623 811 uint32_t mmiodata[8];
832dba88 812 uint32_t dc_state;
a37baf3b 813 uint32_t allowed_dc_mask;
eb805623
DV
814};
815
604db650
JL
816#define DEV_INFO_FOR_EACH_FLAG(func) \
817 func(is_mobile); \
3e4274f8 818 func(is_lp); \
c007fb4a 819 func(is_alpha_support); \
566c56a4 820 /* Keep has_* in alphabetical order */ \
dfc5148f 821 func(has_64bit_reloc); \
9e1d0e60 822 func(has_aliasing_ppgtt); \
604db650 823 func(has_csr); \
566c56a4 824 func(has_ddi); \
70821af6 825 func(has_decoupled_mmio); \
604db650 826 func(has_dp_mst); \
566c56a4
JL
827 func(has_fbc); \
828 func(has_fpga_dbg); \
9e1d0e60
MT
829 func(has_full_ppgtt); \
830 func(has_full_48bit_ppgtt); \
604db650 831 func(has_gmbus_irq); \
604db650
JL
832 func(has_gmch_display); \
833 func(has_guc); \
604db650 834 func(has_hotplug); \
566c56a4
JL
835 func(has_hw_contexts); \
836 func(has_l3_dpf); \
604db650 837 func(has_llc); \
566c56a4
JL
838 func(has_logical_ring_contexts); \
839 func(has_overlay); \
840 func(has_pipe_cxsr); \
841 func(has_pooled_eu); \
842 func(has_psr); \
843 func(has_rc6); \
844 func(has_rc6p); \
845 func(has_resource_streamer); \
846 func(has_runtime_pm); \
604db650 847 func(has_snoop); \
566c56a4
JL
848 func(cursor_needs_physical); \
849 func(hws_needs_physical); \
850 func(overlay_needs_physical); \
70821af6 851 func(supports_tv);
c96ea64e 852
915490d5 853struct sseu_dev_info {
f08a0c92 854 u8 slice_mask;
57ec171e 855 u8 subslice_mask;
915490d5
ID
856 u8 eu_total;
857 u8 eu_per_subslice;
43b67998
ID
858 u8 min_eu_in_pool;
859 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
860 u8 subslice_7eu[3];
861 u8 has_slice_pg:1;
862 u8 has_subslice_pg:1;
863 u8 has_eu_pg:1;
915490d5
ID
864};
865
57ec171e
ID
866static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
867{
868 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
869}
870
2e0d26f8
JN
871/* Keep in gen based order, and chronological order within a gen */
872enum intel_platform {
873 INTEL_PLATFORM_UNINITIALIZED = 0,
874 INTEL_I830,
875 INTEL_I845G,
876 INTEL_I85X,
877 INTEL_I865G,
878 INTEL_I915G,
879 INTEL_I915GM,
880 INTEL_I945G,
881 INTEL_I945GM,
882 INTEL_G33,
883 INTEL_PINEVIEW,
c0f86832
JN
884 INTEL_I965G,
885 INTEL_I965GM,
f69c11ae
JN
886 INTEL_G45,
887 INTEL_GM45,
2e0d26f8
JN
888 INTEL_IRONLAKE,
889 INTEL_SANDYBRIDGE,
890 INTEL_IVYBRIDGE,
891 INTEL_VALLEYVIEW,
892 INTEL_HASWELL,
893 INTEL_BROADWELL,
894 INTEL_CHERRYVIEW,
895 INTEL_SKYLAKE,
896 INTEL_BROXTON,
897 INTEL_KABYLAKE,
898 INTEL_GEMINILAKE,
9160095c 899 INTEL_MAX_PLATFORMS
2e0d26f8
JN
900};
901
cfdf1fa2 902struct intel_device_info {
10fce67a 903 u32 display_mmio_offset;
87f1f465 904 u16 device_id;
ac208a8b 905 u8 num_pipes;
d615a166 906 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 907 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 908 u8 gen;
ae5702d2 909 u16 gen_mask;
2e0d26f8 910 enum intel_platform platform;
73ae478c 911 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 912 u8 num_rings;
604db650
JL
913#define DEFINE_FLAG(name) u8 name:1
914 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
915#undef DEFINE_FLAG
6f3fff60 916 u16 ddb_size; /* in blocks */
a57c774a
AK
917 /* Register offsets for the various display pipes and transcoders */
918 int pipe_offsets[I915_MAX_TRANSCODERS];
919 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 920 int palette_offsets[I915_MAX_PIPES];
5efb3e28 921 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
922
923 /* Slice/subslice/EU info */
43b67998 924 struct sseu_dev_info sseu;
82cf435b
LL
925
926 struct color_luts {
927 u16 degamma_lut_size;
928 u16 gamma_lut_size;
929 } color;
cfdf1fa2
KH
930};
931
2bd160a1
CW
932struct intel_display_error_state;
933
5a4c6f1b 934struct i915_gpu_state {
2bd160a1
CW
935 struct kref ref;
936 struct timeval time;
de867c20
CW
937 struct timeval boottime;
938 struct timeval uptime;
2bd160a1 939
9f267eb8
CW
940 struct drm_i915_private *i915;
941
2bd160a1
CW
942 char error_msg[128];
943 bool simulated;
f73b5674 944 bool awake;
e5aac87e
CW
945 bool wakelock;
946 bool suspended;
2bd160a1
CW
947 int iommu;
948 u32 reset_count;
949 u32 suspend_count;
950 struct intel_device_info device_info;
642c8a72 951 struct i915_params params;
2bd160a1
CW
952
953 /* Generic register state */
954 u32 eir;
955 u32 pgtbl_er;
956 u32 ier;
5a4c6f1b 957 u32 gtier[4], ngtier;
2bd160a1
CW
958 u32 ccid;
959 u32 derrmr;
960 u32 forcewake;
961 u32 error; /* gen6+ */
962 u32 err_int; /* gen7 */
963 u32 fault_data0; /* gen8, gen9 */
964 u32 fault_data1; /* gen8, gen9 */
965 u32 done_reg;
966 u32 gac_eco;
967 u32 gam_ecochk;
968 u32 gab_ctl;
969 u32 gfx_mode;
d636951e 970
5a4c6f1b 971 u32 nfence;
2bd160a1
CW
972 u64 fence[I915_MAX_NUM_FENCES];
973 struct intel_overlay_error_state *overlay;
974 struct intel_display_error_state *display;
51d545d0 975 struct drm_i915_error_object *semaphore;
27b85bea 976 struct drm_i915_error_object *guc_log;
2bd160a1
CW
977
978 struct drm_i915_error_engine {
979 int engine_id;
980 /* Software tracked state */
981 bool waiting;
982 int num_waiters;
3fe3b030
MK
983 unsigned long hangcheck_timestamp;
984 bool hangcheck_stalled;
2bd160a1
CW
985 enum intel_engine_hangcheck_action hangcheck_action;
986 struct i915_address_space *vm;
987 int num_requests;
988
cdb324bd
CW
989 /* position of active request inside the ring */
990 u32 rq_head, rq_post, rq_tail;
991
2bd160a1
CW
992 /* our own tracking of ring head and tail */
993 u32 cpu_ring_head;
994 u32 cpu_ring_tail;
995
996 u32 last_seqno;
2bd160a1
CW
997
998 /* Register state */
999 u32 start;
1000 u32 tail;
1001 u32 head;
1002 u32 ctl;
21a2c58a 1003 u32 mode;
2bd160a1
CW
1004 u32 hws;
1005 u32 ipeir;
1006 u32 ipehr;
2bd160a1
CW
1007 u32 bbstate;
1008 u32 instpm;
1009 u32 instps;
1010 u32 seqno;
1011 u64 bbaddr;
1012 u64 acthd;
1013 u32 fault_reg;
1014 u64 faddr;
1015 u32 rc_psmi; /* sleep state */
1016 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 1017 struct intel_instdone instdone;
2bd160a1 1018
4fa6053e
CW
1019 struct drm_i915_error_context {
1020 char comm[TASK_COMM_LEN];
1021 pid_t pid;
1022 u32 handle;
1023 u32 hw_id;
1024 int ban_score;
1025 int active;
1026 int guilty;
1027 } context;
1028
2bd160a1 1029 struct drm_i915_error_object {
2bd160a1 1030 u64 gtt_offset;
03382dfb 1031 u64 gtt_size;
0a97015d
CW
1032 int page_count;
1033 int unused;
2bd160a1
CW
1034 u32 *pages[0];
1035 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1036
1037 struct drm_i915_error_object *wa_ctx;
1038
1039 struct drm_i915_error_request {
1040 long jiffies;
c84455b4 1041 pid_t pid;
35ca039e 1042 u32 context;
84102171 1043 int ban_score;
2bd160a1
CW
1044 u32 seqno;
1045 u32 head;
1046 u32 tail;
35ca039e 1047 } *requests, execlist[2];
2bd160a1
CW
1048
1049 struct drm_i915_error_waiter {
1050 char comm[TASK_COMM_LEN];
1051 pid_t pid;
1052 u32 seqno;
1053 } *waiters;
1054
1055 struct {
1056 u32 gfx_mode;
1057 union {
1058 u64 pdp[4];
1059 u32 pp_dir_base;
1060 };
1061 } vm_info;
2bd160a1
CW
1062 } engine[I915_NUM_ENGINES];
1063
1064 struct drm_i915_error_buffer {
1065 u32 size;
1066 u32 name;
1067 u32 rseqno[I915_NUM_ENGINES], wseqno;
1068 u64 gtt_offset;
1069 u32 read_domains;
1070 u32 write_domain;
1071 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1072 u32 tiling:2;
1073 u32 dirty:1;
1074 u32 purgeable:1;
1075 u32 userptr:1;
1076 s32 engine:4;
1077 u32 cache_level:3;
1078 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1079 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1080 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1081};
1082
7faf1ab2
DV
1083enum i915_cache_level {
1084 I915_CACHE_NONE = 0,
350ec881
CW
1085 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1086 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1087 caches, eg sampler/render caches, and the
1088 large Last-Level-Cache. LLC is coherent with
1089 the CPU, but L3 is only visible to the GPU. */
651d794f 1090 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1091};
1092
85fd4f58
CW
1093#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1094
a4001f1b
PZ
1095enum fb_op_origin {
1096 ORIGIN_GTT,
1097 ORIGIN_CPU,
1098 ORIGIN_CS,
1099 ORIGIN_FLIP,
74b4ea1e 1100 ORIGIN_DIRTYFB,
a4001f1b
PZ
1101};
1102
ab34a7e8 1103struct intel_fbc {
25ad93fd
PZ
1104 /* This is always the inner lock when overlapping with struct_mutex and
1105 * it's the outer lock when overlapping with stolen_lock. */
1106 struct mutex lock;
5e59f717 1107 unsigned threshold;
dbef0f15
PZ
1108 unsigned int possible_framebuffer_bits;
1109 unsigned int busy_bits;
010cf73d 1110 unsigned int visible_pipes_mask;
e35fef21 1111 struct intel_crtc *crtc;
5c3fe8b0 1112
c4213885 1113 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1114 struct drm_mm_node *compressed_llb;
1115
da46f936
RV
1116 bool false_color;
1117
d029bcad 1118 bool enabled;
0e631adc 1119 bool active;
9adccc60 1120
61a585d6
PZ
1121 bool underrun_detected;
1122 struct work_struct underrun_work;
1123
aaf78d27 1124 struct intel_fbc_state_cache {
be1e3415
CW
1125 struct i915_vma *vma;
1126
aaf78d27
PZ
1127 struct {
1128 unsigned int mode_flags;
1129 uint32_t hsw_bdw_pixel_rate;
1130 } crtc;
1131
1132 struct {
1133 unsigned int rotation;
1134 int src_w;
1135 int src_h;
1136 bool visible;
1137 } plane;
1138
1139 struct {
801c8fe8 1140 const struct drm_format_info *format;
aaf78d27 1141 unsigned int stride;
aaf78d27
PZ
1142 } fb;
1143 } state_cache;
1144
b183b3f1 1145 struct intel_fbc_reg_params {
be1e3415
CW
1146 struct i915_vma *vma;
1147
b183b3f1
PZ
1148 struct {
1149 enum pipe pipe;
1150 enum plane plane;
1151 unsigned int fence_y_offset;
1152 } crtc;
1153
1154 struct {
801c8fe8 1155 const struct drm_format_info *format;
b183b3f1 1156 unsigned int stride;
b183b3f1
PZ
1157 } fb;
1158
1159 int cfb_size;
1160 } params;
1161
5c3fe8b0 1162 struct intel_fbc_work {
128d7356 1163 bool scheduled;
ca18d51d 1164 u32 scheduled_vblank;
128d7356 1165 struct work_struct work;
128d7356 1166 } work;
5c3fe8b0 1167
bf6189c6 1168 const char *no_fbc_reason;
b5e50c3f
JB
1169};
1170
fe88d122 1171/*
96178eeb
VK
1172 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1173 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1174 * parsing for same resolution.
1175 */
1176enum drrs_refresh_rate_type {
1177 DRRS_HIGH_RR,
1178 DRRS_LOW_RR,
1179 DRRS_MAX_RR, /* RR count */
1180};
1181
1182enum drrs_support_type {
1183 DRRS_NOT_SUPPORTED = 0,
1184 STATIC_DRRS_SUPPORT = 1,
1185 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1186};
1187
2807cf69 1188struct intel_dp;
96178eeb
VK
1189struct i915_drrs {
1190 struct mutex mutex;
1191 struct delayed_work work;
1192 struct intel_dp *dp;
1193 unsigned busy_frontbuffer_bits;
1194 enum drrs_refresh_rate_type refresh_rate_type;
1195 enum drrs_support_type type;
1196};
1197
a031d709 1198struct i915_psr {
f0355c4a 1199 struct mutex lock;
a031d709
RV
1200 bool sink_support;
1201 bool source_ok;
2807cf69 1202 struct intel_dp *enabled;
7c8f8a70
RV
1203 bool active;
1204 struct delayed_work work;
9ca15301 1205 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1206 bool psr2_support;
1207 bool aux_frame_sync;
60e5ffe3 1208 bool link_standby;
97da2ef4
NV
1209 bool y_cord_support;
1210 bool colorimetry_support;
340c93c0 1211 bool alpm;
3f51e471 1212};
5c3fe8b0 1213
3bad0781 1214enum intel_pch {
f0350830 1215 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1216 PCH_IBX, /* Ibexpeak PCH */
1217 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1218 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1219 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1220 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1221 PCH_NOP,
3bad0781
ZW
1222};
1223
988d6ee8
PZ
1224enum intel_sbi_destination {
1225 SBI_ICLK,
1226 SBI_MPHY,
1227};
1228
b690e96c 1229#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1230#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1231#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1232#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1233#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1234#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1235
8be48d92 1236struct intel_fbdev;
1630fe75 1237struct intel_fbc_work;
38651674 1238
c2b9152f
DV
1239struct intel_gmbus {
1240 struct i2c_adapter adapter;
3e4d44e0 1241#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1242 u32 force_bit;
c2b9152f 1243 u32 reg0;
f0f59a00 1244 i915_reg_t gpio_reg;
c167a6fc 1245 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1246 struct drm_i915_private *dev_priv;
1247};
1248
f4c956ad 1249struct i915_suspend_saved_registers {
e948e994 1250 u32 saveDSPARB;
ba8bbcf6 1251 u32 saveFBC_CONTROL;
1f84e550 1252 u32 saveCACHE_MODE_0;
1f84e550 1253 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1254 u32 saveSWF0[16];
1255 u32 saveSWF1[16];
85fa792b 1256 u32 saveSWF3[3];
4b9de737 1257 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1258 u32 savePCH_PORT_HOTPLUG;
9f49c376 1259 u16 saveGCDGMBUS;
f4c956ad 1260};
c85aa885 1261
ddeea5b0
ID
1262struct vlv_s0ix_state {
1263 /* GAM */
1264 u32 wr_watermark;
1265 u32 gfx_prio_ctrl;
1266 u32 arb_mode;
1267 u32 gfx_pend_tlb0;
1268 u32 gfx_pend_tlb1;
1269 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1270 u32 media_max_req_count;
1271 u32 gfx_max_req_count;
1272 u32 render_hwsp;
1273 u32 ecochk;
1274 u32 bsd_hwsp;
1275 u32 blt_hwsp;
1276 u32 tlb_rd_addr;
1277
1278 /* MBC */
1279 u32 g3dctl;
1280 u32 gsckgctl;
1281 u32 mbctl;
1282
1283 /* GCP */
1284 u32 ucgctl1;
1285 u32 ucgctl3;
1286 u32 rcgctl1;
1287 u32 rcgctl2;
1288 u32 rstctl;
1289 u32 misccpctl;
1290
1291 /* GPM */
1292 u32 gfxpause;
1293 u32 rpdeuhwtc;
1294 u32 rpdeuc;
1295 u32 ecobus;
1296 u32 pwrdwnupctl;
1297 u32 rp_down_timeout;
1298 u32 rp_deucsw;
1299 u32 rcubmabdtmr;
1300 u32 rcedata;
1301 u32 spare2gh;
1302
1303 /* Display 1 CZ domain */
1304 u32 gt_imr;
1305 u32 gt_ier;
1306 u32 pm_imr;
1307 u32 pm_ier;
1308 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1309
1310 /* GT SA CZ domain */
1311 u32 tilectl;
1312 u32 gt_fifoctl;
1313 u32 gtlc_wake_ctrl;
1314 u32 gtlc_survive;
1315 u32 pmwgicz;
1316
1317 /* Display 2 CZ domain */
1318 u32 gu_ctl0;
1319 u32 gu_ctl1;
9c25210f 1320 u32 pcbr;
ddeea5b0
ID
1321 u32 clock_gate_dis2;
1322};
1323
bf225f20
CW
1324struct intel_rps_ei {
1325 u32 cz_clock;
1326 u32 render_c0;
1327 u32 media_c0;
31685c25
D
1328};
1329
c85aa885 1330struct intel_gen6_power_mgmt {
d4d70aa5
ID
1331 /*
1332 * work, interrupts_enabled and pm_iir are protected by
1333 * dev_priv->irq_lock
1334 */
c85aa885 1335 struct work_struct work;
d4d70aa5 1336 bool interrupts_enabled;
c85aa885 1337 u32 pm_iir;
59cdb63d 1338
b20e3cfe 1339 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1340 u32 pm_intr_keep;
1341
b39fb297
BW
1342 /* Frequencies are stored in potentially platform dependent multiples.
1343 * In other words, *_freq needs to be multiplied by X to be interesting.
1344 * Soft limits are those which are used for the dynamic reclocking done
1345 * by the driver (raise frequencies under heavy loads, and lower for
1346 * lighter loads). Hard limits are those imposed by the hardware.
1347 *
1348 * A distinction is made for overclocking, which is never enabled by
1349 * default, and is considered to be above the hard limit if it's
1350 * possible at all.
1351 */
1352 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1353 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1354 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1355 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1356 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1357 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1358 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1359 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1360 u8 rp1_freq; /* "less than" RP0 power/freqency */
1361 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1362 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1363
8fb55197
CW
1364 u8 up_threshold; /* Current %busy required to uplock */
1365 u8 down_threshold; /* Current %busy required to downclock */
1366
dd75fdc8
CW
1367 int last_adj;
1368 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1369
8d3afd7d
CW
1370 spinlock_t client_lock;
1371 struct list_head clients;
1372 bool client_boost;
1373
c0951f0c 1374 bool enabled;
54b4f68f 1375 struct delayed_work autoenable_work;
1854d5ca 1376 unsigned boosts;
4fc688ce 1377
bf225f20 1378 /* manual wa residency calculations */
e0e8c7cb 1379 struct intel_rps_ei ei;
bf225f20 1380
4fc688ce
JB
1381 /*
1382 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1383 * Must be taken after struct_mutex if nested. Note that
1384 * this lock may be held for long periods of time when
1385 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1386 */
1387 struct mutex hw_lock;
c85aa885
DV
1388};
1389
1a240d4d
DV
1390/* defined intel_pm.c */
1391extern spinlock_t mchdev_lock;
1392
c85aa885
DV
1393struct intel_ilk_power_mgmt {
1394 u8 cur_delay;
1395 u8 min_delay;
1396 u8 max_delay;
1397 u8 fmax;
1398 u8 fstart;
1399
1400 u64 last_count1;
1401 unsigned long last_time1;
1402 unsigned long chipset_power;
1403 u64 last_count2;
5ed0bdf2 1404 u64 last_time2;
c85aa885
DV
1405 unsigned long gfx_power;
1406 u8 corr;
1407
1408 int c_m;
1409 int r_t;
1410};
1411
c6cb582e
ID
1412struct drm_i915_private;
1413struct i915_power_well;
1414
1415struct i915_power_well_ops {
1416 /*
1417 * Synchronize the well's hw state to match the current sw state, for
1418 * example enable/disable it based on the current refcount. Called
1419 * during driver init and resume time, possibly after first calling
1420 * the enable/disable handlers.
1421 */
1422 void (*sync_hw)(struct drm_i915_private *dev_priv,
1423 struct i915_power_well *power_well);
1424 /*
1425 * Enable the well and resources that depend on it (for example
1426 * interrupts located on the well). Called after the 0->1 refcount
1427 * transition.
1428 */
1429 void (*enable)(struct drm_i915_private *dev_priv,
1430 struct i915_power_well *power_well);
1431 /*
1432 * Disable the well and resources that depend on it. Called after
1433 * the 1->0 refcount transition.
1434 */
1435 void (*disable)(struct drm_i915_private *dev_priv,
1436 struct i915_power_well *power_well);
1437 /* Returns the hw enabled state. */
1438 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1439 struct i915_power_well *power_well);
1440};
1441
a38911a3
WX
1442/* Power well structure for haswell */
1443struct i915_power_well {
c1ca727f 1444 const char *name;
6f3ef5dd 1445 bool always_on;
a38911a3
WX
1446 /* power well enable/disable usage count */
1447 int count;
bfafe93a
ID
1448 /* cached hw enabled state */
1449 bool hw_enabled;
d8fc70b7 1450 u64 domains;
01c3faa7
ACO
1451 /* unique identifier for this power well */
1452 unsigned long id;
362624c9
ACO
1453 /*
1454 * Arbitraty data associated with this power well. Platform and power
1455 * well specific.
1456 */
1457 unsigned long data;
c6cb582e 1458 const struct i915_power_well_ops *ops;
a38911a3
WX
1459};
1460
83c00f55 1461struct i915_power_domains {
baa70707
ID
1462 /*
1463 * Power wells needed for initialization at driver init and suspend
1464 * time are on. They are kept on until after the first modeset.
1465 */
1466 bool init_power_on;
0d116a29 1467 bool initializing;
c1ca727f 1468 int power_well_count;
baa70707 1469
83c00f55 1470 struct mutex lock;
1da51581 1471 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1472 struct i915_power_well *power_wells;
83c00f55
ID
1473};
1474
35a85ac6 1475#define MAX_L3_SLICES 2
a4da4fa4 1476struct intel_l3_parity {
35a85ac6 1477 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1478 struct work_struct error_work;
35a85ac6 1479 int which_slice;
a4da4fa4
DV
1480};
1481
4b5aed62 1482struct i915_gem_mm {
4b5aed62
DV
1483 /** Memory allocator for GTT stolen memory */
1484 struct drm_mm stolen;
92e97d2f
PZ
1485 /** Protects the usage of the GTT stolen memory allocator. This is
1486 * always the inner lock when overlapping with struct_mutex. */
1487 struct mutex stolen_lock;
1488
4b5aed62
DV
1489 /** List of all objects in gtt_space. Used to restore gtt
1490 * mappings on resume */
1491 struct list_head bound_list;
1492 /**
1493 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1494 * are idle and not used by the GPU). These objects may or may
1495 * not actually have any pages attached.
4b5aed62
DV
1496 */
1497 struct list_head unbound_list;
1498
275f039d
CW
1499 /** List of all objects in gtt_space, currently mmaped by userspace.
1500 * All objects within this list must also be on bound_list.
1501 */
1502 struct list_head userfault_list;
1503
fbbd37b3
CW
1504 /**
1505 * List of objects which are pending destruction.
1506 */
1507 struct llist_head free_list;
1508 struct work_struct free_work;
1509
4b5aed62 1510 /** Usable portion of the GTT for GEM */
c8847387 1511 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1512
4b5aed62
DV
1513 /** PPGTT used for aliasing the PPGTT with the GTT */
1514 struct i915_hw_ppgtt *aliasing_ppgtt;
1515
2cfcd32a 1516 struct notifier_block oom_notifier;
e87666b5 1517 struct notifier_block vmap_notifier;
ceabbba5 1518 struct shrinker shrinker;
4b5aed62 1519
4b5aed62
DV
1520 /** LRU list of objects with fence regs on them. */
1521 struct list_head fence_list;
1522
4b5aed62
DV
1523 /**
1524 * Are we in a non-interruptible section of code like
1525 * modesetting?
1526 */
1527 bool interruptible;
1528
bdf1e7e3 1529 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1530 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1531
4b5aed62
DV
1532 /** Bit 6 swizzling required for X tiling */
1533 uint32_t bit_6_swizzle_x;
1534 /** Bit 6 swizzling required for Y tiling */
1535 uint32_t bit_6_swizzle_y;
1536
4b5aed62 1537 /* accounting, useful for userland debugging */
c20e8355 1538 spinlock_t object_stat_lock;
3ef7f228 1539 u64 object_memory;
4b5aed62
DV
1540 u32 object_count;
1541};
1542
edc3d884 1543struct drm_i915_error_state_buf {
0a4cd7c8 1544 struct drm_i915_private *i915;
edc3d884
MK
1545 unsigned bytes;
1546 unsigned size;
1547 int err;
1548 u8 *buf;
1549 loff_t start;
1550 loff_t pos;
1551};
1552
b52992c0
CW
1553#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1554#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1555
3fe3b030
MK
1556#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1557#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1558
99584db3
DV
1559struct i915_gpu_error {
1560 /* For hangcheck timer */
1561#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1562#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1563
737b1506 1564 struct delayed_work hangcheck_work;
99584db3
DV
1565
1566 /* For reset and error_state handling. */
1567 spinlock_t lock;
1568 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1569 struct i915_gpu_state *first_error;
094f9a54
CW
1570
1571 unsigned long missed_irq_rings;
1572
1f83fee0 1573 /**
2ac0f450 1574 * State variable controlling the reset flow and count
1f83fee0 1575 *
2ac0f450 1576 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1577 *
1578 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1579 * meaning that any waiters holding onto the struct_mutex should
1580 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1581 *
1582 * If reset is not completed succesfully, the I915_WEDGE bit is
1583 * set meaning that hardware is terminally sour and there is no
1584 * recovery. All waiters on the reset_queue will be woken when
1585 * that happens.
1586 *
1587 * This counter is used by the wait_seqno code to notice that reset
1588 * event happened and it needs to restart the entire ioctl (since most
1589 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1590 *
1591 * This is important for lock-free wait paths, where no contended lock
1592 * naturally enforces the correct ordering between the bail-out of the
1593 * waiter and the gpu reset work code.
1f83fee0 1594 */
8af29b0c 1595 unsigned long reset_count;
1f83fee0 1596
8af29b0c
CW
1597 unsigned long flags;
1598#define I915_RESET_IN_PROGRESS 0
1599#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1600
1f15b76f
CW
1601 /**
1602 * Waitqueue to signal when a hang is detected. Used to for waiters
1603 * to release the struct_mutex for the reset to procede.
1604 */
1605 wait_queue_head_t wait_queue;
1606
1f83fee0
DV
1607 /**
1608 * Waitqueue to signal when the reset has completed. Used by clients
1609 * that wait for dev_priv->mm.wedged to settle.
1610 */
1611 wait_queue_head_t reset_queue;
33196ded 1612
094f9a54 1613 /* For missed irq/seqno simulation. */
688e6c72 1614 unsigned long test_irq_rings;
99584db3
DV
1615};
1616
b8efb17b
ZR
1617enum modeset_restore {
1618 MODESET_ON_LID_OPEN,
1619 MODESET_DONE,
1620 MODESET_SUSPENDED,
1621};
1622
500ea70d
RV
1623#define DP_AUX_A 0x40
1624#define DP_AUX_B 0x10
1625#define DP_AUX_C 0x20
1626#define DP_AUX_D 0x30
1627
11c1b657
XZ
1628#define DDC_PIN_B 0x05
1629#define DDC_PIN_C 0x04
1630#define DDC_PIN_D 0x06
1631
6acab15a 1632struct ddi_vbt_port_info {
ce4dd49e
DL
1633 /*
1634 * This is an index in the HDMI/DVI DDI buffer translation table.
1635 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1636 * populate this field.
1637 */
1638#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1639 uint8_t hdmi_level_shift;
311a2094
PZ
1640
1641 uint8_t supports_dvi:1;
1642 uint8_t supports_hdmi:1;
1643 uint8_t supports_dp:1;
a98d9c1d 1644 uint8_t supports_edp:1;
500ea70d
RV
1645
1646 uint8_t alternate_aux_channel;
11c1b657 1647 uint8_t alternate_ddc_pin;
75067dde
AK
1648
1649 uint8_t dp_boost_level;
1650 uint8_t hdmi_boost_level;
6acab15a
PZ
1651};
1652
bfd7ebda
RV
1653enum psr_lines_to_wait {
1654 PSR_0_LINES_TO_WAIT = 0,
1655 PSR_1_LINE_TO_WAIT,
1656 PSR_4_LINES_TO_WAIT,
1657 PSR_8_LINES_TO_WAIT
83a7280e
PB
1658};
1659
41aa3448
RV
1660struct intel_vbt_data {
1661 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1662 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1663
1664 /* Feature bits */
1665 unsigned int int_tv_support:1;
1666 unsigned int lvds_dither:1;
1667 unsigned int lvds_vbt:1;
1668 unsigned int int_crt_support:1;
1669 unsigned int lvds_use_ssc:1;
1670 unsigned int display_clock_mode:1;
1671 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1672 unsigned int panel_type:4;
41aa3448
RV
1673 int lvds_ssc_freq;
1674 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1675
83a7280e
PB
1676 enum drrs_support_type drrs_type;
1677
6aa23e65
JN
1678 struct {
1679 int rate;
1680 int lanes;
1681 int preemphasis;
1682 int vswing;
06411f08 1683 bool low_vswing;
6aa23e65
JN
1684 bool initialized;
1685 bool support;
1686 int bpp;
1687 struct edp_power_seq pps;
1688 } edp;
41aa3448 1689
bfd7ebda
RV
1690 struct {
1691 bool full_link;
1692 bool require_aux_wakeup;
1693 int idle_frames;
1694 enum psr_lines_to_wait lines_to_wait;
1695 int tp1_wakeup_time;
1696 int tp2_tp3_wakeup_time;
1697 } psr;
1698
f00076d2
JN
1699 struct {
1700 u16 pwm_freq_hz;
39fbc9c8 1701 bool present;
f00076d2 1702 bool active_low_pwm;
1de6068e 1703 u8 min_brightness; /* min_brightness/255 of max */
add03379 1704 u8 controller; /* brightness controller number */
9a41e17d 1705 enum intel_backlight_type type;
f00076d2
JN
1706 } backlight;
1707
d17c5443
SK
1708 /* MIPI DSI */
1709 struct {
1710 u16 panel_id;
d3b542fc
SK
1711 struct mipi_config *config;
1712 struct mipi_pps_data *pps;
1713 u8 seq_version;
1714 u32 size;
1715 u8 *data;
8d3ed2f3 1716 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1717 } dsi;
1718
41aa3448
RV
1719 int crt_ddc_pin;
1720
1721 int child_dev_num;
768f69c9 1722 union child_device_config *child_dev;
6acab15a
PZ
1723
1724 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1725 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1726};
1727
77c122bc
VS
1728enum intel_ddb_partitioning {
1729 INTEL_DDB_PART_1_2,
1730 INTEL_DDB_PART_5_6, /* IVB+ */
1731};
1732
1fd527cc
VS
1733struct intel_wm_level {
1734 bool enable;
1735 uint32_t pri_val;
1736 uint32_t spr_val;
1737 uint32_t cur_val;
1738 uint32_t fbc_val;
1739};
1740
820c1980 1741struct ilk_wm_values {
609cedef
VS
1742 uint32_t wm_pipe[3];
1743 uint32_t wm_lp[3];
1744 uint32_t wm_lp_spr[3];
1745 uint32_t wm_linetime[3];
1746 bool enable_fbc_wm;
1747 enum intel_ddb_partitioning partitioning;
1748};
1749
262cd2e1 1750struct vlv_pipe_wm {
1b31389c 1751 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1752};
ae80152d 1753
262cd2e1
VS
1754struct vlv_sr_wm {
1755 uint16_t plane;
1b31389c
VS
1756 uint16_t cursor;
1757};
1758
1759struct vlv_wm_ddl_values {
1760 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1761};
ae80152d 1762
262cd2e1
VS
1763struct vlv_wm_values {
1764 struct vlv_pipe_wm pipe[3];
1765 struct vlv_sr_wm sr;
1b31389c 1766 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1767 uint8_t level;
1768 bool cxsr;
0018fda1
VS
1769};
1770
c193924e 1771struct skl_ddb_entry {
16160e3d 1772 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1773};
1774
1775static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1776{
16160e3d 1777 return entry->end - entry->start;
c193924e
DL
1778}
1779
08db6652
DL
1780static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1781 const struct skl_ddb_entry *e2)
1782{
1783 if (e1->start == e2->start && e1->end == e2->end)
1784 return true;
1785
1786 return false;
1787}
1788
c193924e 1789struct skl_ddb_allocation {
2cd601c6 1790 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1791 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1792};
1793
2ac96d2a 1794struct skl_wm_values {
2b4b9f35 1795 unsigned dirty_pipes;
c193924e 1796 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1797};
1798
1799struct skl_wm_level {
a62163e9
L
1800 bool plane_en;
1801 uint16_t plane_res_b;
1802 uint8_t plane_res_l;
2ac96d2a
PB
1803};
1804
c67a470b 1805/*
765dab67
PZ
1806 * This struct helps tracking the state needed for runtime PM, which puts the
1807 * device in PCI D3 state. Notice that when this happens, nothing on the
1808 * graphics device works, even register access, so we don't get interrupts nor
1809 * anything else.
c67a470b 1810 *
765dab67
PZ
1811 * Every piece of our code that needs to actually touch the hardware needs to
1812 * either call intel_runtime_pm_get or call intel_display_power_get with the
1813 * appropriate power domain.
a8a8bd54 1814 *
765dab67
PZ
1815 * Our driver uses the autosuspend delay feature, which means we'll only really
1816 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1817 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1818 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1819 *
1820 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1821 * goes back to false exactly before we reenable the IRQs. We use this variable
1822 * to check if someone is trying to enable/disable IRQs while they're supposed
1823 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1824 * case it happens.
c67a470b 1825 *
765dab67 1826 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1827 */
5d584b2e 1828struct i915_runtime_pm {
1f814dac 1829 atomic_t wakeref_count;
5d584b2e 1830 bool suspended;
2aeb7d3a 1831 bool irqs_enabled;
c67a470b
PZ
1832};
1833
926321d5
DV
1834enum intel_pipe_crc_source {
1835 INTEL_PIPE_CRC_SOURCE_NONE,
1836 INTEL_PIPE_CRC_SOURCE_PLANE1,
1837 INTEL_PIPE_CRC_SOURCE_PLANE2,
1838 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1839 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1840 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1841 INTEL_PIPE_CRC_SOURCE_TV,
1842 INTEL_PIPE_CRC_SOURCE_DP_B,
1843 INTEL_PIPE_CRC_SOURCE_DP_C,
1844 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1845 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1846 INTEL_PIPE_CRC_SOURCE_MAX,
1847};
1848
8bf1e9f1 1849struct intel_pipe_crc_entry {
ac2300d4 1850 uint32_t frame;
8bf1e9f1
SH
1851 uint32_t crc[5];
1852};
1853
b2c88f5b 1854#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1855struct intel_pipe_crc {
d538bbdf
DL
1856 spinlock_t lock;
1857 bool opened; /* exclusive access to the result file */
e5f75aca 1858 struct intel_pipe_crc_entry *entries;
926321d5 1859 enum intel_pipe_crc_source source;
d538bbdf 1860 int head, tail;
07144428 1861 wait_queue_head_t wq;
8c6b709d 1862 int skipped;
8bf1e9f1
SH
1863};
1864
f99d7069 1865struct i915_frontbuffer_tracking {
b5add959 1866 spinlock_t lock;
f99d7069
DV
1867
1868 /*
1869 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1870 * scheduled flips.
1871 */
1872 unsigned busy_bits;
1873 unsigned flip_bits;
1874};
1875
7225342a 1876struct i915_wa_reg {
f0f59a00 1877 i915_reg_t addr;
7225342a
MK
1878 u32 value;
1879 /* bitmask representing WA bits */
1880 u32 mask;
1881};
1882
33136b06
AS
1883/*
1884 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1885 * allowing it for RCS as we don't foresee any requirement of having
1886 * a whitelist for other engines. When it is really required for
1887 * other engines then the limit need to be increased.
1888 */
1889#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1890
1891struct i915_workarounds {
1892 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1893 u32 count;
666796da 1894 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1895};
1896
cf9d2890
YZ
1897struct i915_virtual_gpu {
1898 bool active;
1899};
1900
aa363136
MR
1901/* used in computing the new watermarks state */
1902struct intel_wm_config {
1903 unsigned int num_pipes_active;
1904 bool sprites_enabled;
1905 bool sprites_scaled;
1906};
1907
d7965152
RB
1908struct i915_oa_format {
1909 u32 format;
1910 int size;
1911};
1912
8a3003dd
RB
1913struct i915_oa_reg {
1914 i915_reg_t addr;
1915 u32 value;
1916};
1917
eec688e1
RB
1918struct i915_perf_stream;
1919
16d98b31
RB
1920/**
1921 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1922 */
eec688e1 1923struct i915_perf_stream_ops {
16d98b31
RB
1924 /**
1925 * @enable: Enables the collection of HW samples, either in response to
1926 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1927 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1928 */
1929 void (*enable)(struct i915_perf_stream *stream);
1930
16d98b31
RB
1931 /**
1932 * @disable: Disables the collection of HW samples, either in response
1933 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1934 * the stream.
eec688e1
RB
1935 */
1936 void (*disable)(struct i915_perf_stream *stream);
1937
16d98b31
RB
1938 /**
1939 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1940 * once there is something ready to read() for the stream
1941 */
1942 void (*poll_wait)(struct i915_perf_stream *stream,
1943 struct file *file,
1944 poll_table *wait);
1945
16d98b31
RB
1946 /**
1947 * @wait_unlocked: For handling a blocking read, wait until there is
1948 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1949 * wait queue that would be passed to poll_wait().
eec688e1
RB
1950 */
1951 int (*wait_unlocked)(struct i915_perf_stream *stream);
1952
16d98b31
RB
1953 /**
1954 * @read: Copy buffered metrics as records to userspace
1955 * **buf**: the userspace, destination buffer
1956 * **count**: the number of bytes to copy, requested by userspace
1957 * **offset**: zero at the start of the read, updated as the read
1958 * proceeds, it represents how many bytes have been copied so far and
1959 * the buffer offset for copying the next record.
eec688e1 1960 *
16d98b31
RB
1961 * Copy as many buffered i915 perf samples and records for this stream
1962 * to userspace as will fit in the given buffer.
eec688e1 1963 *
16d98b31
RB
1964 * Only write complete records; returning -%ENOSPC if there isn't room
1965 * for a complete record.
eec688e1 1966 *
16d98b31
RB
1967 * Return any error condition that results in a short read such as
1968 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1969 * returning to userspace.
eec688e1
RB
1970 */
1971 int (*read)(struct i915_perf_stream *stream,
1972 char __user *buf,
1973 size_t count,
1974 size_t *offset);
1975
16d98b31
RB
1976 /**
1977 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1978 *
1979 * The stream will always be disabled before this is called.
1980 */
1981 void (*destroy)(struct i915_perf_stream *stream);
1982};
1983
16d98b31
RB
1984/**
1985 * struct i915_perf_stream - state for a single open stream FD
1986 */
eec688e1 1987struct i915_perf_stream {
16d98b31
RB
1988 /**
1989 * @dev_priv: i915 drm device
1990 */
eec688e1
RB
1991 struct drm_i915_private *dev_priv;
1992
16d98b31
RB
1993 /**
1994 * @link: Links the stream into ``&drm_i915_private->streams``
1995 */
eec688e1
RB
1996 struct list_head link;
1997
16d98b31
RB
1998 /**
1999 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2000 * properties given when opening a stream, representing the contents
2001 * of a single sample as read() by userspace.
2002 */
eec688e1 2003 u32 sample_flags;
16d98b31
RB
2004
2005 /**
2006 * @sample_size: Considering the configured contents of a sample
2007 * combined with the required header size, this is the total size
2008 * of a single sample record.
2009 */
d7965152 2010 int sample_size;
eec688e1 2011
16d98b31
RB
2012 /**
2013 * @ctx: %NULL if measuring system-wide across all contexts or a
2014 * specific context that is being monitored.
2015 */
eec688e1 2016 struct i915_gem_context *ctx;
16d98b31
RB
2017
2018 /**
2019 * @enabled: Whether the stream is currently enabled, considering
2020 * whether the stream was opened in a disabled state and based
2021 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2022 */
eec688e1
RB
2023 bool enabled;
2024
16d98b31
RB
2025 /**
2026 * @ops: The callbacks providing the implementation of this specific
2027 * type of configured stream.
2028 */
d7965152
RB
2029 const struct i915_perf_stream_ops *ops;
2030};
2031
16d98b31
RB
2032/**
2033 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2034 */
d7965152 2035struct i915_oa_ops {
16d98b31
RB
2036 /**
2037 * @init_oa_buffer: Resets the head and tail pointers of the
2038 * circular buffer for periodic OA reports.
2039 *
2040 * Called when first opening a stream for OA metrics, but also may be
2041 * called in response to an OA buffer overflow or other error
2042 * condition.
2043 *
2044 * Note it may be necessary to clear the full OA buffer here as part of
2045 * maintaining the invariable that new reports must be written to
2046 * zeroed memory for us to be able to reliable detect if an expected
2047 * report has not yet landed in memory. (At least on Haswell the OA
2048 * buffer tail pointer is not synchronized with reports being visible
2049 * to the CPU)
2050 */
d7965152 2051 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2052
2053 /**
2054 * @enable_metric_set: Applies any MUX configuration to set up the
2055 * Boolean and Custom (B/C) counters that are part of the counter
2056 * reports being sampled. May apply system constraints such as
2057 * disabling EU clock gating as required.
2058 */
d7965152 2059 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2060
2061 /**
2062 * @disable_metric_set: Remove system constraints associated with using
2063 * the OA unit.
2064 */
d7965152 2065 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2066
2067 /**
2068 * @oa_enable: Enable periodic sampling
2069 */
d7965152 2070 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2071
2072 /**
2073 * @oa_disable: Disable periodic sampling
2074 */
d7965152 2075 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2076
2077 /**
2078 * @read: Copy data from the circular OA buffer into a given userspace
2079 * buffer.
2080 */
d7965152
RB
2081 int (*read)(struct i915_perf_stream *stream,
2082 char __user *buf,
2083 size_t count,
2084 size_t *offset);
16d98b31
RB
2085
2086 /**
2087 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2088 *
2089 * This is either called via fops or the poll check hrtimer (atomic
2090 * ctx) without any locks taken.
2091 *
2092 * It's safe to read OA config state here unlocked, assuming that this
2093 * is only called while the stream is enabled, while the global OA
2094 * configuration can't be modified.
2095 *
2096 * Efficiency is more important than avoiding some false positives
2097 * here, which will be handled gracefully - likely resulting in an
2098 * %EAGAIN error for userspace.
2099 */
d7965152 2100 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2101};
2102
49cd97a3
VS
2103struct intel_cdclk_state {
2104 unsigned int cdclk, vco, ref;
2105};
2106
77fec556 2107struct drm_i915_private {
8f460e2c
CW
2108 struct drm_device drm;
2109
efab6d8d 2110 struct kmem_cache *objects;
e20d2ab7 2111 struct kmem_cache *vmas;
efab6d8d 2112 struct kmem_cache *requests;
52e54209 2113 struct kmem_cache *dependencies;
f4c956ad 2114
5c969aa7 2115 const struct intel_device_info info;
f4c956ad 2116
f4c956ad
DV
2117 void __iomem *regs;
2118
907b28c5 2119 struct intel_uncore uncore;
f4c956ad 2120
cf9d2890
YZ
2121 struct i915_virtual_gpu vgpu;
2122
feddf6e8 2123 struct intel_gvt *gvt;
0ad35fed 2124
bd132858 2125 struct intel_huc huc;
33a732f4
AD
2126 struct intel_guc guc;
2127
eb805623
DV
2128 struct intel_csr csr;
2129
5ea6e5e3 2130 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2131
f4c956ad
DV
2132 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2133 * controller on different i2c buses. */
2134 struct mutex gmbus_mutex;
2135
2136 /**
2137 * Base address of the gmbus and gpio block.
2138 */
2139 uint32_t gpio_mmio_base;
2140
b6fdd0f2
SS
2141 /* MMIO base address for MIPI regs */
2142 uint32_t mipi_mmio_base;
2143
443a389f
VS
2144 uint32_t psr_mmio_base;
2145
44cb734c
ID
2146 uint32_t pps_mmio_base;
2147
28c70f16
DV
2148 wait_queue_head_t gmbus_wait_queue;
2149
f4c956ad 2150 struct pci_dev *bridge_dev;
0ca5fa3a 2151 struct i915_gem_context *kernel_context;
3b3f1650 2152 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2153 struct i915_vma *semaphore;
f4c956ad 2154
ba8286fa 2155 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2156 struct resource mch_res;
2157
f4c956ad
DV
2158 /* protects the irq masks */
2159 spinlock_t irq_lock;
2160
84c33a64
SG
2161 /* protects the mmio flip data */
2162 spinlock_t mmio_flip_lock;
2163
f8b79e58
ID
2164 bool display_irqs_enabled;
2165
9ee32fea
DV
2166 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2167 struct pm_qos_request pm_qos;
2168
a580516d
VS
2169 /* Sideband mailbox protection */
2170 struct mutex sb_lock;
f4c956ad
DV
2171
2172 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2173 union {
2174 u32 irq_mask;
2175 u32 de_irq_mask[I915_MAX_PIPES];
2176 };
f4c956ad 2177 u32 gt_irq_mask;
f4e9af4f
AG
2178 u32 pm_imr;
2179 u32 pm_ier;
a6706b45 2180 u32 pm_rps_events;
26705e20 2181 u32 pm_guc_events;
91d181dd 2182 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2183
5fcece80 2184 struct i915_hotplug hotplug;
ab34a7e8 2185 struct intel_fbc fbc;
439d7ac0 2186 struct i915_drrs drrs;
f4c956ad 2187 struct intel_opregion opregion;
41aa3448 2188 struct intel_vbt_data vbt;
f4c956ad 2189
d9ceb816
JB
2190 bool preserve_bios_swizzle;
2191
f4c956ad
DV
2192 /* overlay */
2193 struct intel_overlay *overlay;
f4c956ad 2194
58c68779 2195 /* backlight registers and fields in struct intel_panel */
07f11d49 2196 struct mutex backlight_lock;
31ad8ec6 2197
f4c956ad 2198 /* LVDS info */
f4c956ad
DV
2199 bool no_aux_handshake;
2200
e39b999a
VS
2201 /* protects panel power sequencer state */
2202 struct mutex pps_mutex;
2203
f4c956ad 2204 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2205 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2206
2207 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2208 unsigned int skl_preferred_vco_freq;
49cd97a3 2209 unsigned int max_cdclk_freq;
8d96561a 2210
adafdc6f 2211 unsigned int max_dotclk_freq;
e7dc33f3 2212 unsigned int rawclk_freq;
6bcda4f0 2213 unsigned int hpll_freq;
bfa7df01 2214 unsigned int czclk_freq;
f4c956ad 2215
63911d72 2216 struct {
bb0f4aab
VS
2217 /*
2218 * The current logical cdclk state.
2219 * See intel_atomic_state.cdclk.logical
2220 *
2221 * For reading holding any crtc lock is sufficient,
2222 * for writing must hold all of them.
2223 */
2224 struct intel_cdclk_state logical;
2225 /*
2226 * The current actual cdclk state.
2227 * See intel_atomic_state.cdclk.actual
2228 */
2229 struct intel_cdclk_state actual;
2230 /* The current hardware cdclk state */
49cd97a3
VS
2231 struct intel_cdclk_state hw;
2232 } cdclk;
63911d72 2233
645416f5
DV
2234 /**
2235 * wq - Driver workqueue for GEM.
2236 *
2237 * NOTE: Work items scheduled here are not allowed to grab any modeset
2238 * locks, for otherwise the flushing done in the pageflip code will
2239 * result in deadlocks.
2240 */
f4c956ad
DV
2241 struct workqueue_struct *wq;
2242
2243 /* Display functions */
2244 struct drm_i915_display_funcs display;
2245
2246 /* PCH chipset type */
2247 enum intel_pch pch_type;
17a303ec 2248 unsigned short pch_id;
f4c956ad
DV
2249
2250 unsigned long quirks;
2251
b8efb17b
ZR
2252 enum modeset_restore modeset_restore;
2253 struct mutex modeset_restore_lock;
e2c8b870 2254 struct drm_atomic_state *modeset_restore_state;
73974893 2255 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2256
a7bbbd63 2257 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2258 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2259
4b5aed62 2260 struct i915_gem_mm mm;
ad46cb53
CW
2261 DECLARE_HASHTABLE(mm_structs, 7);
2262 struct mutex mm_lock;
8781342d 2263
5d1808ec
CW
2264 /* The hw wants to have a stable context identifier for the lifetime
2265 * of the context (for OA, PASID, faults, etc). This is limited
2266 * in execlists to 21 bits.
2267 */
2268 struct ida context_hw_ida;
2269#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2270
8781342d
DV
2271 /* Kernel Modesetting */
2272
e2af48c6
VS
2273 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2274 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2275 wait_queue_head_t pending_flip_queue;
2276
c4597872
DV
2277#ifdef CONFIG_DEBUG_FS
2278 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2279#endif
2280
565602d7 2281 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2282 int num_shared_dpll;
2283 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2284 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2285
fbf6d879
ML
2286 /*
2287 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2288 * Must be global rather than per dpll, because on some platforms
2289 * plls share registers.
2290 */
2291 struct mutex dpll_lock;
2292
565602d7
ML
2293 unsigned int active_crtcs;
2294 unsigned int min_pixclk[I915_MAX_PIPES];
2295
e4607fcf 2296 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2297
7225342a 2298 struct i915_workarounds workarounds;
888b5995 2299
f99d7069
DV
2300 struct i915_frontbuffer_tracking fb_tracking;
2301
eb955eee
CW
2302 struct intel_atomic_helper {
2303 struct llist_head free_list;
2304 struct work_struct free_work;
2305 } atomic_helper;
2306
652c393a 2307 u16 orig_clock;
f97108d1 2308
c4804411 2309 bool mchbar_need_disable;
f97108d1 2310
a4da4fa4
DV
2311 struct intel_l3_parity l3_parity;
2312
59124506 2313 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2314 u32 edram_cap;
59124506 2315
c6a828d3 2316 /* gen6+ rps state */
c85aa885 2317 struct intel_gen6_power_mgmt rps;
c6a828d3 2318
20e4d407
DV
2319 /* ilk-only ips/rps state. Everything in here is protected by the global
2320 * mchdev_lock in intel_pm.c */
c85aa885 2321 struct intel_ilk_power_mgmt ips;
b5e50c3f 2322
83c00f55 2323 struct i915_power_domains power_domains;
a38911a3 2324
a031d709 2325 struct i915_psr psr;
3f51e471 2326
99584db3 2327 struct i915_gpu_error gpu_error;
ae681d96 2328
c9cddffc
JB
2329 struct drm_i915_gem_object *vlv_pctx;
2330
0695726e 2331#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2332 /* list of fbdev register on this device */
2333 struct intel_fbdev *fbdev;
82e3b8c1 2334 struct work_struct fbdev_suspend_work;
4520f53a 2335#endif
e953fd7b
CW
2336
2337 struct drm_property *broadcast_rgb_property;
3f43c48d 2338 struct drm_property *force_audio_property;
e3689190 2339
58fddc28 2340 /* hda/i915 audio component */
51e1d83c 2341 struct i915_audio_component *audio_component;
58fddc28 2342 bool audio_component_registered;
4a21ef7d
LY
2343 /**
2344 * av_mutex - mutex for audio/video sync
2345 *
2346 */
2347 struct mutex av_mutex;
58fddc28 2348
254f965c 2349 uint32_t hw_context_size;
a33afea5 2350 struct list_head context_list;
f4c956ad 2351
3e68320e 2352 u32 fdi_rx_config;
68d18ad7 2353
c231775c 2354 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2355 u32 chv_phy_control;
c231775c
VS
2356 /*
2357 * Shadows for CHV DPLL_MD regs to keep the state
2358 * checker somewhat working in the presence hardware
2359 * crappiness (can't read out DPLL_MD for pipes B & C).
2360 */
2361 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2362 u32 bxt_phy_grc;
70722468 2363
842f1c8b 2364 u32 suspend_count;
bc87229f 2365 bool suspended_to_idle;
f4c956ad 2366 struct i915_suspend_saved_registers regfile;
ddeea5b0 2367 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2368
656d1b89 2369 enum {
16dcdc4e
PZ
2370 I915_SAGV_UNKNOWN = 0,
2371 I915_SAGV_DISABLED,
2372 I915_SAGV_ENABLED,
2373 I915_SAGV_NOT_CONTROLLED
2374 } sagv_status;
656d1b89 2375
53615a5e 2376 struct {
467a14d9
VS
2377 /* protects DSPARB registers on pre-g4x/vlv/chv */
2378 spinlock_t dsparb_lock;
2379
53615a5e
VS
2380 /*
2381 * Raw watermark latency values:
2382 * in 0.1us units for WM0,
2383 * in 0.5us units for WM1+.
2384 */
2385 /* primary */
2386 uint16_t pri_latency[5];
2387 /* sprite */
2388 uint16_t spr_latency[5];
2389 /* cursor */
2390 uint16_t cur_latency[5];
2af30a5c
PB
2391 /*
2392 * Raw watermark memory latency values
2393 * for SKL for all 8 levels
2394 * in 1us units.
2395 */
2396 uint16_t skl_latency[8];
609cedef
VS
2397
2398 /* current hardware state */
2d41c0b5
PB
2399 union {
2400 struct ilk_wm_values hw;
2401 struct skl_wm_values skl_hw;
0018fda1 2402 struct vlv_wm_values vlv;
2d41c0b5 2403 };
58590c14
VS
2404
2405 uint8_t max_level;
ed4a6a7c
MR
2406
2407 /*
2408 * Should be held around atomic WM register writing; also
2409 * protects * intel_crtc->wm.active and
2410 * cstate->wm.need_postvbl_update.
2411 */
2412 struct mutex wm_mutex;
279e99d7
MR
2413
2414 /*
2415 * Set during HW readout of watermarks/DDB. Some platforms
2416 * need to know when we're still using BIOS-provided values
2417 * (which we don't fully trust).
2418 */
2419 bool distrust_bios_wm;
53615a5e
VS
2420 } wm;
2421
8a187455
PZ
2422 struct i915_runtime_pm pm;
2423
eec688e1
RB
2424 struct {
2425 bool initialized;
d7965152 2426
442b8c06 2427 struct kobject *metrics_kobj;
ccdf6341 2428 struct ctl_table_header *sysctl_header;
442b8c06 2429
eec688e1
RB
2430 struct mutex lock;
2431 struct list_head streams;
8a3003dd 2432
d7965152
RB
2433 spinlock_t hook_lock;
2434
8a3003dd 2435 struct {
d7965152
RB
2436 struct i915_perf_stream *exclusive_stream;
2437
2438 u32 specific_ctx_id;
d7965152
RB
2439
2440 struct hrtimer poll_check_timer;
2441 wait_queue_head_t poll_wq;
2442 bool pollin;
2443
2444 bool periodic;
2445 int period_exponent;
2446 int timestamp_frequency;
2447
2448 int tail_margin;
2449
2450 int metrics_set;
8a3003dd
RB
2451
2452 const struct i915_oa_reg *mux_regs;
2453 int mux_regs_len;
2454 const struct i915_oa_reg *b_counter_regs;
2455 int b_counter_regs_len;
d7965152
RB
2456
2457 struct {
2458 struct i915_vma *vma;
2459 u8 *vaddr;
2460 int format;
2461 int format_size;
2462 } oa_buffer;
2463
2464 u32 gen7_latched_oastatus1;
2465
2466 struct i915_oa_ops ops;
2467 const struct i915_oa_format *oa_formats;
2468 int n_builtin_sets;
8a3003dd 2469 } oa;
eec688e1
RB
2470 } perf;
2471
a83014d3
OM
2472 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2473 struct {
821ed7df 2474 void (*resume)(struct drm_i915_private *);
117897f4 2475 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2476
73cb9701
CW
2477 struct list_head timelines;
2478 struct i915_gem_timeline global_timeline;
28176ef4 2479 u32 active_requests;
73cb9701 2480
67d97da3
CW
2481 /**
2482 * Is the GPU currently considered idle, or busy executing
2483 * userspace requests? Whilst idle, we allow runtime power
2484 * management to power down the hardware and display clocks.
2485 * In order to reduce the effect on performance, there
2486 * is a slight delay before we do so.
2487 */
67d97da3
CW
2488 bool awake;
2489
2490 /**
2491 * We leave the user IRQ off as much as possible,
2492 * but this means that requests will finish and never
2493 * be retired once the system goes idle. Set a timer to
2494 * fire periodically while the ring is running. When it
2495 * fires, go retire requests.
2496 */
2497 struct delayed_work retire_work;
2498
2499 /**
2500 * When we detect an idle GPU, we want to turn on
2501 * powersaving features. So once we see that there
2502 * are no more requests outstanding and no more
2503 * arrive within a small period of time, we fire
2504 * off the idle_work.
2505 */
2506 struct delayed_work idle_work;
de867c20
CW
2507
2508 ktime_t last_init_time;
a83014d3
OM
2509 } gt;
2510
3be60de9
VS
2511 /* perform PHY state sanity checks? */
2512 bool chv_phy_assert[2];
2513
a3a8986c
MK
2514 bool ipc_enabled;
2515
f9318941
PD
2516 /* Used to save the pipe-to-encoder mapping for audio */
2517 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2518
eef57324
JA
2519 /* necessary resource sharing with HDMI LPE audio driver. */
2520 struct {
2521 struct platform_device *platdev;
2522 int irq;
2523 } lpe_audio;
2524
bdf1e7e3
DV
2525 /*
2526 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2527 * will be rejected. Instead look for a better place.
2528 */
77fec556 2529};
1da177e4 2530
2c1792a1
CW
2531static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2532{
091387c1 2533 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2534}
2535
c49d13ee 2536static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2537{
c49d13ee 2538 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2539}
2540
33a732f4
AD
2541static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2542{
2543 return container_of(guc, struct drm_i915_private, guc);
2544}
2545
b4ac5afc 2546/* Simple iterator over all initialised engines */
3b3f1650
AG
2547#define for_each_engine(engine__, dev_priv__, id__) \
2548 for ((id__) = 0; \
2549 (id__) < I915_NUM_ENGINES; \
2550 (id__)++) \
2551 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2552
bafb0fce
CW
2553#define __mask_next_bit(mask) ({ \
2554 int __idx = ffs(mask) - 1; \
2555 mask &= ~BIT(__idx); \
2556 __idx; \
2557})
2558
c3232b18 2559/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2560#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2561 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2562 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2563
b1d7e4b4
WF
2564enum hdmi_force_audio {
2565 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2566 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2567 HDMI_AUDIO_AUTO, /* trust EDID */
2568 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2569};
2570
190d6cd5 2571#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2572
a071fa00
DV
2573/*
2574 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2575 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2576 * doesn't mean that the hw necessarily already scans it out, but that any
2577 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2578 *
2579 * We have one bit per pipe and per scanout plane type.
2580 */
d1b9d039
SAK
2581#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2582#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2583#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2584 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2585#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2586 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2587#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2588 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2589#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2590 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2591#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2592 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2593
85d1225e
DG
2594/*
2595 * Optimised SGL iterator for GEM objects
2596 */
2597static __always_inline struct sgt_iter {
2598 struct scatterlist *sgp;
2599 union {
2600 unsigned long pfn;
2601 dma_addr_t dma;
2602 };
2603 unsigned int curr;
2604 unsigned int max;
2605} __sgt_iter(struct scatterlist *sgl, bool dma) {
2606 struct sgt_iter s = { .sgp = sgl };
2607
2608 if (s.sgp) {
2609 s.max = s.curr = s.sgp->offset;
2610 s.max += s.sgp->length;
2611 if (dma)
2612 s.dma = sg_dma_address(s.sgp);
2613 else
2614 s.pfn = page_to_pfn(sg_page(s.sgp));
2615 }
2616
2617 return s;
2618}
2619
96d77634
CW
2620static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2621{
2622 ++sg;
2623 if (unlikely(sg_is_chain(sg)))
2624 sg = sg_chain_ptr(sg);
2625 return sg;
2626}
2627
63d15326
DG
2628/**
2629 * __sg_next - return the next scatterlist entry in a list
2630 * @sg: The current sg entry
2631 *
2632 * Description:
2633 * If the entry is the last, return NULL; otherwise, step to the next
2634 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2635 * otherwise just return the pointer to the current element.
2636 **/
2637static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2638{
2639#ifdef CONFIG_DEBUG_SG
2640 BUG_ON(sg->sg_magic != SG_MAGIC);
2641#endif
96d77634 2642 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2643}
2644
85d1225e
DG
2645/**
2646 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2647 * @__dmap: DMA address (output)
2648 * @__iter: 'struct sgt_iter' (iterator state, internal)
2649 * @__sgt: sg_table to iterate over (input)
2650 */
2651#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2652 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2653 ((__dmap) = (__iter).dma + (__iter).curr); \
2654 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2655 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2656
2657/**
2658 * for_each_sgt_page - iterate over the pages of the given sg_table
2659 * @__pp: page pointer (output)
2660 * @__iter: 'struct sgt_iter' (iterator state, internal)
2661 * @__sgt: sg_table to iterate over (input)
2662 */
2663#define for_each_sgt_page(__pp, __iter, __sgt) \
2664 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2665 ((__pp) = (__iter).pfn == 0 ? NULL : \
2666 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2667 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2668 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2669
5ca43ef0
TU
2670static inline const struct intel_device_info *
2671intel_info(const struct drm_i915_private *dev_priv)
2672{
2673 return &dev_priv->info;
2674}
2675
2676#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2677
55b8f2a7 2678#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2679#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2680
e87a005d 2681#define REVID_FOREVER 0xff
4805fe82 2682#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2683
2684#define GEN_FOREVER (0)
2685/*
2686 * Returns true if Gen is in inclusive range [Start, End].
2687 *
2688 * Use GEN_FOREVER for unbound start and or end.
2689 */
c1812bdb 2690#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2691 unsigned int __s = (s), __e = (e); \
2692 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2693 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2694 if ((__s) != GEN_FOREVER) \
2695 __s = (s) - 1; \
2696 if ((__e) == GEN_FOREVER) \
2697 __e = BITS_PER_LONG - 1; \
2698 else \
2699 __e = (e) - 1; \
c1812bdb 2700 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2701})
2702
e87a005d
JN
2703/*
2704 * Return true if revision is in range [since,until] inclusive.
2705 *
2706 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2707 */
2708#define IS_REVID(p, since, until) \
2709 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2710
06bcd848
JN
2711#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2712#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2713#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2714#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2715#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2716#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2717#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2718#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2719#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2720#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2721#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2722#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2723#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2724#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2725#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2726#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2727#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2728#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2729#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2730#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2731 INTEL_DEVID(dev_priv) == 0x0152 || \
2732 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2733#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2734#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2735#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2736#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2737#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2738#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2739#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2740#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2741#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2742#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2743 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2744#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2745 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2746 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2747 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2748/* ULX machines are also considered ULT. */
50a0bc90
TU
2749#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2750 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2751#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2752 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2753#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2754 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2755#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2756 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2757/* ULX machines are also considered ULT. */
50a0bc90
TU
2758#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2759 INTEL_DEVID(dev_priv) == 0x0A1E)
2760#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2761 INTEL_DEVID(dev_priv) == 0x1913 || \
2762 INTEL_DEVID(dev_priv) == 0x1916 || \
2763 INTEL_DEVID(dev_priv) == 0x1921 || \
2764 INTEL_DEVID(dev_priv) == 0x1926)
2765#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2766 INTEL_DEVID(dev_priv) == 0x1915 || \
2767 INTEL_DEVID(dev_priv) == 0x191E)
2768#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2769 INTEL_DEVID(dev_priv) == 0x5913 || \
2770 INTEL_DEVID(dev_priv) == 0x5916 || \
2771 INTEL_DEVID(dev_priv) == 0x5921 || \
2772 INTEL_DEVID(dev_priv) == 0x5926)
2773#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2774 INTEL_DEVID(dev_priv) == 0x5915 || \
2775 INTEL_DEVID(dev_priv) == 0x591E)
2776#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2777 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2778#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2779 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2780
c007fb4a 2781#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2782
ef712bb4
JN
2783#define SKL_REVID_A0 0x0
2784#define SKL_REVID_B0 0x1
2785#define SKL_REVID_C0 0x2
2786#define SKL_REVID_D0 0x3
2787#define SKL_REVID_E0 0x4
2788#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2789#define SKL_REVID_G0 0x6
2790#define SKL_REVID_H0 0x7
ef712bb4 2791
e87a005d
JN
2792#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2793
ef712bb4 2794#define BXT_REVID_A0 0x0
fffda3f4 2795#define BXT_REVID_A1 0x1
ef712bb4 2796#define BXT_REVID_B0 0x3
a3f79ca6 2797#define BXT_REVID_B_LAST 0x8
ef712bb4 2798#define BXT_REVID_C0 0x9
6c74c87f 2799
e2d214ae
TU
2800#define IS_BXT_REVID(dev_priv, since, until) \
2801 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2802
c033a37c
MK
2803#define KBL_REVID_A0 0x0
2804#define KBL_REVID_B0 0x1
fe905819
MK
2805#define KBL_REVID_C0 0x2
2806#define KBL_REVID_D0 0x3
2807#define KBL_REVID_E0 0x4
c033a37c 2808
0853723b
TU
2809#define IS_KBL_REVID(dev_priv, since, until) \
2810 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2811
f4f4b59b
ACO
2812#define GLK_REVID_A0 0x0
2813#define GLK_REVID_A1 0x1
2814
2815#define IS_GLK_REVID(dev_priv, since, until) \
2816 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2817
85436696
JB
2818/*
2819 * The genX designation typically refers to the render engine, so render
2820 * capability related checks should use IS_GEN, while display and other checks
2821 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2822 * chips, etc.).
2823 */
5db94019
TU
2824#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2825#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2826#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2827#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2828#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2829#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2830#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2831#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2832
8727dc09 2833#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2834#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2835#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2836
a19d6ff2
TU
2837#define ENGINE_MASK(id) BIT(id)
2838#define RENDER_RING ENGINE_MASK(RCS)
2839#define BSD_RING ENGINE_MASK(VCS)
2840#define BLT_RING ENGINE_MASK(BCS)
2841#define VEBOX_RING ENGINE_MASK(VECS)
2842#define BSD2_RING ENGINE_MASK(VCS2)
2843#define ALL_ENGINES (~0)
2844
2845#define HAS_ENGINE(dev_priv, id) \
0031fb96 2846 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2847
2848#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2849#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2850#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2851#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2852
0031fb96
TU
2853#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2854#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2855#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2856#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2857 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2858
0031fb96 2859#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2860
0031fb96
TU
2861#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2862#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2863 ((dev_priv)->info.has_logical_ring_contexts)
2864#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2865#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2866#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2867
2868#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2869#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2870 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2871
b45305fc 2872/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2873#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2874
2875/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2876#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2877 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2878
4e6b788c
DV
2879/*
2880 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2881 * even when in MSI mode. This results in spurious interrupt warnings if the
2882 * legacy irq no. is shared with another device. The kernel then disables that
2883 * interrupt source and so prevents the other device from working properly.
2884 */
0031fb96
TU
2885#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2886#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2887
cae5852d
ZN
2888/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2889 * rows, which changed the alignment requirements and fence programming.
2890 */
50a0bc90
TU
2891#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2892 !(IS_I915G(dev_priv) || \
2893 IS_I915GM(dev_priv)))
56b857a5
TU
2894#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2895#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2896
56b857a5
TU
2897#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2898#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2899#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2900
50a0bc90 2901#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2902
56b857a5 2903#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2904
56b857a5
TU
2905#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2906#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2907#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2908#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2909#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2910
56b857a5 2911#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2912
6772ffe0 2913#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2914#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2915
1a3d1898
DG
2916/*
2917 * For now, anything with a GuC requires uCode loading, and then supports
2918 * command submission once loaded. But these are logically independent
2919 * properties, so we have separate macros to test them.
2920 */
4805fe82
TU
2921#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2922#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2923#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2924#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2925
4805fe82 2926#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2927
4805fe82 2928#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2929
17a303ec
PZ
2930#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2931#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2932#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2933#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2934#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2935#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2936#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2937#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2938#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2939#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2940#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2941#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2942
6e266956
TU
2943#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2944#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2945#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2946#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2947#define HAS_PCH_LPT_LP(dev_priv) \
2948 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2949#define HAS_PCH_LPT_H(dev_priv) \
2950 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2951#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2952#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2953#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2954#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2955
49cff963 2956#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2957
6389dd83
SS
2958#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2959
040d2baa 2960/* DPF == dynamic parity feature */
3c9192bc 2961#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2962#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2963 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2964
c8735b0c 2965#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2966#define GEN9_FREQ_SCALER 3
c8735b0c 2967
85ee17eb
PP
2968#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2969
05394f39
CW
2970#include "i915_trace.h"
2971
48f112fe
CW
2972static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2973{
2974#ifdef CONFIG_INTEL_IOMMU
2975 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2976 return true;
2977#endif
2978 return false;
2979}
2980
c033666a 2981int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2982 int enable_ppgtt);
0e4ca100 2983
39df9190
CW
2984bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2985
0673ad47 2986/* i915_drv.c */
d15d7538
ID
2987void __printf(3, 4)
2988__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2989 const char *fmt, ...);
2990
2991#define i915_report_error(dev_priv, fmt, ...) \
2992 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2993
c43b5634 2994#ifdef CONFIG_COMPAT
0d6aa60b
DA
2995extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2996 unsigned long arg);
55edf41b
JN
2997#else
2998#define i915_compat_ioctl NULL
c43b5634 2999#endif
efab0698
JN
3000extern const struct dev_pm_ops i915_pm_ops;
3001
3002extern int i915_driver_load(struct pci_dev *pdev,
3003 const struct pci_device_id *ent);
3004extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3005extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3006extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3007extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 3008extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3009extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3010extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3011extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3012extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3013extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3014extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3015int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3016
bb8f0f5a
CW
3017int intel_engines_init_early(struct drm_i915_private *dev_priv);
3018int intel_engines_init(struct drm_i915_private *dev_priv);
3019
77913b39 3020/* intel_hotplug.c */
91d14251
TU
3021void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3022 u32 pin_mask, u32 long_mask);
77913b39
JN
3023void intel_hpd_init(struct drm_i915_private *dev_priv);
3024void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3025void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3026bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3027bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3028void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3029
1da177e4 3030/* i915_irq.c */
26a02b8f
CW
3031static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3032{
3033 unsigned long delay;
3034
3035 if (unlikely(!i915.enable_hangcheck))
3036 return;
3037
3038 /* Don't continually defer the hangcheck so that it is always run at
3039 * least once after work has been scheduled on any ring. Otherwise,
3040 * we will ignore a hung ring if a second ring is kept busy.
3041 */
3042
3043 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3044 queue_delayed_work(system_long_wq,
3045 &dev_priv->gpu_error.hangcheck_work, delay);
3046}
3047
58174462 3048__printf(3, 4)
c033666a
CW
3049void i915_handle_error(struct drm_i915_private *dev_priv,
3050 u32 engine_mask,
58174462 3051 const char *fmt, ...);
1da177e4 3052
b963291c 3053extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3054int intel_irq_install(struct drm_i915_private *dev_priv);
3055void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3056
dc97997a
CW
3057extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3058extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3059 bool restore_forcewake);
dc97997a 3060extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3061extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3062extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3063extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3064extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3065 bool restore);
48c1026a 3066const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3067void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3068 enum forcewake_domains domains);
59bad947 3069void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3070 enum forcewake_domains domains);
a6111f7b
CW
3071/* Like above but the caller must manage the uncore.lock itself.
3072 * Must be used with I915_READ_FW and friends.
3073 */
3074void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3075 enum forcewake_domains domains);
3076void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3077 enum forcewake_domains domains);
3accaf7e
MK
3078u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3079
59bad947 3080void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3081
1758b90e
CW
3082int intel_wait_for_register(struct drm_i915_private *dev_priv,
3083 i915_reg_t reg,
3084 const u32 mask,
3085 const u32 value,
3086 const unsigned long timeout_ms);
3087int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3088 i915_reg_t reg,
3089 const u32 mask,
3090 const u32 value,
3091 const unsigned long timeout_ms);
3092
0ad35fed
ZW
3093static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3094{
feddf6e8 3095 return dev_priv->gvt;
0ad35fed
ZW
3096}
3097
c033666a 3098static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3099{
c033666a 3100 return dev_priv->vgpu.active;
cf9d2890 3101}
b1f14ad0 3102
7c463586 3103void
50227e1c 3104i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3105 u32 status_mask);
7c463586
KP
3106
3107void
50227e1c 3108i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3109 u32 status_mask);
7c463586 3110
f8b79e58
ID
3111void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3112void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3113void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3114 uint32_t mask,
3115 uint32_t bits);
fbdedaea
VS
3116void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3117 uint32_t interrupt_mask,
3118 uint32_t enabled_irq_mask);
3119static inline void
3120ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3121{
3122 ilk_update_display_irq(dev_priv, bits, bits);
3123}
3124static inline void
3125ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3126{
3127 ilk_update_display_irq(dev_priv, bits, 0);
3128}
013d3752
VS
3129void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3130 enum pipe pipe,
3131 uint32_t interrupt_mask,
3132 uint32_t enabled_irq_mask);
3133static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3134 enum pipe pipe, uint32_t bits)
3135{
3136 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3137}
3138static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3139 enum pipe pipe, uint32_t bits)
3140{
3141 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3142}
47339cd9
DV
3143void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3144 uint32_t interrupt_mask,
3145 uint32_t enabled_irq_mask);
14443261
VS
3146static inline void
3147ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3148{
3149 ibx_display_interrupt_update(dev_priv, bits, bits);
3150}
3151static inline void
3152ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3153{
3154 ibx_display_interrupt_update(dev_priv, bits, 0);
3155}
3156
673a394b 3157/* i915_gem.c */
673a394b
EA
3158int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3159 struct drm_file *file_priv);
3160int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
3162int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file_priv);
3164int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file_priv);
de151cf6
JB
3166int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file_priv);
673a394b
EA
3168int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3169 struct drm_file *file_priv);
3170int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3171 struct drm_file *file_priv);
3172int i915_gem_execbuffer(struct drm_device *dev, void *data,
3173 struct drm_file *file_priv);
76446cac
JB
3174int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3175 struct drm_file *file_priv);
673a394b
EA
3176int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3177 struct drm_file *file_priv);
199adf40
BW
3178int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file);
3180int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file);
673a394b
EA
3182int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3183 struct drm_file *file_priv);
3ef94daa
CW
3184int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file_priv);
111dbcab
CW
3186int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3187 struct drm_file *file_priv);
3188int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file_priv);
72778cb2 3190void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3191int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3192 struct drm_file *file);
5a125c3c
EA
3193int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file_priv);
23ba4fd0
BW
3195int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file_priv);
24145517 3197void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3198int i915_gem_load_init(struct drm_i915_private *dev_priv);
3199void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3200void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3201int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3202int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3203
187685cb 3204void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3205void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3206void i915_gem_object_init(struct drm_i915_gem_object *obj,
3207 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3208struct drm_i915_gem_object *
3209i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3210struct drm_i915_gem_object *
3211i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3212 const void *data, size_t size);
b1f788c6 3213void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3214void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3215
bdeb9785
CW
3216static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3217{
3218 /* A single pass should suffice to release all the freed objects (along
3219 * most call paths) , but be a little more paranoid in that freeing
3220 * the objects does take a little amount of time, during which the rcu
3221 * callbacks could have added new objects into the freed list, and
3222 * armed the work again.
3223 */
3224 do {
3225 rcu_barrier();
3226 } while (flush_work(&i915->mm.free_work));
3227}
3228
058d88c4 3229struct i915_vma * __must_check
ec7adb6e
JL
3230i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3231 const struct i915_ggtt_view *view,
91b2db6f 3232 u64 size,
2ffffd0f
CW
3233 u64 alignment,
3234 u64 flags);
fe14d5f4 3235
aa653a68 3236int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3237void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3238
7c108fd8
CW
3239void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3240
a4f5ea64 3241static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3242{
ee286370
CW
3243 return sg->length >> PAGE_SHIFT;
3244}
67d5a50c 3245
96d77634
CW
3246struct scatterlist *
3247i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3248 unsigned int n, unsigned int *offset);
341be1cd 3249
96d77634
CW
3250struct page *
3251i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3252 unsigned int n);
67d5a50c 3253
96d77634
CW
3254struct page *
3255i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3256 unsigned int n);
67d5a50c 3257
96d77634
CW
3258dma_addr_t
3259i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3260 unsigned long n);
ee286370 3261
03ac84f1
CW
3262void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3263 struct sg_table *pages);
a4f5ea64
CW
3264int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3265
3266static inline int __must_check
3267i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3268{
1233e2db 3269 might_lock(&obj->mm.lock);
a4f5ea64 3270
1233e2db 3271 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3272 return 0;
3273
3274 return __i915_gem_object_get_pages(obj);
3275}
3276
3277static inline void
3278__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3279{
a4f5ea64
CW
3280 GEM_BUG_ON(!obj->mm.pages);
3281
1233e2db 3282 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3283}
3284
3285static inline bool
3286i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3287{
1233e2db 3288 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3289}
3290
3291static inline void
3292__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3293{
a4f5ea64
CW
3294 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3295 GEM_BUG_ON(!obj->mm.pages);
3296
1233e2db 3297 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3298}
0a798eb9 3299
1233e2db
CW
3300static inline void
3301i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3302{
a4f5ea64 3303 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3304}
3305
548625ee
CW
3306enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3307 I915_MM_NORMAL = 0,
3308 I915_MM_SHRINKER
3309};
3310
3311void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3312 enum i915_mm_subclass subclass);
03ac84f1 3313void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3314
d31d7cb1
CW
3315enum i915_map_type {
3316 I915_MAP_WB = 0,
3317 I915_MAP_WC,
3318};
3319
0a798eb9
CW
3320/**
3321 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3322 * @obj: the object to map into kernel address space
3323 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3324 *
3325 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3326 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3327 * the kernel address space. Based on the @type of mapping, the PTE will be
3328 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3329 *
1233e2db
CW
3330 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3331 * mapping is no longer required.
0a798eb9 3332 *
8305216f
DG
3333 * Returns the pointer through which to access the mapped object, or an
3334 * ERR_PTR() on error.
0a798eb9 3335 */
d31d7cb1
CW
3336void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3337 enum i915_map_type type);
0a798eb9
CW
3338
3339/**
3340 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3341 * @obj: the object to unmap
0a798eb9
CW
3342 *
3343 * After pinning the object and mapping its pages, once you are finished
3344 * with your access, call i915_gem_object_unpin_map() to release the pin
3345 * upon the mapping. Once the pin count reaches zero, that mapping may be
3346 * removed.
0a798eb9
CW
3347 */
3348static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3349{
0a798eb9
CW
3350 i915_gem_object_unpin_pages(obj);
3351}
3352
43394c7d
CW
3353int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3354 unsigned int *needs_clflush);
3355int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3356 unsigned int *needs_clflush);
3357#define CLFLUSH_BEFORE 0x1
3358#define CLFLUSH_AFTER 0x2
3359#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3360
3361static inline void
3362i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3363{
3364 i915_gem_object_unpin_pages(obj);
3365}
3366
54cf91dc 3367int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3368void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3369 struct drm_i915_gem_request *req,
3370 unsigned int flags);
ff72145b
DA
3371int i915_gem_dumb_create(struct drm_file *file_priv,
3372 struct drm_device *dev,
3373 struct drm_mode_create_dumb *args);
da6b51d0
DA
3374int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3375 uint32_t handle, uint64_t *offset);
4cc69075 3376int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3377
3378void i915_gem_track_fb(struct drm_i915_gem_object *old,
3379 struct drm_i915_gem_object *new,
3380 unsigned frontbuffer_bits);
3381
73cb9701 3382int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3383
8d9fc7fd 3384struct drm_i915_gem_request *
0bc40be8 3385i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3386
67d97da3 3387void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3388
1f83fee0
DV
3389static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3390{
8af29b0c 3391 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3392}
3393
8af29b0c 3394static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3395{
8af29b0c 3396 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3397}
3398
8af29b0c 3399static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3400{
8af29b0c 3401 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3402}
3403
3404static inline u32 i915_reset_count(struct i915_gpu_error *error)
3405{
8af29b0c 3406 return READ_ONCE(error->reset_count);
1f83fee0 3407}
a71d8d94 3408
0e178aef 3409int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3410void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3411void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3412void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
57822dc6 3413
24145517 3414void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3415int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3416int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3417void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3418void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3419int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3420 unsigned int flags);
bf9e8429
TU
3421int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3422void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3423int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3424int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3425 unsigned int flags,
3426 long timeout,
3427 struct intel_rps_client *rps);
6b5e90f5
CW
3428int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3429 unsigned int flags,
3430 int priority);
3431#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3432
2e2f351d 3433int __must_check
2021746e
CW
3434i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3435 bool write);
3436int __must_check
dabdfe02 3437i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3438struct i915_vma * __must_check
2da3b9b9
CW
3439i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3440 u32 alignment,
e6617330 3441 const struct i915_ggtt_view *view);
058d88c4 3442void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3443int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3444 int align);
b29c19b6 3445int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3446void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3447
e4ffd173
CW
3448int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3449 enum i915_cache_level cache_level);
3450
1286ff73
DV
3451struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3452 struct dma_buf *dma_buf);
3453
3454struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3455 struct drm_gem_object *gem_obj, int flags);
3456
841cd773
DV
3457static inline struct i915_hw_ppgtt *
3458i915_vm_to_ppgtt(struct i915_address_space *vm)
3459{
841cd773
DV
3460 return container_of(vm, struct i915_hw_ppgtt, base);
3461}
3462
b42fe9ca 3463/* i915_gem_fence_reg.c */
49ef5294
CW
3464int __must_check i915_vma_get_fence(struct i915_vma *vma);
3465int __must_check i915_vma_put_fence(struct i915_vma *vma);
3466
b1ed35d9 3467void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3468void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3469
4362f4f6 3470void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3471void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3472 struct sg_table *pages);
3473void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3474 struct sg_table *pages);
7f96ecaf 3475
ca585b5d
CW
3476static inline struct i915_gem_context *
3477i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3478{
3479 struct i915_gem_context *ctx;
3480
091387c1 3481 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3482
3483 ctx = idr_find(&file_priv->context_idr, id);
3484 if (!ctx)
3485 return ERR_PTR(-ENOENT);
3486
3487 return ctx;
3488}
3489
9a6feaf0
CW
3490static inline struct i915_gem_context *
3491i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3492{
691e6415 3493 kref_get(&ctx->ref);
9a6feaf0 3494 return ctx;
dce3271b
MK
3495}
3496
9a6feaf0 3497static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3498{
091387c1 3499 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3500 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3501}
3502
69df05e1
CW
3503static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3504{
bf51997c
CW
3505 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3506
3507 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3508 mutex_unlock(lock);
69df05e1
CW
3509}
3510
80b204bc
CW
3511static inline struct intel_timeline *
3512i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3513 struct intel_engine_cs *engine)
3514{
3515 struct i915_address_space *vm;
3516
3517 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3518 return &vm->timeline.engine[engine->id];
3519}
3520
eec688e1
RB
3521int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3522 struct drm_file *file);
3523
679845ed 3524/* i915_gem_evict.c */
e522ac23 3525int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3526 u64 min_size, u64 alignment,
679845ed 3527 unsigned cache_level,
2ffffd0f 3528 u64 start, u64 end,
1ec9e26d 3529 unsigned flags);
625d988a
CW
3530int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3531 struct drm_mm_node *node,
3532 unsigned int flags);
679845ed 3533int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3534
0260c420 3535/* belongs in i915_gem_gtt.h */
c033666a 3536static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3537{
600f4368 3538 wmb();
c033666a 3539 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3540 intel_gtt_chipset_flush();
3541}
246cbfb5 3542
9797fbfb 3543/* i915_gem_stolen.c */
d713fd49
PZ
3544int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3545 struct drm_mm_node *node, u64 size,
3546 unsigned alignment);
a9da512b
PZ
3547int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3548 struct drm_mm_node *node, u64 size,
3549 unsigned alignment, u64 start,
3550 u64 end);
d713fd49
PZ
3551void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3552 struct drm_mm_node *node);
7ace3d30 3553int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3554void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3555struct drm_i915_gem_object *
187685cb 3556i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3557struct drm_i915_gem_object *
187685cb 3558i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3559 u32 stolen_offset,
3560 u32 gtt_offset,
3561 u32 size);
9797fbfb 3562
920cf419
CW
3563/* i915_gem_internal.c */
3564struct drm_i915_gem_object *
3565i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3566 phys_addr_t size);
920cf419 3567
be6a0376
DV
3568/* i915_gem_shrinker.c */
3569unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3570 unsigned long target,
be6a0376
DV
3571 unsigned flags);
3572#define I915_SHRINK_PURGEABLE 0x1
3573#define I915_SHRINK_UNBOUND 0x2
3574#define I915_SHRINK_BOUND 0x4
5763ff04 3575#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3576#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3577unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3578void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3579void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3580
3581
673a394b 3582/* i915_gem_tiling.c */
2c1792a1 3583static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3584{
091387c1 3585 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3586
3587 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3588 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3589}
3590
91d4e0aa
CW
3591u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3592 unsigned int tiling, unsigned int stride);
3593u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3594 unsigned int tiling, unsigned int stride);
3595
2017263e 3596/* i915_debugfs.c */
f8c168fa 3597#ifdef CONFIG_DEBUG_FS
1dac891c 3598int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3599int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3600void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3601#else
8d35acba 3602static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3603static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3604{ return 0; }
ce5e2ac1 3605static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3606#endif
84734a04
MK
3607
3608/* i915_gpu_error.c */
98a2f411
CW
3609#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3610
edc3d884
MK
3611__printf(2, 3)
3612void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3613int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3614 const struct i915_gpu_state *gpu);
4dc955f7 3615int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3616 struct drm_i915_private *i915,
4dc955f7
MK
3617 size_t count, loff_t pos);
3618static inline void i915_error_state_buf_release(
3619 struct drm_i915_error_state_buf *eb)
3620{
3621 kfree(eb->buf);
3622}
5a4c6f1b
CW
3623
3624struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3625void i915_capture_error_state(struct drm_i915_private *dev_priv,
3626 u32 engine_mask,
58174462 3627 const char *error_msg);
5a4c6f1b
CW
3628
3629static inline struct i915_gpu_state *
3630i915_gpu_state_get(struct i915_gpu_state *gpu)
3631{
3632 kref_get(&gpu->ref);
3633 return gpu;
3634}
3635
3636void __i915_gpu_state_free(struct kref *kref);
3637static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3638{
3639 if (gpu)
3640 kref_put(&gpu->ref, __i915_gpu_state_free);
3641}
3642
3643struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3644void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3645
98a2f411
CW
3646#else
3647
3648static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3649 u32 engine_mask,
3650 const char *error_msg)
3651{
3652}
3653
5a4c6f1b
CW
3654static inline struct i915_gpu_state *
3655i915_first_error_state(struct drm_i915_private *i915)
3656{
3657 return NULL;
3658}
3659
3660static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3661{
3662}
3663
3664#endif
3665
0a4cd7c8 3666const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3667
351e3db2 3668/* i915_cmd_parser.c */
1ca3712c 3669int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3670void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3671void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3672int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3673 struct drm_i915_gem_object *batch_obj,
3674 struct drm_i915_gem_object *shadow_batch_obj,
3675 u32 batch_start_offset,
3676 u32 batch_len,
3677 bool is_master);
351e3db2 3678
eec688e1
RB
3679/* i915_perf.c */
3680extern void i915_perf_init(struct drm_i915_private *dev_priv);
3681extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3682extern void i915_perf_register(struct drm_i915_private *dev_priv);
3683extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3684
317c35d1 3685/* i915_suspend.c */
af6dc742
TU
3686extern int i915_save_state(struct drm_i915_private *dev_priv);
3687extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3688
0136db58 3689/* i915_sysfs.c */
694c2828
DW
3690void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3691void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3692
eef57324
JA
3693/* intel_lpe_audio.c */
3694int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3695void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3696void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3697void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
f95e29b9 3698 void *eld, int port, int pipe, int tmds_clk_speed,
b5f2be9a 3699 bool dp_output, int link_rate);
eef57324 3700
f899fc64 3701/* intel_i2c.c */
40196446
TU
3702extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3703extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3704extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3705 unsigned int pin);
3bd7d909 3706
0184df46
JN
3707extern struct i2c_adapter *
3708intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3709extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3710extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3711static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3712{
3713 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3714}
af6dc742 3715extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3716
8b8e1a89 3717/* intel_bios.c */
98f3a1dc 3718int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3719bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3720bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3721bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3722bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3723bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3724bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3725bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3726bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3727 enum port port);
6389dd83
SS
3728bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3729 enum port port);
3730
8b8e1a89 3731
3b617967 3732/* intel_opregion.c */
44834a67 3733#ifdef CONFIG_ACPI
6f9f4b7a 3734extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3735extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3736extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3737extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3738extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3739 bool enable);
6f9f4b7a 3740extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3741 pci_power_t state);
6f9f4b7a 3742extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3743#else
6f9f4b7a 3744static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3745static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3746static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3747static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3748{
3749}
9c4b0a68
JN
3750static inline int
3751intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3752{
3753 return 0;
3754}
ecbc5cf3 3755static inline int
6f9f4b7a 3756intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3757{
3758 return 0;
3759}
6f9f4b7a 3760static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3761{
3762 return -ENODEV;
3763}
65e082c9 3764#endif
8ee1c3db 3765
723bfd70
JB
3766/* intel_acpi.c */
3767#ifdef CONFIG_ACPI
3768extern void intel_register_dsm_handler(void);
3769extern void intel_unregister_dsm_handler(void);
3770#else
3771static inline void intel_register_dsm_handler(void) { return; }
3772static inline void intel_unregister_dsm_handler(void) { return; }
3773#endif /* CONFIG_ACPI */
3774
94b4f3ba
CW
3775/* intel_device_info.c */
3776static inline struct intel_device_info *
3777mkwrite_device_info(struct drm_i915_private *dev_priv)
3778{
3779 return (struct intel_device_info *)&dev_priv->info;
3780}
3781
2e0d26f8 3782const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3783void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3784void intel_device_info_dump(struct drm_i915_private *dev_priv);
3785
79e53945 3786/* modesetting */
f817586c 3787extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3788extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3789extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3790extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3791extern int intel_connector_register(struct drm_connector *);
c191eca1 3792extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3793extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3794 bool state);
043e9bda 3795extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3796extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3797extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3798extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3799extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3800extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3801extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3802 bool enable);
3bad0781 3803
c0c7babc
BW
3804int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3805 struct drm_file *file);
575155a9 3806
6ef3d427 3807/* overlay */
c033666a
CW
3808extern struct intel_overlay_error_state *
3809intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3810extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3811 struct intel_overlay_error_state *error);
c4a1d9e4 3812
c033666a
CW
3813extern struct intel_display_error_state *
3814intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3815extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3816 struct intel_display_error_state *error);
6ef3d427 3817
151a49d0
TR
3818int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3819int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3820int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3821 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3822
3823/* intel_sideband.c */
707b6e3d 3824u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3825int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3826u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3827u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3828void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3829u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3830void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3831u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3832void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3833u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3834void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3835u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3836void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3837u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3838 enum intel_sbi_destination destination);
3839void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3840 enum intel_sbi_destination destination);
e9fe51c6
SK
3841u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3842void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3843
b7fa22d8 3844/* intel_dpio_phy.c */
0a116ce8 3845void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3846 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3847void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3848 enum port port, u32 margin, u32 scale,
3849 u32 enable, u32 deemphasis);
47a6bc61
ACO
3850void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3851void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3852bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3853 enum dpio_phy phy);
3854bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3855 enum dpio_phy phy);
3856uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3857 uint8_t lane_count);
3858void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3859 uint8_t lane_lat_optim_mask);
3860uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3861
b7fa22d8
ACO
3862void chv_set_phy_signal_level(struct intel_encoder *encoder,
3863 u32 deemph_reg_value, u32 margin_reg_value,
3864 bool uniq_trans_scale);
844b2f9a
ACO
3865void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3866 bool reset);
419b1b7a 3867void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3868void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3869void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3870void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3871
53d98725
ACO
3872void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3873 u32 demph_reg_value, u32 preemph_reg_value,
3874 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3875void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3876void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3877void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3878
616bc820
VS
3879int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3880int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3881
0b274481
BW
3882#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3883#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3884
3885#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3886#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3887#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3888#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3889
3890#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3891#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3892#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3893#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3894
698b3135
CW
3895/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3896 * will be implemented using 2 32-bit writes in an arbitrary order with
3897 * an arbitrary delay between them. This can cause the hardware to
3898 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3899 * machine death. For this reason we do not support I915_WRITE64, or
3900 * dev_priv->uncore.funcs.mmio_writeq.
3901 *
3902 * When reading a 64-bit value as two 32-bit values, the delay may cause
3903 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3904 * occasionally a 64-bit register does not actualy support a full readq
3905 * and must be read using two 32-bit reads.
3906 *
3907 * You have been warned.
698b3135 3908 */
0b274481 3909#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3910
50877445 3911#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3912 u32 upper, lower, old_upper, loop = 0; \
3913 upper = I915_READ(upper_reg); \
ee0a227b 3914 do { \
acd29f7b 3915 old_upper = upper; \
ee0a227b 3916 lower = I915_READ(lower_reg); \
acd29f7b
CW
3917 upper = I915_READ(upper_reg); \
3918 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3919 (u64)upper << 32 | lower; })
50877445 3920
cae5852d
ZN
3921#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3922#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3923
75aa3f63
VS
3924#define __raw_read(x, s) \
3925static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3926 i915_reg_t reg) \
75aa3f63 3927{ \
f0f59a00 3928 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3929}
3930
3931#define __raw_write(x, s) \
3932static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3933 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3934{ \
f0f59a00 3935 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3936}
3937__raw_read(8, b)
3938__raw_read(16, w)
3939__raw_read(32, l)
3940__raw_read(64, q)
3941
3942__raw_write(8, b)
3943__raw_write(16, w)
3944__raw_write(32, l)
3945__raw_write(64, q)
3946
3947#undef __raw_read
3948#undef __raw_write
3949
a6111f7b 3950/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3951 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3952 * controlled.
aafee2eb 3953 *
a6111f7b 3954 * Think twice, and think again, before using these.
aafee2eb
AH
3955 *
3956 * As an example, these accessors can possibly be used between:
3957 *
3958 * spin_lock_irq(&dev_priv->uncore.lock);
3959 * intel_uncore_forcewake_get__locked();
3960 *
3961 * and
3962 *
3963 * intel_uncore_forcewake_put__locked();
3964 * spin_unlock_irq(&dev_priv->uncore.lock);
3965 *
3966 *
3967 * Note: some registers may not need forcewake held, so
3968 * intel_uncore_forcewake_{get,put} can be omitted, see
3969 * intel_uncore_forcewake_for_reg().
3970 *
3971 * Certain architectures will die if the same cacheline is concurrently accessed
3972 * by different clients (e.g. on Ivybridge). Access to registers should
3973 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3974 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3975 */
75aa3f63
VS
3976#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3977#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3978#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3979#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3980
55bc60db
VS
3981/* "Broadcast RGB" property */
3982#define INTEL_BROADCAST_RGB_AUTO 0
3983#define INTEL_BROADCAST_RGB_FULL 1
3984#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3985
920a14b2 3986static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3987{
920a14b2 3988 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3989 return VLV_VGACNTRL;
920a14b2 3990 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3991 return CPU_VGACNTRL;
766aa1c4
VS
3992 else
3993 return VGACNTRL;
3994}
3995
df97729f
ID
3996static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3997{
3998 unsigned long j = msecs_to_jiffies(m);
3999
4000 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4001}
4002
7bd0e226
DV
4003static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4004{
4005 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4006}
4007
df97729f
ID
4008static inline unsigned long
4009timespec_to_jiffies_timeout(const struct timespec *value)
4010{
4011 unsigned long j = timespec_to_jiffies(value);
4012
4013 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4014}
4015
dce56b3c
PZ
4016/*
4017 * If you need to wait X milliseconds between events A and B, but event B
4018 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4019 * when event A happened, then just before event B you call this function and
4020 * pass the timestamp as the first argument, and X as the second argument.
4021 */
4022static inline void
4023wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4024{
ec5e0cfb 4025 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4026
4027 /*
4028 * Don't re-read the value of "jiffies" every time since it may change
4029 * behind our back and break the math.
4030 */
4031 tmp_jiffies = jiffies;
4032 target_jiffies = timestamp_jiffies +
4033 msecs_to_jiffies_timeout(to_wait_ms);
4034
4035 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4036 remaining_jiffies = target_jiffies - tmp_jiffies;
4037 while (remaining_jiffies)
4038 remaining_jiffies =
4039 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4040 }
4041}
221fe799
CW
4042
4043static inline bool
754c9fd5 4044__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4045{
f69a02c9 4046 struct intel_engine_cs *engine = req->engine;
754c9fd5 4047 u32 seqno;
f69a02c9 4048
309663ab
CW
4049 /* Note that the engine may have wrapped around the seqno, and
4050 * so our request->global_seqno will be ahead of the hardware,
4051 * even though it completed the request before wrapping. We catch
4052 * this by kicking all the waiters before resetting the seqno
4053 * in hardware, and also signal the fence.
4054 */
4055 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4056 return true;
4057
754c9fd5
CW
4058 /* The request was dequeued before we were awoken. We check after
4059 * inspecting the hw to confirm that this was the same request
4060 * that generated the HWS update. The memory barriers within
4061 * the request execution are sufficient to ensure that a check
4062 * after reading the value from hw matches this request.
4063 */
4064 seqno = i915_gem_request_global_seqno(req);
4065 if (!seqno)
4066 return false;
4067
7ec2c73b
CW
4068 /* Before we do the heavier coherent read of the seqno,
4069 * check the value (hopefully) in the CPU cacheline.
4070 */
754c9fd5 4071 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4072 return true;
4073
688e6c72
CW
4074 /* Ensure our read of the seqno is coherent so that we
4075 * do not "miss an interrupt" (i.e. if this is the last
4076 * request and the seqno write from the GPU is not visible
4077 * by the time the interrupt fires, we will see that the
4078 * request is incomplete and go back to sleep awaiting
4079 * another interrupt that will never come.)
4080 *
4081 * Strictly, we only need to do this once after an interrupt,
4082 * but it is easier and safer to do it every time the waiter
4083 * is woken.
4084 */
3d5564e9 4085 if (engine->irq_seqno_barrier &&
538b257d 4086 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4087 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4088
3d5564e9
CW
4089 /* The ordering of irq_posted versus applying the barrier
4090 * is crucial. The clearing of the current irq_posted must
4091 * be visible before we perform the barrier operation,
4092 * such that if a subsequent interrupt arrives, irq_posted
4093 * is reasserted and our task rewoken (which causes us to
4094 * do another __i915_request_irq_complete() immediately
4095 * and reapply the barrier). Conversely, if the clear
4096 * occurs after the barrier, then an interrupt that arrived
4097 * whilst we waited on the barrier would not trigger a
4098 * barrier on the next pass, and the read may not see the
4099 * seqno update.
4100 */
f69a02c9 4101 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4102
4103 /* If we consume the irq, but we are no longer the bottom-half,
4104 * the real bottom-half may not have serialised their own
4105 * seqno check with the irq-barrier (i.e. may have inspected
4106 * the seqno before we believe it coherent since they see
4107 * irq_posted == false but we are still running).
4108 */
2c33b541 4109 spin_lock_irq(&b->irq_lock);
61d3dc70 4110 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4111 /* Note that if the bottom-half is changed as we
4112 * are sending the wake-up, the new bottom-half will
4113 * be woken by whomever made the change. We only have
4114 * to worry about when we steal the irq-posted for
4115 * ourself.
4116 */
61d3dc70 4117 wake_up_process(b->irq_wait->tsk);
2c33b541 4118 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4119
754c9fd5 4120 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4121 return true;
4122 }
688e6c72 4123
688e6c72
CW
4124 return false;
4125}
4126
0b1de5d5
CW
4127void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4128bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4129
c4d3ae68
CW
4130/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4131 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4132 * perform the operation. To check beforehand, pass in the parameters to
4133 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4134 * you only need to pass in the minor offsets, page-aligned pointers are
4135 * always valid.
4136 *
4137 * For just checking for SSE4.1, in the foreknowledge that the future use
4138 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4139 */
4140#define i915_can_memcpy_from_wc(dst, src, len) \
4141 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4142
4143#define i915_has_memcpy_from_wc() \
4144 i915_memcpy_from_wc(NULL, NULL, 0)
4145
c58305af
CW
4146/* i915_mm.c */
4147int remap_io_mapping(struct vm_area_struct *vma,
4148 unsigned long addr, unsigned long pfn, unsigned long size,
4149 struct io_mapping *iomap);
4150
e59dc172
CW
4151static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4152{
4153 return (obj->cache_level != I915_CACHE_NONE ||
4154 HAS_LLC(to_i915(obj->base.dev)));
4155}
4156
1da177e4 4157#endif