]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Report both waiters and success from intel_engine_wakeup()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20
CW
57
58#include "intel_bios.h"
ac7f11c6 59#include "intel_dpll_mgr.h"
8c4f24f9 60#include "intel_uc.h"
e73bdd20
CW
61#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
d501b1d2 64#include "i915_gem.h"
6095868a 65#include "i915_gem_context.h"
b42fe9ca
JL
66#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
e73bdd20
CW
68#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
05235c53 70#include "i915_gem_request.h"
73cb9701 71#include "i915_gem_timeline.h"
585fb111 72
b42fe9ca
JL
73#include "i915_vma.h"
74
0ad35fed
ZW
75#include "intel_gvt.h"
76
1da177e4
LT
77/* General customization:
78 */
79
1da177e4
LT
80#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
28b6def6
DV
82#define DRIVER_DATE "20170206"
83#define DRIVER_TIMESTAMP 1486372993
1da177e4 84
c883ef1b 85#undef WARN_ON
5f77eeb0
DV
86/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
152b2262 94#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
95#endif
96
cd9bfacb 97#undef WARN_ON_ONCE
152b2262 98#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 99
5f77eeb0
DV
100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
c883ef1b 102
e2c719b7
RC
103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
32753cb8
JL
112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 114 DRM_ERROR(format); \
e2c719b7
RC
115 unlikely(__ret_warn_on); \
116})
117
152b2262
JL
118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 120
4fec15d1
ID
121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
b95320bd
MK
125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
42a8ca4c
JN
209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
87ad3212
JN
214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
08c4d7fc
TU
219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
317c35d1 224enum pipe {
752aa88a 225 INVALID_PIPE = -1,
317c35d1
JB
226 PIPE_A = 0,
227 PIPE_B,
9db4a9c7 228 PIPE_C,
a57c774a
AK
229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
317c35d1 231};
9db4a9c7 232#define pipe_name(p) ((p) + 'A')
317c35d1 233
a5c961d1
PZ
234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
a57c774a 238 TRANSCODER_EDP,
4d1de975
JN
239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
a57c774a 241 I915_MAX_TRANSCODERS
a5c961d1 242};
da205630
JN
243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
4d1de975
JN
255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
da205630
JN
259 default:
260 return "<invalid>";
261 }
262}
a5c961d1 263
4d1de975
JN
264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
84139d1e 269/*
b14e5848
VS
270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 272 */
80824003 273enum plane {
b14e5848 274 PLANE_A,
80824003 275 PLANE_B,
9db4a9c7 276 PLANE_C,
80824003 277};
9db4a9c7 278#define plane_name(p) ((p) + 'A')
52440211 279
580503c7 280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 281
b14e5848
VS
282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
19c3164d 296 PLANE_SPRITE2,
b14e5848
VS
297 PLANE_CURSOR,
298 I915_MAX_PLANES,
299};
300
d97d7b48
VS
301#define for_each_plane_id_on_crtc(__crtc, __p) \
302 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
2b139522 305enum port {
03cdc1d4 306 PORT_NONE = -1,
2b139522
ED
307 PORT_A = 0,
308 PORT_B,
309 PORT_C,
310 PORT_D,
311 PORT_E,
312 I915_MAX_PORTS
313};
314#define port_name(p) ((p) + 'A')
315
a09caddd 316#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
317
318enum dpio_channel {
319 DPIO_CH0,
320 DPIO_CH1
321};
322
323enum dpio_phy {
324 DPIO_PHY0,
0a116ce8
ACO
325 DPIO_PHY1,
326 DPIO_PHY2,
e4607fcf
CML
327};
328
b97186f0
PZ
329enum intel_display_power_domain {
330 POWER_DOMAIN_PIPE_A,
331 POWER_DOMAIN_PIPE_B,
332 POWER_DOMAIN_PIPE_C,
333 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336 POWER_DOMAIN_TRANSCODER_A,
337 POWER_DOMAIN_TRANSCODER_B,
338 POWER_DOMAIN_TRANSCODER_C,
f52e353e 339 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
340 POWER_DOMAIN_TRANSCODER_DSI_A,
341 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
342 POWER_DOMAIN_PORT_DDI_A_LANES,
343 POWER_DOMAIN_PORT_DDI_B_LANES,
344 POWER_DOMAIN_PORT_DDI_C_LANES,
345 POWER_DOMAIN_PORT_DDI_D_LANES,
346 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
347 POWER_DOMAIN_PORT_DDI_A_IO,
348 POWER_DOMAIN_PORT_DDI_B_IO,
349 POWER_DOMAIN_PORT_DDI_C_IO,
350 POWER_DOMAIN_PORT_DDI_D_IO,
351 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
352 POWER_DOMAIN_PORT_DSI,
353 POWER_DOMAIN_PORT_CRT,
354 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 355 POWER_DOMAIN_VGA,
fbeeaa23 356 POWER_DOMAIN_AUDIO,
bd2bb1b9 357 POWER_DOMAIN_PLLS,
1407121a
S
358 POWER_DOMAIN_AUX_A,
359 POWER_DOMAIN_AUX_B,
360 POWER_DOMAIN_AUX_C,
361 POWER_DOMAIN_AUX_D,
f0ab43e6 362 POWER_DOMAIN_GMBUS,
dfa57627 363 POWER_DOMAIN_MODESET,
baa70707 364 POWER_DOMAIN_INIT,
bddc7645
ID
365
366 POWER_DOMAIN_NUM,
b97186f0
PZ
367};
368
369#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
370#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
371 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
372#define POWER_DOMAIN_TRANSCODER(tran) \
373 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
374 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 375
1d843f9d
EE
376enum hpd_pin {
377 HPD_NONE = 0,
1d843f9d
EE
378 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
379 HPD_CRT,
380 HPD_SDVO_B,
381 HPD_SDVO_C,
cc24fcdc 382 HPD_PORT_A,
1d843f9d
EE
383 HPD_PORT_B,
384 HPD_PORT_C,
385 HPD_PORT_D,
26951caf 386 HPD_PORT_E,
1d843f9d
EE
387 HPD_NUM_PINS
388};
389
c91711f9
JN
390#define for_each_hpd_pin(__pin) \
391 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
392
317eaa95
L
393#define HPD_STORM_DEFAULT_THRESHOLD 5
394
5fcece80
JN
395struct i915_hotplug {
396 struct work_struct hotplug_work;
397
398 struct {
399 unsigned long last_jiffies;
400 int count;
401 enum {
402 HPD_ENABLED = 0,
403 HPD_DISABLED = 1,
404 HPD_MARK_DISABLED = 2
405 } state;
406 } stats[HPD_NUM_PINS];
407 u32 event_bits;
408 struct delayed_work reenable_work;
409
410 struct intel_digital_port *irq_port[I915_MAX_PORTS];
411 u32 long_port_mask;
412 u32 short_port_mask;
413 struct work_struct dig_port_work;
414
19625e85
L
415 struct work_struct poll_init_work;
416 bool poll_enabled;
417
317eaa95
L
418 unsigned int hpd_storm_threshold;
419
5fcece80
JN
420 /*
421 * if we get a HPD irq from DP and a HPD irq from non-DP
422 * the non-DP HPD could block the workqueue on a mode config
423 * mutex getting, that userspace may have taken. However
424 * userspace is waiting on the DP workqueue to run which is
425 * blocked behind the non-DP one.
426 */
427 struct workqueue_struct *dp_wq;
428};
429
2a2d5482
CW
430#define I915_GEM_GPU_DOMAINS \
431 (I915_GEM_DOMAIN_RENDER | \
432 I915_GEM_DOMAIN_SAMPLER | \
433 I915_GEM_DOMAIN_COMMAND | \
434 I915_GEM_DOMAIN_INSTRUCTION | \
435 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 436
055e393f
DL
437#define for_each_pipe(__dev_priv, __p) \
438 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
439#define for_each_pipe_masked(__dev_priv, __p, __mask) \
440 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
441 for_each_if ((__mask) & (1 << (__p)))
8b364b41 442#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
443 for ((__p) = 0; \
444 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
445 (__p)++)
3bdcfc0c
DL
446#define for_each_sprite(__dev_priv, __p, __s) \
447 for ((__s) = 0; \
448 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
449 (__s)++)
9db4a9c7 450
c3aeadc8
JN
451#define for_each_port_masked(__port, __ports_mask) \
452 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
453 for_each_if ((__ports_mask) & (1 << (__port)))
454
d79b814d 455#define for_each_crtc(dev, crtc) \
91c8a326 456 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 457
27321ae8
ML
458#define for_each_intel_plane(dev, intel_plane) \
459 list_for_each_entry(intel_plane, \
91c8a326 460 &(dev)->mode_config.plane_list, \
27321ae8
ML
461 base.head)
462
c107acfe 463#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
464 list_for_each_entry(intel_plane, \
465 &(dev)->mode_config.plane_list, \
c107acfe
MR
466 base.head) \
467 for_each_if ((plane_mask) & \
468 (1 << drm_plane_index(&intel_plane->base)))
469
262cd2e1
VS
470#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
471 list_for_each_entry(intel_plane, \
472 &(dev)->mode_config.plane_list, \
473 base.head) \
95150bdf 474 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 475
91c8a326
CW
476#define for_each_intel_crtc(dev, intel_crtc) \
477 list_for_each_entry(intel_crtc, \
478 &(dev)->mode_config.crtc_list, \
479 base.head)
d063ae48 480
91c8a326
CW
481#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
482 list_for_each_entry(intel_crtc, \
483 &(dev)->mode_config.crtc_list, \
484 base.head) \
98d39494
MR
485 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
486
b2784e15
DL
487#define for_each_intel_encoder(dev, intel_encoder) \
488 list_for_each_entry(intel_encoder, \
489 &(dev)->mode_config.encoder_list, \
490 base.head)
491
3a3371ff
ACO
492#define for_each_intel_connector(dev, intel_connector) \
493 list_for_each_entry(intel_connector, \
91c8a326 494 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
495 base.head)
496
6c2b7c12
DV
497#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
498 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 499 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 500
53f5e3ca
JB
501#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
502 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 503 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 504
b04c5bd6
BF
505#define for_each_power_domain(domain, mask) \
506 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 507 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 508
75ccb2ec
ID
509#define for_each_power_well(__dev_priv, __power_well) \
510 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
511 (__power_well) - (__dev_priv)->power_domains.power_wells < \
512 (__dev_priv)->power_domains.power_well_count; \
513 (__power_well)++)
514
515#define for_each_power_well_rev(__dev_priv, __power_well) \
516 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
517 (__dev_priv)->power_domains.power_well_count - 1; \
518 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
519 (__power_well)--)
520
521#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
522 for_each_power_well(__dev_priv, __power_well) \
523 for_each_if ((__power_well)->domains & (__domain_mask))
524
525#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
526 for_each_power_well_rev(__dev_priv, __power_well) \
527 for_each_if ((__power_well)->domains & (__domain_mask))
528
e7b903d2 529struct drm_i915_private;
ad46cb53 530struct i915_mm_struct;
5cc9ed4b 531struct i915_mmu_object;
e7b903d2 532
a6f766f3
CW
533struct drm_i915_file_private {
534 struct drm_i915_private *dev_priv;
535 struct drm_file *file;
536
537 struct {
538 spinlock_t lock;
539 struct list_head request_list;
d0bc54f2
CW
540/* 20ms is a fairly arbitrary limit (greater than the average frame time)
541 * chosen to prevent the CPU getting more than a frame ahead of the GPU
542 * (when using lax throttling for the frontbuffer). We also use it to
543 * offer free GPU waitboosts for severely congested workloads.
544 */
545#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
546 } mm;
547 struct idr context_idr;
548
2e1b8730
CW
549 struct intel_rps_client {
550 struct list_head link;
551 unsigned boosts;
552 } rps;
a6f766f3 553
c80ff16e 554 unsigned int bsd_engine;
b083a087
MK
555
556/* Client can have a maximum of 3 contexts banned before
557 * it is denied of creating new contexts. As one context
558 * ban needs 4 consecutive hangs, and more if there is
559 * progress in between, this is a last resort stop gap measure
560 * to limit the badly behaving clients access to gpu.
561 */
562#define I915_MAX_CLIENT_CONTEXT_BANS 3
563 int context_bans;
a6f766f3
CW
564};
565
e69d0bc1
DV
566/* Used by dp and fdi links */
567struct intel_link_m_n {
568 uint32_t tu;
569 uint32_t gmch_m;
570 uint32_t gmch_n;
571 uint32_t link_m;
572 uint32_t link_n;
573};
574
575void intel_link_compute_m_n(int bpp, int nlanes,
576 int pixel_clock, int link_clock,
577 struct intel_link_m_n *m_n);
578
1da177e4
LT
579/* Interface history:
580 *
581 * 1.1: Original.
0d6aa60b
DA
582 * 1.2: Add Power Management
583 * 1.3: Add vblank support
de227f5f 584 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 585 * 1.5: Add vblank pipe configuration
2228ed67
MD
586 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
587 * - Support vertical blank on secondary display pipe
1da177e4
LT
588 */
589#define DRIVER_MAJOR 1
2228ed67 590#define DRIVER_MINOR 6
1da177e4
LT
591#define DRIVER_PATCHLEVEL 0
592
0a3e67a4
JB
593struct opregion_header;
594struct opregion_acpi;
595struct opregion_swsci;
596struct opregion_asle;
597
8ee1c3db 598struct intel_opregion {
115719fc
WD
599 struct opregion_header *header;
600 struct opregion_acpi *acpi;
601 struct opregion_swsci *swsci;
ebde53c7
JN
602 u32 swsci_gbda_sub_functions;
603 u32 swsci_sbcb_sub_functions;
115719fc 604 struct opregion_asle *asle;
04ebaadb 605 void *rvda;
82730385 606 const void *vbt;
ada8f955 607 u32 vbt_size;
115719fc 608 u32 *lid_state;
91a60f20 609 struct work_struct asle_work;
8ee1c3db 610};
44834a67 611#define OPREGION_SIZE (8*1024)
8ee1c3db 612
6ef3d427
CW
613struct intel_overlay;
614struct intel_overlay_error_state;
615
9b9d172d 616struct sdvo_device_mapping {
e957d772 617 u8 initialized;
9b9d172d 618 u8 dvo_port;
619 u8 slave_addr;
620 u8 dvo_wiring;
e957d772 621 u8 i2c_pin;
b1083333 622 u8 ddc_pin;
9b9d172d 623};
624
7bd688cd 625struct intel_connector;
820d2d77 626struct intel_encoder;
ccf010fb 627struct intel_atomic_state;
5cec258b 628struct intel_crtc_state;
5724dbd1 629struct intel_initial_plane_config;
0e8ffe1b 630struct intel_crtc;
ee9300bb
DV
631struct intel_limit;
632struct dpll;
49cd97a3 633struct intel_cdclk_state;
b8cecdf5 634
e70236a8 635struct drm_i915_display_funcs {
49cd97a3
VS
636 void (*get_cdclk)(struct drm_i915_private *dev_priv,
637 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
638 void (*set_cdclk)(struct drm_i915_private *dev_priv,
639 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 640 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 641 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
642 int (*compute_intermediate_wm)(struct drm_device *dev,
643 struct intel_crtc *intel_crtc,
644 struct intel_crtc_state *newstate);
ccf010fb
ML
645 void (*initial_watermarks)(struct intel_atomic_state *state,
646 struct intel_crtc_state *cstate);
647 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
648 struct intel_crtc_state *cstate);
649 void (*optimize_watermarks)(struct intel_atomic_state *state,
650 struct intel_crtc_state *cstate);
98d39494 651 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 652 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 653 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
654 /* Returns the active state of the crtc, and if the crtc is active,
655 * fills out the pipe-config with the hw state. */
656 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 657 struct intel_crtc_state *);
5724dbd1
DL
658 void (*get_initial_plane_config)(struct intel_crtc *,
659 struct intel_initial_plane_config *);
190f68c5
ACO
660 int (*crtc_compute_clock)(struct intel_crtc *crtc,
661 struct intel_crtc_state *crtc_state);
4a806558
ML
662 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
663 struct drm_atomic_state *old_state);
664 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
665 struct drm_atomic_state *old_state);
896e5bb0
L
666 void (*update_crtcs)(struct drm_atomic_state *state,
667 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
668 void (*audio_codec_enable)(struct drm_connector *connector,
669 struct intel_encoder *encoder,
5e7234c9 670 const struct drm_display_mode *adjusted_mode);
69bfe1a9 671 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 672 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 673 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
674 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
675 struct drm_framebuffer *fb,
676 struct drm_i915_gem_object *obj,
677 struct drm_i915_gem_request *req,
678 uint32_t flags);
91d14251 679 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
680 /* clock updates for mode set */
681 /* cursor updates */
682 /* render clock increase/decrease */
683 /* display clock increase/decrease */
684 /* pll clock increase/decrease */
8563b1e8 685
b95c5321
ML
686 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
687 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
688};
689
48c1026a
MK
690enum forcewake_domain_id {
691 FW_DOMAIN_ID_RENDER = 0,
692 FW_DOMAIN_ID_BLITTER,
693 FW_DOMAIN_ID_MEDIA,
694
695 FW_DOMAIN_ID_COUNT
696};
697
698enum forcewake_domains {
699 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
700 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
701 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
702 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
703 FORCEWAKE_BLITTER |
704 FORCEWAKE_MEDIA)
705};
706
3756685a
TU
707#define FW_REG_READ (1)
708#define FW_REG_WRITE (2)
709
85ee17eb
PP
710enum decoupled_power_domain {
711 GEN9_DECOUPLED_PD_BLITTER = 0,
712 GEN9_DECOUPLED_PD_RENDER,
713 GEN9_DECOUPLED_PD_MEDIA,
714 GEN9_DECOUPLED_PD_ALL
715};
716
717enum decoupled_ops {
718 GEN9_DECOUPLED_OP_WRITE = 0,
719 GEN9_DECOUPLED_OP_READ
720};
721
3756685a
TU
722enum forcewake_domains
723intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
724 i915_reg_t reg, unsigned int op);
725
907b28c5 726struct intel_uncore_funcs {
c8d9a590 727 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 728 enum forcewake_domains domains);
c8d9a590 729 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 730 enum forcewake_domains domains);
0b274481 731
f0f59a00
VS
732 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
733 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
734 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
735 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 736
f0f59a00 737 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 738 uint8_t val, bool trace);
f0f59a00 739 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 740 uint16_t val, bool trace);
f0f59a00 741 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 742 uint32_t val, bool trace);
990bbdad
CW
743};
744
15157970
TU
745struct intel_forcewake_range {
746 u32 start;
747 u32 end;
748
749 enum forcewake_domains domains;
750};
751
907b28c5
CW
752struct intel_uncore {
753 spinlock_t lock; /** lock is also taken in irq contexts. */
754
15157970
TU
755 const struct intel_forcewake_range *fw_domains_table;
756 unsigned int fw_domains_table_entries;
757
907b28c5
CW
758 struct intel_uncore_funcs funcs;
759
760 unsigned fifo_count;
003342a5 761
48c1026a 762 enum forcewake_domains fw_domains;
003342a5 763 enum forcewake_domains fw_domains_active;
b2cff0db
CW
764
765 struct intel_uncore_forcewake_domain {
766 struct drm_i915_private *i915;
48c1026a 767 enum forcewake_domain_id id;
33c582c1 768 enum forcewake_domains mask;
b2cff0db 769 unsigned wake_count;
a57a4a67 770 struct hrtimer timer;
f0f59a00 771 i915_reg_t reg_set;
05a2fb15
MK
772 u32 val_set;
773 u32 val_clear;
f0f59a00
VS
774 i915_reg_t reg_ack;
775 i915_reg_t reg_post;
05a2fb15 776 u32 val_reset;
b2cff0db 777 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
778
779 int unclaimed_mmio_check;
b2cff0db
CW
780};
781
782/* Iterate over initialised fw domains */
33c582c1
TU
783#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
784 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
785 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
786 (domain__)++) \
787 for_each_if ((mask__) & (domain__)->mask)
788
789#define for_each_fw_domain(domain__, dev_priv__) \
790 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 791
b6e7d894
DL
792#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
793#define CSR_VERSION_MAJOR(version) ((version) >> 16)
794#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
795
eb805623 796struct intel_csr {
8144ac59 797 struct work_struct work;
eb805623 798 const char *fw_path;
a7f749f9 799 uint32_t *dmc_payload;
eb805623 800 uint32_t dmc_fw_size;
b6e7d894 801 uint32_t version;
eb805623 802 uint32_t mmio_count;
f0f59a00 803 i915_reg_t mmioaddr[8];
eb805623 804 uint32_t mmiodata[8];
832dba88 805 uint32_t dc_state;
a37baf3b 806 uint32_t allowed_dc_mask;
eb805623
DV
807};
808
604db650
JL
809#define DEV_INFO_FOR_EACH_FLAG(func) \
810 func(is_mobile); \
3e4274f8 811 func(is_lp); \
c007fb4a 812 func(is_alpha_support); \
566c56a4 813 /* Keep has_* in alphabetical order */ \
dfc5148f 814 func(has_64bit_reloc); \
9e1d0e60 815 func(has_aliasing_ppgtt); \
604db650 816 func(has_csr); \
566c56a4 817 func(has_ddi); \
70821af6 818 func(has_decoupled_mmio); \
604db650 819 func(has_dp_mst); \
566c56a4
JL
820 func(has_fbc); \
821 func(has_fpga_dbg); \
9e1d0e60
MT
822 func(has_full_ppgtt); \
823 func(has_full_48bit_ppgtt); \
604db650 824 func(has_gmbus_irq); \
604db650
JL
825 func(has_gmch_display); \
826 func(has_guc); \
604db650 827 func(has_hotplug); \
566c56a4
JL
828 func(has_hw_contexts); \
829 func(has_l3_dpf); \
604db650 830 func(has_llc); \
566c56a4
JL
831 func(has_logical_ring_contexts); \
832 func(has_overlay); \
833 func(has_pipe_cxsr); \
834 func(has_pooled_eu); \
835 func(has_psr); \
836 func(has_rc6); \
837 func(has_rc6p); \
838 func(has_resource_streamer); \
839 func(has_runtime_pm); \
604db650 840 func(has_snoop); \
566c56a4
JL
841 func(cursor_needs_physical); \
842 func(hws_needs_physical); \
843 func(overlay_needs_physical); \
70821af6 844 func(supports_tv);
c96ea64e 845
915490d5 846struct sseu_dev_info {
f08a0c92 847 u8 slice_mask;
57ec171e 848 u8 subslice_mask;
915490d5
ID
849 u8 eu_total;
850 u8 eu_per_subslice;
43b67998
ID
851 u8 min_eu_in_pool;
852 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
853 u8 subslice_7eu[3];
854 u8 has_slice_pg:1;
855 u8 has_subslice_pg:1;
856 u8 has_eu_pg:1;
915490d5
ID
857};
858
57ec171e
ID
859static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
860{
861 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
862}
863
2e0d26f8
JN
864/* Keep in gen based order, and chronological order within a gen */
865enum intel_platform {
866 INTEL_PLATFORM_UNINITIALIZED = 0,
867 INTEL_I830,
868 INTEL_I845G,
869 INTEL_I85X,
870 INTEL_I865G,
871 INTEL_I915G,
872 INTEL_I915GM,
873 INTEL_I945G,
874 INTEL_I945GM,
875 INTEL_G33,
876 INTEL_PINEVIEW,
c0f86832
JN
877 INTEL_I965G,
878 INTEL_I965GM,
f69c11ae
JN
879 INTEL_G45,
880 INTEL_GM45,
2e0d26f8
JN
881 INTEL_IRONLAKE,
882 INTEL_SANDYBRIDGE,
883 INTEL_IVYBRIDGE,
884 INTEL_VALLEYVIEW,
885 INTEL_HASWELL,
886 INTEL_BROADWELL,
887 INTEL_CHERRYVIEW,
888 INTEL_SKYLAKE,
889 INTEL_BROXTON,
890 INTEL_KABYLAKE,
891 INTEL_GEMINILAKE,
892};
893
cfdf1fa2 894struct intel_device_info {
10fce67a 895 u32 display_mmio_offset;
87f1f465 896 u16 device_id;
ac208a8b 897 u8 num_pipes;
d615a166 898 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 899 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 900 u8 gen;
ae5702d2 901 u16 gen_mask;
2e0d26f8 902 enum intel_platform platform;
73ae478c 903 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 904 u8 num_rings;
604db650
JL
905#define DEFINE_FLAG(name) u8 name:1
906 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
907#undef DEFINE_FLAG
6f3fff60 908 u16 ddb_size; /* in blocks */
a57c774a
AK
909 /* Register offsets for the various display pipes and transcoders */
910 int pipe_offsets[I915_MAX_TRANSCODERS];
911 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 912 int palette_offsets[I915_MAX_PIPES];
5efb3e28 913 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
914
915 /* Slice/subslice/EU info */
43b67998 916 struct sseu_dev_info sseu;
82cf435b
LL
917
918 struct color_luts {
919 u16 degamma_lut_size;
920 u16 gamma_lut_size;
921 } color;
cfdf1fa2
KH
922};
923
2bd160a1
CW
924struct intel_display_error_state;
925
5a4c6f1b 926struct i915_gpu_state {
2bd160a1
CW
927 struct kref ref;
928 struct timeval time;
de867c20
CW
929 struct timeval boottime;
930 struct timeval uptime;
2bd160a1 931
9f267eb8
CW
932 struct drm_i915_private *i915;
933
2bd160a1
CW
934 char error_msg[128];
935 bool simulated;
936 int iommu;
937 u32 reset_count;
938 u32 suspend_count;
939 struct intel_device_info device_info;
642c8a72 940 struct i915_params params;
2bd160a1
CW
941
942 /* Generic register state */
943 u32 eir;
944 u32 pgtbl_er;
945 u32 ier;
5a4c6f1b 946 u32 gtier[4], ngtier;
2bd160a1
CW
947 u32 ccid;
948 u32 derrmr;
949 u32 forcewake;
950 u32 error; /* gen6+ */
951 u32 err_int; /* gen7 */
952 u32 fault_data0; /* gen8, gen9 */
953 u32 fault_data1; /* gen8, gen9 */
954 u32 done_reg;
955 u32 gac_eco;
956 u32 gam_ecochk;
957 u32 gab_ctl;
958 u32 gfx_mode;
d636951e 959
5a4c6f1b 960 u32 nfence;
2bd160a1
CW
961 u64 fence[I915_MAX_NUM_FENCES];
962 struct intel_overlay_error_state *overlay;
963 struct intel_display_error_state *display;
51d545d0 964 struct drm_i915_error_object *semaphore;
27b85bea 965 struct drm_i915_error_object *guc_log;
2bd160a1
CW
966
967 struct drm_i915_error_engine {
968 int engine_id;
969 /* Software tracked state */
970 bool waiting;
971 int num_waiters;
3fe3b030
MK
972 unsigned long hangcheck_timestamp;
973 bool hangcheck_stalled;
2bd160a1
CW
974 enum intel_engine_hangcheck_action hangcheck_action;
975 struct i915_address_space *vm;
976 int num_requests;
977
cdb324bd
CW
978 /* position of active request inside the ring */
979 u32 rq_head, rq_post, rq_tail;
980
2bd160a1
CW
981 /* our own tracking of ring head and tail */
982 u32 cpu_ring_head;
983 u32 cpu_ring_tail;
984
985 u32 last_seqno;
2bd160a1
CW
986
987 /* Register state */
988 u32 start;
989 u32 tail;
990 u32 head;
991 u32 ctl;
21a2c58a 992 u32 mode;
2bd160a1
CW
993 u32 hws;
994 u32 ipeir;
995 u32 ipehr;
2bd160a1
CW
996 u32 bbstate;
997 u32 instpm;
998 u32 instps;
999 u32 seqno;
1000 u64 bbaddr;
1001 u64 acthd;
1002 u32 fault_reg;
1003 u64 faddr;
1004 u32 rc_psmi; /* sleep state */
1005 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 1006 struct intel_instdone instdone;
2bd160a1 1007
4fa6053e
CW
1008 struct drm_i915_error_context {
1009 char comm[TASK_COMM_LEN];
1010 pid_t pid;
1011 u32 handle;
1012 u32 hw_id;
1013 int ban_score;
1014 int active;
1015 int guilty;
1016 } context;
1017
2bd160a1 1018 struct drm_i915_error_object {
2bd160a1 1019 u64 gtt_offset;
03382dfb 1020 u64 gtt_size;
0a97015d
CW
1021 int page_count;
1022 int unused;
2bd160a1
CW
1023 u32 *pages[0];
1024 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1025
1026 struct drm_i915_error_object *wa_ctx;
1027
1028 struct drm_i915_error_request {
1029 long jiffies;
c84455b4 1030 pid_t pid;
35ca039e 1031 u32 context;
84102171 1032 int ban_score;
2bd160a1
CW
1033 u32 seqno;
1034 u32 head;
1035 u32 tail;
35ca039e 1036 } *requests, execlist[2];
2bd160a1
CW
1037
1038 struct drm_i915_error_waiter {
1039 char comm[TASK_COMM_LEN];
1040 pid_t pid;
1041 u32 seqno;
1042 } *waiters;
1043
1044 struct {
1045 u32 gfx_mode;
1046 union {
1047 u64 pdp[4];
1048 u32 pp_dir_base;
1049 };
1050 } vm_info;
2bd160a1
CW
1051 } engine[I915_NUM_ENGINES];
1052
1053 struct drm_i915_error_buffer {
1054 u32 size;
1055 u32 name;
1056 u32 rseqno[I915_NUM_ENGINES], wseqno;
1057 u64 gtt_offset;
1058 u32 read_domains;
1059 u32 write_domain;
1060 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1061 u32 tiling:2;
1062 u32 dirty:1;
1063 u32 purgeable:1;
1064 u32 userptr:1;
1065 s32 engine:4;
1066 u32 cache_level:3;
1067 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1068 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1069 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1070};
1071
7faf1ab2
DV
1072enum i915_cache_level {
1073 I915_CACHE_NONE = 0,
350ec881
CW
1074 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1075 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1076 caches, eg sampler/render caches, and the
1077 large Last-Level-Cache. LLC is coherent with
1078 the CPU, but L3 is only visible to the GPU. */
651d794f 1079 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1080};
1081
85fd4f58
CW
1082#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1083
a4001f1b
PZ
1084enum fb_op_origin {
1085 ORIGIN_GTT,
1086 ORIGIN_CPU,
1087 ORIGIN_CS,
1088 ORIGIN_FLIP,
74b4ea1e 1089 ORIGIN_DIRTYFB,
a4001f1b
PZ
1090};
1091
ab34a7e8 1092struct intel_fbc {
25ad93fd
PZ
1093 /* This is always the inner lock when overlapping with struct_mutex and
1094 * it's the outer lock when overlapping with stolen_lock. */
1095 struct mutex lock;
5e59f717 1096 unsigned threshold;
dbef0f15
PZ
1097 unsigned int possible_framebuffer_bits;
1098 unsigned int busy_bits;
010cf73d 1099 unsigned int visible_pipes_mask;
e35fef21 1100 struct intel_crtc *crtc;
5c3fe8b0 1101
c4213885 1102 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1103 struct drm_mm_node *compressed_llb;
1104
da46f936
RV
1105 bool false_color;
1106
d029bcad 1107 bool enabled;
0e631adc 1108 bool active;
9adccc60 1109
61a585d6
PZ
1110 bool underrun_detected;
1111 struct work_struct underrun_work;
1112
aaf78d27 1113 struct intel_fbc_state_cache {
be1e3415
CW
1114 struct i915_vma *vma;
1115
aaf78d27
PZ
1116 struct {
1117 unsigned int mode_flags;
1118 uint32_t hsw_bdw_pixel_rate;
1119 } crtc;
1120
1121 struct {
1122 unsigned int rotation;
1123 int src_w;
1124 int src_h;
1125 bool visible;
1126 } plane;
1127
1128 struct {
801c8fe8 1129 const struct drm_format_info *format;
aaf78d27 1130 unsigned int stride;
aaf78d27
PZ
1131 } fb;
1132 } state_cache;
1133
b183b3f1 1134 struct intel_fbc_reg_params {
be1e3415
CW
1135 struct i915_vma *vma;
1136
b183b3f1
PZ
1137 struct {
1138 enum pipe pipe;
1139 enum plane plane;
1140 unsigned int fence_y_offset;
1141 } crtc;
1142
1143 struct {
801c8fe8 1144 const struct drm_format_info *format;
b183b3f1 1145 unsigned int stride;
b183b3f1
PZ
1146 } fb;
1147
1148 int cfb_size;
1149 } params;
1150
5c3fe8b0 1151 struct intel_fbc_work {
128d7356 1152 bool scheduled;
ca18d51d 1153 u32 scheduled_vblank;
128d7356 1154 struct work_struct work;
128d7356 1155 } work;
5c3fe8b0 1156
bf6189c6 1157 const char *no_fbc_reason;
b5e50c3f
JB
1158};
1159
fe88d122 1160/*
96178eeb
VK
1161 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1162 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1163 * parsing for same resolution.
1164 */
1165enum drrs_refresh_rate_type {
1166 DRRS_HIGH_RR,
1167 DRRS_LOW_RR,
1168 DRRS_MAX_RR, /* RR count */
1169};
1170
1171enum drrs_support_type {
1172 DRRS_NOT_SUPPORTED = 0,
1173 STATIC_DRRS_SUPPORT = 1,
1174 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1175};
1176
2807cf69 1177struct intel_dp;
96178eeb
VK
1178struct i915_drrs {
1179 struct mutex mutex;
1180 struct delayed_work work;
1181 struct intel_dp *dp;
1182 unsigned busy_frontbuffer_bits;
1183 enum drrs_refresh_rate_type refresh_rate_type;
1184 enum drrs_support_type type;
1185};
1186
a031d709 1187struct i915_psr {
f0355c4a 1188 struct mutex lock;
a031d709
RV
1189 bool sink_support;
1190 bool source_ok;
2807cf69 1191 struct intel_dp *enabled;
7c8f8a70
RV
1192 bool active;
1193 struct delayed_work work;
9ca15301 1194 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1195 bool psr2_support;
1196 bool aux_frame_sync;
60e5ffe3 1197 bool link_standby;
97da2ef4
NV
1198 bool y_cord_support;
1199 bool colorimetry_support;
340c93c0 1200 bool alpm;
3f51e471 1201};
5c3fe8b0 1202
3bad0781 1203enum intel_pch {
f0350830 1204 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1205 PCH_IBX, /* Ibexpeak PCH */
1206 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1207 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1208 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1209 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1210 PCH_NOP,
3bad0781
ZW
1211};
1212
988d6ee8
PZ
1213enum intel_sbi_destination {
1214 SBI_ICLK,
1215 SBI_MPHY,
1216};
1217
b690e96c 1218#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1219#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1220#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1221#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1222#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1223#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1224
8be48d92 1225struct intel_fbdev;
1630fe75 1226struct intel_fbc_work;
38651674 1227
c2b9152f
DV
1228struct intel_gmbus {
1229 struct i2c_adapter adapter;
3e4d44e0 1230#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1231 u32 force_bit;
c2b9152f 1232 u32 reg0;
f0f59a00 1233 i915_reg_t gpio_reg;
c167a6fc 1234 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1235 struct drm_i915_private *dev_priv;
1236};
1237
f4c956ad 1238struct i915_suspend_saved_registers {
e948e994 1239 u32 saveDSPARB;
ba8bbcf6 1240 u32 saveFBC_CONTROL;
1f84e550 1241 u32 saveCACHE_MODE_0;
1f84e550 1242 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1243 u32 saveSWF0[16];
1244 u32 saveSWF1[16];
85fa792b 1245 u32 saveSWF3[3];
4b9de737 1246 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1247 u32 savePCH_PORT_HOTPLUG;
9f49c376 1248 u16 saveGCDGMBUS;
f4c956ad 1249};
c85aa885 1250
ddeea5b0
ID
1251struct vlv_s0ix_state {
1252 /* GAM */
1253 u32 wr_watermark;
1254 u32 gfx_prio_ctrl;
1255 u32 arb_mode;
1256 u32 gfx_pend_tlb0;
1257 u32 gfx_pend_tlb1;
1258 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1259 u32 media_max_req_count;
1260 u32 gfx_max_req_count;
1261 u32 render_hwsp;
1262 u32 ecochk;
1263 u32 bsd_hwsp;
1264 u32 blt_hwsp;
1265 u32 tlb_rd_addr;
1266
1267 /* MBC */
1268 u32 g3dctl;
1269 u32 gsckgctl;
1270 u32 mbctl;
1271
1272 /* GCP */
1273 u32 ucgctl1;
1274 u32 ucgctl3;
1275 u32 rcgctl1;
1276 u32 rcgctl2;
1277 u32 rstctl;
1278 u32 misccpctl;
1279
1280 /* GPM */
1281 u32 gfxpause;
1282 u32 rpdeuhwtc;
1283 u32 rpdeuc;
1284 u32 ecobus;
1285 u32 pwrdwnupctl;
1286 u32 rp_down_timeout;
1287 u32 rp_deucsw;
1288 u32 rcubmabdtmr;
1289 u32 rcedata;
1290 u32 spare2gh;
1291
1292 /* Display 1 CZ domain */
1293 u32 gt_imr;
1294 u32 gt_ier;
1295 u32 pm_imr;
1296 u32 pm_ier;
1297 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1298
1299 /* GT SA CZ domain */
1300 u32 tilectl;
1301 u32 gt_fifoctl;
1302 u32 gtlc_wake_ctrl;
1303 u32 gtlc_survive;
1304 u32 pmwgicz;
1305
1306 /* Display 2 CZ domain */
1307 u32 gu_ctl0;
1308 u32 gu_ctl1;
9c25210f 1309 u32 pcbr;
ddeea5b0
ID
1310 u32 clock_gate_dis2;
1311};
1312
bf225f20
CW
1313struct intel_rps_ei {
1314 u32 cz_clock;
1315 u32 render_c0;
1316 u32 media_c0;
31685c25
D
1317};
1318
c85aa885 1319struct intel_gen6_power_mgmt {
d4d70aa5
ID
1320 /*
1321 * work, interrupts_enabled and pm_iir are protected by
1322 * dev_priv->irq_lock
1323 */
c85aa885 1324 struct work_struct work;
d4d70aa5 1325 bool interrupts_enabled;
c85aa885 1326 u32 pm_iir;
59cdb63d 1327
b20e3cfe 1328 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1329 u32 pm_intr_keep;
1330
b39fb297
BW
1331 /* Frequencies are stored in potentially platform dependent multiples.
1332 * In other words, *_freq needs to be multiplied by X to be interesting.
1333 * Soft limits are those which are used for the dynamic reclocking done
1334 * by the driver (raise frequencies under heavy loads, and lower for
1335 * lighter loads). Hard limits are those imposed by the hardware.
1336 *
1337 * A distinction is made for overclocking, which is never enabled by
1338 * default, and is considered to be above the hard limit if it's
1339 * possible at all.
1340 */
1341 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1342 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1343 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1344 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1345 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1346 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1347 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1348 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1349 u8 rp1_freq; /* "less than" RP0 power/freqency */
1350 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1351 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1352
8fb55197
CW
1353 u8 up_threshold; /* Current %busy required to uplock */
1354 u8 down_threshold; /* Current %busy required to downclock */
1355
dd75fdc8
CW
1356 int last_adj;
1357 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1358
8d3afd7d
CW
1359 spinlock_t client_lock;
1360 struct list_head clients;
1361 bool client_boost;
1362
c0951f0c 1363 bool enabled;
54b4f68f 1364 struct delayed_work autoenable_work;
1854d5ca 1365 unsigned boosts;
4fc688ce 1366
bf225f20
CW
1367 /* manual wa residency calculations */
1368 struct intel_rps_ei up_ei, down_ei;
1369
4fc688ce
JB
1370 /*
1371 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1372 * Must be taken after struct_mutex if nested. Note that
1373 * this lock may be held for long periods of time when
1374 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1375 */
1376 struct mutex hw_lock;
c85aa885
DV
1377};
1378
1a240d4d
DV
1379/* defined intel_pm.c */
1380extern spinlock_t mchdev_lock;
1381
c85aa885
DV
1382struct intel_ilk_power_mgmt {
1383 u8 cur_delay;
1384 u8 min_delay;
1385 u8 max_delay;
1386 u8 fmax;
1387 u8 fstart;
1388
1389 u64 last_count1;
1390 unsigned long last_time1;
1391 unsigned long chipset_power;
1392 u64 last_count2;
5ed0bdf2 1393 u64 last_time2;
c85aa885
DV
1394 unsigned long gfx_power;
1395 u8 corr;
1396
1397 int c_m;
1398 int r_t;
1399};
1400
c6cb582e
ID
1401struct drm_i915_private;
1402struct i915_power_well;
1403
1404struct i915_power_well_ops {
1405 /*
1406 * Synchronize the well's hw state to match the current sw state, for
1407 * example enable/disable it based on the current refcount. Called
1408 * during driver init and resume time, possibly after first calling
1409 * the enable/disable handlers.
1410 */
1411 void (*sync_hw)(struct drm_i915_private *dev_priv,
1412 struct i915_power_well *power_well);
1413 /*
1414 * Enable the well and resources that depend on it (for example
1415 * interrupts located on the well). Called after the 0->1 refcount
1416 * transition.
1417 */
1418 void (*enable)(struct drm_i915_private *dev_priv,
1419 struct i915_power_well *power_well);
1420 /*
1421 * Disable the well and resources that depend on it. Called after
1422 * the 1->0 refcount transition.
1423 */
1424 void (*disable)(struct drm_i915_private *dev_priv,
1425 struct i915_power_well *power_well);
1426 /* Returns the hw enabled state. */
1427 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1428 struct i915_power_well *power_well);
1429};
1430
a38911a3
WX
1431/* Power well structure for haswell */
1432struct i915_power_well {
c1ca727f 1433 const char *name;
6f3ef5dd 1434 bool always_on;
a38911a3
WX
1435 /* power well enable/disable usage count */
1436 int count;
bfafe93a
ID
1437 /* cached hw enabled state */
1438 bool hw_enabled;
d8fc70b7 1439 u64 domains;
01c3faa7
ACO
1440 /* unique identifier for this power well */
1441 unsigned long id;
362624c9
ACO
1442 /*
1443 * Arbitraty data associated with this power well. Platform and power
1444 * well specific.
1445 */
1446 unsigned long data;
c6cb582e 1447 const struct i915_power_well_ops *ops;
a38911a3
WX
1448};
1449
83c00f55 1450struct i915_power_domains {
baa70707
ID
1451 /*
1452 * Power wells needed for initialization at driver init and suspend
1453 * time are on. They are kept on until after the first modeset.
1454 */
1455 bool init_power_on;
0d116a29 1456 bool initializing;
c1ca727f 1457 int power_well_count;
baa70707 1458
83c00f55 1459 struct mutex lock;
1da51581 1460 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1461 struct i915_power_well *power_wells;
83c00f55
ID
1462};
1463
35a85ac6 1464#define MAX_L3_SLICES 2
a4da4fa4 1465struct intel_l3_parity {
35a85ac6 1466 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1467 struct work_struct error_work;
35a85ac6 1468 int which_slice;
a4da4fa4
DV
1469};
1470
4b5aed62 1471struct i915_gem_mm {
4b5aed62
DV
1472 /** Memory allocator for GTT stolen memory */
1473 struct drm_mm stolen;
92e97d2f
PZ
1474 /** Protects the usage of the GTT stolen memory allocator. This is
1475 * always the inner lock when overlapping with struct_mutex. */
1476 struct mutex stolen_lock;
1477
4b5aed62
DV
1478 /** List of all objects in gtt_space. Used to restore gtt
1479 * mappings on resume */
1480 struct list_head bound_list;
1481 /**
1482 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1483 * are idle and not used by the GPU). These objects may or may
1484 * not actually have any pages attached.
4b5aed62
DV
1485 */
1486 struct list_head unbound_list;
1487
275f039d
CW
1488 /** List of all objects in gtt_space, currently mmaped by userspace.
1489 * All objects within this list must also be on bound_list.
1490 */
1491 struct list_head userfault_list;
1492
fbbd37b3
CW
1493 /**
1494 * List of objects which are pending destruction.
1495 */
1496 struct llist_head free_list;
1497 struct work_struct free_work;
1498
4b5aed62 1499 /** Usable portion of the GTT for GEM */
c8847387 1500 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1501
4b5aed62
DV
1502 /** PPGTT used for aliasing the PPGTT with the GTT */
1503 struct i915_hw_ppgtt *aliasing_ppgtt;
1504
2cfcd32a 1505 struct notifier_block oom_notifier;
e87666b5 1506 struct notifier_block vmap_notifier;
ceabbba5 1507 struct shrinker shrinker;
4b5aed62 1508
4b5aed62
DV
1509 /** LRU list of objects with fence regs on them. */
1510 struct list_head fence_list;
1511
4b5aed62
DV
1512 /**
1513 * Are we in a non-interruptible section of code like
1514 * modesetting?
1515 */
1516 bool interruptible;
1517
bdf1e7e3 1518 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1519 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1520
4b5aed62
DV
1521 /** Bit 6 swizzling required for X tiling */
1522 uint32_t bit_6_swizzle_x;
1523 /** Bit 6 swizzling required for Y tiling */
1524 uint32_t bit_6_swizzle_y;
1525
4b5aed62 1526 /* accounting, useful for userland debugging */
c20e8355 1527 spinlock_t object_stat_lock;
3ef7f228 1528 u64 object_memory;
4b5aed62
DV
1529 u32 object_count;
1530};
1531
edc3d884 1532struct drm_i915_error_state_buf {
0a4cd7c8 1533 struct drm_i915_private *i915;
edc3d884
MK
1534 unsigned bytes;
1535 unsigned size;
1536 int err;
1537 u8 *buf;
1538 loff_t start;
1539 loff_t pos;
1540};
1541
b52992c0
CW
1542#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1543#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1544
3fe3b030
MK
1545#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1546#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1547
99584db3
DV
1548struct i915_gpu_error {
1549 /* For hangcheck timer */
1550#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1551#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1552
737b1506 1553 struct delayed_work hangcheck_work;
99584db3
DV
1554
1555 /* For reset and error_state handling. */
1556 spinlock_t lock;
1557 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1558 struct i915_gpu_state *first_error;
094f9a54
CW
1559
1560 unsigned long missed_irq_rings;
1561
1f83fee0 1562 /**
2ac0f450 1563 * State variable controlling the reset flow and count
1f83fee0 1564 *
2ac0f450 1565 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1566 *
1567 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1568 * meaning that any waiters holding onto the struct_mutex should
1569 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1570 *
1571 * If reset is not completed succesfully, the I915_WEDGE bit is
1572 * set meaning that hardware is terminally sour and there is no
1573 * recovery. All waiters on the reset_queue will be woken when
1574 * that happens.
1575 *
1576 * This counter is used by the wait_seqno code to notice that reset
1577 * event happened and it needs to restart the entire ioctl (since most
1578 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1579 *
1580 * This is important for lock-free wait paths, where no contended lock
1581 * naturally enforces the correct ordering between the bail-out of the
1582 * waiter and the gpu reset work code.
1f83fee0 1583 */
8af29b0c 1584 unsigned long reset_count;
1f83fee0 1585
8af29b0c
CW
1586 unsigned long flags;
1587#define I915_RESET_IN_PROGRESS 0
1588#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1589
1f15b76f
CW
1590 /**
1591 * Waitqueue to signal when a hang is detected. Used to for waiters
1592 * to release the struct_mutex for the reset to procede.
1593 */
1594 wait_queue_head_t wait_queue;
1595
1f83fee0
DV
1596 /**
1597 * Waitqueue to signal when the reset has completed. Used by clients
1598 * that wait for dev_priv->mm.wedged to settle.
1599 */
1600 wait_queue_head_t reset_queue;
33196ded 1601
094f9a54 1602 /* For missed irq/seqno simulation. */
688e6c72 1603 unsigned long test_irq_rings;
99584db3
DV
1604};
1605
b8efb17b
ZR
1606enum modeset_restore {
1607 MODESET_ON_LID_OPEN,
1608 MODESET_DONE,
1609 MODESET_SUSPENDED,
1610};
1611
500ea70d
RV
1612#define DP_AUX_A 0x40
1613#define DP_AUX_B 0x10
1614#define DP_AUX_C 0x20
1615#define DP_AUX_D 0x30
1616
11c1b657
XZ
1617#define DDC_PIN_B 0x05
1618#define DDC_PIN_C 0x04
1619#define DDC_PIN_D 0x06
1620
6acab15a 1621struct ddi_vbt_port_info {
ce4dd49e
DL
1622 /*
1623 * This is an index in the HDMI/DVI DDI buffer translation table.
1624 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1625 * populate this field.
1626 */
1627#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1628 uint8_t hdmi_level_shift;
311a2094
PZ
1629
1630 uint8_t supports_dvi:1;
1631 uint8_t supports_hdmi:1;
1632 uint8_t supports_dp:1;
a98d9c1d 1633 uint8_t supports_edp:1;
500ea70d
RV
1634
1635 uint8_t alternate_aux_channel;
11c1b657 1636 uint8_t alternate_ddc_pin;
75067dde
AK
1637
1638 uint8_t dp_boost_level;
1639 uint8_t hdmi_boost_level;
6acab15a
PZ
1640};
1641
bfd7ebda
RV
1642enum psr_lines_to_wait {
1643 PSR_0_LINES_TO_WAIT = 0,
1644 PSR_1_LINE_TO_WAIT,
1645 PSR_4_LINES_TO_WAIT,
1646 PSR_8_LINES_TO_WAIT
83a7280e
PB
1647};
1648
41aa3448
RV
1649struct intel_vbt_data {
1650 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1651 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1652
1653 /* Feature bits */
1654 unsigned int int_tv_support:1;
1655 unsigned int lvds_dither:1;
1656 unsigned int lvds_vbt:1;
1657 unsigned int int_crt_support:1;
1658 unsigned int lvds_use_ssc:1;
1659 unsigned int display_clock_mode:1;
1660 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1661 unsigned int panel_type:4;
41aa3448
RV
1662 int lvds_ssc_freq;
1663 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1664
83a7280e
PB
1665 enum drrs_support_type drrs_type;
1666
6aa23e65
JN
1667 struct {
1668 int rate;
1669 int lanes;
1670 int preemphasis;
1671 int vswing;
06411f08 1672 bool low_vswing;
6aa23e65
JN
1673 bool initialized;
1674 bool support;
1675 int bpp;
1676 struct edp_power_seq pps;
1677 } edp;
41aa3448 1678
bfd7ebda
RV
1679 struct {
1680 bool full_link;
1681 bool require_aux_wakeup;
1682 int idle_frames;
1683 enum psr_lines_to_wait lines_to_wait;
1684 int tp1_wakeup_time;
1685 int tp2_tp3_wakeup_time;
1686 } psr;
1687
f00076d2
JN
1688 struct {
1689 u16 pwm_freq_hz;
39fbc9c8 1690 bool present;
f00076d2 1691 bool active_low_pwm;
1de6068e 1692 u8 min_brightness; /* min_brightness/255 of max */
add03379 1693 u8 controller; /* brightness controller number */
9a41e17d 1694 enum intel_backlight_type type;
f00076d2
JN
1695 } backlight;
1696
d17c5443
SK
1697 /* MIPI DSI */
1698 struct {
1699 u16 panel_id;
d3b542fc
SK
1700 struct mipi_config *config;
1701 struct mipi_pps_data *pps;
1702 u8 seq_version;
1703 u32 size;
1704 u8 *data;
8d3ed2f3 1705 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1706 } dsi;
1707
41aa3448
RV
1708 int crt_ddc_pin;
1709
1710 int child_dev_num;
768f69c9 1711 union child_device_config *child_dev;
6acab15a
PZ
1712
1713 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1714 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1715};
1716
77c122bc
VS
1717enum intel_ddb_partitioning {
1718 INTEL_DDB_PART_1_2,
1719 INTEL_DDB_PART_5_6, /* IVB+ */
1720};
1721
1fd527cc
VS
1722struct intel_wm_level {
1723 bool enable;
1724 uint32_t pri_val;
1725 uint32_t spr_val;
1726 uint32_t cur_val;
1727 uint32_t fbc_val;
1728};
1729
820c1980 1730struct ilk_wm_values {
609cedef
VS
1731 uint32_t wm_pipe[3];
1732 uint32_t wm_lp[3];
1733 uint32_t wm_lp_spr[3];
1734 uint32_t wm_linetime[3];
1735 bool enable_fbc_wm;
1736 enum intel_ddb_partitioning partitioning;
1737};
1738
262cd2e1 1739struct vlv_pipe_wm {
1b31389c 1740 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1741};
ae80152d 1742
262cd2e1
VS
1743struct vlv_sr_wm {
1744 uint16_t plane;
1b31389c
VS
1745 uint16_t cursor;
1746};
1747
1748struct vlv_wm_ddl_values {
1749 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1750};
ae80152d 1751
262cd2e1
VS
1752struct vlv_wm_values {
1753 struct vlv_pipe_wm pipe[3];
1754 struct vlv_sr_wm sr;
1b31389c 1755 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1756 uint8_t level;
1757 bool cxsr;
0018fda1
VS
1758};
1759
c193924e 1760struct skl_ddb_entry {
16160e3d 1761 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1762};
1763
1764static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1765{
16160e3d 1766 return entry->end - entry->start;
c193924e
DL
1767}
1768
08db6652
DL
1769static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1770 const struct skl_ddb_entry *e2)
1771{
1772 if (e1->start == e2->start && e1->end == e2->end)
1773 return true;
1774
1775 return false;
1776}
1777
c193924e 1778struct skl_ddb_allocation {
2cd601c6 1779 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1780 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1781};
1782
2ac96d2a 1783struct skl_wm_values {
2b4b9f35 1784 unsigned dirty_pipes;
c193924e 1785 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1786};
1787
1788struct skl_wm_level {
a62163e9
L
1789 bool plane_en;
1790 uint16_t plane_res_b;
1791 uint8_t plane_res_l;
2ac96d2a
PB
1792};
1793
c67a470b 1794/*
765dab67
PZ
1795 * This struct helps tracking the state needed for runtime PM, which puts the
1796 * device in PCI D3 state. Notice that when this happens, nothing on the
1797 * graphics device works, even register access, so we don't get interrupts nor
1798 * anything else.
c67a470b 1799 *
765dab67
PZ
1800 * Every piece of our code that needs to actually touch the hardware needs to
1801 * either call intel_runtime_pm_get or call intel_display_power_get with the
1802 * appropriate power domain.
a8a8bd54 1803 *
765dab67
PZ
1804 * Our driver uses the autosuspend delay feature, which means we'll only really
1805 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1806 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1807 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1808 *
1809 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1810 * goes back to false exactly before we reenable the IRQs. We use this variable
1811 * to check if someone is trying to enable/disable IRQs while they're supposed
1812 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1813 * case it happens.
c67a470b 1814 *
765dab67 1815 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1816 */
5d584b2e 1817struct i915_runtime_pm {
1f814dac 1818 atomic_t wakeref_count;
5d584b2e 1819 bool suspended;
2aeb7d3a 1820 bool irqs_enabled;
c67a470b
PZ
1821};
1822
926321d5
DV
1823enum intel_pipe_crc_source {
1824 INTEL_PIPE_CRC_SOURCE_NONE,
1825 INTEL_PIPE_CRC_SOURCE_PLANE1,
1826 INTEL_PIPE_CRC_SOURCE_PLANE2,
1827 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1828 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1829 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1830 INTEL_PIPE_CRC_SOURCE_TV,
1831 INTEL_PIPE_CRC_SOURCE_DP_B,
1832 INTEL_PIPE_CRC_SOURCE_DP_C,
1833 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1834 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1835 INTEL_PIPE_CRC_SOURCE_MAX,
1836};
1837
8bf1e9f1 1838struct intel_pipe_crc_entry {
ac2300d4 1839 uint32_t frame;
8bf1e9f1
SH
1840 uint32_t crc[5];
1841};
1842
b2c88f5b 1843#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1844struct intel_pipe_crc {
d538bbdf
DL
1845 spinlock_t lock;
1846 bool opened; /* exclusive access to the result file */
e5f75aca 1847 struct intel_pipe_crc_entry *entries;
926321d5 1848 enum intel_pipe_crc_source source;
d538bbdf 1849 int head, tail;
07144428 1850 wait_queue_head_t wq;
8c6b709d 1851 int skipped;
8bf1e9f1
SH
1852};
1853
f99d7069 1854struct i915_frontbuffer_tracking {
b5add959 1855 spinlock_t lock;
f99d7069
DV
1856
1857 /*
1858 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1859 * scheduled flips.
1860 */
1861 unsigned busy_bits;
1862 unsigned flip_bits;
1863};
1864
7225342a 1865struct i915_wa_reg {
f0f59a00 1866 i915_reg_t addr;
7225342a
MK
1867 u32 value;
1868 /* bitmask representing WA bits */
1869 u32 mask;
1870};
1871
33136b06
AS
1872/*
1873 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1874 * allowing it for RCS as we don't foresee any requirement of having
1875 * a whitelist for other engines. When it is really required for
1876 * other engines then the limit need to be increased.
1877 */
1878#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1879
1880struct i915_workarounds {
1881 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1882 u32 count;
666796da 1883 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1884};
1885
cf9d2890
YZ
1886struct i915_virtual_gpu {
1887 bool active;
1888};
1889
aa363136
MR
1890/* used in computing the new watermarks state */
1891struct intel_wm_config {
1892 unsigned int num_pipes_active;
1893 bool sprites_enabled;
1894 bool sprites_scaled;
1895};
1896
d7965152
RB
1897struct i915_oa_format {
1898 u32 format;
1899 int size;
1900};
1901
8a3003dd
RB
1902struct i915_oa_reg {
1903 i915_reg_t addr;
1904 u32 value;
1905};
1906
eec688e1
RB
1907struct i915_perf_stream;
1908
16d98b31
RB
1909/**
1910 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1911 */
eec688e1 1912struct i915_perf_stream_ops {
16d98b31
RB
1913 /**
1914 * @enable: Enables the collection of HW samples, either in response to
1915 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1916 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1917 */
1918 void (*enable)(struct i915_perf_stream *stream);
1919
16d98b31
RB
1920 /**
1921 * @disable: Disables the collection of HW samples, either in response
1922 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1923 * the stream.
eec688e1
RB
1924 */
1925 void (*disable)(struct i915_perf_stream *stream);
1926
16d98b31
RB
1927 /**
1928 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1929 * once there is something ready to read() for the stream
1930 */
1931 void (*poll_wait)(struct i915_perf_stream *stream,
1932 struct file *file,
1933 poll_table *wait);
1934
16d98b31
RB
1935 /**
1936 * @wait_unlocked: For handling a blocking read, wait until there is
1937 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1938 * wait queue that would be passed to poll_wait().
eec688e1
RB
1939 */
1940 int (*wait_unlocked)(struct i915_perf_stream *stream);
1941
16d98b31
RB
1942 /**
1943 * @read: Copy buffered metrics as records to userspace
1944 * **buf**: the userspace, destination buffer
1945 * **count**: the number of bytes to copy, requested by userspace
1946 * **offset**: zero at the start of the read, updated as the read
1947 * proceeds, it represents how many bytes have been copied so far and
1948 * the buffer offset for copying the next record.
eec688e1 1949 *
16d98b31
RB
1950 * Copy as many buffered i915 perf samples and records for this stream
1951 * to userspace as will fit in the given buffer.
eec688e1 1952 *
16d98b31
RB
1953 * Only write complete records; returning -%ENOSPC if there isn't room
1954 * for a complete record.
eec688e1 1955 *
16d98b31
RB
1956 * Return any error condition that results in a short read such as
1957 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1958 * returning to userspace.
eec688e1
RB
1959 */
1960 int (*read)(struct i915_perf_stream *stream,
1961 char __user *buf,
1962 size_t count,
1963 size_t *offset);
1964
16d98b31
RB
1965 /**
1966 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1967 *
1968 * The stream will always be disabled before this is called.
1969 */
1970 void (*destroy)(struct i915_perf_stream *stream);
1971};
1972
16d98b31
RB
1973/**
1974 * struct i915_perf_stream - state for a single open stream FD
1975 */
eec688e1 1976struct i915_perf_stream {
16d98b31
RB
1977 /**
1978 * @dev_priv: i915 drm device
1979 */
eec688e1
RB
1980 struct drm_i915_private *dev_priv;
1981
16d98b31
RB
1982 /**
1983 * @link: Links the stream into ``&drm_i915_private->streams``
1984 */
eec688e1
RB
1985 struct list_head link;
1986
16d98b31
RB
1987 /**
1988 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1989 * properties given when opening a stream, representing the contents
1990 * of a single sample as read() by userspace.
1991 */
eec688e1 1992 u32 sample_flags;
16d98b31
RB
1993
1994 /**
1995 * @sample_size: Considering the configured contents of a sample
1996 * combined with the required header size, this is the total size
1997 * of a single sample record.
1998 */
d7965152 1999 int sample_size;
eec688e1 2000
16d98b31
RB
2001 /**
2002 * @ctx: %NULL if measuring system-wide across all contexts or a
2003 * specific context that is being monitored.
2004 */
eec688e1 2005 struct i915_gem_context *ctx;
16d98b31
RB
2006
2007 /**
2008 * @enabled: Whether the stream is currently enabled, considering
2009 * whether the stream was opened in a disabled state and based
2010 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2011 */
eec688e1
RB
2012 bool enabled;
2013
16d98b31
RB
2014 /**
2015 * @ops: The callbacks providing the implementation of this specific
2016 * type of configured stream.
2017 */
d7965152
RB
2018 const struct i915_perf_stream_ops *ops;
2019};
2020
16d98b31
RB
2021/**
2022 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2023 */
d7965152 2024struct i915_oa_ops {
16d98b31
RB
2025 /**
2026 * @init_oa_buffer: Resets the head and tail pointers of the
2027 * circular buffer for periodic OA reports.
2028 *
2029 * Called when first opening a stream for OA metrics, but also may be
2030 * called in response to an OA buffer overflow or other error
2031 * condition.
2032 *
2033 * Note it may be necessary to clear the full OA buffer here as part of
2034 * maintaining the invariable that new reports must be written to
2035 * zeroed memory for us to be able to reliable detect if an expected
2036 * report has not yet landed in memory. (At least on Haswell the OA
2037 * buffer tail pointer is not synchronized with reports being visible
2038 * to the CPU)
2039 */
d7965152 2040 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2041
2042 /**
2043 * @enable_metric_set: Applies any MUX configuration to set up the
2044 * Boolean and Custom (B/C) counters that are part of the counter
2045 * reports being sampled. May apply system constraints such as
2046 * disabling EU clock gating as required.
2047 */
d7965152 2048 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2049
2050 /**
2051 * @disable_metric_set: Remove system constraints associated with using
2052 * the OA unit.
2053 */
d7965152 2054 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2055
2056 /**
2057 * @oa_enable: Enable periodic sampling
2058 */
d7965152 2059 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2060
2061 /**
2062 * @oa_disable: Disable periodic sampling
2063 */
d7965152 2064 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2065
2066 /**
2067 * @read: Copy data from the circular OA buffer into a given userspace
2068 * buffer.
2069 */
d7965152
RB
2070 int (*read)(struct i915_perf_stream *stream,
2071 char __user *buf,
2072 size_t count,
2073 size_t *offset);
16d98b31
RB
2074
2075 /**
2076 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2077 *
2078 * This is either called via fops or the poll check hrtimer (atomic
2079 * ctx) without any locks taken.
2080 *
2081 * It's safe to read OA config state here unlocked, assuming that this
2082 * is only called while the stream is enabled, while the global OA
2083 * configuration can't be modified.
2084 *
2085 * Efficiency is more important than avoiding some false positives
2086 * here, which will be handled gracefully - likely resulting in an
2087 * %EAGAIN error for userspace.
2088 */
d7965152 2089 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2090};
2091
49cd97a3
VS
2092struct intel_cdclk_state {
2093 unsigned int cdclk, vco, ref;
2094};
2095
77fec556 2096struct drm_i915_private {
8f460e2c
CW
2097 struct drm_device drm;
2098
efab6d8d 2099 struct kmem_cache *objects;
e20d2ab7 2100 struct kmem_cache *vmas;
efab6d8d 2101 struct kmem_cache *requests;
52e54209 2102 struct kmem_cache *dependencies;
f4c956ad 2103
5c969aa7 2104 const struct intel_device_info info;
f4c956ad 2105
f4c956ad
DV
2106 void __iomem *regs;
2107
907b28c5 2108 struct intel_uncore uncore;
f4c956ad 2109
cf9d2890
YZ
2110 struct i915_virtual_gpu vgpu;
2111
feddf6e8 2112 struct intel_gvt *gvt;
0ad35fed 2113
bd132858 2114 struct intel_huc huc;
33a732f4
AD
2115 struct intel_guc guc;
2116
eb805623
DV
2117 struct intel_csr csr;
2118
5ea6e5e3 2119 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2120
f4c956ad
DV
2121 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2122 * controller on different i2c buses. */
2123 struct mutex gmbus_mutex;
2124
2125 /**
2126 * Base address of the gmbus and gpio block.
2127 */
2128 uint32_t gpio_mmio_base;
2129
b6fdd0f2
SS
2130 /* MMIO base address for MIPI regs */
2131 uint32_t mipi_mmio_base;
2132
443a389f
VS
2133 uint32_t psr_mmio_base;
2134
44cb734c
ID
2135 uint32_t pps_mmio_base;
2136
28c70f16
DV
2137 wait_queue_head_t gmbus_wait_queue;
2138
f4c956ad 2139 struct pci_dev *bridge_dev;
0ca5fa3a 2140 struct i915_gem_context *kernel_context;
3b3f1650 2141 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2142 struct i915_vma *semaphore;
f4c956ad 2143
ba8286fa 2144 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2145 struct resource mch_res;
2146
f4c956ad
DV
2147 /* protects the irq masks */
2148 spinlock_t irq_lock;
2149
84c33a64
SG
2150 /* protects the mmio flip data */
2151 spinlock_t mmio_flip_lock;
2152
f8b79e58
ID
2153 bool display_irqs_enabled;
2154
9ee32fea
DV
2155 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2156 struct pm_qos_request pm_qos;
2157
a580516d
VS
2158 /* Sideband mailbox protection */
2159 struct mutex sb_lock;
f4c956ad
DV
2160
2161 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2162 union {
2163 u32 irq_mask;
2164 u32 de_irq_mask[I915_MAX_PIPES];
2165 };
f4c956ad 2166 u32 gt_irq_mask;
f4e9af4f
AG
2167 u32 pm_imr;
2168 u32 pm_ier;
a6706b45 2169 u32 pm_rps_events;
26705e20 2170 u32 pm_guc_events;
91d181dd 2171 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2172
5fcece80 2173 struct i915_hotplug hotplug;
ab34a7e8 2174 struct intel_fbc fbc;
439d7ac0 2175 struct i915_drrs drrs;
f4c956ad 2176 struct intel_opregion opregion;
41aa3448 2177 struct intel_vbt_data vbt;
f4c956ad 2178
d9ceb816
JB
2179 bool preserve_bios_swizzle;
2180
f4c956ad
DV
2181 /* overlay */
2182 struct intel_overlay *overlay;
f4c956ad 2183
58c68779 2184 /* backlight registers and fields in struct intel_panel */
07f11d49 2185 struct mutex backlight_lock;
31ad8ec6 2186
f4c956ad 2187 /* LVDS info */
f4c956ad
DV
2188 bool no_aux_handshake;
2189
e39b999a
VS
2190 /* protects panel power sequencer state */
2191 struct mutex pps_mutex;
2192
f4c956ad 2193 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2194 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2195
2196 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2197 unsigned int skl_preferred_vco_freq;
49cd97a3 2198 unsigned int max_cdclk_freq;
8d96561a 2199
adafdc6f 2200 unsigned int max_dotclk_freq;
e7dc33f3 2201 unsigned int rawclk_freq;
6bcda4f0 2202 unsigned int hpll_freq;
bfa7df01 2203 unsigned int czclk_freq;
f4c956ad 2204
63911d72 2205 struct {
bb0f4aab
VS
2206 /*
2207 * The current logical cdclk state.
2208 * See intel_atomic_state.cdclk.logical
2209 *
2210 * For reading holding any crtc lock is sufficient,
2211 * for writing must hold all of them.
2212 */
2213 struct intel_cdclk_state logical;
2214 /*
2215 * The current actual cdclk state.
2216 * See intel_atomic_state.cdclk.actual
2217 */
2218 struct intel_cdclk_state actual;
2219 /* The current hardware cdclk state */
49cd97a3
VS
2220 struct intel_cdclk_state hw;
2221 } cdclk;
63911d72 2222
645416f5
DV
2223 /**
2224 * wq - Driver workqueue for GEM.
2225 *
2226 * NOTE: Work items scheduled here are not allowed to grab any modeset
2227 * locks, for otherwise the flushing done in the pageflip code will
2228 * result in deadlocks.
2229 */
f4c956ad
DV
2230 struct workqueue_struct *wq;
2231
2232 /* Display functions */
2233 struct drm_i915_display_funcs display;
2234
2235 /* PCH chipset type */
2236 enum intel_pch pch_type;
17a303ec 2237 unsigned short pch_id;
f4c956ad
DV
2238
2239 unsigned long quirks;
2240
b8efb17b
ZR
2241 enum modeset_restore modeset_restore;
2242 struct mutex modeset_restore_lock;
e2c8b870 2243 struct drm_atomic_state *modeset_restore_state;
73974893 2244 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2245
a7bbbd63 2246 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2247 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2248
4b5aed62 2249 struct i915_gem_mm mm;
ad46cb53
CW
2250 DECLARE_HASHTABLE(mm_structs, 7);
2251 struct mutex mm_lock;
8781342d 2252
5d1808ec
CW
2253 /* The hw wants to have a stable context identifier for the lifetime
2254 * of the context (for OA, PASID, faults, etc). This is limited
2255 * in execlists to 21 bits.
2256 */
2257 struct ida context_hw_ida;
2258#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2259
8781342d
DV
2260 /* Kernel Modesetting */
2261
e2af48c6
VS
2262 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2263 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2264 wait_queue_head_t pending_flip_queue;
2265
c4597872
DV
2266#ifdef CONFIG_DEBUG_FS
2267 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2268#endif
2269
565602d7 2270 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2271 int num_shared_dpll;
2272 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2273 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2274
fbf6d879
ML
2275 /*
2276 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2277 * Must be global rather than per dpll, because on some platforms
2278 * plls share registers.
2279 */
2280 struct mutex dpll_lock;
2281
565602d7
ML
2282 unsigned int active_crtcs;
2283 unsigned int min_pixclk[I915_MAX_PIPES];
2284
e4607fcf 2285 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2286
7225342a 2287 struct i915_workarounds workarounds;
888b5995 2288
f99d7069
DV
2289 struct i915_frontbuffer_tracking fb_tracking;
2290
eb955eee
CW
2291 struct intel_atomic_helper {
2292 struct llist_head free_list;
2293 struct work_struct free_work;
2294 } atomic_helper;
2295
652c393a 2296 u16 orig_clock;
f97108d1 2297
c4804411 2298 bool mchbar_need_disable;
f97108d1 2299
a4da4fa4
DV
2300 struct intel_l3_parity l3_parity;
2301
59124506 2302 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2303 u32 edram_cap;
59124506 2304
c6a828d3 2305 /* gen6+ rps state */
c85aa885 2306 struct intel_gen6_power_mgmt rps;
c6a828d3 2307
20e4d407
DV
2308 /* ilk-only ips/rps state. Everything in here is protected by the global
2309 * mchdev_lock in intel_pm.c */
c85aa885 2310 struct intel_ilk_power_mgmt ips;
b5e50c3f 2311
83c00f55 2312 struct i915_power_domains power_domains;
a38911a3 2313
a031d709 2314 struct i915_psr psr;
3f51e471 2315
99584db3 2316 struct i915_gpu_error gpu_error;
ae681d96 2317
c9cddffc
JB
2318 struct drm_i915_gem_object *vlv_pctx;
2319
0695726e 2320#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2321 /* list of fbdev register on this device */
2322 struct intel_fbdev *fbdev;
82e3b8c1 2323 struct work_struct fbdev_suspend_work;
4520f53a 2324#endif
e953fd7b
CW
2325
2326 struct drm_property *broadcast_rgb_property;
3f43c48d 2327 struct drm_property *force_audio_property;
e3689190 2328
58fddc28 2329 /* hda/i915 audio component */
51e1d83c 2330 struct i915_audio_component *audio_component;
58fddc28 2331 bool audio_component_registered;
4a21ef7d
LY
2332 /**
2333 * av_mutex - mutex for audio/video sync
2334 *
2335 */
2336 struct mutex av_mutex;
58fddc28 2337
254f965c 2338 uint32_t hw_context_size;
a33afea5 2339 struct list_head context_list;
f4c956ad 2340
3e68320e 2341 u32 fdi_rx_config;
68d18ad7 2342
c231775c 2343 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2344 u32 chv_phy_control;
c231775c
VS
2345 /*
2346 * Shadows for CHV DPLL_MD regs to keep the state
2347 * checker somewhat working in the presence hardware
2348 * crappiness (can't read out DPLL_MD for pipes B & C).
2349 */
2350 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2351 u32 bxt_phy_grc;
70722468 2352
842f1c8b 2353 u32 suspend_count;
bc87229f 2354 bool suspended_to_idle;
f4c956ad 2355 struct i915_suspend_saved_registers regfile;
ddeea5b0 2356 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2357
656d1b89 2358 enum {
16dcdc4e
PZ
2359 I915_SAGV_UNKNOWN = 0,
2360 I915_SAGV_DISABLED,
2361 I915_SAGV_ENABLED,
2362 I915_SAGV_NOT_CONTROLLED
2363 } sagv_status;
656d1b89 2364
53615a5e 2365 struct {
467a14d9
VS
2366 /* protects DSPARB registers on pre-g4x/vlv/chv */
2367 spinlock_t dsparb_lock;
2368
53615a5e
VS
2369 /*
2370 * Raw watermark latency values:
2371 * in 0.1us units for WM0,
2372 * in 0.5us units for WM1+.
2373 */
2374 /* primary */
2375 uint16_t pri_latency[5];
2376 /* sprite */
2377 uint16_t spr_latency[5];
2378 /* cursor */
2379 uint16_t cur_latency[5];
2af30a5c
PB
2380 /*
2381 * Raw watermark memory latency values
2382 * for SKL for all 8 levels
2383 * in 1us units.
2384 */
2385 uint16_t skl_latency[8];
609cedef
VS
2386
2387 /* current hardware state */
2d41c0b5
PB
2388 union {
2389 struct ilk_wm_values hw;
2390 struct skl_wm_values skl_hw;
0018fda1 2391 struct vlv_wm_values vlv;
2d41c0b5 2392 };
58590c14
VS
2393
2394 uint8_t max_level;
ed4a6a7c
MR
2395
2396 /*
2397 * Should be held around atomic WM register writing; also
2398 * protects * intel_crtc->wm.active and
2399 * cstate->wm.need_postvbl_update.
2400 */
2401 struct mutex wm_mutex;
279e99d7
MR
2402
2403 /*
2404 * Set during HW readout of watermarks/DDB. Some platforms
2405 * need to know when we're still using BIOS-provided values
2406 * (which we don't fully trust).
2407 */
2408 bool distrust_bios_wm;
53615a5e
VS
2409 } wm;
2410
8a187455
PZ
2411 struct i915_runtime_pm pm;
2412
eec688e1
RB
2413 struct {
2414 bool initialized;
d7965152 2415
442b8c06 2416 struct kobject *metrics_kobj;
ccdf6341 2417 struct ctl_table_header *sysctl_header;
442b8c06 2418
eec688e1
RB
2419 struct mutex lock;
2420 struct list_head streams;
8a3003dd 2421
d7965152
RB
2422 spinlock_t hook_lock;
2423
8a3003dd 2424 struct {
d7965152
RB
2425 struct i915_perf_stream *exclusive_stream;
2426
2427 u32 specific_ctx_id;
d7965152
RB
2428
2429 struct hrtimer poll_check_timer;
2430 wait_queue_head_t poll_wq;
2431 bool pollin;
2432
2433 bool periodic;
2434 int period_exponent;
2435 int timestamp_frequency;
2436
2437 int tail_margin;
2438
2439 int metrics_set;
8a3003dd
RB
2440
2441 const struct i915_oa_reg *mux_regs;
2442 int mux_regs_len;
2443 const struct i915_oa_reg *b_counter_regs;
2444 int b_counter_regs_len;
d7965152
RB
2445
2446 struct {
2447 struct i915_vma *vma;
2448 u8 *vaddr;
2449 int format;
2450 int format_size;
2451 } oa_buffer;
2452
2453 u32 gen7_latched_oastatus1;
2454
2455 struct i915_oa_ops ops;
2456 const struct i915_oa_format *oa_formats;
2457 int n_builtin_sets;
8a3003dd 2458 } oa;
eec688e1
RB
2459 } perf;
2460
a83014d3
OM
2461 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2462 struct {
821ed7df 2463 void (*resume)(struct drm_i915_private *);
117897f4 2464 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2465
73cb9701
CW
2466 struct list_head timelines;
2467 struct i915_gem_timeline global_timeline;
28176ef4 2468 u32 active_requests;
73cb9701 2469
67d97da3
CW
2470 /**
2471 * Is the GPU currently considered idle, or busy executing
2472 * userspace requests? Whilst idle, we allow runtime power
2473 * management to power down the hardware and display clocks.
2474 * In order to reduce the effect on performance, there
2475 * is a slight delay before we do so.
2476 */
67d97da3
CW
2477 bool awake;
2478
2479 /**
2480 * We leave the user IRQ off as much as possible,
2481 * but this means that requests will finish and never
2482 * be retired once the system goes idle. Set a timer to
2483 * fire periodically while the ring is running. When it
2484 * fires, go retire requests.
2485 */
2486 struct delayed_work retire_work;
2487
2488 /**
2489 * When we detect an idle GPU, we want to turn on
2490 * powersaving features. So once we see that there
2491 * are no more requests outstanding and no more
2492 * arrive within a small period of time, we fire
2493 * off the idle_work.
2494 */
2495 struct delayed_work idle_work;
de867c20
CW
2496
2497 ktime_t last_init_time;
a83014d3
OM
2498 } gt;
2499
3be60de9
VS
2500 /* perform PHY state sanity checks? */
2501 bool chv_phy_assert[2];
2502
a3a8986c
MK
2503 bool ipc_enabled;
2504
f9318941
PD
2505 /* Used to save the pipe-to-encoder mapping for audio */
2506 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2507
bdf1e7e3
DV
2508 /*
2509 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2510 * will be rejected. Instead look for a better place.
2511 */
77fec556 2512};
1da177e4 2513
2c1792a1
CW
2514static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2515{
091387c1 2516 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2517}
2518
c49d13ee 2519static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2520{
c49d13ee 2521 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2522}
2523
33a732f4
AD
2524static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2525{
2526 return container_of(guc, struct drm_i915_private, guc);
2527}
2528
b4ac5afc 2529/* Simple iterator over all initialised engines */
3b3f1650
AG
2530#define for_each_engine(engine__, dev_priv__, id__) \
2531 for ((id__) = 0; \
2532 (id__) < I915_NUM_ENGINES; \
2533 (id__)++) \
2534 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2535
bafb0fce
CW
2536#define __mask_next_bit(mask) ({ \
2537 int __idx = ffs(mask) - 1; \
2538 mask &= ~BIT(__idx); \
2539 __idx; \
2540})
2541
c3232b18 2542/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2543#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2544 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2545 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2546
b1d7e4b4
WF
2547enum hdmi_force_audio {
2548 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2549 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2550 HDMI_AUDIO_AUTO, /* trust EDID */
2551 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2552};
2553
190d6cd5 2554#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2555
a071fa00
DV
2556/*
2557 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2558 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2559 * doesn't mean that the hw necessarily already scans it out, but that any
2560 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2561 *
2562 * We have one bit per pipe and per scanout plane type.
2563 */
d1b9d039
SAK
2564#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2565#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2566#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2567 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2568#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2569 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2570#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2571 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2572#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2573 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2574#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2575 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2576
85d1225e
DG
2577/*
2578 * Optimised SGL iterator for GEM objects
2579 */
2580static __always_inline struct sgt_iter {
2581 struct scatterlist *sgp;
2582 union {
2583 unsigned long pfn;
2584 dma_addr_t dma;
2585 };
2586 unsigned int curr;
2587 unsigned int max;
2588} __sgt_iter(struct scatterlist *sgl, bool dma) {
2589 struct sgt_iter s = { .sgp = sgl };
2590
2591 if (s.sgp) {
2592 s.max = s.curr = s.sgp->offset;
2593 s.max += s.sgp->length;
2594 if (dma)
2595 s.dma = sg_dma_address(s.sgp);
2596 else
2597 s.pfn = page_to_pfn(sg_page(s.sgp));
2598 }
2599
2600 return s;
2601}
2602
96d77634
CW
2603static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2604{
2605 ++sg;
2606 if (unlikely(sg_is_chain(sg)))
2607 sg = sg_chain_ptr(sg);
2608 return sg;
2609}
2610
63d15326
DG
2611/**
2612 * __sg_next - return the next scatterlist entry in a list
2613 * @sg: The current sg entry
2614 *
2615 * Description:
2616 * If the entry is the last, return NULL; otherwise, step to the next
2617 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2618 * otherwise just return the pointer to the current element.
2619 **/
2620static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2621{
2622#ifdef CONFIG_DEBUG_SG
2623 BUG_ON(sg->sg_magic != SG_MAGIC);
2624#endif
96d77634 2625 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2626}
2627
85d1225e
DG
2628/**
2629 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2630 * @__dmap: DMA address (output)
2631 * @__iter: 'struct sgt_iter' (iterator state, internal)
2632 * @__sgt: sg_table to iterate over (input)
2633 */
2634#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2635 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2636 ((__dmap) = (__iter).dma + (__iter).curr); \
2637 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2638 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2639
2640/**
2641 * for_each_sgt_page - iterate over the pages of the given sg_table
2642 * @__pp: page pointer (output)
2643 * @__iter: 'struct sgt_iter' (iterator state, internal)
2644 * @__sgt: sg_table to iterate over (input)
2645 */
2646#define for_each_sgt_page(__pp, __iter, __sgt) \
2647 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2648 ((__pp) = (__iter).pfn == 0 ? NULL : \
2649 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2650 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2651 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2652
5ca43ef0
TU
2653static inline const struct intel_device_info *
2654intel_info(const struct drm_i915_private *dev_priv)
2655{
2656 return &dev_priv->info;
2657}
2658
2659#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2660
55b8f2a7 2661#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2662#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2663
e87a005d 2664#define REVID_FOREVER 0xff
4805fe82 2665#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2666
2667#define GEN_FOREVER (0)
2668/*
2669 * Returns true if Gen is in inclusive range [Start, End].
2670 *
2671 * Use GEN_FOREVER for unbound start and or end.
2672 */
c1812bdb 2673#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2674 unsigned int __s = (s), __e = (e); \
2675 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2676 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2677 if ((__s) != GEN_FOREVER) \
2678 __s = (s) - 1; \
2679 if ((__e) == GEN_FOREVER) \
2680 __e = BITS_PER_LONG - 1; \
2681 else \
2682 __e = (e) - 1; \
c1812bdb 2683 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2684})
2685
e87a005d
JN
2686/*
2687 * Return true if revision is in range [since,until] inclusive.
2688 *
2689 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2690 */
2691#define IS_REVID(p, since, until) \
2692 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2693
06bcd848
JN
2694#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2695#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2696#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2697#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2698#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2699#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2700#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2701#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2702#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2703#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2704#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2705#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2706#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2707#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2708#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2709#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2710#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2711#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2712#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2713#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2714 INTEL_DEVID(dev_priv) == 0x0152 || \
2715 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2716#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2717#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2718#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2719#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2720#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2721#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2722#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2723#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2724#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2725#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2726 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2727#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2728 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2729 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2730 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2731/* ULX machines are also considered ULT. */
50a0bc90
TU
2732#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2733 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2734#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2735 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2736#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2737 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2738#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2739 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2740/* ULX machines are also considered ULT. */
50a0bc90
TU
2741#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2742 INTEL_DEVID(dev_priv) == 0x0A1E)
2743#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2744 INTEL_DEVID(dev_priv) == 0x1913 || \
2745 INTEL_DEVID(dev_priv) == 0x1916 || \
2746 INTEL_DEVID(dev_priv) == 0x1921 || \
2747 INTEL_DEVID(dev_priv) == 0x1926)
2748#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2749 INTEL_DEVID(dev_priv) == 0x1915 || \
2750 INTEL_DEVID(dev_priv) == 0x191E)
2751#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2752 INTEL_DEVID(dev_priv) == 0x5913 || \
2753 INTEL_DEVID(dev_priv) == 0x5916 || \
2754 INTEL_DEVID(dev_priv) == 0x5921 || \
2755 INTEL_DEVID(dev_priv) == 0x5926)
2756#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2757 INTEL_DEVID(dev_priv) == 0x5915 || \
2758 INTEL_DEVID(dev_priv) == 0x591E)
2759#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2760 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2761#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2763
c007fb4a 2764#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2765
ef712bb4
JN
2766#define SKL_REVID_A0 0x0
2767#define SKL_REVID_B0 0x1
2768#define SKL_REVID_C0 0x2
2769#define SKL_REVID_D0 0x3
2770#define SKL_REVID_E0 0x4
2771#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2772#define SKL_REVID_G0 0x6
2773#define SKL_REVID_H0 0x7
ef712bb4 2774
e87a005d
JN
2775#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2776
ef712bb4 2777#define BXT_REVID_A0 0x0
fffda3f4 2778#define BXT_REVID_A1 0x1
ef712bb4 2779#define BXT_REVID_B0 0x3
a3f79ca6 2780#define BXT_REVID_B_LAST 0x8
ef712bb4 2781#define BXT_REVID_C0 0x9
6c74c87f 2782
e2d214ae
TU
2783#define IS_BXT_REVID(dev_priv, since, until) \
2784 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2785
c033a37c
MK
2786#define KBL_REVID_A0 0x0
2787#define KBL_REVID_B0 0x1
fe905819
MK
2788#define KBL_REVID_C0 0x2
2789#define KBL_REVID_D0 0x3
2790#define KBL_REVID_E0 0x4
c033a37c 2791
0853723b
TU
2792#define IS_KBL_REVID(dev_priv, since, until) \
2793 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2794
f4f4b59b
ACO
2795#define GLK_REVID_A0 0x0
2796#define GLK_REVID_A1 0x1
2797
2798#define IS_GLK_REVID(dev_priv, since, until) \
2799 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2800
85436696
JB
2801/*
2802 * The genX designation typically refers to the render engine, so render
2803 * capability related checks should use IS_GEN, while display and other checks
2804 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2805 * chips, etc.).
2806 */
5db94019
TU
2807#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2808#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2809#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2810#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2811#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2812#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2813#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2814#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2815
8727dc09 2816#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2817#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2818#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2819
a19d6ff2
TU
2820#define ENGINE_MASK(id) BIT(id)
2821#define RENDER_RING ENGINE_MASK(RCS)
2822#define BSD_RING ENGINE_MASK(VCS)
2823#define BLT_RING ENGINE_MASK(BCS)
2824#define VEBOX_RING ENGINE_MASK(VECS)
2825#define BSD2_RING ENGINE_MASK(VCS2)
2826#define ALL_ENGINES (~0)
2827
2828#define HAS_ENGINE(dev_priv, id) \
0031fb96 2829 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2830
2831#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2832#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2833#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2834#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2835
0031fb96
TU
2836#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2837#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2838#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2839#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2840 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2841
0031fb96 2842#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2843
0031fb96
TU
2844#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2845#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2846 ((dev_priv)->info.has_logical_ring_contexts)
2847#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2848#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2849#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2850
2851#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2852#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2853 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2854
b45305fc 2855/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2856#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2857
2858/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2859#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2860 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2861
4e6b788c
DV
2862/*
2863 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2864 * even when in MSI mode. This results in spurious interrupt warnings if the
2865 * legacy irq no. is shared with another device. The kernel then disables that
2866 * interrupt source and so prevents the other device from working properly.
2867 */
0031fb96
TU
2868#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2869#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2870
cae5852d
ZN
2871/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2872 * rows, which changed the alignment requirements and fence programming.
2873 */
50a0bc90
TU
2874#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2875 !(IS_I915G(dev_priv) || \
2876 IS_I915GM(dev_priv)))
56b857a5
TU
2877#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2878#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2879
56b857a5
TU
2880#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2881#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2882#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2883
50a0bc90 2884#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2885
56b857a5 2886#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2887
56b857a5
TU
2888#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2889#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2890#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2891#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2892#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2893
56b857a5 2894#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2895
6772ffe0 2896#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2897#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2898
1a3d1898
DG
2899/*
2900 * For now, anything with a GuC requires uCode loading, and then supports
2901 * command submission once loaded. But these are logically independent
2902 * properties, so we have separate macros to test them.
2903 */
4805fe82
TU
2904#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2905#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2906#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2907#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2908
4805fe82 2909#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2910
4805fe82 2911#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2912
17a303ec
PZ
2913#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2914#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2915#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2916#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2917#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2918#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2919#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2920#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2921#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2922#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2923#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2924#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2925
6e266956
TU
2926#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2927#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2928#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2929#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2930#define HAS_PCH_LPT_LP(dev_priv) \
2931 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2932#define HAS_PCH_LPT_H(dev_priv) \
2933 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2934#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2935#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2936#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2937#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2938
49cff963 2939#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2940
6389dd83
SS
2941#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2942
040d2baa 2943/* DPF == dynamic parity feature */
3c9192bc 2944#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2945#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2946 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2947
c8735b0c 2948#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2949#define GEN9_FREQ_SCALER 3
c8735b0c 2950
85ee17eb
PP
2951#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2952
05394f39
CW
2953#include "i915_trace.h"
2954
48f112fe
CW
2955static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2956{
2957#ifdef CONFIG_INTEL_IOMMU
2958 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2959 return true;
2960#endif
2961 return false;
2962}
2963
c033666a 2964int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2965 int enable_ppgtt);
0e4ca100 2966
39df9190
CW
2967bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2968
0673ad47 2969/* i915_drv.c */
d15d7538
ID
2970void __printf(3, 4)
2971__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2972 const char *fmt, ...);
2973
2974#define i915_report_error(dev_priv, fmt, ...) \
2975 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2976
c43b5634 2977#ifdef CONFIG_COMPAT
0d6aa60b
DA
2978extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2979 unsigned long arg);
55edf41b
JN
2980#else
2981#define i915_compat_ioctl NULL
c43b5634 2982#endif
efab0698
JN
2983extern const struct dev_pm_ops i915_pm_ops;
2984
2985extern int i915_driver_load(struct pci_dev *pdev,
2986 const struct pci_device_id *ent);
2987extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2988extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2989extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2990extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2991extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2992extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2993extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2994extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2995extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2996extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2997extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2998int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2999
bb8f0f5a
CW
3000int intel_engines_init_early(struct drm_i915_private *dev_priv);
3001int intel_engines_init(struct drm_i915_private *dev_priv);
3002
77913b39 3003/* intel_hotplug.c */
91d14251
TU
3004void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3005 u32 pin_mask, u32 long_mask);
77913b39
JN
3006void intel_hpd_init(struct drm_i915_private *dev_priv);
3007void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3008void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3009bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3010bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3011void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3012
1da177e4 3013/* i915_irq.c */
26a02b8f
CW
3014static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3015{
3016 unsigned long delay;
3017
3018 if (unlikely(!i915.enable_hangcheck))
3019 return;
3020
3021 /* Don't continually defer the hangcheck so that it is always run at
3022 * least once after work has been scheduled on any ring. Otherwise,
3023 * we will ignore a hung ring if a second ring is kept busy.
3024 */
3025
3026 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3027 queue_delayed_work(system_long_wq,
3028 &dev_priv->gpu_error.hangcheck_work, delay);
3029}
3030
58174462 3031__printf(3, 4)
c033666a
CW
3032void i915_handle_error(struct drm_i915_private *dev_priv,
3033 u32 engine_mask,
58174462 3034 const char *fmt, ...);
1da177e4 3035
b963291c 3036extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3037int intel_irq_install(struct drm_i915_private *dev_priv);
3038void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3039
dc97997a
CW
3040extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3041extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3042 bool restore_forcewake);
dc97997a 3043extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3044extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3045extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3046extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3047extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3048 bool restore);
48c1026a 3049const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3050void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3051 enum forcewake_domains domains);
59bad947 3052void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3053 enum forcewake_domains domains);
a6111f7b
CW
3054/* Like above but the caller must manage the uncore.lock itself.
3055 * Must be used with I915_READ_FW and friends.
3056 */
3057void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3058 enum forcewake_domains domains);
3059void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3060 enum forcewake_domains domains);
3accaf7e
MK
3061u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3062
59bad947 3063void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3064
1758b90e
CW
3065int intel_wait_for_register(struct drm_i915_private *dev_priv,
3066 i915_reg_t reg,
3067 const u32 mask,
3068 const u32 value,
3069 const unsigned long timeout_ms);
3070int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3071 i915_reg_t reg,
3072 const u32 mask,
3073 const u32 value,
3074 const unsigned long timeout_ms);
3075
0ad35fed
ZW
3076static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3077{
feddf6e8 3078 return dev_priv->gvt;
0ad35fed
ZW
3079}
3080
c033666a 3081static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3082{
c033666a 3083 return dev_priv->vgpu.active;
cf9d2890 3084}
b1f14ad0 3085
7c463586 3086void
50227e1c 3087i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3088 u32 status_mask);
7c463586
KP
3089
3090void
50227e1c 3091i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3092 u32 status_mask);
7c463586 3093
f8b79e58
ID
3094void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3095void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3096void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3097 uint32_t mask,
3098 uint32_t bits);
fbdedaea
VS
3099void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3100 uint32_t interrupt_mask,
3101 uint32_t enabled_irq_mask);
3102static inline void
3103ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3104{
3105 ilk_update_display_irq(dev_priv, bits, bits);
3106}
3107static inline void
3108ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3109{
3110 ilk_update_display_irq(dev_priv, bits, 0);
3111}
013d3752
VS
3112void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3113 enum pipe pipe,
3114 uint32_t interrupt_mask,
3115 uint32_t enabled_irq_mask);
3116static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3117 enum pipe pipe, uint32_t bits)
3118{
3119 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3120}
3121static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3122 enum pipe pipe, uint32_t bits)
3123{
3124 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3125}
47339cd9
DV
3126void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3127 uint32_t interrupt_mask,
3128 uint32_t enabled_irq_mask);
14443261
VS
3129static inline void
3130ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3131{
3132 ibx_display_interrupt_update(dev_priv, bits, bits);
3133}
3134static inline void
3135ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3136{
3137 ibx_display_interrupt_update(dev_priv, bits, 0);
3138}
3139
673a394b 3140/* i915_gem.c */
673a394b
EA
3141int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file_priv);
3143int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file_priv);
3145int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3146 struct drm_file *file_priv);
3147int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3148 struct drm_file *file_priv);
de151cf6
JB
3149int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file_priv);
673a394b
EA
3151int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file_priv);
3153int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file_priv);
3155int i915_gem_execbuffer(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
76446cac
JB
3157int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
673a394b
EA
3159int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3160 struct drm_file *file_priv);
199adf40
BW
3161int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3162 struct drm_file *file);
3163int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3164 struct drm_file *file);
673a394b
EA
3165int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3166 struct drm_file *file_priv);
3ef94daa
CW
3167int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file_priv);
111dbcab
CW
3169int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3170 struct drm_file *file_priv);
3171int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3172 struct drm_file *file_priv);
72778cb2 3173void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3174int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3175 struct drm_file *file);
5a125c3c
EA
3176int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3177 struct drm_file *file_priv);
23ba4fd0
BW
3178int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file_priv);
24145517 3180void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3181int i915_gem_load_init(struct drm_i915_private *dev_priv);
3182void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3183void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3184int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3185int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3186
187685cb 3187void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3188void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3189void i915_gem_object_init(struct drm_i915_gem_object *obj,
3190 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3191struct drm_i915_gem_object *
3192i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3193struct drm_i915_gem_object *
3194i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3195 const void *data, size_t size);
b1f788c6 3196void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3197void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3198
bdeb9785
CW
3199static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3200{
3201 /* A single pass should suffice to release all the freed objects (along
3202 * most call paths) , but be a little more paranoid in that freeing
3203 * the objects does take a little amount of time, during which the rcu
3204 * callbacks could have added new objects into the freed list, and
3205 * armed the work again.
3206 */
3207 do {
3208 rcu_barrier();
3209 } while (flush_work(&i915->mm.free_work));
3210}
3211
058d88c4 3212struct i915_vma * __must_check
ec7adb6e
JL
3213i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3214 const struct i915_ggtt_view *view,
91b2db6f 3215 u64 size,
2ffffd0f
CW
3216 u64 alignment,
3217 u64 flags);
fe14d5f4 3218
aa653a68 3219int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3220void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3221
7c108fd8
CW
3222void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3223
a4f5ea64 3224static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3225{
ee286370
CW
3226 return sg->length >> PAGE_SHIFT;
3227}
67d5a50c 3228
96d77634
CW
3229struct scatterlist *
3230i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3231 unsigned int n, unsigned int *offset);
341be1cd 3232
96d77634
CW
3233struct page *
3234i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3235 unsigned int n);
67d5a50c 3236
96d77634
CW
3237struct page *
3238i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3239 unsigned int n);
67d5a50c 3240
96d77634
CW
3241dma_addr_t
3242i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3243 unsigned long n);
ee286370 3244
03ac84f1
CW
3245void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3246 struct sg_table *pages);
a4f5ea64
CW
3247int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3248
3249static inline int __must_check
3250i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3251{
1233e2db 3252 might_lock(&obj->mm.lock);
a4f5ea64 3253
1233e2db 3254 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3255 return 0;
3256
3257 return __i915_gem_object_get_pages(obj);
3258}
3259
3260static inline void
3261__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3262{
a4f5ea64
CW
3263 GEM_BUG_ON(!obj->mm.pages);
3264
1233e2db 3265 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3266}
3267
3268static inline bool
3269i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3270{
1233e2db 3271 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3272}
3273
3274static inline void
3275__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3276{
a4f5ea64
CW
3277 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3278 GEM_BUG_ON(!obj->mm.pages);
3279
1233e2db 3280 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3281}
0a798eb9 3282
1233e2db
CW
3283static inline void
3284i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3285{
a4f5ea64 3286 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3287}
3288
548625ee
CW
3289enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3290 I915_MM_NORMAL = 0,
3291 I915_MM_SHRINKER
3292};
3293
3294void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3295 enum i915_mm_subclass subclass);
03ac84f1 3296void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3297
d31d7cb1
CW
3298enum i915_map_type {
3299 I915_MAP_WB = 0,
3300 I915_MAP_WC,
3301};
3302
0a798eb9
CW
3303/**
3304 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3305 * @obj: the object to map into kernel address space
3306 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3307 *
3308 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3309 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3310 * the kernel address space. Based on the @type of mapping, the PTE will be
3311 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3312 *
1233e2db
CW
3313 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3314 * mapping is no longer required.
0a798eb9 3315 *
8305216f
DG
3316 * Returns the pointer through which to access the mapped object, or an
3317 * ERR_PTR() on error.
0a798eb9 3318 */
d31d7cb1
CW
3319void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3320 enum i915_map_type type);
0a798eb9
CW
3321
3322/**
3323 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3324 * @obj: the object to unmap
0a798eb9
CW
3325 *
3326 * After pinning the object and mapping its pages, once you are finished
3327 * with your access, call i915_gem_object_unpin_map() to release the pin
3328 * upon the mapping. Once the pin count reaches zero, that mapping may be
3329 * removed.
0a798eb9
CW
3330 */
3331static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3332{
0a798eb9
CW
3333 i915_gem_object_unpin_pages(obj);
3334}
3335
43394c7d
CW
3336int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3337 unsigned int *needs_clflush);
3338int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3339 unsigned int *needs_clflush);
3340#define CLFLUSH_BEFORE 0x1
3341#define CLFLUSH_AFTER 0x2
3342#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3343
3344static inline void
3345i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3346{
3347 i915_gem_object_unpin_pages(obj);
3348}
3349
54cf91dc 3350int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3351void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3352 struct drm_i915_gem_request *req,
3353 unsigned int flags);
ff72145b
DA
3354int i915_gem_dumb_create(struct drm_file *file_priv,
3355 struct drm_device *dev,
3356 struct drm_mode_create_dumb *args);
da6b51d0
DA
3357int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3358 uint32_t handle, uint64_t *offset);
4cc69075 3359int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3360
3361void i915_gem_track_fb(struct drm_i915_gem_object *old,
3362 struct drm_i915_gem_object *new,
3363 unsigned frontbuffer_bits);
3364
73cb9701 3365int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3366
8d9fc7fd 3367struct drm_i915_gem_request *
0bc40be8 3368i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3369
67d97da3 3370void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3371
1f83fee0
DV
3372static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3373{
8af29b0c 3374 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3375}
3376
8af29b0c 3377static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3378{
8af29b0c 3379 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3380}
3381
8af29b0c 3382static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3383{
8af29b0c 3384 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3385}
3386
3387static inline u32 i915_reset_count(struct i915_gpu_error *error)
3388{
8af29b0c 3389 return READ_ONCE(error->reset_count);
1f83fee0 3390}
a71d8d94 3391
0e178aef 3392int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3393void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3394void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3395void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
57822dc6 3396
24145517 3397void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3398int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3399int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3400void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3401void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3402int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3403 unsigned int flags);
bf9e8429
TU
3404int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3405void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3406int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3407int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3408 unsigned int flags,
3409 long timeout,
3410 struct intel_rps_client *rps);
6b5e90f5
CW
3411int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3412 unsigned int flags,
3413 int priority);
3414#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3415
2e2f351d 3416int __must_check
2021746e
CW
3417i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3418 bool write);
3419int __must_check
dabdfe02 3420i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3421struct i915_vma * __must_check
2da3b9b9
CW
3422i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3423 u32 alignment,
e6617330 3424 const struct i915_ggtt_view *view);
058d88c4 3425void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3426int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3427 int align);
b29c19b6 3428int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3429void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3430
e4ffd173
CW
3431int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3432 enum i915_cache_level cache_level);
3433
1286ff73
DV
3434struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3435 struct dma_buf *dma_buf);
3436
3437struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3438 struct drm_gem_object *gem_obj, int flags);
3439
841cd773
DV
3440static inline struct i915_hw_ppgtt *
3441i915_vm_to_ppgtt(struct i915_address_space *vm)
3442{
841cd773
DV
3443 return container_of(vm, struct i915_hw_ppgtt, base);
3444}
3445
b42fe9ca 3446/* i915_gem_fence_reg.c */
49ef5294
CW
3447int __must_check i915_vma_get_fence(struct i915_vma *vma);
3448int __must_check i915_vma_put_fence(struct i915_vma *vma);
3449
b1ed35d9 3450void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3451void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3452
4362f4f6 3453void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3454void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3455 struct sg_table *pages);
3456void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3457 struct sg_table *pages);
7f96ecaf 3458
ca585b5d
CW
3459static inline struct i915_gem_context *
3460i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3461{
3462 struct i915_gem_context *ctx;
3463
091387c1 3464 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3465
3466 ctx = idr_find(&file_priv->context_idr, id);
3467 if (!ctx)
3468 return ERR_PTR(-ENOENT);
3469
3470 return ctx;
3471}
3472
9a6feaf0
CW
3473static inline struct i915_gem_context *
3474i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3475{
691e6415 3476 kref_get(&ctx->ref);
9a6feaf0 3477 return ctx;
dce3271b
MK
3478}
3479
9a6feaf0 3480static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3481{
091387c1 3482 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3483 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3484}
3485
69df05e1
CW
3486static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3487{
bf51997c
CW
3488 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3489
3490 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3491 mutex_unlock(lock);
69df05e1
CW
3492}
3493
80b204bc
CW
3494static inline struct intel_timeline *
3495i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3496 struct intel_engine_cs *engine)
3497{
3498 struct i915_address_space *vm;
3499
3500 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3501 return &vm->timeline.engine[engine->id];
3502}
3503
eec688e1
RB
3504int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3505 struct drm_file *file);
3506
679845ed 3507/* i915_gem_evict.c */
e522ac23 3508int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3509 u64 min_size, u64 alignment,
679845ed 3510 unsigned cache_level,
2ffffd0f 3511 u64 start, u64 end,
1ec9e26d 3512 unsigned flags);
625d988a
CW
3513int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3514 struct drm_mm_node *node,
3515 unsigned int flags);
679845ed 3516int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3517
0260c420 3518/* belongs in i915_gem_gtt.h */
c033666a 3519static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3520{
600f4368 3521 wmb();
c033666a 3522 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3523 intel_gtt_chipset_flush();
3524}
246cbfb5 3525
9797fbfb 3526/* i915_gem_stolen.c */
d713fd49
PZ
3527int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3528 struct drm_mm_node *node, u64 size,
3529 unsigned alignment);
a9da512b
PZ
3530int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3531 struct drm_mm_node *node, u64 size,
3532 unsigned alignment, u64 start,
3533 u64 end);
d713fd49
PZ
3534void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3535 struct drm_mm_node *node);
7ace3d30 3536int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3537void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3538struct drm_i915_gem_object *
187685cb 3539i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3540struct drm_i915_gem_object *
187685cb 3541i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3542 u32 stolen_offset,
3543 u32 gtt_offset,
3544 u32 size);
9797fbfb 3545
920cf419
CW
3546/* i915_gem_internal.c */
3547struct drm_i915_gem_object *
3548i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3549 phys_addr_t size);
920cf419 3550
be6a0376
DV
3551/* i915_gem_shrinker.c */
3552unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3553 unsigned long target,
be6a0376
DV
3554 unsigned flags);
3555#define I915_SHRINK_PURGEABLE 0x1
3556#define I915_SHRINK_UNBOUND 0x2
3557#define I915_SHRINK_BOUND 0x4
5763ff04 3558#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3559#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3560unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3561void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3562void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3563
3564
673a394b 3565/* i915_gem_tiling.c */
2c1792a1 3566static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3567{
091387c1 3568 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3569
3570 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3571 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3572}
3573
91d4e0aa
CW
3574u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3575 unsigned int tiling, unsigned int stride);
3576u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3577 unsigned int tiling, unsigned int stride);
3578
2017263e 3579/* i915_debugfs.c */
f8c168fa 3580#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3581int i915_debugfs_register(struct drm_i915_private *dev_priv);
3582void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3583int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3584void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3585#else
8d35acba
CW
3586static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3587static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3588static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3589{ return 0; }
ce5e2ac1 3590static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3591#endif
84734a04
MK
3592
3593/* i915_gpu_error.c */
98a2f411
CW
3594#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3595
edc3d884
MK
3596__printf(2, 3)
3597void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3598int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3599 const struct i915_gpu_state *gpu);
4dc955f7 3600int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3601 struct drm_i915_private *i915,
4dc955f7
MK
3602 size_t count, loff_t pos);
3603static inline void i915_error_state_buf_release(
3604 struct drm_i915_error_state_buf *eb)
3605{
3606 kfree(eb->buf);
3607}
5a4c6f1b
CW
3608
3609struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3610void i915_capture_error_state(struct drm_i915_private *dev_priv,
3611 u32 engine_mask,
58174462 3612 const char *error_msg);
5a4c6f1b
CW
3613
3614static inline struct i915_gpu_state *
3615i915_gpu_state_get(struct i915_gpu_state *gpu)
3616{
3617 kref_get(&gpu->ref);
3618 return gpu;
3619}
3620
3621void __i915_gpu_state_free(struct kref *kref);
3622static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3623{
3624 if (gpu)
3625 kref_put(&gpu->ref, __i915_gpu_state_free);
3626}
3627
3628struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3629void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3630
98a2f411
CW
3631#else
3632
3633static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3634 u32 engine_mask,
3635 const char *error_msg)
3636{
3637}
3638
5a4c6f1b
CW
3639static inline struct i915_gpu_state *
3640i915_first_error_state(struct drm_i915_private *i915)
3641{
3642 return NULL;
3643}
3644
3645static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3646{
3647}
3648
3649#endif
3650
0a4cd7c8 3651const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3652
351e3db2 3653/* i915_cmd_parser.c */
1ca3712c 3654int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3655void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3656void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3657int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3658 struct drm_i915_gem_object *batch_obj,
3659 struct drm_i915_gem_object *shadow_batch_obj,
3660 u32 batch_start_offset,
3661 u32 batch_len,
3662 bool is_master);
351e3db2 3663
eec688e1
RB
3664/* i915_perf.c */
3665extern void i915_perf_init(struct drm_i915_private *dev_priv);
3666extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3667extern void i915_perf_register(struct drm_i915_private *dev_priv);
3668extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3669
317c35d1 3670/* i915_suspend.c */
af6dc742
TU
3671extern int i915_save_state(struct drm_i915_private *dev_priv);
3672extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3673
0136db58 3674/* i915_sysfs.c */
694c2828
DW
3675void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3676void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3677
f899fc64 3678/* intel_i2c.c */
40196446
TU
3679extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3680extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3681extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3682 unsigned int pin);
3bd7d909 3683
0184df46
JN
3684extern struct i2c_adapter *
3685intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3686extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3687extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3688static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3689{
3690 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3691}
af6dc742 3692extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3693
8b8e1a89 3694/* intel_bios.c */
98f3a1dc 3695int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3696bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3697bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3698bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3699bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3700bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3701bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3702bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3703bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3704 enum port port);
6389dd83
SS
3705bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3706 enum port port);
3707
8b8e1a89 3708
3b617967 3709/* intel_opregion.c */
44834a67 3710#ifdef CONFIG_ACPI
6f9f4b7a 3711extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3712extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3713extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3714extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3715extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3716 bool enable);
6f9f4b7a 3717extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3718 pci_power_t state);
6f9f4b7a 3719extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3720#else
6f9f4b7a 3721static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3722static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3723static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3724static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3725{
3726}
9c4b0a68
JN
3727static inline int
3728intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3729{
3730 return 0;
3731}
ecbc5cf3 3732static inline int
6f9f4b7a 3733intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3734{
3735 return 0;
3736}
6f9f4b7a 3737static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3738{
3739 return -ENODEV;
3740}
65e082c9 3741#endif
8ee1c3db 3742
723bfd70
JB
3743/* intel_acpi.c */
3744#ifdef CONFIG_ACPI
3745extern void intel_register_dsm_handler(void);
3746extern void intel_unregister_dsm_handler(void);
3747#else
3748static inline void intel_register_dsm_handler(void) { return; }
3749static inline void intel_unregister_dsm_handler(void) { return; }
3750#endif /* CONFIG_ACPI */
3751
94b4f3ba
CW
3752/* intel_device_info.c */
3753static inline struct intel_device_info *
3754mkwrite_device_info(struct drm_i915_private *dev_priv)
3755{
3756 return (struct intel_device_info *)&dev_priv->info;
3757}
3758
2e0d26f8 3759const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3760void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3761void intel_device_info_dump(struct drm_i915_private *dev_priv);
3762
79e53945 3763/* modesetting */
f817586c 3764extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3765extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3766extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3767extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3768extern int intel_connector_register(struct drm_connector *);
c191eca1 3769extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3770extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3771 bool state);
043e9bda 3772extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3773extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3774extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3775extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3776extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3777extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3778extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3779 bool enable);
3bad0781 3780
c0c7babc
BW
3781int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3782 struct drm_file *file);
575155a9 3783
6ef3d427 3784/* overlay */
c033666a
CW
3785extern struct intel_overlay_error_state *
3786intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3787extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3788 struct intel_overlay_error_state *error);
c4a1d9e4 3789
c033666a
CW
3790extern struct intel_display_error_state *
3791intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3792extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3793 struct intel_display_error_state *error);
6ef3d427 3794
151a49d0
TR
3795int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3796int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3797int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3798 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3799
3800/* intel_sideband.c */
707b6e3d 3801u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3802int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3803u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3804u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3805void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3806u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3807void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3808u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3809void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3810u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3811void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3812u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3813void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3814u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3815 enum intel_sbi_destination destination);
3816void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3817 enum intel_sbi_destination destination);
e9fe51c6
SK
3818u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3819void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3820
b7fa22d8 3821/* intel_dpio_phy.c */
0a116ce8 3822void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3823 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3824void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3825 enum port port, u32 margin, u32 scale,
3826 u32 enable, u32 deemphasis);
47a6bc61
ACO
3827void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3828void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3829bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3830 enum dpio_phy phy);
3831bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3832 enum dpio_phy phy);
3833uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3834 uint8_t lane_count);
3835void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3836 uint8_t lane_lat_optim_mask);
3837uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3838
b7fa22d8
ACO
3839void chv_set_phy_signal_level(struct intel_encoder *encoder,
3840 u32 deemph_reg_value, u32 margin_reg_value,
3841 bool uniq_trans_scale);
844b2f9a
ACO
3842void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3843 bool reset);
419b1b7a 3844void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3845void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3846void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3847void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3848
53d98725
ACO
3849void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3850 u32 demph_reg_value, u32 preemph_reg_value,
3851 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3852void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3853void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3854void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3855
616bc820
VS
3856int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3857int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3858
0b274481
BW
3859#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3860#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3861
3862#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3863#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3864#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3865#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3866
3867#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3868#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3869#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3870#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3871
698b3135
CW
3872/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3873 * will be implemented using 2 32-bit writes in an arbitrary order with
3874 * an arbitrary delay between them. This can cause the hardware to
3875 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3876 * machine death. For this reason we do not support I915_WRITE64, or
3877 * dev_priv->uncore.funcs.mmio_writeq.
3878 *
3879 * When reading a 64-bit value as two 32-bit values, the delay may cause
3880 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3881 * occasionally a 64-bit register does not actualy support a full readq
3882 * and must be read using two 32-bit reads.
3883 *
3884 * You have been warned.
698b3135 3885 */
0b274481 3886#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3887
50877445 3888#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3889 u32 upper, lower, old_upper, loop = 0; \
3890 upper = I915_READ(upper_reg); \
ee0a227b 3891 do { \
acd29f7b 3892 old_upper = upper; \
ee0a227b 3893 lower = I915_READ(lower_reg); \
acd29f7b
CW
3894 upper = I915_READ(upper_reg); \
3895 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3896 (u64)upper << 32 | lower; })
50877445 3897
cae5852d
ZN
3898#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3899#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3900
75aa3f63
VS
3901#define __raw_read(x, s) \
3902static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3903 i915_reg_t reg) \
75aa3f63 3904{ \
f0f59a00 3905 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3906}
3907
3908#define __raw_write(x, s) \
3909static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3910 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3911{ \
f0f59a00 3912 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3913}
3914__raw_read(8, b)
3915__raw_read(16, w)
3916__raw_read(32, l)
3917__raw_read(64, q)
3918
3919__raw_write(8, b)
3920__raw_write(16, w)
3921__raw_write(32, l)
3922__raw_write(64, q)
3923
3924#undef __raw_read
3925#undef __raw_write
3926
a6111f7b 3927/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3928 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3929 * controlled.
aafee2eb 3930 *
a6111f7b 3931 * Think twice, and think again, before using these.
aafee2eb
AH
3932 *
3933 * As an example, these accessors can possibly be used between:
3934 *
3935 * spin_lock_irq(&dev_priv->uncore.lock);
3936 * intel_uncore_forcewake_get__locked();
3937 *
3938 * and
3939 *
3940 * intel_uncore_forcewake_put__locked();
3941 * spin_unlock_irq(&dev_priv->uncore.lock);
3942 *
3943 *
3944 * Note: some registers may not need forcewake held, so
3945 * intel_uncore_forcewake_{get,put} can be omitted, see
3946 * intel_uncore_forcewake_for_reg().
3947 *
3948 * Certain architectures will die if the same cacheline is concurrently accessed
3949 * by different clients (e.g. on Ivybridge). Access to registers should
3950 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3951 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3952 */
75aa3f63
VS
3953#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3954#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3955#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3956#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3957
55bc60db
VS
3958/* "Broadcast RGB" property */
3959#define INTEL_BROADCAST_RGB_AUTO 0
3960#define INTEL_BROADCAST_RGB_FULL 1
3961#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3962
920a14b2 3963static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3964{
920a14b2 3965 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3966 return VLV_VGACNTRL;
920a14b2 3967 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3968 return CPU_VGACNTRL;
766aa1c4
VS
3969 else
3970 return VGACNTRL;
3971}
3972
df97729f
ID
3973static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3974{
3975 unsigned long j = msecs_to_jiffies(m);
3976
3977 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3978}
3979
7bd0e226
DV
3980static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3981{
3982 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3983}
3984
df97729f
ID
3985static inline unsigned long
3986timespec_to_jiffies_timeout(const struct timespec *value)
3987{
3988 unsigned long j = timespec_to_jiffies(value);
3989
3990 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3991}
3992
dce56b3c
PZ
3993/*
3994 * If you need to wait X milliseconds between events A and B, but event B
3995 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3996 * when event A happened, then just before event B you call this function and
3997 * pass the timestamp as the first argument, and X as the second argument.
3998 */
3999static inline void
4000wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4001{
ec5e0cfb 4002 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4003
4004 /*
4005 * Don't re-read the value of "jiffies" every time since it may change
4006 * behind our back and break the math.
4007 */
4008 tmp_jiffies = jiffies;
4009 target_jiffies = timestamp_jiffies +
4010 msecs_to_jiffies_timeout(to_wait_ms);
4011
4012 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4013 remaining_jiffies = target_jiffies - tmp_jiffies;
4014 while (remaining_jiffies)
4015 remaining_jiffies =
4016 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4017 }
4018}
221fe799
CW
4019
4020static inline bool
754c9fd5 4021__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4022{
f69a02c9 4023 struct intel_engine_cs *engine = req->engine;
754c9fd5 4024 u32 seqno;
f69a02c9 4025
309663ab
CW
4026 /* Note that the engine may have wrapped around the seqno, and
4027 * so our request->global_seqno will be ahead of the hardware,
4028 * even though it completed the request before wrapping. We catch
4029 * this by kicking all the waiters before resetting the seqno
4030 * in hardware, and also signal the fence.
4031 */
4032 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4033 return true;
4034
754c9fd5
CW
4035 /* The request was dequeued before we were awoken. We check after
4036 * inspecting the hw to confirm that this was the same request
4037 * that generated the HWS update. The memory barriers within
4038 * the request execution are sufficient to ensure that a check
4039 * after reading the value from hw matches this request.
4040 */
4041 seqno = i915_gem_request_global_seqno(req);
4042 if (!seqno)
4043 return false;
4044
7ec2c73b
CW
4045 /* Before we do the heavier coherent read of the seqno,
4046 * check the value (hopefully) in the CPU cacheline.
4047 */
754c9fd5 4048 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4049 return true;
4050
688e6c72
CW
4051 /* Ensure our read of the seqno is coherent so that we
4052 * do not "miss an interrupt" (i.e. if this is the last
4053 * request and the seqno write from the GPU is not visible
4054 * by the time the interrupt fires, we will see that the
4055 * request is incomplete and go back to sleep awaiting
4056 * another interrupt that will never come.)
4057 *
4058 * Strictly, we only need to do this once after an interrupt,
4059 * but it is easier and safer to do it every time the waiter
4060 * is woken.
4061 */
3d5564e9 4062 if (engine->irq_seqno_barrier &&
dbd6ef29 4063 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
538b257d 4064 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
99fe4a5f
CW
4065 struct task_struct *tsk;
4066
3d5564e9
CW
4067 /* The ordering of irq_posted versus applying the barrier
4068 * is crucial. The clearing of the current irq_posted must
4069 * be visible before we perform the barrier operation,
4070 * such that if a subsequent interrupt arrives, irq_posted
4071 * is reasserted and our task rewoken (which causes us to
4072 * do another __i915_request_irq_complete() immediately
4073 * and reapply the barrier). Conversely, if the clear
4074 * occurs after the barrier, then an interrupt that arrived
4075 * whilst we waited on the barrier would not trigger a
4076 * barrier on the next pass, and the read may not see the
4077 * seqno update.
4078 */
f69a02c9 4079 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4080
4081 /* If we consume the irq, but we are no longer the bottom-half,
4082 * the real bottom-half may not have serialised their own
4083 * seqno check with the irq-barrier (i.e. may have inspected
4084 * the seqno before we believe it coherent since they see
4085 * irq_posted == false but we are still running).
4086 */
4087 rcu_read_lock();
dbd6ef29 4088 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4089 if (tsk && tsk != current)
4090 /* Note that if the bottom-half is changed as we
4091 * are sending the wake-up, the new bottom-half will
4092 * be woken by whomever made the change. We only have
4093 * to worry about when we steal the irq-posted for
4094 * ourself.
4095 */
4096 wake_up_process(tsk);
4097 rcu_read_unlock();
4098
754c9fd5 4099 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4100 return true;
4101 }
688e6c72 4102
688e6c72
CW
4103 return false;
4104}
4105
0b1de5d5
CW
4106void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4107bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4108
c4d3ae68
CW
4109/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4110 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4111 * perform the operation. To check beforehand, pass in the parameters to
4112 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4113 * you only need to pass in the minor offsets, page-aligned pointers are
4114 * always valid.
4115 *
4116 * For just checking for SSE4.1, in the foreknowledge that the future use
4117 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4118 */
4119#define i915_can_memcpy_from_wc(dst, src, len) \
4120 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4121
4122#define i915_has_memcpy_from_wc() \
4123 i915_memcpy_from_wc(NULL, NULL, 0)
4124
c58305af
CW
4125/* i915_mm.c */
4126int remap_io_mapping(struct vm_area_struct *vma,
4127 unsigned long addr, unsigned long pfn, unsigned long size,
4128 struct io_mapping *iomap);
4129
e59dc172
CW
4130static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4131{
4132 return (obj->cache_level != I915_CACHE_NONE ||
4133 HAS_LLC(to_i915(obj->base.dev)));
4134}
4135
1da177e4 4136#endif