]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Revert "drm/i915/dp: Ratelimit DP aux timeout messages"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20
CW
57
58#include "intel_bios.h"
ac7f11c6 59#include "intel_dpll_mgr.h"
8c4f24f9 60#include "intel_uc.h"
e73bdd20
CW
61#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
d501b1d2 64#include "i915_gem.h"
6095868a 65#include "i915_gem_context.h"
b42fe9ca
JL
66#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
e73bdd20
CW
68#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
05235c53 70#include "i915_gem_request.h"
73cb9701 71#include "i915_gem_timeline.h"
585fb111 72
b42fe9ca
JL
73#include "i915_vma.h"
74
0ad35fed
ZW
75#include "intel_gvt.h"
76
1da177e4
LT
77/* General customization:
78 */
79
1da177e4
LT
80#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
28b6def6
DV
82#define DRIVER_DATE "20170206"
83#define DRIVER_TIMESTAMP 1486372993
1da177e4 84
c883ef1b 85#undef WARN_ON
5f77eeb0
DV
86/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
152b2262 94#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
95#endif
96
cd9bfacb 97#undef WARN_ON_ONCE
152b2262 98#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 99
5f77eeb0
DV
100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
c883ef1b 102
e2c719b7
RC
103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
32753cb8
JL
112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 114 DRM_ERROR(format); \
e2c719b7
RC
115 unlikely(__ret_warn_on); \
116})
117
152b2262
JL
118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 120
4fec15d1
ID
121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
b95320bd
MK
125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
42a8ca4c
JN
209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
87ad3212
JN
214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
08c4d7fc
TU
219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
317c35d1 224enum pipe {
752aa88a 225 INVALID_PIPE = -1,
317c35d1
JB
226 PIPE_A = 0,
227 PIPE_B,
9db4a9c7 228 PIPE_C,
a57c774a
AK
229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
317c35d1 231};
9db4a9c7 232#define pipe_name(p) ((p) + 'A')
317c35d1 233
a5c961d1
PZ
234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
a57c774a 238 TRANSCODER_EDP,
4d1de975
JN
239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
a57c774a 241 I915_MAX_TRANSCODERS
a5c961d1 242};
da205630
JN
243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
4d1de975
JN
255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
da205630
JN
259 default:
260 return "<invalid>";
261 }
262}
a5c961d1 263
4d1de975
JN
264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
84139d1e 269/*
b14e5848
VS
270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 272 */
80824003 273enum plane {
b14e5848 274 PLANE_A,
80824003 275 PLANE_B,
9db4a9c7 276 PLANE_C,
80824003 277};
9db4a9c7 278#define plane_name(p) ((p) + 'A')
52440211 279
580503c7 280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 281
b14e5848
VS
282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
19c3164d 296 PLANE_SPRITE2,
b14e5848
VS
297 PLANE_CURSOR,
298 I915_MAX_PLANES,
299};
300
d97d7b48
VS
301#define for_each_plane_id_on_crtc(__crtc, __p) \
302 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
303 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
304
2b139522 305enum port {
03cdc1d4 306 PORT_NONE = -1,
2b139522
ED
307 PORT_A = 0,
308 PORT_B,
309 PORT_C,
310 PORT_D,
311 PORT_E,
312 I915_MAX_PORTS
313};
314#define port_name(p) ((p) + 'A')
315
a09caddd 316#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
317
318enum dpio_channel {
319 DPIO_CH0,
320 DPIO_CH1
321};
322
323enum dpio_phy {
324 DPIO_PHY0,
0a116ce8
ACO
325 DPIO_PHY1,
326 DPIO_PHY2,
e4607fcf
CML
327};
328
b97186f0
PZ
329enum intel_display_power_domain {
330 POWER_DOMAIN_PIPE_A,
331 POWER_DOMAIN_PIPE_B,
332 POWER_DOMAIN_PIPE_C,
333 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
335 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
336 POWER_DOMAIN_TRANSCODER_A,
337 POWER_DOMAIN_TRANSCODER_B,
338 POWER_DOMAIN_TRANSCODER_C,
f52e353e 339 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
340 POWER_DOMAIN_TRANSCODER_DSI_A,
341 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
342 POWER_DOMAIN_PORT_DDI_A_LANES,
343 POWER_DOMAIN_PORT_DDI_B_LANES,
344 POWER_DOMAIN_PORT_DDI_C_LANES,
345 POWER_DOMAIN_PORT_DDI_D_LANES,
346 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
347 POWER_DOMAIN_PORT_DSI,
348 POWER_DOMAIN_PORT_CRT,
349 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 350 POWER_DOMAIN_VGA,
fbeeaa23 351 POWER_DOMAIN_AUDIO,
bd2bb1b9 352 POWER_DOMAIN_PLLS,
1407121a
S
353 POWER_DOMAIN_AUX_A,
354 POWER_DOMAIN_AUX_B,
355 POWER_DOMAIN_AUX_C,
356 POWER_DOMAIN_AUX_D,
f0ab43e6 357 POWER_DOMAIN_GMBUS,
dfa57627 358 POWER_DOMAIN_MODESET,
baa70707 359 POWER_DOMAIN_INIT,
bddc7645
ID
360
361 POWER_DOMAIN_NUM,
b97186f0
PZ
362};
363
364#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
365#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
366 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
367#define POWER_DOMAIN_TRANSCODER(tran) \
368 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
369 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 370
1d843f9d
EE
371enum hpd_pin {
372 HPD_NONE = 0,
1d843f9d
EE
373 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
374 HPD_CRT,
375 HPD_SDVO_B,
376 HPD_SDVO_C,
cc24fcdc 377 HPD_PORT_A,
1d843f9d
EE
378 HPD_PORT_B,
379 HPD_PORT_C,
380 HPD_PORT_D,
26951caf 381 HPD_PORT_E,
1d843f9d
EE
382 HPD_NUM_PINS
383};
384
c91711f9
JN
385#define for_each_hpd_pin(__pin) \
386 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
387
317eaa95
L
388#define HPD_STORM_DEFAULT_THRESHOLD 5
389
5fcece80
JN
390struct i915_hotplug {
391 struct work_struct hotplug_work;
392
393 struct {
394 unsigned long last_jiffies;
395 int count;
396 enum {
397 HPD_ENABLED = 0,
398 HPD_DISABLED = 1,
399 HPD_MARK_DISABLED = 2
400 } state;
401 } stats[HPD_NUM_PINS];
402 u32 event_bits;
403 struct delayed_work reenable_work;
404
405 struct intel_digital_port *irq_port[I915_MAX_PORTS];
406 u32 long_port_mask;
407 u32 short_port_mask;
408 struct work_struct dig_port_work;
409
19625e85
L
410 struct work_struct poll_init_work;
411 bool poll_enabled;
412
317eaa95
L
413 unsigned int hpd_storm_threshold;
414
5fcece80
JN
415 /*
416 * if we get a HPD irq from DP and a HPD irq from non-DP
417 * the non-DP HPD could block the workqueue on a mode config
418 * mutex getting, that userspace may have taken. However
419 * userspace is waiting on the DP workqueue to run which is
420 * blocked behind the non-DP one.
421 */
422 struct workqueue_struct *dp_wq;
423};
424
2a2d5482
CW
425#define I915_GEM_GPU_DOMAINS \
426 (I915_GEM_DOMAIN_RENDER | \
427 I915_GEM_DOMAIN_SAMPLER | \
428 I915_GEM_DOMAIN_COMMAND | \
429 I915_GEM_DOMAIN_INSTRUCTION | \
430 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 431
055e393f
DL
432#define for_each_pipe(__dev_priv, __p) \
433 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
434#define for_each_pipe_masked(__dev_priv, __p, __mask) \
435 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
436 for_each_if ((__mask) & (1 << (__p)))
8b364b41 437#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
438 for ((__p) = 0; \
439 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
440 (__p)++)
3bdcfc0c
DL
441#define for_each_sprite(__dev_priv, __p, __s) \
442 for ((__s) = 0; \
443 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
444 (__s)++)
9db4a9c7 445
c3aeadc8
JN
446#define for_each_port_masked(__port, __ports_mask) \
447 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
448 for_each_if ((__ports_mask) & (1 << (__port)))
449
d79b814d 450#define for_each_crtc(dev, crtc) \
91c8a326 451 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 452
27321ae8
ML
453#define for_each_intel_plane(dev, intel_plane) \
454 list_for_each_entry(intel_plane, \
91c8a326 455 &(dev)->mode_config.plane_list, \
27321ae8
ML
456 base.head)
457
c107acfe 458#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
459 list_for_each_entry(intel_plane, \
460 &(dev)->mode_config.plane_list, \
c107acfe
MR
461 base.head) \
462 for_each_if ((plane_mask) & \
463 (1 << drm_plane_index(&intel_plane->base)))
464
262cd2e1
VS
465#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
466 list_for_each_entry(intel_plane, \
467 &(dev)->mode_config.plane_list, \
468 base.head) \
95150bdf 469 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 470
91c8a326
CW
471#define for_each_intel_crtc(dev, intel_crtc) \
472 list_for_each_entry(intel_crtc, \
473 &(dev)->mode_config.crtc_list, \
474 base.head)
d063ae48 475
91c8a326
CW
476#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
477 list_for_each_entry(intel_crtc, \
478 &(dev)->mode_config.crtc_list, \
479 base.head) \
98d39494
MR
480 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
481
b2784e15
DL
482#define for_each_intel_encoder(dev, intel_encoder) \
483 list_for_each_entry(intel_encoder, \
484 &(dev)->mode_config.encoder_list, \
485 base.head)
486
3a3371ff
ACO
487#define for_each_intel_connector(dev, intel_connector) \
488 list_for_each_entry(intel_connector, \
91c8a326 489 &(dev)->mode_config.connector_list, \
3a3371ff
ACO
490 base.head)
491
6c2b7c12
DV
492#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
493 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 494 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 495
53f5e3ca
JB
496#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
497 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 498 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 499
b04c5bd6
BF
500#define for_each_power_domain(domain, mask) \
501 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 502 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 503
75ccb2ec
ID
504#define for_each_power_well(__dev_priv, __power_well) \
505 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
506 (__power_well) - (__dev_priv)->power_domains.power_wells < \
507 (__dev_priv)->power_domains.power_well_count; \
508 (__power_well)++)
509
510#define for_each_power_well_rev(__dev_priv, __power_well) \
511 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
512 (__dev_priv)->power_domains.power_well_count - 1; \
513 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
514 (__power_well)--)
515
516#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
517 for_each_power_well(__dev_priv, __power_well) \
518 for_each_if ((__power_well)->domains & (__domain_mask))
519
520#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
521 for_each_power_well_rev(__dev_priv, __power_well) \
522 for_each_if ((__power_well)->domains & (__domain_mask))
523
e7b903d2 524struct drm_i915_private;
ad46cb53 525struct i915_mm_struct;
5cc9ed4b 526struct i915_mmu_object;
e7b903d2 527
a6f766f3
CW
528struct drm_i915_file_private {
529 struct drm_i915_private *dev_priv;
530 struct drm_file *file;
531
532 struct {
533 spinlock_t lock;
534 struct list_head request_list;
d0bc54f2
CW
535/* 20ms is a fairly arbitrary limit (greater than the average frame time)
536 * chosen to prevent the CPU getting more than a frame ahead of the GPU
537 * (when using lax throttling for the frontbuffer). We also use it to
538 * offer free GPU waitboosts for severely congested workloads.
539 */
540#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
541 } mm;
542 struct idr context_idr;
543
2e1b8730
CW
544 struct intel_rps_client {
545 struct list_head link;
546 unsigned boosts;
547 } rps;
a6f766f3 548
c80ff16e 549 unsigned int bsd_engine;
b083a087
MK
550
551/* Client can have a maximum of 3 contexts banned before
552 * it is denied of creating new contexts. As one context
553 * ban needs 4 consecutive hangs, and more if there is
554 * progress in between, this is a last resort stop gap measure
555 * to limit the badly behaving clients access to gpu.
556 */
557#define I915_MAX_CLIENT_CONTEXT_BANS 3
558 int context_bans;
a6f766f3
CW
559};
560
e69d0bc1
DV
561/* Used by dp and fdi links */
562struct intel_link_m_n {
563 uint32_t tu;
564 uint32_t gmch_m;
565 uint32_t gmch_n;
566 uint32_t link_m;
567 uint32_t link_n;
568};
569
570void intel_link_compute_m_n(int bpp, int nlanes,
571 int pixel_clock, int link_clock,
572 struct intel_link_m_n *m_n);
573
1da177e4
LT
574/* Interface history:
575 *
576 * 1.1: Original.
0d6aa60b
DA
577 * 1.2: Add Power Management
578 * 1.3: Add vblank support
de227f5f 579 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 580 * 1.5: Add vblank pipe configuration
2228ed67
MD
581 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
582 * - Support vertical blank on secondary display pipe
1da177e4
LT
583 */
584#define DRIVER_MAJOR 1
2228ed67 585#define DRIVER_MINOR 6
1da177e4
LT
586#define DRIVER_PATCHLEVEL 0
587
0a3e67a4
JB
588struct opregion_header;
589struct opregion_acpi;
590struct opregion_swsci;
591struct opregion_asle;
592
8ee1c3db 593struct intel_opregion {
115719fc
WD
594 struct opregion_header *header;
595 struct opregion_acpi *acpi;
596 struct opregion_swsci *swsci;
ebde53c7
JN
597 u32 swsci_gbda_sub_functions;
598 u32 swsci_sbcb_sub_functions;
115719fc 599 struct opregion_asle *asle;
04ebaadb 600 void *rvda;
82730385 601 const void *vbt;
ada8f955 602 u32 vbt_size;
115719fc 603 u32 *lid_state;
91a60f20 604 struct work_struct asle_work;
8ee1c3db 605};
44834a67 606#define OPREGION_SIZE (8*1024)
8ee1c3db 607
6ef3d427
CW
608struct intel_overlay;
609struct intel_overlay_error_state;
610
9b9d172d 611struct sdvo_device_mapping {
e957d772 612 u8 initialized;
9b9d172d 613 u8 dvo_port;
614 u8 slave_addr;
615 u8 dvo_wiring;
e957d772 616 u8 i2c_pin;
b1083333 617 u8 ddc_pin;
9b9d172d 618};
619
7bd688cd 620struct intel_connector;
820d2d77 621struct intel_encoder;
ccf010fb 622struct intel_atomic_state;
5cec258b 623struct intel_crtc_state;
5724dbd1 624struct intel_initial_plane_config;
0e8ffe1b 625struct intel_crtc;
ee9300bb
DV
626struct intel_limit;
627struct dpll;
49cd97a3 628struct intel_cdclk_state;
b8cecdf5 629
e70236a8 630struct drm_i915_display_funcs {
49cd97a3
VS
631 void (*get_cdclk)(struct drm_i915_private *dev_priv,
632 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
633 void (*set_cdclk)(struct drm_i915_private *dev_priv,
634 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 635 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 636 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
637 int (*compute_intermediate_wm)(struct drm_device *dev,
638 struct intel_crtc *intel_crtc,
639 struct intel_crtc_state *newstate);
ccf010fb
ML
640 void (*initial_watermarks)(struct intel_atomic_state *state,
641 struct intel_crtc_state *cstate);
642 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
643 struct intel_crtc_state *cstate);
644 void (*optimize_watermarks)(struct intel_atomic_state *state,
645 struct intel_crtc_state *cstate);
98d39494 646 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 647 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 648 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
649 /* Returns the active state of the crtc, and if the crtc is active,
650 * fills out the pipe-config with the hw state. */
651 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 652 struct intel_crtc_state *);
5724dbd1
DL
653 void (*get_initial_plane_config)(struct intel_crtc *,
654 struct intel_initial_plane_config *);
190f68c5
ACO
655 int (*crtc_compute_clock)(struct intel_crtc *crtc,
656 struct intel_crtc_state *crtc_state);
4a806558
ML
657 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
658 struct drm_atomic_state *old_state);
659 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
660 struct drm_atomic_state *old_state);
896e5bb0
L
661 void (*update_crtcs)(struct drm_atomic_state *state,
662 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
663 void (*audio_codec_enable)(struct drm_connector *connector,
664 struct intel_encoder *encoder,
5e7234c9 665 const struct drm_display_mode *adjusted_mode);
69bfe1a9 666 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 667 void (*fdi_link_train)(struct drm_crtc *crtc);
46f16e63 668 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
669 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
670 struct drm_framebuffer *fb,
671 struct drm_i915_gem_object *obj,
672 struct drm_i915_gem_request *req,
673 uint32_t flags);
91d14251 674 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
675 /* clock updates for mode set */
676 /* cursor updates */
677 /* render clock increase/decrease */
678 /* display clock increase/decrease */
679 /* pll clock increase/decrease */
8563b1e8 680
b95c5321
ML
681 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
682 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
683};
684
48c1026a
MK
685enum forcewake_domain_id {
686 FW_DOMAIN_ID_RENDER = 0,
687 FW_DOMAIN_ID_BLITTER,
688 FW_DOMAIN_ID_MEDIA,
689
690 FW_DOMAIN_ID_COUNT
691};
692
693enum forcewake_domains {
694 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
695 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
696 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
697 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
698 FORCEWAKE_BLITTER |
699 FORCEWAKE_MEDIA)
700};
701
3756685a
TU
702#define FW_REG_READ (1)
703#define FW_REG_WRITE (2)
704
85ee17eb
PP
705enum decoupled_power_domain {
706 GEN9_DECOUPLED_PD_BLITTER = 0,
707 GEN9_DECOUPLED_PD_RENDER,
708 GEN9_DECOUPLED_PD_MEDIA,
709 GEN9_DECOUPLED_PD_ALL
710};
711
712enum decoupled_ops {
713 GEN9_DECOUPLED_OP_WRITE = 0,
714 GEN9_DECOUPLED_OP_READ
715};
716
3756685a
TU
717enum forcewake_domains
718intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
719 i915_reg_t reg, unsigned int op);
720
907b28c5 721struct intel_uncore_funcs {
c8d9a590 722 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 723 enum forcewake_domains domains);
c8d9a590 724 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 725 enum forcewake_domains domains);
0b274481 726
f0f59a00
VS
727 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
728 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
729 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
730 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 731
f0f59a00 732 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 733 uint8_t val, bool trace);
f0f59a00 734 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 735 uint16_t val, bool trace);
f0f59a00 736 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 737 uint32_t val, bool trace);
990bbdad
CW
738};
739
15157970
TU
740struct intel_forcewake_range {
741 u32 start;
742 u32 end;
743
744 enum forcewake_domains domains;
745};
746
907b28c5
CW
747struct intel_uncore {
748 spinlock_t lock; /** lock is also taken in irq contexts. */
749
15157970
TU
750 const struct intel_forcewake_range *fw_domains_table;
751 unsigned int fw_domains_table_entries;
752
907b28c5
CW
753 struct intel_uncore_funcs funcs;
754
755 unsigned fifo_count;
003342a5 756
48c1026a 757 enum forcewake_domains fw_domains;
003342a5 758 enum forcewake_domains fw_domains_active;
b2cff0db
CW
759
760 struct intel_uncore_forcewake_domain {
761 struct drm_i915_private *i915;
48c1026a 762 enum forcewake_domain_id id;
33c582c1 763 enum forcewake_domains mask;
b2cff0db 764 unsigned wake_count;
a57a4a67 765 struct hrtimer timer;
f0f59a00 766 i915_reg_t reg_set;
05a2fb15
MK
767 u32 val_set;
768 u32 val_clear;
f0f59a00
VS
769 i915_reg_t reg_ack;
770 i915_reg_t reg_post;
05a2fb15 771 u32 val_reset;
b2cff0db 772 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
773
774 int unclaimed_mmio_check;
b2cff0db
CW
775};
776
777/* Iterate over initialised fw domains */
33c582c1
TU
778#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
779 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
780 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
781 (domain__)++) \
782 for_each_if ((mask__) & (domain__)->mask)
783
784#define for_each_fw_domain(domain__, dev_priv__) \
785 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 786
b6e7d894
DL
787#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
788#define CSR_VERSION_MAJOR(version) ((version) >> 16)
789#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
790
eb805623 791struct intel_csr {
8144ac59 792 struct work_struct work;
eb805623 793 const char *fw_path;
a7f749f9 794 uint32_t *dmc_payload;
eb805623 795 uint32_t dmc_fw_size;
b6e7d894 796 uint32_t version;
eb805623 797 uint32_t mmio_count;
f0f59a00 798 i915_reg_t mmioaddr[8];
eb805623 799 uint32_t mmiodata[8];
832dba88 800 uint32_t dc_state;
a37baf3b 801 uint32_t allowed_dc_mask;
eb805623
DV
802};
803
604db650
JL
804#define DEV_INFO_FOR_EACH_FLAG(func) \
805 func(is_mobile); \
3e4274f8 806 func(is_lp); \
c007fb4a 807 func(is_alpha_support); \
566c56a4 808 /* Keep has_* in alphabetical order */ \
dfc5148f 809 func(has_64bit_reloc); \
9e1d0e60 810 func(has_aliasing_ppgtt); \
604db650 811 func(has_csr); \
566c56a4 812 func(has_ddi); \
70821af6 813 func(has_decoupled_mmio); \
604db650 814 func(has_dp_mst); \
566c56a4
JL
815 func(has_fbc); \
816 func(has_fpga_dbg); \
9e1d0e60
MT
817 func(has_full_ppgtt); \
818 func(has_full_48bit_ppgtt); \
604db650 819 func(has_gmbus_irq); \
604db650
JL
820 func(has_gmch_display); \
821 func(has_guc); \
604db650 822 func(has_hotplug); \
566c56a4
JL
823 func(has_hw_contexts); \
824 func(has_l3_dpf); \
604db650 825 func(has_llc); \
566c56a4
JL
826 func(has_logical_ring_contexts); \
827 func(has_overlay); \
828 func(has_pipe_cxsr); \
829 func(has_pooled_eu); \
830 func(has_psr); \
831 func(has_rc6); \
832 func(has_rc6p); \
833 func(has_resource_streamer); \
834 func(has_runtime_pm); \
604db650 835 func(has_snoop); \
566c56a4
JL
836 func(cursor_needs_physical); \
837 func(hws_needs_physical); \
838 func(overlay_needs_physical); \
70821af6 839 func(supports_tv);
c96ea64e 840
915490d5 841struct sseu_dev_info {
f08a0c92 842 u8 slice_mask;
57ec171e 843 u8 subslice_mask;
915490d5
ID
844 u8 eu_total;
845 u8 eu_per_subslice;
43b67998
ID
846 u8 min_eu_in_pool;
847 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
848 u8 subslice_7eu[3];
849 u8 has_slice_pg:1;
850 u8 has_subslice_pg:1;
851 u8 has_eu_pg:1;
915490d5
ID
852};
853
57ec171e
ID
854static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
855{
856 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
857}
858
2e0d26f8
JN
859/* Keep in gen based order, and chronological order within a gen */
860enum intel_platform {
861 INTEL_PLATFORM_UNINITIALIZED = 0,
862 INTEL_I830,
863 INTEL_I845G,
864 INTEL_I85X,
865 INTEL_I865G,
866 INTEL_I915G,
867 INTEL_I915GM,
868 INTEL_I945G,
869 INTEL_I945GM,
870 INTEL_G33,
871 INTEL_PINEVIEW,
c0f86832
JN
872 INTEL_I965G,
873 INTEL_I965GM,
f69c11ae
JN
874 INTEL_G45,
875 INTEL_GM45,
2e0d26f8
JN
876 INTEL_IRONLAKE,
877 INTEL_SANDYBRIDGE,
878 INTEL_IVYBRIDGE,
879 INTEL_VALLEYVIEW,
880 INTEL_HASWELL,
881 INTEL_BROADWELL,
882 INTEL_CHERRYVIEW,
883 INTEL_SKYLAKE,
884 INTEL_BROXTON,
885 INTEL_KABYLAKE,
886 INTEL_GEMINILAKE,
887};
888
cfdf1fa2 889struct intel_device_info {
10fce67a 890 u32 display_mmio_offset;
87f1f465 891 u16 device_id;
ac208a8b 892 u8 num_pipes;
d615a166 893 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 894 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 895 u8 gen;
ae5702d2 896 u16 gen_mask;
2e0d26f8 897 enum intel_platform platform;
73ae478c 898 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 899 u8 num_rings;
604db650
JL
900#define DEFINE_FLAG(name) u8 name:1
901 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
902#undef DEFINE_FLAG
6f3fff60 903 u16 ddb_size; /* in blocks */
a57c774a
AK
904 /* Register offsets for the various display pipes and transcoders */
905 int pipe_offsets[I915_MAX_TRANSCODERS];
906 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 907 int palette_offsets[I915_MAX_PIPES];
5efb3e28 908 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
909
910 /* Slice/subslice/EU info */
43b67998 911 struct sseu_dev_info sseu;
82cf435b
LL
912
913 struct color_luts {
914 u16 degamma_lut_size;
915 u16 gamma_lut_size;
916 } color;
cfdf1fa2
KH
917};
918
2bd160a1
CW
919struct intel_display_error_state;
920
5a4c6f1b 921struct i915_gpu_state {
2bd160a1
CW
922 struct kref ref;
923 struct timeval time;
de867c20
CW
924 struct timeval boottime;
925 struct timeval uptime;
2bd160a1 926
9f267eb8
CW
927 struct drm_i915_private *i915;
928
2bd160a1
CW
929 char error_msg[128];
930 bool simulated;
931 int iommu;
932 u32 reset_count;
933 u32 suspend_count;
934 struct intel_device_info device_info;
642c8a72 935 struct i915_params params;
2bd160a1
CW
936
937 /* Generic register state */
938 u32 eir;
939 u32 pgtbl_er;
940 u32 ier;
5a4c6f1b 941 u32 gtier[4], ngtier;
2bd160a1
CW
942 u32 ccid;
943 u32 derrmr;
944 u32 forcewake;
945 u32 error; /* gen6+ */
946 u32 err_int; /* gen7 */
947 u32 fault_data0; /* gen8, gen9 */
948 u32 fault_data1; /* gen8, gen9 */
949 u32 done_reg;
950 u32 gac_eco;
951 u32 gam_ecochk;
952 u32 gab_ctl;
953 u32 gfx_mode;
d636951e 954
5a4c6f1b 955 u32 nfence;
2bd160a1
CW
956 u64 fence[I915_MAX_NUM_FENCES];
957 struct intel_overlay_error_state *overlay;
958 struct intel_display_error_state *display;
51d545d0 959 struct drm_i915_error_object *semaphore;
27b85bea 960 struct drm_i915_error_object *guc_log;
2bd160a1
CW
961
962 struct drm_i915_error_engine {
963 int engine_id;
964 /* Software tracked state */
965 bool waiting;
966 int num_waiters;
3fe3b030
MK
967 unsigned long hangcheck_timestamp;
968 bool hangcheck_stalled;
2bd160a1
CW
969 enum intel_engine_hangcheck_action hangcheck_action;
970 struct i915_address_space *vm;
971 int num_requests;
972
cdb324bd
CW
973 /* position of active request inside the ring */
974 u32 rq_head, rq_post, rq_tail;
975
2bd160a1
CW
976 /* our own tracking of ring head and tail */
977 u32 cpu_ring_head;
978 u32 cpu_ring_tail;
979
980 u32 last_seqno;
2bd160a1
CW
981
982 /* Register state */
983 u32 start;
984 u32 tail;
985 u32 head;
986 u32 ctl;
21a2c58a 987 u32 mode;
2bd160a1
CW
988 u32 hws;
989 u32 ipeir;
990 u32 ipehr;
2bd160a1
CW
991 u32 bbstate;
992 u32 instpm;
993 u32 instps;
994 u32 seqno;
995 u64 bbaddr;
996 u64 acthd;
997 u32 fault_reg;
998 u64 faddr;
999 u32 rc_psmi; /* sleep state */
1000 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 1001 struct intel_instdone instdone;
2bd160a1 1002
4fa6053e
CW
1003 struct drm_i915_error_context {
1004 char comm[TASK_COMM_LEN];
1005 pid_t pid;
1006 u32 handle;
1007 u32 hw_id;
1008 int ban_score;
1009 int active;
1010 int guilty;
1011 } context;
1012
2bd160a1 1013 struct drm_i915_error_object {
2bd160a1 1014 u64 gtt_offset;
03382dfb 1015 u64 gtt_size;
0a97015d
CW
1016 int page_count;
1017 int unused;
2bd160a1
CW
1018 u32 *pages[0];
1019 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1020
1021 struct drm_i915_error_object *wa_ctx;
1022
1023 struct drm_i915_error_request {
1024 long jiffies;
c84455b4 1025 pid_t pid;
35ca039e 1026 u32 context;
84102171 1027 int ban_score;
2bd160a1
CW
1028 u32 seqno;
1029 u32 head;
1030 u32 tail;
35ca039e 1031 } *requests, execlist[2];
2bd160a1
CW
1032
1033 struct drm_i915_error_waiter {
1034 char comm[TASK_COMM_LEN];
1035 pid_t pid;
1036 u32 seqno;
1037 } *waiters;
1038
1039 struct {
1040 u32 gfx_mode;
1041 union {
1042 u64 pdp[4];
1043 u32 pp_dir_base;
1044 };
1045 } vm_info;
2bd160a1
CW
1046 } engine[I915_NUM_ENGINES];
1047
1048 struct drm_i915_error_buffer {
1049 u32 size;
1050 u32 name;
1051 u32 rseqno[I915_NUM_ENGINES], wseqno;
1052 u64 gtt_offset;
1053 u32 read_domains;
1054 u32 write_domain;
1055 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1056 u32 tiling:2;
1057 u32 dirty:1;
1058 u32 purgeable:1;
1059 u32 userptr:1;
1060 s32 engine:4;
1061 u32 cache_level:3;
1062 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1063 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1064 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1065};
1066
7faf1ab2
DV
1067enum i915_cache_level {
1068 I915_CACHE_NONE = 0,
350ec881
CW
1069 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1070 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1071 caches, eg sampler/render caches, and the
1072 large Last-Level-Cache. LLC is coherent with
1073 the CPU, but L3 is only visible to the GPU. */
651d794f 1074 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1075};
1076
85fd4f58
CW
1077#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1078
a4001f1b
PZ
1079enum fb_op_origin {
1080 ORIGIN_GTT,
1081 ORIGIN_CPU,
1082 ORIGIN_CS,
1083 ORIGIN_FLIP,
74b4ea1e 1084 ORIGIN_DIRTYFB,
a4001f1b
PZ
1085};
1086
ab34a7e8 1087struct intel_fbc {
25ad93fd
PZ
1088 /* This is always the inner lock when overlapping with struct_mutex and
1089 * it's the outer lock when overlapping with stolen_lock. */
1090 struct mutex lock;
5e59f717 1091 unsigned threshold;
dbef0f15
PZ
1092 unsigned int possible_framebuffer_bits;
1093 unsigned int busy_bits;
010cf73d 1094 unsigned int visible_pipes_mask;
e35fef21 1095 struct intel_crtc *crtc;
5c3fe8b0 1096
c4213885 1097 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1098 struct drm_mm_node *compressed_llb;
1099
da46f936
RV
1100 bool false_color;
1101
d029bcad 1102 bool enabled;
0e631adc 1103 bool active;
9adccc60 1104
61a585d6
PZ
1105 bool underrun_detected;
1106 struct work_struct underrun_work;
1107
aaf78d27 1108 struct intel_fbc_state_cache {
be1e3415
CW
1109 struct i915_vma *vma;
1110
aaf78d27
PZ
1111 struct {
1112 unsigned int mode_flags;
1113 uint32_t hsw_bdw_pixel_rate;
1114 } crtc;
1115
1116 struct {
1117 unsigned int rotation;
1118 int src_w;
1119 int src_h;
1120 bool visible;
1121 } plane;
1122
1123 struct {
801c8fe8 1124 const struct drm_format_info *format;
aaf78d27 1125 unsigned int stride;
aaf78d27
PZ
1126 } fb;
1127 } state_cache;
1128
b183b3f1 1129 struct intel_fbc_reg_params {
be1e3415
CW
1130 struct i915_vma *vma;
1131
b183b3f1
PZ
1132 struct {
1133 enum pipe pipe;
1134 enum plane plane;
1135 unsigned int fence_y_offset;
1136 } crtc;
1137
1138 struct {
801c8fe8 1139 const struct drm_format_info *format;
b183b3f1 1140 unsigned int stride;
b183b3f1
PZ
1141 } fb;
1142
1143 int cfb_size;
1144 } params;
1145
5c3fe8b0 1146 struct intel_fbc_work {
128d7356 1147 bool scheduled;
ca18d51d 1148 u32 scheduled_vblank;
128d7356 1149 struct work_struct work;
128d7356 1150 } work;
5c3fe8b0 1151
bf6189c6 1152 const char *no_fbc_reason;
b5e50c3f
JB
1153};
1154
fe88d122 1155/*
96178eeb
VK
1156 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1157 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1158 * parsing for same resolution.
1159 */
1160enum drrs_refresh_rate_type {
1161 DRRS_HIGH_RR,
1162 DRRS_LOW_RR,
1163 DRRS_MAX_RR, /* RR count */
1164};
1165
1166enum drrs_support_type {
1167 DRRS_NOT_SUPPORTED = 0,
1168 STATIC_DRRS_SUPPORT = 1,
1169 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1170};
1171
2807cf69 1172struct intel_dp;
96178eeb
VK
1173struct i915_drrs {
1174 struct mutex mutex;
1175 struct delayed_work work;
1176 struct intel_dp *dp;
1177 unsigned busy_frontbuffer_bits;
1178 enum drrs_refresh_rate_type refresh_rate_type;
1179 enum drrs_support_type type;
1180};
1181
a031d709 1182struct i915_psr {
f0355c4a 1183 struct mutex lock;
a031d709
RV
1184 bool sink_support;
1185 bool source_ok;
2807cf69 1186 struct intel_dp *enabled;
7c8f8a70
RV
1187 bool active;
1188 struct delayed_work work;
9ca15301 1189 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1190 bool psr2_support;
1191 bool aux_frame_sync;
60e5ffe3 1192 bool link_standby;
97da2ef4
NV
1193 bool y_cord_support;
1194 bool colorimetry_support;
340c93c0 1195 bool alpm;
3f51e471 1196};
5c3fe8b0 1197
3bad0781 1198enum intel_pch {
f0350830 1199 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1200 PCH_IBX, /* Ibexpeak PCH */
1201 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1202 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1203 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1204 PCH_KBP, /* Kabypoint PCH */
40c7ead9 1205 PCH_NOP,
3bad0781
ZW
1206};
1207
988d6ee8
PZ
1208enum intel_sbi_destination {
1209 SBI_ICLK,
1210 SBI_MPHY,
1211};
1212
b690e96c 1213#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1214#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1215#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1216#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1217#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1218#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1219
8be48d92 1220struct intel_fbdev;
1630fe75 1221struct intel_fbc_work;
38651674 1222
c2b9152f
DV
1223struct intel_gmbus {
1224 struct i2c_adapter adapter;
3e4d44e0 1225#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1226 u32 force_bit;
c2b9152f 1227 u32 reg0;
f0f59a00 1228 i915_reg_t gpio_reg;
c167a6fc 1229 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1230 struct drm_i915_private *dev_priv;
1231};
1232
f4c956ad 1233struct i915_suspend_saved_registers {
e948e994 1234 u32 saveDSPARB;
ba8bbcf6 1235 u32 saveFBC_CONTROL;
1f84e550 1236 u32 saveCACHE_MODE_0;
1f84e550 1237 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1238 u32 saveSWF0[16];
1239 u32 saveSWF1[16];
85fa792b 1240 u32 saveSWF3[3];
4b9de737 1241 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1242 u32 savePCH_PORT_HOTPLUG;
9f49c376 1243 u16 saveGCDGMBUS;
f4c956ad 1244};
c85aa885 1245
ddeea5b0
ID
1246struct vlv_s0ix_state {
1247 /* GAM */
1248 u32 wr_watermark;
1249 u32 gfx_prio_ctrl;
1250 u32 arb_mode;
1251 u32 gfx_pend_tlb0;
1252 u32 gfx_pend_tlb1;
1253 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1254 u32 media_max_req_count;
1255 u32 gfx_max_req_count;
1256 u32 render_hwsp;
1257 u32 ecochk;
1258 u32 bsd_hwsp;
1259 u32 blt_hwsp;
1260 u32 tlb_rd_addr;
1261
1262 /* MBC */
1263 u32 g3dctl;
1264 u32 gsckgctl;
1265 u32 mbctl;
1266
1267 /* GCP */
1268 u32 ucgctl1;
1269 u32 ucgctl3;
1270 u32 rcgctl1;
1271 u32 rcgctl2;
1272 u32 rstctl;
1273 u32 misccpctl;
1274
1275 /* GPM */
1276 u32 gfxpause;
1277 u32 rpdeuhwtc;
1278 u32 rpdeuc;
1279 u32 ecobus;
1280 u32 pwrdwnupctl;
1281 u32 rp_down_timeout;
1282 u32 rp_deucsw;
1283 u32 rcubmabdtmr;
1284 u32 rcedata;
1285 u32 spare2gh;
1286
1287 /* Display 1 CZ domain */
1288 u32 gt_imr;
1289 u32 gt_ier;
1290 u32 pm_imr;
1291 u32 pm_ier;
1292 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1293
1294 /* GT SA CZ domain */
1295 u32 tilectl;
1296 u32 gt_fifoctl;
1297 u32 gtlc_wake_ctrl;
1298 u32 gtlc_survive;
1299 u32 pmwgicz;
1300
1301 /* Display 2 CZ domain */
1302 u32 gu_ctl0;
1303 u32 gu_ctl1;
9c25210f 1304 u32 pcbr;
ddeea5b0
ID
1305 u32 clock_gate_dis2;
1306};
1307
bf225f20
CW
1308struct intel_rps_ei {
1309 u32 cz_clock;
1310 u32 render_c0;
1311 u32 media_c0;
31685c25
D
1312};
1313
c85aa885 1314struct intel_gen6_power_mgmt {
d4d70aa5
ID
1315 /*
1316 * work, interrupts_enabled and pm_iir are protected by
1317 * dev_priv->irq_lock
1318 */
c85aa885 1319 struct work_struct work;
d4d70aa5 1320 bool interrupts_enabled;
c85aa885 1321 u32 pm_iir;
59cdb63d 1322
b20e3cfe 1323 /* PM interrupt bits that should never be masked */
1800ad25
SAK
1324 u32 pm_intr_keep;
1325
b39fb297
BW
1326 /* Frequencies are stored in potentially platform dependent multiples.
1327 * In other words, *_freq needs to be multiplied by X to be interesting.
1328 * Soft limits are those which are used for the dynamic reclocking done
1329 * by the driver (raise frequencies under heavy loads, and lower for
1330 * lighter loads). Hard limits are those imposed by the hardware.
1331 *
1332 * A distinction is made for overclocking, which is never enabled by
1333 * default, and is considered to be above the hard limit if it's
1334 * possible at all.
1335 */
1336 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1337 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1338 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1339 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1340 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1341 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1342 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1343 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1344 u8 rp1_freq; /* "less than" RP0 power/freqency */
1345 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1346 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1347
8fb55197
CW
1348 u8 up_threshold; /* Current %busy required to uplock */
1349 u8 down_threshold; /* Current %busy required to downclock */
1350
dd75fdc8
CW
1351 int last_adj;
1352 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1353
8d3afd7d
CW
1354 spinlock_t client_lock;
1355 struct list_head clients;
1356 bool client_boost;
1357
c0951f0c 1358 bool enabled;
54b4f68f 1359 struct delayed_work autoenable_work;
1854d5ca 1360 unsigned boosts;
4fc688ce 1361
bf225f20
CW
1362 /* manual wa residency calculations */
1363 struct intel_rps_ei up_ei, down_ei;
1364
4fc688ce
JB
1365 /*
1366 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1367 * Must be taken after struct_mutex if nested. Note that
1368 * this lock may be held for long periods of time when
1369 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1370 */
1371 struct mutex hw_lock;
c85aa885
DV
1372};
1373
1a240d4d
DV
1374/* defined intel_pm.c */
1375extern spinlock_t mchdev_lock;
1376
c85aa885
DV
1377struct intel_ilk_power_mgmt {
1378 u8 cur_delay;
1379 u8 min_delay;
1380 u8 max_delay;
1381 u8 fmax;
1382 u8 fstart;
1383
1384 u64 last_count1;
1385 unsigned long last_time1;
1386 unsigned long chipset_power;
1387 u64 last_count2;
5ed0bdf2 1388 u64 last_time2;
c85aa885
DV
1389 unsigned long gfx_power;
1390 u8 corr;
1391
1392 int c_m;
1393 int r_t;
1394};
1395
c6cb582e
ID
1396struct drm_i915_private;
1397struct i915_power_well;
1398
1399struct i915_power_well_ops {
1400 /*
1401 * Synchronize the well's hw state to match the current sw state, for
1402 * example enable/disable it based on the current refcount. Called
1403 * during driver init and resume time, possibly after first calling
1404 * the enable/disable handlers.
1405 */
1406 void (*sync_hw)(struct drm_i915_private *dev_priv,
1407 struct i915_power_well *power_well);
1408 /*
1409 * Enable the well and resources that depend on it (for example
1410 * interrupts located on the well). Called after the 0->1 refcount
1411 * transition.
1412 */
1413 void (*enable)(struct drm_i915_private *dev_priv,
1414 struct i915_power_well *power_well);
1415 /*
1416 * Disable the well and resources that depend on it. Called after
1417 * the 1->0 refcount transition.
1418 */
1419 void (*disable)(struct drm_i915_private *dev_priv,
1420 struct i915_power_well *power_well);
1421 /* Returns the hw enabled state. */
1422 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1423 struct i915_power_well *power_well);
1424};
1425
a38911a3
WX
1426/* Power well structure for haswell */
1427struct i915_power_well {
c1ca727f 1428 const char *name;
6f3ef5dd 1429 bool always_on;
a38911a3
WX
1430 /* power well enable/disable usage count */
1431 int count;
bfafe93a
ID
1432 /* cached hw enabled state */
1433 bool hw_enabled;
d8fc70b7 1434 u64 domains;
01c3faa7
ACO
1435 /* unique identifier for this power well */
1436 unsigned long id;
362624c9
ACO
1437 /*
1438 * Arbitraty data associated with this power well. Platform and power
1439 * well specific.
1440 */
1441 unsigned long data;
c6cb582e 1442 const struct i915_power_well_ops *ops;
a38911a3
WX
1443};
1444
83c00f55 1445struct i915_power_domains {
baa70707
ID
1446 /*
1447 * Power wells needed for initialization at driver init and suspend
1448 * time are on. They are kept on until after the first modeset.
1449 */
1450 bool init_power_on;
0d116a29 1451 bool initializing;
c1ca727f 1452 int power_well_count;
baa70707 1453
83c00f55 1454 struct mutex lock;
1da51581 1455 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1456 struct i915_power_well *power_wells;
83c00f55
ID
1457};
1458
35a85ac6 1459#define MAX_L3_SLICES 2
a4da4fa4 1460struct intel_l3_parity {
35a85ac6 1461 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1462 struct work_struct error_work;
35a85ac6 1463 int which_slice;
a4da4fa4
DV
1464};
1465
4b5aed62 1466struct i915_gem_mm {
4b5aed62
DV
1467 /** Memory allocator for GTT stolen memory */
1468 struct drm_mm stolen;
92e97d2f
PZ
1469 /** Protects the usage of the GTT stolen memory allocator. This is
1470 * always the inner lock when overlapping with struct_mutex. */
1471 struct mutex stolen_lock;
1472
4b5aed62
DV
1473 /** List of all objects in gtt_space. Used to restore gtt
1474 * mappings on resume */
1475 struct list_head bound_list;
1476 /**
1477 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1478 * are idle and not used by the GPU). These objects may or may
1479 * not actually have any pages attached.
4b5aed62
DV
1480 */
1481 struct list_head unbound_list;
1482
275f039d
CW
1483 /** List of all objects in gtt_space, currently mmaped by userspace.
1484 * All objects within this list must also be on bound_list.
1485 */
1486 struct list_head userfault_list;
1487
fbbd37b3
CW
1488 /**
1489 * List of objects which are pending destruction.
1490 */
1491 struct llist_head free_list;
1492 struct work_struct free_work;
1493
4b5aed62 1494 /** Usable portion of the GTT for GEM */
c8847387 1495 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1496
4b5aed62
DV
1497 /** PPGTT used for aliasing the PPGTT with the GTT */
1498 struct i915_hw_ppgtt *aliasing_ppgtt;
1499
2cfcd32a 1500 struct notifier_block oom_notifier;
e87666b5 1501 struct notifier_block vmap_notifier;
ceabbba5 1502 struct shrinker shrinker;
4b5aed62 1503
4b5aed62
DV
1504 /** LRU list of objects with fence regs on them. */
1505 struct list_head fence_list;
1506
4b5aed62
DV
1507 /**
1508 * Are we in a non-interruptible section of code like
1509 * modesetting?
1510 */
1511 bool interruptible;
1512
bdf1e7e3 1513 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1514 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1515
4b5aed62
DV
1516 /** Bit 6 swizzling required for X tiling */
1517 uint32_t bit_6_swizzle_x;
1518 /** Bit 6 swizzling required for Y tiling */
1519 uint32_t bit_6_swizzle_y;
1520
4b5aed62 1521 /* accounting, useful for userland debugging */
c20e8355 1522 spinlock_t object_stat_lock;
3ef7f228 1523 u64 object_memory;
4b5aed62
DV
1524 u32 object_count;
1525};
1526
edc3d884 1527struct drm_i915_error_state_buf {
0a4cd7c8 1528 struct drm_i915_private *i915;
edc3d884
MK
1529 unsigned bytes;
1530 unsigned size;
1531 int err;
1532 u8 *buf;
1533 loff_t start;
1534 loff_t pos;
1535};
1536
b52992c0
CW
1537#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1538#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1539
3fe3b030
MK
1540#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1541#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1542
99584db3
DV
1543struct i915_gpu_error {
1544 /* For hangcheck timer */
1545#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1546#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1547
737b1506 1548 struct delayed_work hangcheck_work;
99584db3
DV
1549
1550 /* For reset and error_state handling. */
1551 spinlock_t lock;
1552 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1553 struct i915_gpu_state *first_error;
094f9a54
CW
1554
1555 unsigned long missed_irq_rings;
1556
1f83fee0 1557 /**
2ac0f450 1558 * State variable controlling the reset flow and count
1f83fee0 1559 *
2ac0f450 1560 * This is a counter which gets incremented when reset is triggered,
8af29b0c
CW
1561 *
1562 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1563 * meaning that any waiters holding onto the struct_mutex should
1564 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1565 *
1566 * If reset is not completed succesfully, the I915_WEDGE bit is
1567 * set meaning that hardware is terminally sour and there is no
1568 * recovery. All waiters on the reset_queue will be woken when
1569 * that happens.
1570 *
1571 * This counter is used by the wait_seqno code to notice that reset
1572 * event happened and it needs to restart the entire ioctl (since most
1573 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1574 *
1575 * This is important for lock-free wait paths, where no contended lock
1576 * naturally enforces the correct ordering between the bail-out of the
1577 * waiter and the gpu reset work code.
1f83fee0 1578 */
8af29b0c 1579 unsigned long reset_count;
1f83fee0 1580
8af29b0c
CW
1581 unsigned long flags;
1582#define I915_RESET_IN_PROGRESS 0
1583#define I915_WEDGED (BITS_PER_LONG - 1)
1f83fee0 1584
1f15b76f
CW
1585 /**
1586 * Waitqueue to signal when a hang is detected. Used to for waiters
1587 * to release the struct_mutex for the reset to procede.
1588 */
1589 wait_queue_head_t wait_queue;
1590
1f83fee0
DV
1591 /**
1592 * Waitqueue to signal when the reset has completed. Used by clients
1593 * that wait for dev_priv->mm.wedged to settle.
1594 */
1595 wait_queue_head_t reset_queue;
33196ded 1596
094f9a54 1597 /* For missed irq/seqno simulation. */
688e6c72 1598 unsigned long test_irq_rings;
99584db3
DV
1599};
1600
b8efb17b
ZR
1601enum modeset_restore {
1602 MODESET_ON_LID_OPEN,
1603 MODESET_DONE,
1604 MODESET_SUSPENDED,
1605};
1606
500ea70d
RV
1607#define DP_AUX_A 0x40
1608#define DP_AUX_B 0x10
1609#define DP_AUX_C 0x20
1610#define DP_AUX_D 0x30
1611
11c1b657
XZ
1612#define DDC_PIN_B 0x05
1613#define DDC_PIN_C 0x04
1614#define DDC_PIN_D 0x06
1615
6acab15a 1616struct ddi_vbt_port_info {
ce4dd49e
DL
1617 /*
1618 * This is an index in the HDMI/DVI DDI buffer translation table.
1619 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1620 * populate this field.
1621 */
1622#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1623 uint8_t hdmi_level_shift;
311a2094
PZ
1624
1625 uint8_t supports_dvi:1;
1626 uint8_t supports_hdmi:1;
1627 uint8_t supports_dp:1;
a98d9c1d 1628 uint8_t supports_edp:1;
500ea70d
RV
1629
1630 uint8_t alternate_aux_channel;
11c1b657 1631 uint8_t alternate_ddc_pin;
75067dde
AK
1632
1633 uint8_t dp_boost_level;
1634 uint8_t hdmi_boost_level;
6acab15a
PZ
1635};
1636
bfd7ebda
RV
1637enum psr_lines_to_wait {
1638 PSR_0_LINES_TO_WAIT = 0,
1639 PSR_1_LINE_TO_WAIT,
1640 PSR_4_LINES_TO_WAIT,
1641 PSR_8_LINES_TO_WAIT
83a7280e
PB
1642};
1643
41aa3448
RV
1644struct intel_vbt_data {
1645 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1646 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1647
1648 /* Feature bits */
1649 unsigned int int_tv_support:1;
1650 unsigned int lvds_dither:1;
1651 unsigned int lvds_vbt:1;
1652 unsigned int int_crt_support:1;
1653 unsigned int lvds_use_ssc:1;
1654 unsigned int display_clock_mode:1;
1655 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1656 unsigned int panel_type:4;
41aa3448
RV
1657 int lvds_ssc_freq;
1658 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1659
83a7280e
PB
1660 enum drrs_support_type drrs_type;
1661
6aa23e65
JN
1662 struct {
1663 int rate;
1664 int lanes;
1665 int preemphasis;
1666 int vswing;
06411f08 1667 bool low_vswing;
6aa23e65
JN
1668 bool initialized;
1669 bool support;
1670 int bpp;
1671 struct edp_power_seq pps;
1672 } edp;
41aa3448 1673
bfd7ebda
RV
1674 struct {
1675 bool full_link;
1676 bool require_aux_wakeup;
1677 int idle_frames;
1678 enum psr_lines_to_wait lines_to_wait;
1679 int tp1_wakeup_time;
1680 int tp2_tp3_wakeup_time;
1681 } psr;
1682
f00076d2
JN
1683 struct {
1684 u16 pwm_freq_hz;
39fbc9c8 1685 bool present;
f00076d2 1686 bool active_low_pwm;
1de6068e 1687 u8 min_brightness; /* min_brightness/255 of max */
add03379 1688 u8 controller; /* brightness controller number */
9a41e17d 1689 enum intel_backlight_type type;
f00076d2
JN
1690 } backlight;
1691
d17c5443
SK
1692 /* MIPI DSI */
1693 struct {
1694 u16 panel_id;
d3b542fc
SK
1695 struct mipi_config *config;
1696 struct mipi_pps_data *pps;
1697 u8 seq_version;
1698 u32 size;
1699 u8 *data;
8d3ed2f3 1700 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1701 } dsi;
1702
41aa3448
RV
1703 int crt_ddc_pin;
1704
1705 int child_dev_num;
768f69c9 1706 union child_device_config *child_dev;
6acab15a
PZ
1707
1708 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1709 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1710};
1711
77c122bc
VS
1712enum intel_ddb_partitioning {
1713 INTEL_DDB_PART_1_2,
1714 INTEL_DDB_PART_5_6, /* IVB+ */
1715};
1716
1fd527cc
VS
1717struct intel_wm_level {
1718 bool enable;
1719 uint32_t pri_val;
1720 uint32_t spr_val;
1721 uint32_t cur_val;
1722 uint32_t fbc_val;
1723};
1724
820c1980 1725struct ilk_wm_values {
609cedef
VS
1726 uint32_t wm_pipe[3];
1727 uint32_t wm_lp[3];
1728 uint32_t wm_lp_spr[3];
1729 uint32_t wm_linetime[3];
1730 bool enable_fbc_wm;
1731 enum intel_ddb_partitioning partitioning;
1732};
1733
262cd2e1 1734struct vlv_pipe_wm {
1b31389c 1735 uint16_t plane[I915_MAX_PLANES];
262cd2e1 1736};
ae80152d 1737
262cd2e1
VS
1738struct vlv_sr_wm {
1739 uint16_t plane;
1b31389c
VS
1740 uint16_t cursor;
1741};
1742
1743struct vlv_wm_ddl_values {
1744 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1745};
ae80152d 1746
262cd2e1
VS
1747struct vlv_wm_values {
1748 struct vlv_pipe_wm pipe[3];
1749 struct vlv_sr_wm sr;
1b31389c 1750 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1751 uint8_t level;
1752 bool cxsr;
0018fda1
VS
1753};
1754
c193924e 1755struct skl_ddb_entry {
16160e3d 1756 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1757};
1758
1759static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1760{
16160e3d 1761 return entry->end - entry->start;
c193924e
DL
1762}
1763
08db6652
DL
1764static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1765 const struct skl_ddb_entry *e2)
1766{
1767 if (e1->start == e2->start && e1->end == e2->end)
1768 return true;
1769
1770 return false;
1771}
1772
c193924e 1773struct skl_ddb_allocation {
2cd601c6 1774 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1775 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1776};
1777
2ac96d2a 1778struct skl_wm_values {
2b4b9f35 1779 unsigned dirty_pipes;
c193924e 1780 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1781};
1782
1783struct skl_wm_level {
a62163e9
L
1784 bool plane_en;
1785 uint16_t plane_res_b;
1786 uint8_t plane_res_l;
2ac96d2a
PB
1787};
1788
c67a470b 1789/*
765dab67
PZ
1790 * This struct helps tracking the state needed for runtime PM, which puts the
1791 * device in PCI D3 state. Notice that when this happens, nothing on the
1792 * graphics device works, even register access, so we don't get interrupts nor
1793 * anything else.
c67a470b 1794 *
765dab67
PZ
1795 * Every piece of our code that needs to actually touch the hardware needs to
1796 * either call intel_runtime_pm_get or call intel_display_power_get with the
1797 * appropriate power domain.
a8a8bd54 1798 *
765dab67
PZ
1799 * Our driver uses the autosuspend delay feature, which means we'll only really
1800 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1801 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1802 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1803 *
1804 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1805 * goes back to false exactly before we reenable the IRQs. We use this variable
1806 * to check if someone is trying to enable/disable IRQs while they're supposed
1807 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1808 * case it happens.
c67a470b 1809 *
765dab67 1810 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1811 */
5d584b2e 1812struct i915_runtime_pm {
1f814dac 1813 atomic_t wakeref_count;
5d584b2e 1814 bool suspended;
2aeb7d3a 1815 bool irqs_enabled;
c67a470b
PZ
1816};
1817
926321d5
DV
1818enum intel_pipe_crc_source {
1819 INTEL_PIPE_CRC_SOURCE_NONE,
1820 INTEL_PIPE_CRC_SOURCE_PLANE1,
1821 INTEL_PIPE_CRC_SOURCE_PLANE2,
1822 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1823 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1824 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1825 INTEL_PIPE_CRC_SOURCE_TV,
1826 INTEL_PIPE_CRC_SOURCE_DP_B,
1827 INTEL_PIPE_CRC_SOURCE_DP_C,
1828 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1829 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1830 INTEL_PIPE_CRC_SOURCE_MAX,
1831};
1832
8bf1e9f1 1833struct intel_pipe_crc_entry {
ac2300d4 1834 uint32_t frame;
8bf1e9f1
SH
1835 uint32_t crc[5];
1836};
1837
b2c88f5b 1838#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1839struct intel_pipe_crc {
d538bbdf
DL
1840 spinlock_t lock;
1841 bool opened; /* exclusive access to the result file */
e5f75aca 1842 struct intel_pipe_crc_entry *entries;
926321d5 1843 enum intel_pipe_crc_source source;
d538bbdf 1844 int head, tail;
07144428 1845 wait_queue_head_t wq;
8c6b709d 1846 int skipped;
8bf1e9f1
SH
1847};
1848
f99d7069 1849struct i915_frontbuffer_tracking {
b5add959 1850 spinlock_t lock;
f99d7069
DV
1851
1852 /*
1853 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1854 * scheduled flips.
1855 */
1856 unsigned busy_bits;
1857 unsigned flip_bits;
1858};
1859
7225342a 1860struct i915_wa_reg {
f0f59a00 1861 i915_reg_t addr;
7225342a
MK
1862 u32 value;
1863 /* bitmask representing WA bits */
1864 u32 mask;
1865};
1866
33136b06
AS
1867/*
1868 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1869 * allowing it for RCS as we don't foresee any requirement of having
1870 * a whitelist for other engines. When it is really required for
1871 * other engines then the limit need to be increased.
1872 */
1873#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1874
1875struct i915_workarounds {
1876 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1877 u32 count;
666796da 1878 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1879};
1880
cf9d2890
YZ
1881struct i915_virtual_gpu {
1882 bool active;
1883};
1884
aa363136
MR
1885/* used in computing the new watermarks state */
1886struct intel_wm_config {
1887 unsigned int num_pipes_active;
1888 bool sprites_enabled;
1889 bool sprites_scaled;
1890};
1891
d7965152
RB
1892struct i915_oa_format {
1893 u32 format;
1894 int size;
1895};
1896
8a3003dd
RB
1897struct i915_oa_reg {
1898 i915_reg_t addr;
1899 u32 value;
1900};
1901
eec688e1
RB
1902struct i915_perf_stream;
1903
16d98b31
RB
1904/**
1905 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1906 */
eec688e1 1907struct i915_perf_stream_ops {
16d98b31
RB
1908 /**
1909 * @enable: Enables the collection of HW samples, either in response to
1910 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1911 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1912 */
1913 void (*enable)(struct i915_perf_stream *stream);
1914
16d98b31
RB
1915 /**
1916 * @disable: Disables the collection of HW samples, either in response
1917 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1918 * the stream.
eec688e1
RB
1919 */
1920 void (*disable)(struct i915_perf_stream *stream);
1921
16d98b31
RB
1922 /**
1923 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1924 * once there is something ready to read() for the stream
1925 */
1926 void (*poll_wait)(struct i915_perf_stream *stream,
1927 struct file *file,
1928 poll_table *wait);
1929
16d98b31
RB
1930 /**
1931 * @wait_unlocked: For handling a blocking read, wait until there is
1932 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1933 * wait queue that would be passed to poll_wait().
eec688e1
RB
1934 */
1935 int (*wait_unlocked)(struct i915_perf_stream *stream);
1936
16d98b31
RB
1937 /**
1938 * @read: Copy buffered metrics as records to userspace
1939 * **buf**: the userspace, destination buffer
1940 * **count**: the number of bytes to copy, requested by userspace
1941 * **offset**: zero at the start of the read, updated as the read
1942 * proceeds, it represents how many bytes have been copied so far and
1943 * the buffer offset for copying the next record.
eec688e1 1944 *
16d98b31
RB
1945 * Copy as many buffered i915 perf samples and records for this stream
1946 * to userspace as will fit in the given buffer.
eec688e1 1947 *
16d98b31
RB
1948 * Only write complete records; returning -%ENOSPC if there isn't room
1949 * for a complete record.
eec688e1 1950 *
16d98b31
RB
1951 * Return any error condition that results in a short read such as
1952 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1953 * returning to userspace.
eec688e1
RB
1954 */
1955 int (*read)(struct i915_perf_stream *stream,
1956 char __user *buf,
1957 size_t count,
1958 size_t *offset);
1959
16d98b31
RB
1960 /**
1961 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1962 *
1963 * The stream will always be disabled before this is called.
1964 */
1965 void (*destroy)(struct i915_perf_stream *stream);
1966};
1967
16d98b31
RB
1968/**
1969 * struct i915_perf_stream - state for a single open stream FD
1970 */
eec688e1 1971struct i915_perf_stream {
16d98b31
RB
1972 /**
1973 * @dev_priv: i915 drm device
1974 */
eec688e1
RB
1975 struct drm_i915_private *dev_priv;
1976
16d98b31
RB
1977 /**
1978 * @link: Links the stream into ``&drm_i915_private->streams``
1979 */
eec688e1
RB
1980 struct list_head link;
1981
16d98b31
RB
1982 /**
1983 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1984 * properties given when opening a stream, representing the contents
1985 * of a single sample as read() by userspace.
1986 */
eec688e1 1987 u32 sample_flags;
16d98b31
RB
1988
1989 /**
1990 * @sample_size: Considering the configured contents of a sample
1991 * combined with the required header size, this is the total size
1992 * of a single sample record.
1993 */
d7965152 1994 int sample_size;
eec688e1 1995
16d98b31
RB
1996 /**
1997 * @ctx: %NULL if measuring system-wide across all contexts or a
1998 * specific context that is being monitored.
1999 */
eec688e1 2000 struct i915_gem_context *ctx;
16d98b31
RB
2001
2002 /**
2003 * @enabled: Whether the stream is currently enabled, considering
2004 * whether the stream was opened in a disabled state and based
2005 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2006 */
eec688e1
RB
2007 bool enabled;
2008
16d98b31
RB
2009 /**
2010 * @ops: The callbacks providing the implementation of this specific
2011 * type of configured stream.
2012 */
d7965152
RB
2013 const struct i915_perf_stream_ops *ops;
2014};
2015
16d98b31
RB
2016/**
2017 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2018 */
d7965152 2019struct i915_oa_ops {
16d98b31
RB
2020 /**
2021 * @init_oa_buffer: Resets the head and tail pointers of the
2022 * circular buffer for periodic OA reports.
2023 *
2024 * Called when first opening a stream for OA metrics, but also may be
2025 * called in response to an OA buffer overflow or other error
2026 * condition.
2027 *
2028 * Note it may be necessary to clear the full OA buffer here as part of
2029 * maintaining the invariable that new reports must be written to
2030 * zeroed memory for us to be able to reliable detect if an expected
2031 * report has not yet landed in memory. (At least on Haswell the OA
2032 * buffer tail pointer is not synchronized with reports being visible
2033 * to the CPU)
2034 */
d7965152 2035 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2036
2037 /**
2038 * @enable_metric_set: Applies any MUX configuration to set up the
2039 * Boolean and Custom (B/C) counters that are part of the counter
2040 * reports being sampled. May apply system constraints such as
2041 * disabling EU clock gating as required.
2042 */
d7965152 2043 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2044
2045 /**
2046 * @disable_metric_set: Remove system constraints associated with using
2047 * the OA unit.
2048 */
d7965152 2049 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2050
2051 /**
2052 * @oa_enable: Enable periodic sampling
2053 */
d7965152 2054 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2055
2056 /**
2057 * @oa_disable: Disable periodic sampling
2058 */
d7965152 2059 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2060
2061 /**
2062 * @read: Copy data from the circular OA buffer into a given userspace
2063 * buffer.
2064 */
d7965152
RB
2065 int (*read)(struct i915_perf_stream *stream,
2066 char __user *buf,
2067 size_t count,
2068 size_t *offset);
16d98b31
RB
2069
2070 /**
2071 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2072 *
2073 * This is either called via fops or the poll check hrtimer (atomic
2074 * ctx) without any locks taken.
2075 *
2076 * It's safe to read OA config state here unlocked, assuming that this
2077 * is only called while the stream is enabled, while the global OA
2078 * configuration can't be modified.
2079 *
2080 * Efficiency is more important than avoiding some false positives
2081 * here, which will be handled gracefully - likely resulting in an
2082 * %EAGAIN error for userspace.
2083 */
d7965152 2084 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
eec688e1
RB
2085};
2086
49cd97a3
VS
2087struct intel_cdclk_state {
2088 unsigned int cdclk, vco, ref;
2089};
2090
77fec556 2091struct drm_i915_private {
8f460e2c
CW
2092 struct drm_device drm;
2093
efab6d8d 2094 struct kmem_cache *objects;
e20d2ab7 2095 struct kmem_cache *vmas;
efab6d8d 2096 struct kmem_cache *requests;
52e54209 2097 struct kmem_cache *dependencies;
f4c956ad 2098
5c969aa7 2099 const struct intel_device_info info;
f4c956ad
DV
2100
2101 int relative_constants_mode;
2102
2103 void __iomem *regs;
2104
907b28c5 2105 struct intel_uncore uncore;
f4c956ad 2106
cf9d2890
YZ
2107 struct i915_virtual_gpu vgpu;
2108
feddf6e8 2109 struct intel_gvt *gvt;
0ad35fed 2110
bd132858 2111 struct intel_huc huc;
33a732f4
AD
2112 struct intel_guc guc;
2113
eb805623
DV
2114 struct intel_csr csr;
2115
5ea6e5e3 2116 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2117
f4c956ad
DV
2118 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2119 * controller on different i2c buses. */
2120 struct mutex gmbus_mutex;
2121
2122 /**
2123 * Base address of the gmbus and gpio block.
2124 */
2125 uint32_t gpio_mmio_base;
2126
b6fdd0f2
SS
2127 /* MMIO base address for MIPI regs */
2128 uint32_t mipi_mmio_base;
2129
443a389f
VS
2130 uint32_t psr_mmio_base;
2131
44cb734c
ID
2132 uint32_t pps_mmio_base;
2133
28c70f16
DV
2134 wait_queue_head_t gmbus_wait_queue;
2135
f4c956ad 2136 struct pci_dev *bridge_dev;
0ca5fa3a 2137 struct i915_gem_context *kernel_context;
3b3f1650 2138 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2139 struct i915_vma *semaphore;
f4c956ad 2140
ba8286fa 2141 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2142 struct resource mch_res;
2143
f4c956ad
DV
2144 /* protects the irq masks */
2145 spinlock_t irq_lock;
2146
84c33a64
SG
2147 /* protects the mmio flip data */
2148 spinlock_t mmio_flip_lock;
2149
f8b79e58
ID
2150 bool display_irqs_enabled;
2151
9ee32fea
DV
2152 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2153 struct pm_qos_request pm_qos;
2154
a580516d
VS
2155 /* Sideband mailbox protection */
2156 struct mutex sb_lock;
f4c956ad
DV
2157
2158 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2159 union {
2160 u32 irq_mask;
2161 u32 de_irq_mask[I915_MAX_PIPES];
2162 };
f4c956ad 2163 u32 gt_irq_mask;
f4e9af4f
AG
2164 u32 pm_imr;
2165 u32 pm_ier;
a6706b45 2166 u32 pm_rps_events;
26705e20 2167 u32 pm_guc_events;
91d181dd 2168 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2169
5fcece80 2170 struct i915_hotplug hotplug;
ab34a7e8 2171 struct intel_fbc fbc;
439d7ac0 2172 struct i915_drrs drrs;
f4c956ad 2173 struct intel_opregion opregion;
41aa3448 2174 struct intel_vbt_data vbt;
f4c956ad 2175
d9ceb816
JB
2176 bool preserve_bios_swizzle;
2177
f4c956ad
DV
2178 /* overlay */
2179 struct intel_overlay *overlay;
f4c956ad 2180
58c68779 2181 /* backlight registers and fields in struct intel_panel */
07f11d49 2182 struct mutex backlight_lock;
31ad8ec6 2183
f4c956ad 2184 /* LVDS info */
f4c956ad
DV
2185 bool no_aux_handshake;
2186
e39b999a
VS
2187 /* protects panel power sequencer state */
2188 struct mutex pps_mutex;
2189
f4c956ad 2190 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2191 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2192
2193 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2194 unsigned int skl_preferred_vco_freq;
49cd97a3 2195 unsigned int max_cdclk_freq;
8d96561a 2196
adafdc6f 2197 unsigned int max_dotclk_freq;
e7dc33f3 2198 unsigned int rawclk_freq;
6bcda4f0 2199 unsigned int hpll_freq;
bfa7df01 2200 unsigned int czclk_freq;
f4c956ad 2201
63911d72 2202 struct {
bb0f4aab
VS
2203 /*
2204 * The current logical cdclk state.
2205 * See intel_atomic_state.cdclk.logical
2206 *
2207 * For reading holding any crtc lock is sufficient,
2208 * for writing must hold all of them.
2209 */
2210 struct intel_cdclk_state logical;
2211 /*
2212 * The current actual cdclk state.
2213 * See intel_atomic_state.cdclk.actual
2214 */
2215 struct intel_cdclk_state actual;
2216 /* The current hardware cdclk state */
49cd97a3
VS
2217 struct intel_cdclk_state hw;
2218 } cdclk;
63911d72 2219
645416f5
DV
2220 /**
2221 * wq - Driver workqueue for GEM.
2222 *
2223 * NOTE: Work items scheduled here are not allowed to grab any modeset
2224 * locks, for otherwise the flushing done in the pageflip code will
2225 * result in deadlocks.
2226 */
f4c956ad
DV
2227 struct workqueue_struct *wq;
2228
2229 /* Display functions */
2230 struct drm_i915_display_funcs display;
2231
2232 /* PCH chipset type */
2233 enum intel_pch pch_type;
17a303ec 2234 unsigned short pch_id;
f4c956ad
DV
2235
2236 unsigned long quirks;
2237
b8efb17b
ZR
2238 enum modeset_restore modeset_restore;
2239 struct mutex modeset_restore_lock;
e2c8b870 2240 struct drm_atomic_state *modeset_restore_state;
73974893 2241 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2242
a7bbbd63 2243 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2244 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2245
4b5aed62 2246 struct i915_gem_mm mm;
ad46cb53
CW
2247 DECLARE_HASHTABLE(mm_structs, 7);
2248 struct mutex mm_lock;
8781342d 2249
5d1808ec
CW
2250 /* The hw wants to have a stable context identifier for the lifetime
2251 * of the context (for OA, PASID, faults, etc). This is limited
2252 * in execlists to 21 bits.
2253 */
2254 struct ida context_hw_ida;
2255#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2256
8781342d
DV
2257 /* Kernel Modesetting */
2258
e2af48c6
VS
2259 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2260 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2261 wait_queue_head_t pending_flip_queue;
2262
c4597872
DV
2263#ifdef CONFIG_DEBUG_FS
2264 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2265#endif
2266
565602d7 2267 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2268 int num_shared_dpll;
2269 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2270 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2271
fbf6d879
ML
2272 /*
2273 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2274 * Must be global rather than per dpll, because on some platforms
2275 * plls share registers.
2276 */
2277 struct mutex dpll_lock;
2278
565602d7
ML
2279 unsigned int active_crtcs;
2280 unsigned int min_pixclk[I915_MAX_PIPES];
2281
e4607fcf 2282 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2283
7225342a 2284 struct i915_workarounds workarounds;
888b5995 2285
f99d7069
DV
2286 struct i915_frontbuffer_tracking fb_tracking;
2287
eb955eee
CW
2288 struct intel_atomic_helper {
2289 struct llist_head free_list;
2290 struct work_struct free_work;
2291 } atomic_helper;
2292
652c393a 2293 u16 orig_clock;
f97108d1 2294
c4804411 2295 bool mchbar_need_disable;
f97108d1 2296
a4da4fa4
DV
2297 struct intel_l3_parity l3_parity;
2298
59124506 2299 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2300 u32 edram_cap;
59124506 2301
c6a828d3 2302 /* gen6+ rps state */
c85aa885 2303 struct intel_gen6_power_mgmt rps;
c6a828d3 2304
20e4d407
DV
2305 /* ilk-only ips/rps state. Everything in here is protected by the global
2306 * mchdev_lock in intel_pm.c */
c85aa885 2307 struct intel_ilk_power_mgmt ips;
b5e50c3f 2308
83c00f55 2309 struct i915_power_domains power_domains;
a38911a3 2310
a031d709 2311 struct i915_psr psr;
3f51e471 2312
99584db3 2313 struct i915_gpu_error gpu_error;
ae681d96 2314
c9cddffc
JB
2315 struct drm_i915_gem_object *vlv_pctx;
2316
0695726e 2317#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2318 /* list of fbdev register on this device */
2319 struct intel_fbdev *fbdev;
82e3b8c1 2320 struct work_struct fbdev_suspend_work;
4520f53a 2321#endif
e953fd7b
CW
2322
2323 struct drm_property *broadcast_rgb_property;
3f43c48d 2324 struct drm_property *force_audio_property;
e3689190 2325
58fddc28 2326 /* hda/i915 audio component */
51e1d83c 2327 struct i915_audio_component *audio_component;
58fddc28 2328 bool audio_component_registered;
4a21ef7d
LY
2329 /**
2330 * av_mutex - mutex for audio/video sync
2331 *
2332 */
2333 struct mutex av_mutex;
58fddc28 2334
254f965c 2335 uint32_t hw_context_size;
a33afea5 2336 struct list_head context_list;
f4c956ad 2337
3e68320e 2338 u32 fdi_rx_config;
68d18ad7 2339
c231775c 2340 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2341 u32 chv_phy_control;
c231775c
VS
2342 /*
2343 * Shadows for CHV DPLL_MD regs to keep the state
2344 * checker somewhat working in the presence hardware
2345 * crappiness (can't read out DPLL_MD for pipes B & C).
2346 */
2347 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2348 u32 bxt_phy_grc;
70722468 2349
842f1c8b 2350 u32 suspend_count;
bc87229f 2351 bool suspended_to_idle;
f4c956ad 2352 struct i915_suspend_saved_registers regfile;
ddeea5b0 2353 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2354
656d1b89 2355 enum {
16dcdc4e
PZ
2356 I915_SAGV_UNKNOWN = 0,
2357 I915_SAGV_DISABLED,
2358 I915_SAGV_ENABLED,
2359 I915_SAGV_NOT_CONTROLLED
2360 } sagv_status;
656d1b89 2361
53615a5e 2362 struct {
467a14d9
VS
2363 /* protects DSPARB registers on pre-g4x/vlv/chv */
2364 spinlock_t dsparb_lock;
2365
53615a5e
VS
2366 /*
2367 * Raw watermark latency values:
2368 * in 0.1us units for WM0,
2369 * in 0.5us units for WM1+.
2370 */
2371 /* primary */
2372 uint16_t pri_latency[5];
2373 /* sprite */
2374 uint16_t spr_latency[5];
2375 /* cursor */
2376 uint16_t cur_latency[5];
2af30a5c
PB
2377 /*
2378 * Raw watermark memory latency values
2379 * for SKL for all 8 levels
2380 * in 1us units.
2381 */
2382 uint16_t skl_latency[8];
609cedef
VS
2383
2384 /* current hardware state */
2d41c0b5
PB
2385 union {
2386 struct ilk_wm_values hw;
2387 struct skl_wm_values skl_hw;
0018fda1 2388 struct vlv_wm_values vlv;
2d41c0b5 2389 };
58590c14
VS
2390
2391 uint8_t max_level;
ed4a6a7c
MR
2392
2393 /*
2394 * Should be held around atomic WM register writing; also
2395 * protects * intel_crtc->wm.active and
2396 * cstate->wm.need_postvbl_update.
2397 */
2398 struct mutex wm_mutex;
279e99d7
MR
2399
2400 /*
2401 * Set during HW readout of watermarks/DDB. Some platforms
2402 * need to know when we're still using BIOS-provided values
2403 * (which we don't fully trust).
2404 */
2405 bool distrust_bios_wm;
53615a5e
VS
2406 } wm;
2407
8a187455
PZ
2408 struct i915_runtime_pm pm;
2409
eec688e1
RB
2410 struct {
2411 bool initialized;
d7965152 2412
442b8c06 2413 struct kobject *metrics_kobj;
ccdf6341 2414 struct ctl_table_header *sysctl_header;
442b8c06 2415
eec688e1
RB
2416 struct mutex lock;
2417 struct list_head streams;
8a3003dd 2418
d7965152
RB
2419 spinlock_t hook_lock;
2420
8a3003dd 2421 struct {
d7965152
RB
2422 struct i915_perf_stream *exclusive_stream;
2423
2424 u32 specific_ctx_id;
d7965152
RB
2425
2426 struct hrtimer poll_check_timer;
2427 wait_queue_head_t poll_wq;
2428 bool pollin;
2429
2430 bool periodic;
2431 int period_exponent;
2432 int timestamp_frequency;
2433
2434 int tail_margin;
2435
2436 int metrics_set;
8a3003dd
RB
2437
2438 const struct i915_oa_reg *mux_regs;
2439 int mux_regs_len;
2440 const struct i915_oa_reg *b_counter_regs;
2441 int b_counter_regs_len;
d7965152
RB
2442
2443 struct {
2444 struct i915_vma *vma;
2445 u8 *vaddr;
2446 int format;
2447 int format_size;
2448 } oa_buffer;
2449
2450 u32 gen7_latched_oastatus1;
2451
2452 struct i915_oa_ops ops;
2453 const struct i915_oa_format *oa_formats;
2454 int n_builtin_sets;
8a3003dd 2455 } oa;
eec688e1
RB
2456 } perf;
2457
a83014d3
OM
2458 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2459 struct {
821ed7df 2460 void (*resume)(struct drm_i915_private *);
117897f4 2461 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2462
73cb9701
CW
2463 struct list_head timelines;
2464 struct i915_gem_timeline global_timeline;
28176ef4 2465 u32 active_requests;
73cb9701 2466
67d97da3
CW
2467 /**
2468 * Is the GPU currently considered idle, or busy executing
2469 * userspace requests? Whilst idle, we allow runtime power
2470 * management to power down the hardware and display clocks.
2471 * In order to reduce the effect on performance, there
2472 * is a slight delay before we do so.
2473 */
67d97da3
CW
2474 bool awake;
2475
2476 /**
2477 * We leave the user IRQ off as much as possible,
2478 * but this means that requests will finish and never
2479 * be retired once the system goes idle. Set a timer to
2480 * fire periodically while the ring is running. When it
2481 * fires, go retire requests.
2482 */
2483 struct delayed_work retire_work;
2484
2485 /**
2486 * When we detect an idle GPU, we want to turn on
2487 * powersaving features. So once we see that there
2488 * are no more requests outstanding and no more
2489 * arrive within a small period of time, we fire
2490 * off the idle_work.
2491 */
2492 struct delayed_work idle_work;
de867c20
CW
2493
2494 ktime_t last_init_time;
a83014d3
OM
2495 } gt;
2496
3be60de9
VS
2497 /* perform PHY state sanity checks? */
2498 bool chv_phy_assert[2];
2499
a3a8986c
MK
2500 bool ipc_enabled;
2501
f9318941
PD
2502 /* Used to save the pipe-to-encoder mapping for audio */
2503 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2504
bdf1e7e3
DV
2505 /*
2506 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2507 * will be rejected. Instead look for a better place.
2508 */
77fec556 2509};
1da177e4 2510
2c1792a1
CW
2511static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2512{
091387c1 2513 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2514}
2515
c49d13ee 2516static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2517{
c49d13ee 2518 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2519}
2520
33a732f4
AD
2521static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2522{
2523 return container_of(guc, struct drm_i915_private, guc);
2524}
2525
b4ac5afc 2526/* Simple iterator over all initialised engines */
3b3f1650
AG
2527#define for_each_engine(engine__, dev_priv__, id__) \
2528 for ((id__) = 0; \
2529 (id__) < I915_NUM_ENGINES; \
2530 (id__)++) \
2531 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18 2532
bafb0fce
CW
2533#define __mask_next_bit(mask) ({ \
2534 int __idx = ffs(mask) - 1; \
2535 mask &= ~BIT(__idx); \
2536 __idx; \
2537})
2538
c3232b18 2539/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2540#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2541 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2542 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2543
b1d7e4b4
WF
2544enum hdmi_force_audio {
2545 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2546 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2547 HDMI_AUDIO_AUTO, /* trust EDID */
2548 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2549};
2550
190d6cd5 2551#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2552
a071fa00
DV
2553/*
2554 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2555 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2556 * doesn't mean that the hw necessarily already scans it out, but that any
2557 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2558 *
2559 * We have one bit per pipe and per scanout plane type.
2560 */
d1b9d039
SAK
2561#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2562#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2563#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2564 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2565#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2566 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2567#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2568 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2569#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2570 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2571#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2572 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2573
85d1225e
DG
2574/*
2575 * Optimised SGL iterator for GEM objects
2576 */
2577static __always_inline struct sgt_iter {
2578 struct scatterlist *sgp;
2579 union {
2580 unsigned long pfn;
2581 dma_addr_t dma;
2582 };
2583 unsigned int curr;
2584 unsigned int max;
2585} __sgt_iter(struct scatterlist *sgl, bool dma) {
2586 struct sgt_iter s = { .sgp = sgl };
2587
2588 if (s.sgp) {
2589 s.max = s.curr = s.sgp->offset;
2590 s.max += s.sgp->length;
2591 if (dma)
2592 s.dma = sg_dma_address(s.sgp);
2593 else
2594 s.pfn = page_to_pfn(sg_page(s.sgp));
2595 }
2596
2597 return s;
2598}
2599
96d77634
CW
2600static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2601{
2602 ++sg;
2603 if (unlikely(sg_is_chain(sg)))
2604 sg = sg_chain_ptr(sg);
2605 return sg;
2606}
2607
63d15326
DG
2608/**
2609 * __sg_next - return the next scatterlist entry in a list
2610 * @sg: The current sg entry
2611 *
2612 * Description:
2613 * If the entry is the last, return NULL; otherwise, step to the next
2614 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2615 * otherwise just return the pointer to the current element.
2616 **/
2617static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2618{
2619#ifdef CONFIG_DEBUG_SG
2620 BUG_ON(sg->sg_magic != SG_MAGIC);
2621#endif
96d77634 2622 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2623}
2624
85d1225e
DG
2625/**
2626 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2627 * @__dmap: DMA address (output)
2628 * @__iter: 'struct sgt_iter' (iterator state, internal)
2629 * @__sgt: sg_table to iterate over (input)
2630 */
2631#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2632 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2633 ((__dmap) = (__iter).dma + (__iter).curr); \
2634 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2635 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2636
2637/**
2638 * for_each_sgt_page - iterate over the pages of the given sg_table
2639 * @__pp: page pointer (output)
2640 * @__iter: 'struct sgt_iter' (iterator state, internal)
2641 * @__sgt: sg_table to iterate over (input)
2642 */
2643#define for_each_sgt_page(__pp, __iter, __sgt) \
2644 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2645 ((__pp) = (__iter).pfn == 0 ? NULL : \
2646 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2647 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2648 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2649
5ca43ef0
TU
2650static inline const struct intel_device_info *
2651intel_info(const struct drm_i915_private *dev_priv)
2652{
2653 return &dev_priv->info;
2654}
2655
2656#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2657
55b8f2a7 2658#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2659#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2660
e87a005d 2661#define REVID_FOREVER 0xff
4805fe82 2662#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2663
2664#define GEN_FOREVER (0)
2665/*
2666 * Returns true if Gen is in inclusive range [Start, End].
2667 *
2668 * Use GEN_FOREVER for unbound start and or end.
2669 */
c1812bdb 2670#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2671 unsigned int __s = (s), __e = (e); \
2672 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2673 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2674 if ((__s) != GEN_FOREVER) \
2675 __s = (s) - 1; \
2676 if ((__e) == GEN_FOREVER) \
2677 __e = BITS_PER_LONG - 1; \
2678 else \
2679 __e = (e) - 1; \
c1812bdb 2680 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2681})
2682
e87a005d
JN
2683/*
2684 * Return true if revision is in range [since,until] inclusive.
2685 *
2686 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2687 */
2688#define IS_REVID(p, since, until) \
2689 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2690
06bcd848
JN
2691#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2692#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2693#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2694#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2695#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2696#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2697#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2698#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2699#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2700#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2701#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2702#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2703#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2704#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2705#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2706#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2707#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2708#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2709#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2710#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2711 INTEL_DEVID(dev_priv) == 0x0152 || \
2712 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2713#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2714#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2715#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2716#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2717#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2718#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2719#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2720#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
646d5772 2721#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2722#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2723 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2724#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2725 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2726 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2727 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2728/* ULX machines are also considered ULT. */
50a0bc90
TU
2729#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2730 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2731#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2732 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2733#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2734 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2735#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2736 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2737/* ULX machines are also considered ULT. */
50a0bc90
TU
2738#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2739 INTEL_DEVID(dev_priv) == 0x0A1E)
2740#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2741 INTEL_DEVID(dev_priv) == 0x1913 || \
2742 INTEL_DEVID(dev_priv) == 0x1916 || \
2743 INTEL_DEVID(dev_priv) == 0x1921 || \
2744 INTEL_DEVID(dev_priv) == 0x1926)
2745#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2746 INTEL_DEVID(dev_priv) == 0x1915 || \
2747 INTEL_DEVID(dev_priv) == 0x191E)
2748#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2749 INTEL_DEVID(dev_priv) == 0x5913 || \
2750 INTEL_DEVID(dev_priv) == 0x5916 || \
2751 INTEL_DEVID(dev_priv) == 0x5921 || \
2752 INTEL_DEVID(dev_priv) == 0x5926)
2753#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2754 INTEL_DEVID(dev_priv) == 0x5915 || \
2755 INTEL_DEVID(dev_priv) == 0x591E)
2756#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2757 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2758#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2759 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
7a58bad0 2760
c007fb4a 2761#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2762
ef712bb4
JN
2763#define SKL_REVID_A0 0x0
2764#define SKL_REVID_B0 0x1
2765#define SKL_REVID_C0 0x2
2766#define SKL_REVID_D0 0x3
2767#define SKL_REVID_E0 0x4
2768#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2769#define SKL_REVID_G0 0x6
2770#define SKL_REVID_H0 0x7
ef712bb4 2771
e87a005d
JN
2772#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2773
ef712bb4 2774#define BXT_REVID_A0 0x0
fffda3f4 2775#define BXT_REVID_A1 0x1
ef712bb4 2776#define BXT_REVID_B0 0x3
a3f79ca6 2777#define BXT_REVID_B_LAST 0x8
ef712bb4 2778#define BXT_REVID_C0 0x9
6c74c87f 2779
e2d214ae
TU
2780#define IS_BXT_REVID(dev_priv, since, until) \
2781 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2782
c033a37c
MK
2783#define KBL_REVID_A0 0x0
2784#define KBL_REVID_B0 0x1
fe905819
MK
2785#define KBL_REVID_C0 0x2
2786#define KBL_REVID_D0 0x3
2787#define KBL_REVID_E0 0x4
c033a37c 2788
0853723b
TU
2789#define IS_KBL_REVID(dev_priv, since, until) \
2790 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2791
85436696
JB
2792/*
2793 * The genX designation typically refers to the render engine, so render
2794 * capability related checks should use IS_GEN, while display and other checks
2795 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2796 * chips, etc.).
2797 */
5db94019
TU
2798#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2799#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2800#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2801#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2802#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2803#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2804#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2805#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
cae5852d 2806
8727dc09 2807#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2808#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2809#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2810
a19d6ff2
TU
2811#define ENGINE_MASK(id) BIT(id)
2812#define RENDER_RING ENGINE_MASK(RCS)
2813#define BSD_RING ENGINE_MASK(VCS)
2814#define BLT_RING ENGINE_MASK(BCS)
2815#define VEBOX_RING ENGINE_MASK(VECS)
2816#define BSD2_RING ENGINE_MASK(VCS2)
2817#define ALL_ENGINES (~0)
2818
2819#define HAS_ENGINE(dev_priv, id) \
0031fb96 2820 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2821
2822#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2823#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2824#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2825#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2826
0031fb96
TU
2827#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2828#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2829#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2830#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2831 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2832
0031fb96 2833#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2834
0031fb96
TU
2835#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2836#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2837 ((dev_priv)->info.has_logical_ring_contexts)
2838#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2839#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2840#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2841
2842#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2843#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2844 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2845
b45305fc 2846/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2847#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2848
2849/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2850#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2851 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2852
4e6b788c
DV
2853/*
2854 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2855 * even when in MSI mode. This results in spurious interrupt warnings if the
2856 * legacy irq no. is shared with another device. The kernel then disables that
2857 * interrupt source and so prevents the other device from working properly.
2858 */
0031fb96
TU
2859#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2860#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2861
cae5852d
ZN
2862/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2863 * rows, which changed the alignment requirements and fence programming.
2864 */
50a0bc90
TU
2865#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2866 !(IS_I915G(dev_priv) || \
2867 IS_I915GM(dev_priv)))
56b857a5
TU
2868#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2869#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2870
56b857a5
TU
2871#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2872#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2873#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
cae5852d 2874
50a0bc90 2875#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2876
56b857a5 2877#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2878
56b857a5
TU
2879#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2880#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2881#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2882#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2883#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2884
56b857a5 2885#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2886
6772ffe0 2887#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2888#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2889
1a3d1898
DG
2890/*
2891 * For now, anything with a GuC requires uCode loading, and then supports
2892 * command submission once loaded. But these are logically independent
2893 * properties, so we have separate macros to test them.
2894 */
4805fe82
TU
2895#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2896#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2897#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2898#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2899
4805fe82 2900#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2901
4805fe82 2902#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2903
17a303ec
PZ
2904#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2905#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2906#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2907#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2908#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2909#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2910#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2911#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 2912#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
30c964a6 2913#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2914#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2915#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2916
6e266956
TU
2917#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2918#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2919#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2920#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
2921#define HAS_PCH_LPT_LP(dev_priv) \
2922 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2923#define HAS_PCH_LPT_H(dev_priv) \
2924 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
2925#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2926#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2927#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2928#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 2929
49cff963 2930#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 2931
6389dd83
SS
2932#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2933
040d2baa 2934/* DPF == dynamic parity feature */
3c9192bc 2935#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
2936#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2937 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 2938
c8735b0c 2939#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2940#define GEN9_FREQ_SCALER 3
c8735b0c 2941
85ee17eb
PP
2942#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2943
05394f39
CW
2944#include "i915_trace.h"
2945
48f112fe
CW
2946static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2947{
2948#ifdef CONFIG_INTEL_IOMMU
2949 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2950 return true;
2951#endif
2952 return false;
2953}
2954
c033666a 2955int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 2956 int enable_ppgtt);
0e4ca100 2957
39df9190
CW
2958bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2959
0673ad47 2960/* i915_drv.c */
d15d7538
ID
2961void __printf(3, 4)
2962__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2963 const char *fmt, ...);
2964
2965#define i915_report_error(dev_priv, fmt, ...) \
2966 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2967
c43b5634 2968#ifdef CONFIG_COMPAT
0d6aa60b
DA
2969extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2970 unsigned long arg);
55edf41b
JN
2971#else
2972#define i915_compat_ioctl NULL
c43b5634 2973#endif
efab0698
JN
2974extern const struct dev_pm_ops i915_pm_ops;
2975
2976extern int i915_driver_load(struct pci_dev *pdev,
2977 const struct pci_device_id *ent);
2978extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
2979extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2980extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 2981extern void i915_reset(struct drm_i915_private *dev_priv);
6b332fa2 2982extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2983extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 2984extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
2985extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2986extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2987extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2988extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2989int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2990
bb8f0f5a
CW
2991int intel_engines_init_early(struct drm_i915_private *dev_priv);
2992int intel_engines_init(struct drm_i915_private *dev_priv);
2993
77913b39 2994/* intel_hotplug.c */
91d14251
TU
2995void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2996 u32 pin_mask, u32 long_mask);
77913b39
JN
2997void intel_hpd_init(struct drm_i915_private *dev_priv);
2998void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2999void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3000bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3001bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3002void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3003
1da177e4 3004/* i915_irq.c */
26a02b8f
CW
3005static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3006{
3007 unsigned long delay;
3008
3009 if (unlikely(!i915.enable_hangcheck))
3010 return;
3011
3012 /* Don't continually defer the hangcheck so that it is always run at
3013 * least once after work has been scheduled on any ring. Otherwise,
3014 * we will ignore a hung ring if a second ring is kept busy.
3015 */
3016
3017 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3018 queue_delayed_work(system_long_wq,
3019 &dev_priv->gpu_error.hangcheck_work, delay);
3020}
3021
58174462 3022__printf(3, 4)
c033666a
CW
3023void i915_handle_error(struct drm_i915_private *dev_priv,
3024 u32 engine_mask,
58174462 3025 const char *fmt, ...);
1da177e4 3026
b963291c 3027extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3028int intel_irq_install(struct drm_i915_private *dev_priv);
3029void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3030
dc97997a
CW
3031extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3032extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
10018603 3033 bool restore_forcewake);
dc97997a 3034extern void intel_uncore_init(struct drm_i915_private *dev_priv);
fc97618b 3035extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 3036extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
dc97997a
CW
3037extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3038extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3039 bool restore);
48c1026a 3040const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 3041void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 3042 enum forcewake_domains domains);
59bad947 3043void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 3044 enum forcewake_domains domains);
a6111f7b
CW
3045/* Like above but the caller must manage the uncore.lock itself.
3046 * Must be used with I915_READ_FW and friends.
3047 */
3048void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3049 enum forcewake_domains domains);
3050void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3051 enum forcewake_domains domains);
3accaf7e
MK
3052u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3053
59bad947 3054void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
0ad35fed 3055
1758b90e
CW
3056int intel_wait_for_register(struct drm_i915_private *dev_priv,
3057 i915_reg_t reg,
3058 const u32 mask,
3059 const u32 value,
3060 const unsigned long timeout_ms);
3061int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3062 i915_reg_t reg,
3063 const u32 mask,
3064 const u32 value,
3065 const unsigned long timeout_ms);
3066
0ad35fed
ZW
3067static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3068{
feddf6e8 3069 return dev_priv->gvt;
0ad35fed
ZW
3070}
3071
c033666a 3072static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3073{
c033666a 3074 return dev_priv->vgpu.active;
cf9d2890 3075}
b1f14ad0 3076
7c463586 3077void
50227e1c 3078i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3079 u32 status_mask);
7c463586
KP
3080
3081void
50227e1c 3082i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3083 u32 status_mask);
7c463586 3084
f8b79e58
ID
3085void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3086void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3087void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3088 uint32_t mask,
3089 uint32_t bits);
fbdedaea
VS
3090void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3091 uint32_t interrupt_mask,
3092 uint32_t enabled_irq_mask);
3093static inline void
3094ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3095{
3096 ilk_update_display_irq(dev_priv, bits, bits);
3097}
3098static inline void
3099ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3100{
3101 ilk_update_display_irq(dev_priv, bits, 0);
3102}
013d3752
VS
3103void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3104 enum pipe pipe,
3105 uint32_t interrupt_mask,
3106 uint32_t enabled_irq_mask);
3107static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3108 enum pipe pipe, uint32_t bits)
3109{
3110 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3111}
3112static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3113 enum pipe pipe, uint32_t bits)
3114{
3115 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3116}
47339cd9
DV
3117void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3118 uint32_t interrupt_mask,
3119 uint32_t enabled_irq_mask);
14443261
VS
3120static inline void
3121ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3122{
3123 ibx_display_interrupt_update(dev_priv, bits, bits);
3124}
3125static inline void
3126ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3127{
3128 ibx_display_interrupt_update(dev_priv, bits, 0);
3129}
3130
673a394b 3131/* i915_gem.c */
673a394b
EA
3132int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3133 struct drm_file *file_priv);
3134int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3135 struct drm_file *file_priv);
3136int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3137 struct drm_file *file_priv);
3138int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3139 struct drm_file *file_priv);
de151cf6
JB
3140int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3141 struct drm_file *file_priv);
673a394b
EA
3142int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3143 struct drm_file *file_priv);
3144int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3145 struct drm_file *file_priv);
3146int i915_gem_execbuffer(struct drm_device *dev, void *data,
3147 struct drm_file *file_priv);
76446cac
JB
3148int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3149 struct drm_file *file_priv);
673a394b
EA
3150int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file_priv);
199adf40
BW
3152int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3153 struct drm_file *file);
3154int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3155 struct drm_file *file);
673a394b
EA
3156int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3157 struct drm_file *file_priv);
3ef94daa
CW
3158int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3159 struct drm_file *file_priv);
111dbcab
CW
3160int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
3162int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file_priv);
72778cb2 3164void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3165int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3166 struct drm_file *file);
5a125c3c
EA
3167int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file_priv);
23ba4fd0
BW
3169int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3170 struct drm_file *file_priv);
24145517 3171void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3172int i915_gem_load_init(struct drm_i915_private *dev_priv);
3173void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3174void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3175int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3176int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3177
187685cb 3178void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3179void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3180void i915_gem_object_init(struct drm_i915_gem_object *obj,
3181 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3182struct drm_i915_gem_object *
3183i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3184struct drm_i915_gem_object *
3185i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3186 const void *data, size_t size);
b1f788c6 3187void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3188void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3189
bdeb9785
CW
3190static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3191{
3192 /* A single pass should suffice to release all the freed objects (along
3193 * most call paths) , but be a little more paranoid in that freeing
3194 * the objects does take a little amount of time, during which the rcu
3195 * callbacks could have added new objects into the freed list, and
3196 * armed the work again.
3197 */
3198 do {
3199 rcu_barrier();
3200 } while (flush_work(&i915->mm.free_work));
3201}
3202
058d88c4 3203struct i915_vma * __must_check
ec7adb6e
JL
3204i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3205 const struct i915_ggtt_view *view,
91b2db6f 3206 u64 size,
2ffffd0f
CW
3207 u64 alignment,
3208 u64 flags);
fe14d5f4 3209
aa653a68 3210int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3211void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3212
7c108fd8
CW
3213void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3214
a4f5ea64 3215static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3216{
ee286370
CW
3217 return sg->length >> PAGE_SHIFT;
3218}
67d5a50c 3219
96d77634
CW
3220struct scatterlist *
3221i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3222 unsigned int n, unsigned int *offset);
341be1cd 3223
96d77634
CW
3224struct page *
3225i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3226 unsigned int n);
67d5a50c 3227
96d77634
CW
3228struct page *
3229i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3230 unsigned int n);
67d5a50c 3231
96d77634
CW
3232dma_addr_t
3233i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3234 unsigned long n);
ee286370 3235
03ac84f1
CW
3236void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3237 struct sg_table *pages);
a4f5ea64
CW
3238int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3239
3240static inline int __must_check
3241i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3242{
1233e2db 3243 might_lock(&obj->mm.lock);
a4f5ea64 3244
1233e2db 3245 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3246 return 0;
3247
3248 return __i915_gem_object_get_pages(obj);
3249}
3250
3251static inline void
3252__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3253{
a4f5ea64
CW
3254 GEM_BUG_ON(!obj->mm.pages);
3255
1233e2db 3256 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3257}
3258
3259static inline bool
3260i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3261{
1233e2db 3262 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3263}
3264
3265static inline void
3266__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3267{
a4f5ea64
CW
3268 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3269 GEM_BUG_ON(!obj->mm.pages);
3270
1233e2db 3271 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3272}
0a798eb9 3273
1233e2db
CW
3274static inline void
3275i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3276{
a4f5ea64 3277 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3278}
3279
548625ee
CW
3280enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3281 I915_MM_NORMAL = 0,
3282 I915_MM_SHRINKER
3283};
3284
3285void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3286 enum i915_mm_subclass subclass);
03ac84f1 3287void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3288
d31d7cb1
CW
3289enum i915_map_type {
3290 I915_MAP_WB = 0,
3291 I915_MAP_WC,
3292};
3293
0a798eb9
CW
3294/**
3295 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3296 * @obj: the object to map into kernel address space
3297 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3298 *
3299 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3300 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3301 * the kernel address space. Based on the @type of mapping, the PTE will be
3302 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3303 *
1233e2db
CW
3304 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3305 * mapping is no longer required.
0a798eb9 3306 *
8305216f
DG
3307 * Returns the pointer through which to access the mapped object, or an
3308 * ERR_PTR() on error.
0a798eb9 3309 */
d31d7cb1
CW
3310void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3311 enum i915_map_type type);
0a798eb9
CW
3312
3313/**
3314 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3315 * @obj: the object to unmap
0a798eb9
CW
3316 *
3317 * After pinning the object and mapping its pages, once you are finished
3318 * with your access, call i915_gem_object_unpin_map() to release the pin
3319 * upon the mapping. Once the pin count reaches zero, that mapping may be
3320 * removed.
0a798eb9
CW
3321 */
3322static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3323{
0a798eb9
CW
3324 i915_gem_object_unpin_pages(obj);
3325}
3326
43394c7d
CW
3327int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3328 unsigned int *needs_clflush);
3329int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3330 unsigned int *needs_clflush);
3331#define CLFLUSH_BEFORE 0x1
3332#define CLFLUSH_AFTER 0x2
3333#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3334
3335static inline void
3336i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3337{
3338 i915_gem_object_unpin_pages(obj);
3339}
3340
54cf91dc 3341int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3342void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3343 struct drm_i915_gem_request *req,
3344 unsigned int flags);
ff72145b
DA
3345int i915_gem_dumb_create(struct drm_file *file_priv,
3346 struct drm_device *dev,
3347 struct drm_mode_create_dumb *args);
da6b51d0
DA
3348int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3349 uint32_t handle, uint64_t *offset);
4cc69075 3350int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3351
3352void i915_gem_track_fb(struct drm_i915_gem_object *old,
3353 struct drm_i915_gem_object *new,
3354 unsigned frontbuffer_bits);
3355
73cb9701 3356int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3357
8d9fc7fd 3358struct drm_i915_gem_request *
0bc40be8 3359i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3360
67d97da3 3361void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3362
1f83fee0
DV
3363static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3364{
8af29b0c 3365 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
c19ae989
CW
3366}
3367
8af29b0c 3368static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3369{
8af29b0c 3370 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3371}
3372
8af29b0c 3373static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
1f83fee0 3374{
8af29b0c 3375 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
2ac0f450
MK
3376}
3377
3378static inline u32 i915_reset_count(struct i915_gpu_error *error)
3379{
8af29b0c 3380 return READ_ONCE(error->reset_count);
1f83fee0 3381}
a71d8d94 3382
0e178aef 3383int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3384void i915_gem_reset(struct drm_i915_private *dev_priv);
b1ed35d9 3385void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3386void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
57822dc6 3387
24145517 3388void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3389int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3390int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3391void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3392void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3393int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3394 unsigned int flags);
bf9e8429
TU
3395int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3396void i915_gem_resume(struct drm_i915_private *dev_priv);
de151cf6 3397int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
e95433c7
CW
3398int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3399 unsigned int flags,
3400 long timeout,
3401 struct intel_rps_client *rps);
6b5e90f5
CW
3402int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3403 unsigned int flags,
3404 int priority);
3405#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3406
2e2f351d 3407int __must_check
2021746e
CW
3408i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3409 bool write);
3410int __must_check
dabdfe02 3411i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3412struct i915_vma * __must_check
2da3b9b9
CW
3413i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3414 u32 alignment,
e6617330 3415 const struct i915_ggtt_view *view);
058d88c4 3416void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3417int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3418 int align);
b29c19b6 3419int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3420void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3421
e4ffd173
CW
3422int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3423 enum i915_cache_level cache_level);
3424
1286ff73
DV
3425struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3426 struct dma_buf *dma_buf);
3427
3428struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3429 struct drm_gem_object *gem_obj, int flags);
3430
841cd773
DV
3431static inline struct i915_hw_ppgtt *
3432i915_vm_to_ppgtt(struct i915_address_space *vm)
3433{
841cd773
DV
3434 return container_of(vm, struct i915_hw_ppgtt, base);
3435}
3436
b42fe9ca 3437/* i915_gem_fence_reg.c */
49ef5294
CW
3438int __must_check i915_vma_get_fence(struct i915_vma *vma);
3439int __must_check i915_vma_put_fence(struct i915_vma *vma);
3440
b1ed35d9 3441void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3442void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3443
4362f4f6 3444void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3445void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3446 struct sg_table *pages);
3447void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3448 struct sg_table *pages);
7f96ecaf 3449
ca585b5d
CW
3450static inline struct i915_gem_context *
3451i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3452{
3453 struct i915_gem_context *ctx;
3454
091387c1 3455 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
ca585b5d
CW
3456
3457 ctx = idr_find(&file_priv->context_idr, id);
3458 if (!ctx)
3459 return ERR_PTR(-ENOENT);
3460
3461 return ctx;
3462}
3463
9a6feaf0
CW
3464static inline struct i915_gem_context *
3465i915_gem_context_get(struct i915_gem_context *ctx)
dce3271b 3466{
691e6415 3467 kref_get(&ctx->ref);
9a6feaf0 3468 return ctx;
dce3271b
MK
3469}
3470
9a6feaf0 3471static inline void i915_gem_context_put(struct i915_gem_context *ctx)
dce3271b 3472{
091387c1 3473 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
691e6415 3474 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3475}
3476
69df05e1
CW
3477static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3478{
bf51997c
CW
3479 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3480
3481 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3482 mutex_unlock(lock);
69df05e1
CW
3483}
3484
80b204bc
CW
3485static inline struct intel_timeline *
3486i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3487 struct intel_engine_cs *engine)
3488{
3489 struct i915_address_space *vm;
3490
3491 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3492 return &vm->timeline.engine[engine->id];
3493}
3494
eec688e1
RB
3495int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3496 struct drm_file *file);
3497
679845ed 3498/* i915_gem_evict.c */
e522ac23 3499int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3500 u64 min_size, u64 alignment,
679845ed 3501 unsigned cache_level,
2ffffd0f 3502 u64 start, u64 end,
1ec9e26d 3503 unsigned flags);
625d988a
CW
3504int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3505 struct drm_mm_node *node,
3506 unsigned int flags);
679845ed 3507int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3508
0260c420 3509/* belongs in i915_gem_gtt.h */
c033666a 3510static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3511{
600f4368 3512 wmb();
c033666a 3513 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3514 intel_gtt_chipset_flush();
3515}
246cbfb5 3516
9797fbfb 3517/* i915_gem_stolen.c */
d713fd49
PZ
3518int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3519 struct drm_mm_node *node, u64 size,
3520 unsigned alignment);
a9da512b
PZ
3521int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3522 struct drm_mm_node *node, u64 size,
3523 unsigned alignment, u64 start,
3524 u64 end);
d713fd49
PZ
3525void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3526 struct drm_mm_node *node);
7ace3d30 3527int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3528void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3529struct drm_i915_gem_object *
187685cb 3530i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3531struct drm_i915_gem_object *
187685cb 3532i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3533 u32 stolen_offset,
3534 u32 gtt_offset,
3535 u32 size);
9797fbfb 3536
920cf419
CW
3537/* i915_gem_internal.c */
3538struct drm_i915_gem_object *
3539i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3540 phys_addr_t size);
920cf419 3541
be6a0376
DV
3542/* i915_gem_shrinker.c */
3543unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3544 unsigned long target,
be6a0376
DV
3545 unsigned flags);
3546#define I915_SHRINK_PURGEABLE 0x1
3547#define I915_SHRINK_UNBOUND 0x2
3548#define I915_SHRINK_BOUND 0x4
5763ff04 3549#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3550#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3551unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3552void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3553void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3554
3555
673a394b 3556/* i915_gem_tiling.c */
2c1792a1 3557static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3558{
091387c1 3559 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3560
3561 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3562 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3563}
3564
91d4e0aa
CW
3565u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3566 unsigned int tiling, unsigned int stride);
3567u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3568 unsigned int tiling, unsigned int stride);
3569
2017263e 3570/* i915_debugfs.c */
f8c168fa 3571#ifdef CONFIG_DEBUG_FS
1dac891c
CW
3572int i915_debugfs_register(struct drm_i915_private *dev_priv);
3573void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
249e87de 3574int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3575void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3576#else
8d35acba
CW
3577static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3578static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
101057fa
DV
3579static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3580{ return 0; }
ce5e2ac1 3581static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3582#endif
84734a04
MK
3583
3584/* i915_gpu_error.c */
98a2f411
CW
3585#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3586
edc3d884
MK
3587__printf(2, 3)
3588void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3589int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3590 const struct i915_gpu_state *gpu);
4dc955f7 3591int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3592 struct drm_i915_private *i915,
4dc955f7
MK
3593 size_t count, loff_t pos);
3594static inline void i915_error_state_buf_release(
3595 struct drm_i915_error_state_buf *eb)
3596{
3597 kfree(eb->buf);
3598}
5a4c6f1b
CW
3599
3600struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3601void i915_capture_error_state(struct drm_i915_private *dev_priv,
3602 u32 engine_mask,
58174462 3603 const char *error_msg);
5a4c6f1b
CW
3604
3605static inline struct i915_gpu_state *
3606i915_gpu_state_get(struct i915_gpu_state *gpu)
3607{
3608 kref_get(&gpu->ref);
3609 return gpu;
3610}
3611
3612void __i915_gpu_state_free(struct kref *kref);
3613static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3614{
3615 if (gpu)
3616 kref_put(&gpu->ref, __i915_gpu_state_free);
3617}
3618
3619struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3620void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3621
98a2f411
CW
3622#else
3623
3624static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3625 u32 engine_mask,
3626 const char *error_msg)
3627{
3628}
3629
5a4c6f1b
CW
3630static inline struct i915_gpu_state *
3631i915_first_error_state(struct drm_i915_private *i915)
3632{
3633 return NULL;
3634}
3635
3636static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3637{
3638}
3639
3640#endif
3641
0a4cd7c8 3642const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3643
351e3db2 3644/* i915_cmd_parser.c */
1ca3712c 3645int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3646void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3647void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3648int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3649 struct drm_i915_gem_object *batch_obj,
3650 struct drm_i915_gem_object *shadow_batch_obj,
3651 u32 batch_start_offset,
3652 u32 batch_len,
3653 bool is_master);
351e3db2 3654
eec688e1
RB
3655/* i915_perf.c */
3656extern void i915_perf_init(struct drm_i915_private *dev_priv);
3657extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3658extern void i915_perf_register(struct drm_i915_private *dev_priv);
3659extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3660
317c35d1 3661/* i915_suspend.c */
af6dc742
TU
3662extern int i915_save_state(struct drm_i915_private *dev_priv);
3663extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3664
0136db58 3665/* i915_sysfs.c */
694c2828
DW
3666void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3667void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3668
f899fc64 3669/* intel_i2c.c */
40196446
TU
3670extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3671extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3672extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3673 unsigned int pin);
3bd7d909 3674
0184df46
JN
3675extern struct i2c_adapter *
3676intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3677extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3678extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3679static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3680{
3681 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3682}
af6dc742 3683extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3684
8b8e1a89 3685/* intel_bios.c */
98f3a1dc 3686int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3687bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3688bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3689bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3690bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3691bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3692bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3693bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3694bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3695 enum port port);
6389dd83
SS
3696bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3697 enum port port);
3698
8b8e1a89 3699
3b617967 3700/* intel_opregion.c */
44834a67 3701#ifdef CONFIG_ACPI
6f9f4b7a 3702extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3703extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3704extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3705extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3706extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3707 bool enable);
6f9f4b7a 3708extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3709 pci_power_t state);
6f9f4b7a 3710extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3711#else
6f9f4b7a 3712static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3713static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3714static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3715static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3716{
3717}
9c4b0a68
JN
3718static inline int
3719intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3720{
3721 return 0;
3722}
ecbc5cf3 3723static inline int
6f9f4b7a 3724intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3725{
3726 return 0;
3727}
6f9f4b7a 3728static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3729{
3730 return -ENODEV;
3731}
65e082c9 3732#endif
8ee1c3db 3733
723bfd70
JB
3734/* intel_acpi.c */
3735#ifdef CONFIG_ACPI
3736extern void intel_register_dsm_handler(void);
3737extern void intel_unregister_dsm_handler(void);
3738#else
3739static inline void intel_register_dsm_handler(void) { return; }
3740static inline void intel_unregister_dsm_handler(void) { return; }
3741#endif /* CONFIG_ACPI */
3742
94b4f3ba
CW
3743/* intel_device_info.c */
3744static inline struct intel_device_info *
3745mkwrite_device_info(struct drm_i915_private *dev_priv)
3746{
3747 return (struct intel_device_info *)&dev_priv->info;
3748}
3749
2e0d26f8 3750const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3751void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3752void intel_device_info_dump(struct drm_i915_private *dev_priv);
3753
79e53945 3754/* modesetting */
f817586c 3755extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3756extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3757extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3758extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3759extern int intel_connector_register(struct drm_connector *);
c191eca1 3760extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3761extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3762 bool state);
043e9bda 3763extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3764extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3765extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3766extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3767extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3768extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3769extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3770 bool enable);
3bad0781 3771
c0c7babc
BW
3772int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3773 struct drm_file *file);
575155a9 3774
6ef3d427 3775/* overlay */
c033666a
CW
3776extern struct intel_overlay_error_state *
3777intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3778extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3779 struct intel_overlay_error_state *error);
c4a1d9e4 3780
c033666a
CW
3781extern struct intel_display_error_state *
3782intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3783extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3784 struct intel_display_error_state *error);
6ef3d427 3785
151a49d0
TR
3786int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3787int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3788int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3789 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3790
3791/* intel_sideband.c */
707b6e3d 3792u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3793int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3794u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3795u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3796void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3797u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3798void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3799u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3800void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3801u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3802void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3803u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3804void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3805u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3806 enum intel_sbi_destination destination);
3807void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3808 enum intel_sbi_destination destination);
e9fe51c6
SK
3809u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3810void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3811
b7fa22d8 3812/* intel_dpio_phy.c */
0a116ce8 3813void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3814 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3815void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3816 enum port port, u32 margin, u32 scale,
3817 u32 enable, u32 deemphasis);
47a6bc61
ACO
3818void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3819void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3820bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3821 enum dpio_phy phy);
3822bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3823 enum dpio_phy phy);
3824uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3825 uint8_t lane_count);
3826void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3827 uint8_t lane_lat_optim_mask);
3828uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3829
b7fa22d8
ACO
3830void chv_set_phy_signal_level(struct intel_encoder *encoder,
3831 u32 deemph_reg_value, u32 margin_reg_value,
3832 bool uniq_trans_scale);
844b2f9a
ACO
3833void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3834 bool reset);
419b1b7a 3835void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3836void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3837void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3838void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3839
53d98725
ACO
3840void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3841 u32 demph_reg_value, u32 preemph_reg_value,
3842 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3843void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3844void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3845void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3846
616bc820
VS
3847int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3848int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3849
0b274481
BW
3850#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3851#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3852
3853#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3854#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3855#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3856#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3857
3858#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3859#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3860#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3861#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3862
698b3135
CW
3863/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3864 * will be implemented using 2 32-bit writes in an arbitrary order with
3865 * an arbitrary delay between them. This can cause the hardware to
3866 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3867 * machine death. For this reason we do not support I915_WRITE64, or
3868 * dev_priv->uncore.funcs.mmio_writeq.
3869 *
3870 * When reading a 64-bit value as two 32-bit values, the delay may cause
3871 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3872 * occasionally a 64-bit register does not actualy support a full readq
3873 * and must be read using two 32-bit reads.
3874 *
3875 * You have been warned.
698b3135 3876 */
0b274481 3877#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3878
50877445 3879#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3880 u32 upper, lower, old_upper, loop = 0; \
3881 upper = I915_READ(upper_reg); \
ee0a227b 3882 do { \
acd29f7b 3883 old_upper = upper; \
ee0a227b 3884 lower = I915_READ(lower_reg); \
acd29f7b
CW
3885 upper = I915_READ(upper_reg); \
3886 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3887 (u64)upper << 32 | lower; })
50877445 3888
cae5852d
ZN
3889#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3890#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3891
75aa3f63
VS
3892#define __raw_read(x, s) \
3893static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3894 i915_reg_t reg) \
75aa3f63 3895{ \
f0f59a00 3896 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3897}
3898
3899#define __raw_write(x, s) \
3900static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3901 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3902{ \
f0f59a00 3903 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3904}
3905__raw_read(8, b)
3906__raw_read(16, w)
3907__raw_read(32, l)
3908__raw_read(64, q)
3909
3910__raw_write(8, b)
3911__raw_write(16, w)
3912__raw_write(32, l)
3913__raw_write(64, q)
3914
3915#undef __raw_read
3916#undef __raw_write
3917
a6111f7b 3918/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 3919 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 3920 * controlled.
aafee2eb 3921 *
a6111f7b 3922 * Think twice, and think again, before using these.
aafee2eb
AH
3923 *
3924 * As an example, these accessors can possibly be used between:
3925 *
3926 * spin_lock_irq(&dev_priv->uncore.lock);
3927 * intel_uncore_forcewake_get__locked();
3928 *
3929 * and
3930 *
3931 * intel_uncore_forcewake_put__locked();
3932 * spin_unlock_irq(&dev_priv->uncore.lock);
3933 *
3934 *
3935 * Note: some registers may not need forcewake held, so
3936 * intel_uncore_forcewake_{get,put} can be omitted, see
3937 * intel_uncore_forcewake_for_reg().
3938 *
3939 * Certain architectures will die if the same cacheline is concurrently accessed
3940 * by different clients (e.g. on Ivybridge). Access to registers should
3941 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3942 * a more localised lock guarding all access to that bank of registers.
a6111f7b 3943 */
75aa3f63
VS
3944#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3945#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 3946#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
3947#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3948
55bc60db
VS
3949/* "Broadcast RGB" property */
3950#define INTEL_BROADCAST_RGB_AUTO 0
3951#define INTEL_BROADCAST_RGB_FULL 1
3952#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3953
920a14b2 3954static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 3955{
920a14b2 3956 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 3957 return VLV_VGACNTRL;
920a14b2 3958 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 3959 return CPU_VGACNTRL;
766aa1c4
VS
3960 else
3961 return VGACNTRL;
3962}
3963
df97729f
ID
3964static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3965{
3966 unsigned long j = msecs_to_jiffies(m);
3967
3968 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3969}
3970
7bd0e226
DV
3971static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3972{
3973 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3974}
3975
df97729f
ID
3976static inline unsigned long
3977timespec_to_jiffies_timeout(const struct timespec *value)
3978{
3979 unsigned long j = timespec_to_jiffies(value);
3980
3981 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3982}
3983
dce56b3c
PZ
3984/*
3985 * If you need to wait X milliseconds between events A and B, but event B
3986 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3987 * when event A happened, then just before event B you call this function and
3988 * pass the timestamp as the first argument, and X as the second argument.
3989 */
3990static inline void
3991wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3992{
ec5e0cfb 3993 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3994
3995 /*
3996 * Don't re-read the value of "jiffies" every time since it may change
3997 * behind our back and break the math.
3998 */
3999 tmp_jiffies = jiffies;
4000 target_jiffies = timestamp_jiffies +
4001 msecs_to_jiffies_timeout(to_wait_ms);
4002
4003 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4004 remaining_jiffies = target_jiffies - tmp_jiffies;
4005 while (remaining_jiffies)
4006 remaining_jiffies =
4007 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4008 }
4009}
221fe799
CW
4010
4011static inline bool
4012__i915_request_irq_complete(struct drm_i915_gem_request *req)
688e6c72 4013{
f69a02c9
CW
4014 struct intel_engine_cs *engine = req->engine;
4015
7ec2c73b
CW
4016 /* Before we do the heavier coherent read of the seqno,
4017 * check the value (hopefully) in the CPU cacheline.
4018 */
65e4760e 4019 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4020 return true;
4021
688e6c72
CW
4022 /* Ensure our read of the seqno is coherent so that we
4023 * do not "miss an interrupt" (i.e. if this is the last
4024 * request and the seqno write from the GPU is not visible
4025 * by the time the interrupt fires, we will see that the
4026 * request is incomplete and go back to sleep awaiting
4027 * another interrupt that will never come.)
4028 *
4029 * Strictly, we only need to do this once after an interrupt,
4030 * but it is easier and safer to do it every time the waiter
4031 * is woken.
4032 */
3d5564e9 4033 if (engine->irq_seqno_barrier &&
dbd6ef29 4034 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
538b257d 4035 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
99fe4a5f
CW
4036 struct task_struct *tsk;
4037
3d5564e9
CW
4038 /* The ordering of irq_posted versus applying the barrier
4039 * is crucial. The clearing of the current irq_posted must
4040 * be visible before we perform the barrier operation,
4041 * such that if a subsequent interrupt arrives, irq_posted
4042 * is reasserted and our task rewoken (which causes us to
4043 * do another __i915_request_irq_complete() immediately
4044 * and reapply the barrier). Conversely, if the clear
4045 * occurs after the barrier, then an interrupt that arrived
4046 * whilst we waited on the barrier would not trigger a
4047 * barrier on the next pass, and the read may not see the
4048 * seqno update.
4049 */
f69a02c9 4050 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4051
4052 /* If we consume the irq, but we are no longer the bottom-half,
4053 * the real bottom-half may not have serialised their own
4054 * seqno check with the irq-barrier (i.e. may have inspected
4055 * the seqno before we believe it coherent since they see
4056 * irq_posted == false but we are still running).
4057 */
4058 rcu_read_lock();
dbd6ef29 4059 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
99fe4a5f
CW
4060 if (tsk && tsk != current)
4061 /* Note that if the bottom-half is changed as we
4062 * are sending the wake-up, the new bottom-half will
4063 * be woken by whomever made the change. We only have
4064 * to worry about when we steal the irq-posted for
4065 * ourself.
4066 */
4067 wake_up_process(tsk);
4068 rcu_read_unlock();
4069
65e4760e 4070 if (__i915_gem_request_completed(req))
7ec2c73b
CW
4071 return true;
4072 }
688e6c72 4073
688e6c72
CW
4074 return false;
4075}
4076
0b1de5d5
CW
4077void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4078bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4079
c4d3ae68
CW
4080/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4081 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4082 * perform the operation. To check beforehand, pass in the parameters to
4083 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4084 * you only need to pass in the minor offsets, page-aligned pointers are
4085 * always valid.
4086 *
4087 * For just checking for SSE4.1, in the foreknowledge that the future use
4088 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4089 */
4090#define i915_can_memcpy_from_wc(dst, src, len) \
4091 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4092
4093#define i915_has_memcpy_from_wc() \
4094 i915_memcpy_from_wc(NULL, NULL, 0)
4095
c58305af
CW
4096/* i915_mm.c */
4097int remap_io_mapping(struct vm_area_struct *vma,
4098 unsigned long addr, unsigned long pfn, unsigned long size,
4099 struct io_mapping *iomap);
4100
e59dc172
CW
4101static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4102{
4103 return (obj->cache_level != I915_CACHE_NONE ||
4104 HAS_LLC(to_i915(obj->base.dev)));
4105}
4106
1da177e4 4107#endif