]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
mm: track actual nr_scanned during shrink_slab()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
a42894eb
DV
83#define DRIVER_DATE "20170818"
84#define DRIVER_TIMESTAMP 1503088845
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
eac2cb81 125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
b95320bd
MK
126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
eac2cb81 135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
b95320bd
MK
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
eac2cb81 140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
b95320bd
MK
141{
142 return fp.val >> 16;
143}
144
eac2cb81 145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
b95320bd
MK
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
eac2cb81 154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
b95320bd
MK
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
07ab976d
KM
163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
166 WARN_ON(val >> 32);
167 fp.val = clamp_t(uint32_t, val, 0, ~0);
168 return fp;
169}
170
a9d055de
KM
171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
a9d055de
KM
181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
184 WARN_ON(intermediate_val >> 32);
07ab976d 185 return clamp_t(uint32_t, intermediate_val, 0, ~0);
a9d055de
KM
186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
a9d055de
KM
192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
07ab976d 195 return clamp_u64_to_fixed16(intermediate_val);
a9d055de
KM
196}
197
eac2cb81 198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
b95320bd 199{
b95320bd
MK
200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
07ab976d 204 return clamp_u64_to_fixed16(interm_val);
b95320bd
MK
205}
206
a9d055de
KM
207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
214 WARN_ON(interm_val >> 32);
215 return clamp_t(uint32_t, interm_val, 0, ~0);
216}
217
eac2cb81 218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
b95320bd
MK
219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
b95320bd
MK
222
223 intermediate_val = (uint64_t) val * mul.val;
07ab976d 224 return clamp_u64_to_fixed16(intermediate_val);
b95320bd
MK
225}
226
6ea593c0
KM
227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
42a8ca4c
JN
246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
87ad3212
JN
251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
08c4d7fc
TU
256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
317c35d1 261enum pipe {
752aa88a 262 INVALID_PIPE = -1,
317c35d1
JB
263 PIPE_A = 0,
264 PIPE_B,
9db4a9c7 265 PIPE_C,
a57c774a
AK
266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
317c35d1 268};
9db4a9c7 269#define pipe_name(p) ((p) + 'A')
317c35d1 270
a5c961d1
PZ
271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
a57c774a 275 TRANSCODER_EDP,
4d1de975
JN
276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
a57c774a 278 I915_MAX_TRANSCODERS
a5c961d1 279};
da205630
JN
280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
4d1de975
JN
292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
da205630
JN
296 default:
297 return "<invalid>";
298 }
299}
a5c961d1 300
4d1de975
JN
301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
84139d1e 306/*
b14e5848
VS
307 * Global legacy plane identifier. Valid only for primary/sprite
308 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 309 */
80824003 310enum plane {
b14e5848 311 PLANE_A,
80824003 312 PLANE_B,
9db4a9c7 313 PLANE_C,
80824003 314};
9db4a9c7 315#define plane_name(p) ((p) + 'A')
52440211 316
580503c7 317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 318
b14e5848
VS
319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
19c3164d 333 PLANE_SPRITE2,
b14e5848
VS
334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
d97d7b48
VS
338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
2b139522 342enum port {
03cdc1d4 343 PORT_NONE = -1,
2b139522
ED
344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
a09caddd 353#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
0a116ce8
ACO
362 DPIO_PHY1,
363 DPIO_PHY2,
e4607fcf
CML
364};
365
b97186f0
PZ
366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
f52e353e 376 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 392 POWER_DOMAIN_VGA,
fbeeaa23 393 POWER_DOMAIN_AUDIO,
bd2bb1b9 394 POWER_DOMAIN_PLLS,
1407121a
S
395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
f0ab43e6 399 POWER_DOMAIN_GMBUS,
dfa57627 400 POWER_DOMAIN_MODESET,
baa70707 401 POWER_DOMAIN_INIT,
bddc7645
ID
402
403 POWER_DOMAIN_NUM,
b97186f0
PZ
404};
405
406#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
407#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
408 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
409#define POWER_DOMAIN_TRANSCODER(tran) \
410 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
411 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 412
1d843f9d
EE
413enum hpd_pin {
414 HPD_NONE = 0,
1d843f9d
EE
415 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
416 HPD_CRT,
417 HPD_SDVO_B,
418 HPD_SDVO_C,
cc24fcdc 419 HPD_PORT_A,
1d843f9d
EE
420 HPD_PORT_B,
421 HPD_PORT_C,
422 HPD_PORT_D,
26951caf 423 HPD_PORT_E,
1d843f9d
EE
424 HPD_NUM_PINS
425};
426
c91711f9
JN
427#define for_each_hpd_pin(__pin) \
428 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
429
317eaa95
L
430#define HPD_STORM_DEFAULT_THRESHOLD 5
431
5fcece80
JN
432struct i915_hotplug {
433 struct work_struct hotplug_work;
434
435 struct {
436 unsigned long last_jiffies;
437 int count;
438 enum {
439 HPD_ENABLED = 0,
440 HPD_DISABLED = 1,
441 HPD_MARK_DISABLED = 2
442 } state;
443 } stats[HPD_NUM_PINS];
444 u32 event_bits;
445 struct delayed_work reenable_work;
446
447 struct intel_digital_port *irq_port[I915_MAX_PORTS];
448 u32 long_port_mask;
449 u32 short_port_mask;
450 struct work_struct dig_port_work;
451
19625e85
L
452 struct work_struct poll_init_work;
453 bool poll_enabled;
454
317eaa95
L
455 unsigned int hpd_storm_threshold;
456
5fcece80
JN
457 /*
458 * if we get a HPD irq from DP and a HPD irq from non-DP
459 * the non-DP HPD could block the workqueue on a mode config
460 * mutex getting, that userspace may have taken. However
461 * userspace is waiting on the DP workqueue to run which is
462 * blocked behind the non-DP one.
463 */
464 struct workqueue_struct *dp_wq;
465};
466
2a2d5482
CW
467#define I915_GEM_GPU_DOMAINS \
468 (I915_GEM_DOMAIN_RENDER | \
469 I915_GEM_DOMAIN_SAMPLER | \
470 I915_GEM_DOMAIN_COMMAND | \
471 I915_GEM_DOMAIN_INSTRUCTION | \
472 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 473
055e393f
DL
474#define for_each_pipe(__dev_priv, __p) \
475 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
476#define for_each_pipe_masked(__dev_priv, __p, __mask) \
477 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
478 for_each_if ((__mask) & (1 << (__p)))
8b364b41 479#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
480 for ((__p) = 0; \
481 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
482 (__p)++)
3bdcfc0c
DL
483#define for_each_sprite(__dev_priv, __p, __s) \
484 for ((__s) = 0; \
485 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
486 (__s)++)
9db4a9c7 487
c3aeadc8
JN
488#define for_each_port_masked(__port, __ports_mask) \
489 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
490 for_each_if ((__ports_mask) & (1 << (__port)))
491
d79b814d 492#define for_each_crtc(dev, crtc) \
91c8a326 493 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 494
27321ae8
ML
495#define for_each_intel_plane(dev, intel_plane) \
496 list_for_each_entry(intel_plane, \
91c8a326 497 &(dev)->mode_config.plane_list, \
27321ae8
ML
498 base.head)
499
c107acfe 500#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
501 list_for_each_entry(intel_plane, \
502 &(dev)->mode_config.plane_list, \
c107acfe
MR
503 base.head) \
504 for_each_if ((plane_mask) & \
505 (1 << drm_plane_index(&intel_plane->base)))
506
262cd2e1
VS
507#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
508 list_for_each_entry(intel_plane, \
509 &(dev)->mode_config.plane_list, \
510 base.head) \
95150bdf 511 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 512
91c8a326
CW
513#define for_each_intel_crtc(dev, intel_crtc) \
514 list_for_each_entry(intel_crtc, \
515 &(dev)->mode_config.crtc_list, \
516 base.head)
d063ae48 517
91c8a326
CW
518#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
519 list_for_each_entry(intel_crtc, \
520 &(dev)->mode_config.crtc_list, \
521 base.head) \
98d39494
MR
522 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
523
b2784e15
DL
524#define for_each_intel_encoder(dev, intel_encoder) \
525 list_for_each_entry(intel_encoder, \
526 &(dev)->mode_config.encoder_list, \
527 base.head)
528
3f6a5e1e
DV
529#define for_each_intel_connector_iter(intel_connector, iter) \
530 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
531
6c2b7c12
DV
532#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
533 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 534 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 535
53f5e3ca
JB
536#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
537 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 538 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 539
b04c5bd6
BF
540#define for_each_power_domain(domain, mask) \
541 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 542 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 543
75ccb2ec
ID
544#define for_each_power_well(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
546 (__power_well) - (__dev_priv)->power_domains.power_wells < \
547 (__dev_priv)->power_domains.power_well_count; \
548 (__power_well)++)
549
550#define for_each_power_well_rev(__dev_priv, __power_well) \
551 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
552 (__dev_priv)->power_domains.power_well_count - 1; \
553 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
554 (__power_well)--)
555
556#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
557 for_each_power_well(__dev_priv, __power_well) \
558 for_each_if ((__power_well)->domains & (__domain_mask))
559
560#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
561 for_each_power_well_rev(__dev_priv, __power_well) \
562 for_each_if ((__power_well)->domains & (__domain_mask))
563
ff32c54e
VS
564#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
565 for ((__i) = 0; \
566 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
567 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
568 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
569 (__i)++) \
570 for_each_if (plane_state)
571
e7b903d2 572struct drm_i915_private;
ad46cb53 573struct i915_mm_struct;
5cc9ed4b 574struct i915_mmu_object;
e7b903d2 575
a6f766f3
CW
576struct drm_i915_file_private {
577 struct drm_i915_private *dev_priv;
578 struct drm_file *file;
579
580 struct {
581 spinlock_t lock;
582 struct list_head request_list;
d0bc54f2
CW
583/* 20ms is a fairly arbitrary limit (greater than the average frame time)
584 * chosen to prevent the CPU getting more than a frame ahead of the GPU
585 * (when using lax throttling for the frontbuffer). We also use it to
586 * offer free GPU waitboosts for severely congested workloads.
587 */
588#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
589 } mm;
590 struct idr context_idr;
591
2e1b8730 592 struct intel_rps_client {
7b92c1bd 593 atomic_t boosts;
2e1b8730 594 } rps;
a6f766f3 595
c80ff16e 596 unsigned int bsd_engine;
b083a087
MK
597
598/* Client can have a maximum of 3 contexts banned before
599 * it is denied of creating new contexts. As one context
600 * ban needs 4 consecutive hangs, and more if there is
601 * progress in between, this is a last resort stop gap measure
602 * to limit the badly behaving clients access to gpu.
603 */
604#define I915_MAX_CLIENT_CONTEXT_BANS 3
77b25a97 605 atomic_t context_bans;
a6f766f3
CW
606};
607
e69d0bc1
DV
608/* Used by dp and fdi links */
609struct intel_link_m_n {
610 uint32_t tu;
611 uint32_t gmch_m;
612 uint32_t gmch_n;
613 uint32_t link_m;
614 uint32_t link_n;
615};
616
617void intel_link_compute_m_n(int bpp, int nlanes,
618 int pixel_clock, int link_clock,
b31e85ed
JN
619 struct intel_link_m_n *m_n,
620 bool reduce_m_n);
e69d0bc1 621
1da177e4
LT
622/* Interface history:
623 *
624 * 1.1: Original.
0d6aa60b
DA
625 * 1.2: Add Power Management
626 * 1.3: Add vblank support
de227f5f 627 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 628 * 1.5: Add vblank pipe configuration
2228ed67
MD
629 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
630 * - Support vertical blank on secondary display pipe
1da177e4
LT
631 */
632#define DRIVER_MAJOR 1
2228ed67 633#define DRIVER_MINOR 6
1da177e4
LT
634#define DRIVER_PATCHLEVEL 0
635
0a3e67a4
JB
636struct opregion_header;
637struct opregion_acpi;
638struct opregion_swsci;
639struct opregion_asle;
640
8ee1c3db 641struct intel_opregion {
115719fc
WD
642 struct opregion_header *header;
643 struct opregion_acpi *acpi;
644 struct opregion_swsci *swsci;
ebde53c7
JN
645 u32 swsci_gbda_sub_functions;
646 u32 swsci_sbcb_sub_functions;
115719fc 647 struct opregion_asle *asle;
04ebaadb 648 void *rvda;
ab3595bc 649 void *vbt_firmware;
82730385 650 const void *vbt;
ada8f955 651 u32 vbt_size;
115719fc 652 u32 *lid_state;
91a60f20 653 struct work_struct asle_work;
8ee1c3db 654};
44834a67 655#define OPREGION_SIZE (8*1024)
8ee1c3db 656
6ef3d427
CW
657struct intel_overlay;
658struct intel_overlay_error_state;
659
9b9d172d 660struct sdvo_device_mapping {
e957d772 661 u8 initialized;
9b9d172d 662 u8 dvo_port;
663 u8 slave_addr;
664 u8 dvo_wiring;
e957d772 665 u8 i2c_pin;
b1083333 666 u8 ddc_pin;
9b9d172d 667};
668
7bd688cd 669struct intel_connector;
820d2d77 670struct intel_encoder;
ccf010fb 671struct intel_atomic_state;
5cec258b 672struct intel_crtc_state;
5724dbd1 673struct intel_initial_plane_config;
0e8ffe1b 674struct intel_crtc;
ee9300bb
DV
675struct intel_limit;
676struct dpll;
49cd97a3 677struct intel_cdclk_state;
b8cecdf5 678
e70236a8 679struct drm_i915_display_funcs {
49cd97a3
VS
680 void (*get_cdclk)(struct drm_i915_private *dev_priv,
681 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
682 void (*set_cdclk)(struct drm_i915_private *dev_priv,
683 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 684 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 685 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
686 int (*compute_intermediate_wm)(struct drm_device *dev,
687 struct intel_crtc *intel_crtc,
688 struct intel_crtc_state *newstate);
ccf010fb
ML
689 void (*initial_watermarks)(struct intel_atomic_state *state,
690 struct intel_crtc_state *cstate);
691 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
692 struct intel_crtc_state *cstate);
693 void (*optimize_watermarks)(struct intel_atomic_state *state,
694 struct intel_crtc_state *cstate);
98d39494 695 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 696 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 697 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
698 /* Returns the active state of the crtc, and if the crtc is active,
699 * fills out the pipe-config with the hw state. */
700 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 701 struct intel_crtc_state *);
5724dbd1
DL
702 void (*get_initial_plane_config)(struct intel_crtc *,
703 struct intel_initial_plane_config *);
190f68c5
ACO
704 int (*crtc_compute_clock)(struct intel_crtc *crtc,
705 struct intel_crtc_state *crtc_state);
4a806558
ML
706 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
707 struct drm_atomic_state *old_state);
708 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
709 struct drm_atomic_state *old_state);
896e5bb0
L
710 void (*update_crtcs)(struct drm_atomic_state *state,
711 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
712 void (*audio_codec_enable)(struct drm_connector *connector,
713 struct intel_encoder *encoder,
5e7234c9 714 const struct drm_display_mode *adjusted_mode);
69bfe1a9 715 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
716 void (*fdi_link_train)(struct intel_crtc *crtc,
717 const struct intel_crtc_state *crtc_state);
46f16e63 718 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
91d14251 719 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
720 /* clock updates for mode set */
721 /* cursor updates */
722 /* render clock increase/decrease */
723 /* display clock increase/decrease */
724 /* pll clock increase/decrease */
8563b1e8 725
b95c5321
ML
726 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
727 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
728};
729
b6e7d894
DL
730#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
731#define CSR_VERSION_MAJOR(version) ((version) >> 16)
732#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
733
eb805623 734struct intel_csr {
8144ac59 735 struct work_struct work;
eb805623 736 const char *fw_path;
a7f749f9 737 uint32_t *dmc_payload;
eb805623 738 uint32_t dmc_fw_size;
b6e7d894 739 uint32_t version;
eb805623 740 uint32_t mmio_count;
f0f59a00 741 i915_reg_t mmioaddr[8];
eb805623 742 uint32_t mmiodata[8];
832dba88 743 uint32_t dc_state;
a37baf3b 744 uint32_t allowed_dc_mask;
eb805623
DV
745};
746
604db650
JL
747#define DEV_INFO_FOR_EACH_FLAG(func) \
748 func(is_mobile); \
3e4274f8 749 func(is_lp); \
c007fb4a 750 func(is_alpha_support); \
566c56a4 751 /* Keep has_* in alphabetical order */ \
dfc5148f 752 func(has_64bit_reloc); \
9e1d0e60 753 func(has_aliasing_ppgtt); \
604db650 754 func(has_csr); \
566c56a4 755 func(has_ddi); \
604db650 756 func(has_dp_mst); \
142bc7d9 757 func(has_reset_engine); \
566c56a4
JL
758 func(has_fbc); \
759 func(has_fpga_dbg); \
9e1d0e60
MT
760 func(has_full_ppgtt); \
761 func(has_full_48bit_ppgtt); \
604db650 762 func(has_gmbus_irq); \
604db650
JL
763 func(has_gmch_display); \
764 func(has_guc); \
f8a58d63 765 func(has_guc_ct); \
604db650 766 func(has_hotplug); \
566c56a4 767 func(has_l3_dpf); \
604db650 768 func(has_llc); \
566c56a4
JL
769 func(has_logical_ring_contexts); \
770 func(has_overlay); \
771 func(has_pipe_cxsr); \
772 func(has_pooled_eu); \
773 func(has_psr); \
774 func(has_rc6); \
775 func(has_rc6p); \
776 func(has_resource_streamer); \
777 func(has_runtime_pm); \
604db650 778 func(has_snoop); \
f4ce766f 779 func(unfenced_needs_alignment); \
566c56a4
JL
780 func(cursor_needs_physical); \
781 func(hws_needs_physical); \
782 func(overlay_needs_physical); \
70821af6 783 func(supports_tv);
c96ea64e 784
915490d5 785struct sseu_dev_info {
f08a0c92 786 u8 slice_mask;
57ec171e 787 u8 subslice_mask;
915490d5
ID
788 u8 eu_total;
789 u8 eu_per_subslice;
43b67998
ID
790 u8 min_eu_in_pool;
791 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
792 u8 subslice_7eu[3];
793 u8 has_slice_pg:1;
794 u8 has_subslice_pg:1;
795 u8 has_eu_pg:1;
915490d5
ID
796};
797
57ec171e
ID
798static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
799{
800 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
801}
802
2e0d26f8
JN
803/* Keep in gen based order, and chronological order within a gen */
804enum intel_platform {
805 INTEL_PLATFORM_UNINITIALIZED = 0,
806 INTEL_I830,
807 INTEL_I845G,
808 INTEL_I85X,
809 INTEL_I865G,
810 INTEL_I915G,
811 INTEL_I915GM,
812 INTEL_I945G,
813 INTEL_I945GM,
814 INTEL_G33,
815 INTEL_PINEVIEW,
c0f86832
JN
816 INTEL_I965G,
817 INTEL_I965GM,
f69c11ae
JN
818 INTEL_G45,
819 INTEL_GM45,
2e0d26f8
JN
820 INTEL_IRONLAKE,
821 INTEL_SANDYBRIDGE,
822 INTEL_IVYBRIDGE,
823 INTEL_VALLEYVIEW,
824 INTEL_HASWELL,
825 INTEL_BROADWELL,
826 INTEL_CHERRYVIEW,
827 INTEL_SKYLAKE,
828 INTEL_BROXTON,
829 INTEL_KABYLAKE,
830 INTEL_GEMINILAKE,
71851fa8 831 INTEL_COFFEELAKE,
413f3c19 832 INTEL_CANNONLAKE,
9160095c 833 INTEL_MAX_PLATFORMS
2e0d26f8
JN
834};
835
cfdf1fa2 836struct intel_device_info {
10fce67a 837 u32 display_mmio_offset;
87f1f465 838 u16 device_id;
ac208a8b 839 u8 num_pipes;
d615a166 840 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 841 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 842 u8 gen;
ae5702d2 843 u16 gen_mask;
2e0d26f8 844 enum intel_platform platform;
73ae478c 845 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 846 u8 num_rings;
604db650
JL
847#define DEFINE_FLAG(name) u8 name:1
848 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
849#undef DEFINE_FLAG
6f3fff60 850 u16 ddb_size; /* in blocks */
a57c774a
AK
851 /* Register offsets for the various display pipes and transcoders */
852 int pipe_offsets[I915_MAX_TRANSCODERS];
853 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 854 int palette_offsets[I915_MAX_PIPES];
5efb3e28 855 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
856
857 /* Slice/subslice/EU info */
43b67998 858 struct sseu_dev_info sseu;
82cf435b
LL
859
860 struct color_luts {
861 u16 degamma_lut_size;
862 u16 gamma_lut_size;
863 } color;
cfdf1fa2
KH
864};
865
2bd160a1
CW
866struct intel_display_error_state;
867
5a4c6f1b 868struct i915_gpu_state {
2bd160a1
CW
869 struct kref ref;
870 struct timeval time;
de867c20
CW
871 struct timeval boottime;
872 struct timeval uptime;
2bd160a1 873
9f267eb8
CW
874 struct drm_i915_private *i915;
875
2bd160a1
CW
876 char error_msg[128];
877 bool simulated;
f73b5674 878 bool awake;
e5aac87e
CW
879 bool wakelock;
880 bool suspended;
2bd160a1
CW
881 int iommu;
882 u32 reset_count;
883 u32 suspend_count;
884 struct intel_device_info device_info;
642c8a72 885 struct i915_params params;
2bd160a1
CW
886
887 /* Generic register state */
888 u32 eir;
889 u32 pgtbl_er;
890 u32 ier;
5a4c6f1b 891 u32 gtier[4], ngtier;
2bd160a1
CW
892 u32 ccid;
893 u32 derrmr;
894 u32 forcewake;
895 u32 error; /* gen6+ */
896 u32 err_int; /* gen7 */
897 u32 fault_data0; /* gen8, gen9 */
898 u32 fault_data1; /* gen8, gen9 */
899 u32 done_reg;
900 u32 gac_eco;
901 u32 gam_ecochk;
902 u32 gab_ctl;
903 u32 gfx_mode;
d636951e 904
5a4c6f1b 905 u32 nfence;
2bd160a1
CW
906 u64 fence[I915_MAX_NUM_FENCES];
907 struct intel_overlay_error_state *overlay;
908 struct intel_display_error_state *display;
51d545d0 909 struct drm_i915_error_object *semaphore;
27b85bea 910 struct drm_i915_error_object *guc_log;
2bd160a1
CW
911
912 struct drm_i915_error_engine {
913 int engine_id;
914 /* Software tracked state */
915 bool waiting;
916 int num_waiters;
3fe3b030
MK
917 unsigned long hangcheck_timestamp;
918 bool hangcheck_stalled;
2bd160a1
CW
919 enum intel_engine_hangcheck_action hangcheck_action;
920 struct i915_address_space *vm;
921 int num_requests;
702c8f8e 922 u32 reset_count;
2bd160a1 923
cdb324bd
CW
924 /* position of active request inside the ring */
925 u32 rq_head, rq_post, rq_tail;
926
2bd160a1
CW
927 /* our own tracking of ring head and tail */
928 u32 cpu_ring_head;
929 u32 cpu_ring_tail;
930
931 u32 last_seqno;
2bd160a1
CW
932
933 /* Register state */
934 u32 start;
935 u32 tail;
936 u32 head;
937 u32 ctl;
21a2c58a 938 u32 mode;
2bd160a1
CW
939 u32 hws;
940 u32 ipeir;
941 u32 ipehr;
2bd160a1
CW
942 u32 bbstate;
943 u32 instpm;
944 u32 instps;
945 u32 seqno;
946 u64 bbaddr;
947 u64 acthd;
948 u32 fault_reg;
949 u64 faddr;
950 u32 rc_psmi; /* sleep state */
951 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 952 struct intel_instdone instdone;
2bd160a1 953
4fa6053e
CW
954 struct drm_i915_error_context {
955 char comm[TASK_COMM_LEN];
956 pid_t pid;
957 u32 handle;
958 u32 hw_id;
959 int ban_score;
960 int active;
961 int guilty;
962 } context;
963
2bd160a1 964 struct drm_i915_error_object {
2bd160a1 965 u64 gtt_offset;
03382dfb 966 u64 gtt_size;
0a97015d
CW
967 int page_count;
968 int unused;
2bd160a1
CW
969 u32 *pages[0];
970 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
971
b0fd47ad
CW
972 struct drm_i915_error_object **user_bo;
973 long user_bo_count;
974
2bd160a1
CW
975 struct drm_i915_error_object *wa_ctx;
976
977 struct drm_i915_error_request {
978 long jiffies;
c84455b4 979 pid_t pid;
35ca039e 980 u32 context;
84102171 981 int ban_score;
2bd160a1
CW
982 u32 seqno;
983 u32 head;
984 u32 tail;
35ca039e 985 } *requests, execlist[2];
2bd160a1
CW
986
987 struct drm_i915_error_waiter {
988 char comm[TASK_COMM_LEN];
989 pid_t pid;
990 u32 seqno;
991 } *waiters;
992
993 struct {
994 u32 gfx_mode;
995 union {
996 u64 pdp[4];
997 u32 pp_dir_base;
998 };
999 } vm_info;
2bd160a1
CW
1000 } engine[I915_NUM_ENGINES];
1001
1002 struct drm_i915_error_buffer {
1003 u32 size;
1004 u32 name;
1005 u32 rseqno[I915_NUM_ENGINES], wseqno;
1006 u64 gtt_offset;
1007 u32 read_domains;
1008 u32 write_domain;
1009 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1010 u32 tiling:2;
1011 u32 dirty:1;
1012 u32 purgeable:1;
1013 u32 userptr:1;
1014 s32 engine:4;
1015 u32 cache_level:3;
1016 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1017 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1018 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1019};
1020
7faf1ab2
DV
1021enum i915_cache_level {
1022 I915_CACHE_NONE = 0,
350ec881
CW
1023 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1024 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1025 caches, eg sampler/render caches, and the
1026 large Last-Level-Cache. LLC is coherent with
1027 the CPU, but L3 is only visible to the GPU. */
651d794f 1028 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1029};
1030
85fd4f58
CW
1031#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1032
a4001f1b
PZ
1033enum fb_op_origin {
1034 ORIGIN_GTT,
1035 ORIGIN_CPU,
1036 ORIGIN_CS,
1037 ORIGIN_FLIP,
74b4ea1e 1038 ORIGIN_DIRTYFB,
a4001f1b
PZ
1039};
1040
ab34a7e8 1041struct intel_fbc {
25ad93fd
PZ
1042 /* This is always the inner lock when overlapping with struct_mutex and
1043 * it's the outer lock when overlapping with stolen_lock. */
1044 struct mutex lock;
5e59f717 1045 unsigned threshold;
dbef0f15
PZ
1046 unsigned int possible_framebuffer_bits;
1047 unsigned int busy_bits;
010cf73d 1048 unsigned int visible_pipes_mask;
e35fef21 1049 struct intel_crtc *crtc;
5c3fe8b0 1050
c4213885 1051 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1052 struct drm_mm_node *compressed_llb;
1053
da46f936
RV
1054 bool false_color;
1055
d029bcad 1056 bool enabled;
0e631adc 1057 bool active;
9adccc60 1058
61a585d6
PZ
1059 bool underrun_detected;
1060 struct work_struct underrun_work;
1061
525a4f93
PZ
1062 /*
1063 * Due to the atomic rules we can't access some structures without the
1064 * appropriate locking, so we cache information here in order to avoid
1065 * these problems.
1066 */
aaf78d27 1067 struct intel_fbc_state_cache {
be1e3415
CW
1068 struct i915_vma *vma;
1069
aaf78d27
PZ
1070 struct {
1071 unsigned int mode_flags;
1072 uint32_t hsw_bdw_pixel_rate;
1073 } crtc;
1074
1075 struct {
1076 unsigned int rotation;
1077 int src_w;
1078 int src_h;
1079 bool visible;
1080 } plane;
1081
1082 struct {
801c8fe8 1083 const struct drm_format_info *format;
aaf78d27 1084 unsigned int stride;
aaf78d27
PZ
1085 } fb;
1086 } state_cache;
1087
525a4f93
PZ
1088 /*
1089 * This structure contains everything that's relevant to program the
1090 * hardware registers. When we want to figure out if we need to disable
1091 * and re-enable FBC for a new configuration we just check if there's
1092 * something different in the struct. The genx_fbc_activate functions
1093 * are supposed to read from it in order to program the registers.
1094 */
b183b3f1 1095 struct intel_fbc_reg_params {
be1e3415
CW
1096 struct i915_vma *vma;
1097
b183b3f1
PZ
1098 struct {
1099 enum pipe pipe;
1100 enum plane plane;
1101 unsigned int fence_y_offset;
1102 } crtc;
1103
1104 struct {
801c8fe8 1105 const struct drm_format_info *format;
b183b3f1 1106 unsigned int stride;
b183b3f1
PZ
1107 } fb;
1108
1109 int cfb_size;
1110 } params;
1111
5c3fe8b0 1112 struct intel_fbc_work {
128d7356 1113 bool scheduled;
ca18d51d 1114 u32 scheduled_vblank;
128d7356 1115 struct work_struct work;
128d7356 1116 } work;
5c3fe8b0 1117
bf6189c6 1118 const char *no_fbc_reason;
b5e50c3f
JB
1119};
1120
fe88d122 1121/*
96178eeb
VK
1122 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1123 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1124 * parsing for same resolution.
1125 */
1126enum drrs_refresh_rate_type {
1127 DRRS_HIGH_RR,
1128 DRRS_LOW_RR,
1129 DRRS_MAX_RR, /* RR count */
1130};
1131
1132enum drrs_support_type {
1133 DRRS_NOT_SUPPORTED = 0,
1134 STATIC_DRRS_SUPPORT = 1,
1135 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1136};
1137
2807cf69 1138struct intel_dp;
96178eeb
VK
1139struct i915_drrs {
1140 struct mutex mutex;
1141 struct delayed_work work;
1142 struct intel_dp *dp;
1143 unsigned busy_frontbuffer_bits;
1144 enum drrs_refresh_rate_type refresh_rate_type;
1145 enum drrs_support_type type;
1146};
1147
a031d709 1148struct i915_psr {
f0355c4a 1149 struct mutex lock;
a031d709
RV
1150 bool sink_support;
1151 bool source_ok;
2807cf69 1152 struct intel_dp *enabled;
7c8f8a70
RV
1153 bool active;
1154 struct delayed_work work;
9ca15301 1155 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1156 bool psr2_support;
1157 bool aux_frame_sync;
60e5ffe3 1158 bool link_standby;
97da2ef4
NV
1159 bool y_cord_support;
1160 bool colorimetry_support;
340c93c0 1161 bool alpm;
3f51e471 1162};
5c3fe8b0 1163
3bad0781 1164enum intel_pch {
f0350830 1165 PCH_NONE = 0, /* No PCH present */
3bad0781 1166 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1167 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1168 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1169 PCH_SPT, /* Sunrisepoint PCH */
23247d71
RV
1170 PCH_KBP, /* Kaby Lake PCH */
1171 PCH_CNP, /* Cannon Lake PCH */
40c7ead9 1172 PCH_NOP,
3bad0781
ZW
1173};
1174
988d6ee8
PZ
1175enum intel_sbi_destination {
1176 SBI_ICLK,
1177 SBI_MPHY,
1178};
1179
435793df 1180#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1181#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1182#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1183#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
c99a259b 1184#define QUIRK_INCREASE_T12_DELAY (1<<6)
b690e96c 1185
8be48d92 1186struct intel_fbdev;
1630fe75 1187struct intel_fbc_work;
38651674 1188
c2b9152f
DV
1189struct intel_gmbus {
1190 struct i2c_adapter adapter;
3e4d44e0 1191#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1192 u32 force_bit;
c2b9152f 1193 u32 reg0;
f0f59a00 1194 i915_reg_t gpio_reg;
c167a6fc 1195 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1196 struct drm_i915_private *dev_priv;
1197};
1198
f4c956ad 1199struct i915_suspend_saved_registers {
e948e994 1200 u32 saveDSPARB;
ba8bbcf6 1201 u32 saveFBC_CONTROL;
1f84e550 1202 u32 saveCACHE_MODE_0;
1f84e550 1203 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1204 u32 saveSWF0[16];
1205 u32 saveSWF1[16];
85fa792b 1206 u32 saveSWF3[3];
4b9de737 1207 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1208 u32 savePCH_PORT_HOTPLUG;
9f49c376 1209 u16 saveGCDGMBUS;
f4c956ad 1210};
c85aa885 1211
ddeea5b0
ID
1212struct vlv_s0ix_state {
1213 /* GAM */
1214 u32 wr_watermark;
1215 u32 gfx_prio_ctrl;
1216 u32 arb_mode;
1217 u32 gfx_pend_tlb0;
1218 u32 gfx_pend_tlb1;
1219 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1220 u32 media_max_req_count;
1221 u32 gfx_max_req_count;
1222 u32 render_hwsp;
1223 u32 ecochk;
1224 u32 bsd_hwsp;
1225 u32 blt_hwsp;
1226 u32 tlb_rd_addr;
1227
1228 /* MBC */
1229 u32 g3dctl;
1230 u32 gsckgctl;
1231 u32 mbctl;
1232
1233 /* GCP */
1234 u32 ucgctl1;
1235 u32 ucgctl3;
1236 u32 rcgctl1;
1237 u32 rcgctl2;
1238 u32 rstctl;
1239 u32 misccpctl;
1240
1241 /* GPM */
1242 u32 gfxpause;
1243 u32 rpdeuhwtc;
1244 u32 rpdeuc;
1245 u32 ecobus;
1246 u32 pwrdwnupctl;
1247 u32 rp_down_timeout;
1248 u32 rp_deucsw;
1249 u32 rcubmabdtmr;
1250 u32 rcedata;
1251 u32 spare2gh;
1252
1253 /* Display 1 CZ domain */
1254 u32 gt_imr;
1255 u32 gt_ier;
1256 u32 pm_imr;
1257 u32 pm_ier;
1258 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1259
1260 /* GT SA CZ domain */
1261 u32 tilectl;
1262 u32 gt_fifoctl;
1263 u32 gtlc_wake_ctrl;
1264 u32 gtlc_survive;
1265 u32 pmwgicz;
1266
1267 /* Display 2 CZ domain */
1268 u32 gu_ctl0;
1269 u32 gu_ctl1;
9c25210f 1270 u32 pcbr;
ddeea5b0
ID
1271 u32 clock_gate_dis2;
1272};
1273
bf225f20 1274struct intel_rps_ei {
679cb6c1 1275 ktime_t ktime;
bf225f20
CW
1276 u32 render_c0;
1277 u32 media_c0;
31685c25
D
1278};
1279
c85aa885 1280struct intel_gen6_power_mgmt {
d4d70aa5
ID
1281 /*
1282 * work, interrupts_enabled and pm_iir are protected by
1283 * dev_priv->irq_lock
1284 */
c85aa885 1285 struct work_struct work;
d4d70aa5 1286 bool interrupts_enabled;
c85aa885 1287 u32 pm_iir;
59cdb63d 1288
b20e3cfe 1289 /* PM interrupt bits that should never be masked */
5dd04556 1290 u32 pm_intrmsk_mbz;
1800ad25 1291
b39fb297
BW
1292 /* Frequencies are stored in potentially platform dependent multiples.
1293 * In other words, *_freq needs to be multiplied by X to be interesting.
1294 * Soft limits are those which are used for the dynamic reclocking done
1295 * by the driver (raise frequencies under heavy loads, and lower for
1296 * lighter loads). Hard limits are those imposed by the hardware.
1297 *
1298 * A distinction is made for overclocking, which is never enabled by
1299 * default, and is considered to be above the hard limit if it's
1300 * possible at all.
1301 */
1302 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1303 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1304 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1305 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1306 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1307 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1308 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1309 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1310 u8 rp1_freq; /* "less than" RP0 power/freqency */
1311 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1312 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1313
8fb55197
CW
1314 u8 up_threshold; /* Current %busy required to uplock */
1315 u8 down_threshold; /* Current %busy required to downclock */
1316
dd75fdc8
CW
1317 int last_adj;
1318 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1319
c0951f0c 1320 bool enabled;
54b4f68f 1321 struct delayed_work autoenable_work;
7b92c1bd
CW
1322 atomic_t num_waiters;
1323 atomic_t boosts;
4fc688ce 1324
bf225f20 1325 /* manual wa residency calculations */
e0e8c7cb 1326 struct intel_rps_ei ei;
bf225f20 1327
4fc688ce
JB
1328 /*
1329 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1330 * Must be taken after struct_mutex if nested. Note that
1331 * this lock may be held for long periods of time when
1332 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1333 */
1334 struct mutex hw_lock;
c85aa885
DV
1335};
1336
1a240d4d
DV
1337/* defined intel_pm.c */
1338extern spinlock_t mchdev_lock;
1339
c85aa885
DV
1340struct intel_ilk_power_mgmt {
1341 u8 cur_delay;
1342 u8 min_delay;
1343 u8 max_delay;
1344 u8 fmax;
1345 u8 fstart;
1346
1347 u64 last_count1;
1348 unsigned long last_time1;
1349 unsigned long chipset_power;
1350 u64 last_count2;
5ed0bdf2 1351 u64 last_time2;
c85aa885
DV
1352 unsigned long gfx_power;
1353 u8 corr;
1354
1355 int c_m;
1356 int r_t;
1357};
1358
c6cb582e
ID
1359struct drm_i915_private;
1360struct i915_power_well;
1361
1362struct i915_power_well_ops {
1363 /*
1364 * Synchronize the well's hw state to match the current sw state, for
1365 * example enable/disable it based on the current refcount. Called
1366 * during driver init and resume time, possibly after first calling
1367 * the enable/disable handlers.
1368 */
1369 void (*sync_hw)(struct drm_i915_private *dev_priv,
1370 struct i915_power_well *power_well);
1371 /*
1372 * Enable the well and resources that depend on it (for example
1373 * interrupts located on the well). Called after the 0->1 refcount
1374 * transition.
1375 */
1376 void (*enable)(struct drm_i915_private *dev_priv,
1377 struct i915_power_well *power_well);
1378 /*
1379 * Disable the well and resources that depend on it. Called after
1380 * the 1->0 refcount transition.
1381 */
1382 void (*disable)(struct drm_i915_private *dev_priv,
1383 struct i915_power_well *power_well);
1384 /* Returns the hw enabled state. */
1385 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1386 struct i915_power_well *power_well);
1387};
1388
a38911a3
WX
1389/* Power well structure for haswell */
1390struct i915_power_well {
c1ca727f 1391 const char *name;
6f3ef5dd 1392 bool always_on;
a38911a3
WX
1393 /* power well enable/disable usage count */
1394 int count;
bfafe93a
ID
1395 /* cached hw enabled state */
1396 bool hw_enabled;
d8fc70b7 1397 u64 domains;
01c3faa7 1398 /* unique identifier for this power well */
438b8dc4 1399 enum i915_power_well_id id;
362624c9
ACO
1400 /*
1401 * Arbitraty data associated with this power well. Platform and power
1402 * well specific.
1403 */
b5565a2e
ID
1404 union {
1405 struct {
1406 enum dpio_phy phy;
1407 } bxt;
001bd2cb
ID
1408 struct {
1409 /* Mask of pipes whose IRQ logic is backed by the pw */
1410 u8 irq_pipe_mask;
1411 /* The pw is backing the VGA functionality */
1412 bool has_vga:1;
b2891eb2 1413 bool has_fuses:1;
001bd2cb 1414 } hsw;
b5565a2e 1415 };
c6cb582e 1416 const struct i915_power_well_ops *ops;
a38911a3
WX
1417};
1418
83c00f55 1419struct i915_power_domains {
baa70707
ID
1420 /*
1421 * Power wells needed for initialization at driver init and suspend
1422 * time are on. They are kept on until after the first modeset.
1423 */
1424 bool init_power_on;
0d116a29 1425 bool initializing;
c1ca727f 1426 int power_well_count;
baa70707 1427
83c00f55 1428 struct mutex lock;
1da51581 1429 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1430 struct i915_power_well *power_wells;
83c00f55
ID
1431};
1432
35a85ac6 1433#define MAX_L3_SLICES 2
a4da4fa4 1434struct intel_l3_parity {
35a85ac6 1435 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1436 struct work_struct error_work;
35a85ac6 1437 int which_slice;
a4da4fa4
DV
1438};
1439
4b5aed62 1440struct i915_gem_mm {
4b5aed62
DV
1441 /** Memory allocator for GTT stolen memory */
1442 struct drm_mm stolen;
92e97d2f
PZ
1443 /** Protects the usage of the GTT stolen memory allocator. This is
1444 * always the inner lock when overlapping with struct_mutex. */
1445 struct mutex stolen_lock;
1446
4b5aed62
DV
1447 /** List of all objects in gtt_space. Used to restore gtt
1448 * mappings on resume */
1449 struct list_head bound_list;
1450 /**
1451 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1452 * are idle and not used by the GPU). These objects may or may
1453 * not actually have any pages attached.
4b5aed62
DV
1454 */
1455 struct list_head unbound_list;
1456
275f039d
CW
1457 /** List of all objects in gtt_space, currently mmaped by userspace.
1458 * All objects within this list must also be on bound_list.
1459 */
1460 struct list_head userfault_list;
1461
fbbd37b3
CW
1462 /**
1463 * List of objects which are pending destruction.
1464 */
1465 struct llist_head free_list;
1466 struct work_struct free_work;
1467
4b5aed62 1468 /** Usable portion of the GTT for GEM */
c8847387 1469 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1470
4b5aed62
DV
1471 /** PPGTT used for aliasing the PPGTT with the GTT */
1472 struct i915_hw_ppgtt *aliasing_ppgtt;
1473
2cfcd32a 1474 struct notifier_block oom_notifier;
e87666b5 1475 struct notifier_block vmap_notifier;
ceabbba5 1476 struct shrinker shrinker;
4b5aed62 1477
4b5aed62
DV
1478 /** LRU list of objects with fence regs on them. */
1479 struct list_head fence_list;
1480
8a2421bd
CW
1481 /**
1482 * Workqueue to fault in userptr pages, flushed by the execbuf
1483 * when required but otherwise left to userspace to try again
1484 * on EAGAIN.
1485 */
1486 struct workqueue_struct *userptr_wq;
1487
94312828
CW
1488 u64 unordered_timeline;
1489
bdf1e7e3 1490 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1491 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1492
4b5aed62
DV
1493 /** Bit 6 swizzling required for X tiling */
1494 uint32_t bit_6_swizzle_x;
1495 /** Bit 6 swizzling required for Y tiling */
1496 uint32_t bit_6_swizzle_y;
1497
4b5aed62 1498 /* accounting, useful for userland debugging */
c20e8355 1499 spinlock_t object_stat_lock;
3ef7f228 1500 u64 object_memory;
4b5aed62
DV
1501 u32 object_count;
1502};
1503
edc3d884 1504struct drm_i915_error_state_buf {
0a4cd7c8 1505 struct drm_i915_private *i915;
edc3d884
MK
1506 unsigned bytes;
1507 unsigned size;
1508 int err;
1509 u8 *buf;
1510 loff_t start;
1511 loff_t pos;
1512};
1513
b52992c0
CW
1514#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1515#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1516
3fe3b030
MK
1517#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1518#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1519
99584db3
DV
1520struct i915_gpu_error {
1521 /* For hangcheck timer */
1522#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1523#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1524
737b1506 1525 struct delayed_work hangcheck_work;
99584db3
DV
1526
1527 /* For reset and error_state handling. */
1528 spinlock_t lock;
1529 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1530 struct i915_gpu_state *first_error;
094f9a54 1531
9db529aa
DV
1532 atomic_t pending_fb_pin;
1533
094f9a54
CW
1534 unsigned long missed_irq_rings;
1535
1f83fee0 1536 /**
2ac0f450 1537 * State variable controlling the reset flow and count
1f83fee0 1538 *
2ac0f450 1539 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1540 *
56306c6e 1541 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1542 * meaning that any waiters holding onto the struct_mutex should
1543 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1544 *
1545 * If reset is not completed succesfully, the I915_WEDGE bit is
1546 * set meaning that hardware is terminally sour and there is no
1547 * recovery. All waiters on the reset_queue will be woken when
1548 * that happens.
1549 *
1550 * This counter is used by the wait_seqno code to notice that reset
1551 * event happened and it needs to restart the entire ioctl (since most
1552 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1553 *
1554 * This is important for lock-free wait paths, where no contended lock
1555 * naturally enforces the correct ordering between the bail-out of the
1556 * waiter and the gpu reset work code.
1f83fee0 1557 */
8af29b0c 1558 unsigned long reset_count;
1f83fee0 1559
8c185eca
CW
1560 /**
1561 * flags: Control various stages of the GPU reset
1562 *
1563 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1564 * other users acquiring the struct_mutex. To do this we set the
1565 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1566 * and then check for that bit before acquiring the struct_mutex (in
1567 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1568 * secondary role in preventing two concurrent global reset attempts.
1569 *
1570 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1571 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1572 * but it may be held by some long running waiter (that we cannot
1573 * interrupt without causing trouble). Once we are ready to do the GPU
1574 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1575 * they already hold the struct_mutex and want to participate they can
1576 * inspect the bit and do the reset directly, otherwise the worker
1577 * waits for the struct_mutex.
1578 *
142bc7d9
MT
1579 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1580 * acquire the struct_mutex to reset an engine, we need an explicit
1581 * flag to prevent two concurrent reset attempts in the same engine.
1582 * As the number of engines continues to grow, allocate the flags from
1583 * the most significant bits.
1584 *
8c185eca
CW
1585 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1586 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1587 * i915_gem_request_alloc(), this bit is checked and the sequence
1588 * aborted (with -EIO reported to userspace) if set.
1589 */
8af29b0c 1590 unsigned long flags;
8c185eca
CW
1591#define I915_RESET_BACKOFF 0
1592#define I915_RESET_HANDOFF 1
9db529aa 1593#define I915_RESET_MODESET 2
8af29b0c 1594#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1595#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1596
702c8f8e
MT
1597 /** Number of times an engine has been reset */
1598 u32 reset_engine_count[I915_NUM_ENGINES];
1599
1f15b76f
CW
1600 /**
1601 * Waitqueue to signal when a hang is detected. Used to for waiters
1602 * to release the struct_mutex for the reset to procede.
1603 */
1604 wait_queue_head_t wait_queue;
1605
1f83fee0
DV
1606 /**
1607 * Waitqueue to signal when the reset has completed. Used by clients
1608 * that wait for dev_priv->mm.wedged to settle.
1609 */
1610 wait_queue_head_t reset_queue;
33196ded 1611
094f9a54 1612 /* For missed irq/seqno simulation. */
688e6c72 1613 unsigned long test_irq_rings;
99584db3
DV
1614};
1615
b8efb17b
ZR
1616enum modeset_restore {
1617 MODESET_ON_LID_OPEN,
1618 MODESET_DONE,
1619 MODESET_SUSPENDED,
1620};
1621
500ea70d
RV
1622#define DP_AUX_A 0x40
1623#define DP_AUX_B 0x10
1624#define DP_AUX_C 0x20
1625#define DP_AUX_D 0x30
1626
11c1b657
XZ
1627#define DDC_PIN_B 0x05
1628#define DDC_PIN_C 0x04
1629#define DDC_PIN_D 0x06
1630
6acab15a 1631struct ddi_vbt_port_info {
ce4dd49e
DL
1632 /*
1633 * This is an index in the HDMI/DVI DDI buffer translation table.
1634 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1635 * populate this field.
1636 */
1637#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1638 uint8_t hdmi_level_shift;
311a2094
PZ
1639
1640 uint8_t supports_dvi:1;
1641 uint8_t supports_hdmi:1;
1642 uint8_t supports_dp:1;
a98d9c1d 1643 uint8_t supports_edp:1;
500ea70d
RV
1644
1645 uint8_t alternate_aux_channel;
11c1b657 1646 uint8_t alternate_ddc_pin;
75067dde
AK
1647
1648 uint8_t dp_boost_level;
1649 uint8_t hdmi_boost_level;
6acab15a
PZ
1650};
1651
bfd7ebda
RV
1652enum psr_lines_to_wait {
1653 PSR_0_LINES_TO_WAIT = 0,
1654 PSR_1_LINE_TO_WAIT,
1655 PSR_4_LINES_TO_WAIT,
1656 PSR_8_LINES_TO_WAIT
83a7280e
PB
1657};
1658
41aa3448
RV
1659struct intel_vbt_data {
1660 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1661 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1662
1663 /* Feature bits */
1664 unsigned int int_tv_support:1;
1665 unsigned int lvds_dither:1;
1666 unsigned int lvds_vbt:1;
1667 unsigned int int_crt_support:1;
1668 unsigned int lvds_use_ssc:1;
1669 unsigned int display_clock_mode:1;
1670 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1671 unsigned int panel_type:4;
41aa3448
RV
1672 int lvds_ssc_freq;
1673 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1674
83a7280e
PB
1675 enum drrs_support_type drrs_type;
1676
6aa23e65
JN
1677 struct {
1678 int rate;
1679 int lanes;
1680 int preemphasis;
1681 int vswing;
06411f08 1682 bool low_vswing;
6aa23e65
JN
1683 bool initialized;
1684 bool support;
1685 int bpp;
1686 struct edp_power_seq pps;
1687 } edp;
41aa3448 1688
bfd7ebda
RV
1689 struct {
1690 bool full_link;
1691 bool require_aux_wakeup;
1692 int idle_frames;
1693 enum psr_lines_to_wait lines_to_wait;
1694 int tp1_wakeup_time;
1695 int tp2_tp3_wakeup_time;
1696 } psr;
1697
f00076d2
JN
1698 struct {
1699 u16 pwm_freq_hz;
39fbc9c8 1700 bool present;
f00076d2 1701 bool active_low_pwm;
1de6068e 1702 u8 min_brightness; /* min_brightness/255 of max */
add03379 1703 u8 controller; /* brightness controller number */
9a41e17d 1704 enum intel_backlight_type type;
f00076d2
JN
1705 } backlight;
1706
d17c5443
SK
1707 /* MIPI DSI */
1708 struct {
1709 u16 panel_id;
d3b542fc
SK
1710 struct mipi_config *config;
1711 struct mipi_pps_data *pps;
1712 u8 seq_version;
1713 u32 size;
1714 u8 *data;
8d3ed2f3 1715 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1716 } dsi;
1717
41aa3448
RV
1718 int crt_ddc_pin;
1719
1720 int child_dev_num;
768f69c9 1721 union child_device_config *child_dev;
6acab15a
PZ
1722
1723 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1724 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1725};
1726
77c122bc
VS
1727enum intel_ddb_partitioning {
1728 INTEL_DDB_PART_1_2,
1729 INTEL_DDB_PART_5_6, /* IVB+ */
1730};
1731
1fd527cc
VS
1732struct intel_wm_level {
1733 bool enable;
1734 uint32_t pri_val;
1735 uint32_t spr_val;
1736 uint32_t cur_val;
1737 uint32_t fbc_val;
1738};
1739
820c1980 1740struct ilk_wm_values {
609cedef
VS
1741 uint32_t wm_pipe[3];
1742 uint32_t wm_lp[3];
1743 uint32_t wm_lp_spr[3];
1744 uint32_t wm_linetime[3];
1745 bool enable_fbc_wm;
1746 enum intel_ddb_partitioning partitioning;
1747};
1748
114d7dc0 1749struct g4x_pipe_wm {
1b31389c 1750 uint16_t plane[I915_MAX_PLANES];
04548cba 1751 uint16_t fbc;
262cd2e1 1752};
ae80152d 1753
114d7dc0 1754struct g4x_sr_wm {
262cd2e1 1755 uint16_t plane;
1b31389c 1756 uint16_t cursor;
04548cba 1757 uint16_t fbc;
1b31389c
VS
1758};
1759
1760struct vlv_wm_ddl_values {
1761 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1762};
ae80152d 1763
262cd2e1 1764struct vlv_wm_values {
114d7dc0
VS
1765 struct g4x_pipe_wm pipe[3];
1766 struct g4x_sr_wm sr;
1b31389c 1767 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1768 uint8_t level;
1769 bool cxsr;
0018fda1
VS
1770};
1771
04548cba
VS
1772struct g4x_wm_values {
1773 struct g4x_pipe_wm pipe[2];
1774 struct g4x_sr_wm sr;
1775 struct g4x_sr_wm hpll;
1776 bool cxsr;
1777 bool hpll_en;
1778 bool fbc_en;
1779};
1780
c193924e 1781struct skl_ddb_entry {
16160e3d 1782 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1783};
1784
1785static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1786{
16160e3d 1787 return entry->end - entry->start;
c193924e
DL
1788}
1789
08db6652
DL
1790static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1791 const struct skl_ddb_entry *e2)
1792{
1793 if (e1->start == e2->start && e1->end == e2->end)
1794 return true;
1795
1796 return false;
1797}
1798
c193924e 1799struct skl_ddb_allocation {
2cd601c6 1800 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1801 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1802};
1803
2ac96d2a 1804struct skl_wm_values {
2b4b9f35 1805 unsigned dirty_pipes;
c193924e 1806 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1807};
1808
1809struct skl_wm_level {
a62163e9
L
1810 bool plane_en;
1811 uint16_t plane_res_b;
1812 uint8_t plane_res_l;
2ac96d2a
PB
1813};
1814
c67a470b 1815/*
765dab67
PZ
1816 * This struct helps tracking the state needed for runtime PM, which puts the
1817 * device in PCI D3 state. Notice that when this happens, nothing on the
1818 * graphics device works, even register access, so we don't get interrupts nor
1819 * anything else.
c67a470b 1820 *
765dab67
PZ
1821 * Every piece of our code that needs to actually touch the hardware needs to
1822 * either call intel_runtime_pm_get or call intel_display_power_get with the
1823 * appropriate power domain.
a8a8bd54 1824 *
765dab67
PZ
1825 * Our driver uses the autosuspend delay feature, which means we'll only really
1826 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1827 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1828 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1829 *
1830 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1831 * goes back to false exactly before we reenable the IRQs. We use this variable
1832 * to check if someone is trying to enable/disable IRQs while they're supposed
1833 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1834 * case it happens.
c67a470b 1835 *
765dab67 1836 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1837 */
5d584b2e 1838struct i915_runtime_pm {
1f814dac 1839 atomic_t wakeref_count;
5d584b2e 1840 bool suspended;
2aeb7d3a 1841 bool irqs_enabled;
c67a470b
PZ
1842};
1843
926321d5
DV
1844enum intel_pipe_crc_source {
1845 INTEL_PIPE_CRC_SOURCE_NONE,
1846 INTEL_PIPE_CRC_SOURCE_PLANE1,
1847 INTEL_PIPE_CRC_SOURCE_PLANE2,
1848 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1849 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1850 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1851 INTEL_PIPE_CRC_SOURCE_TV,
1852 INTEL_PIPE_CRC_SOURCE_DP_B,
1853 INTEL_PIPE_CRC_SOURCE_DP_C,
1854 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1855 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1856 INTEL_PIPE_CRC_SOURCE_MAX,
1857};
1858
8bf1e9f1 1859struct intel_pipe_crc_entry {
ac2300d4 1860 uint32_t frame;
8bf1e9f1
SH
1861 uint32_t crc[5];
1862};
1863
b2c88f5b 1864#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1865struct intel_pipe_crc {
d538bbdf
DL
1866 spinlock_t lock;
1867 bool opened; /* exclusive access to the result file */
e5f75aca 1868 struct intel_pipe_crc_entry *entries;
926321d5 1869 enum intel_pipe_crc_source source;
d538bbdf 1870 int head, tail;
07144428 1871 wait_queue_head_t wq;
8c6b709d 1872 int skipped;
8bf1e9f1
SH
1873};
1874
f99d7069 1875struct i915_frontbuffer_tracking {
b5add959 1876 spinlock_t lock;
f99d7069
DV
1877
1878 /*
1879 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1880 * scheduled flips.
1881 */
1882 unsigned busy_bits;
1883 unsigned flip_bits;
1884};
1885
7225342a 1886struct i915_wa_reg {
f0f59a00 1887 i915_reg_t addr;
7225342a
MK
1888 u32 value;
1889 /* bitmask representing WA bits */
1890 u32 mask;
1891};
1892
33136b06
AS
1893/*
1894 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1895 * allowing it for RCS as we don't foresee any requirement of having
1896 * a whitelist for other engines. When it is really required for
1897 * other engines then the limit need to be increased.
1898 */
1899#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1900
1901struct i915_workarounds {
1902 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1903 u32 count;
666796da 1904 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1905};
1906
cf9d2890
YZ
1907struct i915_virtual_gpu {
1908 bool active;
8a4ab66f 1909 u32 caps;
cf9d2890
YZ
1910};
1911
aa363136
MR
1912/* used in computing the new watermarks state */
1913struct intel_wm_config {
1914 unsigned int num_pipes_active;
1915 bool sprites_enabled;
1916 bool sprites_scaled;
1917};
1918
d7965152
RB
1919struct i915_oa_format {
1920 u32 format;
1921 int size;
1922};
1923
8a3003dd
RB
1924struct i915_oa_reg {
1925 i915_reg_t addr;
1926 u32 value;
1927};
1928
701f8231
LL
1929struct i915_oa_config {
1930 char uuid[UUID_STRING_LEN + 1];
1931 int id;
1932
1933 const struct i915_oa_reg *mux_regs;
1934 u32 mux_regs_len;
1935 const struct i915_oa_reg *b_counter_regs;
1936 u32 b_counter_regs_len;
1937 const struct i915_oa_reg *flex_regs;
1938 u32 flex_regs_len;
1939
1940 struct attribute_group sysfs_metric;
1941 struct attribute *attrs[2];
1942 struct device_attribute sysfs_metric_id;
f89823c2
LL
1943
1944 atomic_t ref_count;
701f8231
LL
1945};
1946
eec688e1
RB
1947struct i915_perf_stream;
1948
16d98b31
RB
1949/**
1950 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1951 */
eec688e1 1952struct i915_perf_stream_ops {
16d98b31
RB
1953 /**
1954 * @enable: Enables the collection of HW samples, either in response to
1955 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1956 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1957 */
1958 void (*enable)(struct i915_perf_stream *stream);
1959
16d98b31
RB
1960 /**
1961 * @disable: Disables the collection of HW samples, either in response
1962 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1963 * the stream.
eec688e1
RB
1964 */
1965 void (*disable)(struct i915_perf_stream *stream);
1966
16d98b31
RB
1967 /**
1968 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1969 * once there is something ready to read() for the stream
1970 */
1971 void (*poll_wait)(struct i915_perf_stream *stream,
1972 struct file *file,
1973 poll_table *wait);
1974
16d98b31
RB
1975 /**
1976 * @wait_unlocked: For handling a blocking read, wait until there is
1977 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1978 * wait queue that would be passed to poll_wait().
eec688e1
RB
1979 */
1980 int (*wait_unlocked)(struct i915_perf_stream *stream);
1981
16d98b31
RB
1982 /**
1983 * @read: Copy buffered metrics as records to userspace
1984 * **buf**: the userspace, destination buffer
1985 * **count**: the number of bytes to copy, requested by userspace
1986 * **offset**: zero at the start of the read, updated as the read
1987 * proceeds, it represents how many bytes have been copied so far and
1988 * the buffer offset for copying the next record.
eec688e1 1989 *
16d98b31
RB
1990 * Copy as many buffered i915 perf samples and records for this stream
1991 * to userspace as will fit in the given buffer.
eec688e1 1992 *
16d98b31
RB
1993 * Only write complete records; returning -%ENOSPC if there isn't room
1994 * for a complete record.
eec688e1 1995 *
16d98b31
RB
1996 * Return any error condition that results in a short read such as
1997 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1998 * returning to userspace.
eec688e1
RB
1999 */
2000 int (*read)(struct i915_perf_stream *stream,
2001 char __user *buf,
2002 size_t count,
2003 size_t *offset);
2004
16d98b31
RB
2005 /**
2006 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2007 *
2008 * The stream will always be disabled before this is called.
2009 */
2010 void (*destroy)(struct i915_perf_stream *stream);
2011};
2012
16d98b31
RB
2013/**
2014 * struct i915_perf_stream - state for a single open stream FD
2015 */
eec688e1 2016struct i915_perf_stream {
16d98b31
RB
2017 /**
2018 * @dev_priv: i915 drm device
2019 */
eec688e1
RB
2020 struct drm_i915_private *dev_priv;
2021
16d98b31
RB
2022 /**
2023 * @link: Links the stream into ``&drm_i915_private->streams``
2024 */
eec688e1
RB
2025 struct list_head link;
2026
16d98b31
RB
2027 /**
2028 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2029 * properties given when opening a stream, representing the contents
2030 * of a single sample as read() by userspace.
2031 */
eec688e1 2032 u32 sample_flags;
16d98b31
RB
2033
2034 /**
2035 * @sample_size: Considering the configured contents of a sample
2036 * combined with the required header size, this is the total size
2037 * of a single sample record.
2038 */
d7965152 2039 int sample_size;
eec688e1 2040
16d98b31
RB
2041 /**
2042 * @ctx: %NULL if measuring system-wide across all contexts or a
2043 * specific context that is being monitored.
2044 */
eec688e1 2045 struct i915_gem_context *ctx;
16d98b31
RB
2046
2047 /**
2048 * @enabled: Whether the stream is currently enabled, considering
2049 * whether the stream was opened in a disabled state and based
2050 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2051 */
eec688e1
RB
2052 bool enabled;
2053
16d98b31
RB
2054 /**
2055 * @ops: The callbacks providing the implementation of this specific
2056 * type of configured stream.
2057 */
d7965152 2058 const struct i915_perf_stream_ops *ops;
701f8231
LL
2059
2060 /**
2061 * @oa_config: The OA configuration used by the stream.
2062 */
2063 struct i915_oa_config *oa_config;
d7965152
RB
2064};
2065
16d98b31
RB
2066/**
2067 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2068 */
d7965152 2069struct i915_oa_ops {
f89823c2
LL
2070 /**
2071 * @is_valid_b_counter_reg: Validates register's address for
2072 * programming boolean counters for a particular platform.
2073 */
2074 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2075 u32 addr);
2076
2077 /**
2078 * @is_valid_mux_reg: Validates register's address for programming mux
2079 * for a particular platform.
2080 */
2081 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2082
2083 /**
2084 * @is_valid_flex_reg: Validates register's address for programming
2085 * flex EU filtering for a particular platform.
2086 */
2087 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2088
16d98b31
RB
2089 /**
2090 * @init_oa_buffer: Resets the head and tail pointers of the
2091 * circular buffer for periodic OA reports.
2092 *
2093 * Called when first opening a stream for OA metrics, but also may be
2094 * called in response to an OA buffer overflow or other error
2095 * condition.
2096 *
2097 * Note it may be necessary to clear the full OA buffer here as part of
2098 * maintaining the invariable that new reports must be written to
2099 * zeroed memory for us to be able to reliable detect if an expected
2100 * report has not yet landed in memory. (At least on Haswell the OA
2101 * buffer tail pointer is not synchronized with reports being visible
2102 * to the CPU)
2103 */
d7965152 2104 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31 2105
19f81df2
RB
2106 /**
2107 * @enable_metric_set: Selects and applies any MUX configuration to set
2108 * up the Boolean and Custom (B/C) counters that are part of the
2109 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2110 * disabling EU clock gating as required.
2111 */
701f8231
LL
2112 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2113 const struct i915_oa_config *oa_config);
16d98b31
RB
2114
2115 /**
2116 * @disable_metric_set: Remove system constraints associated with using
2117 * the OA unit.
2118 */
d7965152 2119 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2120
2121 /**
2122 * @oa_enable: Enable periodic sampling
2123 */
d7965152 2124 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2125
2126 /**
2127 * @oa_disable: Disable periodic sampling
2128 */
d7965152 2129 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2130
2131 /**
2132 * @read: Copy data from the circular OA buffer into a given userspace
2133 * buffer.
2134 */
d7965152
RB
2135 int (*read)(struct i915_perf_stream *stream,
2136 char __user *buf,
2137 size_t count,
2138 size_t *offset);
16d98b31
RB
2139
2140 /**
19f81df2 2141 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2142 *
19f81df2
RB
2143 * In particular this enables us to share all the fiddly code for
2144 * handling the OA unit tail pointer race that affects multiple
2145 * generations.
16d98b31 2146 */
19f81df2 2147 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2148};
2149
49cd97a3
VS
2150struct intel_cdclk_state {
2151 unsigned int cdclk, vco, ref;
2152};
2153
77fec556 2154struct drm_i915_private {
8f460e2c
CW
2155 struct drm_device drm;
2156
efab6d8d 2157 struct kmem_cache *objects;
e20d2ab7 2158 struct kmem_cache *vmas;
d1b48c1e 2159 struct kmem_cache *luts;
efab6d8d 2160 struct kmem_cache *requests;
52e54209 2161 struct kmem_cache *dependencies;
c5cf9a91 2162 struct kmem_cache *priorities;
f4c956ad 2163
5c969aa7 2164 const struct intel_device_info info;
f4c956ad 2165
f4c956ad
DV
2166 void __iomem *regs;
2167
907b28c5 2168 struct intel_uncore uncore;
f4c956ad 2169
cf9d2890
YZ
2170 struct i915_virtual_gpu vgpu;
2171
feddf6e8 2172 struct intel_gvt *gvt;
0ad35fed 2173
bd132858 2174 struct intel_huc huc;
33a732f4
AD
2175 struct intel_guc guc;
2176
eb805623
DV
2177 struct intel_csr csr;
2178
5ea6e5e3 2179 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2180
f4c956ad
DV
2181 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2182 * controller on different i2c buses. */
2183 struct mutex gmbus_mutex;
2184
2185 /**
2186 * Base address of the gmbus and gpio block.
2187 */
2188 uint32_t gpio_mmio_base;
2189
b6fdd0f2
SS
2190 /* MMIO base address for MIPI regs */
2191 uint32_t mipi_mmio_base;
2192
443a389f
VS
2193 uint32_t psr_mmio_base;
2194
44cb734c
ID
2195 uint32_t pps_mmio_base;
2196
28c70f16
DV
2197 wait_queue_head_t gmbus_wait_queue;
2198
f4c956ad 2199 struct pci_dev *bridge_dev;
0ca5fa3a 2200 struct i915_gem_context *kernel_context;
3b3f1650 2201 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2202 struct i915_vma *semaphore;
f4c956ad 2203
ba8286fa 2204 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2205 struct resource mch_res;
2206
f4c956ad
DV
2207 /* protects the irq masks */
2208 spinlock_t irq_lock;
2209
f8b79e58
ID
2210 bool display_irqs_enabled;
2211
9ee32fea
DV
2212 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2213 struct pm_qos_request pm_qos;
2214
a580516d
VS
2215 /* Sideband mailbox protection */
2216 struct mutex sb_lock;
f4c956ad
DV
2217
2218 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2219 union {
2220 u32 irq_mask;
2221 u32 de_irq_mask[I915_MAX_PIPES];
2222 };
f4c956ad 2223 u32 gt_irq_mask;
f4e9af4f
AG
2224 u32 pm_imr;
2225 u32 pm_ier;
a6706b45 2226 u32 pm_rps_events;
26705e20 2227 u32 pm_guc_events;
91d181dd 2228 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2229
5fcece80 2230 struct i915_hotplug hotplug;
ab34a7e8 2231 struct intel_fbc fbc;
439d7ac0 2232 struct i915_drrs drrs;
f4c956ad 2233 struct intel_opregion opregion;
41aa3448 2234 struct intel_vbt_data vbt;
f4c956ad 2235
d9ceb816
JB
2236 bool preserve_bios_swizzle;
2237
f4c956ad
DV
2238 /* overlay */
2239 struct intel_overlay *overlay;
f4c956ad 2240
58c68779 2241 /* backlight registers and fields in struct intel_panel */
07f11d49 2242 struct mutex backlight_lock;
31ad8ec6 2243
f4c956ad 2244 /* LVDS info */
f4c956ad
DV
2245 bool no_aux_handshake;
2246
e39b999a
VS
2247 /* protects panel power sequencer state */
2248 struct mutex pps_mutex;
2249
f4c956ad 2250 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2251 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2252
2253 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2254 unsigned int skl_preferred_vco_freq;
49cd97a3 2255 unsigned int max_cdclk_freq;
8d96561a 2256
adafdc6f 2257 unsigned int max_dotclk_freq;
e7dc33f3 2258 unsigned int rawclk_freq;
6bcda4f0 2259 unsigned int hpll_freq;
bfa7df01 2260 unsigned int czclk_freq;
f4c956ad 2261
63911d72 2262 struct {
bb0f4aab
VS
2263 /*
2264 * The current logical cdclk state.
2265 * See intel_atomic_state.cdclk.logical
2266 *
2267 * For reading holding any crtc lock is sufficient,
2268 * for writing must hold all of them.
2269 */
2270 struct intel_cdclk_state logical;
2271 /*
2272 * The current actual cdclk state.
2273 * See intel_atomic_state.cdclk.actual
2274 */
2275 struct intel_cdclk_state actual;
2276 /* The current hardware cdclk state */
49cd97a3
VS
2277 struct intel_cdclk_state hw;
2278 } cdclk;
63911d72 2279
645416f5
DV
2280 /**
2281 * wq - Driver workqueue for GEM.
2282 *
2283 * NOTE: Work items scheduled here are not allowed to grab any modeset
2284 * locks, for otherwise the flushing done in the pageflip code will
2285 * result in deadlocks.
2286 */
f4c956ad
DV
2287 struct workqueue_struct *wq;
2288
2289 /* Display functions */
2290 struct drm_i915_display_funcs display;
2291
2292 /* PCH chipset type */
2293 enum intel_pch pch_type;
17a303ec 2294 unsigned short pch_id;
f4c956ad
DV
2295
2296 unsigned long quirks;
2297
b8efb17b
ZR
2298 enum modeset_restore modeset_restore;
2299 struct mutex modeset_restore_lock;
e2c8b870 2300 struct drm_atomic_state *modeset_restore_state;
73974893 2301 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2302
a7bbbd63 2303 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2304 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2305
4b5aed62 2306 struct i915_gem_mm mm;
ad46cb53
CW
2307 DECLARE_HASHTABLE(mm_structs, 7);
2308 struct mutex mm_lock;
8781342d 2309
8781342d
DV
2310 /* Kernel Modesetting */
2311
e2af48c6
VS
2312 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2313 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207 2314
c4597872
DV
2315#ifdef CONFIG_DEBUG_FS
2316 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2317#endif
2318
565602d7 2319 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2320 int num_shared_dpll;
2321 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2322 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2323
fbf6d879
ML
2324 /*
2325 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2326 * Must be global rather than per dpll, because on some platforms
2327 * plls share registers.
2328 */
2329 struct mutex dpll_lock;
2330
565602d7
ML
2331 unsigned int active_crtcs;
2332 unsigned int min_pixclk[I915_MAX_PIPES];
2333
e4607fcf 2334 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2335
7225342a 2336 struct i915_workarounds workarounds;
888b5995 2337
f99d7069
DV
2338 struct i915_frontbuffer_tracking fb_tracking;
2339
eb955eee
CW
2340 struct intel_atomic_helper {
2341 struct llist_head free_list;
2342 struct work_struct free_work;
2343 } atomic_helper;
2344
652c393a 2345 u16 orig_clock;
f97108d1 2346
c4804411 2347 bool mchbar_need_disable;
f97108d1 2348
a4da4fa4
DV
2349 struct intel_l3_parity l3_parity;
2350
59124506 2351 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2352 u32 edram_cap;
59124506 2353
c6a828d3 2354 /* gen6+ rps state */
c85aa885 2355 struct intel_gen6_power_mgmt rps;
c6a828d3 2356
20e4d407
DV
2357 /* ilk-only ips/rps state. Everything in here is protected by the global
2358 * mchdev_lock in intel_pm.c */
c85aa885 2359 struct intel_ilk_power_mgmt ips;
b5e50c3f 2360
83c00f55 2361 struct i915_power_domains power_domains;
a38911a3 2362
a031d709 2363 struct i915_psr psr;
3f51e471 2364
99584db3 2365 struct i915_gpu_error gpu_error;
ae681d96 2366
c9cddffc
JB
2367 struct drm_i915_gem_object *vlv_pctx;
2368
8be48d92
DA
2369 /* list of fbdev register on this device */
2370 struct intel_fbdev *fbdev;
82e3b8c1 2371 struct work_struct fbdev_suspend_work;
e953fd7b
CW
2372
2373 struct drm_property *broadcast_rgb_property;
3f43c48d 2374 struct drm_property *force_audio_property;
e3689190 2375
58fddc28 2376 /* hda/i915 audio component */
51e1d83c 2377 struct i915_audio_component *audio_component;
58fddc28 2378 bool audio_component_registered;
4a21ef7d
LY
2379 /**
2380 * av_mutex - mutex for audio/video sync
2381 *
2382 */
2383 struct mutex av_mutex;
58fddc28 2384
829a0af2
CW
2385 struct {
2386 struct list_head list;
5f09a9c8
CW
2387 struct llist_head free_list;
2388 struct work_struct free_work;
829a0af2
CW
2389
2390 /* The hw wants to have a stable context identifier for the
2391 * lifetime of the context (for OA, PASID, faults, etc).
2392 * This is limited in execlists to 21 bits.
2393 */
2394 struct ida hw_ida;
2395#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2396 } contexts;
f4c956ad 2397
3e68320e 2398 u32 fdi_rx_config;
68d18ad7 2399
c231775c 2400 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2401 u32 chv_phy_control;
c231775c
VS
2402 /*
2403 * Shadows for CHV DPLL_MD regs to keep the state
2404 * checker somewhat working in the presence hardware
2405 * crappiness (can't read out DPLL_MD for pipes B & C).
2406 */
2407 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2408 u32 bxt_phy_grc;
70722468 2409
842f1c8b 2410 u32 suspend_count;
bc87229f 2411 bool suspended_to_idle;
f4c956ad 2412 struct i915_suspend_saved_registers regfile;
ddeea5b0 2413 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2414
656d1b89 2415 enum {
16dcdc4e
PZ
2416 I915_SAGV_UNKNOWN = 0,
2417 I915_SAGV_DISABLED,
2418 I915_SAGV_ENABLED,
2419 I915_SAGV_NOT_CONTROLLED
2420 } sagv_status;
656d1b89 2421
53615a5e
VS
2422 struct {
2423 /*
2424 * Raw watermark latency values:
2425 * in 0.1us units for WM0,
2426 * in 0.5us units for WM1+.
2427 */
2428 /* primary */
2429 uint16_t pri_latency[5];
2430 /* sprite */
2431 uint16_t spr_latency[5];
2432 /* cursor */
2433 uint16_t cur_latency[5];
2af30a5c
PB
2434 /*
2435 * Raw watermark memory latency values
2436 * for SKL for all 8 levels
2437 * in 1us units.
2438 */
2439 uint16_t skl_latency[8];
609cedef
VS
2440
2441 /* current hardware state */
2d41c0b5
PB
2442 union {
2443 struct ilk_wm_values hw;
2444 struct skl_wm_values skl_hw;
0018fda1 2445 struct vlv_wm_values vlv;
04548cba 2446 struct g4x_wm_values g4x;
2d41c0b5 2447 };
58590c14
VS
2448
2449 uint8_t max_level;
ed4a6a7c
MR
2450
2451 /*
2452 * Should be held around atomic WM register writing; also
2453 * protects * intel_crtc->wm.active and
2454 * cstate->wm.need_postvbl_update.
2455 */
2456 struct mutex wm_mutex;
279e99d7
MR
2457
2458 /*
2459 * Set during HW readout of watermarks/DDB. Some platforms
2460 * need to know when we're still using BIOS-provided values
2461 * (which we don't fully trust).
2462 */
2463 bool distrust_bios_wm;
53615a5e
VS
2464 } wm;
2465
8a187455
PZ
2466 struct i915_runtime_pm pm;
2467
eec688e1
RB
2468 struct {
2469 bool initialized;
d7965152 2470
442b8c06 2471 struct kobject *metrics_kobj;
ccdf6341 2472 struct ctl_table_header *sysctl_header;
442b8c06 2473
f89823c2
LL
2474 /*
2475 * Lock associated with adding/modifying/removing OA configs
2476 * in dev_priv->perf.metrics_idr.
2477 */
2478 struct mutex metrics_lock;
2479
2480 /*
2481 * List of dynamic configurations, you need to hold
2482 * dev_priv->perf.metrics_lock to access it.
2483 */
2484 struct idr metrics_idr;
2485
2486 /*
2487 * Lock associated with anything below within this structure
2488 * except exclusive_stream.
2489 */
eec688e1
RB
2490 struct mutex lock;
2491 struct list_head streams;
8a3003dd
RB
2492
2493 struct {
f89823c2
LL
2494 /*
2495 * The stream currently using the OA unit. If accessed
2496 * outside a syscall associated to its file
2497 * descriptor, you need to hold
2498 * dev_priv->drm.struct_mutex.
2499 */
d7965152
RB
2500 struct i915_perf_stream *exclusive_stream;
2501
2502 u32 specific_ctx_id;
d7965152
RB
2503
2504 struct hrtimer poll_check_timer;
2505 wait_queue_head_t poll_wq;
2506 bool pollin;
2507
712122ea
RB
2508 /**
2509 * For rate limiting any notifications of spurious
2510 * invalid OA reports
2511 */
2512 struct ratelimit_state spurious_report_rs;
2513
d7965152
RB
2514 bool periodic;
2515 int period_exponent;
155e941f 2516 int timestamp_frequency;
d7965152 2517
701f8231 2518 struct i915_oa_config test_config;
d7965152
RB
2519
2520 struct {
2521 struct i915_vma *vma;
2522 u8 *vaddr;
19f81df2 2523 u32 last_ctx_id;
d7965152
RB
2524 int format;
2525 int format_size;
f279020a 2526
0dd860cf
RB
2527 /**
2528 * Locks reads and writes to all head/tail state
2529 *
2530 * Consider: the head and tail pointer state
2531 * needs to be read consistently from a hrtimer
2532 * callback (atomic context) and read() fop
2533 * (user context) with tail pointer updates
2534 * happening in atomic context and head updates
2535 * in user context and the (unlikely)
2536 * possibility of read() errors needing to
2537 * reset all head/tail state.
2538 *
2539 * Note: Contention or performance aren't
2540 * currently a significant concern here
2541 * considering the relatively low frequency of
2542 * hrtimer callbacks (5ms period) and that
2543 * reads typically only happen in response to a
2544 * hrtimer event and likely complete before the
2545 * next callback.
2546 *
2547 * Note: This lock is not held *while* reading
2548 * and copying data to userspace so the value
2549 * of head observed in htrimer callbacks won't
2550 * represent any partial consumption of data.
2551 */
2552 spinlock_t ptr_lock;
2553
2554 /**
2555 * One 'aging' tail pointer and one 'aged'
2556 * tail pointer ready to used for reading.
2557 *
2558 * Initial values of 0xffffffff are invalid
2559 * and imply that an update is required
2560 * (and should be ignored by an attempted
2561 * read)
2562 */
2563 struct {
2564 u32 offset;
2565 } tails[2];
2566
2567 /**
2568 * Index for the aged tail ready to read()
2569 * data up to.
2570 */
2571 unsigned int aged_tail_idx;
2572
2573 /**
2574 * A monotonic timestamp for when the current
2575 * aging tail pointer was read; used to
2576 * determine when it is old enough to trust.
2577 */
2578 u64 aging_timestamp;
2579
f279020a
RB
2580 /**
2581 * Although we can always read back the head
2582 * pointer register, we prefer to avoid
2583 * trusting the HW state, just to avoid any
2584 * risk that some hardware condition could
2585 * somehow bump the head pointer unpredictably
2586 * and cause us to forward the wrong OA buffer
2587 * data to userspace.
2588 */
2589 u32 head;
d7965152
RB
2590 } oa_buffer;
2591
2592 u32 gen7_latched_oastatus1;
19f81df2
RB
2593 u32 ctx_oactxctrl_offset;
2594 u32 ctx_flexeu0_offset;
2595
2596 /**
2597 * The RPT_ID/reason field for Gen8+ includes a bit
2598 * to determine if the CTX ID in the report is valid
2599 * but the specific bit differs between Gen 8 and 9
2600 */
2601 u32 gen8_valid_ctx_bit;
d7965152
RB
2602
2603 struct i915_oa_ops ops;
2604 const struct i915_oa_format *oa_formats;
8a3003dd 2605 } oa;
eec688e1
RB
2606 } perf;
2607
a83014d3
OM
2608 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2609 struct {
821ed7df 2610 void (*resume)(struct drm_i915_private *);
117897f4 2611 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2612
73cb9701
CW
2613 struct list_head timelines;
2614 struct i915_gem_timeline global_timeline;
28176ef4 2615 u32 active_requests;
73cb9701 2616
67d97da3
CW
2617 /**
2618 * Is the GPU currently considered idle, or busy executing
2619 * userspace requests? Whilst idle, we allow runtime power
2620 * management to power down the hardware and display clocks.
2621 * In order to reduce the effect on performance, there
2622 * is a slight delay before we do so.
2623 */
67d97da3
CW
2624 bool awake;
2625
2626 /**
2627 * We leave the user IRQ off as much as possible,
2628 * but this means that requests will finish and never
2629 * be retired once the system goes idle. Set a timer to
2630 * fire periodically while the ring is running. When it
2631 * fires, go retire requests.
2632 */
2633 struct delayed_work retire_work;
2634
2635 /**
2636 * When we detect an idle GPU, we want to turn on
2637 * powersaving features. So once we see that there
2638 * are no more requests outstanding and no more
2639 * arrive within a small period of time, we fire
2640 * off the idle_work.
2641 */
2642 struct delayed_work idle_work;
de867c20
CW
2643
2644 ktime_t last_init_time;
a83014d3
OM
2645 } gt;
2646
3be60de9
VS
2647 /* perform PHY state sanity checks? */
2648 bool chv_phy_assert[2];
2649
a3a8986c
MK
2650 bool ipc_enabled;
2651
f9318941
PD
2652 /* Used to save the pipe-to-encoder mapping for audio */
2653 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2654
eef57324
JA
2655 /* necessary resource sharing with HDMI LPE audio driver. */
2656 struct {
2657 struct platform_device *platdev;
2658 int irq;
2659 } lpe_audio;
2660
bdf1e7e3
DV
2661 /*
2662 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2663 * will be rejected. Instead look for a better place.
2664 */
77fec556 2665};
1da177e4 2666
2c1792a1
CW
2667static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2668{
091387c1 2669 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2670}
2671
c49d13ee 2672static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2673{
c49d13ee 2674 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2675}
2676
33a732f4
AD
2677static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2678{
2679 return container_of(guc, struct drm_i915_private, guc);
2680}
2681
50beba55
AH
2682static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2683{
2684 return container_of(huc, struct drm_i915_private, huc);
2685}
2686
b4ac5afc 2687/* Simple iterator over all initialised engines */
3b3f1650
AG
2688#define for_each_engine(engine__, dev_priv__, id__) \
2689 for ((id__) = 0; \
2690 (id__) < I915_NUM_ENGINES; \
2691 (id__)++) \
2692 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2693
2694/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2695#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2696 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2697 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2698
b1d7e4b4
WF
2699enum hdmi_force_audio {
2700 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2701 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2702 HDMI_AUDIO_AUTO, /* trust EDID */
2703 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2704};
2705
190d6cd5 2706#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2707
a071fa00
DV
2708/*
2709 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2710 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2711 * doesn't mean that the hw necessarily already scans it out, but that any
2712 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2713 *
2714 * We have one bit per pipe and per scanout plane type.
2715 */
d1b9d039
SAK
2716#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2717#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2718#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2719 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2720#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2721 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2722#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2723 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2724#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2725 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2726#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2727 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2728
85d1225e
DG
2729/*
2730 * Optimised SGL iterator for GEM objects
2731 */
2732static __always_inline struct sgt_iter {
2733 struct scatterlist *sgp;
2734 union {
2735 unsigned long pfn;
2736 dma_addr_t dma;
2737 };
2738 unsigned int curr;
2739 unsigned int max;
2740} __sgt_iter(struct scatterlist *sgl, bool dma) {
2741 struct sgt_iter s = { .sgp = sgl };
2742
2743 if (s.sgp) {
2744 s.max = s.curr = s.sgp->offset;
2745 s.max += s.sgp->length;
2746 if (dma)
2747 s.dma = sg_dma_address(s.sgp);
2748 else
2749 s.pfn = page_to_pfn(sg_page(s.sgp));
2750 }
2751
2752 return s;
2753}
2754
96d77634
CW
2755static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2756{
2757 ++sg;
2758 if (unlikely(sg_is_chain(sg)))
2759 sg = sg_chain_ptr(sg);
2760 return sg;
2761}
2762
63d15326
DG
2763/**
2764 * __sg_next - return the next scatterlist entry in a list
2765 * @sg: The current sg entry
2766 *
2767 * Description:
2768 * If the entry is the last, return NULL; otherwise, step to the next
2769 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2770 * otherwise just return the pointer to the current element.
2771 **/
2772static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2773{
2774#ifdef CONFIG_DEBUG_SG
2775 BUG_ON(sg->sg_magic != SG_MAGIC);
2776#endif
96d77634 2777 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2778}
2779
85d1225e
DG
2780/**
2781 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2782 * @__dmap: DMA address (output)
2783 * @__iter: 'struct sgt_iter' (iterator state, internal)
2784 * @__sgt: sg_table to iterate over (input)
2785 */
2786#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2787 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2788 ((__dmap) = (__iter).dma + (__iter).curr); \
2789 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2790 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2791
2792/**
2793 * for_each_sgt_page - iterate over the pages of the given sg_table
2794 * @__pp: page pointer (output)
2795 * @__iter: 'struct sgt_iter' (iterator state, internal)
2796 * @__sgt: sg_table to iterate over (input)
2797 */
2798#define for_each_sgt_page(__pp, __iter, __sgt) \
2799 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2800 ((__pp) = (__iter).pfn == 0 ? NULL : \
2801 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2802 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2803 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2804
5ca43ef0
TU
2805static inline const struct intel_device_info *
2806intel_info(const struct drm_i915_private *dev_priv)
2807{
2808 return &dev_priv->info;
2809}
2810
2811#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2812
55b8f2a7 2813#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2814#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2815
e87a005d 2816#define REVID_FOREVER 0xff
4805fe82 2817#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2818
2819#define GEN_FOREVER (0)
2820/*
2821 * Returns true if Gen is in inclusive range [Start, End].
2822 *
2823 * Use GEN_FOREVER for unbound start and or end.
2824 */
c1812bdb 2825#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2826 unsigned int __s = (s), __e = (e); \
2827 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2828 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2829 if ((__s) != GEN_FOREVER) \
2830 __s = (s) - 1; \
2831 if ((__e) == GEN_FOREVER) \
2832 __e = BITS_PER_LONG - 1; \
2833 else \
2834 __e = (e) - 1; \
c1812bdb 2835 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2836})
2837
e87a005d
JN
2838/*
2839 * Return true if revision is in range [since,until] inclusive.
2840 *
2841 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2842 */
2843#define IS_REVID(p, since, until) \
2844 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2845
06bcd848
JN
2846#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2847#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2848#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2849#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2850#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2851#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2852#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2853#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2854#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2855#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2856#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2857#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2858#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2859#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2860#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2861#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2862#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2863#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2864#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2865#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2866 INTEL_DEVID(dev_priv) == 0x0152 || \
2867 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2868#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2869#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2870#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2871#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2872#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2873#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2874#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2875#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
71851fa8 2876#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
413f3c19 2877#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
646d5772 2878#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2879#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2880 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2881#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2882 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2883 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2884 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2885/* ULX machines are also considered ULT. */
50a0bc90
TU
2886#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2887 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2888#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2889 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2890#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2891 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2892#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2893 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2894/* ULX machines are also considered ULT. */
50a0bc90
TU
2895#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2896 INTEL_DEVID(dev_priv) == 0x0A1E)
2897#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2898 INTEL_DEVID(dev_priv) == 0x1913 || \
2899 INTEL_DEVID(dev_priv) == 0x1916 || \
2900 INTEL_DEVID(dev_priv) == 0x1921 || \
2901 INTEL_DEVID(dev_priv) == 0x1926)
2902#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2903 INTEL_DEVID(dev_priv) == 0x1915 || \
2904 INTEL_DEVID(dev_priv) == 0x191E)
2905#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2906 INTEL_DEVID(dev_priv) == 0x5913 || \
2907 INTEL_DEVID(dev_priv) == 0x5916 || \
2908 INTEL_DEVID(dev_priv) == 0x5921 || \
2909 INTEL_DEVID(dev_priv) == 0x5926)
2910#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2911 INTEL_DEVID(dev_priv) == 0x5915 || \
2912 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2
RB
2913#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2914 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
50a0bc90
TU
2915#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2916 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2917#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2918 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
3891589e
LL
2919#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2920 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2921#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2922 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
da411a48
RV
2923#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2924 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
7a58bad0 2925
c007fb4a 2926#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2927
ef712bb4
JN
2928#define SKL_REVID_A0 0x0
2929#define SKL_REVID_B0 0x1
2930#define SKL_REVID_C0 0x2
2931#define SKL_REVID_D0 0x3
2932#define SKL_REVID_E0 0x4
2933#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2934#define SKL_REVID_G0 0x6
2935#define SKL_REVID_H0 0x7
ef712bb4 2936
e87a005d
JN
2937#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2938
ef712bb4 2939#define BXT_REVID_A0 0x0
fffda3f4 2940#define BXT_REVID_A1 0x1
ef712bb4 2941#define BXT_REVID_B0 0x3
a3f79ca6 2942#define BXT_REVID_B_LAST 0x8
ef712bb4 2943#define BXT_REVID_C0 0x9
6c74c87f 2944
e2d214ae
TU
2945#define IS_BXT_REVID(dev_priv, since, until) \
2946 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2947
c033a37c
MK
2948#define KBL_REVID_A0 0x0
2949#define KBL_REVID_B0 0x1
fe905819
MK
2950#define KBL_REVID_C0 0x2
2951#define KBL_REVID_D0 0x3
2952#define KBL_REVID_E0 0x4
c033a37c 2953
0853723b
TU
2954#define IS_KBL_REVID(dev_priv, since, until) \
2955 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2956
f4f4b59b
ACO
2957#define GLK_REVID_A0 0x0
2958#define GLK_REVID_A1 0x1
2959
2960#define IS_GLK_REVID(dev_priv, since, until) \
2961 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2962
3c2e0fd9
PZ
2963#define CNL_REVID_A0 0x0
2964#define CNL_REVID_B0 0x1
2965
2966#define IS_CNL_REVID(p, since, until) \
2967 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2968
85436696
JB
2969/*
2970 * The genX designation typically refers to the render engine, so render
2971 * capability related checks should use IS_GEN, while display and other checks
2972 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2973 * chips, etc.).
2974 */
5db94019
TU
2975#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2976#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2977#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2978#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2979#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2980#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2981#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2982#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 2983#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 2984
8727dc09 2985#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2986#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2987#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2988
a19d6ff2
TU
2989#define ENGINE_MASK(id) BIT(id)
2990#define RENDER_RING ENGINE_MASK(RCS)
2991#define BSD_RING ENGINE_MASK(VCS)
2992#define BLT_RING ENGINE_MASK(BCS)
2993#define VEBOX_RING ENGINE_MASK(VECS)
2994#define BSD2_RING ENGINE_MASK(VCS2)
2995#define ALL_ENGINES (~0)
2996
2997#define HAS_ENGINE(dev_priv, id) \
0031fb96 2998 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2999
3000#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3001#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3002#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3003#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3004
0031fb96
TU
3005#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3006#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3007#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
3008#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3009 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 3010
0031fb96 3011#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 3012
0031fb96
TU
3013#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3014 ((dev_priv)->info.has_logical_ring_contexts)
3015#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
3016#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
3017#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
3018
3019#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3020#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3021 ((dev_priv)->info.overlay_needs_physical)
cae5852d 3022
b45305fc 3023/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 3024#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
3025
3026/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 3027#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 3028 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 3029
4e6b788c
DV
3030/*
3031 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3032 * even when in MSI mode. This results in spurious interrupt warnings if the
3033 * legacy irq no. is shared with another device. The kernel then disables that
3034 * interrupt source and so prevents the other device from working properly.
3035 */
0031fb96
TU
3036#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
3037#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 3038
cae5852d
ZN
3039/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3040 * rows, which changed the alignment requirements and fence programming.
3041 */
50a0bc90
TU
3042#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3043 !(IS_I915G(dev_priv) || \
3044 IS_I915GM(dev_priv)))
56b857a5
TU
3045#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3046#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 3047
56b857a5
TU
3048#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
3049#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
3050#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 3051#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 3052
50a0bc90 3053#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 3054
56b857a5 3055#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 3056
56b857a5
TU
3057#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3058#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3059#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3060#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3061#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 3062
56b857a5 3063#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 3064
6772ffe0 3065#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
3066#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3067
1a3d1898
DG
3068/*
3069 * For now, anything with a GuC requires uCode loading, and then supports
3070 * command submission once loaded. But these are logically independent
3071 * properties, so we have separate macros to test them.
3072 */
4805fe82 3073#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3074#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3075#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3076#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3077#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3078
4805fe82 3079#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3080
4805fe82 3081#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3082
c5e855d0 3083#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3084#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3085#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3086#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3087#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3088#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3089#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3090#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3091#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3092#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3093#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3094#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3095#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3096#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3097#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3098#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3099
6e266956 3100#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3101#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3102#define HAS_PCH_CNP_LP(dev_priv) \
3103 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3104#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3105#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3106#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3107#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3108 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3109 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3110#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3111 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3112 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3113#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3114#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3115#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3116#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3117
49cff963 3118#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3119
ff15947e 3120#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3121
040d2baa 3122/* DPF == dynamic parity feature */
3c9192bc 3123#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3124#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3125 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3126
c8735b0c 3127#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3128#define GEN9_FREQ_SCALER 3
c8735b0c 3129
05394f39
CW
3130#include "i915_trace.h"
3131
80debff8 3132static inline bool intel_vtd_active(void)
48f112fe
CW
3133{
3134#ifdef CONFIG_INTEL_IOMMU
80debff8 3135 if (intel_iommu_gfx_mapped)
48f112fe
CW
3136 return true;
3137#endif
3138 return false;
3139}
3140
80debff8
CW
3141static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3142{
3143 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3144}
3145
0ef34ad6
JB
3146static inline bool
3147intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3148{
80debff8 3149 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3150}
3151
c033666a 3152int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3153 int enable_ppgtt);
0e4ca100 3154
39df9190
CW
3155bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3156
0673ad47 3157/* i915_drv.c */
d15d7538
ID
3158void __printf(3, 4)
3159__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3160 const char *fmt, ...);
3161
3162#define i915_report_error(dev_priv, fmt, ...) \
3163 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3164
c43b5634 3165#ifdef CONFIG_COMPAT
0d6aa60b
DA
3166extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3167 unsigned long arg);
55edf41b
JN
3168#else
3169#define i915_compat_ioctl NULL
c43b5634 3170#endif
efab0698
JN
3171extern const struct dev_pm_ops i915_pm_ops;
3172
3173extern int i915_driver_load(struct pci_dev *pdev,
3174 const struct pci_device_id *ent);
3175extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3176extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3177extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
535275d3
CW
3178
3179#define I915_RESET_QUIET BIT(0)
3180extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3181extern int i915_reset_engine(struct intel_engine_cs *engine,
3182 unsigned int flags);
3183
142bc7d9 3184extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3185extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3186extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3187extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3188extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3189extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3190extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3191extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3192int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3193
63ffbcda 3194int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3195int intel_engines_init(struct drm_i915_private *dev_priv);
3196
77913b39 3197/* intel_hotplug.c */
91d14251
TU
3198void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3199 u32 pin_mask, u32 long_mask);
77913b39
JN
3200void intel_hpd_init(struct drm_i915_private *dev_priv);
3201void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3202void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
256cfdde 3203enum port intel_hpd_pin_to_port(enum hpd_pin pin);
f761bef2 3204enum hpd_pin intel_hpd_pin(enum port port);
b236d7c8
L
3205bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3206void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3207
1da177e4 3208/* i915_irq.c */
26a02b8f
CW
3209static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3210{
3211 unsigned long delay;
3212
3213 if (unlikely(!i915.enable_hangcheck))
3214 return;
3215
3216 /* Don't continually defer the hangcheck so that it is always run at
3217 * least once after work has been scheduled on any ring. Otherwise,
3218 * we will ignore a hung ring if a second ring is kept busy.
3219 */
3220
3221 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3222 queue_delayed_work(system_long_wq,
3223 &dev_priv->gpu_error.hangcheck_work, delay);
3224}
3225
58174462 3226__printf(3, 4)
c033666a
CW
3227void i915_handle_error(struct drm_i915_private *dev_priv,
3228 u32 engine_mask,
58174462 3229 const char *fmt, ...);
1da177e4 3230
b963291c 3231extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3232extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3233int intel_irq_install(struct drm_i915_private *dev_priv);
3234void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3235
0ad35fed
ZW
3236static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3237{
feddf6e8 3238 return dev_priv->gvt;
0ad35fed
ZW
3239}
3240
c033666a 3241static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3242{
c033666a 3243 return dev_priv->vgpu.active;
cf9d2890 3244}
b1f14ad0 3245
7c463586 3246void
50227e1c 3247i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3248 u32 status_mask);
7c463586
KP
3249
3250void
50227e1c 3251i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3252 u32 status_mask);
7c463586 3253
f8b79e58
ID
3254void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3255void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3256void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3257 uint32_t mask,
3258 uint32_t bits);
fbdedaea
VS
3259void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3260 uint32_t interrupt_mask,
3261 uint32_t enabled_irq_mask);
3262static inline void
3263ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3264{
3265 ilk_update_display_irq(dev_priv, bits, bits);
3266}
3267static inline void
3268ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3269{
3270 ilk_update_display_irq(dev_priv, bits, 0);
3271}
013d3752
VS
3272void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3273 enum pipe pipe,
3274 uint32_t interrupt_mask,
3275 uint32_t enabled_irq_mask);
3276static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3277 enum pipe pipe, uint32_t bits)
3278{
3279 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3280}
3281static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3282 enum pipe pipe, uint32_t bits)
3283{
3284 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3285}
47339cd9
DV
3286void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3287 uint32_t interrupt_mask,
3288 uint32_t enabled_irq_mask);
14443261
VS
3289static inline void
3290ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3291{
3292 ibx_display_interrupt_update(dev_priv, bits, bits);
3293}
3294static inline void
3295ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3296{
3297 ibx_display_interrupt_update(dev_priv, bits, 0);
3298}
3299
673a394b 3300/* i915_gem.c */
673a394b
EA
3301int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3302 struct drm_file *file_priv);
3303int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3304 struct drm_file *file_priv);
3305int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3306 struct drm_file *file_priv);
3307int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3308 struct drm_file *file_priv);
de151cf6
JB
3309int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3310 struct drm_file *file_priv);
673a394b
EA
3311int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3312 struct drm_file *file_priv);
3313int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3314 struct drm_file *file_priv);
3315int i915_gem_execbuffer(struct drm_device *dev, void *data,
3316 struct drm_file *file_priv);
76446cac
JB
3317int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3318 struct drm_file *file_priv);
673a394b
EA
3319int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3320 struct drm_file *file_priv);
199adf40
BW
3321int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3322 struct drm_file *file);
3323int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3324 struct drm_file *file);
673a394b
EA
3325int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3326 struct drm_file *file_priv);
3ef94daa
CW
3327int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3328 struct drm_file *file_priv);
111dbcab
CW
3329int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3330 struct drm_file *file_priv);
3331int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3332 struct drm_file *file_priv);
8a2421bd
CW
3333int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3334void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3335int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3336 struct drm_file *file);
5a125c3c
EA
3337int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3338 struct drm_file *file_priv);
23ba4fd0
BW
3339int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3340 struct drm_file *file_priv);
24145517 3341void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3342int i915_gem_load_init(struct drm_i915_private *dev_priv);
3343void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3344void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3345int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3346int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3347
187685cb 3348void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3349void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3350void i915_gem_object_init(struct drm_i915_gem_object *obj,
3351 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3352struct drm_i915_gem_object *
3353i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3354struct drm_i915_gem_object *
3355i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3356 const void *data, size_t size);
b1f788c6 3357void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3358void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3359
bdeb9785
CW
3360static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3361{
3362 /* A single pass should suffice to release all the freed objects (along
3363 * most call paths) , but be a little more paranoid in that freeing
3364 * the objects does take a little amount of time, during which the rcu
3365 * callbacks could have added new objects into the freed list, and
3366 * armed the work again.
3367 */
3368 do {
3369 rcu_barrier();
3370 } while (flush_work(&i915->mm.free_work));
3371}
3372
3b19f16a
CW
3373static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3374{
3375 /*
3376 * Similar to objects above (see i915_gem_drain_freed-objects), in
3377 * general we have workers that are armed by RCU and then rearm
3378 * themselves in their callbacks. To be paranoid, we need to
3379 * drain the workqueue a second time after waiting for the RCU
3380 * grace period so that we catch work queued via RCU from the first
3381 * pass. As neither drain_workqueue() nor flush_workqueue() report
3382 * a result, we make an assumption that we only don't require more
3383 * than 2 passes to catch all recursive RCU delayed work.
3384 *
3385 */
3386 int pass = 2;
3387 do {
3388 rcu_barrier();
3389 drain_workqueue(i915->wq);
3390 } while (--pass);
3391}
3392
058d88c4 3393struct i915_vma * __must_check
ec7adb6e
JL
3394i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3395 const struct i915_ggtt_view *view,
91b2db6f 3396 u64 size,
2ffffd0f
CW
3397 u64 alignment,
3398 u64 flags);
fe14d5f4 3399
aa653a68 3400int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3401void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3402
7c108fd8
CW
3403void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3404
a4f5ea64 3405static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3406{
ee286370
CW
3407 return sg->length >> PAGE_SHIFT;
3408}
67d5a50c 3409
96d77634
CW
3410struct scatterlist *
3411i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3412 unsigned int n, unsigned int *offset);
341be1cd 3413
96d77634
CW
3414struct page *
3415i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3416 unsigned int n);
67d5a50c 3417
96d77634
CW
3418struct page *
3419i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3420 unsigned int n);
67d5a50c 3421
96d77634
CW
3422dma_addr_t
3423i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3424 unsigned long n);
ee286370 3425
03ac84f1
CW
3426void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3427 struct sg_table *pages);
a4f5ea64
CW
3428int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3429
3430static inline int __must_check
3431i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3432{
1233e2db 3433 might_lock(&obj->mm.lock);
a4f5ea64 3434
1233e2db 3435 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3436 return 0;
3437
3438 return __i915_gem_object_get_pages(obj);
3439}
3440
3441static inline void
3442__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3443{
a4f5ea64
CW
3444 GEM_BUG_ON(!obj->mm.pages);
3445
1233e2db 3446 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3447}
3448
3449static inline bool
3450i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3451{
1233e2db 3452 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3453}
3454
3455static inline void
3456__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3457{
a4f5ea64
CW
3458 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3459 GEM_BUG_ON(!obj->mm.pages);
3460
1233e2db 3461 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3462}
0a798eb9 3463
1233e2db
CW
3464static inline void
3465i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3466{
a4f5ea64 3467 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3468}
3469
548625ee
CW
3470enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3471 I915_MM_NORMAL = 0,
3472 I915_MM_SHRINKER
3473};
3474
3475void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3476 enum i915_mm_subclass subclass);
03ac84f1 3477void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3478
d31d7cb1
CW
3479enum i915_map_type {
3480 I915_MAP_WB = 0,
3481 I915_MAP_WC,
3482};
3483
0a798eb9
CW
3484/**
3485 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3486 * @obj: the object to map into kernel address space
3487 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3488 *
3489 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3490 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3491 * the kernel address space. Based on the @type of mapping, the PTE will be
3492 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3493 *
1233e2db
CW
3494 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3495 * mapping is no longer required.
0a798eb9 3496 *
8305216f
DG
3497 * Returns the pointer through which to access the mapped object, or an
3498 * ERR_PTR() on error.
0a798eb9 3499 */
d31d7cb1
CW
3500void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3501 enum i915_map_type type);
0a798eb9
CW
3502
3503/**
3504 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3505 * @obj: the object to unmap
0a798eb9
CW
3506 *
3507 * After pinning the object and mapping its pages, once you are finished
3508 * with your access, call i915_gem_object_unpin_map() to release the pin
3509 * upon the mapping. Once the pin count reaches zero, that mapping may be
3510 * removed.
0a798eb9
CW
3511 */
3512static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3513{
0a798eb9
CW
3514 i915_gem_object_unpin_pages(obj);
3515}
3516
43394c7d
CW
3517int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3518 unsigned int *needs_clflush);
3519int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3520 unsigned int *needs_clflush);
7f5f95d8
CW
3521#define CLFLUSH_BEFORE BIT(0)
3522#define CLFLUSH_AFTER BIT(1)
3523#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3524
3525static inline void
3526i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3527{
3528 i915_gem_object_unpin_pages(obj);
3529}
3530
54cf91dc 3531int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3532void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3533 struct drm_i915_gem_request *req,
3534 unsigned int flags);
ff72145b
DA
3535int i915_gem_dumb_create(struct drm_file *file_priv,
3536 struct drm_device *dev,
3537 struct drm_mode_create_dumb *args);
da6b51d0
DA
3538int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3539 uint32_t handle, uint64_t *offset);
4cc69075 3540int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3541
3542void i915_gem_track_fb(struct drm_i915_gem_object *old,
3543 struct drm_i915_gem_object *new,
3544 unsigned frontbuffer_bits);
3545
73cb9701 3546int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3547
8d9fc7fd 3548struct drm_i915_gem_request *
0bc40be8 3549i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3550
67d97da3 3551void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3552
8c185eca
CW
3553static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3554{
3555 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3556}
3557
3558static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3559{
8c185eca 3560 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3561}
3562
8af29b0c 3563static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3564{
8af29b0c 3565 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3566}
3567
8c185eca 3568static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3569{
8c185eca 3570 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3571}
3572
3573static inline u32 i915_reset_count(struct i915_gpu_error *error)
3574{
8af29b0c 3575 return READ_ONCE(error->reset_count);
1f83fee0 3576}
a71d8d94 3577
702c8f8e
MT
3578static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3579 struct intel_engine_cs *engine)
3580{
3581 return READ_ONCE(error->reset_engine_count[engine->id]);
3582}
3583
a1ef70e1
MT
3584struct drm_i915_gem_request *
3585i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3586int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3587void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3588void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3589void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3590void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3591bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3592void i915_gem_reset_engine(struct intel_engine_cs *engine,
3593 struct drm_i915_gem_request *request);
57822dc6 3594
24145517 3595void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3596int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3597int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3598void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3599void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3600int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3601 unsigned int flags);
bf9e8429
TU
3602int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3603void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3604int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3605int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3606 unsigned int flags,
3607 long timeout,
3608 struct intel_rps_client *rps);
6b5e90f5
CW
3609int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3610 unsigned int flags,
3611 int priority);
3612#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3613
2e2f351d 3614int __must_check
e22d8e3c
CW
3615i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3616int __must_check
3617i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3618int __must_check
dabdfe02 3619i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3620struct i915_vma * __must_check
2da3b9b9
CW
3621i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3622 u32 alignment,
e6617330 3623 const struct i915_ggtt_view *view);
058d88c4 3624void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3625int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3626 int align);
829a0af2 3627int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3628void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3629
e4ffd173
CW
3630int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3631 enum i915_cache_level cache_level);
3632
1286ff73
DV
3633struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3634 struct dma_buf *dma_buf);
3635
3636struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3637 struct drm_gem_object *gem_obj, int flags);
3638
841cd773
DV
3639static inline struct i915_hw_ppgtt *
3640i915_vm_to_ppgtt(struct i915_address_space *vm)
3641{
841cd773
DV
3642 return container_of(vm, struct i915_hw_ppgtt, base);
3643}
3644
b42fe9ca 3645/* i915_gem_fence_reg.c */
49ef5294
CW
3646int __must_check i915_vma_get_fence(struct i915_vma *vma);
3647int __must_check i915_vma_put_fence(struct i915_vma *vma);
3648
b1ed35d9 3649void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3650void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3651
4362f4f6 3652void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3653void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3654 struct sg_table *pages);
3655void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3656 struct sg_table *pages);
7f96ecaf 3657
1acfc104
CW
3658static inline struct i915_gem_context *
3659__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3660{
3661 return idr_find(&file_priv->context_idr, id);
3662}
3663
ca585b5d
CW
3664static inline struct i915_gem_context *
3665i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3666{
3667 struct i915_gem_context *ctx;
3668
1acfc104
CW
3669 rcu_read_lock();
3670 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3671 if (ctx && !kref_get_unless_zero(&ctx->ref))
3672 ctx = NULL;
3673 rcu_read_unlock();
ca585b5d
CW
3674
3675 return ctx;
3676}
3677
80b204bc
CW
3678static inline struct intel_timeline *
3679i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3680 struct intel_engine_cs *engine)
3681{
3682 struct i915_address_space *vm;
3683
3684 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3685 return &vm->timeline.engine[engine->id];
3686}
3687
eec688e1
RB
3688int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3689 struct drm_file *file);
f89823c2
LL
3690int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3691 struct drm_file *file);
3692int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3693 struct drm_file *file);
19f81df2
RB
3694void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3695 struct i915_gem_context *ctx,
3696 uint32_t *reg_state);
eec688e1 3697
679845ed 3698/* i915_gem_evict.c */
e522ac23 3699int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3700 u64 min_size, u64 alignment,
679845ed 3701 unsigned cache_level,
2ffffd0f 3702 u64 start, u64 end,
1ec9e26d 3703 unsigned flags);
625d988a
CW
3704int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3705 struct drm_mm_node *node,
3706 unsigned int flags);
2889caa9 3707int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3708
0260c420 3709/* belongs in i915_gem_gtt.h */
c033666a 3710static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3711{
600f4368 3712 wmb();
c033666a 3713 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3714 intel_gtt_chipset_flush();
3715}
246cbfb5 3716
9797fbfb 3717/* i915_gem_stolen.c */
d713fd49
PZ
3718int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3719 struct drm_mm_node *node, u64 size,
3720 unsigned alignment);
a9da512b
PZ
3721int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3722 struct drm_mm_node *node, u64 size,
3723 unsigned alignment, u64 start,
3724 u64 end);
d713fd49
PZ
3725void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3726 struct drm_mm_node *node);
7ace3d30 3727int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3728void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3729struct drm_i915_gem_object *
187685cb 3730i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3731struct drm_i915_gem_object *
187685cb 3732i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3733 u32 stolen_offset,
3734 u32 gtt_offset,
3735 u32 size);
9797fbfb 3736
920cf419
CW
3737/* i915_gem_internal.c */
3738struct drm_i915_gem_object *
3739i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3740 phys_addr_t size);
920cf419 3741
be6a0376
DV
3742/* i915_gem_shrinker.c */
3743unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3744 unsigned long target,
be6a0376
DV
3745 unsigned flags);
3746#define I915_SHRINK_PURGEABLE 0x1
3747#define I915_SHRINK_UNBOUND 0x2
3748#define I915_SHRINK_BOUND 0x4
5763ff04 3749#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3750#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3751unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3752void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3753void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3754
3755
673a394b 3756/* i915_gem_tiling.c */
2c1792a1 3757static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3758{
091387c1 3759 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3760
3761 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3762 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3763}
3764
91d4e0aa
CW
3765u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3766 unsigned int tiling, unsigned int stride);
3767u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3768 unsigned int tiling, unsigned int stride);
3769
2017263e 3770/* i915_debugfs.c */
f8c168fa 3771#ifdef CONFIG_DEBUG_FS
1dac891c 3772int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3773int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3774void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3775#else
8d35acba 3776static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3777static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3778{ return 0; }
ce5e2ac1 3779static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3780#endif
84734a04
MK
3781
3782/* i915_gpu_error.c */
98a2f411
CW
3783#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3784
edc3d884
MK
3785__printf(2, 3)
3786void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3787int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3788 const struct i915_gpu_state *gpu);
4dc955f7 3789int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3790 struct drm_i915_private *i915,
4dc955f7
MK
3791 size_t count, loff_t pos);
3792static inline void i915_error_state_buf_release(
3793 struct drm_i915_error_state_buf *eb)
3794{
3795 kfree(eb->buf);
3796}
5a4c6f1b
CW
3797
3798struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3799void i915_capture_error_state(struct drm_i915_private *dev_priv,
3800 u32 engine_mask,
58174462 3801 const char *error_msg);
5a4c6f1b
CW
3802
3803static inline struct i915_gpu_state *
3804i915_gpu_state_get(struct i915_gpu_state *gpu)
3805{
3806 kref_get(&gpu->ref);
3807 return gpu;
3808}
3809
3810void __i915_gpu_state_free(struct kref *kref);
3811static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3812{
3813 if (gpu)
3814 kref_put(&gpu->ref, __i915_gpu_state_free);
3815}
3816
3817struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3818void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3819
98a2f411
CW
3820#else
3821
3822static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3823 u32 engine_mask,
3824 const char *error_msg)
3825{
3826}
3827
5a4c6f1b
CW
3828static inline struct i915_gpu_state *
3829i915_first_error_state(struct drm_i915_private *i915)
3830{
3831 return NULL;
3832}
3833
3834static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3835{
3836}
3837
3838#endif
3839
0a4cd7c8 3840const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3841
351e3db2 3842/* i915_cmd_parser.c */
1ca3712c 3843int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3844void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3845void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3846int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3847 struct drm_i915_gem_object *batch_obj,
3848 struct drm_i915_gem_object *shadow_batch_obj,
3849 u32 batch_start_offset,
3850 u32 batch_len,
3851 bool is_master);
351e3db2 3852
eec688e1
RB
3853/* i915_perf.c */
3854extern void i915_perf_init(struct drm_i915_private *dev_priv);
3855extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3856extern void i915_perf_register(struct drm_i915_private *dev_priv);
3857extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3858
317c35d1 3859/* i915_suspend.c */
af6dc742
TU
3860extern int i915_save_state(struct drm_i915_private *dev_priv);
3861extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3862
0136db58 3863/* i915_sysfs.c */
694c2828
DW
3864void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3865void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3866
eef57324
JA
3867/* intel_lpe_audio.c */
3868int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3869void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3870void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3871void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3872 enum pipe pipe, enum port port,
3873 const void *eld, int ls_clock, bool dp_output);
eef57324 3874
f899fc64 3875/* intel_i2c.c */
40196446
TU
3876extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3877extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3878extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3879 unsigned int pin);
3bd7d909 3880
0184df46
JN
3881extern struct i2c_adapter *
3882intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3883extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3884extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3885static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3886{
3887 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3888}
af6dc742 3889extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3890
8b8e1a89 3891/* intel_bios.c */
66578857 3892void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3893bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3894bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3895bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3896bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3897bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3898bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3899bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3900bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3901 enum port port);
6389dd83
SS
3902bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3903 enum port port);
3904
8b8e1a89 3905
3b617967 3906/* intel_opregion.c */
44834a67 3907#ifdef CONFIG_ACPI
6f9f4b7a 3908extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3909extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3910extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3911extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3912extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3913 bool enable);
6f9f4b7a 3914extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3915 pci_power_t state);
6f9f4b7a 3916extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3917#else
6f9f4b7a 3918static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3919static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3920static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3921static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3922{
3923}
9c4b0a68
JN
3924static inline int
3925intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3926{
3927 return 0;
3928}
ecbc5cf3 3929static inline int
6f9f4b7a 3930intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3931{
3932 return 0;
3933}
6f9f4b7a 3934static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3935{
3936 return -ENODEV;
3937}
65e082c9 3938#endif
8ee1c3db 3939
723bfd70
JB
3940/* intel_acpi.c */
3941#ifdef CONFIG_ACPI
3942extern void intel_register_dsm_handler(void);
3943extern void intel_unregister_dsm_handler(void);
3944#else
3945static inline void intel_register_dsm_handler(void) { return; }
3946static inline void intel_unregister_dsm_handler(void) { return; }
3947#endif /* CONFIG_ACPI */
3948
94b4f3ba
CW
3949/* intel_device_info.c */
3950static inline struct intel_device_info *
3951mkwrite_device_info(struct drm_i915_private *dev_priv)
3952{
3953 return (struct intel_device_info *)&dev_priv->info;
3954}
3955
2e0d26f8 3956const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3957void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3958void intel_device_info_dump(struct drm_i915_private *dev_priv);
3959
79e53945 3960/* modesetting */
f817586c 3961extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3962extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3963extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3964extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3965extern int intel_connector_register(struct drm_connector *);
c191eca1 3966extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3967extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3968 bool state);
043e9bda 3969extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3970extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3971extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3972extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3973extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3974extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3975extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3976 bool enable);
3bad0781 3977
c0c7babc
BW
3978int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3979 struct drm_file *file);
575155a9 3980
6ef3d427 3981/* overlay */
c033666a
CW
3982extern struct intel_overlay_error_state *
3983intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3984extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3985 struct intel_overlay_error_state *error);
c4a1d9e4 3986
c033666a
CW
3987extern struct intel_display_error_state *
3988intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3989extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3990 struct intel_display_error_state *error);
6ef3d427 3991
151a49d0
TR
3992int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3993int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3994int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3995 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3996
3997/* intel_sideband.c */
707b6e3d 3998u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3999int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 4000u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
4001u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4002void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
4003u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4004void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4005u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4006void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
4007u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4008void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
4009u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4010void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
4011u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4012 enum intel_sbi_destination destination);
4013void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4014 enum intel_sbi_destination destination);
e9fe51c6
SK
4015u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4016void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 4017
b7fa22d8 4018/* intel_dpio_phy.c */
0a116ce8 4019void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 4020 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
4021void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4022 enum port port, u32 margin, u32 scale,
4023 u32 enable, u32 deemphasis);
47a6bc61
ACO
4024void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4025void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4026bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4027 enum dpio_phy phy);
4028bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4029 enum dpio_phy phy);
4030uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
4031 uint8_t lane_count);
4032void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4033 uint8_t lane_lat_optim_mask);
4034uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4035
b7fa22d8
ACO
4036void chv_set_phy_signal_level(struct intel_encoder *encoder,
4037 u32 deemph_reg_value, u32 margin_reg_value,
4038 bool uniq_trans_scale);
844b2f9a
ACO
4039void chv_data_lane_soft_reset(struct intel_encoder *encoder,
4040 bool reset);
419b1b7a 4041void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
4042void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
4043void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 4044void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 4045
53d98725
ACO
4046void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4047 u32 demph_reg_value, u32 preemph_reg_value,
4048 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 4049void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 4050void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 4051void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 4052
616bc820
VS
4053int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4054int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
4055u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4056 const i915_reg_t reg);
c8d9a590 4057
0b274481
BW
4058#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4059#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
4060
4061#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4062#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4063#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4064#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
4065
4066#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4067#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4068#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4069#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
4070
698b3135
CW
4071/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4072 * will be implemented using 2 32-bit writes in an arbitrary order with
4073 * an arbitrary delay between them. This can cause the hardware to
4074 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
4075 * machine death. For this reason we do not support I915_WRITE64, or
4076 * dev_priv->uncore.funcs.mmio_writeq.
4077 *
4078 * When reading a 64-bit value as two 32-bit values, the delay may cause
4079 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4080 * occasionally a 64-bit register does not actualy support a full readq
4081 * and must be read using two 32-bit reads.
4082 *
4083 * You have been warned.
698b3135 4084 */
0b274481 4085#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 4086
50877445 4087#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
4088 u32 upper, lower, old_upper, loop = 0; \
4089 upper = I915_READ(upper_reg); \
ee0a227b 4090 do { \
acd29f7b 4091 old_upper = upper; \
ee0a227b 4092 lower = I915_READ(lower_reg); \
acd29f7b
CW
4093 upper = I915_READ(upper_reg); \
4094 } while (upper != old_upper && loop++ < 2); \
ee0a227b 4095 (u64)upper << 32 | lower; })
50877445 4096
cae5852d
ZN
4097#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4098#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4099
75aa3f63 4100#define __raw_read(x, s) \
6e3955a5 4101static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4102 i915_reg_t reg) \
75aa3f63 4103{ \
f0f59a00 4104 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4105}
4106
4107#define __raw_write(x, s) \
6e3955a5 4108static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4109 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4110{ \
f0f59a00 4111 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4112}
4113__raw_read(8, b)
4114__raw_read(16, w)
4115__raw_read(32, l)
4116__raw_read(64, q)
4117
4118__raw_write(8, b)
4119__raw_write(16, w)
4120__raw_write(32, l)
4121__raw_write(64, q)
4122
4123#undef __raw_read
4124#undef __raw_write
4125
a6111f7b 4126/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4127 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4128 * controlled.
aafee2eb 4129 *
a6111f7b 4130 * Think twice, and think again, before using these.
aafee2eb
AH
4131 *
4132 * As an example, these accessors can possibly be used between:
4133 *
4134 * spin_lock_irq(&dev_priv->uncore.lock);
4135 * intel_uncore_forcewake_get__locked();
4136 *
4137 * and
4138 *
4139 * intel_uncore_forcewake_put__locked();
4140 * spin_unlock_irq(&dev_priv->uncore.lock);
4141 *
4142 *
4143 * Note: some registers may not need forcewake held, so
4144 * intel_uncore_forcewake_{get,put} can be omitted, see
4145 * intel_uncore_forcewake_for_reg().
4146 *
4147 * Certain architectures will die if the same cacheline is concurrently accessed
4148 * by different clients (e.g. on Ivybridge). Access to registers should
4149 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4150 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4151 */
75aa3f63
VS
4152#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4153#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4154#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4155#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4156
55bc60db
VS
4157/* "Broadcast RGB" property */
4158#define INTEL_BROADCAST_RGB_AUTO 0
4159#define INTEL_BROADCAST_RGB_FULL 1
4160#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4161
920a14b2 4162static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4163{
920a14b2 4164 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4165 return VLV_VGACNTRL;
920a14b2 4166 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4167 return CPU_VGACNTRL;
766aa1c4
VS
4168 else
4169 return VGACNTRL;
4170}
4171
df97729f
ID
4172static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4173{
4174 unsigned long j = msecs_to_jiffies(m);
4175
4176 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4177}
4178
7bd0e226
DV
4179static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4180{
b8050148
CW
4181 /* nsecs_to_jiffies64() does not guard against overflow */
4182 if (NSEC_PER_SEC % HZ &&
4183 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4184 return MAX_JIFFY_OFFSET;
4185
7bd0e226
DV
4186 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4187}
4188
df97729f
ID
4189static inline unsigned long
4190timespec_to_jiffies_timeout(const struct timespec *value)
4191{
4192 unsigned long j = timespec_to_jiffies(value);
4193
4194 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4195}
4196
dce56b3c
PZ
4197/*
4198 * If you need to wait X milliseconds between events A and B, but event B
4199 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4200 * when event A happened, then just before event B you call this function and
4201 * pass the timestamp as the first argument, and X as the second argument.
4202 */
4203static inline void
4204wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4205{
ec5e0cfb 4206 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4207
4208 /*
4209 * Don't re-read the value of "jiffies" every time since it may change
4210 * behind our back and break the math.
4211 */
4212 tmp_jiffies = jiffies;
4213 target_jiffies = timestamp_jiffies +
4214 msecs_to_jiffies_timeout(to_wait_ms);
4215
4216 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4217 remaining_jiffies = target_jiffies - tmp_jiffies;
4218 while (remaining_jiffies)
4219 remaining_jiffies =
4220 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4221 }
4222}
221fe799
CW
4223
4224static inline bool
754c9fd5 4225__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4226{
f69a02c9 4227 struct intel_engine_cs *engine = req->engine;
754c9fd5 4228 u32 seqno;
f69a02c9 4229
309663ab
CW
4230 /* Note that the engine may have wrapped around the seqno, and
4231 * so our request->global_seqno will be ahead of the hardware,
4232 * even though it completed the request before wrapping. We catch
4233 * this by kicking all the waiters before resetting the seqno
4234 * in hardware, and also signal the fence.
4235 */
4236 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4237 return true;
4238
754c9fd5
CW
4239 /* The request was dequeued before we were awoken. We check after
4240 * inspecting the hw to confirm that this was the same request
4241 * that generated the HWS update. The memory barriers within
4242 * the request execution are sufficient to ensure that a check
4243 * after reading the value from hw matches this request.
4244 */
4245 seqno = i915_gem_request_global_seqno(req);
4246 if (!seqno)
4247 return false;
4248
7ec2c73b
CW
4249 /* Before we do the heavier coherent read of the seqno,
4250 * check the value (hopefully) in the CPU cacheline.
4251 */
754c9fd5 4252 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4253 return true;
4254
688e6c72
CW
4255 /* Ensure our read of the seqno is coherent so that we
4256 * do not "miss an interrupt" (i.e. if this is the last
4257 * request and the seqno write from the GPU is not visible
4258 * by the time the interrupt fires, we will see that the
4259 * request is incomplete and go back to sleep awaiting
4260 * another interrupt that will never come.)
4261 *
4262 * Strictly, we only need to do this once after an interrupt,
4263 * but it is easier and safer to do it every time the waiter
4264 * is woken.
4265 */
3d5564e9 4266 if (engine->irq_seqno_barrier &&
538b257d 4267 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4268 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4269
3d5564e9
CW
4270 /* The ordering of irq_posted versus applying the barrier
4271 * is crucial. The clearing of the current irq_posted must
4272 * be visible before we perform the barrier operation,
4273 * such that if a subsequent interrupt arrives, irq_posted
4274 * is reasserted and our task rewoken (which causes us to
4275 * do another __i915_request_irq_complete() immediately
4276 * and reapply the barrier). Conversely, if the clear
4277 * occurs after the barrier, then an interrupt that arrived
4278 * whilst we waited on the barrier would not trigger a
4279 * barrier on the next pass, and the read may not see the
4280 * seqno update.
4281 */
f69a02c9 4282 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4283
4284 /* If we consume the irq, but we are no longer the bottom-half,
4285 * the real bottom-half may not have serialised their own
4286 * seqno check with the irq-barrier (i.e. may have inspected
4287 * the seqno before we believe it coherent since they see
4288 * irq_posted == false but we are still running).
4289 */
2c33b541 4290 spin_lock_irq(&b->irq_lock);
61d3dc70 4291 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4292 /* Note that if the bottom-half is changed as we
4293 * are sending the wake-up, the new bottom-half will
4294 * be woken by whomever made the change. We only have
4295 * to worry about when we steal the irq-posted for
4296 * ourself.
4297 */
61d3dc70 4298 wake_up_process(b->irq_wait->tsk);
2c33b541 4299 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4300
754c9fd5 4301 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4302 return true;
4303 }
688e6c72 4304
688e6c72
CW
4305 return false;
4306}
4307
0b1de5d5
CW
4308void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4309bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4310
c4d3ae68
CW
4311/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4312 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4313 * perform the operation. To check beforehand, pass in the parameters to
4314 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4315 * you only need to pass in the minor offsets, page-aligned pointers are
4316 * always valid.
4317 *
4318 * For just checking for SSE4.1, in the foreknowledge that the future use
4319 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4320 */
4321#define i915_can_memcpy_from_wc(dst, src, len) \
4322 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4323
4324#define i915_has_memcpy_from_wc() \
4325 i915_memcpy_from_wc(NULL, NULL, 0)
4326
c58305af
CW
4327/* i915_mm.c */
4328int remap_io_mapping(struct vm_area_struct *vma,
4329 unsigned long addr, unsigned long pfn, unsigned long size,
4330 struct io_mapping *iomap);
4331
f2f5c061
CW
4332static inline bool
4333intel_engine_can_store_dword(struct intel_engine_cs *engine)
4334{
4335 return __intel_engine_can_store_dword(INTEL_GEN(engine->i915),
4336 engine->class);
4337}
4338
1da177e4 4339#endif