]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Clean up some expressions
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
9ddb8e17
DV
83#define DRIVER_DATE "20170619"
84#define DRIVER_TIMESTAMP 1497857498
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
b95320bd
MK
125static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
135static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
140static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
141{
142 return fp.val >> 16;
143}
144
145static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
154static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
a9d055de
KM
163static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
164 uint_fixed_16_16_t d)
165{
166 return DIV_ROUND_UP(val.val, d.val);
167}
168
169static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
170 uint_fixed_16_16_t mul)
171{
172 uint64_t intermediate_val;
173 uint32_t result;
174
175 intermediate_val = (uint64_t) val * mul.val;
176 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
177 WARN_ON(intermediate_val >> 32);
178 result = clamp_t(uint32_t, intermediate_val, 0, ~0);
179 return result;
180}
181
182static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
183 uint_fixed_16_16_t mul)
184{
185 uint64_t intermediate_val;
186 uint_fixed_16_16_t fp;
187
188 intermediate_val = (uint64_t) val.val * mul.val;
189 intermediate_val = intermediate_val >> 16;
190 WARN_ON(intermediate_val >> 32);
191 fp.val = clamp_t(uint32_t, intermediate_val, 0, ~0);
192 return fp;
193}
194
afbc95cd 195static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
b95320bd
MK
196{
197 uint_fixed_16_16_t fp, res;
198
199 fp = u32_to_fixed_16_16(val);
200 res.val = DIV_ROUND_UP(fp.val, d);
201 return res;
202}
203
afbc95cd 204static inline uint_fixed_16_16_t fixed_16_16_div_u64(uint32_t val, uint32_t d)
b95320bd
MK
205{
206 uint_fixed_16_16_t res;
207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
211 WARN_ON(interm_val >> 32);
212 res.val = (uint32_t) interm_val;
213
214 return res;
215}
216
a9d055de
KM
217static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
218 uint_fixed_16_16_t d)
219{
220 uint64_t interm_val;
221
222 interm_val = (uint64_t)val << 16;
223 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
224 WARN_ON(interm_val >> 32);
225 return clamp_t(uint32_t, interm_val, 0, ~0);
226}
227
b95320bd
MK
228static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
229 uint_fixed_16_16_t mul)
230{
231 uint64_t intermediate_val;
232 uint_fixed_16_16_t fp;
233
234 intermediate_val = (uint64_t) val * mul.val;
235 WARN_ON(intermediate_val >> 32);
236 fp.val = (uint32_t) intermediate_val;
237 return fp;
238}
239
42a8ca4c
JN
240static inline const char *yesno(bool v)
241{
242 return v ? "yes" : "no";
243}
244
87ad3212
JN
245static inline const char *onoff(bool v)
246{
247 return v ? "on" : "off";
248}
249
08c4d7fc
TU
250static inline const char *enableddisabled(bool v)
251{
252 return v ? "enabled" : "disabled";
253}
254
317c35d1 255enum pipe {
752aa88a 256 INVALID_PIPE = -1,
317c35d1
JB
257 PIPE_A = 0,
258 PIPE_B,
9db4a9c7 259 PIPE_C,
a57c774a
AK
260 _PIPE_EDP,
261 I915_MAX_PIPES = _PIPE_EDP
317c35d1 262};
9db4a9c7 263#define pipe_name(p) ((p) + 'A')
317c35d1 264
a5c961d1
PZ
265enum transcoder {
266 TRANSCODER_A = 0,
267 TRANSCODER_B,
268 TRANSCODER_C,
a57c774a 269 TRANSCODER_EDP,
4d1de975
JN
270 TRANSCODER_DSI_A,
271 TRANSCODER_DSI_C,
a57c774a 272 I915_MAX_TRANSCODERS
a5c961d1 273};
da205630
JN
274
275static inline const char *transcoder_name(enum transcoder transcoder)
276{
277 switch (transcoder) {
278 case TRANSCODER_A:
279 return "A";
280 case TRANSCODER_B:
281 return "B";
282 case TRANSCODER_C:
283 return "C";
284 case TRANSCODER_EDP:
285 return "EDP";
4d1de975
JN
286 case TRANSCODER_DSI_A:
287 return "DSI A";
288 case TRANSCODER_DSI_C:
289 return "DSI C";
da205630
JN
290 default:
291 return "<invalid>";
292 }
293}
a5c961d1 294
4d1de975
JN
295static inline bool transcoder_is_dsi(enum transcoder transcoder)
296{
297 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
298}
299
84139d1e 300/*
b14e5848
VS
301 * Global legacy plane identifier. Valid only for primary/sprite
302 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 303 */
80824003 304enum plane {
b14e5848 305 PLANE_A,
80824003 306 PLANE_B,
9db4a9c7 307 PLANE_C,
80824003 308};
9db4a9c7 309#define plane_name(p) ((p) + 'A')
52440211 310
580503c7 311#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 312
b14e5848
VS
313/*
314 * Per-pipe plane identifier.
315 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
316 * number of planes per CRTC. Not all platforms really have this many planes,
317 * which means some arrays of size I915_MAX_PLANES may have unused entries
318 * between the topmost sprite plane and the cursor plane.
319 *
320 * This is expected to be passed to various register macros
321 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
322 */
323enum plane_id {
324 PLANE_PRIMARY,
325 PLANE_SPRITE0,
326 PLANE_SPRITE1,
19c3164d 327 PLANE_SPRITE2,
b14e5848
VS
328 PLANE_CURSOR,
329 I915_MAX_PLANES,
330};
331
d97d7b48
VS
332#define for_each_plane_id_on_crtc(__crtc, __p) \
333 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
334 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
335
2b139522 336enum port {
03cdc1d4 337 PORT_NONE = -1,
2b139522
ED
338 PORT_A = 0,
339 PORT_B,
340 PORT_C,
341 PORT_D,
342 PORT_E,
343 I915_MAX_PORTS
344};
345#define port_name(p) ((p) + 'A')
346
a09caddd 347#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
348
349enum dpio_channel {
350 DPIO_CH0,
351 DPIO_CH1
352};
353
354enum dpio_phy {
355 DPIO_PHY0,
0a116ce8
ACO
356 DPIO_PHY1,
357 DPIO_PHY2,
e4607fcf
CML
358};
359
b97186f0
PZ
360enum intel_display_power_domain {
361 POWER_DOMAIN_PIPE_A,
362 POWER_DOMAIN_PIPE_B,
363 POWER_DOMAIN_PIPE_C,
364 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
365 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
366 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
367 POWER_DOMAIN_TRANSCODER_A,
368 POWER_DOMAIN_TRANSCODER_B,
369 POWER_DOMAIN_TRANSCODER_C,
f52e353e 370 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
371 POWER_DOMAIN_TRANSCODER_DSI_A,
372 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
373 POWER_DOMAIN_PORT_DDI_A_LANES,
374 POWER_DOMAIN_PORT_DDI_B_LANES,
375 POWER_DOMAIN_PORT_DDI_C_LANES,
376 POWER_DOMAIN_PORT_DDI_D_LANES,
377 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
378 POWER_DOMAIN_PORT_DDI_A_IO,
379 POWER_DOMAIN_PORT_DDI_B_IO,
380 POWER_DOMAIN_PORT_DDI_C_IO,
381 POWER_DOMAIN_PORT_DDI_D_IO,
382 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
383 POWER_DOMAIN_PORT_DSI,
384 POWER_DOMAIN_PORT_CRT,
385 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 386 POWER_DOMAIN_VGA,
fbeeaa23 387 POWER_DOMAIN_AUDIO,
bd2bb1b9 388 POWER_DOMAIN_PLLS,
1407121a
S
389 POWER_DOMAIN_AUX_A,
390 POWER_DOMAIN_AUX_B,
391 POWER_DOMAIN_AUX_C,
392 POWER_DOMAIN_AUX_D,
f0ab43e6 393 POWER_DOMAIN_GMBUS,
dfa57627 394 POWER_DOMAIN_MODESET,
baa70707 395 POWER_DOMAIN_INIT,
bddc7645
ID
396
397 POWER_DOMAIN_NUM,
b97186f0
PZ
398};
399
400#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
401#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
402 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
403#define POWER_DOMAIN_TRANSCODER(tran) \
404 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
405 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 406
1d843f9d
EE
407enum hpd_pin {
408 HPD_NONE = 0,
1d843f9d
EE
409 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
410 HPD_CRT,
411 HPD_SDVO_B,
412 HPD_SDVO_C,
cc24fcdc 413 HPD_PORT_A,
1d843f9d
EE
414 HPD_PORT_B,
415 HPD_PORT_C,
416 HPD_PORT_D,
26951caf 417 HPD_PORT_E,
1d843f9d
EE
418 HPD_NUM_PINS
419};
420
c91711f9
JN
421#define for_each_hpd_pin(__pin) \
422 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
423
317eaa95
L
424#define HPD_STORM_DEFAULT_THRESHOLD 5
425
5fcece80
JN
426struct i915_hotplug {
427 struct work_struct hotplug_work;
428
429 struct {
430 unsigned long last_jiffies;
431 int count;
432 enum {
433 HPD_ENABLED = 0,
434 HPD_DISABLED = 1,
435 HPD_MARK_DISABLED = 2
436 } state;
437 } stats[HPD_NUM_PINS];
438 u32 event_bits;
439 struct delayed_work reenable_work;
440
441 struct intel_digital_port *irq_port[I915_MAX_PORTS];
442 u32 long_port_mask;
443 u32 short_port_mask;
444 struct work_struct dig_port_work;
445
19625e85
L
446 struct work_struct poll_init_work;
447 bool poll_enabled;
448
317eaa95
L
449 unsigned int hpd_storm_threshold;
450
5fcece80
JN
451 /*
452 * if we get a HPD irq from DP and a HPD irq from non-DP
453 * the non-DP HPD could block the workqueue on a mode config
454 * mutex getting, that userspace may have taken. However
455 * userspace is waiting on the DP workqueue to run which is
456 * blocked behind the non-DP one.
457 */
458 struct workqueue_struct *dp_wq;
459};
460
2a2d5482
CW
461#define I915_GEM_GPU_DOMAINS \
462 (I915_GEM_DOMAIN_RENDER | \
463 I915_GEM_DOMAIN_SAMPLER | \
464 I915_GEM_DOMAIN_COMMAND | \
465 I915_GEM_DOMAIN_INSTRUCTION | \
466 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 467
055e393f
DL
468#define for_each_pipe(__dev_priv, __p) \
469 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
470#define for_each_pipe_masked(__dev_priv, __p, __mask) \
471 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
472 for_each_if ((__mask) & (1 << (__p)))
8b364b41 473#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
474 for ((__p) = 0; \
475 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
476 (__p)++)
3bdcfc0c
DL
477#define for_each_sprite(__dev_priv, __p, __s) \
478 for ((__s) = 0; \
479 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
480 (__s)++)
9db4a9c7 481
c3aeadc8
JN
482#define for_each_port_masked(__port, __ports_mask) \
483 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
484 for_each_if ((__ports_mask) & (1 << (__port)))
485
d79b814d 486#define for_each_crtc(dev, crtc) \
91c8a326 487 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 488
27321ae8
ML
489#define for_each_intel_plane(dev, intel_plane) \
490 list_for_each_entry(intel_plane, \
91c8a326 491 &(dev)->mode_config.plane_list, \
27321ae8
ML
492 base.head)
493
c107acfe 494#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
495 list_for_each_entry(intel_plane, \
496 &(dev)->mode_config.plane_list, \
c107acfe
MR
497 base.head) \
498 for_each_if ((plane_mask) & \
499 (1 << drm_plane_index(&intel_plane->base)))
500
262cd2e1
VS
501#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
502 list_for_each_entry(intel_plane, \
503 &(dev)->mode_config.plane_list, \
504 base.head) \
95150bdf 505 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 506
91c8a326
CW
507#define for_each_intel_crtc(dev, intel_crtc) \
508 list_for_each_entry(intel_crtc, \
509 &(dev)->mode_config.crtc_list, \
510 base.head)
d063ae48 511
91c8a326
CW
512#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
513 list_for_each_entry(intel_crtc, \
514 &(dev)->mode_config.crtc_list, \
515 base.head) \
98d39494
MR
516 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
517
b2784e15
DL
518#define for_each_intel_encoder(dev, intel_encoder) \
519 list_for_each_entry(intel_encoder, \
520 &(dev)->mode_config.encoder_list, \
521 base.head)
522
3f6a5e1e
DV
523#define for_each_intel_connector_iter(intel_connector, iter) \
524 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
525
6c2b7c12
DV
526#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
527 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 528 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 529
53f5e3ca
JB
530#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
531 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 532 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 533
b04c5bd6
BF
534#define for_each_power_domain(domain, mask) \
535 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 536 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 537
75ccb2ec
ID
538#define for_each_power_well(__dev_priv, __power_well) \
539 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
540 (__power_well) - (__dev_priv)->power_domains.power_wells < \
541 (__dev_priv)->power_domains.power_well_count; \
542 (__power_well)++)
543
544#define for_each_power_well_rev(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
546 (__dev_priv)->power_domains.power_well_count - 1; \
547 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
548 (__power_well)--)
549
550#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
551 for_each_power_well(__dev_priv, __power_well) \
552 for_each_if ((__power_well)->domains & (__domain_mask))
553
554#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
555 for_each_power_well_rev(__dev_priv, __power_well) \
556 for_each_if ((__power_well)->domains & (__domain_mask))
557
ff32c54e
VS
558#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
559 for ((__i) = 0; \
560 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
561 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
562 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
563 (__i)++) \
564 for_each_if (plane_state)
565
e7b903d2 566struct drm_i915_private;
ad46cb53 567struct i915_mm_struct;
5cc9ed4b 568struct i915_mmu_object;
e7b903d2 569
a6f766f3
CW
570struct drm_i915_file_private {
571 struct drm_i915_private *dev_priv;
572 struct drm_file *file;
573
574 struct {
575 spinlock_t lock;
576 struct list_head request_list;
d0bc54f2
CW
577/* 20ms is a fairly arbitrary limit (greater than the average frame time)
578 * chosen to prevent the CPU getting more than a frame ahead of the GPU
579 * (when using lax throttling for the frontbuffer). We also use it to
580 * offer free GPU waitboosts for severely congested workloads.
581 */
582#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
583 } mm;
584 struct idr context_idr;
585
2e1b8730
CW
586 struct intel_rps_client {
587 struct list_head link;
588 unsigned boosts;
589 } rps;
a6f766f3 590
c80ff16e 591 unsigned int bsd_engine;
b083a087
MK
592
593/* Client can have a maximum of 3 contexts banned before
594 * it is denied of creating new contexts. As one context
595 * ban needs 4 consecutive hangs, and more if there is
596 * progress in between, this is a last resort stop gap measure
597 * to limit the badly behaving clients access to gpu.
598 */
599#define I915_MAX_CLIENT_CONTEXT_BANS 3
600 int context_bans;
a6f766f3
CW
601};
602
e69d0bc1
DV
603/* Used by dp and fdi links */
604struct intel_link_m_n {
605 uint32_t tu;
606 uint32_t gmch_m;
607 uint32_t gmch_n;
608 uint32_t link_m;
609 uint32_t link_n;
610};
611
612void intel_link_compute_m_n(int bpp, int nlanes,
613 int pixel_clock, int link_clock,
614 struct intel_link_m_n *m_n);
615
1da177e4
LT
616/* Interface history:
617 *
618 * 1.1: Original.
0d6aa60b
DA
619 * 1.2: Add Power Management
620 * 1.3: Add vblank support
de227f5f 621 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 622 * 1.5: Add vblank pipe configuration
2228ed67
MD
623 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
624 * - Support vertical blank on secondary display pipe
1da177e4
LT
625 */
626#define DRIVER_MAJOR 1
2228ed67 627#define DRIVER_MINOR 6
1da177e4
LT
628#define DRIVER_PATCHLEVEL 0
629
0a3e67a4
JB
630struct opregion_header;
631struct opregion_acpi;
632struct opregion_swsci;
633struct opregion_asle;
634
8ee1c3db 635struct intel_opregion {
115719fc
WD
636 struct opregion_header *header;
637 struct opregion_acpi *acpi;
638 struct opregion_swsci *swsci;
ebde53c7
JN
639 u32 swsci_gbda_sub_functions;
640 u32 swsci_sbcb_sub_functions;
115719fc 641 struct opregion_asle *asle;
04ebaadb 642 void *rvda;
82730385 643 const void *vbt;
ada8f955 644 u32 vbt_size;
115719fc 645 u32 *lid_state;
91a60f20 646 struct work_struct asle_work;
8ee1c3db 647};
44834a67 648#define OPREGION_SIZE (8*1024)
8ee1c3db 649
6ef3d427
CW
650struct intel_overlay;
651struct intel_overlay_error_state;
652
9b9d172d 653struct sdvo_device_mapping {
e957d772 654 u8 initialized;
9b9d172d 655 u8 dvo_port;
656 u8 slave_addr;
657 u8 dvo_wiring;
e957d772 658 u8 i2c_pin;
b1083333 659 u8 ddc_pin;
9b9d172d 660};
661
7bd688cd 662struct intel_connector;
820d2d77 663struct intel_encoder;
ccf010fb 664struct intel_atomic_state;
5cec258b 665struct intel_crtc_state;
5724dbd1 666struct intel_initial_plane_config;
0e8ffe1b 667struct intel_crtc;
ee9300bb
DV
668struct intel_limit;
669struct dpll;
49cd97a3 670struct intel_cdclk_state;
b8cecdf5 671
e70236a8 672struct drm_i915_display_funcs {
49cd97a3
VS
673 void (*get_cdclk)(struct drm_i915_private *dev_priv,
674 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
675 void (*set_cdclk)(struct drm_i915_private *dev_priv,
676 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 677 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 678 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
679 int (*compute_intermediate_wm)(struct drm_device *dev,
680 struct intel_crtc *intel_crtc,
681 struct intel_crtc_state *newstate);
ccf010fb
ML
682 void (*initial_watermarks)(struct intel_atomic_state *state,
683 struct intel_crtc_state *cstate);
684 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
685 struct intel_crtc_state *cstate);
686 void (*optimize_watermarks)(struct intel_atomic_state *state,
687 struct intel_crtc_state *cstate);
98d39494 688 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 689 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 690 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
691 /* Returns the active state of the crtc, and if the crtc is active,
692 * fills out the pipe-config with the hw state. */
693 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 694 struct intel_crtc_state *);
5724dbd1
DL
695 void (*get_initial_plane_config)(struct intel_crtc *,
696 struct intel_initial_plane_config *);
190f68c5
ACO
697 int (*crtc_compute_clock)(struct intel_crtc *crtc,
698 struct intel_crtc_state *crtc_state);
4a806558
ML
699 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
700 struct drm_atomic_state *old_state);
701 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
702 struct drm_atomic_state *old_state);
896e5bb0
L
703 void (*update_crtcs)(struct drm_atomic_state *state,
704 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
705 void (*audio_codec_enable)(struct drm_connector *connector,
706 struct intel_encoder *encoder,
5e7234c9 707 const struct drm_display_mode *adjusted_mode);
69bfe1a9 708 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
709 void (*fdi_link_train)(struct intel_crtc *crtc,
710 const struct intel_crtc_state *crtc_state);
46f16e63 711 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
712 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
713 struct drm_framebuffer *fb,
714 struct drm_i915_gem_object *obj,
715 struct drm_i915_gem_request *req,
716 uint32_t flags);
91d14251 717 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
718 /* clock updates for mode set */
719 /* cursor updates */
720 /* render clock increase/decrease */
721 /* display clock increase/decrease */
722 /* pll clock increase/decrease */
8563b1e8 723
b95c5321
ML
724 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
725 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
726};
727
b6e7d894
DL
728#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
729#define CSR_VERSION_MAJOR(version) ((version) >> 16)
730#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
731
eb805623 732struct intel_csr {
8144ac59 733 struct work_struct work;
eb805623 734 const char *fw_path;
a7f749f9 735 uint32_t *dmc_payload;
eb805623 736 uint32_t dmc_fw_size;
b6e7d894 737 uint32_t version;
eb805623 738 uint32_t mmio_count;
f0f59a00 739 i915_reg_t mmioaddr[8];
eb805623 740 uint32_t mmiodata[8];
832dba88 741 uint32_t dc_state;
a37baf3b 742 uint32_t allowed_dc_mask;
eb805623
DV
743};
744
604db650
JL
745#define DEV_INFO_FOR_EACH_FLAG(func) \
746 func(is_mobile); \
3e4274f8 747 func(is_lp); \
c007fb4a 748 func(is_alpha_support); \
566c56a4 749 /* Keep has_* in alphabetical order */ \
dfc5148f 750 func(has_64bit_reloc); \
9e1d0e60 751 func(has_aliasing_ppgtt); \
604db650 752 func(has_csr); \
566c56a4 753 func(has_ddi); \
604db650 754 func(has_dp_mst); \
142bc7d9 755 func(has_reset_engine); \
566c56a4
JL
756 func(has_fbc); \
757 func(has_fpga_dbg); \
9e1d0e60
MT
758 func(has_full_ppgtt); \
759 func(has_full_48bit_ppgtt); \
604db650 760 func(has_gmbus_irq); \
604db650
JL
761 func(has_gmch_display); \
762 func(has_guc); \
f8a58d63 763 func(has_guc_ct); \
604db650 764 func(has_hotplug); \
566c56a4 765 func(has_l3_dpf); \
604db650 766 func(has_llc); \
566c56a4
JL
767 func(has_logical_ring_contexts); \
768 func(has_overlay); \
769 func(has_pipe_cxsr); \
770 func(has_pooled_eu); \
771 func(has_psr); \
772 func(has_rc6); \
773 func(has_rc6p); \
774 func(has_resource_streamer); \
775 func(has_runtime_pm); \
604db650 776 func(has_snoop); \
f4ce766f 777 func(unfenced_needs_alignment); \
566c56a4
JL
778 func(cursor_needs_physical); \
779 func(hws_needs_physical); \
780 func(overlay_needs_physical); \
70821af6 781 func(supports_tv);
c96ea64e 782
915490d5 783struct sseu_dev_info {
f08a0c92 784 u8 slice_mask;
57ec171e 785 u8 subslice_mask;
915490d5
ID
786 u8 eu_total;
787 u8 eu_per_subslice;
43b67998
ID
788 u8 min_eu_in_pool;
789 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
790 u8 subslice_7eu[3];
791 u8 has_slice_pg:1;
792 u8 has_subslice_pg:1;
793 u8 has_eu_pg:1;
915490d5
ID
794};
795
57ec171e
ID
796static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
797{
798 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
799}
800
2e0d26f8
JN
801/* Keep in gen based order, and chronological order within a gen */
802enum intel_platform {
803 INTEL_PLATFORM_UNINITIALIZED = 0,
804 INTEL_I830,
805 INTEL_I845G,
806 INTEL_I85X,
807 INTEL_I865G,
808 INTEL_I915G,
809 INTEL_I915GM,
810 INTEL_I945G,
811 INTEL_I945GM,
812 INTEL_G33,
813 INTEL_PINEVIEW,
c0f86832
JN
814 INTEL_I965G,
815 INTEL_I965GM,
f69c11ae
JN
816 INTEL_G45,
817 INTEL_GM45,
2e0d26f8
JN
818 INTEL_IRONLAKE,
819 INTEL_SANDYBRIDGE,
820 INTEL_IVYBRIDGE,
821 INTEL_VALLEYVIEW,
822 INTEL_HASWELL,
823 INTEL_BROADWELL,
824 INTEL_CHERRYVIEW,
825 INTEL_SKYLAKE,
826 INTEL_BROXTON,
827 INTEL_KABYLAKE,
828 INTEL_GEMINILAKE,
71851fa8 829 INTEL_COFFEELAKE,
413f3c19 830 INTEL_CANNONLAKE,
9160095c 831 INTEL_MAX_PLATFORMS
2e0d26f8
JN
832};
833
cfdf1fa2 834struct intel_device_info {
10fce67a 835 u32 display_mmio_offset;
87f1f465 836 u16 device_id;
ac208a8b 837 u8 num_pipes;
d615a166 838 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 839 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 840 u8 gen;
ae5702d2 841 u16 gen_mask;
2e0d26f8 842 enum intel_platform platform;
73ae478c 843 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 844 u8 num_rings;
604db650
JL
845#define DEFINE_FLAG(name) u8 name:1
846 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
847#undef DEFINE_FLAG
6f3fff60 848 u16 ddb_size; /* in blocks */
a57c774a
AK
849 /* Register offsets for the various display pipes and transcoders */
850 int pipe_offsets[I915_MAX_TRANSCODERS];
851 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 852 int palette_offsets[I915_MAX_PIPES];
5efb3e28 853 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
854
855 /* Slice/subslice/EU info */
43b67998 856 struct sseu_dev_info sseu;
82cf435b
LL
857
858 struct color_luts {
859 u16 degamma_lut_size;
860 u16 gamma_lut_size;
861 } color;
cfdf1fa2
KH
862};
863
2bd160a1
CW
864struct intel_display_error_state;
865
5a4c6f1b 866struct i915_gpu_state {
2bd160a1
CW
867 struct kref ref;
868 struct timeval time;
de867c20
CW
869 struct timeval boottime;
870 struct timeval uptime;
2bd160a1 871
9f267eb8
CW
872 struct drm_i915_private *i915;
873
2bd160a1
CW
874 char error_msg[128];
875 bool simulated;
f73b5674 876 bool awake;
e5aac87e
CW
877 bool wakelock;
878 bool suspended;
2bd160a1
CW
879 int iommu;
880 u32 reset_count;
881 u32 suspend_count;
882 struct intel_device_info device_info;
642c8a72 883 struct i915_params params;
2bd160a1
CW
884
885 /* Generic register state */
886 u32 eir;
887 u32 pgtbl_er;
888 u32 ier;
5a4c6f1b 889 u32 gtier[4], ngtier;
2bd160a1
CW
890 u32 ccid;
891 u32 derrmr;
892 u32 forcewake;
893 u32 error; /* gen6+ */
894 u32 err_int; /* gen7 */
895 u32 fault_data0; /* gen8, gen9 */
896 u32 fault_data1; /* gen8, gen9 */
897 u32 done_reg;
898 u32 gac_eco;
899 u32 gam_ecochk;
900 u32 gab_ctl;
901 u32 gfx_mode;
d636951e 902
5a4c6f1b 903 u32 nfence;
2bd160a1
CW
904 u64 fence[I915_MAX_NUM_FENCES];
905 struct intel_overlay_error_state *overlay;
906 struct intel_display_error_state *display;
51d545d0 907 struct drm_i915_error_object *semaphore;
27b85bea 908 struct drm_i915_error_object *guc_log;
2bd160a1
CW
909
910 struct drm_i915_error_engine {
911 int engine_id;
912 /* Software tracked state */
913 bool waiting;
914 int num_waiters;
3fe3b030
MK
915 unsigned long hangcheck_timestamp;
916 bool hangcheck_stalled;
2bd160a1
CW
917 enum intel_engine_hangcheck_action hangcheck_action;
918 struct i915_address_space *vm;
919 int num_requests;
702c8f8e 920 u32 reset_count;
2bd160a1 921
cdb324bd
CW
922 /* position of active request inside the ring */
923 u32 rq_head, rq_post, rq_tail;
924
2bd160a1
CW
925 /* our own tracking of ring head and tail */
926 u32 cpu_ring_head;
927 u32 cpu_ring_tail;
928
929 u32 last_seqno;
2bd160a1
CW
930
931 /* Register state */
932 u32 start;
933 u32 tail;
934 u32 head;
935 u32 ctl;
21a2c58a 936 u32 mode;
2bd160a1
CW
937 u32 hws;
938 u32 ipeir;
939 u32 ipehr;
2bd160a1
CW
940 u32 bbstate;
941 u32 instpm;
942 u32 instps;
943 u32 seqno;
944 u64 bbaddr;
945 u64 acthd;
946 u32 fault_reg;
947 u64 faddr;
948 u32 rc_psmi; /* sleep state */
949 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 950 struct intel_instdone instdone;
2bd160a1 951
4fa6053e
CW
952 struct drm_i915_error_context {
953 char comm[TASK_COMM_LEN];
954 pid_t pid;
955 u32 handle;
956 u32 hw_id;
957 int ban_score;
958 int active;
959 int guilty;
960 } context;
961
2bd160a1 962 struct drm_i915_error_object {
2bd160a1 963 u64 gtt_offset;
03382dfb 964 u64 gtt_size;
0a97015d
CW
965 int page_count;
966 int unused;
2bd160a1
CW
967 u32 *pages[0];
968 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
969
b0fd47ad
CW
970 struct drm_i915_error_object **user_bo;
971 long user_bo_count;
972
2bd160a1
CW
973 struct drm_i915_error_object *wa_ctx;
974
975 struct drm_i915_error_request {
976 long jiffies;
c84455b4 977 pid_t pid;
35ca039e 978 u32 context;
84102171 979 int ban_score;
2bd160a1
CW
980 u32 seqno;
981 u32 head;
982 u32 tail;
35ca039e 983 } *requests, execlist[2];
2bd160a1
CW
984
985 struct drm_i915_error_waiter {
986 char comm[TASK_COMM_LEN];
987 pid_t pid;
988 u32 seqno;
989 } *waiters;
990
991 struct {
992 u32 gfx_mode;
993 union {
994 u64 pdp[4];
995 u32 pp_dir_base;
996 };
997 } vm_info;
2bd160a1
CW
998 } engine[I915_NUM_ENGINES];
999
1000 struct drm_i915_error_buffer {
1001 u32 size;
1002 u32 name;
1003 u32 rseqno[I915_NUM_ENGINES], wseqno;
1004 u64 gtt_offset;
1005 u32 read_domains;
1006 u32 write_domain;
1007 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1008 u32 tiling:2;
1009 u32 dirty:1;
1010 u32 purgeable:1;
1011 u32 userptr:1;
1012 s32 engine:4;
1013 u32 cache_level:3;
1014 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1015 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1016 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1017};
1018
7faf1ab2
DV
1019enum i915_cache_level {
1020 I915_CACHE_NONE = 0,
350ec881
CW
1021 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1022 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1023 caches, eg sampler/render caches, and the
1024 large Last-Level-Cache. LLC is coherent with
1025 the CPU, but L3 is only visible to the GPU. */
651d794f 1026 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1027};
1028
85fd4f58
CW
1029#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1030
a4001f1b
PZ
1031enum fb_op_origin {
1032 ORIGIN_GTT,
1033 ORIGIN_CPU,
1034 ORIGIN_CS,
1035 ORIGIN_FLIP,
74b4ea1e 1036 ORIGIN_DIRTYFB,
a4001f1b
PZ
1037};
1038
ab34a7e8 1039struct intel_fbc {
25ad93fd
PZ
1040 /* This is always the inner lock when overlapping with struct_mutex and
1041 * it's the outer lock when overlapping with stolen_lock. */
1042 struct mutex lock;
5e59f717 1043 unsigned threshold;
dbef0f15
PZ
1044 unsigned int possible_framebuffer_bits;
1045 unsigned int busy_bits;
010cf73d 1046 unsigned int visible_pipes_mask;
e35fef21 1047 struct intel_crtc *crtc;
5c3fe8b0 1048
c4213885 1049 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1050 struct drm_mm_node *compressed_llb;
1051
da46f936
RV
1052 bool false_color;
1053
d029bcad 1054 bool enabled;
0e631adc 1055 bool active;
9adccc60 1056
61a585d6
PZ
1057 bool underrun_detected;
1058 struct work_struct underrun_work;
1059
aaf78d27 1060 struct intel_fbc_state_cache {
be1e3415
CW
1061 struct i915_vma *vma;
1062
aaf78d27
PZ
1063 struct {
1064 unsigned int mode_flags;
1065 uint32_t hsw_bdw_pixel_rate;
1066 } crtc;
1067
1068 struct {
1069 unsigned int rotation;
1070 int src_w;
1071 int src_h;
1072 bool visible;
1073 } plane;
1074
1075 struct {
801c8fe8 1076 const struct drm_format_info *format;
aaf78d27 1077 unsigned int stride;
aaf78d27
PZ
1078 } fb;
1079 } state_cache;
1080
b183b3f1 1081 struct intel_fbc_reg_params {
be1e3415
CW
1082 struct i915_vma *vma;
1083
b183b3f1
PZ
1084 struct {
1085 enum pipe pipe;
1086 enum plane plane;
1087 unsigned int fence_y_offset;
1088 } crtc;
1089
1090 struct {
801c8fe8 1091 const struct drm_format_info *format;
b183b3f1 1092 unsigned int stride;
b183b3f1
PZ
1093 } fb;
1094
1095 int cfb_size;
1096 } params;
1097
5c3fe8b0 1098 struct intel_fbc_work {
128d7356 1099 bool scheduled;
ca18d51d 1100 u32 scheduled_vblank;
128d7356 1101 struct work_struct work;
128d7356 1102 } work;
5c3fe8b0 1103
bf6189c6 1104 const char *no_fbc_reason;
b5e50c3f
JB
1105};
1106
fe88d122 1107/*
96178eeb
VK
1108 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1109 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1110 * parsing for same resolution.
1111 */
1112enum drrs_refresh_rate_type {
1113 DRRS_HIGH_RR,
1114 DRRS_LOW_RR,
1115 DRRS_MAX_RR, /* RR count */
1116};
1117
1118enum drrs_support_type {
1119 DRRS_NOT_SUPPORTED = 0,
1120 STATIC_DRRS_SUPPORT = 1,
1121 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1122};
1123
2807cf69 1124struct intel_dp;
96178eeb
VK
1125struct i915_drrs {
1126 struct mutex mutex;
1127 struct delayed_work work;
1128 struct intel_dp *dp;
1129 unsigned busy_frontbuffer_bits;
1130 enum drrs_refresh_rate_type refresh_rate_type;
1131 enum drrs_support_type type;
1132};
1133
a031d709 1134struct i915_psr {
f0355c4a 1135 struct mutex lock;
a031d709
RV
1136 bool sink_support;
1137 bool source_ok;
2807cf69 1138 struct intel_dp *enabled;
7c8f8a70
RV
1139 bool active;
1140 struct delayed_work work;
9ca15301 1141 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1142 bool psr2_support;
1143 bool aux_frame_sync;
60e5ffe3 1144 bool link_standby;
97da2ef4
NV
1145 bool y_cord_support;
1146 bool colorimetry_support;
340c93c0 1147 bool alpm;
3f51e471 1148};
5c3fe8b0 1149
3bad0781 1150enum intel_pch {
f0350830 1151 PCH_NONE = 0, /* No PCH present */
3bad0781 1152 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1153 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1154 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1155 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1156 PCH_KBP, /* Kabypoint PCH */
7b22b8c4 1157 PCH_CNP, /* Cannonpoint PCH */
40c7ead9 1158 PCH_NOP,
3bad0781
ZW
1159};
1160
988d6ee8
PZ
1161enum intel_sbi_destination {
1162 SBI_ICLK,
1163 SBI_MPHY,
1164};
1165
435793df 1166#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1167#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1168#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1169#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1170
8be48d92 1171struct intel_fbdev;
1630fe75 1172struct intel_fbc_work;
38651674 1173
c2b9152f
DV
1174struct intel_gmbus {
1175 struct i2c_adapter adapter;
3e4d44e0 1176#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1177 u32 force_bit;
c2b9152f 1178 u32 reg0;
f0f59a00 1179 i915_reg_t gpio_reg;
c167a6fc 1180 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1181 struct drm_i915_private *dev_priv;
1182};
1183
f4c956ad 1184struct i915_suspend_saved_registers {
e948e994 1185 u32 saveDSPARB;
ba8bbcf6 1186 u32 saveFBC_CONTROL;
1f84e550 1187 u32 saveCACHE_MODE_0;
1f84e550 1188 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1189 u32 saveSWF0[16];
1190 u32 saveSWF1[16];
85fa792b 1191 u32 saveSWF3[3];
4b9de737 1192 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1193 u32 savePCH_PORT_HOTPLUG;
9f49c376 1194 u16 saveGCDGMBUS;
f4c956ad 1195};
c85aa885 1196
ddeea5b0
ID
1197struct vlv_s0ix_state {
1198 /* GAM */
1199 u32 wr_watermark;
1200 u32 gfx_prio_ctrl;
1201 u32 arb_mode;
1202 u32 gfx_pend_tlb0;
1203 u32 gfx_pend_tlb1;
1204 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1205 u32 media_max_req_count;
1206 u32 gfx_max_req_count;
1207 u32 render_hwsp;
1208 u32 ecochk;
1209 u32 bsd_hwsp;
1210 u32 blt_hwsp;
1211 u32 tlb_rd_addr;
1212
1213 /* MBC */
1214 u32 g3dctl;
1215 u32 gsckgctl;
1216 u32 mbctl;
1217
1218 /* GCP */
1219 u32 ucgctl1;
1220 u32 ucgctl3;
1221 u32 rcgctl1;
1222 u32 rcgctl2;
1223 u32 rstctl;
1224 u32 misccpctl;
1225
1226 /* GPM */
1227 u32 gfxpause;
1228 u32 rpdeuhwtc;
1229 u32 rpdeuc;
1230 u32 ecobus;
1231 u32 pwrdwnupctl;
1232 u32 rp_down_timeout;
1233 u32 rp_deucsw;
1234 u32 rcubmabdtmr;
1235 u32 rcedata;
1236 u32 spare2gh;
1237
1238 /* Display 1 CZ domain */
1239 u32 gt_imr;
1240 u32 gt_ier;
1241 u32 pm_imr;
1242 u32 pm_ier;
1243 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1244
1245 /* GT SA CZ domain */
1246 u32 tilectl;
1247 u32 gt_fifoctl;
1248 u32 gtlc_wake_ctrl;
1249 u32 gtlc_survive;
1250 u32 pmwgicz;
1251
1252 /* Display 2 CZ domain */
1253 u32 gu_ctl0;
1254 u32 gu_ctl1;
9c25210f 1255 u32 pcbr;
ddeea5b0
ID
1256 u32 clock_gate_dis2;
1257};
1258
bf225f20 1259struct intel_rps_ei {
679cb6c1 1260 ktime_t ktime;
bf225f20
CW
1261 u32 render_c0;
1262 u32 media_c0;
31685c25
D
1263};
1264
c85aa885 1265struct intel_gen6_power_mgmt {
d4d70aa5
ID
1266 /*
1267 * work, interrupts_enabled and pm_iir are protected by
1268 * dev_priv->irq_lock
1269 */
c85aa885 1270 struct work_struct work;
d4d70aa5 1271 bool interrupts_enabled;
c85aa885 1272 u32 pm_iir;
59cdb63d 1273
b20e3cfe 1274 /* PM interrupt bits that should never be masked */
5dd04556 1275 u32 pm_intrmsk_mbz;
1800ad25 1276
b39fb297
BW
1277 /* Frequencies are stored in potentially platform dependent multiples.
1278 * In other words, *_freq needs to be multiplied by X to be interesting.
1279 * Soft limits are those which are used for the dynamic reclocking done
1280 * by the driver (raise frequencies under heavy loads, and lower for
1281 * lighter loads). Hard limits are those imposed by the hardware.
1282 *
1283 * A distinction is made for overclocking, which is never enabled by
1284 * default, and is considered to be above the hard limit if it's
1285 * possible at all.
1286 */
1287 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1288 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1289 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1290 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1291 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1292 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1293 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1294 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1295 u8 rp1_freq; /* "less than" RP0 power/freqency */
1296 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1297 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1298
8fb55197
CW
1299 u8 up_threshold; /* Current %busy required to uplock */
1300 u8 down_threshold; /* Current %busy required to downclock */
1301
dd75fdc8
CW
1302 int last_adj;
1303 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1304
8d3afd7d
CW
1305 spinlock_t client_lock;
1306 struct list_head clients;
1307 bool client_boost;
1308
c0951f0c 1309 bool enabled;
54b4f68f 1310 struct delayed_work autoenable_work;
1854d5ca 1311 unsigned boosts;
4fc688ce 1312
bf225f20 1313 /* manual wa residency calculations */
e0e8c7cb 1314 struct intel_rps_ei ei;
bf225f20 1315
4fc688ce
JB
1316 /*
1317 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1318 * Must be taken after struct_mutex if nested. Note that
1319 * this lock may be held for long periods of time when
1320 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1321 */
1322 struct mutex hw_lock;
c85aa885
DV
1323};
1324
1a240d4d
DV
1325/* defined intel_pm.c */
1326extern spinlock_t mchdev_lock;
1327
c85aa885
DV
1328struct intel_ilk_power_mgmt {
1329 u8 cur_delay;
1330 u8 min_delay;
1331 u8 max_delay;
1332 u8 fmax;
1333 u8 fstart;
1334
1335 u64 last_count1;
1336 unsigned long last_time1;
1337 unsigned long chipset_power;
1338 u64 last_count2;
5ed0bdf2 1339 u64 last_time2;
c85aa885
DV
1340 unsigned long gfx_power;
1341 u8 corr;
1342
1343 int c_m;
1344 int r_t;
1345};
1346
c6cb582e
ID
1347struct drm_i915_private;
1348struct i915_power_well;
1349
1350struct i915_power_well_ops {
1351 /*
1352 * Synchronize the well's hw state to match the current sw state, for
1353 * example enable/disable it based on the current refcount. Called
1354 * during driver init and resume time, possibly after first calling
1355 * the enable/disable handlers.
1356 */
1357 void (*sync_hw)(struct drm_i915_private *dev_priv,
1358 struct i915_power_well *power_well);
1359 /*
1360 * Enable the well and resources that depend on it (for example
1361 * interrupts located on the well). Called after the 0->1 refcount
1362 * transition.
1363 */
1364 void (*enable)(struct drm_i915_private *dev_priv,
1365 struct i915_power_well *power_well);
1366 /*
1367 * Disable the well and resources that depend on it. Called after
1368 * the 1->0 refcount transition.
1369 */
1370 void (*disable)(struct drm_i915_private *dev_priv,
1371 struct i915_power_well *power_well);
1372 /* Returns the hw enabled state. */
1373 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1374 struct i915_power_well *power_well);
1375};
1376
a38911a3
WX
1377/* Power well structure for haswell */
1378struct i915_power_well {
c1ca727f 1379 const char *name;
6f3ef5dd 1380 bool always_on;
a38911a3
WX
1381 /* power well enable/disable usage count */
1382 int count;
bfafe93a
ID
1383 /* cached hw enabled state */
1384 bool hw_enabled;
d8fc70b7 1385 u64 domains;
01c3faa7
ACO
1386 /* unique identifier for this power well */
1387 unsigned long id;
362624c9
ACO
1388 /*
1389 * Arbitraty data associated with this power well. Platform and power
1390 * well specific.
1391 */
1392 unsigned long data;
c6cb582e 1393 const struct i915_power_well_ops *ops;
a38911a3
WX
1394};
1395
83c00f55 1396struct i915_power_domains {
baa70707
ID
1397 /*
1398 * Power wells needed for initialization at driver init and suspend
1399 * time are on. They are kept on until after the first modeset.
1400 */
1401 bool init_power_on;
0d116a29 1402 bool initializing;
c1ca727f 1403 int power_well_count;
baa70707 1404
83c00f55 1405 struct mutex lock;
1da51581 1406 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1407 struct i915_power_well *power_wells;
83c00f55
ID
1408};
1409
35a85ac6 1410#define MAX_L3_SLICES 2
a4da4fa4 1411struct intel_l3_parity {
35a85ac6 1412 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1413 struct work_struct error_work;
35a85ac6 1414 int which_slice;
a4da4fa4
DV
1415};
1416
4b5aed62 1417struct i915_gem_mm {
4b5aed62
DV
1418 /** Memory allocator for GTT stolen memory */
1419 struct drm_mm stolen;
92e97d2f
PZ
1420 /** Protects the usage of the GTT stolen memory allocator. This is
1421 * always the inner lock when overlapping with struct_mutex. */
1422 struct mutex stolen_lock;
1423
4b5aed62
DV
1424 /** List of all objects in gtt_space. Used to restore gtt
1425 * mappings on resume */
1426 struct list_head bound_list;
1427 /**
1428 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1429 * are idle and not used by the GPU). These objects may or may
1430 * not actually have any pages attached.
4b5aed62
DV
1431 */
1432 struct list_head unbound_list;
1433
275f039d
CW
1434 /** List of all objects in gtt_space, currently mmaped by userspace.
1435 * All objects within this list must also be on bound_list.
1436 */
1437 struct list_head userfault_list;
1438
fbbd37b3
CW
1439 /**
1440 * List of objects which are pending destruction.
1441 */
1442 struct llist_head free_list;
1443 struct work_struct free_work;
1444
4b5aed62 1445 /** Usable portion of the GTT for GEM */
c8847387 1446 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1447
4b5aed62
DV
1448 /** PPGTT used for aliasing the PPGTT with the GTT */
1449 struct i915_hw_ppgtt *aliasing_ppgtt;
1450
2cfcd32a 1451 struct notifier_block oom_notifier;
e87666b5 1452 struct notifier_block vmap_notifier;
ceabbba5 1453 struct shrinker shrinker;
4b5aed62 1454
4b5aed62
DV
1455 /** LRU list of objects with fence regs on them. */
1456 struct list_head fence_list;
1457
8a2421bd
CW
1458 /**
1459 * Workqueue to fault in userptr pages, flushed by the execbuf
1460 * when required but otherwise left to userspace to try again
1461 * on EAGAIN.
1462 */
1463 struct workqueue_struct *userptr_wq;
1464
94312828
CW
1465 u64 unordered_timeline;
1466
bdf1e7e3 1467 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1468 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1469
4b5aed62
DV
1470 /** Bit 6 swizzling required for X tiling */
1471 uint32_t bit_6_swizzle_x;
1472 /** Bit 6 swizzling required for Y tiling */
1473 uint32_t bit_6_swizzle_y;
1474
4b5aed62 1475 /* accounting, useful for userland debugging */
c20e8355 1476 spinlock_t object_stat_lock;
3ef7f228 1477 u64 object_memory;
4b5aed62
DV
1478 u32 object_count;
1479};
1480
edc3d884 1481struct drm_i915_error_state_buf {
0a4cd7c8 1482 struct drm_i915_private *i915;
edc3d884
MK
1483 unsigned bytes;
1484 unsigned size;
1485 int err;
1486 u8 *buf;
1487 loff_t start;
1488 loff_t pos;
1489};
1490
b52992c0
CW
1491#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1492#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1493
3fe3b030
MK
1494#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1495#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1496
99584db3
DV
1497struct i915_gpu_error {
1498 /* For hangcheck timer */
1499#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1500#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1501
737b1506 1502 struct delayed_work hangcheck_work;
99584db3
DV
1503
1504 /* For reset and error_state handling. */
1505 spinlock_t lock;
1506 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1507 struct i915_gpu_state *first_error;
094f9a54
CW
1508
1509 unsigned long missed_irq_rings;
1510
1f83fee0 1511 /**
2ac0f450 1512 * State variable controlling the reset flow and count
1f83fee0 1513 *
2ac0f450 1514 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1515 *
56306c6e 1516 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1517 * meaning that any waiters holding onto the struct_mutex should
1518 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1519 *
1520 * If reset is not completed succesfully, the I915_WEDGE bit is
1521 * set meaning that hardware is terminally sour and there is no
1522 * recovery. All waiters on the reset_queue will be woken when
1523 * that happens.
1524 *
1525 * This counter is used by the wait_seqno code to notice that reset
1526 * event happened and it needs to restart the entire ioctl (since most
1527 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1528 *
1529 * This is important for lock-free wait paths, where no contended lock
1530 * naturally enforces the correct ordering between the bail-out of the
1531 * waiter and the gpu reset work code.
1f83fee0 1532 */
8af29b0c 1533 unsigned long reset_count;
1f83fee0 1534
8c185eca
CW
1535 /**
1536 * flags: Control various stages of the GPU reset
1537 *
1538 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1539 * other users acquiring the struct_mutex. To do this we set the
1540 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1541 * and then check for that bit before acquiring the struct_mutex (in
1542 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1543 * secondary role in preventing two concurrent global reset attempts.
1544 *
1545 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1546 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1547 * but it may be held by some long running waiter (that we cannot
1548 * interrupt without causing trouble). Once we are ready to do the GPU
1549 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1550 * they already hold the struct_mutex and want to participate they can
1551 * inspect the bit and do the reset directly, otherwise the worker
1552 * waits for the struct_mutex.
1553 *
142bc7d9
MT
1554 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1555 * acquire the struct_mutex to reset an engine, we need an explicit
1556 * flag to prevent two concurrent reset attempts in the same engine.
1557 * As the number of engines continues to grow, allocate the flags from
1558 * the most significant bits.
1559 *
8c185eca
CW
1560 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1561 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1562 * i915_gem_request_alloc(), this bit is checked and the sequence
1563 * aborted (with -EIO reported to userspace) if set.
1564 */
8af29b0c 1565 unsigned long flags;
8c185eca
CW
1566#define I915_RESET_BACKOFF 0
1567#define I915_RESET_HANDOFF 1
8af29b0c 1568#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1569#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1570
702c8f8e
MT
1571 /** Number of times an engine has been reset */
1572 u32 reset_engine_count[I915_NUM_ENGINES];
1573
1f15b76f
CW
1574 /**
1575 * Waitqueue to signal when a hang is detected. Used to for waiters
1576 * to release the struct_mutex for the reset to procede.
1577 */
1578 wait_queue_head_t wait_queue;
1579
1f83fee0
DV
1580 /**
1581 * Waitqueue to signal when the reset has completed. Used by clients
1582 * that wait for dev_priv->mm.wedged to settle.
1583 */
1584 wait_queue_head_t reset_queue;
33196ded 1585
094f9a54 1586 /* For missed irq/seqno simulation. */
688e6c72 1587 unsigned long test_irq_rings;
99584db3
DV
1588};
1589
b8efb17b
ZR
1590enum modeset_restore {
1591 MODESET_ON_LID_OPEN,
1592 MODESET_DONE,
1593 MODESET_SUSPENDED,
1594};
1595
500ea70d
RV
1596#define DP_AUX_A 0x40
1597#define DP_AUX_B 0x10
1598#define DP_AUX_C 0x20
1599#define DP_AUX_D 0x30
1600
11c1b657
XZ
1601#define DDC_PIN_B 0x05
1602#define DDC_PIN_C 0x04
1603#define DDC_PIN_D 0x06
1604
6acab15a 1605struct ddi_vbt_port_info {
ce4dd49e
DL
1606 /*
1607 * This is an index in the HDMI/DVI DDI buffer translation table.
1608 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1609 * populate this field.
1610 */
1611#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1612 uint8_t hdmi_level_shift;
311a2094
PZ
1613
1614 uint8_t supports_dvi:1;
1615 uint8_t supports_hdmi:1;
1616 uint8_t supports_dp:1;
a98d9c1d 1617 uint8_t supports_edp:1;
500ea70d
RV
1618
1619 uint8_t alternate_aux_channel;
11c1b657 1620 uint8_t alternate_ddc_pin;
75067dde
AK
1621
1622 uint8_t dp_boost_level;
1623 uint8_t hdmi_boost_level;
6acab15a
PZ
1624};
1625
bfd7ebda
RV
1626enum psr_lines_to_wait {
1627 PSR_0_LINES_TO_WAIT = 0,
1628 PSR_1_LINE_TO_WAIT,
1629 PSR_4_LINES_TO_WAIT,
1630 PSR_8_LINES_TO_WAIT
83a7280e
PB
1631};
1632
41aa3448
RV
1633struct intel_vbt_data {
1634 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1635 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1636
1637 /* Feature bits */
1638 unsigned int int_tv_support:1;
1639 unsigned int lvds_dither:1;
1640 unsigned int lvds_vbt:1;
1641 unsigned int int_crt_support:1;
1642 unsigned int lvds_use_ssc:1;
1643 unsigned int display_clock_mode:1;
1644 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1645 unsigned int panel_type:4;
41aa3448
RV
1646 int lvds_ssc_freq;
1647 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1648
83a7280e
PB
1649 enum drrs_support_type drrs_type;
1650
6aa23e65
JN
1651 struct {
1652 int rate;
1653 int lanes;
1654 int preemphasis;
1655 int vswing;
06411f08 1656 bool low_vswing;
6aa23e65
JN
1657 bool initialized;
1658 bool support;
1659 int bpp;
1660 struct edp_power_seq pps;
1661 } edp;
41aa3448 1662
bfd7ebda
RV
1663 struct {
1664 bool full_link;
1665 bool require_aux_wakeup;
1666 int idle_frames;
1667 enum psr_lines_to_wait lines_to_wait;
1668 int tp1_wakeup_time;
1669 int tp2_tp3_wakeup_time;
1670 } psr;
1671
f00076d2
JN
1672 struct {
1673 u16 pwm_freq_hz;
39fbc9c8 1674 bool present;
f00076d2 1675 bool active_low_pwm;
1de6068e 1676 u8 min_brightness; /* min_brightness/255 of max */
add03379 1677 u8 controller; /* brightness controller number */
9a41e17d 1678 enum intel_backlight_type type;
f00076d2
JN
1679 } backlight;
1680
d17c5443
SK
1681 /* MIPI DSI */
1682 struct {
1683 u16 panel_id;
d3b542fc
SK
1684 struct mipi_config *config;
1685 struct mipi_pps_data *pps;
1686 u8 seq_version;
1687 u32 size;
1688 u8 *data;
8d3ed2f3 1689 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1690 } dsi;
1691
41aa3448
RV
1692 int crt_ddc_pin;
1693
1694 int child_dev_num;
768f69c9 1695 union child_device_config *child_dev;
6acab15a
PZ
1696
1697 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1698 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1699};
1700
77c122bc
VS
1701enum intel_ddb_partitioning {
1702 INTEL_DDB_PART_1_2,
1703 INTEL_DDB_PART_5_6, /* IVB+ */
1704};
1705
1fd527cc
VS
1706struct intel_wm_level {
1707 bool enable;
1708 uint32_t pri_val;
1709 uint32_t spr_val;
1710 uint32_t cur_val;
1711 uint32_t fbc_val;
1712};
1713
820c1980 1714struct ilk_wm_values {
609cedef
VS
1715 uint32_t wm_pipe[3];
1716 uint32_t wm_lp[3];
1717 uint32_t wm_lp_spr[3];
1718 uint32_t wm_linetime[3];
1719 bool enable_fbc_wm;
1720 enum intel_ddb_partitioning partitioning;
1721};
1722
114d7dc0 1723struct g4x_pipe_wm {
1b31389c 1724 uint16_t plane[I915_MAX_PLANES];
04548cba 1725 uint16_t fbc;
262cd2e1 1726};
ae80152d 1727
114d7dc0 1728struct g4x_sr_wm {
262cd2e1 1729 uint16_t plane;
1b31389c 1730 uint16_t cursor;
04548cba 1731 uint16_t fbc;
1b31389c
VS
1732};
1733
1734struct vlv_wm_ddl_values {
1735 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1736};
ae80152d 1737
262cd2e1 1738struct vlv_wm_values {
114d7dc0
VS
1739 struct g4x_pipe_wm pipe[3];
1740 struct g4x_sr_wm sr;
1b31389c 1741 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1742 uint8_t level;
1743 bool cxsr;
0018fda1
VS
1744};
1745
04548cba
VS
1746struct g4x_wm_values {
1747 struct g4x_pipe_wm pipe[2];
1748 struct g4x_sr_wm sr;
1749 struct g4x_sr_wm hpll;
1750 bool cxsr;
1751 bool hpll_en;
1752 bool fbc_en;
1753};
1754
c193924e 1755struct skl_ddb_entry {
16160e3d 1756 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1757};
1758
1759static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1760{
16160e3d 1761 return entry->end - entry->start;
c193924e
DL
1762}
1763
08db6652
DL
1764static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1765 const struct skl_ddb_entry *e2)
1766{
1767 if (e1->start == e2->start && e1->end == e2->end)
1768 return true;
1769
1770 return false;
1771}
1772
c193924e 1773struct skl_ddb_allocation {
2cd601c6 1774 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1775 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1776};
1777
2ac96d2a 1778struct skl_wm_values {
2b4b9f35 1779 unsigned dirty_pipes;
c193924e 1780 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1781};
1782
1783struct skl_wm_level {
a62163e9
L
1784 bool plane_en;
1785 uint16_t plane_res_b;
1786 uint8_t plane_res_l;
2ac96d2a
PB
1787};
1788
c67a470b 1789/*
765dab67
PZ
1790 * This struct helps tracking the state needed for runtime PM, which puts the
1791 * device in PCI D3 state. Notice that when this happens, nothing on the
1792 * graphics device works, even register access, so we don't get interrupts nor
1793 * anything else.
c67a470b 1794 *
765dab67
PZ
1795 * Every piece of our code that needs to actually touch the hardware needs to
1796 * either call intel_runtime_pm_get or call intel_display_power_get with the
1797 * appropriate power domain.
a8a8bd54 1798 *
765dab67
PZ
1799 * Our driver uses the autosuspend delay feature, which means we'll only really
1800 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1801 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1802 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1803 *
1804 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1805 * goes back to false exactly before we reenable the IRQs. We use this variable
1806 * to check if someone is trying to enable/disable IRQs while they're supposed
1807 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1808 * case it happens.
c67a470b 1809 *
765dab67 1810 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1811 */
5d584b2e 1812struct i915_runtime_pm {
1f814dac 1813 atomic_t wakeref_count;
5d584b2e 1814 bool suspended;
2aeb7d3a 1815 bool irqs_enabled;
c67a470b
PZ
1816};
1817
926321d5
DV
1818enum intel_pipe_crc_source {
1819 INTEL_PIPE_CRC_SOURCE_NONE,
1820 INTEL_PIPE_CRC_SOURCE_PLANE1,
1821 INTEL_PIPE_CRC_SOURCE_PLANE2,
1822 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1823 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1824 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1825 INTEL_PIPE_CRC_SOURCE_TV,
1826 INTEL_PIPE_CRC_SOURCE_DP_B,
1827 INTEL_PIPE_CRC_SOURCE_DP_C,
1828 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1829 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1830 INTEL_PIPE_CRC_SOURCE_MAX,
1831};
1832
8bf1e9f1 1833struct intel_pipe_crc_entry {
ac2300d4 1834 uint32_t frame;
8bf1e9f1
SH
1835 uint32_t crc[5];
1836};
1837
b2c88f5b 1838#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1839struct intel_pipe_crc {
d538bbdf
DL
1840 spinlock_t lock;
1841 bool opened; /* exclusive access to the result file */
e5f75aca 1842 struct intel_pipe_crc_entry *entries;
926321d5 1843 enum intel_pipe_crc_source source;
d538bbdf 1844 int head, tail;
07144428 1845 wait_queue_head_t wq;
8c6b709d 1846 int skipped;
8bf1e9f1
SH
1847};
1848
f99d7069 1849struct i915_frontbuffer_tracking {
b5add959 1850 spinlock_t lock;
f99d7069
DV
1851
1852 /*
1853 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1854 * scheduled flips.
1855 */
1856 unsigned busy_bits;
1857 unsigned flip_bits;
1858};
1859
7225342a 1860struct i915_wa_reg {
f0f59a00 1861 i915_reg_t addr;
7225342a
MK
1862 u32 value;
1863 /* bitmask representing WA bits */
1864 u32 mask;
1865};
1866
33136b06
AS
1867/*
1868 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1869 * allowing it for RCS as we don't foresee any requirement of having
1870 * a whitelist for other engines. When it is really required for
1871 * other engines then the limit need to be increased.
1872 */
1873#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1874
1875struct i915_workarounds {
1876 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1877 u32 count;
666796da 1878 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1879};
1880
cf9d2890
YZ
1881struct i915_virtual_gpu {
1882 bool active;
1883};
1884
aa363136
MR
1885/* used in computing the new watermarks state */
1886struct intel_wm_config {
1887 unsigned int num_pipes_active;
1888 bool sprites_enabled;
1889 bool sprites_scaled;
1890};
1891
d7965152
RB
1892struct i915_oa_format {
1893 u32 format;
1894 int size;
1895};
1896
8a3003dd
RB
1897struct i915_oa_reg {
1898 i915_reg_t addr;
1899 u32 value;
1900};
1901
eec688e1
RB
1902struct i915_perf_stream;
1903
16d98b31
RB
1904/**
1905 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1906 */
eec688e1 1907struct i915_perf_stream_ops {
16d98b31
RB
1908 /**
1909 * @enable: Enables the collection of HW samples, either in response to
1910 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1911 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1912 */
1913 void (*enable)(struct i915_perf_stream *stream);
1914
16d98b31
RB
1915 /**
1916 * @disable: Disables the collection of HW samples, either in response
1917 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1918 * the stream.
eec688e1
RB
1919 */
1920 void (*disable)(struct i915_perf_stream *stream);
1921
16d98b31
RB
1922 /**
1923 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1924 * once there is something ready to read() for the stream
1925 */
1926 void (*poll_wait)(struct i915_perf_stream *stream,
1927 struct file *file,
1928 poll_table *wait);
1929
16d98b31
RB
1930 /**
1931 * @wait_unlocked: For handling a blocking read, wait until there is
1932 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1933 * wait queue that would be passed to poll_wait().
eec688e1
RB
1934 */
1935 int (*wait_unlocked)(struct i915_perf_stream *stream);
1936
16d98b31
RB
1937 /**
1938 * @read: Copy buffered metrics as records to userspace
1939 * **buf**: the userspace, destination buffer
1940 * **count**: the number of bytes to copy, requested by userspace
1941 * **offset**: zero at the start of the read, updated as the read
1942 * proceeds, it represents how many bytes have been copied so far and
1943 * the buffer offset for copying the next record.
eec688e1 1944 *
16d98b31
RB
1945 * Copy as many buffered i915 perf samples and records for this stream
1946 * to userspace as will fit in the given buffer.
eec688e1 1947 *
16d98b31
RB
1948 * Only write complete records; returning -%ENOSPC if there isn't room
1949 * for a complete record.
eec688e1 1950 *
16d98b31
RB
1951 * Return any error condition that results in a short read such as
1952 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1953 * returning to userspace.
eec688e1
RB
1954 */
1955 int (*read)(struct i915_perf_stream *stream,
1956 char __user *buf,
1957 size_t count,
1958 size_t *offset);
1959
16d98b31
RB
1960 /**
1961 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1962 *
1963 * The stream will always be disabled before this is called.
1964 */
1965 void (*destroy)(struct i915_perf_stream *stream);
1966};
1967
16d98b31
RB
1968/**
1969 * struct i915_perf_stream - state for a single open stream FD
1970 */
eec688e1 1971struct i915_perf_stream {
16d98b31
RB
1972 /**
1973 * @dev_priv: i915 drm device
1974 */
eec688e1
RB
1975 struct drm_i915_private *dev_priv;
1976
16d98b31
RB
1977 /**
1978 * @link: Links the stream into ``&drm_i915_private->streams``
1979 */
eec688e1
RB
1980 struct list_head link;
1981
16d98b31
RB
1982 /**
1983 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1984 * properties given when opening a stream, representing the contents
1985 * of a single sample as read() by userspace.
1986 */
eec688e1 1987 u32 sample_flags;
16d98b31
RB
1988
1989 /**
1990 * @sample_size: Considering the configured contents of a sample
1991 * combined with the required header size, this is the total size
1992 * of a single sample record.
1993 */
d7965152 1994 int sample_size;
eec688e1 1995
16d98b31
RB
1996 /**
1997 * @ctx: %NULL if measuring system-wide across all contexts or a
1998 * specific context that is being monitored.
1999 */
eec688e1 2000 struct i915_gem_context *ctx;
16d98b31
RB
2001
2002 /**
2003 * @enabled: Whether the stream is currently enabled, considering
2004 * whether the stream was opened in a disabled state and based
2005 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2006 */
eec688e1
RB
2007 bool enabled;
2008
16d98b31
RB
2009 /**
2010 * @ops: The callbacks providing the implementation of this specific
2011 * type of configured stream.
2012 */
d7965152
RB
2013 const struct i915_perf_stream_ops *ops;
2014};
2015
16d98b31
RB
2016/**
2017 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2018 */
d7965152 2019struct i915_oa_ops {
16d98b31
RB
2020 /**
2021 * @init_oa_buffer: Resets the head and tail pointers of the
2022 * circular buffer for periodic OA reports.
2023 *
2024 * Called when first opening a stream for OA metrics, but also may be
2025 * called in response to an OA buffer overflow or other error
2026 * condition.
2027 *
2028 * Note it may be necessary to clear the full OA buffer here as part of
2029 * maintaining the invariable that new reports must be written to
2030 * zeroed memory for us to be able to reliable detect if an expected
2031 * report has not yet landed in memory. (At least on Haswell the OA
2032 * buffer tail pointer is not synchronized with reports being visible
2033 * to the CPU)
2034 */
d7965152 2035 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2036
2037 /**
19f81df2
RB
2038 * @select_metric_set: The auto generated code that checks whether a
2039 * requested OA config is applicable to the system and if so sets up
2040 * the mux, oa and flex eu register config pointers according to the
2041 * current dev_priv->perf.oa.metrics_set.
2042 */
2043 int (*select_metric_set)(struct drm_i915_private *dev_priv);
2044
2045 /**
2046 * @enable_metric_set: Selects and applies any MUX configuration to set
2047 * up the Boolean and Custom (B/C) counters that are part of the
2048 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2049 * disabling EU clock gating as required.
2050 */
d7965152 2051 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2052
2053 /**
2054 * @disable_metric_set: Remove system constraints associated with using
2055 * the OA unit.
2056 */
d7965152 2057 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2058
2059 /**
2060 * @oa_enable: Enable periodic sampling
2061 */
d7965152 2062 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2063
2064 /**
2065 * @oa_disable: Disable periodic sampling
2066 */
d7965152 2067 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2068
2069 /**
2070 * @read: Copy data from the circular OA buffer into a given userspace
2071 * buffer.
2072 */
d7965152
RB
2073 int (*read)(struct i915_perf_stream *stream,
2074 char __user *buf,
2075 size_t count,
2076 size_t *offset);
16d98b31
RB
2077
2078 /**
19f81df2 2079 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2080 *
19f81df2
RB
2081 * In particular this enables us to share all the fiddly code for
2082 * handling the OA unit tail pointer race that affects multiple
2083 * generations.
16d98b31 2084 */
19f81df2 2085 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2086};
2087
49cd97a3
VS
2088struct intel_cdclk_state {
2089 unsigned int cdclk, vco, ref;
2090};
2091
77fec556 2092struct drm_i915_private {
8f460e2c
CW
2093 struct drm_device drm;
2094
efab6d8d 2095 struct kmem_cache *objects;
e20d2ab7 2096 struct kmem_cache *vmas;
efab6d8d 2097 struct kmem_cache *requests;
52e54209 2098 struct kmem_cache *dependencies;
c5cf9a91 2099 struct kmem_cache *priorities;
f4c956ad 2100
5c969aa7 2101 const struct intel_device_info info;
f4c956ad 2102
f4c956ad
DV
2103 void __iomem *regs;
2104
907b28c5 2105 struct intel_uncore uncore;
f4c956ad 2106
cf9d2890
YZ
2107 struct i915_virtual_gpu vgpu;
2108
feddf6e8 2109 struct intel_gvt *gvt;
0ad35fed 2110
bd132858 2111 struct intel_huc huc;
33a732f4
AD
2112 struct intel_guc guc;
2113
eb805623
DV
2114 struct intel_csr csr;
2115
5ea6e5e3 2116 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2117
f4c956ad
DV
2118 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2119 * controller on different i2c buses. */
2120 struct mutex gmbus_mutex;
2121
2122 /**
2123 * Base address of the gmbus and gpio block.
2124 */
2125 uint32_t gpio_mmio_base;
2126
b6fdd0f2
SS
2127 /* MMIO base address for MIPI regs */
2128 uint32_t mipi_mmio_base;
2129
443a389f
VS
2130 uint32_t psr_mmio_base;
2131
44cb734c
ID
2132 uint32_t pps_mmio_base;
2133
28c70f16
DV
2134 wait_queue_head_t gmbus_wait_queue;
2135
f4c956ad 2136 struct pci_dev *bridge_dev;
0ca5fa3a 2137 struct i915_gem_context *kernel_context;
3b3f1650 2138 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2139 struct i915_vma *semaphore;
f4c956ad 2140
ba8286fa 2141 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2142 struct resource mch_res;
2143
f4c956ad
DV
2144 /* protects the irq masks */
2145 spinlock_t irq_lock;
2146
84c33a64
SG
2147 /* protects the mmio flip data */
2148 spinlock_t mmio_flip_lock;
2149
f8b79e58
ID
2150 bool display_irqs_enabled;
2151
9ee32fea
DV
2152 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2153 struct pm_qos_request pm_qos;
2154
a580516d
VS
2155 /* Sideband mailbox protection */
2156 struct mutex sb_lock;
f4c956ad
DV
2157
2158 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2159 union {
2160 u32 irq_mask;
2161 u32 de_irq_mask[I915_MAX_PIPES];
2162 };
f4c956ad 2163 u32 gt_irq_mask;
f4e9af4f
AG
2164 u32 pm_imr;
2165 u32 pm_ier;
a6706b45 2166 u32 pm_rps_events;
26705e20 2167 u32 pm_guc_events;
91d181dd 2168 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2169
5fcece80 2170 struct i915_hotplug hotplug;
ab34a7e8 2171 struct intel_fbc fbc;
439d7ac0 2172 struct i915_drrs drrs;
f4c956ad 2173 struct intel_opregion opregion;
41aa3448 2174 struct intel_vbt_data vbt;
f4c956ad 2175
d9ceb816
JB
2176 bool preserve_bios_swizzle;
2177
f4c956ad
DV
2178 /* overlay */
2179 struct intel_overlay *overlay;
f4c956ad 2180
58c68779 2181 /* backlight registers and fields in struct intel_panel */
07f11d49 2182 struct mutex backlight_lock;
31ad8ec6 2183
f4c956ad 2184 /* LVDS info */
f4c956ad
DV
2185 bool no_aux_handshake;
2186
e39b999a
VS
2187 /* protects panel power sequencer state */
2188 struct mutex pps_mutex;
2189
f4c956ad 2190 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2191 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2192
2193 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2194 unsigned int skl_preferred_vco_freq;
49cd97a3 2195 unsigned int max_cdclk_freq;
8d96561a 2196
adafdc6f 2197 unsigned int max_dotclk_freq;
e7dc33f3 2198 unsigned int rawclk_freq;
6bcda4f0 2199 unsigned int hpll_freq;
bfa7df01 2200 unsigned int czclk_freq;
f4c956ad 2201
63911d72 2202 struct {
bb0f4aab
VS
2203 /*
2204 * The current logical cdclk state.
2205 * See intel_atomic_state.cdclk.logical
2206 *
2207 * For reading holding any crtc lock is sufficient,
2208 * for writing must hold all of them.
2209 */
2210 struct intel_cdclk_state logical;
2211 /*
2212 * The current actual cdclk state.
2213 * See intel_atomic_state.cdclk.actual
2214 */
2215 struct intel_cdclk_state actual;
2216 /* The current hardware cdclk state */
49cd97a3
VS
2217 struct intel_cdclk_state hw;
2218 } cdclk;
63911d72 2219
645416f5
DV
2220 /**
2221 * wq - Driver workqueue for GEM.
2222 *
2223 * NOTE: Work items scheduled here are not allowed to grab any modeset
2224 * locks, for otherwise the flushing done in the pageflip code will
2225 * result in deadlocks.
2226 */
f4c956ad
DV
2227 struct workqueue_struct *wq;
2228
2229 /* Display functions */
2230 struct drm_i915_display_funcs display;
2231
2232 /* PCH chipset type */
2233 enum intel_pch pch_type;
17a303ec 2234 unsigned short pch_id;
f4c956ad
DV
2235
2236 unsigned long quirks;
2237
b8efb17b
ZR
2238 enum modeset_restore modeset_restore;
2239 struct mutex modeset_restore_lock;
e2c8b870 2240 struct drm_atomic_state *modeset_restore_state;
73974893 2241 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2242
a7bbbd63 2243 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2244 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2245
4b5aed62 2246 struct i915_gem_mm mm;
ad46cb53
CW
2247 DECLARE_HASHTABLE(mm_structs, 7);
2248 struct mutex mm_lock;
8781342d 2249
8781342d
DV
2250 /* Kernel Modesetting */
2251
e2af48c6
VS
2252 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2253 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2254 wait_queue_head_t pending_flip_queue;
2255
c4597872
DV
2256#ifdef CONFIG_DEBUG_FS
2257 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2258#endif
2259
565602d7 2260 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2261 int num_shared_dpll;
2262 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2263 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2264
fbf6d879
ML
2265 /*
2266 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2267 * Must be global rather than per dpll, because on some platforms
2268 * plls share registers.
2269 */
2270 struct mutex dpll_lock;
2271
565602d7
ML
2272 unsigned int active_crtcs;
2273 unsigned int min_pixclk[I915_MAX_PIPES];
2274
e4607fcf 2275 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2276
7225342a 2277 struct i915_workarounds workarounds;
888b5995 2278
f99d7069
DV
2279 struct i915_frontbuffer_tracking fb_tracking;
2280
eb955eee
CW
2281 struct intel_atomic_helper {
2282 struct llist_head free_list;
2283 struct work_struct free_work;
2284 } atomic_helper;
2285
652c393a 2286 u16 orig_clock;
f97108d1 2287
c4804411 2288 bool mchbar_need_disable;
f97108d1 2289
a4da4fa4
DV
2290 struct intel_l3_parity l3_parity;
2291
59124506 2292 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2293 u32 edram_cap;
59124506 2294
c6a828d3 2295 /* gen6+ rps state */
c85aa885 2296 struct intel_gen6_power_mgmt rps;
c6a828d3 2297
20e4d407
DV
2298 /* ilk-only ips/rps state. Everything in here is protected by the global
2299 * mchdev_lock in intel_pm.c */
c85aa885 2300 struct intel_ilk_power_mgmt ips;
b5e50c3f 2301
83c00f55 2302 struct i915_power_domains power_domains;
a38911a3 2303
a031d709 2304 struct i915_psr psr;
3f51e471 2305
99584db3 2306 struct i915_gpu_error gpu_error;
ae681d96 2307
c9cddffc
JB
2308 struct drm_i915_gem_object *vlv_pctx;
2309
0695726e 2310#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2311 /* list of fbdev register on this device */
2312 struct intel_fbdev *fbdev;
82e3b8c1 2313 struct work_struct fbdev_suspend_work;
4520f53a 2314#endif
e953fd7b
CW
2315
2316 struct drm_property *broadcast_rgb_property;
3f43c48d 2317 struct drm_property *force_audio_property;
e3689190 2318
58fddc28 2319 /* hda/i915 audio component */
51e1d83c 2320 struct i915_audio_component *audio_component;
58fddc28 2321 bool audio_component_registered;
4a21ef7d
LY
2322 /**
2323 * av_mutex - mutex for audio/video sync
2324 *
2325 */
2326 struct mutex av_mutex;
58fddc28 2327
829a0af2
CW
2328 struct {
2329 struct list_head list;
5f09a9c8
CW
2330 struct llist_head free_list;
2331 struct work_struct free_work;
829a0af2
CW
2332
2333 /* The hw wants to have a stable context identifier for the
2334 * lifetime of the context (for OA, PASID, faults, etc).
2335 * This is limited in execlists to 21 bits.
2336 */
2337 struct ida hw_ida;
2338#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2339 } contexts;
f4c956ad 2340
3e68320e 2341 u32 fdi_rx_config;
68d18ad7 2342
c231775c 2343 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2344 u32 chv_phy_control;
c231775c
VS
2345 /*
2346 * Shadows for CHV DPLL_MD regs to keep the state
2347 * checker somewhat working in the presence hardware
2348 * crappiness (can't read out DPLL_MD for pipes B & C).
2349 */
2350 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2351 u32 bxt_phy_grc;
70722468 2352
842f1c8b 2353 u32 suspend_count;
bc87229f 2354 bool suspended_to_idle;
f4c956ad 2355 struct i915_suspend_saved_registers regfile;
ddeea5b0 2356 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2357
656d1b89 2358 enum {
16dcdc4e
PZ
2359 I915_SAGV_UNKNOWN = 0,
2360 I915_SAGV_DISABLED,
2361 I915_SAGV_ENABLED,
2362 I915_SAGV_NOT_CONTROLLED
2363 } sagv_status;
656d1b89 2364
53615a5e
VS
2365 struct {
2366 /*
2367 * Raw watermark latency values:
2368 * in 0.1us units for WM0,
2369 * in 0.5us units for WM1+.
2370 */
2371 /* primary */
2372 uint16_t pri_latency[5];
2373 /* sprite */
2374 uint16_t spr_latency[5];
2375 /* cursor */
2376 uint16_t cur_latency[5];
2af30a5c
PB
2377 /*
2378 * Raw watermark memory latency values
2379 * for SKL for all 8 levels
2380 * in 1us units.
2381 */
2382 uint16_t skl_latency[8];
609cedef
VS
2383
2384 /* current hardware state */
2d41c0b5
PB
2385 union {
2386 struct ilk_wm_values hw;
2387 struct skl_wm_values skl_hw;
0018fda1 2388 struct vlv_wm_values vlv;
04548cba 2389 struct g4x_wm_values g4x;
2d41c0b5 2390 };
58590c14
VS
2391
2392 uint8_t max_level;
ed4a6a7c
MR
2393
2394 /*
2395 * Should be held around atomic WM register writing; also
2396 * protects * intel_crtc->wm.active and
2397 * cstate->wm.need_postvbl_update.
2398 */
2399 struct mutex wm_mutex;
279e99d7
MR
2400
2401 /*
2402 * Set during HW readout of watermarks/DDB. Some platforms
2403 * need to know when we're still using BIOS-provided values
2404 * (which we don't fully trust).
2405 */
2406 bool distrust_bios_wm;
53615a5e
VS
2407 } wm;
2408
8a187455
PZ
2409 struct i915_runtime_pm pm;
2410
eec688e1
RB
2411 struct {
2412 bool initialized;
d7965152 2413
442b8c06 2414 struct kobject *metrics_kobj;
ccdf6341 2415 struct ctl_table_header *sysctl_header;
442b8c06 2416
eec688e1
RB
2417 struct mutex lock;
2418 struct list_head streams;
8a3003dd
RB
2419
2420 struct {
d7965152
RB
2421 struct i915_perf_stream *exclusive_stream;
2422
2423 u32 specific_ctx_id;
d7965152
RB
2424
2425 struct hrtimer poll_check_timer;
2426 wait_queue_head_t poll_wq;
2427 bool pollin;
2428
712122ea
RB
2429 /**
2430 * For rate limiting any notifications of spurious
2431 * invalid OA reports
2432 */
2433 struct ratelimit_state spurious_report_rs;
2434
d7965152
RB
2435 bool periodic;
2436 int period_exponent;
155e941f 2437 int timestamp_frequency;
d7965152
RB
2438
2439 int metrics_set;
8a3003dd 2440
fc599211
RB
2441 const struct i915_oa_reg *mux_regs[6];
2442 int mux_regs_lens[6];
3f488d99
LL
2443 int n_mux_configs;
2444
8a3003dd
RB
2445 const struct i915_oa_reg *b_counter_regs;
2446 int b_counter_regs_len;
5182f646
RB
2447 const struct i915_oa_reg *flex_regs;
2448 int flex_regs_len;
d7965152
RB
2449
2450 struct {
2451 struct i915_vma *vma;
2452 u8 *vaddr;
19f81df2 2453 u32 last_ctx_id;
d7965152
RB
2454 int format;
2455 int format_size;
f279020a 2456
0dd860cf
RB
2457 /**
2458 * Locks reads and writes to all head/tail state
2459 *
2460 * Consider: the head and tail pointer state
2461 * needs to be read consistently from a hrtimer
2462 * callback (atomic context) and read() fop
2463 * (user context) with tail pointer updates
2464 * happening in atomic context and head updates
2465 * in user context and the (unlikely)
2466 * possibility of read() errors needing to
2467 * reset all head/tail state.
2468 *
2469 * Note: Contention or performance aren't
2470 * currently a significant concern here
2471 * considering the relatively low frequency of
2472 * hrtimer callbacks (5ms period) and that
2473 * reads typically only happen in response to a
2474 * hrtimer event and likely complete before the
2475 * next callback.
2476 *
2477 * Note: This lock is not held *while* reading
2478 * and copying data to userspace so the value
2479 * of head observed in htrimer callbacks won't
2480 * represent any partial consumption of data.
2481 */
2482 spinlock_t ptr_lock;
2483
2484 /**
2485 * One 'aging' tail pointer and one 'aged'
2486 * tail pointer ready to used for reading.
2487 *
2488 * Initial values of 0xffffffff are invalid
2489 * and imply that an update is required
2490 * (and should be ignored by an attempted
2491 * read)
2492 */
2493 struct {
2494 u32 offset;
2495 } tails[2];
2496
2497 /**
2498 * Index for the aged tail ready to read()
2499 * data up to.
2500 */
2501 unsigned int aged_tail_idx;
2502
2503 /**
2504 * A monotonic timestamp for when the current
2505 * aging tail pointer was read; used to
2506 * determine when it is old enough to trust.
2507 */
2508 u64 aging_timestamp;
2509
f279020a
RB
2510 /**
2511 * Although we can always read back the head
2512 * pointer register, we prefer to avoid
2513 * trusting the HW state, just to avoid any
2514 * risk that some hardware condition could
2515 * somehow bump the head pointer unpredictably
2516 * and cause us to forward the wrong OA buffer
2517 * data to userspace.
2518 */
2519 u32 head;
d7965152
RB
2520 } oa_buffer;
2521
2522 u32 gen7_latched_oastatus1;
19f81df2
RB
2523 u32 ctx_oactxctrl_offset;
2524 u32 ctx_flexeu0_offset;
2525
2526 /**
2527 * The RPT_ID/reason field for Gen8+ includes a bit
2528 * to determine if the CTX ID in the report is valid
2529 * but the specific bit differs between Gen 8 and 9
2530 */
2531 u32 gen8_valid_ctx_bit;
d7965152
RB
2532
2533 struct i915_oa_ops ops;
2534 const struct i915_oa_format *oa_formats;
2535 int n_builtin_sets;
8a3003dd 2536 } oa;
eec688e1
RB
2537 } perf;
2538
a83014d3
OM
2539 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2540 struct {
821ed7df 2541 void (*resume)(struct drm_i915_private *);
117897f4 2542 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2543
73cb9701
CW
2544 struct list_head timelines;
2545 struct i915_gem_timeline global_timeline;
28176ef4 2546 u32 active_requests;
73cb9701 2547
67d97da3
CW
2548 /**
2549 * Is the GPU currently considered idle, or busy executing
2550 * userspace requests? Whilst idle, we allow runtime power
2551 * management to power down the hardware and display clocks.
2552 * In order to reduce the effect on performance, there
2553 * is a slight delay before we do so.
2554 */
67d97da3
CW
2555 bool awake;
2556
2557 /**
2558 * We leave the user IRQ off as much as possible,
2559 * but this means that requests will finish and never
2560 * be retired once the system goes idle. Set a timer to
2561 * fire periodically while the ring is running. When it
2562 * fires, go retire requests.
2563 */
2564 struct delayed_work retire_work;
2565
2566 /**
2567 * When we detect an idle GPU, we want to turn on
2568 * powersaving features. So once we see that there
2569 * are no more requests outstanding and no more
2570 * arrive within a small period of time, we fire
2571 * off the idle_work.
2572 */
2573 struct delayed_work idle_work;
de867c20
CW
2574
2575 ktime_t last_init_time;
a83014d3
OM
2576 } gt;
2577
3be60de9
VS
2578 /* perform PHY state sanity checks? */
2579 bool chv_phy_assert[2];
2580
a3a8986c
MK
2581 bool ipc_enabled;
2582
f9318941
PD
2583 /* Used to save the pipe-to-encoder mapping for audio */
2584 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2585
eef57324
JA
2586 /* necessary resource sharing with HDMI LPE audio driver. */
2587 struct {
2588 struct platform_device *platdev;
2589 int irq;
2590 } lpe_audio;
2591
bdf1e7e3
DV
2592 /*
2593 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2594 * will be rejected. Instead look for a better place.
2595 */
77fec556 2596};
1da177e4 2597
2c1792a1
CW
2598static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2599{
091387c1 2600 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2601}
2602
c49d13ee 2603static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2604{
c49d13ee 2605 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2606}
2607
33a732f4
AD
2608static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2609{
2610 return container_of(guc, struct drm_i915_private, guc);
2611}
2612
50beba55
AH
2613static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2614{
2615 return container_of(huc, struct drm_i915_private, huc);
2616}
2617
b4ac5afc 2618/* Simple iterator over all initialised engines */
3b3f1650
AG
2619#define for_each_engine(engine__, dev_priv__, id__) \
2620 for ((id__) = 0; \
2621 (id__) < I915_NUM_ENGINES; \
2622 (id__)++) \
2623 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2624
2625/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2626#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2627 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2628 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2629
b1d7e4b4
WF
2630enum hdmi_force_audio {
2631 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2632 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2633 HDMI_AUDIO_AUTO, /* trust EDID */
2634 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2635};
2636
190d6cd5 2637#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2638
a071fa00
DV
2639/*
2640 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2641 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2642 * doesn't mean that the hw necessarily already scans it out, but that any
2643 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2644 *
2645 * We have one bit per pipe and per scanout plane type.
2646 */
d1b9d039
SAK
2647#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2648#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2649#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2650 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2651#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2652 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2653#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2654 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2655#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2656 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2657#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2658 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2659
85d1225e
DG
2660/*
2661 * Optimised SGL iterator for GEM objects
2662 */
2663static __always_inline struct sgt_iter {
2664 struct scatterlist *sgp;
2665 union {
2666 unsigned long pfn;
2667 dma_addr_t dma;
2668 };
2669 unsigned int curr;
2670 unsigned int max;
2671} __sgt_iter(struct scatterlist *sgl, bool dma) {
2672 struct sgt_iter s = { .sgp = sgl };
2673
2674 if (s.sgp) {
2675 s.max = s.curr = s.sgp->offset;
2676 s.max += s.sgp->length;
2677 if (dma)
2678 s.dma = sg_dma_address(s.sgp);
2679 else
2680 s.pfn = page_to_pfn(sg_page(s.sgp));
2681 }
2682
2683 return s;
2684}
2685
96d77634
CW
2686static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2687{
2688 ++sg;
2689 if (unlikely(sg_is_chain(sg)))
2690 sg = sg_chain_ptr(sg);
2691 return sg;
2692}
2693
63d15326
DG
2694/**
2695 * __sg_next - return the next scatterlist entry in a list
2696 * @sg: The current sg entry
2697 *
2698 * Description:
2699 * If the entry is the last, return NULL; otherwise, step to the next
2700 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2701 * otherwise just return the pointer to the current element.
2702 **/
2703static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2704{
2705#ifdef CONFIG_DEBUG_SG
2706 BUG_ON(sg->sg_magic != SG_MAGIC);
2707#endif
96d77634 2708 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2709}
2710
85d1225e
DG
2711/**
2712 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2713 * @__dmap: DMA address (output)
2714 * @__iter: 'struct sgt_iter' (iterator state, internal)
2715 * @__sgt: sg_table to iterate over (input)
2716 */
2717#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2718 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2719 ((__dmap) = (__iter).dma + (__iter).curr); \
2720 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2721 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2722
2723/**
2724 * for_each_sgt_page - iterate over the pages of the given sg_table
2725 * @__pp: page pointer (output)
2726 * @__iter: 'struct sgt_iter' (iterator state, internal)
2727 * @__sgt: sg_table to iterate over (input)
2728 */
2729#define for_each_sgt_page(__pp, __iter, __sgt) \
2730 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2731 ((__pp) = (__iter).pfn == 0 ? NULL : \
2732 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2733 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2734 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2735
5ca43ef0
TU
2736static inline const struct intel_device_info *
2737intel_info(const struct drm_i915_private *dev_priv)
2738{
2739 return &dev_priv->info;
2740}
2741
2742#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2743
55b8f2a7 2744#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2745#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2746
e87a005d 2747#define REVID_FOREVER 0xff
4805fe82 2748#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2749
2750#define GEN_FOREVER (0)
2751/*
2752 * Returns true if Gen is in inclusive range [Start, End].
2753 *
2754 * Use GEN_FOREVER for unbound start and or end.
2755 */
c1812bdb 2756#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2757 unsigned int __s = (s), __e = (e); \
2758 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2759 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2760 if ((__s) != GEN_FOREVER) \
2761 __s = (s) - 1; \
2762 if ((__e) == GEN_FOREVER) \
2763 __e = BITS_PER_LONG - 1; \
2764 else \
2765 __e = (e) - 1; \
c1812bdb 2766 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2767})
2768
e87a005d
JN
2769/*
2770 * Return true if revision is in range [since,until] inclusive.
2771 *
2772 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2773 */
2774#define IS_REVID(p, since, until) \
2775 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2776
06bcd848
JN
2777#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2778#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2779#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2780#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2781#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2782#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2783#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2784#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2785#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2786#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2787#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2788#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2789#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2790#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2791#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2792#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2793#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2794#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2795#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2796#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2797 INTEL_DEVID(dev_priv) == 0x0152 || \
2798 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2799#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2800#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2801#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2802#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2803#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2804#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2805#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2806#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
71851fa8 2807#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
413f3c19 2808#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
646d5772 2809#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2810#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2811 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2812#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2813 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2814 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2815 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2816/* ULX machines are also considered ULT. */
50a0bc90
TU
2817#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2818 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2819#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2820 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2821#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2822 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2823#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2824 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2825/* ULX machines are also considered ULT. */
50a0bc90
TU
2826#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2827 INTEL_DEVID(dev_priv) == 0x0A1E)
2828#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2829 INTEL_DEVID(dev_priv) == 0x1913 || \
2830 INTEL_DEVID(dev_priv) == 0x1916 || \
2831 INTEL_DEVID(dev_priv) == 0x1921 || \
2832 INTEL_DEVID(dev_priv) == 0x1926)
2833#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2834 INTEL_DEVID(dev_priv) == 0x1915 || \
2835 INTEL_DEVID(dev_priv) == 0x191E)
2836#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2837 INTEL_DEVID(dev_priv) == 0x5913 || \
2838 INTEL_DEVID(dev_priv) == 0x5916 || \
2839 INTEL_DEVID(dev_priv) == 0x5921 || \
2840 INTEL_DEVID(dev_priv) == 0x5926)
2841#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2842 INTEL_DEVID(dev_priv) == 0x5915 || \
2843 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2
RB
2844#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2845 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
50a0bc90
TU
2846#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2847 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2848#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2849 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
3891589e
LL
2850#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2851 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2852#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2853 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
da411a48
RV
2854#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2855 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
7a58bad0 2856
c007fb4a 2857#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2858
ef712bb4
JN
2859#define SKL_REVID_A0 0x0
2860#define SKL_REVID_B0 0x1
2861#define SKL_REVID_C0 0x2
2862#define SKL_REVID_D0 0x3
2863#define SKL_REVID_E0 0x4
2864#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2865#define SKL_REVID_G0 0x6
2866#define SKL_REVID_H0 0x7
ef712bb4 2867
e87a005d
JN
2868#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2869
ef712bb4 2870#define BXT_REVID_A0 0x0
fffda3f4 2871#define BXT_REVID_A1 0x1
ef712bb4 2872#define BXT_REVID_B0 0x3
a3f79ca6 2873#define BXT_REVID_B_LAST 0x8
ef712bb4 2874#define BXT_REVID_C0 0x9
6c74c87f 2875
e2d214ae
TU
2876#define IS_BXT_REVID(dev_priv, since, until) \
2877 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2878
c033a37c
MK
2879#define KBL_REVID_A0 0x0
2880#define KBL_REVID_B0 0x1
fe905819
MK
2881#define KBL_REVID_C0 0x2
2882#define KBL_REVID_D0 0x3
2883#define KBL_REVID_E0 0x4
c033a37c 2884
0853723b
TU
2885#define IS_KBL_REVID(dev_priv, since, until) \
2886 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2887
f4f4b59b
ACO
2888#define GLK_REVID_A0 0x0
2889#define GLK_REVID_A1 0x1
2890
2891#define IS_GLK_REVID(dev_priv, since, until) \
2892 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2893
3c2e0fd9
PZ
2894#define CNL_REVID_A0 0x0
2895#define CNL_REVID_B0 0x1
2896
2897#define IS_CNL_REVID(p, since, until) \
2898 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2899
85436696
JB
2900/*
2901 * The genX designation typically refers to the render engine, so render
2902 * capability related checks should use IS_GEN, while display and other checks
2903 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2904 * chips, etc.).
2905 */
5db94019
TU
2906#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2907#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2908#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2909#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2910#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2911#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2912#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2913#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 2914#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 2915
8727dc09 2916#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2917#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2918#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2919
a19d6ff2
TU
2920#define ENGINE_MASK(id) BIT(id)
2921#define RENDER_RING ENGINE_MASK(RCS)
2922#define BSD_RING ENGINE_MASK(VCS)
2923#define BLT_RING ENGINE_MASK(BCS)
2924#define VEBOX_RING ENGINE_MASK(VECS)
2925#define BSD2_RING ENGINE_MASK(VCS2)
2926#define ALL_ENGINES (~0)
2927
2928#define HAS_ENGINE(dev_priv, id) \
0031fb96 2929 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2930
2931#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2932#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2933#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2934#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2935
0031fb96
TU
2936#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2937#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2938#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2939#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2940 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2941
0031fb96 2942#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2943
0031fb96
TU
2944#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2945 ((dev_priv)->info.has_logical_ring_contexts)
2946#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2947#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2948#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2949
2950#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2951#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2952 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2953
b45305fc 2954/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2955#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2956
2957/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2958#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2959 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2960
4e6b788c
DV
2961/*
2962 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2963 * even when in MSI mode. This results in spurious interrupt warnings if the
2964 * legacy irq no. is shared with another device. The kernel then disables that
2965 * interrupt source and so prevents the other device from working properly.
2966 */
0031fb96
TU
2967#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2968#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2969
cae5852d
ZN
2970/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2971 * rows, which changed the alignment requirements and fence programming.
2972 */
50a0bc90
TU
2973#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2974 !(IS_I915G(dev_priv) || \
2975 IS_I915GM(dev_priv)))
56b857a5
TU
2976#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2977#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2978
56b857a5
TU
2979#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2980#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2981#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 2982#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 2983
50a0bc90 2984#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2985
56b857a5 2986#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2987
56b857a5
TU
2988#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2989#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2990#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2991#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2992#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2993
56b857a5 2994#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2995
6772ffe0 2996#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2997#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2998
1a3d1898
DG
2999/*
3000 * For now, anything with a GuC requires uCode loading, and then supports
3001 * command submission once loaded. But these are logically independent
3002 * properties, so we have separate macros to test them.
3003 */
4805fe82 3004#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3005#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3006#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3007#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3008#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3009
4805fe82 3010#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3011
4805fe82 3012#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3013
17a303ec 3014#define INTEL_PCH_DEVICE_ID_MASK 0xff00
ec7e0bb3 3015#define INTEL_PCH_DEVICE_ID_MASK_EXT 0xff80
17a303ec
PZ
3016#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3017#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3018#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3019#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3020#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
3021#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3022#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
22dea0be 3023#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
7b22b8c4 3024#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3025#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3026#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3027#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3028#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3029
6e266956 3030#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3031#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3032#define HAS_PCH_CNP_LP(dev_priv) \
3033 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3034#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3035#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3036#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2
TU
3037#define HAS_PCH_LPT_LP(dev_priv) \
3038 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
3039#define HAS_PCH_LPT_H(dev_priv) \
3040 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
6e266956
TU
3041#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3042#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3043#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3044#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3045
49cff963 3046#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3047
ff15947e 3048#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3049
040d2baa 3050/* DPF == dynamic parity feature */
3c9192bc 3051#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3052#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3053 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3054
c8735b0c 3055#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3056#define GEN9_FREQ_SCALER 3
c8735b0c 3057
05394f39
CW
3058#include "i915_trace.h"
3059
80debff8 3060static inline bool intel_vtd_active(void)
48f112fe
CW
3061{
3062#ifdef CONFIG_INTEL_IOMMU
80debff8 3063 if (intel_iommu_gfx_mapped)
48f112fe
CW
3064 return true;
3065#endif
3066 return false;
3067}
3068
80debff8
CW
3069static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3070{
3071 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3072}
3073
0ef34ad6
JB
3074static inline bool
3075intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3076{
80debff8 3077 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3078}
3079
c033666a 3080int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3081 int enable_ppgtt);
0e4ca100 3082
39df9190
CW
3083bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3084
0673ad47 3085/* i915_drv.c */
d15d7538
ID
3086void __printf(3, 4)
3087__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3088 const char *fmt, ...);
3089
3090#define i915_report_error(dev_priv, fmt, ...) \
3091 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3092
c43b5634 3093#ifdef CONFIG_COMPAT
0d6aa60b
DA
3094extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3095 unsigned long arg);
55edf41b
JN
3096#else
3097#define i915_compat_ioctl NULL
c43b5634 3098#endif
efab0698
JN
3099extern const struct dev_pm_ops i915_pm_ops;
3100
3101extern int i915_driver_load(struct pci_dev *pdev,
3102 const struct pci_device_id *ent);
3103extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3104extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3105extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3106extern void i915_reset(struct drm_i915_private *dev_priv);
142bc7d9
MT
3107extern int i915_reset_engine(struct intel_engine_cs *engine);
3108extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3109extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3110extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3111extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3112extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3113extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3114extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3115extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3116int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3117
63ffbcda 3118int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3119int intel_engines_init(struct drm_i915_private *dev_priv);
3120
77913b39 3121/* intel_hotplug.c */
91d14251
TU
3122void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3123 u32 pin_mask, u32 long_mask);
77913b39
JN
3124void intel_hpd_init(struct drm_i915_private *dev_priv);
3125void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3126void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3127bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3128bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3129void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3130
1da177e4 3131/* i915_irq.c */
26a02b8f
CW
3132static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3133{
3134 unsigned long delay;
3135
3136 if (unlikely(!i915.enable_hangcheck))
3137 return;
3138
3139 /* Don't continually defer the hangcheck so that it is always run at
3140 * least once after work has been scheduled on any ring. Otherwise,
3141 * we will ignore a hung ring if a second ring is kept busy.
3142 */
3143
3144 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3145 queue_delayed_work(system_long_wq,
3146 &dev_priv->gpu_error.hangcheck_work, delay);
3147}
3148
58174462 3149__printf(3, 4)
c033666a
CW
3150void i915_handle_error(struct drm_i915_private *dev_priv,
3151 u32 engine_mask,
58174462 3152 const char *fmt, ...);
1da177e4 3153
b963291c 3154extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3155extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3156int intel_irq_install(struct drm_i915_private *dev_priv);
3157void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3158
0ad35fed
ZW
3159static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3160{
feddf6e8 3161 return dev_priv->gvt;
0ad35fed
ZW
3162}
3163
c033666a 3164static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3165{
c033666a 3166 return dev_priv->vgpu.active;
cf9d2890 3167}
b1f14ad0 3168
7c463586 3169void
50227e1c 3170i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3171 u32 status_mask);
7c463586
KP
3172
3173void
50227e1c 3174i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3175 u32 status_mask);
7c463586 3176
f8b79e58
ID
3177void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3178void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3179void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3180 uint32_t mask,
3181 uint32_t bits);
fbdedaea
VS
3182void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3183 uint32_t interrupt_mask,
3184 uint32_t enabled_irq_mask);
3185static inline void
3186ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3187{
3188 ilk_update_display_irq(dev_priv, bits, bits);
3189}
3190static inline void
3191ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3192{
3193 ilk_update_display_irq(dev_priv, bits, 0);
3194}
013d3752
VS
3195void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3196 enum pipe pipe,
3197 uint32_t interrupt_mask,
3198 uint32_t enabled_irq_mask);
3199static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3200 enum pipe pipe, uint32_t bits)
3201{
3202 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3203}
3204static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3205 enum pipe pipe, uint32_t bits)
3206{
3207 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3208}
47339cd9
DV
3209void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3210 uint32_t interrupt_mask,
3211 uint32_t enabled_irq_mask);
14443261
VS
3212static inline void
3213ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3214{
3215 ibx_display_interrupt_update(dev_priv, bits, bits);
3216}
3217static inline void
3218ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3219{
3220 ibx_display_interrupt_update(dev_priv, bits, 0);
3221}
3222
673a394b 3223/* i915_gem.c */
673a394b
EA
3224int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3225 struct drm_file *file_priv);
3226int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3227 struct drm_file *file_priv);
3228int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3229 struct drm_file *file_priv);
3230int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3231 struct drm_file *file_priv);
de151cf6
JB
3232int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3233 struct drm_file *file_priv);
673a394b
EA
3234int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3235 struct drm_file *file_priv);
3236int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3237 struct drm_file *file_priv);
3238int i915_gem_execbuffer(struct drm_device *dev, void *data,
3239 struct drm_file *file_priv);
76446cac
JB
3240int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3241 struct drm_file *file_priv);
673a394b
EA
3242int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3243 struct drm_file *file_priv);
199adf40
BW
3244int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3245 struct drm_file *file);
3246int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3247 struct drm_file *file);
673a394b
EA
3248int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3249 struct drm_file *file_priv);
3ef94daa
CW
3250int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3251 struct drm_file *file_priv);
111dbcab
CW
3252int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3253 struct drm_file *file_priv);
3254int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3255 struct drm_file *file_priv);
8a2421bd
CW
3256int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3257void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3258int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3259 struct drm_file *file);
5a125c3c
EA
3260int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3261 struct drm_file *file_priv);
23ba4fd0
BW
3262int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3263 struct drm_file *file_priv);
24145517 3264void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3265int i915_gem_load_init(struct drm_i915_private *dev_priv);
3266void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3267void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3268int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3269int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3270
187685cb 3271void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3272void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3273void i915_gem_object_init(struct drm_i915_gem_object *obj,
3274 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3275struct drm_i915_gem_object *
3276i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3277struct drm_i915_gem_object *
3278i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3279 const void *data, size_t size);
b1f788c6 3280void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3281void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3282
bdeb9785
CW
3283static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3284{
3285 /* A single pass should suffice to release all the freed objects (along
3286 * most call paths) , but be a little more paranoid in that freeing
3287 * the objects does take a little amount of time, during which the rcu
3288 * callbacks could have added new objects into the freed list, and
3289 * armed the work again.
3290 */
3291 do {
3292 rcu_barrier();
3293 } while (flush_work(&i915->mm.free_work));
3294}
3295
058d88c4 3296struct i915_vma * __must_check
ec7adb6e
JL
3297i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3298 const struct i915_ggtt_view *view,
91b2db6f 3299 u64 size,
2ffffd0f
CW
3300 u64 alignment,
3301 u64 flags);
fe14d5f4 3302
aa653a68 3303int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3304void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3305
7c108fd8
CW
3306void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3307
a4f5ea64 3308static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3309{
ee286370
CW
3310 return sg->length >> PAGE_SHIFT;
3311}
67d5a50c 3312
96d77634
CW
3313struct scatterlist *
3314i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3315 unsigned int n, unsigned int *offset);
341be1cd 3316
96d77634
CW
3317struct page *
3318i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3319 unsigned int n);
67d5a50c 3320
96d77634
CW
3321struct page *
3322i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3323 unsigned int n);
67d5a50c 3324
96d77634
CW
3325dma_addr_t
3326i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3327 unsigned long n);
ee286370 3328
03ac84f1
CW
3329void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3330 struct sg_table *pages);
a4f5ea64
CW
3331int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3332
3333static inline int __must_check
3334i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3335{
1233e2db 3336 might_lock(&obj->mm.lock);
a4f5ea64 3337
1233e2db 3338 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3339 return 0;
3340
3341 return __i915_gem_object_get_pages(obj);
3342}
3343
3344static inline void
3345__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3346{
a4f5ea64
CW
3347 GEM_BUG_ON(!obj->mm.pages);
3348
1233e2db 3349 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3350}
3351
3352static inline bool
3353i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3354{
1233e2db 3355 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3356}
3357
3358static inline void
3359__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3360{
a4f5ea64
CW
3361 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3362 GEM_BUG_ON(!obj->mm.pages);
3363
1233e2db 3364 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3365}
0a798eb9 3366
1233e2db
CW
3367static inline void
3368i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3369{
a4f5ea64 3370 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3371}
3372
548625ee
CW
3373enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3374 I915_MM_NORMAL = 0,
3375 I915_MM_SHRINKER
3376};
3377
3378void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3379 enum i915_mm_subclass subclass);
03ac84f1 3380void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3381
d31d7cb1
CW
3382enum i915_map_type {
3383 I915_MAP_WB = 0,
3384 I915_MAP_WC,
3385};
3386
0a798eb9
CW
3387/**
3388 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3389 * @obj: the object to map into kernel address space
3390 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3391 *
3392 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3393 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3394 * the kernel address space. Based on the @type of mapping, the PTE will be
3395 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3396 *
1233e2db
CW
3397 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3398 * mapping is no longer required.
0a798eb9 3399 *
8305216f
DG
3400 * Returns the pointer through which to access the mapped object, or an
3401 * ERR_PTR() on error.
0a798eb9 3402 */
d31d7cb1
CW
3403void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3404 enum i915_map_type type);
0a798eb9
CW
3405
3406/**
3407 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3408 * @obj: the object to unmap
0a798eb9
CW
3409 *
3410 * After pinning the object and mapping its pages, once you are finished
3411 * with your access, call i915_gem_object_unpin_map() to release the pin
3412 * upon the mapping. Once the pin count reaches zero, that mapping may be
3413 * removed.
0a798eb9
CW
3414 */
3415static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3416{
0a798eb9
CW
3417 i915_gem_object_unpin_pages(obj);
3418}
3419
43394c7d
CW
3420int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3421 unsigned int *needs_clflush);
3422int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3423 unsigned int *needs_clflush);
7f5f95d8
CW
3424#define CLFLUSH_BEFORE BIT(0)
3425#define CLFLUSH_AFTER BIT(1)
3426#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3427
3428static inline void
3429i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3430{
3431 i915_gem_object_unpin_pages(obj);
3432}
3433
54cf91dc 3434int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3435void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3436 struct drm_i915_gem_request *req,
3437 unsigned int flags);
ff72145b
DA
3438int i915_gem_dumb_create(struct drm_file *file_priv,
3439 struct drm_device *dev,
3440 struct drm_mode_create_dumb *args);
da6b51d0
DA
3441int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3442 uint32_t handle, uint64_t *offset);
4cc69075 3443int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3444
3445void i915_gem_track_fb(struct drm_i915_gem_object *old,
3446 struct drm_i915_gem_object *new,
3447 unsigned frontbuffer_bits);
3448
73cb9701 3449int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3450
8d9fc7fd 3451struct drm_i915_gem_request *
0bc40be8 3452i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3453
67d97da3 3454void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3455
8c185eca
CW
3456static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3457{
3458 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3459}
3460
3461static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3462{
8c185eca 3463 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3464}
3465
8af29b0c 3466static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3467{
8af29b0c 3468 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3469}
3470
8c185eca 3471static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3472{
8c185eca 3473 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3474}
3475
3476static inline u32 i915_reset_count(struct i915_gpu_error *error)
3477{
8af29b0c 3478 return READ_ONCE(error->reset_count);
1f83fee0 3479}
a71d8d94 3480
702c8f8e
MT
3481static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3482 struct intel_engine_cs *engine)
3483{
3484 return READ_ONCE(error->reset_engine_count[engine->id]);
3485}
3486
a1ef70e1
MT
3487struct drm_i915_gem_request *
3488i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3489int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3490void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3491void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3492void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3493void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3494bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3495void i915_gem_reset_engine(struct intel_engine_cs *engine,
3496 struct drm_i915_gem_request *request);
57822dc6 3497
24145517 3498void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3499int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3500int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3501void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3502void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3503int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3504 unsigned int flags);
bf9e8429
TU
3505int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3506void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3507int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3508int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3509 unsigned int flags,
3510 long timeout,
3511 struct intel_rps_client *rps);
6b5e90f5
CW
3512int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3513 unsigned int flags,
3514 int priority);
3515#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3516
2e2f351d 3517int __must_check
e22d8e3c
CW
3518i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3519int __must_check
3520i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3521int __must_check
dabdfe02 3522i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3523struct i915_vma * __must_check
2da3b9b9
CW
3524i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3525 u32 alignment,
e6617330 3526 const struct i915_ggtt_view *view);
058d88c4 3527void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3528int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3529 int align);
829a0af2 3530int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3531void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3532
e4ffd173
CW
3533int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3534 enum i915_cache_level cache_level);
3535
1286ff73
DV
3536struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3537 struct dma_buf *dma_buf);
3538
3539struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3540 struct drm_gem_object *gem_obj, int flags);
3541
841cd773
DV
3542static inline struct i915_hw_ppgtt *
3543i915_vm_to_ppgtt(struct i915_address_space *vm)
3544{
841cd773
DV
3545 return container_of(vm, struct i915_hw_ppgtt, base);
3546}
3547
b42fe9ca 3548/* i915_gem_fence_reg.c */
49ef5294
CW
3549int __must_check i915_vma_get_fence(struct i915_vma *vma);
3550int __must_check i915_vma_put_fence(struct i915_vma *vma);
3551
b1ed35d9 3552void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3553void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3554
4362f4f6 3555void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3556void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3557 struct sg_table *pages);
3558void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3559 struct sg_table *pages);
7f96ecaf 3560
1acfc104
CW
3561static inline struct i915_gem_context *
3562__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3563{
3564 return idr_find(&file_priv->context_idr, id);
3565}
3566
ca585b5d
CW
3567static inline struct i915_gem_context *
3568i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3569{
3570 struct i915_gem_context *ctx;
3571
1acfc104
CW
3572 rcu_read_lock();
3573 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3574 if (ctx && !kref_get_unless_zero(&ctx->ref))
3575 ctx = NULL;
3576 rcu_read_unlock();
ca585b5d
CW
3577
3578 return ctx;
3579}
3580
80b204bc
CW
3581static inline struct intel_timeline *
3582i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3583 struct intel_engine_cs *engine)
3584{
3585 struct i915_address_space *vm;
3586
3587 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3588 return &vm->timeline.engine[engine->id];
3589}
3590
eec688e1
RB
3591int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3592 struct drm_file *file);
19f81df2
RB
3593void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3594 struct i915_gem_context *ctx,
3595 uint32_t *reg_state);
eec688e1 3596
679845ed 3597/* i915_gem_evict.c */
e522ac23 3598int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3599 u64 min_size, u64 alignment,
679845ed 3600 unsigned cache_level,
2ffffd0f 3601 u64 start, u64 end,
1ec9e26d 3602 unsigned flags);
625d988a
CW
3603int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3604 struct drm_mm_node *node,
3605 unsigned int flags);
2889caa9 3606int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3607
0260c420 3608/* belongs in i915_gem_gtt.h */
c033666a 3609static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3610{
600f4368 3611 wmb();
c033666a 3612 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3613 intel_gtt_chipset_flush();
3614}
246cbfb5 3615
9797fbfb 3616/* i915_gem_stolen.c */
d713fd49
PZ
3617int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3618 struct drm_mm_node *node, u64 size,
3619 unsigned alignment);
a9da512b
PZ
3620int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3621 struct drm_mm_node *node, u64 size,
3622 unsigned alignment, u64 start,
3623 u64 end);
d713fd49
PZ
3624void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3625 struct drm_mm_node *node);
7ace3d30 3626int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3627void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3628struct drm_i915_gem_object *
187685cb 3629i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3630struct drm_i915_gem_object *
187685cb 3631i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3632 u32 stolen_offset,
3633 u32 gtt_offset,
3634 u32 size);
9797fbfb 3635
920cf419
CW
3636/* i915_gem_internal.c */
3637struct drm_i915_gem_object *
3638i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3639 phys_addr_t size);
920cf419 3640
be6a0376
DV
3641/* i915_gem_shrinker.c */
3642unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3643 unsigned long target,
be6a0376
DV
3644 unsigned flags);
3645#define I915_SHRINK_PURGEABLE 0x1
3646#define I915_SHRINK_UNBOUND 0x2
3647#define I915_SHRINK_BOUND 0x4
5763ff04 3648#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3649#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3650unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3651void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3652void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3653
3654
673a394b 3655/* i915_gem_tiling.c */
2c1792a1 3656static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3657{
091387c1 3658 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3659
3660 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3661 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3662}
3663
91d4e0aa
CW
3664u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3665 unsigned int tiling, unsigned int stride);
3666u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3667 unsigned int tiling, unsigned int stride);
3668
2017263e 3669/* i915_debugfs.c */
f8c168fa 3670#ifdef CONFIG_DEBUG_FS
1dac891c 3671int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3672int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3673void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3674#else
8d35acba 3675static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3676static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3677{ return 0; }
ce5e2ac1 3678static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3679#endif
84734a04
MK
3680
3681/* i915_gpu_error.c */
98a2f411
CW
3682#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3683
edc3d884
MK
3684__printf(2, 3)
3685void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3686int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3687 const struct i915_gpu_state *gpu);
4dc955f7 3688int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3689 struct drm_i915_private *i915,
4dc955f7
MK
3690 size_t count, loff_t pos);
3691static inline void i915_error_state_buf_release(
3692 struct drm_i915_error_state_buf *eb)
3693{
3694 kfree(eb->buf);
3695}
5a4c6f1b
CW
3696
3697struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3698void i915_capture_error_state(struct drm_i915_private *dev_priv,
3699 u32 engine_mask,
58174462 3700 const char *error_msg);
5a4c6f1b
CW
3701
3702static inline struct i915_gpu_state *
3703i915_gpu_state_get(struct i915_gpu_state *gpu)
3704{
3705 kref_get(&gpu->ref);
3706 return gpu;
3707}
3708
3709void __i915_gpu_state_free(struct kref *kref);
3710static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3711{
3712 if (gpu)
3713 kref_put(&gpu->ref, __i915_gpu_state_free);
3714}
3715
3716struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3717void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3718
98a2f411
CW
3719#else
3720
3721static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3722 u32 engine_mask,
3723 const char *error_msg)
3724{
3725}
3726
5a4c6f1b
CW
3727static inline struct i915_gpu_state *
3728i915_first_error_state(struct drm_i915_private *i915)
3729{
3730 return NULL;
3731}
3732
3733static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3734{
3735}
3736
3737#endif
3738
0a4cd7c8 3739const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3740
351e3db2 3741/* i915_cmd_parser.c */
1ca3712c 3742int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3743void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3744void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3745int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3746 struct drm_i915_gem_object *batch_obj,
3747 struct drm_i915_gem_object *shadow_batch_obj,
3748 u32 batch_start_offset,
3749 u32 batch_len,
3750 bool is_master);
351e3db2 3751
eec688e1
RB
3752/* i915_perf.c */
3753extern void i915_perf_init(struct drm_i915_private *dev_priv);
3754extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3755extern void i915_perf_register(struct drm_i915_private *dev_priv);
3756extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3757
317c35d1 3758/* i915_suspend.c */
af6dc742
TU
3759extern int i915_save_state(struct drm_i915_private *dev_priv);
3760extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3761
0136db58 3762/* i915_sysfs.c */
694c2828
DW
3763void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3764void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3765
eef57324
JA
3766/* intel_lpe_audio.c */
3767int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3768void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3769void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3770void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3771 enum pipe pipe, enum port port,
3772 const void *eld, int ls_clock, bool dp_output);
eef57324 3773
f899fc64 3774/* intel_i2c.c */
40196446
TU
3775extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3776extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3777extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3778 unsigned int pin);
3bd7d909 3779
0184df46
JN
3780extern struct i2c_adapter *
3781intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3782extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3783extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3784static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3785{
3786 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3787}
af6dc742 3788extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3789
8b8e1a89 3790/* intel_bios.c */
66578857 3791void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3792bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3793bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3794bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3795bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3796bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3797bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3798bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3799bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3800 enum port port);
6389dd83
SS
3801bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3802 enum port port);
3803
8b8e1a89 3804
3b617967 3805/* intel_opregion.c */
44834a67 3806#ifdef CONFIG_ACPI
6f9f4b7a 3807extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3808extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3809extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3810extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3811extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3812 bool enable);
6f9f4b7a 3813extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3814 pci_power_t state);
6f9f4b7a 3815extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3816#else
6f9f4b7a 3817static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3818static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3819static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3820static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3821{
3822}
9c4b0a68
JN
3823static inline int
3824intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3825{
3826 return 0;
3827}
ecbc5cf3 3828static inline int
6f9f4b7a 3829intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3830{
3831 return 0;
3832}
6f9f4b7a 3833static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3834{
3835 return -ENODEV;
3836}
65e082c9 3837#endif
8ee1c3db 3838
723bfd70
JB
3839/* intel_acpi.c */
3840#ifdef CONFIG_ACPI
3841extern void intel_register_dsm_handler(void);
3842extern void intel_unregister_dsm_handler(void);
3843#else
3844static inline void intel_register_dsm_handler(void) { return; }
3845static inline void intel_unregister_dsm_handler(void) { return; }
3846#endif /* CONFIG_ACPI */
3847
94b4f3ba
CW
3848/* intel_device_info.c */
3849static inline struct intel_device_info *
3850mkwrite_device_info(struct drm_i915_private *dev_priv)
3851{
3852 return (struct intel_device_info *)&dev_priv->info;
3853}
3854
2e0d26f8 3855const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3856void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3857void intel_device_info_dump(struct drm_i915_private *dev_priv);
3858
79e53945 3859/* modesetting */
f817586c 3860extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3861extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3862extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3863extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3864extern int intel_connector_register(struct drm_connector *);
c191eca1 3865extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3866extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3867 bool state);
043e9bda 3868extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3869extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3870extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3871extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3872extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3873extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3874extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3875 bool enable);
3bad0781 3876
c0c7babc
BW
3877int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3878 struct drm_file *file);
575155a9 3879
6ef3d427 3880/* overlay */
c033666a
CW
3881extern struct intel_overlay_error_state *
3882intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3883extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3884 struct intel_overlay_error_state *error);
c4a1d9e4 3885
c033666a
CW
3886extern struct intel_display_error_state *
3887intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3888extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3889 struct intel_display_error_state *error);
6ef3d427 3890
151a49d0
TR
3891int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3892int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3893int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3894 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3895
3896/* intel_sideband.c */
707b6e3d 3897u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3898int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3899u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3900u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3901void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3902u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3903void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3904u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3905void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3906u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3907void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3908u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3909void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3910u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3911 enum intel_sbi_destination destination);
3912void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3913 enum intel_sbi_destination destination);
e9fe51c6
SK
3914u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3915void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3916
b7fa22d8 3917/* intel_dpio_phy.c */
0a116ce8 3918void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3919 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3920void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3921 enum port port, u32 margin, u32 scale,
3922 u32 enable, u32 deemphasis);
47a6bc61
ACO
3923void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3924void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3925bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3926 enum dpio_phy phy);
3927bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3928 enum dpio_phy phy);
3929uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3930 uint8_t lane_count);
3931void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3932 uint8_t lane_lat_optim_mask);
3933uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3934
b7fa22d8
ACO
3935void chv_set_phy_signal_level(struct intel_encoder *encoder,
3936 u32 deemph_reg_value, u32 margin_reg_value,
3937 bool uniq_trans_scale);
844b2f9a
ACO
3938void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3939 bool reset);
419b1b7a 3940void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3941void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3942void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3943void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3944
53d98725
ACO
3945void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3946 u32 demph_reg_value, u32 preemph_reg_value,
3947 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3948void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3949void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3950void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3951
616bc820
VS
3952int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3953int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
3954u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3955 const i915_reg_t reg);
c8d9a590 3956
0b274481
BW
3957#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3958#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3959
3960#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3961#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3962#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3963#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3964
3965#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3966#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3967#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3968#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3969
698b3135
CW
3970/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3971 * will be implemented using 2 32-bit writes in an arbitrary order with
3972 * an arbitrary delay between them. This can cause the hardware to
3973 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3974 * machine death. For this reason we do not support I915_WRITE64, or
3975 * dev_priv->uncore.funcs.mmio_writeq.
3976 *
3977 * When reading a 64-bit value as two 32-bit values, the delay may cause
3978 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3979 * occasionally a 64-bit register does not actualy support a full readq
3980 * and must be read using two 32-bit reads.
3981 *
3982 * You have been warned.
698b3135 3983 */
0b274481 3984#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3985
50877445 3986#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3987 u32 upper, lower, old_upper, loop = 0; \
3988 upper = I915_READ(upper_reg); \
ee0a227b 3989 do { \
acd29f7b 3990 old_upper = upper; \
ee0a227b 3991 lower = I915_READ(lower_reg); \
acd29f7b
CW
3992 upper = I915_READ(upper_reg); \
3993 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3994 (u64)upper << 32 | lower; })
50877445 3995
cae5852d
ZN
3996#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3997#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3998
75aa3f63 3999#define __raw_read(x, s) \
6e3955a5 4000static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4001 i915_reg_t reg) \
75aa3f63 4002{ \
f0f59a00 4003 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4004}
4005
4006#define __raw_write(x, s) \
6e3955a5 4007static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4008 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4009{ \
f0f59a00 4010 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4011}
4012__raw_read(8, b)
4013__raw_read(16, w)
4014__raw_read(32, l)
4015__raw_read(64, q)
4016
4017__raw_write(8, b)
4018__raw_write(16, w)
4019__raw_write(32, l)
4020__raw_write(64, q)
4021
4022#undef __raw_read
4023#undef __raw_write
4024
a6111f7b 4025/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4026 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4027 * controlled.
aafee2eb 4028 *
a6111f7b 4029 * Think twice, and think again, before using these.
aafee2eb
AH
4030 *
4031 * As an example, these accessors can possibly be used between:
4032 *
4033 * spin_lock_irq(&dev_priv->uncore.lock);
4034 * intel_uncore_forcewake_get__locked();
4035 *
4036 * and
4037 *
4038 * intel_uncore_forcewake_put__locked();
4039 * spin_unlock_irq(&dev_priv->uncore.lock);
4040 *
4041 *
4042 * Note: some registers may not need forcewake held, so
4043 * intel_uncore_forcewake_{get,put} can be omitted, see
4044 * intel_uncore_forcewake_for_reg().
4045 *
4046 * Certain architectures will die if the same cacheline is concurrently accessed
4047 * by different clients (e.g. on Ivybridge). Access to registers should
4048 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4049 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4050 */
75aa3f63
VS
4051#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4052#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4053#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4054#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4055
55bc60db
VS
4056/* "Broadcast RGB" property */
4057#define INTEL_BROADCAST_RGB_AUTO 0
4058#define INTEL_BROADCAST_RGB_FULL 1
4059#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4060
920a14b2 4061static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4062{
920a14b2 4063 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4064 return VLV_VGACNTRL;
920a14b2 4065 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4066 return CPU_VGACNTRL;
766aa1c4
VS
4067 else
4068 return VGACNTRL;
4069}
4070
df97729f
ID
4071static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4072{
4073 unsigned long j = msecs_to_jiffies(m);
4074
4075 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4076}
4077
7bd0e226
DV
4078static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4079{
4080 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4081}
4082
df97729f
ID
4083static inline unsigned long
4084timespec_to_jiffies_timeout(const struct timespec *value)
4085{
4086 unsigned long j = timespec_to_jiffies(value);
4087
4088 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4089}
4090
dce56b3c
PZ
4091/*
4092 * If you need to wait X milliseconds between events A and B, but event B
4093 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4094 * when event A happened, then just before event B you call this function and
4095 * pass the timestamp as the first argument, and X as the second argument.
4096 */
4097static inline void
4098wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4099{
ec5e0cfb 4100 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4101
4102 /*
4103 * Don't re-read the value of "jiffies" every time since it may change
4104 * behind our back and break the math.
4105 */
4106 tmp_jiffies = jiffies;
4107 target_jiffies = timestamp_jiffies +
4108 msecs_to_jiffies_timeout(to_wait_ms);
4109
4110 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4111 remaining_jiffies = target_jiffies - tmp_jiffies;
4112 while (remaining_jiffies)
4113 remaining_jiffies =
4114 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4115 }
4116}
221fe799
CW
4117
4118static inline bool
754c9fd5 4119__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4120{
f69a02c9 4121 struct intel_engine_cs *engine = req->engine;
754c9fd5 4122 u32 seqno;
f69a02c9 4123
309663ab
CW
4124 /* Note that the engine may have wrapped around the seqno, and
4125 * so our request->global_seqno will be ahead of the hardware,
4126 * even though it completed the request before wrapping. We catch
4127 * this by kicking all the waiters before resetting the seqno
4128 * in hardware, and also signal the fence.
4129 */
4130 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4131 return true;
4132
754c9fd5
CW
4133 /* The request was dequeued before we were awoken. We check after
4134 * inspecting the hw to confirm that this was the same request
4135 * that generated the HWS update. The memory barriers within
4136 * the request execution are sufficient to ensure that a check
4137 * after reading the value from hw matches this request.
4138 */
4139 seqno = i915_gem_request_global_seqno(req);
4140 if (!seqno)
4141 return false;
4142
7ec2c73b
CW
4143 /* Before we do the heavier coherent read of the seqno,
4144 * check the value (hopefully) in the CPU cacheline.
4145 */
754c9fd5 4146 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4147 return true;
4148
688e6c72
CW
4149 /* Ensure our read of the seqno is coherent so that we
4150 * do not "miss an interrupt" (i.e. if this is the last
4151 * request and the seqno write from the GPU is not visible
4152 * by the time the interrupt fires, we will see that the
4153 * request is incomplete and go back to sleep awaiting
4154 * another interrupt that will never come.)
4155 *
4156 * Strictly, we only need to do this once after an interrupt,
4157 * but it is easier and safer to do it every time the waiter
4158 * is woken.
4159 */
3d5564e9 4160 if (engine->irq_seqno_barrier &&
538b257d 4161 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4162 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4163
3d5564e9
CW
4164 /* The ordering of irq_posted versus applying the barrier
4165 * is crucial. The clearing of the current irq_posted must
4166 * be visible before we perform the barrier operation,
4167 * such that if a subsequent interrupt arrives, irq_posted
4168 * is reasserted and our task rewoken (which causes us to
4169 * do another __i915_request_irq_complete() immediately
4170 * and reapply the barrier). Conversely, if the clear
4171 * occurs after the barrier, then an interrupt that arrived
4172 * whilst we waited on the barrier would not trigger a
4173 * barrier on the next pass, and the read may not see the
4174 * seqno update.
4175 */
f69a02c9 4176 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4177
4178 /* If we consume the irq, but we are no longer the bottom-half,
4179 * the real bottom-half may not have serialised their own
4180 * seqno check with the irq-barrier (i.e. may have inspected
4181 * the seqno before we believe it coherent since they see
4182 * irq_posted == false but we are still running).
4183 */
2c33b541 4184 spin_lock_irq(&b->irq_lock);
61d3dc70 4185 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4186 /* Note that if the bottom-half is changed as we
4187 * are sending the wake-up, the new bottom-half will
4188 * be woken by whomever made the change. We only have
4189 * to worry about when we steal the irq-posted for
4190 * ourself.
4191 */
61d3dc70 4192 wake_up_process(b->irq_wait->tsk);
2c33b541 4193 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4194
754c9fd5 4195 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4196 return true;
4197 }
688e6c72 4198
688e6c72
CW
4199 return false;
4200}
4201
0b1de5d5
CW
4202void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4203bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4204
c4d3ae68
CW
4205/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4206 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4207 * perform the operation. To check beforehand, pass in the parameters to
4208 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4209 * you only need to pass in the minor offsets, page-aligned pointers are
4210 * always valid.
4211 *
4212 * For just checking for SSE4.1, in the foreknowledge that the future use
4213 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4214 */
4215#define i915_can_memcpy_from_wc(dst, src, len) \
4216 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4217
4218#define i915_has_memcpy_from_wc() \
4219 i915_memcpy_from_wc(NULL, NULL, 0)
4220
c58305af
CW
4221/* i915_mm.c */
4222int remap_io_mapping(struct vm_area_struct *vma,
4223 unsigned long addr, unsigned long pfn, unsigned long size,
4224 struct io_mapping *iomap);
4225
e59dc172
CW
4226static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4227{
4228 return (obj->cache_level != I915_CACHE_NONE ||
4229 HAS_LLC(to_i915(obj->base.dev)));
4230}
4231
1da177e4 4232#endif