]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/cnl: WaRsUseTimeoutMode
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
fa9caf0b
JN
83#define DRIVER_DATE "20171012"
84#define DRIVER_TIMESTAMP 1507831511
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8 95 if (unlikely(__ret_warn_on)) \
4f044a88 96 if (!WARN(i915_modparams.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
eac2cb81 125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
b95320bd
MK
126{
127 uint_fixed_16_16_t fp;
128
0b4d7cbf 129 WARN_ON(val > U16_MAX);
b95320bd
MK
130
131 fp.val = val << 16;
132 return fp;
133}
134
eac2cb81 135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
b95320bd
MK
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
eac2cb81 140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
b95320bd
MK
141{
142 return fp.val >> 16;
143}
144
eac2cb81 145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
b95320bd
MK
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
eac2cb81 154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
b95320bd
MK
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
07ab976d
KM
163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
0b4d7cbf
KM
166 WARN_ON(val > U32_MAX);
167 fp.val = (uint32_t) val;
07ab976d
KM
168 return fp;
169}
170
a9d055de
KM
171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
a9d055de
KM
181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
0b4d7cbf
KM
184 WARN_ON(intermediate_val > U32_MAX);
185 return (uint32_t) intermediate_val;
a9d055de
KM
186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
a9d055de
KM
192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
07ab976d 195 return clamp_u64_to_fixed16(intermediate_val);
a9d055de
KM
196}
197
eac2cb81 198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
b95320bd 199{
b95320bd
MK
200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
07ab976d 204 return clamp_u64_to_fixed16(interm_val);
b95320bd
MK
205}
206
a9d055de
KM
207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
0b4d7cbf
KM
214 WARN_ON(interm_val > U32_MAX);
215 return (uint32_t) interm_val;
a9d055de
KM
216}
217
eac2cb81 218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
b95320bd
MK
219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
b95320bd
MK
222
223 intermediate_val = (uint64_t) val * mul.val;
07ab976d 224 return clamp_u64_to_fixed16(intermediate_val);
b95320bd
MK
225}
226
6ea593c0
KM
227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
42a8ca4c
JN
246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
87ad3212
JN
251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
08c4d7fc
TU
256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
317c35d1 261enum pipe {
752aa88a 262 INVALID_PIPE = -1,
317c35d1
JB
263 PIPE_A = 0,
264 PIPE_B,
9db4a9c7 265 PIPE_C,
a57c774a
AK
266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
317c35d1 268};
9db4a9c7 269#define pipe_name(p) ((p) + 'A')
317c35d1 270
a5c961d1
PZ
271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
a57c774a 275 TRANSCODER_EDP,
4d1de975
JN
276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
a57c774a 278 I915_MAX_TRANSCODERS
a5c961d1 279};
da205630
JN
280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
4d1de975
JN
292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
da205630
JN
296 default:
297 return "<invalid>";
298 }
299}
a5c961d1 300
4d1de975
JN
301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
84139d1e 306/*
b14e5848
VS
307 * Global legacy plane identifier. Valid only for primary/sprite
308 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 309 */
80824003 310enum plane {
b14e5848 311 PLANE_A,
80824003 312 PLANE_B,
9db4a9c7 313 PLANE_C,
80824003 314};
9db4a9c7 315#define plane_name(p) ((p) + 'A')
52440211 316
580503c7 317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 318
b14e5848
VS
319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
19c3164d 333 PLANE_SPRITE2,
b14e5848
VS
334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
d97d7b48
VS
338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
2b139522 342enum port {
03cdc1d4 343 PORT_NONE = -1,
2b139522
ED
344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
a09caddd 353#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
0a116ce8
ACO
362 DPIO_PHY1,
363 DPIO_PHY2,
e4607fcf
CML
364};
365
b97186f0
PZ
366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
f52e353e 376 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 392 POWER_DOMAIN_VGA,
fbeeaa23 393 POWER_DOMAIN_AUDIO,
bd2bb1b9 394 POWER_DOMAIN_PLLS,
1407121a
S
395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
f0ab43e6 399 POWER_DOMAIN_GMBUS,
dfa57627 400 POWER_DOMAIN_MODESET,
baa70707 401 POWER_DOMAIN_INIT,
bddc7645
ID
402
403 POWER_DOMAIN_NUM,
b97186f0
PZ
404};
405
406#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
407#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
408 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
409#define POWER_DOMAIN_TRANSCODER(tran) \
410 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
411 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 412
1d843f9d
EE
413enum hpd_pin {
414 HPD_NONE = 0,
1d843f9d
EE
415 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
416 HPD_CRT,
417 HPD_SDVO_B,
418 HPD_SDVO_C,
cc24fcdc 419 HPD_PORT_A,
1d843f9d
EE
420 HPD_PORT_B,
421 HPD_PORT_C,
422 HPD_PORT_D,
26951caf 423 HPD_PORT_E,
1d843f9d
EE
424 HPD_NUM_PINS
425};
426
c91711f9
JN
427#define for_each_hpd_pin(__pin) \
428 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
429
317eaa95
L
430#define HPD_STORM_DEFAULT_THRESHOLD 5
431
5fcece80
JN
432struct i915_hotplug {
433 struct work_struct hotplug_work;
434
435 struct {
436 unsigned long last_jiffies;
437 int count;
438 enum {
439 HPD_ENABLED = 0,
440 HPD_DISABLED = 1,
441 HPD_MARK_DISABLED = 2
442 } state;
443 } stats[HPD_NUM_PINS];
444 u32 event_bits;
445 struct delayed_work reenable_work;
446
447 struct intel_digital_port *irq_port[I915_MAX_PORTS];
448 u32 long_port_mask;
449 u32 short_port_mask;
450 struct work_struct dig_port_work;
451
19625e85
L
452 struct work_struct poll_init_work;
453 bool poll_enabled;
454
317eaa95
L
455 unsigned int hpd_storm_threshold;
456
5fcece80
JN
457 /*
458 * if we get a HPD irq from DP and a HPD irq from non-DP
459 * the non-DP HPD could block the workqueue on a mode config
460 * mutex getting, that userspace may have taken. However
461 * userspace is waiting on the DP workqueue to run which is
462 * blocked behind the non-DP one.
463 */
464 struct workqueue_struct *dp_wq;
465};
466
2a2d5482
CW
467#define I915_GEM_GPU_DOMAINS \
468 (I915_GEM_DOMAIN_RENDER | \
469 I915_GEM_DOMAIN_SAMPLER | \
470 I915_GEM_DOMAIN_COMMAND | \
471 I915_GEM_DOMAIN_INSTRUCTION | \
472 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 473
055e393f
DL
474#define for_each_pipe(__dev_priv, __p) \
475 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
476#define for_each_pipe_masked(__dev_priv, __p, __mask) \
477 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
478 for_each_if ((__mask) & (1 << (__p)))
8b364b41 479#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
480 for ((__p) = 0; \
481 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
482 (__p)++)
3bdcfc0c
DL
483#define for_each_sprite(__dev_priv, __p, __s) \
484 for ((__s) = 0; \
485 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
486 (__s)++)
9db4a9c7 487
c3aeadc8
JN
488#define for_each_port_masked(__port, __ports_mask) \
489 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
490 for_each_if ((__ports_mask) & (1 << (__port)))
491
d79b814d 492#define for_each_crtc(dev, crtc) \
91c8a326 493 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 494
27321ae8
ML
495#define for_each_intel_plane(dev, intel_plane) \
496 list_for_each_entry(intel_plane, \
91c8a326 497 &(dev)->mode_config.plane_list, \
27321ae8
ML
498 base.head)
499
c107acfe 500#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
501 list_for_each_entry(intel_plane, \
502 &(dev)->mode_config.plane_list, \
c107acfe
MR
503 base.head) \
504 for_each_if ((plane_mask) & \
505 (1 << drm_plane_index(&intel_plane->base)))
506
262cd2e1
VS
507#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
508 list_for_each_entry(intel_plane, \
509 &(dev)->mode_config.plane_list, \
510 base.head) \
95150bdf 511 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 512
91c8a326
CW
513#define for_each_intel_crtc(dev, intel_crtc) \
514 list_for_each_entry(intel_crtc, \
515 &(dev)->mode_config.crtc_list, \
516 base.head)
d063ae48 517
91c8a326
CW
518#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
519 list_for_each_entry(intel_crtc, \
520 &(dev)->mode_config.crtc_list, \
521 base.head) \
98d39494
MR
522 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
523
b2784e15
DL
524#define for_each_intel_encoder(dev, intel_encoder) \
525 list_for_each_entry(intel_encoder, \
526 &(dev)->mode_config.encoder_list, \
527 base.head)
528
3f6a5e1e
DV
529#define for_each_intel_connector_iter(intel_connector, iter) \
530 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
531
6c2b7c12
DV
532#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
533 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 534 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 535
53f5e3ca
JB
536#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
537 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 538 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 539
b04c5bd6
BF
540#define for_each_power_domain(domain, mask) \
541 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 542 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 543
75ccb2ec
ID
544#define for_each_power_well(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
546 (__power_well) - (__dev_priv)->power_domains.power_wells < \
547 (__dev_priv)->power_domains.power_well_count; \
548 (__power_well)++)
549
550#define for_each_power_well_rev(__dev_priv, __power_well) \
551 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
552 (__dev_priv)->power_domains.power_well_count - 1; \
553 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
554 (__power_well)--)
555
556#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
557 for_each_power_well(__dev_priv, __power_well) \
558 for_each_if ((__power_well)->domains & (__domain_mask))
559
560#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
561 for_each_power_well_rev(__dev_priv, __power_well) \
562 for_each_if ((__power_well)->domains & (__domain_mask))
563
ff32c54e
VS
564#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
565 for ((__i) = 0; \
566 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
567 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
568 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
569 (__i)++) \
570 for_each_if (plane_state)
571
d305e061
VS
572#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
573 for ((__i) = 0; \
574 (__i) < (__state)->base.dev->mode_config.num_crtc && \
575 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
576 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
577 (__i)++) \
578 for_each_if (crtc)
579
580
7b510451
VS
581#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
582 for ((__i) = 0; \
583 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
584 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
585 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
586 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
587 (__i)++) \
588 for_each_if (plane)
589
e7b903d2 590struct drm_i915_private;
ad46cb53 591struct i915_mm_struct;
5cc9ed4b 592struct i915_mmu_object;
e7b903d2 593
a6f766f3
CW
594struct drm_i915_file_private {
595 struct drm_i915_private *dev_priv;
596 struct drm_file *file;
597
598 struct {
599 spinlock_t lock;
600 struct list_head request_list;
d0bc54f2
CW
601/* 20ms is a fairly arbitrary limit (greater than the average frame time)
602 * chosen to prevent the CPU getting more than a frame ahead of the GPU
603 * (when using lax throttling for the frontbuffer). We also use it to
604 * offer free GPU waitboosts for severely congested workloads.
605 */
606#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
607 } mm;
608 struct idr context_idr;
609
2e1b8730 610 struct intel_rps_client {
7b92c1bd 611 atomic_t boosts;
562d9bae 612 } rps_client;
a6f766f3 613
c80ff16e 614 unsigned int bsd_engine;
b083a087
MK
615
616/* Client can have a maximum of 3 contexts banned before
617 * it is denied of creating new contexts. As one context
618 * ban needs 4 consecutive hangs, and more if there is
619 * progress in between, this is a last resort stop gap measure
620 * to limit the badly behaving clients access to gpu.
621 */
622#define I915_MAX_CLIENT_CONTEXT_BANS 3
77b25a97 623 atomic_t context_bans;
a6f766f3
CW
624};
625
e69d0bc1
DV
626/* Used by dp and fdi links */
627struct intel_link_m_n {
628 uint32_t tu;
629 uint32_t gmch_m;
630 uint32_t gmch_n;
631 uint32_t link_m;
632 uint32_t link_n;
633};
634
635void intel_link_compute_m_n(int bpp, int nlanes,
636 int pixel_clock, int link_clock,
b31e85ed
JN
637 struct intel_link_m_n *m_n,
638 bool reduce_m_n);
e69d0bc1 639
1da177e4
LT
640/* Interface history:
641 *
642 * 1.1: Original.
0d6aa60b
DA
643 * 1.2: Add Power Management
644 * 1.3: Add vblank support
de227f5f 645 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 646 * 1.5: Add vblank pipe configuration
2228ed67
MD
647 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
648 * - Support vertical blank on secondary display pipe
1da177e4
LT
649 */
650#define DRIVER_MAJOR 1
2228ed67 651#define DRIVER_MINOR 6
1da177e4
LT
652#define DRIVER_PATCHLEVEL 0
653
0a3e67a4
JB
654struct opregion_header;
655struct opregion_acpi;
656struct opregion_swsci;
657struct opregion_asle;
658
8ee1c3db 659struct intel_opregion {
115719fc
WD
660 struct opregion_header *header;
661 struct opregion_acpi *acpi;
662 struct opregion_swsci *swsci;
ebde53c7
JN
663 u32 swsci_gbda_sub_functions;
664 u32 swsci_sbcb_sub_functions;
115719fc 665 struct opregion_asle *asle;
04ebaadb 666 void *rvda;
ab3595bc 667 void *vbt_firmware;
82730385 668 const void *vbt;
ada8f955 669 u32 vbt_size;
115719fc 670 u32 *lid_state;
91a60f20 671 struct work_struct asle_work;
8ee1c3db 672};
44834a67 673#define OPREGION_SIZE (8*1024)
8ee1c3db 674
6ef3d427
CW
675struct intel_overlay;
676struct intel_overlay_error_state;
677
9b9d172d 678struct sdvo_device_mapping {
e957d772 679 u8 initialized;
9b9d172d 680 u8 dvo_port;
681 u8 slave_addr;
682 u8 dvo_wiring;
e957d772 683 u8 i2c_pin;
b1083333 684 u8 ddc_pin;
9b9d172d 685};
686
7bd688cd 687struct intel_connector;
820d2d77 688struct intel_encoder;
ccf010fb 689struct intel_atomic_state;
5cec258b 690struct intel_crtc_state;
5724dbd1 691struct intel_initial_plane_config;
0e8ffe1b 692struct intel_crtc;
ee9300bb
DV
693struct intel_limit;
694struct dpll;
49cd97a3 695struct intel_cdclk_state;
b8cecdf5 696
e70236a8 697struct drm_i915_display_funcs {
49cd97a3
VS
698 void (*get_cdclk)(struct drm_i915_private *dev_priv,
699 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
700 void (*set_cdclk)(struct drm_i915_private *dev_priv,
701 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 702 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 703 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
704 int (*compute_intermediate_wm)(struct drm_device *dev,
705 struct intel_crtc *intel_crtc,
706 struct intel_crtc_state *newstate);
ccf010fb
ML
707 void (*initial_watermarks)(struct intel_atomic_state *state,
708 struct intel_crtc_state *cstate);
709 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
710 struct intel_crtc_state *cstate);
711 void (*optimize_watermarks)(struct intel_atomic_state *state,
712 struct intel_crtc_state *cstate);
98d39494 713 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 714 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 715 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
716 /* Returns the active state of the crtc, and if the crtc is active,
717 * fills out the pipe-config with the hw state. */
718 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 719 struct intel_crtc_state *);
5724dbd1
DL
720 void (*get_initial_plane_config)(struct intel_crtc *,
721 struct intel_initial_plane_config *);
190f68c5
ACO
722 int (*crtc_compute_clock)(struct intel_crtc *crtc,
723 struct intel_crtc_state *crtc_state);
4a806558
ML
724 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
725 struct drm_atomic_state *old_state);
726 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
727 struct drm_atomic_state *old_state);
b44d5c0c 728 void (*update_crtcs)(struct drm_atomic_state *state);
69bfe1a9
JN
729 void (*audio_codec_enable)(struct drm_connector *connector,
730 struct intel_encoder *encoder,
5e7234c9 731 const struct drm_display_mode *adjusted_mode);
69bfe1a9 732 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
733 void (*fdi_link_train)(struct intel_crtc *crtc,
734 const struct intel_crtc_state *crtc_state);
46f16e63 735 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
91d14251 736 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
737 /* clock updates for mode set */
738 /* cursor updates */
739 /* render clock increase/decrease */
740 /* display clock increase/decrease */
741 /* pll clock increase/decrease */
8563b1e8 742
b95c5321
ML
743 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
744 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
745};
746
b6e7d894
DL
747#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
748#define CSR_VERSION_MAJOR(version) ((version) >> 16)
749#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
750
eb805623 751struct intel_csr {
8144ac59 752 struct work_struct work;
eb805623 753 const char *fw_path;
a7f749f9 754 uint32_t *dmc_payload;
eb805623 755 uint32_t dmc_fw_size;
b6e7d894 756 uint32_t version;
eb805623 757 uint32_t mmio_count;
f0f59a00 758 i915_reg_t mmioaddr[8];
eb805623 759 uint32_t mmiodata[8];
832dba88 760 uint32_t dc_state;
a37baf3b 761 uint32_t allowed_dc_mask;
eb805623
DV
762};
763
604db650
JL
764#define DEV_INFO_FOR_EACH_FLAG(func) \
765 func(is_mobile); \
3e4274f8 766 func(is_lp); \
c007fb4a 767 func(is_alpha_support); \
566c56a4 768 /* Keep has_* in alphabetical order */ \
dfc5148f 769 func(has_64bit_reloc); \
9e1d0e60 770 func(has_aliasing_ppgtt); \
604db650 771 func(has_csr); \
566c56a4 772 func(has_ddi); \
604db650 773 func(has_dp_mst); \
142bc7d9 774 func(has_reset_engine); \
566c56a4
JL
775 func(has_fbc); \
776 func(has_fpga_dbg); \
9e1d0e60
MT
777 func(has_full_ppgtt); \
778 func(has_full_48bit_ppgtt); \
604db650
JL
779 func(has_gmch_display); \
780 func(has_guc); \
f8a58d63 781 func(has_guc_ct); \
604db650 782 func(has_hotplug); \
566c56a4 783 func(has_l3_dpf); \
604db650 784 func(has_llc); \
566c56a4 785 func(has_logical_ring_contexts); \
e7af3116 786 func(has_logical_ring_preemption); \
566c56a4
JL
787 func(has_overlay); \
788 func(has_pipe_cxsr); \
789 func(has_pooled_eu); \
790 func(has_psr); \
791 func(has_rc6); \
792 func(has_rc6p); \
793 func(has_resource_streamer); \
794 func(has_runtime_pm); \
604db650 795 func(has_snoop); \
f4ce766f 796 func(unfenced_needs_alignment); \
566c56a4
JL
797 func(cursor_needs_physical); \
798 func(hws_needs_physical); \
799 func(overlay_needs_physical); \
e57f1c02
MK
800 func(supports_tv); \
801 func(has_ipc);
c96ea64e 802
915490d5 803struct sseu_dev_info {
f08a0c92 804 u8 slice_mask;
57ec171e 805 u8 subslice_mask;
915490d5
ID
806 u8 eu_total;
807 u8 eu_per_subslice;
43b67998
ID
808 u8 min_eu_in_pool;
809 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
810 u8 subslice_7eu[3];
811 u8 has_slice_pg:1;
812 u8 has_subslice_pg:1;
813 u8 has_eu_pg:1;
915490d5
ID
814};
815
57ec171e
ID
816static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
817{
818 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
819}
820
2e0d26f8
JN
821/* Keep in gen based order, and chronological order within a gen */
822enum intel_platform {
823 INTEL_PLATFORM_UNINITIALIZED = 0,
824 INTEL_I830,
825 INTEL_I845G,
826 INTEL_I85X,
827 INTEL_I865G,
828 INTEL_I915G,
829 INTEL_I915GM,
830 INTEL_I945G,
831 INTEL_I945GM,
832 INTEL_G33,
833 INTEL_PINEVIEW,
c0f86832
JN
834 INTEL_I965G,
835 INTEL_I965GM,
f69c11ae
JN
836 INTEL_G45,
837 INTEL_GM45,
2e0d26f8
JN
838 INTEL_IRONLAKE,
839 INTEL_SANDYBRIDGE,
840 INTEL_IVYBRIDGE,
841 INTEL_VALLEYVIEW,
842 INTEL_HASWELL,
843 INTEL_BROADWELL,
844 INTEL_CHERRYVIEW,
845 INTEL_SKYLAKE,
846 INTEL_BROXTON,
847 INTEL_KABYLAKE,
848 INTEL_GEMINILAKE,
71851fa8 849 INTEL_COFFEELAKE,
413f3c19 850 INTEL_CANNONLAKE,
9160095c 851 INTEL_MAX_PLATFORMS
2e0d26f8
JN
852};
853
cfdf1fa2 854struct intel_device_info {
87f1f465 855 u16 device_id;
ae5702d2 856 u16 gen_mask;
4d34b11e
TU
857
858 u8 gen;
0890540e 859 u8 gt; /* GT number, 0 if undefined */
c1bb1145 860 u8 num_rings;
4d34b11e
TU
861 u8 ring_mask; /* Rings supported by the HW */
862
863 enum intel_platform platform;
ae7617f0 864 u32 platform_mask;
4d34b11e
TU
865
866 u32 display_mmio_offset;
867
868 u8 num_pipes;
869 u8 num_sprites[I915_MAX_PIPES];
870 u8 num_scalers[I915_MAX_PIPES];
871
2a9654b2
MA
872 unsigned int page_sizes; /* page sizes supported by the HW */
873
604db650
JL
874#define DEFINE_FLAG(name) u8 name:1
875 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
876#undef DEFINE_FLAG
6f3fff60 877 u16 ddb_size; /* in blocks */
4d34b11e 878
a57c774a
AK
879 /* Register offsets for the various display pipes and transcoders */
880 int pipe_offsets[I915_MAX_TRANSCODERS];
881 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 882 int palette_offsets[I915_MAX_PIPES];
5efb3e28 883 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
884
885 /* Slice/subslice/EU info */
43b67998 886 struct sseu_dev_info sseu;
82cf435b
LL
887
888 struct color_luts {
889 u16 degamma_lut_size;
890 u16 gamma_lut_size;
891 } color;
cfdf1fa2
KH
892};
893
2bd160a1
CW
894struct intel_display_error_state;
895
5a4c6f1b 896struct i915_gpu_state {
2bd160a1
CW
897 struct kref ref;
898 struct timeval time;
de867c20
CW
899 struct timeval boottime;
900 struct timeval uptime;
2bd160a1 901
9f267eb8
CW
902 struct drm_i915_private *i915;
903
2bd160a1
CW
904 char error_msg[128];
905 bool simulated;
f73b5674 906 bool awake;
e5aac87e
CW
907 bool wakelock;
908 bool suspended;
2bd160a1
CW
909 int iommu;
910 u32 reset_count;
911 u32 suspend_count;
912 struct intel_device_info device_info;
642c8a72 913 struct i915_params params;
2bd160a1
CW
914
915 /* Generic register state */
916 u32 eir;
917 u32 pgtbl_er;
918 u32 ier;
5a4c6f1b 919 u32 gtier[4], ngtier;
2bd160a1
CW
920 u32 ccid;
921 u32 derrmr;
922 u32 forcewake;
923 u32 error; /* gen6+ */
924 u32 err_int; /* gen7 */
925 u32 fault_data0; /* gen8, gen9 */
926 u32 fault_data1; /* gen8, gen9 */
927 u32 done_reg;
928 u32 gac_eco;
929 u32 gam_ecochk;
930 u32 gab_ctl;
931 u32 gfx_mode;
d636951e 932
5a4c6f1b 933 u32 nfence;
2bd160a1
CW
934 u64 fence[I915_MAX_NUM_FENCES];
935 struct intel_overlay_error_state *overlay;
936 struct intel_display_error_state *display;
51d545d0 937 struct drm_i915_error_object *semaphore;
27b85bea 938 struct drm_i915_error_object *guc_log;
2bd160a1
CW
939
940 struct drm_i915_error_engine {
941 int engine_id;
942 /* Software tracked state */
943 bool waiting;
944 int num_waiters;
3fe3b030
MK
945 unsigned long hangcheck_timestamp;
946 bool hangcheck_stalled;
2bd160a1
CW
947 enum intel_engine_hangcheck_action hangcheck_action;
948 struct i915_address_space *vm;
949 int num_requests;
702c8f8e 950 u32 reset_count;
2bd160a1 951
cdb324bd
CW
952 /* position of active request inside the ring */
953 u32 rq_head, rq_post, rq_tail;
954
2bd160a1
CW
955 /* our own tracking of ring head and tail */
956 u32 cpu_ring_head;
957 u32 cpu_ring_tail;
958
959 u32 last_seqno;
2bd160a1
CW
960
961 /* Register state */
962 u32 start;
963 u32 tail;
964 u32 head;
965 u32 ctl;
21a2c58a 966 u32 mode;
2bd160a1
CW
967 u32 hws;
968 u32 ipeir;
969 u32 ipehr;
2bd160a1
CW
970 u32 bbstate;
971 u32 instpm;
972 u32 instps;
973 u32 seqno;
974 u64 bbaddr;
975 u64 acthd;
976 u32 fault_reg;
977 u64 faddr;
978 u32 rc_psmi; /* sleep state */
979 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 980 struct intel_instdone instdone;
2bd160a1 981
4fa6053e
CW
982 struct drm_i915_error_context {
983 char comm[TASK_COMM_LEN];
984 pid_t pid;
985 u32 handle;
986 u32 hw_id;
1f181225 987 int priority;
4fa6053e
CW
988 int ban_score;
989 int active;
990 int guilty;
991 } context;
992
2bd160a1 993 struct drm_i915_error_object {
2bd160a1 994 u64 gtt_offset;
03382dfb 995 u64 gtt_size;
0a97015d
CW
996 int page_count;
997 int unused;
2bd160a1
CW
998 u32 *pages[0];
999 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1000
b0fd47ad
CW
1001 struct drm_i915_error_object **user_bo;
1002 long user_bo_count;
1003
2bd160a1
CW
1004 struct drm_i915_error_object *wa_ctx;
1005
1006 struct drm_i915_error_request {
1007 long jiffies;
c84455b4 1008 pid_t pid;
35ca039e 1009 u32 context;
1f181225 1010 int priority;
84102171 1011 int ban_score;
2bd160a1
CW
1012 u32 seqno;
1013 u32 head;
1014 u32 tail;
76e70087
MK
1015 } *requests, execlist[EXECLIST_MAX_PORTS];
1016 unsigned int num_ports;
2bd160a1
CW
1017
1018 struct drm_i915_error_waiter {
1019 char comm[TASK_COMM_LEN];
1020 pid_t pid;
1021 u32 seqno;
1022 } *waiters;
1023
1024 struct {
1025 u32 gfx_mode;
1026 union {
1027 u64 pdp[4];
1028 u32 pp_dir_base;
1029 };
1030 } vm_info;
2bd160a1
CW
1031 } engine[I915_NUM_ENGINES];
1032
1033 struct drm_i915_error_buffer {
1034 u32 size;
1035 u32 name;
1036 u32 rseqno[I915_NUM_ENGINES], wseqno;
1037 u64 gtt_offset;
1038 u32 read_domains;
1039 u32 write_domain;
1040 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1041 u32 tiling:2;
1042 u32 dirty:1;
1043 u32 purgeable:1;
1044 u32 userptr:1;
1045 s32 engine:4;
1046 u32 cache_level:3;
1047 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1048 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1049 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1050};
1051
7faf1ab2
DV
1052enum i915_cache_level {
1053 I915_CACHE_NONE = 0,
350ec881
CW
1054 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1055 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1056 caches, eg sampler/render caches, and the
1057 large Last-Level-Cache. LLC is coherent with
1058 the CPU, but L3 is only visible to the GPU. */
651d794f 1059 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1060};
1061
85fd4f58
CW
1062#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1063
a4001f1b
PZ
1064enum fb_op_origin {
1065 ORIGIN_GTT,
1066 ORIGIN_CPU,
1067 ORIGIN_CS,
1068 ORIGIN_FLIP,
74b4ea1e 1069 ORIGIN_DIRTYFB,
a4001f1b
PZ
1070};
1071
ab34a7e8 1072struct intel_fbc {
25ad93fd
PZ
1073 /* This is always the inner lock when overlapping with struct_mutex and
1074 * it's the outer lock when overlapping with stolen_lock. */
1075 struct mutex lock;
5e59f717 1076 unsigned threshold;
dbef0f15
PZ
1077 unsigned int possible_framebuffer_bits;
1078 unsigned int busy_bits;
010cf73d 1079 unsigned int visible_pipes_mask;
e35fef21 1080 struct intel_crtc *crtc;
5c3fe8b0 1081
c4213885 1082 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1083 struct drm_mm_node *compressed_llb;
1084
da46f936
RV
1085 bool false_color;
1086
d029bcad 1087 bool enabled;
0e631adc 1088 bool active;
9adccc60 1089
61a585d6
PZ
1090 bool underrun_detected;
1091 struct work_struct underrun_work;
1092
525a4f93
PZ
1093 /*
1094 * Due to the atomic rules we can't access some structures without the
1095 * appropriate locking, so we cache information here in order to avoid
1096 * these problems.
1097 */
aaf78d27 1098 struct intel_fbc_state_cache {
be1e3415
CW
1099 struct i915_vma *vma;
1100
aaf78d27
PZ
1101 struct {
1102 unsigned int mode_flags;
1103 uint32_t hsw_bdw_pixel_rate;
1104 } crtc;
1105
1106 struct {
1107 unsigned int rotation;
1108 int src_w;
1109 int src_h;
1110 bool visible;
1111 } plane;
1112
1113 struct {
801c8fe8 1114 const struct drm_format_info *format;
aaf78d27 1115 unsigned int stride;
aaf78d27
PZ
1116 } fb;
1117 } state_cache;
1118
525a4f93
PZ
1119 /*
1120 * This structure contains everything that's relevant to program the
1121 * hardware registers. When we want to figure out if we need to disable
1122 * and re-enable FBC for a new configuration we just check if there's
1123 * something different in the struct. The genx_fbc_activate functions
1124 * are supposed to read from it in order to program the registers.
1125 */
b183b3f1 1126 struct intel_fbc_reg_params {
be1e3415
CW
1127 struct i915_vma *vma;
1128
b183b3f1
PZ
1129 struct {
1130 enum pipe pipe;
1131 enum plane plane;
1132 unsigned int fence_y_offset;
1133 } crtc;
1134
1135 struct {
801c8fe8 1136 const struct drm_format_info *format;
b183b3f1 1137 unsigned int stride;
b183b3f1
PZ
1138 } fb;
1139
1140 int cfb_size;
5654a162 1141 unsigned int gen9_wa_cfb_stride;
b183b3f1
PZ
1142 } params;
1143
5c3fe8b0 1144 struct intel_fbc_work {
128d7356 1145 bool scheduled;
ca18d51d 1146 u32 scheduled_vblank;
128d7356 1147 struct work_struct work;
128d7356 1148 } work;
5c3fe8b0 1149
bf6189c6 1150 const char *no_fbc_reason;
b5e50c3f
JB
1151};
1152
fe88d122 1153/*
96178eeb
VK
1154 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1155 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1156 * parsing for same resolution.
1157 */
1158enum drrs_refresh_rate_type {
1159 DRRS_HIGH_RR,
1160 DRRS_LOW_RR,
1161 DRRS_MAX_RR, /* RR count */
1162};
1163
1164enum drrs_support_type {
1165 DRRS_NOT_SUPPORTED = 0,
1166 STATIC_DRRS_SUPPORT = 1,
1167 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1168};
1169
2807cf69 1170struct intel_dp;
96178eeb
VK
1171struct i915_drrs {
1172 struct mutex mutex;
1173 struct delayed_work work;
1174 struct intel_dp *dp;
1175 unsigned busy_frontbuffer_bits;
1176 enum drrs_refresh_rate_type refresh_rate_type;
1177 enum drrs_support_type type;
1178};
1179
a031d709 1180struct i915_psr {
f0355c4a 1181 struct mutex lock;
a031d709
RV
1182 bool sink_support;
1183 bool source_ok;
2807cf69 1184 struct intel_dp *enabled;
7c8f8a70
RV
1185 bool active;
1186 struct delayed_work work;
9ca15301 1187 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1188 bool psr2_support;
1189 bool aux_frame_sync;
60e5ffe3 1190 bool link_standby;
97da2ef4
NV
1191 bool y_cord_support;
1192 bool colorimetry_support;
340c93c0 1193 bool alpm;
424644c2 1194
d0d5e0d7
RV
1195 void (*enable_source)(struct intel_dp *,
1196 const struct intel_crtc_state *);
424644c2
RV
1197 void (*disable_source)(struct intel_dp *,
1198 const struct intel_crtc_state *);
49ad316f 1199 void (*enable_sink)(struct intel_dp *);
e3702ac9 1200 void (*activate)(struct intel_dp *);
2a5db87f 1201 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
3f51e471 1202};
5c3fe8b0 1203
3bad0781 1204enum intel_pch {
f0350830 1205 PCH_NONE = 0, /* No PCH present */
3bad0781 1206 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1207 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1208 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1209 PCH_SPT, /* Sunrisepoint PCH */
23247d71
RV
1210 PCH_KBP, /* Kaby Lake PCH */
1211 PCH_CNP, /* Cannon Lake PCH */
40c7ead9 1212 PCH_NOP,
3bad0781
ZW
1213};
1214
988d6ee8
PZ
1215enum intel_sbi_destination {
1216 SBI_ICLK,
1217 SBI_MPHY,
1218};
1219
435793df 1220#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1221#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1222#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1223#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
c99a259b 1224#define QUIRK_INCREASE_T12_DELAY (1<<6)
b690e96c 1225
8be48d92 1226struct intel_fbdev;
1630fe75 1227struct intel_fbc_work;
38651674 1228
c2b9152f
DV
1229struct intel_gmbus {
1230 struct i2c_adapter adapter;
3e4d44e0 1231#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1232 u32 force_bit;
c2b9152f 1233 u32 reg0;
f0f59a00 1234 i915_reg_t gpio_reg;
c167a6fc 1235 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1236 struct drm_i915_private *dev_priv;
1237};
1238
f4c956ad 1239struct i915_suspend_saved_registers {
e948e994 1240 u32 saveDSPARB;
ba8bbcf6 1241 u32 saveFBC_CONTROL;
1f84e550 1242 u32 saveCACHE_MODE_0;
1f84e550 1243 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1244 u32 saveSWF0[16];
1245 u32 saveSWF1[16];
85fa792b 1246 u32 saveSWF3[3];
4b9de737 1247 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1248 u32 savePCH_PORT_HOTPLUG;
9f49c376 1249 u16 saveGCDGMBUS;
f4c956ad 1250};
c85aa885 1251
ddeea5b0
ID
1252struct vlv_s0ix_state {
1253 /* GAM */
1254 u32 wr_watermark;
1255 u32 gfx_prio_ctrl;
1256 u32 arb_mode;
1257 u32 gfx_pend_tlb0;
1258 u32 gfx_pend_tlb1;
1259 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1260 u32 media_max_req_count;
1261 u32 gfx_max_req_count;
1262 u32 render_hwsp;
1263 u32 ecochk;
1264 u32 bsd_hwsp;
1265 u32 blt_hwsp;
1266 u32 tlb_rd_addr;
1267
1268 /* MBC */
1269 u32 g3dctl;
1270 u32 gsckgctl;
1271 u32 mbctl;
1272
1273 /* GCP */
1274 u32 ucgctl1;
1275 u32 ucgctl3;
1276 u32 rcgctl1;
1277 u32 rcgctl2;
1278 u32 rstctl;
1279 u32 misccpctl;
1280
1281 /* GPM */
1282 u32 gfxpause;
1283 u32 rpdeuhwtc;
1284 u32 rpdeuc;
1285 u32 ecobus;
1286 u32 pwrdwnupctl;
1287 u32 rp_down_timeout;
1288 u32 rp_deucsw;
1289 u32 rcubmabdtmr;
1290 u32 rcedata;
1291 u32 spare2gh;
1292
1293 /* Display 1 CZ domain */
1294 u32 gt_imr;
1295 u32 gt_ier;
1296 u32 pm_imr;
1297 u32 pm_ier;
1298 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1299
1300 /* GT SA CZ domain */
1301 u32 tilectl;
1302 u32 gt_fifoctl;
1303 u32 gtlc_wake_ctrl;
1304 u32 gtlc_survive;
1305 u32 pmwgicz;
1306
1307 /* Display 2 CZ domain */
1308 u32 gu_ctl0;
1309 u32 gu_ctl1;
9c25210f 1310 u32 pcbr;
ddeea5b0
ID
1311 u32 clock_gate_dis2;
1312};
1313
bf225f20 1314struct intel_rps_ei {
679cb6c1 1315 ktime_t ktime;
bf225f20
CW
1316 u32 render_c0;
1317 u32 media_c0;
31685c25
D
1318};
1319
562d9bae 1320struct intel_rps {
d4d70aa5
ID
1321 /*
1322 * work, interrupts_enabled and pm_iir are protected by
1323 * dev_priv->irq_lock
1324 */
c85aa885 1325 struct work_struct work;
d4d70aa5 1326 bool interrupts_enabled;
c85aa885 1327 u32 pm_iir;
59cdb63d 1328
b20e3cfe 1329 /* PM interrupt bits that should never be masked */
5dd04556 1330 u32 pm_intrmsk_mbz;
1800ad25 1331
b39fb297
BW
1332 /* Frequencies are stored in potentially platform dependent multiples.
1333 * In other words, *_freq needs to be multiplied by X to be interesting.
1334 * Soft limits are those which are used for the dynamic reclocking done
1335 * by the driver (raise frequencies under heavy loads, and lower for
1336 * lighter loads). Hard limits are those imposed by the hardware.
1337 *
1338 * A distinction is made for overclocking, which is never enabled by
1339 * default, and is considered to be above the hard limit if it's
1340 * possible at all.
1341 */
1342 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1343 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1344 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1345 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1346 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1347 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1348 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1349 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1350 u8 rp1_freq; /* "less than" RP0 power/freqency */
1351 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1352 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1353
8fb55197
CW
1354 u8 up_threshold; /* Current %busy required to uplock */
1355 u8 down_threshold; /* Current %busy required to downclock */
1356
dd75fdc8
CW
1357 int last_adj;
1358 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1359
c0951f0c 1360 bool enabled;
7b92c1bd
CW
1361 atomic_t num_waiters;
1362 atomic_t boosts;
4fc688ce 1363
bf225f20 1364 /* manual wa residency calculations */
e0e8c7cb 1365 struct intel_rps_ei ei;
c85aa885
DV
1366};
1367
37d933fc
SAK
1368struct intel_rc6 {
1369 bool enabled;
1370};
1371
1372struct intel_llc_pstate {
1373 bool enabled;
1374};
1375
562d9bae
SAK
1376struct intel_gen6_power_mgmt {
1377 struct intel_rps rps;
37d933fc
SAK
1378 struct intel_rc6 rc6;
1379 struct intel_llc_pstate llc_pstate;
562d9bae
SAK
1380 struct delayed_work autoenable_work;
1381};
1382
1a240d4d
DV
1383/* defined intel_pm.c */
1384extern spinlock_t mchdev_lock;
1385
c85aa885
DV
1386struct intel_ilk_power_mgmt {
1387 u8 cur_delay;
1388 u8 min_delay;
1389 u8 max_delay;
1390 u8 fmax;
1391 u8 fstart;
1392
1393 u64 last_count1;
1394 unsigned long last_time1;
1395 unsigned long chipset_power;
1396 u64 last_count2;
5ed0bdf2 1397 u64 last_time2;
c85aa885
DV
1398 unsigned long gfx_power;
1399 u8 corr;
1400
1401 int c_m;
1402 int r_t;
1403};
1404
c6cb582e
ID
1405struct drm_i915_private;
1406struct i915_power_well;
1407
1408struct i915_power_well_ops {
1409 /*
1410 * Synchronize the well's hw state to match the current sw state, for
1411 * example enable/disable it based on the current refcount. Called
1412 * during driver init and resume time, possibly after first calling
1413 * the enable/disable handlers.
1414 */
1415 void (*sync_hw)(struct drm_i915_private *dev_priv,
1416 struct i915_power_well *power_well);
1417 /*
1418 * Enable the well and resources that depend on it (for example
1419 * interrupts located on the well). Called after the 0->1 refcount
1420 * transition.
1421 */
1422 void (*enable)(struct drm_i915_private *dev_priv,
1423 struct i915_power_well *power_well);
1424 /*
1425 * Disable the well and resources that depend on it. Called after
1426 * the 1->0 refcount transition.
1427 */
1428 void (*disable)(struct drm_i915_private *dev_priv,
1429 struct i915_power_well *power_well);
1430 /* Returns the hw enabled state. */
1431 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1432 struct i915_power_well *power_well);
1433};
1434
a38911a3
WX
1435/* Power well structure for haswell */
1436struct i915_power_well {
c1ca727f 1437 const char *name;
6f3ef5dd 1438 bool always_on;
a38911a3
WX
1439 /* power well enable/disable usage count */
1440 int count;
bfafe93a
ID
1441 /* cached hw enabled state */
1442 bool hw_enabled;
d8fc70b7 1443 u64 domains;
01c3faa7 1444 /* unique identifier for this power well */
438b8dc4 1445 enum i915_power_well_id id;
362624c9
ACO
1446 /*
1447 * Arbitraty data associated with this power well. Platform and power
1448 * well specific.
1449 */
b5565a2e
ID
1450 union {
1451 struct {
1452 enum dpio_phy phy;
1453 } bxt;
001bd2cb
ID
1454 struct {
1455 /* Mask of pipes whose IRQ logic is backed by the pw */
1456 u8 irq_pipe_mask;
1457 /* The pw is backing the VGA functionality */
1458 bool has_vga:1;
b2891eb2 1459 bool has_fuses:1;
001bd2cb 1460 } hsw;
b5565a2e 1461 };
c6cb582e 1462 const struct i915_power_well_ops *ops;
a38911a3
WX
1463};
1464
83c00f55 1465struct i915_power_domains {
baa70707
ID
1466 /*
1467 * Power wells needed for initialization at driver init and suspend
1468 * time are on. They are kept on until after the first modeset.
1469 */
1470 bool init_power_on;
0d116a29 1471 bool initializing;
c1ca727f 1472 int power_well_count;
baa70707 1473
83c00f55 1474 struct mutex lock;
1da51581 1475 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1476 struct i915_power_well *power_wells;
83c00f55
ID
1477};
1478
35a85ac6 1479#define MAX_L3_SLICES 2
a4da4fa4 1480struct intel_l3_parity {
35a85ac6 1481 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1482 struct work_struct error_work;
35a85ac6 1483 int which_slice;
a4da4fa4
DV
1484};
1485
4b5aed62 1486struct i915_gem_mm {
4b5aed62
DV
1487 /** Memory allocator for GTT stolen memory */
1488 struct drm_mm stolen;
92e97d2f
PZ
1489 /** Protects the usage of the GTT stolen memory allocator. This is
1490 * always the inner lock when overlapping with struct_mutex. */
1491 struct mutex stolen_lock;
1492
4b5aed62
DV
1493 /** List of all objects in gtt_space. Used to restore gtt
1494 * mappings on resume */
1495 struct list_head bound_list;
1496 /**
1497 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1498 * are idle and not used by the GPU). These objects may or may
1499 * not actually have any pages attached.
4b5aed62
DV
1500 */
1501 struct list_head unbound_list;
1502
275f039d
CW
1503 /** List of all objects in gtt_space, currently mmaped by userspace.
1504 * All objects within this list must also be on bound_list.
1505 */
1506 struct list_head userfault_list;
1507
fbbd37b3
CW
1508 /**
1509 * List of objects which are pending destruction.
1510 */
1511 struct llist_head free_list;
1512 struct work_struct free_work;
1513
66df1014
CW
1514 /**
1515 * Small stash of WC pages
1516 */
1517 struct pagevec wc_stash;
1518
4b5aed62 1519 /** Usable portion of the GTT for GEM */
c8847387 1520 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1521
465c403c
MA
1522 /**
1523 * tmpfs instance used for shmem backed objects
1524 */
1525 struct vfsmount *gemfs;
1526
4b5aed62
DV
1527 /** PPGTT used for aliasing the PPGTT with the GTT */
1528 struct i915_hw_ppgtt *aliasing_ppgtt;
1529
2cfcd32a 1530 struct notifier_block oom_notifier;
e87666b5 1531 struct notifier_block vmap_notifier;
ceabbba5 1532 struct shrinker shrinker;
4b5aed62 1533
4b5aed62
DV
1534 /** LRU list of objects with fence regs on them. */
1535 struct list_head fence_list;
1536
8a2421bd
CW
1537 /**
1538 * Workqueue to fault in userptr pages, flushed by the execbuf
1539 * when required but otherwise left to userspace to try again
1540 * on EAGAIN.
1541 */
1542 struct workqueue_struct *userptr_wq;
1543
94312828
CW
1544 u64 unordered_timeline;
1545
bdf1e7e3 1546 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1547 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1548
4b5aed62
DV
1549 /** Bit 6 swizzling required for X tiling */
1550 uint32_t bit_6_swizzle_x;
1551 /** Bit 6 swizzling required for Y tiling */
1552 uint32_t bit_6_swizzle_y;
1553
4b5aed62 1554 /* accounting, useful for userland debugging */
c20e8355 1555 spinlock_t object_stat_lock;
3ef7f228 1556 u64 object_memory;
4b5aed62
DV
1557 u32 object_count;
1558};
1559
edc3d884 1560struct drm_i915_error_state_buf {
0a4cd7c8 1561 struct drm_i915_private *i915;
edc3d884
MK
1562 unsigned bytes;
1563 unsigned size;
1564 int err;
1565 u8 *buf;
1566 loff_t start;
1567 loff_t pos;
1568};
1569
b52992c0
CW
1570#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1571#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1572
3fe3b030
MK
1573#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1574#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1575
99584db3
DV
1576struct i915_gpu_error {
1577 /* For hangcheck timer */
1578#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1579#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1580
737b1506 1581 struct delayed_work hangcheck_work;
99584db3
DV
1582
1583 /* For reset and error_state handling. */
1584 spinlock_t lock;
1585 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1586 struct i915_gpu_state *first_error;
094f9a54 1587
9db529aa
DV
1588 atomic_t pending_fb_pin;
1589
094f9a54
CW
1590 unsigned long missed_irq_rings;
1591
1f83fee0 1592 /**
2ac0f450 1593 * State variable controlling the reset flow and count
1f83fee0 1594 *
2ac0f450 1595 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1596 *
56306c6e 1597 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1598 * meaning that any waiters holding onto the struct_mutex should
1599 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1600 *
1601 * If reset is not completed succesfully, the I915_WEDGE bit is
1602 * set meaning that hardware is terminally sour and there is no
1603 * recovery. All waiters on the reset_queue will be woken when
1604 * that happens.
1605 *
1606 * This counter is used by the wait_seqno code to notice that reset
1607 * event happened and it needs to restart the entire ioctl (since most
1608 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1609 *
1610 * This is important for lock-free wait paths, where no contended lock
1611 * naturally enforces the correct ordering between the bail-out of the
1612 * waiter and the gpu reset work code.
1f83fee0 1613 */
8af29b0c 1614 unsigned long reset_count;
1f83fee0 1615
8c185eca
CW
1616 /**
1617 * flags: Control various stages of the GPU reset
1618 *
1619 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1620 * other users acquiring the struct_mutex. To do this we set the
1621 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1622 * and then check for that bit before acquiring the struct_mutex (in
1623 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1624 * secondary role in preventing two concurrent global reset attempts.
1625 *
1626 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1627 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1628 * but it may be held by some long running waiter (that we cannot
1629 * interrupt without causing trouble). Once we are ready to do the GPU
1630 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1631 * they already hold the struct_mutex and want to participate they can
1632 * inspect the bit and do the reset directly, otherwise the worker
1633 * waits for the struct_mutex.
1634 *
142bc7d9
MT
1635 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1636 * acquire the struct_mutex to reset an engine, we need an explicit
1637 * flag to prevent two concurrent reset attempts in the same engine.
1638 * As the number of engines continues to grow, allocate the flags from
1639 * the most significant bits.
1640 *
8c185eca
CW
1641 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1642 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1643 * i915_gem_request_alloc(), this bit is checked and the sequence
1644 * aborted (with -EIO reported to userspace) if set.
1645 */
8af29b0c 1646 unsigned long flags;
8c185eca
CW
1647#define I915_RESET_BACKOFF 0
1648#define I915_RESET_HANDOFF 1
9db529aa 1649#define I915_RESET_MODESET 2
8af29b0c 1650#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1651#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1652
702c8f8e
MT
1653 /** Number of times an engine has been reset */
1654 u32 reset_engine_count[I915_NUM_ENGINES];
1655
1f15b76f
CW
1656 /**
1657 * Waitqueue to signal when a hang is detected. Used to for waiters
1658 * to release the struct_mutex for the reset to procede.
1659 */
1660 wait_queue_head_t wait_queue;
1661
1f83fee0
DV
1662 /**
1663 * Waitqueue to signal when the reset has completed. Used by clients
1664 * that wait for dev_priv->mm.wedged to settle.
1665 */
1666 wait_queue_head_t reset_queue;
33196ded 1667
094f9a54 1668 /* For missed irq/seqno simulation. */
688e6c72 1669 unsigned long test_irq_rings;
99584db3
DV
1670};
1671
b8efb17b
ZR
1672enum modeset_restore {
1673 MODESET_ON_LID_OPEN,
1674 MODESET_DONE,
1675 MODESET_SUSPENDED,
1676};
1677
500ea70d
RV
1678#define DP_AUX_A 0x40
1679#define DP_AUX_B 0x10
1680#define DP_AUX_C 0x20
1681#define DP_AUX_D 0x30
1682
11c1b657
XZ
1683#define DDC_PIN_B 0x05
1684#define DDC_PIN_C 0x04
1685#define DDC_PIN_D 0x06
1686
6acab15a 1687struct ddi_vbt_port_info {
ce4dd49e
DL
1688 /*
1689 * This is an index in the HDMI/DVI DDI buffer translation table.
1690 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1691 * populate this field.
1692 */
1693#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1694 uint8_t hdmi_level_shift;
311a2094
PZ
1695
1696 uint8_t supports_dvi:1;
1697 uint8_t supports_hdmi:1;
1698 uint8_t supports_dp:1;
a98d9c1d 1699 uint8_t supports_edp:1;
500ea70d
RV
1700
1701 uint8_t alternate_aux_channel;
11c1b657 1702 uint8_t alternate_ddc_pin;
75067dde
AK
1703
1704 uint8_t dp_boost_level;
1705 uint8_t hdmi_boost_level;
6acab15a
PZ
1706};
1707
bfd7ebda
RV
1708enum psr_lines_to_wait {
1709 PSR_0_LINES_TO_WAIT = 0,
1710 PSR_1_LINE_TO_WAIT,
1711 PSR_4_LINES_TO_WAIT,
1712 PSR_8_LINES_TO_WAIT
83a7280e
PB
1713};
1714
41aa3448
RV
1715struct intel_vbt_data {
1716 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1717 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1718
1719 /* Feature bits */
1720 unsigned int int_tv_support:1;
1721 unsigned int lvds_dither:1;
1722 unsigned int lvds_vbt:1;
1723 unsigned int int_crt_support:1;
1724 unsigned int lvds_use_ssc:1;
1725 unsigned int display_clock_mode:1;
1726 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1727 unsigned int panel_type:4;
41aa3448
RV
1728 int lvds_ssc_freq;
1729 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1730
83a7280e
PB
1731 enum drrs_support_type drrs_type;
1732
6aa23e65
JN
1733 struct {
1734 int rate;
1735 int lanes;
1736 int preemphasis;
1737 int vswing;
06411f08 1738 bool low_vswing;
6aa23e65
JN
1739 bool initialized;
1740 bool support;
1741 int bpp;
1742 struct edp_power_seq pps;
1743 } edp;
41aa3448 1744
bfd7ebda
RV
1745 struct {
1746 bool full_link;
1747 bool require_aux_wakeup;
1748 int idle_frames;
1749 enum psr_lines_to_wait lines_to_wait;
1750 int tp1_wakeup_time;
1751 int tp2_tp3_wakeup_time;
1752 } psr;
1753
f00076d2
JN
1754 struct {
1755 u16 pwm_freq_hz;
39fbc9c8 1756 bool present;
f00076d2 1757 bool active_low_pwm;
1de6068e 1758 u8 min_brightness; /* min_brightness/255 of max */
add03379 1759 u8 controller; /* brightness controller number */
9a41e17d 1760 enum intel_backlight_type type;
f00076d2
JN
1761 } backlight;
1762
d17c5443
SK
1763 /* MIPI DSI */
1764 struct {
1765 u16 panel_id;
d3b542fc
SK
1766 struct mipi_config *config;
1767 struct mipi_pps_data *pps;
1768 u8 seq_version;
1769 u32 size;
1770 u8 *data;
8d3ed2f3 1771 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1772 } dsi;
1773
41aa3448
RV
1774 int crt_ddc_pin;
1775
1776 int child_dev_num;
cc998589 1777 struct child_device_config *child_dev;
6acab15a
PZ
1778
1779 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1780 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1781};
1782
77c122bc
VS
1783enum intel_ddb_partitioning {
1784 INTEL_DDB_PART_1_2,
1785 INTEL_DDB_PART_5_6, /* IVB+ */
1786};
1787
1fd527cc
VS
1788struct intel_wm_level {
1789 bool enable;
1790 uint32_t pri_val;
1791 uint32_t spr_val;
1792 uint32_t cur_val;
1793 uint32_t fbc_val;
1794};
1795
820c1980 1796struct ilk_wm_values {
609cedef
VS
1797 uint32_t wm_pipe[3];
1798 uint32_t wm_lp[3];
1799 uint32_t wm_lp_spr[3];
1800 uint32_t wm_linetime[3];
1801 bool enable_fbc_wm;
1802 enum intel_ddb_partitioning partitioning;
1803};
1804
114d7dc0 1805struct g4x_pipe_wm {
1b31389c 1806 uint16_t plane[I915_MAX_PLANES];
04548cba 1807 uint16_t fbc;
262cd2e1 1808};
ae80152d 1809
114d7dc0 1810struct g4x_sr_wm {
262cd2e1 1811 uint16_t plane;
1b31389c 1812 uint16_t cursor;
04548cba 1813 uint16_t fbc;
1b31389c
VS
1814};
1815
1816struct vlv_wm_ddl_values {
1817 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1818};
ae80152d 1819
262cd2e1 1820struct vlv_wm_values {
114d7dc0
VS
1821 struct g4x_pipe_wm pipe[3];
1822 struct g4x_sr_wm sr;
1b31389c 1823 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1824 uint8_t level;
1825 bool cxsr;
0018fda1
VS
1826};
1827
04548cba
VS
1828struct g4x_wm_values {
1829 struct g4x_pipe_wm pipe[2];
1830 struct g4x_sr_wm sr;
1831 struct g4x_sr_wm hpll;
1832 bool cxsr;
1833 bool hpll_en;
1834 bool fbc_en;
1835};
1836
c193924e 1837struct skl_ddb_entry {
16160e3d 1838 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1839};
1840
1841static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1842{
16160e3d 1843 return entry->end - entry->start;
c193924e
DL
1844}
1845
08db6652
DL
1846static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1847 const struct skl_ddb_entry *e2)
1848{
1849 if (e1->start == e2->start && e1->end == e2->end)
1850 return true;
1851
1852 return false;
1853}
1854
c193924e 1855struct skl_ddb_allocation {
2cd601c6 1856 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1857 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1858};
1859
2ac96d2a 1860struct skl_wm_values {
2b4b9f35 1861 unsigned dirty_pipes;
c193924e 1862 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1863};
1864
1865struct skl_wm_level {
a62163e9
L
1866 bool plane_en;
1867 uint16_t plane_res_b;
1868 uint8_t plane_res_l;
2ac96d2a
PB
1869};
1870
7e452fdb
KM
1871/* Stores plane specific WM parameters */
1872struct skl_wm_params {
1873 bool x_tiled, y_tiled;
1874 bool rc_surface;
1875 uint32_t width;
1876 uint8_t cpp;
1877 uint32_t plane_pixel_rate;
1878 uint32_t y_min_scanlines;
1879 uint32_t plane_bytes_per_line;
1880 uint_fixed_16_16_t plane_blocks_per_line;
1881 uint_fixed_16_16_t y_tile_minimum;
1882 uint32_t linetime_us;
1883};
1884
c67a470b 1885/*
765dab67
PZ
1886 * This struct helps tracking the state needed for runtime PM, which puts the
1887 * device in PCI D3 state. Notice that when this happens, nothing on the
1888 * graphics device works, even register access, so we don't get interrupts nor
1889 * anything else.
c67a470b 1890 *
765dab67
PZ
1891 * Every piece of our code that needs to actually touch the hardware needs to
1892 * either call intel_runtime_pm_get or call intel_display_power_get with the
1893 * appropriate power domain.
a8a8bd54 1894 *
765dab67
PZ
1895 * Our driver uses the autosuspend delay feature, which means we'll only really
1896 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1897 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1898 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1899 *
1900 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1901 * goes back to false exactly before we reenable the IRQs. We use this variable
1902 * to check if someone is trying to enable/disable IRQs while they're supposed
1903 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1904 * case it happens.
c67a470b 1905 *
765dab67 1906 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1907 */
5d584b2e 1908struct i915_runtime_pm {
1f814dac 1909 atomic_t wakeref_count;
5d584b2e 1910 bool suspended;
2aeb7d3a 1911 bool irqs_enabled;
c67a470b
PZ
1912};
1913
926321d5
DV
1914enum intel_pipe_crc_source {
1915 INTEL_PIPE_CRC_SOURCE_NONE,
1916 INTEL_PIPE_CRC_SOURCE_PLANE1,
1917 INTEL_PIPE_CRC_SOURCE_PLANE2,
1918 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1919 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1920 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1921 INTEL_PIPE_CRC_SOURCE_TV,
1922 INTEL_PIPE_CRC_SOURCE_DP_B,
1923 INTEL_PIPE_CRC_SOURCE_DP_C,
1924 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1925 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1926 INTEL_PIPE_CRC_SOURCE_MAX,
1927};
1928
8bf1e9f1 1929struct intel_pipe_crc_entry {
ac2300d4 1930 uint32_t frame;
8bf1e9f1
SH
1931 uint32_t crc[5];
1932};
1933
b2c88f5b 1934#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1935struct intel_pipe_crc {
d538bbdf
DL
1936 spinlock_t lock;
1937 bool opened; /* exclusive access to the result file */
e5f75aca 1938 struct intel_pipe_crc_entry *entries;
926321d5 1939 enum intel_pipe_crc_source source;
d538bbdf 1940 int head, tail;
07144428 1941 wait_queue_head_t wq;
8c6b709d 1942 int skipped;
8bf1e9f1
SH
1943};
1944
f99d7069 1945struct i915_frontbuffer_tracking {
b5add959 1946 spinlock_t lock;
f99d7069
DV
1947
1948 /*
1949 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1950 * scheduled flips.
1951 */
1952 unsigned busy_bits;
1953 unsigned flip_bits;
1954};
1955
7225342a 1956struct i915_wa_reg {
f0f59a00 1957 i915_reg_t addr;
7225342a
MK
1958 u32 value;
1959 /* bitmask representing WA bits */
1960 u32 mask;
1961};
1962
33136b06
AS
1963/*
1964 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1965 * allowing it for RCS as we don't foresee any requirement of having
1966 * a whitelist for other engines. When it is really required for
1967 * other engines then the limit need to be increased.
1968 */
1969#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1970
1971struct i915_workarounds {
1972 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1973 u32 count;
666796da 1974 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1975};
1976
cf9d2890
YZ
1977struct i915_virtual_gpu {
1978 bool active;
8a4ab66f 1979 u32 caps;
cf9d2890
YZ
1980};
1981
aa363136
MR
1982/* used in computing the new watermarks state */
1983struct intel_wm_config {
1984 unsigned int num_pipes_active;
1985 bool sprites_enabled;
1986 bool sprites_scaled;
1987};
1988
d7965152
RB
1989struct i915_oa_format {
1990 u32 format;
1991 int size;
1992};
1993
8a3003dd
RB
1994struct i915_oa_reg {
1995 i915_reg_t addr;
1996 u32 value;
1997};
1998
701f8231
LL
1999struct i915_oa_config {
2000 char uuid[UUID_STRING_LEN + 1];
2001 int id;
2002
2003 const struct i915_oa_reg *mux_regs;
2004 u32 mux_regs_len;
2005 const struct i915_oa_reg *b_counter_regs;
2006 u32 b_counter_regs_len;
2007 const struct i915_oa_reg *flex_regs;
2008 u32 flex_regs_len;
2009
2010 struct attribute_group sysfs_metric;
2011 struct attribute *attrs[2];
2012 struct device_attribute sysfs_metric_id;
f89823c2
LL
2013
2014 atomic_t ref_count;
701f8231
LL
2015};
2016
eec688e1
RB
2017struct i915_perf_stream;
2018
16d98b31
RB
2019/**
2020 * struct i915_perf_stream_ops - the OPs to support a specific stream type
2021 */
eec688e1 2022struct i915_perf_stream_ops {
16d98b31
RB
2023 /**
2024 * @enable: Enables the collection of HW samples, either in response to
2025 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
2026 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
2027 */
2028 void (*enable)(struct i915_perf_stream *stream);
2029
16d98b31
RB
2030 /**
2031 * @disable: Disables the collection of HW samples, either in response
2032 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
2033 * the stream.
eec688e1
RB
2034 */
2035 void (*disable)(struct i915_perf_stream *stream);
2036
16d98b31
RB
2037 /**
2038 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
2039 * once there is something ready to read() for the stream
2040 */
2041 void (*poll_wait)(struct i915_perf_stream *stream,
2042 struct file *file,
2043 poll_table *wait);
2044
16d98b31
RB
2045 /**
2046 * @wait_unlocked: For handling a blocking read, wait until there is
2047 * something to ready to read() for the stream. E.g. wait on the same
d7965152 2048 * wait queue that would be passed to poll_wait().
eec688e1
RB
2049 */
2050 int (*wait_unlocked)(struct i915_perf_stream *stream);
2051
16d98b31
RB
2052 /**
2053 * @read: Copy buffered metrics as records to userspace
2054 * **buf**: the userspace, destination buffer
2055 * **count**: the number of bytes to copy, requested by userspace
2056 * **offset**: zero at the start of the read, updated as the read
2057 * proceeds, it represents how many bytes have been copied so far and
2058 * the buffer offset for copying the next record.
eec688e1 2059 *
16d98b31
RB
2060 * Copy as many buffered i915 perf samples and records for this stream
2061 * to userspace as will fit in the given buffer.
eec688e1 2062 *
16d98b31
RB
2063 * Only write complete records; returning -%ENOSPC if there isn't room
2064 * for a complete record.
eec688e1 2065 *
16d98b31
RB
2066 * Return any error condition that results in a short read such as
2067 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2068 * returning to userspace.
eec688e1
RB
2069 */
2070 int (*read)(struct i915_perf_stream *stream,
2071 char __user *buf,
2072 size_t count,
2073 size_t *offset);
2074
16d98b31
RB
2075 /**
2076 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
2077 *
2078 * The stream will always be disabled before this is called.
2079 */
2080 void (*destroy)(struct i915_perf_stream *stream);
2081};
2082
16d98b31
RB
2083/**
2084 * struct i915_perf_stream - state for a single open stream FD
2085 */
eec688e1 2086struct i915_perf_stream {
16d98b31
RB
2087 /**
2088 * @dev_priv: i915 drm device
2089 */
eec688e1
RB
2090 struct drm_i915_private *dev_priv;
2091
16d98b31
RB
2092 /**
2093 * @link: Links the stream into ``&drm_i915_private->streams``
2094 */
eec688e1
RB
2095 struct list_head link;
2096
16d98b31
RB
2097 /**
2098 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2099 * properties given when opening a stream, representing the contents
2100 * of a single sample as read() by userspace.
2101 */
eec688e1 2102 u32 sample_flags;
16d98b31
RB
2103
2104 /**
2105 * @sample_size: Considering the configured contents of a sample
2106 * combined with the required header size, this is the total size
2107 * of a single sample record.
2108 */
d7965152 2109 int sample_size;
eec688e1 2110
16d98b31
RB
2111 /**
2112 * @ctx: %NULL if measuring system-wide across all contexts or a
2113 * specific context that is being monitored.
2114 */
eec688e1 2115 struct i915_gem_context *ctx;
16d98b31
RB
2116
2117 /**
2118 * @enabled: Whether the stream is currently enabled, considering
2119 * whether the stream was opened in a disabled state and based
2120 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2121 */
eec688e1
RB
2122 bool enabled;
2123
16d98b31
RB
2124 /**
2125 * @ops: The callbacks providing the implementation of this specific
2126 * type of configured stream.
2127 */
d7965152 2128 const struct i915_perf_stream_ops *ops;
701f8231
LL
2129
2130 /**
2131 * @oa_config: The OA configuration used by the stream.
2132 */
2133 struct i915_oa_config *oa_config;
d7965152
RB
2134};
2135
16d98b31
RB
2136/**
2137 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2138 */
d7965152 2139struct i915_oa_ops {
f89823c2
LL
2140 /**
2141 * @is_valid_b_counter_reg: Validates register's address for
2142 * programming boolean counters for a particular platform.
2143 */
2144 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2145 u32 addr);
2146
2147 /**
2148 * @is_valid_mux_reg: Validates register's address for programming mux
2149 * for a particular platform.
2150 */
2151 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2152
2153 /**
2154 * @is_valid_flex_reg: Validates register's address for programming
2155 * flex EU filtering for a particular platform.
2156 */
2157 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2158
16d98b31
RB
2159 /**
2160 * @init_oa_buffer: Resets the head and tail pointers of the
2161 * circular buffer for periodic OA reports.
2162 *
2163 * Called when first opening a stream for OA metrics, but also may be
2164 * called in response to an OA buffer overflow or other error
2165 * condition.
2166 *
2167 * Note it may be necessary to clear the full OA buffer here as part of
2168 * maintaining the invariable that new reports must be written to
2169 * zeroed memory for us to be able to reliable detect if an expected
2170 * report has not yet landed in memory. (At least on Haswell the OA
2171 * buffer tail pointer is not synchronized with reports being visible
2172 * to the CPU)
2173 */
d7965152 2174 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31 2175
19f81df2
RB
2176 /**
2177 * @enable_metric_set: Selects and applies any MUX configuration to set
2178 * up the Boolean and Custom (B/C) counters that are part of the
2179 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2180 * disabling EU clock gating as required.
2181 */
701f8231
LL
2182 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2183 const struct i915_oa_config *oa_config);
16d98b31
RB
2184
2185 /**
2186 * @disable_metric_set: Remove system constraints associated with using
2187 * the OA unit.
2188 */
d7965152 2189 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2190
2191 /**
2192 * @oa_enable: Enable periodic sampling
2193 */
d7965152 2194 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2195
2196 /**
2197 * @oa_disable: Disable periodic sampling
2198 */
d7965152 2199 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2200
2201 /**
2202 * @read: Copy data from the circular OA buffer into a given userspace
2203 * buffer.
2204 */
d7965152
RB
2205 int (*read)(struct i915_perf_stream *stream,
2206 char __user *buf,
2207 size_t count,
2208 size_t *offset);
16d98b31
RB
2209
2210 /**
19f81df2 2211 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2212 *
19f81df2
RB
2213 * In particular this enables us to share all the fiddly code for
2214 * handling the OA unit tail pointer race that affects multiple
2215 * generations.
16d98b31 2216 */
19f81df2 2217 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2218};
2219
49cd97a3
VS
2220struct intel_cdclk_state {
2221 unsigned int cdclk, vco, ref;
2222};
2223
77fec556 2224struct drm_i915_private {
8f460e2c
CW
2225 struct drm_device drm;
2226
efab6d8d 2227 struct kmem_cache *objects;
e20d2ab7 2228 struct kmem_cache *vmas;
d1b48c1e 2229 struct kmem_cache *luts;
efab6d8d 2230 struct kmem_cache *requests;
52e54209 2231 struct kmem_cache *dependencies;
c5cf9a91 2232 struct kmem_cache *priorities;
f4c956ad 2233
5c969aa7 2234 const struct intel_device_info info;
f4c956ad 2235
f4c956ad
DV
2236 void __iomem *regs;
2237
907b28c5 2238 struct intel_uncore uncore;
f4c956ad 2239
cf9d2890
YZ
2240 struct i915_virtual_gpu vgpu;
2241
feddf6e8 2242 struct intel_gvt *gvt;
0ad35fed 2243
bd132858 2244 struct intel_huc huc;
33a732f4
AD
2245 struct intel_guc guc;
2246
eb805623
DV
2247 struct intel_csr csr;
2248
5ea6e5e3 2249 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2250
f4c956ad
DV
2251 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2252 * controller on different i2c buses. */
2253 struct mutex gmbus_mutex;
2254
2255 /**
2256 * Base address of the gmbus and gpio block.
2257 */
2258 uint32_t gpio_mmio_base;
2259
b6fdd0f2
SS
2260 /* MMIO base address for MIPI regs */
2261 uint32_t mipi_mmio_base;
2262
443a389f
VS
2263 uint32_t psr_mmio_base;
2264
44cb734c
ID
2265 uint32_t pps_mmio_base;
2266
28c70f16
DV
2267 wait_queue_head_t gmbus_wait_queue;
2268
f4c956ad 2269 struct pci_dev *bridge_dev;
3b3f1650 2270 struct intel_engine_cs *engine[I915_NUM_ENGINES];
e7af3116
CW
2271 /* Context used internally to idle the GPU and setup initial state */
2272 struct i915_gem_context *kernel_context;
2273 /* Context only to be used for injecting preemption commands */
2274 struct i915_gem_context *preempt_context;
51d545d0 2275 struct i915_vma *semaphore;
f4c956ad 2276
ba8286fa 2277 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2278 struct resource mch_res;
2279
f4c956ad
DV
2280 /* protects the irq masks */
2281 spinlock_t irq_lock;
2282
f8b79e58
ID
2283 bool display_irqs_enabled;
2284
9ee32fea
DV
2285 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2286 struct pm_qos_request pm_qos;
2287
a580516d
VS
2288 /* Sideband mailbox protection */
2289 struct mutex sb_lock;
f4c956ad
DV
2290
2291 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2292 union {
2293 u32 irq_mask;
2294 u32 de_irq_mask[I915_MAX_PIPES];
2295 };
f4c956ad 2296 u32 gt_irq_mask;
f4e9af4f
AG
2297 u32 pm_imr;
2298 u32 pm_ier;
a6706b45 2299 u32 pm_rps_events;
26705e20 2300 u32 pm_guc_events;
91d181dd 2301 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2302
5fcece80 2303 struct i915_hotplug hotplug;
ab34a7e8 2304 struct intel_fbc fbc;
439d7ac0 2305 struct i915_drrs drrs;
f4c956ad 2306 struct intel_opregion opregion;
41aa3448 2307 struct intel_vbt_data vbt;
f4c956ad 2308
d9ceb816
JB
2309 bool preserve_bios_swizzle;
2310
f4c956ad
DV
2311 /* overlay */
2312 struct intel_overlay *overlay;
f4c956ad 2313
58c68779 2314 /* backlight registers and fields in struct intel_panel */
07f11d49 2315 struct mutex backlight_lock;
31ad8ec6 2316
f4c956ad 2317 /* LVDS info */
f4c956ad
DV
2318 bool no_aux_handshake;
2319
e39b999a
VS
2320 /* protects panel power sequencer state */
2321 struct mutex pps_mutex;
2322
f4c956ad 2323 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2324 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2325
2326 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2327 unsigned int skl_preferred_vco_freq;
49cd97a3 2328 unsigned int max_cdclk_freq;
8d96561a 2329
adafdc6f 2330 unsigned int max_dotclk_freq;
e7dc33f3 2331 unsigned int rawclk_freq;
6bcda4f0 2332 unsigned int hpll_freq;
bfa7df01 2333 unsigned int czclk_freq;
f4c956ad 2334
63911d72 2335 struct {
bb0f4aab
VS
2336 /*
2337 * The current logical cdclk state.
2338 * See intel_atomic_state.cdclk.logical
2339 *
2340 * For reading holding any crtc lock is sufficient,
2341 * for writing must hold all of them.
2342 */
2343 struct intel_cdclk_state logical;
2344 /*
2345 * The current actual cdclk state.
2346 * See intel_atomic_state.cdclk.actual
2347 */
2348 struct intel_cdclk_state actual;
2349 /* The current hardware cdclk state */
49cd97a3
VS
2350 struct intel_cdclk_state hw;
2351 } cdclk;
63911d72 2352
645416f5
DV
2353 /**
2354 * wq - Driver workqueue for GEM.
2355 *
2356 * NOTE: Work items scheduled here are not allowed to grab any modeset
2357 * locks, for otherwise the flushing done in the pageflip code will
2358 * result in deadlocks.
2359 */
f4c956ad
DV
2360 struct workqueue_struct *wq;
2361
2362 /* Display functions */
2363 struct drm_i915_display_funcs display;
2364
2365 /* PCH chipset type */
2366 enum intel_pch pch_type;
17a303ec 2367 unsigned short pch_id;
f4c956ad
DV
2368
2369 unsigned long quirks;
2370
b8efb17b
ZR
2371 enum modeset_restore modeset_restore;
2372 struct mutex modeset_restore_lock;
e2c8b870 2373 struct drm_atomic_state *modeset_restore_state;
73974893 2374 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2375
a7bbbd63 2376 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2377 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2378
4b5aed62 2379 struct i915_gem_mm mm;
ad46cb53
CW
2380 DECLARE_HASHTABLE(mm_structs, 7);
2381 struct mutex mm_lock;
8781342d 2382
4395890a
ZW
2383 struct intel_ppat ppat;
2384
8781342d
DV
2385 /* Kernel Modesetting */
2386
e2af48c6
VS
2387 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2388 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207 2389
c4597872
DV
2390#ifdef CONFIG_DEBUG_FS
2391 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2392#endif
2393
565602d7 2394 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2395 int num_shared_dpll;
2396 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2397 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2398
fbf6d879
ML
2399 /*
2400 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2401 * Must be global rather than per dpll, because on some platforms
2402 * plls share registers.
2403 */
2404 struct mutex dpll_lock;
2405
565602d7 2406 unsigned int active_crtcs;
d305e061
VS
2407 /* minimum acceptable cdclk for each pipe */
2408 int min_cdclk[I915_MAX_PIPES];
565602d7 2409
e4607fcf 2410 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2411
7225342a 2412 struct i915_workarounds workarounds;
888b5995 2413
f99d7069
DV
2414 struct i915_frontbuffer_tracking fb_tracking;
2415
eb955eee
CW
2416 struct intel_atomic_helper {
2417 struct llist_head free_list;
2418 struct work_struct free_work;
2419 } atomic_helper;
2420
652c393a 2421 u16 orig_clock;
f97108d1 2422
c4804411 2423 bool mchbar_need_disable;
f97108d1 2424
a4da4fa4
DV
2425 struct intel_l3_parity l3_parity;
2426
59124506 2427 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2428 u32 edram_cap;
59124506 2429
9f817501
SAK
2430 /*
2431 * Protects RPS/RC6 register access and PCU communication.
2432 * Must be taken after struct_mutex if nested. Note that
2433 * this lock may be held for long periods of time when
2434 * talking to hw - so only take it when talking to hw!
2435 */
2436 struct mutex pcu_lock;
2437
562d9bae
SAK
2438 /* gen6+ GT PM state */
2439 struct intel_gen6_power_mgmt gt_pm;
c6a828d3 2440
20e4d407
DV
2441 /* ilk-only ips/rps state. Everything in here is protected by the global
2442 * mchdev_lock in intel_pm.c */
c85aa885 2443 struct intel_ilk_power_mgmt ips;
b5e50c3f 2444
83c00f55 2445 struct i915_power_domains power_domains;
a38911a3 2446
a031d709 2447 struct i915_psr psr;
3f51e471 2448
99584db3 2449 struct i915_gpu_error gpu_error;
ae681d96 2450
c9cddffc
JB
2451 struct drm_i915_gem_object *vlv_pctx;
2452
8be48d92
DA
2453 /* list of fbdev register on this device */
2454 struct intel_fbdev *fbdev;
82e3b8c1 2455 struct work_struct fbdev_suspend_work;
e953fd7b
CW
2456
2457 struct drm_property *broadcast_rgb_property;
3f43c48d 2458 struct drm_property *force_audio_property;
e3689190 2459
58fddc28 2460 /* hda/i915 audio component */
51e1d83c 2461 struct i915_audio_component *audio_component;
58fddc28 2462 bool audio_component_registered;
4a21ef7d
LY
2463 /**
2464 * av_mutex - mutex for audio/video sync
2465 *
2466 */
2467 struct mutex av_mutex;
58fddc28 2468
829a0af2
CW
2469 struct {
2470 struct list_head list;
5f09a9c8
CW
2471 struct llist_head free_list;
2472 struct work_struct free_work;
829a0af2
CW
2473
2474 /* The hw wants to have a stable context identifier for the
2475 * lifetime of the context (for OA, PASID, faults, etc).
2476 * This is limited in execlists to 21 bits.
2477 */
2478 struct ida hw_ida;
2479#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2480 } contexts;
f4c956ad 2481
3e68320e 2482 u32 fdi_rx_config;
68d18ad7 2483
c231775c 2484 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2485 u32 chv_phy_control;
c231775c
VS
2486 /*
2487 * Shadows for CHV DPLL_MD regs to keep the state
2488 * checker somewhat working in the presence hardware
2489 * crappiness (can't read out DPLL_MD for pipes B & C).
2490 */
2491 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2492 u32 bxt_phy_grc;
70722468 2493
842f1c8b 2494 u32 suspend_count;
bc87229f 2495 bool suspended_to_idle;
f4c956ad 2496 struct i915_suspend_saved_registers regfile;
ddeea5b0 2497 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2498
656d1b89 2499 enum {
16dcdc4e
PZ
2500 I915_SAGV_UNKNOWN = 0,
2501 I915_SAGV_DISABLED,
2502 I915_SAGV_ENABLED,
2503 I915_SAGV_NOT_CONTROLLED
2504 } sagv_status;
656d1b89 2505
53615a5e
VS
2506 struct {
2507 /*
2508 * Raw watermark latency values:
2509 * in 0.1us units for WM0,
2510 * in 0.5us units for WM1+.
2511 */
2512 /* primary */
2513 uint16_t pri_latency[5];
2514 /* sprite */
2515 uint16_t spr_latency[5];
2516 /* cursor */
2517 uint16_t cur_latency[5];
2af30a5c
PB
2518 /*
2519 * Raw watermark memory latency values
2520 * for SKL for all 8 levels
2521 * in 1us units.
2522 */
2523 uint16_t skl_latency[8];
609cedef
VS
2524
2525 /* current hardware state */
2d41c0b5
PB
2526 union {
2527 struct ilk_wm_values hw;
2528 struct skl_wm_values skl_hw;
0018fda1 2529 struct vlv_wm_values vlv;
04548cba 2530 struct g4x_wm_values g4x;
2d41c0b5 2531 };
58590c14
VS
2532
2533 uint8_t max_level;
ed4a6a7c
MR
2534
2535 /*
2536 * Should be held around atomic WM register writing; also
2537 * protects * intel_crtc->wm.active and
2538 * cstate->wm.need_postvbl_update.
2539 */
2540 struct mutex wm_mutex;
279e99d7
MR
2541
2542 /*
2543 * Set during HW readout of watermarks/DDB. Some platforms
2544 * need to know when we're still using BIOS-provided values
2545 * (which we don't fully trust).
2546 */
2547 bool distrust_bios_wm;
53615a5e
VS
2548 } wm;
2549
ad1443f0 2550 struct i915_runtime_pm runtime_pm;
8a187455 2551
eec688e1
RB
2552 struct {
2553 bool initialized;
d7965152 2554
442b8c06 2555 struct kobject *metrics_kobj;
ccdf6341 2556 struct ctl_table_header *sysctl_header;
442b8c06 2557
f89823c2
LL
2558 /*
2559 * Lock associated with adding/modifying/removing OA configs
2560 * in dev_priv->perf.metrics_idr.
2561 */
2562 struct mutex metrics_lock;
2563
2564 /*
2565 * List of dynamic configurations, you need to hold
2566 * dev_priv->perf.metrics_lock to access it.
2567 */
2568 struct idr metrics_idr;
2569
2570 /*
2571 * Lock associated with anything below within this structure
2572 * except exclusive_stream.
2573 */
eec688e1
RB
2574 struct mutex lock;
2575 struct list_head streams;
8a3003dd
RB
2576
2577 struct {
f89823c2
LL
2578 /*
2579 * The stream currently using the OA unit. If accessed
2580 * outside a syscall associated to its file
2581 * descriptor, you need to hold
2582 * dev_priv->drm.struct_mutex.
2583 */
d7965152
RB
2584 struct i915_perf_stream *exclusive_stream;
2585
2586 u32 specific_ctx_id;
d7965152
RB
2587
2588 struct hrtimer poll_check_timer;
2589 wait_queue_head_t poll_wq;
2590 bool pollin;
2591
712122ea
RB
2592 /**
2593 * For rate limiting any notifications of spurious
2594 * invalid OA reports
2595 */
2596 struct ratelimit_state spurious_report_rs;
2597
d7965152
RB
2598 bool periodic;
2599 int period_exponent;
155e941f 2600 int timestamp_frequency;
d7965152 2601
701f8231 2602 struct i915_oa_config test_config;
d7965152
RB
2603
2604 struct {
2605 struct i915_vma *vma;
2606 u8 *vaddr;
19f81df2 2607 u32 last_ctx_id;
d7965152
RB
2608 int format;
2609 int format_size;
f279020a 2610
0dd860cf
RB
2611 /**
2612 * Locks reads and writes to all head/tail state
2613 *
2614 * Consider: the head and tail pointer state
2615 * needs to be read consistently from a hrtimer
2616 * callback (atomic context) and read() fop
2617 * (user context) with tail pointer updates
2618 * happening in atomic context and head updates
2619 * in user context and the (unlikely)
2620 * possibility of read() errors needing to
2621 * reset all head/tail state.
2622 *
2623 * Note: Contention or performance aren't
2624 * currently a significant concern here
2625 * considering the relatively low frequency of
2626 * hrtimer callbacks (5ms period) and that
2627 * reads typically only happen in response to a
2628 * hrtimer event and likely complete before the
2629 * next callback.
2630 *
2631 * Note: This lock is not held *while* reading
2632 * and copying data to userspace so the value
2633 * of head observed in htrimer callbacks won't
2634 * represent any partial consumption of data.
2635 */
2636 spinlock_t ptr_lock;
2637
2638 /**
2639 * One 'aging' tail pointer and one 'aged'
2640 * tail pointer ready to used for reading.
2641 *
2642 * Initial values of 0xffffffff are invalid
2643 * and imply that an update is required
2644 * (and should be ignored by an attempted
2645 * read)
2646 */
2647 struct {
2648 u32 offset;
2649 } tails[2];
2650
2651 /**
2652 * Index for the aged tail ready to read()
2653 * data up to.
2654 */
2655 unsigned int aged_tail_idx;
2656
2657 /**
2658 * A monotonic timestamp for when the current
2659 * aging tail pointer was read; used to
2660 * determine when it is old enough to trust.
2661 */
2662 u64 aging_timestamp;
2663
f279020a
RB
2664 /**
2665 * Although we can always read back the head
2666 * pointer register, we prefer to avoid
2667 * trusting the HW state, just to avoid any
2668 * risk that some hardware condition could
2669 * somehow bump the head pointer unpredictably
2670 * and cause us to forward the wrong OA buffer
2671 * data to userspace.
2672 */
2673 u32 head;
d7965152
RB
2674 } oa_buffer;
2675
2676 u32 gen7_latched_oastatus1;
19f81df2
RB
2677 u32 ctx_oactxctrl_offset;
2678 u32 ctx_flexeu0_offset;
2679
2680 /**
2681 * The RPT_ID/reason field for Gen8+ includes a bit
2682 * to determine if the CTX ID in the report is valid
2683 * but the specific bit differs between Gen 8 and 9
2684 */
2685 u32 gen8_valid_ctx_bit;
d7965152
RB
2686
2687 struct i915_oa_ops ops;
2688 const struct i915_oa_format *oa_formats;
8a3003dd 2689 } oa;
eec688e1
RB
2690 } perf;
2691
a83014d3
OM
2692 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2693 struct {
821ed7df 2694 void (*resume)(struct drm_i915_private *);
117897f4 2695 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2696
73cb9701
CW
2697 struct list_head timelines;
2698 struct i915_gem_timeline global_timeline;
28176ef4 2699 u32 active_requests;
73cb9701 2700
67d97da3
CW
2701 /**
2702 * Is the GPU currently considered idle, or busy executing
2703 * userspace requests? Whilst idle, we allow runtime power
2704 * management to power down the hardware and display clocks.
2705 * In order to reduce the effect on performance, there
2706 * is a slight delay before we do so.
2707 */
67d97da3
CW
2708 bool awake;
2709
2710 /**
2711 * We leave the user IRQ off as much as possible,
2712 * but this means that requests will finish and never
2713 * be retired once the system goes idle. Set a timer to
2714 * fire periodically while the ring is running. When it
2715 * fires, go retire requests.
2716 */
2717 struct delayed_work retire_work;
2718
2719 /**
2720 * When we detect an idle GPU, we want to turn on
2721 * powersaving features. So once we see that there
2722 * are no more requests outstanding and no more
2723 * arrive within a small period of time, we fire
2724 * off the idle_work.
2725 */
2726 struct delayed_work idle_work;
de867c20
CW
2727
2728 ktime_t last_init_time;
a83014d3
OM
2729 } gt;
2730
3be60de9
VS
2731 /* perform PHY state sanity checks? */
2732 bool chv_phy_assert[2];
2733
a3a8986c
MK
2734 bool ipc_enabled;
2735
f9318941
PD
2736 /* Used to save the pipe-to-encoder mapping for audio */
2737 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2738
eef57324
JA
2739 /* necessary resource sharing with HDMI LPE audio driver. */
2740 struct {
2741 struct platform_device *platdev;
2742 int irq;
2743 } lpe_audio;
2744
bdf1e7e3
DV
2745 /*
2746 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2747 * will be rejected. Instead look for a better place.
2748 */
77fec556 2749};
1da177e4 2750
2c1792a1
CW
2751static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2752{
091387c1 2753 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2754}
2755
c49d13ee 2756static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2757{
c49d13ee 2758 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2759}
2760
33a732f4
AD
2761static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2762{
2763 return container_of(guc, struct drm_i915_private, guc);
2764}
2765
50beba55
AH
2766static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2767{
2768 return container_of(huc, struct drm_i915_private, huc);
2769}
2770
b4ac5afc 2771/* Simple iterator over all initialised engines */
3b3f1650
AG
2772#define for_each_engine(engine__, dev_priv__, id__) \
2773 for ((id__) = 0; \
2774 (id__) < I915_NUM_ENGINES; \
2775 (id__)++) \
2776 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2777
2778/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2779#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2780 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2781 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2782
b1d7e4b4
WF
2783enum hdmi_force_audio {
2784 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2785 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2786 HDMI_AUDIO_AUTO, /* trust EDID */
2787 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2788};
2789
190d6cd5 2790#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2791
a071fa00
DV
2792/*
2793 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2794 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2795 * doesn't mean that the hw necessarily already scans it out, but that any
2796 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2797 *
2798 * We have one bit per pipe and per scanout plane type.
2799 */
d1b9d039
SAK
2800#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2801#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2802#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2803 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2804#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2805 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2806#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2807 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2808#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2809 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2810#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2811 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2812
85d1225e
DG
2813/*
2814 * Optimised SGL iterator for GEM objects
2815 */
2816static __always_inline struct sgt_iter {
2817 struct scatterlist *sgp;
2818 union {
2819 unsigned long pfn;
2820 dma_addr_t dma;
2821 };
2822 unsigned int curr;
2823 unsigned int max;
2824} __sgt_iter(struct scatterlist *sgl, bool dma) {
2825 struct sgt_iter s = { .sgp = sgl };
2826
2827 if (s.sgp) {
2828 s.max = s.curr = s.sgp->offset;
2829 s.max += s.sgp->length;
2830 if (dma)
2831 s.dma = sg_dma_address(s.sgp);
2832 else
2833 s.pfn = page_to_pfn(sg_page(s.sgp));
2834 }
2835
2836 return s;
2837}
2838
96d77634
CW
2839static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2840{
2841 ++sg;
2842 if (unlikely(sg_is_chain(sg)))
2843 sg = sg_chain_ptr(sg);
2844 return sg;
2845}
2846
63d15326
DG
2847/**
2848 * __sg_next - return the next scatterlist entry in a list
2849 * @sg: The current sg entry
2850 *
2851 * Description:
2852 * If the entry is the last, return NULL; otherwise, step to the next
2853 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2854 * otherwise just return the pointer to the current element.
2855 **/
2856static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2857{
2858#ifdef CONFIG_DEBUG_SG
2859 BUG_ON(sg->sg_magic != SG_MAGIC);
2860#endif
96d77634 2861 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2862}
2863
85d1225e
DG
2864/**
2865 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2866 * @__dmap: DMA address (output)
2867 * @__iter: 'struct sgt_iter' (iterator state, internal)
2868 * @__sgt: sg_table to iterate over (input)
2869 */
2870#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2871 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2872 ((__dmap) = (__iter).dma + (__iter).curr); \
e60b36f7
CW
2873 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2874 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
85d1225e
DG
2875
2876/**
2877 * for_each_sgt_page - iterate over the pages of the given sg_table
2878 * @__pp: page pointer (output)
2879 * @__iter: 'struct sgt_iter' (iterator state, internal)
2880 * @__sgt: sg_table to iterate over (input)
2881 */
2882#define for_each_sgt_page(__pp, __iter, __sgt) \
2883 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2884 ((__pp) = (__iter).pfn == 0 ? NULL : \
2885 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
e60b36f7
CW
2886 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2887 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
a071fa00 2888
a5c08166
MA
2889static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2890{
2891 unsigned int page_sizes;
2892
2893 page_sizes = 0;
2894 while (sg) {
2895 GEM_BUG_ON(sg->offset);
2896 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2897 page_sizes |= sg->length;
2898 sg = __sg_next(sg);
2899 }
2900
2901 return page_sizes;
2902}
2903
5602452e
TU
2904static inline unsigned int i915_sg_segment_size(void)
2905{
2906 unsigned int size = swiotlb_max_segment();
2907
2908 if (size == 0)
2909 return SCATTERLIST_MAX_SEGMENT;
2910
2911 size = rounddown(size, PAGE_SIZE);
2912 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2913 if (size < PAGE_SIZE)
2914 size = PAGE_SIZE;
2915
2916 return size;
2917}
2918
5ca43ef0
TU
2919static inline const struct intel_device_info *
2920intel_info(const struct drm_i915_private *dev_priv)
2921{
2922 return &dev_priv->info;
2923}
2924
2925#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2926
55b8f2a7 2927#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2928#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2929
e87a005d 2930#define REVID_FOREVER 0xff
4805fe82 2931#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2932
2933#define GEN_FOREVER (0)
fe52e597
JL
2934
2935#define INTEL_GEN_MASK(s, e) ( \
2936 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2937 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2938 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2939 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2940)
2941
ac657f64
TU
2942/*
2943 * Returns true if Gen is in inclusive range [Start, End].
2944 *
2945 * Use GEN_FOREVER for unbound start and or end.
2946 */
fe52e597
JL
2947#define IS_GEN(dev_priv, s, e) \
2948 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
ac657f64 2949
e87a005d
JN
2950/*
2951 * Return true if revision is in range [since,until] inclusive.
2952 *
2953 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2954 */
2955#define IS_REVID(p, since, until) \
2956 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2957
ae7617f0 2958#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
5a127a8c
TU
2959
2960#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2961#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2962#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2963#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2964#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2965#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2966#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2967#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2968#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2969#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2970#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2971#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
f69c11ae 2972#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2973#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2974#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
5a127a8c
TU
2975#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2976#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
50a0bc90 2977#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
5a127a8c 2978#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
18b53818
LL
2979#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2980 (dev_priv)->info.gt == 1)
5a127a8c
TU
2981#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2982#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2983#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2984#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2985#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2986#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2987#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2988#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2989#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2990#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
646d5772 2991#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2992#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2993 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2994#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2995 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2996 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2997 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2998/* ULX machines are also considered ULT. */
50a0bc90
TU
2999#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
3000 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
3001#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
18b53818 3002 (dev_priv)->info.gt == 3)
50a0bc90
TU
3003#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
3004 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
3005#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
18b53818 3006 (dev_priv)->info.gt == 3)
9bbfd20a 3007/* ULX machines are also considered ULT. */
50a0bc90
TU
3008#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
3009 INTEL_DEVID(dev_priv) == 0x0A1E)
3010#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
3011 INTEL_DEVID(dev_priv) == 0x1913 || \
3012 INTEL_DEVID(dev_priv) == 0x1916 || \
3013 INTEL_DEVID(dev_priv) == 0x1921 || \
3014 INTEL_DEVID(dev_priv) == 0x1926)
3015#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
3016 INTEL_DEVID(dev_priv) == 0x1915 || \
3017 INTEL_DEVID(dev_priv) == 0x191E)
3018#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
3019 INTEL_DEVID(dev_priv) == 0x5913 || \
3020 INTEL_DEVID(dev_priv) == 0x5916 || \
3021 INTEL_DEVID(dev_priv) == 0x5921 || \
3022 INTEL_DEVID(dev_priv) == 0x5926)
3023#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
3024 INTEL_DEVID(dev_priv) == 0x5915 || \
3025 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2 3026#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3027 (dev_priv)->info.gt == 2)
50a0bc90 3028#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3029 (dev_priv)->info.gt == 3)
50a0bc90 3030#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
18b53818 3031 (dev_priv)->info.gt == 4)
3891589e 3032#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 3033 (dev_priv)->info.gt == 2)
3891589e 3034#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
18b53818 3035 (dev_priv)->info.gt == 3)
da411a48
RV
3036#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3037 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
22ea4f35
LL
3038#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3039 (dev_priv)->info.gt == 2)
7a58bad0 3040
c007fb4a 3041#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 3042
ef712bb4
JN
3043#define SKL_REVID_A0 0x0
3044#define SKL_REVID_B0 0x1
3045#define SKL_REVID_C0 0x2
3046#define SKL_REVID_D0 0x3
3047#define SKL_REVID_E0 0x4
3048#define SKL_REVID_F0 0x5
4ba9c1f7
MK
3049#define SKL_REVID_G0 0x6
3050#define SKL_REVID_H0 0x7
ef712bb4 3051
e87a005d
JN
3052#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
3053
ef712bb4 3054#define BXT_REVID_A0 0x0
fffda3f4 3055#define BXT_REVID_A1 0x1
ef712bb4 3056#define BXT_REVID_B0 0x3
a3f79ca6 3057#define BXT_REVID_B_LAST 0x8
ef712bb4 3058#define BXT_REVID_C0 0x9
6c74c87f 3059
e2d214ae
TU
3060#define IS_BXT_REVID(dev_priv, since, until) \
3061 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 3062
c033a37c
MK
3063#define KBL_REVID_A0 0x0
3064#define KBL_REVID_B0 0x1
fe905819
MK
3065#define KBL_REVID_C0 0x2
3066#define KBL_REVID_D0 0x3
3067#define KBL_REVID_E0 0x4
c033a37c 3068
0853723b
TU
3069#define IS_KBL_REVID(dev_priv, since, until) \
3070 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 3071
f4f4b59b
ACO
3072#define GLK_REVID_A0 0x0
3073#define GLK_REVID_A1 0x1
3074
3075#define IS_GLK_REVID(dev_priv, since, until) \
3076 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
3077
3c2e0fd9
PZ
3078#define CNL_REVID_A0 0x0
3079#define CNL_REVID_B0 0x1
e4ffc83d 3080#define CNL_REVID_C0 0x2
3c2e0fd9
PZ
3081
3082#define IS_CNL_REVID(p, since, until) \
3083 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
3084
85436696
JB
3085/*
3086 * The genX designation typically refers to the render engine, so render
3087 * capability related checks should use IS_GEN, while display and other checks
3088 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
3089 * chips, etc.).
3090 */
5db94019
TU
3091#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
3092#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
3093#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
3094#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
3095#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
3096#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
3097#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
3098#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 3099#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 3100
8727dc09 3101#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
3102#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
3103#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 3104
a19d6ff2
TU
3105#define ENGINE_MASK(id) BIT(id)
3106#define RENDER_RING ENGINE_MASK(RCS)
3107#define BSD_RING ENGINE_MASK(VCS)
3108#define BLT_RING ENGINE_MASK(BCS)
3109#define VEBOX_RING ENGINE_MASK(VECS)
3110#define BSD2_RING ENGINE_MASK(VCS2)
3111#define ALL_ENGINES (~0)
3112
3113#define HAS_ENGINE(dev_priv, id) \
0031fb96 3114 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
3115
3116#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3117#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3118#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3119#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3120
0031fb96
TU
3121#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3122#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3123#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
3124#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3125 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 3126
0031fb96 3127#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 3128
0031fb96
TU
3129#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3130 ((dev_priv)->info.has_logical_ring_contexts)
4f044a88
MW
3131#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
3132#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
3133#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
a5c08166
MA
3134#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
3135 GEM_BUG_ON((sizes) == 0); \
3136 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
3137})
0031fb96
TU
3138
3139#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3140#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3141 ((dev_priv)->info.overlay_needs_physical)
cae5852d 3142
b45305fc 3143/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 3144#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
3145
3146/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 3147#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 3148 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 3149
4e6b788c
DV
3150/*
3151 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3152 * even when in MSI mode. This results in spurious interrupt warnings if the
3153 * legacy irq no. is shared with another device. The kernel then disables that
3154 * interrupt source and so prevents the other device from working properly.
309bd8ed
VS
3155 *
3156 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
3157 * interrupts.
4e6b788c 3158 */
309bd8ed
VS
3159#define HAS_AUX_IRQ(dev_priv) true
3160#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
b45305fc 3161
cae5852d
ZN
3162/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3163 * rows, which changed the alignment requirements and fence programming.
3164 */
50a0bc90
TU
3165#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3166 !(IS_I915G(dev_priv) || \
3167 IS_I915GM(dev_priv)))
56b857a5
TU
3168#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3169#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 3170
56b857a5
TU
3171#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
3172#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
3173#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 3174#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 3175
50a0bc90 3176#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 3177
56b857a5 3178#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 3179
56b857a5
TU
3180#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3181#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3182#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3183#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3184#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 3185
56b857a5 3186#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 3187
6772ffe0 3188#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
3189#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3190
e57f1c02
MK
3191#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
3192
1a3d1898
DG
3193/*
3194 * For now, anything with a GuC requires uCode loading, and then supports
3195 * command submission once loaded. But these are logically independent
3196 * properties, so we have separate macros to test them.
3197 */
4805fe82 3198#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 3199#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
3200#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3201#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 3202#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 3203
4805fe82 3204#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 3205
4805fe82 3206#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 3207
c5e855d0 3208#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3209#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3210#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3211#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3212#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3213#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3214#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3215#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3216#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3217#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3218#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3219#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3220#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3221#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3222#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3223#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3224
6e266956 3225#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3226#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3227#define HAS_PCH_CNP_LP(dev_priv) \
3228 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3229#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3230#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3231#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3232#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3233 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3234 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3235#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3236 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3237 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3238#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3239#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3240#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3241#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3242
49cff963 3243#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3244
ff15947e 3245#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3246
040d2baa 3247/* DPF == dynamic parity feature */
3c9192bc 3248#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3249#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3250 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3251
c8735b0c 3252#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3253#define GEN9_FREQ_SCALER 3
c8735b0c 3254
05394f39
CW
3255#include "i915_trace.h"
3256
80debff8 3257static inline bool intel_vtd_active(void)
48f112fe
CW
3258{
3259#ifdef CONFIG_INTEL_IOMMU
80debff8 3260 if (intel_iommu_gfx_mapped)
48f112fe
CW
3261 return true;
3262#endif
3263 return false;
3264}
3265
80debff8
CW
3266static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3267{
3268 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3269}
3270
0ef34ad6
JB
3271static inline bool
3272intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3273{
80debff8 3274 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3275}
3276
c033666a 3277int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3278 int enable_ppgtt);
0e4ca100 3279
39df9190
CW
3280bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3281
0673ad47 3282/* i915_drv.c */
d15d7538
ID
3283void __printf(3, 4)
3284__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3285 const char *fmt, ...);
3286
3287#define i915_report_error(dev_priv, fmt, ...) \
3288 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3289
c43b5634 3290#ifdef CONFIG_COMPAT
0d6aa60b
DA
3291extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3292 unsigned long arg);
55edf41b
JN
3293#else
3294#define i915_compat_ioctl NULL
c43b5634 3295#endif
efab0698
JN
3296extern const struct dev_pm_ops i915_pm_ops;
3297
3298extern int i915_driver_load(struct pci_dev *pdev,
3299 const struct pci_device_id *ent);
3300extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3301extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3302extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
535275d3
CW
3303
3304#define I915_RESET_QUIET BIT(0)
3305extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3306extern int i915_reset_engine(struct intel_engine_cs *engine,
3307 unsigned int flags);
3308
142bc7d9 3309extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3310extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3311extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3312extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3313extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3314extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3315extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3316extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3317int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3318
63ffbcda 3319int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3320int intel_engines_init(struct drm_i915_private *dev_priv);
3321
77913b39 3322/* intel_hotplug.c */
91d14251
TU
3323void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3324 u32 pin_mask, u32 long_mask);
77913b39
JN
3325void intel_hpd_init(struct drm_i915_private *dev_priv);
3326void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3327void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
256cfdde 3328enum port intel_hpd_pin_to_port(enum hpd_pin pin);
f761bef2 3329enum hpd_pin intel_hpd_pin(enum port port);
b236d7c8
L
3330bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3331void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3332
1da177e4 3333/* i915_irq.c */
26a02b8f
CW
3334static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3335{
3336 unsigned long delay;
3337
4f044a88 3338 if (unlikely(!i915_modparams.enable_hangcheck))
26a02b8f
CW
3339 return;
3340
3341 /* Don't continually defer the hangcheck so that it is always run at
3342 * least once after work has been scheduled on any ring. Otherwise,
3343 * we will ignore a hung ring if a second ring is kept busy.
3344 */
3345
3346 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3347 queue_delayed_work(system_long_wq,
3348 &dev_priv->gpu_error.hangcheck_work, delay);
3349}
3350
58174462 3351__printf(3, 4)
c033666a
CW
3352void i915_handle_error(struct drm_i915_private *dev_priv,
3353 u32 engine_mask,
58174462 3354 const char *fmt, ...);
1da177e4 3355
b963291c 3356extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3357extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3358int intel_irq_install(struct drm_i915_private *dev_priv);
3359void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3360
0ad35fed
ZW
3361static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3362{
feddf6e8 3363 return dev_priv->gvt;
0ad35fed
ZW
3364}
3365
c033666a 3366static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3367{
c033666a 3368 return dev_priv->vgpu.active;
cf9d2890 3369}
b1f14ad0 3370
6b12ca56
VS
3371u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
3372 enum pipe pipe);
7c463586 3373void
50227e1c 3374i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3375 u32 status_mask);
7c463586
KP
3376
3377void
50227e1c 3378i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3379 u32 status_mask);
7c463586 3380
f8b79e58
ID
3381void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3382void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3383void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3384 uint32_t mask,
3385 uint32_t bits);
fbdedaea
VS
3386void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3387 uint32_t interrupt_mask,
3388 uint32_t enabled_irq_mask);
3389static inline void
3390ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3391{
3392 ilk_update_display_irq(dev_priv, bits, bits);
3393}
3394static inline void
3395ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3396{
3397 ilk_update_display_irq(dev_priv, bits, 0);
3398}
013d3752
VS
3399void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3400 enum pipe pipe,
3401 uint32_t interrupt_mask,
3402 uint32_t enabled_irq_mask);
3403static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3404 enum pipe pipe, uint32_t bits)
3405{
3406 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3407}
3408static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3409 enum pipe pipe, uint32_t bits)
3410{
3411 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3412}
47339cd9
DV
3413void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3414 uint32_t interrupt_mask,
3415 uint32_t enabled_irq_mask);
14443261
VS
3416static inline void
3417ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3418{
3419 ibx_display_interrupt_update(dev_priv, bits, bits);
3420}
3421static inline void
3422ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3423{
3424 ibx_display_interrupt_update(dev_priv, bits, 0);
3425}
3426
673a394b 3427/* i915_gem.c */
673a394b
EA
3428int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3429 struct drm_file *file_priv);
3430int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file_priv);
3432int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3433 struct drm_file *file_priv);
3434int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3435 struct drm_file *file_priv);
de151cf6
JB
3436int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3437 struct drm_file *file_priv);
673a394b
EA
3438int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3439 struct drm_file *file_priv);
3440int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3441 struct drm_file *file_priv);
3442int i915_gem_execbuffer(struct drm_device *dev, void *data,
3443 struct drm_file *file_priv);
76446cac
JB
3444int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3445 struct drm_file *file_priv);
673a394b
EA
3446int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3447 struct drm_file *file_priv);
199adf40
BW
3448int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3449 struct drm_file *file);
3450int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3451 struct drm_file *file);
673a394b
EA
3452int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3453 struct drm_file *file_priv);
3ef94daa
CW
3454int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3455 struct drm_file *file_priv);
111dbcab
CW
3456int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3457 struct drm_file *file_priv);
3458int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3459 struct drm_file *file_priv);
8a2421bd
CW
3460int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3461void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3462int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3463 struct drm_file *file);
5a125c3c
EA
3464int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3465 struct drm_file *file_priv);
23ba4fd0
BW
3466int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3467 struct drm_file *file_priv);
24145517 3468void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3469int i915_gem_load_init(struct drm_i915_private *dev_priv);
3470void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3471void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3472int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3473int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3474
187685cb 3475void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3476void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3477void i915_gem_object_init(struct drm_i915_gem_object *obj,
3478 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3479struct drm_i915_gem_object *
3480i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3481struct drm_i915_gem_object *
3482i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3483 const void *data, size_t size);
b1f788c6 3484void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3485void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3486
bdeb9785
CW
3487static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3488{
3489 /* A single pass should suffice to release all the freed objects (along
3490 * most call paths) , but be a little more paranoid in that freeing
3491 * the objects does take a little amount of time, during which the rcu
3492 * callbacks could have added new objects into the freed list, and
3493 * armed the work again.
3494 */
3495 do {
3496 rcu_barrier();
3497 } while (flush_work(&i915->mm.free_work));
3498}
3499
3b19f16a
CW
3500static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3501{
3502 /*
3503 * Similar to objects above (see i915_gem_drain_freed-objects), in
3504 * general we have workers that are armed by RCU and then rearm
3505 * themselves in their callbacks. To be paranoid, we need to
3506 * drain the workqueue a second time after waiting for the RCU
3507 * grace period so that we catch work queued via RCU from the first
3508 * pass. As neither drain_workqueue() nor flush_workqueue() report
3509 * a result, we make an assumption that we only don't require more
3510 * than 2 passes to catch all recursive RCU delayed work.
3511 *
3512 */
3513 int pass = 2;
3514 do {
3515 rcu_barrier();
3516 drain_workqueue(i915->wq);
3517 } while (--pass);
3518}
3519
058d88c4 3520struct i915_vma * __must_check
ec7adb6e
JL
3521i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3522 const struct i915_ggtt_view *view,
91b2db6f 3523 u64 size,
2ffffd0f
CW
3524 u64 alignment,
3525 u64 flags);
fe14d5f4 3526
aa653a68 3527int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3528void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3529
7c108fd8
CW
3530void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3531
a4f5ea64 3532static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3533{
ee286370
CW
3534 return sg->length >> PAGE_SHIFT;
3535}
67d5a50c 3536
96d77634
CW
3537struct scatterlist *
3538i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3539 unsigned int n, unsigned int *offset);
341be1cd 3540
96d77634
CW
3541struct page *
3542i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3543 unsigned int n);
67d5a50c 3544
96d77634
CW
3545struct page *
3546i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3547 unsigned int n);
67d5a50c 3548
96d77634
CW
3549dma_addr_t
3550i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3551 unsigned long n);
ee286370 3552
03ac84f1 3553void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
a5c08166 3554 struct sg_table *pages,
84e8978e 3555 unsigned int sg_page_sizes);
a4f5ea64
CW
3556int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3557
3558static inline int __must_check
3559i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3560{
1233e2db 3561 might_lock(&obj->mm.lock);
a4f5ea64 3562
1233e2db 3563 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3564 return 0;
3565
3566 return __i915_gem_object_get_pages(obj);
3567}
3568
3569static inline void
3570__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3571{
a4f5ea64
CW
3572 GEM_BUG_ON(!obj->mm.pages);
3573
1233e2db 3574 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3575}
3576
3577static inline bool
3578i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3579{
1233e2db 3580 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3581}
3582
3583static inline void
3584__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3585{
a4f5ea64
CW
3586 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3587 GEM_BUG_ON(!obj->mm.pages);
3588
1233e2db 3589 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3590}
0a798eb9 3591
1233e2db
CW
3592static inline void
3593i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3594{
a4f5ea64 3595 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3596}
3597
548625ee
CW
3598enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3599 I915_MM_NORMAL = 0,
3600 I915_MM_SHRINKER
3601};
3602
3603void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3604 enum i915_mm_subclass subclass);
03ac84f1 3605void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3606
d31d7cb1
CW
3607enum i915_map_type {
3608 I915_MAP_WB = 0,
3609 I915_MAP_WC,
a575c676
CW
3610#define I915_MAP_OVERRIDE BIT(31)
3611 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3612 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
d31d7cb1
CW
3613};
3614
0a798eb9
CW
3615/**
3616 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3617 * @obj: the object to map into kernel address space
3618 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3619 *
3620 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3621 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3622 * the kernel address space. Based on the @type of mapping, the PTE will be
3623 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3624 *
1233e2db
CW
3625 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3626 * mapping is no longer required.
0a798eb9 3627 *
8305216f
DG
3628 * Returns the pointer through which to access the mapped object, or an
3629 * ERR_PTR() on error.
0a798eb9 3630 */
d31d7cb1
CW
3631void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3632 enum i915_map_type type);
0a798eb9
CW
3633
3634/**
3635 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3636 * @obj: the object to unmap
0a798eb9
CW
3637 *
3638 * After pinning the object and mapping its pages, once you are finished
3639 * with your access, call i915_gem_object_unpin_map() to release the pin
3640 * upon the mapping. Once the pin count reaches zero, that mapping may be
3641 * removed.
0a798eb9
CW
3642 */
3643static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3644{
0a798eb9
CW
3645 i915_gem_object_unpin_pages(obj);
3646}
3647
43394c7d
CW
3648int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3649 unsigned int *needs_clflush);
3650int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3651 unsigned int *needs_clflush);
7f5f95d8
CW
3652#define CLFLUSH_BEFORE BIT(0)
3653#define CLFLUSH_AFTER BIT(1)
3654#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3655
3656static inline void
3657i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3658{
3659 i915_gem_object_unpin_pages(obj);
3660}
3661
54cf91dc 3662int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3663void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3664 struct drm_i915_gem_request *req,
3665 unsigned int flags);
ff72145b
DA
3666int i915_gem_dumb_create(struct drm_file *file_priv,
3667 struct drm_device *dev,
3668 struct drm_mode_create_dumb *args);
da6b51d0
DA
3669int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3670 uint32_t handle, uint64_t *offset);
4cc69075 3671int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3672
3673void i915_gem_track_fb(struct drm_i915_gem_object *old,
3674 struct drm_i915_gem_object *new,
3675 unsigned frontbuffer_bits);
3676
73cb9701 3677int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3678
8d9fc7fd 3679struct drm_i915_gem_request *
0bc40be8 3680i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3681
67d97da3 3682void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3683
8c185eca
CW
3684static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3685{
3686 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3687}
3688
3689static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3690{
8c185eca 3691 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3692}
3693
8af29b0c 3694static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3695{
8af29b0c 3696 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3697}
3698
8c185eca 3699static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3700{
8c185eca 3701 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3702}
3703
3704static inline u32 i915_reset_count(struct i915_gpu_error *error)
3705{
8af29b0c 3706 return READ_ONCE(error->reset_count);
1f83fee0 3707}
a71d8d94 3708
702c8f8e
MT
3709static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3710 struct intel_engine_cs *engine)
3711{
3712 return READ_ONCE(error->reset_engine_count[engine->id]);
3713}
3714
a1ef70e1
MT
3715struct drm_i915_gem_request *
3716i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3717int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3718void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3719void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3720void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3721void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3722bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3723void i915_gem_reset_engine(struct intel_engine_cs *engine,
3724 struct drm_i915_gem_request *request);
57822dc6 3725
24145517 3726void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3727int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3728int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3729void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3730void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3731int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3732 unsigned int flags);
bf9e8429
TU
3733int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3734void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3735int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3736int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3737 unsigned int flags,
3738 long timeout,
3739 struct intel_rps_client *rps);
6b5e90f5
CW
3740int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3741 unsigned int flags,
3742 int priority);
3743#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3744
2e2f351d 3745int __must_check
e22d8e3c
CW
3746i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3747int __must_check
3748i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3749int __must_check
dabdfe02 3750i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3751struct i915_vma * __must_check
2da3b9b9
CW
3752i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3753 u32 alignment,
e6617330 3754 const struct i915_ggtt_view *view);
058d88c4 3755void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3756int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3757 int align);
829a0af2 3758int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3759void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3760
e4ffd173
CW
3761int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3762 enum i915_cache_level cache_level);
3763
1286ff73
DV
3764struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3765 struct dma_buf *dma_buf);
3766
3767struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3768 struct drm_gem_object *gem_obj, int flags);
3769
841cd773
DV
3770static inline struct i915_hw_ppgtt *
3771i915_vm_to_ppgtt(struct i915_address_space *vm)
3772{
841cd773
DV
3773 return container_of(vm, struct i915_hw_ppgtt, base);
3774}
3775
b42fe9ca 3776/* i915_gem_fence_reg.c */
969b0950
CD
3777struct drm_i915_fence_reg *
3778i915_reserve_fence(struct drm_i915_private *dev_priv);
3779void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
49ef5294 3780
b1ed35d9 3781void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3782void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3783
4362f4f6 3784void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3785void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3786 struct sg_table *pages);
3787void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3788 struct sg_table *pages);
7f96ecaf 3789
1acfc104
CW
3790static inline struct i915_gem_context *
3791__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3792{
3793 return idr_find(&file_priv->context_idr, id);
3794}
3795
ca585b5d
CW
3796static inline struct i915_gem_context *
3797i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3798{
3799 struct i915_gem_context *ctx;
3800
1acfc104
CW
3801 rcu_read_lock();
3802 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3803 if (ctx && !kref_get_unless_zero(&ctx->ref))
3804 ctx = NULL;
3805 rcu_read_unlock();
ca585b5d
CW
3806
3807 return ctx;
3808}
3809
80b204bc
CW
3810static inline struct intel_timeline *
3811i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3812 struct intel_engine_cs *engine)
3813{
3814 struct i915_address_space *vm;
3815
3816 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3817 return &vm->timeline.engine[engine->id];
3818}
3819
eec688e1
RB
3820int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3821 struct drm_file *file);
f89823c2
LL
3822int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3823 struct drm_file *file);
3824int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3825 struct drm_file *file);
19f81df2
RB
3826void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3827 struct i915_gem_context *ctx,
3828 uint32_t *reg_state);
eec688e1 3829
679845ed 3830/* i915_gem_evict.c */
e522ac23 3831int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3832 u64 min_size, u64 alignment,
679845ed 3833 unsigned cache_level,
2ffffd0f 3834 u64 start, u64 end,
1ec9e26d 3835 unsigned flags);
625d988a
CW
3836int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3837 struct drm_mm_node *node,
3838 unsigned int flags);
2889caa9 3839int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3840
0260c420 3841/* belongs in i915_gem_gtt.h */
c033666a 3842static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3843{
600f4368 3844 wmb();
c033666a 3845 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3846 intel_gtt_chipset_flush();
3847}
246cbfb5 3848
9797fbfb 3849/* i915_gem_stolen.c */
d713fd49
PZ
3850int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3851 struct drm_mm_node *node, u64 size,
3852 unsigned alignment);
a9da512b
PZ
3853int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3854 struct drm_mm_node *node, u64 size,
3855 unsigned alignment, u64 start,
3856 u64 end);
d713fd49
PZ
3857void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3858 struct drm_mm_node *node);
7ace3d30 3859int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3860void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3861struct drm_i915_gem_object *
187685cb 3862i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3863struct drm_i915_gem_object *
187685cb 3864i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3865 u32 stolen_offset,
3866 u32 gtt_offset,
3867 u32 size);
9797fbfb 3868
920cf419
CW
3869/* i915_gem_internal.c */
3870struct drm_i915_gem_object *
3871i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3872 phys_addr_t size);
920cf419 3873
be6a0376
DV
3874/* i915_gem_shrinker.c */
3875unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3876 unsigned long target,
912d572d 3877 unsigned long *nr_scanned,
be6a0376
DV
3878 unsigned flags);
3879#define I915_SHRINK_PURGEABLE 0x1
3880#define I915_SHRINK_UNBOUND 0x2
3881#define I915_SHRINK_BOUND 0x4
5763ff04 3882#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3883#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3884unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3885void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3886void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3887
3888
673a394b 3889/* i915_gem_tiling.c */
2c1792a1 3890static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3891{
091387c1 3892 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3893
3894 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3895 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3896}
3897
91d4e0aa
CW
3898u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3899 unsigned int tiling, unsigned int stride);
3900u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3901 unsigned int tiling, unsigned int stride);
3902
2017263e 3903/* i915_debugfs.c */
f8c168fa 3904#ifdef CONFIG_DEBUG_FS
1dac891c 3905int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3906int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3907void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3908#else
8d35acba 3909static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3910static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3911{ return 0; }
ce5e2ac1 3912static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3913#endif
84734a04
MK
3914
3915/* i915_gpu_error.c */
98a2f411
CW
3916#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3917
edc3d884
MK
3918__printf(2, 3)
3919void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3920int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3921 const struct i915_gpu_state *gpu);
4dc955f7 3922int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3923 struct drm_i915_private *i915,
4dc955f7
MK
3924 size_t count, loff_t pos);
3925static inline void i915_error_state_buf_release(
3926 struct drm_i915_error_state_buf *eb)
3927{
3928 kfree(eb->buf);
3929}
5a4c6f1b
CW
3930
3931struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3932void i915_capture_error_state(struct drm_i915_private *dev_priv,
3933 u32 engine_mask,
58174462 3934 const char *error_msg);
5a4c6f1b
CW
3935
3936static inline struct i915_gpu_state *
3937i915_gpu_state_get(struct i915_gpu_state *gpu)
3938{
3939 kref_get(&gpu->ref);
3940 return gpu;
3941}
3942
3943void __i915_gpu_state_free(struct kref *kref);
3944static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3945{
3946 if (gpu)
3947 kref_put(&gpu->ref, __i915_gpu_state_free);
3948}
3949
3950struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3951void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3952
98a2f411
CW
3953#else
3954
3955static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3956 u32 engine_mask,
3957 const char *error_msg)
3958{
3959}
3960
5a4c6f1b
CW
3961static inline struct i915_gpu_state *
3962i915_first_error_state(struct drm_i915_private *i915)
3963{
3964 return NULL;
3965}
3966
3967static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3968{
3969}
3970
3971#endif
3972
0a4cd7c8 3973const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3974
351e3db2 3975/* i915_cmd_parser.c */
1ca3712c 3976int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3977void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3978void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3979int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3980 struct drm_i915_gem_object *batch_obj,
3981 struct drm_i915_gem_object *shadow_batch_obj,
3982 u32 batch_start_offset,
3983 u32 batch_len,
3984 bool is_master);
351e3db2 3985
eec688e1
RB
3986/* i915_perf.c */
3987extern void i915_perf_init(struct drm_i915_private *dev_priv);
3988extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3989extern void i915_perf_register(struct drm_i915_private *dev_priv);
3990extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3991
317c35d1 3992/* i915_suspend.c */
af6dc742
TU
3993extern int i915_save_state(struct drm_i915_private *dev_priv);
3994extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3995
0136db58 3996/* i915_sysfs.c */
694c2828
DW
3997void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3998void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3999
eef57324
JA
4000/* intel_lpe_audio.c */
4001int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
4002void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
4003void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 4004void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
4005 enum pipe pipe, enum port port,
4006 const void *eld, int ls_clock, bool dp_output);
eef57324 4007
f899fc64 4008/* intel_i2c.c */
40196446
TU
4009extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
4010extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
4011extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
4012 unsigned int pin);
3bd7d909 4013
0184df46
JN
4014extern struct i2c_adapter *
4015intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
4016extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
4017extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 4018static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
4019{
4020 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
4021}
af6dc742 4022extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 4023
8b8e1a89 4024/* intel_bios.c */
66578857 4025void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 4026bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 4027bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 4028bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 4029bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 4030bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 4031bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 4032bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
4033bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
4034 enum port port);
6389dd83
SS
4035bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
4036 enum port port);
4037
8b8e1a89 4038
3b617967 4039/* intel_opregion.c */
44834a67 4040#ifdef CONFIG_ACPI
6f9f4b7a 4041extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
4042extern void intel_opregion_register(struct drm_i915_private *dev_priv);
4043extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 4044extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
4045extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
4046 bool enable);
6f9f4b7a 4047extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 4048 pci_power_t state);
6f9f4b7a 4049extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 4050#else
6f9f4b7a 4051static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
4052static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
4053static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
4054static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
4055{
4056}
9c4b0a68
JN
4057static inline int
4058intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
4059{
4060 return 0;
4061}
ecbc5cf3 4062static inline int
6f9f4b7a 4063intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
4064{
4065 return 0;
4066}
6f9f4b7a 4067static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
4068{
4069 return -ENODEV;
4070}
65e082c9 4071#endif
8ee1c3db 4072
723bfd70
JB
4073/* intel_acpi.c */
4074#ifdef CONFIG_ACPI
4075extern void intel_register_dsm_handler(void);
4076extern void intel_unregister_dsm_handler(void);
4077#else
4078static inline void intel_register_dsm_handler(void) { return; }
4079static inline void intel_unregister_dsm_handler(void) { return; }
4080#endif /* CONFIG_ACPI */
4081
94b4f3ba
CW
4082/* intel_device_info.c */
4083static inline struct intel_device_info *
4084mkwrite_device_info(struct drm_i915_private *dev_priv)
4085{
4086 return (struct intel_device_info *)&dev_priv->info;
4087}
4088
2e0d26f8 4089const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
4090void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
4091void intel_device_info_dump(struct drm_i915_private *dev_priv);
4092
79e53945 4093/* modesetting */
f817586c 4094extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 4095extern int intel_modeset_init(struct drm_device *dev);
2c7111db 4096extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 4097extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 4098extern int intel_connector_register(struct drm_connector *);
c191eca1 4099extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
4100extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
4101 bool state);
043e9bda 4102extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
4103extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
4104extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 4105extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 4106extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 4107extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 4108extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 4109 bool enable);
3bad0781 4110
c0c7babc
BW
4111int i915_reg_read_ioctl(struct drm_device *dev, void *data,
4112 struct drm_file *file);
575155a9 4113
6ef3d427 4114/* overlay */
c033666a
CW
4115extern struct intel_overlay_error_state *
4116intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
4117extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
4118 struct intel_overlay_error_state *error);
c4a1d9e4 4119
c033666a
CW
4120extern struct intel_display_error_state *
4121intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 4122extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 4123 struct intel_display_error_state *error);
6ef3d427 4124
151a49d0
TR
4125int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
4126int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
4127int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
4128 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
4129
4130/* intel_sideband.c */
707b6e3d 4131u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 4132int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 4133u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
4134u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4135void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
4136u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4137void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4138u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4139void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
4140u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4141void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
4142u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4143void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
4144u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4145 enum intel_sbi_destination destination);
4146void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4147 enum intel_sbi_destination destination);
e9fe51c6
SK
4148u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4149void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 4150
b7fa22d8 4151/* intel_dpio_phy.c */
0a116ce8 4152void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 4153 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
4154void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4155 enum port port, u32 margin, u32 scale,
4156 u32 enable, u32 deemphasis);
47a6bc61
ACO
4157void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4158void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4159bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4160 enum dpio_phy phy);
4161bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4162 enum dpio_phy phy);
4163uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
4164 uint8_t lane_count);
4165void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4166 uint8_t lane_lat_optim_mask);
4167uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4168
b7fa22d8
ACO
4169void chv_set_phy_signal_level(struct intel_encoder *encoder,
4170 u32 deemph_reg_value, u32 margin_reg_value,
4171 bool uniq_trans_scale);
844b2f9a
ACO
4172void chv_data_lane_soft_reset(struct intel_encoder *encoder,
4173 bool reset);
419b1b7a 4174void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
4175void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
4176void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 4177void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 4178
53d98725
ACO
4179void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4180 u32 demph_reg_value, u32 preemph_reg_value,
4181 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 4182void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 4183void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 4184void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 4185
616bc820
VS
4186int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4187int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
4188u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4189 const i915_reg_t reg);
c8d9a590 4190
0b274481
BW
4191#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4192#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
4193
4194#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4195#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4196#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4197#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
4198
4199#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4200#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4201#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4202#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
4203
698b3135
CW
4204/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4205 * will be implemented using 2 32-bit writes in an arbitrary order with
4206 * an arbitrary delay between them. This can cause the hardware to
4207 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
4208 * machine death. For this reason we do not support I915_WRITE64, or
4209 * dev_priv->uncore.funcs.mmio_writeq.
4210 *
4211 * When reading a 64-bit value as two 32-bit values, the delay may cause
4212 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4213 * occasionally a 64-bit register does not actualy support a full readq
4214 * and must be read using two 32-bit reads.
4215 *
4216 * You have been warned.
698b3135 4217 */
0b274481 4218#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 4219
50877445 4220#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
4221 u32 upper, lower, old_upper, loop = 0; \
4222 upper = I915_READ(upper_reg); \
ee0a227b 4223 do { \
acd29f7b 4224 old_upper = upper; \
ee0a227b 4225 lower = I915_READ(lower_reg); \
acd29f7b
CW
4226 upper = I915_READ(upper_reg); \
4227 } while (upper != old_upper && loop++ < 2); \
ee0a227b 4228 (u64)upper << 32 | lower; })
50877445 4229
cae5852d
ZN
4230#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4231#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4232
75aa3f63 4233#define __raw_read(x, s) \
6e3955a5 4234static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4235 i915_reg_t reg) \
75aa3f63 4236{ \
f0f59a00 4237 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4238}
4239
4240#define __raw_write(x, s) \
6e3955a5 4241static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 4242 i915_reg_t reg, uint##x##_t val) \
75aa3f63 4243{ \
f0f59a00 4244 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
4245}
4246__raw_read(8, b)
4247__raw_read(16, w)
4248__raw_read(32, l)
4249__raw_read(64, q)
4250
4251__raw_write(8, b)
4252__raw_write(16, w)
4253__raw_write(32, l)
4254__raw_write(64, q)
4255
4256#undef __raw_read
4257#undef __raw_write
4258
a6111f7b 4259/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4260 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4261 * controlled.
aafee2eb 4262 *
a6111f7b 4263 * Think twice, and think again, before using these.
aafee2eb
AH
4264 *
4265 * As an example, these accessors can possibly be used between:
4266 *
4267 * spin_lock_irq(&dev_priv->uncore.lock);
4268 * intel_uncore_forcewake_get__locked();
4269 *
4270 * and
4271 *
4272 * intel_uncore_forcewake_put__locked();
4273 * spin_unlock_irq(&dev_priv->uncore.lock);
4274 *
4275 *
4276 * Note: some registers may not need forcewake held, so
4277 * intel_uncore_forcewake_{get,put} can be omitted, see
4278 * intel_uncore_forcewake_for_reg().
4279 *
4280 * Certain architectures will die if the same cacheline is concurrently accessed
4281 * by different clients (e.g. on Ivybridge). Access to registers should
4282 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4283 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4284 */
75aa3f63
VS
4285#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4286#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4287#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4288#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4289
55bc60db
VS
4290/* "Broadcast RGB" property */
4291#define INTEL_BROADCAST_RGB_AUTO 0
4292#define INTEL_BROADCAST_RGB_FULL 1
4293#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4294
920a14b2 4295static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4296{
920a14b2 4297 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4298 return VLV_VGACNTRL;
920a14b2 4299 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4300 return CPU_VGACNTRL;
766aa1c4
VS
4301 else
4302 return VGACNTRL;
4303}
4304
df97729f
ID
4305static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4306{
4307 unsigned long j = msecs_to_jiffies(m);
4308
4309 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4310}
4311
7bd0e226
DV
4312static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4313{
b8050148
CW
4314 /* nsecs_to_jiffies64() does not guard against overflow */
4315 if (NSEC_PER_SEC % HZ &&
4316 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4317 return MAX_JIFFY_OFFSET;
4318
7bd0e226
DV
4319 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4320}
4321
df97729f
ID
4322static inline unsigned long
4323timespec_to_jiffies_timeout(const struct timespec *value)
4324{
4325 unsigned long j = timespec_to_jiffies(value);
4326
4327 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4328}
4329
dce56b3c
PZ
4330/*
4331 * If you need to wait X milliseconds between events A and B, but event B
4332 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4333 * when event A happened, then just before event B you call this function and
4334 * pass the timestamp as the first argument, and X as the second argument.
4335 */
4336static inline void
4337wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4338{
ec5e0cfb 4339 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4340
4341 /*
4342 * Don't re-read the value of "jiffies" every time since it may change
4343 * behind our back and break the math.
4344 */
4345 tmp_jiffies = jiffies;
4346 target_jiffies = timestamp_jiffies +
4347 msecs_to_jiffies_timeout(to_wait_ms);
4348
4349 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4350 remaining_jiffies = target_jiffies - tmp_jiffies;
4351 while (remaining_jiffies)
4352 remaining_jiffies =
4353 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4354 }
4355}
221fe799
CW
4356
4357static inline bool
754c9fd5 4358__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4359{
f69a02c9 4360 struct intel_engine_cs *engine = req->engine;
754c9fd5 4361 u32 seqno;
f69a02c9 4362
309663ab
CW
4363 /* Note that the engine may have wrapped around the seqno, and
4364 * so our request->global_seqno will be ahead of the hardware,
4365 * even though it completed the request before wrapping. We catch
4366 * this by kicking all the waiters before resetting the seqno
4367 * in hardware, and also signal the fence.
4368 */
4369 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4370 return true;
4371
754c9fd5
CW
4372 /* The request was dequeued before we were awoken. We check after
4373 * inspecting the hw to confirm that this was the same request
4374 * that generated the HWS update. The memory barriers within
4375 * the request execution are sufficient to ensure that a check
4376 * after reading the value from hw matches this request.
4377 */
4378 seqno = i915_gem_request_global_seqno(req);
4379 if (!seqno)
4380 return false;
4381
7ec2c73b
CW
4382 /* Before we do the heavier coherent read of the seqno,
4383 * check the value (hopefully) in the CPU cacheline.
4384 */
754c9fd5 4385 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4386 return true;
4387
688e6c72
CW
4388 /* Ensure our read of the seqno is coherent so that we
4389 * do not "miss an interrupt" (i.e. if this is the last
4390 * request and the seqno write from the GPU is not visible
4391 * by the time the interrupt fires, we will see that the
4392 * request is incomplete and go back to sleep awaiting
4393 * another interrupt that will never come.)
4394 *
4395 * Strictly, we only need to do this once after an interrupt,
4396 * but it is easier and safer to do it every time the waiter
4397 * is woken.
4398 */
3d5564e9 4399 if (engine->irq_seqno_barrier &&
538b257d 4400 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4401 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4402
3d5564e9
CW
4403 /* The ordering of irq_posted versus applying the barrier
4404 * is crucial. The clearing of the current irq_posted must
4405 * be visible before we perform the barrier operation,
4406 * such that if a subsequent interrupt arrives, irq_posted
4407 * is reasserted and our task rewoken (which causes us to
4408 * do another __i915_request_irq_complete() immediately
4409 * and reapply the barrier). Conversely, if the clear
4410 * occurs after the barrier, then an interrupt that arrived
4411 * whilst we waited on the barrier would not trigger a
4412 * barrier on the next pass, and the read may not see the
4413 * seqno update.
4414 */
f69a02c9 4415 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4416
4417 /* If we consume the irq, but we are no longer the bottom-half,
4418 * the real bottom-half may not have serialised their own
4419 * seqno check with the irq-barrier (i.e. may have inspected
4420 * the seqno before we believe it coherent since they see
4421 * irq_posted == false but we are still running).
4422 */
2c33b541 4423 spin_lock_irq(&b->irq_lock);
61d3dc70 4424 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4425 /* Note that if the bottom-half is changed as we
4426 * are sending the wake-up, the new bottom-half will
4427 * be woken by whomever made the change. We only have
4428 * to worry about when we steal the irq-posted for
4429 * ourself.
4430 */
61d3dc70 4431 wake_up_process(b->irq_wait->tsk);
2c33b541 4432 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4433
754c9fd5 4434 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4435 return true;
4436 }
688e6c72 4437
688e6c72
CW
4438 return false;
4439}
4440
0b1de5d5
CW
4441void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4442bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4443
c4d3ae68
CW
4444/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4445 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4446 * perform the operation. To check beforehand, pass in the parameters to
4447 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4448 * you only need to pass in the minor offsets, page-aligned pointers are
4449 * always valid.
4450 *
4451 * For just checking for SSE4.1, in the foreknowledge that the future use
4452 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4453 */
4454#define i915_can_memcpy_from_wc(dst, src, len) \
4455 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4456
4457#define i915_has_memcpy_from_wc() \
4458 i915_memcpy_from_wc(NULL, NULL, 0)
4459
c58305af
CW
4460/* i915_mm.c */
4461int remap_io_mapping(struct vm_area_struct *vma,
4462 unsigned long addr, unsigned long pfn, unsigned long size,
4463 struct io_mapping *iomap);
4464
767a983a
CW
4465static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4466{
4467 if (INTEL_GEN(i915) >= 10)
4468 return CNL_HWS_CSB_WRITE_INDEX;
4469 else
4470 return I915_HWS_CSB_WRITE_INDEX;
4471}
4472
1da177e4 4473#endif