]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Always perform internal fixed16 division in 64 bits
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
4ff4b44c 40#include <linux/hash.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
d07f0e59 44#include <linux/reservation.h>
e73bdd20
CW
45#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
3b96a0b1 51#include <drm/drm_auth.h>
f9a87bd7 52#include <drm/drm_cache.h>
e73bdd20
CW
53
54#include "i915_params.h"
55#include "i915_reg.h"
40b326ee 56#include "i915_utils.h"
e73bdd20 57
16586fcd 58#include "intel_uncore.h"
e73bdd20 59#include "intel_bios.h"
ac7f11c6 60#include "intel_dpll_mgr.h"
8c4f24f9 61#include "intel_uc.h"
e73bdd20
CW
62#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
d501b1d2 65#include "i915_gem.h"
6095868a 66#include "i915_gem_context.h"
b42fe9ca
JL
67#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
e73bdd20
CW
69#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
05235c53 71#include "i915_gem_request.h"
73cb9701 72#include "i915_gem_timeline.h"
585fb111 73
b42fe9ca
JL
74#include "i915_vma.h"
75
0ad35fed
ZW
76#include "intel_gvt.h"
77
1da177e4
LT
78/* General customization:
79 */
80
1da177e4
LT
81#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
2c4b8519
DV
83#define DRIVER_DATE "20170703"
84#define DRIVER_TIMESTAMP 1499064041
1da177e4 85
e2c719b7
RC
86/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
32753cb8
JL
95 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 97 DRM_ERROR(format); \
e2c719b7
RC
98 unlikely(__ret_warn_on); \
99})
100
152b2262
JL
101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 103
4fec15d1
ID
104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
b95320bd
MK
108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
d555cb58
KM
118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
b95320bd
MK
125static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
135static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
140static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
141{
142 return fp.val >> 16;
143}
144
145static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
154static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
07ab976d
KM
163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
166 WARN_ON(val >> 32);
167 fp.val = clamp_t(uint32_t, val, 0, ~0);
168 return fp;
169}
170
a9d055de
KM
171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
a9d055de
KM
181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
184 WARN_ON(intermediate_val >> 32);
07ab976d 185 return clamp_t(uint32_t, intermediate_val, 0, ~0);
a9d055de
KM
186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
a9d055de
KM
192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
07ab976d 195 return clamp_u64_to_fixed16(intermediate_val);
a9d055de
KM
196}
197
afbc95cd 198static inline uint_fixed_16_16_t fixed_16_16_div(uint32_t val, uint32_t d)
b95320bd 199{
b95320bd
MK
200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
07ab976d 204 return clamp_u64_to_fixed16(interm_val);
b95320bd
MK
205}
206
a9d055de
KM
207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
214 WARN_ON(interm_val >> 32);
215 return clamp_t(uint32_t, interm_val, 0, ~0);
216}
217
b95320bd
MK
218static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
b95320bd
MK
222
223 intermediate_val = (uint64_t) val * mul.val;
07ab976d 224 return clamp_u64_to_fixed16(intermediate_val);
b95320bd
MK
225}
226
42a8ca4c
JN
227static inline const char *yesno(bool v)
228{
229 return v ? "yes" : "no";
230}
231
87ad3212
JN
232static inline const char *onoff(bool v)
233{
234 return v ? "on" : "off";
235}
236
08c4d7fc
TU
237static inline const char *enableddisabled(bool v)
238{
239 return v ? "enabled" : "disabled";
240}
241
317c35d1 242enum pipe {
752aa88a 243 INVALID_PIPE = -1,
317c35d1
JB
244 PIPE_A = 0,
245 PIPE_B,
9db4a9c7 246 PIPE_C,
a57c774a
AK
247 _PIPE_EDP,
248 I915_MAX_PIPES = _PIPE_EDP
317c35d1 249};
9db4a9c7 250#define pipe_name(p) ((p) + 'A')
317c35d1 251
a5c961d1
PZ
252enum transcoder {
253 TRANSCODER_A = 0,
254 TRANSCODER_B,
255 TRANSCODER_C,
a57c774a 256 TRANSCODER_EDP,
4d1de975
JN
257 TRANSCODER_DSI_A,
258 TRANSCODER_DSI_C,
a57c774a 259 I915_MAX_TRANSCODERS
a5c961d1 260};
da205630
JN
261
262static inline const char *transcoder_name(enum transcoder transcoder)
263{
264 switch (transcoder) {
265 case TRANSCODER_A:
266 return "A";
267 case TRANSCODER_B:
268 return "B";
269 case TRANSCODER_C:
270 return "C";
271 case TRANSCODER_EDP:
272 return "EDP";
4d1de975
JN
273 case TRANSCODER_DSI_A:
274 return "DSI A";
275 case TRANSCODER_DSI_C:
276 return "DSI C";
da205630
JN
277 default:
278 return "<invalid>";
279 }
280}
a5c961d1 281
4d1de975
JN
282static inline bool transcoder_is_dsi(enum transcoder transcoder)
283{
284 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
285}
286
84139d1e 287/*
b14e5848
VS
288 * Global legacy plane identifier. Valid only for primary/sprite
289 * planes on pre-g4x, and only for primary planes on g4x+.
84139d1e 290 */
80824003 291enum plane {
b14e5848 292 PLANE_A,
80824003 293 PLANE_B,
9db4a9c7 294 PLANE_C,
80824003 295};
9db4a9c7 296#define plane_name(p) ((p) + 'A')
52440211 297
580503c7 298#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
06da8da2 299
b14e5848
VS
300/*
301 * Per-pipe plane identifier.
302 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
303 * number of planes per CRTC. Not all platforms really have this many planes,
304 * which means some arrays of size I915_MAX_PLANES may have unused entries
305 * between the topmost sprite plane and the cursor plane.
306 *
307 * This is expected to be passed to various register macros
308 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
309 */
310enum plane_id {
311 PLANE_PRIMARY,
312 PLANE_SPRITE0,
313 PLANE_SPRITE1,
19c3164d 314 PLANE_SPRITE2,
b14e5848
VS
315 PLANE_CURSOR,
316 I915_MAX_PLANES,
317};
318
d97d7b48
VS
319#define for_each_plane_id_on_crtc(__crtc, __p) \
320 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
321 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
322
2b139522 323enum port {
03cdc1d4 324 PORT_NONE = -1,
2b139522
ED
325 PORT_A = 0,
326 PORT_B,
327 PORT_C,
328 PORT_D,
329 PORT_E,
330 I915_MAX_PORTS
331};
332#define port_name(p) ((p) + 'A')
333
a09caddd 334#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
335
336enum dpio_channel {
337 DPIO_CH0,
338 DPIO_CH1
339};
340
341enum dpio_phy {
342 DPIO_PHY0,
0a116ce8
ACO
343 DPIO_PHY1,
344 DPIO_PHY2,
e4607fcf
CML
345};
346
b97186f0
PZ
347enum intel_display_power_domain {
348 POWER_DOMAIN_PIPE_A,
349 POWER_DOMAIN_PIPE_B,
350 POWER_DOMAIN_PIPE_C,
351 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
352 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
353 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
354 POWER_DOMAIN_TRANSCODER_A,
355 POWER_DOMAIN_TRANSCODER_B,
356 POWER_DOMAIN_TRANSCODER_C,
f52e353e 357 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
358 POWER_DOMAIN_TRANSCODER_DSI_A,
359 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
360 POWER_DOMAIN_PORT_DDI_A_LANES,
361 POWER_DOMAIN_PORT_DDI_B_LANES,
362 POWER_DOMAIN_PORT_DDI_C_LANES,
363 POWER_DOMAIN_PORT_DDI_D_LANES,
364 POWER_DOMAIN_PORT_DDI_E_LANES,
62b69566
ACO
365 POWER_DOMAIN_PORT_DDI_A_IO,
366 POWER_DOMAIN_PORT_DDI_B_IO,
367 POWER_DOMAIN_PORT_DDI_C_IO,
368 POWER_DOMAIN_PORT_DDI_D_IO,
369 POWER_DOMAIN_PORT_DDI_E_IO,
319be8ae
ID
370 POWER_DOMAIN_PORT_DSI,
371 POWER_DOMAIN_PORT_CRT,
372 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 373 POWER_DOMAIN_VGA,
fbeeaa23 374 POWER_DOMAIN_AUDIO,
bd2bb1b9 375 POWER_DOMAIN_PLLS,
1407121a
S
376 POWER_DOMAIN_AUX_A,
377 POWER_DOMAIN_AUX_B,
378 POWER_DOMAIN_AUX_C,
379 POWER_DOMAIN_AUX_D,
f0ab43e6 380 POWER_DOMAIN_GMBUS,
dfa57627 381 POWER_DOMAIN_MODESET,
baa70707 382 POWER_DOMAIN_INIT,
bddc7645
ID
383
384 POWER_DOMAIN_NUM,
b97186f0
PZ
385};
386
387#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
388#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
389 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
390#define POWER_DOMAIN_TRANSCODER(tran) \
391 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
392 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 393
1d843f9d
EE
394enum hpd_pin {
395 HPD_NONE = 0,
1d843f9d
EE
396 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
397 HPD_CRT,
398 HPD_SDVO_B,
399 HPD_SDVO_C,
cc24fcdc 400 HPD_PORT_A,
1d843f9d
EE
401 HPD_PORT_B,
402 HPD_PORT_C,
403 HPD_PORT_D,
26951caf 404 HPD_PORT_E,
1d843f9d
EE
405 HPD_NUM_PINS
406};
407
c91711f9
JN
408#define for_each_hpd_pin(__pin) \
409 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
410
317eaa95
L
411#define HPD_STORM_DEFAULT_THRESHOLD 5
412
5fcece80
JN
413struct i915_hotplug {
414 struct work_struct hotplug_work;
415
416 struct {
417 unsigned long last_jiffies;
418 int count;
419 enum {
420 HPD_ENABLED = 0,
421 HPD_DISABLED = 1,
422 HPD_MARK_DISABLED = 2
423 } state;
424 } stats[HPD_NUM_PINS];
425 u32 event_bits;
426 struct delayed_work reenable_work;
427
428 struct intel_digital_port *irq_port[I915_MAX_PORTS];
429 u32 long_port_mask;
430 u32 short_port_mask;
431 struct work_struct dig_port_work;
432
19625e85
L
433 struct work_struct poll_init_work;
434 bool poll_enabled;
435
317eaa95
L
436 unsigned int hpd_storm_threshold;
437
5fcece80
JN
438 /*
439 * if we get a HPD irq from DP and a HPD irq from non-DP
440 * the non-DP HPD could block the workqueue on a mode config
441 * mutex getting, that userspace may have taken. However
442 * userspace is waiting on the DP workqueue to run which is
443 * blocked behind the non-DP one.
444 */
445 struct workqueue_struct *dp_wq;
446};
447
2a2d5482
CW
448#define I915_GEM_GPU_DOMAINS \
449 (I915_GEM_DOMAIN_RENDER | \
450 I915_GEM_DOMAIN_SAMPLER | \
451 I915_GEM_DOMAIN_COMMAND | \
452 I915_GEM_DOMAIN_INSTRUCTION | \
453 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 454
055e393f
DL
455#define for_each_pipe(__dev_priv, __p) \
456 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
457#define for_each_pipe_masked(__dev_priv, __p, __mask) \
458 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
459 for_each_if ((__mask) & (1 << (__p)))
8b364b41 460#define for_each_universal_plane(__dev_priv, __pipe, __p) \
dd740780
DL
461 for ((__p) = 0; \
462 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
463 (__p)++)
3bdcfc0c
DL
464#define for_each_sprite(__dev_priv, __p, __s) \
465 for ((__s) = 0; \
466 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
467 (__s)++)
9db4a9c7 468
c3aeadc8
JN
469#define for_each_port_masked(__port, __ports_mask) \
470 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
471 for_each_if ((__ports_mask) & (1 << (__port)))
472
d79b814d 473#define for_each_crtc(dev, crtc) \
91c8a326 474 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
d79b814d 475
27321ae8
ML
476#define for_each_intel_plane(dev, intel_plane) \
477 list_for_each_entry(intel_plane, \
91c8a326 478 &(dev)->mode_config.plane_list, \
27321ae8
ML
479 base.head)
480
c107acfe 481#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
91c8a326
CW
482 list_for_each_entry(intel_plane, \
483 &(dev)->mode_config.plane_list, \
c107acfe
MR
484 base.head) \
485 for_each_if ((plane_mask) & \
486 (1 << drm_plane_index(&intel_plane->base)))
487
262cd2e1
VS
488#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
489 list_for_each_entry(intel_plane, \
490 &(dev)->mode_config.plane_list, \
491 base.head) \
95150bdf 492 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 493
91c8a326
CW
494#define for_each_intel_crtc(dev, intel_crtc) \
495 list_for_each_entry(intel_crtc, \
496 &(dev)->mode_config.crtc_list, \
497 base.head)
d063ae48 498
91c8a326
CW
499#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
500 list_for_each_entry(intel_crtc, \
501 &(dev)->mode_config.crtc_list, \
502 base.head) \
98d39494
MR
503 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
504
b2784e15
DL
505#define for_each_intel_encoder(dev, intel_encoder) \
506 list_for_each_entry(intel_encoder, \
507 &(dev)->mode_config.encoder_list, \
508 base.head)
509
3f6a5e1e
DV
510#define for_each_intel_connector_iter(intel_connector, iter) \
511 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
512
6c2b7c12
DV
513#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
514 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 515 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 516
53f5e3ca
JB
517#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
518 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 519 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 520
b04c5bd6
BF
521#define for_each_power_domain(domain, mask) \
522 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
d8fc70b7 523 for_each_if (BIT_ULL(domain) & (mask))
b04c5bd6 524
75ccb2ec
ID
525#define for_each_power_well(__dev_priv, __power_well) \
526 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
527 (__power_well) - (__dev_priv)->power_domains.power_wells < \
528 (__dev_priv)->power_domains.power_well_count; \
529 (__power_well)++)
530
531#define for_each_power_well_rev(__dev_priv, __power_well) \
532 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
533 (__dev_priv)->power_domains.power_well_count - 1; \
534 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
535 (__power_well)--)
536
537#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
538 for_each_power_well(__dev_priv, __power_well) \
539 for_each_if ((__power_well)->domains & (__domain_mask))
540
541#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
542 for_each_power_well_rev(__dev_priv, __power_well) \
543 for_each_if ((__power_well)->domains & (__domain_mask))
544
ff32c54e
VS
545#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
546 for ((__i) = 0; \
547 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
548 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
549 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
550 (__i)++) \
551 for_each_if (plane_state)
552
e7b903d2 553struct drm_i915_private;
ad46cb53 554struct i915_mm_struct;
5cc9ed4b 555struct i915_mmu_object;
e7b903d2 556
a6f766f3
CW
557struct drm_i915_file_private {
558 struct drm_i915_private *dev_priv;
559 struct drm_file *file;
560
561 struct {
562 spinlock_t lock;
563 struct list_head request_list;
d0bc54f2
CW
564/* 20ms is a fairly arbitrary limit (greater than the average frame time)
565 * chosen to prevent the CPU getting more than a frame ahead of the GPU
566 * (when using lax throttling for the frontbuffer). We also use it to
567 * offer free GPU waitboosts for severely congested workloads.
568 */
569#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
570 } mm;
571 struct idr context_idr;
572
2e1b8730 573 struct intel_rps_client {
7b92c1bd 574 atomic_t boosts;
2e1b8730 575 } rps;
a6f766f3 576
c80ff16e 577 unsigned int bsd_engine;
b083a087
MK
578
579/* Client can have a maximum of 3 contexts banned before
580 * it is denied of creating new contexts. As one context
581 * ban needs 4 consecutive hangs, and more if there is
582 * progress in between, this is a last resort stop gap measure
583 * to limit the badly behaving clients access to gpu.
584 */
585#define I915_MAX_CLIENT_CONTEXT_BANS 3
586 int context_bans;
a6f766f3
CW
587};
588
e69d0bc1
DV
589/* Used by dp and fdi links */
590struct intel_link_m_n {
591 uint32_t tu;
592 uint32_t gmch_m;
593 uint32_t gmch_n;
594 uint32_t link_m;
595 uint32_t link_n;
596};
597
598void intel_link_compute_m_n(int bpp, int nlanes,
599 int pixel_clock, int link_clock,
b31e85ed
JN
600 struct intel_link_m_n *m_n,
601 bool reduce_m_n);
e69d0bc1 602
1da177e4
LT
603/* Interface history:
604 *
605 * 1.1: Original.
0d6aa60b
DA
606 * 1.2: Add Power Management
607 * 1.3: Add vblank support
de227f5f 608 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 609 * 1.5: Add vblank pipe configuration
2228ed67
MD
610 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
611 * - Support vertical blank on secondary display pipe
1da177e4
LT
612 */
613#define DRIVER_MAJOR 1
2228ed67 614#define DRIVER_MINOR 6
1da177e4
LT
615#define DRIVER_PATCHLEVEL 0
616
0a3e67a4
JB
617struct opregion_header;
618struct opregion_acpi;
619struct opregion_swsci;
620struct opregion_asle;
621
8ee1c3db 622struct intel_opregion {
115719fc
WD
623 struct opregion_header *header;
624 struct opregion_acpi *acpi;
625 struct opregion_swsci *swsci;
ebde53c7
JN
626 u32 swsci_gbda_sub_functions;
627 u32 swsci_sbcb_sub_functions;
115719fc 628 struct opregion_asle *asle;
04ebaadb 629 void *rvda;
82730385 630 const void *vbt;
ada8f955 631 u32 vbt_size;
115719fc 632 u32 *lid_state;
91a60f20 633 struct work_struct asle_work;
8ee1c3db 634};
44834a67 635#define OPREGION_SIZE (8*1024)
8ee1c3db 636
6ef3d427
CW
637struct intel_overlay;
638struct intel_overlay_error_state;
639
9b9d172d 640struct sdvo_device_mapping {
e957d772 641 u8 initialized;
9b9d172d 642 u8 dvo_port;
643 u8 slave_addr;
644 u8 dvo_wiring;
e957d772 645 u8 i2c_pin;
b1083333 646 u8 ddc_pin;
9b9d172d 647};
648
7bd688cd 649struct intel_connector;
820d2d77 650struct intel_encoder;
ccf010fb 651struct intel_atomic_state;
5cec258b 652struct intel_crtc_state;
5724dbd1 653struct intel_initial_plane_config;
0e8ffe1b 654struct intel_crtc;
ee9300bb
DV
655struct intel_limit;
656struct dpll;
49cd97a3 657struct intel_cdclk_state;
b8cecdf5 658
e70236a8 659struct drm_i915_display_funcs {
49cd97a3
VS
660 void (*get_cdclk)(struct drm_i915_private *dev_priv,
661 struct intel_cdclk_state *cdclk_state);
b0587e4d
VS
662 void (*set_cdclk)(struct drm_i915_private *dev_priv,
663 const struct intel_cdclk_state *cdclk_state);
ef0f5e93 664 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
e3bddded 665 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
666 int (*compute_intermediate_wm)(struct drm_device *dev,
667 struct intel_crtc *intel_crtc,
668 struct intel_crtc_state *newstate);
ccf010fb
ML
669 void (*initial_watermarks)(struct intel_atomic_state *state,
670 struct intel_crtc_state *cstate);
671 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
672 struct intel_crtc_state *cstate);
673 void (*optimize_watermarks)(struct intel_atomic_state *state,
674 struct intel_crtc_state *cstate);
98d39494 675 int (*compute_global_watermarks)(struct drm_atomic_state *state);
432081bc 676 void (*update_wm)(struct intel_crtc *crtc);
27c329ed 677 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
678 /* Returns the active state of the crtc, and if the crtc is active,
679 * fills out the pipe-config with the hw state. */
680 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 681 struct intel_crtc_state *);
5724dbd1
DL
682 void (*get_initial_plane_config)(struct intel_crtc *,
683 struct intel_initial_plane_config *);
190f68c5
ACO
684 int (*crtc_compute_clock)(struct intel_crtc *crtc,
685 struct intel_crtc_state *crtc_state);
4a806558
ML
686 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
687 struct drm_atomic_state *old_state);
688 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
689 struct drm_atomic_state *old_state);
896e5bb0
L
690 void (*update_crtcs)(struct drm_atomic_state *state,
691 unsigned int *crtc_vblank_mask);
69bfe1a9
JN
692 void (*audio_codec_enable)(struct drm_connector *connector,
693 struct intel_encoder *encoder,
5e7234c9 694 const struct drm_display_mode *adjusted_mode);
69bfe1a9 695 void (*audio_codec_disable)(struct intel_encoder *encoder);
dc4a1094
ACO
696 void (*fdi_link_train)(struct intel_crtc *crtc,
697 const struct intel_crtc_state *crtc_state);
46f16e63 698 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
5a21b665
DV
699 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
700 struct drm_framebuffer *fb,
701 struct drm_i915_gem_object *obj,
702 struct drm_i915_gem_request *req,
703 uint32_t flags);
91d14251 704 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
e70236a8
JB
705 /* clock updates for mode set */
706 /* cursor updates */
707 /* render clock increase/decrease */
708 /* display clock increase/decrease */
709 /* pll clock increase/decrease */
8563b1e8 710
b95c5321
ML
711 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
712 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
713};
714
b6e7d894
DL
715#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
716#define CSR_VERSION_MAJOR(version) ((version) >> 16)
717#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
718
eb805623 719struct intel_csr {
8144ac59 720 struct work_struct work;
eb805623 721 const char *fw_path;
a7f749f9 722 uint32_t *dmc_payload;
eb805623 723 uint32_t dmc_fw_size;
b6e7d894 724 uint32_t version;
eb805623 725 uint32_t mmio_count;
f0f59a00 726 i915_reg_t mmioaddr[8];
eb805623 727 uint32_t mmiodata[8];
832dba88 728 uint32_t dc_state;
a37baf3b 729 uint32_t allowed_dc_mask;
eb805623
DV
730};
731
604db650
JL
732#define DEV_INFO_FOR_EACH_FLAG(func) \
733 func(is_mobile); \
3e4274f8 734 func(is_lp); \
c007fb4a 735 func(is_alpha_support); \
566c56a4 736 /* Keep has_* in alphabetical order */ \
dfc5148f 737 func(has_64bit_reloc); \
9e1d0e60 738 func(has_aliasing_ppgtt); \
604db650 739 func(has_csr); \
566c56a4 740 func(has_ddi); \
604db650 741 func(has_dp_mst); \
142bc7d9 742 func(has_reset_engine); \
566c56a4
JL
743 func(has_fbc); \
744 func(has_fpga_dbg); \
9e1d0e60
MT
745 func(has_full_ppgtt); \
746 func(has_full_48bit_ppgtt); \
604db650 747 func(has_gmbus_irq); \
604db650
JL
748 func(has_gmch_display); \
749 func(has_guc); \
f8a58d63 750 func(has_guc_ct); \
604db650 751 func(has_hotplug); \
566c56a4 752 func(has_l3_dpf); \
604db650 753 func(has_llc); \
566c56a4
JL
754 func(has_logical_ring_contexts); \
755 func(has_overlay); \
756 func(has_pipe_cxsr); \
757 func(has_pooled_eu); \
758 func(has_psr); \
759 func(has_rc6); \
760 func(has_rc6p); \
761 func(has_resource_streamer); \
762 func(has_runtime_pm); \
604db650 763 func(has_snoop); \
f4ce766f 764 func(unfenced_needs_alignment); \
566c56a4
JL
765 func(cursor_needs_physical); \
766 func(hws_needs_physical); \
767 func(overlay_needs_physical); \
70821af6 768 func(supports_tv);
c96ea64e 769
915490d5 770struct sseu_dev_info {
f08a0c92 771 u8 slice_mask;
57ec171e 772 u8 subslice_mask;
915490d5
ID
773 u8 eu_total;
774 u8 eu_per_subslice;
43b67998
ID
775 u8 min_eu_in_pool;
776 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
777 u8 subslice_7eu[3];
778 u8 has_slice_pg:1;
779 u8 has_subslice_pg:1;
780 u8 has_eu_pg:1;
915490d5
ID
781};
782
57ec171e
ID
783static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
784{
785 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
786}
787
2e0d26f8
JN
788/* Keep in gen based order, and chronological order within a gen */
789enum intel_platform {
790 INTEL_PLATFORM_UNINITIALIZED = 0,
791 INTEL_I830,
792 INTEL_I845G,
793 INTEL_I85X,
794 INTEL_I865G,
795 INTEL_I915G,
796 INTEL_I915GM,
797 INTEL_I945G,
798 INTEL_I945GM,
799 INTEL_G33,
800 INTEL_PINEVIEW,
c0f86832
JN
801 INTEL_I965G,
802 INTEL_I965GM,
f69c11ae
JN
803 INTEL_G45,
804 INTEL_GM45,
2e0d26f8
JN
805 INTEL_IRONLAKE,
806 INTEL_SANDYBRIDGE,
807 INTEL_IVYBRIDGE,
808 INTEL_VALLEYVIEW,
809 INTEL_HASWELL,
810 INTEL_BROADWELL,
811 INTEL_CHERRYVIEW,
812 INTEL_SKYLAKE,
813 INTEL_BROXTON,
814 INTEL_KABYLAKE,
815 INTEL_GEMINILAKE,
71851fa8 816 INTEL_COFFEELAKE,
413f3c19 817 INTEL_CANNONLAKE,
9160095c 818 INTEL_MAX_PLATFORMS
2e0d26f8
JN
819};
820
cfdf1fa2 821struct intel_device_info {
10fce67a 822 u32 display_mmio_offset;
87f1f465 823 u16 device_id;
ac208a8b 824 u8 num_pipes;
d615a166 825 u8 num_sprites[I915_MAX_PIPES];
1c74eeaf 826 u8 num_scalers[I915_MAX_PIPES];
c96c3a8c 827 u8 gen;
ae5702d2 828 u16 gen_mask;
2e0d26f8 829 enum intel_platform platform;
73ae478c 830 u8 ring_mask; /* Rings supported by the HW */
c1bb1145 831 u8 num_rings;
604db650
JL
832#define DEFINE_FLAG(name) u8 name:1
833 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
834#undef DEFINE_FLAG
6f3fff60 835 u16 ddb_size; /* in blocks */
a57c774a
AK
836 /* Register offsets for the various display pipes and transcoders */
837 int pipe_offsets[I915_MAX_TRANSCODERS];
838 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 839 int palette_offsets[I915_MAX_PIPES];
5efb3e28 840 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
841
842 /* Slice/subslice/EU info */
43b67998 843 struct sseu_dev_info sseu;
82cf435b
LL
844
845 struct color_luts {
846 u16 degamma_lut_size;
847 u16 gamma_lut_size;
848 } color;
cfdf1fa2
KH
849};
850
2bd160a1
CW
851struct intel_display_error_state;
852
5a4c6f1b 853struct i915_gpu_state {
2bd160a1
CW
854 struct kref ref;
855 struct timeval time;
de867c20
CW
856 struct timeval boottime;
857 struct timeval uptime;
2bd160a1 858
9f267eb8
CW
859 struct drm_i915_private *i915;
860
2bd160a1
CW
861 char error_msg[128];
862 bool simulated;
f73b5674 863 bool awake;
e5aac87e
CW
864 bool wakelock;
865 bool suspended;
2bd160a1
CW
866 int iommu;
867 u32 reset_count;
868 u32 suspend_count;
869 struct intel_device_info device_info;
642c8a72 870 struct i915_params params;
2bd160a1
CW
871
872 /* Generic register state */
873 u32 eir;
874 u32 pgtbl_er;
875 u32 ier;
5a4c6f1b 876 u32 gtier[4], ngtier;
2bd160a1
CW
877 u32 ccid;
878 u32 derrmr;
879 u32 forcewake;
880 u32 error; /* gen6+ */
881 u32 err_int; /* gen7 */
882 u32 fault_data0; /* gen8, gen9 */
883 u32 fault_data1; /* gen8, gen9 */
884 u32 done_reg;
885 u32 gac_eco;
886 u32 gam_ecochk;
887 u32 gab_ctl;
888 u32 gfx_mode;
d636951e 889
5a4c6f1b 890 u32 nfence;
2bd160a1
CW
891 u64 fence[I915_MAX_NUM_FENCES];
892 struct intel_overlay_error_state *overlay;
893 struct intel_display_error_state *display;
51d545d0 894 struct drm_i915_error_object *semaphore;
27b85bea 895 struct drm_i915_error_object *guc_log;
2bd160a1
CW
896
897 struct drm_i915_error_engine {
898 int engine_id;
899 /* Software tracked state */
900 bool waiting;
901 int num_waiters;
3fe3b030
MK
902 unsigned long hangcheck_timestamp;
903 bool hangcheck_stalled;
2bd160a1
CW
904 enum intel_engine_hangcheck_action hangcheck_action;
905 struct i915_address_space *vm;
906 int num_requests;
702c8f8e 907 u32 reset_count;
2bd160a1 908
cdb324bd
CW
909 /* position of active request inside the ring */
910 u32 rq_head, rq_post, rq_tail;
911
2bd160a1
CW
912 /* our own tracking of ring head and tail */
913 u32 cpu_ring_head;
914 u32 cpu_ring_tail;
915
916 u32 last_seqno;
2bd160a1
CW
917
918 /* Register state */
919 u32 start;
920 u32 tail;
921 u32 head;
922 u32 ctl;
21a2c58a 923 u32 mode;
2bd160a1
CW
924 u32 hws;
925 u32 ipeir;
926 u32 ipehr;
2bd160a1
CW
927 u32 bbstate;
928 u32 instpm;
929 u32 instps;
930 u32 seqno;
931 u64 bbaddr;
932 u64 acthd;
933 u32 fault_reg;
934 u64 faddr;
935 u32 rc_psmi; /* sleep state */
936 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
d636951e 937 struct intel_instdone instdone;
2bd160a1 938
4fa6053e
CW
939 struct drm_i915_error_context {
940 char comm[TASK_COMM_LEN];
941 pid_t pid;
942 u32 handle;
943 u32 hw_id;
944 int ban_score;
945 int active;
946 int guilty;
947 } context;
948
2bd160a1 949 struct drm_i915_error_object {
2bd160a1 950 u64 gtt_offset;
03382dfb 951 u64 gtt_size;
0a97015d
CW
952 int page_count;
953 int unused;
2bd160a1
CW
954 u32 *pages[0];
955 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
956
b0fd47ad
CW
957 struct drm_i915_error_object **user_bo;
958 long user_bo_count;
959
2bd160a1
CW
960 struct drm_i915_error_object *wa_ctx;
961
962 struct drm_i915_error_request {
963 long jiffies;
c84455b4 964 pid_t pid;
35ca039e 965 u32 context;
84102171 966 int ban_score;
2bd160a1
CW
967 u32 seqno;
968 u32 head;
969 u32 tail;
35ca039e 970 } *requests, execlist[2];
2bd160a1
CW
971
972 struct drm_i915_error_waiter {
973 char comm[TASK_COMM_LEN];
974 pid_t pid;
975 u32 seqno;
976 } *waiters;
977
978 struct {
979 u32 gfx_mode;
980 union {
981 u64 pdp[4];
982 u32 pp_dir_base;
983 };
984 } vm_info;
2bd160a1
CW
985 } engine[I915_NUM_ENGINES];
986
987 struct drm_i915_error_buffer {
988 u32 size;
989 u32 name;
990 u32 rseqno[I915_NUM_ENGINES], wseqno;
991 u64 gtt_offset;
992 u32 read_domains;
993 u32 write_domain;
994 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
995 u32 tiling:2;
996 u32 dirty:1;
997 u32 purgeable:1;
998 u32 userptr:1;
999 s32 engine:4;
1000 u32 cache_level:3;
1001 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1002 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1003 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1004};
1005
7faf1ab2
DV
1006enum i915_cache_level {
1007 I915_CACHE_NONE = 0,
350ec881
CW
1008 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1009 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1010 caches, eg sampler/render caches, and the
1011 large Last-Level-Cache. LLC is coherent with
1012 the CPU, but L3 is only visible to the GPU. */
651d794f 1013 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
1014};
1015
85fd4f58
CW
1016#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1017
a4001f1b
PZ
1018enum fb_op_origin {
1019 ORIGIN_GTT,
1020 ORIGIN_CPU,
1021 ORIGIN_CS,
1022 ORIGIN_FLIP,
74b4ea1e 1023 ORIGIN_DIRTYFB,
a4001f1b
PZ
1024};
1025
ab34a7e8 1026struct intel_fbc {
25ad93fd
PZ
1027 /* This is always the inner lock when overlapping with struct_mutex and
1028 * it's the outer lock when overlapping with stolen_lock. */
1029 struct mutex lock;
5e59f717 1030 unsigned threshold;
dbef0f15
PZ
1031 unsigned int possible_framebuffer_bits;
1032 unsigned int busy_bits;
010cf73d 1033 unsigned int visible_pipes_mask;
e35fef21 1034 struct intel_crtc *crtc;
5c3fe8b0 1035
c4213885 1036 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
1037 struct drm_mm_node *compressed_llb;
1038
da46f936
RV
1039 bool false_color;
1040
d029bcad 1041 bool enabled;
0e631adc 1042 bool active;
9adccc60 1043
61a585d6
PZ
1044 bool underrun_detected;
1045 struct work_struct underrun_work;
1046
aaf78d27 1047 struct intel_fbc_state_cache {
be1e3415
CW
1048 struct i915_vma *vma;
1049
aaf78d27
PZ
1050 struct {
1051 unsigned int mode_flags;
1052 uint32_t hsw_bdw_pixel_rate;
1053 } crtc;
1054
1055 struct {
1056 unsigned int rotation;
1057 int src_w;
1058 int src_h;
1059 bool visible;
1060 } plane;
1061
1062 struct {
801c8fe8 1063 const struct drm_format_info *format;
aaf78d27 1064 unsigned int stride;
aaf78d27
PZ
1065 } fb;
1066 } state_cache;
1067
b183b3f1 1068 struct intel_fbc_reg_params {
be1e3415
CW
1069 struct i915_vma *vma;
1070
b183b3f1
PZ
1071 struct {
1072 enum pipe pipe;
1073 enum plane plane;
1074 unsigned int fence_y_offset;
1075 } crtc;
1076
1077 struct {
801c8fe8 1078 const struct drm_format_info *format;
b183b3f1 1079 unsigned int stride;
b183b3f1
PZ
1080 } fb;
1081
1082 int cfb_size;
1083 } params;
1084
5c3fe8b0 1085 struct intel_fbc_work {
128d7356 1086 bool scheduled;
ca18d51d 1087 u32 scheduled_vblank;
128d7356 1088 struct work_struct work;
128d7356 1089 } work;
5c3fe8b0 1090
bf6189c6 1091 const char *no_fbc_reason;
b5e50c3f
JB
1092};
1093
fe88d122 1094/*
96178eeb
VK
1095 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1096 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1097 * parsing for same resolution.
1098 */
1099enum drrs_refresh_rate_type {
1100 DRRS_HIGH_RR,
1101 DRRS_LOW_RR,
1102 DRRS_MAX_RR, /* RR count */
1103};
1104
1105enum drrs_support_type {
1106 DRRS_NOT_SUPPORTED = 0,
1107 STATIC_DRRS_SUPPORT = 1,
1108 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
1109};
1110
2807cf69 1111struct intel_dp;
96178eeb
VK
1112struct i915_drrs {
1113 struct mutex mutex;
1114 struct delayed_work work;
1115 struct intel_dp *dp;
1116 unsigned busy_frontbuffer_bits;
1117 enum drrs_refresh_rate_type refresh_rate_type;
1118 enum drrs_support_type type;
1119};
1120
a031d709 1121struct i915_psr {
f0355c4a 1122 struct mutex lock;
a031d709
RV
1123 bool sink_support;
1124 bool source_ok;
2807cf69 1125 struct intel_dp *enabled;
7c8f8a70
RV
1126 bool active;
1127 struct delayed_work work;
9ca15301 1128 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1129 bool psr2_support;
1130 bool aux_frame_sync;
60e5ffe3 1131 bool link_standby;
97da2ef4
NV
1132 bool y_cord_support;
1133 bool colorimetry_support;
340c93c0 1134 bool alpm;
3f51e471 1135};
5c3fe8b0 1136
3bad0781 1137enum intel_pch {
f0350830 1138 PCH_NONE = 0, /* No PCH present */
3bad0781 1139 PCH_IBX, /* Ibexpeak PCH */
243dec58
VS
1140 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1141 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
e7e7ea20 1142 PCH_SPT, /* Sunrisepoint PCH */
22dea0be 1143 PCH_KBP, /* Kabypoint PCH */
7b22b8c4 1144 PCH_CNP, /* Cannonpoint PCH */
40c7ead9 1145 PCH_NOP,
3bad0781
ZW
1146};
1147
988d6ee8
PZ
1148enum intel_sbi_destination {
1149 SBI_ICLK,
1150 SBI_MPHY,
1151};
1152
435793df 1153#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1154#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1155#define QUIRK_BACKLIGHT_PRESENT (1<<3)
656bfa3a 1156#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
c99a259b 1157#define QUIRK_INCREASE_T12_DELAY (1<<6)
b690e96c 1158
8be48d92 1159struct intel_fbdev;
1630fe75 1160struct intel_fbc_work;
38651674 1161
c2b9152f
DV
1162struct intel_gmbus {
1163 struct i2c_adapter adapter;
3e4d44e0 1164#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1165 u32 force_bit;
c2b9152f 1166 u32 reg0;
f0f59a00 1167 i915_reg_t gpio_reg;
c167a6fc 1168 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1169 struct drm_i915_private *dev_priv;
1170};
1171
f4c956ad 1172struct i915_suspend_saved_registers {
e948e994 1173 u32 saveDSPARB;
ba8bbcf6 1174 u32 saveFBC_CONTROL;
1f84e550 1175 u32 saveCACHE_MODE_0;
1f84e550 1176 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1177 u32 saveSWF0[16];
1178 u32 saveSWF1[16];
85fa792b 1179 u32 saveSWF3[3];
4b9de737 1180 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1181 u32 savePCH_PORT_HOTPLUG;
9f49c376 1182 u16 saveGCDGMBUS;
f4c956ad 1183};
c85aa885 1184
ddeea5b0
ID
1185struct vlv_s0ix_state {
1186 /* GAM */
1187 u32 wr_watermark;
1188 u32 gfx_prio_ctrl;
1189 u32 arb_mode;
1190 u32 gfx_pend_tlb0;
1191 u32 gfx_pend_tlb1;
1192 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1193 u32 media_max_req_count;
1194 u32 gfx_max_req_count;
1195 u32 render_hwsp;
1196 u32 ecochk;
1197 u32 bsd_hwsp;
1198 u32 blt_hwsp;
1199 u32 tlb_rd_addr;
1200
1201 /* MBC */
1202 u32 g3dctl;
1203 u32 gsckgctl;
1204 u32 mbctl;
1205
1206 /* GCP */
1207 u32 ucgctl1;
1208 u32 ucgctl3;
1209 u32 rcgctl1;
1210 u32 rcgctl2;
1211 u32 rstctl;
1212 u32 misccpctl;
1213
1214 /* GPM */
1215 u32 gfxpause;
1216 u32 rpdeuhwtc;
1217 u32 rpdeuc;
1218 u32 ecobus;
1219 u32 pwrdwnupctl;
1220 u32 rp_down_timeout;
1221 u32 rp_deucsw;
1222 u32 rcubmabdtmr;
1223 u32 rcedata;
1224 u32 spare2gh;
1225
1226 /* Display 1 CZ domain */
1227 u32 gt_imr;
1228 u32 gt_ier;
1229 u32 pm_imr;
1230 u32 pm_ier;
1231 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1232
1233 /* GT SA CZ domain */
1234 u32 tilectl;
1235 u32 gt_fifoctl;
1236 u32 gtlc_wake_ctrl;
1237 u32 gtlc_survive;
1238 u32 pmwgicz;
1239
1240 /* Display 2 CZ domain */
1241 u32 gu_ctl0;
1242 u32 gu_ctl1;
9c25210f 1243 u32 pcbr;
ddeea5b0
ID
1244 u32 clock_gate_dis2;
1245};
1246
bf225f20 1247struct intel_rps_ei {
679cb6c1 1248 ktime_t ktime;
bf225f20
CW
1249 u32 render_c0;
1250 u32 media_c0;
31685c25
D
1251};
1252
c85aa885 1253struct intel_gen6_power_mgmt {
d4d70aa5
ID
1254 /*
1255 * work, interrupts_enabled and pm_iir are protected by
1256 * dev_priv->irq_lock
1257 */
c85aa885 1258 struct work_struct work;
d4d70aa5 1259 bool interrupts_enabled;
c85aa885 1260 u32 pm_iir;
59cdb63d 1261
b20e3cfe 1262 /* PM interrupt bits that should never be masked */
5dd04556 1263 u32 pm_intrmsk_mbz;
1800ad25 1264
b39fb297
BW
1265 /* Frequencies are stored in potentially platform dependent multiples.
1266 * In other words, *_freq needs to be multiplied by X to be interesting.
1267 * Soft limits are those which are used for the dynamic reclocking done
1268 * by the driver (raise frequencies under heavy loads, and lower for
1269 * lighter loads). Hard limits are those imposed by the hardware.
1270 *
1271 * A distinction is made for overclocking, which is never enabled by
1272 * default, and is considered to be above the hard limit if it's
1273 * possible at all.
1274 */
1275 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1276 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1277 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1278 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1279 u8 min_freq; /* AKA RPn. Minimum frequency */
29ecd78d 1280 u8 boost_freq; /* Frequency to request when wait boosting */
aed242ff 1281 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1282 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1283 u8 rp1_freq; /* "less than" RP0 power/freqency */
1284 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1285 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1286
8fb55197
CW
1287 u8 up_threshold; /* Current %busy required to uplock */
1288 u8 down_threshold; /* Current %busy required to downclock */
1289
dd75fdc8
CW
1290 int last_adj;
1291 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1292
c0951f0c 1293 bool enabled;
54b4f68f 1294 struct delayed_work autoenable_work;
7b92c1bd
CW
1295 atomic_t num_waiters;
1296 atomic_t boosts;
4fc688ce 1297
bf225f20 1298 /* manual wa residency calculations */
e0e8c7cb 1299 struct intel_rps_ei ei;
bf225f20 1300
4fc688ce
JB
1301 /*
1302 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1303 * Must be taken after struct_mutex if nested. Note that
1304 * this lock may be held for long periods of time when
1305 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1306 */
1307 struct mutex hw_lock;
c85aa885
DV
1308};
1309
1a240d4d
DV
1310/* defined intel_pm.c */
1311extern spinlock_t mchdev_lock;
1312
c85aa885
DV
1313struct intel_ilk_power_mgmt {
1314 u8 cur_delay;
1315 u8 min_delay;
1316 u8 max_delay;
1317 u8 fmax;
1318 u8 fstart;
1319
1320 u64 last_count1;
1321 unsigned long last_time1;
1322 unsigned long chipset_power;
1323 u64 last_count2;
5ed0bdf2 1324 u64 last_time2;
c85aa885
DV
1325 unsigned long gfx_power;
1326 u8 corr;
1327
1328 int c_m;
1329 int r_t;
1330};
1331
c6cb582e
ID
1332struct drm_i915_private;
1333struct i915_power_well;
1334
1335struct i915_power_well_ops {
1336 /*
1337 * Synchronize the well's hw state to match the current sw state, for
1338 * example enable/disable it based on the current refcount. Called
1339 * during driver init and resume time, possibly after first calling
1340 * the enable/disable handlers.
1341 */
1342 void (*sync_hw)(struct drm_i915_private *dev_priv,
1343 struct i915_power_well *power_well);
1344 /*
1345 * Enable the well and resources that depend on it (for example
1346 * interrupts located on the well). Called after the 0->1 refcount
1347 * transition.
1348 */
1349 void (*enable)(struct drm_i915_private *dev_priv,
1350 struct i915_power_well *power_well);
1351 /*
1352 * Disable the well and resources that depend on it. Called after
1353 * the 1->0 refcount transition.
1354 */
1355 void (*disable)(struct drm_i915_private *dev_priv,
1356 struct i915_power_well *power_well);
1357 /* Returns the hw enabled state. */
1358 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1359 struct i915_power_well *power_well);
1360};
1361
a38911a3
WX
1362/* Power well structure for haswell */
1363struct i915_power_well {
c1ca727f 1364 const char *name;
6f3ef5dd 1365 bool always_on;
a38911a3
WX
1366 /* power well enable/disable usage count */
1367 int count;
bfafe93a
ID
1368 /* cached hw enabled state */
1369 bool hw_enabled;
d8fc70b7 1370 u64 domains;
01c3faa7
ACO
1371 /* unique identifier for this power well */
1372 unsigned long id;
362624c9
ACO
1373 /*
1374 * Arbitraty data associated with this power well. Platform and power
1375 * well specific.
1376 */
1377 unsigned long data;
c6cb582e 1378 const struct i915_power_well_ops *ops;
a38911a3
WX
1379};
1380
83c00f55 1381struct i915_power_domains {
baa70707
ID
1382 /*
1383 * Power wells needed for initialization at driver init and suspend
1384 * time are on. They are kept on until after the first modeset.
1385 */
1386 bool init_power_on;
0d116a29 1387 bool initializing;
c1ca727f 1388 int power_well_count;
baa70707 1389
83c00f55 1390 struct mutex lock;
1da51581 1391 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1392 struct i915_power_well *power_wells;
83c00f55
ID
1393};
1394
35a85ac6 1395#define MAX_L3_SLICES 2
a4da4fa4 1396struct intel_l3_parity {
35a85ac6 1397 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1398 struct work_struct error_work;
35a85ac6 1399 int which_slice;
a4da4fa4
DV
1400};
1401
4b5aed62 1402struct i915_gem_mm {
4b5aed62
DV
1403 /** Memory allocator for GTT stolen memory */
1404 struct drm_mm stolen;
92e97d2f
PZ
1405 /** Protects the usage of the GTT stolen memory allocator. This is
1406 * always the inner lock when overlapping with struct_mutex. */
1407 struct mutex stolen_lock;
1408
4b5aed62
DV
1409 /** List of all objects in gtt_space. Used to restore gtt
1410 * mappings on resume */
1411 struct list_head bound_list;
1412 /**
1413 * List of objects which are not bound to the GTT (thus
fbbd37b3
CW
1414 * are idle and not used by the GPU). These objects may or may
1415 * not actually have any pages attached.
4b5aed62
DV
1416 */
1417 struct list_head unbound_list;
1418
275f039d
CW
1419 /** List of all objects in gtt_space, currently mmaped by userspace.
1420 * All objects within this list must also be on bound_list.
1421 */
1422 struct list_head userfault_list;
1423
fbbd37b3
CW
1424 /**
1425 * List of objects which are pending destruction.
1426 */
1427 struct llist_head free_list;
1428 struct work_struct free_work;
1429
4b5aed62 1430 /** Usable portion of the GTT for GEM */
c8847387 1431 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
4b5aed62 1432
4b5aed62
DV
1433 /** PPGTT used for aliasing the PPGTT with the GTT */
1434 struct i915_hw_ppgtt *aliasing_ppgtt;
1435
2cfcd32a 1436 struct notifier_block oom_notifier;
e87666b5 1437 struct notifier_block vmap_notifier;
ceabbba5 1438 struct shrinker shrinker;
4b5aed62 1439
4b5aed62
DV
1440 /** LRU list of objects with fence regs on them. */
1441 struct list_head fence_list;
1442
8a2421bd
CW
1443 /**
1444 * Workqueue to fault in userptr pages, flushed by the execbuf
1445 * when required but otherwise left to userspace to try again
1446 * on EAGAIN.
1447 */
1448 struct workqueue_struct *userptr_wq;
1449
94312828
CW
1450 u64 unordered_timeline;
1451
bdf1e7e3 1452 /* the indicator for dispatch video commands on two BSD rings */
6f633402 1453 atomic_t bsd_engine_dispatch_index;
bdf1e7e3 1454
4b5aed62
DV
1455 /** Bit 6 swizzling required for X tiling */
1456 uint32_t bit_6_swizzle_x;
1457 /** Bit 6 swizzling required for Y tiling */
1458 uint32_t bit_6_swizzle_y;
1459
4b5aed62 1460 /* accounting, useful for userland debugging */
c20e8355 1461 spinlock_t object_stat_lock;
3ef7f228 1462 u64 object_memory;
4b5aed62
DV
1463 u32 object_count;
1464};
1465
edc3d884 1466struct drm_i915_error_state_buf {
0a4cd7c8 1467 struct drm_i915_private *i915;
edc3d884
MK
1468 unsigned bytes;
1469 unsigned size;
1470 int err;
1471 u8 *buf;
1472 loff_t start;
1473 loff_t pos;
1474};
1475
b52992c0
CW
1476#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1477#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1478
3fe3b030
MK
1479#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1480#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1481
99584db3
DV
1482struct i915_gpu_error {
1483 /* For hangcheck timer */
1484#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1485#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4 1486
737b1506 1487 struct delayed_work hangcheck_work;
99584db3
DV
1488
1489 /* For reset and error_state handling. */
1490 spinlock_t lock;
1491 /* Protected by the above dev->gpu_error.lock. */
5a4c6f1b 1492 struct i915_gpu_state *first_error;
094f9a54
CW
1493
1494 unsigned long missed_irq_rings;
1495
1f83fee0 1496 /**
2ac0f450 1497 * State variable controlling the reset flow and count
1f83fee0 1498 *
2ac0f450 1499 * This is a counter which gets incremented when reset is triggered,
8af29b0c 1500 *
56306c6e 1501 * Before the reset commences, the I915_RESET_BACKOFF bit is set
8af29b0c
CW
1502 * meaning that any waiters holding onto the struct_mutex should
1503 * relinquish the lock immediately in order for the reset to start.
2ac0f450
MK
1504 *
1505 * If reset is not completed succesfully, the I915_WEDGE bit is
1506 * set meaning that hardware is terminally sour and there is no
1507 * recovery. All waiters on the reset_queue will be woken when
1508 * that happens.
1509 *
1510 * This counter is used by the wait_seqno code to notice that reset
1511 * event happened and it needs to restart the entire ioctl (since most
1512 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1513 *
1514 * This is important for lock-free wait paths, where no contended lock
1515 * naturally enforces the correct ordering between the bail-out of the
1516 * waiter and the gpu reset work code.
1f83fee0 1517 */
8af29b0c 1518 unsigned long reset_count;
1f83fee0 1519
8c185eca
CW
1520 /**
1521 * flags: Control various stages of the GPU reset
1522 *
1523 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1524 * other users acquiring the struct_mutex. To do this we set the
1525 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1526 * and then check for that bit before acquiring the struct_mutex (in
1527 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1528 * secondary role in preventing two concurrent global reset attempts.
1529 *
1530 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1531 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1532 * but it may be held by some long running waiter (that we cannot
1533 * interrupt without causing trouble). Once we are ready to do the GPU
1534 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1535 * they already hold the struct_mutex and want to participate they can
1536 * inspect the bit and do the reset directly, otherwise the worker
1537 * waits for the struct_mutex.
1538 *
142bc7d9
MT
1539 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1540 * acquire the struct_mutex to reset an engine, we need an explicit
1541 * flag to prevent two concurrent reset attempts in the same engine.
1542 * As the number of engines continues to grow, allocate the flags from
1543 * the most significant bits.
1544 *
8c185eca
CW
1545 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1546 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1547 * i915_gem_request_alloc(), this bit is checked and the sequence
1548 * aborted (with -EIO reported to userspace) if set.
1549 */
8af29b0c 1550 unsigned long flags;
8c185eca
CW
1551#define I915_RESET_BACKOFF 0
1552#define I915_RESET_HANDOFF 1
8af29b0c 1553#define I915_WEDGED (BITS_PER_LONG - 1)
142bc7d9 1554#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
1f83fee0 1555
702c8f8e
MT
1556 /** Number of times an engine has been reset */
1557 u32 reset_engine_count[I915_NUM_ENGINES];
1558
1f15b76f
CW
1559 /**
1560 * Waitqueue to signal when a hang is detected. Used to for waiters
1561 * to release the struct_mutex for the reset to procede.
1562 */
1563 wait_queue_head_t wait_queue;
1564
1f83fee0
DV
1565 /**
1566 * Waitqueue to signal when the reset has completed. Used by clients
1567 * that wait for dev_priv->mm.wedged to settle.
1568 */
1569 wait_queue_head_t reset_queue;
33196ded 1570
094f9a54 1571 /* For missed irq/seqno simulation. */
688e6c72 1572 unsigned long test_irq_rings;
99584db3
DV
1573};
1574
b8efb17b
ZR
1575enum modeset_restore {
1576 MODESET_ON_LID_OPEN,
1577 MODESET_DONE,
1578 MODESET_SUSPENDED,
1579};
1580
500ea70d
RV
1581#define DP_AUX_A 0x40
1582#define DP_AUX_B 0x10
1583#define DP_AUX_C 0x20
1584#define DP_AUX_D 0x30
1585
11c1b657
XZ
1586#define DDC_PIN_B 0x05
1587#define DDC_PIN_C 0x04
1588#define DDC_PIN_D 0x06
1589
6acab15a 1590struct ddi_vbt_port_info {
ce4dd49e
DL
1591 /*
1592 * This is an index in the HDMI/DVI DDI buffer translation table.
1593 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1594 * populate this field.
1595 */
1596#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1597 uint8_t hdmi_level_shift;
311a2094
PZ
1598
1599 uint8_t supports_dvi:1;
1600 uint8_t supports_hdmi:1;
1601 uint8_t supports_dp:1;
a98d9c1d 1602 uint8_t supports_edp:1;
500ea70d
RV
1603
1604 uint8_t alternate_aux_channel;
11c1b657 1605 uint8_t alternate_ddc_pin;
75067dde
AK
1606
1607 uint8_t dp_boost_level;
1608 uint8_t hdmi_boost_level;
6acab15a
PZ
1609};
1610
bfd7ebda
RV
1611enum psr_lines_to_wait {
1612 PSR_0_LINES_TO_WAIT = 0,
1613 PSR_1_LINE_TO_WAIT,
1614 PSR_4_LINES_TO_WAIT,
1615 PSR_8_LINES_TO_WAIT
83a7280e
PB
1616};
1617
41aa3448
RV
1618struct intel_vbt_data {
1619 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1620 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1621
1622 /* Feature bits */
1623 unsigned int int_tv_support:1;
1624 unsigned int lvds_dither:1;
1625 unsigned int lvds_vbt:1;
1626 unsigned int int_crt_support:1;
1627 unsigned int lvds_use_ssc:1;
1628 unsigned int display_clock_mode:1;
1629 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1630 unsigned int panel_type:4;
41aa3448
RV
1631 int lvds_ssc_freq;
1632 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1633
83a7280e
PB
1634 enum drrs_support_type drrs_type;
1635
6aa23e65
JN
1636 struct {
1637 int rate;
1638 int lanes;
1639 int preemphasis;
1640 int vswing;
06411f08 1641 bool low_vswing;
6aa23e65
JN
1642 bool initialized;
1643 bool support;
1644 int bpp;
1645 struct edp_power_seq pps;
1646 } edp;
41aa3448 1647
bfd7ebda
RV
1648 struct {
1649 bool full_link;
1650 bool require_aux_wakeup;
1651 int idle_frames;
1652 enum psr_lines_to_wait lines_to_wait;
1653 int tp1_wakeup_time;
1654 int tp2_tp3_wakeup_time;
1655 } psr;
1656
f00076d2
JN
1657 struct {
1658 u16 pwm_freq_hz;
39fbc9c8 1659 bool present;
f00076d2 1660 bool active_low_pwm;
1de6068e 1661 u8 min_brightness; /* min_brightness/255 of max */
add03379 1662 u8 controller; /* brightness controller number */
9a41e17d 1663 enum intel_backlight_type type;
f00076d2
JN
1664 } backlight;
1665
d17c5443
SK
1666 /* MIPI DSI */
1667 struct {
1668 u16 panel_id;
d3b542fc
SK
1669 struct mipi_config *config;
1670 struct mipi_pps_data *pps;
1671 u8 seq_version;
1672 u32 size;
1673 u8 *data;
8d3ed2f3 1674 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1675 } dsi;
1676
41aa3448
RV
1677 int crt_ddc_pin;
1678
1679 int child_dev_num;
768f69c9 1680 union child_device_config *child_dev;
6acab15a
PZ
1681
1682 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1683 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1684};
1685
77c122bc
VS
1686enum intel_ddb_partitioning {
1687 INTEL_DDB_PART_1_2,
1688 INTEL_DDB_PART_5_6, /* IVB+ */
1689};
1690
1fd527cc
VS
1691struct intel_wm_level {
1692 bool enable;
1693 uint32_t pri_val;
1694 uint32_t spr_val;
1695 uint32_t cur_val;
1696 uint32_t fbc_val;
1697};
1698
820c1980 1699struct ilk_wm_values {
609cedef
VS
1700 uint32_t wm_pipe[3];
1701 uint32_t wm_lp[3];
1702 uint32_t wm_lp_spr[3];
1703 uint32_t wm_linetime[3];
1704 bool enable_fbc_wm;
1705 enum intel_ddb_partitioning partitioning;
1706};
1707
114d7dc0 1708struct g4x_pipe_wm {
1b31389c 1709 uint16_t plane[I915_MAX_PLANES];
04548cba 1710 uint16_t fbc;
262cd2e1 1711};
ae80152d 1712
114d7dc0 1713struct g4x_sr_wm {
262cd2e1 1714 uint16_t plane;
1b31389c 1715 uint16_t cursor;
04548cba 1716 uint16_t fbc;
1b31389c
VS
1717};
1718
1719struct vlv_wm_ddl_values {
1720 uint8_t plane[I915_MAX_PLANES];
262cd2e1 1721};
ae80152d 1722
262cd2e1 1723struct vlv_wm_values {
114d7dc0
VS
1724 struct g4x_pipe_wm pipe[3];
1725 struct g4x_sr_wm sr;
1b31389c 1726 struct vlv_wm_ddl_values ddl[3];
6eb1a681
VS
1727 uint8_t level;
1728 bool cxsr;
0018fda1
VS
1729};
1730
04548cba
VS
1731struct g4x_wm_values {
1732 struct g4x_pipe_wm pipe[2];
1733 struct g4x_sr_wm sr;
1734 struct g4x_sr_wm hpll;
1735 bool cxsr;
1736 bool hpll_en;
1737 bool fbc_en;
1738};
1739
c193924e 1740struct skl_ddb_entry {
16160e3d 1741 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1742};
1743
1744static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1745{
16160e3d 1746 return entry->end - entry->start;
c193924e
DL
1747}
1748
08db6652
DL
1749static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1750 const struct skl_ddb_entry *e2)
1751{
1752 if (e1->start == e2->start && e1->end == e2->end)
1753 return true;
1754
1755 return false;
1756}
1757
c193924e 1758struct skl_ddb_allocation {
2cd601c6 1759 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1760 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1761};
1762
2ac96d2a 1763struct skl_wm_values {
2b4b9f35 1764 unsigned dirty_pipes;
c193924e 1765 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1766};
1767
1768struct skl_wm_level {
a62163e9
L
1769 bool plane_en;
1770 uint16_t plane_res_b;
1771 uint8_t plane_res_l;
2ac96d2a
PB
1772};
1773
c67a470b 1774/*
765dab67
PZ
1775 * This struct helps tracking the state needed for runtime PM, which puts the
1776 * device in PCI D3 state. Notice that when this happens, nothing on the
1777 * graphics device works, even register access, so we don't get interrupts nor
1778 * anything else.
c67a470b 1779 *
765dab67
PZ
1780 * Every piece of our code that needs to actually touch the hardware needs to
1781 * either call intel_runtime_pm_get or call intel_display_power_get with the
1782 * appropriate power domain.
a8a8bd54 1783 *
765dab67
PZ
1784 * Our driver uses the autosuspend delay feature, which means we'll only really
1785 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1786 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1787 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1788 *
1789 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1790 * goes back to false exactly before we reenable the IRQs. We use this variable
1791 * to check if someone is trying to enable/disable IRQs while they're supposed
1792 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1793 * case it happens.
c67a470b 1794 *
765dab67 1795 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1796 */
5d584b2e 1797struct i915_runtime_pm {
1f814dac 1798 atomic_t wakeref_count;
5d584b2e 1799 bool suspended;
2aeb7d3a 1800 bool irqs_enabled;
c67a470b
PZ
1801};
1802
926321d5
DV
1803enum intel_pipe_crc_source {
1804 INTEL_PIPE_CRC_SOURCE_NONE,
1805 INTEL_PIPE_CRC_SOURCE_PLANE1,
1806 INTEL_PIPE_CRC_SOURCE_PLANE2,
1807 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1808 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1809 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1810 INTEL_PIPE_CRC_SOURCE_TV,
1811 INTEL_PIPE_CRC_SOURCE_DP_B,
1812 INTEL_PIPE_CRC_SOURCE_DP_C,
1813 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1814 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1815 INTEL_PIPE_CRC_SOURCE_MAX,
1816};
1817
8bf1e9f1 1818struct intel_pipe_crc_entry {
ac2300d4 1819 uint32_t frame;
8bf1e9f1
SH
1820 uint32_t crc[5];
1821};
1822
b2c88f5b 1823#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1824struct intel_pipe_crc {
d538bbdf
DL
1825 spinlock_t lock;
1826 bool opened; /* exclusive access to the result file */
e5f75aca 1827 struct intel_pipe_crc_entry *entries;
926321d5 1828 enum intel_pipe_crc_source source;
d538bbdf 1829 int head, tail;
07144428 1830 wait_queue_head_t wq;
8c6b709d 1831 int skipped;
8bf1e9f1
SH
1832};
1833
f99d7069 1834struct i915_frontbuffer_tracking {
b5add959 1835 spinlock_t lock;
f99d7069
DV
1836
1837 /*
1838 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1839 * scheduled flips.
1840 */
1841 unsigned busy_bits;
1842 unsigned flip_bits;
1843};
1844
7225342a 1845struct i915_wa_reg {
f0f59a00 1846 i915_reg_t addr;
7225342a
MK
1847 u32 value;
1848 /* bitmask representing WA bits */
1849 u32 mask;
1850};
1851
33136b06
AS
1852/*
1853 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1854 * allowing it for RCS as we don't foresee any requirement of having
1855 * a whitelist for other engines. When it is really required for
1856 * other engines then the limit need to be increased.
1857 */
1858#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1859
1860struct i915_workarounds {
1861 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1862 u32 count;
666796da 1863 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1864};
1865
cf9d2890
YZ
1866struct i915_virtual_gpu {
1867 bool active;
1868};
1869
aa363136
MR
1870/* used in computing the new watermarks state */
1871struct intel_wm_config {
1872 unsigned int num_pipes_active;
1873 bool sprites_enabled;
1874 bool sprites_scaled;
1875};
1876
d7965152
RB
1877struct i915_oa_format {
1878 u32 format;
1879 int size;
1880};
1881
8a3003dd
RB
1882struct i915_oa_reg {
1883 i915_reg_t addr;
1884 u32 value;
1885};
1886
eec688e1
RB
1887struct i915_perf_stream;
1888
16d98b31
RB
1889/**
1890 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1891 */
eec688e1 1892struct i915_perf_stream_ops {
16d98b31
RB
1893 /**
1894 * @enable: Enables the collection of HW samples, either in response to
1895 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1896 * without `I915_PERF_FLAG_DISABLED`.
eec688e1
RB
1897 */
1898 void (*enable)(struct i915_perf_stream *stream);
1899
16d98b31
RB
1900 /**
1901 * @disable: Disables the collection of HW samples, either in response
1902 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1903 * the stream.
eec688e1
RB
1904 */
1905 void (*disable)(struct i915_perf_stream *stream);
1906
16d98b31
RB
1907 /**
1908 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
eec688e1
RB
1909 * once there is something ready to read() for the stream
1910 */
1911 void (*poll_wait)(struct i915_perf_stream *stream,
1912 struct file *file,
1913 poll_table *wait);
1914
16d98b31
RB
1915 /**
1916 * @wait_unlocked: For handling a blocking read, wait until there is
1917 * something to ready to read() for the stream. E.g. wait on the same
d7965152 1918 * wait queue that would be passed to poll_wait().
eec688e1
RB
1919 */
1920 int (*wait_unlocked)(struct i915_perf_stream *stream);
1921
16d98b31
RB
1922 /**
1923 * @read: Copy buffered metrics as records to userspace
1924 * **buf**: the userspace, destination buffer
1925 * **count**: the number of bytes to copy, requested by userspace
1926 * **offset**: zero at the start of the read, updated as the read
1927 * proceeds, it represents how many bytes have been copied so far and
1928 * the buffer offset for copying the next record.
eec688e1 1929 *
16d98b31
RB
1930 * Copy as many buffered i915 perf samples and records for this stream
1931 * to userspace as will fit in the given buffer.
eec688e1 1932 *
16d98b31
RB
1933 * Only write complete records; returning -%ENOSPC if there isn't room
1934 * for a complete record.
eec688e1 1935 *
16d98b31
RB
1936 * Return any error condition that results in a short read such as
1937 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1938 * returning to userspace.
eec688e1
RB
1939 */
1940 int (*read)(struct i915_perf_stream *stream,
1941 char __user *buf,
1942 size_t count,
1943 size_t *offset);
1944
16d98b31
RB
1945 /**
1946 * @destroy: Cleanup any stream specific resources.
eec688e1
RB
1947 *
1948 * The stream will always be disabled before this is called.
1949 */
1950 void (*destroy)(struct i915_perf_stream *stream);
1951};
1952
16d98b31
RB
1953/**
1954 * struct i915_perf_stream - state for a single open stream FD
1955 */
eec688e1 1956struct i915_perf_stream {
16d98b31
RB
1957 /**
1958 * @dev_priv: i915 drm device
1959 */
eec688e1
RB
1960 struct drm_i915_private *dev_priv;
1961
16d98b31
RB
1962 /**
1963 * @link: Links the stream into ``&drm_i915_private->streams``
1964 */
eec688e1
RB
1965 struct list_head link;
1966
16d98b31
RB
1967 /**
1968 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1969 * properties given when opening a stream, representing the contents
1970 * of a single sample as read() by userspace.
1971 */
eec688e1 1972 u32 sample_flags;
16d98b31
RB
1973
1974 /**
1975 * @sample_size: Considering the configured contents of a sample
1976 * combined with the required header size, this is the total size
1977 * of a single sample record.
1978 */
d7965152 1979 int sample_size;
eec688e1 1980
16d98b31
RB
1981 /**
1982 * @ctx: %NULL if measuring system-wide across all contexts or a
1983 * specific context that is being monitored.
1984 */
eec688e1 1985 struct i915_gem_context *ctx;
16d98b31
RB
1986
1987 /**
1988 * @enabled: Whether the stream is currently enabled, considering
1989 * whether the stream was opened in a disabled state and based
1990 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1991 */
eec688e1
RB
1992 bool enabled;
1993
16d98b31
RB
1994 /**
1995 * @ops: The callbacks providing the implementation of this specific
1996 * type of configured stream.
1997 */
d7965152
RB
1998 const struct i915_perf_stream_ops *ops;
1999};
2000
16d98b31
RB
2001/**
2002 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2003 */
d7965152 2004struct i915_oa_ops {
16d98b31
RB
2005 /**
2006 * @init_oa_buffer: Resets the head and tail pointers of the
2007 * circular buffer for periodic OA reports.
2008 *
2009 * Called when first opening a stream for OA metrics, but also may be
2010 * called in response to an OA buffer overflow or other error
2011 * condition.
2012 *
2013 * Note it may be necessary to clear the full OA buffer here as part of
2014 * maintaining the invariable that new reports must be written to
2015 * zeroed memory for us to be able to reliable detect if an expected
2016 * report has not yet landed in memory. (At least on Haswell the OA
2017 * buffer tail pointer is not synchronized with reports being visible
2018 * to the CPU)
2019 */
d7965152 2020 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
16d98b31
RB
2021
2022 /**
19f81df2
RB
2023 * @select_metric_set: The auto generated code that checks whether a
2024 * requested OA config is applicable to the system and if so sets up
2025 * the mux, oa and flex eu register config pointers according to the
2026 * current dev_priv->perf.oa.metrics_set.
2027 */
2028 int (*select_metric_set)(struct drm_i915_private *dev_priv);
2029
2030 /**
2031 * @enable_metric_set: Selects and applies any MUX configuration to set
2032 * up the Boolean and Custom (B/C) counters that are part of the
2033 * counter reports being sampled. May apply system constraints such as
16d98b31
RB
2034 * disabling EU clock gating as required.
2035 */
d7965152 2036 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2037
2038 /**
2039 * @disable_metric_set: Remove system constraints associated with using
2040 * the OA unit.
2041 */
d7965152 2042 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
16d98b31
RB
2043
2044 /**
2045 * @oa_enable: Enable periodic sampling
2046 */
d7965152 2047 void (*oa_enable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2048
2049 /**
2050 * @oa_disable: Disable periodic sampling
2051 */
d7965152 2052 void (*oa_disable)(struct drm_i915_private *dev_priv);
16d98b31
RB
2053
2054 /**
2055 * @read: Copy data from the circular OA buffer into a given userspace
2056 * buffer.
2057 */
d7965152
RB
2058 int (*read)(struct i915_perf_stream *stream,
2059 char __user *buf,
2060 size_t count,
2061 size_t *offset);
16d98b31
RB
2062
2063 /**
19f81df2 2064 * @oa_hw_tail_read: read the OA tail pointer register
16d98b31 2065 *
19f81df2
RB
2066 * In particular this enables us to share all the fiddly code for
2067 * handling the OA unit tail pointer race that affects multiple
2068 * generations.
16d98b31 2069 */
19f81df2 2070 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
eec688e1
RB
2071};
2072
49cd97a3
VS
2073struct intel_cdclk_state {
2074 unsigned int cdclk, vco, ref;
2075};
2076
77fec556 2077struct drm_i915_private {
8f460e2c
CW
2078 struct drm_device drm;
2079
efab6d8d 2080 struct kmem_cache *objects;
e20d2ab7 2081 struct kmem_cache *vmas;
efab6d8d 2082 struct kmem_cache *requests;
52e54209 2083 struct kmem_cache *dependencies;
c5cf9a91 2084 struct kmem_cache *priorities;
f4c956ad 2085
5c969aa7 2086 const struct intel_device_info info;
f4c956ad 2087
f4c956ad
DV
2088 void __iomem *regs;
2089
907b28c5 2090 struct intel_uncore uncore;
f4c956ad 2091
cf9d2890
YZ
2092 struct i915_virtual_gpu vgpu;
2093
feddf6e8 2094 struct intel_gvt *gvt;
0ad35fed 2095
bd132858 2096 struct intel_huc huc;
33a732f4
AD
2097 struct intel_guc guc;
2098
eb805623
DV
2099 struct intel_csr csr;
2100
5ea6e5e3 2101 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 2102
f4c956ad
DV
2103 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2104 * controller on different i2c buses. */
2105 struct mutex gmbus_mutex;
2106
2107 /**
2108 * Base address of the gmbus and gpio block.
2109 */
2110 uint32_t gpio_mmio_base;
2111
b6fdd0f2
SS
2112 /* MMIO base address for MIPI regs */
2113 uint32_t mipi_mmio_base;
2114
443a389f
VS
2115 uint32_t psr_mmio_base;
2116
44cb734c
ID
2117 uint32_t pps_mmio_base;
2118
28c70f16
DV
2119 wait_queue_head_t gmbus_wait_queue;
2120
f4c956ad 2121 struct pci_dev *bridge_dev;
0ca5fa3a 2122 struct i915_gem_context *kernel_context;
3b3f1650 2123 struct intel_engine_cs *engine[I915_NUM_ENGINES];
51d545d0 2124 struct i915_vma *semaphore;
f4c956ad 2125
ba8286fa 2126 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
2127 struct resource mch_res;
2128
f4c956ad
DV
2129 /* protects the irq masks */
2130 spinlock_t irq_lock;
2131
84c33a64
SG
2132 /* protects the mmio flip data */
2133 spinlock_t mmio_flip_lock;
2134
f8b79e58
ID
2135 bool display_irqs_enabled;
2136
9ee32fea
DV
2137 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2138 struct pm_qos_request pm_qos;
2139
a580516d
VS
2140 /* Sideband mailbox protection */
2141 struct mutex sb_lock;
f4c956ad
DV
2142
2143 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
2144 union {
2145 u32 irq_mask;
2146 u32 de_irq_mask[I915_MAX_PIPES];
2147 };
f4c956ad 2148 u32 gt_irq_mask;
f4e9af4f
AG
2149 u32 pm_imr;
2150 u32 pm_ier;
a6706b45 2151 u32 pm_rps_events;
26705e20 2152 u32 pm_guc_events;
91d181dd 2153 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 2154
5fcece80 2155 struct i915_hotplug hotplug;
ab34a7e8 2156 struct intel_fbc fbc;
439d7ac0 2157 struct i915_drrs drrs;
f4c956ad 2158 struct intel_opregion opregion;
41aa3448 2159 struct intel_vbt_data vbt;
f4c956ad 2160
d9ceb816
JB
2161 bool preserve_bios_swizzle;
2162
f4c956ad
DV
2163 /* overlay */
2164 struct intel_overlay *overlay;
f4c956ad 2165
58c68779 2166 /* backlight registers and fields in struct intel_panel */
07f11d49 2167 struct mutex backlight_lock;
31ad8ec6 2168
f4c956ad 2169 /* LVDS info */
f4c956ad
DV
2170 bool no_aux_handshake;
2171
e39b999a
VS
2172 /* protects panel power sequencer state */
2173 struct mutex pps_mutex;
2174
f4c956ad 2175 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
2176 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2177
2178 unsigned int fsb_freq, mem_freq, is_ddr3;
b2045352 2179 unsigned int skl_preferred_vco_freq;
49cd97a3 2180 unsigned int max_cdclk_freq;
8d96561a 2181
adafdc6f 2182 unsigned int max_dotclk_freq;
e7dc33f3 2183 unsigned int rawclk_freq;
6bcda4f0 2184 unsigned int hpll_freq;
bfa7df01 2185 unsigned int czclk_freq;
f4c956ad 2186
63911d72 2187 struct {
bb0f4aab
VS
2188 /*
2189 * The current logical cdclk state.
2190 * See intel_atomic_state.cdclk.logical
2191 *
2192 * For reading holding any crtc lock is sufficient,
2193 * for writing must hold all of them.
2194 */
2195 struct intel_cdclk_state logical;
2196 /*
2197 * The current actual cdclk state.
2198 * See intel_atomic_state.cdclk.actual
2199 */
2200 struct intel_cdclk_state actual;
2201 /* The current hardware cdclk state */
49cd97a3
VS
2202 struct intel_cdclk_state hw;
2203 } cdclk;
63911d72 2204
645416f5
DV
2205 /**
2206 * wq - Driver workqueue for GEM.
2207 *
2208 * NOTE: Work items scheduled here are not allowed to grab any modeset
2209 * locks, for otherwise the flushing done in the pageflip code will
2210 * result in deadlocks.
2211 */
f4c956ad
DV
2212 struct workqueue_struct *wq;
2213
2214 /* Display functions */
2215 struct drm_i915_display_funcs display;
2216
2217 /* PCH chipset type */
2218 enum intel_pch pch_type;
17a303ec 2219 unsigned short pch_id;
f4c956ad
DV
2220
2221 unsigned long quirks;
2222
b8efb17b
ZR
2223 enum modeset_restore modeset_restore;
2224 struct mutex modeset_restore_lock;
e2c8b870 2225 struct drm_atomic_state *modeset_restore_state;
73974893 2226 struct drm_modeset_acquire_ctx reset_ctx;
673a394b 2227
a7bbbd63 2228 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 2229 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 2230
4b5aed62 2231 struct i915_gem_mm mm;
ad46cb53
CW
2232 DECLARE_HASHTABLE(mm_structs, 7);
2233 struct mutex mm_lock;
8781342d 2234
8781342d
DV
2235 /* Kernel Modesetting */
2236
e2af48c6
VS
2237 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2238 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
2239 wait_queue_head_t pending_flip_queue;
2240
c4597872
DV
2241#ifdef CONFIG_DEBUG_FS
2242 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2243#endif
2244
565602d7 2245 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
2246 int num_shared_dpll;
2247 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 2248 const struct intel_dpll_mgr *dpll_mgr;
565602d7 2249
fbf6d879
ML
2250 /*
2251 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2252 * Must be global rather than per dpll, because on some platforms
2253 * plls share registers.
2254 */
2255 struct mutex dpll_lock;
2256
565602d7
ML
2257 unsigned int active_crtcs;
2258 unsigned int min_pixclk[I915_MAX_PIPES];
2259
e4607fcf 2260 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 2261
7225342a 2262 struct i915_workarounds workarounds;
888b5995 2263
f99d7069
DV
2264 struct i915_frontbuffer_tracking fb_tracking;
2265
eb955eee
CW
2266 struct intel_atomic_helper {
2267 struct llist_head free_list;
2268 struct work_struct free_work;
2269 } atomic_helper;
2270
652c393a 2271 u16 orig_clock;
f97108d1 2272
c4804411 2273 bool mchbar_need_disable;
f97108d1 2274
a4da4fa4
DV
2275 struct intel_l3_parity l3_parity;
2276
59124506 2277 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 2278 u32 edram_cap;
59124506 2279
c6a828d3 2280 /* gen6+ rps state */
c85aa885 2281 struct intel_gen6_power_mgmt rps;
c6a828d3 2282
20e4d407
DV
2283 /* ilk-only ips/rps state. Everything in here is protected by the global
2284 * mchdev_lock in intel_pm.c */
c85aa885 2285 struct intel_ilk_power_mgmt ips;
b5e50c3f 2286
83c00f55 2287 struct i915_power_domains power_domains;
a38911a3 2288
a031d709 2289 struct i915_psr psr;
3f51e471 2290
99584db3 2291 struct i915_gpu_error gpu_error;
ae681d96 2292
c9cddffc
JB
2293 struct drm_i915_gem_object *vlv_pctx;
2294
0695726e 2295#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
2296 /* list of fbdev register on this device */
2297 struct intel_fbdev *fbdev;
82e3b8c1 2298 struct work_struct fbdev_suspend_work;
4520f53a 2299#endif
e953fd7b
CW
2300
2301 struct drm_property *broadcast_rgb_property;
3f43c48d 2302 struct drm_property *force_audio_property;
e3689190 2303
58fddc28 2304 /* hda/i915 audio component */
51e1d83c 2305 struct i915_audio_component *audio_component;
58fddc28 2306 bool audio_component_registered;
4a21ef7d
LY
2307 /**
2308 * av_mutex - mutex for audio/video sync
2309 *
2310 */
2311 struct mutex av_mutex;
58fddc28 2312
829a0af2
CW
2313 struct {
2314 struct list_head list;
5f09a9c8
CW
2315 struct llist_head free_list;
2316 struct work_struct free_work;
829a0af2
CW
2317
2318 /* The hw wants to have a stable context identifier for the
2319 * lifetime of the context (for OA, PASID, faults, etc).
2320 * This is limited in execlists to 21 bits.
2321 */
2322 struct ida hw_ida;
2323#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2324 } contexts;
f4c956ad 2325
3e68320e 2326 u32 fdi_rx_config;
68d18ad7 2327
c231775c 2328 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 2329 u32 chv_phy_control;
c231775c
VS
2330 /*
2331 * Shadows for CHV DPLL_MD regs to keep the state
2332 * checker somewhat working in the presence hardware
2333 * crappiness (can't read out DPLL_MD for pipes B & C).
2334 */
2335 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 2336 u32 bxt_phy_grc;
70722468 2337
842f1c8b 2338 u32 suspend_count;
bc87229f 2339 bool suspended_to_idle;
f4c956ad 2340 struct i915_suspend_saved_registers regfile;
ddeea5b0 2341 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 2342
656d1b89 2343 enum {
16dcdc4e
PZ
2344 I915_SAGV_UNKNOWN = 0,
2345 I915_SAGV_DISABLED,
2346 I915_SAGV_ENABLED,
2347 I915_SAGV_NOT_CONTROLLED
2348 } sagv_status;
656d1b89 2349
53615a5e
VS
2350 struct {
2351 /*
2352 * Raw watermark latency values:
2353 * in 0.1us units for WM0,
2354 * in 0.5us units for WM1+.
2355 */
2356 /* primary */
2357 uint16_t pri_latency[5];
2358 /* sprite */
2359 uint16_t spr_latency[5];
2360 /* cursor */
2361 uint16_t cur_latency[5];
2af30a5c
PB
2362 /*
2363 * Raw watermark memory latency values
2364 * for SKL for all 8 levels
2365 * in 1us units.
2366 */
2367 uint16_t skl_latency[8];
609cedef
VS
2368
2369 /* current hardware state */
2d41c0b5
PB
2370 union {
2371 struct ilk_wm_values hw;
2372 struct skl_wm_values skl_hw;
0018fda1 2373 struct vlv_wm_values vlv;
04548cba 2374 struct g4x_wm_values g4x;
2d41c0b5 2375 };
58590c14
VS
2376
2377 uint8_t max_level;
ed4a6a7c
MR
2378
2379 /*
2380 * Should be held around atomic WM register writing; also
2381 * protects * intel_crtc->wm.active and
2382 * cstate->wm.need_postvbl_update.
2383 */
2384 struct mutex wm_mutex;
279e99d7
MR
2385
2386 /*
2387 * Set during HW readout of watermarks/DDB. Some platforms
2388 * need to know when we're still using BIOS-provided values
2389 * (which we don't fully trust).
2390 */
2391 bool distrust_bios_wm;
53615a5e
VS
2392 } wm;
2393
8a187455
PZ
2394 struct i915_runtime_pm pm;
2395
eec688e1
RB
2396 struct {
2397 bool initialized;
d7965152 2398
442b8c06 2399 struct kobject *metrics_kobj;
ccdf6341 2400 struct ctl_table_header *sysctl_header;
442b8c06 2401
eec688e1
RB
2402 struct mutex lock;
2403 struct list_head streams;
8a3003dd
RB
2404
2405 struct {
d7965152
RB
2406 struct i915_perf_stream *exclusive_stream;
2407
2408 u32 specific_ctx_id;
d7965152
RB
2409
2410 struct hrtimer poll_check_timer;
2411 wait_queue_head_t poll_wq;
2412 bool pollin;
2413
712122ea
RB
2414 /**
2415 * For rate limiting any notifications of spurious
2416 * invalid OA reports
2417 */
2418 struct ratelimit_state spurious_report_rs;
2419
d7965152
RB
2420 bool periodic;
2421 int period_exponent;
155e941f 2422 int timestamp_frequency;
d7965152
RB
2423
2424 int metrics_set;
8a3003dd 2425
fc599211
RB
2426 const struct i915_oa_reg *mux_regs[6];
2427 int mux_regs_lens[6];
3f488d99
LL
2428 int n_mux_configs;
2429
8a3003dd
RB
2430 const struct i915_oa_reg *b_counter_regs;
2431 int b_counter_regs_len;
5182f646
RB
2432 const struct i915_oa_reg *flex_regs;
2433 int flex_regs_len;
d7965152
RB
2434
2435 struct {
2436 struct i915_vma *vma;
2437 u8 *vaddr;
19f81df2 2438 u32 last_ctx_id;
d7965152
RB
2439 int format;
2440 int format_size;
f279020a 2441
0dd860cf
RB
2442 /**
2443 * Locks reads and writes to all head/tail state
2444 *
2445 * Consider: the head and tail pointer state
2446 * needs to be read consistently from a hrtimer
2447 * callback (atomic context) and read() fop
2448 * (user context) with tail pointer updates
2449 * happening in atomic context and head updates
2450 * in user context and the (unlikely)
2451 * possibility of read() errors needing to
2452 * reset all head/tail state.
2453 *
2454 * Note: Contention or performance aren't
2455 * currently a significant concern here
2456 * considering the relatively low frequency of
2457 * hrtimer callbacks (5ms period) and that
2458 * reads typically only happen in response to a
2459 * hrtimer event and likely complete before the
2460 * next callback.
2461 *
2462 * Note: This lock is not held *while* reading
2463 * and copying data to userspace so the value
2464 * of head observed in htrimer callbacks won't
2465 * represent any partial consumption of data.
2466 */
2467 spinlock_t ptr_lock;
2468
2469 /**
2470 * One 'aging' tail pointer and one 'aged'
2471 * tail pointer ready to used for reading.
2472 *
2473 * Initial values of 0xffffffff are invalid
2474 * and imply that an update is required
2475 * (and should be ignored by an attempted
2476 * read)
2477 */
2478 struct {
2479 u32 offset;
2480 } tails[2];
2481
2482 /**
2483 * Index for the aged tail ready to read()
2484 * data up to.
2485 */
2486 unsigned int aged_tail_idx;
2487
2488 /**
2489 * A monotonic timestamp for when the current
2490 * aging tail pointer was read; used to
2491 * determine when it is old enough to trust.
2492 */
2493 u64 aging_timestamp;
2494
f279020a
RB
2495 /**
2496 * Although we can always read back the head
2497 * pointer register, we prefer to avoid
2498 * trusting the HW state, just to avoid any
2499 * risk that some hardware condition could
2500 * somehow bump the head pointer unpredictably
2501 * and cause us to forward the wrong OA buffer
2502 * data to userspace.
2503 */
2504 u32 head;
d7965152
RB
2505 } oa_buffer;
2506
2507 u32 gen7_latched_oastatus1;
19f81df2
RB
2508 u32 ctx_oactxctrl_offset;
2509 u32 ctx_flexeu0_offset;
2510
2511 /**
2512 * The RPT_ID/reason field for Gen8+ includes a bit
2513 * to determine if the CTX ID in the report is valid
2514 * but the specific bit differs between Gen 8 and 9
2515 */
2516 u32 gen8_valid_ctx_bit;
d7965152
RB
2517
2518 struct i915_oa_ops ops;
2519 const struct i915_oa_format *oa_formats;
2520 int n_builtin_sets;
8a3003dd 2521 } oa;
eec688e1
RB
2522 } perf;
2523
a83014d3
OM
2524 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2525 struct {
821ed7df 2526 void (*resume)(struct drm_i915_private *);
117897f4 2527 void (*cleanup_engine)(struct intel_engine_cs *engine);
67d97da3 2528
73cb9701
CW
2529 struct list_head timelines;
2530 struct i915_gem_timeline global_timeline;
28176ef4 2531 u32 active_requests;
73cb9701 2532
67d97da3
CW
2533 /**
2534 * Is the GPU currently considered idle, or busy executing
2535 * userspace requests? Whilst idle, we allow runtime power
2536 * management to power down the hardware and display clocks.
2537 * In order to reduce the effect on performance, there
2538 * is a slight delay before we do so.
2539 */
67d97da3
CW
2540 bool awake;
2541
2542 /**
2543 * We leave the user IRQ off as much as possible,
2544 * but this means that requests will finish and never
2545 * be retired once the system goes idle. Set a timer to
2546 * fire periodically while the ring is running. When it
2547 * fires, go retire requests.
2548 */
2549 struct delayed_work retire_work;
2550
2551 /**
2552 * When we detect an idle GPU, we want to turn on
2553 * powersaving features. So once we see that there
2554 * are no more requests outstanding and no more
2555 * arrive within a small period of time, we fire
2556 * off the idle_work.
2557 */
2558 struct delayed_work idle_work;
de867c20
CW
2559
2560 ktime_t last_init_time;
a83014d3
OM
2561 } gt;
2562
3be60de9
VS
2563 /* perform PHY state sanity checks? */
2564 bool chv_phy_assert[2];
2565
a3a8986c
MK
2566 bool ipc_enabled;
2567
f9318941
PD
2568 /* Used to save the pipe-to-encoder mapping for audio */
2569 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
0bdf5a05 2570
eef57324
JA
2571 /* necessary resource sharing with HDMI LPE audio driver. */
2572 struct {
2573 struct platform_device *platdev;
2574 int irq;
2575 } lpe_audio;
2576
bdf1e7e3
DV
2577 /*
2578 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2579 * will be rejected. Instead look for a better place.
2580 */
77fec556 2581};
1da177e4 2582
2c1792a1
CW
2583static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2584{
091387c1 2585 return container_of(dev, struct drm_i915_private, drm);
2c1792a1
CW
2586}
2587
c49d13ee 2588static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
888d0d42 2589{
c49d13ee 2590 return to_i915(dev_get_drvdata(kdev));
888d0d42
ID
2591}
2592
33a732f4
AD
2593static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2594{
2595 return container_of(guc, struct drm_i915_private, guc);
2596}
2597
50beba55
AH
2598static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2599{
2600 return container_of(huc, struct drm_i915_private, huc);
2601}
2602
b4ac5afc 2603/* Simple iterator over all initialised engines */
3b3f1650
AG
2604#define for_each_engine(engine__, dev_priv__, id__) \
2605 for ((id__) = 0; \
2606 (id__) < I915_NUM_ENGINES; \
2607 (id__)++) \
2608 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
c3232b18
DG
2609
2610/* Iterator over subset of engines selected by mask */
bafb0fce
CW
2611#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2612 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
3b3f1650 2613 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
ee4b6faf 2614
b1d7e4b4
WF
2615enum hdmi_force_audio {
2616 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2617 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2618 HDMI_AUDIO_AUTO, /* trust EDID */
2619 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2620};
2621
190d6cd5 2622#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2623
a071fa00
DV
2624/*
2625 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2626 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2627 * doesn't mean that the hw necessarily already scans it out, but that any
2628 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2629 *
2630 * We have one bit per pipe and per scanout plane type.
2631 */
d1b9d039
SAK
2632#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2633#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2634#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2635 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2636#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2637 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2638#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2639 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2640#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2641 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2642#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2643 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2644
85d1225e
DG
2645/*
2646 * Optimised SGL iterator for GEM objects
2647 */
2648static __always_inline struct sgt_iter {
2649 struct scatterlist *sgp;
2650 union {
2651 unsigned long pfn;
2652 dma_addr_t dma;
2653 };
2654 unsigned int curr;
2655 unsigned int max;
2656} __sgt_iter(struct scatterlist *sgl, bool dma) {
2657 struct sgt_iter s = { .sgp = sgl };
2658
2659 if (s.sgp) {
2660 s.max = s.curr = s.sgp->offset;
2661 s.max += s.sgp->length;
2662 if (dma)
2663 s.dma = sg_dma_address(s.sgp);
2664 else
2665 s.pfn = page_to_pfn(sg_page(s.sgp));
2666 }
2667
2668 return s;
2669}
2670
96d77634
CW
2671static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2672{
2673 ++sg;
2674 if (unlikely(sg_is_chain(sg)))
2675 sg = sg_chain_ptr(sg);
2676 return sg;
2677}
2678
63d15326
DG
2679/**
2680 * __sg_next - return the next scatterlist entry in a list
2681 * @sg: The current sg entry
2682 *
2683 * Description:
2684 * If the entry is the last, return NULL; otherwise, step to the next
2685 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2686 * otherwise just return the pointer to the current element.
2687 **/
2688static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2689{
2690#ifdef CONFIG_DEBUG_SG
2691 BUG_ON(sg->sg_magic != SG_MAGIC);
2692#endif
96d77634 2693 return sg_is_last(sg) ? NULL : ____sg_next(sg);
63d15326
DG
2694}
2695
85d1225e
DG
2696/**
2697 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2698 * @__dmap: DMA address (output)
2699 * @__iter: 'struct sgt_iter' (iterator state, internal)
2700 * @__sgt: sg_table to iterate over (input)
2701 */
2702#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2703 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2704 ((__dmap) = (__iter).dma + (__iter).curr); \
2705 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2706 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
85d1225e
DG
2707
2708/**
2709 * for_each_sgt_page - iterate over the pages of the given sg_table
2710 * @__pp: page pointer (output)
2711 * @__iter: 'struct sgt_iter' (iterator state, internal)
2712 * @__sgt: sg_table to iterate over (input)
2713 */
2714#define for_each_sgt_page(__pp, __iter, __sgt) \
2715 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2716 ((__pp) = (__iter).pfn == 0 ? NULL : \
2717 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2718 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
63d15326 2719 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
a071fa00 2720
5ca43ef0
TU
2721static inline const struct intel_device_info *
2722intel_info(const struct drm_i915_private *dev_priv)
2723{
2724 return &dev_priv->info;
2725}
2726
2727#define INTEL_INFO(dev_priv) intel_info((dev_priv))
50a0bc90 2728
55b8f2a7 2729#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
50a0bc90 2730#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
cae5852d 2731
e87a005d 2732#define REVID_FOREVER 0xff
4805fe82 2733#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
ac657f64
TU
2734
2735#define GEN_FOREVER (0)
2736/*
2737 * Returns true if Gen is in inclusive range [Start, End].
2738 *
2739 * Use GEN_FOREVER for unbound start and or end.
2740 */
c1812bdb 2741#define IS_GEN(dev_priv, s, e) ({ \
ac657f64
TU
2742 unsigned int __s = (s), __e = (e); \
2743 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2744 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2745 if ((__s) != GEN_FOREVER) \
2746 __s = (s) - 1; \
2747 if ((__e) == GEN_FOREVER) \
2748 __e = BITS_PER_LONG - 1; \
2749 else \
2750 __e = (e) - 1; \
c1812bdb 2751 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
ac657f64
TU
2752})
2753
e87a005d
JN
2754/*
2755 * Return true if revision is in range [since,until] inclusive.
2756 *
2757 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2758 */
2759#define IS_REVID(p, since, until) \
2760 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2761
06bcd848
JN
2762#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2763#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
2e0d26f8 2764#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
06bcd848 2765#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
2e0d26f8 2766#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
06bcd848
JN
2767#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2768#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
2e0d26f8 2769#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
c0f86832
JN
2770#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2771#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
f69c11ae
JN
2772#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2773#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2774#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
50a0bc90
TU
2775#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2776#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
73f67aa8 2777#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
2e0d26f8 2778#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
50a0bc90 2779#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2e0d26f8 2780#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
50a0bc90
TU
2781#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2782 INTEL_DEVID(dev_priv) == 0x0152 || \
2783 INTEL_DEVID(dev_priv) == 0x015a)
2e0d26f8
JN
2784#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2785#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2786#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2787#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2788#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2789#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2790#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2791#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
71851fa8 2792#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
413f3c19 2793#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
646d5772 2794#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
50a0bc90
TU
2795#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2796 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2797#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2798 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2799 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2800 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
ebb72aad 2801/* ULX machines are also considered ULT. */
50a0bc90
TU
2802#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2803 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2804#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2805 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2806#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2807 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2808#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2809 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
9bbfd20a 2810/* ULX machines are also considered ULT. */
50a0bc90
TU
2811#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2812 INTEL_DEVID(dev_priv) == 0x0A1E)
2813#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2814 INTEL_DEVID(dev_priv) == 0x1913 || \
2815 INTEL_DEVID(dev_priv) == 0x1916 || \
2816 INTEL_DEVID(dev_priv) == 0x1921 || \
2817 INTEL_DEVID(dev_priv) == 0x1926)
2818#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2819 INTEL_DEVID(dev_priv) == 0x1915 || \
2820 INTEL_DEVID(dev_priv) == 0x191E)
2821#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2822 INTEL_DEVID(dev_priv) == 0x5913 || \
2823 INTEL_DEVID(dev_priv) == 0x5916 || \
2824 INTEL_DEVID(dev_priv) == 0x5921 || \
2825 INTEL_DEVID(dev_priv) == 0x5926)
2826#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2827 INTEL_DEVID(dev_priv) == 0x5915 || \
2828 INTEL_DEVID(dev_priv) == 0x591E)
19f81df2
RB
2829#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2830 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
50a0bc90
TU
2831#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2832 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2833#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2834 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
3891589e
LL
2835#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2836 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2837#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2838 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
da411a48
RV
2839#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2840 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
7a58bad0 2841
c007fb4a 2842#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
cae5852d 2843
ef712bb4
JN
2844#define SKL_REVID_A0 0x0
2845#define SKL_REVID_B0 0x1
2846#define SKL_REVID_C0 0x2
2847#define SKL_REVID_D0 0x3
2848#define SKL_REVID_E0 0x4
2849#define SKL_REVID_F0 0x5
4ba9c1f7
MK
2850#define SKL_REVID_G0 0x6
2851#define SKL_REVID_H0 0x7
ef712bb4 2852
e87a005d
JN
2853#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2854
ef712bb4 2855#define BXT_REVID_A0 0x0
fffda3f4 2856#define BXT_REVID_A1 0x1
ef712bb4 2857#define BXT_REVID_B0 0x3
a3f79ca6 2858#define BXT_REVID_B_LAST 0x8
ef712bb4 2859#define BXT_REVID_C0 0x9
6c74c87f 2860
e2d214ae
TU
2861#define IS_BXT_REVID(dev_priv, since, until) \
2862 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
e87a005d 2863
c033a37c
MK
2864#define KBL_REVID_A0 0x0
2865#define KBL_REVID_B0 0x1
fe905819
MK
2866#define KBL_REVID_C0 0x2
2867#define KBL_REVID_D0 0x3
2868#define KBL_REVID_E0 0x4
c033a37c 2869
0853723b
TU
2870#define IS_KBL_REVID(dev_priv, since, until) \
2871 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
c033a37c 2872
f4f4b59b
ACO
2873#define GLK_REVID_A0 0x0
2874#define GLK_REVID_A1 0x1
2875
2876#define IS_GLK_REVID(dev_priv, since, until) \
2877 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2878
3c2e0fd9
PZ
2879#define CNL_REVID_A0 0x0
2880#define CNL_REVID_B0 0x1
2881
2882#define IS_CNL_REVID(p, since, until) \
2883 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2884
85436696
JB
2885/*
2886 * The genX designation typically refers to the render engine, so render
2887 * capability related checks should use IS_GEN, while display and other checks
2888 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2889 * chips, etc.).
2890 */
5db94019
TU
2891#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2892#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2893#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2894#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2895#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2896#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2897#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2898#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
413f3c19 2899#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
cae5852d 2900
8727dc09 2901#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
b976dc53
RV
2902#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2903#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
3e4274f8 2904
a19d6ff2
TU
2905#define ENGINE_MASK(id) BIT(id)
2906#define RENDER_RING ENGINE_MASK(RCS)
2907#define BSD_RING ENGINE_MASK(VCS)
2908#define BLT_RING ENGINE_MASK(BCS)
2909#define VEBOX_RING ENGINE_MASK(VECS)
2910#define BSD2_RING ENGINE_MASK(VCS2)
2911#define ALL_ENGINES (~0)
2912
2913#define HAS_ENGINE(dev_priv, id) \
0031fb96 2914 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
a19d6ff2
TU
2915
2916#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2917#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2918#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2919#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2920
0031fb96
TU
2921#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2922#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2923#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
8652744b
TU
2924#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2925 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
cae5852d 2926
0031fb96 2927#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
1d2a314c 2928
0031fb96
TU
2929#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2930 ((dev_priv)->info.has_logical_ring_contexts)
2931#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2932#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2933#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2934
2935#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2936#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2937 ((dev_priv)->info.overlay_needs_physical)
cae5852d 2938
b45305fc 2939/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2a307c2e 2940#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
06e668ac
MK
2941
2942/* WaRsDisableCoarsePowerGating:skl,bxt */
61251512 2943#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
f2254d29 2944 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
185c66e5 2945
4e6b788c
DV
2946/*
2947 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2948 * even when in MSI mode. This results in spurious interrupt warnings if the
2949 * legacy irq no. is shared with another device. The kernel then disables that
2950 * interrupt source and so prevents the other device from working properly.
2951 */
0031fb96
TU
2952#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2953#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
b45305fc 2954
cae5852d
ZN
2955/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2956 * rows, which changed the alignment requirements and fence programming.
2957 */
50a0bc90
TU
2958#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2959 !(IS_I915G(dev_priv) || \
2960 IS_I915GM(dev_priv)))
56b857a5
TU
2961#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2962#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
cae5852d 2963
56b857a5
TU
2964#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2965#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2966#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
024faac7 2967#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
cae5852d 2968
50a0bc90 2969#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
f5adf94e 2970
56b857a5 2971#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
0c9b3715 2972
56b857a5
TU
2973#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2974#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2975#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2976#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2977#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
affa9354 2978
56b857a5 2979#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
eb805623 2980
6772ffe0 2981#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
dfc5148f
JL
2982#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2983
1a3d1898
DG
2984/*
2985 * For now, anything with a GuC requires uCode loading, and then supports
2986 * command submission once loaded. But these are logically independent
2987 * properties, so we have separate macros to test them.
2988 */
4805fe82 2989#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
f8a58d63 2990#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
4805fe82
TU
2991#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2992#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
bd132858 2993#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
33a732f4 2994
4805fe82 2995#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
a9ed33ca 2996
4805fe82 2997#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
33e141ed 2998
c5e855d0 2999#define INTEL_PCH_DEVICE_ID_MASK 0xff80
17a303ec
PZ
3000#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3001#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3002#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3003#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3004#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
c5e855d0
VS
3005#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3006#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
e7e7ea20
S
3007#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3008#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
c5e855d0 3009#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
7b22b8c4 3010#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
ec7e0bb3 3011#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
30c964a6 3012#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 3013#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 3014#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 3015
6e266956 3016#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
7b22b8c4 3017#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
ec7e0bb3
DP
3018#define HAS_PCH_CNP_LP(dev_priv) \
3019 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
6e266956
TU
3020#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3021#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3022#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
4f8036a2 3023#define HAS_PCH_LPT_LP(dev_priv) \
c5e855d0
VS
3024 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3025 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
4f8036a2 3026#define HAS_PCH_LPT_H(dev_priv) \
c5e855d0
VS
3027 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3028 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
6e266956
TU
3029#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3030#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3031#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3032#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
cae5852d 3033
49cff963 3034#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
5fafe292 3035
ff15947e 3036#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
6389dd83 3037
040d2baa 3038/* DPF == dynamic parity feature */
3c9192bc 3039#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
50a0bc90
TU
3040#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3041 2 : HAS_L3_DPF(dev_priv))
e1ef7cc2 3042
c8735b0c 3043#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 3044#define GEN9_FREQ_SCALER 3
c8735b0c 3045
05394f39
CW
3046#include "i915_trace.h"
3047
80debff8 3048static inline bool intel_vtd_active(void)
48f112fe
CW
3049{
3050#ifdef CONFIG_INTEL_IOMMU
80debff8 3051 if (intel_iommu_gfx_mapped)
48f112fe
CW
3052 return true;
3053#endif
3054 return false;
3055}
3056
80debff8
CW
3057static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3058{
3059 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3060}
3061
0ef34ad6
JB
3062static inline bool
3063intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3064{
80debff8 3065 return IS_BROXTON(dev_priv) && intel_vtd_active();
0ef34ad6
JB
3066}
3067
c033666a 3068int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
351c3b53 3069 int enable_ppgtt);
0e4ca100 3070
39df9190
CW
3071bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3072
0673ad47 3073/* i915_drv.c */
d15d7538
ID
3074void __printf(3, 4)
3075__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3076 const char *fmt, ...);
3077
3078#define i915_report_error(dev_priv, fmt, ...) \
3079 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3080
c43b5634 3081#ifdef CONFIG_COMPAT
0d6aa60b
DA
3082extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3083 unsigned long arg);
55edf41b
JN
3084#else
3085#define i915_compat_ioctl NULL
c43b5634 3086#endif
efab0698
JN
3087extern const struct dev_pm_ops i915_pm_ops;
3088
3089extern int i915_driver_load(struct pci_dev *pdev,
3090 const struct pci_device_id *ent);
3091extern void i915_driver_unload(struct drm_device *dev);
dc97997a
CW
3092extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3093extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
780f262a 3094extern void i915_reset(struct drm_i915_private *dev_priv);
142bc7d9
MT
3095extern int i915_reset_engine(struct intel_engine_cs *engine);
3096extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
6b332fa2 3097extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 3098extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
3ac168a7 3099extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
7648fa99
JB
3100extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3101extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3102extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3103extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 3104int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 3105
63ffbcda 3106int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
bb8f0f5a
CW
3107int intel_engines_init(struct drm_i915_private *dev_priv);
3108
77913b39 3109/* intel_hotplug.c */
91d14251
TU
3110void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3111 u32 pin_mask, u32 long_mask);
77913b39
JN
3112void intel_hpd_init(struct drm_i915_private *dev_priv);
3113void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3114void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 3115bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
b236d7c8
L
3116bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3117void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
77913b39 3118
1da177e4 3119/* i915_irq.c */
26a02b8f
CW
3120static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3121{
3122 unsigned long delay;
3123
3124 if (unlikely(!i915.enable_hangcheck))
3125 return;
3126
3127 /* Don't continually defer the hangcheck so that it is always run at
3128 * least once after work has been scheduled on any ring. Otherwise,
3129 * we will ignore a hung ring if a second ring is kept busy.
3130 */
3131
3132 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3133 queue_delayed_work(system_long_wq,
3134 &dev_priv->gpu_error.hangcheck_work, delay);
3135}
3136
58174462 3137__printf(3, 4)
c033666a
CW
3138void i915_handle_error(struct drm_i915_private *dev_priv,
3139 u32 engine_mask,
58174462 3140 const char *fmt, ...);
1da177e4 3141
b963291c 3142extern void intel_irq_init(struct drm_i915_private *dev_priv);
cefcff8f 3143extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
3144int intel_irq_install(struct drm_i915_private *dev_priv);
3145void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5 3146
0ad35fed
ZW
3147static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3148{
feddf6e8 3149 return dev_priv->gvt;
0ad35fed
ZW
3150}
3151
c033666a 3152static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
cf9d2890 3153{
c033666a 3154 return dev_priv->vgpu.active;
cf9d2890 3155}
b1f14ad0 3156
7c463586 3157void
50227e1c 3158i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3159 u32 status_mask);
7c463586
KP
3160
3161void
50227e1c 3162i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 3163 u32 status_mask);
7c463586 3164
f8b79e58
ID
3165void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3166void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
3167void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3168 uint32_t mask,
3169 uint32_t bits);
fbdedaea
VS
3170void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3171 uint32_t interrupt_mask,
3172 uint32_t enabled_irq_mask);
3173static inline void
3174ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3175{
3176 ilk_update_display_irq(dev_priv, bits, bits);
3177}
3178static inline void
3179ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3180{
3181 ilk_update_display_irq(dev_priv, bits, 0);
3182}
013d3752
VS
3183void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3184 enum pipe pipe,
3185 uint32_t interrupt_mask,
3186 uint32_t enabled_irq_mask);
3187static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3188 enum pipe pipe, uint32_t bits)
3189{
3190 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3191}
3192static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3193 enum pipe pipe, uint32_t bits)
3194{
3195 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3196}
47339cd9
DV
3197void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3198 uint32_t interrupt_mask,
3199 uint32_t enabled_irq_mask);
14443261
VS
3200static inline void
3201ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3202{
3203 ibx_display_interrupt_update(dev_priv, bits, bits);
3204}
3205static inline void
3206ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3207{
3208 ibx_display_interrupt_update(dev_priv, bits, 0);
3209}
3210
673a394b 3211/* i915_gem.c */
673a394b
EA
3212int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3213 struct drm_file *file_priv);
3214int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file_priv);
3216int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3217 struct drm_file *file_priv);
3218int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3219 struct drm_file *file_priv);
de151cf6
JB
3220int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3221 struct drm_file *file_priv);
673a394b
EA
3222int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3223 struct drm_file *file_priv);
3224int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3225 struct drm_file *file_priv);
3226int i915_gem_execbuffer(struct drm_device *dev, void *data,
3227 struct drm_file *file_priv);
76446cac
JB
3228int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3229 struct drm_file *file_priv);
673a394b
EA
3230int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3231 struct drm_file *file_priv);
199adf40
BW
3232int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3233 struct drm_file *file);
3234int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3235 struct drm_file *file);
673a394b
EA
3236int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3237 struct drm_file *file_priv);
3ef94daa
CW
3238int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3239 struct drm_file *file_priv);
111dbcab
CW
3240int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3241 struct drm_file *file_priv);
3242int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3243 struct drm_file *file_priv);
8a2421bd
CW
3244int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3245void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
5cc9ed4b
CW
3246int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3247 struct drm_file *file);
5a125c3c
EA
3248int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3249 struct drm_file *file_priv);
23ba4fd0
BW
3250int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3251 struct drm_file *file_priv);
24145517 3252void i915_gem_sanitize(struct drm_i915_private *i915);
cb15d9f8
TU
3253int i915_gem_load_init(struct drm_i915_private *dev_priv);
3254void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
40ae4e16 3255void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
6a800eab 3256int i915_gem_freeze(struct drm_i915_private *dev_priv);
461fb99c
CW
3257int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3258
187685cb 3259void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
42dcedd4 3260void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
3261void i915_gem_object_init(struct drm_i915_gem_object *obj,
3262 const struct drm_i915_gem_object_ops *ops);
12d79d78
TU
3263struct drm_i915_gem_object *
3264i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3265struct drm_i915_gem_object *
3266i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3267 const void *data, size_t size);
b1f788c6 3268void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
673a394b 3269void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 3270
bdeb9785
CW
3271static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3272{
3273 /* A single pass should suffice to release all the freed objects (along
3274 * most call paths) , but be a little more paranoid in that freeing
3275 * the objects does take a little amount of time, during which the rcu
3276 * callbacks could have added new objects into the freed list, and
3277 * armed the work again.
3278 */
3279 do {
3280 rcu_barrier();
3281 } while (flush_work(&i915->mm.free_work));
3282}
3283
058d88c4 3284struct i915_vma * __must_check
ec7adb6e
JL
3285i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3286 const struct i915_ggtt_view *view,
91b2db6f 3287 u64 size,
2ffffd0f
CW
3288 u64 alignment,
3289 u64 flags);
fe14d5f4 3290
aa653a68 3291int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 3292void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 3293
7c108fd8
CW
3294void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3295
a4f5ea64 3296static inline int __sg_page_count(const struct scatterlist *sg)
9da3da66 3297{
ee286370
CW
3298 return sg->length >> PAGE_SHIFT;
3299}
67d5a50c 3300
96d77634
CW
3301struct scatterlist *
3302i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3303 unsigned int n, unsigned int *offset);
341be1cd 3304
96d77634
CW
3305struct page *
3306i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3307 unsigned int n);
67d5a50c 3308
96d77634
CW
3309struct page *
3310i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3311 unsigned int n);
67d5a50c 3312
96d77634
CW
3313dma_addr_t
3314i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3315 unsigned long n);
ee286370 3316
03ac84f1
CW
3317void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3318 struct sg_table *pages);
a4f5ea64
CW
3319int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3320
3321static inline int __must_check
3322i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3323{
1233e2db 3324 might_lock(&obj->mm.lock);
a4f5ea64 3325
1233e2db 3326 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
a4f5ea64
CW
3327 return 0;
3328
3329 return __i915_gem_object_get_pages(obj);
3330}
3331
3332static inline void
3333__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
a5570178 3334{
a4f5ea64
CW
3335 GEM_BUG_ON(!obj->mm.pages);
3336
1233e2db 3337 atomic_inc(&obj->mm.pages_pin_count);
a4f5ea64
CW
3338}
3339
3340static inline bool
3341i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3342{
1233e2db 3343 return atomic_read(&obj->mm.pages_pin_count);
a4f5ea64
CW
3344}
3345
3346static inline void
3347__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3348{
a4f5ea64
CW
3349 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3350 GEM_BUG_ON(!obj->mm.pages);
3351
1233e2db 3352 atomic_dec(&obj->mm.pages_pin_count);
a5570178 3353}
0a798eb9 3354
1233e2db
CW
3355static inline void
3356i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
a5570178 3357{
a4f5ea64 3358 __i915_gem_object_unpin_pages(obj);
a5570178
CW
3359}
3360
548625ee
CW
3361enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3362 I915_MM_NORMAL = 0,
3363 I915_MM_SHRINKER
3364};
3365
3366void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3367 enum i915_mm_subclass subclass);
03ac84f1 3368void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
a4f5ea64 3369
d31d7cb1
CW
3370enum i915_map_type {
3371 I915_MAP_WB = 0,
3372 I915_MAP_WC,
3373};
3374
0a798eb9
CW
3375/**
3376 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
a73c7a44
CW
3377 * @obj: the object to map into kernel address space
3378 * @type: the type of mapping, used to select pgprot_t
0a798eb9
CW
3379 *
3380 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3381 * pages and then returns a contiguous mapping of the backing storage into
d31d7cb1
CW
3382 * the kernel address space. Based on the @type of mapping, the PTE will be
3383 * set to either WriteBack or WriteCombine (via pgprot_t).
0a798eb9 3384 *
1233e2db
CW
3385 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3386 * mapping is no longer required.
0a798eb9 3387 *
8305216f
DG
3388 * Returns the pointer through which to access the mapped object, or an
3389 * ERR_PTR() on error.
0a798eb9 3390 */
d31d7cb1
CW
3391void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3392 enum i915_map_type type);
0a798eb9
CW
3393
3394/**
3395 * i915_gem_object_unpin_map - releases an earlier mapping
a73c7a44 3396 * @obj: the object to unmap
0a798eb9
CW
3397 *
3398 * After pinning the object and mapping its pages, once you are finished
3399 * with your access, call i915_gem_object_unpin_map() to release the pin
3400 * upon the mapping. Once the pin count reaches zero, that mapping may be
3401 * removed.
0a798eb9
CW
3402 */
3403static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3404{
0a798eb9
CW
3405 i915_gem_object_unpin_pages(obj);
3406}
3407
43394c7d
CW
3408int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3409 unsigned int *needs_clflush);
3410int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3411 unsigned int *needs_clflush);
7f5f95d8
CW
3412#define CLFLUSH_BEFORE BIT(0)
3413#define CLFLUSH_AFTER BIT(1)
3414#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
43394c7d
CW
3415
3416static inline void
3417i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3418{
3419 i915_gem_object_unpin_pages(obj);
3420}
3421
54cf91dc 3422int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
e2d05a8b 3423void i915_vma_move_to_active(struct i915_vma *vma,
5cf3d280
CW
3424 struct drm_i915_gem_request *req,
3425 unsigned int flags);
ff72145b
DA
3426int i915_gem_dumb_create(struct drm_file *file_priv,
3427 struct drm_device *dev,
3428 struct drm_mode_create_dumb *args);
da6b51d0
DA
3429int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3430 uint32_t handle, uint64_t *offset);
4cc69075 3431int i915_gem_mmap_gtt_version(void);
85d1225e
DG
3432
3433void i915_gem_track_fb(struct drm_i915_gem_object *old,
3434 struct drm_i915_gem_object *new,
3435 unsigned frontbuffer_bits);
3436
73cb9701 3437int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3438
8d9fc7fd 3439struct drm_i915_gem_request *
0bc40be8 3440i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3441
67d97da3 3442void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
84c33a64 3443
8c185eca
CW
3444static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3445{
3446 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3447}
3448
3449static inline bool i915_reset_handoff(struct i915_gpu_error *error)
1f83fee0 3450{
8c185eca 3451 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
c19ae989
CW
3452}
3453
8af29b0c 3454static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
c19ae989 3455{
8af29b0c 3456 return unlikely(test_bit(I915_WEDGED, &error->flags));
1f83fee0
DV
3457}
3458
8c185eca 3459static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
1f83fee0 3460{
8c185eca 3461 return i915_reset_backoff(error) | i915_terminally_wedged(error);
2ac0f450
MK
3462}
3463
3464static inline u32 i915_reset_count(struct i915_gpu_error *error)
3465{
8af29b0c 3466 return READ_ONCE(error->reset_count);
1f83fee0 3467}
a71d8d94 3468
702c8f8e
MT
3469static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3470 struct intel_engine_cs *engine)
3471{
3472 return READ_ONCE(error->reset_engine_count[engine->id]);
3473}
3474
a1ef70e1
MT
3475struct drm_i915_gem_request *
3476i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
0e178aef 3477int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
d8027093 3478void i915_gem_reset(struct drm_i915_private *dev_priv);
a1ef70e1 3479void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
b1ed35d9 3480void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
821ed7df 3481void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2e8f9d32 3482bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
a1ef70e1
MT
3483void i915_gem_reset_engine(struct intel_engine_cs *engine,
3484 struct drm_i915_gem_request *request);
57822dc6 3485
24145517 3486void i915_gem_init_mmio(struct drm_i915_private *i915);
bf9e8429
TU
3487int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3488int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
c6be607a 3489void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
cb15d9f8 3490void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
496b575e
CW
3491int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3492 unsigned int flags);
bf9e8429
TU
3493int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3494void i915_gem_resume(struct drm_i915_private *dev_priv);
11bac800 3495int i915_gem_fault(struct vm_fault *vmf);
e95433c7
CW
3496int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3497 unsigned int flags,
3498 long timeout,
3499 struct intel_rps_client *rps);
6b5e90f5
CW
3500int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3501 unsigned int flags,
3502 int priority);
3503#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3504
2e2f351d 3505int __must_check
e22d8e3c
CW
3506i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3507int __must_check
3508i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
2021746e 3509int __must_check
dabdfe02 3510i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
058d88c4 3511struct i915_vma * __must_check
2da3b9b9
CW
3512i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3513 u32 alignment,
e6617330 3514 const struct i915_ggtt_view *view);
058d88c4 3515void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
00731155 3516int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3517 int align);
829a0af2 3518int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
05394f39 3519void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3520
e4ffd173
CW
3521int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3522 enum i915_cache_level cache_level);
3523
1286ff73
DV
3524struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3525 struct dma_buf *dma_buf);
3526
3527struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3528 struct drm_gem_object *gem_obj, int flags);
3529
841cd773
DV
3530static inline struct i915_hw_ppgtt *
3531i915_vm_to_ppgtt(struct i915_address_space *vm)
3532{
841cd773
DV
3533 return container_of(vm, struct i915_hw_ppgtt, base);
3534}
3535
b42fe9ca 3536/* i915_gem_fence_reg.c */
49ef5294
CW
3537int __must_check i915_vma_get_fence(struct i915_vma *vma);
3538int __must_check i915_vma_put_fence(struct i915_vma *vma);
3539
b1ed35d9 3540void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
4362f4f6 3541void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
41a36b73 3542
4362f4f6 3543void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
03ac84f1
CW
3544void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3545 struct sg_table *pages);
3546void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3547 struct sg_table *pages);
7f96ecaf 3548
1acfc104
CW
3549static inline struct i915_gem_context *
3550__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3551{
3552 return idr_find(&file_priv->context_idr, id);
3553}
3554
ca585b5d
CW
3555static inline struct i915_gem_context *
3556i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3557{
3558 struct i915_gem_context *ctx;
3559
1acfc104
CW
3560 rcu_read_lock();
3561 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3562 if (ctx && !kref_get_unless_zero(&ctx->ref))
3563 ctx = NULL;
3564 rcu_read_unlock();
ca585b5d
CW
3565
3566 return ctx;
3567}
3568
80b204bc
CW
3569static inline struct intel_timeline *
3570i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3571 struct intel_engine_cs *engine)
3572{
3573 struct i915_address_space *vm;
3574
3575 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3576 return &vm->timeline.engine[engine->id];
3577}
3578
eec688e1
RB
3579int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3580 struct drm_file *file);
19f81df2
RB
3581void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3582 struct i915_gem_context *ctx,
3583 uint32_t *reg_state);
eec688e1 3584
679845ed 3585/* i915_gem_evict.c */
e522ac23 3586int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2ffffd0f 3587 u64 min_size, u64 alignment,
679845ed 3588 unsigned cache_level,
2ffffd0f 3589 u64 start, u64 end,
1ec9e26d 3590 unsigned flags);
625d988a
CW
3591int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3592 struct drm_mm_node *node,
3593 unsigned int flags);
2889caa9 3594int i915_gem_evict_vm(struct i915_address_space *vm);
1d2a314c 3595
0260c420 3596/* belongs in i915_gem_gtt.h */
c033666a 3597static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
e76e9aeb 3598{
600f4368 3599 wmb();
c033666a 3600 if (INTEL_GEN(dev_priv) < 6)
e76e9aeb
BW
3601 intel_gtt_chipset_flush();
3602}
246cbfb5 3603
9797fbfb 3604/* i915_gem_stolen.c */
d713fd49
PZ
3605int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3606 struct drm_mm_node *node, u64 size,
3607 unsigned alignment);
a9da512b
PZ
3608int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3609 struct drm_mm_node *node, u64 size,
3610 unsigned alignment, u64 start,
3611 u64 end);
d713fd49
PZ
3612void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3613 struct drm_mm_node *node);
7ace3d30 3614int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
9797fbfb 3615void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb 3616struct drm_i915_gem_object *
187685cb 3617i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
866d12b4 3618struct drm_i915_gem_object *
187685cb 3619i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
866d12b4
CW
3620 u32 stolen_offset,
3621 u32 gtt_offset,
3622 u32 size);
9797fbfb 3623
920cf419
CW
3624/* i915_gem_internal.c */
3625struct drm_i915_gem_object *
3626i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
fcd46e53 3627 phys_addr_t size);
920cf419 3628
be6a0376
DV
3629/* i915_gem_shrinker.c */
3630unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3631 unsigned long target,
be6a0376
DV
3632 unsigned flags);
3633#define I915_SHRINK_PURGEABLE 0x1
3634#define I915_SHRINK_UNBOUND 0x2
3635#define I915_SHRINK_BOUND 0x4
5763ff04 3636#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3637#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3638unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3639void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3640void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3641
3642
673a394b 3643/* i915_gem_tiling.c */
2c1792a1 3644static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3645{
091387c1 3646 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e9b73c67
CW
3647
3648 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3e510a8e 3649 i915_gem_object_is_tiled(obj);
e9b73c67
CW
3650}
3651
91d4e0aa
CW
3652u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3653 unsigned int tiling, unsigned int stride);
3654u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3655 unsigned int tiling, unsigned int stride);
3656
2017263e 3657/* i915_debugfs.c */
f8c168fa 3658#ifdef CONFIG_DEBUG_FS
1dac891c 3659int i915_debugfs_register(struct drm_i915_private *dev_priv);
249e87de 3660int i915_debugfs_connector_add(struct drm_connector *connector);
36cdd013 3661void intel_display_crc_init(struct drm_i915_private *dev_priv);
07144428 3662#else
8d35acba 3663static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
101057fa
DV
3664static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3665{ return 0; }
ce5e2ac1 3666static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
07144428 3667#endif
84734a04
MK
3668
3669/* i915_gpu_error.c */
98a2f411
CW
3670#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3671
edc3d884
MK
3672__printf(2, 3)
3673void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b 3674int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
5a4c6f1b 3675 const struct i915_gpu_state *gpu);
4dc955f7 3676int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3677 struct drm_i915_private *i915,
4dc955f7
MK
3678 size_t count, loff_t pos);
3679static inline void i915_error_state_buf_release(
3680 struct drm_i915_error_state_buf *eb)
3681{
3682 kfree(eb->buf);
3683}
5a4c6f1b
CW
3684
3685struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
c033666a
CW
3686void i915_capture_error_state(struct drm_i915_private *dev_priv,
3687 u32 engine_mask,
58174462 3688 const char *error_msg);
5a4c6f1b
CW
3689
3690static inline struct i915_gpu_state *
3691i915_gpu_state_get(struct i915_gpu_state *gpu)
3692{
3693 kref_get(&gpu->ref);
3694 return gpu;
3695}
3696
3697void __i915_gpu_state_free(struct kref *kref);
3698static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3699{
3700 if (gpu)
3701 kref_put(&gpu->ref, __i915_gpu_state_free);
3702}
3703
3704struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3705void i915_reset_error_state(struct drm_i915_private *i915);
84734a04 3706
98a2f411
CW
3707#else
3708
3709static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3710 u32 engine_mask,
3711 const char *error_msg)
3712{
3713}
3714
5a4c6f1b
CW
3715static inline struct i915_gpu_state *
3716i915_first_error_state(struct drm_i915_private *i915)
3717{
3718 return NULL;
3719}
3720
3721static inline void i915_reset_error_state(struct drm_i915_private *i915)
98a2f411
CW
3722{
3723}
3724
3725#endif
3726
0a4cd7c8 3727const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3728
351e3db2 3729/* i915_cmd_parser.c */
1ca3712c 3730int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
7756e454 3731void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
33a051a5 3732void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
33a051a5
CW
3733int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3734 struct drm_i915_gem_object *batch_obj,
3735 struct drm_i915_gem_object *shadow_batch_obj,
3736 u32 batch_start_offset,
3737 u32 batch_len,
3738 bool is_master);
351e3db2 3739
eec688e1
RB
3740/* i915_perf.c */
3741extern void i915_perf_init(struct drm_i915_private *dev_priv);
3742extern void i915_perf_fini(struct drm_i915_private *dev_priv);
442b8c06
RB
3743extern void i915_perf_register(struct drm_i915_private *dev_priv);
3744extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
eec688e1 3745
317c35d1 3746/* i915_suspend.c */
af6dc742
TU
3747extern int i915_save_state(struct drm_i915_private *dev_priv);
3748extern int i915_restore_state(struct drm_i915_private *dev_priv);
0a3e67a4 3749
0136db58 3750/* i915_sysfs.c */
694c2828
DW
3751void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3752void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
0136db58 3753
eef57324
JA
3754/* intel_lpe_audio.c */
3755int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3756void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3757void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
46d196ec 3758void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
20be551e
VS
3759 enum pipe pipe, enum port port,
3760 const void *eld, int ls_clock, bool dp_output);
eef57324 3761
f899fc64 3762/* intel_i2c.c */
40196446
TU
3763extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3764extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
88ac7939
JN
3765extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3766 unsigned int pin);
3bd7d909 3767
0184df46
JN
3768extern struct i2c_adapter *
3769intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3770extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3771extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3772static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3773{
3774 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3775}
af6dc742 3776extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
f899fc64 3777
8b8e1a89 3778/* intel_bios.c */
66578857 3779void intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3780bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3781bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3782bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
22f35042 3783bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
951d9efe 3784bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
d6199256 3785bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3786bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3787bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3788 enum port port);
6389dd83
SS
3789bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3790 enum port port);
3791
8b8e1a89 3792
3b617967 3793/* intel_opregion.c */
44834a67 3794#ifdef CONFIG_ACPI
6f9f4b7a 3795extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
03d92e47
CW
3796extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3797extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
91d14251 3798extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
9c4b0a68
JN
3799extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3800 bool enable);
6f9f4b7a 3801extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
ecbc5cf3 3802 pci_power_t state);
6f9f4b7a 3803extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
65e082c9 3804#else
6f9f4b7a 3805static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
bdaa2dfb
RD
3806static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3807static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
91d14251
TU
3808static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3809{
3810}
9c4b0a68
JN
3811static inline int
3812intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3813{
3814 return 0;
3815}
ecbc5cf3 3816static inline int
6f9f4b7a 3817intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
ecbc5cf3
JN
3818{
3819 return 0;
3820}
6f9f4b7a 3821static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
a0562819
VS
3822{
3823 return -ENODEV;
3824}
65e082c9 3825#endif
8ee1c3db 3826
723bfd70
JB
3827/* intel_acpi.c */
3828#ifdef CONFIG_ACPI
3829extern void intel_register_dsm_handler(void);
3830extern void intel_unregister_dsm_handler(void);
3831#else
3832static inline void intel_register_dsm_handler(void) { return; }
3833static inline void intel_unregister_dsm_handler(void) { return; }
3834#endif /* CONFIG_ACPI */
3835
94b4f3ba
CW
3836/* intel_device_info.c */
3837static inline struct intel_device_info *
3838mkwrite_device_info(struct drm_i915_private *dev_priv)
3839{
3840 return (struct intel_device_info *)&dev_priv->info;
3841}
3842
2e0d26f8 3843const char *intel_platform_name(enum intel_platform platform);
94b4f3ba
CW
3844void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3845void intel_device_info_dump(struct drm_i915_private *dev_priv);
3846
79e53945 3847/* modesetting */
f817586c 3848extern void intel_modeset_init_hw(struct drm_device *dev);
b079bd17 3849extern int intel_modeset_init(struct drm_device *dev);
2c7111db 3850extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3851extern void intel_modeset_cleanup(struct drm_device *dev);
1ebaa0b9 3852extern int intel_connector_register(struct drm_connector *);
c191eca1 3853extern void intel_connector_unregister(struct drm_connector *);
6315b5d3
TU
3854extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3855 bool state);
043e9bda 3856extern void intel_display_resume(struct drm_device *dev);
29b74b7f
TU
3857extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3858extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
91d14251 3859extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
c39055b0 3860extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
9fcee2f7 3861extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
11a85d6a 3862extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
5209b1f4 3863 bool enable);
3bad0781 3864
c0c7babc
BW
3865int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3866 struct drm_file *file);
575155a9 3867
6ef3d427 3868/* overlay */
c033666a
CW
3869extern struct intel_overlay_error_state *
3870intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884
MK
3871extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3872 struct intel_overlay_error_state *error);
c4a1d9e4 3873
c033666a
CW
3874extern struct intel_display_error_state *
3875intel_display_capture_error_state(struct drm_i915_private *dev_priv);
edc3d884 3876extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4 3877 struct intel_display_error_state *error);
6ef3d427 3878
151a49d0
TR
3879int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3880int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
a0b8a1fe
ID
3881int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3882 u32 reply_mask, u32 reply, int timeout_base_ms);
59de0813
JN
3883
3884/* intel_sideband.c */
707b6e3d 3885u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
9fcee2f7 3886int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3887u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3888u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3889void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3890u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3891void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3892u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3893void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3894u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3895void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3896u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3897void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3898u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3899 enum intel_sbi_destination destination);
3900void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3901 enum intel_sbi_destination destination);
e9fe51c6
SK
3902u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3903void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3904
b7fa22d8 3905/* intel_dpio_phy.c */
0a116ce8 3906void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
ed37892e 3907 enum dpio_phy *phy, enum dpio_channel *ch);
b6e08203
ACO
3908void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3909 enum port port, u32 margin, u32 scale,
3910 u32 enable, u32 deemphasis);
47a6bc61
ACO
3911void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3912void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3913bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3914 enum dpio_phy phy);
3915bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3916 enum dpio_phy phy);
3917uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3918 uint8_t lane_count);
3919void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3920 uint8_t lane_lat_optim_mask);
3921uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3922
b7fa22d8
ACO
3923void chv_set_phy_signal_level(struct intel_encoder *encoder,
3924 u32 deemph_reg_value, u32 margin_reg_value,
3925 bool uniq_trans_scale);
844b2f9a
ACO
3926void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3927 bool reset);
419b1b7a 3928void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
e7d2a717
ACO
3929void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3930void chv_phy_release_cl2_override(struct intel_encoder *encoder);
204970b5 3931void chv_phy_post_pll_disable(struct intel_encoder *encoder);
b7fa22d8 3932
53d98725
ACO
3933void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3934 u32 demph_reg_value, u32 preemph_reg_value,
3935 u32 uniqtranscale_reg_value, u32 tx3_demph);
6da2e616 3936void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
5f68c275 3937void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
0f572ebe 3938void vlv_phy_reset_lanes(struct intel_encoder *encoder);
53d98725 3939
616bc820
VS
3940int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3941int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c5a0ad11
MK
3942u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3943 const i915_reg_t reg);
c8d9a590 3944
0b274481
BW
3945#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3946#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3947
3948#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3949#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3950#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3951#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3952
3953#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3954#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3955#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3956#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3957
698b3135
CW
3958/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3959 * will be implemented using 2 32-bit writes in an arbitrary order with
3960 * an arbitrary delay between them. This can cause the hardware to
3961 * act upon the intermediate value, possibly leading to corruption and
b18c1bb4
CW
3962 * machine death. For this reason we do not support I915_WRITE64, or
3963 * dev_priv->uncore.funcs.mmio_writeq.
3964 *
3965 * When reading a 64-bit value as two 32-bit values, the delay may cause
3966 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3967 * occasionally a 64-bit register does not actualy support a full readq
3968 * and must be read using two 32-bit reads.
3969 *
3970 * You have been warned.
698b3135 3971 */
0b274481 3972#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3973
50877445 3974#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3975 u32 upper, lower, old_upper, loop = 0; \
3976 upper = I915_READ(upper_reg); \
ee0a227b 3977 do { \
acd29f7b 3978 old_upper = upper; \
ee0a227b 3979 lower = I915_READ(lower_reg); \
acd29f7b
CW
3980 upper = I915_READ(upper_reg); \
3981 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3982 (u64)upper << 32 | lower; })
50877445 3983
cae5852d
ZN
3984#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3985#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3986
75aa3f63 3987#define __raw_read(x, s) \
6e3955a5 3988static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
f0f59a00 3989 i915_reg_t reg) \
75aa3f63 3990{ \
f0f59a00 3991 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3992}
3993
3994#define __raw_write(x, s) \
6e3955a5 3995static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
f0f59a00 3996 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3997{ \
f0f59a00 3998 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3999}
4000__raw_read(8, b)
4001__raw_read(16, w)
4002__raw_read(32, l)
4003__raw_read(64, q)
4004
4005__raw_write(8, b)
4006__raw_write(16, w)
4007__raw_write(32, l)
4008__raw_write(64, q)
4009
4010#undef __raw_read
4011#undef __raw_write
4012
a6111f7b 4013/* These are untraced mmio-accessors that are only valid to be used inside
aafee2eb 4014 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
a6111f7b 4015 * controlled.
aafee2eb 4016 *
a6111f7b 4017 * Think twice, and think again, before using these.
aafee2eb
AH
4018 *
4019 * As an example, these accessors can possibly be used between:
4020 *
4021 * spin_lock_irq(&dev_priv->uncore.lock);
4022 * intel_uncore_forcewake_get__locked();
4023 *
4024 * and
4025 *
4026 * intel_uncore_forcewake_put__locked();
4027 * spin_unlock_irq(&dev_priv->uncore.lock);
4028 *
4029 *
4030 * Note: some registers may not need forcewake held, so
4031 * intel_uncore_forcewake_{get,put} can be omitted, see
4032 * intel_uncore_forcewake_for_reg().
4033 *
4034 * Certain architectures will die if the same cacheline is concurrently accessed
4035 * by different clients (e.g. on Ivybridge). Access to registers should
4036 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4037 * a more localised lock guarding all access to that bank of registers.
a6111f7b 4038 */
75aa3f63
VS
4039#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4040#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
76f8421f 4041#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
a6111f7b
CW
4042#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4043
55bc60db
VS
4044/* "Broadcast RGB" property */
4045#define INTEL_BROADCAST_RGB_AUTO 0
4046#define INTEL_BROADCAST_RGB_FULL 1
4047#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 4048
920a14b2 4049static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
766aa1c4 4050{
920a14b2 4051 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
766aa1c4 4052 return VLV_VGACNTRL;
920a14b2 4053 else if (INTEL_GEN(dev_priv) >= 5)
92e23b99 4054 return CPU_VGACNTRL;
766aa1c4
VS
4055 else
4056 return VGACNTRL;
4057}
4058
df97729f
ID
4059static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4060{
4061 unsigned long j = msecs_to_jiffies(m);
4062
4063 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4064}
4065
7bd0e226
DV
4066static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4067{
4068 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4069}
4070
df97729f
ID
4071static inline unsigned long
4072timespec_to_jiffies_timeout(const struct timespec *value)
4073{
4074 unsigned long j = timespec_to_jiffies(value);
4075
4076 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4077}
4078
dce56b3c
PZ
4079/*
4080 * If you need to wait X milliseconds between events A and B, but event B
4081 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4082 * when event A happened, then just before event B you call this function and
4083 * pass the timestamp as the first argument, and X as the second argument.
4084 */
4085static inline void
4086wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4087{
ec5e0cfb 4088 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
4089
4090 /*
4091 * Don't re-read the value of "jiffies" every time since it may change
4092 * behind our back and break the math.
4093 */
4094 tmp_jiffies = jiffies;
4095 target_jiffies = timestamp_jiffies +
4096 msecs_to_jiffies_timeout(to_wait_ms);
4097
4098 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
4099 remaining_jiffies = target_jiffies - tmp_jiffies;
4100 while (remaining_jiffies)
4101 remaining_jiffies =
4102 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
4103 }
4104}
221fe799
CW
4105
4106static inline bool
754c9fd5 4107__i915_request_irq_complete(const struct drm_i915_gem_request *req)
688e6c72 4108{
f69a02c9 4109 struct intel_engine_cs *engine = req->engine;
754c9fd5 4110 u32 seqno;
f69a02c9 4111
309663ab
CW
4112 /* Note that the engine may have wrapped around the seqno, and
4113 * so our request->global_seqno will be ahead of the hardware,
4114 * even though it completed the request before wrapping. We catch
4115 * this by kicking all the waiters before resetting the seqno
4116 * in hardware, and also signal the fence.
4117 */
4118 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4119 return true;
4120
754c9fd5
CW
4121 /* The request was dequeued before we were awoken. We check after
4122 * inspecting the hw to confirm that this was the same request
4123 * that generated the HWS update. The memory barriers within
4124 * the request execution are sufficient to ensure that a check
4125 * after reading the value from hw matches this request.
4126 */
4127 seqno = i915_gem_request_global_seqno(req);
4128 if (!seqno)
4129 return false;
4130
7ec2c73b
CW
4131 /* Before we do the heavier coherent read of the seqno,
4132 * check the value (hopefully) in the CPU cacheline.
4133 */
754c9fd5 4134 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4135 return true;
4136
688e6c72
CW
4137 /* Ensure our read of the seqno is coherent so that we
4138 * do not "miss an interrupt" (i.e. if this is the last
4139 * request and the seqno write from the GPU is not visible
4140 * by the time the interrupt fires, we will see that the
4141 * request is incomplete and go back to sleep awaiting
4142 * another interrupt that will never come.)
4143 *
4144 * Strictly, we only need to do this once after an interrupt,
4145 * but it is easier and safer to do it every time the waiter
4146 * is woken.
4147 */
3d5564e9 4148 if (engine->irq_seqno_barrier &&
538b257d 4149 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
56299fb7 4150 struct intel_breadcrumbs *b = &engine->breadcrumbs;
99fe4a5f 4151
3d5564e9
CW
4152 /* The ordering of irq_posted versus applying the barrier
4153 * is crucial. The clearing of the current irq_posted must
4154 * be visible before we perform the barrier operation,
4155 * such that if a subsequent interrupt arrives, irq_posted
4156 * is reasserted and our task rewoken (which causes us to
4157 * do another __i915_request_irq_complete() immediately
4158 * and reapply the barrier). Conversely, if the clear
4159 * occurs after the barrier, then an interrupt that arrived
4160 * whilst we waited on the barrier would not trigger a
4161 * barrier on the next pass, and the read may not see the
4162 * seqno update.
4163 */
f69a02c9 4164 engine->irq_seqno_barrier(engine);
99fe4a5f
CW
4165
4166 /* If we consume the irq, but we are no longer the bottom-half,
4167 * the real bottom-half may not have serialised their own
4168 * seqno check with the irq-barrier (i.e. may have inspected
4169 * the seqno before we believe it coherent since they see
4170 * irq_posted == false but we are still running).
4171 */
2c33b541 4172 spin_lock_irq(&b->irq_lock);
61d3dc70 4173 if (b->irq_wait && b->irq_wait->tsk != current)
99fe4a5f
CW
4174 /* Note that if the bottom-half is changed as we
4175 * are sending the wake-up, the new bottom-half will
4176 * be woken by whomever made the change. We only have
4177 * to worry about when we steal the irq-posted for
4178 * ourself.
4179 */
61d3dc70 4180 wake_up_process(b->irq_wait->tsk);
2c33b541 4181 spin_unlock_irq(&b->irq_lock);
99fe4a5f 4182
754c9fd5 4183 if (__i915_gem_request_completed(req, seqno))
7ec2c73b
CW
4184 return true;
4185 }
688e6c72 4186
688e6c72
CW
4187 return false;
4188}
4189
0b1de5d5
CW
4190void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4191bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4192
c4d3ae68
CW
4193/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4194 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4195 * perform the operation. To check beforehand, pass in the parameters to
4196 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4197 * you only need to pass in the minor offsets, page-aligned pointers are
4198 * always valid.
4199 *
4200 * For just checking for SSE4.1, in the foreknowledge that the future use
4201 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4202 */
4203#define i915_can_memcpy_from_wc(dst, src, len) \
4204 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4205
4206#define i915_has_memcpy_from_wc() \
4207 i915_memcpy_from_wc(NULL, NULL, 0)
4208
c58305af
CW
4209/* i915_mm.c */
4210int remap_io_mapping(struct vm_area_struct *vma,
4211 unsigned long addr, unsigned long pfn, unsigned long size,
4212 struct io_mapping *iomap);
4213
e59dc172
CW
4214static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4215{
4216 return (obj->cache_level != I915_CACHE_NONE ||
4217 HAS_LLC(to_i915(obj->base.dev)));
4218}
4219
1da177e4 4220#endif