]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sparc64/sun4u.c
sun4u: switch to using qdev to instantiate fw_cfg interface
[mirror_qemu.git] / hw / sparc64 / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
db5ebe5f 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
4771d756
PB
26#include "qemu-common.h"
27#include "cpu.h"
83c9f4ca
PB
28#include "hw/hw.h"
29#include "hw/pci/pci.h"
0d09e41a
PB
30#include "hw/pci-host/apb.h"
31#include "hw/i386/pc.h"
32#include "hw/char/serial.h"
33#include "hw/timer/m48t59.h"
34#include "hw/block/fdc.h"
1422e32d 35#include "net/net.h"
1de7afc9 36#include "qemu/timer.h"
9c17d615 37#include "sysemu/sysemu.h"
83c9f4ca 38#include "hw/boards.h"
c6363bae 39#include "hw/nvram/sun_nvram.h"
2024c014 40#include "hw/nvram/chrp_nvram.h"
fff54d22 41#include "hw/sparc/sparc64.h"
0d09e41a 42#include "hw/nvram/fw_cfg.h"
83c9f4ca
PB
43#include "hw/sysbus.h"
44#include "hw/ide.h"
45#include "hw/loader.h"
ca20cf32 46#include "elf.h"
f348b6d1 47#include "qemu/cutils.h"
3475187d 48
b430a225 49//#define DEBUG_EBUS
b430a225
BS
50
51#ifdef DEBUG_EBUS
52#define EBUS_DPRINTF(fmt, ...) \
53 do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
54#else
55#define EBUS_DPRINTF(fmt, ...)
9d926598
BS
56#endif
57
83469015
FB
58#define KERNEL_LOAD_ADDR 0x00404000
59#define CMDLINE_ADDR 0x003ff000
ac2e9d66 60#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 61#define PROM_VADDR 0x000ffd00000ULL
83469015 62#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e 63#define APB_MEM_BASE 0x1ff00000000ULL
d63baf92 64#define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
f930d07e 65#define PROM_FILENAME "openbios-sparc64"
83469015 66#define NVRAM_SIZE 0x2000
e4bcb14c 67#define MAX_IDE_BUS 2
3cce6243 68#define BIOS_CFG_IOPORT 0x510
7589690c
BS
69#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
70#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
71#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
3475187d 72
852e82f3 73#define IVEC_MAX 0x40
9d926598 74
c7ba218d
BS
75struct hwdef {
76 const char * const default_cpu_model;
905fdcb5 77 uint16_t machine_id;
e87231d4
BS
78 uint64_t prom_addr;
79 uint64_t console_serial_base;
c7ba218d
BS
80};
81
c5e6fb7e
AK
82typedef struct EbusState {
83 PCIDevice pci_dev;
84 MemoryRegion bar0;
85 MemoryRegion bar1;
86} EbusState;
87
57146941 88void DMA_init(ISABus *bus, int high_page_enable)
4556bd8b
BS
89{
90}
91
ddcd5531
GA
92static void fw_cfg_boot_set(void *opaque, const char *boot_device,
93 Error **errp)
81864572 94{
48779e50 95 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
96}
97
31688246 98static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
43a34704
BS
99 const char *arch, ram_addr_t RAM_size,
100 const char *boot_devices,
101 uint32_t kernel_image, uint32_t kernel_size,
102 const char *cmdline,
103 uint32_t initrd_image, uint32_t initrd_size,
104 uint32_t NVRAM_image,
105 int width, int height, int depth,
106 const uint8_t *macaddr)
83469015 107{
66508601 108 unsigned int i;
2024c014 109 int sysp_end;
d2c63fc1 110 uint8_t image[0x1ff0];
31688246 111 NvramClass *k = NVRAM_GET_CLASS(nvram);
d2c63fc1
BS
112
113 memset(image, '\0', sizeof(image));
114
2024c014
TH
115 /* OpenBIOS nvram variables partition */
116 sysp_end = chrp_nvram_create_system_partition(image, 0);
83469015 117
2024c014
TH
118 /* Free space partition */
119 chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
d2c63fc1 120
0d31cb99
BS
121 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
122
31688246
HP
123 for (i = 0; i < sizeof(image); i++) {
124 (k->write)(nvram, i, image[i]);
125 }
66508601 126
83469015 127 return 0;
3475187d 128}
5f2bf0fe
BS
129
130static uint64_t sun4u_load_kernel(const char *kernel_filename,
131 const char *initrd_filename,
132 ram_addr_t RAM_size, uint64_t *initrd_size,
133 uint64_t *initrd_addr, uint64_t *kernel_addr,
134 uint64_t *kernel_entry)
636aa70a
BS
135{
136 int linux_boot;
137 unsigned int i;
138 long kernel_size;
6908d9ce 139 uint8_t *ptr;
5f2bf0fe 140 uint64_t kernel_top;
636aa70a
BS
141
142 linux_boot = (kernel_filename != NULL);
143
144 kernel_size = 0;
145 if (linux_boot) {
ca20cf32
BS
146 int bswap_needed;
147
148#ifdef BSWAP_NEEDED
149 bswap_needed = 1;
150#else
151 bswap_needed = 0;
152#endif
5f2bf0fe 153 kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
7ef295ea 154 kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0);
5f2bf0fe
BS
155 if (kernel_size < 0) {
156 *kernel_addr = KERNEL_LOAD_ADDR;
157 *kernel_entry = KERNEL_LOAD_ADDR;
636aa70a 158 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
159 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
160 TARGET_PAGE_SIZE);
5f2bf0fe
BS
161 }
162 if (kernel_size < 0) {
636aa70a
BS
163 kernel_size = load_image_targphys(kernel_filename,
164 KERNEL_LOAD_ADDR,
165 RAM_size - KERNEL_LOAD_ADDR);
5f2bf0fe 166 }
636aa70a
BS
167 if (kernel_size < 0) {
168 fprintf(stderr, "qemu: could not load kernel '%s'\n",
169 kernel_filename);
170 exit(1);
171 }
5f2bf0fe 172 /* load initrd above kernel */
636aa70a
BS
173 *initrd_size = 0;
174 if (initrd_filename) {
5f2bf0fe
BS
175 *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
176
636aa70a 177 *initrd_size = load_image_targphys(initrd_filename,
5f2bf0fe
BS
178 *initrd_addr,
179 RAM_size - *initrd_addr);
180 if ((int)*initrd_size < 0) {
636aa70a
BS
181 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
182 initrd_filename);
183 exit(1);
184 }
185 }
186 if (*initrd_size > 0) {
187 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
5f2bf0fe 188 ptr = rom_ptr(*kernel_addr + i);
6908d9ce 189 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
5f2bf0fe 190 stl_p(ptr + 24, *initrd_addr + *kernel_addr);
6908d9ce 191 stl_p(ptr + 28, *initrd_size);
636aa70a
BS
192 break;
193 }
194 }
195 }
196 }
197 return kernel_size;
198}
3475187d 199
e87231d4 200typedef struct ResetData {
403d7a2d 201 SPARCCPU *cpu;
44a99354 202 uint64_t prom_addr;
e87231d4
BS
203} ResetData;
204
361dea40 205static void isa_irq_handler(void *opaque, int n, int level)
1387fe4a 206{
361dea40
BS
207 static const int isa_irq_to_ivec[16] = {
208 [1] = 0x29, /* keyboard */
209 [4] = 0x2b, /* serial */
210 [6] = 0x27, /* floppy */
211 [7] = 0x22, /* parallel */
212 [12] = 0x2a, /* mouse */
213 };
214 qemu_irq *irqs = opaque;
215 int ivec;
216
1f6fb58d 217 assert(n < ARRAY_SIZE(isa_irq_to_ivec));
361dea40
BS
218 ivec = isa_irq_to_ivec[n];
219 EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
220 if (ivec) {
221 qemu_set_irq(irqs[ivec], level);
222 }
1387fe4a
BS
223}
224
c190ea07 225/* EBUS (Eight bit bus) bridge */
48a18b3c 226static ISABus *
e1030ca5 227pci_ebus_init(PCIDevice *pci_dev, qemu_irq *irqs)
c190ea07 228{
1387fe4a 229 qemu_irq *isa_irq;
48a18b3c 230 ISABus *isa_bus;
1387fe4a 231
2ae0e48d 232 isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
361dea40 233 isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
48a18b3c
HP
234 isa_bus_irqs(isa_bus, isa_irq);
235 return isa_bus;
53e3c4f9 236}
c190ea07 237
3a80cead 238static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp)
53e3c4f9 239{
c5e6fb7e
AK
240 EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
241
d10e5432
MA
242 if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(),
243 pci_address_space_io(pci_dev), errp)) {
244 return;
245 }
c5e6fb7e
AK
246
247 pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
248 pci_dev->config[0x05] = 0x00;
249 pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
250 pci_dev->config[0x07] = 0x03; // status = medium devsel
251 pci_dev->config[0x09] = 0x00; // programming i/f
252 pci_dev->config[0x0D] = 0x0a; // latency_timer
253
0a70e094
PB
254 memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
255 0, 0x1000000);
e824b2cc 256 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
0a70e094 257 memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
f3b18f35 258 0, 0x4000);
a1cf8be5 259 pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
c190ea07
BS
260}
261
40021f08
AL
262static void ebus_class_init(ObjectClass *klass, void *data)
263{
264 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
265
3a80cead 266 k->realize = pci_ebus_realize;
40021f08
AL
267 k->vendor_id = PCI_VENDOR_ID_SUN;
268 k->device_id = PCI_DEVICE_ID_SUN_EBUS;
269 k->revision = 0x01;
270 k->class_id = PCI_CLASS_BRIDGE_OTHER;
271}
272
8c43a6f0 273static const TypeInfo ebus_info = {
39bffca2
AL
274 .name = "ebus",
275 .parent = TYPE_PCI_DEVICE,
276 .instance_size = sizeof(EbusState),
277 .class_init = ebus_class_init,
53e3c4f9
BS
278};
279
13575cf6
AF
280#define TYPE_OPENPROM "openprom"
281#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
282
d4edce38 283typedef struct PROMState {
13575cf6
AF
284 SysBusDevice parent_obj;
285
d4edce38
AK
286 MemoryRegion prom;
287} PROMState;
288
409dbce5
AJ
289static uint64_t translate_prom_address(void *opaque, uint64_t addr)
290{
a8170e5e 291 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
292 return addr + *base_addr - PROM_VADDR;
293}
294
1baffa46 295/* Boot PROM (OpenBIOS) */
a8170e5e 296static void prom_init(hwaddr addr, const char *bios_name)
1baffa46
BS
297{
298 DeviceState *dev;
299 SysBusDevice *s;
300 char *filename;
301 int ret;
302
13575cf6 303 dev = qdev_create(NULL, TYPE_OPENPROM);
e23a1b33 304 qdev_init_nofail(dev);
1356b98d 305 s = SYS_BUS_DEVICE(dev);
1baffa46
BS
306
307 sysbus_mmio_map(s, 0, addr);
308
309 /* load boot prom */
310 if (bios_name == NULL) {
311 bios_name = PROM_FILENAME;
312 }
313 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
314 if (filename) {
409dbce5 315 ret = load_elf(filename, translate_prom_address, &addr,
7ef295ea 316 NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0);
1baffa46
BS
317 if (ret < 0 || ret > PROM_SIZE_MAX) {
318 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
319 }
7267c094 320 g_free(filename);
1baffa46
BS
321 } else {
322 ret = -1;
323 }
324 if (ret < 0 || ret > PROM_SIZE_MAX) {
325 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
326 exit(1);
327 }
328}
329
78fb261d 330static void prom_init1(Object *obj)
1baffa46 331{
78fb261d
XZ
332 PROMState *s = OPENPROM(obj);
333 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
1baffa46 334
1cfe48c1 335 memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX,
f8ed85ac 336 &error_fatal);
c5705a77 337 vmstate_register_ram_global(&s->prom);
d4edce38 338 memory_region_set_readonly(&s->prom, true);
750ecd44 339 sysbus_init_mmio(dev, &s->prom);
1baffa46
BS
340}
341
999e12bb
AL
342static Property prom_properties[] = {
343 {/* end of property list */},
344};
345
346static void prom_class_init(ObjectClass *klass, void *data)
347{
39bffca2 348 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 349
39bffca2 350 dc->props = prom_properties;
999e12bb
AL
351}
352
8c43a6f0 353static const TypeInfo prom_info = {
13575cf6 354 .name = TYPE_OPENPROM,
39bffca2
AL
355 .parent = TYPE_SYS_BUS_DEVICE,
356 .instance_size = sizeof(PROMState),
357 .class_init = prom_class_init,
78fb261d 358 .instance_init = prom_init1,
1baffa46
BS
359};
360
bda42033 361
88c034d5
AF
362#define TYPE_SUN4U_MEMORY "memory"
363#define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
364
365typedef struct RamDevice {
366 SysBusDevice parent_obj;
367
d4edce38 368 MemoryRegion ram;
04843626 369 uint64_t size;
bda42033
BS
370} RamDevice;
371
372/* System RAM */
78fb261d 373static void ram_realize(DeviceState *dev, Error **errp)
bda42033 374{
88c034d5 375 RamDevice *d = SUN4U_RAM(dev);
78fb261d 376 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
bda42033 377
1cfe48c1 378 memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size,
f8ed85ac 379 &error_fatal);
c5705a77 380 vmstate_register_ram_global(&d->ram);
78fb261d 381 sysbus_init_mmio(sbd, &d->ram);
bda42033
BS
382}
383
a8170e5e 384static void ram_init(hwaddr addr, ram_addr_t RAM_size)
bda42033
BS
385{
386 DeviceState *dev;
387 SysBusDevice *s;
388 RamDevice *d;
389
390 /* allocate RAM */
88c034d5 391 dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
1356b98d 392 s = SYS_BUS_DEVICE(dev);
bda42033 393
88c034d5 394 d = SUN4U_RAM(dev);
bda42033 395 d->size = RAM_size;
e23a1b33 396 qdev_init_nofail(dev);
bda42033
BS
397
398 sysbus_mmio_map(s, 0, addr);
399}
400
999e12bb
AL
401static Property ram_properties[] = {
402 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
403 DEFINE_PROP_END_OF_LIST(),
404};
405
406static void ram_class_init(ObjectClass *klass, void *data)
407{
39bffca2 408 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 409
78fb261d 410 dc->realize = ram_realize;
39bffca2 411 dc->props = ram_properties;
999e12bb
AL
412}
413
8c43a6f0 414static const TypeInfo ram_info = {
88c034d5 415 .name = TYPE_SUN4U_MEMORY,
39bffca2
AL
416 .parent = TYPE_SYS_BUS_DEVICE,
417 .instance_size = sizeof(RamDevice),
418 .class_init = ram_class_init,
bda42033
BS
419};
420
38bc50f7 421static void sun4uv_init(MemoryRegion *address_space_mem,
3ef96221 422 MachineState *machine,
7b833f5b
BS
423 const struct hwdef *hwdef)
424{
f9d1465f 425 SPARCCPU *cpu;
31688246 426 Nvram *nvram;
7b833f5b 427 unsigned int i;
5f2bf0fe 428 uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
7b833f5b 429 PCIBus *pci_bus, *pci_bus2, *pci_bus3;
e1030ca5 430 PCIDevice *ebus;
48a18b3c 431 ISABus *isa_bus;
f3b18f35 432 SysBusDevice *s;
361dea40 433 qemu_irq *ivec_irqs, *pbm_irqs;
f455e98c 434 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
fd8014e1 435 DriveInfo *fd[MAX_FD];
c3ae40e1 436 DeviceState *dev;
a88b362c 437 FWCfgState *fw_cfg;
7b833f5b 438
7b833f5b 439 /* init CPUs */
fff54d22
AT
440 cpu = sparc64_cpu_devinit(machine->cpu_model, hwdef->default_cpu_model,
441 hwdef->prom_addr);
7b833f5b 442
bda42033 443 /* set up devices */
3ef96221 444 ram_init(0, machine->ram_size);
3475187d 445
1baffa46 446 prom_init(hwdef->prom_addr, bios_name);
3475187d 447
fff54d22 448 ivec_irqs = qemu_allocate_irqs(sparc64_cpu_set_ivec_irq, cpu, IVEC_MAX);
361dea40
BS
449 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
450 &pci_bus3, &pbm_irqs);
f2898771 451 pci_vga_init(pci_bus);
83469015 452
c190ea07 453 // XXX Should be pci_bus3
e1030ca5
MCA
454 ebus = pci_create_simple(pci_bus, -1, "ebus");
455 isa_bus = pci_ebus_init(ebus, pbm_irqs);
c190ea07 456
e87231d4
BS
457 i = 0;
458 if (hwdef->console_serial_base) {
38bc50f7 459 serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
39186d8a 460 NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
e87231d4
BS
461 i++;
462 }
83469015 463
4496dc49 464 serial_hds_isa_init(isa_bus, i, MAX_SERIAL_PORTS);
07dc7880 465 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
83469015 466
cb457d76 467 for(i = 0; i < nb_nics; i++)
29b358f9 468 pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
83469015 469
d8f94e1b 470 ide_drive_get(hd, ARRAY_SIZE(hd));
e4bcb14c 471
3b898dda
BS
472 pci_cmd646_ide_init(pci_bus, hd, 1);
473
48a18b3c 474 isa_create_simple(isa_bus, "i8042");
c3ae40e1
HP
475
476 /* Floppy */
e4bcb14c 477 for(i = 0; i < MAX_FD; i++) {
fd8014e1 478 fd[i] = drive_get(IF_FLOPPY, 0, i);
e4bcb14c 479 }
c3ae40e1
HP
480 dev = DEVICE(isa_create(isa_bus, TYPE_ISA_FDC));
481 if (fd[0]) {
482 qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]),
483 &error_abort);
484 }
485 if (fd[1]) {
486 qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]),
487 &error_abort);
488 }
489 qdev_prop_set_uint32(dev, "dma", -1);
490 qdev_init_nofail(dev);
636aa70a 491
f3b18f35
MCA
492 /* Map NVRAM into I/O (ebus) space */
493 nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
494 s = SYS_BUS_DEVICE(nvram);
495 memory_region_add_subregion(get_system_io(), 0x2000,
496 sysbus_mmio_get_region(s, 0));
497
636aa70a 498 initrd_size = 0;
5f2bf0fe 499 initrd_addr = 0;
3ef96221
MA
500 kernel_size = sun4u_load_kernel(machine->kernel_filename,
501 machine->initrd_filename,
5f2bf0fe
BS
502 ram_size, &initrd_size, &initrd_addr,
503 &kernel_addr, &kernel_entry);
636aa70a 504
3ef96221
MA
505 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
506 machine->boot_order,
5f2bf0fe 507 kernel_addr, kernel_size,
3ef96221 508 machine->kernel_cmdline,
5f2bf0fe 509 initrd_addr, initrd_size,
0d31cb99
BS
510 /* XXX: need an option to load a NVRAM image */
511 0,
512 graphic_width, graphic_height, graphic_depth,
513 (uint8_t *)&nd_table[0].macaddr);
83469015 514
d6acc8a5
MCA
515 dev = qdev_create(NULL, TYPE_FW_CFG_IO);
516 qdev_prop_set_bit(dev, "dma_enabled", false);
517 object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG,
518 OBJECT(dev), NULL);
519 qdev_init_nofail(dev);
520 memory_region_add_subregion(get_system_io(), BIOS_CFG_IOPORT,
521 &FW_CFG_IO(dev)->comb_iomem);
522
523 fw_cfg = FW_CFG(dev);
5836d168 524 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 525 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
905fdcb5
BS
526 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
527 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
5f2bf0fe
BS
528 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
529 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
3ef96221 530 if (machine->kernel_cmdline) {
9c9b0512 531 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
3ef96221
MA
532 strlen(machine->kernel_cmdline) + 1);
533 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
513f789f 534 } else {
9c9b0512 535 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f 536 }
5f2bf0fe
BS
537 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
538 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
3ef96221 539 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
7589690c
BS
540
541 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
542 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
543 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
544
513f789f 545 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3475187d
FB
546}
547
905fdcb5
BS
548enum {
549 sun4u_id = 0,
550 sun4v_id = 64,
551};
552
c7ba218d
BS
553static const struct hwdef hwdefs[] = {
554 /* Sun4u generic PC-like machine */
555 {
5910b047 556 .default_cpu_model = "TI UltraSparc IIi",
905fdcb5 557 .machine_id = sun4u_id,
e87231d4
BS
558 .prom_addr = 0x1fff0000000ULL,
559 .console_serial_base = 0,
c7ba218d
BS
560 },
561 /* Sun4v generic PC-like machine */
562 {
563 .default_cpu_model = "Sun UltraSparc T1",
905fdcb5 564 .machine_id = sun4v_id,
e87231d4
BS
565 .prom_addr = 0x1fff0000000ULL,
566 .console_serial_base = 0,
567 },
c7ba218d
BS
568};
569
570/* Sun4u hardware initialisation */
3ef96221 571static void sun4u_init(MachineState *machine)
5f072e1f 572{
3ef96221 573 sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
c7ba218d
BS
574}
575
576/* Sun4v hardware initialisation */
3ef96221 577static void sun4v_init(MachineState *machine)
5f072e1f 578{
3ef96221 579 sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
c7ba218d
BS
580}
581
8a661aea 582static void sun4u_class_init(ObjectClass *oc, void *data)
e264d29d 583{
8a661aea
AF
584 MachineClass *mc = MACHINE_CLASS(oc);
585
e264d29d
EH
586 mc->desc = "Sun4u platform";
587 mc->init = sun4u_init;
2059839b 588 mc->block_default_type = IF_IDE;
e264d29d
EH
589 mc->max_cpus = 1; /* XXX for now */
590 mc->is_default = 1;
591 mc->default_boot_order = "c";
592}
c7ba218d 593
8a661aea
AF
594static const TypeInfo sun4u_type = {
595 .name = MACHINE_TYPE_NAME("sun4u"),
596 .parent = TYPE_MACHINE,
597 .class_init = sun4u_class_init,
598};
e87231d4 599
8a661aea 600static void sun4v_class_init(ObjectClass *oc, void *data)
e264d29d 601{
8a661aea
AF
602 MachineClass *mc = MACHINE_CLASS(oc);
603
e264d29d
EH
604 mc->desc = "Sun4v platform";
605 mc->init = sun4v_init;
2059839b 606 mc->block_default_type = IF_IDE;
e264d29d
EH
607 mc->max_cpus = 1; /* XXX for now */
608 mc->default_boot_order = "c";
609}
610
8a661aea
AF
611static const TypeInfo sun4v_type = {
612 .name = MACHINE_TYPE_NAME("sun4v"),
613 .parent = TYPE_MACHINE,
614 .class_init = sun4v_class_init,
615};
e264d29d 616
83f7d43a
AF
617static void sun4u_register_types(void)
618{
619 type_register_static(&ebus_info);
620 type_register_static(&prom_info);
621 type_register_static(&ram_info);
83f7d43a 622
8a661aea
AF
623 type_register_static(&sun4u_type);
624 type_register_static(&sun4v_type);
8a661aea
AF
625}
626
83f7d43a 627type_init(sun4u_register_types)