]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
blk-mq: add a flags parameter to blk_mq_alloc_request
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
8de05535 15#include <linux/bitops.h>
b60503ba 16#include <linux/blkdev.h>
a4aea562 17#include <linux/blk-mq.h>
42f61420 18#include <linux/cpu.h>
fd63e9ce 19#include <linux/delay.h>
b60503ba
MW
20#include <linux/errno.h>
21#include <linux/fs.h>
22#include <linux/genhd.h>
4cc09e2d 23#include <linux/hdreg.h>
5aff9382 24#include <linux/idr.h>
b60503ba
MW
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/kdev_t.h>
1fa6aead 29#include <linux/kthread.h>
b60503ba 30#include <linux/kernel.h>
a5768aa8 31#include <linux/list_sort.h>
b60503ba
MW
32#include <linux/mm.h>
33#include <linux/module.h>
34#include <linux/moduleparam.h>
35#include <linux/pci.h>
be7b6275 36#include <linux/poison.h>
c3bfe717 37#include <linux/ptrace.h>
b60503ba
MW
38#include <linux/sched.h>
39#include <linux/slab.h>
e1e5e564 40#include <linux/t10-pi.h>
b60503ba 41#include <linux/types.h>
1d277a63 42#include <linux/pr.h>
5d0f6131 43#include <scsi/sg.h>
2f8e2c87 44#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 45#include <asm/unaligned.h>
797a796a 46
9d99a8dd 47#include <uapi/linux/nvme_ioctl.h>
f11bb3e2
CH
48#include "nvme.h"
49
b3fffdef 50#define NVME_MINORS (1U << MINORBITS)
9d43cf64 51#define NVME_Q_DEPTH 1024
d31af0a3 52#define NVME_AQ_DEPTH 256
b60503ba
MW
53#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
54#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
9d43cf64 55#define ADMIN_TIMEOUT (admin_timeout * HZ)
2484f407 56#define SHUTDOWN_TIMEOUT (shutdown_timeout * HZ)
9d43cf64
KB
57
58static unsigned char admin_timeout = 60;
59module_param(admin_timeout, byte, 0644);
60MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
b60503ba 61
bd67608a
MW
62unsigned char nvme_io_timeout = 30;
63module_param_named(io_timeout, nvme_io_timeout, byte, 0644);
b355084a 64MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
b60503ba 65
2484f407
DM
66static unsigned char shutdown_timeout = 5;
67module_param(shutdown_timeout, byte, 0644);
68MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
69
b60503ba
MW
70static int nvme_major;
71module_param(nvme_major, int, 0);
72
b3fffdef
KB
73static int nvme_char_major;
74module_param(nvme_char_major, int, 0);
75
58ffacb5
MW
76static int use_threaded_interrupts;
77module_param(use_threaded_interrupts, int, 0);
78
8ffaadf7
JD
79static bool use_cmb_sqes = true;
80module_param(use_cmb_sqes, bool, 0644);
81MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
82
1fa6aead
MW
83static DEFINE_SPINLOCK(dev_list_lock);
84static LIST_HEAD(dev_list);
85static struct task_struct *nvme_thread;
9a6b9458 86static struct workqueue_struct *nvme_workq;
b9afca3e 87static wait_queue_head_t nvme_kthread_wait;
1fa6aead 88
b3fffdef
KB
89static struct class *nvme_class;
90
90667892 91static int __nvme_reset(struct nvme_dev *dev);
4cc06521 92static int nvme_reset(struct nvme_dev *dev);
a0fa9647 93static void nvme_process_cq(struct nvme_queue *nvmeq);
3cf519b5 94static void nvme_dead_ctrl(struct nvme_dev *dev);
d4b4ff8e 95
4d115420
KB
96struct async_cmd_info {
97 struct kthread_work work;
98 struct kthread_worker *worker;
a4aea562 99 struct request *req;
4d115420
KB
100 u32 result;
101 int status;
102 void *ctx;
103};
1fa6aead 104
b60503ba
MW
105/*
106 * An NVM Express queue. Each device has at least two (one for admin
107 * commands and one for I/O commands).
108 */
109struct nvme_queue {
110 struct device *q_dmadev;
091b6092 111 struct nvme_dev *dev;
3193f07b 112 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
113 spinlock_t q_lock;
114 struct nvme_command *sq_cmds;
8ffaadf7 115 struct nvme_command __iomem *sq_cmds_io;
b60503ba 116 volatile struct nvme_completion *cqes;
42483228 117 struct blk_mq_tags **tags;
b60503ba
MW
118 dma_addr_t sq_dma_addr;
119 dma_addr_t cq_dma_addr;
b60503ba
MW
120 u32 __iomem *q_db;
121 u16 q_depth;
6222d172 122 s16 cq_vector;
b60503ba
MW
123 u16 sq_head;
124 u16 sq_tail;
125 u16 cq_head;
c30341dc 126 u16 qid;
e9539f47
MW
127 u8 cq_phase;
128 u8 cqe_seen;
4d115420 129 struct async_cmd_info cmdinfo;
b60503ba
MW
130};
131
132/*
133 * Check we didin't inadvertently grow the command struct
134 */
135static inline void _nvme_check_size(void)
136{
137 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
138 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
139 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
140 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
141 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 142 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 143 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
144 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
145 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
146 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
147 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 148 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
149}
150
edd10d33 151typedef void (*nvme_completion_fn)(struct nvme_queue *, void *,
c2f5b650
MW
152 struct nvme_completion *);
153
e85248e5 154struct nvme_cmd_info {
c2f5b650
MW
155 nvme_completion_fn fn;
156 void *ctx;
c30341dc 157 int aborted;
a4aea562 158 struct nvme_queue *nvmeq;
ac3dd5bd 159 struct nvme_iod iod[0];
e85248e5
MW
160};
161
ac3dd5bd
JA
162/*
163 * Max size of iod being embedded in the request payload
164 */
165#define NVME_INT_PAGES 2
166#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->page_size)
fda631ff 167#define NVME_INT_MASK 0x01
ac3dd5bd
JA
168
169/*
170 * Will slightly overestimate the number of pages needed. This is OK
171 * as it only leads to a small amount of wasted memory for the lifetime of
172 * the I/O.
173 */
174static int nvme_npages(unsigned size, struct nvme_dev *dev)
175{
176 unsigned nprps = DIV_ROUND_UP(size + dev->page_size, dev->page_size);
177 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
178}
179
180static unsigned int nvme_cmd_size(struct nvme_dev *dev)
181{
182 unsigned int ret = sizeof(struct nvme_cmd_info);
183
184 ret += sizeof(struct nvme_iod);
185 ret += sizeof(__le64 *) * nvme_npages(NVME_INT_BYTES(dev), dev);
186 ret += sizeof(struct scatterlist) * NVME_INT_PAGES;
187
188 return ret;
189}
190
a4aea562
MB
191static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
192 unsigned int hctx_idx)
e85248e5 193{
a4aea562
MB
194 struct nvme_dev *dev = data;
195 struct nvme_queue *nvmeq = dev->queues[0];
196
42483228
KB
197 WARN_ON(hctx_idx != 0);
198 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
199 WARN_ON(nvmeq->tags);
200
a4aea562 201 hctx->driver_data = nvmeq;
42483228 202 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 203 return 0;
e85248e5
MW
204}
205
4af0e21c
KB
206static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
207{
208 struct nvme_queue *nvmeq = hctx->driver_data;
209
210 nvmeq->tags = NULL;
211}
212
a4aea562
MB
213static int nvme_admin_init_request(void *data, struct request *req,
214 unsigned int hctx_idx, unsigned int rq_idx,
215 unsigned int numa_node)
22404274 216{
a4aea562
MB
217 struct nvme_dev *dev = data;
218 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
219 struct nvme_queue *nvmeq = dev->queues[0];
220
221 BUG_ON(!nvmeq);
222 cmd->nvmeq = nvmeq;
223 return 0;
22404274
KB
224}
225
a4aea562
MB
226static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
227 unsigned int hctx_idx)
b60503ba 228{
a4aea562 229 struct nvme_dev *dev = data;
42483228 230 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 231
42483228
KB
232 if (!nvmeq->tags)
233 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 234
42483228 235 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
236 hctx->driver_data = nvmeq;
237 return 0;
b60503ba
MW
238}
239
a4aea562
MB
240static int nvme_init_request(void *data, struct request *req,
241 unsigned int hctx_idx, unsigned int rq_idx,
242 unsigned int numa_node)
b60503ba 243{
a4aea562
MB
244 struct nvme_dev *dev = data;
245 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
246 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
247
248 BUG_ON(!nvmeq);
249 cmd->nvmeq = nvmeq;
250 return 0;
251}
252
253static void nvme_set_info(struct nvme_cmd_info *cmd, void *ctx,
254 nvme_completion_fn handler)
255{
256 cmd->fn = handler;
257 cmd->ctx = ctx;
258 cmd->aborted = 0;
c917dfe5 259 blk_mq_start_request(blk_mq_rq_from_pdu(cmd));
b60503ba
MW
260}
261
ac3dd5bd
JA
262static void *iod_get_private(struct nvme_iod *iod)
263{
264 return (void *) (iod->private & ~0x1UL);
265}
266
267/*
268 * If bit 0 is set, the iod is embedded in the request payload.
269 */
270static bool iod_should_kfree(struct nvme_iod *iod)
271{
fda631ff 272 return (iod->private & NVME_INT_MASK) == 0;
ac3dd5bd
JA
273}
274
c2f5b650
MW
275/* Special values must be less than 0x1000 */
276#define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
d2d87034
MW
277#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
278#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
279#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
be7b6275 280
edd10d33 281static void special_completion(struct nvme_queue *nvmeq, void *ctx,
c2f5b650
MW
282 struct nvme_completion *cqe)
283{
284 if (ctx == CMD_CTX_CANCELLED)
285 return;
c2f5b650 286 if (ctx == CMD_CTX_COMPLETED) {
edd10d33 287 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
288 "completed id %d twice on queue %d\n",
289 cqe->command_id, le16_to_cpup(&cqe->sq_id));
290 return;
291 }
292 if (ctx == CMD_CTX_INVALID) {
edd10d33 293 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
294 "invalid id %d completed on queue %d\n",
295 cqe->command_id, le16_to_cpup(&cqe->sq_id));
296 return;
297 }
edd10d33 298 dev_warn(nvmeq->q_dmadev, "Unknown special completion %p\n", ctx);
c2f5b650
MW
299}
300
a4aea562 301static void *cancel_cmd_info(struct nvme_cmd_info *cmd, nvme_completion_fn *fn)
b60503ba 302{
c2f5b650 303 void *ctx;
b60503ba 304
859361a2 305 if (fn)
a4aea562
MB
306 *fn = cmd->fn;
307 ctx = cmd->ctx;
308 cmd->fn = special_completion;
309 cmd->ctx = CMD_CTX_CANCELLED;
c2f5b650 310 return ctx;
b60503ba
MW
311}
312
a4aea562
MB
313static void async_req_completion(struct nvme_queue *nvmeq, void *ctx,
314 struct nvme_completion *cqe)
3c0cf138 315{
a4aea562
MB
316 u32 result = le32_to_cpup(&cqe->result);
317 u16 status = le16_to_cpup(&cqe->status) >> 1;
318
319 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ)
320 ++nvmeq->dev->event_limit;
a5768aa8
KB
321 if (status != NVME_SC_SUCCESS)
322 return;
323
324 switch (result & 0xff07) {
325 case NVME_AER_NOTICE_NS_CHANGED:
326 dev_info(nvmeq->q_dmadev, "rescanning\n");
327 schedule_work(&nvmeq->dev->scan_work);
328 default:
329 dev_warn(nvmeq->q_dmadev, "async event result %08x\n", result);
330 }
b60503ba
MW
331}
332
a4aea562
MB
333static void abort_completion(struct nvme_queue *nvmeq, void *ctx,
334 struct nvme_completion *cqe)
5a92e700 335{
a4aea562
MB
336 struct request *req = ctx;
337
338 u16 status = le16_to_cpup(&cqe->status) >> 1;
339 u32 result = le32_to_cpup(&cqe->result);
a51afb54 340
42483228 341 blk_mq_free_request(req);
a51afb54 342
a4aea562
MB
343 dev_warn(nvmeq->q_dmadev, "Abort status:%x result:%x", status, result);
344 ++nvmeq->dev->abort_limit;
5a92e700
KB
345}
346
a4aea562
MB
347static void async_completion(struct nvme_queue *nvmeq, void *ctx,
348 struct nvme_completion *cqe)
b60503ba 349{
a4aea562
MB
350 struct async_cmd_info *cmdinfo = ctx;
351 cmdinfo->result = le32_to_cpup(&cqe->result);
352 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
353 queue_kthread_work(cmdinfo->worker, &cmdinfo->work);
42483228 354 blk_mq_free_request(cmdinfo->req);
b60503ba
MW
355}
356
a4aea562
MB
357static inline struct nvme_cmd_info *get_cmd_from_tag(struct nvme_queue *nvmeq,
358 unsigned int tag)
b60503ba 359{
42483228 360 struct request *req = blk_mq_tag_to_rq(*nvmeq->tags, tag);
a51afb54 361
a4aea562 362 return blk_mq_rq_to_pdu(req);
4f5099af
KB
363}
364
a4aea562
MB
365/*
366 * Called with local interrupts disabled and the q_lock held. May not sleep.
367 */
368static void *nvme_finish_cmd(struct nvme_queue *nvmeq, int tag,
369 nvme_completion_fn *fn)
4f5099af 370{
a4aea562
MB
371 struct nvme_cmd_info *cmd = get_cmd_from_tag(nvmeq, tag);
372 void *ctx;
373 if (tag >= nvmeq->q_depth) {
374 *fn = special_completion;
375 return CMD_CTX_INVALID;
376 }
377 if (fn)
378 *fn = cmd->fn;
379 ctx = cmd->ctx;
380 cmd->fn = special_completion;
381 cmd->ctx = CMD_CTX_COMPLETED;
382 return ctx;
b60503ba
MW
383}
384
385/**
714a7a22 386 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
387 * @nvmeq: The queue to use
388 * @cmd: The command to send
389 *
390 * Safe to use from interrupt context
391 */
e3f879bf
SB
392static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
393 struct nvme_command *cmd)
b60503ba 394{
a4aea562
MB
395 u16 tail = nvmeq->sq_tail;
396
8ffaadf7
JD
397 if (nvmeq->sq_cmds_io)
398 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
399 else
400 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
401
b60503ba
MW
402 if (++tail == nvmeq->q_depth)
403 tail = 0;
7547881d 404 writel(tail, nvmeq->q_db);
b60503ba 405 nvmeq->sq_tail = tail;
b60503ba
MW
406}
407
e3f879bf 408static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
a4aea562
MB
409{
410 unsigned long flags;
a4aea562 411 spin_lock_irqsave(&nvmeq->q_lock, flags);
e3f879bf 412 __nvme_submit_cmd(nvmeq, cmd);
a4aea562 413 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a4aea562
MB
414}
415
eca18b23 416static __le64 **iod_list(struct nvme_iod *iod)
e025344c 417{
eca18b23 418 return ((void *)iod) + iod->offset;
e025344c
SMM
419}
420
ac3dd5bd
JA
421static inline void iod_init(struct nvme_iod *iod, unsigned nbytes,
422 unsigned nseg, unsigned long private)
eca18b23 423{
ac3dd5bd
JA
424 iod->private = private;
425 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
426 iod->npages = -1;
427 iod->length = nbytes;
428 iod->nents = 0;
eca18b23 429}
b60503ba 430
eca18b23 431static struct nvme_iod *
ac3dd5bd
JA
432__nvme_alloc_iod(unsigned nseg, unsigned bytes, struct nvme_dev *dev,
433 unsigned long priv, gfp_t gfp)
b60503ba 434{
eca18b23 435 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
ac3dd5bd 436 sizeof(__le64 *) * nvme_npages(bytes, dev) +
eca18b23
MW
437 sizeof(struct scatterlist) * nseg, gfp);
438
ac3dd5bd
JA
439 if (iod)
440 iod_init(iod, bytes, nseg, priv);
eca18b23
MW
441
442 return iod;
b60503ba
MW
443}
444
ac3dd5bd
JA
445static struct nvme_iod *nvme_alloc_iod(struct request *rq, struct nvme_dev *dev,
446 gfp_t gfp)
447{
448 unsigned size = !(rq->cmd_flags & REQ_DISCARD) ? blk_rq_bytes(rq) :
449 sizeof(struct nvme_dsm_range);
ac3dd5bd
JA
450 struct nvme_iod *iod;
451
452 if (rq->nr_phys_segments <= NVME_INT_PAGES &&
453 size <= NVME_INT_BYTES(dev)) {
454 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(rq);
455
456 iod = cmd->iod;
ac3dd5bd 457 iod_init(iod, size, rq->nr_phys_segments,
fda631ff 458 (unsigned long) rq | NVME_INT_MASK);
ac3dd5bd
JA
459 return iod;
460 }
461
462 return __nvme_alloc_iod(rq->nr_phys_segments, size, dev,
463 (unsigned long) rq, gfp);
464}
465
d29ec824 466static void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
b60503ba 467{
1d090624 468 const int last_prp = dev->page_size / 8 - 1;
eca18b23
MW
469 int i;
470 __le64 **list = iod_list(iod);
471 dma_addr_t prp_dma = iod->first_dma;
472
473 if (iod->npages == 0)
474 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
475 for (i = 0; i < iod->npages; i++) {
476 __le64 *prp_list = list[i];
477 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
478 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
479 prp_dma = next_prp_dma;
480 }
ac3dd5bd
JA
481
482 if (iod_should_kfree(iod))
483 kfree(iod);
b60503ba
MW
484}
485
b4ff9c8d
KB
486static int nvme_error_status(u16 status)
487{
488 switch (status & 0x7ff) {
489 case NVME_SC_SUCCESS:
490 return 0;
491 case NVME_SC_CAP_EXCEEDED:
492 return -ENOSPC;
493 default:
494 return -EIO;
495 }
496}
497
52b68d7e 498#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
499static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
500{
501 if (be32_to_cpu(pi->ref_tag) == v)
502 pi->ref_tag = cpu_to_be32(p);
503}
504
505static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
506{
507 if (be32_to_cpu(pi->ref_tag) == p)
508 pi->ref_tag = cpu_to_be32(v);
509}
510
511/**
512 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
513 *
514 * The virtual start sector is the one that was originally submitted by the
515 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
516 * start sector may be different. Remap protection information to match the
517 * physical LBA on writes, and back to the original seed on reads.
518 *
519 * Type 0 and 3 do not have a ref tag, so no remapping required.
520 */
521static void nvme_dif_remap(struct request *req,
522 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
523{
524 struct nvme_ns *ns = req->rq_disk->private_data;
525 struct bio_integrity_payload *bip;
526 struct t10_pi_tuple *pi;
527 void *p, *pmap;
528 u32 i, nlb, ts, phys, virt;
529
530 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
531 return;
532
533 bip = bio_integrity(req->bio);
534 if (!bip)
535 return;
536
537 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
538
539 p = pmap;
540 virt = bip_get_seed(bip);
541 phys = nvme_block_nr(ns, blk_rq_pos(req));
542 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 543 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
544
545 for (i = 0; i < nlb; i++, virt++, phys++) {
546 pi = (struct t10_pi_tuple *)p;
547 dif_swap(phys, virt, pi);
548 p += ts;
549 }
550 kunmap_atomic(pmap);
551}
552
52b68d7e
KB
553static void nvme_init_integrity(struct nvme_ns *ns)
554{
555 struct blk_integrity integrity;
556
557 switch (ns->pi_type) {
558 case NVME_NS_DPS_PI_TYPE3:
0f8087ec 559 integrity.profile = &t10_pi_type3_crc;
52b68d7e
KB
560 break;
561 case NVME_NS_DPS_PI_TYPE1:
562 case NVME_NS_DPS_PI_TYPE2:
0f8087ec 563 integrity.profile = &t10_pi_type1_crc;
52b68d7e
KB
564 break;
565 default:
4125a09b 566 integrity.profile = NULL;
52b68d7e
KB
567 break;
568 }
569 integrity.tuple_size = ns->ms;
570 blk_integrity_register(ns->disk, &integrity);
571 blk_queue_max_integrity_segments(ns->queue, 1);
572}
573#else /* CONFIG_BLK_DEV_INTEGRITY */
574static void nvme_dif_remap(struct request *req,
575 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
576{
577}
578static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
579{
580}
581static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
582{
583}
584static void nvme_init_integrity(struct nvme_ns *ns)
585{
586}
587#endif
588
a4aea562 589static void req_completion(struct nvme_queue *nvmeq, void *ctx,
b60503ba
MW
590 struct nvme_completion *cqe)
591{
eca18b23 592 struct nvme_iod *iod = ctx;
ac3dd5bd 593 struct request *req = iod_get_private(iod);
a4aea562 594 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
b60503ba 595 u16 status = le16_to_cpup(&cqe->status) >> 1;
0dfc70c3 596 bool requeue = false;
81c04b94 597 int error = 0;
b60503ba 598
edd10d33 599 if (unlikely(status)) {
a4aea562
MB
600 if (!(status & NVME_SC_DNR || blk_noretry_request(req))
601 && (jiffies - req->start_time) < req->timeout) {
c9d3bf88
KB
602 unsigned long flags;
603
0dfc70c3 604 requeue = true;
a4aea562 605 blk_mq_requeue_request(req);
c9d3bf88
KB
606 spin_lock_irqsave(req->q->queue_lock, flags);
607 if (!blk_queue_stopped(req->q))
608 blk_mq_kick_requeue_list(req->q);
609 spin_unlock_irqrestore(req->q->queue_lock, flags);
0dfc70c3 610 goto release_iod;
edd10d33 611 }
f4829a9b 612
d29ec824 613 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
17188bb4 614 if (cmd_rq->ctx == CMD_CTX_CANCELLED)
81c04b94
CH
615 error = -EINTR;
616 else
617 error = status;
d29ec824 618 } else {
81c04b94 619 error = nvme_error_status(status);
d29ec824 620 }
f4829a9b
CH
621 }
622
a0a931d6
KB
623 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
624 u32 result = le32_to_cpup(&cqe->result);
625 req->special = (void *)(uintptr_t)result;
626 }
a4aea562
MB
627
628 if (cmd_rq->aborted)
e75ec752 629 dev_warn(nvmeq->dev->dev,
a4aea562 630 "completing aborted command with status:%04x\n",
81c04b94 631 error);
a4aea562 632
0dfc70c3 633release_iod:
e1e5e564 634 if (iod->nents) {
e75ec752 635 dma_unmap_sg(nvmeq->dev->dev, iod->sg, iod->nents,
a4aea562 636 rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
e1e5e564
KB
637 if (blk_integrity_rq(req)) {
638 if (!rq_data_dir(req))
639 nvme_dif_remap(req, nvme_dif_complete);
e75ec752 640 dma_unmap_sg(nvmeq->dev->dev, iod->meta_sg, 1,
e1e5e564
KB
641 rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
642 }
643 }
edd10d33 644 nvme_free_iod(nvmeq->dev, iod);
3291fa57 645
0dfc70c3
KB
646 if (likely(!requeue))
647 blk_mq_complete_request(req, error);
b60503ba
MW
648}
649
184d2944 650/* length is in bytes. gfp flags indicates whether we may sleep. */
d29ec824
CH
651static int nvme_setup_prps(struct nvme_dev *dev, struct nvme_iod *iod,
652 int total_len, gfp_t gfp)
ff22b54f 653{
99802a7a 654 struct dma_pool *pool;
eca18b23
MW
655 int length = total_len;
656 struct scatterlist *sg = iod->sg;
ff22b54f
MW
657 int dma_len = sg_dma_len(sg);
658 u64 dma_addr = sg_dma_address(sg);
f137e0f1
MI
659 u32 page_size = dev->page_size;
660 int offset = dma_addr & (page_size - 1);
e025344c 661 __le64 *prp_list;
eca18b23 662 __le64 **list = iod_list(iod);
e025344c 663 dma_addr_t prp_dma;
eca18b23 664 int nprps, i;
ff22b54f 665
1d090624 666 length -= (page_size - offset);
ff22b54f 667 if (length <= 0)
eca18b23 668 return total_len;
ff22b54f 669
1d090624 670 dma_len -= (page_size - offset);
ff22b54f 671 if (dma_len) {
1d090624 672 dma_addr += (page_size - offset);
ff22b54f
MW
673 } else {
674 sg = sg_next(sg);
675 dma_addr = sg_dma_address(sg);
676 dma_len = sg_dma_len(sg);
677 }
678
1d090624 679 if (length <= page_size) {
edd10d33 680 iod->first_dma = dma_addr;
eca18b23 681 return total_len;
e025344c
SMM
682 }
683
1d090624 684 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
685 if (nprps <= (256 / 8)) {
686 pool = dev->prp_small_pool;
eca18b23 687 iod->npages = 0;
99802a7a
MW
688 } else {
689 pool = dev->prp_page_pool;
eca18b23 690 iod->npages = 1;
99802a7a
MW
691 }
692
b77954cb
MW
693 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
694 if (!prp_list) {
edd10d33 695 iod->first_dma = dma_addr;
eca18b23 696 iod->npages = -1;
1d090624 697 return (total_len - length) + page_size;
b77954cb 698 }
eca18b23
MW
699 list[0] = prp_list;
700 iod->first_dma = prp_dma;
e025344c
SMM
701 i = 0;
702 for (;;) {
1d090624 703 if (i == page_size >> 3) {
e025344c 704 __le64 *old_prp_list = prp_list;
b77954cb 705 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
eca18b23
MW
706 if (!prp_list)
707 return total_len - length;
708 list[iod->npages++] = prp_list;
7523d834
MW
709 prp_list[0] = old_prp_list[i - 1];
710 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
711 i = 1;
e025344c
SMM
712 }
713 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
714 dma_len -= page_size;
715 dma_addr += page_size;
716 length -= page_size;
e025344c
SMM
717 if (length <= 0)
718 break;
719 if (dma_len > 0)
720 continue;
721 BUG_ON(dma_len < 0);
722 sg = sg_next(sg);
723 dma_addr = sg_dma_address(sg);
724 dma_len = sg_dma_len(sg);
ff22b54f
MW
725 }
726
eca18b23 727 return total_len;
ff22b54f
MW
728}
729
d29ec824
CH
730static void nvme_submit_priv(struct nvme_queue *nvmeq, struct request *req,
731 struct nvme_iod *iod)
732{
498c4394 733 struct nvme_command cmnd;
d29ec824 734
498c4394
JD
735 memcpy(&cmnd, req->cmd, sizeof(cmnd));
736 cmnd.rw.command_id = req->tag;
d29ec824 737 if (req->nr_phys_segments) {
498c4394
JD
738 cmnd.rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
739 cmnd.rw.prp2 = cpu_to_le64(iod->first_dma);
d29ec824
CH
740 }
741
498c4394 742 __nvme_submit_cmd(nvmeq, &cmnd);
d29ec824
CH
743}
744
a4aea562
MB
745/*
746 * We reuse the small pool to allocate the 16-byte range here as it is not
747 * worth having a special pool for these or additional cases to handle freeing
748 * the iod.
749 */
750static void nvme_submit_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
751 struct request *req, struct nvme_iod *iod)
0e5e4f0e 752{
edd10d33
KB
753 struct nvme_dsm_range *range =
754 (struct nvme_dsm_range *)iod_list(iod)[0];
498c4394 755 struct nvme_command cmnd;
0e5e4f0e 756
0e5e4f0e 757 range->cattr = cpu_to_le32(0);
a4aea562
MB
758 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
759 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
0e5e4f0e 760
498c4394
JD
761 memset(&cmnd, 0, sizeof(cmnd));
762 cmnd.dsm.opcode = nvme_cmd_dsm;
763 cmnd.dsm.command_id = req->tag;
764 cmnd.dsm.nsid = cpu_to_le32(ns->ns_id);
765 cmnd.dsm.prp1 = cpu_to_le64(iod->first_dma);
766 cmnd.dsm.nr = 0;
767 cmnd.dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
0e5e4f0e 768
498c4394 769 __nvme_submit_cmd(nvmeq, &cmnd);
0e5e4f0e
KB
770}
771
a4aea562 772static void nvme_submit_flush(struct nvme_queue *nvmeq, struct nvme_ns *ns,
00df5cb4
MW
773 int cmdid)
774{
498c4394 775 struct nvme_command cmnd;
00df5cb4 776
498c4394
JD
777 memset(&cmnd, 0, sizeof(cmnd));
778 cmnd.common.opcode = nvme_cmd_flush;
779 cmnd.common.command_id = cmdid;
780 cmnd.common.nsid = cpu_to_le32(ns->ns_id);
00df5cb4 781
498c4394 782 __nvme_submit_cmd(nvmeq, &cmnd);
00df5cb4
MW
783}
784
a4aea562
MB
785static int nvme_submit_iod(struct nvme_queue *nvmeq, struct nvme_iod *iod,
786 struct nvme_ns *ns)
b60503ba 787{
ac3dd5bd 788 struct request *req = iod_get_private(iod);
498c4394 789 struct nvme_command cmnd;
a4aea562
MB
790 u16 control = 0;
791 u32 dsmgmt = 0;
00df5cb4 792
a4aea562 793 if (req->cmd_flags & REQ_FUA)
b60503ba 794 control |= NVME_RW_FUA;
a4aea562 795 if (req->cmd_flags & (REQ_FAILFAST_DEV | REQ_RAHEAD))
b60503ba
MW
796 control |= NVME_RW_LR;
797
a4aea562 798 if (req->cmd_flags & REQ_RAHEAD)
b60503ba
MW
799 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
800
498c4394
JD
801 memset(&cmnd, 0, sizeof(cmnd));
802 cmnd.rw.opcode = (rq_data_dir(req) ? nvme_cmd_write : nvme_cmd_read);
803 cmnd.rw.command_id = req->tag;
804 cmnd.rw.nsid = cpu_to_le32(ns->ns_id);
805 cmnd.rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
806 cmnd.rw.prp2 = cpu_to_le64(iod->first_dma);
807 cmnd.rw.slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
808 cmnd.rw.length = cpu_to_le16((blk_rq_bytes(req) >> ns->lba_shift) - 1);
b60503ba 809
e19b127f 810 if (ns->ms) {
e1e5e564
KB
811 switch (ns->pi_type) {
812 case NVME_NS_DPS_PI_TYPE3:
813 control |= NVME_RW_PRINFO_PRCHK_GUARD;
814 break;
815 case NVME_NS_DPS_PI_TYPE1:
816 case NVME_NS_DPS_PI_TYPE2:
817 control |= NVME_RW_PRINFO_PRCHK_GUARD |
818 NVME_RW_PRINFO_PRCHK_REF;
498c4394 819 cmnd.rw.reftag = cpu_to_le32(
e1e5e564
KB
820 nvme_block_nr(ns, blk_rq_pos(req)));
821 break;
822 }
e19b127f
AP
823 if (blk_integrity_rq(req))
824 cmnd.rw.metadata =
825 cpu_to_le64(sg_dma_address(iod->meta_sg));
826 else
827 control |= NVME_RW_PRINFO_PRACT;
828 }
e1e5e564 829
498c4394
JD
830 cmnd.rw.control = cpu_to_le16(control);
831 cmnd.rw.dsmgmt = cpu_to_le32(dsmgmt);
b60503ba 832
498c4394 833 __nvme_submit_cmd(nvmeq, &cmnd);
b60503ba 834
1974b1ae 835 return 0;
edd10d33
KB
836}
837
d29ec824
CH
838/*
839 * NOTE: ns is NULL when called on the admin queue.
840 */
a4aea562
MB
841static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
842 const struct blk_mq_queue_data *bd)
edd10d33 843{
a4aea562
MB
844 struct nvme_ns *ns = hctx->queue->queuedata;
845 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 846 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
847 struct request *req = bd->rq;
848 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
edd10d33 849 struct nvme_iod *iod;
a4aea562 850 enum dma_data_direction dma_dir;
edd10d33 851
e1e5e564
KB
852 /*
853 * If formated with metadata, require the block layer provide a buffer
854 * unless this namespace is formated such that the metadata can be
855 * stripped/generated by the controller with PRACT=1.
856 */
d29ec824 857 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364
KB
858 if (!(ns->pi_type && ns->ms == 8) &&
859 req->cmd_type != REQ_TYPE_DRV_PRIV) {
f4829a9b 860 blk_mq_complete_request(req, -EFAULT);
e1e5e564
KB
861 return BLK_MQ_RQ_QUEUE_OK;
862 }
863 }
864
d29ec824 865 iod = nvme_alloc_iod(req, dev, GFP_ATOMIC);
edd10d33 866 if (!iod)
fe54303e 867 return BLK_MQ_RQ_QUEUE_BUSY;
a4aea562 868
a4aea562 869 if (req->cmd_flags & REQ_DISCARD) {
edd10d33
KB
870 void *range;
871 /*
872 * We reuse the small pool to allocate the 16-byte range here
873 * as it is not worth having a special pool for these or
874 * additional cases to handle freeing the iod.
875 */
d29ec824 876 range = dma_pool_alloc(dev->prp_small_pool, GFP_ATOMIC,
edd10d33 877 &iod->first_dma);
a4aea562 878 if (!range)
fe54303e 879 goto retry_cmd;
edd10d33
KB
880 iod_list(iod)[0] = (__le64 *)range;
881 iod->npages = 0;
ac3dd5bd 882 } else if (req->nr_phys_segments) {
a4aea562
MB
883 dma_dir = rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
884
ac3dd5bd 885 sg_init_table(iod->sg, req->nr_phys_segments);
a4aea562 886 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
fe54303e
JA
887 if (!iod->nents)
888 goto error_cmd;
a4aea562
MB
889
890 if (!dma_map_sg(nvmeq->q_dmadev, iod->sg, iod->nents, dma_dir))
fe54303e 891 goto retry_cmd;
a4aea562 892
fe54303e 893 if (blk_rq_bytes(req) !=
d29ec824
CH
894 nvme_setup_prps(dev, iod, blk_rq_bytes(req), GFP_ATOMIC)) {
895 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
fe54303e
JA
896 goto retry_cmd;
897 }
e1e5e564 898 if (blk_integrity_rq(req)) {
bf508e91
CH
899 if (blk_rq_count_integrity_sg(req->q, req->bio) != 1) {
900 dma_unmap_sg(dev->dev, iod->sg, iod->nents,
901 dma_dir);
e1e5e564 902 goto error_cmd;
bf508e91 903 }
e1e5e564
KB
904
905 sg_init_table(iod->meta_sg, 1);
906 if (blk_rq_map_integrity_sg(
bf508e91
CH
907 req->q, req->bio, iod->meta_sg) != 1) {
908 dma_unmap_sg(dev->dev, iod->sg, iod->nents,
909 dma_dir);
e1e5e564 910 goto error_cmd;
bf508e91 911 }
e1e5e564
KB
912
913 if (rq_data_dir(req))
914 nvme_dif_remap(req, nvme_dif_prep);
915
bf508e91
CH
916 if (!dma_map_sg(nvmeq->q_dmadev, iod->meta_sg, 1, dma_dir)) {
917 dma_unmap_sg(dev->dev, iod->sg, iod->nents,
918 dma_dir);
e1e5e564 919 goto error_cmd;
bf508e91 920 }
e1e5e564 921 }
edd10d33 922 }
1974b1ae 923
9af8785a 924 nvme_set_info(cmd, iod, req_completion);
a4aea562 925 spin_lock_irq(&nvmeq->q_lock);
d29ec824
CH
926 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
927 nvme_submit_priv(nvmeq, req, iod);
928 else if (req->cmd_flags & REQ_DISCARD)
a4aea562
MB
929 nvme_submit_discard(nvmeq, ns, req, iod);
930 else if (req->cmd_flags & REQ_FLUSH)
931 nvme_submit_flush(nvmeq, ns, req->tag);
932 else
933 nvme_submit_iod(nvmeq, iod, ns);
934
935 nvme_process_cq(nvmeq);
936 spin_unlock_irq(&nvmeq->q_lock);
937 return BLK_MQ_RQ_QUEUE_OK;
938
fe54303e 939 error_cmd:
d29ec824 940 nvme_free_iod(dev, iod);
fe54303e
JA
941 return BLK_MQ_RQ_QUEUE_ERROR;
942 retry_cmd:
d29ec824 943 nvme_free_iod(dev, iod);
fe54303e 944 return BLK_MQ_RQ_QUEUE_BUSY;
b60503ba
MW
945}
946
a0fa9647 947static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
b60503ba 948{
82123460 949 u16 head, phase;
b60503ba 950
b60503ba 951 head = nvmeq->cq_head;
82123460 952 phase = nvmeq->cq_phase;
b60503ba
MW
953
954 for (;;) {
c2f5b650
MW
955 void *ctx;
956 nvme_completion_fn fn;
b60503ba 957 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 958 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
959 break;
960 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
961 if (++head == nvmeq->q_depth) {
962 head = 0;
82123460 963 phase = !phase;
b60503ba 964 }
a0fa9647
JA
965 if (tag && *tag == cqe.command_id)
966 *tag = -1;
a4aea562 967 ctx = nvme_finish_cmd(nvmeq, cqe.command_id, &fn);
edd10d33 968 fn(nvmeq, ctx, &cqe);
b60503ba
MW
969 }
970
971 /* If the controller ignores the cq head doorbell and continuously
972 * writes to the queue, it is theoretically possible to wrap around
973 * the queue twice and mistakenly return IRQ_NONE. Linux only
974 * requires that 0.1% of your interrupts are handled, so this isn't
975 * a big problem.
976 */
82123460 977 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
a0fa9647 978 return;
b60503ba 979
604e8c8d
KB
980 if (likely(nvmeq->cq_vector >= 0))
981 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 982 nvmeq->cq_head = head;
82123460 983 nvmeq->cq_phase = phase;
b60503ba 984
e9539f47 985 nvmeq->cqe_seen = 1;
a0fa9647
JA
986}
987
988static void nvme_process_cq(struct nvme_queue *nvmeq)
989{
990 __nvme_process_cq(nvmeq, NULL);
b60503ba
MW
991}
992
993static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
994{
995 irqreturn_t result;
996 struct nvme_queue *nvmeq = data;
997 spin_lock(&nvmeq->q_lock);
e9539f47
MW
998 nvme_process_cq(nvmeq);
999 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
1000 nvmeq->cqe_seen = 0;
58ffacb5
MW
1001 spin_unlock(&nvmeq->q_lock);
1002 return result;
1003}
1004
1005static irqreturn_t nvme_irq_check(int irq, void *data)
1006{
1007 struct nvme_queue *nvmeq = data;
1008 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
1009 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
1010 return IRQ_NONE;
1011 return IRQ_WAKE_THREAD;
1012}
1013
a0fa9647
JA
1014static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1015{
1016 struct nvme_queue *nvmeq = hctx->driver_data;
1017
1018 if ((le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
1019 nvmeq->cq_phase) {
1020 spin_lock_irq(&nvmeq->q_lock);
1021 __nvme_process_cq(nvmeq, &tag);
1022 spin_unlock_irq(&nvmeq->q_lock);
1023
1024 if (tag == -1)
1025 return 1;
1026 }
1027
1028 return 0;
1029}
1030
b60503ba
MW
1031/*
1032 * Returns 0 on success. If the result is negative, it's a Linux error code;
1033 * if the result is positive, it's an NVM Express status code
1034 */
d29ec824
CH
1035int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
1036 void *buffer, void __user *ubuffer, unsigned bufflen,
1037 u32 *result, unsigned timeout)
b60503ba 1038{
d29ec824
CH
1039 bool write = cmd->common.opcode & 1;
1040 struct bio *bio = NULL;
f705f837 1041 struct request *req;
d29ec824 1042 int ret;
b60503ba 1043
6f3b0e8b 1044 req = blk_mq_alloc_request(q, write, 0);
f705f837
CH
1045 if (IS_ERR(req))
1046 return PTR_ERR(req);
b60503ba 1047
d29ec824 1048 req->cmd_type = REQ_TYPE_DRV_PRIV;
e112af0d 1049 req->cmd_flags |= REQ_FAILFAST_DRIVER;
d29ec824
CH
1050 req->__data_len = 0;
1051 req->__sector = (sector_t) -1;
1052 req->bio = req->biotail = NULL;
b60503ba 1053
f4ff414a 1054 req->timeout = timeout ? timeout : ADMIN_TIMEOUT;
a4aea562 1055
d29ec824
CH
1056 req->cmd = (unsigned char *)cmd;
1057 req->cmd_len = sizeof(struct nvme_command);
a0a931d6 1058 req->special = (void *)0;
b60503ba 1059
d29ec824 1060 if (buffer && bufflen) {
71baba4b
MG
1061 ret = blk_rq_map_kern(q, req, buffer, bufflen,
1062 __GFP_DIRECT_RECLAIM);
d29ec824
CH
1063 if (ret)
1064 goto out;
1065 } else if (ubuffer && bufflen) {
71baba4b
MG
1066 ret = blk_rq_map_user(q, req, NULL, ubuffer, bufflen,
1067 __GFP_DIRECT_RECLAIM);
d29ec824
CH
1068 if (ret)
1069 goto out;
1070 bio = req->bio;
1071 }
3c0cf138 1072
d29ec824
CH
1073 blk_execute_rq(req->q, NULL, req, 0);
1074 if (bio)
1075 blk_rq_unmap_user(bio);
b60503ba 1076 if (result)
a0a931d6 1077 *result = (u32)(uintptr_t)req->special;
d29ec824
CH
1078 ret = req->errors;
1079 out:
f705f837 1080 blk_mq_free_request(req);
d29ec824 1081 return ret;
f705f837
CH
1082}
1083
d29ec824
CH
1084int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
1085 void *buffer, unsigned bufflen)
f705f837 1086{
d29ec824 1087 return __nvme_submit_sync_cmd(q, cmd, buffer, NULL, bufflen, NULL, 0);
b60503ba
MW
1088}
1089
a4aea562
MB
1090static int nvme_submit_async_admin_req(struct nvme_dev *dev)
1091{
1092 struct nvme_queue *nvmeq = dev->queues[0];
1093 struct nvme_command c;
1094 struct nvme_cmd_info *cmd_info;
1095 struct request *req;
1096
6f3b0e8b
CH
1097 req = blk_mq_alloc_request(dev->admin_q, WRITE,
1098 BLK_MQ_REQ_NOWAIT | BLK_MQ_REQ_RESERVED);
9f173b33
DC
1099 if (IS_ERR(req))
1100 return PTR_ERR(req);
a4aea562 1101
c917dfe5 1102 req->cmd_flags |= REQ_NO_TIMEOUT;
a4aea562 1103 cmd_info = blk_mq_rq_to_pdu(req);
1efccc9d 1104 nvme_set_info(cmd_info, NULL, async_req_completion);
a4aea562
MB
1105
1106 memset(&c, 0, sizeof(c));
1107 c.common.opcode = nvme_admin_async_event;
1108 c.common.command_id = req->tag;
1109
42483228 1110 blk_mq_free_request(req);
e3f879bf
SB
1111 __nvme_submit_cmd(nvmeq, &c);
1112 return 0;
a4aea562
MB
1113}
1114
1115static int nvme_submit_admin_async_cmd(struct nvme_dev *dev,
4d115420
KB
1116 struct nvme_command *cmd,
1117 struct async_cmd_info *cmdinfo, unsigned timeout)
1118{
a4aea562
MB
1119 struct nvme_queue *nvmeq = dev->queues[0];
1120 struct request *req;
1121 struct nvme_cmd_info *cmd_rq;
4d115420 1122
6f3b0e8b 1123 req = blk_mq_alloc_request(dev->admin_q, WRITE, 0);
9f173b33
DC
1124 if (IS_ERR(req))
1125 return PTR_ERR(req);
a4aea562
MB
1126
1127 req->timeout = timeout;
1128 cmd_rq = blk_mq_rq_to_pdu(req);
1129 cmdinfo->req = req;
1130 nvme_set_info(cmd_rq, cmdinfo, async_completion);
4d115420 1131 cmdinfo->status = -EINTR;
a4aea562
MB
1132
1133 cmd->common.command_id = req->tag;
1134
e3f879bf
SB
1135 nvme_submit_cmd(nvmeq, cmd);
1136 return 0;
4d115420
KB
1137}
1138
b60503ba
MW
1139static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1140{
b60503ba
MW
1141 struct nvme_command c;
1142
1143 memset(&c, 0, sizeof(c));
1144 c.delete_queue.opcode = opcode;
1145 c.delete_queue.qid = cpu_to_le16(id);
1146
d29ec824 1147 return nvme_submit_sync_cmd(dev->admin_q, &c, NULL, 0);
b60503ba
MW
1148}
1149
1150static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1151 struct nvme_queue *nvmeq)
1152{
b60503ba
MW
1153 struct nvme_command c;
1154 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1155
d29ec824
CH
1156 /*
1157 * Note: we (ab)use the fact the the prp fields survive if no data
1158 * is attached to the request.
1159 */
b60503ba
MW
1160 memset(&c, 0, sizeof(c));
1161 c.create_cq.opcode = nvme_admin_create_cq;
1162 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1163 c.create_cq.cqid = cpu_to_le16(qid);
1164 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1165 c.create_cq.cq_flags = cpu_to_le16(flags);
1166 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1167
d29ec824 1168 return nvme_submit_sync_cmd(dev->admin_q, &c, NULL, 0);
b60503ba
MW
1169}
1170
1171static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1172 struct nvme_queue *nvmeq)
1173{
b60503ba
MW
1174 struct nvme_command c;
1175 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
1176
d29ec824
CH
1177 /*
1178 * Note: we (ab)use the fact the the prp fields survive if no data
1179 * is attached to the request.
1180 */
b60503ba
MW
1181 memset(&c, 0, sizeof(c));
1182 c.create_sq.opcode = nvme_admin_create_sq;
1183 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1184 c.create_sq.sqid = cpu_to_le16(qid);
1185 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1186 c.create_sq.sq_flags = cpu_to_le16(flags);
1187 c.create_sq.cqid = cpu_to_le16(qid);
1188
d29ec824 1189 return nvme_submit_sync_cmd(dev->admin_q, &c, NULL, 0);
b60503ba
MW
1190}
1191
1192static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1193{
1194 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1195}
1196
1197static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1198{
1199 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1200}
1201
d29ec824 1202int nvme_identify_ctrl(struct nvme_dev *dev, struct nvme_id_ctrl **id)
bc5fc7e4 1203{
e44ac588 1204 struct nvme_command c = { };
d29ec824 1205 int error;
bc5fc7e4 1206
e44ac588
AM
1207 /* gcc-4.4.4 (at least) has issues with initializers and anon unions */
1208 c.identify.opcode = nvme_admin_identify;
1209 c.identify.cns = cpu_to_le32(1);
1210
d29ec824
CH
1211 *id = kmalloc(sizeof(struct nvme_id_ctrl), GFP_KERNEL);
1212 if (!*id)
1213 return -ENOMEM;
bc5fc7e4 1214
d29ec824
CH
1215 error = nvme_submit_sync_cmd(dev->admin_q, &c, *id,
1216 sizeof(struct nvme_id_ctrl));
1217 if (error)
1218 kfree(*id);
1219 return error;
1220}
1221
1222int nvme_identify_ns(struct nvme_dev *dev, unsigned nsid,
1223 struct nvme_id_ns **id)
1224{
e44ac588 1225 struct nvme_command c = { };
d29ec824 1226 int error;
bc5fc7e4 1227
e44ac588
AM
1228 /* gcc-4.4.4 (at least) has issues with initializers and anon unions */
1229 c.identify.opcode = nvme_admin_identify,
1230 c.identify.nsid = cpu_to_le32(nsid),
1231
d29ec824
CH
1232 *id = kmalloc(sizeof(struct nvme_id_ns), GFP_KERNEL);
1233 if (!*id)
1234 return -ENOMEM;
1235
1236 error = nvme_submit_sync_cmd(dev->admin_q, &c, *id,
1237 sizeof(struct nvme_id_ns));
1238 if (error)
1239 kfree(*id);
1240 return error;
bc5fc7e4
MW
1241}
1242
5d0f6131 1243int nvme_get_features(struct nvme_dev *dev, unsigned fid, unsigned nsid,
08df1e05 1244 dma_addr_t dma_addr, u32 *result)
bc5fc7e4
MW
1245{
1246 struct nvme_command c;
1247
1248 memset(&c, 0, sizeof(c));
1249 c.features.opcode = nvme_admin_get_features;
a42cecce 1250 c.features.nsid = cpu_to_le32(nsid);
bc5fc7e4
MW
1251 c.features.prp1 = cpu_to_le64(dma_addr);
1252 c.features.fid = cpu_to_le32(fid);
bc5fc7e4 1253
d29ec824
CH
1254 return __nvme_submit_sync_cmd(dev->admin_q, &c, NULL, NULL, 0,
1255 result, 0);
df348139
MW
1256}
1257
5d0f6131
VV
1258int nvme_set_features(struct nvme_dev *dev, unsigned fid, unsigned dword11,
1259 dma_addr_t dma_addr, u32 *result)
df348139
MW
1260{
1261 struct nvme_command c;
1262
1263 memset(&c, 0, sizeof(c));
1264 c.features.opcode = nvme_admin_set_features;
1265 c.features.prp1 = cpu_to_le64(dma_addr);
1266 c.features.fid = cpu_to_le32(fid);
1267 c.features.dword11 = cpu_to_le32(dword11);
1268
d29ec824
CH
1269 return __nvme_submit_sync_cmd(dev->admin_q, &c, NULL, NULL, 0,
1270 result, 0);
1271}
1272
1273int nvme_get_log_page(struct nvme_dev *dev, struct nvme_smart_log **log)
1274{
e44ac588
AM
1275 struct nvme_command c = { };
1276 int error;
1277
1278 c.common.opcode = nvme_admin_get_log_page,
1279 c.common.nsid = cpu_to_le32(0xFFFFFFFF),
1280 c.common.cdw10[0] = cpu_to_le32(
d29ec824
CH
1281 (((sizeof(struct nvme_smart_log) / 4) - 1) << 16) |
1282 NVME_LOG_SMART),
d29ec824
CH
1283
1284 *log = kmalloc(sizeof(struct nvme_smart_log), GFP_KERNEL);
1285 if (!*log)
1286 return -ENOMEM;
1287
1288 error = nvme_submit_sync_cmd(dev->admin_q, &c, *log,
1289 sizeof(struct nvme_smart_log));
1290 if (error)
1291 kfree(*log);
1292 return error;
bc5fc7e4
MW
1293}
1294
c30341dc 1295/**
a4aea562 1296 * nvme_abort_req - Attempt aborting a request
c30341dc
KB
1297 *
1298 * Schedule controller reset if the command was already aborted once before and
1299 * still hasn't been returned to the driver, or if this is the admin queue.
1300 */
a4aea562 1301static void nvme_abort_req(struct request *req)
c30341dc 1302{
a4aea562
MB
1303 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
1304 struct nvme_queue *nvmeq = cmd_rq->nvmeq;
c30341dc 1305 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
1306 struct request *abort_req;
1307 struct nvme_cmd_info *abort_cmd;
1308 struct nvme_command cmd;
c30341dc 1309
a4aea562 1310 if (!nvmeq->qid || cmd_rq->aborted) {
90667892
CH
1311 spin_lock(&dev_list_lock);
1312 if (!__nvme_reset(dev)) {
1313 dev_warn(dev->dev,
1314 "I/O %d QID %d timeout, reset controller\n",
1315 req->tag, nvmeq->qid);
1316 }
1317 spin_unlock(&dev_list_lock);
c30341dc
KB
1318 return;
1319 }
1320
1321 if (!dev->abort_limit)
1322 return;
1323
6f3b0e8b
CH
1324 abort_req = blk_mq_alloc_request(dev->admin_q, WRITE,
1325 BLK_MQ_REQ_NOWAIT);
9f173b33 1326 if (IS_ERR(abort_req))
c30341dc
KB
1327 return;
1328
a4aea562
MB
1329 abort_cmd = blk_mq_rq_to_pdu(abort_req);
1330 nvme_set_info(abort_cmd, abort_req, abort_completion);
1331
c30341dc
KB
1332 memset(&cmd, 0, sizeof(cmd));
1333 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1334 cmd.abort.cid = req->tag;
c30341dc 1335 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
a4aea562 1336 cmd.abort.command_id = abort_req->tag;
c30341dc
KB
1337
1338 --dev->abort_limit;
a4aea562 1339 cmd_rq->aborted = 1;
c30341dc 1340
a4aea562 1341 dev_warn(nvmeq->q_dmadev, "Aborting I/O %d QID %d\n", req->tag,
c30341dc 1342 nvmeq->qid);
e3f879bf 1343 nvme_submit_cmd(dev->queues[0], &cmd);
c30341dc
KB
1344}
1345
42483228 1346static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
a09115b2 1347{
a4aea562
MB
1348 struct nvme_queue *nvmeq = data;
1349 void *ctx;
1350 nvme_completion_fn fn;
1351 struct nvme_cmd_info *cmd;
cef6a948
KB
1352 struct nvme_completion cqe;
1353
1354 if (!blk_mq_request_started(req))
1355 return;
a09115b2 1356
a4aea562 1357 cmd = blk_mq_rq_to_pdu(req);
a09115b2 1358
a4aea562
MB
1359 if (cmd->ctx == CMD_CTX_CANCELLED)
1360 return;
1361
cef6a948
KB
1362 if (blk_queue_dying(req->q))
1363 cqe.status = cpu_to_le16((NVME_SC_ABORT_REQ | NVME_SC_DNR) << 1);
1364 else
1365 cqe.status = cpu_to_le16(NVME_SC_ABORT_REQ << 1);
1366
1367
a4aea562
MB
1368 dev_warn(nvmeq->q_dmadev, "Cancelling I/O %d QID %d\n",
1369 req->tag, nvmeq->qid);
1370 ctx = cancel_cmd_info(cmd, &fn);
1371 fn(nvmeq, ctx, &cqe);
a09115b2
MW
1372}
1373
a4aea562 1374static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
9e866774 1375{
a4aea562
MB
1376 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
1377 struct nvme_queue *nvmeq = cmd->nvmeq;
1378
1379 dev_warn(nvmeq->q_dmadev, "Timeout I/O %d QID %d\n", req->tag,
1380 nvmeq->qid);
7a509a6b 1381 spin_lock_irq(&nvmeq->q_lock);
07836e65 1382 nvme_abort_req(req);
7a509a6b 1383 spin_unlock_irq(&nvmeq->q_lock);
a4aea562 1384
07836e65
KB
1385 /*
1386 * The aborted req will be completed on receiving the abort req.
1387 * We enable the timer again. If hit twice, it'll cause a device reset,
1388 * as the device then is in a faulty state.
1389 */
1390 return BLK_EH_RESET_TIMER;
a4aea562 1391}
22404274 1392
a4aea562
MB
1393static void nvme_free_queue(struct nvme_queue *nvmeq)
1394{
9e866774
MW
1395 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1396 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1397 if (nvmeq->sq_cmds)
1398 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1399 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1400 kfree(nvmeq);
1401}
1402
a1a5ef99 1403static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1404{
1405 int i;
1406
a1a5ef99 1407 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1408 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1409 dev->queue_count--;
a4aea562 1410 dev->queues[i] = NULL;
f435c282 1411 nvme_free_queue(nvmeq);
121c7ad4 1412 }
22404274
KB
1413}
1414
4d115420
KB
1415/**
1416 * nvme_suspend_queue - put queue into suspended state
1417 * @nvmeq - queue to suspend
4d115420
KB
1418 */
1419static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1420{
2b25d981 1421 int vector;
b60503ba 1422
a09115b2 1423 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1424 if (nvmeq->cq_vector == -1) {
1425 spin_unlock_irq(&nvmeq->q_lock);
1426 return 1;
1427 }
1428 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
42f61420 1429 nvmeq->dev->online_queues--;
2b25d981 1430 nvmeq->cq_vector = -1;
a09115b2
MW
1431 spin_unlock_irq(&nvmeq->q_lock);
1432
6df3dbc8
KB
1433 if (!nvmeq->qid && nvmeq->dev->admin_q)
1434 blk_mq_freeze_queue_start(nvmeq->dev->admin_q);
1435
aba2080f
MW
1436 irq_set_affinity_hint(vector, NULL);
1437 free_irq(vector, nvmeq);
b60503ba 1438
4d115420
KB
1439 return 0;
1440}
b60503ba 1441
4d115420
KB
1442static void nvme_clear_queue(struct nvme_queue *nvmeq)
1443{
22404274 1444 spin_lock_irq(&nvmeq->q_lock);
42483228
KB
1445 if (nvmeq->tags && *nvmeq->tags)
1446 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
22404274 1447 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1448}
1449
4d115420
KB
1450static void nvme_disable_queue(struct nvme_dev *dev, int qid)
1451{
a4aea562 1452 struct nvme_queue *nvmeq = dev->queues[qid];
4d115420
KB
1453
1454 if (!nvmeq)
1455 return;
1456 if (nvme_suspend_queue(nvmeq))
1457 return;
1458
0e53d180
KB
1459 /* Don't tell the adapter to delete the admin queue.
1460 * Don't tell a removed adapter to delete IO queues. */
1461 if (qid && readl(&dev->bar->csts) != -1) {
b60503ba
MW
1462 adapter_delete_sq(dev, qid);
1463 adapter_delete_cq(dev, qid);
1464 }
07836e65
KB
1465
1466 spin_lock_irq(&nvmeq->q_lock);
1467 nvme_process_cq(nvmeq);
1468 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1469}
1470
8ffaadf7
JD
1471static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1472 int entry_size)
1473{
1474 int q_depth = dev->q_depth;
1475 unsigned q_size_aligned = roundup(q_depth * entry_size, dev->page_size);
1476
1477 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99
JD
1478 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1479 mem_per_q = round_down(mem_per_q, dev->page_size);
1480 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1481
1482 /*
1483 * Ensure the reduced q_depth is above some threshold where it
1484 * would be better to map queues in system memory with the
1485 * original depth
1486 */
1487 if (q_depth < 64)
1488 return -ENOMEM;
1489 }
1490
1491 return q_depth;
1492}
1493
1494static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1495 int qid, int depth)
1496{
1497 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
1498 unsigned offset = (qid - 1) *
1499 roundup(SQ_SIZE(depth), dev->page_size);
1500 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1501 nvmeq->sq_cmds_io = dev->cmb + offset;
1502 } else {
1503 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1504 &nvmeq->sq_dma_addr, GFP_KERNEL);
1505 if (!nvmeq->sq_cmds)
1506 return -ENOMEM;
1507 }
1508
1509 return 0;
1510}
1511
b60503ba 1512static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
2b25d981 1513 int depth)
b60503ba 1514{
a4aea562 1515 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
b60503ba
MW
1516 if (!nvmeq)
1517 return NULL;
1518
e75ec752 1519 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1520 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1521 if (!nvmeq->cqes)
1522 goto free_nvmeq;
b60503ba 1523
8ffaadf7 1524 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1525 goto free_cqdma;
1526
e75ec752 1527 nvmeq->q_dmadev = dev->dev;
091b6092 1528 nvmeq->dev = dev;
3193f07b
MW
1529 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1530 dev->instance, qid);
b60503ba
MW
1531 spin_lock_init(&nvmeq->q_lock);
1532 nvmeq->cq_head = 0;
82123460 1533 nvmeq->cq_phase = 1;
b80d5ccc 1534 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1535 nvmeq->q_depth = depth;
c30341dc 1536 nvmeq->qid = qid;
758dd7fd 1537 nvmeq->cq_vector = -1;
a4aea562 1538 dev->queues[qid] = nvmeq;
b60503ba 1539
36a7e993
JD
1540 /* make sure queue descriptor is set before queue count, for kthread */
1541 mb();
1542 dev->queue_count++;
1543
b60503ba
MW
1544 return nvmeq;
1545
1546 free_cqdma:
e75ec752 1547 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1548 nvmeq->cq_dma_addr);
1549 free_nvmeq:
1550 kfree(nvmeq);
1551 return NULL;
1552}
1553
3001082c
MW
1554static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1555 const char *name)
1556{
58ffacb5
MW
1557 if (use_threaded_interrupts)
1558 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1559 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1560 name, nvmeq);
3001082c 1561 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1562 IRQF_SHARED, name, nvmeq);
3001082c
MW
1563}
1564
22404274 1565static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1566{
22404274 1567 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1568
7be50e93 1569 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1570 nvmeq->sq_tail = 0;
1571 nvmeq->cq_head = 0;
1572 nvmeq->cq_phase = 1;
b80d5ccc 1573 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1574 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
42f61420 1575 dev->online_queues++;
7be50e93 1576 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1577}
1578
1579static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1580{
1581 struct nvme_dev *dev = nvmeq->dev;
1582 int result;
3f85d50b 1583
2b25d981 1584 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1585 result = adapter_alloc_cq(dev, qid, nvmeq);
1586 if (result < 0)
22404274 1587 return result;
b60503ba
MW
1588
1589 result = adapter_alloc_sq(dev, qid, nvmeq);
1590 if (result < 0)
1591 goto release_cq;
1592
3193f07b 1593 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1594 if (result < 0)
1595 goto release_sq;
1596
22404274 1597 nvme_init_queue(nvmeq, qid);
22404274 1598 return result;
b60503ba
MW
1599
1600 release_sq:
1601 adapter_delete_sq(dev, qid);
1602 release_cq:
1603 adapter_delete_cq(dev, qid);
22404274 1604 return result;
b60503ba
MW
1605}
1606
ba47e386
MW
1607static int nvme_wait_ready(struct nvme_dev *dev, u64 cap, bool enabled)
1608{
1609 unsigned long timeout;
1610 u32 bit = enabled ? NVME_CSTS_RDY : 0;
1611
1612 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
1613
1614 while ((readl(&dev->bar->csts) & NVME_CSTS_RDY) != bit) {
1615 msleep(100);
1616 if (fatal_signal_pending(current))
1617 return -EINTR;
1618 if (time_after(jiffies, timeout)) {
e75ec752 1619 dev_err(dev->dev,
27e8166c
MW
1620 "Device not ready; aborting %s\n", enabled ?
1621 "initialisation" : "reset");
ba47e386
MW
1622 return -ENODEV;
1623 }
1624 }
1625
1626 return 0;
1627}
1628
1629/*
1630 * If the device has been passed off to us in an enabled state, just clear
1631 * the enabled bit. The spec says we should set the 'shutdown notification
1632 * bits', but doing so may cause the device to complete commands to the
1633 * admin queue ... and we don't know what memory that might be pointing at!
1634 */
1635static int nvme_disable_ctrl(struct nvme_dev *dev, u64 cap)
1636{
01079522
DM
1637 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1638 dev->ctrl_config &= ~NVME_CC_ENABLE;
1639 writel(dev->ctrl_config, &dev->bar->cc);
44af146a 1640
ba47e386
MW
1641 return nvme_wait_ready(dev, cap, false);
1642}
1643
1644static int nvme_enable_ctrl(struct nvme_dev *dev, u64 cap)
1645{
01079522
DM
1646 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1647 dev->ctrl_config |= NVME_CC_ENABLE;
1648 writel(dev->ctrl_config, &dev->bar->cc);
1649
ba47e386
MW
1650 return nvme_wait_ready(dev, cap, true);
1651}
1652
1894d8f1
KB
1653static int nvme_shutdown_ctrl(struct nvme_dev *dev)
1654{
1655 unsigned long timeout;
1894d8f1 1656
01079522
DM
1657 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1658 dev->ctrl_config |= NVME_CC_SHN_NORMAL;
1659
1660 writel(dev->ctrl_config, &dev->bar->cc);
1894d8f1 1661
2484f407 1662 timeout = SHUTDOWN_TIMEOUT + jiffies;
1894d8f1
KB
1663 while ((readl(&dev->bar->csts) & NVME_CSTS_SHST_MASK) !=
1664 NVME_CSTS_SHST_CMPLT) {
1665 msleep(100);
1666 if (fatal_signal_pending(current))
1667 return -EINTR;
1668 if (time_after(jiffies, timeout)) {
e75ec752 1669 dev_err(dev->dev,
1894d8f1
KB
1670 "Device shutdown incomplete; abort shutdown\n");
1671 return -ENODEV;
1672 }
1673 }
1674
1675 return 0;
1676}
1677
a4aea562 1678static struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1679 .queue_rq = nvme_queue_rq,
a4aea562
MB
1680 .map_queue = blk_mq_map_queue,
1681 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1682 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1683 .init_request = nvme_admin_init_request,
1684 .timeout = nvme_timeout,
1685};
1686
1687static struct blk_mq_ops nvme_mq_ops = {
1688 .queue_rq = nvme_queue_rq,
1689 .map_queue = blk_mq_map_queue,
1690 .init_hctx = nvme_init_hctx,
1691 .init_request = nvme_init_request,
1692 .timeout = nvme_timeout,
a0fa9647 1693 .poll = nvme_poll,
a4aea562
MB
1694};
1695
ea191d2f
KB
1696static void nvme_dev_remove_admin(struct nvme_dev *dev)
1697{
1698 if (dev->admin_q && !blk_queue_dying(dev->admin_q)) {
1699 blk_cleanup_queue(dev->admin_q);
1700 blk_mq_free_tag_set(&dev->admin_tagset);
1701 }
1702}
1703
a4aea562
MB
1704static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1705{
1706 if (!dev->admin_q) {
1707 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1708 dev->admin_tagset.nr_hw_queues = 1;
1709 dev->admin_tagset.queue_depth = NVME_AQ_DEPTH - 1;
1efccc9d 1710 dev->admin_tagset.reserved_tags = 1;
a4aea562 1711 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1712 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1713 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
a4aea562
MB
1714 dev->admin_tagset.driver_data = dev;
1715
1716 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1717 return -ENOMEM;
1718
1719 dev->admin_q = blk_mq_init_queue(&dev->admin_tagset);
35b489d3 1720 if (IS_ERR(dev->admin_q)) {
a4aea562
MB
1721 blk_mq_free_tag_set(&dev->admin_tagset);
1722 return -ENOMEM;
1723 }
ea191d2f
KB
1724 if (!blk_get_queue(dev->admin_q)) {
1725 nvme_dev_remove_admin(dev);
4af0e21c 1726 dev->admin_q = NULL;
ea191d2f
KB
1727 return -ENODEV;
1728 }
0fb59cbc
KB
1729 } else
1730 blk_mq_unfreeze_queue(dev->admin_q);
a4aea562
MB
1731
1732 return 0;
1733}
1734
8d85fce7 1735static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1736{
ba47e386 1737 int result;
b60503ba 1738 u32 aqa;
a310acd7 1739 u64 cap = lo_hi_readq(&dev->bar->cap);
b60503ba 1740 struct nvme_queue *nvmeq;
c5c9f25b
NA
1741 /*
1742 * default to a 4K page size, with the intention to update this
1743 * path in the future to accomodate architectures with differing
1744 * kernel and IO page sizes.
1745 */
1746 unsigned page_shift = 12;
1d090624 1747 unsigned dev_page_min = NVME_CAP_MPSMIN(cap) + 12;
1d090624
KB
1748
1749 if (page_shift < dev_page_min) {
e75ec752 1750 dev_err(dev->dev,
1d090624
KB
1751 "Minimum device page size (%u) too large for "
1752 "host (%u)\n", 1 << dev_page_min,
1753 1 << page_shift);
1754 return -ENODEV;
1755 }
b60503ba 1756
dfbac8c7
KB
1757 dev->subsystem = readl(&dev->bar->vs) >= NVME_VS(1, 1) ?
1758 NVME_CAP_NSSRC(cap) : 0;
1759
1760 if (dev->subsystem && (readl(&dev->bar->csts) & NVME_CSTS_NSSRO))
1761 writel(NVME_CSTS_NSSRO, &dev->bar->csts);
1762
ba47e386
MW
1763 result = nvme_disable_ctrl(dev, cap);
1764 if (result < 0)
1765 return result;
b60503ba 1766
a4aea562 1767 nvmeq = dev->queues[0];
cd638946 1768 if (!nvmeq) {
2b25d981 1769 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
cd638946
KB
1770 if (!nvmeq)
1771 return -ENOMEM;
cd638946 1772 }
b60503ba
MW
1773
1774 aqa = nvmeq->q_depth - 1;
1775 aqa |= aqa << 16;
1776
1d090624
KB
1777 dev->page_size = 1 << page_shift;
1778
01079522 1779 dev->ctrl_config = NVME_CC_CSS_NVM;
1d090624 1780 dev->ctrl_config |= (page_shift - 12) << NVME_CC_MPS_SHIFT;
b60503ba 1781 dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
7f53f9d2 1782 dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
b60503ba
MW
1783
1784 writel(aqa, &dev->bar->aqa);
a310acd7
SG
1785 lo_hi_writeq(nvmeq->sq_dma_addr, &dev->bar->asq);
1786 lo_hi_writeq(nvmeq->cq_dma_addr, &dev->bar->acq);
b60503ba 1787
ba47e386 1788 result = nvme_enable_ctrl(dev, cap);
025c557a 1789 if (result)
a4aea562
MB
1790 goto free_nvmeq;
1791
2b25d981 1792 nvmeq->cq_vector = 0;
3193f07b 1793 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
758dd7fd
JD
1794 if (result) {
1795 nvmeq->cq_vector = -1;
0fb59cbc 1796 goto free_nvmeq;
758dd7fd 1797 }
025c557a 1798
b60503ba 1799 return result;
a4aea562 1800
a4aea562
MB
1801 free_nvmeq:
1802 nvme_free_queues(dev, 0);
1803 return result;
b60503ba
MW
1804}
1805
a53295b6
MW
1806static int nvme_submit_io(struct nvme_ns *ns, struct nvme_user_io __user *uio)
1807{
1808 struct nvme_dev *dev = ns->dev;
a53295b6
MW
1809 struct nvme_user_io io;
1810 struct nvme_command c;
d29ec824 1811 unsigned length, meta_len;
a67a9513 1812 int status, write;
a67a9513
KB
1813 dma_addr_t meta_dma = 0;
1814 void *meta = NULL;
fec558b5 1815 void __user *metadata;
a53295b6
MW
1816
1817 if (copy_from_user(&io, uio, sizeof(io)))
1818 return -EFAULT;
6c7d4945
MW
1819
1820 switch (io.opcode) {
1821 case nvme_cmd_write:
1822 case nvme_cmd_read:
6bbf1acd 1823 case nvme_cmd_compare:
6413214c 1824 break;
6c7d4945 1825 default:
6bbf1acd 1826 return -EINVAL;
6c7d4945
MW
1827 }
1828
d29ec824
CH
1829 length = (io.nblocks + 1) << ns->lba_shift;
1830 meta_len = (io.nblocks + 1) * ns->ms;
835da3f9 1831 metadata = (void __user *)(uintptr_t)io.metadata;
d29ec824 1832 write = io.opcode & 1;
a53295b6 1833
71feb364
KB
1834 if (ns->ext) {
1835 length += meta_len;
1836 meta_len = 0;
a67a9513
KB
1837 }
1838 if (meta_len) {
d29ec824
CH
1839 if (((io.metadata & 3) || !io.metadata) && !ns->ext)
1840 return -EINVAL;
1841
e75ec752 1842 meta = dma_alloc_coherent(dev->dev, meta_len,
a67a9513 1843 &meta_dma, GFP_KERNEL);
fec558b5 1844
a67a9513
KB
1845 if (!meta) {
1846 status = -ENOMEM;
1847 goto unmap;
1848 }
1849 if (write) {
fec558b5 1850 if (copy_from_user(meta, metadata, meta_len)) {
a67a9513
KB
1851 status = -EFAULT;
1852 goto unmap;
1853 }
1854 }
1855 }
1856
a53295b6
MW
1857 memset(&c, 0, sizeof(c));
1858 c.rw.opcode = io.opcode;
1859 c.rw.flags = io.flags;
6c7d4945 1860 c.rw.nsid = cpu_to_le32(ns->ns_id);
a53295b6 1861 c.rw.slba = cpu_to_le64(io.slba);
6c7d4945 1862 c.rw.length = cpu_to_le16(io.nblocks);
a53295b6 1863 c.rw.control = cpu_to_le16(io.control);
1c9b5265
MW
1864 c.rw.dsmgmt = cpu_to_le32(io.dsmgmt);
1865 c.rw.reftag = cpu_to_le32(io.reftag);
1866 c.rw.apptag = cpu_to_le16(io.apptag);
1867 c.rw.appmask = cpu_to_le16(io.appmask);
a67a9513 1868 c.rw.metadata = cpu_to_le64(meta_dma);
d29ec824
CH
1869
1870 status = __nvme_submit_sync_cmd(ns->queue, &c, NULL,
835da3f9 1871 (void __user *)(uintptr_t)io.addr, length, NULL, 0);
f410c680 1872 unmap:
a67a9513
KB
1873 if (meta) {
1874 if (status == NVME_SC_SUCCESS && !write) {
fec558b5 1875 if (copy_to_user(metadata, meta, meta_len))
a67a9513
KB
1876 status = -EFAULT;
1877 }
e75ec752 1878 dma_free_coherent(dev->dev, meta_len, meta, meta_dma);
f410c680 1879 }
a53295b6
MW
1880 return status;
1881}
1882
a4aea562
MB
1883static int nvme_user_cmd(struct nvme_dev *dev, struct nvme_ns *ns,
1884 struct nvme_passthru_cmd __user *ucmd)
6ee44cdc 1885{
7963e521 1886 struct nvme_passthru_cmd cmd;
6ee44cdc 1887 struct nvme_command c;
d29ec824
CH
1888 unsigned timeout = 0;
1889 int status;
6ee44cdc 1890
6bbf1acd
MW
1891 if (!capable(CAP_SYS_ADMIN))
1892 return -EACCES;
1893 if (copy_from_user(&cmd, ucmd, sizeof(cmd)))
6ee44cdc 1894 return -EFAULT;
6ee44cdc
MW
1895
1896 memset(&c, 0, sizeof(c));
6bbf1acd
MW
1897 c.common.opcode = cmd.opcode;
1898 c.common.flags = cmd.flags;
1899 c.common.nsid = cpu_to_le32(cmd.nsid);
1900 c.common.cdw2[0] = cpu_to_le32(cmd.cdw2);
1901 c.common.cdw2[1] = cpu_to_le32(cmd.cdw3);
1902 c.common.cdw10[0] = cpu_to_le32(cmd.cdw10);
1903 c.common.cdw10[1] = cpu_to_le32(cmd.cdw11);
1904 c.common.cdw10[2] = cpu_to_le32(cmd.cdw12);
1905 c.common.cdw10[3] = cpu_to_le32(cmd.cdw13);
1906 c.common.cdw10[4] = cpu_to_le32(cmd.cdw14);
1907 c.common.cdw10[5] = cpu_to_le32(cmd.cdw15);
1908
d29ec824
CH
1909 if (cmd.timeout_ms)
1910 timeout = msecs_to_jiffies(cmd.timeout_ms);
eca18b23 1911
f705f837 1912 status = __nvme_submit_sync_cmd(ns ? ns->queue : dev->admin_q, &c,
835da3f9 1913 NULL, (void __user *)(uintptr_t)cmd.addr, cmd.data_len,
d29ec824
CH
1914 &cmd.result, timeout);
1915 if (status >= 0) {
1916 if (put_user(cmd.result, &ucmd->result))
1917 return -EFAULT;
6bbf1acd 1918 }
f4f117f6 1919
6ee44cdc
MW
1920 return status;
1921}
1922
81f03fed
JD
1923static int nvme_subsys_reset(struct nvme_dev *dev)
1924{
1925 if (!dev->subsystem)
1926 return -ENOTTY;
1927
1928 writel(0x4E564D65, &dev->bar->nssr); /* "NVMe" */
1929 return 0;
1930}
1931
b60503ba
MW
1932static int nvme_ioctl(struct block_device *bdev, fmode_t mode, unsigned int cmd,
1933 unsigned long arg)
1934{
1935 struct nvme_ns *ns = bdev->bd_disk->private_data;
1936
1937 switch (cmd) {
6bbf1acd 1938 case NVME_IOCTL_ID:
c3bfe717 1939 force_successful_syscall_return();
6bbf1acd
MW
1940 return ns->ns_id;
1941 case NVME_IOCTL_ADMIN_CMD:
a4aea562 1942 return nvme_user_cmd(ns->dev, NULL, (void __user *)arg);
7963e521 1943 case NVME_IOCTL_IO_CMD:
a4aea562 1944 return nvme_user_cmd(ns->dev, ns, (void __user *)arg);
a53295b6
MW
1945 case NVME_IOCTL_SUBMIT_IO:
1946 return nvme_submit_io(ns, (void __user *)arg);
5d0f6131
VV
1947 case SG_GET_VERSION_NUM:
1948 return nvme_sg_get_version_num((void __user *)arg);
1949 case SG_IO:
1950 return nvme_sg_io(ns, (void __user *)arg);
b60503ba
MW
1951 default:
1952 return -ENOTTY;
1953 }
1954}
1955
320a3827
KB
1956#ifdef CONFIG_COMPAT
1957static int nvme_compat_ioctl(struct block_device *bdev, fmode_t mode,
1958 unsigned int cmd, unsigned long arg)
1959{
320a3827
KB
1960 switch (cmd) {
1961 case SG_IO:
e179729a 1962 return -ENOIOCTLCMD;
320a3827
KB
1963 }
1964 return nvme_ioctl(bdev, mode, cmd, arg);
1965}
1966#else
1967#define nvme_compat_ioctl NULL
1968#endif
1969
5105aa55 1970static void nvme_free_dev(struct kref *kref);
188c3568
KB
1971static void nvme_free_ns(struct kref *kref)
1972{
1973 struct nvme_ns *ns = container_of(kref, struct nvme_ns, kref);
1974
ca064085
MB
1975 if (ns->type == NVME_NS_LIGHTNVM)
1976 nvme_nvm_unregister(ns->queue, ns->disk->disk_name);
1977
188c3568
KB
1978 spin_lock(&dev_list_lock);
1979 ns->disk->private_data = NULL;
1980 spin_unlock(&dev_list_lock);
1981
5105aa55 1982 kref_put(&ns->dev->kref, nvme_free_dev);
188c3568
KB
1983 put_disk(ns->disk);
1984 kfree(ns);
1985}
1986
9ac27090
KB
1987static int nvme_open(struct block_device *bdev, fmode_t mode)
1988{
9e60352c
KB
1989 int ret = 0;
1990 struct nvme_ns *ns;
9ac27090 1991
9e60352c
KB
1992 spin_lock(&dev_list_lock);
1993 ns = bdev->bd_disk->private_data;
1994 if (!ns)
1995 ret = -ENXIO;
188c3568 1996 else if (!kref_get_unless_zero(&ns->kref))
9e60352c
KB
1997 ret = -ENXIO;
1998 spin_unlock(&dev_list_lock);
1999
2000 return ret;
9ac27090
KB
2001}
2002
9ac27090
KB
2003static void nvme_release(struct gendisk *disk, fmode_t mode)
2004{
2005 struct nvme_ns *ns = disk->private_data;
188c3568 2006 kref_put(&ns->kref, nvme_free_ns);
9ac27090
KB
2007}
2008
4cc09e2d
KB
2009static int nvme_getgeo(struct block_device *bd, struct hd_geometry *geo)
2010{
2011 /* some standard values */
2012 geo->heads = 1 << 6;
2013 geo->sectors = 1 << 5;
2014 geo->cylinders = get_capacity(bd->bd_disk) >> 11;
2015 return 0;
2016}
2017
e1e5e564
KB
2018static void nvme_config_discard(struct nvme_ns *ns)
2019{
2020 u32 logical_block_size = queue_logical_block_size(ns->queue);
2021 ns->queue->limits.discard_zeroes_data = 0;
2022 ns->queue->limits.discard_alignment = logical_block_size;
2023 ns->queue->limits.discard_granularity = logical_block_size;
2bb4cd5c 2024 blk_queue_max_discard_sectors(ns->queue, 0xffffffff);
e1e5e564
KB
2025 queue_flag_set_unlocked(QUEUE_FLAG_DISCARD, ns->queue);
2026}
2027
1b9dbf7f
KB
2028static int nvme_revalidate_disk(struct gendisk *disk)
2029{
2030 struct nvme_ns *ns = disk->private_data;
2031 struct nvme_dev *dev = ns->dev;
2032 struct nvme_id_ns *id;
a67a9513
KB
2033 u8 lbaf, pi_type;
2034 u16 old_ms;
e1e5e564 2035 unsigned short bs;
1b9dbf7f 2036
d29ec824 2037 if (nvme_identify_ns(dev, ns->ns_id, &id)) {
a5768aa8
KB
2038 dev_warn(dev->dev, "%s: Identify failure nvme%dn%d\n", __func__,
2039 dev->instance, ns->ns_id);
2040 return -ENODEV;
1b9dbf7f 2041 }
a5768aa8
KB
2042 if (id->ncap == 0) {
2043 kfree(id);
2044 return -ENODEV;
e1e5e564 2045 }
1b9dbf7f 2046
ca064085
MB
2047 if (nvme_nvm_ns_supported(ns, id) && ns->type != NVME_NS_LIGHTNVM) {
2048 if (nvme_nvm_register(ns->queue, disk->disk_name)) {
2049 dev_warn(dev->dev,
2050 "%s: LightNVM init failure\n", __func__);
2051 kfree(id);
2052 return -ENODEV;
2053 }
2054 ns->type = NVME_NS_LIGHTNVM;
2055 }
2056
e1e5e564
KB
2057 old_ms = ns->ms;
2058 lbaf = id->flbas & NVME_NS_FLBAS_LBA_MASK;
1b9dbf7f 2059 ns->lba_shift = id->lbaf[lbaf].ds;
e1e5e564 2060 ns->ms = le16_to_cpu(id->lbaf[lbaf].ms);
a67a9513 2061 ns->ext = ns->ms && (id->flbas & NVME_NS_FLBAS_META_EXT);
e1e5e564
KB
2062
2063 /*
2064 * If identify namespace failed, use default 512 byte block size so
2065 * block layer can use before failing read/write for 0 capacity.
2066 */
2067 if (ns->lba_shift == 0)
2068 ns->lba_shift = 9;
2069 bs = 1 << ns->lba_shift;
2070
2071 /* XXX: PI implementation requires metadata equal t10 pi tuple size */
2072 pi_type = ns->ms == sizeof(struct t10_pi_tuple) ?
2073 id->dps & NVME_NS_DPS_PI_MASK : 0;
2074
4cfc766e 2075 blk_mq_freeze_queue(disk->queue);
52b68d7e
KB
2076 if (blk_get_integrity(disk) && (ns->pi_type != pi_type ||
2077 ns->ms != old_ms ||
e1e5e564 2078 bs != queue_logical_block_size(disk->queue) ||
a67a9513 2079 (ns->ms && ns->ext)))
e1e5e564
KB
2080 blk_integrity_unregister(disk);
2081
2082 ns->pi_type = pi_type;
2083 blk_queue_logical_block_size(ns->queue, bs);
2084
25520d55 2085 if (ns->ms && !ns->ext)
e1e5e564
KB
2086 nvme_init_integrity(ns);
2087
ca064085
MB
2088 if ((ns->ms && !(ns->ms == 8 && ns->pi_type) &&
2089 !blk_get_integrity(disk)) ||
2090 ns->type == NVME_NS_LIGHTNVM)
e1e5e564
KB
2091 set_capacity(disk, 0);
2092 else
2093 set_capacity(disk, le64_to_cpup(&id->nsze) << (ns->lba_shift - 9));
2094
2095 if (dev->oncs & NVME_CTRL_ONCS_DSM)
2096 nvme_config_discard(ns);
4cfc766e 2097 blk_mq_unfreeze_queue(disk->queue);
1b9dbf7f 2098
d29ec824 2099 kfree(id);
1b9dbf7f
KB
2100 return 0;
2101}
2102
1d277a63
KB
2103static char nvme_pr_type(enum pr_type type)
2104{
2105 switch (type) {
2106 case PR_WRITE_EXCLUSIVE:
2107 return 1;
2108 case PR_EXCLUSIVE_ACCESS:
2109 return 2;
2110 case PR_WRITE_EXCLUSIVE_REG_ONLY:
2111 return 3;
2112 case PR_EXCLUSIVE_ACCESS_REG_ONLY:
2113 return 4;
2114 case PR_WRITE_EXCLUSIVE_ALL_REGS:
2115 return 5;
2116 case PR_EXCLUSIVE_ACCESS_ALL_REGS:
2117 return 6;
2118 default:
2119 return 0;
2120 }
2121};
2122
2123static int nvme_pr_command(struct block_device *bdev, u32 cdw10,
2124 u64 key, u64 sa_key, u8 op)
2125{
2126 struct nvme_ns *ns = bdev->bd_disk->private_data;
2127 struct nvme_command c;
2128 u8 data[16] = { 0, };
2129
2130 put_unaligned_le64(key, &data[0]);
2131 put_unaligned_le64(sa_key, &data[8]);
2132
2133 memset(&c, 0, sizeof(c));
2134 c.common.opcode = op;
a6dd1020
CH
2135 c.common.nsid = cpu_to_le32(ns->ns_id);
2136 c.common.cdw10[0] = cpu_to_le32(cdw10);
1d277a63
KB
2137
2138 return nvme_submit_sync_cmd(ns->queue, &c, data, 16);
2139}
2140
2141static int nvme_pr_register(struct block_device *bdev, u64 old,
2142 u64 new, unsigned flags)
2143{
2144 u32 cdw10;
2145
2146 if (flags & ~PR_FL_IGNORE_KEY)
2147 return -EOPNOTSUPP;
2148
2149 cdw10 = old ? 2 : 0;
2150 cdw10 |= (flags & PR_FL_IGNORE_KEY) ? 1 << 3 : 0;
2151 cdw10 |= (1 << 30) | (1 << 31); /* PTPL=1 */
2152 return nvme_pr_command(bdev, cdw10, old, new, nvme_cmd_resv_register);
2153}
2154
2155static int nvme_pr_reserve(struct block_device *bdev, u64 key,
2156 enum pr_type type, unsigned flags)
2157{
2158 u32 cdw10;
2159
2160 if (flags & ~PR_FL_IGNORE_KEY)
2161 return -EOPNOTSUPP;
2162
2163 cdw10 = nvme_pr_type(type) << 8;
2164 cdw10 |= ((flags & PR_FL_IGNORE_KEY) ? 1 << 3 : 0);
2165 return nvme_pr_command(bdev, cdw10, key, 0, nvme_cmd_resv_acquire);
2166}
2167
2168static int nvme_pr_preempt(struct block_device *bdev, u64 old, u64 new,
2169 enum pr_type type, bool abort)
2170{
2171 u32 cdw10 = nvme_pr_type(type) << 8 | abort ? 2 : 1;
2172 return nvme_pr_command(bdev, cdw10, old, new, nvme_cmd_resv_acquire);
2173}
2174
2175static int nvme_pr_clear(struct block_device *bdev, u64 key)
2176{
73fcf4e2 2177 u32 cdw10 = 1 | (key ? 1 << 3 : 0);
1d277a63
KB
2178 return nvme_pr_command(bdev, cdw10, key, 0, nvme_cmd_resv_register);
2179}
2180
2181static int nvme_pr_release(struct block_device *bdev, u64 key, enum pr_type type)
2182{
2183 u32 cdw10 = nvme_pr_type(type) << 8 | key ? 1 << 3 : 0;
2184 return nvme_pr_command(bdev, cdw10, key, 0, nvme_cmd_resv_release);
2185}
2186
2187static const struct pr_ops nvme_pr_ops = {
2188 .pr_register = nvme_pr_register,
2189 .pr_reserve = nvme_pr_reserve,
2190 .pr_release = nvme_pr_release,
2191 .pr_preempt = nvme_pr_preempt,
2192 .pr_clear = nvme_pr_clear,
2193};
2194
b60503ba
MW
2195static const struct block_device_operations nvme_fops = {
2196 .owner = THIS_MODULE,
2197 .ioctl = nvme_ioctl,
320a3827 2198 .compat_ioctl = nvme_compat_ioctl,
9ac27090
KB
2199 .open = nvme_open,
2200 .release = nvme_release,
4cc09e2d 2201 .getgeo = nvme_getgeo,
1b9dbf7f 2202 .revalidate_disk= nvme_revalidate_disk,
1d277a63 2203 .pr_ops = &nvme_pr_ops,
b60503ba
MW
2204};
2205
1fa6aead
MW
2206static int nvme_kthread(void *data)
2207{
d4b4ff8e 2208 struct nvme_dev *dev, *next;
1fa6aead
MW
2209
2210 while (!kthread_should_stop()) {
564a232c 2211 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 2212 spin_lock(&dev_list_lock);
d4b4ff8e 2213 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 2214 int i;
dfbac8c7
KB
2215 u32 csts = readl(&dev->bar->csts);
2216
2217 if ((dev->subsystem && (csts & NVME_CSTS_NSSRO)) ||
2218 csts & NVME_CSTS_CFS) {
90667892
CH
2219 if (!__nvme_reset(dev)) {
2220 dev_warn(dev->dev,
2221 "Failed status: %x, reset controller\n",
2222 readl(&dev->bar->csts));
2223 }
d4b4ff8e
KB
2224 continue;
2225 }
1fa6aead 2226 for (i = 0; i < dev->queue_count; i++) {
a4aea562 2227 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
2228 if (!nvmeq)
2229 continue;
1fa6aead 2230 spin_lock_irq(&nvmeq->q_lock);
bc57a0f7 2231 nvme_process_cq(nvmeq);
6fccf938
KB
2232
2233 while ((i == 0) && (dev->event_limit > 0)) {
a4aea562 2234 if (nvme_submit_async_admin_req(dev))
6fccf938
KB
2235 break;
2236 dev->event_limit--;
2237 }
1fa6aead
MW
2238 spin_unlock_irq(&nvmeq->q_lock);
2239 }
2240 }
2241 spin_unlock(&dev_list_lock);
acb7aa0d 2242 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
2243 }
2244 return 0;
2245}
2246
e1e5e564 2247static void nvme_alloc_ns(struct nvme_dev *dev, unsigned nsid)
b60503ba
MW
2248{
2249 struct nvme_ns *ns;
2250 struct gendisk *disk;
e75ec752 2251 int node = dev_to_node(dev->dev);
b60503ba 2252
a4aea562 2253 ns = kzalloc_node(sizeof(*ns), GFP_KERNEL, node);
b60503ba 2254 if (!ns)
e1e5e564
KB
2255 return;
2256
a4aea562 2257 ns->queue = blk_mq_init_queue(&dev->tagset);
9f173b33 2258 if (IS_ERR(ns->queue))
b60503ba 2259 goto out_free_ns;
4eeb9215
MW
2260 queue_flag_set_unlocked(QUEUE_FLAG_NOMERGES, ns->queue);
2261 queue_flag_set_unlocked(QUEUE_FLAG_NONROT, ns->queue);
b60503ba
MW
2262 ns->dev = dev;
2263 ns->queue->queuedata = ns;
2264
a4aea562 2265 disk = alloc_disk_node(0, node);
b60503ba
MW
2266 if (!disk)
2267 goto out_free_queue;
a4aea562 2268
188c3568 2269 kref_init(&ns->kref);
5aff9382 2270 ns->ns_id = nsid;
b60503ba 2271 ns->disk = disk;
e1e5e564
KB
2272 ns->lba_shift = 9; /* set to a default value for 512 until disk is validated */
2273 list_add_tail(&ns->list, &dev->namespaces);
2274
e9ef4636 2275 blk_queue_logical_block_size(ns->queue, 1 << ns->lba_shift);
e824410f 2276 if (dev->max_hw_sectors) {
8fc23e03 2277 blk_queue_max_hw_sectors(ns->queue, dev->max_hw_sectors);
e824410f 2278 blk_queue_max_segments(ns->queue,
6824c5ef 2279 (dev->max_hw_sectors / (dev->page_size >> 9)) + 1);
e824410f 2280 }
a4aea562
MB
2281 if (dev->stripe_size)
2282 blk_queue_chunk_sectors(ns->queue, dev->stripe_size >> 9);
a7d2ce28
KB
2283 if (dev->vwc & NVME_CTRL_VWC_PRESENT)
2284 blk_queue_flush(ns->queue, REQ_FLUSH | REQ_FUA);
03100aad 2285 blk_queue_virt_boundary(ns->queue, dev->page_size - 1);
b60503ba
MW
2286
2287 disk->major = nvme_major;
469071a3 2288 disk->first_minor = 0;
b60503ba
MW
2289 disk->fops = &nvme_fops;
2290 disk->private_data = ns;
2291 disk->queue = ns->queue;
b3fffdef 2292 disk->driverfs_dev = dev->device;
469071a3 2293 disk->flags = GENHD_FL_EXT_DEVT;
5aff9382 2294 sprintf(disk->disk_name, "nvme%dn%d", dev->instance, nsid);
b60503ba 2295
e1e5e564
KB
2296 /*
2297 * Initialize capacity to 0 until we establish the namespace format and
2298 * setup integrity extentions if necessary. The revalidate_disk after
2299 * add_disk allows the driver to register with integrity if the format
2300 * requires it.
2301 */
2302 set_capacity(disk, 0);
a5768aa8
KB
2303 if (nvme_revalidate_disk(ns->disk))
2304 goto out_free_disk;
2305
5105aa55 2306 kref_get(&dev->kref);
ca064085
MB
2307 if (ns->type != NVME_NS_LIGHTNVM) {
2308 add_disk(ns->disk);
2309 if (ns->ms) {
2310 struct block_device *bd = bdget_disk(ns->disk, 0);
2311 if (!bd)
2312 return;
2313 if (blkdev_get(bd, FMODE_READ, NULL)) {
2314 bdput(bd);
2315 return;
2316 }
2317 blkdev_reread_part(bd);
2318 blkdev_put(bd, FMODE_READ);
7bee6074 2319 }
7bee6074 2320 }
e1e5e564 2321 return;
a5768aa8
KB
2322 out_free_disk:
2323 kfree(disk);
2324 list_del(&ns->list);
b60503ba
MW
2325 out_free_queue:
2326 blk_cleanup_queue(ns->queue);
2327 out_free_ns:
2328 kfree(ns);
b60503ba
MW
2329}
2330
2659e57b
CH
2331/*
2332 * Create I/O queues. Failing to create an I/O queue is not an issue,
2333 * we can continue with less than the desired amount of queues, and
2334 * even a controller without I/O queues an still be used to issue
2335 * admin commands. This might be useful to upgrade a buggy firmware
2336 * for example.
2337 */
42f61420
KB
2338static void nvme_create_io_queues(struct nvme_dev *dev)
2339{
a4aea562 2340 unsigned i;
42f61420 2341
a4aea562 2342 for (i = dev->queue_count; i <= dev->max_qid; i++)
2b25d981 2343 if (!nvme_alloc_queue(dev, i, dev->q_depth))
42f61420
KB
2344 break;
2345
a4aea562 2346 for (i = dev->online_queues; i <= dev->queue_count - 1; i++)
2659e57b
CH
2347 if (nvme_create_queue(dev->queues[i], i)) {
2348 nvme_free_queues(dev, i);
42f61420 2349 break;
2659e57b 2350 }
42f61420
KB
2351}
2352
b3b06812 2353static int set_queue_count(struct nvme_dev *dev, int count)
b60503ba
MW
2354{
2355 int status;
2356 u32 result;
b3b06812 2357 u32 q_count = (count - 1) | ((count - 1) << 16);
b60503ba 2358
df348139 2359 status = nvme_set_features(dev, NVME_FEAT_NUM_QUEUES, q_count, 0,
bc5fc7e4 2360 &result);
27e8166c
MW
2361 if (status < 0)
2362 return status;
2363 if (status > 0) {
e75ec752 2364 dev_err(dev->dev, "Could not set queue count (%d)\n", status);
badc34d4 2365 return 0;
27e8166c 2366 }
b60503ba
MW
2367 return min(result & 0xffff, result >> 16) + 1;
2368}
2369
8ffaadf7
JD
2370static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
2371{
2372 u64 szu, size, offset;
2373 u32 cmbloc;
2374 resource_size_t bar_size;
2375 struct pci_dev *pdev = to_pci_dev(dev->dev);
2376 void __iomem *cmb;
2377 dma_addr_t dma_addr;
2378
2379 if (!use_cmb_sqes)
2380 return NULL;
2381
2382 dev->cmbsz = readl(&dev->bar->cmbsz);
2383 if (!(NVME_CMB_SZ(dev->cmbsz)))
2384 return NULL;
2385
2386 cmbloc = readl(&dev->bar->cmbloc);
2387
2388 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
2389 size = szu * NVME_CMB_SZ(dev->cmbsz);
2390 offset = szu * NVME_CMB_OFST(cmbloc);
2391 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
2392
2393 if (offset > bar_size)
2394 return NULL;
2395
2396 /*
2397 * Controllers may support a CMB size larger than their BAR,
2398 * for example, due to being behind a bridge. Reduce the CMB to
2399 * the reported size of the BAR
2400 */
2401 if (size > bar_size - offset)
2402 size = bar_size - offset;
2403
2404 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
2405 cmb = ioremap_wc(dma_addr, size);
2406 if (!cmb)
2407 return NULL;
2408
2409 dev->cmb_dma_addr = dma_addr;
2410 dev->cmb_size = size;
2411 return cmb;
2412}
2413
2414static inline void nvme_release_cmb(struct nvme_dev *dev)
2415{
2416 if (dev->cmb) {
2417 iounmap(dev->cmb);
2418 dev->cmb = NULL;
2419 }
2420}
2421
9d713c2b
KB
2422static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
2423{
b80d5ccc 2424 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
2425}
2426
8d85fce7 2427static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 2428{
a4aea562 2429 struct nvme_queue *adminq = dev->queues[0];
e75ec752 2430 struct pci_dev *pdev = to_pci_dev(dev->dev);
42f61420 2431 int result, i, vecs, nr_io_queues, size;
b60503ba 2432
42f61420 2433 nr_io_queues = num_possible_cpus();
b348b7d5 2434 result = set_queue_count(dev, nr_io_queues);
badc34d4 2435 if (result <= 0)
1b23484b 2436 return result;
b348b7d5
MW
2437 if (result < nr_io_queues)
2438 nr_io_queues = result;
b60503ba 2439
8ffaadf7
JD
2440 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
2441 result = nvme_cmb_qdepth(dev, nr_io_queues,
2442 sizeof(struct nvme_command));
2443 if (result > 0)
2444 dev->q_depth = result;
2445 else
2446 nvme_release_cmb(dev);
2447 }
2448
9d713c2b
KB
2449 size = db_bar_size(dev, nr_io_queues);
2450 if (size > 8192) {
f1938f6e 2451 iounmap(dev->bar);
9d713c2b
KB
2452 do {
2453 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
2454 if (dev->bar)
2455 break;
2456 if (!--nr_io_queues)
2457 return -ENOMEM;
2458 size = db_bar_size(dev, nr_io_queues);
2459 } while (1);
f1938f6e 2460 dev->dbs = ((void __iomem *)dev->bar) + 4096;
5a92e700 2461 adminq->q_db = dev->dbs;
f1938f6e
MW
2462 }
2463
9d713c2b 2464 /* Deregister the admin queue's interrupt */
3193f07b 2465 free_irq(dev->entry[0].vector, adminq);
9d713c2b 2466
e32efbfc
JA
2467 /*
2468 * If we enable msix early due to not intx, disable it again before
2469 * setting up the full range we need.
2470 */
2471 if (!pdev->irq)
2472 pci_disable_msix(pdev);
2473
be577fab 2474 for (i = 0; i < nr_io_queues; i++)
1b23484b 2475 dev->entry[i].entry = i;
be577fab
AG
2476 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
2477 if (vecs < 0) {
2478 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
2479 if (vecs < 0) {
2480 vecs = 1;
2481 } else {
2482 for (i = 0; i < vecs; i++)
2483 dev->entry[i].vector = i + pdev->irq;
fa08a396
RRG
2484 }
2485 }
2486
063a8096
MW
2487 /*
2488 * Should investigate if there's a performance win from allocating
2489 * more queues than interrupt vectors; it might allow the submission
2490 * path to scale better, even if the receive path is limited by the
2491 * number of interrupts.
2492 */
2493 nr_io_queues = vecs;
42f61420 2494 dev->max_qid = nr_io_queues;
063a8096 2495
3193f07b 2496 result = queue_request_irq(dev, adminq, adminq->irqname);
758dd7fd
JD
2497 if (result) {
2498 adminq->cq_vector = -1;
22404274 2499 goto free_queues;
758dd7fd 2500 }
1b23484b 2501
cd638946 2502 /* Free previously allocated queues that are no longer usable */
42f61420 2503 nvme_free_queues(dev, nr_io_queues + 1);
a4aea562 2504 nvme_create_io_queues(dev);
9ecdc946 2505
22404274 2506 return 0;
b60503ba 2507
22404274 2508 free_queues:
a1a5ef99 2509 nvme_free_queues(dev, 1);
22404274 2510 return result;
b60503ba
MW
2511}
2512
a5768aa8
KB
2513static int ns_cmp(void *priv, struct list_head *a, struct list_head *b)
2514{
2515 struct nvme_ns *nsa = container_of(a, struct nvme_ns, list);
2516 struct nvme_ns *nsb = container_of(b, struct nvme_ns, list);
2517
2518 return nsa->ns_id - nsb->ns_id;
2519}
2520
2521static struct nvme_ns *nvme_find_ns(struct nvme_dev *dev, unsigned nsid)
2522{
2523 struct nvme_ns *ns;
2524
2525 list_for_each_entry(ns, &dev->namespaces, list) {
2526 if (ns->ns_id == nsid)
2527 return ns;
2528 if (ns->ns_id > nsid)
2529 break;
2530 }
2531 return NULL;
2532}
2533
2534static inline bool nvme_io_incapable(struct nvme_dev *dev)
2535{
2536 return (!dev->bar || readl(&dev->bar->csts) & NVME_CSTS_CFS ||
2537 dev->online_queues < 2);
2538}
2539
2540static void nvme_ns_remove(struct nvme_ns *ns)
2541{
2542 bool kill = nvme_io_incapable(ns->dev) && !blk_queue_dying(ns->queue);
2543
2544 if (kill)
2545 blk_set_queue_dying(ns->queue);
9609b994 2546 if (ns->disk->flags & GENHD_FL_UP)
a5768aa8 2547 del_gendisk(ns->disk);
a5768aa8
KB
2548 if (kill || !blk_queue_dying(ns->queue)) {
2549 blk_mq_abort_requeue_list(ns->queue);
2550 blk_cleanup_queue(ns->queue);
5105aa55
KB
2551 }
2552 list_del_init(&ns->list);
2553 kref_put(&ns->kref, nvme_free_ns);
a5768aa8
KB
2554}
2555
2556static void nvme_scan_namespaces(struct nvme_dev *dev, unsigned nn)
2557{
2558 struct nvme_ns *ns, *next;
2559 unsigned i;
2560
2561 for (i = 1; i <= nn; i++) {
2562 ns = nvme_find_ns(dev, i);
2563 if (ns) {
5105aa55 2564 if (revalidate_disk(ns->disk))
a5768aa8 2565 nvme_ns_remove(ns);
a5768aa8
KB
2566 } else
2567 nvme_alloc_ns(dev, i);
2568 }
2569 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
5105aa55 2570 if (ns->ns_id > nn)
a5768aa8 2571 nvme_ns_remove(ns);
a5768aa8
KB
2572 }
2573 list_sort(NULL, &dev->namespaces, ns_cmp);
2574}
2575
bda4e0fb
KB
2576static void nvme_set_irq_hints(struct nvme_dev *dev)
2577{
2578 struct nvme_queue *nvmeq;
2579 int i;
2580
2581 for (i = 0; i < dev->online_queues; i++) {
2582 nvmeq = dev->queues[i];
2583
2584 if (!nvmeq->tags || !(*nvmeq->tags))
2585 continue;
2586
2587 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
2588 blk_mq_tags_cpumask(*nvmeq->tags));
2589 }
2590}
2591
a5768aa8
KB
2592static void nvme_dev_scan(struct work_struct *work)
2593{
2594 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
2595 struct nvme_id_ctrl *ctrl;
2596
2597 if (!dev->tagset.tags)
2598 return;
2599 if (nvme_identify_ctrl(dev, &ctrl))
2600 return;
2601 nvme_scan_namespaces(dev, le32_to_cpup(&ctrl->nn));
2602 kfree(ctrl);
bda4e0fb 2603 nvme_set_irq_hints(dev);
a5768aa8
KB
2604}
2605
422ef0c7
MW
2606/*
2607 * Return: error value if an error occurred setting up the queues or calling
2608 * Identify Device. 0 if these succeeded, even if adding some of the
2609 * namespaces failed. At the moment, these failures are silent. TBD which
2610 * failures should be reported.
2611 */
8d85fce7 2612static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 2613{
e75ec752 2614 struct pci_dev *pdev = to_pci_dev(dev->dev);
c3bfe717 2615 int res;
51814232 2616 struct nvme_id_ctrl *ctrl;
a310acd7 2617 int shift = NVME_CAP_MPSMIN(lo_hi_readq(&dev->bar->cap)) + 12;
b60503ba 2618
d29ec824 2619 res = nvme_identify_ctrl(dev, &ctrl);
b60503ba 2620 if (res) {
e75ec752 2621 dev_err(dev->dev, "Identify Controller failed (%d)\n", res);
e1e5e564 2622 return -EIO;
b60503ba
MW
2623 }
2624
0e5e4f0e 2625 dev->oncs = le16_to_cpup(&ctrl->oncs);
c30341dc 2626 dev->abort_limit = ctrl->acl + 1;
a7d2ce28 2627 dev->vwc = ctrl->vwc;
51814232
MW
2628 memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn));
2629 memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn));
2630 memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr));
159b67d7 2631 if (ctrl->mdts)
8fc23e03 2632 dev->max_hw_sectors = 1 << (ctrl->mdts + shift - 9);
b12363d0
S
2633 else
2634 dev->max_hw_sectors = UINT_MAX;
68608c26 2635 if ((pdev->vendor == PCI_VENDOR_ID_INTEL) &&
a4aea562
MB
2636 (pdev->device == 0x0953) && ctrl->vs[3]) {
2637 unsigned int max_hw_sectors;
2638
159b67d7 2639 dev->stripe_size = 1 << (ctrl->vs[3] + shift);
a4aea562
MB
2640 max_hw_sectors = dev->stripe_size >> (shift - 9);
2641 if (dev->max_hw_sectors) {
2642 dev->max_hw_sectors = min(max_hw_sectors,
2643 dev->max_hw_sectors);
2644 } else
2645 dev->max_hw_sectors = max_hw_sectors;
2646 }
d29ec824 2647 kfree(ctrl);
a4aea562 2648
ffe7704d
KB
2649 if (!dev->tagset.tags) {
2650 dev->tagset.ops = &nvme_mq_ops;
2651 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2652 dev->tagset.timeout = NVME_IO_TIMEOUT;
2653 dev->tagset.numa_node = dev_to_node(dev->dev);
2654 dev->tagset.queue_depth =
a4aea562 2655 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
2656 dev->tagset.cmd_size = nvme_cmd_size(dev);
2657 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2658 dev->tagset.driver_data = dev;
b60503ba 2659
ffe7704d
KB
2660 if (blk_mq_alloc_tag_set(&dev->tagset))
2661 return 0;
2662 }
a5768aa8 2663 schedule_work(&dev->scan_work);
e1e5e564 2664 return 0;
b60503ba
MW
2665}
2666
0877cb0d
KB
2667static int nvme_dev_map(struct nvme_dev *dev)
2668{
42f61420 2669 u64 cap;
0877cb0d 2670 int bars, result = -ENOMEM;
e75ec752 2671 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
2672
2673 if (pci_enable_device_mem(pdev))
2674 return result;
2675
2676 dev->entry[0].vector = pdev->irq;
2677 pci_set_master(pdev);
2678 bars = pci_select_bars(pdev, IORESOURCE_MEM);
be7837e8
JA
2679 if (!bars)
2680 goto disable_pci;
2681
0877cb0d
KB
2682 if (pci_request_selected_regions(pdev, bars, "nvme"))
2683 goto disable_pci;
2684
e75ec752
CH
2685 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2686 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 2687 goto disable;
0877cb0d 2688
0877cb0d
KB
2689 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
2690 if (!dev->bar)
2691 goto disable;
e32efbfc 2692
0e53d180
KB
2693 if (readl(&dev->bar->csts) == -1) {
2694 result = -ENODEV;
2695 goto unmap;
2696 }
e32efbfc
JA
2697
2698 /*
2699 * Some devices don't advertse INTx interrupts, pre-enable a single
2700 * MSIX vec for setup. We'll adjust this later.
2701 */
2702 if (!pdev->irq) {
2703 result = pci_enable_msix(pdev, dev->entry, 1);
2704 if (result < 0)
2705 goto unmap;
2706 }
2707
a310acd7 2708 cap = lo_hi_readq(&dev->bar->cap);
42f61420
KB
2709 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
2710 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
0877cb0d 2711 dev->dbs = ((void __iomem *)dev->bar) + 4096;
8ffaadf7
JD
2712 if (readl(&dev->bar->vs) >= NVME_VS(1, 2))
2713 dev->cmb = nvme_map_cmb(dev);
0877cb0d
KB
2714
2715 return 0;
2716
0e53d180
KB
2717 unmap:
2718 iounmap(dev->bar);
2719 dev->bar = NULL;
0877cb0d
KB
2720 disable:
2721 pci_release_regions(pdev);
2722 disable_pci:
2723 pci_disable_device(pdev);
2724 return result;
2725}
2726
2727static void nvme_dev_unmap(struct nvme_dev *dev)
2728{
e75ec752
CH
2729 struct pci_dev *pdev = to_pci_dev(dev->dev);
2730
2731 if (pdev->msi_enabled)
2732 pci_disable_msi(pdev);
2733 else if (pdev->msix_enabled)
2734 pci_disable_msix(pdev);
0877cb0d
KB
2735
2736 if (dev->bar) {
2737 iounmap(dev->bar);
2738 dev->bar = NULL;
e75ec752 2739 pci_release_regions(pdev);
0877cb0d
KB
2740 }
2741
e75ec752
CH
2742 if (pci_is_enabled(pdev))
2743 pci_disable_device(pdev);
0877cb0d
KB
2744}
2745
4d115420
KB
2746struct nvme_delq_ctx {
2747 struct task_struct *waiter;
2748 struct kthread_worker *worker;
2749 atomic_t refcount;
2750};
2751
2752static void nvme_wait_dq(struct nvme_delq_ctx *dq, struct nvme_dev *dev)
2753{
2754 dq->waiter = current;
2755 mb();
2756
2757 for (;;) {
2758 set_current_state(TASK_KILLABLE);
2759 if (!atomic_read(&dq->refcount))
2760 break;
2761 if (!schedule_timeout(ADMIN_TIMEOUT) ||
2762 fatal_signal_pending(current)) {
0fb59cbc
KB
2763 /*
2764 * Disable the controller first since we can't trust it
2765 * at this point, but leave the admin queue enabled
2766 * until all queue deletion requests are flushed.
2767 * FIXME: This may take a while if there are more h/w
2768 * queues than admin tags.
2769 */
4d115420 2770 set_current_state(TASK_RUNNING);
a310acd7 2771 nvme_disable_ctrl(dev, lo_hi_readq(&dev->bar->cap));
0fb59cbc 2772 nvme_clear_queue(dev->queues[0]);
4d115420 2773 flush_kthread_worker(dq->worker);
0fb59cbc 2774 nvme_disable_queue(dev, 0);
4d115420
KB
2775 return;
2776 }
2777 }
2778 set_current_state(TASK_RUNNING);
2779}
2780
2781static void nvme_put_dq(struct nvme_delq_ctx *dq)
2782{
2783 atomic_dec(&dq->refcount);
2784 if (dq->waiter)
2785 wake_up_process(dq->waiter);
2786}
2787
2788static struct nvme_delq_ctx *nvme_get_dq(struct nvme_delq_ctx *dq)
2789{
2790 atomic_inc(&dq->refcount);
2791 return dq;
2792}
2793
2794static void nvme_del_queue_end(struct nvme_queue *nvmeq)
2795{
2796 struct nvme_delq_ctx *dq = nvmeq->cmdinfo.ctx;
4d115420 2797 nvme_put_dq(dq);
604e8c8d
KB
2798
2799 spin_lock_irq(&nvmeq->q_lock);
2800 nvme_process_cq(nvmeq);
2801 spin_unlock_irq(&nvmeq->q_lock);
4d115420
KB
2802}
2803
2804static int adapter_async_del_queue(struct nvme_queue *nvmeq, u8 opcode,
2805 kthread_work_func_t fn)
2806{
2807 struct nvme_command c;
2808
2809 memset(&c, 0, sizeof(c));
2810 c.delete_queue.opcode = opcode;
2811 c.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2812
2813 init_kthread_work(&nvmeq->cmdinfo.work, fn);
a4aea562
MB
2814 return nvme_submit_admin_async_cmd(nvmeq->dev, &c, &nvmeq->cmdinfo,
2815 ADMIN_TIMEOUT);
4d115420
KB
2816}
2817
2818static void nvme_del_cq_work_handler(struct kthread_work *work)
2819{
2820 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2821 cmdinfo.work);
2822 nvme_del_queue_end(nvmeq);
2823}
2824
2825static int nvme_delete_cq(struct nvme_queue *nvmeq)
2826{
2827 return adapter_async_del_queue(nvmeq, nvme_admin_delete_cq,
2828 nvme_del_cq_work_handler);
2829}
2830
2831static void nvme_del_sq_work_handler(struct kthread_work *work)
2832{
2833 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2834 cmdinfo.work);
2835 int status = nvmeq->cmdinfo.status;
2836
2837 if (!status)
2838 status = nvme_delete_cq(nvmeq);
2839 if (status)
2840 nvme_del_queue_end(nvmeq);
2841}
2842
2843static int nvme_delete_sq(struct nvme_queue *nvmeq)
2844{
2845 return adapter_async_del_queue(nvmeq, nvme_admin_delete_sq,
2846 nvme_del_sq_work_handler);
2847}
2848
2849static void nvme_del_queue_start(struct kthread_work *work)
2850{
2851 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2852 cmdinfo.work);
4d115420
KB
2853 if (nvme_delete_sq(nvmeq))
2854 nvme_del_queue_end(nvmeq);
2855}
2856
2857static void nvme_disable_io_queues(struct nvme_dev *dev)
2858{
2859 int i;
2860 DEFINE_KTHREAD_WORKER_ONSTACK(worker);
2861 struct nvme_delq_ctx dq;
2862 struct task_struct *kworker_task = kthread_run(kthread_worker_fn,
2863 &worker, "nvme%d", dev->instance);
2864
2865 if (IS_ERR(kworker_task)) {
e75ec752 2866 dev_err(dev->dev,
4d115420
KB
2867 "Failed to create queue del task\n");
2868 for (i = dev->queue_count - 1; i > 0; i--)
2869 nvme_disable_queue(dev, i);
2870 return;
2871 }
2872
2873 dq.waiter = NULL;
2874 atomic_set(&dq.refcount, 0);
2875 dq.worker = &worker;
2876 for (i = dev->queue_count - 1; i > 0; i--) {
a4aea562 2877 struct nvme_queue *nvmeq = dev->queues[i];
4d115420
KB
2878
2879 if (nvme_suspend_queue(nvmeq))
2880 continue;
2881 nvmeq->cmdinfo.ctx = nvme_get_dq(&dq);
2882 nvmeq->cmdinfo.worker = dq.worker;
2883 init_kthread_work(&nvmeq->cmdinfo.work, nvme_del_queue_start);
2884 queue_kthread_work(dq.worker, &nvmeq->cmdinfo.work);
2885 }
2886 nvme_wait_dq(&dq, dev);
2887 kthread_stop(kworker_task);
2888}
2889
b9afca3e
DM
2890/*
2891* Remove the node from the device list and check
2892* for whether or not we need to stop the nvme_thread.
2893*/
2894static void nvme_dev_list_remove(struct nvme_dev *dev)
2895{
2896 struct task_struct *tmp = NULL;
2897
2898 spin_lock(&dev_list_lock);
2899 list_del_init(&dev->node);
2900 if (list_empty(&dev_list) && !IS_ERR_OR_NULL(nvme_thread)) {
2901 tmp = nvme_thread;
2902 nvme_thread = NULL;
2903 }
2904 spin_unlock(&dev_list_lock);
2905
2906 if (tmp)
2907 kthread_stop(tmp);
2908}
2909
c9d3bf88
KB
2910static void nvme_freeze_queues(struct nvme_dev *dev)
2911{
2912 struct nvme_ns *ns;
2913
2914 list_for_each_entry(ns, &dev->namespaces, list) {
2915 blk_mq_freeze_queue_start(ns->queue);
2916
cddcd72b 2917 spin_lock_irq(ns->queue->queue_lock);
c9d3bf88 2918 queue_flag_set(QUEUE_FLAG_STOPPED, ns->queue);
cddcd72b 2919 spin_unlock_irq(ns->queue->queue_lock);
c9d3bf88
KB
2920
2921 blk_mq_cancel_requeue_work(ns->queue);
2922 blk_mq_stop_hw_queues(ns->queue);
2923 }
2924}
2925
2926static void nvme_unfreeze_queues(struct nvme_dev *dev)
2927{
2928 struct nvme_ns *ns;
2929
2930 list_for_each_entry(ns, &dev->namespaces, list) {
2931 queue_flag_clear_unlocked(QUEUE_FLAG_STOPPED, ns->queue);
2932 blk_mq_unfreeze_queue(ns->queue);
2933 blk_mq_start_stopped_hw_queues(ns->queue, true);
2934 blk_mq_kick_requeue_list(ns->queue);
2935 }
2936}
2937
f0b50732 2938static void nvme_dev_shutdown(struct nvme_dev *dev)
b60503ba 2939{
22404274 2940 int i;
7c1b2450 2941 u32 csts = -1;
22404274 2942
b9afca3e 2943 nvme_dev_list_remove(dev);
1fa6aead 2944
c9d3bf88
KB
2945 if (dev->bar) {
2946 nvme_freeze_queues(dev);
7c1b2450 2947 csts = readl(&dev->bar->csts);
c9d3bf88 2948 }
7c1b2450 2949 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
4d115420 2950 for (i = dev->queue_count - 1; i >= 0; i--) {
a4aea562 2951 struct nvme_queue *nvmeq = dev->queues[i];
4d115420 2952 nvme_suspend_queue(nvmeq);
4d115420
KB
2953 }
2954 } else {
2955 nvme_disable_io_queues(dev);
1894d8f1 2956 nvme_shutdown_ctrl(dev);
4d115420
KB
2957 nvme_disable_queue(dev, 0);
2958 }
f0b50732 2959 nvme_dev_unmap(dev);
07836e65
KB
2960
2961 for (i = dev->queue_count - 1; i >= 0; i--)
2962 nvme_clear_queue(dev->queues[i]);
f0b50732
KB
2963}
2964
2965static void nvme_dev_remove(struct nvme_dev *dev)
2966{
5105aa55 2967 struct nvme_ns *ns, *next;
f0b50732 2968
5105aa55 2969 list_for_each_entry_safe(ns, next, &dev->namespaces, list)
a5768aa8 2970 nvme_ns_remove(ns);
b60503ba
MW
2971}
2972
091b6092
MW
2973static int nvme_setup_prp_pools(struct nvme_dev *dev)
2974{
e75ec752 2975 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2976 PAGE_SIZE, PAGE_SIZE, 0);
2977 if (!dev->prp_page_pool)
2978 return -ENOMEM;
2979
99802a7a 2980 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2981 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2982 256, 256, 0);
2983 if (!dev->prp_small_pool) {
2984 dma_pool_destroy(dev->prp_page_pool);
2985 return -ENOMEM;
2986 }
091b6092
MW
2987 return 0;
2988}
2989
2990static void nvme_release_prp_pools(struct nvme_dev *dev)
2991{
2992 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2993 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2994}
2995
cd58ad7d
QSA
2996static DEFINE_IDA(nvme_instance_ida);
2997
2998static int nvme_set_instance(struct nvme_dev *dev)
b60503ba 2999{
cd58ad7d
QSA
3000 int instance, error;
3001
3002 do {
3003 if (!ida_pre_get(&nvme_instance_ida, GFP_KERNEL))
3004 return -ENODEV;
3005
3006 spin_lock(&dev_list_lock);
3007 error = ida_get_new(&nvme_instance_ida, &instance);
3008 spin_unlock(&dev_list_lock);
3009 } while (error == -EAGAIN);
3010
3011 if (error)
3012 return -ENODEV;
3013
3014 dev->instance = instance;
3015 return 0;
b60503ba
MW
3016}
3017
3018static void nvme_release_instance(struct nvme_dev *dev)
3019{
cd58ad7d
QSA
3020 spin_lock(&dev_list_lock);
3021 ida_remove(&nvme_instance_ida, dev->instance);
3022 spin_unlock(&dev_list_lock);
b60503ba
MW
3023}
3024
5e82e952
KB
3025static void nvme_free_dev(struct kref *kref)
3026{
3027 struct nvme_dev *dev = container_of(kref, struct nvme_dev, kref);
9ac27090 3028
e75ec752 3029 put_device(dev->dev);
b3fffdef 3030 put_device(dev->device);
285dffc9 3031 nvme_release_instance(dev);
4af0e21c
KB
3032 if (dev->tagset.tags)
3033 blk_mq_free_tag_set(&dev->tagset);
3034 if (dev->admin_q)
3035 blk_put_queue(dev->admin_q);
5e82e952
KB
3036 kfree(dev->queues);
3037 kfree(dev->entry);
3038 kfree(dev);
3039}
3040
3041static int nvme_dev_open(struct inode *inode, struct file *f)
3042{
b3fffdef
KB
3043 struct nvme_dev *dev;
3044 int instance = iminor(inode);
3045 int ret = -ENODEV;
3046
3047 spin_lock(&dev_list_lock);
3048 list_for_each_entry(dev, &dev_list, node) {
3049 if (dev->instance == instance) {
2e1d8448
KB
3050 if (!dev->admin_q) {
3051 ret = -EWOULDBLOCK;
3052 break;
3053 }
b3fffdef
KB
3054 if (!kref_get_unless_zero(&dev->kref))
3055 break;
3056 f->private_data = dev;
3057 ret = 0;
3058 break;
3059 }
3060 }
3061 spin_unlock(&dev_list_lock);
3062
3063 return ret;
5e82e952
KB
3064}
3065
3066static int nvme_dev_release(struct inode *inode, struct file *f)
3067{
3068 struct nvme_dev *dev = f->private_data;
3069 kref_put(&dev->kref, nvme_free_dev);
3070 return 0;
3071}
3072
3073static long nvme_dev_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
3074{
3075 struct nvme_dev *dev = f->private_data;
a4aea562
MB
3076 struct nvme_ns *ns;
3077
5e82e952
KB
3078 switch (cmd) {
3079 case NVME_IOCTL_ADMIN_CMD:
a4aea562 3080 return nvme_user_cmd(dev, NULL, (void __user *)arg);
7963e521 3081 case NVME_IOCTL_IO_CMD:
a4aea562
MB
3082 if (list_empty(&dev->namespaces))
3083 return -ENOTTY;
3084 ns = list_first_entry(&dev->namespaces, struct nvme_ns, list);
3085 return nvme_user_cmd(dev, ns, (void __user *)arg);
4cc06521
KB
3086 case NVME_IOCTL_RESET:
3087 dev_warn(dev->dev, "resetting controller\n");
3088 return nvme_reset(dev);
81f03fed
JD
3089 case NVME_IOCTL_SUBSYS_RESET:
3090 return nvme_subsys_reset(dev);
5e82e952
KB
3091 default:
3092 return -ENOTTY;
3093 }
3094}
3095
3096static const struct file_operations nvme_dev_fops = {
3097 .owner = THIS_MODULE,
3098 .open = nvme_dev_open,
3099 .release = nvme_dev_release,
3100 .unlocked_ioctl = nvme_dev_ioctl,
3101 .compat_ioctl = nvme_dev_ioctl,
3102};
3103
3cf519b5 3104static void nvme_probe_work(struct work_struct *work)
f0b50732 3105{
3cf519b5 3106 struct nvme_dev *dev = container_of(work, struct nvme_dev, probe_work);
b9afca3e 3107 bool start_thread = false;
3cf519b5 3108 int result;
f0b50732
KB
3109
3110 result = nvme_dev_map(dev);
3111 if (result)
3cf519b5 3112 goto out;
f0b50732
KB
3113
3114 result = nvme_configure_admin_queue(dev);
3115 if (result)
3116 goto unmap;
3117
3118 spin_lock(&dev_list_lock);
b9afca3e
DM
3119 if (list_empty(&dev_list) && IS_ERR_OR_NULL(nvme_thread)) {
3120 start_thread = true;
3121 nvme_thread = NULL;
3122 }
f0b50732
KB
3123 list_add(&dev->node, &dev_list);
3124 spin_unlock(&dev_list_lock);
3125
b9afca3e
DM
3126 if (start_thread) {
3127 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
387caa5a 3128 wake_up_all(&nvme_kthread_wait);
b9afca3e
DM
3129 } else
3130 wait_event_killable(nvme_kthread_wait, nvme_thread);
3131
3132 if (IS_ERR_OR_NULL(nvme_thread)) {
3133 result = nvme_thread ? PTR_ERR(nvme_thread) : -EINTR;
3134 goto disable;
3135 }
a4aea562
MB
3136
3137 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
3138 result = nvme_alloc_admin_tags(dev);
3139 if (result)
3140 goto disable;
b9afca3e 3141
f0b50732 3142 result = nvme_setup_io_queues(dev);
badc34d4 3143 if (result)
0fb59cbc 3144 goto free_tags;
f0b50732 3145
1efccc9d 3146 dev->event_limit = 1;
3cf519b5 3147
2659e57b
CH
3148 /*
3149 * Keep the controller around but remove all namespaces if we don't have
3150 * any working I/O queue.
3151 */
3cf519b5
CH
3152 if (dev->online_queues < 2) {
3153 dev_warn(dev->dev, "IO queues not created\n");
3cf519b5
CH
3154 nvme_dev_remove(dev);
3155 } else {
3156 nvme_unfreeze_queues(dev);
3157 nvme_dev_add(dev);
3158 }
3159
3160 return;
f0b50732 3161
0fb59cbc
KB
3162 free_tags:
3163 nvme_dev_remove_admin(dev);
4af0e21c
KB
3164 blk_put_queue(dev->admin_q);
3165 dev->admin_q = NULL;
3166 dev->queues[0]->tags = NULL;
f0b50732 3167 disable:
a1a5ef99 3168 nvme_disable_queue(dev, 0);
b9afca3e 3169 nvme_dev_list_remove(dev);
f0b50732
KB
3170 unmap:
3171 nvme_dev_unmap(dev);
3cf519b5
CH
3172 out:
3173 if (!work_busy(&dev->reset_work))
3174 nvme_dead_ctrl(dev);
f0b50732
KB
3175}
3176
9a6b9458
KB
3177static int nvme_remove_dead_ctrl(void *arg)
3178{
3179 struct nvme_dev *dev = (struct nvme_dev *)arg;
e75ec752 3180 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458
KB
3181
3182 if (pci_get_drvdata(pdev))
c81f4975 3183 pci_stop_and_remove_bus_device_locked(pdev);
9a6b9458
KB
3184 kref_put(&dev->kref, nvme_free_dev);
3185 return 0;
3186}
3187
de3eff2b
KB
3188static void nvme_dead_ctrl(struct nvme_dev *dev)
3189{
3190 dev_warn(dev->dev, "Device failed to resume\n");
3191 kref_get(&dev->kref);
3192 if (IS_ERR(kthread_run(nvme_remove_dead_ctrl, dev, "nvme%d",
3193 dev->instance))) {
3194 dev_err(dev->dev,
3195 "Failed to start controller remove task\n");
3196 kref_put(&dev->kref, nvme_free_dev);
3197 }
3198}
3199
77b50d9e 3200static void nvme_reset_work(struct work_struct *ws)
9a6b9458 3201{
77b50d9e 3202 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
ffe7704d
KB
3203 bool in_probe = work_busy(&dev->probe_work);
3204
9a6b9458 3205 nvme_dev_shutdown(dev);
ffe7704d
KB
3206
3207 /* Synchronize with device probe so that work will see failure status
3208 * and exit gracefully without trying to schedule another reset */
3209 flush_work(&dev->probe_work);
3210
3211 /* Fail this device if reset occured during probe to avoid
3212 * infinite initialization loops. */
3213 if (in_probe) {
de3eff2b 3214 nvme_dead_ctrl(dev);
ffe7704d 3215 return;
9a6b9458 3216 }
ffe7704d
KB
3217 /* Schedule device resume asynchronously so the reset work is available
3218 * to cleanup errors that may occur during reinitialization */
3219 schedule_work(&dev->probe_work);
9a6b9458
KB
3220}
3221
90667892 3222static int __nvme_reset(struct nvme_dev *dev)
9ca97374 3223{
90667892
CH
3224 if (work_pending(&dev->reset_work))
3225 return -EBUSY;
3226 list_del_init(&dev->node);
3227 queue_work(nvme_workq, &dev->reset_work);
3228 return 0;
9ca97374
TH
3229}
3230
4cc06521
KB
3231static int nvme_reset(struct nvme_dev *dev)
3232{
90667892 3233 int ret;
4cc06521
KB
3234
3235 if (!dev->admin_q || blk_queue_dying(dev->admin_q))
3236 return -ENODEV;
3237
3238 spin_lock(&dev_list_lock);
90667892 3239 ret = __nvme_reset(dev);
4cc06521
KB
3240 spin_unlock(&dev_list_lock);
3241
3242 if (!ret) {
3243 flush_work(&dev->reset_work);
ffe7704d 3244 flush_work(&dev->probe_work);
4cc06521
KB
3245 return 0;
3246 }
3247
3248 return ret;
3249}
3250
3251static ssize_t nvme_sysfs_reset(struct device *dev,
3252 struct device_attribute *attr, const char *buf,
3253 size_t count)
3254{
3255 struct nvme_dev *ndev = dev_get_drvdata(dev);
3256 int ret;
3257
3258 ret = nvme_reset(ndev);
3259 if (ret < 0)
3260 return ret;
3261
3262 return count;
3263}
3264static DEVICE_ATTR(reset_controller, S_IWUSR, NULL, nvme_sysfs_reset);
3265
8d85fce7 3266static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 3267{
a4aea562 3268 int node, result = -ENOMEM;
b60503ba
MW
3269 struct nvme_dev *dev;
3270
a4aea562
MB
3271 node = dev_to_node(&pdev->dev);
3272 if (node == NUMA_NO_NODE)
3273 set_dev_node(&pdev->dev, 0);
3274
3275 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
3276 if (!dev)
3277 return -ENOMEM;
a4aea562
MB
3278 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
3279 GFP_KERNEL, node);
b60503ba
MW
3280 if (!dev->entry)
3281 goto free;
a4aea562
MB
3282 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
3283 GFP_KERNEL, node);
b60503ba
MW
3284 if (!dev->queues)
3285 goto free;
3286
3287 INIT_LIST_HEAD(&dev->namespaces);
77b50d9e 3288 INIT_WORK(&dev->reset_work, nvme_reset_work);
e75ec752 3289 dev->dev = get_device(&pdev->dev);
9a6b9458 3290 pci_set_drvdata(pdev, dev);
cd58ad7d
QSA
3291 result = nvme_set_instance(dev);
3292 if (result)
a96d4f5c 3293 goto put_pci;
b60503ba 3294
091b6092
MW
3295 result = nvme_setup_prp_pools(dev);
3296 if (result)
0877cb0d 3297 goto release;
091b6092 3298
fb35e914 3299 kref_init(&dev->kref);
b3fffdef
KB
3300 dev->device = device_create(nvme_class, &pdev->dev,
3301 MKDEV(nvme_char_major, dev->instance),
3302 dev, "nvme%d", dev->instance);
3303 if (IS_ERR(dev->device)) {
3304 result = PTR_ERR(dev->device);
2e1d8448 3305 goto release_pools;
b3fffdef
KB
3306 }
3307 get_device(dev->device);
4cc06521
KB
3308 dev_set_drvdata(dev->device, dev);
3309
3310 result = device_create_file(dev->device, &dev_attr_reset_controller);
3311 if (result)
3312 goto put_dev;
740216fc 3313
e6e96d73 3314 INIT_LIST_HEAD(&dev->node);
a5768aa8 3315 INIT_WORK(&dev->scan_work, nvme_dev_scan);
3cf519b5 3316 INIT_WORK(&dev->probe_work, nvme_probe_work);
2e1d8448 3317 schedule_work(&dev->probe_work);
b60503ba
MW
3318 return 0;
3319
4cc06521
KB
3320 put_dev:
3321 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->instance));
3322 put_device(dev->device);
0877cb0d 3323 release_pools:
091b6092 3324 nvme_release_prp_pools(dev);
0877cb0d
KB
3325 release:
3326 nvme_release_instance(dev);
a96d4f5c 3327 put_pci:
e75ec752 3328 put_device(dev->dev);
b60503ba
MW
3329 free:
3330 kfree(dev->queues);
3331 kfree(dev->entry);
3332 kfree(dev);
3333 return result;
3334}
3335
f0d54a54
KB
3336static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
3337{
a6739479 3338 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 3339
a6739479
KB
3340 if (prepare)
3341 nvme_dev_shutdown(dev);
3342 else
0a7385ad 3343 schedule_work(&dev->probe_work);
f0d54a54
KB
3344}
3345
09ece142
KB
3346static void nvme_shutdown(struct pci_dev *pdev)
3347{
3348 struct nvme_dev *dev = pci_get_drvdata(pdev);
3349 nvme_dev_shutdown(dev);
3350}
3351
8d85fce7 3352static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
3353{
3354 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458
KB
3355
3356 spin_lock(&dev_list_lock);
3357 list_del_init(&dev->node);
3358 spin_unlock(&dev_list_lock);
3359
3360 pci_set_drvdata(pdev, NULL);
2e1d8448 3361 flush_work(&dev->probe_work);
9a6b9458 3362 flush_work(&dev->reset_work);
a5768aa8 3363 flush_work(&dev->scan_work);
4cc06521 3364 device_remove_file(dev->device, &dev_attr_reset_controller);
c9d3bf88 3365 nvme_dev_remove(dev);
3399a3f7 3366 nvme_dev_shutdown(dev);
a4aea562 3367 nvme_dev_remove_admin(dev);
b3fffdef 3368 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->instance));
a1a5ef99 3369 nvme_free_queues(dev, 0);
8ffaadf7 3370 nvme_release_cmb(dev);
9a6b9458 3371 nvme_release_prp_pools(dev);
5e82e952 3372 kref_put(&dev->kref, nvme_free_dev);
b60503ba
MW
3373}
3374
3375/* These functions are yet to be implemented */
3376#define nvme_error_detected NULL
3377#define nvme_dump_registers NULL
3378#define nvme_link_reset NULL
3379#define nvme_slot_reset NULL
3380#define nvme_error_resume NULL
cd638946 3381
671a6018 3382#ifdef CONFIG_PM_SLEEP
cd638946
KB
3383static int nvme_suspend(struct device *dev)
3384{
3385 struct pci_dev *pdev = to_pci_dev(dev);
3386 struct nvme_dev *ndev = pci_get_drvdata(pdev);
3387
3388 nvme_dev_shutdown(ndev);
3389 return 0;
3390}
3391
3392static int nvme_resume(struct device *dev)
3393{
3394 struct pci_dev *pdev = to_pci_dev(dev);
3395 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 3396
0a7385ad 3397 schedule_work(&ndev->probe_work);
9a6b9458 3398 return 0;
cd638946 3399}
671a6018 3400#endif
cd638946
KB
3401
3402static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 3403
1d352035 3404static const struct pci_error_handlers nvme_err_handler = {
b60503ba
MW
3405 .error_detected = nvme_error_detected,
3406 .mmio_enabled = nvme_dump_registers,
3407 .link_reset = nvme_link_reset,
3408 .slot_reset = nvme_slot_reset,
3409 .resume = nvme_error_resume,
f0d54a54 3410 .reset_notify = nvme_reset_notify,
b60503ba
MW
3411};
3412
3413/* Move to pci_ids.h later */
3414#define PCI_CLASS_STORAGE_EXPRESS 0x010802
3415
6eb0d698 3416static const struct pci_device_id nvme_id_table[] = {
b60503ba 3417 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 3418 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
b60503ba
MW
3419 { 0, }
3420};
3421MODULE_DEVICE_TABLE(pci, nvme_id_table);
3422
3423static struct pci_driver nvme_driver = {
3424 .name = "nvme",
3425 .id_table = nvme_id_table,
3426 .probe = nvme_probe,
8d85fce7 3427 .remove = nvme_remove,
09ece142 3428 .shutdown = nvme_shutdown,
cd638946
KB
3429 .driver = {
3430 .pm = &nvme_dev_pm_ops,
3431 },
b60503ba
MW
3432 .err_handler = &nvme_err_handler,
3433};
3434
3435static int __init nvme_init(void)
3436{
0ac13140 3437 int result;
1fa6aead 3438
b9afca3e 3439 init_waitqueue_head(&nvme_kthread_wait);
b60503ba 3440
9a6b9458
KB
3441 nvme_workq = create_singlethread_workqueue("nvme");
3442 if (!nvme_workq)
b9afca3e 3443 return -ENOMEM;
9a6b9458 3444
5c42ea16
KB
3445 result = register_blkdev(nvme_major, "nvme");
3446 if (result < 0)
9a6b9458 3447 goto kill_workq;
5c42ea16 3448 else if (result > 0)
0ac13140 3449 nvme_major = result;
b60503ba 3450
b3fffdef
KB
3451 result = __register_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme",
3452 &nvme_dev_fops);
3453 if (result < 0)
3454 goto unregister_blkdev;
3455 else if (result > 0)
3456 nvme_char_major = result;
3457
3458 nvme_class = class_create(THIS_MODULE, "nvme");
c727040b
AK
3459 if (IS_ERR(nvme_class)) {
3460 result = PTR_ERR(nvme_class);
b3fffdef 3461 goto unregister_chrdev;
c727040b 3462 }
b3fffdef 3463
f3db22fe
KB
3464 result = pci_register_driver(&nvme_driver);
3465 if (result)
b3fffdef 3466 goto destroy_class;
1fa6aead 3467 return 0;
b60503ba 3468
b3fffdef
KB
3469 destroy_class:
3470 class_destroy(nvme_class);
3471 unregister_chrdev:
3472 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
1fa6aead 3473 unregister_blkdev:
b60503ba 3474 unregister_blkdev(nvme_major, "nvme");
9a6b9458
KB
3475 kill_workq:
3476 destroy_workqueue(nvme_workq);
b60503ba
MW
3477 return result;
3478}
3479
3480static void __exit nvme_exit(void)
3481{
3482 pci_unregister_driver(&nvme_driver);
3483 unregister_blkdev(nvme_major, "nvme");
9a6b9458 3484 destroy_workqueue(nvme_workq);
b3fffdef
KB
3485 class_destroy(nvme_class);
3486 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
b9afca3e 3487 BUG_ON(nvme_thread && !IS_ERR(nvme_thread));
21bd78bc 3488 _nvme_check_size();
b60503ba
MW
3489}
3490
3491MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3492MODULE_LICENSE("GPL");
c78b4713 3493MODULE_VERSION("1.0");
b60503ba
MW
3494module_init(nvme_init);
3495module_exit(nvme_exit);