]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
nvme: split a new struct nvme_ctrl out of struct nvme_dev
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
8de05535 15#include <linux/bitops.h>
b60503ba 16#include <linux/blkdev.h>
a4aea562 17#include <linux/blk-mq.h>
42f61420 18#include <linux/cpu.h>
fd63e9ce 19#include <linux/delay.h>
b60503ba
MW
20#include <linux/errno.h>
21#include <linux/fs.h>
22#include <linux/genhd.h>
4cc09e2d 23#include <linux/hdreg.h>
5aff9382 24#include <linux/idr.h>
b60503ba
MW
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/kdev_t.h>
1fa6aead 29#include <linux/kthread.h>
b60503ba 30#include <linux/kernel.h>
a5768aa8 31#include <linux/list_sort.h>
b60503ba
MW
32#include <linux/mm.h>
33#include <linux/module.h>
34#include <linux/moduleparam.h>
35#include <linux/pci.h>
be7b6275 36#include <linux/poison.h>
c3bfe717 37#include <linux/ptrace.h>
b60503ba
MW
38#include <linux/sched.h>
39#include <linux/slab.h>
e1e5e564 40#include <linux/t10-pi.h>
b60503ba 41#include <linux/types.h>
1d277a63 42#include <linux/pr.h>
5d0f6131 43#include <scsi/sg.h>
2f8e2c87 44#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 45#include <asm/unaligned.h>
797a796a 46
9d99a8dd 47#include <uapi/linux/nvme_ioctl.h>
f11bb3e2
CH
48#include "nvme.h"
49
b3fffdef 50#define NVME_MINORS (1U << MINORBITS)
9d43cf64 51#define NVME_Q_DEPTH 1024
d31af0a3 52#define NVME_AQ_DEPTH 256
b60503ba
MW
53#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
54#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
2484f407 55#define SHUTDOWN_TIMEOUT (shutdown_timeout * HZ)
9d43cf64 56
21d34711 57unsigned char admin_timeout = 60;
9d43cf64
KB
58module_param(admin_timeout, byte, 0644);
59MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
b60503ba 60
bd67608a
MW
61unsigned char nvme_io_timeout = 30;
62module_param_named(io_timeout, nvme_io_timeout, byte, 0644);
b355084a 63MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
b60503ba 64
2484f407
DM
65static unsigned char shutdown_timeout = 5;
66module_param(shutdown_timeout, byte, 0644);
67MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
68
b60503ba
MW
69static int nvme_major;
70module_param(nvme_major, int, 0);
71
b3fffdef
KB
72static int nvme_char_major;
73module_param(nvme_char_major, int, 0);
74
58ffacb5
MW
75static int use_threaded_interrupts;
76module_param(use_threaded_interrupts, int, 0);
77
8ffaadf7
JD
78static bool use_cmb_sqes = true;
79module_param(use_cmb_sqes, bool, 0644);
80MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
81
1fa6aead
MW
82static DEFINE_SPINLOCK(dev_list_lock);
83static LIST_HEAD(dev_list);
84static struct task_struct *nvme_thread;
9a6b9458 85static struct workqueue_struct *nvme_workq;
b9afca3e 86static wait_queue_head_t nvme_kthread_wait;
1fa6aead 87
b3fffdef
KB
88static struct class *nvme_class;
89
1c63dc66
CH
90struct nvme_dev;
91struct nvme_queue;
92
90667892 93static int __nvme_reset(struct nvme_dev *dev);
4cc06521 94static int nvme_reset(struct nvme_dev *dev);
a0fa9647 95static void nvme_process_cq(struct nvme_queue *nvmeq);
3cf519b5 96static void nvme_dead_ctrl(struct nvme_dev *dev);
d4b4ff8e 97
4d115420
KB
98struct async_cmd_info {
99 struct kthread_work work;
100 struct kthread_worker *worker;
a4aea562 101 struct request *req;
4d115420
KB
102 u32 result;
103 int status;
104 void *ctx;
105};
1fa6aead 106
1c63dc66
CH
107/*
108 * Represents an NVM Express device. Each nvme_dev is a PCI function.
109 */
110struct nvme_dev {
111 struct list_head node;
112 struct nvme_queue **queues;
113 struct blk_mq_tag_set tagset;
114 struct blk_mq_tag_set admin_tagset;
115 u32 __iomem *dbs;
116 struct device *dev;
117 struct dma_pool *prp_page_pool;
118 struct dma_pool *prp_small_pool;
119 unsigned queue_count;
120 unsigned online_queues;
121 unsigned max_qid;
122 int q_depth;
123 u32 db_stride;
124 u32 ctrl_config;
125 struct msix_entry *entry;
126 void __iomem *bar;
127 struct list_head namespaces;
128 struct kref kref;
129 struct device *device;
130 struct work_struct reset_work;
131 struct work_struct probe_work;
132 struct work_struct scan_work;
133 bool subsystem;
134 u32 max_hw_sectors;
135 u32 stripe_size;
136 u32 page_size;
137 void __iomem *cmb;
138 dma_addr_t cmb_dma_addr;
139 u64 cmb_size;
140 u32 cmbsz;
141
142 struct nvme_ctrl ctrl;
143};
144
145static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
146{
147 return container_of(ctrl, struct nvme_dev, ctrl);
148}
149
b60503ba
MW
150/*
151 * An NVM Express queue. Each device has at least two (one for admin
152 * commands and one for I/O commands).
153 */
154struct nvme_queue {
155 struct device *q_dmadev;
091b6092 156 struct nvme_dev *dev;
3193f07b 157 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
158 spinlock_t q_lock;
159 struct nvme_command *sq_cmds;
8ffaadf7 160 struct nvme_command __iomem *sq_cmds_io;
b60503ba 161 volatile struct nvme_completion *cqes;
42483228 162 struct blk_mq_tags **tags;
b60503ba
MW
163 dma_addr_t sq_dma_addr;
164 dma_addr_t cq_dma_addr;
b60503ba
MW
165 u32 __iomem *q_db;
166 u16 q_depth;
6222d172 167 s16 cq_vector;
b60503ba
MW
168 u16 sq_head;
169 u16 sq_tail;
170 u16 cq_head;
c30341dc 171 u16 qid;
e9539f47
MW
172 u8 cq_phase;
173 u8 cqe_seen;
4d115420 174 struct async_cmd_info cmdinfo;
b60503ba
MW
175};
176
71bd150c
CH
177/*
178 * The nvme_iod describes the data in an I/O, including the list of PRP
179 * entries. You can't see it in this data structure because C doesn't let
180 * me express that. Use nvme_alloc_iod to ensure there's enough space
181 * allocated to store the PRP list.
182 */
183struct nvme_iod {
184 unsigned long private; /* For the use of the submitter of the I/O */
185 int npages; /* In the PRP list. 0 means small pool in use */
186 int offset; /* Of PRP list */
187 int nents; /* Used in scatterlist */
188 int length; /* Of data, in bytes */
189 dma_addr_t first_dma;
190 struct scatterlist meta_sg[1]; /* metadata requires single contiguous buffer */
191 struct scatterlist sg[0];
192};
193
b60503ba
MW
194/*
195 * Check we didin't inadvertently grow the command struct
196 */
197static inline void _nvme_check_size(void)
198{
199 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
201 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
202 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
203 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 204 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 205 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
206 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
207 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
208 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
209 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 210 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
211}
212
edd10d33 213typedef void (*nvme_completion_fn)(struct nvme_queue *, void *,
c2f5b650
MW
214 struct nvme_completion *);
215
e85248e5 216struct nvme_cmd_info {
c2f5b650
MW
217 nvme_completion_fn fn;
218 void *ctx;
c30341dc 219 int aborted;
a4aea562 220 struct nvme_queue *nvmeq;
ac3dd5bd 221 struct nvme_iod iod[0];
e85248e5
MW
222};
223
ac3dd5bd
JA
224/*
225 * Max size of iod being embedded in the request payload
226 */
227#define NVME_INT_PAGES 2
228#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->page_size)
fda631ff 229#define NVME_INT_MASK 0x01
ac3dd5bd
JA
230
231/*
232 * Will slightly overestimate the number of pages needed. This is OK
233 * as it only leads to a small amount of wasted memory for the lifetime of
234 * the I/O.
235 */
236static int nvme_npages(unsigned size, struct nvme_dev *dev)
237{
238 unsigned nprps = DIV_ROUND_UP(size + dev->page_size, dev->page_size);
239 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
240}
241
242static unsigned int nvme_cmd_size(struct nvme_dev *dev)
243{
244 unsigned int ret = sizeof(struct nvme_cmd_info);
245
246 ret += sizeof(struct nvme_iod);
247 ret += sizeof(__le64 *) * nvme_npages(NVME_INT_BYTES(dev), dev);
248 ret += sizeof(struct scatterlist) * NVME_INT_PAGES;
249
250 return ret;
251}
252
a4aea562
MB
253static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
254 unsigned int hctx_idx)
e85248e5 255{
a4aea562
MB
256 struct nvme_dev *dev = data;
257 struct nvme_queue *nvmeq = dev->queues[0];
258
42483228
KB
259 WARN_ON(hctx_idx != 0);
260 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
261 WARN_ON(nvmeq->tags);
262
a4aea562 263 hctx->driver_data = nvmeq;
42483228 264 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 265 return 0;
e85248e5
MW
266}
267
4af0e21c
KB
268static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
269{
270 struct nvme_queue *nvmeq = hctx->driver_data;
271
272 nvmeq->tags = NULL;
273}
274
a4aea562
MB
275static int nvme_admin_init_request(void *data, struct request *req,
276 unsigned int hctx_idx, unsigned int rq_idx,
277 unsigned int numa_node)
22404274 278{
a4aea562
MB
279 struct nvme_dev *dev = data;
280 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
281 struct nvme_queue *nvmeq = dev->queues[0];
282
283 BUG_ON(!nvmeq);
284 cmd->nvmeq = nvmeq;
285 return 0;
22404274
KB
286}
287
a4aea562
MB
288static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
289 unsigned int hctx_idx)
b60503ba 290{
a4aea562 291 struct nvme_dev *dev = data;
42483228 292 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 293
42483228
KB
294 if (!nvmeq->tags)
295 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 296
42483228 297 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
298 hctx->driver_data = nvmeq;
299 return 0;
b60503ba
MW
300}
301
a4aea562
MB
302static int nvme_init_request(void *data, struct request *req,
303 unsigned int hctx_idx, unsigned int rq_idx,
304 unsigned int numa_node)
b60503ba 305{
a4aea562
MB
306 struct nvme_dev *dev = data;
307 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
308 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
309
310 BUG_ON(!nvmeq);
311 cmd->nvmeq = nvmeq;
312 return 0;
313}
314
315static void nvme_set_info(struct nvme_cmd_info *cmd, void *ctx,
316 nvme_completion_fn handler)
317{
318 cmd->fn = handler;
319 cmd->ctx = ctx;
320 cmd->aborted = 0;
c917dfe5 321 blk_mq_start_request(blk_mq_rq_from_pdu(cmd));
b60503ba
MW
322}
323
ac3dd5bd
JA
324static void *iod_get_private(struct nvme_iod *iod)
325{
326 return (void *) (iod->private & ~0x1UL);
327}
328
329/*
330 * If bit 0 is set, the iod is embedded in the request payload.
331 */
332static bool iod_should_kfree(struct nvme_iod *iod)
333{
fda631ff 334 return (iod->private & NVME_INT_MASK) == 0;
ac3dd5bd
JA
335}
336
c2f5b650
MW
337/* Special values must be less than 0x1000 */
338#define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
d2d87034
MW
339#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
340#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
341#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
be7b6275 342
edd10d33 343static void special_completion(struct nvme_queue *nvmeq, void *ctx,
c2f5b650
MW
344 struct nvme_completion *cqe)
345{
346 if (ctx == CMD_CTX_CANCELLED)
347 return;
c2f5b650 348 if (ctx == CMD_CTX_COMPLETED) {
edd10d33 349 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
350 "completed id %d twice on queue %d\n",
351 cqe->command_id, le16_to_cpup(&cqe->sq_id));
352 return;
353 }
354 if (ctx == CMD_CTX_INVALID) {
edd10d33 355 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
356 "invalid id %d completed on queue %d\n",
357 cqe->command_id, le16_to_cpup(&cqe->sq_id));
358 return;
359 }
edd10d33 360 dev_warn(nvmeq->q_dmadev, "Unknown special completion %p\n", ctx);
c2f5b650
MW
361}
362
a4aea562 363static void *cancel_cmd_info(struct nvme_cmd_info *cmd, nvme_completion_fn *fn)
b60503ba 364{
c2f5b650 365 void *ctx;
b60503ba 366
859361a2 367 if (fn)
a4aea562
MB
368 *fn = cmd->fn;
369 ctx = cmd->ctx;
370 cmd->fn = special_completion;
371 cmd->ctx = CMD_CTX_CANCELLED;
c2f5b650 372 return ctx;
b60503ba
MW
373}
374
a4aea562
MB
375static void async_req_completion(struct nvme_queue *nvmeq, void *ctx,
376 struct nvme_completion *cqe)
3c0cf138 377{
a4aea562
MB
378 u32 result = le32_to_cpup(&cqe->result);
379 u16 status = le16_to_cpup(&cqe->status) >> 1;
380
381 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ)
1c63dc66 382 ++nvmeq->dev->ctrl.event_limit;
a5768aa8
KB
383 if (status != NVME_SC_SUCCESS)
384 return;
385
386 switch (result & 0xff07) {
387 case NVME_AER_NOTICE_NS_CHANGED:
388 dev_info(nvmeq->q_dmadev, "rescanning\n");
389 schedule_work(&nvmeq->dev->scan_work);
390 default:
391 dev_warn(nvmeq->q_dmadev, "async event result %08x\n", result);
392 }
b60503ba
MW
393}
394
a4aea562
MB
395static void abort_completion(struct nvme_queue *nvmeq, void *ctx,
396 struct nvme_completion *cqe)
5a92e700 397{
a4aea562
MB
398 struct request *req = ctx;
399
400 u16 status = le16_to_cpup(&cqe->status) >> 1;
401 u32 result = le32_to_cpup(&cqe->result);
a51afb54 402
42483228 403 blk_mq_free_request(req);
a51afb54 404
a4aea562 405 dev_warn(nvmeq->q_dmadev, "Abort status:%x result:%x", status, result);
1c63dc66 406 ++nvmeq->dev->ctrl.abort_limit;
5a92e700
KB
407}
408
a4aea562
MB
409static void async_completion(struct nvme_queue *nvmeq, void *ctx,
410 struct nvme_completion *cqe)
b60503ba 411{
a4aea562
MB
412 struct async_cmd_info *cmdinfo = ctx;
413 cmdinfo->result = le32_to_cpup(&cqe->result);
414 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
415 queue_kthread_work(cmdinfo->worker, &cmdinfo->work);
42483228 416 blk_mq_free_request(cmdinfo->req);
b60503ba
MW
417}
418
a4aea562
MB
419static inline struct nvme_cmd_info *get_cmd_from_tag(struct nvme_queue *nvmeq,
420 unsigned int tag)
b60503ba 421{
42483228 422 struct request *req = blk_mq_tag_to_rq(*nvmeq->tags, tag);
a51afb54 423
a4aea562 424 return blk_mq_rq_to_pdu(req);
4f5099af
KB
425}
426
a4aea562
MB
427/*
428 * Called with local interrupts disabled and the q_lock held. May not sleep.
429 */
430static void *nvme_finish_cmd(struct nvme_queue *nvmeq, int tag,
431 nvme_completion_fn *fn)
4f5099af 432{
a4aea562
MB
433 struct nvme_cmd_info *cmd = get_cmd_from_tag(nvmeq, tag);
434 void *ctx;
435 if (tag >= nvmeq->q_depth) {
436 *fn = special_completion;
437 return CMD_CTX_INVALID;
438 }
439 if (fn)
440 *fn = cmd->fn;
441 ctx = cmd->ctx;
442 cmd->fn = special_completion;
443 cmd->ctx = CMD_CTX_COMPLETED;
444 return ctx;
b60503ba
MW
445}
446
447/**
714a7a22 448 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
449 * @nvmeq: The queue to use
450 * @cmd: The command to send
451 *
452 * Safe to use from interrupt context
453 */
e3f879bf
SB
454static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
455 struct nvme_command *cmd)
b60503ba 456{
a4aea562
MB
457 u16 tail = nvmeq->sq_tail;
458
8ffaadf7
JD
459 if (nvmeq->sq_cmds_io)
460 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
461 else
462 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
463
b60503ba
MW
464 if (++tail == nvmeq->q_depth)
465 tail = 0;
7547881d 466 writel(tail, nvmeq->q_db);
b60503ba 467 nvmeq->sq_tail = tail;
b60503ba
MW
468}
469
e3f879bf 470static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
a4aea562
MB
471{
472 unsigned long flags;
a4aea562 473 spin_lock_irqsave(&nvmeq->q_lock, flags);
e3f879bf 474 __nvme_submit_cmd(nvmeq, cmd);
a4aea562 475 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a4aea562
MB
476}
477
eca18b23 478static __le64 **iod_list(struct nvme_iod *iod)
e025344c 479{
eca18b23 480 return ((void *)iod) + iod->offset;
e025344c
SMM
481}
482
ac3dd5bd
JA
483static inline void iod_init(struct nvme_iod *iod, unsigned nbytes,
484 unsigned nseg, unsigned long private)
eca18b23 485{
ac3dd5bd
JA
486 iod->private = private;
487 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
488 iod->npages = -1;
489 iod->length = nbytes;
490 iod->nents = 0;
eca18b23 491}
b60503ba 492
eca18b23 493static struct nvme_iod *
ac3dd5bd
JA
494__nvme_alloc_iod(unsigned nseg, unsigned bytes, struct nvme_dev *dev,
495 unsigned long priv, gfp_t gfp)
b60503ba 496{
eca18b23 497 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
ac3dd5bd 498 sizeof(__le64 *) * nvme_npages(bytes, dev) +
eca18b23
MW
499 sizeof(struct scatterlist) * nseg, gfp);
500
ac3dd5bd
JA
501 if (iod)
502 iod_init(iod, bytes, nseg, priv);
eca18b23
MW
503
504 return iod;
b60503ba
MW
505}
506
ac3dd5bd
JA
507static struct nvme_iod *nvme_alloc_iod(struct request *rq, struct nvme_dev *dev,
508 gfp_t gfp)
509{
510 unsigned size = !(rq->cmd_flags & REQ_DISCARD) ? blk_rq_bytes(rq) :
511 sizeof(struct nvme_dsm_range);
ac3dd5bd
JA
512 struct nvme_iod *iod;
513
514 if (rq->nr_phys_segments <= NVME_INT_PAGES &&
515 size <= NVME_INT_BYTES(dev)) {
516 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(rq);
517
518 iod = cmd->iod;
ac3dd5bd 519 iod_init(iod, size, rq->nr_phys_segments,
fda631ff 520 (unsigned long) rq | NVME_INT_MASK);
ac3dd5bd
JA
521 return iod;
522 }
523
524 return __nvme_alloc_iod(rq->nr_phys_segments, size, dev,
525 (unsigned long) rq, gfp);
526}
527
d29ec824 528static void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
b60503ba 529{
1d090624 530 const int last_prp = dev->page_size / 8 - 1;
eca18b23
MW
531 int i;
532 __le64 **list = iod_list(iod);
533 dma_addr_t prp_dma = iod->first_dma;
534
535 if (iod->npages == 0)
536 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
537 for (i = 0; i < iod->npages; i++) {
538 __le64 *prp_list = list[i];
539 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
540 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
541 prp_dma = next_prp_dma;
542 }
ac3dd5bd
JA
543
544 if (iod_should_kfree(iod))
545 kfree(iod);
b60503ba
MW
546}
547
b4ff9c8d
KB
548static int nvme_error_status(u16 status)
549{
550 switch (status & 0x7ff) {
551 case NVME_SC_SUCCESS:
552 return 0;
553 case NVME_SC_CAP_EXCEEDED:
554 return -ENOSPC;
555 default:
556 return -EIO;
557 }
558}
559
52b68d7e 560#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
561static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
562{
563 if (be32_to_cpu(pi->ref_tag) == v)
564 pi->ref_tag = cpu_to_be32(p);
565}
566
567static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
568{
569 if (be32_to_cpu(pi->ref_tag) == p)
570 pi->ref_tag = cpu_to_be32(v);
571}
572
573/**
574 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
575 *
576 * The virtual start sector is the one that was originally submitted by the
577 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
578 * start sector may be different. Remap protection information to match the
579 * physical LBA on writes, and back to the original seed on reads.
580 *
581 * Type 0 and 3 do not have a ref tag, so no remapping required.
582 */
583static void nvme_dif_remap(struct request *req,
584 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
585{
586 struct nvme_ns *ns = req->rq_disk->private_data;
587 struct bio_integrity_payload *bip;
588 struct t10_pi_tuple *pi;
589 void *p, *pmap;
590 u32 i, nlb, ts, phys, virt;
591
592 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
593 return;
594
595 bip = bio_integrity(req->bio);
596 if (!bip)
597 return;
598
599 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
600
601 p = pmap;
602 virt = bip_get_seed(bip);
603 phys = nvme_block_nr(ns, blk_rq_pos(req));
604 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 605 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
606
607 for (i = 0; i < nlb; i++, virt++, phys++) {
608 pi = (struct t10_pi_tuple *)p;
609 dif_swap(phys, virt, pi);
610 p += ts;
611 }
612 kunmap_atomic(pmap);
613}
614
52b68d7e
KB
615static void nvme_init_integrity(struct nvme_ns *ns)
616{
617 struct blk_integrity integrity;
618
619 switch (ns->pi_type) {
620 case NVME_NS_DPS_PI_TYPE3:
0f8087ec 621 integrity.profile = &t10_pi_type3_crc;
52b68d7e
KB
622 break;
623 case NVME_NS_DPS_PI_TYPE1:
624 case NVME_NS_DPS_PI_TYPE2:
0f8087ec 625 integrity.profile = &t10_pi_type1_crc;
52b68d7e
KB
626 break;
627 default:
4125a09b 628 integrity.profile = NULL;
52b68d7e
KB
629 break;
630 }
631 integrity.tuple_size = ns->ms;
632 blk_integrity_register(ns->disk, &integrity);
633 blk_queue_max_integrity_segments(ns->queue, 1);
634}
635#else /* CONFIG_BLK_DEV_INTEGRITY */
636static void nvme_dif_remap(struct request *req,
637 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
638{
639}
640static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
641{
642}
643static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
644{
645}
646static void nvme_init_integrity(struct nvme_ns *ns)
647{
648}
649#endif
650
a4aea562 651static void req_completion(struct nvme_queue *nvmeq, void *ctx,
b60503ba
MW
652 struct nvme_completion *cqe)
653{
eca18b23 654 struct nvme_iod *iod = ctx;
ac3dd5bd 655 struct request *req = iod_get_private(iod);
a4aea562 656 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
b60503ba 657 u16 status = le16_to_cpup(&cqe->status) >> 1;
0dfc70c3 658 bool requeue = false;
81c04b94 659 int error = 0;
b60503ba 660
edd10d33 661 if (unlikely(status)) {
a4aea562
MB
662 if (!(status & NVME_SC_DNR || blk_noretry_request(req))
663 && (jiffies - req->start_time) < req->timeout) {
c9d3bf88
KB
664 unsigned long flags;
665
0dfc70c3 666 requeue = true;
a4aea562 667 blk_mq_requeue_request(req);
c9d3bf88
KB
668 spin_lock_irqsave(req->q->queue_lock, flags);
669 if (!blk_queue_stopped(req->q))
670 blk_mq_kick_requeue_list(req->q);
671 spin_unlock_irqrestore(req->q->queue_lock, flags);
0dfc70c3 672 goto release_iod;
edd10d33 673 }
f4829a9b 674
d29ec824 675 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
17188bb4 676 if (cmd_rq->ctx == CMD_CTX_CANCELLED)
81c04b94
CH
677 error = -EINTR;
678 else
679 error = status;
d29ec824 680 } else {
81c04b94 681 error = nvme_error_status(status);
d29ec824 682 }
f4829a9b
CH
683 }
684
a0a931d6
KB
685 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
686 u32 result = le32_to_cpup(&cqe->result);
687 req->special = (void *)(uintptr_t)result;
688 }
a4aea562
MB
689
690 if (cmd_rq->aborted)
e75ec752 691 dev_warn(nvmeq->dev->dev,
a4aea562 692 "completing aborted command with status:%04x\n",
81c04b94 693 error);
a4aea562 694
0dfc70c3 695release_iod:
e1e5e564 696 if (iod->nents) {
e75ec752 697 dma_unmap_sg(nvmeq->dev->dev, iod->sg, iod->nents,
a4aea562 698 rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
e1e5e564
KB
699 if (blk_integrity_rq(req)) {
700 if (!rq_data_dir(req))
701 nvme_dif_remap(req, nvme_dif_complete);
e75ec752 702 dma_unmap_sg(nvmeq->dev->dev, iod->meta_sg, 1,
e1e5e564
KB
703 rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
704 }
705 }
edd10d33 706 nvme_free_iod(nvmeq->dev, iod);
3291fa57 707
0dfc70c3
KB
708 if (likely(!requeue))
709 blk_mq_complete_request(req, error);
b60503ba
MW
710}
711
184d2944 712/* length is in bytes. gfp flags indicates whether we may sleep. */
d29ec824
CH
713static int nvme_setup_prps(struct nvme_dev *dev, struct nvme_iod *iod,
714 int total_len, gfp_t gfp)
ff22b54f 715{
99802a7a 716 struct dma_pool *pool;
eca18b23
MW
717 int length = total_len;
718 struct scatterlist *sg = iod->sg;
ff22b54f
MW
719 int dma_len = sg_dma_len(sg);
720 u64 dma_addr = sg_dma_address(sg);
f137e0f1
MI
721 u32 page_size = dev->page_size;
722 int offset = dma_addr & (page_size - 1);
e025344c 723 __le64 *prp_list;
eca18b23 724 __le64 **list = iod_list(iod);
e025344c 725 dma_addr_t prp_dma;
eca18b23 726 int nprps, i;
ff22b54f 727
1d090624 728 length -= (page_size - offset);
ff22b54f 729 if (length <= 0)
eca18b23 730 return total_len;
ff22b54f 731
1d090624 732 dma_len -= (page_size - offset);
ff22b54f 733 if (dma_len) {
1d090624 734 dma_addr += (page_size - offset);
ff22b54f
MW
735 } else {
736 sg = sg_next(sg);
737 dma_addr = sg_dma_address(sg);
738 dma_len = sg_dma_len(sg);
739 }
740
1d090624 741 if (length <= page_size) {
edd10d33 742 iod->first_dma = dma_addr;
eca18b23 743 return total_len;
e025344c
SMM
744 }
745
1d090624 746 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
747 if (nprps <= (256 / 8)) {
748 pool = dev->prp_small_pool;
eca18b23 749 iod->npages = 0;
99802a7a
MW
750 } else {
751 pool = dev->prp_page_pool;
eca18b23 752 iod->npages = 1;
99802a7a
MW
753 }
754
b77954cb
MW
755 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
756 if (!prp_list) {
edd10d33 757 iod->first_dma = dma_addr;
eca18b23 758 iod->npages = -1;
1d090624 759 return (total_len - length) + page_size;
b77954cb 760 }
eca18b23
MW
761 list[0] = prp_list;
762 iod->first_dma = prp_dma;
e025344c
SMM
763 i = 0;
764 for (;;) {
1d090624 765 if (i == page_size >> 3) {
e025344c 766 __le64 *old_prp_list = prp_list;
b77954cb 767 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
eca18b23
MW
768 if (!prp_list)
769 return total_len - length;
770 list[iod->npages++] = prp_list;
7523d834
MW
771 prp_list[0] = old_prp_list[i - 1];
772 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
773 i = 1;
e025344c
SMM
774 }
775 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
776 dma_len -= page_size;
777 dma_addr += page_size;
778 length -= page_size;
e025344c
SMM
779 if (length <= 0)
780 break;
781 if (dma_len > 0)
782 continue;
783 BUG_ON(dma_len < 0);
784 sg = sg_next(sg);
785 dma_addr = sg_dma_address(sg);
786 dma_len = sg_dma_len(sg);
ff22b54f
MW
787 }
788
eca18b23 789 return total_len;
ff22b54f
MW
790}
791
d29ec824
CH
792static void nvme_submit_priv(struct nvme_queue *nvmeq, struct request *req,
793 struct nvme_iod *iod)
794{
498c4394 795 struct nvme_command cmnd;
d29ec824 796
498c4394
JD
797 memcpy(&cmnd, req->cmd, sizeof(cmnd));
798 cmnd.rw.command_id = req->tag;
d29ec824 799 if (req->nr_phys_segments) {
498c4394
JD
800 cmnd.rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
801 cmnd.rw.prp2 = cpu_to_le64(iod->first_dma);
d29ec824
CH
802 }
803
498c4394 804 __nvme_submit_cmd(nvmeq, &cmnd);
d29ec824
CH
805}
806
a4aea562
MB
807/*
808 * We reuse the small pool to allocate the 16-byte range here as it is not
809 * worth having a special pool for these or additional cases to handle freeing
810 * the iod.
811 */
812static void nvme_submit_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
813 struct request *req, struct nvme_iod *iod)
0e5e4f0e 814{
edd10d33
KB
815 struct nvme_dsm_range *range =
816 (struct nvme_dsm_range *)iod_list(iod)[0];
498c4394 817 struct nvme_command cmnd;
0e5e4f0e 818
0e5e4f0e 819 range->cattr = cpu_to_le32(0);
a4aea562
MB
820 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
821 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
0e5e4f0e 822
498c4394
JD
823 memset(&cmnd, 0, sizeof(cmnd));
824 cmnd.dsm.opcode = nvme_cmd_dsm;
825 cmnd.dsm.command_id = req->tag;
826 cmnd.dsm.nsid = cpu_to_le32(ns->ns_id);
827 cmnd.dsm.prp1 = cpu_to_le64(iod->first_dma);
828 cmnd.dsm.nr = 0;
829 cmnd.dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
0e5e4f0e 830
498c4394 831 __nvme_submit_cmd(nvmeq, &cmnd);
0e5e4f0e
KB
832}
833
a4aea562 834static void nvme_submit_flush(struct nvme_queue *nvmeq, struct nvme_ns *ns,
00df5cb4
MW
835 int cmdid)
836{
498c4394 837 struct nvme_command cmnd;
00df5cb4 838
498c4394
JD
839 memset(&cmnd, 0, sizeof(cmnd));
840 cmnd.common.opcode = nvme_cmd_flush;
841 cmnd.common.command_id = cmdid;
842 cmnd.common.nsid = cpu_to_le32(ns->ns_id);
00df5cb4 843
498c4394 844 __nvme_submit_cmd(nvmeq, &cmnd);
00df5cb4
MW
845}
846
a4aea562
MB
847static int nvme_submit_iod(struct nvme_queue *nvmeq, struct nvme_iod *iod,
848 struct nvme_ns *ns)
b60503ba 849{
ac3dd5bd 850 struct request *req = iod_get_private(iod);
498c4394 851 struct nvme_command cmnd;
a4aea562
MB
852 u16 control = 0;
853 u32 dsmgmt = 0;
00df5cb4 854
a4aea562 855 if (req->cmd_flags & REQ_FUA)
b60503ba 856 control |= NVME_RW_FUA;
a4aea562 857 if (req->cmd_flags & (REQ_FAILFAST_DEV | REQ_RAHEAD))
b60503ba
MW
858 control |= NVME_RW_LR;
859
a4aea562 860 if (req->cmd_flags & REQ_RAHEAD)
b60503ba
MW
861 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
862
498c4394
JD
863 memset(&cmnd, 0, sizeof(cmnd));
864 cmnd.rw.opcode = (rq_data_dir(req) ? nvme_cmd_write : nvme_cmd_read);
865 cmnd.rw.command_id = req->tag;
866 cmnd.rw.nsid = cpu_to_le32(ns->ns_id);
867 cmnd.rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
868 cmnd.rw.prp2 = cpu_to_le64(iod->first_dma);
869 cmnd.rw.slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
870 cmnd.rw.length = cpu_to_le16((blk_rq_bytes(req) >> ns->lba_shift) - 1);
b60503ba 871
e19b127f 872 if (ns->ms) {
e1e5e564
KB
873 switch (ns->pi_type) {
874 case NVME_NS_DPS_PI_TYPE3:
875 control |= NVME_RW_PRINFO_PRCHK_GUARD;
876 break;
877 case NVME_NS_DPS_PI_TYPE1:
878 case NVME_NS_DPS_PI_TYPE2:
879 control |= NVME_RW_PRINFO_PRCHK_GUARD |
880 NVME_RW_PRINFO_PRCHK_REF;
498c4394 881 cmnd.rw.reftag = cpu_to_le32(
e1e5e564
KB
882 nvme_block_nr(ns, blk_rq_pos(req)));
883 break;
884 }
e19b127f
AP
885 if (blk_integrity_rq(req))
886 cmnd.rw.metadata =
887 cpu_to_le64(sg_dma_address(iod->meta_sg));
888 else
889 control |= NVME_RW_PRINFO_PRACT;
890 }
e1e5e564 891
498c4394
JD
892 cmnd.rw.control = cpu_to_le16(control);
893 cmnd.rw.dsmgmt = cpu_to_le32(dsmgmt);
b60503ba 894
498c4394 895 __nvme_submit_cmd(nvmeq, &cmnd);
b60503ba 896
1974b1ae 897 return 0;
edd10d33
KB
898}
899
d29ec824
CH
900/*
901 * NOTE: ns is NULL when called on the admin queue.
902 */
a4aea562
MB
903static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
904 const struct blk_mq_queue_data *bd)
edd10d33 905{
a4aea562
MB
906 struct nvme_ns *ns = hctx->queue->queuedata;
907 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 908 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
909 struct request *req = bd->rq;
910 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
edd10d33 911 struct nvme_iod *iod;
a4aea562 912 enum dma_data_direction dma_dir;
edd10d33 913
e1e5e564
KB
914 /*
915 * If formated with metadata, require the block layer provide a buffer
916 * unless this namespace is formated such that the metadata can be
917 * stripped/generated by the controller with PRACT=1.
918 */
d29ec824 919 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364
KB
920 if (!(ns->pi_type && ns->ms == 8) &&
921 req->cmd_type != REQ_TYPE_DRV_PRIV) {
f4829a9b 922 blk_mq_complete_request(req, -EFAULT);
e1e5e564
KB
923 return BLK_MQ_RQ_QUEUE_OK;
924 }
925 }
926
d29ec824 927 iod = nvme_alloc_iod(req, dev, GFP_ATOMIC);
edd10d33 928 if (!iod)
fe54303e 929 return BLK_MQ_RQ_QUEUE_BUSY;
a4aea562 930
a4aea562 931 if (req->cmd_flags & REQ_DISCARD) {
edd10d33
KB
932 void *range;
933 /*
934 * We reuse the small pool to allocate the 16-byte range here
935 * as it is not worth having a special pool for these or
936 * additional cases to handle freeing the iod.
937 */
d29ec824 938 range = dma_pool_alloc(dev->prp_small_pool, GFP_ATOMIC,
edd10d33 939 &iod->first_dma);
a4aea562 940 if (!range)
fe54303e 941 goto retry_cmd;
edd10d33
KB
942 iod_list(iod)[0] = (__le64 *)range;
943 iod->npages = 0;
ac3dd5bd 944 } else if (req->nr_phys_segments) {
a4aea562
MB
945 dma_dir = rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
946
ac3dd5bd 947 sg_init_table(iod->sg, req->nr_phys_segments);
a4aea562 948 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
fe54303e
JA
949 if (!iod->nents)
950 goto error_cmd;
a4aea562
MB
951
952 if (!dma_map_sg(nvmeq->q_dmadev, iod->sg, iod->nents, dma_dir))
fe54303e 953 goto retry_cmd;
a4aea562 954
fe54303e 955 if (blk_rq_bytes(req) !=
d29ec824
CH
956 nvme_setup_prps(dev, iod, blk_rq_bytes(req), GFP_ATOMIC)) {
957 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
fe54303e
JA
958 goto retry_cmd;
959 }
e1e5e564 960 if (blk_integrity_rq(req)) {
bf508e91
CH
961 if (blk_rq_count_integrity_sg(req->q, req->bio) != 1) {
962 dma_unmap_sg(dev->dev, iod->sg, iod->nents,
963 dma_dir);
e1e5e564 964 goto error_cmd;
bf508e91 965 }
e1e5e564
KB
966
967 sg_init_table(iod->meta_sg, 1);
968 if (blk_rq_map_integrity_sg(
bf508e91
CH
969 req->q, req->bio, iod->meta_sg) != 1) {
970 dma_unmap_sg(dev->dev, iod->sg, iod->nents,
971 dma_dir);
e1e5e564 972 goto error_cmd;
bf508e91 973 }
e1e5e564
KB
974
975 if (rq_data_dir(req))
976 nvme_dif_remap(req, nvme_dif_prep);
977
bf508e91
CH
978 if (!dma_map_sg(nvmeq->q_dmadev, iod->meta_sg, 1, dma_dir)) {
979 dma_unmap_sg(dev->dev, iod->sg, iod->nents,
980 dma_dir);
e1e5e564 981 goto error_cmd;
bf508e91 982 }
e1e5e564 983 }
edd10d33 984 }
1974b1ae 985
9af8785a 986 nvme_set_info(cmd, iod, req_completion);
a4aea562 987 spin_lock_irq(&nvmeq->q_lock);
d29ec824
CH
988 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
989 nvme_submit_priv(nvmeq, req, iod);
990 else if (req->cmd_flags & REQ_DISCARD)
a4aea562
MB
991 nvme_submit_discard(nvmeq, ns, req, iod);
992 else if (req->cmd_flags & REQ_FLUSH)
993 nvme_submit_flush(nvmeq, ns, req->tag);
994 else
995 nvme_submit_iod(nvmeq, iod, ns);
996
997 nvme_process_cq(nvmeq);
998 spin_unlock_irq(&nvmeq->q_lock);
999 return BLK_MQ_RQ_QUEUE_OK;
1000
fe54303e 1001 error_cmd:
d29ec824 1002 nvme_free_iod(dev, iod);
fe54303e
JA
1003 return BLK_MQ_RQ_QUEUE_ERROR;
1004 retry_cmd:
d29ec824 1005 nvme_free_iod(dev, iod);
fe54303e 1006 return BLK_MQ_RQ_QUEUE_BUSY;
b60503ba
MW
1007}
1008
a0fa9647 1009static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
b60503ba 1010{
82123460 1011 u16 head, phase;
b60503ba 1012
b60503ba 1013 head = nvmeq->cq_head;
82123460 1014 phase = nvmeq->cq_phase;
b60503ba
MW
1015
1016 for (;;) {
c2f5b650
MW
1017 void *ctx;
1018 nvme_completion_fn fn;
b60503ba 1019 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 1020 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
1021 break;
1022 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
1023 if (++head == nvmeq->q_depth) {
1024 head = 0;
82123460 1025 phase = !phase;
b60503ba 1026 }
a0fa9647
JA
1027 if (tag && *tag == cqe.command_id)
1028 *tag = -1;
a4aea562 1029 ctx = nvme_finish_cmd(nvmeq, cqe.command_id, &fn);
edd10d33 1030 fn(nvmeq, ctx, &cqe);
b60503ba
MW
1031 }
1032
1033 /* If the controller ignores the cq head doorbell and continuously
1034 * writes to the queue, it is theoretically possible to wrap around
1035 * the queue twice and mistakenly return IRQ_NONE. Linux only
1036 * requires that 0.1% of your interrupts are handled, so this isn't
1037 * a big problem.
1038 */
82123460 1039 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
a0fa9647 1040 return;
b60503ba 1041
604e8c8d
KB
1042 if (likely(nvmeq->cq_vector >= 0))
1043 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 1044 nvmeq->cq_head = head;
82123460 1045 nvmeq->cq_phase = phase;
b60503ba 1046
e9539f47 1047 nvmeq->cqe_seen = 1;
a0fa9647
JA
1048}
1049
1050static void nvme_process_cq(struct nvme_queue *nvmeq)
1051{
1052 __nvme_process_cq(nvmeq, NULL);
b60503ba
MW
1053}
1054
1055static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
1056{
1057 irqreturn_t result;
1058 struct nvme_queue *nvmeq = data;
1059 spin_lock(&nvmeq->q_lock);
e9539f47
MW
1060 nvme_process_cq(nvmeq);
1061 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
1062 nvmeq->cqe_seen = 0;
58ffacb5
MW
1063 spin_unlock(&nvmeq->q_lock);
1064 return result;
1065}
1066
1067static irqreturn_t nvme_irq_check(int irq, void *data)
1068{
1069 struct nvme_queue *nvmeq = data;
1070 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
1071 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
1072 return IRQ_NONE;
1073 return IRQ_WAKE_THREAD;
1074}
1075
a0fa9647
JA
1076static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
1077{
1078 struct nvme_queue *nvmeq = hctx->driver_data;
1079
1080 if ((le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
1081 nvmeq->cq_phase) {
1082 spin_lock_irq(&nvmeq->q_lock);
1083 __nvme_process_cq(nvmeq, &tag);
1084 spin_unlock_irq(&nvmeq->q_lock);
1085
1086 if (tag == -1)
1087 return 1;
1088 }
1089
1090 return 0;
1091}
1092
a4aea562
MB
1093static int nvme_submit_async_admin_req(struct nvme_dev *dev)
1094{
1095 struct nvme_queue *nvmeq = dev->queues[0];
1096 struct nvme_command c;
1097 struct nvme_cmd_info *cmd_info;
1098 struct request *req;
1099
1c63dc66 1100 req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE,
6f3b0e8b 1101 BLK_MQ_REQ_NOWAIT | BLK_MQ_REQ_RESERVED);
9f173b33
DC
1102 if (IS_ERR(req))
1103 return PTR_ERR(req);
a4aea562 1104
c917dfe5 1105 req->cmd_flags |= REQ_NO_TIMEOUT;
a4aea562 1106 cmd_info = blk_mq_rq_to_pdu(req);
1efccc9d 1107 nvme_set_info(cmd_info, NULL, async_req_completion);
a4aea562
MB
1108
1109 memset(&c, 0, sizeof(c));
1110 c.common.opcode = nvme_admin_async_event;
1111 c.common.command_id = req->tag;
1112
42483228 1113 blk_mq_free_request(req);
e3f879bf
SB
1114 __nvme_submit_cmd(nvmeq, &c);
1115 return 0;
a4aea562
MB
1116}
1117
1118static int nvme_submit_admin_async_cmd(struct nvme_dev *dev,
4d115420
KB
1119 struct nvme_command *cmd,
1120 struct async_cmd_info *cmdinfo, unsigned timeout)
1121{
a4aea562
MB
1122 struct nvme_queue *nvmeq = dev->queues[0];
1123 struct request *req;
1124 struct nvme_cmd_info *cmd_rq;
4d115420 1125
1c63dc66 1126 req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE, 0);
9f173b33
DC
1127 if (IS_ERR(req))
1128 return PTR_ERR(req);
a4aea562
MB
1129
1130 req->timeout = timeout;
1131 cmd_rq = blk_mq_rq_to_pdu(req);
1132 cmdinfo->req = req;
1133 nvme_set_info(cmd_rq, cmdinfo, async_completion);
4d115420 1134 cmdinfo->status = -EINTR;
a4aea562
MB
1135
1136 cmd->common.command_id = req->tag;
1137
e3f879bf
SB
1138 nvme_submit_cmd(nvmeq, cmd);
1139 return 0;
4d115420
KB
1140}
1141
b60503ba
MW
1142static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1143{
b60503ba
MW
1144 struct nvme_command c;
1145
1146 memset(&c, 0, sizeof(c));
1147 c.delete_queue.opcode = opcode;
1148 c.delete_queue.qid = cpu_to_le16(id);
1149
1c63dc66 1150 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1151}
1152
1153static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1154 struct nvme_queue *nvmeq)
1155{
b60503ba
MW
1156 struct nvme_command c;
1157 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1158
d29ec824
CH
1159 /*
1160 * Note: we (ab)use the fact the the prp fields survive if no data
1161 * is attached to the request.
1162 */
b60503ba
MW
1163 memset(&c, 0, sizeof(c));
1164 c.create_cq.opcode = nvme_admin_create_cq;
1165 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1166 c.create_cq.cqid = cpu_to_le16(qid);
1167 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1168 c.create_cq.cq_flags = cpu_to_le16(flags);
1169 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1170
1c63dc66 1171 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1172}
1173
1174static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1175 struct nvme_queue *nvmeq)
1176{
b60503ba
MW
1177 struct nvme_command c;
1178 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
1179
d29ec824
CH
1180 /*
1181 * Note: we (ab)use the fact the the prp fields survive if no data
1182 * is attached to the request.
1183 */
b60503ba
MW
1184 memset(&c, 0, sizeof(c));
1185 c.create_sq.opcode = nvme_admin_create_sq;
1186 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1187 c.create_sq.sqid = cpu_to_le16(qid);
1188 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1189 c.create_sq.sq_flags = cpu_to_le16(flags);
1190 c.create_sq.cqid = cpu_to_le16(qid);
1191
1c63dc66 1192 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1193}
1194
1195static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1196{
1197 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1198}
1199
1200static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1201{
1202 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1203}
1204
c30341dc 1205/**
a4aea562 1206 * nvme_abort_req - Attempt aborting a request
c30341dc
KB
1207 *
1208 * Schedule controller reset if the command was already aborted once before and
1209 * still hasn't been returned to the driver, or if this is the admin queue.
1210 */
a4aea562 1211static void nvme_abort_req(struct request *req)
c30341dc 1212{
a4aea562
MB
1213 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
1214 struct nvme_queue *nvmeq = cmd_rq->nvmeq;
c30341dc 1215 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
1216 struct request *abort_req;
1217 struct nvme_cmd_info *abort_cmd;
1218 struct nvme_command cmd;
c30341dc 1219
a4aea562 1220 if (!nvmeq->qid || cmd_rq->aborted) {
90667892
CH
1221 spin_lock(&dev_list_lock);
1222 if (!__nvme_reset(dev)) {
1223 dev_warn(dev->dev,
1224 "I/O %d QID %d timeout, reset controller\n",
1225 req->tag, nvmeq->qid);
1226 }
1227 spin_unlock(&dev_list_lock);
c30341dc
KB
1228 return;
1229 }
1230
1c63dc66 1231 if (!dev->ctrl.abort_limit)
c30341dc
KB
1232 return;
1233
1c63dc66 1234 abort_req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE,
6f3b0e8b 1235 BLK_MQ_REQ_NOWAIT);
9f173b33 1236 if (IS_ERR(abort_req))
c30341dc
KB
1237 return;
1238
a4aea562
MB
1239 abort_cmd = blk_mq_rq_to_pdu(abort_req);
1240 nvme_set_info(abort_cmd, abort_req, abort_completion);
1241
c30341dc
KB
1242 memset(&cmd, 0, sizeof(cmd));
1243 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1244 cmd.abort.cid = req->tag;
c30341dc 1245 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
a4aea562 1246 cmd.abort.command_id = abort_req->tag;
c30341dc 1247
1c63dc66 1248 --dev->ctrl.abort_limit;
a4aea562 1249 cmd_rq->aborted = 1;
c30341dc 1250
a4aea562 1251 dev_warn(nvmeq->q_dmadev, "Aborting I/O %d QID %d\n", req->tag,
c30341dc 1252 nvmeq->qid);
e3f879bf 1253 nvme_submit_cmd(dev->queues[0], &cmd);
c30341dc
KB
1254}
1255
42483228 1256static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
a09115b2 1257{
a4aea562
MB
1258 struct nvme_queue *nvmeq = data;
1259 void *ctx;
1260 nvme_completion_fn fn;
1261 struct nvme_cmd_info *cmd;
cef6a948
KB
1262 struct nvme_completion cqe;
1263
1264 if (!blk_mq_request_started(req))
1265 return;
a09115b2 1266
a4aea562 1267 cmd = blk_mq_rq_to_pdu(req);
a09115b2 1268
a4aea562
MB
1269 if (cmd->ctx == CMD_CTX_CANCELLED)
1270 return;
1271
cef6a948
KB
1272 if (blk_queue_dying(req->q))
1273 cqe.status = cpu_to_le16((NVME_SC_ABORT_REQ | NVME_SC_DNR) << 1);
1274 else
1275 cqe.status = cpu_to_le16(NVME_SC_ABORT_REQ << 1);
1276
1277
a4aea562
MB
1278 dev_warn(nvmeq->q_dmadev, "Cancelling I/O %d QID %d\n",
1279 req->tag, nvmeq->qid);
1280 ctx = cancel_cmd_info(cmd, &fn);
1281 fn(nvmeq, ctx, &cqe);
a09115b2
MW
1282}
1283
a4aea562 1284static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
9e866774 1285{
a4aea562
MB
1286 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
1287 struct nvme_queue *nvmeq = cmd->nvmeq;
1288
1289 dev_warn(nvmeq->q_dmadev, "Timeout I/O %d QID %d\n", req->tag,
1290 nvmeq->qid);
7a509a6b 1291 spin_lock_irq(&nvmeq->q_lock);
07836e65 1292 nvme_abort_req(req);
7a509a6b 1293 spin_unlock_irq(&nvmeq->q_lock);
a4aea562 1294
07836e65
KB
1295 /*
1296 * The aborted req will be completed on receiving the abort req.
1297 * We enable the timer again. If hit twice, it'll cause a device reset,
1298 * as the device then is in a faulty state.
1299 */
1300 return BLK_EH_RESET_TIMER;
a4aea562 1301}
22404274 1302
a4aea562
MB
1303static void nvme_free_queue(struct nvme_queue *nvmeq)
1304{
9e866774
MW
1305 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1306 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1307 if (nvmeq->sq_cmds)
1308 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1309 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1310 kfree(nvmeq);
1311}
1312
a1a5ef99 1313static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1314{
1315 int i;
1316
a1a5ef99 1317 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1318 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1319 dev->queue_count--;
a4aea562 1320 dev->queues[i] = NULL;
f435c282 1321 nvme_free_queue(nvmeq);
121c7ad4 1322 }
22404274
KB
1323}
1324
4d115420
KB
1325/**
1326 * nvme_suspend_queue - put queue into suspended state
1327 * @nvmeq - queue to suspend
4d115420
KB
1328 */
1329static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1330{
2b25d981 1331 int vector;
b60503ba 1332
a09115b2 1333 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1334 if (nvmeq->cq_vector == -1) {
1335 spin_unlock_irq(&nvmeq->q_lock);
1336 return 1;
1337 }
1338 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
42f61420 1339 nvmeq->dev->online_queues--;
2b25d981 1340 nvmeq->cq_vector = -1;
a09115b2
MW
1341 spin_unlock_irq(&nvmeq->q_lock);
1342
1c63dc66
CH
1343 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1344 blk_mq_freeze_queue_start(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1345
aba2080f
MW
1346 irq_set_affinity_hint(vector, NULL);
1347 free_irq(vector, nvmeq);
b60503ba 1348
4d115420
KB
1349 return 0;
1350}
b60503ba 1351
4d115420
KB
1352static void nvme_clear_queue(struct nvme_queue *nvmeq)
1353{
22404274 1354 spin_lock_irq(&nvmeq->q_lock);
42483228
KB
1355 if (nvmeq->tags && *nvmeq->tags)
1356 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
22404274 1357 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1358}
1359
4d115420
KB
1360static void nvme_disable_queue(struct nvme_dev *dev, int qid)
1361{
a4aea562 1362 struct nvme_queue *nvmeq = dev->queues[qid];
4d115420
KB
1363
1364 if (!nvmeq)
1365 return;
1366 if (nvme_suspend_queue(nvmeq))
1367 return;
1368
0e53d180
KB
1369 /* Don't tell the adapter to delete the admin queue.
1370 * Don't tell a removed adapter to delete IO queues. */
7a67cbea 1371 if (qid && readl(dev->bar + NVME_REG_CSTS) != -1) {
b60503ba
MW
1372 adapter_delete_sq(dev, qid);
1373 adapter_delete_cq(dev, qid);
1374 }
07836e65
KB
1375
1376 spin_lock_irq(&nvmeq->q_lock);
1377 nvme_process_cq(nvmeq);
1378 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1379}
1380
8ffaadf7
JD
1381static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1382 int entry_size)
1383{
1384 int q_depth = dev->q_depth;
1385 unsigned q_size_aligned = roundup(q_depth * entry_size, dev->page_size);
1386
1387 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99
JD
1388 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1389 mem_per_q = round_down(mem_per_q, dev->page_size);
1390 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1391
1392 /*
1393 * Ensure the reduced q_depth is above some threshold where it
1394 * would be better to map queues in system memory with the
1395 * original depth
1396 */
1397 if (q_depth < 64)
1398 return -ENOMEM;
1399 }
1400
1401 return q_depth;
1402}
1403
1404static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1405 int qid, int depth)
1406{
1407 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
1408 unsigned offset = (qid - 1) *
1409 roundup(SQ_SIZE(depth), dev->page_size);
1410 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1411 nvmeq->sq_cmds_io = dev->cmb + offset;
1412 } else {
1413 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1414 &nvmeq->sq_dma_addr, GFP_KERNEL);
1415 if (!nvmeq->sq_cmds)
1416 return -ENOMEM;
1417 }
1418
1419 return 0;
1420}
1421
b60503ba 1422static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
2b25d981 1423 int depth)
b60503ba 1424{
a4aea562 1425 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
b60503ba
MW
1426 if (!nvmeq)
1427 return NULL;
1428
e75ec752 1429 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1430 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1431 if (!nvmeq->cqes)
1432 goto free_nvmeq;
b60503ba 1433
8ffaadf7 1434 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1435 goto free_cqdma;
1436
e75ec752 1437 nvmeq->q_dmadev = dev->dev;
091b6092 1438 nvmeq->dev = dev;
3193f07b 1439 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1c63dc66 1440 dev->ctrl.instance, qid);
b60503ba
MW
1441 spin_lock_init(&nvmeq->q_lock);
1442 nvmeq->cq_head = 0;
82123460 1443 nvmeq->cq_phase = 1;
b80d5ccc 1444 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1445 nvmeq->q_depth = depth;
c30341dc 1446 nvmeq->qid = qid;
758dd7fd 1447 nvmeq->cq_vector = -1;
a4aea562 1448 dev->queues[qid] = nvmeq;
b60503ba 1449
36a7e993
JD
1450 /* make sure queue descriptor is set before queue count, for kthread */
1451 mb();
1452 dev->queue_count++;
1453
b60503ba
MW
1454 return nvmeq;
1455
1456 free_cqdma:
e75ec752 1457 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1458 nvmeq->cq_dma_addr);
1459 free_nvmeq:
1460 kfree(nvmeq);
1461 return NULL;
1462}
1463
3001082c
MW
1464static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1465 const char *name)
1466{
58ffacb5
MW
1467 if (use_threaded_interrupts)
1468 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1469 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1470 name, nvmeq);
3001082c 1471 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1472 IRQF_SHARED, name, nvmeq);
3001082c
MW
1473}
1474
22404274 1475static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1476{
22404274 1477 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1478
7be50e93 1479 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1480 nvmeq->sq_tail = 0;
1481 nvmeq->cq_head = 0;
1482 nvmeq->cq_phase = 1;
b80d5ccc 1483 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1484 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
42f61420 1485 dev->online_queues++;
7be50e93 1486 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1487}
1488
1489static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1490{
1491 struct nvme_dev *dev = nvmeq->dev;
1492 int result;
3f85d50b 1493
2b25d981 1494 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1495 result = adapter_alloc_cq(dev, qid, nvmeq);
1496 if (result < 0)
22404274 1497 return result;
b60503ba
MW
1498
1499 result = adapter_alloc_sq(dev, qid, nvmeq);
1500 if (result < 0)
1501 goto release_cq;
1502
3193f07b 1503 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1504 if (result < 0)
1505 goto release_sq;
1506
22404274 1507 nvme_init_queue(nvmeq, qid);
22404274 1508 return result;
b60503ba
MW
1509
1510 release_sq:
1511 adapter_delete_sq(dev, qid);
1512 release_cq:
1513 adapter_delete_cq(dev, qid);
22404274 1514 return result;
b60503ba
MW
1515}
1516
ba47e386
MW
1517static int nvme_wait_ready(struct nvme_dev *dev, u64 cap, bool enabled)
1518{
1519 unsigned long timeout;
1520 u32 bit = enabled ? NVME_CSTS_RDY : 0;
1521
1522 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
1523
7a67cbea 1524 while ((readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_RDY) != bit) {
ba47e386
MW
1525 msleep(100);
1526 if (fatal_signal_pending(current))
1527 return -EINTR;
1528 if (time_after(jiffies, timeout)) {
e75ec752 1529 dev_err(dev->dev,
27e8166c
MW
1530 "Device not ready; aborting %s\n", enabled ?
1531 "initialisation" : "reset");
ba47e386
MW
1532 return -ENODEV;
1533 }
1534 }
1535
1536 return 0;
1537}
1538
1539/*
1540 * If the device has been passed off to us in an enabled state, just clear
1541 * the enabled bit. The spec says we should set the 'shutdown notification
1542 * bits', but doing so may cause the device to complete commands to the
1543 * admin queue ... and we don't know what memory that might be pointing at!
1544 */
1545static int nvme_disable_ctrl(struct nvme_dev *dev, u64 cap)
1546{
01079522
DM
1547 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1548 dev->ctrl_config &= ~NVME_CC_ENABLE;
7a67cbea 1549 writel(dev->ctrl_config, dev->bar + NVME_REG_CC);
44af146a 1550
ba47e386
MW
1551 return nvme_wait_ready(dev, cap, false);
1552}
1553
1554static int nvme_enable_ctrl(struct nvme_dev *dev, u64 cap)
1555{
01079522
DM
1556 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1557 dev->ctrl_config |= NVME_CC_ENABLE;
7a67cbea 1558 writel(dev->ctrl_config, dev->bar + NVME_REG_CC);
01079522 1559
ba47e386
MW
1560 return nvme_wait_ready(dev, cap, true);
1561}
1562
1894d8f1
KB
1563static int nvme_shutdown_ctrl(struct nvme_dev *dev)
1564{
1565 unsigned long timeout;
1894d8f1 1566
01079522
DM
1567 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1568 dev->ctrl_config |= NVME_CC_SHN_NORMAL;
1569
7a67cbea 1570 writel(dev->ctrl_config, dev->bar + NVME_REG_CC);
1894d8f1 1571
2484f407 1572 timeout = SHUTDOWN_TIMEOUT + jiffies;
7a67cbea 1573 while ((readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_SHST_MASK) !=
1894d8f1
KB
1574 NVME_CSTS_SHST_CMPLT) {
1575 msleep(100);
1576 if (fatal_signal_pending(current))
1577 return -EINTR;
1578 if (time_after(jiffies, timeout)) {
e75ec752 1579 dev_err(dev->dev,
1894d8f1
KB
1580 "Device shutdown incomplete; abort shutdown\n");
1581 return -ENODEV;
1582 }
1583 }
1584
1585 return 0;
1586}
1587
a4aea562 1588static struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1589 .queue_rq = nvme_queue_rq,
a4aea562
MB
1590 .map_queue = blk_mq_map_queue,
1591 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1592 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1593 .init_request = nvme_admin_init_request,
1594 .timeout = nvme_timeout,
1595};
1596
1597static struct blk_mq_ops nvme_mq_ops = {
1598 .queue_rq = nvme_queue_rq,
1599 .map_queue = blk_mq_map_queue,
1600 .init_hctx = nvme_init_hctx,
1601 .init_request = nvme_init_request,
1602 .timeout = nvme_timeout,
a0fa9647 1603 .poll = nvme_poll,
a4aea562
MB
1604};
1605
ea191d2f
KB
1606static void nvme_dev_remove_admin(struct nvme_dev *dev)
1607{
1c63dc66
CH
1608 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1609 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1610 blk_mq_free_tag_set(&dev->admin_tagset);
1611 }
1612}
1613
a4aea562
MB
1614static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1615{
1c63dc66 1616 if (!dev->ctrl.admin_q) {
a4aea562
MB
1617 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1618 dev->admin_tagset.nr_hw_queues = 1;
1619 dev->admin_tagset.queue_depth = NVME_AQ_DEPTH - 1;
1efccc9d 1620 dev->admin_tagset.reserved_tags = 1;
a4aea562 1621 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1622 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1623 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
a4aea562
MB
1624 dev->admin_tagset.driver_data = dev;
1625
1626 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1627 return -ENOMEM;
1628
1c63dc66
CH
1629 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1630 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1631 blk_mq_free_tag_set(&dev->admin_tagset);
1632 return -ENOMEM;
1633 }
1c63dc66 1634 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1635 nvme_dev_remove_admin(dev);
1c63dc66 1636 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1637 return -ENODEV;
1638 }
0fb59cbc 1639 } else
1c63dc66 1640 blk_mq_unfreeze_queue(dev->ctrl.admin_q);
a4aea562
MB
1641
1642 return 0;
1643}
1644
8d85fce7 1645static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1646{
ba47e386 1647 int result;
b60503ba 1648 u32 aqa;
7a67cbea 1649 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
b60503ba 1650 struct nvme_queue *nvmeq;
c5c9f25b
NA
1651 /*
1652 * default to a 4K page size, with the intention to update this
1653 * path in the future to accomodate architectures with differing
1654 * kernel and IO page sizes.
1655 */
1656 unsigned page_shift = 12;
1d090624 1657 unsigned dev_page_min = NVME_CAP_MPSMIN(cap) + 12;
1d090624
KB
1658
1659 if (page_shift < dev_page_min) {
e75ec752 1660 dev_err(dev->dev,
1d090624
KB
1661 "Minimum device page size (%u) too large for "
1662 "host (%u)\n", 1 << dev_page_min,
1663 1 << page_shift);
1664 return -ENODEV;
1665 }
b60503ba 1666
7a67cbea 1667 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
dfbac8c7
KB
1668 NVME_CAP_NSSRC(cap) : 0;
1669
7a67cbea
CH
1670 if (dev->subsystem &&
1671 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1672 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1673
ba47e386
MW
1674 result = nvme_disable_ctrl(dev, cap);
1675 if (result < 0)
1676 return result;
b60503ba 1677
a4aea562 1678 nvmeq = dev->queues[0];
cd638946 1679 if (!nvmeq) {
2b25d981 1680 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
cd638946
KB
1681 if (!nvmeq)
1682 return -ENOMEM;
cd638946 1683 }
b60503ba
MW
1684
1685 aqa = nvmeq->q_depth - 1;
1686 aqa |= aqa << 16;
1687
1d090624
KB
1688 dev->page_size = 1 << page_shift;
1689
01079522 1690 dev->ctrl_config = NVME_CC_CSS_NVM;
1d090624 1691 dev->ctrl_config |= (page_shift - 12) << NVME_CC_MPS_SHIFT;
b60503ba 1692 dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
7f53f9d2 1693 dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
b60503ba 1694
7a67cbea
CH
1695 writel(aqa, dev->bar + NVME_REG_AQA);
1696 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1697 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1698
ba47e386 1699 result = nvme_enable_ctrl(dev, cap);
025c557a 1700 if (result)
a4aea562
MB
1701 goto free_nvmeq;
1702
2b25d981 1703 nvmeq->cq_vector = 0;
3193f07b 1704 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
758dd7fd
JD
1705 if (result) {
1706 nvmeq->cq_vector = -1;
0fb59cbc 1707 goto free_nvmeq;
758dd7fd 1708 }
025c557a 1709
b60503ba 1710 return result;
a4aea562 1711
a4aea562
MB
1712 free_nvmeq:
1713 nvme_free_queues(dev, 0);
1714 return result;
b60503ba
MW
1715}
1716
a53295b6
MW
1717static int nvme_submit_io(struct nvme_ns *ns, struct nvme_user_io __user *uio)
1718{
1c63dc66 1719 struct nvme_dev *dev = to_nvme_dev(ns->ctrl);
a53295b6
MW
1720 struct nvme_user_io io;
1721 struct nvme_command c;
d29ec824 1722 unsigned length, meta_len;
a67a9513 1723 int status, write;
a67a9513
KB
1724 dma_addr_t meta_dma = 0;
1725 void *meta = NULL;
fec558b5 1726 void __user *metadata;
a53295b6
MW
1727
1728 if (copy_from_user(&io, uio, sizeof(io)))
1729 return -EFAULT;
6c7d4945
MW
1730
1731 switch (io.opcode) {
1732 case nvme_cmd_write:
1733 case nvme_cmd_read:
6bbf1acd 1734 case nvme_cmd_compare:
6413214c 1735 break;
6c7d4945 1736 default:
6bbf1acd 1737 return -EINVAL;
6c7d4945
MW
1738 }
1739
d29ec824
CH
1740 length = (io.nblocks + 1) << ns->lba_shift;
1741 meta_len = (io.nblocks + 1) * ns->ms;
835da3f9 1742 metadata = (void __user *)(uintptr_t)io.metadata;
d29ec824 1743 write = io.opcode & 1;
a53295b6 1744
71feb364
KB
1745 if (ns->ext) {
1746 length += meta_len;
1747 meta_len = 0;
a67a9513
KB
1748 }
1749 if (meta_len) {
d29ec824
CH
1750 if (((io.metadata & 3) || !io.metadata) && !ns->ext)
1751 return -EINVAL;
1752
e75ec752 1753 meta = dma_alloc_coherent(dev->dev, meta_len,
a67a9513 1754 &meta_dma, GFP_KERNEL);
fec558b5 1755
a67a9513
KB
1756 if (!meta) {
1757 status = -ENOMEM;
1758 goto unmap;
1759 }
1760 if (write) {
fec558b5 1761 if (copy_from_user(meta, metadata, meta_len)) {
a67a9513
KB
1762 status = -EFAULT;
1763 goto unmap;
1764 }
1765 }
1766 }
1767
a53295b6
MW
1768 memset(&c, 0, sizeof(c));
1769 c.rw.opcode = io.opcode;
1770 c.rw.flags = io.flags;
6c7d4945 1771 c.rw.nsid = cpu_to_le32(ns->ns_id);
a53295b6 1772 c.rw.slba = cpu_to_le64(io.slba);
6c7d4945 1773 c.rw.length = cpu_to_le16(io.nblocks);
a53295b6 1774 c.rw.control = cpu_to_le16(io.control);
1c9b5265
MW
1775 c.rw.dsmgmt = cpu_to_le32(io.dsmgmt);
1776 c.rw.reftag = cpu_to_le32(io.reftag);
1777 c.rw.apptag = cpu_to_le16(io.apptag);
1778 c.rw.appmask = cpu_to_le16(io.appmask);
a67a9513 1779 c.rw.metadata = cpu_to_le64(meta_dma);
d29ec824
CH
1780
1781 status = __nvme_submit_sync_cmd(ns->queue, &c, NULL,
835da3f9 1782 (void __user *)(uintptr_t)io.addr, length, NULL, 0);
f410c680 1783 unmap:
a67a9513
KB
1784 if (meta) {
1785 if (status == NVME_SC_SUCCESS && !write) {
fec558b5 1786 if (copy_to_user(metadata, meta, meta_len))
a67a9513
KB
1787 status = -EFAULT;
1788 }
e75ec752 1789 dma_free_coherent(dev->dev, meta_len, meta, meta_dma);
f410c680 1790 }
a53295b6
MW
1791 return status;
1792}
1793
1c63dc66 1794static int nvme_user_cmd(struct nvme_ctrl *ctrl, struct nvme_ns *ns,
a4aea562 1795 struct nvme_passthru_cmd __user *ucmd)
6ee44cdc 1796{
7963e521 1797 struct nvme_passthru_cmd cmd;
6ee44cdc 1798 struct nvme_command c;
d29ec824
CH
1799 unsigned timeout = 0;
1800 int status;
6ee44cdc 1801
6bbf1acd
MW
1802 if (!capable(CAP_SYS_ADMIN))
1803 return -EACCES;
1804 if (copy_from_user(&cmd, ucmd, sizeof(cmd)))
6ee44cdc 1805 return -EFAULT;
6ee44cdc
MW
1806
1807 memset(&c, 0, sizeof(c));
6bbf1acd
MW
1808 c.common.opcode = cmd.opcode;
1809 c.common.flags = cmd.flags;
1810 c.common.nsid = cpu_to_le32(cmd.nsid);
1811 c.common.cdw2[0] = cpu_to_le32(cmd.cdw2);
1812 c.common.cdw2[1] = cpu_to_le32(cmd.cdw3);
1813 c.common.cdw10[0] = cpu_to_le32(cmd.cdw10);
1814 c.common.cdw10[1] = cpu_to_le32(cmd.cdw11);
1815 c.common.cdw10[2] = cpu_to_le32(cmd.cdw12);
1816 c.common.cdw10[3] = cpu_to_le32(cmd.cdw13);
1817 c.common.cdw10[4] = cpu_to_le32(cmd.cdw14);
1818 c.common.cdw10[5] = cpu_to_le32(cmd.cdw15);
1819
d29ec824
CH
1820 if (cmd.timeout_ms)
1821 timeout = msecs_to_jiffies(cmd.timeout_ms);
eca18b23 1822
1c63dc66 1823 status = __nvme_submit_sync_cmd(ns ? ns->queue : ctrl->admin_q, &c,
835da3f9 1824 NULL, (void __user *)(uintptr_t)cmd.addr, cmd.data_len,
d29ec824
CH
1825 &cmd.result, timeout);
1826 if (status >= 0) {
1827 if (put_user(cmd.result, &ucmd->result))
1828 return -EFAULT;
6bbf1acd 1829 }
f4f117f6 1830
6ee44cdc
MW
1831 return status;
1832}
1833
81f03fed
JD
1834static int nvme_subsys_reset(struct nvme_dev *dev)
1835{
1836 if (!dev->subsystem)
1837 return -ENOTTY;
1838
7a67cbea 1839 writel(0x4E564D65, dev->bar + NVME_REG_NSSR); /* "NVMe" */
81f03fed
JD
1840 return 0;
1841}
1842
b60503ba
MW
1843static int nvme_ioctl(struct block_device *bdev, fmode_t mode, unsigned int cmd,
1844 unsigned long arg)
1845{
1846 struct nvme_ns *ns = bdev->bd_disk->private_data;
1847
1848 switch (cmd) {
6bbf1acd 1849 case NVME_IOCTL_ID:
c3bfe717 1850 force_successful_syscall_return();
6bbf1acd
MW
1851 return ns->ns_id;
1852 case NVME_IOCTL_ADMIN_CMD:
1c63dc66 1853 return nvme_user_cmd(ns->ctrl, NULL, (void __user *)arg);
7963e521 1854 case NVME_IOCTL_IO_CMD:
1c63dc66 1855 return nvme_user_cmd(ns->ctrl, ns, (void __user *)arg);
a53295b6
MW
1856 case NVME_IOCTL_SUBMIT_IO:
1857 return nvme_submit_io(ns, (void __user *)arg);
5d0f6131
VV
1858 case SG_GET_VERSION_NUM:
1859 return nvme_sg_get_version_num((void __user *)arg);
1860 case SG_IO:
1861 return nvme_sg_io(ns, (void __user *)arg);
b60503ba
MW
1862 default:
1863 return -ENOTTY;
1864 }
1865}
1866
320a3827
KB
1867#ifdef CONFIG_COMPAT
1868static int nvme_compat_ioctl(struct block_device *bdev, fmode_t mode,
1869 unsigned int cmd, unsigned long arg)
1870{
320a3827
KB
1871 switch (cmd) {
1872 case SG_IO:
e179729a 1873 return -ENOIOCTLCMD;
320a3827
KB
1874 }
1875 return nvme_ioctl(bdev, mode, cmd, arg);
1876}
1877#else
1878#define nvme_compat_ioctl NULL
1879#endif
1880
5105aa55 1881static void nvme_free_dev(struct kref *kref);
188c3568
KB
1882static void nvme_free_ns(struct kref *kref)
1883{
1884 struct nvme_ns *ns = container_of(kref, struct nvme_ns, kref);
1c63dc66 1885 struct nvme_dev *dev = to_nvme_dev(ns->ctrl);
188c3568 1886
ca064085
MB
1887 if (ns->type == NVME_NS_LIGHTNVM)
1888 nvme_nvm_unregister(ns->queue, ns->disk->disk_name);
1889
188c3568
KB
1890 spin_lock(&dev_list_lock);
1891 ns->disk->private_data = NULL;
1892 spin_unlock(&dev_list_lock);
1893
1c63dc66 1894 kref_put(&dev->kref, nvme_free_dev);
188c3568
KB
1895 put_disk(ns->disk);
1896 kfree(ns);
1897}
1898
9ac27090
KB
1899static int nvme_open(struct block_device *bdev, fmode_t mode)
1900{
9e60352c
KB
1901 int ret = 0;
1902 struct nvme_ns *ns;
9ac27090 1903
9e60352c
KB
1904 spin_lock(&dev_list_lock);
1905 ns = bdev->bd_disk->private_data;
1906 if (!ns)
1907 ret = -ENXIO;
188c3568 1908 else if (!kref_get_unless_zero(&ns->kref))
9e60352c
KB
1909 ret = -ENXIO;
1910 spin_unlock(&dev_list_lock);
1911
1912 return ret;
9ac27090
KB
1913}
1914
9ac27090
KB
1915static void nvme_release(struct gendisk *disk, fmode_t mode)
1916{
1917 struct nvme_ns *ns = disk->private_data;
188c3568 1918 kref_put(&ns->kref, nvme_free_ns);
9ac27090
KB
1919}
1920
4cc09e2d
KB
1921static int nvme_getgeo(struct block_device *bd, struct hd_geometry *geo)
1922{
1923 /* some standard values */
1924 geo->heads = 1 << 6;
1925 geo->sectors = 1 << 5;
1926 geo->cylinders = get_capacity(bd->bd_disk) >> 11;
1927 return 0;
1928}
1929
e1e5e564
KB
1930static void nvme_config_discard(struct nvme_ns *ns)
1931{
1932 u32 logical_block_size = queue_logical_block_size(ns->queue);
1933 ns->queue->limits.discard_zeroes_data = 0;
1934 ns->queue->limits.discard_alignment = logical_block_size;
1935 ns->queue->limits.discard_granularity = logical_block_size;
2bb4cd5c 1936 blk_queue_max_discard_sectors(ns->queue, 0xffffffff);
e1e5e564
KB
1937 queue_flag_set_unlocked(QUEUE_FLAG_DISCARD, ns->queue);
1938}
1939
1b9dbf7f
KB
1940static int nvme_revalidate_disk(struct gendisk *disk)
1941{
1942 struct nvme_ns *ns = disk->private_data;
1c63dc66 1943 struct nvme_dev *dev = to_nvme_dev(ns->ctrl);
1b9dbf7f 1944 struct nvme_id_ns *id;
a67a9513
KB
1945 u8 lbaf, pi_type;
1946 u16 old_ms;
e1e5e564 1947 unsigned short bs;
1b9dbf7f 1948
1c63dc66 1949 if (nvme_identify_ns(&dev->ctrl, ns->ns_id, &id)) {
a5768aa8 1950 dev_warn(dev->dev, "%s: Identify failure nvme%dn%d\n", __func__,
1c63dc66 1951 dev->ctrl.instance, ns->ns_id);
a5768aa8 1952 return -ENODEV;
1b9dbf7f 1953 }
a5768aa8
KB
1954 if (id->ncap == 0) {
1955 kfree(id);
1956 return -ENODEV;
e1e5e564 1957 }
1b9dbf7f 1958
ca064085
MB
1959 if (nvme_nvm_ns_supported(ns, id) && ns->type != NVME_NS_LIGHTNVM) {
1960 if (nvme_nvm_register(ns->queue, disk->disk_name)) {
1961 dev_warn(dev->dev,
1962 "%s: LightNVM init failure\n", __func__);
1963 kfree(id);
1964 return -ENODEV;
1965 }
1966 ns->type = NVME_NS_LIGHTNVM;
1967 }
1968
e1e5e564
KB
1969 old_ms = ns->ms;
1970 lbaf = id->flbas & NVME_NS_FLBAS_LBA_MASK;
1b9dbf7f 1971 ns->lba_shift = id->lbaf[lbaf].ds;
e1e5e564 1972 ns->ms = le16_to_cpu(id->lbaf[lbaf].ms);
a67a9513 1973 ns->ext = ns->ms && (id->flbas & NVME_NS_FLBAS_META_EXT);
e1e5e564
KB
1974
1975 /*
1976 * If identify namespace failed, use default 512 byte block size so
1977 * block layer can use before failing read/write for 0 capacity.
1978 */
1979 if (ns->lba_shift == 0)
1980 ns->lba_shift = 9;
1981 bs = 1 << ns->lba_shift;
1982
1983 /* XXX: PI implementation requires metadata equal t10 pi tuple size */
1984 pi_type = ns->ms == sizeof(struct t10_pi_tuple) ?
1985 id->dps & NVME_NS_DPS_PI_MASK : 0;
1986
4cfc766e 1987 blk_mq_freeze_queue(disk->queue);
52b68d7e
KB
1988 if (blk_get_integrity(disk) && (ns->pi_type != pi_type ||
1989 ns->ms != old_ms ||
e1e5e564 1990 bs != queue_logical_block_size(disk->queue) ||
a67a9513 1991 (ns->ms && ns->ext)))
e1e5e564
KB
1992 blk_integrity_unregister(disk);
1993
1994 ns->pi_type = pi_type;
1995 blk_queue_logical_block_size(ns->queue, bs);
1996
25520d55 1997 if (ns->ms && !ns->ext)
e1e5e564
KB
1998 nvme_init_integrity(ns);
1999
ca064085
MB
2000 if ((ns->ms && !(ns->ms == 8 && ns->pi_type) &&
2001 !blk_get_integrity(disk)) ||
2002 ns->type == NVME_NS_LIGHTNVM)
e1e5e564
KB
2003 set_capacity(disk, 0);
2004 else
2005 set_capacity(disk, le64_to_cpup(&id->nsze) << (ns->lba_shift - 9));
2006
1c63dc66 2007 if (dev->ctrl.oncs & NVME_CTRL_ONCS_DSM)
e1e5e564 2008 nvme_config_discard(ns);
4cfc766e 2009 blk_mq_unfreeze_queue(disk->queue);
1b9dbf7f 2010
d29ec824 2011 kfree(id);
1b9dbf7f
KB
2012 return 0;
2013}
2014
1d277a63
KB
2015static char nvme_pr_type(enum pr_type type)
2016{
2017 switch (type) {
2018 case PR_WRITE_EXCLUSIVE:
2019 return 1;
2020 case PR_EXCLUSIVE_ACCESS:
2021 return 2;
2022 case PR_WRITE_EXCLUSIVE_REG_ONLY:
2023 return 3;
2024 case PR_EXCLUSIVE_ACCESS_REG_ONLY:
2025 return 4;
2026 case PR_WRITE_EXCLUSIVE_ALL_REGS:
2027 return 5;
2028 case PR_EXCLUSIVE_ACCESS_ALL_REGS:
2029 return 6;
2030 default:
2031 return 0;
2032 }
2033};
2034
2035static int nvme_pr_command(struct block_device *bdev, u32 cdw10,
2036 u64 key, u64 sa_key, u8 op)
2037{
2038 struct nvme_ns *ns = bdev->bd_disk->private_data;
2039 struct nvme_command c;
2040 u8 data[16] = { 0, };
2041
2042 put_unaligned_le64(key, &data[0]);
2043 put_unaligned_le64(sa_key, &data[8]);
2044
2045 memset(&c, 0, sizeof(c));
2046 c.common.opcode = op;
a6dd1020
CH
2047 c.common.nsid = cpu_to_le32(ns->ns_id);
2048 c.common.cdw10[0] = cpu_to_le32(cdw10);
1d277a63
KB
2049
2050 return nvme_submit_sync_cmd(ns->queue, &c, data, 16);
2051}
2052
2053static int nvme_pr_register(struct block_device *bdev, u64 old,
2054 u64 new, unsigned flags)
2055{
2056 u32 cdw10;
2057
2058 if (flags & ~PR_FL_IGNORE_KEY)
2059 return -EOPNOTSUPP;
2060
2061 cdw10 = old ? 2 : 0;
2062 cdw10 |= (flags & PR_FL_IGNORE_KEY) ? 1 << 3 : 0;
2063 cdw10 |= (1 << 30) | (1 << 31); /* PTPL=1 */
2064 return nvme_pr_command(bdev, cdw10, old, new, nvme_cmd_resv_register);
2065}
2066
2067static int nvme_pr_reserve(struct block_device *bdev, u64 key,
2068 enum pr_type type, unsigned flags)
2069{
2070 u32 cdw10;
2071
2072 if (flags & ~PR_FL_IGNORE_KEY)
2073 return -EOPNOTSUPP;
2074
2075 cdw10 = nvme_pr_type(type) << 8;
2076 cdw10 |= ((flags & PR_FL_IGNORE_KEY) ? 1 << 3 : 0);
2077 return nvme_pr_command(bdev, cdw10, key, 0, nvme_cmd_resv_acquire);
2078}
2079
2080static int nvme_pr_preempt(struct block_device *bdev, u64 old, u64 new,
2081 enum pr_type type, bool abort)
2082{
2083 u32 cdw10 = nvme_pr_type(type) << 8 | abort ? 2 : 1;
2084 return nvme_pr_command(bdev, cdw10, old, new, nvme_cmd_resv_acquire);
2085}
2086
2087static int nvme_pr_clear(struct block_device *bdev, u64 key)
2088{
73fcf4e2 2089 u32 cdw10 = 1 | (key ? 1 << 3 : 0);
1d277a63
KB
2090 return nvme_pr_command(bdev, cdw10, key, 0, nvme_cmd_resv_register);
2091}
2092
2093static int nvme_pr_release(struct block_device *bdev, u64 key, enum pr_type type)
2094{
2095 u32 cdw10 = nvme_pr_type(type) << 8 | key ? 1 << 3 : 0;
2096 return nvme_pr_command(bdev, cdw10, key, 0, nvme_cmd_resv_release);
2097}
2098
2099static const struct pr_ops nvme_pr_ops = {
2100 .pr_register = nvme_pr_register,
2101 .pr_reserve = nvme_pr_reserve,
2102 .pr_release = nvme_pr_release,
2103 .pr_preempt = nvme_pr_preempt,
2104 .pr_clear = nvme_pr_clear,
2105};
2106
b60503ba
MW
2107static const struct block_device_operations nvme_fops = {
2108 .owner = THIS_MODULE,
2109 .ioctl = nvme_ioctl,
320a3827 2110 .compat_ioctl = nvme_compat_ioctl,
9ac27090
KB
2111 .open = nvme_open,
2112 .release = nvme_release,
4cc09e2d 2113 .getgeo = nvme_getgeo,
1b9dbf7f 2114 .revalidate_disk= nvme_revalidate_disk,
1d277a63 2115 .pr_ops = &nvme_pr_ops,
b60503ba
MW
2116};
2117
1fa6aead
MW
2118static int nvme_kthread(void *data)
2119{
d4b4ff8e 2120 struct nvme_dev *dev, *next;
1fa6aead
MW
2121
2122 while (!kthread_should_stop()) {
564a232c 2123 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 2124 spin_lock(&dev_list_lock);
d4b4ff8e 2125 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 2126 int i;
7a67cbea 2127 u32 csts = readl(dev->bar + NVME_REG_CSTS);
dfbac8c7
KB
2128
2129 if ((dev->subsystem && (csts & NVME_CSTS_NSSRO)) ||
2130 csts & NVME_CSTS_CFS) {
90667892
CH
2131 if (!__nvme_reset(dev)) {
2132 dev_warn(dev->dev,
2133 "Failed status: %x, reset controller\n",
7a67cbea 2134 readl(dev->bar + NVME_REG_CSTS));
90667892 2135 }
d4b4ff8e
KB
2136 continue;
2137 }
1fa6aead 2138 for (i = 0; i < dev->queue_count; i++) {
a4aea562 2139 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
2140 if (!nvmeq)
2141 continue;
1fa6aead 2142 spin_lock_irq(&nvmeq->q_lock);
bc57a0f7 2143 nvme_process_cq(nvmeq);
6fccf938 2144
1c63dc66 2145 while (i == 0 && dev->ctrl.event_limit > 0) {
a4aea562 2146 if (nvme_submit_async_admin_req(dev))
6fccf938 2147 break;
1c63dc66 2148 dev->ctrl.event_limit--;
6fccf938 2149 }
1fa6aead
MW
2150 spin_unlock_irq(&nvmeq->q_lock);
2151 }
2152 }
2153 spin_unlock(&dev_list_lock);
acb7aa0d 2154 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
2155 }
2156 return 0;
2157}
2158
e1e5e564 2159static void nvme_alloc_ns(struct nvme_dev *dev, unsigned nsid)
b60503ba
MW
2160{
2161 struct nvme_ns *ns;
2162 struct gendisk *disk;
e75ec752 2163 int node = dev_to_node(dev->dev);
b60503ba 2164
a4aea562 2165 ns = kzalloc_node(sizeof(*ns), GFP_KERNEL, node);
b60503ba 2166 if (!ns)
e1e5e564
KB
2167 return;
2168
a4aea562 2169 ns->queue = blk_mq_init_queue(&dev->tagset);
9f173b33 2170 if (IS_ERR(ns->queue))
b60503ba 2171 goto out_free_ns;
4eeb9215
MW
2172 queue_flag_set_unlocked(QUEUE_FLAG_NOMERGES, ns->queue);
2173 queue_flag_set_unlocked(QUEUE_FLAG_NONROT, ns->queue);
1c63dc66 2174 ns->ctrl = &dev->ctrl;
b60503ba
MW
2175 ns->queue->queuedata = ns;
2176
a4aea562 2177 disk = alloc_disk_node(0, node);
b60503ba
MW
2178 if (!disk)
2179 goto out_free_queue;
a4aea562 2180
188c3568 2181 kref_init(&ns->kref);
5aff9382 2182 ns->ns_id = nsid;
b60503ba 2183 ns->disk = disk;
e1e5e564
KB
2184 ns->lba_shift = 9; /* set to a default value for 512 until disk is validated */
2185 list_add_tail(&ns->list, &dev->namespaces);
2186
e9ef4636 2187 blk_queue_logical_block_size(ns->queue, 1 << ns->lba_shift);
e824410f 2188 if (dev->max_hw_sectors) {
8fc23e03 2189 blk_queue_max_hw_sectors(ns->queue, dev->max_hw_sectors);
e824410f 2190 blk_queue_max_segments(ns->queue,
6824c5ef 2191 (dev->max_hw_sectors / (dev->page_size >> 9)) + 1);
e824410f 2192 }
a4aea562
MB
2193 if (dev->stripe_size)
2194 blk_queue_chunk_sectors(ns->queue, dev->stripe_size >> 9);
1c63dc66 2195 if (dev->ctrl.vwc & NVME_CTRL_VWC_PRESENT)
a7d2ce28 2196 blk_queue_flush(ns->queue, REQ_FLUSH | REQ_FUA);
03100aad 2197 blk_queue_virt_boundary(ns->queue, dev->page_size - 1);
b60503ba
MW
2198
2199 disk->major = nvme_major;
469071a3 2200 disk->first_minor = 0;
b60503ba
MW
2201 disk->fops = &nvme_fops;
2202 disk->private_data = ns;
2203 disk->queue = ns->queue;
b3fffdef 2204 disk->driverfs_dev = dev->device;
469071a3 2205 disk->flags = GENHD_FL_EXT_DEVT;
1c63dc66 2206 sprintf(disk->disk_name, "nvme%dn%d", dev->ctrl.instance, nsid);
b60503ba 2207
e1e5e564
KB
2208 /*
2209 * Initialize capacity to 0 until we establish the namespace format and
2210 * setup integrity extentions if necessary. The revalidate_disk after
2211 * add_disk allows the driver to register with integrity if the format
2212 * requires it.
2213 */
2214 set_capacity(disk, 0);
a5768aa8
KB
2215 if (nvme_revalidate_disk(ns->disk))
2216 goto out_free_disk;
2217
5105aa55 2218 kref_get(&dev->kref);
ca064085
MB
2219 if (ns->type != NVME_NS_LIGHTNVM) {
2220 add_disk(ns->disk);
2221 if (ns->ms) {
2222 struct block_device *bd = bdget_disk(ns->disk, 0);
2223 if (!bd)
2224 return;
2225 if (blkdev_get(bd, FMODE_READ, NULL)) {
2226 bdput(bd);
2227 return;
2228 }
2229 blkdev_reread_part(bd);
2230 blkdev_put(bd, FMODE_READ);
7bee6074 2231 }
7bee6074 2232 }
e1e5e564 2233 return;
a5768aa8
KB
2234 out_free_disk:
2235 kfree(disk);
2236 list_del(&ns->list);
b60503ba
MW
2237 out_free_queue:
2238 blk_cleanup_queue(ns->queue);
2239 out_free_ns:
2240 kfree(ns);
b60503ba
MW
2241}
2242
2659e57b
CH
2243/*
2244 * Create I/O queues. Failing to create an I/O queue is not an issue,
2245 * we can continue with less than the desired amount of queues, and
2246 * even a controller without I/O queues an still be used to issue
2247 * admin commands. This might be useful to upgrade a buggy firmware
2248 * for example.
2249 */
42f61420
KB
2250static void nvme_create_io_queues(struct nvme_dev *dev)
2251{
a4aea562 2252 unsigned i;
42f61420 2253
a4aea562 2254 for (i = dev->queue_count; i <= dev->max_qid; i++)
2b25d981 2255 if (!nvme_alloc_queue(dev, i, dev->q_depth))
42f61420
KB
2256 break;
2257
a4aea562 2258 for (i = dev->online_queues; i <= dev->queue_count - 1; i++)
2659e57b
CH
2259 if (nvme_create_queue(dev->queues[i], i)) {
2260 nvme_free_queues(dev, i);
42f61420 2261 break;
2659e57b 2262 }
42f61420
KB
2263}
2264
b3b06812 2265static int set_queue_count(struct nvme_dev *dev, int count)
b60503ba
MW
2266{
2267 int status;
2268 u32 result;
b3b06812 2269 u32 q_count = (count - 1) | ((count - 1) << 16);
b60503ba 2270
1c63dc66 2271 status = nvme_set_features(&dev->ctrl, NVME_FEAT_NUM_QUEUES, q_count, 0,
bc5fc7e4 2272 &result);
27e8166c
MW
2273 if (status < 0)
2274 return status;
2275 if (status > 0) {
e75ec752 2276 dev_err(dev->dev, "Could not set queue count (%d)\n", status);
badc34d4 2277 return 0;
27e8166c 2278 }
b60503ba
MW
2279 return min(result & 0xffff, result >> 16) + 1;
2280}
2281
8ffaadf7
JD
2282static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
2283{
2284 u64 szu, size, offset;
2285 u32 cmbloc;
2286 resource_size_t bar_size;
2287 struct pci_dev *pdev = to_pci_dev(dev->dev);
2288 void __iomem *cmb;
2289 dma_addr_t dma_addr;
2290
2291 if (!use_cmb_sqes)
2292 return NULL;
2293
7a67cbea 2294 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
2295 if (!(NVME_CMB_SZ(dev->cmbsz)))
2296 return NULL;
2297
7a67cbea 2298 cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7
JD
2299
2300 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
2301 size = szu * NVME_CMB_SZ(dev->cmbsz);
2302 offset = szu * NVME_CMB_OFST(cmbloc);
2303 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
2304
2305 if (offset > bar_size)
2306 return NULL;
2307
2308 /*
2309 * Controllers may support a CMB size larger than their BAR,
2310 * for example, due to being behind a bridge. Reduce the CMB to
2311 * the reported size of the BAR
2312 */
2313 if (size > bar_size - offset)
2314 size = bar_size - offset;
2315
2316 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
2317 cmb = ioremap_wc(dma_addr, size);
2318 if (!cmb)
2319 return NULL;
2320
2321 dev->cmb_dma_addr = dma_addr;
2322 dev->cmb_size = size;
2323 return cmb;
2324}
2325
2326static inline void nvme_release_cmb(struct nvme_dev *dev)
2327{
2328 if (dev->cmb) {
2329 iounmap(dev->cmb);
2330 dev->cmb = NULL;
2331 }
2332}
2333
9d713c2b
KB
2334static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
2335{
b80d5ccc 2336 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
2337}
2338
8d85fce7 2339static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 2340{
a4aea562 2341 struct nvme_queue *adminq = dev->queues[0];
e75ec752 2342 struct pci_dev *pdev = to_pci_dev(dev->dev);
42f61420 2343 int result, i, vecs, nr_io_queues, size;
b60503ba 2344
42f61420 2345 nr_io_queues = num_possible_cpus();
b348b7d5 2346 result = set_queue_count(dev, nr_io_queues);
badc34d4 2347 if (result <= 0)
1b23484b 2348 return result;
b348b7d5
MW
2349 if (result < nr_io_queues)
2350 nr_io_queues = result;
b60503ba 2351
8ffaadf7
JD
2352 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
2353 result = nvme_cmb_qdepth(dev, nr_io_queues,
2354 sizeof(struct nvme_command));
2355 if (result > 0)
2356 dev->q_depth = result;
2357 else
2358 nvme_release_cmb(dev);
2359 }
2360
9d713c2b
KB
2361 size = db_bar_size(dev, nr_io_queues);
2362 if (size > 8192) {
f1938f6e 2363 iounmap(dev->bar);
9d713c2b
KB
2364 do {
2365 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
2366 if (dev->bar)
2367 break;
2368 if (!--nr_io_queues)
2369 return -ENOMEM;
2370 size = db_bar_size(dev, nr_io_queues);
2371 } while (1);
7a67cbea 2372 dev->dbs = dev->bar + 4096;
5a92e700 2373 adminq->q_db = dev->dbs;
f1938f6e
MW
2374 }
2375
9d713c2b 2376 /* Deregister the admin queue's interrupt */
3193f07b 2377 free_irq(dev->entry[0].vector, adminq);
9d713c2b 2378
e32efbfc
JA
2379 /*
2380 * If we enable msix early due to not intx, disable it again before
2381 * setting up the full range we need.
2382 */
2383 if (!pdev->irq)
2384 pci_disable_msix(pdev);
2385
be577fab 2386 for (i = 0; i < nr_io_queues; i++)
1b23484b 2387 dev->entry[i].entry = i;
be577fab
AG
2388 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
2389 if (vecs < 0) {
2390 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
2391 if (vecs < 0) {
2392 vecs = 1;
2393 } else {
2394 for (i = 0; i < vecs; i++)
2395 dev->entry[i].vector = i + pdev->irq;
fa08a396
RRG
2396 }
2397 }
2398
063a8096
MW
2399 /*
2400 * Should investigate if there's a performance win from allocating
2401 * more queues than interrupt vectors; it might allow the submission
2402 * path to scale better, even if the receive path is limited by the
2403 * number of interrupts.
2404 */
2405 nr_io_queues = vecs;
42f61420 2406 dev->max_qid = nr_io_queues;
063a8096 2407
3193f07b 2408 result = queue_request_irq(dev, adminq, adminq->irqname);
758dd7fd
JD
2409 if (result) {
2410 adminq->cq_vector = -1;
22404274 2411 goto free_queues;
758dd7fd 2412 }
1b23484b 2413
cd638946 2414 /* Free previously allocated queues that are no longer usable */
42f61420 2415 nvme_free_queues(dev, nr_io_queues + 1);
a4aea562 2416 nvme_create_io_queues(dev);
9ecdc946 2417
22404274 2418 return 0;
b60503ba 2419
22404274 2420 free_queues:
a1a5ef99 2421 nvme_free_queues(dev, 1);
22404274 2422 return result;
b60503ba
MW
2423}
2424
a5768aa8
KB
2425static int ns_cmp(void *priv, struct list_head *a, struct list_head *b)
2426{
2427 struct nvme_ns *nsa = container_of(a, struct nvme_ns, list);
2428 struct nvme_ns *nsb = container_of(b, struct nvme_ns, list);
2429
2430 return nsa->ns_id - nsb->ns_id;
2431}
2432
2433static struct nvme_ns *nvme_find_ns(struct nvme_dev *dev, unsigned nsid)
2434{
2435 struct nvme_ns *ns;
2436
2437 list_for_each_entry(ns, &dev->namespaces, list) {
2438 if (ns->ns_id == nsid)
2439 return ns;
2440 if (ns->ns_id > nsid)
2441 break;
2442 }
2443 return NULL;
2444}
2445
2446static inline bool nvme_io_incapable(struct nvme_dev *dev)
2447{
7a67cbea
CH
2448 return (!dev->bar ||
2449 readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_CFS ||
2450 dev->online_queues < 2);
a5768aa8
KB
2451}
2452
2453static void nvme_ns_remove(struct nvme_ns *ns)
2454{
1c63dc66
CH
2455 bool kill = nvme_io_incapable(to_nvme_dev(ns->ctrl)) &&
2456 !blk_queue_dying(ns->queue);
a5768aa8
KB
2457
2458 if (kill)
2459 blk_set_queue_dying(ns->queue);
9609b994 2460 if (ns->disk->flags & GENHD_FL_UP)
a5768aa8 2461 del_gendisk(ns->disk);
a5768aa8
KB
2462 if (kill || !blk_queue_dying(ns->queue)) {
2463 blk_mq_abort_requeue_list(ns->queue);
2464 blk_cleanup_queue(ns->queue);
5105aa55
KB
2465 }
2466 list_del_init(&ns->list);
2467 kref_put(&ns->kref, nvme_free_ns);
a5768aa8
KB
2468}
2469
2470static void nvme_scan_namespaces(struct nvme_dev *dev, unsigned nn)
2471{
2472 struct nvme_ns *ns, *next;
2473 unsigned i;
2474
2475 for (i = 1; i <= nn; i++) {
2476 ns = nvme_find_ns(dev, i);
2477 if (ns) {
5105aa55 2478 if (revalidate_disk(ns->disk))
a5768aa8 2479 nvme_ns_remove(ns);
a5768aa8
KB
2480 } else
2481 nvme_alloc_ns(dev, i);
2482 }
2483 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
5105aa55 2484 if (ns->ns_id > nn)
a5768aa8 2485 nvme_ns_remove(ns);
a5768aa8
KB
2486 }
2487 list_sort(NULL, &dev->namespaces, ns_cmp);
2488}
2489
bda4e0fb
KB
2490static void nvme_set_irq_hints(struct nvme_dev *dev)
2491{
2492 struct nvme_queue *nvmeq;
2493 int i;
2494
2495 for (i = 0; i < dev->online_queues; i++) {
2496 nvmeq = dev->queues[i];
2497
2498 if (!nvmeq->tags || !(*nvmeq->tags))
2499 continue;
2500
2501 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
2502 blk_mq_tags_cpumask(*nvmeq->tags));
2503 }
2504}
2505
a5768aa8
KB
2506static void nvme_dev_scan(struct work_struct *work)
2507{
2508 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
2509 struct nvme_id_ctrl *ctrl;
2510
2511 if (!dev->tagset.tags)
2512 return;
1c63dc66 2513 if (nvme_identify_ctrl(&dev->ctrl, &ctrl))
a5768aa8
KB
2514 return;
2515 nvme_scan_namespaces(dev, le32_to_cpup(&ctrl->nn));
2516 kfree(ctrl);
bda4e0fb 2517 nvme_set_irq_hints(dev);
a5768aa8
KB
2518}
2519
422ef0c7
MW
2520/*
2521 * Return: error value if an error occurred setting up the queues or calling
2522 * Identify Device. 0 if these succeeded, even if adding some of the
2523 * namespaces failed. At the moment, these failures are silent. TBD which
2524 * failures should be reported.
2525 */
8d85fce7 2526static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 2527{
e75ec752 2528 struct pci_dev *pdev = to_pci_dev(dev->dev);
c3bfe717 2529 int res;
51814232 2530 struct nvme_id_ctrl *ctrl;
7a67cbea 2531 int shift = NVME_CAP_MPSMIN(lo_hi_readq(dev->bar + NVME_REG_CAP)) + 12;
b60503ba 2532
1c63dc66 2533 res = nvme_identify_ctrl(&dev->ctrl, &ctrl);
b60503ba 2534 if (res) {
e75ec752 2535 dev_err(dev->dev, "Identify Controller failed (%d)\n", res);
e1e5e564 2536 return -EIO;
b60503ba
MW
2537 }
2538
1c63dc66
CH
2539 dev->ctrl.oncs = le16_to_cpup(&ctrl->oncs);
2540 dev->ctrl.abort_limit = ctrl->acl + 1;
2541 dev->ctrl.vwc = ctrl->vwc;
2542 memcpy(dev->ctrl.serial, ctrl->sn, sizeof(ctrl->sn));
2543 memcpy(dev->ctrl.model, ctrl->mn, sizeof(ctrl->mn));
2544 memcpy(dev->ctrl.firmware_rev, ctrl->fr, sizeof(ctrl->fr));
159b67d7 2545 if (ctrl->mdts)
8fc23e03 2546 dev->max_hw_sectors = 1 << (ctrl->mdts + shift - 9);
b12363d0
S
2547 else
2548 dev->max_hw_sectors = UINT_MAX;
68608c26 2549 if ((pdev->vendor == PCI_VENDOR_ID_INTEL) &&
a4aea562
MB
2550 (pdev->device == 0x0953) && ctrl->vs[3]) {
2551 unsigned int max_hw_sectors;
2552
159b67d7 2553 dev->stripe_size = 1 << (ctrl->vs[3] + shift);
a4aea562
MB
2554 max_hw_sectors = dev->stripe_size >> (shift - 9);
2555 if (dev->max_hw_sectors) {
2556 dev->max_hw_sectors = min(max_hw_sectors,
2557 dev->max_hw_sectors);
2558 } else
2559 dev->max_hw_sectors = max_hw_sectors;
2560 }
d29ec824 2561 kfree(ctrl);
a4aea562 2562
ffe7704d
KB
2563 if (!dev->tagset.tags) {
2564 dev->tagset.ops = &nvme_mq_ops;
2565 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2566 dev->tagset.timeout = NVME_IO_TIMEOUT;
2567 dev->tagset.numa_node = dev_to_node(dev->dev);
2568 dev->tagset.queue_depth =
a4aea562 2569 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
2570 dev->tagset.cmd_size = nvme_cmd_size(dev);
2571 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2572 dev->tagset.driver_data = dev;
b60503ba 2573
ffe7704d
KB
2574 if (blk_mq_alloc_tag_set(&dev->tagset))
2575 return 0;
2576 }
a5768aa8 2577 schedule_work(&dev->scan_work);
e1e5e564 2578 return 0;
b60503ba
MW
2579}
2580
0877cb0d
KB
2581static int nvme_dev_map(struct nvme_dev *dev)
2582{
42f61420 2583 u64 cap;
0877cb0d 2584 int bars, result = -ENOMEM;
e75ec752 2585 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
2586
2587 if (pci_enable_device_mem(pdev))
2588 return result;
2589
2590 dev->entry[0].vector = pdev->irq;
2591 pci_set_master(pdev);
2592 bars = pci_select_bars(pdev, IORESOURCE_MEM);
be7837e8
JA
2593 if (!bars)
2594 goto disable_pci;
2595
0877cb0d
KB
2596 if (pci_request_selected_regions(pdev, bars, "nvme"))
2597 goto disable_pci;
2598
e75ec752
CH
2599 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2600 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 2601 goto disable;
0877cb0d 2602
0877cb0d
KB
2603 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
2604 if (!dev->bar)
2605 goto disable;
e32efbfc 2606
7a67cbea 2607 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180
KB
2608 result = -ENODEV;
2609 goto unmap;
2610 }
e32efbfc
JA
2611
2612 /*
2613 * Some devices don't advertse INTx interrupts, pre-enable a single
2614 * MSIX vec for setup. We'll adjust this later.
2615 */
2616 if (!pdev->irq) {
2617 result = pci_enable_msix(pdev, dev->entry, 1);
2618 if (result < 0)
2619 goto unmap;
2620 }
2621
7a67cbea
CH
2622 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2623
42f61420
KB
2624 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
2625 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
7a67cbea
CH
2626 dev->dbs = dev->bar + 4096;
2627 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
8ffaadf7 2628 dev->cmb = nvme_map_cmb(dev);
0877cb0d
KB
2629
2630 return 0;
2631
0e53d180
KB
2632 unmap:
2633 iounmap(dev->bar);
2634 dev->bar = NULL;
0877cb0d
KB
2635 disable:
2636 pci_release_regions(pdev);
2637 disable_pci:
2638 pci_disable_device(pdev);
2639 return result;
2640}
2641
2642static void nvme_dev_unmap(struct nvme_dev *dev)
2643{
e75ec752
CH
2644 struct pci_dev *pdev = to_pci_dev(dev->dev);
2645
2646 if (pdev->msi_enabled)
2647 pci_disable_msi(pdev);
2648 else if (pdev->msix_enabled)
2649 pci_disable_msix(pdev);
0877cb0d
KB
2650
2651 if (dev->bar) {
2652 iounmap(dev->bar);
2653 dev->bar = NULL;
e75ec752 2654 pci_release_regions(pdev);
0877cb0d
KB
2655 }
2656
e75ec752
CH
2657 if (pci_is_enabled(pdev))
2658 pci_disable_device(pdev);
0877cb0d
KB
2659}
2660
4d115420
KB
2661struct nvme_delq_ctx {
2662 struct task_struct *waiter;
2663 struct kthread_worker *worker;
2664 atomic_t refcount;
2665};
2666
2667static void nvme_wait_dq(struct nvme_delq_ctx *dq, struct nvme_dev *dev)
2668{
2669 dq->waiter = current;
2670 mb();
2671
2672 for (;;) {
2673 set_current_state(TASK_KILLABLE);
2674 if (!atomic_read(&dq->refcount))
2675 break;
2676 if (!schedule_timeout(ADMIN_TIMEOUT) ||
2677 fatal_signal_pending(current)) {
0fb59cbc
KB
2678 /*
2679 * Disable the controller first since we can't trust it
2680 * at this point, but leave the admin queue enabled
2681 * until all queue deletion requests are flushed.
2682 * FIXME: This may take a while if there are more h/w
2683 * queues than admin tags.
2684 */
4d115420 2685 set_current_state(TASK_RUNNING);
7a67cbea
CH
2686 nvme_disable_ctrl(dev,
2687 lo_hi_readq(dev->bar + NVME_REG_CAP));
0fb59cbc 2688 nvme_clear_queue(dev->queues[0]);
4d115420 2689 flush_kthread_worker(dq->worker);
0fb59cbc 2690 nvme_disable_queue(dev, 0);
4d115420
KB
2691 return;
2692 }
2693 }
2694 set_current_state(TASK_RUNNING);
2695}
2696
2697static void nvme_put_dq(struct nvme_delq_ctx *dq)
2698{
2699 atomic_dec(&dq->refcount);
2700 if (dq->waiter)
2701 wake_up_process(dq->waiter);
2702}
2703
2704static struct nvme_delq_ctx *nvme_get_dq(struct nvme_delq_ctx *dq)
2705{
2706 atomic_inc(&dq->refcount);
2707 return dq;
2708}
2709
2710static void nvme_del_queue_end(struct nvme_queue *nvmeq)
2711{
2712 struct nvme_delq_ctx *dq = nvmeq->cmdinfo.ctx;
4d115420 2713 nvme_put_dq(dq);
604e8c8d
KB
2714
2715 spin_lock_irq(&nvmeq->q_lock);
2716 nvme_process_cq(nvmeq);
2717 spin_unlock_irq(&nvmeq->q_lock);
4d115420
KB
2718}
2719
2720static int adapter_async_del_queue(struct nvme_queue *nvmeq, u8 opcode,
2721 kthread_work_func_t fn)
2722{
2723 struct nvme_command c;
2724
2725 memset(&c, 0, sizeof(c));
2726 c.delete_queue.opcode = opcode;
2727 c.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2728
2729 init_kthread_work(&nvmeq->cmdinfo.work, fn);
a4aea562
MB
2730 return nvme_submit_admin_async_cmd(nvmeq->dev, &c, &nvmeq->cmdinfo,
2731 ADMIN_TIMEOUT);
4d115420
KB
2732}
2733
2734static void nvme_del_cq_work_handler(struct kthread_work *work)
2735{
2736 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2737 cmdinfo.work);
2738 nvme_del_queue_end(nvmeq);
2739}
2740
2741static int nvme_delete_cq(struct nvme_queue *nvmeq)
2742{
2743 return adapter_async_del_queue(nvmeq, nvme_admin_delete_cq,
2744 nvme_del_cq_work_handler);
2745}
2746
2747static void nvme_del_sq_work_handler(struct kthread_work *work)
2748{
2749 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2750 cmdinfo.work);
2751 int status = nvmeq->cmdinfo.status;
2752
2753 if (!status)
2754 status = nvme_delete_cq(nvmeq);
2755 if (status)
2756 nvme_del_queue_end(nvmeq);
2757}
2758
2759static int nvme_delete_sq(struct nvme_queue *nvmeq)
2760{
2761 return adapter_async_del_queue(nvmeq, nvme_admin_delete_sq,
2762 nvme_del_sq_work_handler);
2763}
2764
2765static void nvme_del_queue_start(struct kthread_work *work)
2766{
2767 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2768 cmdinfo.work);
4d115420
KB
2769 if (nvme_delete_sq(nvmeq))
2770 nvme_del_queue_end(nvmeq);
2771}
2772
2773static void nvme_disable_io_queues(struct nvme_dev *dev)
2774{
2775 int i;
2776 DEFINE_KTHREAD_WORKER_ONSTACK(worker);
2777 struct nvme_delq_ctx dq;
2778 struct task_struct *kworker_task = kthread_run(kthread_worker_fn,
1c63dc66 2779 &worker, "nvme%d", dev->ctrl.instance);
4d115420
KB
2780
2781 if (IS_ERR(kworker_task)) {
e75ec752 2782 dev_err(dev->dev,
4d115420
KB
2783 "Failed to create queue del task\n");
2784 for (i = dev->queue_count - 1; i > 0; i--)
2785 nvme_disable_queue(dev, i);
2786 return;
2787 }
2788
2789 dq.waiter = NULL;
2790 atomic_set(&dq.refcount, 0);
2791 dq.worker = &worker;
2792 for (i = dev->queue_count - 1; i > 0; i--) {
a4aea562 2793 struct nvme_queue *nvmeq = dev->queues[i];
4d115420
KB
2794
2795 if (nvme_suspend_queue(nvmeq))
2796 continue;
2797 nvmeq->cmdinfo.ctx = nvme_get_dq(&dq);
2798 nvmeq->cmdinfo.worker = dq.worker;
2799 init_kthread_work(&nvmeq->cmdinfo.work, nvme_del_queue_start);
2800 queue_kthread_work(dq.worker, &nvmeq->cmdinfo.work);
2801 }
2802 nvme_wait_dq(&dq, dev);
2803 kthread_stop(kworker_task);
2804}
2805
b9afca3e
DM
2806/*
2807* Remove the node from the device list and check
2808* for whether or not we need to stop the nvme_thread.
2809*/
2810static void nvme_dev_list_remove(struct nvme_dev *dev)
2811{
2812 struct task_struct *tmp = NULL;
2813
2814 spin_lock(&dev_list_lock);
2815 list_del_init(&dev->node);
2816 if (list_empty(&dev_list) && !IS_ERR_OR_NULL(nvme_thread)) {
2817 tmp = nvme_thread;
2818 nvme_thread = NULL;
2819 }
2820 spin_unlock(&dev_list_lock);
2821
2822 if (tmp)
2823 kthread_stop(tmp);
2824}
2825
c9d3bf88
KB
2826static void nvme_freeze_queues(struct nvme_dev *dev)
2827{
2828 struct nvme_ns *ns;
2829
2830 list_for_each_entry(ns, &dev->namespaces, list) {
2831 blk_mq_freeze_queue_start(ns->queue);
2832
cddcd72b 2833 spin_lock_irq(ns->queue->queue_lock);
c9d3bf88 2834 queue_flag_set(QUEUE_FLAG_STOPPED, ns->queue);
cddcd72b 2835 spin_unlock_irq(ns->queue->queue_lock);
c9d3bf88
KB
2836
2837 blk_mq_cancel_requeue_work(ns->queue);
2838 blk_mq_stop_hw_queues(ns->queue);
2839 }
2840}
2841
2842static void nvme_unfreeze_queues(struct nvme_dev *dev)
2843{
2844 struct nvme_ns *ns;
2845
2846 list_for_each_entry(ns, &dev->namespaces, list) {
2847 queue_flag_clear_unlocked(QUEUE_FLAG_STOPPED, ns->queue);
2848 blk_mq_unfreeze_queue(ns->queue);
2849 blk_mq_start_stopped_hw_queues(ns->queue, true);
2850 blk_mq_kick_requeue_list(ns->queue);
2851 }
2852}
2853
f0b50732 2854static void nvme_dev_shutdown(struct nvme_dev *dev)
b60503ba 2855{
22404274 2856 int i;
7c1b2450 2857 u32 csts = -1;
22404274 2858
b9afca3e 2859 nvme_dev_list_remove(dev);
1fa6aead 2860
c9d3bf88
KB
2861 if (dev->bar) {
2862 nvme_freeze_queues(dev);
7a67cbea 2863 csts = readl(dev->bar + NVME_REG_CSTS);
c9d3bf88 2864 }
7c1b2450 2865 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
4d115420 2866 for (i = dev->queue_count - 1; i >= 0; i--) {
a4aea562 2867 struct nvme_queue *nvmeq = dev->queues[i];
4d115420 2868 nvme_suspend_queue(nvmeq);
4d115420
KB
2869 }
2870 } else {
2871 nvme_disable_io_queues(dev);
1894d8f1 2872 nvme_shutdown_ctrl(dev);
4d115420
KB
2873 nvme_disable_queue(dev, 0);
2874 }
f0b50732 2875 nvme_dev_unmap(dev);
07836e65
KB
2876
2877 for (i = dev->queue_count - 1; i >= 0; i--)
2878 nvme_clear_queue(dev->queues[i]);
f0b50732
KB
2879}
2880
2881static void nvme_dev_remove(struct nvme_dev *dev)
2882{
5105aa55 2883 struct nvme_ns *ns, *next;
f0b50732 2884
5105aa55 2885 list_for_each_entry_safe(ns, next, &dev->namespaces, list)
a5768aa8 2886 nvme_ns_remove(ns);
b60503ba
MW
2887}
2888
091b6092
MW
2889static int nvme_setup_prp_pools(struct nvme_dev *dev)
2890{
e75ec752 2891 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2892 PAGE_SIZE, PAGE_SIZE, 0);
2893 if (!dev->prp_page_pool)
2894 return -ENOMEM;
2895
99802a7a 2896 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2897 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2898 256, 256, 0);
2899 if (!dev->prp_small_pool) {
2900 dma_pool_destroy(dev->prp_page_pool);
2901 return -ENOMEM;
2902 }
091b6092
MW
2903 return 0;
2904}
2905
2906static void nvme_release_prp_pools(struct nvme_dev *dev)
2907{
2908 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2909 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2910}
2911
cd58ad7d
QSA
2912static DEFINE_IDA(nvme_instance_ida);
2913
2914static int nvme_set_instance(struct nvme_dev *dev)
b60503ba 2915{
cd58ad7d
QSA
2916 int instance, error;
2917
2918 do {
2919 if (!ida_pre_get(&nvme_instance_ida, GFP_KERNEL))
2920 return -ENODEV;
2921
2922 spin_lock(&dev_list_lock);
2923 error = ida_get_new(&nvme_instance_ida, &instance);
2924 spin_unlock(&dev_list_lock);
2925 } while (error == -EAGAIN);
2926
2927 if (error)
2928 return -ENODEV;
2929
1c63dc66 2930 dev->ctrl.instance = instance;
cd58ad7d 2931 return 0;
b60503ba
MW
2932}
2933
2934static void nvme_release_instance(struct nvme_dev *dev)
2935{
cd58ad7d 2936 spin_lock(&dev_list_lock);
1c63dc66 2937 ida_remove(&nvme_instance_ida, dev->ctrl.instance);
cd58ad7d 2938 spin_unlock(&dev_list_lock);
b60503ba
MW
2939}
2940
5e82e952
KB
2941static void nvme_free_dev(struct kref *kref)
2942{
2943 struct nvme_dev *dev = container_of(kref, struct nvme_dev, kref);
9ac27090 2944
e75ec752 2945 put_device(dev->dev);
b3fffdef 2946 put_device(dev->device);
285dffc9 2947 nvme_release_instance(dev);
4af0e21c
KB
2948 if (dev->tagset.tags)
2949 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2950 if (dev->ctrl.admin_q)
2951 blk_put_queue(dev->ctrl.admin_q);
5e82e952
KB
2952 kfree(dev->queues);
2953 kfree(dev->entry);
2954 kfree(dev);
2955}
2956
2957static int nvme_dev_open(struct inode *inode, struct file *f)
2958{
b3fffdef
KB
2959 struct nvme_dev *dev;
2960 int instance = iminor(inode);
2961 int ret = -ENODEV;
2962
2963 spin_lock(&dev_list_lock);
2964 list_for_each_entry(dev, &dev_list, node) {
1c63dc66
CH
2965 if (dev->ctrl.instance == instance) {
2966 if (!dev->ctrl.admin_q) {
2e1d8448
KB
2967 ret = -EWOULDBLOCK;
2968 break;
2969 }
b3fffdef
KB
2970 if (!kref_get_unless_zero(&dev->kref))
2971 break;
2972 f->private_data = dev;
2973 ret = 0;
2974 break;
2975 }
2976 }
2977 spin_unlock(&dev_list_lock);
2978
2979 return ret;
5e82e952
KB
2980}
2981
2982static int nvme_dev_release(struct inode *inode, struct file *f)
2983{
2984 struct nvme_dev *dev = f->private_data;
2985 kref_put(&dev->kref, nvme_free_dev);
2986 return 0;
2987}
2988
2989static long nvme_dev_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
2990{
2991 struct nvme_dev *dev = f->private_data;
a4aea562
MB
2992 struct nvme_ns *ns;
2993
5e82e952
KB
2994 switch (cmd) {
2995 case NVME_IOCTL_ADMIN_CMD:
1c63dc66 2996 return nvme_user_cmd(&dev->ctrl, NULL, (void __user *)arg);
7963e521 2997 case NVME_IOCTL_IO_CMD:
a4aea562
MB
2998 if (list_empty(&dev->namespaces))
2999 return -ENOTTY;
3000 ns = list_first_entry(&dev->namespaces, struct nvme_ns, list);
1c63dc66 3001 return nvme_user_cmd(&dev->ctrl, ns, (void __user *)arg);
4cc06521
KB
3002 case NVME_IOCTL_RESET:
3003 dev_warn(dev->dev, "resetting controller\n");
3004 return nvme_reset(dev);
81f03fed
JD
3005 case NVME_IOCTL_SUBSYS_RESET:
3006 return nvme_subsys_reset(dev);
5e82e952
KB
3007 default:
3008 return -ENOTTY;
3009 }
3010}
3011
3012static const struct file_operations nvme_dev_fops = {
3013 .owner = THIS_MODULE,
3014 .open = nvme_dev_open,
3015 .release = nvme_dev_release,
3016 .unlocked_ioctl = nvme_dev_ioctl,
3017 .compat_ioctl = nvme_dev_ioctl,
3018};
3019
3cf519b5 3020static void nvme_probe_work(struct work_struct *work)
f0b50732 3021{
3cf519b5 3022 struct nvme_dev *dev = container_of(work, struct nvme_dev, probe_work);
b9afca3e 3023 bool start_thread = false;
3cf519b5 3024 int result;
f0b50732
KB
3025
3026 result = nvme_dev_map(dev);
3027 if (result)
3cf519b5 3028 goto out;
f0b50732
KB
3029
3030 result = nvme_configure_admin_queue(dev);
3031 if (result)
3032 goto unmap;
3033
3034 spin_lock(&dev_list_lock);
b9afca3e
DM
3035 if (list_empty(&dev_list) && IS_ERR_OR_NULL(nvme_thread)) {
3036 start_thread = true;
3037 nvme_thread = NULL;
3038 }
f0b50732
KB
3039 list_add(&dev->node, &dev_list);
3040 spin_unlock(&dev_list_lock);
3041
b9afca3e
DM
3042 if (start_thread) {
3043 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
387caa5a 3044 wake_up_all(&nvme_kthread_wait);
b9afca3e
DM
3045 } else
3046 wait_event_killable(nvme_kthread_wait, nvme_thread);
3047
3048 if (IS_ERR_OR_NULL(nvme_thread)) {
3049 result = nvme_thread ? PTR_ERR(nvme_thread) : -EINTR;
3050 goto disable;
3051 }
a4aea562
MB
3052
3053 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
3054 result = nvme_alloc_admin_tags(dev);
3055 if (result)
3056 goto disable;
b9afca3e 3057
f0b50732 3058 result = nvme_setup_io_queues(dev);
badc34d4 3059 if (result)
0fb59cbc 3060 goto free_tags;
f0b50732 3061
1c63dc66 3062 dev->ctrl.event_limit = 1;
3cf519b5 3063
2659e57b
CH
3064 /*
3065 * Keep the controller around but remove all namespaces if we don't have
3066 * any working I/O queue.
3067 */
3cf519b5
CH
3068 if (dev->online_queues < 2) {
3069 dev_warn(dev->dev, "IO queues not created\n");
3cf519b5
CH
3070 nvme_dev_remove(dev);
3071 } else {
3072 nvme_unfreeze_queues(dev);
3073 nvme_dev_add(dev);
3074 }
3075
3076 return;
f0b50732 3077
0fb59cbc
KB
3078 free_tags:
3079 nvme_dev_remove_admin(dev);
1c63dc66
CH
3080 blk_put_queue(dev->ctrl.admin_q);
3081 dev->ctrl.admin_q = NULL;
4af0e21c 3082 dev->queues[0]->tags = NULL;
f0b50732 3083 disable:
a1a5ef99 3084 nvme_disable_queue(dev, 0);
b9afca3e 3085 nvme_dev_list_remove(dev);
f0b50732
KB
3086 unmap:
3087 nvme_dev_unmap(dev);
3cf519b5
CH
3088 out:
3089 if (!work_busy(&dev->reset_work))
3090 nvme_dead_ctrl(dev);
f0b50732
KB
3091}
3092
9a6b9458
KB
3093static int nvme_remove_dead_ctrl(void *arg)
3094{
3095 struct nvme_dev *dev = (struct nvme_dev *)arg;
e75ec752 3096 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458
KB
3097
3098 if (pci_get_drvdata(pdev))
c81f4975 3099 pci_stop_and_remove_bus_device_locked(pdev);
9a6b9458
KB
3100 kref_put(&dev->kref, nvme_free_dev);
3101 return 0;
3102}
3103
de3eff2b
KB
3104static void nvme_dead_ctrl(struct nvme_dev *dev)
3105{
3106 dev_warn(dev->dev, "Device failed to resume\n");
3107 kref_get(&dev->kref);
3108 if (IS_ERR(kthread_run(nvme_remove_dead_ctrl, dev, "nvme%d",
1c63dc66 3109 dev->ctrl.instance))) {
de3eff2b
KB
3110 dev_err(dev->dev,
3111 "Failed to start controller remove task\n");
3112 kref_put(&dev->kref, nvme_free_dev);
3113 }
3114}
3115
77b50d9e 3116static void nvme_reset_work(struct work_struct *ws)
9a6b9458 3117{
77b50d9e 3118 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
ffe7704d
KB
3119 bool in_probe = work_busy(&dev->probe_work);
3120
9a6b9458 3121 nvme_dev_shutdown(dev);
ffe7704d
KB
3122
3123 /* Synchronize with device probe so that work will see failure status
3124 * and exit gracefully without trying to schedule another reset */
3125 flush_work(&dev->probe_work);
3126
3127 /* Fail this device if reset occured during probe to avoid
3128 * infinite initialization loops. */
3129 if (in_probe) {
de3eff2b 3130 nvme_dead_ctrl(dev);
ffe7704d 3131 return;
9a6b9458 3132 }
ffe7704d
KB
3133 /* Schedule device resume asynchronously so the reset work is available
3134 * to cleanup errors that may occur during reinitialization */
3135 schedule_work(&dev->probe_work);
9a6b9458
KB
3136}
3137
90667892 3138static int __nvme_reset(struct nvme_dev *dev)
9ca97374 3139{
90667892
CH
3140 if (work_pending(&dev->reset_work))
3141 return -EBUSY;
3142 list_del_init(&dev->node);
3143 queue_work(nvme_workq, &dev->reset_work);
3144 return 0;
9ca97374
TH
3145}
3146
4cc06521
KB
3147static int nvme_reset(struct nvme_dev *dev)
3148{
90667892 3149 int ret;
4cc06521 3150
1c63dc66 3151 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
4cc06521
KB
3152 return -ENODEV;
3153
3154 spin_lock(&dev_list_lock);
90667892 3155 ret = __nvme_reset(dev);
4cc06521
KB
3156 spin_unlock(&dev_list_lock);
3157
3158 if (!ret) {
3159 flush_work(&dev->reset_work);
ffe7704d 3160 flush_work(&dev->probe_work);
4cc06521
KB
3161 return 0;
3162 }
3163
3164 return ret;
3165}
3166
3167static ssize_t nvme_sysfs_reset(struct device *dev,
3168 struct device_attribute *attr, const char *buf,
3169 size_t count)
3170{
3171 struct nvme_dev *ndev = dev_get_drvdata(dev);
3172 int ret;
3173
3174 ret = nvme_reset(ndev);
3175 if (ret < 0)
3176 return ret;
3177
3178 return count;
3179}
3180static DEVICE_ATTR(reset_controller, S_IWUSR, NULL, nvme_sysfs_reset);
3181
1c63dc66
CH
3182static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
3183{
3184 *val = readl(to_nvme_dev(ctrl)->bar + off);
3185 return 0;
3186}
3187
3188static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
3189 .reg_read32 = nvme_pci_reg_read32,
3190};
3191
8d85fce7 3192static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 3193{
a4aea562 3194 int node, result = -ENOMEM;
b60503ba
MW
3195 struct nvme_dev *dev;
3196
a4aea562
MB
3197 node = dev_to_node(&pdev->dev);
3198 if (node == NUMA_NO_NODE)
3199 set_dev_node(&pdev->dev, 0);
3200
3201 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
3202 if (!dev)
3203 return -ENOMEM;
a4aea562
MB
3204 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
3205 GFP_KERNEL, node);
b60503ba
MW
3206 if (!dev->entry)
3207 goto free;
a4aea562
MB
3208 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
3209 GFP_KERNEL, node);
b60503ba
MW
3210 if (!dev->queues)
3211 goto free;
3212
3213 INIT_LIST_HEAD(&dev->namespaces);
77b50d9e 3214 INIT_WORK(&dev->reset_work, nvme_reset_work);
e75ec752 3215 dev->dev = get_device(&pdev->dev);
9a6b9458 3216 pci_set_drvdata(pdev, dev);
1c63dc66
CH
3217
3218 dev->ctrl.ops = &nvme_pci_ctrl_ops;
3219 dev->ctrl.dev = dev->dev;
3220
cd58ad7d
QSA
3221 result = nvme_set_instance(dev);
3222 if (result)
a96d4f5c 3223 goto put_pci;
b60503ba 3224
091b6092
MW
3225 result = nvme_setup_prp_pools(dev);
3226 if (result)
0877cb0d 3227 goto release;
091b6092 3228
fb35e914 3229 kref_init(&dev->kref);
b3fffdef 3230 dev->device = device_create(nvme_class, &pdev->dev,
1c63dc66
CH
3231 MKDEV(nvme_char_major, dev->ctrl.instance),
3232 dev, "nvme%d", dev->ctrl.instance);
b3fffdef
KB
3233 if (IS_ERR(dev->device)) {
3234 result = PTR_ERR(dev->device);
2e1d8448 3235 goto release_pools;
b3fffdef
KB
3236 }
3237 get_device(dev->device);
4cc06521
KB
3238 dev_set_drvdata(dev->device, dev);
3239
3240 result = device_create_file(dev->device, &dev_attr_reset_controller);
3241 if (result)
3242 goto put_dev;
740216fc 3243
e6e96d73 3244 INIT_LIST_HEAD(&dev->node);
a5768aa8 3245 INIT_WORK(&dev->scan_work, nvme_dev_scan);
3cf519b5 3246 INIT_WORK(&dev->probe_work, nvme_probe_work);
2e1d8448 3247 schedule_work(&dev->probe_work);
b60503ba
MW
3248 return 0;
3249
4cc06521 3250 put_dev:
1c63dc66 3251 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->ctrl.instance));
4cc06521 3252 put_device(dev->device);
0877cb0d 3253 release_pools:
091b6092 3254 nvme_release_prp_pools(dev);
0877cb0d
KB
3255 release:
3256 nvme_release_instance(dev);
a96d4f5c 3257 put_pci:
e75ec752 3258 put_device(dev->dev);
b60503ba
MW
3259 free:
3260 kfree(dev->queues);
3261 kfree(dev->entry);
3262 kfree(dev);
3263 return result;
3264}
3265
f0d54a54
KB
3266static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
3267{
a6739479 3268 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 3269
a6739479
KB
3270 if (prepare)
3271 nvme_dev_shutdown(dev);
3272 else
0a7385ad 3273 schedule_work(&dev->probe_work);
f0d54a54
KB
3274}
3275
09ece142
KB
3276static void nvme_shutdown(struct pci_dev *pdev)
3277{
3278 struct nvme_dev *dev = pci_get_drvdata(pdev);
3279 nvme_dev_shutdown(dev);
3280}
3281
8d85fce7 3282static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
3283{
3284 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458
KB
3285
3286 spin_lock(&dev_list_lock);
3287 list_del_init(&dev->node);
3288 spin_unlock(&dev_list_lock);
3289
3290 pci_set_drvdata(pdev, NULL);
2e1d8448 3291 flush_work(&dev->probe_work);
9a6b9458 3292 flush_work(&dev->reset_work);
a5768aa8 3293 flush_work(&dev->scan_work);
4cc06521 3294 device_remove_file(dev->device, &dev_attr_reset_controller);
c9d3bf88 3295 nvme_dev_remove(dev);
3399a3f7 3296 nvme_dev_shutdown(dev);
a4aea562 3297 nvme_dev_remove_admin(dev);
1c63dc66 3298 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->ctrl.instance));
a1a5ef99 3299 nvme_free_queues(dev, 0);
8ffaadf7 3300 nvme_release_cmb(dev);
9a6b9458 3301 nvme_release_prp_pools(dev);
5e82e952 3302 kref_put(&dev->kref, nvme_free_dev);
b60503ba
MW
3303}
3304
3305/* These functions are yet to be implemented */
3306#define nvme_error_detected NULL
3307#define nvme_dump_registers NULL
3308#define nvme_link_reset NULL
3309#define nvme_slot_reset NULL
3310#define nvme_error_resume NULL
cd638946 3311
671a6018 3312#ifdef CONFIG_PM_SLEEP
cd638946
KB
3313static int nvme_suspend(struct device *dev)
3314{
3315 struct pci_dev *pdev = to_pci_dev(dev);
3316 struct nvme_dev *ndev = pci_get_drvdata(pdev);
3317
3318 nvme_dev_shutdown(ndev);
3319 return 0;
3320}
3321
3322static int nvme_resume(struct device *dev)
3323{
3324 struct pci_dev *pdev = to_pci_dev(dev);
3325 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 3326
0a7385ad 3327 schedule_work(&ndev->probe_work);
9a6b9458 3328 return 0;
cd638946 3329}
671a6018 3330#endif
cd638946
KB
3331
3332static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 3333
1d352035 3334static const struct pci_error_handlers nvme_err_handler = {
b60503ba
MW
3335 .error_detected = nvme_error_detected,
3336 .mmio_enabled = nvme_dump_registers,
3337 .link_reset = nvme_link_reset,
3338 .slot_reset = nvme_slot_reset,
3339 .resume = nvme_error_resume,
f0d54a54 3340 .reset_notify = nvme_reset_notify,
b60503ba
MW
3341};
3342
3343/* Move to pci_ids.h later */
3344#define PCI_CLASS_STORAGE_EXPRESS 0x010802
3345
6eb0d698 3346static const struct pci_device_id nvme_id_table[] = {
b60503ba 3347 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 3348 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
b60503ba
MW
3349 { 0, }
3350};
3351MODULE_DEVICE_TABLE(pci, nvme_id_table);
3352
3353static struct pci_driver nvme_driver = {
3354 .name = "nvme",
3355 .id_table = nvme_id_table,
3356 .probe = nvme_probe,
8d85fce7 3357 .remove = nvme_remove,
09ece142 3358 .shutdown = nvme_shutdown,
cd638946
KB
3359 .driver = {
3360 .pm = &nvme_dev_pm_ops,
3361 },
b60503ba
MW
3362 .err_handler = &nvme_err_handler,
3363};
3364
3365static int __init nvme_init(void)
3366{
0ac13140 3367 int result;
1fa6aead 3368
b9afca3e 3369 init_waitqueue_head(&nvme_kthread_wait);
b60503ba 3370
9a6b9458
KB
3371 nvme_workq = create_singlethread_workqueue("nvme");
3372 if (!nvme_workq)
b9afca3e 3373 return -ENOMEM;
9a6b9458 3374
5c42ea16
KB
3375 result = register_blkdev(nvme_major, "nvme");
3376 if (result < 0)
9a6b9458 3377 goto kill_workq;
5c42ea16 3378 else if (result > 0)
0ac13140 3379 nvme_major = result;
b60503ba 3380
b3fffdef
KB
3381 result = __register_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme",
3382 &nvme_dev_fops);
3383 if (result < 0)
3384 goto unregister_blkdev;
3385 else if (result > 0)
3386 nvme_char_major = result;
3387
3388 nvme_class = class_create(THIS_MODULE, "nvme");
c727040b
AK
3389 if (IS_ERR(nvme_class)) {
3390 result = PTR_ERR(nvme_class);
b3fffdef 3391 goto unregister_chrdev;
c727040b 3392 }
b3fffdef 3393
f3db22fe
KB
3394 result = pci_register_driver(&nvme_driver);
3395 if (result)
b3fffdef 3396 goto destroy_class;
1fa6aead 3397 return 0;
b60503ba 3398
b3fffdef
KB
3399 destroy_class:
3400 class_destroy(nvme_class);
3401 unregister_chrdev:
3402 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
1fa6aead 3403 unregister_blkdev:
b60503ba 3404 unregister_blkdev(nvme_major, "nvme");
9a6b9458
KB
3405 kill_workq:
3406 destroy_workqueue(nvme_workq);
b60503ba
MW
3407 return result;
3408}
3409
3410static void __exit nvme_exit(void)
3411{
3412 pci_unregister_driver(&nvme_driver);
3413 unregister_blkdev(nvme_major, "nvme");
9a6b9458 3414 destroy_workqueue(nvme_workq);
b3fffdef
KB
3415 class_destroy(nvme_class);
3416 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
b9afca3e 3417 BUG_ON(nvme_thread && !IS_ERR(nvme_thread));
21bd78bc 3418 _nvme_check_size();
b60503ba
MW
3419}
3420
3421MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3422MODULE_LICENSE("GPL");
c78b4713 3423MODULE_VERSION("1.0");
b60503ba
MW
3424module_init(nvme_init);
3425module_exit(nvme_exit);