]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sparc64/sun4u.c
apb: use gpios to wire up the apb device to the SPARC CPU IRQs
[mirror_qemu.git] / hw / sparc64 / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
db5ebe5f 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
4771d756
PB
26#include "qemu-common.h"
27#include "cpu.h"
83c9f4ca
PB
28#include "hw/hw.h"
29#include "hw/pci/pci.h"
6864fa38 30#include "hw/pci/pci_bus.h"
0d09e41a
PB
31#include "hw/pci-host/apb.h"
32#include "hw/i386/pc.h"
33#include "hw/char/serial.h"
34#include "hw/timer/m48t59.h"
35#include "hw/block/fdc.h"
1422e32d 36#include "net/net.h"
1de7afc9 37#include "qemu/timer.h"
9c17d615 38#include "sysemu/sysemu.h"
83c9f4ca 39#include "hw/boards.h"
c6363bae 40#include "hw/nvram/sun_nvram.h"
2024c014 41#include "hw/nvram/chrp_nvram.h"
fff54d22 42#include "hw/sparc/sparc64.h"
0d09e41a 43#include "hw/nvram/fw_cfg.h"
83c9f4ca
PB
44#include "hw/sysbus.h"
45#include "hw/ide.h"
6864fa38 46#include "hw/ide/pci.h"
83c9f4ca 47#include "hw/loader.h"
ca20cf32 48#include "elf.h"
f348b6d1 49#include "qemu/cutils.h"
3475187d 50
b430a225 51//#define DEBUG_EBUS
b430a225
BS
52
53#ifdef DEBUG_EBUS
54#define EBUS_DPRINTF(fmt, ...) \
55 do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
56#else
57#define EBUS_DPRINTF(fmt, ...)
9d926598
BS
58#endif
59
83469015
FB
60#define KERNEL_LOAD_ADDR 0x00404000
61#define CMDLINE_ADDR 0x003ff000
ac2e9d66 62#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 63#define PROM_VADDR 0x000ffd00000ULL
83469015 64#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e 65#define APB_MEM_BASE 0x1ff00000000ULL
d63baf92 66#define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
f930d07e 67#define PROM_FILENAME "openbios-sparc64"
83469015 68#define NVRAM_SIZE 0x2000
e4bcb14c 69#define MAX_IDE_BUS 2
3cce6243 70#define BIOS_CFG_IOPORT 0x510
7589690c
BS
71#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
72#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
73#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
3475187d 74
852e82f3 75#define IVEC_MAX 0x40
9d926598 76
c7ba218d 77struct hwdef {
905fdcb5 78 uint16_t machine_id;
e87231d4
BS
79 uint64_t prom_addr;
80 uint64_t console_serial_base;
c7ba218d
BS
81};
82
c5e6fb7e 83typedef struct EbusState {
ad6856e8
MCA
84 /*< private >*/
85 PCIDevice parent_obj;
86
8c40b8d9 87 ISABus *isa_bus;
0fe22ffb 88 uint64_t console_serial_base;
c5e6fb7e
AK
89 MemoryRegion bar0;
90 MemoryRegion bar1;
91} EbusState;
92
ad6856e8
MCA
93#define TYPE_EBUS "ebus"
94#define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS)
95
57146941 96void DMA_init(ISABus *bus, int high_page_enable)
4556bd8b
BS
97{
98}
99
ddcd5531
GA
100static void fw_cfg_boot_set(void *opaque, const char *boot_device,
101 Error **errp)
81864572 102{
48779e50 103 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
104}
105
31688246 106static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
43a34704
BS
107 const char *arch, ram_addr_t RAM_size,
108 const char *boot_devices,
109 uint32_t kernel_image, uint32_t kernel_size,
110 const char *cmdline,
111 uint32_t initrd_image, uint32_t initrd_size,
112 uint32_t NVRAM_image,
113 int width, int height, int depth,
114 const uint8_t *macaddr)
83469015 115{
66508601 116 unsigned int i;
2024c014 117 int sysp_end;
d2c63fc1 118 uint8_t image[0x1ff0];
31688246 119 NvramClass *k = NVRAM_GET_CLASS(nvram);
d2c63fc1
BS
120
121 memset(image, '\0', sizeof(image));
122
2024c014
TH
123 /* OpenBIOS nvram variables partition */
124 sysp_end = chrp_nvram_create_system_partition(image, 0);
83469015 125
2024c014
TH
126 /* Free space partition */
127 chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
d2c63fc1 128
0d31cb99
BS
129 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
130
31688246
HP
131 for (i = 0; i < sizeof(image); i++) {
132 (k->write)(nvram, i, image[i]);
133 }
66508601 134
83469015 135 return 0;
3475187d 136}
5f2bf0fe
BS
137
138static uint64_t sun4u_load_kernel(const char *kernel_filename,
139 const char *initrd_filename,
140 ram_addr_t RAM_size, uint64_t *initrd_size,
141 uint64_t *initrd_addr, uint64_t *kernel_addr,
142 uint64_t *kernel_entry)
636aa70a
BS
143{
144 int linux_boot;
145 unsigned int i;
146 long kernel_size;
6908d9ce 147 uint8_t *ptr;
5f2bf0fe 148 uint64_t kernel_top;
636aa70a
BS
149
150 linux_boot = (kernel_filename != NULL);
151
152 kernel_size = 0;
153 if (linux_boot) {
ca20cf32
BS
154 int bswap_needed;
155
156#ifdef BSWAP_NEEDED
157 bswap_needed = 1;
158#else
159 bswap_needed = 0;
160#endif
5f2bf0fe 161 kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
7ef295ea 162 kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0);
5f2bf0fe
BS
163 if (kernel_size < 0) {
164 *kernel_addr = KERNEL_LOAD_ADDR;
165 *kernel_entry = KERNEL_LOAD_ADDR;
636aa70a 166 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
167 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
168 TARGET_PAGE_SIZE);
5f2bf0fe
BS
169 }
170 if (kernel_size < 0) {
636aa70a
BS
171 kernel_size = load_image_targphys(kernel_filename,
172 KERNEL_LOAD_ADDR,
173 RAM_size - KERNEL_LOAD_ADDR);
5f2bf0fe 174 }
636aa70a
BS
175 if (kernel_size < 0) {
176 fprintf(stderr, "qemu: could not load kernel '%s'\n",
177 kernel_filename);
178 exit(1);
179 }
5f2bf0fe 180 /* load initrd above kernel */
636aa70a
BS
181 *initrd_size = 0;
182 if (initrd_filename) {
5f2bf0fe
BS
183 *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
184
636aa70a 185 *initrd_size = load_image_targphys(initrd_filename,
5f2bf0fe
BS
186 *initrd_addr,
187 RAM_size - *initrd_addr);
188 if ((int)*initrd_size < 0) {
636aa70a
BS
189 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
190 initrd_filename);
191 exit(1);
192 }
193 }
194 if (*initrd_size > 0) {
195 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
5f2bf0fe 196 ptr = rom_ptr(*kernel_addr + i);
6908d9ce 197 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
5f2bf0fe 198 stl_p(ptr + 24, *initrd_addr + *kernel_addr);
6908d9ce 199 stl_p(ptr + 28, *initrd_size);
636aa70a
BS
200 break;
201 }
202 }
203 }
204 }
205 return kernel_size;
206}
3475187d 207
e87231d4 208typedef struct ResetData {
403d7a2d 209 SPARCCPU *cpu;
44a99354 210 uint64_t prom_addr;
e87231d4
BS
211} ResetData;
212
361dea40 213static void isa_irq_handler(void *opaque, int n, int level)
1387fe4a 214{
361dea40
BS
215 static const int isa_irq_to_ivec[16] = {
216 [1] = 0x29, /* keyboard */
217 [4] = 0x2b, /* serial */
218 [6] = 0x27, /* floppy */
219 [7] = 0x22, /* parallel */
220 [12] = 0x2a, /* mouse */
221 };
222 qemu_irq *irqs = opaque;
223 int ivec;
224
1f6fb58d 225 assert(n < ARRAY_SIZE(isa_irq_to_ivec));
361dea40
BS
226 ivec = isa_irq_to_ivec[n];
227 EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
228 if (ivec) {
229 qemu_set_irq(irqs[ivec], level);
230 }
1387fe4a
BS
231}
232
c190ea07 233/* EBUS (Eight bit bus) bridge */
ad6856e8 234static void ebus_realize(PCIDevice *pci_dev, Error **errp)
53e3c4f9 235{
ad6856e8 236 EbusState *s = EBUS(pci_dev);
c796edda 237 APBState *apb;
0fe22ffb 238 DeviceState *dev;
c796edda 239 qemu_irq *isa_irq;
0fe22ffb
MCA
240 DriveInfo *fd[MAX_FD];
241 int i;
c5e6fb7e 242
8c40b8d9
MCA
243 s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(),
244 pci_address_space_io(pci_dev), errp);
245 if (!s->isa_bus) {
246 error_setg(errp, "unable to instantiate EBUS ISA bus");
d10e5432
MA
247 return;
248 }
c5e6fb7e 249
c796edda
MCA
250 apb = APB_DEVICE(object_resolve_path_type("", TYPE_APB, NULL));
251 if (!apb) {
252 error_setg(errp, "unable to locate APB PCI host bridge");
253 return;
254 }
255
256 isa_irq = qemu_allocate_irqs(isa_irq_handler, apb->pbm_irqs, 16);
257 isa_bus_irqs(s->isa_bus, isa_irq);
258
0fe22ffb
MCA
259 /* Serial ports */
260 i = 0;
261 if (s->console_serial_base) {
262 serial_mm_init(pci_address_space(pci_dev), s->console_serial_base,
263 0, NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
264 i++;
265 }
266 serial_hds_isa_init(s->isa_bus, i, MAX_SERIAL_PORTS);
267
268 /* Parallel ports */
269 parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS);
270
271 /* Keyboard */
272 isa_create_simple(s->isa_bus, "i8042");
273
274 /* Floppy */
275 for (i = 0; i < MAX_FD; i++) {
276 fd[i] = drive_get(IF_FLOPPY, 0, i);
277 }
278 dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC));
279 if (fd[0]) {
280 qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]),
281 &error_abort);
282 }
283 if (fd[1]) {
284 qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]),
285 &error_abort);
286 }
287 qdev_prop_set_uint32(dev, "dma", -1);
288 qdev_init_nofail(dev);
289
290 /* PCI */
c5e6fb7e
AK
291 pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
292 pci_dev->config[0x05] = 0x00;
293 pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
294 pci_dev->config[0x07] = 0x03; // status = medium devsel
295 pci_dev->config[0x09] = 0x00; // programming i/f
296 pci_dev->config[0x0D] = 0x0a; // latency_timer
297
0a70e094
PB
298 memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
299 0, 0x1000000);
e824b2cc 300 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
0a70e094 301 memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
f3b18f35 302 0, 0x4000);
a1cf8be5 303 pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
c190ea07
BS
304}
305
0fe22ffb
MCA
306static Property ebus_properties[] = {
307 DEFINE_PROP_UINT64("console-serial-base", EbusState,
308 console_serial_base, 0),
309 DEFINE_PROP_END_OF_LIST(),
310};
311
40021f08
AL
312static void ebus_class_init(ObjectClass *klass, void *data)
313{
314 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
0fe22ffb 315 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08 316
ad6856e8 317 k->realize = ebus_realize;
40021f08
AL
318 k->vendor_id = PCI_VENDOR_ID_SUN;
319 k->device_id = PCI_DEVICE_ID_SUN_EBUS;
320 k->revision = 0x01;
321 k->class_id = PCI_CLASS_BRIDGE_OTHER;
0fe22ffb 322 dc->props = ebus_properties;
40021f08
AL
323}
324
8c43a6f0 325static const TypeInfo ebus_info = {
ad6856e8 326 .name = TYPE_EBUS,
39bffca2 327 .parent = TYPE_PCI_DEVICE,
39bffca2 328 .class_init = ebus_class_init,
ad6856e8 329 .instance_size = sizeof(EbusState),
fd3b02c8
EH
330 .interfaces = (InterfaceInfo[]) {
331 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
332 { },
333 },
53e3c4f9
BS
334};
335
13575cf6
AF
336#define TYPE_OPENPROM "openprom"
337#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
338
d4edce38 339typedef struct PROMState {
13575cf6
AF
340 SysBusDevice parent_obj;
341
d4edce38
AK
342 MemoryRegion prom;
343} PROMState;
344
409dbce5
AJ
345static uint64_t translate_prom_address(void *opaque, uint64_t addr)
346{
a8170e5e 347 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
348 return addr + *base_addr - PROM_VADDR;
349}
350
1baffa46 351/* Boot PROM (OpenBIOS) */
a8170e5e 352static void prom_init(hwaddr addr, const char *bios_name)
1baffa46
BS
353{
354 DeviceState *dev;
355 SysBusDevice *s;
356 char *filename;
357 int ret;
358
13575cf6 359 dev = qdev_create(NULL, TYPE_OPENPROM);
e23a1b33 360 qdev_init_nofail(dev);
1356b98d 361 s = SYS_BUS_DEVICE(dev);
1baffa46
BS
362
363 sysbus_mmio_map(s, 0, addr);
364
365 /* load boot prom */
366 if (bios_name == NULL) {
367 bios_name = PROM_FILENAME;
368 }
369 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
370 if (filename) {
409dbce5 371 ret = load_elf(filename, translate_prom_address, &addr,
7ef295ea 372 NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0);
1baffa46
BS
373 if (ret < 0 || ret > PROM_SIZE_MAX) {
374 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
375 }
7267c094 376 g_free(filename);
1baffa46
BS
377 } else {
378 ret = -1;
379 }
380 if (ret < 0 || ret > PROM_SIZE_MAX) {
381 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
382 exit(1);
383 }
384}
385
78fb261d 386static void prom_init1(Object *obj)
1baffa46 387{
78fb261d
XZ
388 PROMState *s = OPENPROM(obj);
389 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
1baffa46 390
1cfe48c1 391 memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX,
f8ed85ac 392 &error_fatal);
c5705a77 393 vmstate_register_ram_global(&s->prom);
d4edce38 394 memory_region_set_readonly(&s->prom, true);
750ecd44 395 sysbus_init_mmio(dev, &s->prom);
1baffa46
BS
396}
397
999e12bb
AL
398static Property prom_properties[] = {
399 {/* end of property list */},
400};
401
402static void prom_class_init(ObjectClass *klass, void *data)
403{
39bffca2 404 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 405
39bffca2 406 dc->props = prom_properties;
999e12bb
AL
407}
408
8c43a6f0 409static const TypeInfo prom_info = {
13575cf6 410 .name = TYPE_OPENPROM,
39bffca2
AL
411 .parent = TYPE_SYS_BUS_DEVICE,
412 .instance_size = sizeof(PROMState),
413 .class_init = prom_class_init,
78fb261d 414 .instance_init = prom_init1,
1baffa46
BS
415};
416
bda42033 417
88c034d5
AF
418#define TYPE_SUN4U_MEMORY "memory"
419#define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
420
421typedef struct RamDevice {
422 SysBusDevice parent_obj;
423
d4edce38 424 MemoryRegion ram;
04843626 425 uint64_t size;
bda42033
BS
426} RamDevice;
427
428/* System RAM */
78fb261d 429static void ram_realize(DeviceState *dev, Error **errp)
bda42033 430{
88c034d5 431 RamDevice *d = SUN4U_RAM(dev);
78fb261d 432 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
bda42033 433
1cfe48c1 434 memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size,
f8ed85ac 435 &error_fatal);
c5705a77 436 vmstate_register_ram_global(&d->ram);
78fb261d 437 sysbus_init_mmio(sbd, &d->ram);
bda42033
BS
438}
439
a8170e5e 440static void ram_init(hwaddr addr, ram_addr_t RAM_size)
bda42033
BS
441{
442 DeviceState *dev;
443 SysBusDevice *s;
444 RamDevice *d;
445
446 /* allocate RAM */
88c034d5 447 dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
1356b98d 448 s = SYS_BUS_DEVICE(dev);
bda42033 449
88c034d5 450 d = SUN4U_RAM(dev);
bda42033 451 d->size = RAM_size;
e23a1b33 452 qdev_init_nofail(dev);
bda42033
BS
453
454 sysbus_mmio_map(s, 0, addr);
455}
456
999e12bb
AL
457static Property ram_properties[] = {
458 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
459 DEFINE_PROP_END_OF_LIST(),
460};
461
462static void ram_class_init(ObjectClass *klass, void *data)
463{
39bffca2 464 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 465
78fb261d 466 dc->realize = ram_realize;
39bffca2 467 dc->props = ram_properties;
999e12bb
AL
468}
469
8c43a6f0 470static const TypeInfo ram_info = {
88c034d5 471 .name = TYPE_SUN4U_MEMORY,
39bffca2
AL
472 .parent = TYPE_SYS_BUS_DEVICE,
473 .instance_size = sizeof(RamDevice),
474 .class_init = ram_class_init,
bda42033
BS
475};
476
38bc50f7 477static void sun4uv_init(MemoryRegion *address_space_mem,
3ef96221 478 MachineState *machine,
7b833f5b
BS
479 const struct hwdef *hwdef)
480{
f9d1465f 481 SPARCCPU *cpu;
31688246 482 Nvram *nvram;
7b833f5b 483 unsigned int i;
5f2bf0fe 484 uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
588978c0 485 APBState *apb;
311f2b7a 486 PCIBus *pci_bus, *pci_busA, *pci_busB;
8d932971 487 PCIDevice *ebus, *pci_dev;
f3b18f35 488 SysBusDevice *s;
f455e98c 489 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
c3ae40e1 490 DeviceState *dev;
a88b362c 491 FWCfgState *fw_cfg;
8d932971 492 NICInfo *nd;
6864fa38
MCA
493 MACAddr macaddr;
494 bool onboard_nic;
7b833f5b 495
7b833f5b 496 /* init CPUs */
58530461 497 cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr);
7b833f5b 498
bda42033 499 /* set up devices */
3ef96221 500 ram_init(0, machine->ram_size);
3475187d 501
1baffa46 502 prom_init(hwdef->prom_addr, bios_name);
3475187d 503
2a4d6af5
MCA
504 apb = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, &pci_busA, &pci_busB);
505
506 /* Wire up PCI interrupts to CPU */
507 for (i = 0; i < IVEC_MAX; i++) {
508 qdev_connect_gpio_out_named(DEVICE(apb), "ivec-irq", i,
509 qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i));
510 }
511
588978c0 512 pci_bus = PCI_HOST_BRIDGE(apb)->bus;
83469015 513
6864fa38
MCA
514 /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is
515 reserved (leaving no slots free after on-board devices) however slots
516 0-3 are free on busB */
517 pci_bus->slot_reserved_mask = 0xfffffffc;
518 pci_busA->slot_reserved_mask = 0xfffffff1;
519 pci_busB->slot_reserved_mask = 0xfffffff0;
520
ad6856e8 521 ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS);
0fe22ffb
MCA
522 qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base",
523 hwdef->console_serial_base);
6864fa38
MCA
524 qdev_init_nofail(DEVICE(ebus));
525
6864fa38
MCA
526 pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA");
527
528 memset(&macaddr, 0, sizeof(MACAddr));
529 onboard_nic = false;
8d932971
MCA
530 for (i = 0; i < nb_nics; i++) {
531 nd = &nd_table[i];
532
6864fa38
MCA
533 if (!nd->model || strcmp(nd->model, "sunhme") == 0) {
534 if (!onboard_nic) {
535 pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1),
536 true, "sunhme");
537 memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr));
538 onboard_nic = true;
539 } else {
bcf9e2c2 540 pci_dev = pci_create(pci_busB, -1, "sunhme");
6864fa38 541 }
8d932971 542 } else {
bcf9e2c2 543 pci_dev = pci_create(pci_busB, -1, nd->model);
8d932971 544 }
6864fa38
MCA
545
546 dev = &pci_dev->qdev;
547 qdev_set_nic_properties(dev, nd);
548 qdev_init_nofail(dev);
549 }
550
551 /* If we don't have an onboard NIC, grab a default MAC address so that
552 * we have a valid machine id */
553 if (!onboard_nic) {
554 qemu_macaddr_default_if_unset(&macaddr);
8d932971 555 }
83469015 556
d8f94e1b 557 ide_drive_get(hd, ARRAY_SIZE(hd));
e4bcb14c 558
6864fa38
MCA
559 pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide");
560 qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1);
561 qdev_init_nofail(&pci_dev->qdev);
562 pci_ide_create_devs(pci_dev, hd);
3b898dda 563
f3b18f35
MCA
564 /* Map NVRAM into I/O (ebus) space */
565 nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
566 s = SYS_BUS_DEVICE(nvram);
07c84741 567 memory_region_add_subregion(pci_address_space_io(ebus), 0x2000,
f3b18f35
MCA
568 sysbus_mmio_get_region(s, 0));
569
636aa70a 570 initrd_size = 0;
5f2bf0fe 571 initrd_addr = 0;
3ef96221
MA
572 kernel_size = sun4u_load_kernel(machine->kernel_filename,
573 machine->initrd_filename,
5f2bf0fe
BS
574 ram_size, &initrd_size, &initrd_addr,
575 &kernel_addr, &kernel_entry);
636aa70a 576
3ef96221
MA
577 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
578 machine->boot_order,
5f2bf0fe 579 kernel_addr, kernel_size,
3ef96221 580 machine->kernel_cmdline,
5f2bf0fe 581 initrd_addr, initrd_size,
0d31cb99
BS
582 /* XXX: need an option to load a NVRAM image */
583 0,
584 graphic_width, graphic_height, graphic_depth,
6864fa38 585 (uint8_t *)&macaddr);
83469015 586
d6acc8a5
MCA
587 dev = qdev_create(NULL, TYPE_FW_CFG_IO);
588 qdev_prop_set_bit(dev, "dma_enabled", false);
07c84741 589 object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL);
d6acc8a5 590 qdev_init_nofail(dev);
07c84741 591 memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT,
d6acc8a5
MCA
592 &FW_CFG_IO(dev)->comb_iomem);
593
594 fw_cfg = FW_CFG(dev);
5836d168 595 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 596 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
905fdcb5
BS
597 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
598 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
5f2bf0fe
BS
599 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
600 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
3ef96221 601 if (machine->kernel_cmdline) {
9c9b0512 602 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
3ef96221
MA
603 strlen(machine->kernel_cmdline) + 1);
604 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
513f789f 605 } else {
9c9b0512 606 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f 607 }
5f2bf0fe
BS
608 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
609 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
3ef96221 610 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
7589690c
BS
611
612 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
613 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
614 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
615
513f789f 616 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3475187d
FB
617}
618
905fdcb5
BS
619enum {
620 sun4u_id = 0,
621 sun4v_id = 64,
622};
623
c7ba218d
BS
624static const struct hwdef hwdefs[] = {
625 /* Sun4u generic PC-like machine */
626 {
905fdcb5 627 .machine_id = sun4u_id,
e87231d4
BS
628 .prom_addr = 0x1fff0000000ULL,
629 .console_serial_base = 0,
c7ba218d
BS
630 },
631 /* Sun4v generic PC-like machine */
632 {
905fdcb5 633 .machine_id = sun4v_id,
e87231d4
BS
634 .prom_addr = 0x1fff0000000ULL,
635 .console_serial_base = 0,
636 },
c7ba218d
BS
637};
638
639/* Sun4u hardware initialisation */
3ef96221 640static void sun4u_init(MachineState *machine)
5f072e1f 641{
3ef96221 642 sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
c7ba218d
BS
643}
644
645/* Sun4v hardware initialisation */
3ef96221 646static void sun4v_init(MachineState *machine)
5f072e1f 647{
3ef96221 648 sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
c7ba218d
BS
649}
650
8a661aea 651static void sun4u_class_init(ObjectClass *oc, void *data)
e264d29d 652{
8a661aea
AF
653 MachineClass *mc = MACHINE_CLASS(oc);
654
e264d29d
EH
655 mc->desc = "Sun4u platform";
656 mc->init = sun4u_init;
2059839b 657 mc->block_default_type = IF_IDE;
e264d29d
EH
658 mc->max_cpus = 1; /* XXX for now */
659 mc->is_default = 1;
660 mc->default_boot_order = "c";
58530461 661 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi");
e264d29d 662}
c7ba218d 663
8a661aea
AF
664static const TypeInfo sun4u_type = {
665 .name = MACHINE_TYPE_NAME("sun4u"),
666 .parent = TYPE_MACHINE,
667 .class_init = sun4u_class_init,
668};
e87231d4 669
8a661aea 670static void sun4v_class_init(ObjectClass *oc, void *data)
e264d29d 671{
8a661aea
AF
672 MachineClass *mc = MACHINE_CLASS(oc);
673
e264d29d
EH
674 mc->desc = "Sun4v platform";
675 mc->init = sun4v_init;
2059839b 676 mc->block_default_type = IF_IDE;
e264d29d
EH
677 mc->max_cpus = 1; /* XXX for now */
678 mc->default_boot_order = "c";
58530461 679 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1");
e264d29d
EH
680}
681
8a661aea
AF
682static const TypeInfo sun4v_type = {
683 .name = MACHINE_TYPE_NAME("sun4v"),
684 .parent = TYPE_MACHINE,
685 .class_init = sun4v_class_init,
686};
e264d29d 687
83f7d43a
AF
688static void sun4u_register_types(void)
689{
690 type_register_static(&ebus_info);
691 type_register_static(&prom_info);
692 type_register_static(&ram_info);
83f7d43a 693
8a661aea
AF
694 type_register_static(&sun4u_type);
695 type_register_static(&sun4v_type);
8a661aea
AF
696}
697
83f7d43a 698type_init(sun4u_register_types)