]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/process.c
x86/cpufeatures: Disentangle SSBD enumeration
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / process.c
CommitLineData
c767a54b
JP
1#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
61c4628b
SS
3#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
389d1fb1 7#include <linux/prctl.h>
61c4628b
SS
8#include <linux/slab.h>
9#include <linux/sched.h>
4c822698 10#include <linux/sched/idle.h>
b17b0153 11#include <linux/sched/debug.h>
29930025 12#include <linux/sched/task.h>
68db0cf1 13#include <linux/sched/task_stack.h>
186f4360
PG
14#include <linux/init.h>
15#include <linux/export.h>
7f424a8b 16#include <linux/pm.h>
162a688e 17#include <linux/tick.h>
9d62dcdf 18#include <linux/random.h>
7c68af6e 19#include <linux/user-return-notifier.h>
814e2c84
AI
20#include <linux/dmi.h>
21#include <linux/utsname.h>
90e24014
RW
22#include <linux/stackprotector.h>
23#include <linux/tick.h>
24#include <linux/cpuidle.h>
61613521 25#include <trace/events/power.h>
24f1e32c 26#include <linux/hw_breakpoint.h>
93789b32 27#include <asm/cpu.h>
d3ec5cae 28#include <asm/apic.h>
2c1b284e 29#include <asm/syscalls.h>
7c0f6ba6 30#include <linux/uaccess.h>
b253149b 31#include <asm/mwait.h>
78f7f1e5 32#include <asm/fpu/internal.h>
66cb5917 33#include <asm/debugreg.h>
90e24014 34#include <asm/nmi.h>
375074cc 35#include <asm/tlbflush.h>
8838eb6c 36#include <asm/mce.h>
9fda6a06 37#include <asm/vm86.h>
7b32aead 38#include <asm/switch_to.h>
b7ffc44d 39#include <asm/desc.h>
e9ea1e7f 40#include <asm/prctl.h>
0b35aca2 41#include <asm/spec-ctrl.h>
90e24014 42
45046892
TG
43/*
44 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
45 * no more per-task TSS's. The TSS size is kept cacheline-aligned
46 * so they are allowed to end up in the .data..cacheline_aligned
47 * section. Since TSS's are completely CPU-local, we want them
48 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
49 */
f45e5749 50__visible DEFINE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw) = {
d0a0de21 51 .x86_tss = {
8c6b12e8
AL
52 /*
53 * .sp0 is only used when entering ring 0 from a lower
54 * privilege level. Since the init task never runs anything
55 * but ring 0 code, there is no need for a valid value here.
56 * Poison it.
57 */
58 .sp0 = (1UL << (BITS_PER_LONG-1)) + 1,
281be4ff
AL
59
60#ifdef CONFIG_X86_64
61 /*
62 * .sp1 is cpu_current_top_of_stack. The init task never
63 * runs user code, but cpu_current_top_of_stack should still
64 * be well defined before the first context switch.
65 */
66 .sp1 = TOP_OF_INIT_STACK,
67#endif
68
d0a0de21
AL
69#ifdef CONFIG_X86_32
70 .ss0 = __KERNEL_DS,
71 .ss1 = __KERNEL_CS,
72 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
73#endif
74 },
75#ifdef CONFIG_X86_32
76 /*
77 * Note that the .io_bitmap member must be extra-big. This is because
78 * the CPU will access an additional byte beyond the end of the IO
79 * permission bitmap. The extra byte must be all 1 bits, and must
80 * be within the limit.
81 */
82 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
83#endif
84};
785be108 85EXPORT_PER_CPU_SYMBOL(cpu_tss_rw);
45046892 86
b7ceaec1
AL
87DEFINE_PER_CPU(bool, __tss_limit_invalid);
88EXPORT_PER_CPU_SYMBOL_GPL(__tss_limit_invalid);
b7ffc44d 89
55ccf3fe
SS
90/*
91 * this gets called so that we can store lazy state into memory and copy the
92 * current task into the new thread.
93 */
61c4628b
SS
94int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
95{
5aaeb5c0 96 memcpy(dst, src, arch_task_struct_size);
2459ee86
AL
97#ifdef CONFIG_VM86
98 dst->thread.vm86 = NULL;
99#endif
f1853505 100
c69e098b 101 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
61c4628b 102}
7f424a8b 103
389d1fb1
JF
104/*
105 * Free current thread data structures etc..
106 */
e6464694 107void exit_thread(struct task_struct *tsk)
389d1fb1 108{
e6464694 109 struct thread_struct *t = &tsk->thread;
250981e6 110 unsigned long *bp = t->io_bitmap_ptr;
ca6787ba 111 struct fpu *fpu = &t->fpu;
389d1fb1 112
250981e6 113 if (bp) {
785be108 114 struct tss_struct *tss = &per_cpu(cpu_tss_rw, get_cpu());
389d1fb1 115
389d1fb1
JF
116 t->io_bitmap_ptr = NULL;
117 clear_thread_flag(TIF_IO_BITMAP);
118 /*
119 * Careful, clear this in the TSS too:
120 */
121 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
122 t->io_bitmap_max = 0;
123 put_cpu();
250981e6 124 kfree(bp);
389d1fb1 125 }
1dcc8d7b 126
9fda6a06
BG
127 free_vm86(t);
128
50338615 129 fpu__drop(fpu);
389d1fb1
JF
130}
131
132void flush_thread(void)
133{
134 struct task_struct *tsk = current;
135
24f1e32c 136 flush_ptrace_hw_breakpoint(tsk);
389d1fb1 137 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
110d7f75 138
04c8e01d 139 fpu__clear(&tsk->thread.fpu);
389d1fb1
JF
140}
141
389d1fb1
JF
142void disable_TSC(void)
143{
144 preempt_disable();
145 if (!test_and_set_thread_flag(TIF_NOTSC))
146 /*
147 * Must flip the CPU state synchronously with
148 * TIF_NOTSC in the current running context.
149 */
5a920155 150 cr4_set_bits(X86_CR4_TSD);
389d1fb1
JF
151 preempt_enable();
152}
153
389d1fb1
JF
154static void enable_TSC(void)
155{
156 preempt_disable();
157 if (test_and_clear_thread_flag(TIF_NOTSC))
158 /*
159 * Must flip the CPU state synchronously with
160 * TIF_NOTSC in the current running context.
161 */
5a920155 162 cr4_clear_bits(X86_CR4_TSD);
389d1fb1
JF
163 preempt_enable();
164}
165
166int get_tsc_mode(unsigned long adr)
167{
168 unsigned int val;
169
170 if (test_thread_flag(TIF_NOTSC))
171 val = PR_TSC_SIGSEGV;
172 else
173 val = PR_TSC_ENABLE;
174
175 return put_user(val, (unsigned int __user *)adr);
176}
177
178int set_tsc_mode(unsigned int val)
179{
180 if (val == PR_TSC_SIGSEGV)
181 disable_TSC();
182 else if (val == PR_TSC_ENABLE)
183 enable_TSC();
184 else
185 return -EINVAL;
186
187 return 0;
188}
189
e9ea1e7f
KH
190DEFINE_PER_CPU(u64, msr_misc_features_shadow);
191
192static void set_cpuid_faulting(bool on)
193{
194 u64 msrval;
195
196 msrval = this_cpu_read(msr_misc_features_shadow);
197 msrval &= ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT;
198 msrval |= (on << MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT);
199 this_cpu_write(msr_misc_features_shadow, msrval);
200 wrmsrl(MSR_MISC_FEATURES_ENABLES, msrval);
201}
202
203static void disable_cpuid(void)
204{
205 preempt_disable();
206 if (!test_and_set_thread_flag(TIF_NOCPUID)) {
207 /*
208 * Must flip the CPU state synchronously with
209 * TIF_NOCPUID in the current running context.
210 */
211 set_cpuid_faulting(true);
212 }
213 preempt_enable();
214}
215
216static void enable_cpuid(void)
217{
218 preempt_disable();
219 if (test_and_clear_thread_flag(TIF_NOCPUID)) {
220 /*
221 * Must flip the CPU state synchronously with
222 * TIF_NOCPUID in the current running context.
223 */
224 set_cpuid_faulting(false);
225 }
226 preempt_enable();
227}
228
229static int get_cpuid_mode(void)
230{
231 return !test_thread_flag(TIF_NOCPUID);
232}
233
234static int set_cpuid_mode(struct task_struct *task, unsigned long cpuid_enabled)
235{
236 if (!static_cpu_has(X86_FEATURE_CPUID_FAULT))
237 return -ENODEV;
238
239 if (cpuid_enabled)
240 enable_cpuid();
241 else
242 disable_cpuid();
243
244 return 0;
245}
246
247/*
248 * Called immediately after a successful exec.
249 */
250void arch_setup_new_exec(void)
251{
252 /* If cpuid was previously disabled for this task, re-enable it. */
253 if (test_thread_flag(TIF_NOCPUID))
254 enable_cpuid();
255}
256
af8b3cd3
KH
257static inline void switch_to_bitmap(struct tss_struct *tss,
258 struct thread_struct *prev,
259 struct thread_struct *next,
260 unsigned long tifp, unsigned long tifn)
261{
262 if (tifn & _TIF_IO_BITMAP) {
263 /*
264 * Copy the relevant range of the IO bitmap.
265 * Normally this is 128 bytes or less:
266 */
267 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
268 max(prev->io_bitmap_max, next->io_bitmap_max));
269 /*
270 * Make sure that the TSS limit is correct for the CPU
271 * to notice the IO bitmap.
272 */
273 refresh_tss_limit();
274 } else if (tifp & _TIF_IO_BITMAP) {
275 /*
276 * Clear any possible leftover bits:
277 */
278 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
279 }
280}
281
0b35aca2
TG
282static __always_inline void __speculative_store_bypass_update(unsigned long tifn)
283{
284 u64 msr;
285
a93338c1 286 if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD)) {
0c0f6741 287 msr = x86_amd_ls_cfg_base | ssbd_tif_to_amd_ls_cfg(tifn);
0b35aca2
TG
288 wrmsrl(MSR_AMD64_LS_CFG, msr);
289 } else {
0c0f6741 290 msr = x86_spec_ctrl_base | ssbd_tif_to_spec_ctrl(tifn);
0b35aca2
TG
291 wrmsrl(MSR_IA32_SPEC_CTRL, msr);
292 }
293}
294
295void speculative_store_bypass_update(void)
296{
297 __speculative_store_bypass_update(current_thread_info()->flags);
298}
299
389d1fb1
JF
300void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
301 struct tss_struct *tss)
302{
303 struct thread_struct *prev, *next;
af8b3cd3 304 unsigned long tifp, tifn;
389d1fb1
JF
305
306 prev = &prev_p->thread;
307 next = &next_p->thread;
308
af8b3cd3
KH
309 tifn = READ_ONCE(task_thread_info(next_p)->flags);
310 tifp = READ_ONCE(task_thread_info(prev_p)->flags);
311 switch_to_bitmap(tss, prev, next, tifp, tifn);
312
313 propagate_user_return_notify(prev_p, next_p);
314
b9894a2f
KH
315 if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
316 arch_has_block_step()) {
317 unsigned long debugctl, msk;
ea8e61b7 318
b9894a2f 319 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
ea8e61b7 320 debugctl &= ~DEBUGCTLMSR_BTF;
b9894a2f
KH
321 msk = tifn & _TIF_BLOCKSTEP;
322 debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
323 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
ea8e61b7 324 }
389d1fb1 325
5a920155
TG
326 if ((tifp ^ tifn) & _TIF_NOTSC)
327 cr4_toggle_bits(X86_CR4_TSD);
e9ea1e7f
KH
328
329 if ((tifp ^ tifn) & _TIF_NOCPUID)
330 set_cpuid_faulting(!!(tifn & _TIF_NOCPUID));
0b35aca2 331
0c0f6741 332 if ((tifp ^ tifn) & _TIF_SSBD)
0b35aca2 333 __speculative_store_bypass_update(tifn);
389d1fb1
JF
334}
335
00dba564
TG
336/*
337 * Idle related variables and functions
338 */
d1896049 339unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
00dba564
TG
340EXPORT_SYMBOL(boot_option_idle_override);
341
a476bda3 342static void (*x86_idle)(void);
00dba564 343
90e24014
RW
344#ifndef CONFIG_SMP
345static inline void play_dead(void)
346{
347 BUG();
348}
349#endif
350
7d1a9417
TG
351void arch_cpu_idle_enter(void)
352{
6a369583 353 tsc_verify_tsc_adjust(false);
7d1a9417 354 local_touch_nmi();
7d1a9417 355}
90e24014 356
7d1a9417
TG
357void arch_cpu_idle_dead(void)
358{
359 play_dead();
360}
90e24014 361
7d1a9417
TG
362/*
363 * Called from the generic idle code.
364 */
365void arch_cpu_idle(void)
366{
16f8b05a 367 x86_idle();
90e24014
RW
368}
369
00dba564 370/*
7d1a9417 371 * We use this if we don't have any better idle routine..
00dba564 372 */
6727ad9e 373void __cpuidle default_idle(void)
00dba564 374{
4d0e42cc 375 trace_cpu_idle_rcuidle(1, smp_processor_id());
7d1a9417 376 safe_halt();
4d0e42cc 377 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
00dba564 378}
60b8b1de 379#ifdef CONFIG_APM_MODULE
00dba564
TG
380EXPORT_SYMBOL(default_idle);
381#endif
382
6a377ddc
LB
383#ifdef CONFIG_XEN
384bool xen_set_default_idle(void)
e5fd47bf 385{
a476bda3 386 bool ret = !!x86_idle;
e5fd47bf 387
a476bda3 388 x86_idle = default_idle;
e5fd47bf
KRW
389
390 return ret;
391}
6a377ddc 392#endif
d3ec5cae
IV
393void stop_this_cpu(void *dummy)
394{
395 local_irq_disable();
396 /*
397 * Remove this CPU:
398 */
4f062896 399 set_cpu_online(smp_processor_id(), false);
d3ec5cae 400 disable_local_APIC();
8838eb6c 401 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
d3ec5cae 402
27be4570
LB
403 for (;;)
404 halt();
7f424a8b
PZ
405}
406
aa276e1c 407/*
07c94a38
BP
408 * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
409 * states (local apic timer and TSC stop).
aa276e1c 410 */
02c68a02 411static void amd_e400_idle(void)
aa276e1c 412{
07c94a38
BP
413 /*
414 * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
415 * gets set after static_cpu_has() places have been converted via
416 * alternatives.
417 */
418 if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
419 default_idle();
420 return;
aa276e1c
TG
421 }
422
07c94a38 423 tick_broadcast_enter();
aa276e1c 424
07c94a38 425 default_idle();
0beefa20 426
07c94a38
BP
427 /*
428 * The switch back from broadcast mode needs to be called with
429 * interrupts disabled.
430 */
431 local_irq_disable();
432 tick_broadcast_exit();
433 local_irq_enable();
aa276e1c
TG
434}
435
b253149b
LB
436/*
437 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
438 * We can't rely on cpuidle installing MWAIT, because it will not load
439 * on systems that support only C1 -- so the boot default must be MWAIT.
440 *
441 * Some AMD machines are the opposite, they depend on using HALT.
442 *
443 * So for default C1, which is used during boot until cpuidle loads,
444 * use MWAIT-C1 on Intel HW that has it, else use HALT.
445 */
446static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
447{
448 if (c->x86_vendor != X86_VENDOR_INTEL)
449 return 0;
450
08e237fa 451 if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
b253149b
LB
452 return 0;
453
454 return 1;
455}
456
457/*
0fb0328d
HR
458 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
459 * with interrupts enabled and no flags, which is backwards compatible with the
460 * original MWAIT implementation.
b253149b 461 */
6727ad9e 462static __cpuidle void mwait_idle(void)
b253149b 463{
f8e617f4 464 if (!current_set_polling_and_test()) {
e43d0189 465 trace_cpu_idle_rcuidle(1, smp_processor_id());
f8e617f4 466 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
ca59809f 467 mb(); /* quirk */
b253149b 468 clflush((void *)&current_thread_info()->flags);
ca59809f 469 mb(); /* quirk */
f8e617f4 470 }
b253149b 471
357b57d7 472 if (ibrs_inuse)
159e800c 473 native_wrmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_get_default());
9aff3d50 474
b253149b 475 __monitor((void *)&current_thread_info()->flags, 0, 0);
9aff3d50 476 if (!need_resched()) {
b253149b 477 __sti_mwait(0, 0);
357b57d7 478 if (ibrs_inuse)
159e800c 479 native_wrmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_get_default() | SPEC_CTRL_IBRS);
9aff3d50 480 } else {
357b57d7 481 if (ibrs_inuse)
159e800c 482 native_wrmsrl(MSR_IA32_SPEC_CTRL, x86_spec_ctrl_get_default() | SPEC_CTRL_IBRS);
b253149b 483 local_irq_enable();
9aff3d50 484 }
e43d0189 485 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
f8e617f4 486 } else {
b253149b 487 local_irq_enable();
f8e617f4
MG
488 }
489 __current_clr_polling();
b253149b
LB
490}
491
148f9bb8 492void select_idle_routine(const struct cpuinfo_x86 *c)
7f424a8b 493{
3e5095d1 494#ifdef CONFIG_SMP
7d1a9417 495 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
c767a54b 496 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
7f424a8b 497#endif
7d1a9417 498 if (x86_idle || boot_option_idle_override == IDLE_POLL)
6ddd2a27
TG
499 return;
500
3344ed30 501 if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
c767a54b 502 pr_info("using AMD E400 aware idle routine\n");
a476bda3 503 x86_idle = amd_e400_idle;
b253149b
LB
504 } else if (prefer_mwait_c1_over_halt(c)) {
505 pr_info("using mwait in idle threads\n");
506 x86_idle = mwait_idle;
6ddd2a27 507 } else
a476bda3 508 x86_idle = default_idle;
7f424a8b
PZ
509}
510
07c94a38 511void amd_e400_c1e_apic_setup(void)
30e1e6d1 512{
07c94a38
BP
513 if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
514 pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
515 local_irq_disable();
516 tick_broadcast_force();
517 local_irq_enable();
518 }
30e1e6d1
RR
519}
520
e7ff3a47
TG
521void __init arch_post_acpi_subsys_init(void)
522{
523 u32 lo, hi;
524
525 if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
526 return;
527
528 /*
529 * AMD E400 detection needs to happen after ACPI has been enabled. If
530 * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
531 * MSR_K8_INT_PENDING_MSG.
532 */
533 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
534 if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
535 return;
536
537 boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
538
539 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
540 mark_tsc_unstable("TSC halt in AMD C1E");
541 pr_info("System has AMD C1E enabled\n");
542}
543
7f424a8b
PZ
544static int __init idle_setup(char *str)
545{
ab6bc3e3
CG
546 if (!str)
547 return -EINVAL;
548
7f424a8b 549 if (!strcmp(str, "poll")) {
c767a54b 550 pr_info("using polling idle threads\n");
d1896049 551 boot_option_idle_override = IDLE_POLL;
7d1a9417 552 cpu_idle_poll_ctrl(true);
d1896049 553 } else if (!strcmp(str, "halt")) {
c1e3b377
ZY
554 /*
555 * When the boot option of idle=halt is added, halt is
556 * forced to be used for CPU idle. In such case CPU C2/C3
557 * won't be used again.
558 * To continue to load the CPU idle driver, don't touch
559 * the boot_option_idle_override.
560 */
a476bda3 561 x86_idle = default_idle;
d1896049 562 boot_option_idle_override = IDLE_HALT;
da5e09a1
ZY
563 } else if (!strcmp(str, "nomwait")) {
564 /*
565 * If the boot option of "idle=nomwait" is added,
566 * it means that mwait will be disabled for CPU C2/C3
567 * states. In such case it won't touch the variable
568 * of boot_option_idle_override.
569 */
d1896049 570 boot_option_idle_override = IDLE_NOMWAIT;
c1e3b377 571 } else
7f424a8b
PZ
572 return -1;
573
7f424a8b
PZ
574 return 0;
575}
576early_param("idle", idle_setup);
577
9d62dcdf
AW
578unsigned long arch_align_stack(unsigned long sp)
579{
580 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
581 sp -= get_random_int() % 8192;
582 return sp & ~0xf;
583}
584
585unsigned long arch_randomize_brk(struct mm_struct *mm)
586{
9c6f0902 587 return randomize_page(mm->brk, 0x02000000);
9d62dcdf
AW
588}
589
7ba78053
TG
590/*
591 * Called from fs/proc with a reference on @p to find the function
592 * which called into schedule(). This needs to be done carefully
593 * because the task might wake up and we might look at a stack
594 * changing under us.
595 */
596unsigned long get_wchan(struct task_struct *p)
597{
74327a3e 598 unsigned long start, bottom, top, sp, fp, ip, ret = 0;
7ba78053
TG
599 int count = 0;
600
601 if (!p || p == current || p->state == TASK_RUNNING)
602 return 0;
603
74327a3e
AL
604 if (!try_get_task_stack(p))
605 return 0;
606
7ba78053
TG
607 start = (unsigned long)task_stack_page(p);
608 if (!start)
74327a3e 609 goto out;
7ba78053
TG
610
611 /*
612 * Layout of the stack page:
613 *
614 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
615 * PADDING
616 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
617 * stack
15f4eae7 618 * ----------- bottom = start
7ba78053
TG
619 *
620 * The tasks stack pointer points at the location where the
621 * framepointer is stored. The data on the stack is:
622 * ... IP FP ... IP FP
623 *
624 * We need to read FP and IP, so we need to adjust the upper
625 * bound by another unsigned long.
626 */
627 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
628 top -= 2 * sizeof(unsigned long);
15f4eae7 629 bottom = start;
7ba78053
TG
630
631 sp = READ_ONCE(p->thread.sp);
632 if (sp < bottom || sp > top)
74327a3e 633 goto out;
7ba78053 634
7b32aead 635 fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
7ba78053
TG
636 do {
637 if (fp < bottom || fp > top)
74327a3e 638 goto out;
f7d27c35 639 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
74327a3e
AL
640 if (!in_sched_functions(ip)) {
641 ret = ip;
642 goto out;
643 }
f7d27c35 644 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
7ba78053 645 } while (count++ < 16 && p->state != TASK_RUNNING);
74327a3e
AL
646
647out:
648 put_task_stack(p);
649 return ret;
7ba78053 650}
b0b9b014
KH
651
652long do_arch_prctl_common(struct task_struct *task, int option,
653 unsigned long cpuid_enabled)
654{
e9ea1e7f
KH
655 switch (option) {
656 case ARCH_GET_CPUID:
657 return get_cpuid_mode();
658 case ARCH_SET_CPUID:
659 return set_cpuid_mode(task, cpuid_enabled);
660 }
661
b0b9b014
KH
662 return -EINVAL;
663}