]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
nvme: add a common helper to read Identify Controller data
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
8de05535 15#include <linux/bitops.h>
b60503ba 16#include <linux/blkdev.h>
a4aea562 17#include <linux/blk-mq.h>
42f61420 18#include <linux/cpu.h>
fd63e9ce 19#include <linux/delay.h>
b60503ba
MW
20#include <linux/errno.h>
21#include <linux/fs.h>
22#include <linux/genhd.h>
4cc09e2d 23#include <linux/hdreg.h>
5aff9382 24#include <linux/idr.h>
b60503ba
MW
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/kdev_t.h>
1fa6aead 29#include <linux/kthread.h>
b60503ba 30#include <linux/kernel.h>
a5768aa8 31#include <linux/list_sort.h>
b60503ba
MW
32#include <linux/mm.h>
33#include <linux/module.h>
34#include <linux/moduleparam.h>
35#include <linux/pci.h>
be7b6275 36#include <linux/poison.h>
c3bfe717 37#include <linux/ptrace.h>
b60503ba
MW
38#include <linux/sched.h>
39#include <linux/slab.h>
e1e5e564 40#include <linux/t10-pi.h>
b60503ba 41#include <linux/types.h>
1d277a63 42#include <linux/pr.h>
5d0f6131 43#include <scsi/sg.h>
2f8e2c87 44#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 45#include <asm/unaligned.h>
797a796a 46
9d99a8dd 47#include <uapi/linux/nvme_ioctl.h>
f11bb3e2
CH
48#include "nvme.h"
49
b3fffdef 50#define NVME_MINORS (1U << MINORBITS)
9d43cf64 51#define NVME_Q_DEPTH 1024
d31af0a3 52#define NVME_AQ_DEPTH 256
b60503ba
MW
53#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
54#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
9d43cf64 55
21d34711 56unsigned char admin_timeout = 60;
9d43cf64
KB
57module_param(admin_timeout, byte, 0644);
58MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
b60503ba 59
bd67608a
MW
60unsigned char nvme_io_timeout = 30;
61module_param_named(io_timeout, nvme_io_timeout, byte, 0644);
b355084a 62MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
b60503ba 63
5fd4ce1b 64unsigned char shutdown_timeout = 5;
2484f407
DM
65module_param(shutdown_timeout, byte, 0644);
66MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
67
b60503ba
MW
68static int nvme_major;
69module_param(nvme_major, int, 0);
70
b3fffdef
KB
71static int nvme_char_major;
72module_param(nvme_char_major, int, 0);
73
58ffacb5
MW
74static int use_threaded_interrupts;
75module_param(use_threaded_interrupts, int, 0);
76
8ffaadf7
JD
77static bool use_cmb_sqes = true;
78module_param(use_cmb_sqes, bool, 0644);
79MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
80
1fa6aead
MW
81static LIST_HEAD(dev_list);
82static struct task_struct *nvme_thread;
9a6b9458 83static struct workqueue_struct *nvme_workq;
b9afca3e 84static wait_queue_head_t nvme_kthread_wait;
1fa6aead 85
b3fffdef
KB
86static struct class *nvme_class;
87
1c63dc66
CH
88struct nvme_dev;
89struct nvme_queue;
d4f6c3ab 90struct nvme_iod;
1c63dc66 91
90667892 92static int __nvme_reset(struct nvme_dev *dev);
4cc06521 93static int nvme_reset(struct nvme_dev *dev);
a0fa9647 94static void nvme_process_cq(struct nvme_queue *nvmeq);
d4f6c3ab 95static void nvme_unmap_data(struct nvme_dev *dev, struct nvme_iod *iod);
3cf519b5 96static void nvme_dead_ctrl(struct nvme_dev *dev);
d4b4ff8e 97
4d115420
KB
98struct async_cmd_info {
99 struct kthread_work work;
100 struct kthread_worker *worker;
a4aea562 101 struct request *req;
4d115420
KB
102 u32 result;
103 int status;
104 void *ctx;
105};
1fa6aead 106
1c63dc66
CH
107/*
108 * Represents an NVM Express device. Each nvme_dev is a PCI function.
109 */
110struct nvme_dev {
111 struct list_head node;
112 struct nvme_queue **queues;
113 struct blk_mq_tag_set tagset;
114 struct blk_mq_tag_set admin_tagset;
115 u32 __iomem *dbs;
116 struct device *dev;
117 struct dma_pool *prp_page_pool;
118 struct dma_pool *prp_small_pool;
119 unsigned queue_count;
120 unsigned online_queues;
121 unsigned max_qid;
122 int q_depth;
123 u32 db_stride;
1c63dc66
CH
124 struct msix_entry *entry;
125 void __iomem *bar;
126 struct list_head namespaces;
1c63dc66
CH
127 struct device *device;
128 struct work_struct reset_work;
129 struct work_struct probe_work;
130 struct work_struct scan_work;
131 bool subsystem;
1c63dc66
CH
132 void __iomem *cmb;
133 dma_addr_t cmb_dma_addr;
134 u64 cmb_size;
135 u32 cmbsz;
136
137 struct nvme_ctrl ctrl;
138};
139
140static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
141{
142 return container_of(ctrl, struct nvme_dev, ctrl);
143}
144
b60503ba
MW
145/*
146 * An NVM Express queue. Each device has at least two (one for admin
147 * commands and one for I/O commands).
148 */
149struct nvme_queue {
150 struct device *q_dmadev;
091b6092 151 struct nvme_dev *dev;
3193f07b 152 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
153 spinlock_t q_lock;
154 struct nvme_command *sq_cmds;
8ffaadf7 155 struct nvme_command __iomem *sq_cmds_io;
b60503ba 156 volatile struct nvme_completion *cqes;
42483228 157 struct blk_mq_tags **tags;
b60503ba
MW
158 dma_addr_t sq_dma_addr;
159 dma_addr_t cq_dma_addr;
b60503ba
MW
160 u32 __iomem *q_db;
161 u16 q_depth;
6222d172 162 s16 cq_vector;
b60503ba
MW
163 u16 sq_head;
164 u16 sq_tail;
165 u16 cq_head;
c30341dc 166 u16 qid;
e9539f47
MW
167 u8 cq_phase;
168 u8 cqe_seen;
4d115420 169 struct async_cmd_info cmdinfo;
b60503ba
MW
170};
171
71bd150c
CH
172/*
173 * The nvme_iod describes the data in an I/O, including the list of PRP
174 * entries. You can't see it in this data structure because C doesn't let
175 * me express that. Use nvme_alloc_iod to ensure there's enough space
176 * allocated to store the PRP list.
177 */
178struct nvme_iod {
179 unsigned long private; /* For the use of the submitter of the I/O */
180 int npages; /* In the PRP list. 0 means small pool in use */
181 int offset; /* Of PRP list */
182 int nents; /* Used in scatterlist */
183 int length; /* Of data, in bytes */
184 dma_addr_t first_dma;
185 struct scatterlist meta_sg[1]; /* metadata requires single contiguous buffer */
186 struct scatterlist sg[0];
187};
188
b60503ba
MW
189/*
190 * Check we didin't inadvertently grow the command struct
191 */
192static inline void _nvme_check_size(void)
193{
194 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
195 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
196 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 199 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 200 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
201 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
202 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
203 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
204 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 205 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
206}
207
edd10d33 208typedef void (*nvme_completion_fn)(struct nvme_queue *, void *,
c2f5b650
MW
209 struct nvme_completion *);
210
e85248e5 211struct nvme_cmd_info {
c2f5b650
MW
212 nvme_completion_fn fn;
213 void *ctx;
c30341dc 214 int aborted;
a4aea562 215 struct nvme_queue *nvmeq;
ac3dd5bd 216 struct nvme_iod iod[0];
e85248e5
MW
217};
218
ac3dd5bd
JA
219/*
220 * Max size of iod being embedded in the request payload
221 */
222#define NVME_INT_PAGES 2
5fd4ce1b 223#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
fda631ff 224#define NVME_INT_MASK 0x01
ac3dd5bd
JA
225
226/*
227 * Will slightly overestimate the number of pages needed. This is OK
228 * as it only leads to a small amount of wasted memory for the lifetime of
229 * the I/O.
230 */
231static int nvme_npages(unsigned size, struct nvme_dev *dev)
232{
5fd4ce1b
CH
233 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
234 dev->ctrl.page_size);
ac3dd5bd
JA
235 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
236}
237
238static unsigned int nvme_cmd_size(struct nvme_dev *dev)
239{
240 unsigned int ret = sizeof(struct nvme_cmd_info);
241
242 ret += sizeof(struct nvme_iod);
243 ret += sizeof(__le64 *) * nvme_npages(NVME_INT_BYTES(dev), dev);
244 ret += sizeof(struct scatterlist) * NVME_INT_PAGES;
245
246 return ret;
247}
248
a4aea562
MB
249static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
250 unsigned int hctx_idx)
e85248e5 251{
a4aea562
MB
252 struct nvme_dev *dev = data;
253 struct nvme_queue *nvmeq = dev->queues[0];
254
42483228
KB
255 WARN_ON(hctx_idx != 0);
256 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
257 WARN_ON(nvmeq->tags);
258
a4aea562 259 hctx->driver_data = nvmeq;
42483228 260 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 261 return 0;
e85248e5
MW
262}
263
4af0e21c
KB
264static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
265{
266 struct nvme_queue *nvmeq = hctx->driver_data;
267
268 nvmeq->tags = NULL;
269}
270
a4aea562
MB
271static int nvme_admin_init_request(void *data, struct request *req,
272 unsigned int hctx_idx, unsigned int rq_idx,
273 unsigned int numa_node)
22404274 274{
a4aea562
MB
275 struct nvme_dev *dev = data;
276 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
277 struct nvme_queue *nvmeq = dev->queues[0];
278
279 BUG_ON(!nvmeq);
280 cmd->nvmeq = nvmeq;
281 return 0;
22404274
KB
282}
283
a4aea562
MB
284static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
285 unsigned int hctx_idx)
b60503ba 286{
a4aea562 287 struct nvme_dev *dev = data;
42483228 288 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 289
42483228
KB
290 if (!nvmeq->tags)
291 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 292
42483228 293 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
294 hctx->driver_data = nvmeq;
295 return 0;
b60503ba
MW
296}
297
a4aea562
MB
298static int nvme_init_request(void *data, struct request *req,
299 unsigned int hctx_idx, unsigned int rq_idx,
300 unsigned int numa_node)
b60503ba 301{
a4aea562
MB
302 struct nvme_dev *dev = data;
303 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
304 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
305
306 BUG_ON(!nvmeq);
307 cmd->nvmeq = nvmeq;
308 return 0;
309}
310
311static void nvme_set_info(struct nvme_cmd_info *cmd, void *ctx,
312 nvme_completion_fn handler)
313{
314 cmd->fn = handler;
315 cmd->ctx = ctx;
316 cmd->aborted = 0;
c917dfe5 317 blk_mq_start_request(blk_mq_rq_from_pdu(cmd));
b60503ba
MW
318}
319
ac3dd5bd
JA
320static void *iod_get_private(struct nvme_iod *iod)
321{
322 return (void *) (iod->private & ~0x1UL);
323}
324
325/*
326 * If bit 0 is set, the iod is embedded in the request payload.
327 */
328static bool iod_should_kfree(struct nvme_iod *iod)
329{
fda631ff 330 return (iod->private & NVME_INT_MASK) == 0;
ac3dd5bd
JA
331}
332
c2f5b650
MW
333/* Special values must be less than 0x1000 */
334#define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
d2d87034
MW
335#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
336#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
337#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
be7b6275 338
edd10d33 339static void special_completion(struct nvme_queue *nvmeq, void *ctx,
c2f5b650
MW
340 struct nvme_completion *cqe)
341{
342 if (ctx == CMD_CTX_CANCELLED)
343 return;
c2f5b650 344 if (ctx == CMD_CTX_COMPLETED) {
edd10d33 345 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
346 "completed id %d twice on queue %d\n",
347 cqe->command_id, le16_to_cpup(&cqe->sq_id));
348 return;
349 }
350 if (ctx == CMD_CTX_INVALID) {
edd10d33 351 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
352 "invalid id %d completed on queue %d\n",
353 cqe->command_id, le16_to_cpup(&cqe->sq_id));
354 return;
355 }
edd10d33 356 dev_warn(nvmeq->q_dmadev, "Unknown special completion %p\n", ctx);
c2f5b650
MW
357}
358
a4aea562 359static void *cancel_cmd_info(struct nvme_cmd_info *cmd, nvme_completion_fn *fn)
b60503ba 360{
c2f5b650 361 void *ctx;
b60503ba 362
859361a2 363 if (fn)
a4aea562
MB
364 *fn = cmd->fn;
365 ctx = cmd->ctx;
366 cmd->fn = special_completion;
367 cmd->ctx = CMD_CTX_CANCELLED;
c2f5b650 368 return ctx;
b60503ba
MW
369}
370
a4aea562
MB
371static void async_req_completion(struct nvme_queue *nvmeq, void *ctx,
372 struct nvme_completion *cqe)
3c0cf138 373{
a4aea562
MB
374 u32 result = le32_to_cpup(&cqe->result);
375 u16 status = le16_to_cpup(&cqe->status) >> 1;
376
377 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ)
1c63dc66 378 ++nvmeq->dev->ctrl.event_limit;
a5768aa8
KB
379 if (status != NVME_SC_SUCCESS)
380 return;
381
382 switch (result & 0xff07) {
383 case NVME_AER_NOTICE_NS_CHANGED:
384 dev_info(nvmeq->q_dmadev, "rescanning\n");
385 schedule_work(&nvmeq->dev->scan_work);
386 default:
387 dev_warn(nvmeq->q_dmadev, "async event result %08x\n", result);
388 }
b60503ba
MW
389}
390
a4aea562
MB
391static void abort_completion(struct nvme_queue *nvmeq, void *ctx,
392 struct nvme_completion *cqe)
5a92e700 393{
a4aea562
MB
394 struct request *req = ctx;
395
396 u16 status = le16_to_cpup(&cqe->status) >> 1;
397 u32 result = le32_to_cpup(&cqe->result);
a51afb54 398
42483228 399 blk_mq_free_request(req);
a51afb54 400
a4aea562 401 dev_warn(nvmeq->q_dmadev, "Abort status:%x result:%x", status, result);
1c63dc66 402 ++nvmeq->dev->ctrl.abort_limit;
5a92e700
KB
403}
404
a4aea562
MB
405static void async_completion(struct nvme_queue *nvmeq, void *ctx,
406 struct nvme_completion *cqe)
b60503ba 407{
a4aea562
MB
408 struct async_cmd_info *cmdinfo = ctx;
409 cmdinfo->result = le32_to_cpup(&cqe->result);
410 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
411 queue_kthread_work(cmdinfo->worker, &cmdinfo->work);
42483228 412 blk_mq_free_request(cmdinfo->req);
b60503ba
MW
413}
414
a4aea562
MB
415static inline struct nvme_cmd_info *get_cmd_from_tag(struct nvme_queue *nvmeq,
416 unsigned int tag)
b60503ba 417{
42483228 418 struct request *req = blk_mq_tag_to_rq(*nvmeq->tags, tag);
a51afb54 419
a4aea562 420 return blk_mq_rq_to_pdu(req);
4f5099af
KB
421}
422
a4aea562
MB
423/*
424 * Called with local interrupts disabled and the q_lock held. May not sleep.
425 */
426static void *nvme_finish_cmd(struct nvme_queue *nvmeq, int tag,
427 nvme_completion_fn *fn)
4f5099af 428{
a4aea562
MB
429 struct nvme_cmd_info *cmd = get_cmd_from_tag(nvmeq, tag);
430 void *ctx;
431 if (tag >= nvmeq->q_depth) {
432 *fn = special_completion;
433 return CMD_CTX_INVALID;
434 }
435 if (fn)
436 *fn = cmd->fn;
437 ctx = cmd->ctx;
438 cmd->fn = special_completion;
439 cmd->ctx = CMD_CTX_COMPLETED;
440 return ctx;
b60503ba
MW
441}
442
443/**
714a7a22 444 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
445 * @nvmeq: The queue to use
446 * @cmd: The command to send
447 *
448 * Safe to use from interrupt context
449 */
e3f879bf
SB
450static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
451 struct nvme_command *cmd)
b60503ba 452{
a4aea562
MB
453 u16 tail = nvmeq->sq_tail;
454
8ffaadf7
JD
455 if (nvmeq->sq_cmds_io)
456 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
457 else
458 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
459
b60503ba
MW
460 if (++tail == nvmeq->q_depth)
461 tail = 0;
7547881d 462 writel(tail, nvmeq->q_db);
b60503ba 463 nvmeq->sq_tail = tail;
b60503ba
MW
464}
465
e3f879bf 466static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
a4aea562
MB
467{
468 unsigned long flags;
a4aea562 469 spin_lock_irqsave(&nvmeq->q_lock, flags);
e3f879bf 470 __nvme_submit_cmd(nvmeq, cmd);
a4aea562 471 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a4aea562
MB
472}
473
eca18b23 474static __le64 **iod_list(struct nvme_iod *iod)
e025344c 475{
eca18b23 476 return ((void *)iod) + iod->offset;
e025344c
SMM
477}
478
ac3dd5bd
JA
479static inline void iod_init(struct nvme_iod *iod, unsigned nbytes,
480 unsigned nseg, unsigned long private)
eca18b23 481{
ac3dd5bd
JA
482 iod->private = private;
483 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
484 iod->npages = -1;
485 iod->length = nbytes;
486 iod->nents = 0;
eca18b23 487}
b60503ba 488
eca18b23 489static struct nvme_iod *
ac3dd5bd
JA
490__nvme_alloc_iod(unsigned nseg, unsigned bytes, struct nvme_dev *dev,
491 unsigned long priv, gfp_t gfp)
b60503ba 492{
eca18b23 493 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
ac3dd5bd 494 sizeof(__le64 *) * nvme_npages(bytes, dev) +
eca18b23
MW
495 sizeof(struct scatterlist) * nseg, gfp);
496
ac3dd5bd
JA
497 if (iod)
498 iod_init(iod, bytes, nseg, priv);
eca18b23
MW
499
500 return iod;
b60503ba
MW
501}
502
ac3dd5bd
JA
503static struct nvme_iod *nvme_alloc_iod(struct request *rq, struct nvme_dev *dev,
504 gfp_t gfp)
505{
506 unsigned size = !(rq->cmd_flags & REQ_DISCARD) ? blk_rq_bytes(rq) :
507 sizeof(struct nvme_dsm_range);
ac3dd5bd
JA
508 struct nvme_iod *iod;
509
510 if (rq->nr_phys_segments <= NVME_INT_PAGES &&
511 size <= NVME_INT_BYTES(dev)) {
512 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(rq);
513
514 iod = cmd->iod;
ac3dd5bd 515 iod_init(iod, size, rq->nr_phys_segments,
fda631ff 516 (unsigned long) rq | NVME_INT_MASK);
ac3dd5bd
JA
517 return iod;
518 }
519
520 return __nvme_alloc_iod(rq->nr_phys_segments, size, dev,
521 (unsigned long) rq, gfp);
522}
523
d29ec824 524static void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
b60503ba 525{
5fd4ce1b 526 const int last_prp = dev->ctrl.page_size / 8 - 1;
eca18b23
MW
527 int i;
528 __le64 **list = iod_list(iod);
529 dma_addr_t prp_dma = iod->first_dma;
530
531 if (iod->npages == 0)
532 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
533 for (i = 0; i < iod->npages; i++) {
534 __le64 *prp_list = list[i];
535 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
536 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
537 prp_dma = next_prp_dma;
538 }
ac3dd5bd
JA
539
540 if (iod_should_kfree(iod))
541 kfree(iod);
b60503ba
MW
542}
543
52b68d7e 544#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
545static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
546{
547 if (be32_to_cpu(pi->ref_tag) == v)
548 pi->ref_tag = cpu_to_be32(p);
549}
550
551static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
552{
553 if (be32_to_cpu(pi->ref_tag) == p)
554 pi->ref_tag = cpu_to_be32(v);
555}
556
557/**
558 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
559 *
560 * The virtual start sector is the one that was originally submitted by the
561 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
562 * start sector may be different. Remap protection information to match the
563 * physical LBA on writes, and back to the original seed on reads.
564 *
565 * Type 0 and 3 do not have a ref tag, so no remapping required.
566 */
567static void nvme_dif_remap(struct request *req,
568 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
569{
570 struct nvme_ns *ns = req->rq_disk->private_data;
571 struct bio_integrity_payload *bip;
572 struct t10_pi_tuple *pi;
573 void *p, *pmap;
574 u32 i, nlb, ts, phys, virt;
575
576 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
577 return;
578
579 bip = bio_integrity(req->bio);
580 if (!bip)
581 return;
582
583 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
584
585 p = pmap;
586 virt = bip_get_seed(bip);
587 phys = nvme_block_nr(ns, blk_rq_pos(req));
588 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 589 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
590
591 for (i = 0; i < nlb; i++, virt++, phys++) {
592 pi = (struct t10_pi_tuple *)p;
593 dif_swap(phys, virt, pi);
594 p += ts;
595 }
596 kunmap_atomic(pmap);
597}
52b68d7e
KB
598#else /* CONFIG_BLK_DEV_INTEGRITY */
599static void nvme_dif_remap(struct request *req,
600 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
601{
602}
603static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
604{
605}
606static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
607{
608}
52b68d7e
KB
609#endif
610
a4aea562 611static void req_completion(struct nvme_queue *nvmeq, void *ctx,
b60503ba
MW
612 struct nvme_completion *cqe)
613{
eca18b23 614 struct nvme_iod *iod = ctx;
ac3dd5bd 615 struct request *req = iod_get_private(iod);
a4aea562 616 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
b60503ba 617 u16 status = le16_to_cpup(&cqe->status) >> 1;
81c04b94 618 int error = 0;
b60503ba 619
edd10d33 620 if (unlikely(status)) {
a4aea562
MB
621 if (!(status & NVME_SC_DNR || blk_noretry_request(req))
622 && (jiffies - req->start_time) < req->timeout) {
c9d3bf88
KB
623 unsigned long flags;
624
d4f6c3ab
CH
625 nvme_unmap_data(nvmeq->dev, iod);
626
a4aea562 627 blk_mq_requeue_request(req);
c9d3bf88
KB
628 spin_lock_irqsave(req->q->queue_lock, flags);
629 if (!blk_queue_stopped(req->q))
630 blk_mq_kick_requeue_list(req->q);
631 spin_unlock_irqrestore(req->q->queue_lock, flags);
d4f6c3ab 632 return;
edd10d33 633 }
f4829a9b 634
d29ec824 635 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
17188bb4 636 if (cmd_rq->ctx == CMD_CTX_CANCELLED)
81c04b94
CH
637 error = -EINTR;
638 else
639 error = status;
d29ec824 640 } else {
81c04b94 641 error = nvme_error_status(status);
d29ec824 642 }
f4829a9b
CH
643 }
644
a0a931d6
KB
645 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
646 u32 result = le32_to_cpup(&cqe->result);
647 req->special = (void *)(uintptr_t)result;
648 }
a4aea562
MB
649
650 if (cmd_rq->aborted)
e75ec752 651 dev_warn(nvmeq->dev->dev,
a4aea562 652 "completing aborted command with status:%04x\n",
81c04b94 653 error);
a4aea562 654
d4f6c3ab
CH
655 nvme_unmap_data(nvmeq->dev, iod);
656 blk_mq_complete_request(req, error);
b60503ba
MW
657}
658
69d2b571
CH
659static bool nvme_setup_prps(struct nvme_dev *dev, struct nvme_iod *iod,
660 int total_len)
ff22b54f 661{
99802a7a 662 struct dma_pool *pool;
eca18b23
MW
663 int length = total_len;
664 struct scatterlist *sg = iod->sg;
ff22b54f
MW
665 int dma_len = sg_dma_len(sg);
666 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 667 u32 page_size = dev->ctrl.page_size;
f137e0f1 668 int offset = dma_addr & (page_size - 1);
e025344c 669 __le64 *prp_list;
eca18b23 670 __le64 **list = iod_list(iod);
e025344c 671 dma_addr_t prp_dma;
eca18b23 672 int nprps, i;
ff22b54f 673
1d090624 674 length -= (page_size - offset);
ff22b54f 675 if (length <= 0)
69d2b571 676 return true;
ff22b54f 677
1d090624 678 dma_len -= (page_size - offset);
ff22b54f 679 if (dma_len) {
1d090624 680 dma_addr += (page_size - offset);
ff22b54f
MW
681 } else {
682 sg = sg_next(sg);
683 dma_addr = sg_dma_address(sg);
684 dma_len = sg_dma_len(sg);
685 }
686
1d090624 687 if (length <= page_size) {
edd10d33 688 iod->first_dma = dma_addr;
69d2b571 689 return true;
e025344c
SMM
690 }
691
1d090624 692 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
693 if (nprps <= (256 / 8)) {
694 pool = dev->prp_small_pool;
eca18b23 695 iod->npages = 0;
99802a7a
MW
696 } else {
697 pool = dev->prp_page_pool;
eca18b23 698 iod->npages = 1;
99802a7a
MW
699 }
700
69d2b571 701 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 702 if (!prp_list) {
edd10d33 703 iod->first_dma = dma_addr;
eca18b23 704 iod->npages = -1;
69d2b571 705 return false;
b77954cb 706 }
eca18b23
MW
707 list[0] = prp_list;
708 iod->first_dma = prp_dma;
e025344c
SMM
709 i = 0;
710 for (;;) {
1d090624 711 if (i == page_size >> 3) {
e025344c 712 __le64 *old_prp_list = prp_list;
69d2b571 713 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 714 if (!prp_list)
69d2b571 715 return false;
eca18b23 716 list[iod->npages++] = prp_list;
7523d834
MW
717 prp_list[0] = old_prp_list[i - 1];
718 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
719 i = 1;
e025344c
SMM
720 }
721 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
722 dma_len -= page_size;
723 dma_addr += page_size;
724 length -= page_size;
e025344c
SMM
725 if (length <= 0)
726 break;
727 if (dma_len > 0)
728 continue;
729 BUG_ON(dma_len < 0);
730 sg = sg_next(sg);
731 dma_addr = sg_dma_address(sg);
732 dma_len = sg_dma_len(sg);
ff22b54f
MW
733 }
734
69d2b571 735 return true;
ff22b54f
MW
736}
737
ba1ca37e
CH
738static int nvme_map_data(struct nvme_dev *dev, struct nvme_iod *iod,
739 struct nvme_command *cmnd)
d29ec824 740{
ba1ca37e
CH
741 struct request *req = iod_get_private(iod);
742 struct request_queue *q = req->q;
743 enum dma_data_direction dma_dir = rq_data_dir(req) ?
744 DMA_TO_DEVICE : DMA_FROM_DEVICE;
745 int ret = BLK_MQ_RQ_QUEUE_ERROR;
746
747 sg_init_table(iod->sg, req->nr_phys_segments);
748 iod->nents = blk_rq_map_sg(q, req, iod->sg);
749 if (!iod->nents)
750 goto out;
751
752 ret = BLK_MQ_RQ_QUEUE_BUSY;
753 if (!dma_map_sg(dev->dev, iod->sg, iod->nents, dma_dir))
754 goto out;
755
756 if (!nvme_setup_prps(dev, iod, blk_rq_bytes(req)))
757 goto out_unmap;
758
759 ret = BLK_MQ_RQ_QUEUE_ERROR;
760 if (blk_integrity_rq(req)) {
761 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
762 goto out_unmap;
763
764 sg_init_table(iod->meta_sg, 1);
765 if (blk_rq_map_integrity_sg(q, req->bio, iod->meta_sg) != 1)
766 goto out_unmap;
d29ec824 767
ba1ca37e
CH
768 if (rq_data_dir(req))
769 nvme_dif_remap(req, nvme_dif_prep);
770
771 if (!dma_map_sg(dev->dev, iod->meta_sg, 1, dma_dir))
772 goto out_unmap;
d29ec824
CH
773 }
774
ba1ca37e
CH
775 cmnd->rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
776 cmnd->rw.prp2 = cpu_to_le64(iod->first_dma);
777 if (blk_integrity_rq(req))
778 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(iod->meta_sg));
779 return BLK_MQ_RQ_QUEUE_OK;
780
781out_unmap:
782 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
783out:
784 return ret;
d29ec824
CH
785}
786
d4f6c3ab
CH
787static void nvme_unmap_data(struct nvme_dev *dev, struct nvme_iod *iod)
788{
789 struct request *req = iod_get_private(iod);
790 enum dma_data_direction dma_dir = rq_data_dir(req) ?
791 DMA_TO_DEVICE : DMA_FROM_DEVICE;
792
793 if (iod->nents) {
794 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
795 if (blk_integrity_rq(req)) {
796 if (!rq_data_dir(req))
797 nvme_dif_remap(req, nvme_dif_complete);
798 dma_unmap_sg(dev->dev, iod->meta_sg, 1, dma_dir);
799 }
800 }
801
802 nvme_free_iod(dev, iod);
803}
804
a4aea562
MB
805/*
806 * We reuse the small pool to allocate the 16-byte range here as it is not
807 * worth having a special pool for these or additional cases to handle freeing
808 * the iod.
809 */
ba1ca37e
CH
810static int nvme_setup_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
811 struct nvme_iod *iod, struct nvme_command *cmnd)
0e5e4f0e 812{
ba1ca37e
CH
813 struct request *req = iod_get_private(iod);
814 struct nvme_dsm_range *range;
815
816 range = dma_pool_alloc(nvmeq->dev->prp_small_pool, GFP_ATOMIC,
817 &iod->first_dma);
818 if (!range)
819 return BLK_MQ_RQ_QUEUE_BUSY;
820 iod_list(iod)[0] = (__le64 *)range;
821 iod->npages = 0;
0e5e4f0e 822
0e5e4f0e 823 range->cattr = cpu_to_le32(0);
a4aea562
MB
824 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
825 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
0e5e4f0e 826
ba1ca37e
CH
827 memset(cmnd, 0, sizeof(*cmnd));
828 cmnd->dsm.opcode = nvme_cmd_dsm;
829 cmnd->dsm.nsid = cpu_to_le32(ns->ns_id);
830 cmnd->dsm.prp1 = cpu_to_le64(iod->first_dma);
831 cmnd->dsm.nr = 0;
832 cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
833 return BLK_MQ_RQ_QUEUE_OK;
0e5e4f0e
KB
834}
835
d29ec824
CH
836/*
837 * NOTE: ns is NULL when called on the admin queue.
838 */
a4aea562
MB
839static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
840 const struct blk_mq_queue_data *bd)
edd10d33 841{
a4aea562
MB
842 struct nvme_ns *ns = hctx->queue->queuedata;
843 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 844 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
845 struct request *req = bd->rq;
846 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
edd10d33 847 struct nvme_iod *iod;
ba1ca37e
CH
848 struct nvme_command cmnd;
849 int ret = BLK_MQ_RQ_QUEUE_OK;
edd10d33 850
e1e5e564
KB
851 /*
852 * If formated with metadata, require the block layer provide a buffer
853 * unless this namespace is formated such that the metadata can be
854 * stripped/generated by the controller with PRACT=1.
855 */
d29ec824 856 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364
KB
857 if (!(ns->pi_type && ns->ms == 8) &&
858 req->cmd_type != REQ_TYPE_DRV_PRIV) {
f4829a9b 859 blk_mq_complete_request(req, -EFAULT);
e1e5e564
KB
860 return BLK_MQ_RQ_QUEUE_OK;
861 }
862 }
863
d29ec824 864 iod = nvme_alloc_iod(req, dev, GFP_ATOMIC);
edd10d33 865 if (!iod)
fe54303e 866 return BLK_MQ_RQ_QUEUE_BUSY;
a4aea562 867
a4aea562 868 if (req->cmd_flags & REQ_DISCARD) {
ba1ca37e
CH
869 ret = nvme_setup_discard(nvmeq, ns, iod, &cmnd);
870 } else {
871 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
872 memcpy(&cmnd, req->cmd, sizeof(cmnd));
873 else if (req->cmd_flags & REQ_FLUSH)
874 nvme_setup_flush(ns, &cmnd);
875 else
876 nvme_setup_rw(ns, req, &cmnd);
a4aea562 877
ba1ca37e
CH
878 if (req->nr_phys_segments)
879 ret = nvme_map_data(dev, iod, &cmnd);
edd10d33 880 }
1974b1ae 881
ba1ca37e
CH
882 if (ret)
883 goto out;
884
885 cmnd.common.command_id = req->tag;
9af8785a 886 nvme_set_info(cmd, iod, req_completion);
a4aea562 887
ba1ca37e
CH
888 spin_lock_irq(&nvmeq->q_lock);
889 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
890 nvme_process_cq(nvmeq);
891 spin_unlock_irq(&nvmeq->q_lock);
892 return BLK_MQ_RQ_QUEUE_OK;
ba1ca37e 893out:
d29ec824 894 nvme_free_iod(dev, iod);
ba1ca37e 895 return ret;
b60503ba
MW
896}
897
a0fa9647 898static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
b60503ba 899{
82123460 900 u16 head, phase;
b60503ba 901
b60503ba 902 head = nvmeq->cq_head;
82123460 903 phase = nvmeq->cq_phase;
b60503ba
MW
904
905 for (;;) {
c2f5b650
MW
906 void *ctx;
907 nvme_completion_fn fn;
b60503ba 908 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 909 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
910 break;
911 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
912 if (++head == nvmeq->q_depth) {
913 head = 0;
82123460 914 phase = !phase;
b60503ba 915 }
a0fa9647
JA
916 if (tag && *tag == cqe.command_id)
917 *tag = -1;
a4aea562 918 ctx = nvme_finish_cmd(nvmeq, cqe.command_id, &fn);
edd10d33 919 fn(nvmeq, ctx, &cqe);
b60503ba
MW
920 }
921
922 /* If the controller ignores the cq head doorbell and continuously
923 * writes to the queue, it is theoretically possible to wrap around
924 * the queue twice and mistakenly return IRQ_NONE. Linux only
925 * requires that 0.1% of your interrupts are handled, so this isn't
926 * a big problem.
927 */
82123460 928 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
a0fa9647 929 return;
b60503ba 930
604e8c8d
KB
931 if (likely(nvmeq->cq_vector >= 0))
932 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 933 nvmeq->cq_head = head;
82123460 934 nvmeq->cq_phase = phase;
b60503ba 935
e9539f47 936 nvmeq->cqe_seen = 1;
a0fa9647
JA
937}
938
939static void nvme_process_cq(struct nvme_queue *nvmeq)
940{
941 __nvme_process_cq(nvmeq, NULL);
b60503ba
MW
942}
943
944static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
945{
946 irqreturn_t result;
947 struct nvme_queue *nvmeq = data;
948 spin_lock(&nvmeq->q_lock);
e9539f47
MW
949 nvme_process_cq(nvmeq);
950 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
951 nvmeq->cqe_seen = 0;
58ffacb5
MW
952 spin_unlock(&nvmeq->q_lock);
953 return result;
954}
955
956static irqreturn_t nvme_irq_check(int irq, void *data)
957{
958 struct nvme_queue *nvmeq = data;
959 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
960 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
961 return IRQ_NONE;
962 return IRQ_WAKE_THREAD;
963}
964
a0fa9647
JA
965static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
966{
967 struct nvme_queue *nvmeq = hctx->driver_data;
968
969 if ((le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
970 nvmeq->cq_phase) {
971 spin_lock_irq(&nvmeq->q_lock);
972 __nvme_process_cq(nvmeq, &tag);
973 spin_unlock_irq(&nvmeq->q_lock);
974
975 if (tag == -1)
976 return 1;
977 }
978
979 return 0;
980}
981
a4aea562
MB
982static int nvme_submit_async_admin_req(struct nvme_dev *dev)
983{
984 struct nvme_queue *nvmeq = dev->queues[0];
985 struct nvme_command c;
986 struct nvme_cmd_info *cmd_info;
987 struct request *req;
988
1c63dc66 989 req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE,
6f3b0e8b 990 BLK_MQ_REQ_NOWAIT | BLK_MQ_REQ_RESERVED);
9f173b33
DC
991 if (IS_ERR(req))
992 return PTR_ERR(req);
a4aea562 993
c917dfe5 994 req->cmd_flags |= REQ_NO_TIMEOUT;
a4aea562 995 cmd_info = blk_mq_rq_to_pdu(req);
1efccc9d 996 nvme_set_info(cmd_info, NULL, async_req_completion);
a4aea562
MB
997
998 memset(&c, 0, sizeof(c));
999 c.common.opcode = nvme_admin_async_event;
1000 c.common.command_id = req->tag;
1001
42483228 1002 blk_mq_free_request(req);
e3f879bf
SB
1003 __nvme_submit_cmd(nvmeq, &c);
1004 return 0;
a4aea562
MB
1005}
1006
1007static int nvme_submit_admin_async_cmd(struct nvme_dev *dev,
4d115420
KB
1008 struct nvme_command *cmd,
1009 struct async_cmd_info *cmdinfo, unsigned timeout)
1010{
a4aea562
MB
1011 struct nvme_queue *nvmeq = dev->queues[0];
1012 struct request *req;
1013 struct nvme_cmd_info *cmd_rq;
4d115420 1014
1c63dc66 1015 req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE, 0);
9f173b33
DC
1016 if (IS_ERR(req))
1017 return PTR_ERR(req);
a4aea562
MB
1018
1019 req->timeout = timeout;
1020 cmd_rq = blk_mq_rq_to_pdu(req);
1021 cmdinfo->req = req;
1022 nvme_set_info(cmd_rq, cmdinfo, async_completion);
4d115420 1023 cmdinfo->status = -EINTR;
a4aea562
MB
1024
1025 cmd->common.command_id = req->tag;
1026
e3f879bf
SB
1027 nvme_submit_cmd(nvmeq, cmd);
1028 return 0;
4d115420
KB
1029}
1030
b60503ba
MW
1031static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1032{
b60503ba
MW
1033 struct nvme_command c;
1034
1035 memset(&c, 0, sizeof(c));
1036 c.delete_queue.opcode = opcode;
1037 c.delete_queue.qid = cpu_to_le16(id);
1038
1c63dc66 1039 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1040}
1041
1042static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1043 struct nvme_queue *nvmeq)
1044{
b60503ba
MW
1045 struct nvme_command c;
1046 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1047
d29ec824
CH
1048 /*
1049 * Note: we (ab)use the fact the the prp fields survive if no data
1050 * is attached to the request.
1051 */
b60503ba
MW
1052 memset(&c, 0, sizeof(c));
1053 c.create_cq.opcode = nvme_admin_create_cq;
1054 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1055 c.create_cq.cqid = cpu_to_le16(qid);
1056 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1057 c.create_cq.cq_flags = cpu_to_le16(flags);
1058 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1059
1c63dc66 1060 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1061}
1062
1063static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1064 struct nvme_queue *nvmeq)
1065{
b60503ba
MW
1066 struct nvme_command c;
1067 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
1068
d29ec824
CH
1069 /*
1070 * Note: we (ab)use the fact the the prp fields survive if no data
1071 * is attached to the request.
1072 */
b60503ba
MW
1073 memset(&c, 0, sizeof(c));
1074 c.create_sq.opcode = nvme_admin_create_sq;
1075 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1076 c.create_sq.sqid = cpu_to_le16(qid);
1077 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1078 c.create_sq.sq_flags = cpu_to_le16(flags);
1079 c.create_sq.cqid = cpu_to_le16(qid);
1080
1c63dc66 1081 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1082}
1083
1084static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1085{
1086 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1087}
1088
1089static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1090{
1091 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1092}
1093
c30341dc 1094/**
a4aea562 1095 * nvme_abort_req - Attempt aborting a request
c30341dc
KB
1096 *
1097 * Schedule controller reset if the command was already aborted once before and
1098 * still hasn't been returned to the driver, or if this is the admin queue.
1099 */
a4aea562 1100static void nvme_abort_req(struct request *req)
c30341dc 1101{
a4aea562
MB
1102 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
1103 struct nvme_queue *nvmeq = cmd_rq->nvmeq;
c30341dc 1104 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
1105 struct request *abort_req;
1106 struct nvme_cmd_info *abort_cmd;
1107 struct nvme_command cmd;
c30341dc 1108
a4aea562 1109 if (!nvmeq->qid || cmd_rq->aborted) {
90667892
CH
1110 spin_lock(&dev_list_lock);
1111 if (!__nvme_reset(dev)) {
1112 dev_warn(dev->dev,
1113 "I/O %d QID %d timeout, reset controller\n",
1114 req->tag, nvmeq->qid);
1115 }
1116 spin_unlock(&dev_list_lock);
c30341dc
KB
1117 return;
1118 }
1119
1c63dc66 1120 if (!dev->ctrl.abort_limit)
c30341dc
KB
1121 return;
1122
1c63dc66 1123 abort_req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE,
6f3b0e8b 1124 BLK_MQ_REQ_NOWAIT);
9f173b33 1125 if (IS_ERR(abort_req))
c30341dc
KB
1126 return;
1127
a4aea562
MB
1128 abort_cmd = blk_mq_rq_to_pdu(abort_req);
1129 nvme_set_info(abort_cmd, abort_req, abort_completion);
1130
c30341dc
KB
1131 memset(&cmd, 0, sizeof(cmd));
1132 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1133 cmd.abort.cid = req->tag;
c30341dc 1134 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
a4aea562 1135 cmd.abort.command_id = abort_req->tag;
c30341dc 1136
1c63dc66 1137 --dev->ctrl.abort_limit;
a4aea562 1138 cmd_rq->aborted = 1;
c30341dc 1139
a4aea562 1140 dev_warn(nvmeq->q_dmadev, "Aborting I/O %d QID %d\n", req->tag,
c30341dc 1141 nvmeq->qid);
e3f879bf 1142 nvme_submit_cmd(dev->queues[0], &cmd);
c30341dc
KB
1143}
1144
42483228 1145static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
a09115b2 1146{
a4aea562
MB
1147 struct nvme_queue *nvmeq = data;
1148 void *ctx;
1149 nvme_completion_fn fn;
1150 struct nvme_cmd_info *cmd;
cef6a948
KB
1151 struct nvme_completion cqe;
1152
1153 if (!blk_mq_request_started(req))
1154 return;
a09115b2 1155
a4aea562 1156 cmd = blk_mq_rq_to_pdu(req);
a09115b2 1157
a4aea562
MB
1158 if (cmd->ctx == CMD_CTX_CANCELLED)
1159 return;
1160
cef6a948
KB
1161 if (blk_queue_dying(req->q))
1162 cqe.status = cpu_to_le16((NVME_SC_ABORT_REQ | NVME_SC_DNR) << 1);
1163 else
1164 cqe.status = cpu_to_le16(NVME_SC_ABORT_REQ << 1);
1165
1166
a4aea562
MB
1167 dev_warn(nvmeq->q_dmadev, "Cancelling I/O %d QID %d\n",
1168 req->tag, nvmeq->qid);
1169 ctx = cancel_cmd_info(cmd, &fn);
1170 fn(nvmeq, ctx, &cqe);
a09115b2
MW
1171}
1172
a4aea562 1173static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
9e866774 1174{
a4aea562
MB
1175 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
1176 struct nvme_queue *nvmeq = cmd->nvmeq;
1177
1178 dev_warn(nvmeq->q_dmadev, "Timeout I/O %d QID %d\n", req->tag,
1179 nvmeq->qid);
7a509a6b 1180 spin_lock_irq(&nvmeq->q_lock);
07836e65 1181 nvme_abort_req(req);
7a509a6b 1182 spin_unlock_irq(&nvmeq->q_lock);
a4aea562 1183
07836e65
KB
1184 /*
1185 * The aborted req will be completed on receiving the abort req.
1186 * We enable the timer again. If hit twice, it'll cause a device reset,
1187 * as the device then is in a faulty state.
1188 */
1189 return BLK_EH_RESET_TIMER;
a4aea562 1190}
22404274 1191
a4aea562
MB
1192static void nvme_free_queue(struct nvme_queue *nvmeq)
1193{
9e866774
MW
1194 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1195 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1196 if (nvmeq->sq_cmds)
1197 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1198 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1199 kfree(nvmeq);
1200}
1201
a1a5ef99 1202static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1203{
1204 int i;
1205
a1a5ef99 1206 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1207 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1208 dev->queue_count--;
a4aea562 1209 dev->queues[i] = NULL;
f435c282 1210 nvme_free_queue(nvmeq);
121c7ad4 1211 }
22404274
KB
1212}
1213
4d115420
KB
1214/**
1215 * nvme_suspend_queue - put queue into suspended state
1216 * @nvmeq - queue to suspend
4d115420
KB
1217 */
1218static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1219{
2b25d981 1220 int vector;
b60503ba 1221
a09115b2 1222 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1223 if (nvmeq->cq_vector == -1) {
1224 spin_unlock_irq(&nvmeq->q_lock);
1225 return 1;
1226 }
1227 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
42f61420 1228 nvmeq->dev->online_queues--;
2b25d981 1229 nvmeq->cq_vector = -1;
a09115b2
MW
1230 spin_unlock_irq(&nvmeq->q_lock);
1231
1c63dc66
CH
1232 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1233 blk_mq_freeze_queue_start(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1234
aba2080f
MW
1235 irq_set_affinity_hint(vector, NULL);
1236 free_irq(vector, nvmeq);
b60503ba 1237
4d115420
KB
1238 return 0;
1239}
b60503ba 1240
4d115420
KB
1241static void nvme_clear_queue(struct nvme_queue *nvmeq)
1242{
22404274 1243 spin_lock_irq(&nvmeq->q_lock);
42483228
KB
1244 if (nvmeq->tags && *nvmeq->tags)
1245 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
22404274 1246 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1247}
1248
4d115420
KB
1249static void nvme_disable_queue(struct nvme_dev *dev, int qid)
1250{
a4aea562 1251 struct nvme_queue *nvmeq = dev->queues[qid];
4d115420
KB
1252
1253 if (!nvmeq)
1254 return;
1255 if (nvme_suspend_queue(nvmeq))
1256 return;
1257
0e53d180
KB
1258 /* Don't tell the adapter to delete the admin queue.
1259 * Don't tell a removed adapter to delete IO queues. */
7a67cbea 1260 if (qid && readl(dev->bar + NVME_REG_CSTS) != -1) {
b60503ba
MW
1261 adapter_delete_sq(dev, qid);
1262 adapter_delete_cq(dev, qid);
1263 }
07836e65
KB
1264
1265 spin_lock_irq(&nvmeq->q_lock);
1266 nvme_process_cq(nvmeq);
1267 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1268}
1269
8ffaadf7
JD
1270static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1271 int entry_size)
1272{
1273 int q_depth = dev->q_depth;
5fd4ce1b
CH
1274 unsigned q_size_aligned = roundup(q_depth * entry_size,
1275 dev->ctrl.page_size);
8ffaadf7
JD
1276
1277 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1278 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1279 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1280 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1281
1282 /*
1283 * Ensure the reduced q_depth is above some threshold where it
1284 * would be better to map queues in system memory with the
1285 * original depth
1286 */
1287 if (q_depth < 64)
1288 return -ENOMEM;
1289 }
1290
1291 return q_depth;
1292}
1293
1294static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1295 int qid, int depth)
1296{
1297 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1298 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1299 dev->ctrl.page_size);
8ffaadf7
JD
1300 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1301 nvmeq->sq_cmds_io = dev->cmb + offset;
1302 } else {
1303 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1304 &nvmeq->sq_dma_addr, GFP_KERNEL);
1305 if (!nvmeq->sq_cmds)
1306 return -ENOMEM;
1307 }
1308
1309 return 0;
1310}
1311
b60503ba 1312static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
2b25d981 1313 int depth)
b60503ba 1314{
a4aea562 1315 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
b60503ba
MW
1316 if (!nvmeq)
1317 return NULL;
1318
e75ec752 1319 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1320 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1321 if (!nvmeq->cqes)
1322 goto free_nvmeq;
b60503ba 1323
8ffaadf7 1324 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1325 goto free_cqdma;
1326
e75ec752 1327 nvmeq->q_dmadev = dev->dev;
091b6092 1328 nvmeq->dev = dev;
3193f07b 1329 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1c63dc66 1330 dev->ctrl.instance, qid);
b60503ba
MW
1331 spin_lock_init(&nvmeq->q_lock);
1332 nvmeq->cq_head = 0;
82123460 1333 nvmeq->cq_phase = 1;
b80d5ccc 1334 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1335 nvmeq->q_depth = depth;
c30341dc 1336 nvmeq->qid = qid;
758dd7fd 1337 nvmeq->cq_vector = -1;
a4aea562 1338 dev->queues[qid] = nvmeq;
b60503ba 1339
36a7e993
JD
1340 /* make sure queue descriptor is set before queue count, for kthread */
1341 mb();
1342 dev->queue_count++;
1343
b60503ba
MW
1344 return nvmeq;
1345
1346 free_cqdma:
e75ec752 1347 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1348 nvmeq->cq_dma_addr);
1349 free_nvmeq:
1350 kfree(nvmeq);
1351 return NULL;
1352}
1353
3001082c
MW
1354static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1355 const char *name)
1356{
58ffacb5
MW
1357 if (use_threaded_interrupts)
1358 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1359 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1360 name, nvmeq);
3001082c 1361 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1362 IRQF_SHARED, name, nvmeq);
3001082c
MW
1363}
1364
22404274 1365static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1366{
22404274 1367 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1368
7be50e93 1369 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1370 nvmeq->sq_tail = 0;
1371 nvmeq->cq_head = 0;
1372 nvmeq->cq_phase = 1;
b80d5ccc 1373 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1374 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
42f61420 1375 dev->online_queues++;
7be50e93 1376 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1377}
1378
1379static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1380{
1381 struct nvme_dev *dev = nvmeq->dev;
1382 int result;
3f85d50b 1383
2b25d981 1384 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1385 result = adapter_alloc_cq(dev, qid, nvmeq);
1386 if (result < 0)
22404274 1387 return result;
b60503ba
MW
1388
1389 result = adapter_alloc_sq(dev, qid, nvmeq);
1390 if (result < 0)
1391 goto release_cq;
1392
3193f07b 1393 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1394 if (result < 0)
1395 goto release_sq;
1396
22404274 1397 nvme_init_queue(nvmeq, qid);
22404274 1398 return result;
b60503ba
MW
1399
1400 release_sq:
1401 adapter_delete_sq(dev, qid);
1402 release_cq:
1403 adapter_delete_cq(dev, qid);
22404274 1404 return result;
b60503ba
MW
1405}
1406
a4aea562 1407static struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1408 .queue_rq = nvme_queue_rq,
a4aea562
MB
1409 .map_queue = blk_mq_map_queue,
1410 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1411 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1412 .init_request = nvme_admin_init_request,
1413 .timeout = nvme_timeout,
1414};
1415
1416static struct blk_mq_ops nvme_mq_ops = {
1417 .queue_rq = nvme_queue_rq,
1418 .map_queue = blk_mq_map_queue,
1419 .init_hctx = nvme_init_hctx,
1420 .init_request = nvme_init_request,
1421 .timeout = nvme_timeout,
a0fa9647 1422 .poll = nvme_poll,
a4aea562
MB
1423};
1424
ea191d2f
KB
1425static void nvme_dev_remove_admin(struct nvme_dev *dev)
1426{
1c63dc66
CH
1427 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1428 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1429 blk_mq_free_tag_set(&dev->admin_tagset);
1430 }
1431}
1432
a4aea562
MB
1433static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1434{
1c63dc66 1435 if (!dev->ctrl.admin_q) {
a4aea562
MB
1436 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1437 dev->admin_tagset.nr_hw_queues = 1;
1438 dev->admin_tagset.queue_depth = NVME_AQ_DEPTH - 1;
1efccc9d 1439 dev->admin_tagset.reserved_tags = 1;
a4aea562 1440 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1441 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1442 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
a4aea562
MB
1443 dev->admin_tagset.driver_data = dev;
1444
1445 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1446 return -ENOMEM;
1447
1c63dc66
CH
1448 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1449 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1450 blk_mq_free_tag_set(&dev->admin_tagset);
1451 return -ENOMEM;
1452 }
1c63dc66 1453 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1454 nvme_dev_remove_admin(dev);
1c63dc66 1455 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1456 return -ENODEV;
1457 }
0fb59cbc 1458 } else
1c63dc66 1459 blk_mq_unfreeze_queue(dev->ctrl.admin_q);
a4aea562
MB
1460
1461 return 0;
1462}
1463
8d85fce7 1464static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1465{
ba47e386 1466 int result;
b60503ba 1467 u32 aqa;
7a67cbea 1468 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
b60503ba
MW
1469 struct nvme_queue *nvmeq;
1470
7a67cbea 1471 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
dfbac8c7
KB
1472 NVME_CAP_NSSRC(cap) : 0;
1473
7a67cbea
CH
1474 if (dev->subsystem &&
1475 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1476 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1477
5fd4ce1b 1478 result = nvme_disable_ctrl(&dev->ctrl, cap);
ba47e386
MW
1479 if (result < 0)
1480 return result;
b60503ba 1481
a4aea562 1482 nvmeq = dev->queues[0];
cd638946 1483 if (!nvmeq) {
2b25d981 1484 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
cd638946
KB
1485 if (!nvmeq)
1486 return -ENOMEM;
cd638946 1487 }
b60503ba
MW
1488
1489 aqa = nvmeq->q_depth - 1;
1490 aqa |= aqa << 16;
1491
7a67cbea
CH
1492 writel(aqa, dev->bar + NVME_REG_AQA);
1493 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1494 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1495
5fd4ce1b 1496 result = nvme_enable_ctrl(&dev->ctrl, cap);
025c557a 1497 if (result)
a4aea562
MB
1498 goto free_nvmeq;
1499
2b25d981 1500 nvmeq->cq_vector = 0;
3193f07b 1501 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
758dd7fd
JD
1502 if (result) {
1503 nvmeq->cq_vector = -1;
0fb59cbc 1504 goto free_nvmeq;
758dd7fd 1505 }
025c557a 1506
b60503ba 1507 return result;
a4aea562 1508
a4aea562
MB
1509 free_nvmeq:
1510 nvme_free_queues(dev, 0);
1511 return result;
b60503ba
MW
1512}
1513
81f03fed
JD
1514static int nvme_subsys_reset(struct nvme_dev *dev)
1515{
1516 if (!dev->subsystem)
1517 return -ENOTTY;
1518
7a67cbea 1519 writel(0x4E564D65, dev->bar + NVME_REG_NSSR); /* "NVMe" */
81f03fed
JD
1520 return 0;
1521}
1522
1fa6aead
MW
1523static int nvme_kthread(void *data)
1524{
d4b4ff8e 1525 struct nvme_dev *dev, *next;
1fa6aead
MW
1526
1527 while (!kthread_should_stop()) {
564a232c 1528 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 1529 spin_lock(&dev_list_lock);
d4b4ff8e 1530 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 1531 int i;
7a67cbea 1532 u32 csts = readl(dev->bar + NVME_REG_CSTS);
dfbac8c7
KB
1533
1534 if ((dev->subsystem && (csts & NVME_CSTS_NSSRO)) ||
1535 csts & NVME_CSTS_CFS) {
90667892
CH
1536 if (!__nvme_reset(dev)) {
1537 dev_warn(dev->dev,
1538 "Failed status: %x, reset controller\n",
7a67cbea 1539 readl(dev->bar + NVME_REG_CSTS));
90667892 1540 }
d4b4ff8e
KB
1541 continue;
1542 }
1fa6aead 1543 for (i = 0; i < dev->queue_count; i++) {
a4aea562 1544 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
1545 if (!nvmeq)
1546 continue;
1fa6aead 1547 spin_lock_irq(&nvmeq->q_lock);
bc57a0f7 1548 nvme_process_cq(nvmeq);
6fccf938 1549
1c63dc66 1550 while (i == 0 && dev->ctrl.event_limit > 0) {
a4aea562 1551 if (nvme_submit_async_admin_req(dev))
6fccf938 1552 break;
1c63dc66 1553 dev->ctrl.event_limit--;
6fccf938 1554 }
1fa6aead
MW
1555 spin_unlock_irq(&nvmeq->q_lock);
1556 }
1557 }
1558 spin_unlock(&dev_list_lock);
acb7aa0d 1559 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
1560 }
1561 return 0;
1562}
1563
e1e5e564 1564static void nvme_alloc_ns(struct nvme_dev *dev, unsigned nsid)
b60503ba
MW
1565{
1566 struct nvme_ns *ns;
1567 struct gendisk *disk;
e75ec752 1568 int node = dev_to_node(dev->dev);
b60503ba 1569
a4aea562 1570 ns = kzalloc_node(sizeof(*ns), GFP_KERNEL, node);
b60503ba 1571 if (!ns)
e1e5e564
KB
1572 return;
1573
a4aea562 1574 ns->queue = blk_mq_init_queue(&dev->tagset);
9f173b33 1575 if (IS_ERR(ns->queue))
b60503ba 1576 goto out_free_ns;
4eeb9215
MW
1577 queue_flag_set_unlocked(QUEUE_FLAG_NOMERGES, ns->queue);
1578 queue_flag_set_unlocked(QUEUE_FLAG_NONROT, ns->queue);
1c63dc66 1579 ns->ctrl = &dev->ctrl;
b60503ba
MW
1580 ns->queue->queuedata = ns;
1581
a4aea562 1582 disk = alloc_disk_node(0, node);
b60503ba
MW
1583 if (!disk)
1584 goto out_free_queue;
a4aea562 1585
188c3568 1586 kref_init(&ns->kref);
5aff9382 1587 ns->ns_id = nsid;
b60503ba 1588 ns->disk = disk;
e1e5e564
KB
1589 ns->lba_shift = 9; /* set to a default value for 512 until disk is validated */
1590 list_add_tail(&ns->list, &dev->namespaces);
1591
e9ef4636 1592 blk_queue_logical_block_size(ns->queue, 1 << ns->lba_shift);
7fd8930f
CH
1593 if (dev->ctrl.max_hw_sectors) {
1594 blk_queue_max_hw_sectors(ns->queue, dev->ctrl.max_hw_sectors);
e824410f 1595 blk_queue_max_segments(ns->queue,
7fd8930f 1596 (dev->ctrl.max_hw_sectors / (dev->ctrl.page_size >> 9)) + 1);
e824410f 1597 }
7fd8930f
CH
1598 if (dev->ctrl.stripe_size)
1599 blk_queue_chunk_sectors(ns->queue, dev->ctrl.stripe_size >> 9);
1c63dc66 1600 if (dev->ctrl.vwc & NVME_CTRL_VWC_PRESENT)
a7d2ce28 1601 blk_queue_flush(ns->queue, REQ_FLUSH | REQ_FUA);
5fd4ce1b 1602 blk_queue_virt_boundary(ns->queue, dev->ctrl.page_size - 1);
b60503ba
MW
1603
1604 disk->major = nvme_major;
469071a3 1605 disk->first_minor = 0;
b60503ba
MW
1606 disk->fops = &nvme_fops;
1607 disk->private_data = ns;
1608 disk->queue = ns->queue;
b3fffdef 1609 disk->driverfs_dev = dev->device;
469071a3 1610 disk->flags = GENHD_FL_EXT_DEVT;
1c63dc66 1611 sprintf(disk->disk_name, "nvme%dn%d", dev->ctrl.instance, nsid);
b60503ba 1612
e1e5e564
KB
1613 /*
1614 * Initialize capacity to 0 until we establish the namespace format and
1615 * setup integrity extentions if necessary. The revalidate_disk after
1616 * add_disk allows the driver to register with integrity if the format
1617 * requires it.
1618 */
1619 set_capacity(disk, 0);
a5768aa8
KB
1620 if (nvme_revalidate_disk(ns->disk))
1621 goto out_free_disk;
1622
1673f1f0 1623 kref_get(&dev->ctrl.kref);
ca064085
MB
1624 if (ns->type != NVME_NS_LIGHTNVM) {
1625 add_disk(ns->disk);
1626 if (ns->ms) {
1627 struct block_device *bd = bdget_disk(ns->disk, 0);
1628 if (!bd)
1629 return;
1630 if (blkdev_get(bd, FMODE_READ, NULL)) {
1631 bdput(bd);
1632 return;
1633 }
1634 blkdev_reread_part(bd);
1635 blkdev_put(bd, FMODE_READ);
7bee6074 1636 }
7bee6074 1637 }
e1e5e564 1638 return;
a5768aa8
KB
1639 out_free_disk:
1640 kfree(disk);
1641 list_del(&ns->list);
b60503ba
MW
1642 out_free_queue:
1643 blk_cleanup_queue(ns->queue);
1644 out_free_ns:
1645 kfree(ns);
b60503ba
MW
1646}
1647
2659e57b
CH
1648/*
1649 * Create I/O queues. Failing to create an I/O queue is not an issue,
1650 * we can continue with less than the desired amount of queues, and
1651 * even a controller without I/O queues an still be used to issue
1652 * admin commands. This might be useful to upgrade a buggy firmware
1653 * for example.
1654 */
42f61420
KB
1655static void nvme_create_io_queues(struct nvme_dev *dev)
1656{
a4aea562 1657 unsigned i;
42f61420 1658
a4aea562 1659 for (i = dev->queue_count; i <= dev->max_qid; i++)
2b25d981 1660 if (!nvme_alloc_queue(dev, i, dev->q_depth))
42f61420
KB
1661 break;
1662
a4aea562 1663 for (i = dev->online_queues; i <= dev->queue_count - 1; i++)
2659e57b
CH
1664 if (nvme_create_queue(dev->queues[i], i)) {
1665 nvme_free_queues(dev, i);
42f61420 1666 break;
2659e57b 1667 }
42f61420
KB
1668}
1669
b3b06812 1670static int set_queue_count(struct nvme_dev *dev, int count)
b60503ba
MW
1671{
1672 int status;
1673 u32 result;
b3b06812 1674 u32 q_count = (count - 1) | ((count - 1) << 16);
b60503ba 1675
1c63dc66 1676 status = nvme_set_features(&dev->ctrl, NVME_FEAT_NUM_QUEUES, q_count, 0,
bc5fc7e4 1677 &result);
27e8166c
MW
1678 if (status < 0)
1679 return status;
1680 if (status > 0) {
e75ec752 1681 dev_err(dev->dev, "Could not set queue count (%d)\n", status);
badc34d4 1682 return 0;
27e8166c 1683 }
b60503ba
MW
1684 return min(result & 0xffff, result >> 16) + 1;
1685}
1686
8ffaadf7
JD
1687static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1688{
1689 u64 szu, size, offset;
1690 u32 cmbloc;
1691 resource_size_t bar_size;
1692 struct pci_dev *pdev = to_pci_dev(dev->dev);
1693 void __iomem *cmb;
1694 dma_addr_t dma_addr;
1695
1696 if (!use_cmb_sqes)
1697 return NULL;
1698
7a67cbea 1699 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1700 if (!(NVME_CMB_SZ(dev->cmbsz)))
1701 return NULL;
1702
7a67cbea 1703 cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7
JD
1704
1705 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1706 size = szu * NVME_CMB_SZ(dev->cmbsz);
1707 offset = szu * NVME_CMB_OFST(cmbloc);
1708 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
1709
1710 if (offset > bar_size)
1711 return NULL;
1712
1713 /*
1714 * Controllers may support a CMB size larger than their BAR,
1715 * for example, due to being behind a bridge. Reduce the CMB to
1716 * the reported size of the BAR
1717 */
1718 if (size > bar_size - offset)
1719 size = bar_size - offset;
1720
1721 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
1722 cmb = ioremap_wc(dma_addr, size);
1723 if (!cmb)
1724 return NULL;
1725
1726 dev->cmb_dma_addr = dma_addr;
1727 dev->cmb_size = size;
1728 return cmb;
1729}
1730
1731static inline void nvme_release_cmb(struct nvme_dev *dev)
1732{
1733 if (dev->cmb) {
1734 iounmap(dev->cmb);
1735 dev->cmb = NULL;
1736 }
1737}
1738
9d713c2b
KB
1739static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1740{
b80d5ccc 1741 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
1742}
1743
8d85fce7 1744static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1745{
a4aea562 1746 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1747 struct pci_dev *pdev = to_pci_dev(dev->dev);
42f61420 1748 int result, i, vecs, nr_io_queues, size;
b60503ba 1749
42f61420 1750 nr_io_queues = num_possible_cpus();
b348b7d5 1751 result = set_queue_count(dev, nr_io_queues);
badc34d4 1752 if (result <= 0)
1b23484b 1753 return result;
b348b7d5
MW
1754 if (result < nr_io_queues)
1755 nr_io_queues = result;
b60503ba 1756
8ffaadf7
JD
1757 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1758 result = nvme_cmb_qdepth(dev, nr_io_queues,
1759 sizeof(struct nvme_command));
1760 if (result > 0)
1761 dev->q_depth = result;
1762 else
1763 nvme_release_cmb(dev);
1764 }
1765
9d713c2b
KB
1766 size = db_bar_size(dev, nr_io_queues);
1767 if (size > 8192) {
f1938f6e 1768 iounmap(dev->bar);
9d713c2b
KB
1769 do {
1770 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1771 if (dev->bar)
1772 break;
1773 if (!--nr_io_queues)
1774 return -ENOMEM;
1775 size = db_bar_size(dev, nr_io_queues);
1776 } while (1);
7a67cbea 1777 dev->dbs = dev->bar + 4096;
5a92e700 1778 adminq->q_db = dev->dbs;
f1938f6e
MW
1779 }
1780
9d713c2b 1781 /* Deregister the admin queue's interrupt */
3193f07b 1782 free_irq(dev->entry[0].vector, adminq);
9d713c2b 1783
e32efbfc
JA
1784 /*
1785 * If we enable msix early due to not intx, disable it again before
1786 * setting up the full range we need.
1787 */
1788 if (!pdev->irq)
1789 pci_disable_msix(pdev);
1790
be577fab 1791 for (i = 0; i < nr_io_queues; i++)
1b23484b 1792 dev->entry[i].entry = i;
be577fab
AG
1793 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
1794 if (vecs < 0) {
1795 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
1796 if (vecs < 0) {
1797 vecs = 1;
1798 } else {
1799 for (i = 0; i < vecs; i++)
1800 dev->entry[i].vector = i + pdev->irq;
fa08a396
RRG
1801 }
1802 }
1803
063a8096
MW
1804 /*
1805 * Should investigate if there's a performance win from allocating
1806 * more queues than interrupt vectors; it might allow the submission
1807 * path to scale better, even if the receive path is limited by the
1808 * number of interrupts.
1809 */
1810 nr_io_queues = vecs;
42f61420 1811 dev->max_qid = nr_io_queues;
063a8096 1812
3193f07b 1813 result = queue_request_irq(dev, adminq, adminq->irqname);
758dd7fd
JD
1814 if (result) {
1815 adminq->cq_vector = -1;
22404274 1816 goto free_queues;
758dd7fd 1817 }
1b23484b 1818
cd638946 1819 /* Free previously allocated queues that are no longer usable */
42f61420 1820 nvme_free_queues(dev, nr_io_queues + 1);
a4aea562 1821 nvme_create_io_queues(dev);
9ecdc946 1822
22404274 1823 return 0;
b60503ba 1824
22404274 1825 free_queues:
a1a5ef99 1826 nvme_free_queues(dev, 1);
22404274 1827 return result;
b60503ba
MW
1828}
1829
a5768aa8
KB
1830static int ns_cmp(void *priv, struct list_head *a, struct list_head *b)
1831{
1832 struct nvme_ns *nsa = container_of(a, struct nvme_ns, list);
1833 struct nvme_ns *nsb = container_of(b, struct nvme_ns, list);
1834
1835 return nsa->ns_id - nsb->ns_id;
1836}
1837
1838static struct nvme_ns *nvme_find_ns(struct nvme_dev *dev, unsigned nsid)
1839{
1840 struct nvme_ns *ns;
1841
1842 list_for_each_entry(ns, &dev->namespaces, list) {
1843 if (ns->ns_id == nsid)
1844 return ns;
1845 if (ns->ns_id > nsid)
1846 break;
1847 }
1848 return NULL;
1849}
1850
1851static inline bool nvme_io_incapable(struct nvme_dev *dev)
1852{
7a67cbea
CH
1853 return (!dev->bar ||
1854 readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_CFS ||
1855 dev->online_queues < 2);
a5768aa8
KB
1856}
1857
1858static void nvme_ns_remove(struct nvme_ns *ns)
1859{
1c63dc66
CH
1860 bool kill = nvme_io_incapable(to_nvme_dev(ns->ctrl)) &&
1861 !blk_queue_dying(ns->queue);
a5768aa8
KB
1862
1863 if (kill)
1864 blk_set_queue_dying(ns->queue);
9609b994 1865 if (ns->disk->flags & GENHD_FL_UP)
a5768aa8 1866 del_gendisk(ns->disk);
a5768aa8
KB
1867 if (kill || !blk_queue_dying(ns->queue)) {
1868 blk_mq_abort_requeue_list(ns->queue);
1869 blk_cleanup_queue(ns->queue);
5105aa55
KB
1870 }
1871 list_del_init(&ns->list);
1673f1f0 1872 nvme_put_ns(ns);
a5768aa8
KB
1873}
1874
1875static void nvme_scan_namespaces(struct nvme_dev *dev, unsigned nn)
1876{
1877 struct nvme_ns *ns, *next;
1878 unsigned i;
1879
1880 for (i = 1; i <= nn; i++) {
1881 ns = nvme_find_ns(dev, i);
1882 if (ns) {
5105aa55 1883 if (revalidate_disk(ns->disk))
a5768aa8 1884 nvme_ns_remove(ns);
a5768aa8
KB
1885 } else
1886 nvme_alloc_ns(dev, i);
1887 }
1888 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
5105aa55 1889 if (ns->ns_id > nn)
a5768aa8 1890 nvme_ns_remove(ns);
a5768aa8
KB
1891 }
1892 list_sort(NULL, &dev->namespaces, ns_cmp);
1893}
1894
bda4e0fb
KB
1895static void nvme_set_irq_hints(struct nvme_dev *dev)
1896{
1897 struct nvme_queue *nvmeq;
1898 int i;
1899
1900 for (i = 0; i < dev->online_queues; i++) {
1901 nvmeq = dev->queues[i];
1902
1903 if (!nvmeq->tags || !(*nvmeq->tags))
1904 continue;
1905
1906 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
1907 blk_mq_tags_cpumask(*nvmeq->tags));
1908 }
1909}
1910
a5768aa8
KB
1911static void nvme_dev_scan(struct work_struct *work)
1912{
1913 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
1914 struct nvme_id_ctrl *ctrl;
1915
1916 if (!dev->tagset.tags)
1917 return;
1c63dc66 1918 if (nvme_identify_ctrl(&dev->ctrl, &ctrl))
a5768aa8
KB
1919 return;
1920 nvme_scan_namespaces(dev, le32_to_cpup(&ctrl->nn));
1921 kfree(ctrl);
bda4e0fb 1922 nvme_set_irq_hints(dev);
a5768aa8
KB
1923}
1924
422ef0c7
MW
1925/*
1926 * Return: error value if an error occurred setting up the queues or calling
1927 * Identify Device. 0 if these succeeded, even if adding some of the
1928 * namespaces failed. At the moment, these failures are silent. TBD which
1929 * failures should be reported.
1930 */
8d85fce7 1931static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 1932{
c3bfe717 1933 int res;
a4aea562 1934
7fd8930f
CH
1935 res = nvme_init_identify(&dev->ctrl);
1936 if (res)
1937 return res;
a4aea562 1938
ffe7704d
KB
1939 if (!dev->tagset.tags) {
1940 dev->tagset.ops = &nvme_mq_ops;
1941 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1942 dev->tagset.timeout = NVME_IO_TIMEOUT;
1943 dev->tagset.numa_node = dev_to_node(dev->dev);
1944 dev->tagset.queue_depth =
a4aea562 1945 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
1946 dev->tagset.cmd_size = nvme_cmd_size(dev);
1947 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1948 dev->tagset.driver_data = dev;
b60503ba 1949
ffe7704d
KB
1950 if (blk_mq_alloc_tag_set(&dev->tagset))
1951 return 0;
1952 }
a5768aa8 1953 schedule_work(&dev->scan_work);
e1e5e564 1954 return 0;
b60503ba
MW
1955}
1956
0877cb0d
KB
1957static int nvme_dev_map(struct nvme_dev *dev)
1958{
42f61420 1959 u64 cap;
0877cb0d 1960 int bars, result = -ENOMEM;
e75ec752 1961 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
1962
1963 if (pci_enable_device_mem(pdev))
1964 return result;
1965
1966 dev->entry[0].vector = pdev->irq;
1967 pci_set_master(pdev);
1968 bars = pci_select_bars(pdev, IORESOURCE_MEM);
be7837e8
JA
1969 if (!bars)
1970 goto disable_pci;
1971
0877cb0d
KB
1972 if (pci_request_selected_regions(pdev, bars, "nvme"))
1973 goto disable_pci;
1974
e75ec752
CH
1975 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1976 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 1977 goto disable;
0877cb0d 1978
0877cb0d
KB
1979 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
1980 if (!dev->bar)
1981 goto disable;
e32efbfc 1982
7a67cbea 1983 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180
KB
1984 result = -ENODEV;
1985 goto unmap;
1986 }
e32efbfc
JA
1987
1988 /*
1989 * Some devices don't advertse INTx interrupts, pre-enable a single
1990 * MSIX vec for setup. We'll adjust this later.
1991 */
1992 if (!pdev->irq) {
1993 result = pci_enable_msix(pdev, dev->entry, 1);
1994 if (result < 0)
1995 goto unmap;
1996 }
1997
7a67cbea
CH
1998 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1999
42f61420
KB
2000 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
2001 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
7a67cbea
CH
2002 dev->dbs = dev->bar + 4096;
2003 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
8ffaadf7 2004 dev->cmb = nvme_map_cmb(dev);
0877cb0d
KB
2005
2006 return 0;
2007
0e53d180
KB
2008 unmap:
2009 iounmap(dev->bar);
2010 dev->bar = NULL;
0877cb0d
KB
2011 disable:
2012 pci_release_regions(pdev);
2013 disable_pci:
2014 pci_disable_device(pdev);
2015 return result;
2016}
2017
2018static void nvme_dev_unmap(struct nvme_dev *dev)
2019{
e75ec752
CH
2020 struct pci_dev *pdev = to_pci_dev(dev->dev);
2021
2022 if (pdev->msi_enabled)
2023 pci_disable_msi(pdev);
2024 else if (pdev->msix_enabled)
2025 pci_disable_msix(pdev);
0877cb0d
KB
2026
2027 if (dev->bar) {
2028 iounmap(dev->bar);
2029 dev->bar = NULL;
e75ec752 2030 pci_release_regions(pdev);
0877cb0d
KB
2031 }
2032
e75ec752
CH
2033 if (pci_is_enabled(pdev))
2034 pci_disable_device(pdev);
0877cb0d
KB
2035}
2036
4d115420
KB
2037struct nvme_delq_ctx {
2038 struct task_struct *waiter;
2039 struct kthread_worker *worker;
2040 atomic_t refcount;
2041};
2042
2043static void nvme_wait_dq(struct nvme_delq_ctx *dq, struct nvme_dev *dev)
2044{
2045 dq->waiter = current;
2046 mb();
2047
2048 for (;;) {
2049 set_current_state(TASK_KILLABLE);
2050 if (!atomic_read(&dq->refcount))
2051 break;
2052 if (!schedule_timeout(ADMIN_TIMEOUT) ||
2053 fatal_signal_pending(current)) {
0fb59cbc
KB
2054 /*
2055 * Disable the controller first since we can't trust it
2056 * at this point, but leave the admin queue enabled
2057 * until all queue deletion requests are flushed.
2058 * FIXME: This may take a while if there are more h/w
2059 * queues than admin tags.
2060 */
4d115420 2061 set_current_state(TASK_RUNNING);
5fd4ce1b 2062 nvme_disable_ctrl(&dev->ctrl,
7a67cbea 2063 lo_hi_readq(dev->bar + NVME_REG_CAP));
0fb59cbc 2064 nvme_clear_queue(dev->queues[0]);
4d115420 2065 flush_kthread_worker(dq->worker);
0fb59cbc 2066 nvme_disable_queue(dev, 0);
4d115420
KB
2067 return;
2068 }
2069 }
2070 set_current_state(TASK_RUNNING);
2071}
2072
2073static void nvme_put_dq(struct nvme_delq_ctx *dq)
2074{
2075 atomic_dec(&dq->refcount);
2076 if (dq->waiter)
2077 wake_up_process(dq->waiter);
2078}
2079
2080static struct nvme_delq_ctx *nvme_get_dq(struct nvme_delq_ctx *dq)
2081{
2082 atomic_inc(&dq->refcount);
2083 return dq;
2084}
2085
2086static void nvme_del_queue_end(struct nvme_queue *nvmeq)
2087{
2088 struct nvme_delq_ctx *dq = nvmeq->cmdinfo.ctx;
4d115420 2089 nvme_put_dq(dq);
604e8c8d
KB
2090
2091 spin_lock_irq(&nvmeq->q_lock);
2092 nvme_process_cq(nvmeq);
2093 spin_unlock_irq(&nvmeq->q_lock);
4d115420
KB
2094}
2095
2096static int adapter_async_del_queue(struct nvme_queue *nvmeq, u8 opcode,
2097 kthread_work_func_t fn)
2098{
2099 struct nvme_command c;
2100
2101 memset(&c, 0, sizeof(c));
2102 c.delete_queue.opcode = opcode;
2103 c.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2104
2105 init_kthread_work(&nvmeq->cmdinfo.work, fn);
a4aea562
MB
2106 return nvme_submit_admin_async_cmd(nvmeq->dev, &c, &nvmeq->cmdinfo,
2107 ADMIN_TIMEOUT);
4d115420
KB
2108}
2109
2110static void nvme_del_cq_work_handler(struct kthread_work *work)
2111{
2112 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2113 cmdinfo.work);
2114 nvme_del_queue_end(nvmeq);
2115}
2116
2117static int nvme_delete_cq(struct nvme_queue *nvmeq)
2118{
2119 return adapter_async_del_queue(nvmeq, nvme_admin_delete_cq,
2120 nvme_del_cq_work_handler);
2121}
2122
2123static void nvme_del_sq_work_handler(struct kthread_work *work)
2124{
2125 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2126 cmdinfo.work);
2127 int status = nvmeq->cmdinfo.status;
2128
2129 if (!status)
2130 status = nvme_delete_cq(nvmeq);
2131 if (status)
2132 nvme_del_queue_end(nvmeq);
2133}
2134
2135static int nvme_delete_sq(struct nvme_queue *nvmeq)
2136{
2137 return adapter_async_del_queue(nvmeq, nvme_admin_delete_sq,
2138 nvme_del_sq_work_handler);
2139}
2140
2141static void nvme_del_queue_start(struct kthread_work *work)
2142{
2143 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2144 cmdinfo.work);
4d115420
KB
2145 if (nvme_delete_sq(nvmeq))
2146 nvme_del_queue_end(nvmeq);
2147}
2148
2149static void nvme_disable_io_queues(struct nvme_dev *dev)
2150{
2151 int i;
2152 DEFINE_KTHREAD_WORKER_ONSTACK(worker);
2153 struct nvme_delq_ctx dq;
2154 struct task_struct *kworker_task = kthread_run(kthread_worker_fn,
1c63dc66 2155 &worker, "nvme%d", dev->ctrl.instance);
4d115420
KB
2156
2157 if (IS_ERR(kworker_task)) {
e75ec752 2158 dev_err(dev->dev,
4d115420
KB
2159 "Failed to create queue del task\n");
2160 for (i = dev->queue_count - 1; i > 0; i--)
2161 nvme_disable_queue(dev, i);
2162 return;
2163 }
2164
2165 dq.waiter = NULL;
2166 atomic_set(&dq.refcount, 0);
2167 dq.worker = &worker;
2168 for (i = dev->queue_count - 1; i > 0; i--) {
a4aea562 2169 struct nvme_queue *nvmeq = dev->queues[i];
4d115420
KB
2170
2171 if (nvme_suspend_queue(nvmeq))
2172 continue;
2173 nvmeq->cmdinfo.ctx = nvme_get_dq(&dq);
2174 nvmeq->cmdinfo.worker = dq.worker;
2175 init_kthread_work(&nvmeq->cmdinfo.work, nvme_del_queue_start);
2176 queue_kthread_work(dq.worker, &nvmeq->cmdinfo.work);
2177 }
2178 nvme_wait_dq(&dq, dev);
2179 kthread_stop(kworker_task);
2180}
2181
b9afca3e
DM
2182/*
2183* Remove the node from the device list and check
2184* for whether or not we need to stop the nvme_thread.
2185*/
2186static void nvme_dev_list_remove(struct nvme_dev *dev)
2187{
2188 struct task_struct *tmp = NULL;
2189
2190 spin_lock(&dev_list_lock);
2191 list_del_init(&dev->node);
2192 if (list_empty(&dev_list) && !IS_ERR_OR_NULL(nvme_thread)) {
2193 tmp = nvme_thread;
2194 nvme_thread = NULL;
2195 }
2196 spin_unlock(&dev_list_lock);
2197
2198 if (tmp)
2199 kthread_stop(tmp);
2200}
2201
c9d3bf88
KB
2202static void nvme_freeze_queues(struct nvme_dev *dev)
2203{
2204 struct nvme_ns *ns;
2205
2206 list_for_each_entry(ns, &dev->namespaces, list) {
2207 blk_mq_freeze_queue_start(ns->queue);
2208
cddcd72b 2209 spin_lock_irq(ns->queue->queue_lock);
c9d3bf88 2210 queue_flag_set(QUEUE_FLAG_STOPPED, ns->queue);
cddcd72b 2211 spin_unlock_irq(ns->queue->queue_lock);
c9d3bf88
KB
2212
2213 blk_mq_cancel_requeue_work(ns->queue);
2214 blk_mq_stop_hw_queues(ns->queue);
2215 }
2216}
2217
2218static void nvme_unfreeze_queues(struct nvme_dev *dev)
2219{
2220 struct nvme_ns *ns;
2221
2222 list_for_each_entry(ns, &dev->namespaces, list) {
2223 queue_flag_clear_unlocked(QUEUE_FLAG_STOPPED, ns->queue);
2224 blk_mq_unfreeze_queue(ns->queue);
2225 blk_mq_start_stopped_hw_queues(ns->queue, true);
2226 blk_mq_kick_requeue_list(ns->queue);
2227 }
2228}
2229
f0b50732 2230static void nvme_dev_shutdown(struct nvme_dev *dev)
b60503ba 2231{
22404274 2232 int i;
7c1b2450 2233 u32 csts = -1;
22404274 2234
b9afca3e 2235 nvme_dev_list_remove(dev);
1fa6aead 2236
c9d3bf88
KB
2237 if (dev->bar) {
2238 nvme_freeze_queues(dev);
7a67cbea 2239 csts = readl(dev->bar + NVME_REG_CSTS);
c9d3bf88 2240 }
7c1b2450 2241 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
4d115420 2242 for (i = dev->queue_count - 1; i >= 0; i--) {
a4aea562 2243 struct nvme_queue *nvmeq = dev->queues[i];
4d115420 2244 nvme_suspend_queue(nvmeq);
4d115420
KB
2245 }
2246 } else {
2247 nvme_disable_io_queues(dev);
5fd4ce1b 2248 nvme_shutdown_ctrl(&dev->ctrl);
4d115420
KB
2249 nvme_disable_queue(dev, 0);
2250 }
f0b50732 2251 nvme_dev_unmap(dev);
07836e65
KB
2252
2253 for (i = dev->queue_count - 1; i >= 0; i--)
2254 nvme_clear_queue(dev->queues[i]);
f0b50732
KB
2255}
2256
2257static void nvme_dev_remove(struct nvme_dev *dev)
2258{
5105aa55 2259 struct nvme_ns *ns, *next;
f0b50732 2260
5105aa55 2261 list_for_each_entry_safe(ns, next, &dev->namespaces, list)
a5768aa8 2262 nvme_ns_remove(ns);
b60503ba
MW
2263}
2264
091b6092
MW
2265static int nvme_setup_prp_pools(struct nvme_dev *dev)
2266{
e75ec752 2267 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2268 PAGE_SIZE, PAGE_SIZE, 0);
2269 if (!dev->prp_page_pool)
2270 return -ENOMEM;
2271
99802a7a 2272 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2273 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2274 256, 256, 0);
2275 if (!dev->prp_small_pool) {
2276 dma_pool_destroy(dev->prp_page_pool);
2277 return -ENOMEM;
2278 }
091b6092
MW
2279 return 0;
2280}
2281
2282static void nvme_release_prp_pools(struct nvme_dev *dev)
2283{
2284 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2285 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2286}
2287
cd58ad7d
QSA
2288static DEFINE_IDA(nvme_instance_ida);
2289
2290static int nvme_set_instance(struct nvme_dev *dev)
b60503ba 2291{
cd58ad7d
QSA
2292 int instance, error;
2293
2294 do {
2295 if (!ida_pre_get(&nvme_instance_ida, GFP_KERNEL))
2296 return -ENODEV;
2297
2298 spin_lock(&dev_list_lock);
2299 error = ida_get_new(&nvme_instance_ida, &instance);
2300 spin_unlock(&dev_list_lock);
2301 } while (error == -EAGAIN);
2302
2303 if (error)
2304 return -ENODEV;
2305
1c63dc66 2306 dev->ctrl.instance = instance;
cd58ad7d 2307 return 0;
b60503ba
MW
2308}
2309
2310static void nvme_release_instance(struct nvme_dev *dev)
2311{
cd58ad7d 2312 spin_lock(&dev_list_lock);
1c63dc66 2313 ida_remove(&nvme_instance_ida, dev->ctrl.instance);
cd58ad7d 2314 spin_unlock(&dev_list_lock);
b60503ba
MW
2315}
2316
1673f1f0 2317static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 2318{
1673f1f0 2319 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 2320
e75ec752 2321 put_device(dev->dev);
b3fffdef 2322 put_device(dev->device);
285dffc9 2323 nvme_release_instance(dev);
4af0e21c
KB
2324 if (dev->tagset.tags)
2325 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2326 if (dev->ctrl.admin_q)
2327 blk_put_queue(dev->ctrl.admin_q);
5e82e952
KB
2328 kfree(dev->queues);
2329 kfree(dev->entry);
2330 kfree(dev);
2331}
2332
2333static int nvme_dev_open(struct inode *inode, struct file *f)
2334{
b3fffdef
KB
2335 struct nvme_dev *dev;
2336 int instance = iminor(inode);
2337 int ret = -ENODEV;
2338
2339 spin_lock(&dev_list_lock);
2340 list_for_each_entry(dev, &dev_list, node) {
1c63dc66
CH
2341 if (dev->ctrl.instance == instance) {
2342 if (!dev->ctrl.admin_q) {
2e1d8448
KB
2343 ret = -EWOULDBLOCK;
2344 break;
2345 }
1673f1f0 2346 if (!kref_get_unless_zero(&dev->ctrl.kref))
b3fffdef
KB
2347 break;
2348 f->private_data = dev;
2349 ret = 0;
2350 break;
2351 }
2352 }
2353 spin_unlock(&dev_list_lock);
2354
2355 return ret;
5e82e952
KB
2356}
2357
2358static int nvme_dev_release(struct inode *inode, struct file *f)
2359{
2360 struct nvme_dev *dev = f->private_data;
1673f1f0 2361 nvme_put_ctrl(&dev->ctrl);
5e82e952
KB
2362 return 0;
2363}
2364
2365static long nvme_dev_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
2366{
2367 struct nvme_dev *dev = f->private_data;
a4aea562
MB
2368 struct nvme_ns *ns;
2369
5e82e952
KB
2370 switch (cmd) {
2371 case NVME_IOCTL_ADMIN_CMD:
1c63dc66 2372 return nvme_user_cmd(&dev->ctrl, NULL, (void __user *)arg);
7963e521 2373 case NVME_IOCTL_IO_CMD:
a4aea562
MB
2374 if (list_empty(&dev->namespaces))
2375 return -ENOTTY;
2376 ns = list_first_entry(&dev->namespaces, struct nvme_ns, list);
1c63dc66 2377 return nvme_user_cmd(&dev->ctrl, ns, (void __user *)arg);
4cc06521
KB
2378 case NVME_IOCTL_RESET:
2379 dev_warn(dev->dev, "resetting controller\n");
2380 return nvme_reset(dev);
81f03fed
JD
2381 case NVME_IOCTL_SUBSYS_RESET:
2382 return nvme_subsys_reset(dev);
5e82e952
KB
2383 default:
2384 return -ENOTTY;
2385 }
2386}
2387
2388static const struct file_operations nvme_dev_fops = {
2389 .owner = THIS_MODULE,
2390 .open = nvme_dev_open,
2391 .release = nvme_dev_release,
2392 .unlocked_ioctl = nvme_dev_ioctl,
2393 .compat_ioctl = nvme_dev_ioctl,
2394};
2395
3cf519b5 2396static void nvme_probe_work(struct work_struct *work)
f0b50732 2397{
3cf519b5 2398 struct nvme_dev *dev = container_of(work, struct nvme_dev, probe_work);
b9afca3e 2399 bool start_thread = false;
3cf519b5 2400 int result;
f0b50732
KB
2401
2402 result = nvme_dev_map(dev);
2403 if (result)
3cf519b5 2404 goto out;
f0b50732
KB
2405
2406 result = nvme_configure_admin_queue(dev);
2407 if (result)
2408 goto unmap;
2409
2410 spin_lock(&dev_list_lock);
b9afca3e
DM
2411 if (list_empty(&dev_list) && IS_ERR_OR_NULL(nvme_thread)) {
2412 start_thread = true;
2413 nvme_thread = NULL;
2414 }
f0b50732
KB
2415 list_add(&dev->node, &dev_list);
2416 spin_unlock(&dev_list_lock);
2417
b9afca3e
DM
2418 if (start_thread) {
2419 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
387caa5a 2420 wake_up_all(&nvme_kthread_wait);
b9afca3e
DM
2421 } else
2422 wait_event_killable(nvme_kthread_wait, nvme_thread);
2423
2424 if (IS_ERR_OR_NULL(nvme_thread)) {
2425 result = nvme_thread ? PTR_ERR(nvme_thread) : -EINTR;
2426 goto disable;
2427 }
a4aea562
MB
2428
2429 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
2430 result = nvme_alloc_admin_tags(dev);
2431 if (result)
2432 goto disable;
b9afca3e 2433
f0b50732 2434 result = nvme_setup_io_queues(dev);
badc34d4 2435 if (result)
0fb59cbc 2436 goto free_tags;
f0b50732 2437
1c63dc66 2438 dev->ctrl.event_limit = 1;
3cf519b5 2439
2659e57b
CH
2440 /*
2441 * Keep the controller around but remove all namespaces if we don't have
2442 * any working I/O queue.
2443 */
3cf519b5
CH
2444 if (dev->online_queues < 2) {
2445 dev_warn(dev->dev, "IO queues not created\n");
3cf519b5
CH
2446 nvme_dev_remove(dev);
2447 } else {
2448 nvme_unfreeze_queues(dev);
2449 nvme_dev_add(dev);
2450 }
2451
2452 return;
f0b50732 2453
0fb59cbc
KB
2454 free_tags:
2455 nvme_dev_remove_admin(dev);
1c63dc66
CH
2456 blk_put_queue(dev->ctrl.admin_q);
2457 dev->ctrl.admin_q = NULL;
4af0e21c 2458 dev->queues[0]->tags = NULL;
f0b50732 2459 disable:
a1a5ef99 2460 nvme_disable_queue(dev, 0);
b9afca3e 2461 nvme_dev_list_remove(dev);
f0b50732
KB
2462 unmap:
2463 nvme_dev_unmap(dev);
3cf519b5
CH
2464 out:
2465 if (!work_busy(&dev->reset_work))
2466 nvme_dead_ctrl(dev);
f0b50732
KB
2467}
2468
9a6b9458
KB
2469static int nvme_remove_dead_ctrl(void *arg)
2470{
2471 struct nvme_dev *dev = (struct nvme_dev *)arg;
e75ec752 2472 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458
KB
2473
2474 if (pci_get_drvdata(pdev))
c81f4975 2475 pci_stop_and_remove_bus_device_locked(pdev);
1673f1f0 2476 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
2477 return 0;
2478}
2479
de3eff2b
KB
2480static void nvme_dead_ctrl(struct nvme_dev *dev)
2481{
2482 dev_warn(dev->dev, "Device failed to resume\n");
1673f1f0 2483 kref_get(&dev->ctrl.kref);
de3eff2b 2484 if (IS_ERR(kthread_run(nvme_remove_dead_ctrl, dev, "nvme%d",
1c63dc66 2485 dev->ctrl.instance))) {
de3eff2b
KB
2486 dev_err(dev->dev,
2487 "Failed to start controller remove task\n");
1673f1f0 2488 nvme_put_ctrl(&dev->ctrl);
de3eff2b
KB
2489 }
2490}
2491
77b50d9e 2492static void nvme_reset_work(struct work_struct *ws)
9a6b9458 2493{
77b50d9e 2494 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
ffe7704d
KB
2495 bool in_probe = work_busy(&dev->probe_work);
2496
9a6b9458 2497 nvme_dev_shutdown(dev);
ffe7704d
KB
2498
2499 /* Synchronize with device probe so that work will see failure status
2500 * and exit gracefully without trying to schedule another reset */
2501 flush_work(&dev->probe_work);
2502
2503 /* Fail this device if reset occured during probe to avoid
2504 * infinite initialization loops. */
2505 if (in_probe) {
de3eff2b 2506 nvme_dead_ctrl(dev);
ffe7704d 2507 return;
9a6b9458 2508 }
ffe7704d
KB
2509 /* Schedule device resume asynchronously so the reset work is available
2510 * to cleanup errors that may occur during reinitialization */
2511 schedule_work(&dev->probe_work);
9a6b9458
KB
2512}
2513
90667892 2514static int __nvme_reset(struct nvme_dev *dev)
9ca97374 2515{
90667892
CH
2516 if (work_pending(&dev->reset_work))
2517 return -EBUSY;
2518 list_del_init(&dev->node);
2519 queue_work(nvme_workq, &dev->reset_work);
2520 return 0;
9ca97374
TH
2521}
2522
4cc06521
KB
2523static int nvme_reset(struct nvme_dev *dev)
2524{
90667892 2525 int ret;
4cc06521 2526
1c63dc66 2527 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
4cc06521
KB
2528 return -ENODEV;
2529
2530 spin_lock(&dev_list_lock);
90667892 2531 ret = __nvme_reset(dev);
4cc06521
KB
2532 spin_unlock(&dev_list_lock);
2533
2534 if (!ret) {
2535 flush_work(&dev->reset_work);
ffe7704d 2536 flush_work(&dev->probe_work);
4cc06521
KB
2537 return 0;
2538 }
2539
2540 return ret;
2541}
2542
2543static ssize_t nvme_sysfs_reset(struct device *dev,
2544 struct device_attribute *attr, const char *buf,
2545 size_t count)
2546{
2547 struct nvme_dev *ndev = dev_get_drvdata(dev);
2548 int ret;
2549
2550 ret = nvme_reset(ndev);
2551 if (ret < 0)
2552 return ret;
2553
2554 return count;
2555}
2556static DEVICE_ATTR(reset_controller, S_IWUSR, NULL, nvme_sysfs_reset);
2557
1c63dc66
CH
2558static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
2559{
2560 *val = readl(to_nvme_dev(ctrl)->bar + off);
2561 return 0;
2562}
2563
5fd4ce1b
CH
2564static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2565{
2566 writel(val, to_nvme_dev(ctrl)->bar + off);
2567 return 0;
2568}
2569
7fd8930f
CH
2570static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2571{
2572 *val = readq(to_nvme_dev(ctrl)->bar + off);
2573 return 0;
2574}
2575
1c63dc66
CH
2576static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
2577 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2578 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2579 .reg_read64 = nvme_pci_reg_read64,
1673f1f0 2580 .free_ctrl = nvme_pci_free_ctrl,
1c63dc66
CH
2581};
2582
8d85fce7 2583static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2584{
a4aea562 2585 int node, result = -ENOMEM;
b60503ba
MW
2586 struct nvme_dev *dev;
2587
a4aea562
MB
2588 node = dev_to_node(&pdev->dev);
2589 if (node == NUMA_NO_NODE)
2590 set_dev_node(&pdev->dev, 0);
2591
2592 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2593 if (!dev)
2594 return -ENOMEM;
a4aea562
MB
2595 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
2596 GFP_KERNEL, node);
b60503ba
MW
2597 if (!dev->entry)
2598 goto free;
a4aea562
MB
2599 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2600 GFP_KERNEL, node);
b60503ba
MW
2601 if (!dev->queues)
2602 goto free;
2603
2604 INIT_LIST_HEAD(&dev->namespaces);
77b50d9e 2605 INIT_WORK(&dev->reset_work, nvme_reset_work);
e75ec752 2606 dev->dev = get_device(&pdev->dev);
9a6b9458 2607 pci_set_drvdata(pdev, dev);
1c63dc66
CH
2608
2609 dev->ctrl.ops = &nvme_pci_ctrl_ops;
2610 dev->ctrl.dev = dev->dev;
106198ed 2611 dev->ctrl.quirks = id->driver_data;
1c63dc66 2612
cd58ad7d
QSA
2613 result = nvme_set_instance(dev);
2614 if (result)
a96d4f5c 2615 goto put_pci;
b60503ba 2616
091b6092
MW
2617 result = nvme_setup_prp_pools(dev);
2618 if (result)
0877cb0d 2619 goto release;
091b6092 2620
1673f1f0 2621 kref_init(&dev->ctrl.kref);
b3fffdef 2622 dev->device = device_create(nvme_class, &pdev->dev,
1c63dc66
CH
2623 MKDEV(nvme_char_major, dev->ctrl.instance),
2624 dev, "nvme%d", dev->ctrl.instance);
b3fffdef
KB
2625 if (IS_ERR(dev->device)) {
2626 result = PTR_ERR(dev->device);
2e1d8448 2627 goto release_pools;
b3fffdef
KB
2628 }
2629 get_device(dev->device);
4cc06521
KB
2630 dev_set_drvdata(dev->device, dev);
2631
2632 result = device_create_file(dev->device, &dev_attr_reset_controller);
2633 if (result)
2634 goto put_dev;
740216fc 2635
e6e96d73 2636 INIT_LIST_HEAD(&dev->node);
a5768aa8 2637 INIT_WORK(&dev->scan_work, nvme_dev_scan);
3cf519b5 2638 INIT_WORK(&dev->probe_work, nvme_probe_work);
2e1d8448 2639 schedule_work(&dev->probe_work);
b60503ba
MW
2640 return 0;
2641
4cc06521 2642 put_dev:
1c63dc66 2643 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->ctrl.instance));
4cc06521 2644 put_device(dev->device);
0877cb0d 2645 release_pools:
091b6092 2646 nvme_release_prp_pools(dev);
0877cb0d
KB
2647 release:
2648 nvme_release_instance(dev);
a96d4f5c 2649 put_pci:
e75ec752 2650 put_device(dev->dev);
b60503ba
MW
2651 free:
2652 kfree(dev->queues);
2653 kfree(dev->entry);
2654 kfree(dev);
2655 return result;
2656}
2657
f0d54a54
KB
2658static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2659{
a6739479 2660 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 2661
a6739479
KB
2662 if (prepare)
2663 nvme_dev_shutdown(dev);
2664 else
0a7385ad 2665 schedule_work(&dev->probe_work);
f0d54a54
KB
2666}
2667
09ece142
KB
2668static void nvme_shutdown(struct pci_dev *pdev)
2669{
2670 struct nvme_dev *dev = pci_get_drvdata(pdev);
2671 nvme_dev_shutdown(dev);
2672}
2673
8d85fce7 2674static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2675{
2676 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458
KB
2677
2678 spin_lock(&dev_list_lock);
2679 list_del_init(&dev->node);
2680 spin_unlock(&dev_list_lock);
2681
2682 pci_set_drvdata(pdev, NULL);
2e1d8448 2683 flush_work(&dev->probe_work);
9a6b9458 2684 flush_work(&dev->reset_work);
a5768aa8 2685 flush_work(&dev->scan_work);
4cc06521 2686 device_remove_file(dev->device, &dev_attr_reset_controller);
c9d3bf88 2687 nvme_dev_remove(dev);
3399a3f7 2688 nvme_dev_shutdown(dev);
a4aea562 2689 nvme_dev_remove_admin(dev);
1c63dc66 2690 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->ctrl.instance));
a1a5ef99 2691 nvme_free_queues(dev, 0);
8ffaadf7 2692 nvme_release_cmb(dev);
9a6b9458 2693 nvme_release_prp_pools(dev);
1673f1f0 2694 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2695}
2696
2697/* These functions are yet to be implemented */
2698#define nvme_error_detected NULL
2699#define nvme_dump_registers NULL
2700#define nvme_link_reset NULL
2701#define nvme_slot_reset NULL
2702#define nvme_error_resume NULL
cd638946 2703
671a6018 2704#ifdef CONFIG_PM_SLEEP
cd638946
KB
2705static int nvme_suspend(struct device *dev)
2706{
2707 struct pci_dev *pdev = to_pci_dev(dev);
2708 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2709
2710 nvme_dev_shutdown(ndev);
2711 return 0;
2712}
2713
2714static int nvme_resume(struct device *dev)
2715{
2716 struct pci_dev *pdev = to_pci_dev(dev);
2717 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2718
0a7385ad 2719 schedule_work(&ndev->probe_work);
9a6b9458 2720 return 0;
cd638946 2721}
671a6018 2722#endif
cd638946
KB
2723
2724static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2725
1d352035 2726static const struct pci_error_handlers nvme_err_handler = {
b60503ba
MW
2727 .error_detected = nvme_error_detected,
2728 .mmio_enabled = nvme_dump_registers,
2729 .link_reset = nvme_link_reset,
2730 .slot_reset = nvme_slot_reset,
2731 .resume = nvme_error_resume,
f0d54a54 2732 .reset_notify = nvme_reset_notify,
b60503ba
MW
2733};
2734
2735/* Move to pci_ids.h later */
2736#define PCI_CLASS_STORAGE_EXPRESS 0x010802
2737
6eb0d698 2738static const struct pci_device_id nvme_id_table[] = {
106198ed
CH
2739 { PCI_VDEVICE(INTEL, 0x0953),
2740 .driver_data = NVME_QUIRK_STRIPE_SIZE, },
b60503ba 2741 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2742 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
b60503ba
MW
2743 { 0, }
2744};
2745MODULE_DEVICE_TABLE(pci, nvme_id_table);
2746
2747static struct pci_driver nvme_driver = {
2748 .name = "nvme",
2749 .id_table = nvme_id_table,
2750 .probe = nvme_probe,
8d85fce7 2751 .remove = nvme_remove,
09ece142 2752 .shutdown = nvme_shutdown,
cd638946
KB
2753 .driver = {
2754 .pm = &nvme_dev_pm_ops,
2755 },
b60503ba
MW
2756 .err_handler = &nvme_err_handler,
2757};
2758
2759static int __init nvme_init(void)
2760{
0ac13140 2761 int result;
1fa6aead 2762
b9afca3e 2763 init_waitqueue_head(&nvme_kthread_wait);
b60503ba 2764
9a6b9458
KB
2765 nvme_workq = create_singlethread_workqueue("nvme");
2766 if (!nvme_workq)
b9afca3e 2767 return -ENOMEM;
9a6b9458 2768
5c42ea16
KB
2769 result = register_blkdev(nvme_major, "nvme");
2770 if (result < 0)
9a6b9458 2771 goto kill_workq;
5c42ea16 2772 else if (result > 0)
0ac13140 2773 nvme_major = result;
b60503ba 2774
b3fffdef
KB
2775 result = __register_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme",
2776 &nvme_dev_fops);
2777 if (result < 0)
2778 goto unregister_blkdev;
2779 else if (result > 0)
2780 nvme_char_major = result;
2781
2782 nvme_class = class_create(THIS_MODULE, "nvme");
c727040b
AK
2783 if (IS_ERR(nvme_class)) {
2784 result = PTR_ERR(nvme_class);
b3fffdef 2785 goto unregister_chrdev;
c727040b 2786 }
b3fffdef 2787
f3db22fe
KB
2788 result = pci_register_driver(&nvme_driver);
2789 if (result)
b3fffdef 2790 goto destroy_class;
1fa6aead 2791 return 0;
b60503ba 2792
b3fffdef
KB
2793 destroy_class:
2794 class_destroy(nvme_class);
2795 unregister_chrdev:
2796 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
1fa6aead 2797 unregister_blkdev:
b60503ba 2798 unregister_blkdev(nvme_major, "nvme");
9a6b9458
KB
2799 kill_workq:
2800 destroy_workqueue(nvme_workq);
b60503ba
MW
2801 return result;
2802}
2803
2804static void __exit nvme_exit(void)
2805{
2806 pci_unregister_driver(&nvme_driver);
2807 unregister_blkdev(nvme_major, "nvme");
9a6b9458 2808 destroy_workqueue(nvme_workq);
b3fffdef
KB
2809 class_destroy(nvme_class);
2810 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
b9afca3e 2811 BUG_ON(nvme_thread && !IS_ERR(nvme_thread));
21bd78bc 2812 _nvme_check_size();
b60503ba
MW
2813}
2814
2815MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2816MODULE_LICENSE("GPL");
c78b4713 2817MODULE_VERSION("1.0");
b60503ba
MW
2818module_init(nvme_init);
2819module_exit(nvme_exit);