]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sparc64/sun4u.c
sun4m: remove include/hw/sparc/sun4m.h and all references to it
[mirror_qemu.git] / hw / sparc64 / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
db5ebe5f 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
4771d756
PB
26#include "qemu-common.h"
27#include "cpu.h"
83c9f4ca
PB
28#include "hw/hw.h"
29#include "hw/pci/pci.h"
4272ad40 30#include "hw/pci/pci_bridge.h"
6864fa38 31#include "hw/pci/pci_bus.h"
0d09e41a
PB
32#include "hw/pci-host/apb.h"
33#include "hw/i386/pc.h"
34#include "hw/char/serial.h"
35#include "hw/timer/m48t59.h"
36#include "hw/block/fdc.h"
1422e32d 37#include "net/net.h"
1de7afc9 38#include "qemu/timer.h"
9c17d615 39#include "sysemu/sysemu.h"
83c9f4ca 40#include "hw/boards.h"
c6363bae 41#include "hw/nvram/sun_nvram.h"
2024c014 42#include "hw/nvram/chrp_nvram.h"
fff54d22 43#include "hw/sparc/sparc64.h"
0d09e41a 44#include "hw/nvram/fw_cfg.h"
83c9f4ca
PB
45#include "hw/sysbus.h"
46#include "hw/ide.h"
6864fa38 47#include "hw/ide/pci.h"
83c9f4ca 48#include "hw/loader.h"
ca20cf32 49#include "elf.h"
69520948 50#include "trace.h"
f348b6d1 51#include "qemu/cutils.h"
3475187d 52
83469015
FB
53#define KERNEL_LOAD_ADDR 0x00404000
54#define CMDLINE_ADDR 0x003ff000
ac2e9d66 55#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 56#define PROM_VADDR 0x000ffd00000ULL
83469015 57#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e 58#define APB_MEM_BASE 0x1ff00000000ULL
d63baf92 59#define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
f930d07e 60#define PROM_FILENAME "openbios-sparc64"
83469015 61#define NVRAM_SIZE 0x2000
e4bcb14c 62#define MAX_IDE_BUS 2
3cce6243 63#define BIOS_CFG_IOPORT 0x510
7589690c
BS
64#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
65#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
66#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
3475187d 67
852e82f3 68#define IVEC_MAX 0x40
9d926598 69
c7ba218d 70struct hwdef {
905fdcb5 71 uint16_t machine_id;
e87231d4
BS
72 uint64_t prom_addr;
73 uint64_t console_serial_base;
c7ba218d
BS
74};
75
c5e6fb7e 76typedef struct EbusState {
ad6856e8
MCA
77 /*< private >*/
78 PCIDevice parent_obj;
79
8c40b8d9 80 ISABus *isa_bus;
4b10c8d7 81 qemu_irq isa_bus_irqs[ISA_NUM_IRQS];
0fe22ffb 82 uint64_t console_serial_base;
c5e6fb7e
AK
83 MemoryRegion bar0;
84 MemoryRegion bar1;
85} EbusState;
86
ad6856e8
MCA
87#define TYPE_EBUS "ebus"
88#define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS)
89
57146941 90void DMA_init(ISABus *bus, int high_page_enable)
4556bd8b
BS
91{
92}
93
ddcd5531
GA
94static void fw_cfg_boot_set(void *opaque, const char *boot_device,
95 Error **errp)
81864572 96{
48779e50 97 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
98}
99
31688246 100static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
43a34704
BS
101 const char *arch, ram_addr_t RAM_size,
102 const char *boot_devices,
103 uint32_t kernel_image, uint32_t kernel_size,
104 const char *cmdline,
105 uint32_t initrd_image, uint32_t initrd_size,
106 uint32_t NVRAM_image,
107 int width, int height, int depth,
108 const uint8_t *macaddr)
83469015 109{
66508601 110 unsigned int i;
2024c014 111 int sysp_end;
d2c63fc1 112 uint8_t image[0x1ff0];
31688246 113 NvramClass *k = NVRAM_GET_CLASS(nvram);
d2c63fc1
BS
114
115 memset(image, '\0', sizeof(image));
116
2024c014
TH
117 /* OpenBIOS nvram variables partition */
118 sysp_end = chrp_nvram_create_system_partition(image, 0);
83469015 119
2024c014
TH
120 /* Free space partition */
121 chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
d2c63fc1 122
0d31cb99
BS
123 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
124
31688246
HP
125 for (i = 0; i < sizeof(image); i++) {
126 (k->write)(nvram, i, image[i]);
127 }
66508601 128
83469015 129 return 0;
3475187d 130}
5f2bf0fe
BS
131
132static uint64_t sun4u_load_kernel(const char *kernel_filename,
133 const char *initrd_filename,
134 ram_addr_t RAM_size, uint64_t *initrd_size,
135 uint64_t *initrd_addr, uint64_t *kernel_addr,
136 uint64_t *kernel_entry)
636aa70a
BS
137{
138 int linux_boot;
139 unsigned int i;
140 long kernel_size;
6908d9ce 141 uint8_t *ptr;
5f2bf0fe 142 uint64_t kernel_top;
636aa70a
BS
143
144 linux_boot = (kernel_filename != NULL);
145
146 kernel_size = 0;
147 if (linux_boot) {
ca20cf32
BS
148 int bswap_needed;
149
150#ifdef BSWAP_NEEDED
151 bswap_needed = 1;
152#else
153 bswap_needed = 0;
154#endif
5f2bf0fe 155 kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
7ef295ea 156 kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0);
5f2bf0fe
BS
157 if (kernel_size < 0) {
158 *kernel_addr = KERNEL_LOAD_ADDR;
159 *kernel_entry = KERNEL_LOAD_ADDR;
636aa70a 160 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
161 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
162 TARGET_PAGE_SIZE);
5f2bf0fe
BS
163 }
164 if (kernel_size < 0) {
636aa70a
BS
165 kernel_size = load_image_targphys(kernel_filename,
166 KERNEL_LOAD_ADDR,
167 RAM_size - KERNEL_LOAD_ADDR);
5f2bf0fe 168 }
636aa70a
BS
169 if (kernel_size < 0) {
170 fprintf(stderr, "qemu: could not load kernel '%s'\n",
171 kernel_filename);
172 exit(1);
173 }
5f2bf0fe 174 /* load initrd above kernel */
636aa70a
BS
175 *initrd_size = 0;
176 if (initrd_filename) {
5f2bf0fe
BS
177 *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
178
636aa70a 179 *initrd_size = load_image_targphys(initrd_filename,
5f2bf0fe
BS
180 *initrd_addr,
181 RAM_size - *initrd_addr);
182 if ((int)*initrd_size < 0) {
636aa70a
BS
183 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
184 initrd_filename);
185 exit(1);
186 }
187 }
188 if (*initrd_size > 0) {
189 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
5f2bf0fe 190 ptr = rom_ptr(*kernel_addr + i);
6908d9ce 191 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
5f2bf0fe 192 stl_p(ptr + 24, *initrd_addr + *kernel_addr);
6908d9ce 193 stl_p(ptr + 28, *initrd_size);
636aa70a
BS
194 break;
195 }
196 }
197 }
198 }
199 return kernel_size;
200}
3475187d 201
e87231d4 202typedef struct ResetData {
403d7a2d 203 SPARCCPU *cpu;
44a99354 204 uint64_t prom_addr;
e87231d4
BS
205} ResetData;
206
4b10c8d7 207static void ebus_isa_irq_handler(void *opaque, int n, int level)
1387fe4a 208{
4b10c8d7
MCA
209 EbusState *s = EBUS(opaque);
210 qemu_irq irq = s->isa_bus_irqs[n];
211
212 /* Pass ISA bus IRQs onto their gpio equivalent */
69520948 213 trace_ebus_isa_irq_handler(n, level);
4b10c8d7
MCA
214 if (irq) {
215 qemu_set_irq(irq, level);
361dea40 216 }
1387fe4a
BS
217}
218
c190ea07 219/* EBUS (Eight bit bus) bridge */
ad6856e8 220static void ebus_realize(PCIDevice *pci_dev, Error **errp)
53e3c4f9 221{
ad6856e8 222 EbusState *s = EBUS(pci_dev);
0fe22ffb 223 DeviceState *dev;
c796edda 224 qemu_irq *isa_irq;
0fe22ffb
MCA
225 DriveInfo *fd[MAX_FD];
226 int i;
c5e6fb7e 227
8c40b8d9
MCA
228 s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(),
229 pci_address_space_io(pci_dev), errp);
230 if (!s->isa_bus) {
231 error_setg(errp, "unable to instantiate EBUS ISA bus");
d10e5432
MA
232 return;
233 }
c5e6fb7e 234
4b10c8d7
MCA
235 /* ISA bus */
236 isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS);
c796edda 237 isa_bus_irqs(s->isa_bus, isa_irq);
4b10c8d7
MCA
238 qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq",
239 ISA_NUM_IRQS);
c796edda 240
0fe22ffb
MCA
241 /* Serial ports */
242 i = 0;
243 if (s->console_serial_base) {
244 serial_mm_init(pci_address_space(pci_dev), s->console_serial_base,
245 0, NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
246 i++;
247 }
248 serial_hds_isa_init(s->isa_bus, i, MAX_SERIAL_PORTS);
249
250 /* Parallel ports */
251 parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS);
252
253 /* Keyboard */
254 isa_create_simple(s->isa_bus, "i8042");
255
256 /* Floppy */
257 for (i = 0; i < MAX_FD; i++) {
258 fd[i] = drive_get(IF_FLOPPY, 0, i);
259 }
260 dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC));
261 if (fd[0]) {
262 qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]),
263 &error_abort);
264 }
265 if (fd[1]) {
266 qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]),
267 &error_abort);
268 }
269 qdev_prop_set_uint32(dev, "dma", -1);
270 qdev_init_nofail(dev);
271
272 /* PCI */
c5e6fb7e
AK
273 pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
274 pci_dev->config[0x05] = 0x00;
275 pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
276 pci_dev->config[0x07] = 0x03; // status = medium devsel
277 pci_dev->config[0x09] = 0x00; // programming i/f
278 pci_dev->config[0x0D] = 0x0a; // latency_timer
279
0a70e094
PB
280 memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
281 0, 0x1000000);
e824b2cc 282 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
0a70e094 283 memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
f3b18f35 284 0, 0x4000);
a1cf8be5 285 pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
c190ea07
BS
286}
287
0fe22ffb
MCA
288static Property ebus_properties[] = {
289 DEFINE_PROP_UINT64("console-serial-base", EbusState,
290 console_serial_base, 0),
291 DEFINE_PROP_END_OF_LIST(),
292};
293
40021f08
AL
294static void ebus_class_init(ObjectClass *klass, void *data)
295{
296 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
0fe22ffb 297 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08 298
ad6856e8 299 k->realize = ebus_realize;
40021f08
AL
300 k->vendor_id = PCI_VENDOR_ID_SUN;
301 k->device_id = PCI_DEVICE_ID_SUN_EBUS;
302 k->revision = 0x01;
303 k->class_id = PCI_CLASS_BRIDGE_OTHER;
0fe22ffb 304 dc->props = ebus_properties;
40021f08
AL
305}
306
8c43a6f0 307static const TypeInfo ebus_info = {
ad6856e8 308 .name = TYPE_EBUS,
39bffca2 309 .parent = TYPE_PCI_DEVICE,
39bffca2 310 .class_init = ebus_class_init,
ad6856e8 311 .instance_size = sizeof(EbusState),
fd3b02c8
EH
312 .interfaces = (InterfaceInfo[]) {
313 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
314 { },
315 },
53e3c4f9
BS
316};
317
13575cf6
AF
318#define TYPE_OPENPROM "openprom"
319#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
320
d4edce38 321typedef struct PROMState {
13575cf6
AF
322 SysBusDevice parent_obj;
323
d4edce38
AK
324 MemoryRegion prom;
325} PROMState;
326
409dbce5
AJ
327static uint64_t translate_prom_address(void *opaque, uint64_t addr)
328{
a8170e5e 329 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
330 return addr + *base_addr - PROM_VADDR;
331}
332
1baffa46 333/* Boot PROM (OpenBIOS) */
a8170e5e 334static void prom_init(hwaddr addr, const char *bios_name)
1baffa46
BS
335{
336 DeviceState *dev;
337 SysBusDevice *s;
338 char *filename;
339 int ret;
340
13575cf6 341 dev = qdev_create(NULL, TYPE_OPENPROM);
e23a1b33 342 qdev_init_nofail(dev);
1356b98d 343 s = SYS_BUS_DEVICE(dev);
1baffa46
BS
344
345 sysbus_mmio_map(s, 0, addr);
346
347 /* load boot prom */
348 if (bios_name == NULL) {
349 bios_name = PROM_FILENAME;
350 }
351 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
352 if (filename) {
409dbce5 353 ret = load_elf(filename, translate_prom_address, &addr,
7ef295ea 354 NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0);
1baffa46
BS
355 if (ret < 0 || ret > PROM_SIZE_MAX) {
356 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
357 }
7267c094 358 g_free(filename);
1baffa46
BS
359 } else {
360 ret = -1;
361 }
362 if (ret < 0 || ret > PROM_SIZE_MAX) {
363 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
364 exit(1);
365 }
366}
367
78fb261d 368static void prom_init1(Object *obj)
1baffa46 369{
78fb261d
XZ
370 PROMState *s = OPENPROM(obj);
371 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
1baffa46 372
1cfe48c1 373 memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX,
f8ed85ac 374 &error_fatal);
c5705a77 375 vmstate_register_ram_global(&s->prom);
d4edce38 376 memory_region_set_readonly(&s->prom, true);
750ecd44 377 sysbus_init_mmio(dev, &s->prom);
1baffa46
BS
378}
379
999e12bb
AL
380static Property prom_properties[] = {
381 {/* end of property list */},
382};
383
384static void prom_class_init(ObjectClass *klass, void *data)
385{
39bffca2 386 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 387
39bffca2 388 dc->props = prom_properties;
999e12bb
AL
389}
390
8c43a6f0 391static const TypeInfo prom_info = {
13575cf6 392 .name = TYPE_OPENPROM,
39bffca2
AL
393 .parent = TYPE_SYS_BUS_DEVICE,
394 .instance_size = sizeof(PROMState),
395 .class_init = prom_class_init,
78fb261d 396 .instance_init = prom_init1,
1baffa46
BS
397};
398
bda42033 399
88c034d5
AF
400#define TYPE_SUN4U_MEMORY "memory"
401#define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
402
403typedef struct RamDevice {
404 SysBusDevice parent_obj;
405
d4edce38 406 MemoryRegion ram;
04843626 407 uint64_t size;
bda42033
BS
408} RamDevice;
409
410/* System RAM */
78fb261d 411static void ram_realize(DeviceState *dev, Error **errp)
bda42033 412{
88c034d5 413 RamDevice *d = SUN4U_RAM(dev);
78fb261d 414 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
bda42033 415
1cfe48c1 416 memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size,
f8ed85ac 417 &error_fatal);
c5705a77 418 vmstate_register_ram_global(&d->ram);
78fb261d 419 sysbus_init_mmio(sbd, &d->ram);
bda42033
BS
420}
421
a8170e5e 422static void ram_init(hwaddr addr, ram_addr_t RAM_size)
bda42033
BS
423{
424 DeviceState *dev;
425 SysBusDevice *s;
426 RamDevice *d;
427
428 /* allocate RAM */
88c034d5 429 dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
1356b98d 430 s = SYS_BUS_DEVICE(dev);
bda42033 431
88c034d5 432 d = SUN4U_RAM(dev);
bda42033 433 d->size = RAM_size;
e23a1b33 434 qdev_init_nofail(dev);
bda42033
BS
435
436 sysbus_mmio_map(s, 0, addr);
437}
438
999e12bb
AL
439static Property ram_properties[] = {
440 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
441 DEFINE_PROP_END_OF_LIST(),
442};
443
444static void ram_class_init(ObjectClass *klass, void *data)
445{
39bffca2 446 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 447
78fb261d 448 dc->realize = ram_realize;
39bffca2 449 dc->props = ram_properties;
999e12bb
AL
450}
451
8c43a6f0 452static const TypeInfo ram_info = {
88c034d5 453 .name = TYPE_SUN4U_MEMORY,
39bffca2
AL
454 .parent = TYPE_SYS_BUS_DEVICE,
455 .instance_size = sizeof(RamDevice),
456 .class_init = ram_class_init,
bda42033
BS
457};
458
38bc50f7 459static void sun4uv_init(MemoryRegion *address_space_mem,
3ef96221 460 MachineState *machine,
7b833f5b
BS
461 const struct hwdef *hwdef)
462{
f9d1465f 463 SPARCCPU *cpu;
31688246 464 Nvram *nvram;
7b833f5b 465 unsigned int i;
5f2bf0fe 466 uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
588978c0 467 APBState *apb;
311f2b7a 468 PCIBus *pci_bus, *pci_busA, *pci_busB;
8d932971 469 PCIDevice *ebus, *pci_dev;
f3b18f35 470 SysBusDevice *s;
f455e98c 471 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
c3ae40e1 472 DeviceState *dev;
a88b362c 473 FWCfgState *fw_cfg;
8d932971 474 NICInfo *nd;
6864fa38
MCA
475 MACAddr macaddr;
476 bool onboard_nic;
7b833f5b 477
7b833f5b 478 /* init CPUs */
58530461 479 cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr);
7b833f5b 480
bda42033 481 /* set up devices */
3ef96221 482 ram_init(0, machine->ram_size);
3475187d 483
1baffa46 484 prom_init(hwdef->prom_addr, bios_name);
3475187d 485
cacd0580
MCA
486 /* Init APB (PCI host bridge) */
487 apb = APB_DEVICE(qdev_create(NULL, TYPE_APB));
488 qdev_prop_set_uint64(DEVICE(apb), "special-base", APB_SPECIAL_BASE);
489 qdev_prop_set_uint64(DEVICE(apb), "mem-base", APB_MEM_BASE);
490 qdev_init_nofail(DEVICE(apb));
2a4d6af5
MCA
491
492 /* Wire up PCI interrupts to CPU */
493 for (i = 0; i < IVEC_MAX; i++) {
494 qdev_connect_gpio_out_named(DEVICE(apb), "ivec-irq", i,
495 qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i));
496 }
497
588978c0 498 pci_bus = PCI_HOST_BRIDGE(apb)->bus;
4272ad40
MCA
499 pci_busA = pci_bridge_get_sec_bus(apb->bridgeA);
500 pci_busB = pci_bridge_get_sec_bus(apb->bridgeB);
83469015 501
6864fa38
MCA
502 /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is
503 reserved (leaving no slots free after on-board devices) however slots
504 0-3 are free on busB */
505 pci_bus->slot_reserved_mask = 0xfffffffc;
506 pci_busA->slot_reserved_mask = 0xfffffff1;
507 pci_busB->slot_reserved_mask = 0xfffffff0;
508
ad6856e8 509 ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS);
0fe22ffb
MCA
510 qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base",
511 hwdef->console_serial_base);
6864fa38
MCA
512 qdev_init_nofail(DEVICE(ebus));
513
4b10c8d7
MCA
514 /* Wire up "well-known" ISA IRQs to APB legacy obio IRQs */
515 qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7,
516 qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_LPT_IRQ));
517 qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6,
518 qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_FDD_IRQ));
519 qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1,
520 qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_KBD_IRQ));
521 qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12,
522 qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_MSE_IRQ));
523 qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4,
524 qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_SER_IRQ));
525
6864fa38
MCA
526 pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA");
527
528 memset(&macaddr, 0, sizeof(MACAddr));
529 onboard_nic = false;
8d932971
MCA
530 for (i = 0; i < nb_nics; i++) {
531 nd = &nd_table[i];
532
6864fa38
MCA
533 if (!nd->model || strcmp(nd->model, "sunhme") == 0) {
534 if (!onboard_nic) {
535 pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1),
536 true, "sunhme");
537 memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr));
538 onboard_nic = true;
539 } else {
bcf9e2c2 540 pci_dev = pci_create(pci_busB, -1, "sunhme");
6864fa38 541 }
8d932971 542 } else {
bcf9e2c2 543 pci_dev = pci_create(pci_busB, -1, nd->model);
8d932971 544 }
6864fa38
MCA
545
546 dev = &pci_dev->qdev;
547 qdev_set_nic_properties(dev, nd);
548 qdev_init_nofail(dev);
549 }
550
551 /* If we don't have an onboard NIC, grab a default MAC address so that
552 * we have a valid machine id */
553 if (!onboard_nic) {
554 qemu_macaddr_default_if_unset(&macaddr);
8d932971 555 }
83469015 556
d8f94e1b 557 ide_drive_get(hd, ARRAY_SIZE(hd));
e4bcb14c 558
6864fa38
MCA
559 pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide");
560 qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1);
561 qdev_init_nofail(&pci_dev->qdev);
562 pci_ide_create_devs(pci_dev, hd);
3b898dda 563
f3b18f35
MCA
564 /* Map NVRAM into I/O (ebus) space */
565 nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
566 s = SYS_BUS_DEVICE(nvram);
07c84741 567 memory_region_add_subregion(pci_address_space_io(ebus), 0x2000,
f3b18f35
MCA
568 sysbus_mmio_get_region(s, 0));
569
636aa70a 570 initrd_size = 0;
5f2bf0fe 571 initrd_addr = 0;
3ef96221
MA
572 kernel_size = sun4u_load_kernel(machine->kernel_filename,
573 machine->initrd_filename,
5f2bf0fe
BS
574 ram_size, &initrd_size, &initrd_addr,
575 &kernel_addr, &kernel_entry);
636aa70a 576
3ef96221
MA
577 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
578 machine->boot_order,
5f2bf0fe 579 kernel_addr, kernel_size,
3ef96221 580 machine->kernel_cmdline,
5f2bf0fe 581 initrd_addr, initrd_size,
0d31cb99
BS
582 /* XXX: need an option to load a NVRAM image */
583 0,
584 graphic_width, graphic_height, graphic_depth,
6864fa38 585 (uint8_t *)&macaddr);
83469015 586
d6acc8a5
MCA
587 dev = qdev_create(NULL, TYPE_FW_CFG_IO);
588 qdev_prop_set_bit(dev, "dma_enabled", false);
07c84741 589 object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL);
d6acc8a5 590 qdev_init_nofail(dev);
07c84741 591 memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT,
d6acc8a5
MCA
592 &FW_CFG_IO(dev)->comb_iomem);
593
594 fw_cfg = FW_CFG(dev);
5836d168 595 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 596 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
905fdcb5
BS
597 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
598 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
5f2bf0fe
BS
599 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
600 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
3ef96221 601 if (machine->kernel_cmdline) {
9c9b0512 602 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
3ef96221
MA
603 strlen(machine->kernel_cmdline) + 1);
604 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
513f789f 605 } else {
9c9b0512 606 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f 607 }
5f2bf0fe
BS
608 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
609 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
3ef96221 610 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
7589690c
BS
611
612 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
613 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
614 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
615
513f789f 616 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3475187d
FB
617}
618
905fdcb5
BS
619enum {
620 sun4u_id = 0,
621 sun4v_id = 64,
622};
623
c7ba218d
BS
624static const struct hwdef hwdefs[] = {
625 /* Sun4u generic PC-like machine */
626 {
905fdcb5 627 .machine_id = sun4u_id,
e87231d4
BS
628 .prom_addr = 0x1fff0000000ULL,
629 .console_serial_base = 0,
c7ba218d
BS
630 },
631 /* Sun4v generic PC-like machine */
632 {
905fdcb5 633 .machine_id = sun4v_id,
e87231d4
BS
634 .prom_addr = 0x1fff0000000ULL,
635 .console_serial_base = 0,
636 },
c7ba218d
BS
637};
638
639/* Sun4u hardware initialisation */
3ef96221 640static void sun4u_init(MachineState *machine)
5f072e1f 641{
3ef96221 642 sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
c7ba218d
BS
643}
644
645/* Sun4v hardware initialisation */
3ef96221 646static void sun4v_init(MachineState *machine)
5f072e1f 647{
3ef96221 648 sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
c7ba218d
BS
649}
650
8a661aea 651static void sun4u_class_init(ObjectClass *oc, void *data)
e264d29d 652{
8a661aea
AF
653 MachineClass *mc = MACHINE_CLASS(oc);
654
e264d29d
EH
655 mc->desc = "Sun4u platform";
656 mc->init = sun4u_init;
2059839b 657 mc->block_default_type = IF_IDE;
e264d29d
EH
658 mc->max_cpus = 1; /* XXX for now */
659 mc->is_default = 1;
660 mc->default_boot_order = "c";
58530461 661 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi");
e264d29d 662}
c7ba218d 663
8a661aea
AF
664static const TypeInfo sun4u_type = {
665 .name = MACHINE_TYPE_NAME("sun4u"),
666 .parent = TYPE_MACHINE,
667 .class_init = sun4u_class_init,
668};
e87231d4 669
8a661aea 670static void sun4v_class_init(ObjectClass *oc, void *data)
e264d29d 671{
8a661aea
AF
672 MachineClass *mc = MACHINE_CLASS(oc);
673
e264d29d
EH
674 mc->desc = "Sun4v platform";
675 mc->init = sun4v_init;
2059839b 676 mc->block_default_type = IF_IDE;
e264d29d
EH
677 mc->max_cpus = 1; /* XXX for now */
678 mc->default_boot_order = "c";
58530461 679 mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1");
e264d29d
EH
680}
681
8a661aea
AF
682static const TypeInfo sun4v_type = {
683 .name = MACHINE_TYPE_NAME("sun4v"),
684 .parent = TYPE_MACHINE,
685 .class_init = sun4v_class_init,
686};
e264d29d 687
83f7d43a
AF
688static void sun4u_register_types(void)
689{
690 type_register_static(&ebus_info);
691 type_register_static(&prom_info);
692 type_register_static(&ram_info);
83f7d43a 693
8a661aea
AF
694 type_register_static(&sun4u_type);
695 type_register_static(&sun4v_type);
8a661aea
AF
696}
697
83f7d43a 698type_init(sun4u_register_types)