]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kvm/vmx.c
KVM: Use kvm_{read,write}_guest_virt() to read and write segment descriptors
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kvm / vmx.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
8 *
9 * Authors:
10 * Avi Kivity <avi@qumranet.com>
11 * Yaniv Kamay <yaniv@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
17
85f455f7 18#include "irq.h"
1d737c8a 19#include "mmu.h"
e495606d 20
edf88417 21#include <linux/kvm_host.h>
6aa8b732 22#include <linux/module.h>
9d8f549d 23#include <linux/kernel.h>
6aa8b732
AK
24#include <linux/mm.h>
25#include <linux/highmem.h>
e8edc6e0 26#include <linux/sched.h>
c7addb90 27#include <linux/moduleparam.h>
229456fc 28#include <linux/ftrace_event.h>
5fdbf976 29#include "kvm_cache_regs.h"
35920a35 30#include "x86.h"
e495606d 31
6aa8b732 32#include <asm/io.h>
3b3be0d1 33#include <asm/desc.h>
13673a90 34#include <asm/vmx.h>
6210e37b 35#include <asm/virtext.h>
a0861c02 36#include <asm/mce.h>
6aa8b732 37
229456fc
MT
38#include "trace.h"
39
4ecac3fd
AK
40#define __ex(x) __kvm_handle_fault_on_reboot(x)
41
6aa8b732
AK
42MODULE_AUTHOR("Qumranet");
43MODULE_LICENSE("GPL");
44
4462d21a 45static int __read_mostly bypass_guest_pf = 1;
c1f8bc04 46module_param(bypass_guest_pf, bool, S_IRUGO);
c7addb90 47
4462d21a 48static int __read_mostly enable_vpid = 1;
736caefe 49module_param_named(vpid, enable_vpid, bool, 0444);
2384d2b3 50
4462d21a 51static int __read_mostly flexpriority_enabled = 1;
736caefe 52module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
4c9fc8ef 53
4462d21a 54static int __read_mostly enable_ept = 1;
736caefe 55module_param_named(ept, enable_ept, bool, S_IRUGO);
d56f546d 56
3a624e29
NK
57static int __read_mostly enable_unrestricted_guest = 1;
58module_param_named(unrestricted_guest,
59 enable_unrestricted_guest, bool, S_IRUGO);
60
4462d21a 61static int __read_mostly emulate_invalid_guest_state = 0;
c1f8bc04 62module_param(emulate_invalid_guest_state, bool, S_IRUGO);
04fa4d32 63
a2fa3e9f
GH
64struct vmcs {
65 u32 revision_id;
66 u32 abort;
67 char data[0];
68};
69
70struct vcpu_vmx {
fb3f0f51 71 struct kvm_vcpu vcpu;
543e4243 72 struct list_head local_vcpus_link;
313dbd49 73 unsigned long host_rsp;
a2fa3e9f 74 int launched;
29bd8a78 75 u8 fail;
1155f76a 76 u32 idt_vectoring_info;
a2fa3e9f
GH
77 struct kvm_msr_entry *guest_msrs;
78 struct kvm_msr_entry *host_msrs;
79 int nmsrs;
80 int save_nmsrs;
81 int msr_offset_efer;
82#ifdef CONFIG_X86_64
83 int msr_offset_kernel_gs_base;
84#endif
85 struct vmcs *vmcs;
86 struct {
87 int loaded;
88 u16 fs_sel, gs_sel, ldt_sel;
152d3f2f
LV
89 int gs_ldt_reload_needed;
90 int fs_reload_needed;
51c6cf66 91 int guest_efer_loaded;
d77c26fc 92 } host_state;
9c8cba37 93 struct {
7ffd92c5
AK
94 int vm86_active;
95 u8 save_iopl;
96 struct kvm_save_segment {
97 u16 selector;
98 unsigned long base;
99 u32 limit;
100 u32 ar;
101 } tr, es, ds, fs, gs;
9c8cba37
AK
102 struct {
103 bool pending;
104 u8 vector;
105 unsigned rip;
106 } irq;
107 } rmode;
2384d2b3 108 int vpid;
04fa4d32 109 bool emulation_required;
8b3079a5 110 enum emulation_result invalid_state_emulation_result;
3b86cd99
JK
111
112 /* Support for vnmi-less CPUs */
113 int soft_vnmi_blocked;
114 ktime_t entry_time;
115 s64 vnmi_blocked_time;
a0861c02 116 u32 exit_reason;
a2fa3e9f
GH
117};
118
119static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
120{
fb3f0f51 121 return container_of(vcpu, struct vcpu_vmx, vcpu);
a2fa3e9f
GH
122}
123
b7ebfb05 124static int init_rmode(struct kvm *kvm);
4e1096d2 125static u64 construct_eptp(unsigned long root_hpa);
75880a01 126
6aa8b732
AK
127static DEFINE_PER_CPU(struct vmcs *, vmxarea);
128static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
543e4243 129static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
6aa8b732 130
3e7c73e9
AK
131static unsigned long *vmx_io_bitmap_a;
132static unsigned long *vmx_io_bitmap_b;
5897297b
AK
133static unsigned long *vmx_msr_bitmap_legacy;
134static unsigned long *vmx_msr_bitmap_longmode;
fdef3ad1 135
2384d2b3
SY
136static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
137static DEFINE_SPINLOCK(vmx_vpid_lock);
138
1c3d14fe 139static struct vmcs_config {
6aa8b732
AK
140 int size;
141 int order;
142 u32 revision_id;
1c3d14fe
YS
143 u32 pin_based_exec_ctrl;
144 u32 cpu_based_exec_ctrl;
f78e0e2e 145 u32 cpu_based_2nd_exec_ctrl;
1c3d14fe
YS
146 u32 vmexit_ctrl;
147 u32 vmentry_ctrl;
148} vmcs_config;
6aa8b732 149
efff9e53 150static struct vmx_capability {
d56f546d
SY
151 u32 ept;
152 u32 vpid;
153} vmx_capability;
154
6aa8b732
AK
155#define VMX_SEGMENT_FIELD(seg) \
156 [VCPU_SREG_##seg] = { \
157 .selector = GUEST_##seg##_SELECTOR, \
158 .base = GUEST_##seg##_BASE, \
159 .limit = GUEST_##seg##_LIMIT, \
160 .ar_bytes = GUEST_##seg##_AR_BYTES, \
161 }
162
163static struct kvm_vmx_segment_field {
164 unsigned selector;
165 unsigned base;
166 unsigned limit;
167 unsigned ar_bytes;
168} kvm_vmx_segment_fields[] = {
169 VMX_SEGMENT_FIELD(CS),
170 VMX_SEGMENT_FIELD(DS),
171 VMX_SEGMENT_FIELD(ES),
172 VMX_SEGMENT_FIELD(FS),
173 VMX_SEGMENT_FIELD(GS),
174 VMX_SEGMENT_FIELD(SS),
175 VMX_SEGMENT_FIELD(TR),
176 VMX_SEGMENT_FIELD(LDTR),
177};
178
6de4f3ad
AK
179static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
180
4d56c8a7
AK
181/*
182 * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
183 * away by decrementing the array size.
184 */
6aa8b732 185static const u32 vmx_msr_index[] = {
05b3e0c2 186#ifdef CONFIG_X86_64
6aa8b732
AK
187 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
188#endif
189 MSR_EFER, MSR_K6_STAR,
190};
9d8f549d 191#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
6aa8b732 192
a2fa3e9f
GH
193static void load_msrs(struct kvm_msr_entry *e, int n)
194{
195 int i;
196
197 for (i = 0; i < n; ++i)
198 wrmsrl(e[i].index, e[i].data);
199}
200
201static void save_msrs(struct kvm_msr_entry *e, int n)
202{
203 int i;
204
205 for (i = 0; i < n; ++i)
206 rdmsrl(e[i].index, e[i].data);
207}
208
6aa8b732
AK
209static inline int is_page_fault(u32 intr_info)
210{
211 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
212 INTR_INFO_VALID_MASK)) ==
8ab2d2e2 213 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
6aa8b732
AK
214}
215
2ab455cc
AL
216static inline int is_no_device(u32 intr_info)
217{
218 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
219 INTR_INFO_VALID_MASK)) ==
8ab2d2e2 220 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
2ab455cc
AL
221}
222
7aa81cc0
AL
223static inline int is_invalid_opcode(u32 intr_info)
224{
225 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
226 INTR_INFO_VALID_MASK)) ==
8ab2d2e2 227 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
7aa81cc0
AL
228}
229
6aa8b732
AK
230static inline int is_external_interrupt(u32 intr_info)
231{
232 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
233 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
234}
235
a0861c02
AK
236static inline int is_machine_check(u32 intr_info)
237{
238 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
239 INTR_INFO_VALID_MASK)) ==
240 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
241}
242
25c5f225
SY
243static inline int cpu_has_vmx_msr_bitmap(void)
244{
04547156 245 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
25c5f225
SY
246}
247
6e5d865c
YS
248static inline int cpu_has_vmx_tpr_shadow(void)
249{
04547156 250 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
6e5d865c
YS
251}
252
253static inline int vm_need_tpr_shadow(struct kvm *kvm)
254{
04547156 255 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
6e5d865c
YS
256}
257
f78e0e2e
SY
258static inline int cpu_has_secondary_exec_ctrls(void)
259{
04547156
SY
260 return vmcs_config.cpu_based_exec_ctrl &
261 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
f78e0e2e
SY
262}
263
774ead3a 264static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
f78e0e2e 265{
04547156
SY
266 return vmcs_config.cpu_based_2nd_exec_ctrl &
267 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
268}
269
270static inline bool cpu_has_vmx_flexpriority(void)
271{
272 return cpu_has_vmx_tpr_shadow() &&
273 cpu_has_vmx_virtualize_apic_accesses();
f78e0e2e
SY
274}
275
e799794e
MT
276static inline bool cpu_has_vmx_ept_execute_only(void)
277{
278 return !!(vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT);
279}
280
281static inline bool cpu_has_vmx_eptp_uncacheable(void)
282{
283 return !!(vmx_capability.ept & VMX_EPTP_UC_BIT);
284}
285
286static inline bool cpu_has_vmx_eptp_writeback(void)
287{
288 return !!(vmx_capability.ept & VMX_EPTP_WB_BIT);
289}
290
291static inline bool cpu_has_vmx_ept_2m_page(void)
292{
293 return !!(vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT);
294}
295
d56f546d
SY
296static inline int cpu_has_vmx_invept_individual_addr(void)
297{
04547156 298 return !!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT);
d56f546d
SY
299}
300
301static inline int cpu_has_vmx_invept_context(void)
302{
04547156 303 return !!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT);
d56f546d
SY
304}
305
306static inline int cpu_has_vmx_invept_global(void)
307{
04547156 308 return !!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT);
d56f546d
SY
309}
310
311static inline int cpu_has_vmx_ept(void)
312{
04547156
SY
313 return vmcs_config.cpu_based_2nd_exec_ctrl &
314 SECONDARY_EXEC_ENABLE_EPT;
d56f546d
SY
315}
316
3a624e29
NK
317static inline int cpu_has_vmx_unrestricted_guest(void)
318{
319 return vmcs_config.cpu_based_2nd_exec_ctrl &
320 SECONDARY_EXEC_UNRESTRICTED_GUEST;
321}
322
f78e0e2e
SY
323static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
324{
04547156
SY
325 return flexpriority_enabled &&
326 (cpu_has_vmx_virtualize_apic_accesses()) &&
327 (irqchip_in_kernel(kvm));
f78e0e2e
SY
328}
329
2384d2b3
SY
330static inline int cpu_has_vmx_vpid(void)
331{
04547156
SY
332 return vmcs_config.cpu_based_2nd_exec_ctrl &
333 SECONDARY_EXEC_ENABLE_VPID;
2384d2b3
SY
334}
335
f08864b4
SY
336static inline int cpu_has_virtual_nmis(void)
337{
338 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
339}
340
04547156
SY
341static inline bool report_flexpriority(void)
342{
343 return flexpriority_enabled;
344}
345
8b9cf98c 346static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
7725f0ba
AK
347{
348 int i;
349
a2fa3e9f
GH
350 for (i = 0; i < vmx->nmsrs; ++i)
351 if (vmx->guest_msrs[i].index == msr)
a75beee6
ED
352 return i;
353 return -1;
354}
355
2384d2b3
SY
356static inline void __invvpid(int ext, u16 vpid, gva_t gva)
357{
358 struct {
359 u64 vpid : 16;
360 u64 rsvd : 48;
361 u64 gva;
362 } operand = { vpid, 0, gva };
363
4ecac3fd 364 asm volatile (__ex(ASM_VMX_INVVPID)
2384d2b3
SY
365 /* CF==1 or ZF==1 --> rc = -1 */
366 "; ja 1f ; ud2 ; 1:"
367 : : "a"(&operand), "c"(ext) : "cc", "memory");
368}
369
1439442c
SY
370static inline void __invept(int ext, u64 eptp, gpa_t gpa)
371{
372 struct {
373 u64 eptp, gpa;
374 } operand = {eptp, gpa};
375
4ecac3fd 376 asm volatile (__ex(ASM_VMX_INVEPT)
1439442c
SY
377 /* CF==1 or ZF==1 --> rc = -1 */
378 "; ja 1f ; ud2 ; 1:\n"
379 : : "a" (&operand), "c" (ext) : "cc", "memory");
380}
381
8b9cf98c 382static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
a75beee6
ED
383{
384 int i;
385
8b9cf98c 386 i = __find_msr_index(vmx, msr);
a75beee6 387 if (i >= 0)
a2fa3e9f 388 return &vmx->guest_msrs[i];
8b6d44c7 389 return NULL;
7725f0ba
AK
390}
391
6aa8b732
AK
392static void vmcs_clear(struct vmcs *vmcs)
393{
394 u64 phys_addr = __pa(vmcs);
395 u8 error;
396
4ecac3fd 397 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
6aa8b732
AK
398 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
399 : "cc", "memory");
400 if (error)
401 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
402 vmcs, phys_addr);
403}
404
405static void __vcpu_clear(void *arg)
406{
8b9cf98c 407 struct vcpu_vmx *vmx = arg;
d3b2c338 408 int cpu = raw_smp_processor_id();
6aa8b732 409
8b9cf98c 410 if (vmx->vcpu.cpu == cpu)
a2fa3e9f
GH
411 vmcs_clear(vmx->vmcs);
412 if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
6aa8b732 413 per_cpu(current_vmcs, cpu) = NULL;
ad312c7c 414 rdtscll(vmx->vcpu.arch.host_tsc);
543e4243
AK
415 list_del(&vmx->local_vcpus_link);
416 vmx->vcpu.cpu = -1;
417 vmx->launched = 0;
6aa8b732
AK
418}
419
8b9cf98c 420static void vcpu_clear(struct vcpu_vmx *vmx)
8d0be2b3 421{
eae5ecb5
AK
422 if (vmx->vcpu.cpu == -1)
423 return;
8691e5a8 424 smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
8d0be2b3
AK
425}
426
2384d2b3
SY
427static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
428{
429 if (vmx->vpid == 0)
430 return;
431
432 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
433}
434
1439442c
SY
435static inline void ept_sync_global(void)
436{
437 if (cpu_has_vmx_invept_global())
438 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
439}
440
441static inline void ept_sync_context(u64 eptp)
442{
089d034e 443 if (enable_ept) {
1439442c
SY
444 if (cpu_has_vmx_invept_context())
445 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
446 else
447 ept_sync_global();
448 }
449}
450
451static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
452{
089d034e 453 if (enable_ept) {
1439442c
SY
454 if (cpu_has_vmx_invept_individual_addr())
455 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
456 eptp, gpa);
457 else
458 ept_sync_context(eptp);
459 }
460}
461
6aa8b732
AK
462static unsigned long vmcs_readl(unsigned long field)
463{
464 unsigned long value;
465
4ecac3fd 466 asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
6aa8b732
AK
467 : "=a"(value) : "d"(field) : "cc");
468 return value;
469}
470
471static u16 vmcs_read16(unsigned long field)
472{
473 return vmcs_readl(field);
474}
475
476static u32 vmcs_read32(unsigned long field)
477{
478 return vmcs_readl(field);
479}
480
481static u64 vmcs_read64(unsigned long field)
482{
05b3e0c2 483#ifdef CONFIG_X86_64
6aa8b732
AK
484 return vmcs_readl(field);
485#else
486 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
487#endif
488}
489
e52de1b8
AK
490static noinline void vmwrite_error(unsigned long field, unsigned long value)
491{
492 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
493 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
494 dump_stack();
495}
496
6aa8b732
AK
497static void vmcs_writel(unsigned long field, unsigned long value)
498{
499 u8 error;
500
4ecac3fd 501 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
d77c26fc 502 : "=q"(error) : "a"(value), "d"(field) : "cc");
e52de1b8
AK
503 if (unlikely(error))
504 vmwrite_error(field, value);
6aa8b732
AK
505}
506
507static void vmcs_write16(unsigned long field, u16 value)
508{
509 vmcs_writel(field, value);
510}
511
512static void vmcs_write32(unsigned long field, u32 value)
513{
514 vmcs_writel(field, value);
515}
516
517static void vmcs_write64(unsigned long field, u64 value)
518{
6aa8b732 519 vmcs_writel(field, value);
7682f2d0 520#ifndef CONFIG_X86_64
6aa8b732
AK
521 asm volatile ("");
522 vmcs_writel(field+1, value >> 32);
523#endif
524}
525
2ab455cc
AL
526static void vmcs_clear_bits(unsigned long field, u32 mask)
527{
528 vmcs_writel(field, vmcs_readl(field) & ~mask);
529}
530
531static void vmcs_set_bits(unsigned long field, u32 mask)
532{
533 vmcs_writel(field, vmcs_readl(field) | mask);
534}
535
abd3f2d6
AK
536static void update_exception_bitmap(struct kvm_vcpu *vcpu)
537{
538 u32 eb;
539
a0861c02 540 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR);
abd3f2d6
AK
541 if (!vcpu->fpu_active)
542 eb |= 1u << NM_VECTOR;
d0bfb940
JK
543 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
544 if (vcpu->guest_debug &
545 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
546 eb |= 1u << DB_VECTOR;
547 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
548 eb |= 1u << BP_VECTOR;
549 }
7ffd92c5 550 if (to_vmx(vcpu)->rmode.vm86_active)
abd3f2d6 551 eb = ~0;
089d034e 552 if (enable_ept)
1439442c 553 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
abd3f2d6
AK
554 vmcs_write32(EXCEPTION_BITMAP, eb);
555}
556
33ed6329
AK
557static void reload_tss(void)
558{
33ed6329
AK
559 /*
560 * VT restores TR but not its size. Useless.
561 */
562 struct descriptor_table gdt;
a5f61300 563 struct desc_struct *descs;
33ed6329 564
d6e88aec 565 kvm_get_gdt(&gdt);
33ed6329
AK
566 descs = (void *)gdt.base;
567 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
568 load_TR_desc();
33ed6329
AK
569}
570
8b9cf98c 571static void load_transition_efer(struct vcpu_vmx *vmx)
2cc51560 572{
a2fa3e9f 573 int efer_offset = vmx->msr_offset_efer;
3a34a881
RK
574 u64 host_efer;
575 u64 guest_efer;
51c6cf66
AK
576 u64 ignore_bits;
577
578 if (efer_offset < 0)
579 return;
3a34a881
RK
580 host_efer = vmx->host_msrs[efer_offset].data;
581 guest_efer = vmx->guest_msrs[efer_offset].data;
582
51c6cf66
AK
583 /*
584 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
585 * outside long mode
586 */
587 ignore_bits = EFER_NX | EFER_SCE;
588#ifdef CONFIG_X86_64
589 ignore_bits |= EFER_LMA | EFER_LME;
590 /* SCE is meaningful only in long mode on Intel */
591 if (guest_efer & EFER_LMA)
592 ignore_bits &= ~(u64)EFER_SCE;
593#endif
594 if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
595 return;
2cc51560 596
51c6cf66
AK
597 vmx->host_state.guest_efer_loaded = 1;
598 guest_efer &= ~ignore_bits;
599 guest_efer |= host_efer & ignore_bits;
600 wrmsrl(MSR_EFER, guest_efer);
8b9cf98c 601 vmx->vcpu.stat.efer_reload++;
2cc51560
ED
602}
603
51c6cf66
AK
604static void reload_host_efer(struct vcpu_vmx *vmx)
605{
606 if (vmx->host_state.guest_efer_loaded) {
607 vmx->host_state.guest_efer_loaded = 0;
608 load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
609 }
610}
611
04d2cc77 612static void vmx_save_host_state(struct kvm_vcpu *vcpu)
33ed6329 613{
04d2cc77
AK
614 struct vcpu_vmx *vmx = to_vmx(vcpu);
615
a2fa3e9f 616 if (vmx->host_state.loaded)
33ed6329
AK
617 return;
618
a2fa3e9f 619 vmx->host_state.loaded = 1;
33ed6329
AK
620 /*
621 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
622 * allow segment selectors with cpl > 0 or ti == 1.
623 */
d6e88aec 624 vmx->host_state.ldt_sel = kvm_read_ldt();
152d3f2f 625 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
d6e88aec 626 vmx->host_state.fs_sel = kvm_read_fs();
152d3f2f 627 if (!(vmx->host_state.fs_sel & 7)) {
a2fa3e9f 628 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
152d3f2f
LV
629 vmx->host_state.fs_reload_needed = 0;
630 } else {
33ed6329 631 vmcs_write16(HOST_FS_SELECTOR, 0);
152d3f2f 632 vmx->host_state.fs_reload_needed = 1;
33ed6329 633 }
d6e88aec 634 vmx->host_state.gs_sel = kvm_read_gs();
a2fa3e9f
GH
635 if (!(vmx->host_state.gs_sel & 7))
636 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
33ed6329
AK
637 else {
638 vmcs_write16(HOST_GS_SELECTOR, 0);
152d3f2f 639 vmx->host_state.gs_ldt_reload_needed = 1;
33ed6329
AK
640 }
641
642#ifdef CONFIG_X86_64
643 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
644 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
645#else
a2fa3e9f
GH
646 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
647 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
33ed6329 648#endif
707c0874
AK
649
650#ifdef CONFIG_X86_64
d77c26fc 651 if (is_long_mode(&vmx->vcpu))
a2fa3e9f
GH
652 save_msrs(vmx->host_msrs +
653 vmx->msr_offset_kernel_gs_base, 1);
d77c26fc 654
707c0874 655#endif
a2fa3e9f 656 load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
51c6cf66 657 load_transition_efer(vmx);
33ed6329
AK
658}
659
a9b21b62 660static void __vmx_load_host_state(struct vcpu_vmx *vmx)
33ed6329 661{
15ad7146 662 unsigned long flags;
33ed6329 663
a2fa3e9f 664 if (!vmx->host_state.loaded)
33ed6329
AK
665 return;
666
e1beb1d3 667 ++vmx->vcpu.stat.host_state_reload;
a2fa3e9f 668 vmx->host_state.loaded = 0;
152d3f2f 669 if (vmx->host_state.fs_reload_needed)
d6e88aec 670 kvm_load_fs(vmx->host_state.fs_sel);
152d3f2f 671 if (vmx->host_state.gs_ldt_reload_needed) {
d6e88aec 672 kvm_load_ldt(vmx->host_state.ldt_sel);
33ed6329
AK
673 /*
674 * If we have to reload gs, we must take care to
675 * preserve our gs base.
676 */
15ad7146 677 local_irq_save(flags);
d6e88aec 678 kvm_load_gs(vmx->host_state.gs_sel);
33ed6329
AK
679#ifdef CONFIG_X86_64
680 wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
681#endif
15ad7146 682 local_irq_restore(flags);
33ed6329 683 }
152d3f2f 684 reload_tss();
a2fa3e9f
GH
685 save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
686 load_msrs(vmx->host_msrs, vmx->save_nmsrs);
51c6cf66 687 reload_host_efer(vmx);
33ed6329
AK
688}
689
a9b21b62
AK
690static void vmx_load_host_state(struct vcpu_vmx *vmx)
691{
692 preempt_disable();
693 __vmx_load_host_state(vmx);
694 preempt_enable();
695}
696
6aa8b732
AK
697/*
698 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
699 * vcpu mutex is already taken.
700 */
15ad7146 701static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 702{
a2fa3e9f
GH
703 struct vcpu_vmx *vmx = to_vmx(vcpu);
704 u64 phys_addr = __pa(vmx->vmcs);
019960ae 705 u64 tsc_this, delta, new_offset;
6aa8b732 706
a3d7f85f 707 if (vcpu->cpu != cpu) {
8b9cf98c 708 vcpu_clear(vmx);
2f599714 709 kvm_migrate_timers(vcpu);
2384d2b3 710 vpid_sync_vcpu_all(vmx);
543e4243
AK
711 local_irq_disable();
712 list_add(&vmx->local_vcpus_link,
713 &per_cpu(vcpus_on_cpu, cpu));
714 local_irq_enable();
a3d7f85f 715 }
6aa8b732 716
a2fa3e9f 717 if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
6aa8b732
AK
718 u8 error;
719
a2fa3e9f 720 per_cpu(current_vmcs, cpu) = vmx->vmcs;
4ecac3fd 721 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
6aa8b732
AK
722 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
723 : "cc");
724 if (error)
725 printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
a2fa3e9f 726 vmx->vmcs, phys_addr);
6aa8b732
AK
727 }
728
729 if (vcpu->cpu != cpu) {
730 struct descriptor_table dt;
731 unsigned long sysenter_esp;
732
733 vcpu->cpu = cpu;
734 /*
735 * Linux uses per-cpu TSS and GDT, so set these when switching
736 * processors.
737 */
d6e88aec
AK
738 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
739 kvm_get_gdt(&dt);
6aa8b732
AK
740 vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
741
742 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
743 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
7700270e
AK
744
745 /*
746 * Make sure the time stamp counter is monotonous.
747 */
748 rdtscll(tsc_this);
019960ae
AK
749 if (tsc_this < vcpu->arch.host_tsc) {
750 delta = vcpu->arch.host_tsc - tsc_this;
751 new_offset = vmcs_read64(TSC_OFFSET) + delta;
752 vmcs_write64(TSC_OFFSET, new_offset);
753 }
6aa8b732 754 }
6aa8b732
AK
755}
756
757static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
758{
a9b21b62 759 __vmx_load_host_state(to_vmx(vcpu));
6aa8b732
AK
760}
761
5fd86fcf
AK
762static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
763{
764 if (vcpu->fpu_active)
765 return;
766 vcpu->fpu_active = 1;
707d92fa 767 vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
ad312c7c 768 if (vcpu->arch.cr0 & X86_CR0_TS)
707d92fa 769 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
5fd86fcf
AK
770 update_exception_bitmap(vcpu);
771}
772
773static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
774{
775 if (!vcpu->fpu_active)
776 return;
777 vcpu->fpu_active = 0;
707d92fa 778 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
5fd86fcf
AK
779 update_exception_bitmap(vcpu);
780}
781
6aa8b732
AK
782static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
783{
345dcaa8
AK
784 unsigned long rflags;
785
786 rflags = vmcs_readl(GUEST_RFLAGS);
787 if (to_vmx(vcpu)->rmode.vm86_active)
788 rflags &= ~(unsigned long)(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
789 return rflags;
6aa8b732
AK
790}
791
792static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
793{
7ffd92c5 794 if (to_vmx(vcpu)->rmode.vm86_active)
053de044 795 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
796 vmcs_writel(GUEST_RFLAGS, rflags);
797}
798
2809f5d2
GC
799static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
800{
801 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
802 int ret = 0;
803
804 if (interruptibility & GUEST_INTR_STATE_STI)
805 ret |= X86_SHADOW_INT_STI;
806 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
807 ret |= X86_SHADOW_INT_MOV_SS;
808
809 return ret & mask;
810}
811
812static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
813{
814 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
815 u32 interruptibility = interruptibility_old;
816
817 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
818
819 if (mask & X86_SHADOW_INT_MOV_SS)
820 interruptibility |= GUEST_INTR_STATE_MOV_SS;
821 if (mask & X86_SHADOW_INT_STI)
822 interruptibility |= GUEST_INTR_STATE_STI;
823
824 if ((interruptibility != interruptibility_old))
825 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
826}
827
6aa8b732
AK
828static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
829{
830 unsigned long rip;
6aa8b732 831
5fdbf976 832 rip = kvm_rip_read(vcpu);
6aa8b732 833 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
5fdbf976 834 kvm_rip_write(vcpu, rip);
6aa8b732 835
2809f5d2
GC
836 /* skipping an emulated instruction also counts */
837 vmx_set_interrupt_shadow(vcpu, 0);
6aa8b732
AK
838}
839
298101da
AK
840static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
841 bool has_error_code, u32 error_code)
842{
77ab6db0 843 struct vcpu_vmx *vmx = to_vmx(vcpu);
8ab2d2e2 844 u32 intr_info = nr | INTR_INFO_VALID_MASK;
77ab6db0 845
8ab2d2e2 846 if (has_error_code) {
77ab6db0 847 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
8ab2d2e2
JK
848 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
849 }
77ab6db0 850
7ffd92c5 851 if (vmx->rmode.vm86_active) {
77ab6db0
JK
852 vmx->rmode.irq.pending = true;
853 vmx->rmode.irq.vector = nr;
854 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
ae0bb3e0
GN
855 if (kvm_exception_is_soft(nr))
856 vmx->rmode.irq.rip +=
857 vmx->vcpu.arch.event_exit_inst_len;
8ab2d2e2
JK
858 intr_info |= INTR_TYPE_SOFT_INTR;
859 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
77ab6db0
JK
860 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
861 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
862 return;
863 }
864
66fd3f7f
GN
865 if (kvm_exception_is_soft(nr)) {
866 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
867 vmx->vcpu.arch.event_exit_inst_len);
8ab2d2e2
JK
868 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
869 } else
870 intr_info |= INTR_TYPE_HARD_EXCEPTION;
871
872 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
298101da
AK
873}
874
a75beee6
ED
875/*
876 * Swap MSR entry in host/guest MSR entry array.
877 */
54e11fa1 878#ifdef CONFIG_X86_64
8b9cf98c 879static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
a75beee6 880{
a2fa3e9f
GH
881 struct kvm_msr_entry tmp;
882
883 tmp = vmx->guest_msrs[to];
884 vmx->guest_msrs[to] = vmx->guest_msrs[from];
885 vmx->guest_msrs[from] = tmp;
886 tmp = vmx->host_msrs[to];
887 vmx->host_msrs[to] = vmx->host_msrs[from];
888 vmx->host_msrs[from] = tmp;
a75beee6 889}
54e11fa1 890#endif
a75beee6 891
e38aea3e
AK
892/*
893 * Set up the vmcs to automatically save and restore system
894 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
895 * mode, as fiddling with msrs is very expensive.
896 */
8b9cf98c 897static void setup_msrs(struct vcpu_vmx *vmx)
e38aea3e 898{
2cc51560 899 int save_nmsrs;
5897297b 900 unsigned long *msr_bitmap;
e38aea3e 901
33f9c505 902 vmx_load_host_state(vmx);
a75beee6
ED
903 save_nmsrs = 0;
904#ifdef CONFIG_X86_64
8b9cf98c 905 if (is_long_mode(&vmx->vcpu)) {
2cc51560
ED
906 int index;
907
8b9cf98c 908 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
a75beee6 909 if (index >= 0)
8b9cf98c
RR
910 move_msr_up(vmx, index, save_nmsrs++);
911 index = __find_msr_index(vmx, MSR_LSTAR);
a75beee6 912 if (index >= 0)
8b9cf98c
RR
913 move_msr_up(vmx, index, save_nmsrs++);
914 index = __find_msr_index(vmx, MSR_CSTAR);
a75beee6 915 if (index >= 0)
8b9cf98c
RR
916 move_msr_up(vmx, index, save_nmsrs++);
917 index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
a75beee6 918 if (index >= 0)
8b9cf98c 919 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
920 /*
921 * MSR_K6_STAR is only needed on long mode guests, and only
922 * if efer.sce is enabled.
923 */
8b9cf98c 924 index = __find_msr_index(vmx, MSR_K6_STAR);
ad312c7c 925 if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
8b9cf98c 926 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
927 }
928#endif
a2fa3e9f 929 vmx->save_nmsrs = save_nmsrs;
e38aea3e 930
4d56c8a7 931#ifdef CONFIG_X86_64
a2fa3e9f 932 vmx->msr_offset_kernel_gs_base =
8b9cf98c 933 __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
4d56c8a7 934#endif
8b9cf98c 935 vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
5897297b
AK
936
937 if (cpu_has_vmx_msr_bitmap()) {
938 if (is_long_mode(&vmx->vcpu))
939 msr_bitmap = vmx_msr_bitmap_longmode;
940 else
941 msr_bitmap = vmx_msr_bitmap_legacy;
942
943 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
944 }
e38aea3e
AK
945}
946
6aa8b732
AK
947/*
948 * reads and returns guest's timestamp counter "register"
949 * guest_tsc = host_tsc + tsc_offset -- 21.3
950 */
951static u64 guest_read_tsc(void)
952{
953 u64 host_tsc, tsc_offset;
954
955 rdtscll(host_tsc);
956 tsc_offset = vmcs_read64(TSC_OFFSET);
957 return host_tsc + tsc_offset;
958}
959
960/*
961 * writes 'guest_tsc' into guest's timestamp counter "register"
962 * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
963 */
53f658b3 964static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
6aa8b732 965{
6aa8b732
AK
966 vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
967}
968
6aa8b732
AK
969/*
970 * Reads an msr value (of 'msr_index') into 'pdata'.
971 * Returns 0 on success, non-0 otherwise.
972 * Assumes vcpu_load() was already called.
973 */
974static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
975{
976 u64 data;
a2fa3e9f 977 struct kvm_msr_entry *msr;
6aa8b732
AK
978
979 if (!pdata) {
980 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
981 return -EINVAL;
982 }
983
984 switch (msr_index) {
05b3e0c2 985#ifdef CONFIG_X86_64
6aa8b732
AK
986 case MSR_FS_BASE:
987 data = vmcs_readl(GUEST_FS_BASE);
988 break;
989 case MSR_GS_BASE:
990 data = vmcs_readl(GUEST_GS_BASE);
991 break;
992 case MSR_EFER:
3bab1f5d 993 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732 994#endif
af24a4e4 995 case MSR_IA32_TSC:
6aa8b732
AK
996 data = guest_read_tsc();
997 break;
998 case MSR_IA32_SYSENTER_CS:
999 data = vmcs_read32(GUEST_SYSENTER_CS);
1000 break;
1001 case MSR_IA32_SYSENTER_EIP:
f5b42c33 1002 data = vmcs_readl(GUEST_SYSENTER_EIP);
6aa8b732
AK
1003 break;
1004 case MSR_IA32_SYSENTER_ESP:
f5b42c33 1005 data = vmcs_readl(GUEST_SYSENTER_ESP);
6aa8b732 1006 break;
6aa8b732 1007 default:
516a1a7e 1008 vmx_load_host_state(to_vmx(vcpu));
8b9cf98c 1009 msr = find_msr_entry(to_vmx(vcpu), msr_index);
3bab1f5d
AK
1010 if (msr) {
1011 data = msr->data;
1012 break;
6aa8b732 1013 }
3bab1f5d 1014 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
1015 }
1016
1017 *pdata = data;
1018 return 0;
1019}
1020
1021/*
1022 * Writes msr value into into the appropriate "register".
1023 * Returns 0 on success, non-0 otherwise.
1024 * Assumes vcpu_load() was already called.
1025 */
1026static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
1027{
a2fa3e9f
GH
1028 struct vcpu_vmx *vmx = to_vmx(vcpu);
1029 struct kvm_msr_entry *msr;
53f658b3 1030 u64 host_tsc;
2cc51560
ED
1031 int ret = 0;
1032
6aa8b732 1033 switch (msr_index) {
3bab1f5d 1034 case MSR_EFER:
a9b21b62 1035 vmx_load_host_state(vmx);
2cc51560 1036 ret = kvm_set_msr_common(vcpu, msr_index, data);
2cc51560 1037 break;
16175a79 1038#ifdef CONFIG_X86_64
6aa8b732
AK
1039 case MSR_FS_BASE:
1040 vmcs_writel(GUEST_FS_BASE, data);
1041 break;
1042 case MSR_GS_BASE:
1043 vmcs_writel(GUEST_GS_BASE, data);
1044 break;
1045#endif
1046 case MSR_IA32_SYSENTER_CS:
1047 vmcs_write32(GUEST_SYSENTER_CS, data);
1048 break;
1049 case MSR_IA32_SYSENTER_EIP:
f5b42c33 1050 vmcs_writel(GUEST_SYSENTER_EIP, data);
6aa8b732
AK
1051 break;
1052 case MSR_IA32_SYSENTER_ESP:
f5b42c33 1053 vmcs_writel(GUEST_SYSENTER_ESP, data);
6aa8b732 1054 break;
af24a4e4 1055 case MSR_IA32_TSC:
53f658b3
MT
1056 rdtscll(host_tsc);
1057 guest_write_tsc(data, host_tsc);
6aa8b732 1058 break;
468d472f
SY
1059 case MSR_IA32_CR_PAT:
1060 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
1061 vmcs_write64(GUEST_IA32_PAT, data);
1062 vcpu->arch.pat = data;
1063 break;
1064 }
1065 /* Otherwise falls through to kvm_set_msr_common */
6aa8b732 1066 default:
a9b21b62 1067 vmx_load_host_state(vmx);
8b9cf98c 1068 msr = find_msr_entry(vmx, msr_index);
3bab1f5d
AK
1069 if (msr) {
1070 msr->data = data;
1071 break;
6aa8b732 1072 }
2cc51560 1073 ret = kvm_set_msr_common(vcpu, msr_index, data);
6aa8b732
AK
1074 }
1075
2cc51560 1076 return ret;
6aa8b732
AK
1077}
1078
5fdbf976 1079static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
6aa8b732 1080{
5fdbf976
MT
1081 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
1082 switch (reg) {
1083 case VCPU_REGS_RSP:
1084 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
1085 break;
1086 case VCPU_REGS_RIP:
1087 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
1088 break;
6de4f3ad
AK
1089 case VCPU_EXREG_PDPTR:
1090 if (enable_ept)
1091 ept_save_pdptrs(vcpu);
1092 break;
5fdbf976
MT
1093 default:
1094 break;
1095 }
6aa8b732
AK
1096}
1097
d0bfb940 1098static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
6aa8b732 1099{
d0bfb940
JK
1100 int old_debug = vcpu->guest_debug;
1101 unsigned long flags;
6aa8b732 1102
d0bfb940
JK
1103 vcpu->guest_debug = dbg->control;
1104 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
1105 vcpu->guest_debug = 0;
6aa8b732 1106
ae675ef0
JK
1107 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1108 vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
1109 else
1110 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
1111
d0bfb940
JK
1112 flags = vmcs_readl(GUEST_RFLAGS);
1113 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1114 flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
1115 else if (old_debug & KVM_GUESTDBG_SINGLESTEP)
6aa8b732 1116 flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
d0bfb940 1117 vmcs_writel(GUEST_RFLAGS, flags);
6aa8b732 1118
abd3f2d6 1119 update_exception_bitmap(vcpu);
6aa8b732
AK
1120
1121 return 0;
1122}
1123
1124static __init int cpu_has_kvm_support(void)
1125{
6210e37b 1126 return cpu_has_vmx();
6aa8b732
AK
1127}
1128
1129static __init int vmx_disabled_by_bios(void)
1130{
1131 u64 msr;
1132
1133 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
9ea542fa
SY
1134 return (msr & (FEATURE_CONTROL_LOCKED |
1135 FEATURE_CONTROL_VMXON_ENABLED))
1136 == FEATURE_CONTROL_LOCKED;
62b3ffb8 1137 /* locked but not enabled */
6aa8b732
AK
1138}
1139
774c47f1 1140static void hardware_enable(void *garbage)
6aa8b732
AK
1141{
1142 int cpu = raw_smp_processor_id();
1143 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
1144 u64 old;
1145
543e4243 1146 INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
6aa8b732 1147 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
9ea542fa
SY
1148 if ((old & (FEATURE_CONTROL_LOCKED |
1149 FEATURE_CONTROL_VMXON_ENABLED))
1150 != (FEATURE_CONTROL_LOCKED |
1151 FEATURE_CONTROL_VMXON_ENABLED))
6aa8b732 1152 /* enable and lock */
62b3ffb8 1153 wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
9ea542fa
SY
1154 FEATURE_CONTROL_LOCKED |
1155 FEATURE_CONTROL_VMXON_ENABLED);
66aee91a 1156 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
4ecac3fd
AK
1157 asm volatile (ASM_VMX_VMXON_RAX
1158 : : "a"(&phys_addr), "m"(phys_addr)
6aa8b732
AK
1159 : "memory", "cc");
1160}
1161
543e4243
AK
1162static void vmclear_local_vcpus(void)
1163{
1164 int cpu = raw_smp_processor_id();
1165 struct vcpu_vmx *vmx, *n;
1166
1167 list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
1168 local_vcpus_link)
1169 __vcpu_clear(vmx);
1170}
1171
710ff4a8
EH
1172
1173/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
1174 * tricks.
1175 */
1176static void kvm_cpu_vmxoff(void)
6aa8b732 1177{
4ecac3fd 1178 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
e693d71b 1179 write_cr4(read_cr4() & ~X86_CR4_VMXE);
6aa8b732
AK
1180}
1181
710ff4a8
EH
1182static void hardware_disable(void *garbage)
1183{
1184 vmclear_local_vcpus();
1185 kvm_cpu_vmxoff();
1186}
1187
1c3d14fe 1188static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
d77c26fc 1189 u32 msr, u32 *result)
1c3d14fe
YS
1190{
1191 u32 vmx_msr_low, vmx_msr_high;
1192 u32 ctl = ctl_min | ctl_opt;
1193
1194 rdmsr(msr, vmx_msr_low, vmx_msr_high);
1195
1196 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
1197 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
1198
1199 /* Ensure minimum (required) set of control bits are supported. */
1200 if (ctl_min & ~ctl)
002c7f7c 1201 return -EIO;
1c3d14fe
YS
1202
1203 *result = ctl;
1204 return 0;
1205}
1206
002c7f7c 1207static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
6aa8b732
AK
1208{
1209 u32 vmx_msr_low, vmx_msr_high;
d56f546d 1210 u32 min, opt, min2, opt2;
1c3d14fe
YS
1211 u32 _pin_based_exec_control = 0;
1212 u32 _cpu_based_exec_control = 0;
f78e0e2e 1213 u32 _cpu_based_2nd_exec_control = 0;
1c3d14fe
YS
1214 u32 _vmexit_control = 0;
1215 u32 _vmentry_control = 0;
1216
1217 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
f08864b4 1218 opt = PIN_BASED_VIRTUAL_NMIS;
1c3d14fe
YS
1219 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
1220 &_pin_based_exec_control) < 0)
002c7f7c 1221 return -EIO;
1c3d14fe
YS
1222
1223 min = CPU_BASED_HLT_EXITING |
1224#ifdef CONFIG_X86_64
1225 CPU_BASED_CR8_LOAD_EXITING |
1226 CPU_BASED_CR8_STORE_EXITING |
1227#endif
d56f546d
SY
1228 CPU_BASED_CR3_LOAD_EXITING |
1229 CPU_BASED_CR3_STORE_EXITING |
1c3d14fe
YS
1230 CPU_BASED_USE_IO_BITMAPS |
1231 CPU_BASED_MOV_DR_EXITING |
a7052897
MT
1232 CPU_BASED_USE_TSC_OFFSETING |
1233 CPU_BASED_INVLPG_EXITING;
f78e0e2e 1234 opt = CPU_BASED_TPR_SHADOW |
25c5f225 1235 CPU_BASED_USE_MSR_BITMAPS |
f78e0e2e 1236 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1c3d14fe
YS
1237 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
1238 &_cpu_based_exec_control) < 0)
002c7f7c 1239 return -EIO;
6e5d865c
YS
1240#ifdef CONFIG_X86_64
1241 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
1242 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
1243 ~CPU_BASED_CR8_STORE_EXITING;
1244#endif
f78e0e2e 1245 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
d56f546d
SY
1246 min2 = 0;
1247 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2384d2b3 1248 SECONDARY_EXEC_WBINVD_EXITING |
d56f546d 1249 SECONDARY_EXEC_ENABLE_VPID |
3a624e29
NK
1250 SECONDARY_EXEC_ENABLE_EPT |
1251 SECONDARY_EXEC_UNRESTRICTED_GUEST;
d56f546d
SY
1252 if (adjust_vmx_controls(min2, opt2,
1253 MSR_IA32_VMX_PROCBASED_CTLS2,
f78e0e2e
SY
1254 &_cpu_based_2nd_exec_control) < 0)
1255 return -EIO;
1256 }
1257#ifndef CONFIG_X86_64
1258 if (!(_cpu_based_2nd_exec_control &
1259 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
1260 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
1261#endif
d56f546d 1262 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
a7052897
MT
1263 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
1264 enabled */
d56f546d 1265 min &= ~(CPU_BASED_CR3_LOAD_EXITING |
a7052897
MT
1266 CPU_BASED_CR3_STORE_EXITING |
1267 CPU_BASED_INVLPG_EXITING);
d56f546d
SY
1268 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
1269 &_cpu_based_exec_control) < 0)
1270 return -EIO;
1271 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
1272 vmx_capability.ept, vmx_capability.vpid);
1273 }
1c3d14fe
YS
1274
1275 min = 0;
1276#ifdef CONFIG_X86_64
1277 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
1278#endif
468d472f 1279 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
1c3d14fe
YS
1280 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
1281 &_vmexit_control) < 0)
002c7f7c 1282 return -EIO;
1c3d14fe 1283
468d472f
SY
1284 min = 0;
1285 opt = VM_ENTRY_LOAD_IA32_PAT;
1c3d14fe
YS
1286 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
1287 &_vmentry_control) < 0)
002c7f7c 1288 return -EIO;
6aa8b732 1289
c68876fd 1290 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
1c3d14fe
YS
1291
1292 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
1293 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
002c7f7c 1294 return -EIO;
1c3d14fe
YS
1295
1296#ifdef CONFIG_X86_64
1297 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
1298 if (vmx_msr_high & (1u<<16))
002c7f7c 1299 return -EIO;
1c3d14fe
YS
1300#endif
1301
1302 /* Require Write-Back (WB) memory type for VMCS accesses. */
1303 if (((vmx_msr_high >> 18) & 15) != 6)
002c7f7c 1304 return -EIO;
1c3d14fe 1305
002c7f7c
YS
1306 vmcs_conf->size = vmx_msr_high & 0x1fff;
1307 vmcs_conf->order = get_order(vmcs_config.size);
1308 vmcs_conf->revision_id = vmx_msr_low;
1c3d14fe 1309
002c7f7c
YS
1310 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
1311 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
f78e0e2e 1312 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
002c7f7c
YS
1313 vmcs_conf->vmexit_ctrl = _vmexit_control;
1314 vmcs_conf->vmentry_ctrl = _vmentry_control;
1c3d14fe
YS
1315
1316 return 0;
c68876fd 1317}
6aa8b732
AK
1318
1319static struct vmcs *alloc_vmcs_cpu(int cpu)
1320{
1321 int node = cpu_to_node(cpu);
1322 struct page *pages;
1323 struct vmcs *vmcs;
1324
6484eb3e 1325 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
6aa8b732
AK
1326 if (!pages)
1327 return NULL;
1328 vmcs = page_address(pages);
1c3d14fe
YS
1329 memset(vmcs, 0, vmcs_config.size);
1330 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
6aa8b732
AK
1331 return vmcs;
1332}
1333
1334static struct vmcs *alloc_vmcs(void)
1335{
d3b2c338 1336 return alloc_vmcs_cpu(raw_smp_processor_id());
6aa8b732
AK
1337}
1338
1339static void free_vmcs(struct vmcs *vmcs)
1340{
1c3d14fe 1341 free_pages((unsigned long)vmcs, vmcs_config.order);
6aa8b732
AK
1342}
1343
39959588 1344static void free_kvm_area(void)
6aa8b732
AK
1345{
1346 int cpu;
1347
1348 for_each_online_cpu(cpu)
1349 free_vmcs(per_cpu(vmxarea, cpu));
1350}
1351
6aa8b732
AK
1352static __init int alloc_kvm_area(void)
1353{
1354 int cpu;
1355
1356 for_each_online_cpu(cpu) {
1357 struct vmcs *vmcs;
1358
1359 vmcs = alloc_vmcs_cpu(cpu);
1360 if (!vmcs) {
1361 free_kvm_area();
1362 return -ENOMEM;
1363 }
1364
1365 per_cpu(vmxarea, cpu) = vmcs;
1366 }
1367 return 0;
1368}
1369
1370static __init int hardware_setup(void)
1371{
002c7f7c
YS
1372 if (setup_vmcs_config(&vmcs_config) < 0)
1373 return -EIO;
50a37eb4
JR
1374
1375 if (boot_cpu_has(X86_FEATURE_NX))
1376 kvm_enable_efer_bits(EFER_NX);
1377
93ba03c2
SY
1378 if (!cpu_has_vmx_vpid())
1379 enable_vpid = 0;
1380
3a624e29 1381 if (!cpu_has_vmx_ept()) {
93ba03c2 1382 enable_ept = 0;
3a624e29
NK
1383 enable_unrestricted_guest = 0;
1384 }
1385
1386 if (!cpu_has_vmx_unrestricted_guest())
1387 enable_unrestricted_guest = 0;
93ba03c2
SY
1388
1389 if (!cpu_has_vmx_flexpriority())
1390 flexpriority_enabled = 0;
1391
95ba8273
GN
1392 if (!cpu_has_vmx_tpr_shadow())
1393 kvm_x86_ops->update_cr8_intercept = NULL;
1394
54dee993
MT
1395 if (enable_ept && !cpu_has_vmx_ept_2m_page())
1396 kvm_disable_largepages();
1397
6aa8b732
AK
1398 return alloc_kvm_area();
1399}
1400
1401static __exit void hardware_unsetup(void)
1402{
1403 free_kvm_area();
1404}
1405
6aa8b732
AK
1406static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
1407{
1408 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1409
6af11b9e 1410 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
6aa8b732
AK
1411 vmcs_write16(sf->selector, save->selector);
1412 vmcs_writel(sf->base, save->base);
1413 vmcs_write32(sf->limit, save->limit);
1414 vmcs_write32(sf->ar_bytes, save->ar);
1415 } else {
1416 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
1417 << AR_DPL_SHIFT;
1418 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
1419 }
1420}
1421
1422static void enter_pmode(struct kvm_vcpu *vcpu)
1423{
1424 unsigned long flags;
a89a8fb9 1425 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732 1426
a89a8fb9 1427 vmx->emulation_required = 1;
7ffd92c5 1428 vmx->rmode.vm86_active = 0;
6aa8b732 1429
7ffd92c5
AK
1430 vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
1431 vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
1432 vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
6aa8b732
AK
1433
1434 flags = vmcs_readl(GUEST_RFLAGS);
053de044 1435 flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
7ffd92c5 1436 flags |= (vmx->rmode.save_iopl << IOPL_SHIFT);
6aa8b732
AK
1437 vmcs_writel(GUEST_RFLAGS, flags);
1438
66aee91a
RR
1439 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
1440 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
6aa8b732
AK
1441
1442 update_exception_bitmap(vcpu);
1443
a89a8fb9
MG
1444 if (emulate_invalid_guest_state)
1445 return;
1446
7ffd92c5
AK
1447 fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
1448 fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
1449 fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
1450 fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
6aa8b732
AK
1451
1452 vmcs_write16(GUEST_SS_SELECTOR, 0);
1453 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
1454
1455 vmcs_write16(GUEST_CS_SELECTOR,
1456 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
1457 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1458}
1459
d77c26fc 1460static gva_t rmode_tss_base(struct kvm *kvm)
6aa8b732 1461{
bfc6d222 1462 if (!kvm->arch.tss_addr) {
cbc94022
IE
1463 gfn_t base_gfn = kvm->memslots[0].base_gfn +
1464 kvm->memslots[0].npages - 3;
1465 return base_gfn << PAGE_SHIFT;
1466 }
bfc6d222 1467 return kvm->arch.tss_addr;
6aa8b732
AK
1468}
1469
1470static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
1471{
1472 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1473
1474 save->selector = vmcs_read16(sf->selector);
1475 save->base = vmcs_readl(sf->base);
1476 save->limit = vmcs_read32(sf->limit);
1477 save->ar = vmcs_read32(sf->ar_bytes);
15b00f32
JK
1478 vmcs_write16(sf->selector, save->base >> 4);
1479 vmcs_write32(sf->base, save->base & 0xfffff);
6aa8b732
AK
1480 vmcs_write32(sf->limit, 0xffff);
1481 vmcs_write32(sf->ar_bytes, 0xf3);
1482}
1483
1484static void enter_rmode(struct kvm_vcpu *vcpu)
1485{
1486 unsigned long flags;
a89a8fb9 1487 struct vcpu_vmx *vmx = to_vmx(vcpu);
6aa8b732 1488
3a624e29
NK
1489 if (enable_unrestricted_guest)
1490 return;
1491
a89a8fb9 1492 vmx->emulation_required = 1;
7ffd92c5 1493 vmx->rmode.vm86_active = 1;
6aa8b732 1494
7ffd92c5 1495 vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
6aa8b732
AK
1496 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
1497
7ffd92c5 1498 vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
6aa8b732
AK
1499 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
1500
7ffd92c5 1501 vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
6aa8b732
AK
1502 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1503
1504 flags = vmcs_readl(GUEST_RFLAGS);
7ffd92c5 1505 vmx->rmode.save_iopl
ad312c7c 1506 = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
6aa8b732 1507
053de044 1508 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
1509
1510 vmcs_writel(GUEST_RFLAGS, flags);
66aee91a 1511 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
6aa8b732
AK
1512 update_exception_bitmap(vcpu);
1513
a89a8fb9
MG
1514 if (emulate_invalid_guest_state)
1515 goto continue_rmode;
1516
6aa8b732
AK
1517 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
1518 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
1519 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
1520
1521 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
abacf8df 1522 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
8cb5b033
AK
1523 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
1524 vmcs_writel(GUEST_CS_BASE, 0xf0000);
6aa8b732
AK
1525 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
1526
7ffd92c5
AK
1527 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
1528 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
1529 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
1530 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
75880a01 1531
a89a8fb9 1532continue_rmode:
8668a3c4 1533 kvm_mmu_reset_context(vcpu);
b7ebfb05 1534 init_rmode(vcpu->kvm);
6aa8b732
AK
1535}
1536
401d10de
AS
1537static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
1538{
1539 struct vcpu_vmx *vmx = to_vmx(vcpu);
1540 struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
1541
1542 vcpu->arch.shadow_efer = efer;
1543 if (!msr)
1544 return;
1545 if (efer & EFER_LMA) {
1546 vmcs_write32(VM_ENTRY_CONTROLS,
1547 vmcs_read32(VM_ENTRY_CONTROLS) |
1548 VM_ENTRY_IA32E_MODE);
1549 msr->data = efer;
1550 } else {
1551 vmcs_write32(VM_ENTRY_CONTROLS,
1552 vmcs_read32(VM_ENTRY_CONTROLS) &
1553 ~VM_ENTRY_IA32E_MODE);
1554
1555 msr->data = efer & ~EFER_LME;
1556 }
1557 setup_msrs(vmx);
1558}
1559
05b3e0c2 1560#ifdef CONFIG_X86_64
6aa8b732
AK
1561
1562static void enter_lmode(struct kvm_vcpu *vcpu)
1563{
1564 u32 guest_tr_ar;
1565
1566 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
1567 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
1568 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
b8688d51 1569 __func__);
6aa8b732
AK
1570 vmcs_write32(GUEST_TR_AR_BYTES,
1571 (guest_tr_ar & ~AR_TYPE_MASK)
1572 | AR_TYPE_BUSY_64_TSS);
1573 }
ad312c7c 1574 vcpu->arch.shadow_efer |= EFER_LMA;
401d10de 1575 vmx_set_efer(vcpu, vcpu->arch.shadow_efer);
6aa8b732
AK
1576}
1577
1578static void exit_lmode(struct kvm_vcpu *vcpu)
1579{
ad312c7c 1580 vcpu->arch.shadow_efer &= ~EFER_LMA;
6aa8b732
AK
1581
1582 vmcs_write32(VM_ENTRY_CONTROLS,
1583 vmcs_read32(VM_ENTRY_CONTROLS)
1e4e6e00 1584 & ~VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1585}
1586
1587#endif
1588
2384d2b3
SY
1589static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
1590{
1591 vpid_sync_vcpu_all(to_vmx(vcpu));
089d034e 1592 if (enable_ept)
4e1096d2 1593 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
2384d2b3
SY
1594}
1595
25c4c276 1596static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3 1597{
ad312c7c
ZX
1598 vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
1599 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
399badf3
AK
1600}
1601
1439442c
SY
1602static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
1603{
6de4f3ad
AK
1604 if (!test_bit(VCPU_EXREG_PDPTR,
1605 (unsigned long *)&vcpu->arch.regs_dirty))
1606 return;
1607
1439442c 1608 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1439442c
SY
1609 vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
1610 vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
1611 vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
1612 vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
1613 }
1614}
1615
8f5d549f
AK
1616static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
1617{
1618 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1619 vcpu->arch.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
1620 vcpu->arch.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
1621 vcpu->arch.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
1622 vcpu->arch.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
1623 }
6de4f3ad
AK
1624
1625 __set_bit(VCPU_EXREG_PDPTR,
1626 (unsigned long *)&vcpu->arch.regs_avail);
1627 __set_bit(VCPU_EXREG_PDPTR,
1628 (unsigned long *)&vcpu->arch.regs_dirty);
8f5d549f
AK
1629}
1630
1439442c
SY
1631static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1632
1633static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
1634 unsigned long cr0,
1635 struct kvm_vcpu *vcpu)
1636{
1637 if (!(cr0 & X86_CR0_PG)) {
1638 /* From paging/starting to nonpaging */
1639 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
65267ea1 1640 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
1439442c
SY
1641 (CPU_BASED_CR3_LOAD_EXITING |
1642 CPU_BASED_CR3_STORE_EXITING));
1643 vcpu->arch.cr0 = cr0;
1644 vmx_set_cr4(vcpu, vcpu->arch.cr4);
1439442c
SY
1645 *hw_cr0 &= ~X86_CR0_WP;
1646 } else if (!is_paging(vcpu)) {
1647 /* From nonpaging to paging */
1648 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
65267ea1 1649 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
1439442c
SY
1650 ~(CPU_BASED_CR3_LOAD_EXITING |
1651 CPU_BASED_CR3_STORE_EXITING));
1652 vcpu->arch.cr0 = cr0;
1653 vmx_set_cr4(vcpu, vcpu->arch.cr4);
1654 if (!(vcpu->arch.cr0 & X86_CR0_WP))
1655 *hw_cr0 &= ~X86_CR0_WP;
1656 }
1657}
1658
1659static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
1660 struct kvm_vcpu *vcpu)
1661{
1662 if (!is_paging(vcpu)) {
1663 *hw_cr4 &= ~X86_CR4_PAE;
1664 *hw_cr4 |= X86_CR4_PSE;
1665 } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
1666 *hw_cr4 &= ~X86_CR4_PAE;
1667}
1668
6aa8b732
AK
1669static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1670{
7ffd92c5 1671 struct vcpu_vmx *vmx = to_vmx(vcpu);
3a624e29
NK
1672 unsigned long hw_cr0;
1673
1674 if (enable_unrestricted_guest)
1675 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
1676 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
1677 else
1678 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
1439442c 1679
5fd86fcf
AK
1680 vmx_fpu_deactivate(vcpu);
1681
7ffd92c5 1682 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
6aa8b732
AK
1683 enter_pmode(vcpu);
1684
7ffd92c5 1685 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
6aa8b732
AK
1686 enter_rmode(vcpu);
1687
05b3e0c2 1688#ifdef CONFIG_X86_64
ad312c7c 1689 if (vcpu->arch.shadow_efer & EFER_LME) {
707d92fa 1690 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
6aa8b732 1691 enter_lmode(vcpu);
707d92fa 1692 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
6aa8b732
AK
1693 exit_lmode(vcpu);
1694 }
1695#endif
1696
089d034e 1697 if (enable_ept)
1439442c
SY
1698 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
1699
6aa8b732 1700 vmcs_writel(CR0_READ_SHADOW, cr0);
1439442c 1701 vmcs_writel(GUEST_CR0, hw_cr0);
ad312c7c 1702 vcpu->arch.cr0 = cr0;
5fd86fcf 1703
707d92fa 1704 if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
5fd86fcf 1705 vmx_fpu_activate(vcpu);
6aa8b732
AK
1706}
1707
1439442c
SY
1708static u64 construct_eptp(unsigned long root_hpa)
1709{
1710 u64 eptp;
1711
1712 /* TODO write the value reading from MSR */
1713 eptp = VMX_EPT_DEFAULT_MT |
1714 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
1715 eptp |= (root_hpa & PAGE_MASK);
1716
1717 return eptp;
1718}
1719
6aa8b732
AK
1720static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
1721{
1439442c
SY
1722 unsigned long guest_cr3;
1723 u64 eptp;
1724
1725 guest_cr3 = cr3;
089d034e 1726 if (enable_ept) {
1439442c
SY
1727 eptp = construct_eptp(cr3);
1728 vmcs_write64(EPT_POINTER, eptp);
1439442c 1729 guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
b927a3ce 1730 vcpu->kvm->arch.ept_identity_map_addr;
1439442c
SY
1731 }
1732
2384d2b3 1733 vmx_flush_tlb(vcpu);
1439442c 1734 vmcs_writel(GUEST_CR3, guest_cr3);
ad312c7c 1735 if (vcpu->arch.cr0 & X86_CR0_PE)
5fd86fcf 1736 vmx_fpu_deactivate(vcpu);
6aa8b732
AK
1737}
1738
1739static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1740{
7ffd92c5 1741 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
1439442c
SY
1742 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
1743
ad312c7c 1744 vcpu->arch.cr4 = cr4;
089d034e 1745 if (enable_ept)
1439442c
SY
1746 ept_update_paging_mode_cr4(&hw_cr4, vcpu);
1747
1748 vmcs_writel(CR4_READ_SHADOW, cr4);
1749 vmcs_writel(GUEST_CR4, hw_cr4);
6aa8b732
AK
1750}
1751
6aa8b732
AK
1752static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1753{
1754 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1755
1756 return vmcs_readl(sf->base);
1757}
1758
1759static void vmx_get_segment(struct kvm_vcpu *vcpu,
1760 struct kvm_segment *var, int seg)
1761{
1762 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1763 u32 ar;
1764
1765 var->base = vmcs_readl(sf->base);
1766 var->limit = vmcs_read32(sf->limit);
1767 var->selector = vmcs_read16(sf->selector);
1768 ar = vmcs_read32(sf->ar_bytes);
9fd4a3b7 1769 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
6aa8b732
AK
1770 ar = 0;
1771 var->type = ar & 15;
1772 var->s = (ar >> 4) & 1;
1773 var->dpl = (ar >> 5) & 3;
1774 var->present = (ar >> 7) & 1;
1775 var->avl = (ar >> 12) & 1;
1776 var->l = (ar >> 13) & 1;
1777 var->db = (ar >> 14) & 1;
1778 var->g = (ar >> 15) & 1;
1779 var->unusable = (ar >> 16) & 1;
1780}
1781
2e4d2653
IE
1782static int vmx_get_cpl(struct kvm_vcpu *vcpu)
1783{
2e4d2653
IE
1784 if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
1785 return 0;
1786
1787 if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
1788 return 3;
1789
eab4b8aa 1790 return vmcs_read16(GUEST_CS_SELECTOR) & 3;
2e4d2653
IE
1791}
1792
653e3108 1793static u32 vmx_segment_access_rights(struct kvm_segment *var)
6aa8b732 1794{
6aa8b732
AK
1795 u32 ar;
1796
653e3108 1797 if (var->unusable)
6aa8b732
AK
1798 ar = 1 << 16;
1799 else {
1800 ar = var->type & 15;
1801 ar |= (var->s & 1) << 4;
1802 ar |= (var->dpl & 3) << 5;
1803 ar |= (var->present & 1) << 7;
1804 ar |= (var->avl & 1) << 12;
1805 ar |= (var->l & 1) << 13;
1806 ar |= (var->db & 1) << 14;
1807 ar |= (var->g & 1) << 15;
1808 }
f7fbf1fd
UL
1809 if (ar == 0) /* a 0 value means unusable */
1810 ar = AR_UNUSABLE_MASK;
653e3108
AK
1811
1812 return ar;
1813}
1814
1815static void vmx_set_segment(struct kvm_vcpu *vcpu,
1816 struct kvm_segment *var, int seg)
1817{
7ffd92c5 1818 struct vcpu_vmx *vmx = to_vmx(vcpu);
653e3108
AK
1819 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1820 u32 ar;
1821
7ffd92c5
AK
1822 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
1823 vmx->rmode.tr.selector = var->selector;
1824 vmx->rmode.tr.base = var->base;
1825 vmx->rmode.tr.limit = var->limit;
1826 vmx->rmode.tr.ar = vmx_segment_access_rights(var);
653e3108
AK
1827 return;
1828 }
1829 vmcs_writel(sf->base, var->base);
1830 vmcs_write32(sf->limit, var->limit);
1831 vmcs_write16(sf->selector, var->selector);
7ffd92c5 1832 if (vmx->rmode.vm86_active && var->s) {
653e3108
AK
1833 /*
1834 * Hack real-mode segments into vm86 compatibility.
1835 */
1836 if (var->base == 0xffff0000 && var->selector == 0xf000)
1837 vmcs_writel(sf->base, 0xf0000);
1838 ar = 0xf3;
1839 } else
1840 ar = vmx_segment_access_rights(var);
3a624e29
NK
1841
1842 /*
1843 * Fix the "Accessed" bit in AR field of segment registers for older
1844 * qemu binaries.
1845 * IA32 arch specifies that at the time of processor reset the
1846 * "Accessed" bit in the AR field of segment registers is 1. And qemu
1847 * is setting it to 0 in the usedland code. This causes invalid guest
1848 * state vmexit when "unrestricted guest" mode is turned on.
1849 * Fix for this setup issue in cpu_reset is being pushed in the qemu
1850 * tree. Newer qemu binaries with that qemu fix would not need this
1851 * kvm hack.
1852 */
1853 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
1854 ar |= 0x1; /* Accessed */
1855
6aa8b732
AK
1856 vmcs_write32(sf->ar_bytes, ar);
1857}
1858
6aa8b732
AK
1859static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
1860{
1861 u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
1862
1863 *db = (ar >> 14) & 1;
1864 *l = (ar >> 13) & 1;
1865}
1866
1867static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1868{
1869 dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
1870 dt->base = vmcs_readl(GUEST_IDTR_BASE);
1871}
1872
1873static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1874{
1875 vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
1876 vmcs_writel(GUEST_IDTR_BASE, dt->base);
1877}
1878
1879static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1880{
1881 dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
1882 dt->base = vmcs_readl(GUEST_GDTR_BASE);
1883}
1884
1885static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1886{
1887 vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
1888 vmcs_writel(GUEST_GDTR_BASE, dt->base);
1889}
1890
648dfaa7
MG
1891static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
1892{
1893 struct kvm_segment var;
1894 u32 ar;
1895
1896 vmx_get_segment(vcpu, &var, seg);
1897 ar = vmx_segment_access_rights(&var);
1898
1899 if (var.base != (var.selector << 4))
1900 return false;
1901 if (var.limit != 0xffff)
1902 return false;
1903 if (ar != 0xf3)
1904 return false;
1905
1906 return true;
1907}
1908
1909static bool code_segment_valid(struct kvm_vcpu *vcpu)
1910{
1911 struct kvm_segment cs;
1912 unsigned int cs_rpl;
1913
1914 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
1915 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
1916
1872a3f4
AK
1917 if (cs.unusable)
1918 return false;
648dfaa7
MG
1919 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
1920 return false;
1921 if (!cs.s)
1922 return false;
1872a3f4 1923 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
648dfaa7
MG
1924 if (cs.dpl > cs_rpl)
1925 return false;
1872a3f4 1926 } else {
648dfaa7
MG
1927 if (cs.dpl != cs_rpl)
1928 return false;
1929 }
1930 if (!cs.present)
1931 return false;
1932
1933 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
1934 return true;
1935}
1936
1937static bool stack_segment_valid(struct kvm_vcpu *vcpu)
1938{
1939 struct kvm_segment ss;
1940 unsigned int ss_rpl;
1941
1942 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
1943 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
1944
1872a3f4
AK
1945 if (ss.unusable)
1946 return true;
1947 if (ss.type != 3 && ss.type != 7)
648dfaa7
MG
1948 return false;
1949 if (!ss.s)
1950 return false;
1951 if (ss.dpl != ss_rpl) /* DPL != RPL */
1952 return false;
1953 if (!ss.present)
1954 return false;
1955
1956 return true;
1957}
1958
1959static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
1960{
1961 struct kvm_segment var;
1962 unsigned int rpl;
1963
1964 vmx_get_segment(vcpu, &var, seg);
1965 rpl = var.selector & SELECTOR_RPL_MASK;
1966
1872a3f4
AK
1967 if (var.unusable)
1968 return true;
648dfaa7
MG
1969 if (!var.s)
1970 return false;
1971 if (!var.present)
1972 return false;
1973 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
1974 if (var.dpl < rpl) /* DPL < RPL */
1975 return false;
1976 }
1977
1978 /* TODO: Add other members to kvm_segment_field to allow checking for other access
1979 * rights flags
1980 */
1981 return true;
1982}
1983
1984static bool tr_valid(struct kvm_vcpu *vcpu)
1985{
1986 struct kvm_segment tr;
1987
1988 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
1989
1872a3f4
AK
1990 if (tr.unusable)
1991 return false;
648dfaa7
MG
1992 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
1993 return false;
1872a3f4 1994 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
648dfaa7
MG
1995 return false;
1996 if (!tr.present)
1997 return false;
1998
1999 return true;
2000}
2001
2002static bool ldtr_valid(struct kvm_vcpu *vcpu)
2003{
2004 struct kvm_segment ldtr;
2005
2006 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
2007
1872a3f4
AK
2008 if (ldtr.unusable)
2009 return true;
648dfaa7
MG
2010 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
2011 return false;
2012 if (ldtr.type != 2)
2013 return false;
2014 if (!ldtr.present)
2015 return false;
2016
2017 return true;
2018}
2019
2020static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
2021{
2022 struct kvm_segment cs, ss;
2023
2024 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
2025 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
2026
2027 return ((cs.selector & SELECTOR_RPL_MASK) ==
2028 (ss.selector & SELECTOR_RPL_MASK));
2029}
2030
2031/*
2032 * Check if guest state is valid. Returns true if valid, false if
2033 * not.
2034 * We assume that registers are always usable
2035 */
2036static bool guest_state_valid(struct kvm_vcpu *vcpu)
2037{
2038 /* real mode guest state checks */
2039 if (!(vcpu->arch.cr0 & X86_CR0_PE)) {
2040 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
2041 return false;
2042 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
2043 return false;
2044 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
2045 return false;
2046 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
2047 return false;
2048 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
2049 return false;
2050 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
2051 return false;
2052 } else {
2053 /* protected mode guest state checks */
2054 if (!cs_ss_rpl_check(vcpu))
2055 return false;
2056 if (!code_segment_valid(vcpu))
2057 return false;
2058 if (!stack_segment_valid(vcpu))
2059 return false;
2060 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
2061 return false;
2062 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
2063 return false;
2064 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
2065 return false;
2066 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
2067 return false;
2068 if (!tr_valid(vcpu))
2069 return false;
2070 if (!ldtr_valid(vcpu))
2071 return false;
2072 }
2073 /* TODO:
2074 * - Add checks on RIP
2075 * - Add checks on RFLAGS
2076 */
2077
2078 return true;
2079}
2080
d77c26fc 2081static int init_rmode_tss(struct kvm *kvm)
6aa8b732 2082{
6aa8b732 2083 gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
195aefde 2084 u16 data = 0;
10589a46 2085 int ret = 0;
195aefde 2086 int r;
6aa8b732 2087
195aefde
IE
2088 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
2089 if (r < 0)
10589a46 2090 goto out;
195aefde 2091 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
464d17c8
SY
2092 r = kvm_write_guest_page(kvm, fn++, &data,
2093 TSS_IOPB_BASE_OFFSET, sizeof(u16));
195aefde 2094 if (r < 0)
10589a46 2095 goto out;
195aefde
IE
2096 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
2097 if (r < 0)
10589a46 2098 goto out;
195aefde
IE
2099 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
2100 if (r < 0)
10589a46 2101 goto out;
195aefde 2102 data = ~0;
10589a46
MT
2103 r = kvm_write_guest_page(kvm, fn, &data,
2104 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
2105 sizeof(u8));
195aefde 2106 if (r < 0)
10589a46
MT
2107 goto out;
2108
2109 ret = 1;
2110out:
10589a46 2111 return ret;
6aa8b732
AK
2112}
2113
b7ebfb05
SY
2114static int init_rmode_identity_map(struct kvm *kvm)
2115{
2116 int i, r, ret;
2117 pfn_t identity_map_pfn;
2118 u32 tmp;
2119
089d034e 2120 if (!enable_ept)
b7ebfb05
SY
2121 return 1;
2122 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
2123 printk(KERN_ERR "EPT: identity-mapping pagetable "
2124 "haven't been allocated!\n");
2125 return 0;
2126 }
2127 if (likely(kvm->arch.ept_identity_pagetable_done))
2128 return 1;
2129 ret = 0;
b927a3ce 2130 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
b7ebfb05
SY
2131 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
2132 if (r < 0)
2133 goto out;
2134 /* Set up identity-mapping pagetable for EPT in real mode */
2135 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
2136 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
2137 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
2138 r = kvm_write_guest_page(kvm, identity_map_pfn,
2139 &tmp, i * sizeof(tmp), sizeof(tmp));
2140 if (r < 0)
2141 goto out;
2142 }
2143 kvm->arch.ept_identity_pagetable_done = true;
2144 ret = 1;
2145out:
2146 return ret;
2147}
2148
6aa8b732
AK
2149static void seg_setup(int seg)
2150{
2151 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3a624e29 2152 unsigned int ar;
6aa8b732
AK
2153
2154 vmcs_write16(sf->selector, 0);
2155 vmcs_writel(sf->base, 0);
2156 vmcs_write32(sf->limit, 0xffff);
3a624e29
NK
2157 if (enable_unrestricted_guest) {
2158 ar = 0x93;
2159 if (seg == VCPU_SREG_CS)
2160 ar |= 0x08; /* code segment */
2161 } else
2162 ar = 0xf3;
2163
2164 vmcs_write32(sf->ar_bytes, ar);
6aa8b732
AK
2165}
2166
f78e0e2e
SY
2167static int alloc_apic_access_page(struct kvm *kvm)
2168{
2169 struct kvm_userspace_memory_region kvm_userspace_mem;
2170 int r = 0;
2171
72dc67a6 2172 down_write(&kvm->slots_lock);
bfc6d222 2173 if (kvm->arch.apic_access_page)
f78e0e2e
SY
2174 goto out;
2175 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
2176 kvm_userspace_mem.flags = 0;
2177 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
2178 kvm_userspace_mem.memory_size = PAGE_SIZE;
2179 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
2180 if (r)
2181 goto out;
72dc67a6 2182
bfc6d222 2183 kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
f78e0e2e 2184out:
72dc67a6 2185 up_write(&kvm->slots_lock);
f78e0e2e
SY
2186 return r;
2187}
2188
b7ebfb05
SY
2189static int alloc_identity_pagetable(struct kvm *kvm)
2190{
2191 struct kvm_userspace_memory_region kvm_userspace_mem;
2192 int r = 0;
2193
2194 down_write(&kvm->slots_lock);
2195 if (kvm->arch.ept_identity_pagetable)
2196 goto out;
2197 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
2198 kvm_userspace_mem.flags = 0;
b927a3ce
SY
2199 kvm_userspace_mem.guest_phys_addr =
2200 kvm->arch.ept_identity_map_addr;
b7ebfb05
SY
2201 kvm_userspace_mem.memory_size = PAGE_SIZE;
2202 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
2203 if (r)
2204 goto out;
2205
b7ebfb05 2206 kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
b927a3ce 2207 kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
b7ebfb05
SY
2208out:
2209 up_write(&kvm->slots_lock);
2210 return r;
2211}
2212
2384d2b3
SY
2213static void allocate_vpid(struct vcpu_vmx *vmx)
2214{
2215 int vpid;
2216
2217 vmx->vpid = 0;
919818ab 2218 if (!enable_vpid)
2384d2b3
SY
2219 return;
2220 spin_lock(&vmx_vpid_lock);
2221 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
2222 if (vpid < VMX_NR_VPIDS) {
2223 vmx->vpid = vpid;
2224 __set_bit(vpid, vmx_vpid_bitmap);
2225 }
2226 spin_unlock(&vmx_vpid_lock);
2227}
2228
5897297b 2229static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
25c5f225 2230{
3e7c73e9 2231 int f = sizeof(unsigned long);
25c5f225
SY
2232
2233 if (!cpu_has_vmx_msr_bitmap())
2234 return;
2235
2236 /*
2237 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
2238 * have the write-low and read-high bitmap offsets the wrong way round.
2239 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
2240 */
25c5f225 2241 if (msr <= 0x1fff) {
3e7c73e9
AK
2242 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
2243 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
25c5f225
SY
2244 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
2245 msr &= 0x1fff;
3e7c73e9
AK
2246 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
2247 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
25c5f225 2248 }
25c5f225
SY
2249}
2250
5897297b
AK
2251static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
2252{
2253 if (!longmode_only)
2254 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
2255 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
2256}
2257
6aa8b732
AK
2258/*
2259 * Sets up the vmcs for emulated real mode.
2260 */
8b9cf98c 2261static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
6aa8b732 2262{
468d472f 2263 u32 host_sysenter_cs, msr_low, msr_high;
6aa8b732 2264 u32 junk;
53f658b3 2265 u64 host_pat, tsc_this, tsc_base;
6aa8b732
AK
2266 unsigned long a;
2267 struct descriptor_table dt;
2268 int i;
cd2276a7 2269 unsigned long kvm_vmx_return;
6e5d865c 2270 u32 exec_control;
6aa8b732 2271
6aa8b732 2272 /* I/O */
3e7c73e9
AK
2273 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
2274 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
6aa8b732 2275
25c5f225 2276 if (cpu_has_vmx_msr_bitmap())
5897297b 2277 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
25c5f225 2278
6aa8b732
AK
2279 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
2280
6aa8b732 2281 /* Control */
1c3d14fe
YS
2282 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
2283 vmcs_config.pin_based_exec_ctrl);
6e5d865c
YS
2284
2285 exec_control = vmcs_config.cpu_based_exec_ctrl;
2286 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
2287 exec_control &= ~CPU_BASED_TPR_SHADOW;
2288#ifdef CONFIG_X86_64
2289 exec_control |= CPU_BASED_CR8_STORE_EXITING |
2290 CPU_BASED_CR8_LOAD_EXITING;
2291#endif
2292 }
089d034e 2293 if (!enable_ept)
d56f546d 2294 exec_control |= CPU_BASED_CR3_STORE_EXITING |
83dbc83a
MT
2295 CPU_BASED_CR3_LOAD_EXITING |
2296 CPU_BASED_INVLPG_EXITING;
6e5d865c 2297 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6aa8b732 2298
83ff3b9d
SY
2299 if (cpu_has_secondary_exec_ctrls()) {
2300 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
2301 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
2302 exec_control &=
2303 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2384d2b3
SY
2304 if (vmx->vpid == 0)
2305 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
089d034e 2306 if (!enable_ept)
d56f546d 2307 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3a624e29
NK
2308 if (!enable_unrestricted_guest)
2309 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
83ff3b9d
SY
2310 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
2311 }
f78e0e2e 2312
c7addb90
AK
2313 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
2314 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
6aa8b732
AK
2315 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
2316
2317 vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
2318 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
2319 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
2320
2321 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
2322 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
2323 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
d6e88aec
AK
2324 vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
2325 vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
6aa8b732 2326 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
05b3e0c2 2327#ifdef CONFIG_X86_64
6aa8b732
AK
2328 rdmsrl(MSR_FS_BASE, a);
2329 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
2330 rdmsrl(MSR_GS_BASE, a);
2331 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
2332#else
2333 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
2334 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
2335#endif
2336
2337 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
2338
d6e88aec 2339 kvm_get_idt(&dt);
6aa8b732
AK
2340 vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
2341
d77c26fc 2342 asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
cd2276a7 2343 vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
2cc51560
ED
2344 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
2345 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
2346 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
6aa8b732
AK
2347
2348 rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
2349 vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
2350 rdmsrl(MSR_IA32_SYSENTER_ESP, a);
2351 vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
2352 rdmsrl(MSR_IA32_SYSENTER_EIP, a);
2353 vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
2354
468d472f
SY
2355 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
2356 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
2357 host_pat = msr_low | ((u64) msr_high << 32);
2358 vmcs_write64(HOST_IA32_PAT, host_pat);
2359 }
2360 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2361 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
2362 host_pat = msr_low | ((u64) msr_high << 32);
2363 /* Write the default value follow host pat */
2364 vmcs_write64(GUEST_IA32_PAT, host_pat);
2365 /* Keep arch.pat sync with GUEST_IA32_PAT */
2366 vmx->vcpu.arch.pat = host_pat;
2367 }
2368
6aa8b732
AK
2369 for (i = 0; i < NR_VMX_MSR; ++i) {
2370 u32 index = vmx_msr_index[i];
2371 u32 data_low, data_high;
2372 u64 data;
a2fa3e9f 2373 int j = vmx->nmsrs;
6aa8b732
AK
2374
2375 if (rdmsr_safe(index, &data_low, &data_high) < 0)
2376 continue;
432bd6cb
AK
2377 if (wrmsr_safe(index, data_low, data_high) < 0)
2378 continue;
6aa8b732 2379 data = data_low | ((u64)data_high << 32);
a2fa3e9f
GH
2380 vmx->host_msrs[j].index = index;
2381 vmx->host_msrs[j].reserved = 0;
2382 vmx->host_msrs[j].data = data;
2383 vmx->guest_msrs[j] = vmx->host_msrs[j];
2384 ++vmx->nmsrs;
6aa8b732 2385 }
6aa8b732 2386
1c3d14fe 2387 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
6aa8b732
AK
2388
2389 /* 22.2.1, 20.8.1 */
1c3d14fe
YS
2390 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
2391
e00c8cf2
AK
2392 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
2393 vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
2394
53f658b3
MT
2395 tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
2396 rdtscll(tsc_this);
2397 if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
2398 tsc_base = tsc_this;
2399
2400 guest_write_tsc(0, tsc_base);
f78e0e2e 2401
e00c8cf2
AK
2402 return 0;
2403}
2404
b7ebfb05
SY
2405static int init_rmode(struct kvm *kvm)
2406{
2407 if (!init_rmode_tss(kvm))
2408 return 0;
2409 if (!init_rmode_identity_map(kvm))
2410 return 0;
2411 return 1;
2412}
2413
e00c8cf2
AK
2414static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
2415{
2416 struct vcpu_vmx *vmx = to_vmx(vcpu);
2417 u64 msr;
2418 int ret;
2419
5fdbf976 2420 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
3200f405 2421 down_read(&vcpu->kvm->slots_lock);
b7ebfb05 2422 if (!init_rmode(vmx->vcpu.kvm)) {
e00c8cf2
AK
2423 ret = -ENOMEM;
2424 goto out;
2425 }
2426
7ffd92c5 2427 vmx->rmode.vm86_active = 0;
e00c8cf2 2428
3b86cd99
JK
2429 vmx->soft_vnmi_blocked = 0;
2430
ad312c7c 2431 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
2d3ad1f4 2432 kvm_set_cr8(&vmx->vcpu, 0);
e00c8cf2 2433 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
c5af89b6 2434 if (kvm_vcpu_is_bsp(&vmx->vcpu))
e00c8cf2
AK
2435 msr |= MSR_IA32_APICBASE_BSP;
2436 kvm_set_apic_base(&vmx->vcpu, msr);
2437
2438 fx_init(&vmx->vcpu);
2439
5706be0d 2440 seg_setup(VCPU_SREG_CS);
e00c8cf2
AK
2441 /*
2442 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
2443 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
2444 */
c5af89b6 2445 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
e00c8cf2
AK
2446 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
2447 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
2448 } else {
ad312c7c
ZX
2449 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
2450 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
e00c8cf2 2451 }
e00c8cf2
AK
2452
2453 seg_setup(VCPU_SREG_DS);
2454 seg_setup(VCPU_SREG_ES);
2455 seg_setup(VCPU_SREG_FS);
2456 seg_setup(VCPU_SREG_GS);
2457 seg_setup(VCPU_SREG_SS);
2458
2459 vmcs_write16(GUEST_TR_SELECTOR, 0);
2460 vmcs_writel(GUEST_TR_BASE, 0);
2461 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
2462 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2463
2464 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
2465 vmcs_writel(GUEST_LDTR_BASE, 0);
2466 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
2467 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
2468
2469 vmcs_write32(GUEST_SYSENTER_CS, 0);
2470 vmcs_writel(GUEST_SYSENTER_ESP, 0);
2471 vmcs_writel(GUEST_SYSENTER_EIP, 0);
2472
2473 vmcs_writel(GUEST_RFLAGS, 0x02);
c5af89b6 2474 if (kvm_vcpu_is_bsp(&vmx->vcpu))
5fdbf976 2475 kvm_rip_write(vcpu, 0xfff0);
e00c8cf2 2476 else
5fdbf976
MT
2477 kvm_rip_write(vcpu, 0);
2478 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
e00c8cf2 2479
e00c8cf2
AK
2480 vmcs_writel(GUEST_DR7, 0x400);
2481
2482 vmcs_writel(GUEST_GDTR_BASE, 0);
2483 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
2484
2485 vmcs_writel(GUEST_IDTR_BASE, 0);
2486 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
2487
2488 vmcs_write32(GUEST_ACTIVITY_STATE, 0);
2489 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
2490 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
2491
e00c8cf2
AK
2492 /* Special registers */
2493 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
2494
2495 setup_msrs(vmx);
2496
6aa8b732
AK
2497 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
2498
f78e0e2e
SY
2499 if (cpu_has_vmx_tpr_shadow()) {
2500 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
2501 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
2502 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
ad312c7c 2503 page_to_phys(vmx->vcpu.arch.apic->regs_page));
f78e0e2e
SY
2504 vmcs_write32(TPR_THRESHOLD, 0);
2505 }
2506
2507 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
2508 vmcs_write64(APIC_ACCESS_ADDR,
bfc6d222 2509 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
6aa8b732 2510
2384d2b3
SY
2511 if (vmx->vpid != 0)
2512 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
2513
ad312c7c
ZX
2514 vmx->vcpu.arch.cr0 = 0x60000010;
2515 vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
8b9cf98c 2516 vmx_set_cr4(&vmx->vcpu, 0);
8b9cf98c 2517 vmx_set_efer(&vmx->vcpu, 0);
8b9cf98c
RR
2518 vmx_fpu_activate(&vmx->vcpu);
2519 update_exception_bitmap(&vmx->vcpu);
6aa8b732 2520
2384d2b3
SY
2521 vpid_sync_vcpu_all(vmx);
2522
3200f405 2523 ret = 0;
6aa8b732 2524
a89a8fb9
MG
2525 /* HACK: Don't enable emulation on guest boot/reset */
2526 vmx->emulation_required = 0;
2527
6aa8b732 2528out:
3200f405 2529 up_read(&vcpu->kvm->slots_lock);
6aa8b732
AK
2530 return ret;
2531}
2532
3b86cd99
JK
2533static void enable_irq_window(struct kvm_vcpu *vcpu)
2534{
2535 u32 cpu_based_vm_exec_control;
2536
2537 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2538 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
2539 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2540}
2541
2542static void enable_nmi_window(struct kvm_vcpu *vcpu)
2543{
2544 u32 cpu_based_vm_exec_control;
2545
2546 if (!cpu_has_virtual_nmis()) {
2547 enable_irq_window(vcpu);
2548 return;
2549 }
2550
2551 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2552 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
2553 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2554}
2555
66fd3f7f 2556static void vmx_inject_irq(struct kvm_vcpu *vcpu)
85f455f7 2557{
9c8cba37 2558 struct vcpu_vmx *vmx = to_vmx(vcpu);
66fd3f7f
GN
2559 uint32_t intr;
2560 int irq = vcpu->arch.interrupt.nr;
9c8cba37 2561
229456fc 2562 trace_kvm_inj_virq(irq);
2714d1d3 2563
fa89a817 2564 ++vcpu->stat.irq_injections;
7ffd92c5 2565 if (vmx->rmode.vm86_active) {
9c8cba37
AK
2566 vmx->rmode.irq.pending = true;
2567 vmx->rmode.irq.vector = irq;
5fdbf976 2568 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
ae0bb3e0
GN
2569 if (vcpu->arch.interrupt.soft)
2570 vmx->rmode.irq.rip +=
2571 vmx->vcpu.arch.event_exit_inst_len;
9c5623e3
AK
2572 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2573 irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
2574 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
5fdbf976 2575 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
85f455f7
ED
2576 return;
2577 }
66fd3f7f
GN
2578 intr = irq | INTR_INFO_VALID_MASK;
2579 if (vcpu->arch.interrupt.soft) {
2580 intr |= INTR_TYPE_SOFT_INTR;
2581 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2582 vmx->vcpu.arch.event_exit_inst_len);
2583 } else
2584 intr |= INTR_TYPE_EXT_INTR;
2585 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
85f455f7
ED
2586}
2587
f08864b4
SY
2588static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
2589{
66a5a347
JK
2590 struct vcpu_vmx *vmx = to_vmx(vcpu);
2591
3b86cd99
JK
2592 if (!cpu_has_virtual_nmis()) {
2593 /*
2594 * Tracking the NMI-blocked state in software is built upon
2595 * finding the next open IRQ window. This, in turn, depends on
2596 * well-behaving guests: They have to keep IRQs disabled at
2597 * least as long as the NMI handler runs. Otherwise we may
2598 * cause NMI nesting, maybe breaking the guest. But as this is
2599 * highly unlikely, we can live with the residual risk.
2600 */
2601 vmx->soft_vnmi_blocked = 1;
2602 vmx->vnmi_blocked_time = 0;
2603 }
2604
487b391d 2605 ++vcpu->stat.nmi_injections;
7ffd92c5 2606 if (vmx->rmode.vm86_active) {
66a5a347
JK
2607 vmx->rmode.irq.pending = true;
2608 vmx->rmode.irq.vector = NMI_VECTOR;
2609 vmx->rmode.irq.rip = kvm_rip_read(vcpu);
2610 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2611 NMI_VECTOR | INTR_TYPE_SOFT_INTR |
2612 INTR_INFO_VALID_MASK);
2613 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
2614 kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
2615 return;
2616 }
f08864b4
SY
2617 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2618 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
f08864b4
SY
2619}
2620
c4282df9 2621static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
33f089ca 2622{
3b86cd99 2623 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
c4282df9 2624 return 0;
33f089ca 2625
c4282df9
GN
2626 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
2627 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS |
2628 GUEST_INTR_STATE_NMI));
33f089ca
JK
2629}
2630
78646121
GN
2631static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
2632{
c4282df9
GN
2633 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
2634 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
2635 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
78646121
GN
2636}
2637
cbc94022
IE
2638static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
2639{
2640 int ret;
2641 struct kvm_userspace_memory_region tss_mem = {
6fe63979 2642 .slot = TSS_PRIVATE_MEMSLOT,
cbc94022
IE
2643 .guest_phys_addr = addr,
2644 .memory_size = PAGE_SIZE * 3,
2645 .flags = 0,
2646 };
2647
2648 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
2649 if (ret)
2650 return ret;
bfc6d222 2651 kvm->arch.tss_addr = addr;
cbc94022
IE
2652 return 0;
2653}
2654
6aa8b732
AK
2655static int handle_rmode_exception(struct kvm_vcpu *vcpu,
2656 int vec, u32 err_code)
2657{
b3f37707
NK
2658 /*
2659 * Instruction with address size override prefix opcode 0x67
2660 * Cause the #SS fault with 0 error code in VM86 mode.
2661 */
2662 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
3427318f 2663 if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
6aa8b732 2664 return 1;
77ab6db0
JK
2665 /*
2666 * Forward all other exceptions that are valid in real mode.
2667 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
2668 * the required debugging infrastructure rework.
2669 */
2670 switch (vec) {
77ab6db0 2671 case DB_VECTOR:
d0bfb940
JK
2672 if (vcpu->guest_debug &
2673 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
2674 return 0;
2675 kvm_queue_exception(vcpu, vec);
2676 return 1;
77ab6db0 2677 case BP_VECTOR:
d0bfb940
JK
2678 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
2679 return 0;
2680 /* fall through */
2681 case DE_VECTOR:
77ab6db0
JK
2682 case OF_VECTOR:
2683 case BR_VECTOR:
2684 case UD_VECTOR:
2685 case DF_VECTOR:
2686 case SS_VECTOR:
2687 case GP_VECTOR:
2688 case MF_VECTOR:
2689 kvm_queue_exception(vcpu, vec);
2690 return 1;
2691 }
6aa8b732
AK
2692 return 0;
2693}
2694
a0861c02
AK
2695/*
2696 * Trigger machine check on the host. We assume all the MSRs are already set up
2697 * by the CPU and that we still run on the same CPU as the MCE occurred on.
2698 * We pass a fake environment to the machine check handler because we want
2699 * the guest to be always treated like user space, no matter what context
2700 * it used internally.
2701 */
2702static void kvm_machine_check(void)
2703{
2704#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
2705 struct pt_regs regs = {
2706 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
2707 .flags = X86_EFLAGS_IF,
2708 };
2709
2710 do_machine_check(&regs, 0);
2711#endif
2712}
2713
2714static int handle_machine_check(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2715{
2716 /* already handled by vcpu_run */
2717 return 1;
2718}
2719
6aa8b732
AK
2720static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2721{
1155f76a 2722 struct vcpu_vmx *vmx = to_vmx(vcpu);
d0bfb940 2723 u32 intr_info, ex_no, error_code;
42dbaa5a 2724 unsigned long cr2, rip, dr6;
6aa8b732
AK
2725 u32 vect_info;
2726 enum emulation_result er;
2727
1155f76a 2728 vect_info = vmx->idt_vectoring_info;
6aa8b732
AK
2729 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
2730
a0861c02
AK
2731 if (is_machine_check(intr_info))
2732 return handle_machine_check(vcpu, kvm_run);
2733
6aa8b732 2734 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
d77c26fc 2735 !is_page_fault(intr_info))
6aa8b732 2736 printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
b8688d51 2737 "intr info 0x%x\n", __func__, vect_info, intr_info);
6aa8b732 2738
e4a41889 2739 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
1b6269db 2740 return 1; /* already handled by vmx_vcpu_run() */
2ab455cc
AL
2741
2742 if (is_no_device(intr_info)) {
5fd86fcf 2743 vmx_fpu_activate(vcpu);
2ab455cc
AL
2744 return 1;
2745 }
2746
7aa81cc0 2747 if (is_invalid_opcode(intr_info)) {
571008da 2748 er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
7aa81cc0 2749 if (er != EMULATE_DONE)
7ee5d940 2750 kvm_queue_exception(vcpu, UD_VECTOR);
7aa81cc0
AL
2751 return 1;
2752 }
2753
6aa8b732 2754 error_code = 0;
5fdbf976 2755 rip = kvm_rip_read(vcpu);
2e11384c 2756 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
6aa8b732
AK
2757 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
2758 if (is_page_fault(intr_info)) {
1439442c 2759 /* EPT won't cause page fault directly */
089d034e 2760 if (enable_ept)
1439442c 2761 BUG();
6aa8b732 2762 cr2 = vmcs_readl(EXIT_QUALIFICATION);
229456fc
MT
2763 trace_kvm_page_fault(cr2, error_code);
2764
3298b75c 2765 if (kvm_event_needs_reinjection(vcpu))
577bdc49 2766 kvm_mmu_unprotect_page_virt(vcpu, cr2);
3067714c 2767 return kvm_mmu_page_fault(vcpu, cr2, error_code);
6aa8b732
AK
2768 }
2769
7ffd92c5 2770 if (vmx->rmode.vm86_active &&
6aa8b732 2771 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
72d6e5a0 2772 error_code)) {
ad312c7c
ZX
2773 if (vcpu->arch.halt_request) {
2774 vcpu->arch.halt_request = 0;
72d6e5a0
AK
2775 return kvm_emulate_halt(vcpu);
2776 }
6aa8b732 2777 return 1;
72d6e5a0 2778 }
6aa8b732 2779
d0bfb940 2780 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
42dbaa5a
JK
2781 switch (ex_no) {
2782 case DB_VECTOR:
2783 dr6 = vmcs_readl(EXIT_QUALIFICATION);
2784 if (!(vcpu->guest_debug &
2785 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
2786 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
2787 kvm_queue_exception(vcpu, DB_VECTOR);
2788 return 1;
2789 }
2790 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
2791 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
2792 /* fall through */
2793 case BP_VECTOR:
6aa8b732 2794 kvm_run->exit_reason = KVM_EXIT_DEBUG;
d0bfb940
JK
2795 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
2796 kvm_run->debug.arch.exception = ex_no;
42dbaa5a
JK
2797 break;
2798 default:
d0bfb940
JK
2799 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
2800 kvm_run->ex.exception = ex_no;
2801 kvm_run->ex.error_code = error_code;
42dbaa5a 2802 break;
6aa8b732 2803 }
6aa8b732
AK
2804 return 0;
2805}
2806
2807static int handle_external_interrupt(struct kvm_vcpu *vcpu,
2808 struct kvm_run *kvm_run)
2809{
1165f5fe 2810 ++vcpu->stat.irq_exits;
6aa8b732
AK
2811 return 1;
2812}
2813
988ad74f
AK
2814static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2815{
2816 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
2817 return 0;
2818}
6aa8b732 2819
6aa8b732
AK
2820static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2821{
bfdaab09 2822 unsigned long exit_qualification;
34c33d16 2823 int size, in, string;
039576c0 2824 unsigned port;
6aa8b732 2825
1165f5fe 2826 ++vcpu->stat.io_exits;
bfdaab09 2827 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
039576c0 2828 string = (exit_qualification & 16) != 0;
e70669ab
LV
2829
2830 if (string) {
3427318f
LV
2831 if (emulate_instruction(vcpu,
2832 kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
e70669ab
LV
2833 return 0;
2834 return 1;
2835 }
2836
2837 size = (exit_qualification & 7) + 1;
2838 in = (exit_qualification & 8) != 0;
039576c0 2839 port = exit_qualification >> 16;
e70669ab 2840
e93f36bc 2841 skip_emulated_instruction(vcpu);
3090dd73 2842 return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
6aa8b732
AK
2843}
2844
102d8325
IM
2845static void
2846vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
2847{
2848 /*
2849 * Patch in the VMCALL instruction:
2850 */
2851 hypercall[0] = 0x0f;
2852 hypercall[1] = 0x01;
2853 hypercall[2] = 0xc1;
102d8325
IM
2854}
2855
6aa8b732
AK
2856static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2857{
229456fc 2858 unsigned long exit_qualification, val;
6aa8b732
AK
2859 int cr;
2860 int reg;
2861
bfdaab09 2862 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
2863 cr = exit_qualification & 15;
2864 reg = (exit_qualification >> 8) & 15;
2865 switch ((exit_qualification >> 4) & 3) {
2866 case 0: /* mov to cr */
229456fc
MT
2867 val = kvm_register_read(vcpu, reg);
2868 trace_kvm_cr_write(cr, val);
6aa8b732
AK
2869 switch (cr) {
2870 case 0:
229456fc 2871 kvm_set_cr0(vcpu, val);
6aa8b732
AK
2872 skip_emulated_instruction(vcpu);
2873 return 1;
2874 case 3:
229456fc 2875 kvm_set_cr3(vcpu, val);
6aa8b732
AK
2876 skip_emulated_instruction(vcpu);
2877 return 1;
2878 case 4:
229456fc 2879 kvm_set_cr4(vcpu, val);
6aa8b732
AK
2880 skip_emulated_instruction(vcpu);
2881 return 1;
0a5fff19
GN
2882 case 8: {
2883 u8 cr8_prev = kvm_get_cr8(vcpu);
2884 u8 cr8 = kvm_register_read(vcpu, reg);
2885 kvm_set_cr8(vcpu, cr8);
2886 skip_emulated_instruction(vcpu);
2887 if (irqchip_in_kernel(vcpu->kvm))
2888 return 1;
2889 if (cr8_prev <= cr8)
2890 return 1;
2891 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2892 return 0;
2893 }
6aa8b732
AK
2894 };
2895 break;
25c4c276 2896 case 2: /* clts */
5fd86fcf 2897 vmx_fpu_deactivate(vcpu);
ad312c7c
ZX
2898 vcpu->arch.cr0 &= ~X86_CR0_TS;
2899 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
5fd86fcf 2900 vmx_fpu_activate(vcpu);
25c4c276
AL
2901 skip_emulated_instruction(vcpu);
2902 return 1;
6aa8b732
AK
2903 case 1: /*mov from cr*/
2904 switch (cr) {
2905 case 3:
5fdbf976 2906 kvm_register_write(vcpu, reg, vcpu->arch.cr3);
229456fc 2907 trace_kvm_cr_read(cr, vcpu->arch.cr3);
6aa8b732
AK
2908 skip_emulated_instruction(vcpu);
2909 return 1;
2910 case 8:
229456fc
MT
2911 val = kvm_get_cr8(vcpu);
2912 kvm_register_write(vcpu, reg, val);
2913 trace_kvm_cr_read(cr, val);
6aa8b732
AK
2914 skip_emulated_instruction(vcpu);
2915 return 1;
2916 }
2917 break;
2918 case 3: /* lmsw */
2d3ad1f4 2919 kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
6aa8b732
AK
2920
2921 skip_emulated_instruction(vcpu);
2922 return 1;
2923 default:
2924 break;
2925 }
2926 kvm_run->exit_reason = 0;
f0242478 2927 pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
6aa8b732
AK
2928 (int)(exit_qualification >> 4) & 3, cr);
2929 return 0;
2930}
2931
2932static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2933{
bfdaab09 2934 unsigned long exit_qualification;
6aa8b732
AK
2935 unsigned long val;
2936 int dr, reg;
2937
42dbaa5a
JK
2938 dr = vmcs_readl(GUEST_DR7);
2939 if (dr & DR7_GD) {
2940 /*
2941 * As the vm-exit takes precedence over the debug trap, we
2942 * need to emulate the latter, either for the host or the
2943 * guest debugging itself.
2944 */
2945 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
2946 kvm_run->debug.arch.dr6 = vcpu->arch.dr6;
2947 kvm_run->debug.arch.dr7 = dr;
2948 kvm_run->debug.arch.pc =
2949 vmcs_readl(GUEST_CS_BASE) +
2950 vmcs_readl(GUEST_RIP);
2951 kvm_run->debug.arch.exception = DB_VECTOR;
2952 kvm_run->exit_reason = KVM_EXIT_DEBUG;
2953 return 0;
2954 } else {
2955 vcpu->arch.dr7 &= ~DR7_GD;
2956 vcpu->arch.dr6 |= DR6_BD;
2957 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
2958 kvm_queue_exception(vcpu, DB_VECTOR);
2959 return 1;
2960 }
2961 }
2962
bfdaab09 2963 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
42dbaa5a
JK
2964 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
2965 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
2966 if (exit_qualification & TYPE_MOV_FROM_DR) {
6aa8b732 2967 switch (dr) {
42dbaa5a
JK
2968 case 0 ... 3:
2969 val = vcpu->arch.db[dr];
2970 break;
6aa8b732 2971 case 6:
42dbaa5a 2972 val = vcpu->arch.dr6;
6aa8b732
AK
2973 break;
2974 case 7:
42dbaa5a 2975 val = vcpu->arch.dr7;
6aa8b732
AK
2976 break;
2977 default:
2978 val = 0;
2979 }
5fdbf976 2980 kvm_register_write(vcpu, reg, val);
6aa8b732 2981 } else {
42dbaa5a
JK
2982 val = vcpu->arch.regs[reg];
2983 switch (dr) {
2984 case 0 ... 3:
2985 vcpu->arch.db[dr] = val;
2986 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
2987 vcpu->arch.eff_db[dr] = val;
2988 break;
2989 case 4 ... 5:
2990 if (vcpu->arch.cr4 & X86_CR4_DE)
2991 kvm_queue_exception(vcpu, UD_VECTOR);
2992 break;
2993 case 6:
2994 if (val & 0xffffffff00000000ULL) {
2995 kvm_queue_exception(vcpu, GP_VECTOR);
2996 break;
2997 }
2998 vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
2999 break;
3000 case 7:
3001 if (val & 0xffffffff00000000ULL) {
3002 kvm_queue_exception(vcpu, GP_VECTOR);
3003 break;
3004 }
3005 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
3006 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
3007 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
3008 vcpu->arch.switch_db_regs =
3009 (val & DR7_BP_EN_MASK);
3010 }
3011 break;
3012 }
6aa8b732 3013 }
6aa8b732
AK
3014 skip_emulated_instruction(vcpu);
3015 return 1;
3016}
3017
3018static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3019{
06465c5a
AK
3020 kvm_emulate_cpuid(vcpu);
3021 return 1;
6aa8b732
AK
3022}
3023
3024static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3025{
ad312c7c 3026 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
3027 u64 data;
3028
3029 if (vmx_get_msr(vcpu, ecx, &data)) {
c1a5d4f9 3030 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
3031 return 1;
3032 }
3033
229456fc 3034 trace_kvm_msr_read(ecx, data);
2714d1d3 3035
6aa8b732 3036 /* FIXME: handling of bits 32:63 of rax, rdx */
ad312c7c
ZX
3037 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
3038 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
6aa8b732
AK
3039 skip_emulated_instruction(vcpu);
3040 return 1;
3041}
3042
3043static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3044{
ad312c7c
ZX
3045 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
3046 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
3047 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
6aa8b732 3048
229456fc 3049 trace_kvm_msr_write(ecx, data);
2714d1d3 3050
6aa8b732 3051 if (vmx_set_msr(vcpu, ecx, data) != 0) {
c1a5d4f9 3052 kvm_inject_gp(vcpu, 0);
6aa8b732
AK
3053 return 1;
3054 }
3055
3056 skip_emulated_instruction(vcpu);
3057 return 1;
3058}
3059
6e5d865c
YS
3060static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
3061 struct kvm_run *kvm_run)
3062{
3063 return 1;
3064}
3065
6aa8b732
AK
3066static int handle_interrupt_window(struct kvm_vcpu *vcpu,
3067 struct kvm_run *kvm_run)
3068{
85f455f7
ED
3069 u32 cpu_based_vm_exec_control;
3070
3071 /* clear pending irq */
3072 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3073 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
3074 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2714d1d3 3075
a26bf12a 3076 ++vcpu->stat.irq_window_exits;
2714d1d3 3077
c1150d8c
DL
3078 /*
3079 * If the user space waits to inject interrupts, exit as soon as
3080 * possible
3081 */
8061823a
GN
3082 if (!irqchip_in_kernel(vcpu->kvm) &&
3083 kvm_run->request_interrupt_window &&
3084 !kvm_cpu_has_interrupt(vcpu)) {
c1150d8c 3085 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
c1150d8c
DL
3086 return 0;
3087 }
6aa8b732
AK
3088 return 1;
3089}
3090
3091static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3092{
3093 skip_emulated_instruction(vcpu);
d3bef15f 3094 return kvm_emulate_halt(vcpu);
6aa8b732
AK
3095}
3096
c21415e8
IM
3097static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3098{
510043da 3099 skip_emulated_instruction(vcpu);
7aa81cc0
AL
3100 kvm_emulate_hypercall(vcpu);
3101 return 1;
c21415e8
IM
3102}
3103
e3c7cb6a
AK
3104static int handle_vmx_insn(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3105{
3106 kvm_queue_exception(vcpu, UD_VECTOR);
3107 return 1;
3108}
3109
a7052897
MT
3110static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3111{
f9c617f6 3112 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
a7052897
MT
3113
3114 kvm_mmu_invlpg(vcpu, exit_qualification);
3115 skip_emulated_instruction(vcpu);
3116 return 1;
3117}
3118
e5edaa01
ED
3119static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3120{
3121 skip_emulated_instruction(vcpu);
3122 /* TODO: Add support for VT-d/pass-through device */
3123 return 1;
3124}
3125
f78e0e2e
SY
3126static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3127{
f9c617f6 3128 unsigned long exit_qualification;
f78e0e2e
SY
3129 enum emulation_result er;
3130 unsigned long offset;
3131
f9c617f6 3132 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
f78e0e2e
SY
3133 offset = exit_qualification & 0xffful;
3134
3135 er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
3136
3137 if (er != EMULATE_DONE) {
3138 printk(KERN_ERR
3139 "Fail to handle apic access vmexit! Offset is 0x%lx\n",
3140 offset);
7f582ab6 3141 return -ENOEXEC;
f78e0e2e
SY
3142 }
3143 return 1;
3144}
3145
37817f29
IE
3146static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3147{
60637aac 3148 struct vcpu_vmx *vmx = to_vmx(vcpu);
37817f29
IE
3149 unsigned long exit_qualification;
3150 u16 tss_selector;
64a7ec06
GN
3151 int reason, type, idt_v;
3152
3153 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
3154 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
37817f29
IE
3155
3156 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
3157
3158 reason = (u32)exit_qualification >> 30;
64a7ec06
GN
3159 if (reason == TASK_SWITCH_GATE && idt_v) {
3160 switch (type) {
3161 case INTR_TYPE_NMI_INTR:
3162 vcpu->arch.nmi_injected = false;
3163 if (cpu_has_virtual_nmis())
3164 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3165 GUEST_INTR_STATE_NMI);
3166 break;
3167 case INTR_TYPE_EXT_INTR:
66fd3f7f 3168 case INTR_TYPE_SOFT_INTR:
64a7ec06
GN
3169 kvm_clear_interrupt_queue(vcpu);
3170 break;
3171 case INTR_TYPE_HARD_EXCEPTION:
3172 case INTR_TYPE_SOFT_EXCEPTION:
3173 kvm_clear_exception_queue(vcpu);
3174 break;
3175 default:
3176 break;
3177 }
60637aac 3178 }
37817f29
IE
3179 tss_selector = exit_qualification;
3180
64a7ec06
GN
3181 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
3182 type != INTR_TYPE_EXT_INTR &&
3183 type != INTR_TYPE_NMI_INTR))
3184 skip_emulated_instruction(vcpu);
3185
42dbaa5a
JK
3186 if (!kvm_task_switch(vcpu, tss_selector, reason))
3187 return 0;
3188
3189 /* clear all local breakpoint enable flags */
3190 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
3191
3192 /*
3193 * TODO: What about debug traps on tss switch?
3194 * Are we supposed to inject them and update dr6?
3195 */
3196
3197 return 1;
37817f29
IE
3198}
3199
1439442c
SY
3200static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3201{
f9c617f6 3202 unsigned long exit_qualification;
1439442c 3203 gpa_t gpa;
1439442c 3204 int gla_validity;
1439442c 3205
f9c617f6 3206 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
1439442c
SY
3207
3208 if (exit_qualification & (1 << 6)) {
3209 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
7f582ab6 3210 return -EINVAL;
1439442c
SY
3211 }
3212
3213 gla_validity = (exit_qualification >> 7) & 0x3;
3214 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
3215 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
3216 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
3217 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
f9c617f6 3218 vmcs_readl(GUEST_LINEAR_ADDRESS));
1439442c
SY
3219 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
3220 (long unsigned int)exit_qualification);
3221 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
596ae895
AK
3222 kvm_run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
3223 return 0;
1439442c
SY
3224 }
3225
3226 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
229456fc 3227 trace_kvm_page_fault(gpa, exit_qualification);
49cd7d22 3228 return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
1439442c
SY
3229}
3230
68f89400
MT
3231static u64 ept_rsvd_mask(u64 spte, int level)
3232{
3233 int i;
3234 u64 mask = 0;
3235
3236 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
3237 mask |= (1ULL << i);
3238
3239 if (level > 2)
3240 /* bits 7:3 reserved */
3241 mask |= 0xf8;
3242 else if (level == 2) {
3243 if (spte & (1ULL << 7))
3244 /* 2MB ref, bits 20:12 reserved */
3245 mask |= 0x1ff000;
3246 else
3247 /* bits 6:3 reserved */
3248 mask |= 0x78;
3249 }
3250
3251 return mask;
3252}
3253
3254static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
3255 int level)
3256{
3257 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
3258
3259 /* 010b (write-only) */
3260 WARN_ON((spte & 0x7) == 0x2);
3261
3262 /* 110b (write/execute) */
3263 WARN_ON((spte & 0x7) == 0x6);
3264
3265 /* 100b (execute-only) and value not supported by logical processor */
3266 if (!cpu_has_vmx_ept_execute_only())
3267 WARN_ON((spte & 0x7) == 0x4);
3268
3269 /* not 000b */
3270 if ((spte & 0x7)) {
3271 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
3272
3273 if (rsvd_bits != 0) {
3274 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
3275 __func__, rsvd_bits);
3276 WARN_ON(1);
3277 }
3278
3279 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
3280 u64 ept_mem_type = (spte & 0x38) >> 3;
3281
3282 if (ept_mem_type == 2 || ept_mem_type == 3 ||
3283 ept_mem_type == 7) {
3284 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
3285 __func__, ept_mem_type);
3286 WARN_ON(1);
3287 }
3288 }
3289 }
3290}
3291
3292static int handle_ept_misconfig(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3293{
3294 u64 sptes[4];
3295 int nr_sptes, i;
3296 gpa_t gpa;
3297
3298 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
3299
3300 printk(KERN_ERR "EPT: Misconfiguration.\n");
3301 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
3302
3303 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
3304
3305 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
3306 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
3307
3308 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
3309 kvm_run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
3310
3311 return 0;
3312}
3313
f08864b4
SY
3314static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
3315{
3316 u32 cpu_based_vm_exec_control;
3317
3318 /* clear pending NMI */
3319 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3320 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
3321 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3322 ++vcpu->stat.nmi_window_exits;
3323
3324 return 1;
3325}
3326
ea953ef0
MG
3327static void handle_invalid_guest_state(struct kvm_vcpu *vcpu,
3328 struct kvm_run *kvm_run)
3329{
8b3079a5
AK
3330 struct vcpu_vmx *vmx = to_vmx(vcpu);
3331 enum emulation_result err = EMULATE_DONE;
ea953ef0 3332
ea953ef0 3333 local_irq_enable();
34f0c1ad 3334 preempt_enable();
ea953ef0
MG
3335
3336 while (!guest_state_valid(vcpu)) {
3337 err = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
3338
1d5a4d9b
GT
3339 if (err == EMULATE_DO_MMIO)
3340 break;
3341
3342 if (err != EMULATE_DONE) {
3343 kvm_report_emulation_failure(vcpu, "emulation failure");
263799a3 3344 break;
ea953ef0
MG
3345 }
3346
3347 if (signal_pending(current))
3348 break;
3349 if (need_resched())
3350 schedule();
3351 }
3352
ea953ef0 3353 preempt_disable();
34f0c1ad 3354 local_irq_disable();
8b3079a5
AK
3355
3356 vmx->invalid_state_emulation_result = err;
ea953ef0
MG
3357}
3358
6aa8b732
AK
3359/*
3360 * The exit handlers return 1 if the exit was handled fully and guest execution
3361 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
3362 * to be done to userspace and return 0.
3363 */
3364static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
3365 struct kvm_run *kvm_run) = {
3366 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
3367 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
988ad74f 3368 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
f08864b4 3369 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
6aa8b732 3370 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
6aa8b732
AK
3371 [EXIT_REASON_CR_ACCESS] = handle_cr,
3372 [EXIT_REASON_DR_ACCESS] = handle_dr,
3373 [EXIT_REASON_CPUID] = handle_cpuid,
3374 [EXIT_REASON_MSR_READ] = handle_rdmsr,
3375 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
3376 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
3377 [EXIT_REASON_HLT] = handle_halt,
a7052897 3378 [EXIT_REASON_INVLPG] = handle_invlpg,
c21415e8 3379 [EXIT_REASON_VMCALL] = handle_vmcall,
e3c7cb6a
AK
3380 [EXIT_REASON_VMCLEAR] = handle_vmx_insn,
3381 [EXIT_REASON_VMLAUNCH] = handle_vmx_insn,
3382 [EXIT_REASON_VMPTRLD] = handle_vmx_insn,
3383 [EXIT_REASON_VMPTRST] = handle_vmx_insn,
3384 [EXIT_REASON_VMREAD] = handle_vmx_insn,
3385 [EXIT_REASON_VMRESUME] = handle_vmx_insn,
3386 [EXIT_REASON_VMWRITE] = handle_vmx_insn,
3387 [EXIT_REASON_VMOFF] = handle_vmx_insn,
3388 [EXIT_REASON_VMON] = handle_vmx_insn,
f78e0e2e
SY
3389 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
3390 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
e5edaa01 3391 [EXIT_REASON_WBINVD] = handle_wbinvd,
37817f29 3392 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
a0861c02 3393 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
68f89400
MT
3394 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
3395 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
6aa8b732
AK
3396};
3397
3398static const int kvm_vmx_max_exit_handlers =
50a3485c 3399 ARRAY_SIZE(kvm_vmx_exit_handlers);
6aa8b732
AK
3400
3401/*
3402 * The guest has exited. See if we can fix it or if we need userspace
3403 * assistance.
3404 */
6062d012 3405static int vmx_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
6aa8b732 3406{
29bd8a78 3407 struct vcpu_vmx *vmx = to_vmx(vcpu);
a0861c02 3408 u32 exit_reason = vmx->exit_reason;
1155f76a 3409 u32 vectoring_info = vmx->idt_vectoring_info;
29bd8a78 3410
229456fc 3411 trace_kvm_exit(exit_reason, kvm_rip_read(vcpu));
2714d1d3 3412
1d5a4d9b
GT
3413 /* If we need to emulate an MMIO from handle_invalid_guest_state
3414 * we just return 0 */
10f32d84
AK
3415 if (vmx->emulation_required && emulate_invalid_guest_state) {
3416 if (guest_state_valid(vcpu))
3417 vmx->emulation_required = 0;
8b3079a5 3418 return vmx->invalid_state_emulation_result != EMULATE_DO_MMIO;
10f32d84 3419 }
1d5a4d9b 3420
1439442c
SY
3421 /* Access CR3 don't cause VMExit in paging mode, so we need
3422 * to sync with guest real CR3. */
6de4f3ad 3423 if (enable_ept && is_paging(vcpu))
1439442c 3424 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
1439442c 3425
29bd8a78
AK
3426 if (unlikely(vmx->fail)) {
3427 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3428 kvm_run->fail_entry.hardware_entry_failure_reason
3429 = vmcs_read32(VM_INSTRUCTION_ERROR);
3430 return 0;
3431 }
6aa8b732 3432
d77c26fc 3433 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
1439442c 3434 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
60637aac
JK
3435 exit_reason != EXIT_REASON_EPT_VIOLATION &&
3436 exit_reason != EXIT_REASON_TASK_SWITCH))
3437 printk(KERN_WARNING "%s: unexpected, valid vectoring info "
3438 "(0x%x) and exit reason is 0x%x\n",
3439 __func__, vectoring_info, exit_reason);
3b86cd99
JK
3440
3441 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
c4282df9 3442 if (vmx_interrupt_allowed(vcpu)) {
3b86cd99 3443 vmx->soft_vnmi_blocked = 0;
3b86cd99 3444 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
4531220b 3445 vcpu->arch.nmi_pending) {
3b86cd99
JK
3446 /*
3447 * This CPU don't support us in finding the end of an
3448 * NMI-blocked window if the guest runs with IRQs
3449 * disabled. So we pull the trigger after 1 s of
3450 * futile waiting, but inform the user about this.
3451 */
3452 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
3453 "state on VCPU %d after 1 s timeout\n",
3454 __func__, vcpu->vcpu_id);
3455 vmx->soft_vnmi_blocked = 0;
3b86cd99 3456 }
3b86cd99
JK
3457 }
3458
6aa8b732
AK
3459 if (exit_reason < kvm_vmx_max_exit_handlers
3460 && kvm_vmx_exit_handlers[exit_reason])
3461 return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
3462 else {
3463 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
3464 kvm_run->hw.hardware_exit_reason = exit_reason;
3465 }
3466 return 0;
3467}
3468
95ba8273 3469static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6e5d865c 3470{
95ba8273 3471 if (irr == -1 || tpr < irr) {
6e5d865c
YS
3472 vmcs_write32(TPR_THRESHOLD, 0);
3473 return;
3474 }
3475
95ba8273 3476 vmcs_write32(TPR_THRESHOLD, irr);
6e5d865c
YS
3477}
3478
cf393f75
AK
3479static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
3480{
3481 u32 exit_intr_info;
7b4a25cb 3482 u32 idt_vectoring_info = vmx->idt_vectoring_info;
cf393f75
AK
3483 bool unblock_nmi;
3484 u8 vector;
668f612f
AK
3485 int type;
3486 bool idtv_info_valid;
cf393f75
AK
3487
3488 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
20f65983 3489
a0861c02
AK
3490 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
3491
3492 /* Handle machine checks before interrupts are enabled */
3493 if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
3494 || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI
3495 && is_machine_check(exit_intr_info)))
3496 kvm_machine_check();
3497
20f65983
GN
3498 /* We need to handle NMIs before interrupts are enabled */
3499 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
229456fc 3500 (exit_intr_info & INTR_INFO_VALID_MASK))
20f65983 3501 asm("int $2");
20f65983
GN
3502
3503 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
3504
cf393f75
AK
3505 if (cpu_has_virtual_nmis()) {
3506 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
3507 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
3508 /*
7b4a25cb 3509 * SDM 3: 27.7.1.2 (September 2008)
cf393f75
AK
3510 * Re-set bit "block by NMI" before VM entry if vmexit caused by
3511 * a guest IRET fault.
7b4a25cb
GN
3512 * SDM 3: 23.2.2 (September 2008)
3513 * Bit 12 is undefined in any of the following cases:
3514 * If the VM exit sets the valid bit in the IDT-vectoring
3515 * information field.
3516 * If the VM exit is due to a double fault.
cf393f75 3517 */
7b4a25cb
GN
3518 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
3519 vector != DF_VECTOR && !idtv_info_valid)
cf393f75
AK
3520 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
3521 GUEST_INTR_STATE_NMI);
3b86cd99
JK
3522 } else if (unlikely(vmx->soft_vnmi_blocked))
3523 vmx->vnmi_blocked_time +=
3524 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
668f612f 3525
37b96e98
GN
3526 vmx->vcpu.arch.nmi_injected = false;
3527 kvm_clear_exception_queue(&vmx->vcpu);
3528 kvm_clear_interrupt_queue(&vmx->vcpu);
3529
3530 if (!idtv_info_valid)
3531 return;
3532
668f612f
AK
3533 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
3534 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
37b96e98 3535
64a7ec06 3536 switch (type) {
37b96e98
GN
3537 case INTR_TYPE_NMI_INTR:
3538 vmx->vcpu.arch.nmi_injected = true;
668f612f 3539 /*
7b4a25cb 3540 * SDM 3: 27.7.1.2 (September 2008)
37b96e98
GN
3541 * Clear bit "block by NMI" before VM entry if a NMI
3542 * delivery faulted.
668f612f 3543 */
37b96e98
GN
3544 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
3545 GUEST_INTR_STATE_NMI);
3546 break;
37b96e98 3547 case INTR_TYPE_SOFT_EXCEPTION:
66fd3f7f
GN
3548 vmx->vcpu.arch.event_exit_inst_len =
3549 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
3550 /* fall through */
3551 case INTR_TYPE_HARD_EXCEPTION:
35920a35 3552 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
37b96e98
GN
3553 u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE);
3554 kvm_queue_exception_e(&vmx->vcpu, vector, err);
35920a35
AK
3555 } else
3556 kvm_queue_exception(&vmx->vcpu, vector);
37b96e98 3557 break;
66fd3f7f
GN
3558 case INTR_TYPE_SOFT_INTR:
3559 vmx->vcpu.arch.event_exit_inst_len =
3560 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
3561 /* fall through */
37b96e98 3562 case INTR_TYPE_EXT_INTR:
66fd3f7f
GN
3563 kvm_queue_interrupt(&vmx->vcpu, vector,
3564 type == INTR_TYPE_SOFT_INTR);
37b96e98
GN
3565 break;
3566 default:
3567 break;
f7d9238f 3568 }
cf393f75
AK
3569}
3570
9c8cba37
AK
3571/*
3572 * Failure to inject an interrupt should give us the information
3573 * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
3574 * when fetching the interrupt redirection bitmap in the real-mode
3575 * tss, this doesn't happen. So we do it ourselves.
3576 */
3577static void fixup_rmode_irq(struct vcpu_vmx *vmx)
3578{
3579 vmx->rmode.irq.pending = 0;
5fdbf976 3580 if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
9c8cba37 3581 return;
5fdbf976 3582 kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
9c8cba37
AK
3583 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
3584 vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
3585 vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
3586 return;
3587 }
3588 vmx->idt_vectoring_info =
3589 VECTORING_INFO_VALID_MASK
3590 | INTR_TYPE_EXT_INTR
3591 | vmx->rmode.irq.vector;
3592}
3593
c801949d
AK
3594#ifdef CONFIG_X86_64
3595#define R "r"
3596#define Q "q"
3597#else
3598#define R "e"
3599#define Q "l"
3600#endif
3601
04d2cc77 3602static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6aa8b732 3603{
a2fa3e9f 3604 struct vcpu_vmx *vmx = to_vmx(vcpu);
e6adf283 3605
8f5d549f
AK
3606 if (enable_ept && is_paging(vcpu)) {
3607 vmcs_writel(GUEST_CR3, vcpu->arch.cr3);
3608 ept_load_pdptrs(vcpu);
3609 }
3b86cd99
JK
3610 /* Record the guest's net vcpu time for enforced NMI injections. */
3611 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
3612 vmx->entry_time = ktime_get();
3613
a89a8fb9
MG
3614 /* Handle invalid guest state instead of entering VMX */
3615 if (vmx->emulation_required && emulate_invalid_guest_state) {
3616 handle_invalid_guest_state(vcpu, kvm_run);
3617 return;
3618 }
3619
5fdbf976
MT
3620 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
3621 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
3622 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
3623 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
3624
787ff736
GN
3625 /* When single-stepping over STI and MOV SS, we must clear the
3626 * corresponding interruptibility bits in the guest state. Otherwise
3627 * vmentry fails as it then expects bit 14 (BS) in pending debug
3628 * exceptions being set, but that's not correct for the guest debugging
3629 * case. */
3630 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
3631 vmx_set_interrupt_shadow(vcpu, 0);
3632
e6adf283
AK
3633 /*
3634 * Loading guest fpu may have cleared host cr0.ts
3635 */
3636 vmcs_writel(HOST_CR0, read_cr0());
3637
42dbaa5a
JK
3638 set_debugreg(vcpu->arch.dr6, 6);
3639
d77c26fc 3640 asm(
6aa8b732 3641 /* Store host registers */
c801949d
AK
3642 "push %%"R"dx; push %%"R"bp;"
3643 "push %%"R"cx \n\t"
313dbd49
AK
3644 "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
3645 "je 1f \n\t"
3646 "mov %%"R"sp, %c[host_rsp](%0) \n\t"
4ecac3fd 3647 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
313dbd49 3648 "1: \n\t"
d3edefc0
AK
3649 /* Reload cr2 if changed */
3650 "mov %c[cr2](%0), %%"R"ax \n\t"
3651 "mov %%cr2, %%"R"dx \n\t"
3652 "cmp %%"R"ax, %%"R"dx \n\t"
3653 "je 2f \n\t"
3654 "mov %%"R"ax, %%cr2 \n\t"
3655 "2: \n\t"
6aa8b732 3656 /* Check if vmlaunch of vmresume is needed */
e08aa78a 3657 "cmpl $0, %c[launched](%0) \n\t"
6aa8b732 3658 /* Load guest registers. Don't clobber flags. */
c801949d
AK
3659 "mov %c[rax](%0), %%"R"ax \n\t"
3660 "mov %c[rbx](%0), %%"R"bx \n\t"
3661 "mov %c[rdx](%0), %%"R"dx \n\t"
3662 "mov %c[rsi](%0), %%"R"si \n\t"
3663 "mov %c[rdi](%0), %%"R"di \n\t"
3664 "mov %c[rbp](%0), %%"R"bp \n\t"
05b3e0c2 3665#ifdef CONFIG_X86_64
e08aa78a
AK
3666 "mov %c[r8](%0), %%r8 \n\t"
3667 "mov %c[r9](%0), %%r9 \n\t"
3668 "mov %c[r10](%0), %%r10 \n\t"
3669 "mov %c[r11](%0), %%r11 \n\t"
3670 "mov %c[r12](%0), %%r12 \n\t"
3671 "mov %c[r13](%0), %%r13 \n\t"
3672 "mov %c[r14](%0), %%r14 \n\t"
3673 "mov %c[r15](%0), %%r15 \n\t"
6aa8b732 3674#endif
c801949d
AK
3675 "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
3676
6aa8b732 3677 /* Enter guest mode */
cd2276a7 3678 "jne .Llaunched \n\t"
4ecac3fd 3679 __ex(ASM_VMX_VMLAUNCH) "\n\t"
cd2276a7 3680 "jmp .Lkvm_vmx_return \n\t"
4ecac3fd 3681 ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
cd2276a7 3682 ".Lkvm_vmx_return: "
6aa8b732 3683 /* Save guest registers, load host registers, keep flags */
c801949d
AK
3684 "xchg %0, (%%"R"sp) \n\t"
3685 "mov %%"R"ax, %c[rax](%0) \n\t"
3686 "mov %%"R"bx, %c[rbx](%0) \n\t"
3687 "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
3688 "mov %%"R"dx, %c[rdx](%0) \n\t"
3689 "mov %%"R"si, %c[rsi](%0) \n\t"
3690 "mov %%"R"di, %c[rdi](%0) \n\t"
3691 "mov %%"R"bp, %c[rbp](%0) \n\t"
05b3e0c2 3692#ifdef CONFIG_X86_64
e08aa78a
AK
3693 "mov %%r8, %c[r8](%0) \n\t"
3694 "mov %%r9, %c[r9](%0) \n\t"
3695 "mov %%r10, %c[r10](%0) \n\t"
3696 "mov %%r11, %c[r11](%0) \n\t"
3697 "mov %%r12, %c[r12](%0) \n\t"
3698 "mov %%r13, %c[r13](%0) \n\t"
3699 "mov %%r14, %c[r14](%0) \n\t"
3700 "mov %%r15, %c[r15](%0) \n\t"
6aa8b732 3701#endif
c801949d
AK
3702 "mov %%cr2, %%"R"ax \n\t"
3703 "mov %%"R"ax, %c[cr2](%0) \n\t"
3704
3705 "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
e08aa78a
AK
3706 "setbe %c[fail](%0) \n\t"
3707 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
3708 [launched]"i"(offsetof(struct vcpu_vmx, launched)),
3709 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
313dbd49 3710 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
ad312c7c
ZX
3711 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
3712 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
3713 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
3714 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
3715 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
3716 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
3717 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
05b3e0c2 3718#ifdef CONFIG_X86_64
ad312c7c
ZX
3719 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
3720 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
3721 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
3722 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
3723 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
3724 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
3725 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
3726 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
6aa8b732 3727#endif
ad312c7c 3728 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
c2036300 3729 : "cc", "memory"
c801949d 3730 , R"bx", R"di", R"si"
c2036300 3731#ifdef CONFIG_X86_64
c2036300
LV
3732 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
3733#endif
3734 );
6aa8b732 3735
6de4f3ad
AK
3736 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
3737 | (1 << VCPU_EXREG_PDPTR));
5fdbf976
MT
3738 vcpu->arch.regs_dirty = 0;
3739
42dbaa5a
JK
3740 get_debugreg(vcpu->arch.dr6, 6);
3741
1155f76a 3742 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9c8cba37
AK
3743 if (vmx->rmode.irq.pending)
3744 fixup_rmode_irq(vmx);
1155f76a 3745
d77c26fc 3746 asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
15ad7146 3747 vmx->launched = 1;
1b6269db 3748
cf393f75 3749 vmx_complete_interrupts(vmx);
6aa8b732
AK
3750}
3751
c801949d
AK
3752#undef R
3753#undef Q
3754
6aa8b732
AK
3755static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
3756{
a2fa3e9f
GH
3757 struct vcpu_vmx *vmx = to_vmx(vcpu);
3758
3759 if (vmx->vmcs) {
543e4243 3760 vcpu_clear(vmx);
a2fa3e9f
GH
3761 free_vmcs(vmx->vmcs);
3762 vmx->vmcs = NULL;
6aa8b732
AK
3763 }
3764}
3765
3766static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
3767{
fb3f0f51
RR
3768 struct vcpu_vmx *vmx = to_vmx(vcpu);
3769
2384d2b3
SY
3770 spin_lock(&vmx_vpid_lock);
3771 if (vmx->vpid != 0)
3772 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3773 spin_unlock(&vmx_vpid_lock);
6aa8b732 3774 vmx_free_vmcs(vcpu);
fb3f0f51
RR
3775 kfree(vmx->host_msrs);
3776 kfree(vmx->guest_msrs);
3777 kvm_vcpu_uninit(vcpu);
a4770347 3778 kmem_cache_free(kvm_vcpu_cache, vmx);
6aa8b732
AK
3779}
3780
fb3f0f51 3781static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 3782{
fb3f0f51 3783 int err;
c16f862d 3784 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
15ad7146 3785 int cpu;
6aa8b732 3786
a2fa3e9f 3787 if (!vmx)
fb3f0f51
RR
3788 return ERR_PTR(-ENOMEM);
3789
2384d2b3
SY
3790 allocate_vpid(vmx);
3791
fb3f0f51
RR
3792 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
3793 if (err)
3794 goto free_vcpu;
965b58a5 3795
a2fa3e9f 3796 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
fb3f0f51
RR
3797 if (!vmx->guest_msrs) {
3798 err = -ENOMEM;
3799 goto uninit_vcpu;
3800 }
965b58a5 3801
a2fa3e9f
GH
3802 vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
3803 if (!vmx->host_msrs)
fb3f0f51 3804 goto free_guest_msrs;
965b58a5 3805
a2fa3e9f
GH
3806 vmx->vmcs = alloc_vmcs();
3807 if (!vmx->vmcs)
fb3f0f51 3808 goto free_msrs;
a2fa3e9f
GH
3809
3810 vmcs_clear(vmx->vmcs);
3811
15ad7146
AK
3812 cpu = get_cpu();
3813 vmx_vcpu_load(&vmx->vcpu, cpu);
8b9cf98c 3814 err = vmx_vcpu_setup(vmx);
fb3f0f51 3815 vmx_vcpu_put(&vmx->vcpu);
15ad7146 3816 put_cpu();
fb3f0f51
RR
3817 if (err)
3818 goto free_vmcs;
5e4a0b3c
MT
3819 if (vm_need_virtualize_apic_accesses(kvm))
3820 if (alloc_apic_access_page(kvm) != 0)
3821 goto free_vmcs;
fb3f0f51 3822
b927a3ce
SY
3823 if (enable_ept) {
3824 if (!kvm->arch.ept_identity_map_addr)
3825 kvm->arch.ept_identity_map_addr =
3826 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
b7ebfb05
SY
3827 if (alloc_identity_pagetable(kvm) != 0)
3828 goto free_vmcs;
b927a3ce 3829 }
b7ebfb05 3830
fb3f0f51
RR
3831 return &vmx->vcpu;
3832
3833free_vmcs:
3834 free_vmcs(vmx->vmcs);
3835free_msrs:
3836 kfree(vmx->host_msrs);
3837free_guest_msrs:
3838 kfree(vmx->guest_msrs);
3839uninit_vcpu:
3840 kvm_vcpu_uninit(&vmx->vcpu);
3841free_vcpu:
a4770347 3842 kmem_cache_free(kvm_vcpu_cache, vmx);
fb3f0f51 3843 return ERR_PTR(err);
6aa8b732
AK
3844}
3845
002c7f7c
YS
3846static void __init vmx_check_processor_compat(void *rtn)
3847{
3848 struct vmcs_config vmcs_conf;
3849
3850 *(int *)rtn = 0;
3851 if (setup_vmcs_config(&vmcs_conf) < 0)
3852 *(int *)rtn = -EIO;
3853 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
3854 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
3855 smp_processor_id());
3856 *(int *)rtn = -EIO;
3857 }
3858}
3859
67253af5
SY
3860static int get_ept_level(void)
3861{
3862 return VMX_EPT_DEFAULT_GAW + 1;
3863}
3864
4b12f0de 3865static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
64d4d521 3866{
4b12f0de
SY
3867 u64 ret;
3868
522c68c4
SY
3869 /* For VT-d and EPT combination
3870 * 1. MMIO: always map as UC
3871 * 2. EPT with VT-d:
3872 * a. VT-d without snooping control feature: can't guarantee the
3873 * result, try to trust guest.
3874 * b. VT-d with snooping control feature: snooping control feature of
3875 * VT-d engine can guarantee the cache correctness. Just set it
3876 * to WB to keep consistent with host. So the same as item 3.
3877 * 3. EPT without VT-d: always map as WB and set IGMT=1 to keep
3878 * consistent with host MTRR
3879 */
4b12f0de
SY
3880 if (is_mmio)
3881 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
522c68c4
SY
3882 else if (vcpu->kvm->arch.iommu_domain &&
3883 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
3884 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
3885 VMX_EPT_MT_EPTE_SHIFT;
4b12f0de 3886 else
522c68c4
SY
3887 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
3888 | VMX_EPT_IGMT_BIT;
4b12f0de
SY
3889
3890 return ret;
64d4d521
SY
3891}
3892
229456fc
MT
3893static const struct trace_print_flags vmx_exit_reasons_str[] = {
3894 { EXIT_REASON_EXCEPTION_NMI, "exception" },
3895 { EXIT_REASON_EXTERNAL_INTERRUPT, "ext_irq" },
3896 { EXIT_REASON_TRIPLE_FAULT, "triple_fault" },
3897 { EXIT_REASON_NMI_WINDOW, "nmi_window" },
3898 { EXIT_REASON_IO_INSTRUCTION, "io_instruction" },
3899 { EXIT_REASON_CR_ACCESS, "cr_access" },
3900 { EXIT_REASON_DR_ACCESS, "dr_access" },
3901 { EXIT_REASON_CPUID, "cpuid" },
3902 { EXIT_REASON_MSR_READ, "rdmsr" },
3903 { EXIT_REASON_MSR_WRITE, "wrmsr" },
3904 { EXIT_REASON_PENDING_INTERRUPT, "interrupt_window" },
3905 { EXIT_REASON_HLT, "halt" },
3906 { EXIT_REASON_INVLPG, "invlpg" },
3907 { EXIT_REASON_VMCALL, "hypercall" },
3908 { EXIT_REASON_TPR_BELOW_THRESHOLD, "tpr_below_thres" },
3909 { EXIT_REASON_APIC_ACCESS, "apic_access" },
3910 { EXIT_REASON_WBINVD, "wbinvd" },
3911 { EXIT_REASON_TASK_SWITCH, "task_switch" },
3912 { EXIT_REASON_EPT_VIOLATION, "ept_violation" },
3913 { -1, NULL }
3914};
3915
344f414f
JR
3916static bool vmx_gb_page_enable(void)
3917{
3918 return false;
3919}
3920
cbdd1bea 3921static struct kvm_x86_ops vmx_x86_ops = {
6aa8b732
AK
3922 .cpu_has_kvm_support = cpu_has_kvm_support,
3923 .disabled_by_bios = vmx_disabled_by_bios,
3924 .hardware_setup = hardware_setup,
3925 .hardware_unsetup = hardware_unsetup,
002c7f7c 3926 .check_processor_compatibility = vmx_check_processor_compat,
6aa8b732
AK
3927 .hardware_enable = hardware_enable,
3928 .hardware_disable = hardware_disable,
04547156 3929 .cpu_has_accelerated_tpr = report_flexpriority,
6aa8b732
AK
3930
3931 .vcpu_create = vmx_create_vcpu,
3932 .vcpu_free = vmx_free_vcpu,
04d2cc77 3933 .vcpu_reset = vmx_vcpu_reset,
6aa8b732 3934
04d2cc77 3935 .prepare_guest_switch = vmx_save_host_state,
6aa8b732
AK
3936 .vcpu_load = vmx_vcpu_load,
3937 .vcpu_put = vmx_vcpu_put,
3938
3939 .set_guest_debug = set_guest_debug,
3940 .get_msr = vmx_get_msr,
3941 .set_msr = vmx_set_msr,
3942 .get_segment_base = vmx_get_segment_base,
3943 .get_segment = vmx_get_segment,
3944 .set_segment = vmx_set_segment,
2e4d2653 3945 .get_cpl = vmx_get_cpl,
6aa8b732 3946 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
25c4c276 3947 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
6aa8b732 3948 .set_cr0 = vmx_set_cr0,
6aa8b732
AK
3949 .set_cr3 = vmx_set_cr3,
3950 .set_cr4 = vmx_set_cr4,
6aa8b732 3951 .set_efer = vmx_set_efer,
6aa8b732
AK
3952 .get_idt = vmx_get_idt,
3953 .set_idt = vmx_set_idt,
3954 .get_gdt = vmx_get_gdt,
3955 .set_gdt = vmx_set_gdt,
5fdbf976 3956 .cache_reg = vmx_cache_reg,
6aa8b732
AK
3957 .get_rflags = vmx_get_rflags,
3958 .set_rflags = vmx_set_rflags,
3959
3960 .tlb_flush = vmx_flush_tlb,
6aa8b732 3961
6aa8b732 3962 .run = vmx_vcpu_run,
6062d012 3963 .handle_exit = vmx_handle_exit,
6aa8b732 3964 .skip_emulated_instruction = skip_emulated_instruction,
2809f5d2
GC
3965 .set_interrupt_shadow = vmx_set_interrupt_shadow,
3966 .get_interrupt_shadow = vmx_get_interrupt_shadow,
102d8325 3967 .patch_hypercall = vmx_patch_hypercall,
2a8067f1 3968 .set_irq = vmx_inject_irq,
95ba8273 3969 .set_nmi = vmx_inject_nmi,
298101da 3970 .queue_exception = vmx_queue_exception,
78646121 3971 .interrupt_allowed = vmx_interrupt_allowed,
95ba8273
GN
3972 .nmi_allowed = vmx_nmi_allowed,
3973 .enable_nmi_window = enable_nmi_window,
3974 .enable_irq_window = enable_irq_window,
3975 .update_cr8_intercept = update_cr8_intercept,
95ba8273 3976
cbc94022 3977 .set_tss_addr = vmx_set_tss_addr,
67253af5 3978 .get_tdp_level = get_ept_level,
4b12f0de 3979 .get_mt_mask = vmx_get_mt_mask,
229456fc
MT
3980
3981 .exit_reasons_str = vmx_exit_reasons_str,
344f414f 3982 .gb_page_enable = vmx_gb_page_enable,
6aa8b732
AK
3983};
3984
3985static int __init vmx_init(void)
3986{
fdef3ad1
HQ
3987 int r;
3988
3e7c73e9 3989 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
fdef3ad1
HQ
3990 if (!vmx_io_bitmap_a)
3991 return -ENOMEM;
3992
3e7c73e9 3993 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
fdef3ad1
HQ
3994 if (!vmx_io_bitmap_b) {
3995 r = -ENOMEM;
3996 goto out;
3997 }
3998
5897297b
AK
3999 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
4000 if (!vmx_msr_bitmap_legacy) {
25c5f225
SY
4001 r = -ENOMEM;
4002 goto out1;
4003 }
4004
5897297b
AK
4005 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
4006 if (!vmx_msr_bitmap_longmode) {
4007 r = -ENOMEM;
4008 goto out2;
4009 }
4010
fdef3ad1
HQ
4011 /*
4012 * Allow direct access to the PC debug port (it is often used for I/O
4013 * delays, but the vmexits simply slow things down).
4014 */
3e7c73e9
AK
4015 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
4016 clear_bit(0x80, vmx_io_bitmap_a);
fdef3ad1 4017
3e7c73e9 4018 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
fdef3ad1 4019
5897297b
AK
4020 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
4021 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
25c5f225 4022
2384d2b3
SY
4023 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
4024
cb498ea2 4025 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
fdef3ad1 4026 if (r)
5897297b 4027 goto out3;
25c5f225 4028
5897297b
AK
4029 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
4030 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
4031 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
4032 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
4033 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
4034 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
fdef3ad1 4035
089d034e 4036 if (enable_ept) {
1439442c 4037 bypass_guest_pf = 0;
5fdbcb9d 4038 kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
2aaf69dc 4039 VMX_EPT_WRITABLE_MASK);
534e38b4 4040 kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
4b12f0de 4041 VMX_EPT_EXECUTABLE_MASK);
5fdbcb9d
SY
4042 kvm_enable_tdp();
4043 } else
4044 kvm_disable_tdp();
1439442c 4045
c7addb90
AK
4046 if (bypass_guest_pf)
4047 kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
4048
1439442c
SY
4049 ept_sync_global();
4050
fdef3ad1
HQ
4051 return 0;
4052
5897297b
AK
4053out3:
4054 free_page((unsigned long)vmx_msr_bitmap_longmode);
25c5f225 4055out2:
5897297b 4056 free_page((unsigned long)vmx_msr_bitmap_legacy);
fdef3ad1 4057out1:
3e7c73e9 4058 free_page((unsigned long)vmx_io_bitmap_b);
fdef3ad1 4059out:
3e7c73e9 4060 free_page((unsigned long)vmx_io_bitmap_a);
fdef3ad1 4061 return r;
6aa8b732
AK
4062}
4063
4064static void __exit vmx_exit(void)
4065{
5897297b
AK
4066 free_page((unsigned long)vmx_msr_bitmap_legacy);
4067 free_page((unsigned long)vmx_msr_bitmap_longmode);
3e7c73e9
AK
4068 free_page((unsigned long)vmx_io_bitmap_b);
4069 free_page((unsigned long)vmx_io_bitmap_a);
fdef3ad1 4070
cb498ea2 4071 kvm_exit();
6aa8b732
AK
4072}
4073
4074module_init(vmx_init)
4075module_exit(vmx_exit)