]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/pci.c
nvme: switch abort to blk_execute_rq_nowait
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
8de05535 15#include <linux/bitops.h>
b60503ba 16#include <linux/blkdev.h>
a4aea562 17#include <linux/blk-mq.h>
42f61420 18#include <linux/cpu.h>
fd63e9ce 19#include <linux/delay.h>
b60503ba
MW
20#include <linux/errno.h>
21#include <linux/fs.h>
22#include <linux/genhd.h>
4cc09e2d 23#include <linux/hdreg.h>
5aff9382 24#include <linux/idr.h>
b60503ba
MW
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/kdev_t.h>
1fa6aead 29#include <linux/kthread.h>
b60503ba
MW
30#include <linux/kernel.h>
31#include <linux/mm.h>
32#include <linux/module.h>
33#include <linux/moduleparam.h>
77bf25ea 34#include <linux/mutex.h>
b60503ba 35#include <linux/pci.h>
be7b6275 36#include <linux/poison.h>
c3bfe717 37#include <linux/ptrace.h>
b60503ba
MW
38#include <linux/sched.h>
39#include <linux/slab.h>
e1e5e564 40#include <linux/t10-pi.h>
b60503ba 41#include <linux/types.h>
2f8e2c87 42#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 43#include <asm/unaligned.h>
797a796a 44
f11bb3e2
CH
45#include "nvme.h"
46
9d43cf64 47#define NVME_Q_DEPTH 1024
d31af0a3 48#define NVME_AQ_DEPTH 256
b60503ba
MW
49#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
50#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
9d43cf64 51
21d34711 52unsigned char admin_timeout = 60;
9d43cf64
KB
53module_param(admin_timeout, byte, 0644);
54MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
b60503ba 55
bd67608a
MW
56unsigned char nvme_io_timeout = 30;
57module_param_named(io_timeout, nvme_io_timeout, byte, 0644);
b355084a 58MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
b60503ba 59
5fd4ce1b 60unsigned char shutdown_timeout = 5;
2484f407
DM
61module_param(shutdown_timeout, byte, 0644);
62MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
63
58ffacb5
MW
64static int use_threaded_interrupts;
65module_param(use_threaded_interrupts, int, 0);
66
8ffaadf7
JD
67static bool use_cmb_sqes = true;
68module_param(use_cmb_sqes, bool, 0644);
69MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
70
1fa6aead
MW
71static LIST_HEAD(dev_list);
72static struct task_struct *nvme_thread;
9a6b9458 73static struct workqueue_struct *nvme_workq;
b9afca3e 74static wait_queue_head_t nvme_kthread_wait;
1fa6aead 75
1c63dc66
CH
76struct nvme_dev;
77struct nvme_queue;
d4f6c3ab 78struct nvme_iod;
1c63dc66 79
4cc06521 80static int nvme_reset(struct nvme_dev *dev);
a0fa9647 81static void nvme_process_cq(struct nvme_queue *nvmeq);
d4f6c3ab 82static void nvme_unmap_data(struct nvme_dev *dev, struct nvme_iod *iod);
5c8809e6 83static void nvme_remove_dead_ctrl(struct nvme_dev *dev);
e1569a16 84static void nvme_dev_shutdown(struct nvme_dev *dev);
d4b4ff8e 85
4d115420
KB
86struct async_cmd_info {
87 struct kthread_work work;
88 struct kthread_worker *worker;
4d115420
KB
89 int status;
90 void *ctx;
91};
1fa6aead 92
1c63dc66
CH
93/*
94 * Represents an NVM Express device. Each nvme_dev is a PCI function.
95 */
96struct nvme_dev {
97 struct list_head node;
98 struct nvme_queue **queues;
99 struct blk_mq_tag_set tagset;
100 struct blk_mq_tag_set admin_tagset;
101 u32 __iomem *dbs;
102 struct device *dev;
103 struct dma_pool *prp_page_pool;
104 struct dma_pool *prp_small_pool;
105 unsigned queue_count;
106 unsigned online_queues;
107 unsigned max_qid;
108 int q_depth;
109 u32 db_stride;
1c63dc66
CH
110 struct msix_entry *entry;
111 void __iomem *bar;
1c63dc66 112 struct work_struct reset_work;
1c63dc66 113 struct work_struct scan_work;
5c8809e6 114 struct work_struct remove_work;
77bf25ea 115 struct mutex shutdown_lock;
1c63dc66 116 bool subsystem;
1c63dc66
CH
117 void __iomem *cmb;
118 dma_addr_t cmb_dma_addr;
119 u64 cmb_size;
120 u32 cmbsz;
fd634f41
CH
121 unsigned long flags;
122#define NVME_CTRL_RESETTING 0
1c63dc66
CH
123
124 struct nvme_ctrl ctrl;
125};
126
127static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
128{
129 return container_of(ctrl, struct nvme_dev, ctrl);
130}
131
b60503ba
MW
132/*
133 * An NVM Express queue. Each device has at least two (one for admin
134 * commands and one for I/O commands).
135 */
136struct nvme_queue {
137 struct device *q_dmadev;
091b6092 138 struct nvme_dev *dev;
3193f07b 139 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
140 spinlock_t q_lock;
141 struct nvme_command *sq_cmds;
8ffaadf7 142 struct nvme_command __iomem *sq_cmds_io;
b60503ba 143 volatile struct nvme_completion *cqes;
42483228 144 struct blk_mq_tags **tags;
b60503ba
MW
145 dma_addr_t sq_dma_addr;
146 dma_addr_t cq_dma_addr;
b60503ba
MW
147 u32 __iomem *q_db;
148 u16 q_depth;
6222d172 149 s16 cq_vector;
b60503ba
MW
150 u16 sq_head;
151 u16 sq_tail;
152 u16 cq_head;
c30341dc 153 u16 qid;
e9539f47
MW
154 u8 cq_phase;
155 u8 cqe_seen;
4d115420 156 struct async_cmd_info cmdinfo;
b60503ba
MW
157};
158
71bd150c
CH
159/*
160 * The nvme_iod describes the data in an I/O, including the list of PRP
161 * entries. You can't see it in this data structure because C doesn't let
162 * me express that. Use nvme_alloc_iod to ensure there's enough space
163 * allocated to store the PRP list.
164 */
165struct nvme_iod {
166 unsigned long private; /* For the use of the submitter of the I/O */
167 int npages; /* In the PRP list. 0 means small pool in use */
168 int offset; /* Of PRP list */
169 int nents; /* Used in scatterlist */
170 int length; /* Of data, in bytes */
171 dma_addr_t first_dma;
172 struct scatterlist meta_sg[1]; /* metadata requires single contiguous buffer */
173 struct scatterlist sg[0];
174};
175
b60503ba
MW
176/*
177 * Check we didin't inadvertently grow the command struct
178 */
179static inline void _nvme_check_size(void)
180{
181 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
182 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
183 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
184 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
185 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 186 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 187 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
188 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
189 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
190 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
191 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 192 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
193}
194
edd10d33 195typedef void (*nvme_completion_fn)(struct nvme_queue *, void *,
c2f5b650
MW
196 struct nvme_completion *);
197
e85248e5 198struct nvme_cmd_info {
c2f5b650
MW
199 nvme_completion_fn fn;
200 void *ctx;
c30341dc 201 int aborted;
a4aea562 202 struct nvme_queue *nvmeq;
ac3dd5bd 203 struct nvme_iod iod[0];
e85248e5
MW
204};
205
ac3dd5bd
JA
206/*
207 * Max size of iod being embedded in the request payload
208 */
209#define NVME_INT_PAGES 2
5fd4ce1b 210#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
fda631ff 211#define NVME_INT_MASK 0x01
ac3dd5bd
JA
212
213/*
214 * Will slightly overestimate the number of pages needed. This is OK
215 * as it only leads to a small amount of wasted memory for the lifetime of
216 * the I/O.
217 */
218static int nvme_npages(unsigned size, struct nvme_dev *dev)
219{
5fd4ce1b
CH
220 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
221 dev->ctrl.page_size);
ac3dd5bd
JA
222 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
223}
224
225static unsigned int nvme_cmd_size(struct nvme_dev *dev)
226{
227 unsigned int ret = sizeof(struct nvme_cmd_info);
228
229 ret += sizeof(struct nvme_iod);
230 ret += sizeof(__le64 *) * nvme_npages(NVME_INT_BYTES(dev), dev);
231 ret += sizeof(struct scatterlist) * NVME_INT_PAGES;
232
233 return ret;
234}
235
a4aea562
MB
236static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
237 unsigned int hctx_idx)
e85248e5 238{
a4aea562
MB
239 struct nvme_dev *dev = data;
240 struct nvme_queue *nvmeq = dev->queues[0];
241
42483228
KB
242 WARN_ON(hctx_idx != 0);
243 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
244 WARN_ON(nvmeq->tags);
245
a4aea562 246 hctx->driver_data = nvmeq;
42483228 247 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 248 return 0;
e85248e5
MW
249}
250
4af0e21c
KB
251static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
252{
253 struct nvme_queue *nvmeq = hctx->driver_data;
254
255 nvmeq->tags = NULL;
256}
257
a4aea562
MB
258static int nvme_admin_init_request(void *data, struct request *req,
259 unsigned int hctx_idx, unsigned int rq_idx,
260 unsigned int numa_node)
22404274 261{
a4aea562
MB
262 struct nvme_dev *dev = data;
263 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
264 struct nvme_queue *nvmeq = dev->queues[0];
265
266 BUG_ON(!nvmeq);
267 cmd->nvmeq = nvmeq;
268 return 0;
22404274
KB
269}
270
a4aea562
MB
271static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
272 unsigned int hctx_idx)
b60503ba 273{
a4aea562 274 struct nvme_dev *dev = data;
42483228 275 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 276
42483228
KB
277 if (!nvmeq->tags)
278 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 279
42483228 280 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
281 hctx->driver_data = nvmeq;
282 return 0;
b60503ba
MW
283}
284
a4aea562
MB
285static int nvme_init_request(void *data, struct request *req,
286 unsigned int hctx_idx, unsigned int rq_idx,
287 unsigned int numa_node)
b60503ba 288{
a4aea562
MB
289 struct nvme_dev *dev = data;
290 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
291 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
292
293 BUG_ON(!nvmeq);
294 cmd->nvmeq = nvmeq;
295 return 0;
296}
297
298static void nvme_set_info(struct nvme_cmd_info *cmd, void *ctx,
299 nvme_completion_fn handler)
300{
301 cmd->fn = handler;
302 cmd->ctx = ctx;
303 cmd->aborted = 0;
c917dfe5 304 blk_mq_start_request(blk_mq_rq_from_pdu(cmd));
b60503ba
MW
305}
306
ac3dd5bd
JA
307static void *iod_get_private(struct nvme_iod *iod)
308{
309 return (void *) (iod->private & ~0x1UL);
310}
311
312/*
313 * If bit 0 is set, the iod is embedded in the request payload.
314 */
315static bool iod_should_kfree(struct nvme_iod *iod)
316{
fda631ff 317 return (iod->private & NVME_INT_MASK) == 0;
ac3dd5bd
JA
318}
319
c2f5b650
MW
320/* Special values must be less than 0x1000 */
321#define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
d2d87034
MW
322#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
323#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
324#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
be7b6275 325
edd10d33 326static void special_completion(struct nvme_queue *nvmeq, void *ctx,
c2f5b650
MW
327 struct nvme_completion *cqe)
328{
329 if (ctx == CMD_CTX_CANCELLED)
330 return;
c2f5b650 331 if (ctx == CMD_CTX_COMPLETED) {
edd10d33 332 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
333 "completed id %d twice on queue %d\n",
334 cqe->command_id, le16_to_cpup(&cqe->sq_id));
335 return;
336 }
337 if (ctx == CMD_CTX_INVALID) {
edd10d33 338 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
339 "invalid id %d completed on queue %d\n",
340 cqe->command_id, le16_to_cpup(&cqe->sq_id));
341 return;
342 }
edd10d33 343 dev_warn(nvmeq->q_dmadev, "Unknown special completion %p\n", ctx);
c2f5b650
MW
344}
345
a4aea562 346static void *cancel_cmd_info(struct nvme_cmd_info *cmd, nvme_completion_fn *fn)
b60503ba 347{
c2f5b650 348 void *ctx;
b60503ba 349
859361a2 350 if (fn)
a4aea562
MB
351 *fn = cmd->fn;
352 ctx = cmd->ctx;
353 cmd->fn = special_completion;
354 cmd->ctx = CMD_CTX_CANCELLED;
c2f5b650 355 return ctx;
b60503ba
MW
356}
357
a4aea562
MB
358static void async_req_completion(struct nvme_queue *nvmeq, void *ctx,
359 struct nvme_completion *cqe)
3c0cf138 360{
a4aea562
MB
361 u32 result = le32_to_cpup(&cqe->result);
362 u16 status = le16_to_cpup(&cqe->status) >> 1;
363
364 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ)
1c63dc66 365 ++nvmeq->dev->ctrl.event_limit;
a5768aa8
KB
366 if (status != NVME_SC_SUCCESS)
367 return;
368
369 switch (result & 0xff07) {
370 case NVME_AER_NOTICE_NS_CHANGED:
371 dev_info(nvmeq->q_dmadev, "rescanning\n");
92f7a162 372 queue_work(nvme_workq, &nvmeq->dev->scan_work);
a5768aa8
KB
373 default:
374 dev_warn(nvmeq->q_dmadev, "async event result %08x\n", result);
375 }
b60503ba
MW
376}
377
a4aea562
MB
378static inline struct nvme_cmd_info *get_cmd_from_tag(struct nvme_queue *nvmeq,
379 unsigned int tag)
b60503ba 380{
42483228 381 struct request *req = blk_mq_tag_to_rq(*nvmeq->tags, tag);
a51afb54 382
a4aea562 383 return blk_mq_rq_to_pdu(req);
4f5099af
KB
384}
385
a4aea562
MB
386/*
387 * Called with local interrupts disabled and the q_lock held. May not sleep.
388 */
389static void *nvme_finish_cmd(struct nvme_queue *nvmeq, int tag,
390 nvme_completion_fn *fn)
4f5099af 391{
a4aea562
MB
392 struct nvme_cmd_info *cmd = get_cmd_from_tag(nvmeq, tag);
393 void *ctx;
394 if (tag >= nvmeq->q_depth) {
395 *fn = special_completion;
396 return CMD_CTX_INVALID;
397 }
398 if (fn)
399 *fn = cmd->fn;
400 ctx = cmd->ctx;
401 cmd->fn = special_completion;
402 cmd->ctx = CMD_CTX_COMPLETED;
403 return ctx;
b60503ba
MW
404}
405
406/**
714a7a22 407 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
408 * @nvmeq: The queue to use
409 * @cmd: The command to send
410 *
411 * Safe to use from interrupt context
412 */
e3f879bf
SB
413static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
414 struct nvme_command *cmd)
b60503ba 415{
a4aea562
MB
416 u16 tail = nvmeq->sq_tail;
417
8ffaadf7
JD
418 if (nvmeq->sq_cmds_io)
419 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
420 else
421 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
422
b60503ba
MW
423 if (++tail == nvmeq->q_depth)
424 tail = 0;
7547881d 425 writel(tail, nvmeq->q_db);
b60503ba 426 nvmeq->sq_tail = tail;
b60503ba
MW
427}
428
eca18b23 429static __le64 **iod_list(struct nvme_iod *iod)
e025344c 430{
eca18b23 431 return ((void *)iod) + iod->offset;
e025344c
SMM
432}
433
ac3dd5bd
JA
434static inline void iod_init(struct nvme_iod *iod, unsigned nbytes,
435 unsigned nseg, unsigned long private)
eca18b23 436{
ac3dd5bd
JA
437 iod->private = private;
438 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
439 iod->npages = -1;
440 iod->length = nbytes;
441 iod->nents = 0;
eca18b23 442}
b60503ba 443
eca18b23 444static struct nvme_iod *
ac3dd5bd
JA
445__nvme_alloc_iod(unsigned nseg, unsigned bytes, struct nvme_dev *dev,
446 unsigned long priv, gfp_t gfp)
b60503ba 447{
eca18b23 448 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
ac3dd5bd 449 sizeof(__le64 *) * nvme_npages(bytes, dev) +
eca18b23
MW
450 sizeof(struct scatterlist) * nseg, gfp);
451
ac3dd5bd
JA
452 if (iod)
453 iod_init(iod, bytes, nseg, priv);
eca18b23
MW
454
455 return iod;
b60503ba
MW
456}
457
ac3dd5bd
JA
458static struct nvme_iod *nvme_alloc_iod(struct request *rq, struct nvme_dev *dev,
459 gfp_t gfp)
460{
461 unsigned size = !(rq->cmd_flags & REQ_DISCARD) ? blk_rq_bytes(rq) :
462 sizeof(struct nvme_dsm_range);
ac3dd5bd
JA
463 struct nvme_iod *iod;
464
465 if (rq->nr_phys_segments <= NVME_INT_PAGES &&
466 size <= NVME_INT_BYTES(dev)) {
467 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(rq);
468
469 iod = cmd->iod;
ac3dd5bd 470 iod_init(iod, size, rq->nr_phys_segments,
fda631ff 471 (unsigned long) rq | NVME_INT_MASK);
ac3dd5bd
JA
472 return iod;
473 }
474
475 return __nvme_alloc_iod(rq->nr_phys_segments, size, dev,
476 (unsigned long) rq, gfp);
477}
478
d29ec824 479static void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
b60503ba 480{
5fd4ce1b 481 const int last_prp = dev->ctrl.page_size / 8 - 1;
eca18b23
MW
482 int i;
483 __le64 **list = iod_list(iod);
484 dma_addr_t prp_dma = iod->first_dma;
485
486 if (iod->npages == 0)
487 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
488 for (i = 0; i < iod->npages; i++) {
489 __le64 *prp_list = list[i];
490 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
491 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
492 prp_dma = next_prp_dma;
493 }
ac3dd5bd
JA
494
495 if (iod_should_kfree(iod))
496 kfree(iod);
b60503ba
MW
497}
498
52b68d7e 499#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
500static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
501{
502 if (be32_to_cpu(pi->ref_tag) == v)
503 pi->ref_tag = cpu_to_be32(p);
504}
505
506static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
507{
508 if (be32_to_cpu(pi->ref_tag) == p)
509 pi->ref_tag = cpu_to_be32(v);
510}
511
512/**
513 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
514 *
515 * The virtual start sector is the one that was originally submitted by the
516 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
517 * start sector may be different. Remap protection information to match the
518 * physical LBA on writes, and back to the original seed on reads.
519 *
520 * Type 0 and 3 do not have a ref tag, so no remapping required.
521 */
522static void nvme_dif_remap(struct request *req,
523 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
524{
525 struct nvme_ns *ns = req->rq_disk->private_data;
526 struct bio_integrity_payload *bip;
527 struct t10_pi_tuple *pi;
528 void *p, *pmap;
529 u32 i, nlb, ts, phys, virt;
530
531 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
532 return;
533
534 bip = bio_integrity(req->bio);
535 if (!bip)
536 return;
537
538 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
539
540 p = pmap;
541 virt = bip_get_seed(bip);
542 phys = nvme_block_nr(ns, blk_rq_pos(req));
543 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 544 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
545
546 for (i = 0; i < nlb; i++, virt++, phys++) {
547 pi = (struct t10_pi_tuple *)p;
548 dif_swap(phys, virt, pi);
549 p += ts;
550 }
551 kunmap_atomic(pmap);
552}
52b68d7e
KB
553#else /* CONFIG_BLK_DEV_INTEGRITY */
554static void nvme_dif_remap(struct request *req,
555 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
556{
557}
558static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
559{
560}
561static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
562{
563}
52b68d7e
KB
564#endif
565
a4aea562 566static void req_completion(struct nvme_queue *nvmeq, void *ctx,
b60503ba
MW
567 struct nvme_completion *cqe)
568{
eca18b23 569 struct nvme_iod *iod = ctx;
ac3dd5bd 570 struct request *req = iod_get_private(iod);
a4aea562 571 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
b60503ba 572 u16 status = le16_to_cpup(&cqe->status) >> 1;
81c04b94 573 int error = 0;
b60503ba 574
edd10d33 575 if (unlikely(status)) {
7688faa6 576 if (nvme_req_needs_retry(req, status)) {
d4f6c3ab 577 nvme_unmap_data(nvmeq->dev, iod);
7688faa6 578 nvme_requeue_req(req);
d4f6c3ab 579 return;
edd10d33 580 }
f4829a9b 581
d29ec824 582 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
17188bb4 583 if (cmd_rq->ctx == CMD_CTX_CANCELLED)
297465c8 584 error = NVME_SC_CANCELLED;
81c04b94
CH
585 else
586 error = status;
d29ec824 587 } else {
81c04b94 588 error = nvme_error_status(status);
d29ec824 589 }
f4829a9b
CH
590 }
591
a0a931d6
KB
592 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
593 u32 result = le32_to_cpup(&cqe->result);
594 req->special = (void *)(uintptr_t)result;
595 }
a4aea562
MB
596
597 if (cmd_rq->aborted)
e75ec752 598 dev_warn(nvmeq->dev->dev,
a4aea562 599 "completing aborted command with status:%04x\n",
81c04b94 600 error);
a4aea562 601
d4f6c3ab
CH
602 nvme_unmap_data(nvmeq->dev, iod);
603 blk_mq_complete_request(req, error);
b60503ba
MW
604}
605
69d2b571
CH
606static bool nvme_setup_prps(struct nvme_dev *dev, struct nvme_iod *iod,
607 int total_len)
ff22b54f 608{
99802a7a 609 struct dma_pool *pool;
eca18b23
MW
610 int length = total_len;
611 struct scatterlist *sg = iod->sg;
ff22b54f
MW
612 int dma_len = sg_dma_len(sg);
613 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 614 u32 page_size = dev->ctrl.page_size;
f137e0f1 615 int offset = dma_addr & (page_size - 1);
e025344c 616 __le64 *prp_list;
eca18b23 617 __le64 **list = iod_list(iod);
e025344c 618 dma_addr_t prp_dma;
eca18b23 619 int nprps, i;
ff22b54f 620
1d090624 621 length -= (page_size - offset);
ff22b54f 622 if (length <= 0)
69d2b571 623 return true;
ff22b54f 624
1d090624 625 dma_len -= (page_size - offset);
ff22b54f 626 if (dma_len) {
1d090624 627 dma_addr += (page_size - offset);
ff22b54f
MW
628 } else {
629 sg = sg_next(sg);
630 dma_addr = sg_dma_address(sg);
631 dma_len = sg_dma_len(sg);
632 }
633
1d090624 634 if (length <= page_size) {
edd10d33 635 iod->first_dma = dma_addr;
69d2b571 636 return true;
e025344c
SMM
637 }
638
1d090624 639 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
640 if (nprps <= (256 / 8)) {
641 pool = dev->prp_small_pool;
eca18b23 642 iod->npages = 0;
99802a7a
MW
643 } else {
644 pool = dev->prp_page_pool;
eca18b23 645 iod->npages = 1;
99802a7a
MW
646 }
647
69d2b571 648 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 649 if (!prp_list) {
edd10d33 650 iod->first_dma = dma_addr;
eca18b23 651 iod->npages = -1;
69d2b571 652 return false;
b77954cb 653 }
eca18b23
MW
654 list[0] = prp_list;
655 iod->first_dma = prp_dma;
e025344c
SMM
656 i = 0;
657 for (;;) {
1d090624 658 if (i == page_size >> 3) {
e025344c 659 __le64 *old_prp_list = prp_list;
69d2b571 660 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 661 if (!prp_list)
69d2b571 662 return false;
eca18b23 663 list[iod->npages++] = prp_list;
7523d834
MW
664 prp_list[0] = old_prp_list[i - 1];
665 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
666 i = 1;
e025344c
SMM
667 }
668 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
669 dma_len -= page_size;
670 dma_addr += page_size;
671 length -= page_size;
e025344c
SMM
672 if (length <= 0)
673 break;
674 if (dma_len > 0)
675 continue;
676 BUG_ON(dma_len < 0);
677 sg = sg_next(sg);
678 dma_addr = sg_dma_address(sg);
679 dma_len = sg_dma_len(sg);
ff22b54f
MW
680 }
681
69d2b571 682 return true;
ff22b54f
MW
683}
684
ba1ca37e
CH
685static int nvme_map_data(struct nvme_dev *dev, struct nvme_iod *iod,
686 struct nvme_command *cmnd)
d29ec824 687{
ba1ca37e
CH
688 struct request *req = iod_get_private(iod);
689 struct request_queue *q = req->q;
690 enum dma_data_direction dma_dir = rq_data_dir(req) ?
691 DMA_TO_DEVICE : DMA_FROM_DEVICE;
692 int ret = BLK_MQ_RQ_QUEUE_ERROR;
693
694 sg_init_table(iod->sg, req->nr_phys_segments);
695 iod->nents = blk_rq_map_sg(q, req, iod->sg);
696 if (!iod->nents)
697 goto out;
698
699 ret = BLK_MQ_RQ_QUEUE_BUSY;
700 if (!dma_map_sg(dev->dev, iod->sg, iod->nents, dma_dir))
701 goto out;
702
703 if (!nvme_setup_prps(dev, iod, blk_rq_bytes(req)))
704 goto out_unmap;
705
706 ret = BLK_MQ_RQ_QUEUE_ERROR;
707 if (blk_integrity_rq(req)) {
708 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
709 goto out_unmap;
710
711 sg_init_table(iod->meta_sg, 1);
712 if (blk_rq_map_integrity_sg(q, req->bio, iod->meta_sg) != 1)
713 goto out_unmap;
d29ec824 714
ba1ca37e
CH
715 if (rq_data_dir(req))
716 nvme_dif_remap(req, nvme_dif_prep);
717
718 if (!dma_map_sg(dev->dev, iod->meta_sg, 1, dma_dir))
719 goto out_unmap;
d29ec824
CH
720 }
721
ba1ca37e
CH
722 cmnd->rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
723 cmnd->rw.prp2 = cpu_to_le64(iod->first_dma);
724 if (blk_integrity_rq(req))
725 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(iod->meta_sg));
726 return BLK_MQ_RQ_QUEUE_OK;
727
728out_unmap:
729 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
730out:
731 return ret;
d29ec824
CH
732}
733
d4f6c3ab
CH
734static void nvme_unmap_data(struct nvme_dev *dev, struct nvme_iod *iod)
735{
736 struct request *req = iod_get_private(iod);
737 enum dma_data_direction dma_dir = rq_data_dir(req) ?
738 DMA_TO_DEVICE : DMA_FROM_DEVICE;
739
740 if (iod->nents) {
741 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
742 if (blk_integrity_rq(req)) {
743 if (!rq_data_dir(req))
744 nvme_dif_remap(req, nvme_dif_complete);
745 dma_unmap_sg(dev->dev, iod->meta_sg, 1, dma_dir);
746 }
747 }
748
749 nvme_free_iod(dev, iod);
750}
751
a4aea562
MB
752/*
753 * We reuse the small pool to allocate the 16-byte range here as it is not
754 * worth having a special pool for these or additional cases to handle freeing
755 * the iod.
756 */
ba1ca37e
CH
757static int nvme_setup_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
758 struct nvme_iod *iod, struct nvme_command *cmnd)
0e5e4f0e 759{
ba1ca37e
CH
760 struct request *req = iod_get_private(iod);
761 struct nvme_dsm_range *range;
762
763 range = dma_pool_alloc(nvmeq->dev->prp_small_pool, GFP_ATOMIC,
764 &iod->first_dma);
765 if (!range)
766 return BLK_MQ_RQ_QUEUE_BUSY;
767 iod_list(iod)[0] = (__le64 *)range;
768 iod->npages = 0;
0e5e4f0e 769
0e5e4f0e 770 range->cattr = cpu_to_le32(0);
a4aea562
MB
771 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
772 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
0e5e4f0e 773
ba1ca37e
CH
774 memset(cmnd, 0, sizeof(*cmnd));
775 cmnd->dsm.opcode = nvme_cmd_dsm;
776 cmnd->dsm.nsid = cpu_to_le32(ns->ns_id);
777 cmnd->dsm.prp1 = cpu_to_le64(iod->first_dma);
778 cmnd->dsm.nr = 0;
779 cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
780 return BLK_MQ_RQ_QUEUE_OK;
0e5e4f0e
KB
781}
782
d29ec824
CH
783/*
784 * NOTE: ns is NULL when called on the admin queue.
785 */
a4aea562
MB
786static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
787 const struct blk_mq_queue_data *bd)
edd10d33 788{
a4aea562
MB
789 struct nvme_ns *ns = hctx->queue->queuedata;
790 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 791 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
792 struct request *req = bd->rq;
793 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
edd10d33 794 struct nvme_iod *iod;
ba1ca37e
CH
795 struct nvme_command cmnd;
796 int ret = BLK_MQ_RQ_QUEUE_OK;
edd10d33 797
e1e5e564
KB
798 /*
799 * If formated with metadata, require the block layer provide a buffer
800 * unless this namespace is formated such that the metadata can be
801 * stripped/generated by the controller with PRACT=1.
802 */
d29ec824 803 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364
KB
804 if (!(ns->pi_type && ns->ms == 8) &&
805 req->cmd_type != REQ_TYPE_DRV_PRIV) {
f4829a9b 806 blk_mq_complete_request(req, -EFAULT);
e1e5e564
KB
807 return BLK_MQ_RQ_QUEUE_OK;
808 }
809 }
810
d29ec824 811 iod = nvme_alloc_iod(req, dev, GFP_ATOMIC);
edd10d33 812 if (!iod)
fe54303e 813 return BLK_MQ_RQ_QUEUE_BUSY;
a4aea562 814
a4aea562 815 if (req->cmd_flags & REQ_DISCARD) {
ba1ca37e
CH
816 ret = nvme_setup_discard(nvmeq, ns, iod, &cmnd);
817 } else {
818 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
819 memcpy(&cmnd, req->cmd, sizeof(cmnd));
820 else if (req->cmd_flags & REQ_FLUSH)
821 nvme_setup_flush(ns, &cmnd);
822 else
823 nvme_setup_rw(ns, req, &cmnd);
a4aea562 824
ba1ca37e
CH
825 if (req->nr_phys_segments)
826 ret = nvme_map_data(dev, iod, &cmnd);
edd10d33 827 }
1974b1ae 828
ba1ca37e
CH
829 if (ret)
830 goto out;
831
832 cmnd.common.command_id = req->tag;
9af8785a 833 nvme_set_info(cmd, iod, req_completion);
a4aea562 834
ba1ca37e
CH
835 spin_lock_irq(&nvmeq->q_lock);
836 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
837 nvme_process_cq(nvmeq);
838 spin_unlock_irq(&nvmeq->q_lock);
839 return BLK_MQ_RQ_QUEUE_OK;
ba1ca37e 840out:
d29ec824 841 nvme_free_iod(dev, iod);
ba1ca37e 842 return ret;
b60503ba
MW
843}
844
a0fa9647 845static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
b60503ba 846{
82123460 847 u16 head, phase;
b60503ba 848
b60503ba 849 head = nvmeq->cq_head;
82123460 850 phase = nvmeq->cq_phase;
b60503ba
MW
851
852 for (;;) {
c2f5b650
MW
853 void *ctx;
854 nvme_completion_fn fn;
b60503ba 855 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 856 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
857 break;
858 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
859 if (++head == nvmeq->q_depth) {
860 head = 0;
82123460 861 phase = !phase;
b60503ba 862 }
a0fa9647
JA
863 if (tag && *tag == cqe.command_id)
864 *tag = -1;
a4aea562 865 ctx = nvme_finish_cmd(nvmeq, cqe.command_id, &fn);
edd10d33 866 fn(nvmeq, ctx, &cqe);
b60503ba
MW
867 }
868
869 /* If the controller ignores the cq head doorbell and continuously
870 * writes to the queue, it is theoretically possible to wrap around
871 * the queue twice and mistakenly return IRQ_NONE. Linux only
872 * requires that 0.1% of your interrupts are handled, so this isn't
873 * a big problem.
874 */
82123460 875 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
a0fa9647 876 return;
b60503ba 877
604e8c8d
KB
878 if (likely(nvmeq->cq_vector >= 0))
879 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 880 nvmeq->cq_head = head;
82123460 881 nvmeq->cq_phase = phase;
b60503ba 882
e9539f47 883 nvmeq->cqe_seen = 1;
a0fa9647
JA
884}
885
886static void nvme_process_cq(struct nvme_queue *nvmeq)
887{
888 __nvme_process_cq(nvmeq, NULL);
b60503ba
MW
889}
890
891static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
892{
893 irqreturn_t result;
894 struct nvme_queue *nvmeq = data;
895 spin_lock(&nvmeq->q_lock);
e9539f47
MW
896 nvme_process_cq(nvmeq);
897 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
898 nvmeq->cqe_seen = 0;
58ffacb5
MW
899 spin_unlock(&nvmeq->q_lock);
900 return result;
901}
902
903static irqreturn_t nvme_irq_check(int irq, void *data)
904{
905 struct nvme_queue *nvmeq = data;
906 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
907 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
908 return IRQ_NONE;
909 return IRQ_WAKE_THREAD;
910}
911
a0fa9647
JA
912static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
913{
914 struct nvme_queue *nvmeq = hctx->driver_data;
915
916 if ((le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
917 nvmeq->cq_phase) {
918 spin_lock_irq(&nvmeq->q_lock);
919 __nvme_process_cq(nvmeq, &tag);
920 spin_unlock_irq(&nvmeq->q_lock);
921
922 if (tag == -1)
923 return 1;
924 }
925
926 return 0;
927}
928
a4aea562
MB
929static int nvme_submit_async_admin_req(struct nvme_dev *dev)
930{
931 struct nvme_queue *nvmeq = dev->queues[0];
932 struct nvme_command c;
933 struct nvme_cmd_info *cmd_info;
934 struct request *req;
935
1c63dc66 936 req = blk_mq_alloc_request(dev->ctrl.admin_q, WRITE,
6f3b0e8b 937 BLK_MQ_REQ_NOWAIT | BLK_MQ_REQ_RESERVED);
9f173b33
DC
938 if (IS_ERR(req))
939 return PTR_ERR(req);
a4aea562 940
c917dfe5 941 req->cmd_flags |= REQ_NO_TIMEOUT;
a4aea562 942 cmd_info = blk_mq_rq_to_pdu(req);
1efccc9d 943 nvme_set_info(cmd_info, NULL, async_req_completion);
a4aea562
MB
944
945 memset(&c, 0, sizeof(c));
946 c.common.opcode = nvme_admin_async_event;
947 c.common.command_id = req->tag;
948
42483228 949 blk_mq_free_request(req);
e3f879bf
SB
950 __nvme_submit_cmd(nvmeq, &c);
951 return 0;
a4aea562
MB
952}
953
d8f32166 954static void async_cmd_info_endio(struct request *req, int error)
4d115420 955{
d8f32166 956 struct async_cmd_info *cmdinfo = req->end_io_data;
a4aea562 957
d8f32166
CH
958 cmdinfo->status = req->errors;
959 queue_kthread_work(cmdinfo->worker, &cmdinfo->work);
960 blk_mq_free_request(req);
4d115420
KB
961}
962
b60503ba
MW
963static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
964{
b60503ba
MW
965 struct nvme_command c;
966
967 memset(&c, 0, sizeof(c));
968 c.delete_queue.opcode = opcode;
969 c.delete_queue.qid = cpu_to_le16(id);
970
1c63dc66 971 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
972}
973
974static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
975 struct nvme_queue *nvmeq)
976{
b60503ba
MW
977 struct nvme_command c;
978 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
979
d29ec824
CH
980 /*
981 * Note: we (ab)use the fact the the prp fields survive if no data
982 * is attached to the request.
983 */
b60503ba
MW
984 memset(&c, 0, sizeof(c));
985 c.create_cq.opcode = nvme_admin_create_cq;
986 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
987 c.create_cq.cqid = cpu_to_le16(qid);
988 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
989 c.create_cq.cq_flags = cpu_to_le16(flags);
990 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
991
1c63dc66 992 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
993}
994
995static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
996 struct nvme_queue *nvmeq)
997{
b60503ba
MW
998 struct nvme_command c;
999 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
1000
d29ec824
CH
1001 /*
1002 * Note: we (ab)use the fact the the prp fields survive if no data
1003 * is attached to the request.
1004 */
b60503ba
MW
1005 memset(&c, 0, sizeof(c));
1006 c.create_sq.opcode = nvme_admin_create_sq;
1007 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1008 c.create_sq.sqid = cpu_to_le16(qid);
1009 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1010 c.create_sq.sq_flags = cpu_to_le16(flags);
1011 c.create_sq.cqid = cpu_to_le16(qid);
1012
1c63dc66 1013 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
1014}
1015
1016static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1017{
1018 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1019}
1020
1021static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1022{
1023 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1024}
1025
e7a2a87d
CH
1026static void abort_endio(struct request *req, int error)
1027{
1028 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
1029 struct nvme_queue *nvmeq = cmd->nvmeq;
1030 u32 result = (u32)(uintptr_t)req->special;
1031 u16 status = req->errors;
1032
1033 dev_warn(nvmeq->q_dmadev, "Abort status:%x result:%x", status, result);
1034 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
1035
1036 blk_mq_free_request(req);
1037}
1038
31c7c7d2 1039static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
c30341dc 1040{
a4aea562
MB
1041 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
1042 struct nvme_queue *nvmeq = cmd_rq->nvmeq;
c30341dc 1043 struct nvme_dev *dev = nvmeq->dev;
a4aea562 1044 struct request *abort_req;
a4aea562 1045 struct nvme_command cmd;
c30341dc 1046
31c7c7d2 1047 /*
fd634f41
CH
1048 * Shutdown immediately if controller times out while starting. The
1049 * reset work will see the pci device disabled when it gets the forced
1050 * cancellation error. All outstanding requests are completed on
1051 * shutdown, so we return BLK_EH_HANDLED.
1052 */
1053 if (test_bit(NVME_CTRL_RESETTING, &dev->flags)) {
1054 dev_warn(dev->dev,
1055 "I/O %d QID %d timeout, disable controller\n",
1056 req->tag, nvmeq->qid);
1057 nvme_dev_shutdown(dev);
1058 req->errors = NVME_SC_CANCELLED;
1059 return BLK_EH_HANDLED;
1060 }
1061
1062 /*
1063 * Shutdown the controller immediately and schedule a reset if the
1064 * command was already aborted once before and still hasn't been
1065 * returned to the driver, or if this is the admin queue.
31c7c7d2 1066 */
a4aea562 1067 if (!nvmeq->qid || cmd_rq->aborted) {
e1569a16
KB
1068 dev_warn(dev->dev,
1069 "I/O %d QID %d timeout, reset controller\n",
1070 req->tag, nvmeq->qid);
1071 nvme_dev_shutdown(dev);
1072 queue_work(nvme_workq, &dev->reset_work);
1073
1074 /*
1075 * Mark the request as handled, since the inline shutdown
1076 * forces all outstanding requests to complete.
1077 */
1078 req->errors = NVME_SC_CANCELLED;
1079 return BLK_EH_HANDLED;
c30341dc
KB
1080 }
1081
e7a2a87d 1082 cmd_rq->aborted = 1;
c30341dc 1083
e7a2a87d 1084 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
6bf25d16 1085 atomic_inc(&dev->ctrl.abort_limit);
31c7c7d2 1086 return BLK_EH_RESET_TIMER;
6bf25d16 1087 }
c30341dc
KB
1088
1089 memset(&cmd, 0, sizeof(cmd));
1090 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1091 cmd.abort.cid = req->tag;
c30341dc 1092 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
c30341dc 1093
31c7c7d2
CH
1094 dev_warn(nvmeq->q_dmadev, "I/O %d QID %d timeout, aborting\n",
1095 req->tag, nvmeq->qid);
e7a2a87d
CH
1096
1097 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1098 BLK_MQ_REQ_NOWAIT);
1099 if (IS_ERR(abort_req)) {
1100 atomic_inc(&dev->ctrl.abort_limit);
1101 return BLK_EH_RESET_TIMER;
1102 }
1103
1104 abort_req->timeout = ADMIN_TIMEOUT;
1105 abort_req->end_io_data = NULL;
1106 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
31c7c7d2
CH
1107
1108 /*
1109 * The aborted req will be completed on receiving the abort req.
1110 * We enable the timer again. If hit twice, it'll cause a device reset,
1111 * as the device then is in a faulty state.
1112 */
1113 return BLK_EH_RESET_TIMER;
c30341dc
KB
1114}
1115
42483228 1116static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
a09115b2 1117{
a4aea562
MB
1118 struct nvme_queue *nvmeq = data;
1119 void *ctx;
1120 nvme_completion_fn fn;
1121 struct nvme_cmd_info *cmd;
cef6a948
KB
1122 struct nvme_completion cqe;
1123
1124 if (!blk_mq_request_started(req))
1125 return;
a09115b2 1126
a4aea562 1127 cmd = blk_mq_rq_to_pdu(req);
a09115b2 1128
a4aea562
MB
1129 if (cmd->ctx == CMD_CTX_CANCELLED)
1130 return;
1131
cef6a948
KB
1132 if (blk_queue_dying(req->q))
1133 cqe.status = cpu_to_le16((NVME_SC_ABORT_REQ | NVME_SC_DNR) << 1);
1134 else
1135 cqe.status = cpu_to_le16(NVME_SC_ABORT_REQ << 1);
1136
1137
a4aea562
MB
1138 dev_warn(nvmeq->q_dmadev, "Cancelling I/O %d QID %d\n",
1139 req->tag, nvmeq->qid);
1140 ctx = cancel_cmd_info(cmd, &fn);
1141 fn(nvmeq, ctx, &cqe);
a09115b2
MW
1142}
1143
a4aea562
MB
1144static void nvme_free_queue(struct nvme_queue *nvmeq)
1145{
9e866774
MW
1146 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1147 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1148 if (nvmeq->sq_cmds)
1149 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1150 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1151 kfree(nvmeq);
1152}
1153
a1a5ef99 1154static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1155{
1156 int i;
1157
a1a5ef99 1158 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1159 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1160 dev->queue_count--;
a4aea562 1161 dev->queues[i] = NULL;
f435c282 1162 nvme_free_queue(nvmeq);
121c7ad4 1163 }
22404274
KB
1164}
1165
4d115420
KB
1166/**
1167 * nvme_suspend_queue - put queue into suspended state
1168 * @nvmeq - queue to suspend
4d115420
KB
1169 */
1170static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1171{
2b25d981 1172 int vector;
b60503ba 1173
a09115b2 1174 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1175 if (nvmeq->cq_vector == -1) {
1176 spin_unlock_irq(&nvmeq->q_lock);
1177 return 1;
1178 }
1179 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
42f61420 1180 nvmeq->dev->online_queues--;
2b25d981 1181 nvmeq->cq_vector = -1;
a09115b2
MW
1182 spin_unlock_irq(&nvmeq->q_lock);
1183
1c63dc66
CH
1184 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1185 blk_mq_freeze_queue_start(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1186
aba2080f
MW
1187 irq_set_affinity_hint(vector, NULL);
1188 free_irq(vector, nvmeq);
b60503ba 1189
4d115420
KB
1190 return 0;
1191}
b60503ba 1192
4d115420
KB
1193static void nvme_clear_queue(struct nvme_queue *nvmeq)
1194{
22404274 1195 spin_lock_irq(&nvmeq->q_lock);
42483228
KB
1196 if (nvmeq->tags && *nvmeq->tags)
1197 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
22404274 1198 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1199}
1200
4d115420
KB
1201static void nvme_disable_queue(struct nvme_dev *dev, int qid)
1202{
a4aea562 1203 struct nvme_queue *nvmeq = dev->queues[qid];
4d115420
KB
1204
1205 if (!nvmeq)
1206 return;
1207 if (nvme_suspend_queue(nvmeq))
1208 return;
1209
0e53d180
KB
1210 /* Don't tell the adapter to delete the admin queue.
1211 * Don't tell a removed adapter to delete IO queues. */
7a67cbea 1212 if (qid && readl(dev->bar + NVME_REG_CSTS) != -1) {
b60503ba
MW
1213 adapter_delete_sq(dev, qid);
1214 adapter_delete_cq(dev, qid);
1215 }
07836e65
KB
1216
1217 spin_lock_irq(&nvmeq->q_lock);
1218 nvme_process_cq(nvmeq);
1219 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1220}
1221
8ffaadf7
JD
1222static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1223 int entry_size)
1224{
1225 int q_depth = dev->q_depth;
5fd4ce1b
CH
1226 unsigned q_size_aligned = roundup(q_depth * entry_size,
1227 dev->ctrl.page_size);
8ffaadf7
JD
1228
1229 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1230 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1231 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1232 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1233
1234 /*
1235 * Ensure the reduced q_depth is above some threshold where it
1236 * would be better to map queues in system memory with the
1237 * original depth
1238 */
1239 if (q_depth < 64)
1240 return -ENOMEM;
1241 }
1242
1243 return q_depth;
1244}
1245
1246static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1247 int qid, int depth)
1248{
1249 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1250 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1251 dev->ctrl.page_size);
8ffaadf7
JD
1252 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1253 nvmeq->sq_cmds_io = dev->cmb + offset;
1254 } else {
1255 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1256 &nvmeq->sq_dma_addr, GFP_KERNEL);
1257 if (!nvmeq->sq_cmds)
1258 return -ENOMEM;
1259 }
1260
1261 return 0;
1262}
1263
b60503ba 1264static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
2b25d981 1265 int depth)
b60503ba 1266{
a4aea562 1267 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
b60503ba
MW
1268 if (!nvmeq)
1269 return NULL;
1270
e75ec752 1271 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1272 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1273 if (!nvmeq->cqes)
1274 goto free_nvmeq;
b60503ba 1275
8ffaadf7 1276 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1277 goto free_cqdma;
1278
e75ec752 1279 nvmeq->q_dmadev = dev->dev;
091b6092 1280 nvmeq->dev = dev;
3193f07b 1281 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1c63dc66 1282 dev->ctrl.instance, qid);
b60503ba
MW
1283 spin_lock_init(&nvmeq->q_lock);
1284 nvmeq->cq_head = 0;
82123460 1285 nvmeq->cq_phase = 1;
b80d5ccc 1286 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1287 nvmeq->q_depth = depth;
c30341dc 1288 nvmeq->qid = qid;
758dd7fd 1289 nvmeq->cq_vector = -1;
a4aea562 1290 dev->queues[qid] = nvmeq;
b60503ba 1291
36a7e993
JD
1292 /* make sure queue descriptor is set before queue count, for kthread */
1293 mb();
1294 dev->queue_count++;
1295
b60503ba
MW
1296 return nvmeq;
1297
1298 free_cqdma:
e75ec752 1299 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1300 nvmeq->cq_dma_addr);
1301 free_nvmeq:
1302 kfree(nvmeq);
1303 return NULL;
1304}
1305
3001082c
MW
1306static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1307 const char *name)
1308{
58ffacb5
MW
1309 if (use_threaded_interrupts)
1310 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1311 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1312 name, nvmeq);
3001082c 1313 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1314 IRQF_SHARED, name, nvmeq);
3001082c
MW
1315}
1316
22404274 1317static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1318{
22404274 1319 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1320
7be50e93 1321 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1322 nvmeq->sq_tail = 0;
1323 nvmeq->cq_head = 0;
1324 nvmeq->cq_phase = 1;
b80d5ccc 1325 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1326 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
42f61420 1327 dev->online_queues++;
7be50e93 1328 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1329}
1330
1331static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1332{
1333 struct nvme_dev *dev = nvmeq->dev;
1334 int result;
3f85d50b 1335
2b25d981 1336 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1337 result = adapter_alloc_cq(dev, qid, nvmeq);
1338 if (result < 0)
22404274 1339 return result;
b60503ba
MW
1340
1341 result = adapter_alloc_sq(dev, qid, nvmeq);
1342 if (result < 0)
1343 goto release_cq;
1344
3193f07b 1345 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1346 if (result < 0)
1347 goto release_sq;
1348
22404274 1349 nvme_init_queue(nvmeq, qid);
22404274 1350 return result;
b60503ba
MW
1351
1352 release_sq:
1353 adapter_delete_sq(dev, qid);
1354 release_cq:
1355 adapter_delete_cq(dev, qid);
22404274 1356 return result;
b60503ba
MW
1357}
1358
a4aea562 1359static struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1360 .queue_rq = nvme_queue_rq,
a4aea562
MB
1361 .map_queue = blk_mq_map_queue,
1362 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1363 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1364 .init_request = nvme_admin_init_request,
1365 .timeout = nvme_timeout,
1366};
1367
1368static struct blk_mq_ops nvme_mq_ops = {
1369 .queue_rq = nvme_queue_rq,
1370 .map_queue = blk_mq_map_queue,
1371 .init_hctx = nvme_init_hctx,
1372 .init_request = nvme_init_request,
1373 .timeout = nvme_timeout,
a0fa9647 1374 .poll = nvme_poll,
a4aea562
MB
1375};
1376
ea191d2f
KB
1377static void nvme_dev_remove_admin(struct nvme_dev *dev)
1378{
1c63dc66
CH
1379 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1380 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1381 blk_mq_free_tag_set(&dev->admin_tagset);
1382 }
1383}
1384
a4aea562
MB
1385static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1386{
1c63dc66 1387 if (!dev->ctrl.admin_q) {
a4aea562
MB
1388 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1389 dev->admin_tagset.nr_hw_queues = 1;
46800720 1390 dev->admin_tagset.queue_depth = NVME_AQ_DEPTH;
1efccc9d 1391 dev->admin_tagset.reserved_tags = 1;
a4aea562 1392 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1393 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1394 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
a4aea562
MB
1395 dev->admin_tagset.driver_data = dev;
1396
1397 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1398 return -ENOMEM;
1399
1c63dc66
CH
1400 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1401 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1402 blk_mq_free_tag_set(&dev->admin_tagset);
1403 return -ENOMEM;
1404 }
1c63dc66 1405 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1406 nvme_dev_remove_admin(dev);
1c63dc66 1407 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1408 return -ENODEV;
1409 }
0fb59cbc 1410 } else
1c63dc66 1411 blk_mq_unfreeze_queue(dev->ctrl.admin_q);
a4aea562
MB
1412
1413 return 0;
1414}
1415
8d85fce7 1416static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1417{
ba47e386 1418 int result;
b60503ba 1419 u32 aqa;
7a67cbea 1420 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
b60503ba
MW
1421 struct nvme_queue *nvmeq;
1422
7a67cbea 1423 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
dfbac8c7
KB
1424 NVME_CAP_NSSRC(cap) : 0;
1425
7a67cbea
CH
1426 if (dev->subsystem &&
1427 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1428 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1429
5fd4ce1b 1430 result = nvme_disable_ctrl(&dev->ctrl, cap);
ba47e386
MW
1431 if (result < 0)
1432 return result;
b60503ba 1433
a4aea562 1434 nvmeq = dev->queues[0];
cd638946 1435 if (!nvmeq) {
2b25d981 1436 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
cd638946
KB
1437 if (!nvmeq)
1438 return -ENOMEM;
cd638946 1439 }
b60503ba
MW
1440
1441 aqa = nvmeq->q_depth - 1;
1442 aqa |= aqa << 16;
1443
7a67cbea
CH
1444 writel(aqa, dev->bar + NVME_REG_AQA);
1445 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1446 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1447
5fd4ce1b 1448 result = nvme_enable_ctrl(&dev->ctrl, cap);
025c557a 1449 if (result)
a4aea562
MB
1450 goto free_nvmeq;
1451
2b25d981 1452 nvmeq->cq_vector = 0;
3193f07b 1453 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
758dd7fd
JD
1454 if (result) {
1455 nvmeq->cq_vector = -1;
0fb59cbc 1456 goto free_nvmeq;
758dd7fd 1457 }
025c557a 1458
b60503ba 1459 return result;
a4aea562 1460
a4aea562
MB
1461 free_nvmeq:
1462 nvme_free_queues(dev, 0);
1463 return result;
b60503ba
MW
1464}
1465
1fa6aead
MW
1466static int nvme_kthread(void *data)
1467{
d4b4ff8e 1468 struct nvme_dev *dev, *next;
1fa6aead
MW
1469
1470 while (!kthread_should_stop()) {
564a232c 1471 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 1472 spin_lock(&dev_list_lock);
d4b4ff8e 1473 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 1474 int i;
7a67cbea 1475 u32 csts = readl(dev->bar + NVME_REG_CSTS);
dfbac8c7 1476
846cc05f
CH
1477 /*
1478 * Skip controllers currently under reset.
1479 */
1480 if (work_pending(&dev->reset_work) || work_busy(&dev->reset_work))
1481 continue;
1482
dfbac8c7
KB
1483 if ((dev->subsystem && (csts & NVME_CSTS_NSSRO)) ||
1484 csts & NVME_CSTS_CFS) {
846cc05f 1485 if (queue_work(nvme_workq, &dev->reset_work)) {
90667892
CH
1486 dev_warn(dev->dev,
1487 "Failed status: %x, reset controller\n",
7a67cbea 1488 readl(dev->bar + NVME_REG_CSTS));
90667892 1489 }
d4b4ff8e
KB
1490 continue;
1491 }
1fa6aead 1492 for (i = 0; i < dev->queue_count; i++) {
a4aea562 1493 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
1494 if (!nvmeq)
1495 continue;
1fa6aead 1496 spin_lock_irq(&nvmeq->q_lock);
bc57a0f7 1497 nvme_process_cq(nvmeq);
6fccf938 1498
1c63dc66 1499 while (i == 0 && dev->ctrl.event_limit > 0) {
a4aea562 1500 if (nvme_submit_async_admin_req(dev))
6fccf938 1501 break;
1c63dc66 1502 dev->ctrl.event_limit--;
6fccf938 1503 }
1fa6aead
MW
1504 spin_unlock_irq(&nvmeq->q_lock);
1505 }
1506 }
1507 spin_unlock(&dev_list_lock);
acb7aa0d 1508 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
1509 }
1510 return 0;
1511}
1512
749941f2 1513static int nvme_create_io_queues(struct nvme_dev *dev)
42f61420 1514{
a4aea562 1515 unsigned i;
749941f2 1516 int ret = 0;
42f61420 1517
749941f2
CH
1518 for (i = dev->queue_count; i <= dev->max_qid; i++) {
1519 if (!nvme_alloc_queue(dev, i, dev->q_depth)) {
1520 ret = -ENOMEM;
42f61420 1521 break;
749941f2
CH
1522 }
1523 }
42f61420 1524
749941f2
CH
1525 for (i = dev->online_queues; i <= dev->queue_count - 1; i++) {
1526 ret = nvme_create_queue(dev->queues[i], i);
1527 if (ret) {
2659e57b 1528 nvme_free_queues(dev, i);
42f61420 1529 break;
2659e57b 1530 }
749941f2
CH
1531 }
1532
1533 /*
1534 * Ignore failing Create SQ/CQ commands, we can continue with less
1535 * than the desired aount of queues, and even a controller without
1536 * I/O queues an still be used to issue admin commands. This might
1537 * be useful to upgrade a buggy firmware for example.
1538 */
1539 return ret >= 0 ? 0 : ret;
42f61420
KB
1540}
1541
8ffaadf7
JD
1542static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1543{
1544 u64 szu, size, offset;
1545 u32 cmbloc;
1546 resource_size_t bar_size;
1547 struct pci_dev *pdev = to_pci_dev(dev->dev);
1548 void __iomem *cmb;
1549 dma_addr_t dma_addr;
1550
1551 if (!use_cmb_sqes)
1552 return NULL;
1553
7a67cbea 1554 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1555 if (!(NVME_CMB_SZ(dev->cmbsz)))
1556 return NULL;
1557
7a67cbea 1558 cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7
JD
1559
1560 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1561 size = szu * NVME_CMB_SZ(dev->cmbsz);
1562 offset = szu * NVME_CMB_OFST(cmbloc);
1563 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
1564
1565 if (offset > bar_size)
1566 return NULL;
1567
1568 /*
1569 * Controllers may support a CMB size larger than their BAR,
1570 * for example, due to being behind a bridge. Reduce the CMB to
1571 * the reported size of the BAR
1572 */
1573 if (size > bar_size - offset)
1574 size = bar_size - offset;
1575
1576 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
1577 cmb = ioremap_wc(dma_addr, size);
1578 if (!cmb)
1579 return NULL;
1580
1581 dev->cmb_dma_addr = dma_addr;
1582 dev->cmb_size = size;
1583 return cmb;
1584}
1585
1586static inline void nvme_release_cmb(struct nvme_dev *dev)
1587{
1588 if (dev->cmb) {
1589 iounmap(dev->cmb);
1590 dev->cmb = NULL;
1591 }
1592}
1593
9d713c2b
KB
1594static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1595{
b80d5ccc 1596 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
1597}
1598
8d85fce7 1599static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1600{
a4aea562 1601 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1602 struct pci_dev *pdev = to_pci_dev(dev->dev);
42f61420 1603 int result, i, vecs, nr_io_queues, size;
b60503ba 1604
42f61420 1605 nr_io_queues = num_possible_cpus();
9a0be7ab
CH
1606 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1607 if (result < 0)
1b23484b 1608 return result;
9a0be7ab
CH
1609
1610 /*
1611 * Degraded controllers might return an error when setting the queue
1612 * count. We still want to be able to bring them online and offer
1613 * access to the admin queue, as that might be only way to fix them up.
1614 */
1615 if (result > 0) {
1616 dev_err(dev->dev, "Could not set queue count (%d)\n", result);
1617 nr_io_queues = 0;
1618 result = 0;
1619 }
b60503ba 1620
8ffaadf7
JD
1621 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1622 result = nvme_cmb_qdepth(dev, nr_io_queues,
1623 sizeof(struct nvme_command));
1624 if (result > 0)
1625 dev->q_depth = result;
1626 else
1627 nvme_release_cmb(dev);
1628 }
1629
9d713c2b
KB
1630 size = db_bar_size(dev, nr_io_queues);
1631 if (size > 8192) {
f1938f6e 1632 iounmap(dev->bar);
9d713c2b
KB
1633 do {
1634 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1635 if (dev->bar)
1636 break;
1637 if (!--nr_io_queues)
1638 return -ENOMEM;
1639 size = db_bar_size(dev, nr_io_queues);
1640 } while (1);
7a67cbea 1641 dev->dbs = dev->bar + 4096;
5a92e700 1642 adminq->q_db = dev->dbs;
f1938f6e
MW
1643 }
1644
9d713c2b 1645 /* Deregister the admin queue's interrupt */
3193f07b 1646 free_irq(dev->entry[0].vector, adminq);
9d713c2b 1647
e32efbfc
JA
1648 /*
1649 * If we enable msix early due to not intx, disable it again before
1650 * setting up the full range we need.
1651 */
1652 if (!pdev->irq)
1653 pci_disable_msix(pdev);
1654
be577fab 1655 for (i = 0; i < nr_io_queues; i++)
1b23484b 1656 dev->entry[i].entry = i;
be577fab
AG
1657 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
1658 if (vecs < 0) {
1659 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
1660 if (vecs < 0) {
1661 vecs = 1;
1662 } else {
1663 for (i = 0; i < vecs; i++)
1664 dev->entry[i].vector = i + pdev->irq;
fa08a396
RRG
1665 }
1666 }
1667
063a8096
MW
1668 /*
1669 * Should investigate if there's a performance win from allocating
1670 * more queues than interrupt vectors; it might allow the submission
1671 * path to scale better, even if the receive path is limited by the
1672 * number of interrupts.
1673 */
1674 nr_io_queues = vecs;
42f61420 1675 dev->max_qid = nr_io_queues;
063a8096 1676
3193f07b 1677 result = queue_request_irq(dev, adminq, adminq->irqname);
758dd7fd
JD
1678 if (result) {
1679 adminq->cq_vector = -1;
22404274 1680 goto free_queues;
758dd7fd 1681 }
1b23484b 1682
cd638946 1683 /* Free previously allocated queues that are no longer usable */
42f61420 1684 nvme_free_queues(dev, nr_io_queues + 1);
749941f2 1685 return nvme_create_io_queues(dev);
b60503ba 1686
22404274 1687 free_queues:
a1a5ef99 1688 nvme_free_queues(dev, 1);
22404274 1689 return result;
b60503ba
MW
1690}
1691
bda4e0fb
KB
1692static void nvme_set_irq_hints(struct nvme_dev *dev)
1693{
1694 struct nvme_queue *nvmeq;
1695 int i;
1696
1697 for (i = 0; i < dev->online_queues; i++) {
1698 nvmeq = dev->queues[i];
1699
1700 if (!nvmeq->tags || !(*nvmeq->tags))
1701 continue;
1702
1703 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
1704 blk_mq_tags_cpumask(*nvmeq->tags));
1705 }
1706}
1707
a5768aa8
KB
1708static void nvme_dev_scan(struct work_struct *work)
1709{
1710 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
a5768aa8
KB
1711
1712 if (!dev->tagset.tags)
1713 return;
5bae7f73 1714 nvme_scan_namespaces(&dev->ctrl);
bda4e0fb 1715 nvme_set_irq_hints(dev);
a5768aa8
KB
1716}
1717
422ef0c7
MW
1718/*
1719 * Return: error value if an error occurred setting up the queues or calling
1720 * Identify Device. 0 if these succeeded, even if adding some of the
1721 * namespaces failed. At the moment, these failures are silent. TBD which
1722 * failures should be reported.
1723 */
8d85fce7 1724static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 1725{
5bae7f73 1726 if (!dev->ctrl.tagset) {
ffe7704d
KB
1727 dev->tagset.ops = &nvme_mq_ops;
1728 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1729 dev->tagset.timeout = NVME_IO_TIMEOUT;
1730 dev->tagset.numa_node = dev_to_node(dev->dev);
1731 dev->tagset.queue_depth =
a4aea562 1732 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
1733 dev->tagset.cmd_size = nvme_cmd_size(dev);
1734 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1735 dev->tagset.driver_data = dev;
b60503ba 1736
ffe7704d
KB
1737 if (blk_mq_alloc_tag_set(&dev->tagset))
1738 return 0;
5bae7f73 1739 dev->ctrl.tagset = &dev->tagset;
ffe7704d 1740 }
92f7a162 1741 queue_work(nvme_workq, &dev->scan_work);
e1e5e564 1742 return 0;
b60503ba
MW
1743}
1744
0877cb0d
KB
1745static int nvme_dev_map(struct nvme_dev *dev)
1746{
42f61420 1747 u64 cap;
0877cb0d 1748 int bars, result = -ENOMEM;
e75ec752 1749 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
1750
1751 if (pci_enable_device_mem(pdev))
1752 return result;
1753
1754 dev->entry[0].vector = pdev->irq;
1755 pci_set_master(pdev);
1756 bars = pci_select_bars(pdev, IORESOURCE_MEM);
be7837e8
JA
1757 if (!bars)
1758 goto disable_pci;
1759
0877cb0d
KB
1760 if (pci_request_selected_regions(pdev, bars, "nvme"))
1761 goto disable_pci;
1762
e75ec752
CH
1763 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1764 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 1765 goto disable;
0877cb0d 1766
0877cb0d
KB
1767 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
1768 if (!dev->bar)
1769 goto disable;
e32efbfc 1770
7a67cbea 1771 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180
KB
1772 result = -ENODEV;
1773 goto unmap;
1774 }
e32efbfc
JA
1775
1776 /*
1777 * Some devices don't advertse INTx interrupts, pre-enable a single
1778 * MSIX vec for setup. We'll adjust this later.
1779 */
1780 if (!pdev->irq) {
1781 result = pci_enable_msix(pdev, dev->entry, 1);
1782 if (result < 0)
1783 goto unmap;
1784 }
1785
7a67cbea
CH
1786 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1787
42f61420
KB
1788 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1789 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
7a67cbea
CH
1790 dev->dbs = dev->bar + 4096;
1791 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
8ffaadf7 1792 dev->cmb = nvme_map_cmb(dev);
0877cb0d
KB
1793
1794 return 0;
1795
0e53d180
KB
1796 unmap:
1797 iounmap(dev->bar);
1798 dev->bar = NULL;
0877cb0d
KB
1799 disable:
1800 pci_release_regions(pdev);
1801 disable_pci:
1802 pci_disable_device(pdev);
1803 return result;
1804}
1805
1806static void nvme_dev_unmap(struct nvme_dev *dev)
1807{
e75ec752
CH
1808 struct pci_dev *pdev = to_pci_dev(dev->dev);
1809
1810 if (pdev->msi_enabled)
1811 pci_disable_msi(pdev);
1812 else if (pdev->msix_enabled)
1813 pci_disable_msix(pdev);
0877cb0d
KB
1814
1815 if (dev->bar) {
1816 iounmap(dev->bar);
1817 dev->bar = NULL;
e75ec752 1818 pci_release_regions(pdev);
0877cb0d
KB
1819 }
1820
e75ec752
CH
1821 if (pci_is_enabled(pdev))
1822 pci_disable_device(pdev);
0877cb0d
KB
1823}
1824
4d115420
KB
1825struct nvme_delq_ctx {
1826 struct task_struct *waiter;
1827 struct kthread_worker *worker;
1828 atomic_t refcount;
1829};
1830
1831static void nvme_wait_dq(struct nvme_delq_ctx *dq, struct nvme_dev *dev)
1832{
1833 dq->waiter = current;
1834 mb();
1835
1836 for (;;) {
1837 set_current_state(TASK_KILLABLE);
1838 if (!atomic_read(&dq->refcount))
1839 break;
1840 if (!schedule_timeout(ADMIN_TIMEOUT) ||
1841 fatal_signal_pending(current)) {
0fb59cbc
KB
1842 /*
1843 * Disable the controller first since we can't trust it
1844 * at this point, but leave the admin queue enabled
1845 * until all queue deletion requests are flushed.
1846 * FIXME: This may take a while if there are more h/w
1847 * queues than admin tags.
1848 */
4d115420 1849 set_current_state(TASK_RUNNING);
5fd4ce1b 1850 nvme_disable_ctrl(&dev->ctrl,
7a67cbea 1851 lo_hi_readq(dev->bar + NVME_REG_CAP));
0fb59cbc 1852 nvme_clear_queue(dev->queues[0]);
4d115420 1853 flush_kthread_worker(dq->worker);
0fb59cbc 1854 nvme_disable_queue(dev, 0);
4d115420
KB
1855 return;
1856 }
1857 }
1858 set_current_state(TASK_RUNNING);
1859}
1860
1861static void nvme_put_dq(struct nvme_delq_ctx *dq)
1862{
1863 atomic_dec(&dq->refcount);
1864 if (dq->waiter)
1865 wake_up_process(dq->waiter);
1866}
1867
1868static struct nvme_delq_ctx *nvme_get_dq(struct nvme_delq_ctx *dq)
1869{
1870 atomic_inc(&dq->refcount);
1871 return dq;
1872}
1873
1874static void nvme_del_queue_end(struct nvme_queue *nvmeq)
1875{
1876 struct nvme_delq_ctx *dq = nvmeq->cmdinfo.ctx;
4d115420 1877 nvme_put_dq(dq);
604e8c8d
KB
1878
1879 spin_lock_irq(&nvmeq->q_lock);
1880 nvme_process_cq(nvmeq);
1881 spin_unlock_irq(&nvmeq->q_lock);
4d115420
KB
1882}
1883
1884static int adapter_async_del_queue(struct nvme_queue *nvmeq, u8 opcode,
1885 kthread_work_func_t fn)
1886{
d8f32166 1887 struct request *req;
4d115420
KB
1888 struct nvme_command c;
1889
1890 memset(&c, 0, sizeof(c));
1891 c.delete_queue.opcode = opcode;
1892 c.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1893
1894 init_kthread_work(&nvmeq->cmdinfo.work, fn);
d8f32166
CH
1895
1896 req = nvme_alloc_request(nvmeq->dev->ctrl.admin_q, &c, 0);
1897 if (IS_ERR(req))
1898 return PTR_ERR(req);
1899
1900 req->timeout = ADMIN_TIMEOUT;
1901 req->end_io_data = &nvmeq->cmdinfo;
1902 blk_execute_rq_nowait(req->q, NULL, req, 0, async_cmd_info_endio);
1903 return 0;
4d115420
KB
1904}
1905
1906static void nvme_del_cq_work_handler(struct kthread_work *work)
1907{
1908 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
1909 cmdinfo.work);
1910 nvme_del_queue_end(nvmeq);
1911}
1912
1913static int nvme_delete_cq(struct nvme_queue *nvmeq)
1914{
1915 return adapter_async_del_queue(nvmeq, nvme_admin_delete_cq,
1916 nvme_del_cq_work_handler);
1917}
1918
1919static void nvme_del_sq_work_handler(struct kthread_work *work)
1920{
1921 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
1922 cmdinfo.work);
1923 int status = nvmeq->cmdinfo.status;
1924
1925 if (!status)
1926 status = nvme_delete_cq(nvmeq);
1927 if (status)
1928 nvme_del_queue_end(nvmeq);
1929}
1930
1931static int nvme_delete_sq(struct nvme_queue *nvmeq)
1932{
1933 return adapter_async_del_queue(nvmeq, nvme_admin_delete_sq,
1934 nvme_del_sq_work_handler);
1935}
1936
1937static void nvme_del_queue_start(struct kthread_work *work)
1938{
1939 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
1940 cmdinfo.work);
4d115420
KB
1941 if (nvme_delete_sq(nvmeq))
1942 nvme_del_queue_end(nvmeq);
1943}
1944
1945static void nvme_disable_io_queues(struct nvme_dev *dev)
1946{
1947 int i;
1948 DEFINE_KTHREAD_WORKER_ONSTACK(worker);
1949 struct nvme_delq_ctx dq;
1950 struct task_struct *kworker_task = kthread_run(kthread_worker_fn,
1c63dc66 1951 &worker, "nvme%d", dev->ctrl.instance);
4d115420
KB
1952
1953 if (IS_ERR(kworker_task)) {
e75ec752 1954 dev_err(dev->dev,
4d115420
KB
1955 "Failed to create queue del task\n");
1956 for (i = dev->queue_count - 1; i > 0; i--)
1957 nvme_disable_queue(dev, i);
1958 return;
1959 }
1960
1961 dq.waiter = NULL;
1962 atomic_set(&dq.refcount, 0);
1963 dq.worker = &worker;
1964 for (i = dev->queue_count - 1; i > 0; i--) {
a4aea562 1965 struct nvme_queue *nvmeq = dev->queues[i];
4d115420
KB
1966
1967 if (nvme_suspend_queue(nvmeq))
1968 continue;
1969 nvmeq->cmdinfo.ctx = nvme_get_dq(&dq);
1970 nvmeq->cmdinfo.worker = dq.worker;
1971 init_kthread_work(&nvmeq->cmdinfo.work, nvme_del_queue_start);
1972 queue_kthread_work(dq.worker, &nvmeq->cmdinfo.work);
1973 }
1974 nvme_wait_dq(&dq, dev);
1975 kthread_stop(kworker_task);
1976}
1977
7385014c
CH
1978static int nvme_dev_list_add(struct nvme_dev *dev)
1979{
1980 bool start_thread = false;
1981
1982 spin_lock(&dev_list_lock);
1983 if (list_empty(&dev_list) && IS_ERR_OR_NULL(nvme_thread)) {
1984 start_thread = true;
1985 nvme_thread = NULL;
1986 }
1987 list_add(&dev->node, &dev_list);
1988 spin_unlock(&dev_list_lock);
1989
1990 if (start_thread) {
1991 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
1992 wake_up_all(&nvme_kthread_wait);
1993 } else
1994 wait_event_killable(nvme_kthread_wait, nvme_thread);
1995
1996 if (IS_ERR_OR_NULL(nvme_thread))
1997 return nvme_thread ? PTR_ERR(nvme_thread) : -EINTR;
1998
1999 return 0;
2000}
2001
b9afca3e
DM
2002/*
2003* Remove the node from the device list and check
2004* for whether or not we need to stop the nvme_thread.
2005*/
2006static void nvme_dev_list_remove(struct nvme_dev *dev)
2007{
2008 struct task_struct *tmp = NULL;
2009
2010 spin_lock(&dev_list_lock);
2011 list_del_init(&dev->node);
2012 if (list_empty(&dev_list) && !IS_ERR_OR_NULL(nvme_thread)) {
2013 tmp = nvme_thread;
2014 nvme_thread = NULL;
2015 }
2016 spin_unlock(&dev_list_lock);
2017
2018 if (tmp)
2019 kthread_stop(tmp);
2020}
2021
c9d3bf88
KB
2022static void nvme_freeze_queues(struct nvme_dev *dev)
2023{
2024 struct nvme_ns *ns;
2025
5bae7f73 2026 list_for_each_entry(ns, &dev->ctrl.namespaces, list) {
c9d3bf88
KB
2027 blk_mq_freeze_queue_start(ns->queue);
2028
cddcd72b 2029 spin_lock_irq(ns->queue->queue_lock);
c9d3bf88 2030 queue_flag_set(QUEUE_FLAG_STOPPED, ns->queue);
cddcd72b 2031 spin_unlock_irq(ns->queue->queue_lock);
c9d3bf88
KB
2032
2033 blk_mq_cancel_requeue_work(ns->queue);
2034 blk_mq_stop_hw_queues(ns->queue);
2035 }
2036}
2037
2038static void nvme_unfreeze_queues(struct nvme_dev *dev)
2039{
2040 struct nvme_ns *ns;
2041
5bae7f73 2042 list_for_each_entry(ns, &dev->ctrl.namespaces, list) {
c9d3bf88
KB
2043 queue_flag_clear_unlocked(QUEUE_FLAG_STOPPED, ns->queue);
2044 blk_mq_unfreeze_queue(ns->queue);
2045 blk_mq_start_stopped_hw_queues(ns->queue, true);
2046 blk_mq_kick_requeue_list(ns->queue);
2047 }
2048}
2049
f0b50732 2050static void nvme_dev_shutdown(struct nvme_dev *dev)
b60503ba 2051{
22404274 2052 int i;
7c1b2450 2053 u32 csts = -1;
22404274 2054
b9afca3e 2055 nvme_dev_list_remove(dev);
1fa6aead 2056
77bf25ea 2057 mutex_lock(&dev->shutdown_lock);
c9d3bf88
KB
2058 if (dev->bar) {
2059 nvme_freeze_queues(dev);
7a67cbea 2060 csts = readl(dev->bar + NVME_REG_CSTS);
c9d3bf88 2061 }
7c1b2450 2062 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
4d115420 2063 for (i = dev->queue_count - 1; i >= 0; i--) {
a4aea562 2064 struct nvme_queue *nvmeq = dev->queues[i];
4d115420 2065 nvme_suspend_queue(nvmeq);
4d115420
KB
2066 }
2067 } else {
2068 nvme_disable_io_queues(dev);
5fd4ce1b 2069 nvme_shutdown_ctrl(&dev->ctrl);
4d115420
KB
2070 nvme_disable_queue(dev, 0);
2071 }
f0b50732 2072 nvme_dev_unmap(dev);
07836e65
KB
2073
2074 for (i = dev->queue_count - 1; i >= 0; i--)
2075 nvme_clear_queue(dev->queues[i]);
77bf25ea 2076 mutex_unlock(&dev->shutdown_lock);
f0b50732
KB
2077}
2078
091b6092
MW
2079static int nvme_setup_prp_pools(struct nvme_dev *dev)
2080{
e75ec752 2081 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2082 PAGE_SIZE, PAGE_SIZE, 0);
2083 if (!dev->prp_page_pool)
2084 return -ENOMEM;
2085
99802a7a 2086 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2087 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2088 256, 256, 0);
2089 if (!dev->prp_small_pool) {
2090 dma_pool_destroy(dev->prp_page_pool);
2091 return -ENOMEM;
2092 }
091b6092
MW
2093 return 0;
2094}
2095
2096static void nvme_release_prp_pools(struct nvme_dev *dev)
2097{
2098 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2099 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2100}
2101
1673f1f0 2102static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 2103{
1673f1f0 2104 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 2105
e75ec752 2106 put_device(dev->dev);
4af0e21c
KB
2107 if (dev->tagset.tags)
2108 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2109 if (dev->ctrl.admin_q)
2110 blk_put_queue(dev->ctrl.admin_q);
5e82e952
KB
2111 kfree(dev->queues);
2112 kfree(dev->entry);
2113 kfree(dev);
2114}
2115
fd634f41 2116static void nvme_reset_work(struct work_struct *work)
f0b50732 2117{
fd634f41 2118 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
3cf519b5 2119 int result;
f0b50732 2120
fd634f41
CH
2121 if (WARN_ON(test_bit(NVME_CTRL_RESETTING, &dev->flags)))
2122 goto out;
2123
2124 /*
2125 * If we're called to reset a live controller first shut it down before
2126 * moving on.
2127 */
2128 if (dev->bar)
2129 nvme_dev_shutdown(dev);
2130
2131 set_bit(NVME_CTRL_RESETTING, &dev->flags);
2132
f0b50732
KB
2133 result = nvme_dev_map(dev);
2134 if (result)
3cf519b5 2135 goto out;
f0b50732
KB
2136
2137 result = nvme_configure_admin_queue(dev);
2138 if (result)
2139 goto unmap;
2140
a4aea562 2141 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
2142 result = nvme_alloc_admin_tags(dev);
2143 if (result)
2144 goto disable;
b9afca3e 2145
ce4541f4
CH
2146 result = nvme_init_identify(&dev->ctrl);
2147 if (result)
2148 goto free_tags;
2149
f0b50732 2150 result = nvme_setup_io_queues(dev);
badc34d4 2151 if (result)
0fb59cbc 2152 goto free_tags;
f0b50732 2153
1c63dc66 2154 dev->ctrl.event_limit = 1;
3cf519b5 2155
7385014c
CH
2156 result = nvme_dev_list_add(dev);
2157 if (result)
2158 goto remove;
2159
2659e57b
CH
2160 /*
2161 * Keep the controller around but remove all namespaces if we don't have
2162 * any working I/O queue.
2163 */
3cf519b5
CH
2164 if (dev->online_queues < 2) {
2165 dev_warn(dev->dev, "IO queues not created\n");
5bae7f73 2166 nvme_remove_namespaces(&dev->ctrl);
3cf519b5
CH
2167 } else {
2168 nvme_unfreeze_queues(dev);
2169 nvme_dev_add(dev);
2170 }
2171
fd634f41 2172 clear_bit(NVME_CTRL_RESETTING, &dev->flags);
3cf519b5 2173 return;
f0b50732 2174
7385014c
CH
2175 remove:
2176 nvme_dev_list_remove(dev);
0fb59cbc
KB
2177 free_tags:
2178 nvme_dev_remove_admin(dev);
1c63dc66
CH
2179 blk_put_queue(dev->ctrl.admin_q);
2180 dev->ctrl.admin_q = NULL;
4af0e21c 2181 dev->queues[0]->tags = NULL;
f0b50732 2182 disable:
a1a5ef99 2183 nvme_disable_queue(dev, 0);
f0b50732
KB
2184 unmap:
2185 nvme_dev_unmap(dev);
3cf519b5 2186 out:
5c8809e6 2187 nvme_remove_dead_ctrl(dev);
f0b50732
KB
2188}
2189
5c8809e6 2190static void nvme_remove_dead_ctrl_work(struct work_struct *work)
9a6b9458 2191{
5c8809e6 2192 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
e75ec752 2193 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458
KB
2194
2195 if (pci_get_drvdata(pdev))
c81f4975 2196 pci_stop_and_remove_bus_device_locked(pdev);
1673f1f0 2197 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
2198}
2199
5c8809e6 2200static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
de3eff2b 2201{
5c8809e6 2202 dev_warn(dev->dev, "Removing after probe failure\n");
1673f1f0 2203 kref_get(&dev->ctrl.kref);
5c8809e6 2204 if (!schedule_work(&dev->remove_work))
1673f1f0 2205 nvme_put_ctrl(&dev->ctrl);
de3eff2b
KB
2206}
2207
4cc06521
KB
2208static int nvme_reset(struct nvme_dev *dev)
2209{
1c63dc66 2210 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
4cc06521
KB
2211 return -ENODEV;
2212
846cc05f
CH
2213 if (!queue_work(nvme_workq, &dev->reset_work))
2214 return -EBUSY;
4cc06521 2215
846cc05f 2216 flush_work(&dev->reset_work);
846cc05f 2217 return 0;
4cc06521
KB
2218}
2219
1c63dc66
CH
2220static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
2221{
2222 *val = readl(to_nvme_dev(ctrl)->bar + off);
2223 return 0;
2224}
2225
5fd4ce1b
CH
2226static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2227{
2228 writel(val, to_nvme_dev(ctrl)->bar + off);
2229 return 0;
2230}
2231
7fd8930f
CH
2232static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2233{
2234 *val = readq(to_nvme_dev(ctrl)->bar + off);
2235 return 0;
2236}
2237
5bae7f73
CH
2238static bool nvme_pci_io_incapable(struct nvme_ctrl *ctrl)
2239{
2240 struct nvme_dev *dev = to_nvme_dev(ctrl);
2241
2242 return !dev->bar || dev->online_queues < 2;
2243}
2244
f3ca80fc
CH
2245static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
2246{
2247 return nvme_reset(to_nvme_dev(ctrl));
2248}
2249
1c63dc66
CH
2250static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
2251 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2252 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2253 .reg_read64 = nvme_pci_reg_read64,
5bae7f73 2254 .io_incapable = nvme_pci_io_incapable,
f3ca80fc 2255 .reset_ctrl = nvme_pci_reset_ctrl,
1673f1f0 2256 .free_ctrl = nvme_pci_free_ctrl,
1c63dc66
CH
2257};
2258
8d85fce7 2259static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2260{
a4aea562 2261 int node, result = -ENOMEM;
b60503ba
MW
2262 struct nvme_dev *dev;
2263
a4aea562
MB
2264 node = dev_to_node(&pdev->dev);
2265 if (node == NUMA_NO_NODE)
2266 set_dev_node(&pdev->dev, 0);
2267
2268 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2269 if (!dev)
2270 return -ENOMEM;
a4aea562
MB
2271 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
2272 GFP_KERNEL, node);
b60503ba
MW
2273 if (!dev->entry)
2274 goto free;
a4aea562
MB
2275 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2276 GFP_KERNEL, node);
b60503ba
MW
2277 if (!dev->queues)
2278 goto free;
2279
e75ec752 2280 dev->dev = get_device(&pdev->dev);
9a6b9458 2281 pci_set_drvdata(pdev, dev);
1c63dc66 2282
f3ca80fc
CH
2283 INIT_LIST_HEAD(&dev->node);
2284 INIT_WORK(&dev->scan_work, nvme_dev_scan);
f3ca80fc 2285 INIT_WORK(&dev->reset_work, nvme_reset_work);
5c8809e6 2286 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
77bf25ea 2287 mutex_init(&dev->shutdown_lock);
1c63dc66 2288
f3ca80fc 2289 result = nvme_setup_prp_pools(dev);
cd58ad7d 2290 if (result)
a96d4f5c 2291 goto put_pci;
b60503ba 2292
f3ca80fc
CH
2293 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2294 id->driver_data);
091b6092 2295 if (result)
2e1d8448 2296 goto release_pools;
740216fc 2297
92f7a162 2298 queue_work(nvme_workq, &dev->reset_work);
b60503ba
MW
2299 return 0;
2300
0877cb0d 2301 release_pools:
091b6092 2302 nvme_release_prp_pools(dev);
a96d4f5c 2303 put_pci:
e75ec752 2304 put_device(dev->dev);
b60503ba
MW
2305 free:
2306 kfree(dev->queues);
2307 kfree(dev->entry);
2308 kfree(dev);
2309 return result;
2310}
2311
f0d54a54
KB
2312static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2313{
a6739479 2314 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 2315
a6739479
KB
2316 if (prepare)
2317 nvme_dev_shutdown(dev);
2318 else
92f7a162 2319 queue_work(nvme_workq, &dev->reset_work);
f0d54a54
KB
2320}
2321
09ece142
KB
2322static void nvme_shutdown(struct pci_dev *pdev)
2323{
2324 struct nvme_dev *dev = pci_get_drvdata(pdev);
2325 nvme_dev_shutdown(dev);
2326}
2327
8d85fce7 2328static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2329{
2330 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458
KB
2331
2332 spin_lock(&dev_list_lock);
2333 list_del_init(&dev->node);
2334 spin_unlock(&dev_list_lock);
2335
2336 pci_set_drvdata(pdev, NULL);
2337 flush_work(&dev->reset_work);
a5768aa8 2338 flush_work(&dev->scan_work);
5bae7f73 2339 nvme_remove_namespaces(&dev->ctrl);
53029b04 2340 nvme_uninit_ctrl(&dev->ctrl);
3399a3f7 2341 nvme_dev_shutdown(dev);
a4aea562 2342 nvme_dev_remove_admin(dev);
a1a5ef99 2343 nvme_free_queues(dev, 0);
8ffaadf7 2344 nvme_release_cmb(dev);
9a6b9458 2345 nvme_release_prp_pools(dev);
1673f1f0 2346 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2347}
2348
2349/* These functions are yet to be implemented */
2350#define nvme_error_detected NULL
2351#define nvme_dump_registers NULL
2352#define nvme_link_reset NULL
2353#define nvme_slot_reset NULL
2354#define nvme_error_resume NULL
cd638946 2355
671a6018 2356#ifdef CONFIG_PM_SLEEP
cd638946
KB
2357static int nvme_suspend(struct device *dev)
2358{
2359 struct pci_dev *pdev = to_pci_dev(dev);
2360 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2361
2362 nvme_dev_shutdown(ndev);
2363 return 0;
2364}
2365
2366static int nvme_resume(struct device *dev)
2367{
2368 struct pci_dev *pdev = to_pci_dev(dev);
2369 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2370
92f7a162 2371 queue_work(nvme_workq, &ndev->reset_work);
9a6b9458 2372 return 0;
cd638946 2373}
671a6018 2374#endif
cd638946
KB
2375
2376static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2377
1d352035 2378static const struct pci_error_handlers nvme_err_handler = {
b60503ba
MW
2379 .error_detected = nvme_error_detected,
2380 .mmio_enabled = nvme_dump_registers,
2381 .link_reset = nvme_link_reset,
2382 .slot_reset = nvme_slot_reset,
2383 .resume = nvme_error_resume,
f0d54a54 2384 .reset_notify = nvme_reset_notify,
b60503ba
MW
2385};
2386
2387/* Move to pci_ids.h later */
2388#define PCI_CLASS_STORAGE_EXPRESS 0x010802
2389
6eb0d698 2390static const struct pci_device_id nvme_id_table[] = {
106198ed
CH
2391 { PCI_VDEVICE(INTEL, 0x0953),
2392 .driver_data = NVME_QUIRK_STRIPE_SIZE, },
540c801c
KB
2393 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2394 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
b60503ba 2395 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2396 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
b60503ba
MW
2397 { 0, }
2398};
2399MODULE_DEVICE_TABLE(pci, nvme_id_table);
2400
2401static struct pci_driver nvme_driver = {
2402 .name = "nvme",
2403 .id_table = nvme_id_table,
2404 .probe = nvme_probe,
8d85fce7 2405 .remove = nvme_remove,
09ece142 2406 .shutdown = nvme_shutdown,
cd638946
KB
2407 .driver = {
2408 .pm = &nvme_dev_pm_ops,
2409 },
b60503ba
MW
2410 .err_handler = &nvme_err_handler,
2411};
2412
2413static int __init nvme_init(void)
2414{
0ac13140 2415 int result;
1fa6aead 2416
b9afca3e 2417 init_waitqueue_head(&nvme_kthread_wait);
b60503ba 2418
92f7a162 2419 nvme_workq = alloc_workqueue("nvme", WQ_UNBOUND | WQ_MEM_RECLAIM, 0);
9a6b9458 2420 if (!nvme_workq)
b9afca3e 2421 return -ENOMEM;
9a6b9458 2422
5bae7f73 2423 result = nvme_core_init();
5c42ea16 2424 if (result < 0)
9a6b9458 2425 goto kill_workq;
b60503ba 2426
f3db22fe
KB
2427 result = pci_register_driver(&nvme_driver);
2428 if (result)
f3ca80fc 2429 goto core_exit;
1fa6aead 2430 return 0;
b60503ba 2431
f3ca80fc 2432 core_exit:
5bae7f73 2433 nvme_core_exit();
9a6b9458
KB
2434 kill_workq:
2435 destroy_workqueue(nvme_workq);
b60503ba
MW
2436 return result;
2437}
2438
2439static void __exit nvme_exit(void)
2440{
2441 pci_unregister_driver(&nvme_driver);
5bae7f73 2442 nvme_core_exit();
9a6b9458 2443 destroy_workqueue(nvme_workq);
b9afca3e 2444 BUG_ON(nvme_thread && !IS_ERR(nvme_thread));
21bd78bc 2445 _nvme_check_size();
b60503ba
MW
2446}
2447
2448MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2449MODULE_LICENSE("GPL");
c78b4713 2450MODULE_VERSION("1.0");
b60503ba
MW
2451module_init(nvme_init);
2452module_exit(nvme_exit);