]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Pci/SdMmcPciHcDxe/SdMmcPciHci.c
UefiCpuPkg/PiSmmCpuDxeSmm: Pre-allocate PROCEDURE_TOKEN buffer
[mirror_edk2.git] / MdeModulePkg / Bus / Pci / SdMmcPciHcDxe / SdMmcPciHci.c
CommitLineData
48555339
FT
1/** @file\r
2 This driver is used to manage SD/MMC PCI host controllers which are compliance\r
48190274
HW
3 with SD Host Controller Simplified Specification version 3.00 plus the 64-bit\r
4 System Addressing support in SD Host Controller Simplified Specification version\r
5 4.20.\r
48555339
FT
6\r
7 It would expose EFI_SD_MMC_PASS_THRU_PROTOCOL for upper layer use.\r
8\r
690d60c0 9 Copyright (c) 2018-2019, NVIDIA CORPORATION. All rights reserved.\r
48190274 10 Copyright (c) 2015 - 2019, Intel Corporation. All rights reserved.<BR>\r
9d510e61 11 SPDX-License-Identifier: BSD-2-Clause-Patent\r
48555339
FT
12\r
13**/\r
14\r
15#include "SdMmcPciHcDxe.h"\r
16\r
17/**\r
18 Dump the content of SD/MMC host controller's Capability Register.\r
19\r
20 @param[in] Slot The slot number of the SD card to send the command to.\r
21 @param[in] Capability The buffer to store the capability data.\r
22\r
23**/\r
24VOID\r
25DumpCapabilityReg (\r
26 IN UINT8 Slot,\r
27 IN SD_MMC_HC_SLOT_CAP *Capability\r
28 )\r
29{\r
30 //\r
31 // Dump Capability Data\r
32 //\r
e27ccaba
FT
33 DEBUG ((DEBUG_INFO, " == Slot [%d] Capability is 0x%x ==\n", Slot, Capability));\r
34 DEBUG ((DEBUG_INFO, " Timeout Clk Freq %d%a\n", Capability->TimeoutFreq, (Capability->TimeoutUnit) ? "MHz" : "KHz"));\r
35 DEBUG ((DEBUG_INFO, " Base Clk Freq %dMHz\n", Capability->BaseClkFreq));\r
36 DEBUG ((DEBUG_INFO, " Max Blk Len %dbytes\n", 512 * (1 << Capability->MaxBlkLen)));\r
37 DEBUG ((DEBUG_INFO, " 8-bit Support %a\n", Capability->BusWidth8 ? "TRUE" : "FALSE"));\r
38 DEBUG ((DEBUG_INFO, " ADMA2 Support %a\n", Capability->Adma2 ? "TRUE" : "FALSE"));\r
39 DEBUG ((DEBUG_INFO, " HighSpeed Support %a\n", Capability->HighSpeed ? "TRUE" : "FALSE"));\r
40 DEBUG ((DEBUG_INFO, " SDMA Support %a\n", Capability->Sdma ? "TRUE" : "FALSE"));\r
41 DEBUG ((DEBUG_INFO, " Suspend/Resume %a\n", Capability->SuspRes ? "TRUE" : "FALSE"));\r
42 DEBUG ((DEBUG_INFO, " Voltage 3.3 %a\n", Capability->Voltage33 ? "TRUE" : "FALSE"));\r
43 DEBUG ((DEBUG_INFO, " Voltage 3.0 %a\n", Capability->Voltage30 ? "TRUE" : "FALSE"));\r
44 DEBUG ((DEBUG_INFO, " Voltage 1.8 %a\n", Capability->Voltage18 ? "TRUE" : "FALSE"));\r
b5547b9c
AS
45 DEBUG ((DEBUG_INFO, " V4 64-bit Sys Bus %a\n", Capability->SysBus64V4 ? "TRUE" : "FALSE"));\r
46 DEBUG ((DEBUG_INFO, " V3 64-bit Sys Bus %a\n", Capability->SysBus64V3 ? "TRUE" : "FALSE"));\r
e27ccaba
FT
47 DEBUG ((DEBUG_INFO, " Async Interrupt %a\n", Capability->AsyncInt ? "TRUE" : "FALSE"));\r
48 DEBUG ((DEBUG_INFO, " SlotType "));\r
48555339 49 if (Capability->SlotType == 0x00) {\r
e27ccaba 50 DEBUG ((DEBUG_INFO, "%a\n", "Removable Slot"));\r
48555339 51 } else if (Capability->SlotType == 0x01) {\r
e27ccaba 52 DEBUG ((DEBUG_INFO, "%a\n", "Embedded Slot"));\r
48555339 53 } else if (Capability->SlotType == 0x02) {\r
e27ccaba 54 DEBUG ((DEBUG_INFO, "%a\n", "Shared Bus Slot"));\r
48555339 55 } else {\r
e27ccaba 56 DEBUG ((DEBUG_INFO, "%a\n", "Reserved"));\r
48555339 57 }\r
e27ccaba
FT
58 DEBUG ((DEBUG_INFO, " SDR50 Support %a\n", Capability->Sdr50 ? "TRUE" : "FALSE"));\r
59 DEBUG ((DEBUG_INFO, " SDR104 Support %a\n", Capability->Sdr104 ? "TRUE" : "FALSE"));\r
60 DEBUG ((DEBUG_INFO, " DDR50 Support %a\n", Capability->Ddr50 ? "TRUE" : "FALSE"));\r
61 DEBUG ((DEBUG_INFO, " Driver Type A %a\n", Capability->DriverTypeA ? "TRUE" : "FALSE"));\r
62 DEBUG ((DEBUG_INFO, " Driver Type C %a\n", Capability->DriverTypeC ? "TRUE" : "FALSE"));\r
63 DEBUG ((DEBUG_INFO, " Driver Type D %a\n", Capability->DriverTypeD ? "TRUE" : "FALSE"));\r
64 DEBUG ((DEBUG_INFO, " Driver Type 4 %a\n", Capability->DriverType4 ? "TRUE" : "FALSE"));\r
48555339 65 if (Capability->TimerCount == 0) {\r
e27ccaba 66 DEBUG ((DEBUG_INFO, " Retuning TimerCnt Disabled\n", 2 * (Capability->TimerCount - 1)));\r
48555339 67 } else {\r
e27ccaba 68 DEBUG ((DEBUG_INFO, " Retuning TimerCnt %dseconds\n", 2 * (Capability->TimerCount - 1)));\r
48555339 69 }\r
e27ccaba
FT
70 DEBUG ((DEBUG_INFO, " SDR50 Tuning %a\n", Capability->TuningSDR50 ? "TRUE" : "FALSE"));\r
71 DEBUG ((DEBUG_INFO, " Retuning Mode Mode %d\n", Capability->RetuningMod + 1));\r
72 DEBUG ((DEBUG_INFO, " Clock Multiplier M = %d\n", Capability->ClkMultiplier + 1));\r
73 DEBUG ((DEBUG_INFO, " HS 400 %a\n", Capability->Hs400 ? "TRUE" : "FALSE"));\r
48555339
FT
74 return;\r
75}\r
76\r
77/**\r
78 Read SlotInfo register from SD/MMC host controller pci config space.\r
79\r
80 @param[in] PciIo The PCI IO protocol instance.\r
81 @param[out] FirstBar The buffer to store the first BAR value.\r
82 @param[out] SlotNum The buffer to store the supported slot number.\r
83\r
84 @retval EFI_SUCCESS The operation succeeds.\r
85 @retval Others The operation fails.\r
86\r
87**/\r
88EFI_STATUS\r
89EFIAPI\r
90SdMmcHcGetSlotInfo (\r
91 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
92 OUT UINT8 *FirstBar,\r
93 OUT UINT8 *SlotNum\r
94 )\r
95{\r
96 EFI_STATUS Status;\r
97 SD_MMC_HC_SLOT_INFO SlotInfo;\r
98\r
99 Status = PciIo->Pci.Read (\r
100 PciIo,\r
101 EfiPciIoWidthUint8,\r
102 SD_MMC_HC_SLOT_OFFSET,\r
103 sizeof (SlotInfo),\r
104 &SlotInfo\r
105 );\r
106 if (EFI_ERROR (Status)) {\r
107 return Status;\r
108 }\r
109\r
110 *FirstBar = SlotInfo.FirstBar;\r
111 *SlotNum = SlotInfo.SlotNum + 1;\r
112 ASSERT ((*FirstBar + *SlotNum) < SD_MMC_HC_MAX_SLOT);\r
113 return EFI_SUCCESS;\r
114}\r
115\r
116/**\r
117 Read/Write specified SD/MMC host controller mmio register.\r
118\r
119 @param[in] PciIo The PCI IO protocol instance.\r
120 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
121 header to use as the base address for the memory\r
122 operation to perform.\r
123 @param[in] Offset The offset within the selected BAR to start the\r
124 memory operation.\r
125 @param[in] Read A boolean to indicate it's read or write operation.\r
126 @param[in] Count The width of the mmio register in bytes.\r
127 Must be 1, 2 , 4 or 8 bytes.\r
128 @param[in, out] Data For read operations, the destination buffer to store\r
129 the results. For write operations, the source buffer\r
130 to write data from. The caller is responsible for\r
131 having ownership of the data buffer and ensuring its\r
132 size not less than Count bytes.\r
133\r
134 @retval EFI_INVALID_PARAMETER The PciIo or Data is NULL or the Count is not valid.\r
135 @retval EFI_SUCCESS The read/write operation succeeds.\r
136 @retval Others The read/write operation fails.\r
137\r
138**/\r
139EFI_STATUS\r
140EFIAPI\r
141SdMmcHcRwMmio (\r
142 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
143 IN UINT8 BarIndex,\r
144 IN UINT32 Offset,\r
145 IN BOOLEAN Read,\r
146 IN UINT8 Count,\r
147 IN OUT VOID *Data\r
148 )\r
149{\r
150 EFI_STATUS Status;\r
f168816c 151 EFI_PCI_IO_PROTOCOL_WIDTH Width;\r
48555339
FT
152\r
153 if ((PciIo == NULL) || (Data == NULL)) {\r
154 return EFI_INVALID_PARAMETER;\r
155 }\r
156\r
f168816c
EH
157 switch (Count) {\r
158 case 1:\r
159 Width = EfiPciIoWidthUint8;\r
160 break;\r
161 case 2:\r
162 Width = EfiPciIoWidthUint16;\r
163 Count = 1;\r
164 break;\r
165 case 4:\r
166 Width = EfiPciIoWidthUint32;\r
167 Count = 1;\r
168 break;\r
169 case 8:\r
170 Width = EfiPciIoWidthUint32;\r
171 Count = 2;\r
172 break;\r
173 default:\r
174 return EFI_INVALID_PARAMETER;\r
48555339
FT
175 }\r
176\r
177 if (Read) {\r
178 Status = PciIo->Mem.Read (\r
179 PciIo,\r
f168816c 180 Width,\r
48555339
FT
181 BarIndex,\r
182 (UINT64) Offset,\r
183 Count,\r
184 Data\r
185 );\r
186 } else {\r
187 Status = PciIo->Mem.Write (\r
188 PciIo,\r
f168816c 189 Width,\r
48555339
FT
190 BarIndex,\r
191 (UINT64) Offset,\r
192 Count,\r
193 Data\r
194 );\r
195 }\r
196\r
197 return Status;\r
198}\r
199\r
200/**\r
201 Do OR operation with the value of the specified SD/MMC host controller mmio register.\r
202\r
203 @param[in] PciIo The PCI IO protocol instance.\r
204 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
205 header to use as the base address for the memory\r
206 operation to perform.\r
207 @param[in] Offset The offset within the selected BAR to start the\r
208 memory operation.\r
209 @param[in] Count The width of the mmio register in bytes.\r
210 Must be 1, 2 , 4 or 8 bytes.\r
211 @param[in] OrData The pointer to the data used to do OR operation.\r
212 The caller is responsible for having ownership of\r
213 the data buffer and ensuring its size not less than\r
214 Count bytes.\r
215\r
216 @retval EFI_INVALID_PARAMETER The PciIo or OrData is NULL or the Count is not valid.\r
217 @retval EFI_SUCCESS The OR operation succeeds.\r
218 @retval Others The OR operation fails.\r
219\r
220**/\r
221EFI_STATUS\r
222EFIAPI\r
223SdMmcHcOrMmio (\r
224 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
225 IN UINT8 BarIndex,\r
226 IN UINT32 Offset,\r
227 IN UINT8 Count,\r
228 IN VOID *OrData\r
229 )\r
230{\r
231 EFI_STATUS Status;\r
232 UINT64 Data;\r
233 UINT64 Or;\r
234\r
235 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Data);\r
236 if (EFI_ERROR (Status)) {\r
237 return Status;\r
238 }\r
239\r
240 if (Count == 1) {\r
241 Or = *(UINT8*) OrData;\r
242 } else if (Count == 2) {\r
243 Or = *(UINT16*) OrData;\r
244 } else if (Count == 4) {\r
245 Or = *(UINT32*) OrData;\r
246 } else if (Count == 8) {\r
247 Or = *(UINT64*) OrData;\r
248 } else {\r
249 return EFI_INVALID_PARAMETER;\r
250 }\r
251\r
252 Data |= Or;\r
253 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, FALSE, Count, &Data);\r
254\r
255 return Status;\r
256}\r
257\r
258/**\r
259 Do AND operation with the value of the specified SD/MMC host controller mmio register.\r
260\r
261 @param[in] PciIo The PCI IO protocol instance.\r
262 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
263 header to use as the base address for the memory\r
264 operation to perform.\r
265 @param[in] Offset The offset within the selected BAR to start the\r
266 memory operation.\r
267 @param[in] Count The width of the mmio register in bytes.\r
268 Must be 1, 2 , 4 or 8 bytes.\r
269 @param[in] AndData The pointer to the data used to do AND operation.\r
270 The caller is responsible for having ownership of\r
271 the data buffer and ensuring its size not less than\r
272 Count bytes.\r
273\r
274 @retval EFI_INVALID_PARAMETER The PciIo or AndData is NULL or the Count is not valid.\r
275 @retval EFI_SUCCESS The AND operation succeeds.\r
276 @retval Others The AND operation fails.\r
277\r
278**/\r
279EFI_STATUS\r
280EFIAPI\r
281SdMmcHcAndMmio (\r
282 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
283 IN UINT8 BarIndex,\r
284 IN UINT32 Offset,\r
285 IN UINT8 Count,\r
286 IN VOID *AndData\r
287 )\r
288{\r
289 EFI_STATUS Status;\r
290 UINT64 Data;\r
291 UINT64 And;\r
292\r
293 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Data);\r
294 if (EFI_ERROR (Status)) {\r
295 return Status;\r
296 }\r
297\r
298 if (Count == 1) {\r
299 And = *(UINT8*) AndData;\r
300 } else if (Count == 2) {\r
301 And = *(UINT16*) AndData;\r
302 } else if (Count == 4) {\r
303 And = *(UINT32*) AndData;\r
304 } else if (Count == 8) {\r
305 And = *(UINT64*) AndData;\r
306 } else {\r
307 return EFI_INVALID_PARAMETER;\r
308 }\r
309\r
310 Data &= And;\r
311 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, FALSE, Count, &Data);\r
312\r
313 return Status;\r
314}\r
315\r
316/**\r
317 Wait for the value of the specified MMIO register set to the test value.\r
318\r
319 @param[in] PciIo The PCI IO protocol instance.\r
320 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
321 header to use as the base address for the memory\r
322 operation to perform.\r
323 @param[in] Offset The offset within the selected BAR to start the\r
324 memory operation.\r
325 @param[in] Count The width of the mmio register in bytes.\r
326 Must be 1, 2, 4 or 8 bytes.\r
327 @param[in] MaskValue The mask value of memory.\r
328 @param[in] TestValue The test value of memory.\r
329\r
330 @retval EFI_NOT_READY The MMIO register hasn't set to the expected value.\r
331 @retval EFI_SUCCESS The MMIO register has expected value.\r
332 @retval Others The MMIO operation fails.\r
333\r
334**/\r
335EFI_STATUS\r
336EFIAPI\r
337SdMmcHcCheckMmioSet (\r
338 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
339 IN UINT8 BarIndex,\r
340 IN UINT32 Offset,\r
341 IN UINT8 Count,\r
342 IN UINT64 MaskValue,\r
343 IN UINT64 TestValue\r
344 )\r
345{\r
346 EFI_STATUS Status;\r
347 UINT64 Value;\r
348\r
349 //\r
350 // Access PCI MMIO space to see if the value is the tested one.\r
351 //\r
352 Value = 0;\r
353 Status = SdMmcHcRwMmio (PciIo, BarIndex, Offset, TRUE, Count, &Value);\r
354 if (EFI_ERROR (Status)) {\r
355 return Status;\r
356 }\r
357\r
358 Value &= MaskValue;\r
359\r
360 if (Value == TestValue) {\r
361 return EFI_SUCCESS;\r
362 }\r
363\r
364 return EFI_NOT_READY;\r
365}\r
366\r
367/**\r
368 Wait for the value of the specified MMIO register set to the test value.\r
369\r
370 @param[in] PciIo The PCI IO protocol instance.\r
371 @param[in] BarIndex The BAR index of the standard PCI Configuration\r
372 header to use as the base address for the memory\r
373 operation to perform.\r
374 @param[in] Offset The offset within the selected BAR to start the\r
375 memory operation.\r
376 @param[in] Count The width of the mmio register in bytes.\r
377 Must be 1, 2, 4 or 8 bytes.\r
378 @param[in] MaskValue The mask value of memory.\r
379 @param[in] TestValue The test value of memory.\r
380 @param[in] Timeout The time out value for wait memory set, uses 1\r
381 microsecond as a unit.\r
382\r
383 @retval EFI_TIMEOUT The MMIO register hasn't expected value in timeout\r
384 range.\r
385 @retval EFI_SUCCESS The MMIO register has expected value.\r
386 @retval Others The MMIO operation fails.\r
387\r
388**/\r
389EFI_STATUS\r
390EFIAPI\r
391SdMmcHcWaitMmioSet (\r
392 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
393 IN UINT8 BarIndex,\r
394 IN UINT32 Offset,\r
395 IN UINT8 Count,\r
396 IN UINT64 MaskValue,\r
397 IN UINT64 TestValue,\r
398 IN UINT64 Timeout\r
399 )\r
400{\r
401 EFI_STATUS Status;\r
402 BOOLEAN InfiniteWait;\r
403\r
404 if (Timeout == 0) {\r
405 InfiniteWait = TRUE;\r
406 } else {\r
407 InfiniteWait = FALSE;\r
408 }\r
409\r
410 while (InfiniteWait || (Timeout > 0)) {\r
411 Status = SdMmcHcCheckMmioSet (\r
412 PciIo,\r
413 BarIndex,\r
414 Offset,\r
415 Count,\r
416 MaskValue,\r
417 TestValue\r
418 );\r
419 if (Status != EFI_NOT_READY) {\r
420 return Status;\r
421 }\r
422\r
423 //\r
424 // Stall for 1 microsecond.\r
425 //\r
426 gBS->Stall (1);\r
427\r
428 Timeout--;\r
429 }\r
430\r
431 return EFI_TIMEOUT;\r
432}\r
433\r
b5547b9c
AS
434/**\r
435 Get the controller version information from the specified slot.\r
436\r
437 @param[in] PciIo The PCI IO protocol instance.\r
438 @param[in] Slot The slot number of the SD card to send the command to.\r
439 @param[out] Version The buffer to store the version information.\r
440\r
441 @retval EFI_SUCCESS The operation executes successfully.\r
442 @retval Others The operation fails.\r
443\r
444**/\r
445EFI_STATUS\r
446SdMmcHcGetControllerVersion (\r
447 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
448 IN UINT8 Slot,\r
449 OUT UINT16 *Version\r
450 )\r
451{\r
452 EFI_STATUS Status;\r
453\r
454 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CTRL_VER, TRUE, sizeof (UINT16), Version);\r
455 if (EFI_ERROR (Status)) {\r
456 return Status;\r
457 }\r
458\r
459 *Version &= 0xFF;\r
460\r
461 return EFI_SUCCESS;\r
462}\r
463\r
48555339
FT
464/**\r
465 Software reset the specified SD/MMC host controller and enable all interrupts.\r
466\r
b23fc39c 467 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
48555339
FT
468 @param[in] Slot The slot number of the SD card to send the command to.\r
469\r
470 @retval EFI_SUCCESS The software reset executes successfully.\r
471 @retval Others The software reset fails.\r
472\r
473**/\r
474EFI_STATUS\r
475SdMmcHcReset (\r
b23fc39c 476 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
48555339
FT
477 IN UINT8 Slot\r
478 )\r
479{\r
480 EFI_STATUS Status;\r
481 UINT8 SwReset;\r
b23fc39c 482 EFI_PCI_IO_PROTOCOL *PciIo;\r
48555339 483\r
b23fc39c
AB
484 //\r
485 // Notify the SD/MMC override protocol that we are about to reset\r
486 // the SD/MMC host controller.\r
487 //\r
488 if (mOverride != NULL && mOverride->NotifyPhase != NULL) {\r
489 Status = mOverride->NotifyPhase (\r
490 Private->ControllerHandle,\r
491 Slot,\r
49c99534
MW
492 EdkiiSdMmcResetPre,\r
493 NULL);\r
b23fc39c
AB
494 if (EFI_ERROR (Status)) {\r
495 DEBUG ((DEBUG_WARN,\r
496 "%a: SD/MMC pre reset notifier callback failed - %r\n",\r
497 __FUNCTION__, Status));\r
498 return Status;\r
499 }\r
500 }\r
501\r
502 PciIo = Private->PciIo;\r
064d301f
TM
503 SwReset = BIT0;\r
504 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_SW_RST, sizeof (SwReset), &SwReset);\r
48555339
FT
505\r
506 if (EFI_ERROR (Status)) {\r
064d301f 507 DEBUG ((DEBUG_ERROR, "SdMmcHcReset: write SW Reset for All fails: %r\n", Status));\r
48555339
FT
508 return Status;\r
509 }\r
510\r
511 Status = SdMmcHcWaitMmioSet (\r
512 PciIo,\r
513 Slot,\r
514 SD_MMC_HC_SW_RST,\r
515 sizeof (SwReset),\r
064d301f 516 BIT0,\r
48555339
FT
517 0x00,\r
518 SD_MMC_HC_GENERIC_TIMEOUT\r
519 );\r
520 if (EFI_ERROR (Status)) {\r
e27ccaba 521 DEBUG ((DEBUG_INFO, "SdMmcHcReset: reset done with %r\n", Status));\r
48555339
FT
522 return Status;\r
523 }\r
b23fc39c 524\r
48555339
FT
525 //\r
526 // Enable all interrupt after reset all.\r
527 //\r
528 Status = SdMmcHcEnableInterrupt (PciIo, Slot);\r
b23fc39c
AB
529 if (EFI_ERROR (Status)) {\r
530 DEBUG ((DEBUG_INFO, "SdMmcHcReset: SdMmcHcEnableInterrupt done with %r\n",\r
531 Status));\r
532 return Status;\r
533 }\r
534\r
535 //\r
536 // Notify the SD/MMC override protocol that we have just reset\r
537 // the SD/MMC host controller.\r
538 //\r
539 if (mOverride != NULL && mOverride->NotifyPhase != NULL) {\r
540 Status = mOverride->NotifyPhase (\r
541 Private->ControllerHandle,\r
542 Slot,\r
49c99534
MW
543 EdkiiSdMmcResetPost,\r
544 NULL);\r
b23fc39c
AB
545 if (EFI_ERROR (Status)) {\r
546 DEBUG ((DEBUG_WARN,\r
547 "%a: SD/MMC post reset notifier callback failed - %r\n",\r
548 __FUNCTION__, Status));\r
549 }\r
550 }\r
48555339
FT
551\r
552 return Status;\r
553}\r
554\r
555/**\r
556 Set all interrupt status bits in Normal and Error Interrupt Status Enable\r
557 register.\r
558\r
559 @param[in] PciIo The PCI IO protocol instance.\r
560 @param[in] Slot The slot number of the SD card to send the command to.\r
561\r
562 @retval EFI_SUCCESS The operation executes successfully.\r
563 @retval Others The operation fails.\r
564\r
565**/\r
566EFI_STATUS\r
567SdMmcHcEnableInterrupt (\r
568 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
569 IN UINT8 Slot\r
570 )\r
571{\r
572 EFI_STATUS Status;\r
573 UINT16 IntStatus;\r
574\r
575 //\r
576 // Enable all bits in Error Interrupt Status Enable Register\r
577 //\r
578 IntStatus = 0xFFFF;\r
579 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_ERR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
580 if (EFI_ERROR (Status)) {\r
581 return Status;\r
582 }\r
583 //\r
584 // Enable all bits in Normal Interrupt Status Enable Register\r
585 //\r
586 IntStatus = 0xFFFF;\r
587 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
588\r
589 return Status;\r
590}\r
591\r
592/**\r
593 Get the capability data from the specified slot.\r
594\r
595 @param[in] PciIo The PCI IO protocol instance.\r
596 @param[in] Slot The slot number of the SD card to send the command to.\r
597 @param[out] Capability The buffer to store the capability data.\r
598\r
599 @retval EFI_SUCCESS The operation executes successfully.\r
600 @retval Others The operation fails.\r
601\r
602**/\r
603EFI_STATUS\r
604SdMmcHcGetCapability (\r
605 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
606 IN UINT8 Slot,\r
607 OUT SD_MMC_HC_SLOT_CAP *Capability\r
608 )\r
609{\r
610 EFI_STATUS Status;\r
611 UINT64 Cap;\r
612\r
613 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CAP, TRUE, sizeof (Cap), &Cap);\r
614 if (EFI_ERROR (Status)) {\r
615 return Status;\r
616 }\r
617\r
618 CopyMem (Capability, &Cap, sizeof (Cap));\r
619\r
620 return EFI_SUCCESS;\r
621}\r
622\r
623/**\r
624 Get the maximum current capability data from the specified slot.\r
625\r
626 @param[in] PciIo The PCI IO protocol instance.\r
627 @param[in] Slot The slot number of the SD card to send the command to.\r
628 @param[out] MaxCurrent The buffer to store the maximum current capability data.\r
629\r
630 @retval EFI_SUCCESS The operation executes successfully.\r
631 @retval Others The operation fails.\r
632\r
633**/\r
634EFI_STATUS\r
635SdMmcHcGetMaxCurrent (\r
636 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
637 IN UINT8 Slot,\r
638 OUT UINT64 *MaxCurrent\r
639 )\r
640{\r
641 EFI_STATUS Status;\r
642\r
643 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_MAX_CURRENT_CAP, TRUE, sizeof (UINT64), MaxCurrent);\r
644\r
645 return Status;\r
646}\r
647\r
648/**\r
649 Detect whether there is a SD/MMC card attached at the specified SD/MMC host controller\r
650 slot.\r
651\r
652 Refer to SD Host Controller Simplified spec 3.0 Section 3.1 for details.\r
653\r
654 @param[in] PciIo The PCI IO protocol instance.\r
655 @param[in] Slot The slot number of the SD card to send the command to.\r
656 @param[out] MediaPresent The pointer to the media present boolean value.\r
657\r
658 @retval EFI_SUCCESS There is no media change happened.\r
659 @retval EFI_MEDIA_CHANGED There is media change happened.\r
660 @retval Others The detection fails.\r
661\r
662**/\r
663EFI_STATUS\r
664SdMmcHcCardDetect (\r
665 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
666 IN UINT8 Slot,\r
667 OUT BOOLEAN *MediaPresent\r
668 )\r
669{\r
670 EFI_STATUS Status;\r
671 UINT16 Data;\r
672 UINT32 PresentState;\r
673\r
2e9107b8
FT
674 //\r
675 // Check Present State Register to see if there is a card presented.\r
676 //\r
677 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
678 if (EFI_ERROR (Status)) {\r
679 return Status;\r
680 }\r
681\r
682 if ((PresentState & BIT16) != 0) {\r
683 *MediaPresent = TRUE;\r
684 } else {\r
685 *MediaPresent = FALSE;\r
686 }\r
687\r
48555339
FT
688 //\r
689 // Check Normal Interrupt Status Register\r
690 //\r
691 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS, TRUE, sizeof (Data), &Data);\r
692 if (EFI_ERROR (Status)) {\r
693 return Status;\r
694 }\r
695\r
696 if ((Data & (BIT6 | BIT7)) != 0) {\r
697 //\r
698 // Clear BIT6 and BIT7 by writing 1 to these two bits if set.\r
699 //\r
700 Data &= BIT6 | BIT7;\r
701 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (Data), &Data);\r
702 if (EFI_ERROR (Status)) {\r
703 return Status;\r
704 }\r
705\r
48555339
FT
706 return EFI_MEDIA_CHANGED;\r
707 }\r
708\r
709 return EFI_SUCCESS;\r
710}\r
711\r
712/**\r
713 Stop SD/MMC card clock.\r
714\r
715 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.2 for details.\r
716\r
717 @param[in] PciIo The PCI IO protocol instance.\r
718 @param[in] Slot The slot number of the SD card to send the command to.\r
719\r
720 @retval EFI_SUCCESS Succeed to stop SD/MMC clock.\r
721 @retval Others Fail to stop SD/MMC clock.\r
722\r
723**/\r
724EFI_STATUS\r
725SdMmcHcStopClock (\r
726 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
727 IN UINT8 Slot\r
728 )\r
729{\r
730 EFI_STATUS Status;\r
731 UINT32 PresentState;\r
732 UINT16 ClockCtrl;\r
733\r
734 //\r
735 // Ensure no SD transactions are occurring on the SD Bus by\r
736 // waiting for Command Inhibit (DAT) and Command Inhibit (CMD)\r
737 // in the Present State register to be 0.\r
738 //\r
739 Status = SdMmcHcWaitMmioSet (\r
740 PciIo,\r
741 Slot,\r
742 SD_MMC_HC_PRESENT_STATE,\r
743 sizeof (PresentState),\r
744 BIT0 | BIT1,\r
745 0,\r
746 SD_MMC_HC_GENERIC_TIMEOUT\r
747 );\r
748 if (EFI_ERROR (Status)) {\r
749 return Status;\r
750 }\r
751\r
752 //\r
753 // Set SD Clock Enable in the Clock Control register to 0\r
754 //\r
755 ClockCtrl = (UINT16)~BIT2;\r
756 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
757\r
758 return Status;\r
759}\r
760\r
761/**\r
762 SD/MMC card clock supply.\r
763\r
764 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.1 for details.\r
765\r
766 @param[in] PciIo The PCI IO protocol instance.\r
767 @param[in] Slot The slot number of the SD card to send the command to.\r
768 @param[in] ClockFreq The max clock frequency to be set. The unit is KHz.\r
7f3b0bad 769 @param[in] BaseClkFreq The base clock frequency of host controller in MHz.\r
b5547b9c 770 @param[in] ControllerVer The version of host controller.\r
48555339
FT
771\r
772 @retval EFI_SUCCESS The clock is supplied successfully.\r
773 @retval Others The clock isn't supplied successfully.\r
774\r
775**/\r
776EFI_STATUS\r
777SdMmcHcClockSupply (\r
778 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
779 IN UINT8 Slot,\r
780 IN UINT64 ClockFreq,\r
b5547b9c
AS
781 IN UINT32 BaseClkFreq,\r
782 IN UINT16 ControllerVer\r
48555339
FT
783 )\r
784{\r
785 EFI_STATUS Status;\r
48555339
FT
786 UINT32 SettingFreq;\r
787 UINT32 Divisor;\r
788 UINT32 Remainder;\r
48555339
FT
789 UINT16 ClockCtrl;\r
790\r
791 //\r
792 // Calculate a divisor for SD clock frequency\r
793 //\r
7f3b0bad 794 ASSERT (BaseClkFreq != 0);\r
48555339 795\r
cb9cb9e2 796 if (ClockFreq == 0) {\r
48555339
FT
797 return EFI_INVALID_PARAMETER;\r
798 }\r
cb9cb9e2
FT
799\r
800 if (ClockFreq > (BaseClkFreq * 1000)) {\r
801 ClockFreq = BaseClkFreq * 1000;\r
802 }\r
803\r
48555339
FT
804 //\r
805 // Calculate the divisor of base frequency.\r
806 //\r
807 Divisor = 0;\r
808 SettingFreq = BaseClkFreq * 1000;\r
809 while (ClockFreq < SettingFreq) {\r
810 Divisor++;\r
811\r
812 SettingFreq = (BaseClkFreq * 1000) / (2 * Divisor);\r
813 Remainder = (BaseClkFreq * 1000) % (2 * Divisor);\r
814 if ((ClockFreq == SettingFreq) && (Remainder == 0)) {\r
815 break;\r
816 }\r
817 if ((ClockFreq == SettingFreq) && (Remainder != 0)) {\r
818 SettingFreq ++;\r
819 }\r
820 }\r
821\r
e27ccaba 822 DEBUG ((DEBUG_INFO, "BaseClkFreq %dMHz Divisor %d ClockFreq %dKhz\n", BaseClkFreq, Divisor, ClockFreq));\r
48555339 823\r
48555339
FT
824 //\r
825 // Set SDCLK Frequency Select and Internal Clock Enable fields in Clock Control register.\r
826 //\r
b5547b9c
AS
827 if ((ControllerVer >= SD_MMC_HC_CTRL_VER_300) &&\r
828 (ControllerVer <= SD_MMC_HC_CTRL_VER_420)) {\r
48555339
FT
829 ASSERT (Divisor <= 0x3FF);\r
830 ClockCtrl = ((Divisor & 0xFF) << 8) | ((Divisor & 0x300) >> 2);\r
b5547b9c
AS
831 } else if ((ControllerVer == SD_MMC_HC_CTRL_VER_100) ||\r
832 (ControllerVer == SD_MMC_HC_CTRL_VER_200)) {\r
48555339
FT
833 //\r
834 // Only the most significant bit can be used as divisor.\r
835 //\r
836 if (((Divisor - 1) & Divisor) != 0) {\r
837 Divisor = 1 << (HighBitSet32 (Divisor) + 1);\r
838 }\r
839 ASSERT (Divisor <= 0x80);\r
840 ClockCtrl = (Divisor & 0xFF) << 8;\r
841 } else {\r
e27ccaba 842 DEBUG ((DEBUG_ERROR, "Unknown SD Host Controller Spec version [0x%x]!!!\n", ControllerVer));\r
48555339
FT
843 return EFI_UNSUPPORTED;\r
844 }\r
845\r
846 //\r
847 // Stop bus clock at first\r
848 //\r
849 Status = SdMmcHcStopClock (PciIo, Slot);\r
850 if (EFI_ERROR (Status)) {\r
851 return Status;\r
852 }\r
853\r
854 //\r
855 // Supply clock frequency with specified divisor\r
856 //\r
857 ClockCtrl |= BIT0;\r
858 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, FALSE, sizeof (ClockCtrl), &ClockCtrl);\r
859 if (EFI_ERROR (Status)) {\r
e27ccaba 860 DEBUG ((DEBUG_ERROR, "Set SDCLK Frequency Select and Internal Clock Enable fields fails\n"));\r
48555339
FT
861 return Status;\r
862 }\r
863\r
864 //\r
865 // Wait Internal Clock Stable in the Clock Control register to be 1\r
866 //\r
867 Status = SdMmcHcWaitMmioSet (\r
868 PciIo,\r
869 Slot,\r
870 SD_MMC_HC_CLOCK_CTRL,\r
871 sizeof (ClockCtrl),\r
872 BIT1,\r
873 BIT1,\r
874 SD_MMC_HC_GENERIC_TIMEOUT\r
875 );\r
876 if (EFI_ERROR (Status)) {\r
877 return Status;\r
878 }\r
879\r
880 //\r
881 // Set SD Clock Enable in the Clock Control register to 1\r
882 //\r
883 ClockCtrl = BIT2;\r
884 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
885\r
886 return Status;\r
887}\r
888\r
889/**\r
890 SD/MMC bus power control.\r
891\r
892 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
893\r
894 @param[in] PciIo The PCI IO protocol instance.\r
895 @param[in] Slot The slot number of the SD card to send the command to.\r
896 @param[in] PowerCtrl The value setting to the power control register.\r
897\r
898 @retval TRUE There is a SD/MMC card attached.\r
899 @retval FALSE There is no a SD/MMC card attached.\r
900\r
901**/\r
902EFI_STATUS\r
903SdMmcHcPowerControl (\r
904 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
905 IN UINT8 Slot,\r
906 IN UINT8 PowerCtrl\r
907 )\r
908{\r
909 EFI_STATUS Status;\r
910\r
911 //\r
912 // Clr SD Bus Power\r
913 //\r
914 PowerCtrl &= (UINT8)~BIT0;\r
915 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
916 if (EFI_ERROR (Status)) {\r
917 return Status;\r
918 }\r
919\r
920 //\r
921 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
922 //\r
923 PowerCtrl |= BIT0;\r
924 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
925\r
926 return Status;\r
927}\r
928\r
929/**\r
930 Set the SD/MMC bus width.\r
931\r
932 Refer to SD Host Controller Simplified spec 3.0 Section 3.4 for details.\r
933\r
934 @param[in] PciIo The PCI IO protocol instance.\r
935 @param[in] Slot The slot number of the SD card to send the command to.\r
936 @param[in] BusWidth The bus width used by the SD/MMC device, it must be 1, 4 or 8.\r
937\r
938 @retval EFI_SUCCESS The bus width is set successfully.\r
939 @retval Others The bus width isn't set successfully.\r
940\r
941**/\r
942EFI_STATUS\r
943SdMmcHcSetBusWidth (\r
944 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
945 IN UINT8 Slot,\r
946 IN UINT16 BusWidth\r
947 )\r
948{\r
949 EFI_STATUS Status;\r
950 UINT8 HostCtrl1;\r
951\r
952 if (BusWidth == 1) {\r
953 HostCtrl1 = (UINT8)~(BIT5 | BIT1);\r
954 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
955 } else if (BusWidth == 4) {\r
956 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
957 if (EFI_ERROR (Status)) {\r
958 return Status;\r
959 }\r
960 HostCtrl1 |= BIT1;\r
961 HostCtrl1 &= (UINT8)~BIT5;\r
962 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
963 } else if (BusWidth == 8) {\r
964 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
965 if (EFI_ERROR (Status)) {\r
966 return Status;\r
967 }\r
968 HostCtrl1 &= (UINT8)~BIT1;\r
969 HostCtrl1 |= BIT5;\r
970 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
971 } else {\r
972 ASSERT (FALSE);\r
973 return EFI_INVALID_PARAMETER;\r
974 }\r
975\r
976 return Status;\r
977}\r
978\r
b5547b9c
AS
979/**\r
980 Configure V4 controller enhancements at initialization.\r
981\r
982 @param[in] PciIo The PCI IO protocol instance.\r
983 @param[in] Slot The slot number of the SD card to send the command to.\r
984 @param[in] Capability The capability of the slot.\r
985 @param[in] ControllerVer The version of host controller.\r
986\r
987 @retval EFI_SUCCESS The clock is supplied successfully.\r
988\r
989**/\r
990EFI_STATUS\r
991SdMmcHcInitV4Enhancements (\r
992 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
993 IN UINT8 Slot,\r
994 IN SD_MMC_HC_SLOT_CAP Capability,\r
995 IN UINT16 ControllerVer\r
996 )\r
997{\r
998 EFI_STATUS Status;\r
999 UINT16 HostCtrl2;\r
1000\r
1001 //\r
1002 // Check if controller version V4 or higher\r
1003 //\r
1004 if (ControllerVer >= SD_MMC_HC_CTRL_VER_400) {\r
1005 HostCtrl2 = SD_MMC_HC_V4_EN;\r
1006 //\r
690d60c0 1007 // Check if controller version V4.0\r
b5547b9c 1008 //\r
690d60c0
AS
1009 if (ControllerVer == SD_MMC_HC_CTRL_VER_400) {\r
1010 //\r
1011 // Check if 64bit support is available\r
1012 //\r
1013 if (Capability.SysBus64V3 != 0) {\r
1014 HostCtrl2 |= SD_MMC_HC_64_ADDR_EN;\r
1015 DEBUG ((DEBUG_INFO, "Enabled V4 64 bit system bus support\n"));\r
1016 }\r
b5547b9c
AS
1017 }\r
1018 //\r
1019 // Check if controller version V4.10 or higher\r
1020 //\r
690d60c0
AS
1021 else if (ControllerVer >= SD_MMC_HC_CTRL_VER_410) {\r
1022 //\r
1023 // Check if 64bit support is available\r
1024 //\r
1025 if (Capability.SysBus64V4 != 0) {\r
1026 HostCtrl2 |= SD_MMC_HC_64_ADDR_EN;\r
1027 DEBUG ((DEBUG_INFO, "Enabled V4 64 bit system bus support\n"));\r
1028 }\r
b5547b9c
AS
1029 HostCtrl2 |= SD_MMC_HC_26_DATA_LEN_ADMA_EN;\r
1030 DEBUG ((DEBUG_INFO, "Enabled V4 26 bit data length ADMA support\n"));\r
1031 }\r
1032 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
1033 if (EFI_ERROR (Status)) {\r
1034 return Status;\r
1035 }\r
1036 }\r
1037\r
1038 return EFI_SUCCESS;\r
1039}\r
1040\r
48555339
FT
1041/**\r
1042 Supply SD/MMC card with lowest clock frequency at initialization.\r
1043\r
1044 @param[in] PciIo The PCI IO protocol instance.\r
1045 @param[in] Slot The slot number of the SD card to send the command to.\r
7f3b0bad 1046 @param[in] BaseClkFreq The base clock frequency of host controller in MHz.\r
b5547b9c 1047 @param[in] ControllerVer The version of host controller.\r
48555339
FT
1048\r
1049 @retval EFI_SUCCESS The clock is supplied successfully.\r
1050 @retval Others The clock isn't supplied successfully.\r
1051\r
1052**/\r
1053EFI_STATUS\r
1054SdMmcHcInitClockFreq (\r
1055 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1056 IN UINT8 Slot,\r
b5547b9c
AS
1057 IN UINT32 BaseClkFreq,\r
1058 IN UINT16 ControllerVer\r
48555339
FT
1059 )\r
1060{\r
1061 EFI_STATUS Status;\r
1062 UINT32 InitFreq;\r
1063\r
1064 //\r
7f3b0bad
MW
1065 // According to SDHCI specification ver. 4.2, BaseClkFreq field value of\r
1066 // the Capability Register 1 can be zero, which means a need for obtaining\r
1067 // the clock frequency via another method. Fail in case it is not updated\r
1068 // by SW at this point.\r
48555339 1069 //\r
7f3b0bad 1070 if (BaseClkFreq == 0) {\r
48555339
FT
1071 //\r
1072 // Don't support get Base Clock Frequency information via another method\r
1073 //\r
1074 return EFI_UNSUPPORTED;\r
1075 }\r
1076 //\r
1077 // Supply 400KHz clock frequency at initialization phase.\r
1078 //\r
1079 InitFreq = 400;\r
b5547b9c 1080 Status = SdMmcHcClockSupply (PciIo, Slot, InitFreq, BaseClkFreq, ControllerVer);\r
48555339
FT
1081 return Status;\r
1082}\r
1083\r
1084/**\r
1085 Supply SD/MMC card with maximum voltage at initialization.\r
1086\r
1087 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
1088\r
1089 @param[in] PciIo The PCI IO protocol instance.\r
1090 @param[in] Slot The slot number of the SD card to send the command to.\r
1091 @param[in] Capability The capability of the slot.\r
1092\r
1093 @retval EFI_SUCCESS The voltage is supplied successfully.\r
1094 @retval Others The voltage isn't supplied successfully.\r
1095\r
1096**/\r
1097EFI_STATUS\r
1098SdMmcHcInitPowerVoltage (\r
1099 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1100 IN UINT8 Slot,\r
1101 IN SD_MMC_HC_SLOT_CAP Capability\r
1102 )\r
1103{\r
1104 EFI_STATUS Status;\r
1105 UINT8 MaxVoltage;\r
1106 UINT8 HostCtrl2;\r
1107\r
1108 //\r
1109 // Calculate supported maximum voltage according to SD Bus Voltage Select\r
1110 //\r
1111 if (Capability.Voltage33 != 0) {\r
1112 //\r
1113 // Support 3.3V\r
1114 //\r
1115 MaxVoltage = 0x0E;\r
1116 } else if (Capability.Voltage30 != 0) {\r
1117 //\r
1118 // Support 3.0V\r
1119 //\r
1120 MaxVoltage = 0x0C;\r
1121 } else if (Capability.Voltage18 != 0) {\r
1122 //\r
1123 // Support 1.8V\r
1124 //\r
1125 MaxVoltage = 0x0A;\r
1126 HostCtrl2 = BIT3;\r
1127 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
1128 gBS->Stall (5000);\r
1129 if (EFI_ERROR (Status)) {\r
1130 return Status;\r
1131 }\r
1132 } else {\r
1133 ASSERT (FALSE);\r
1134 return EFI_DEVICE_ERROR;\r
1135 }\r
1136\r
1137 //\r
1138 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
1139 //\r
1140 Status = SdMmcHcPowerControl (PciIo, Slot, MaxVoltage);\r
1141\r
1142 return Status;\r
1143}\r
1144\r
1145/**\r
1146 Initialize the Timeout Control register with most conservative value at initialization.\r
1147\r
1148 Refer to SD Host Controller Simplified spec 3.0 Section 2.2.15 for details.\r
1149\r
1150 @param[in] PciIo The PCI IO protocol instance.\r
1151 @param[in] Slot The slot number of the SD card to send the command to.\r
1152\r
1153 @retval EFI_SUCCESS The timeout control register is configured successfully.\r
1154 @retval Others The timeout control register isn't configured successfully.\r
1155\r
1156**/\r
1157EFI_STATUS\r
1158SdMmcHcInitTimeoutCtrl (\r
1159 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1160 IN UINT8 Slot\r
1161 )\r
1162{\r
1163 EFI_STATUS Status;\r
1164 UINT8 Timeout;\r
1165\r
1166 Timeout = 0x0E;\r
1167 Status = SdMmcHcRwMmio (PciIo, Slot, SD_MMC_HC_TIMEOUT_CTRL, FALSE, sizeof (Timeout), &Timeout);\r
1168\r
1169 return Status;\r
1170}\r
1171\r
1172/**\r
1173 Initial SD/MMC host controller with lowest clock frequency, max power and max timeout value\r
1174 at initialization.\r
1175\r
b23fc39c 1176 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
48555339 1177 @param[in] Slot The slot number of the SD card to send the command to.\r
48555339
FT
1178\r
1179 @retval EFI_SUCCESS The host controller is initialized successfully.\r
1180 @retval Others The host controller isn't initialized successfully.\r
1181\r
1182**/\r
1183EFI_STATUS\r
1184SdMmcHcInitHost (\r
b23fc39c
AB
1185 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1186 IN UINT8 Slot\r
48555339
FT
1187 )\r
1188{\r
b23fc39c
AB
1189 EFI_STATUS Status;\r
1190 EFI_PCI_IO_PROTOCOL *PciIo;\r
1191 SD_MMC_HC_SLOT_CAP Capability;\r
1192\r
1193 //\r
1194 // Notify the SD/MMC override protocol that we are about to initialize\r
1195 // the SD/MMC host controller.\r
1196 //\r
1197 if (mOverride != NULL && mOverride->NotifyPhase != NULL) {\r
1198 Status = mOverride->NotifyPhase (\r
1199 Private->ControllerHandle,\r
1200 Slot,\r
49c99534
MW
1201 EdkiiSdMmcInitHostPre,\r
1202 NULL);\r
b23fc39c
AB
1203 if (EFI_ERROR (Status)) {\r
1204 DEBUG ((DEBUG_WARN,\r
1205 "%a: SD/MMC pre init notifier callback failed - %r\n",\r
1206 __FUNCTION__, Status));\r
1207 return Status;\r
1208 }\r
1209 }\r
1210\r
1211 PciIo = Private->PciIo;\r
1212 Capability = Private->Capability[Slot];\r
48555339 1213\r
b5547b9c
AS
1214 Status = SdMmcHcInitV4Enhancements (PciIo, Slot, Capability, Private->ControllerVersion[Slot]);\r
1215 if (EFI_ERROR (Status)) {\r
1216 return Status;\r
1217 }\r
1218\r
1219 Status = SdMmcHcInitClockFreq (PciIo, Slot, Private->BaseClkFreq[Slot], Private->ControllerVersion[Slot]);\r
48555339
FT
1220 if (EFI_ERROR (Status)) {\r
1221 return Status;\r
1222 }\r
1223\r
1224 Status = SdMmcHcInitPowerVoltage (PciIo, Slot, Capability);\r
1225 if (EFI_ERROR (Status)) {\r
1226 return Status;\r
1227 }\r
1228\r
1229 Status = SdMmcHcInitTimeoutCtrl (PciIo, Slot);\r
b23fc39c
AB
1230 if (EFI_ERROR (Status)) {\r
1231 return Status;\r
1232 }\r
1233\r
1234 //\r
1235 // Notify the SD/MMC override protocol that we are have just initialized\r
1236 // the SD/MMC host controller.\r
1237 //\r
1238 if (mOverride != NULL && mOverride->NotifyPhase != NULL) {\r
1239 Status = mOverride->NotifyPhase (\r
1240 Private->ControllerHandle,\r
1241 Slot,\r
49c99534
MW
1242 EdkiiSdMmcInitHostPost,\r
1243 NULL);\r
b23fc39c
AB
1244 if (EFI_ERROR (Status)) {\r
1245 DEBUG ((DEBUG_WARN,\r
1246 "%a: SD/MMC post init notifier callback failed - %r\n",\r
1247 __FUNCTION__, Status));\r
1248 }\r
1249 }\r
48555339
FT
1250 return Status;\r
1251}\r
1252\r
a4708009
TM
1253/**\r
1254 Set SD Host Controler control 2 registry according to selected speed.\r
1255\r
1256 @param[in] ControllerHandle The handle of the controller.\r
1257 @param[in] PciIo The PCI IO protocol instance.\r
1258 @param[in] Slot The slot number of the SD card to send the command to.\r
1259 @param[in] Timing The timing to select.\r
1260\r
1261 @retval EFI_SUCCESS The timing is set successfully.\r
1262 @retval Others The timing isn't set successfully.\r
1263**/\r
1264EFI_STATUS\r
1265SdMmcHcUhsSignaling (\r
1266 IN EFI_HANDLE ControllerHandle,\r
1267 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1268 IN UINT8 Slot,\r
1269 IN SD_MMC_BUS_MODE Timing\r
1270 )\r
1271{\r
1272 EFI_STATUS Status;\r
1273 UINT8 HostCtrl2;\r
1274\r
1275 HostCtrl2 = (UINT8)~SD_MMC_HC_CTRL_UHS_MASK;\r
1276 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
1277 if (EFI_ERROR (Status)) {\r
1278 return Status;\r
1279 }\r
1280\r
1281 switch (Timing) {\r
1282 case SdMmcUhsSdr12:\r
1283 HostCtrl2 = SD_MMC_HC_CTRL_UHS_SDR12;\r
1284 break;\r
1285 case SdMmcUhsSdr25:\r
1286 HostCtrl2 = SD_MMC_HC_CTRL_UHS_SDR25;\r
1287 break;\r
1288 case SdMmcUhsSdr50:\r
1289 HostCtrl2 = SD_MMC_HC_CTRL_UHS_SDR50;\r
1290 break;\r
1291 case SdMmcUhsSdr104:\r
1292 HostCtrl2 = SD_MMC_HC_CTRL_UHS_SDR104;\r
1293 break;\r
1294 case SdMmcUhsDdr50:\r
1295 HostCtrl2 = SD_MMC_HC_CTRL_UHS_DDR50;\r
1296 break;\r
1297 case SdMmcMmcLegacy:\r
1298 HostCtrl2 = SD_MMC_HC_CTRL_MMC_LEGACY;\r
1299 break;\r
1300 case SdMmcMmcHsSdr:\r
1301 HostCtrl2 = SD_MMC_HC_CTRL_MMC_HS_SDR;\r
1302 break;\r
1303 case SdMmcMmcHsDdr:\r
1304 HostCtrl2 = SD_MMC_HC_CTRL_MMC_HS_DDR;\r
1305 break;\r
1306 case SdMmcMmcHs200:\r
1307 HostCtrl2 = SD_MMC_HC_CTRL_MMC_HS200;\r
1308 break;\r
1309 case SdMmcMmcHs400:\r
1310 HostCtrl2 = SD_MMC_HC_CTRL_MMC_HS400;\r
1311 break;\r
1312 default:\r
1313 HostCtrl2 = 0;\r
1314 break;\r
1315 }\r
1316 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
1317 if (EFI_ERROR (Status)) {\r
1318 return Status;\r
1319 }\r
1320\r
1321 if (mOverride != NULL && mOverride->NotifyPhase != NULL) {\r
1322 Status = mOverride->NotifyPhase (\r
1323 ControllerHandle,\r
1324 Slot,\r
1325 EdkiiSdMmcUhsSignaling,\r
1326 &Timing\r
1327 );\r
1328 if (EFI_ERROR (Status)) {\r
1329 DEBUG ((\r
1330 DEBUG_ERROR,\r
1331 "%a: SD/MMC uhs signaling notifier callback failed - %r\n",\r
1332 __FUNCTION__,\r
1333 Status\r
1334 ));\r
1335 return Status;\r
1336 }\r
1337 }\r
1338\r
1339 return EFI_SUCCESS;\r
1340}\r
1341\r
adec1f5d
AM
1342/**\r
1343 Set driver strength in host controller.\r
1344\r
1345 @param[in] PciIo The PCI IO protocol instance.\r
1346 @param[in] SlotIndex The slot index of the card.\r
1347 @param[in] DriverStrength DriverStrength to set in the controller.\r
1348\r
1349 @retval EFI_SUCCESS Driver strength programmed successfully.\r
1350 @retval Others Failed to set driver strength.\r
1351**/\r
1352EFI_STATUS\r
1353SdMmcSetDriverStrength (\r
1354 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1355 IN UINT8 SlotIndex,\r
1356 IN SD_DRIVER_STRENGTH_TYPE DriverStrength\r
1357 )\r
1358{\r
1359 EFI_STATUS Status;\r
1360 UINT16 HostCtrl2;\r
1361\r
1362 if (DriverStrength == SdDriverStrengthIgnore) {\r
1363 return EFI_SUCCESS;\r
1364 }\r
1365\r
1366 HostCtrl2 = (UINT16)~SD_MMC_HC_CTRL_DRIVER_STRENGTH_MASK;\r
1367 Status = SdMmcHcAndMmio (PciIo, SlotIndex, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
1368 if (EFI_ERROR (Status)) {\r
1369 return Status;\r
1370 }\r
1371\r
1372 HostCtrl2 = (DriverStrength << 4) & SD_MMC_HC_CTRL_DRIVER_STRENGTH_MASK;\r
1373 return SdMmcHcOrMmio (PciIo, SlotIndex, SD_MMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
1374}\r
1375\r
48555339
FT
1376/**\r
1377 Turn on/off LED.\r
1378\r
1379 @param[in] PciIo The PCI IO protocol instance.\r
1380 @param[in] Slot The slot number of the SD card to send the command to.\r
1381 @param[in] On The boolean to turn on/off LED.\r
1382\r
1383 @retval EFI_SUCCESS The LED is turned on/off successfully.\r
1384 @retval Others The LED isn't turned on/off successfully.\r
1385\r
1386**/\r
1387EFI_STATUS\r
1388SdMmcHcLedOnOff (\r
1389 IN EFI_PCI_IO_PROTOCOL *PciIo,\r
1390 IN UINT8 Slot,\r
1391 IN BOOLEAN On\r
1392 )\r
1393{\r
1394 EFI_STATUS Status;\r
1395 UINT8 HostCtrl1;\r
1396\r
1397 if (On) {\r
1398 HostCtrl1 = BIT0;\r
1399 Status = SdMmcHcOrMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1400 } else {\r
1401 HostCtrl1 = (UINT8)~BIT0;\r
1402 Status = SdMmcHcAndMmio (PciIo, Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1403 }\r
1404\r
1405 return Status;\r
1406}\r
1407\r
1408/**\r
1409 Build ADMA descriptor table for transfer.\r
1410\r
b5547b9c 1411 Refer to SD Host Controller Simplified spec 4.2 Section 1.13 for details.\r
48555339
FT
1412\r
1413 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
b5547b9c 1414 @param[in] ControllerVer The version of host controller.\r
48555339
FT
1415\r
1416 @retval EFI_SUCCESS The ADMA descriptor table is created successfully.\r
1417 @retval Others The ADMA descriptor table isn't created successfully.\r
1418\r
1419**/\r
1420EFI_STATUS\r
1421BuildAdmaDescTable (\r
b5547b9c
AS
1422 IN SD_MMC_HC_TRB *Trb,\r
1423 IN UINT16 ControllerVer\r
48555339
FT
1424 )\r
1425{\r
1426 EFI_PHYSICAL_ADDRESS Data;\r
1427 UINT64 DataLen;\r
1428 UINT64 Entries;\r
1429 UINT32 Index;\r
1430 UINT64 Remaining;\r
b5547b9c 1431 UINT64 Address;\r
48555339
FT
1432 UINTN TableSize;\r
1433 EFI_PCI_IO_PROTOCOL *PciIo;\r
1434 EFI_STATUS Status;\r
1435 UINTN Bytes;\r
b5547b9c
AS
1436 UINT32 AdmaMaxDataPerLine;\r
1437 UINT32 DescSize;\r
1438 VOID *AdmaDesc;\r
1439\r
b5547b9c
AS
1440 AdmaMaxDataPerLine = ADMA_MAX_DATA_PER_LINE_16B;\r
1441 DescSize = sizeof (SD_MMC_HC_ADMA_32_DESC_LINE);\r
1442 AdmaDesc = NULL;\r
48555339
FT
1443\r
1444 Data = Trb->DataPhy;\r
1445 DataLen = Trb->DataLen;\r
1446 PciIo = Trb->Private->PciIo;\r
b5547b9c 1447\r
b5547b9c
AS
1448 //\r
1449 // Check for valid ranges in 32bit ADMA Descriptor Table\r
1450 //\r
690d60c0 1451 if ((Trb->Mode == SdMmcAdma32bMode) &&\r
b5547b9c 1452 ((Data >= 0x100000000ul) || ((Data + DataLen) > 0x100000000ul))) {\r
48555339
FT
1453 return EFI_INVALID_PARAMETER;\r
1454 }\r
1455 //\r
b5547b9c 1456 // Check address field alignment\r
48555339 1457 //\r
690d60c0 1458 if (Trb->Mode != SdMmcAdma32bMode) {\r
b5547b9c
AS
1459 //\r
1460 // Address field shall be set on 64-bit boundary (Lower 3-bit is always set to 0)\r
1461 //\r
1462 if ((Data & (BIT0 | BIT1 | BIT2)) != 0) {\r
1463 DEBUG ((DEBUG_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 8 bytes boundary!\n", Data));\r
1464 }\r
1465 } else {\r
1466 //\r
1467 // Address field shall be set on 32-bit boundary (Lower 2-bit is always set to 0)\r
1468 //\r
1469 if ((Data & (BIT0 | BIT1)) != 0) {\r
1470 DEBUG ((DEBUG_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 4 bytes boundary!\n", Data));\r
1471 }\r
1472 }\r
690d60c0
AS
1473\r
1474 //\r
1475 // Configure 64b ADMA.\r
b5547b9c 1476 //\r
690d60c0
AS
1477 if (Trb->Mode == SdMmcAdma64bV3Mode) {\r
1478 DescSize = sizeof (SD_MMC_HC_ADMA_64_V3_DESC_LINE);\r
1479 }else if (Trb->Mode == SdMmcAdma64bV4Mode) {\r
1480 DescSize = sizeof (SD_MMC_HC_ADMA_64_V4_DESC_LINE);\r
1481 }\r
b5547b9c 1482 //\r
690d60c0
AS
1483 // Configure 26b data length.\r
1484 //\r
1485 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
b5547b9c 1486 AdmaMaxDataPerLine = ADMA_MAX_DATA_PER_LINE_26B;\r
48555339
FT
1487 }\r
1488\r
b5547b9c
AS
1489 Entries = DivU64x32 ((DataLen + AdmaMaxDataPerLine - 1), AdmaMaxDataPerLine);\r
1490 TableSize = (UINTN)MultU64x32 (Entries, DescSize);\r
48555339
FT
1491 Trb->AdmaPages = (UINT32)EFI_SIZE_TO_PAGES (TableSize);\r
1492 Status = PciIo->AllocateBuffer (\r
1493 PciIo,\r
1494 AllocateAnyPages,\r
1495 EfiBootServicesData,\r
1496 EFI_SIZE_TO_PAGES (TableSize),\r
b5547b9c 1497 (VOID **)&AdmaDesc,\r
48555339
FT
1498 0\r
1499 );\r
1500 if (EFI_ERROR (Status)) {\r
1501 return EFI_OUT_OF_RESOURCES;\r
1502 }\r
b5547b9c 1503 ZeroMem (AdmaDesc, TableSize);\r
48555339
FT
1504 Bytes = TableSize;\r
1505 Status = PciIo->Map (\r
1506 PciIo,\r
1507 EfiPciIoOperationBusMasterCommonBuffer,\r
b5547b9c 1508 AdmaDesc,\r
48555339
FT
1509 &Bytes,\r
1510 &Trb->AdmaDescPhy,\r
1511 &Trb->AdmaMap\r
1512 );\r
1513\r
1514 if (EFI_ERROR (Status) || (Bytes != TableSize)) {\r
1515 //\r
1516 // Map error or unable to map the whole RFis buffer into a contiguous region.\r
1517 //\r
1518 PciIo->FreeBuffer (\r
1519 PciIo,\r
1520 EFI_SIZE_TO_PAGES (TableSize),\r
b5547b9c 1521 AdmaDesc\r
48555339
FT
1522 );\r
1523 return EFI_OUT_OF_RESOURCES;\r
1524 }\r
1525\r
690d60c0 1526 if ((Trb->Mode == SdMmcAdma32bMode) &&\r
b5547b9c 1527 (UINT64)(UINTN)Trb->AdmaDescPhy > 0x100000000ul) {\r
48555339
FT
1528 //\r
1529 // The ADMA doesn't support 64bit addressing.\r
1530 //\r
1531 PciIo->Unmap (\r
1532 PciIo,\r
1533 Trb->AdmaMap\r
1534 );\r
1535 PciIo->FreeBuffer (\r
1536 PciIo,\r
1537 EFI_SIZE_TO_PAGES (TableSize),\r
b5547b9c 1538 AdmaDesc\r
48555339
FT
1539 );\r
1540 return EFI_DEVICE_ERROR;\r
1541 }\r
1542\r
1543 Remaining = DataLen;\r
b5547b9c 1544 Address = Data;\r
690d60c0 1545 if (Trb->Mode == SdMmcAdma32bMode) {\r
b5547b9c 1546 Trb->Adma32Desc = AdmaDesc;\r
690d60c0
AS
1547 } else if (Trb->Mode == SdMmcAdma64bV3Mode) {\r
1548 Trb->Adma64V3Desc = AdmaDesc;\r
b5547b9c 1549 } else {\r
690d60c0 1550 Trb->Adma64V4Desc = AdmaDesc;\r
b5547b9c 1551 }\r
690d60c0 1552\r
48555339 1553 for (Index = 0; Index < Entries; Index++) {\r
690d60c0 1554 if (Trb->Mode == SdMmcAdma32bMode) {\r
b5547b9c
AS
1555 if (Remaining <= AdmaMaxDataPerLine) {\r
1556 Trb->Adma32Desc[Index].Valid = 1;\r
1557 Trb->Adma32Desc[Index].Act = 2;\r
690d60c0 1558 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
46f4c967 1559 Trb->Adma32Desc[Index].UpperLength = (UINT16)RShiftU64 (Remaining, 16);\r
b5547b9c
AS
1560 }\r
1561 Trb->Adma32Desc[Index].LowerLength = (UINT16)(Remaining & MAX_UINT16);\r
1562 Trb->Adma32Desc[Index].Address = (UINT32)Address;\r
1563 break;\r
1564 } else {\r
1565 Trb->Adma32Desc[Index].Valid = 1;\r
1566 Trb->Adma32Desc[Index].Act = 2;\r
690d60c0 1567 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
b5547b9c
AS
1568 Trb->Adma32Desc[Index].UpperLength = 0;\r
1569 }\r
1570 Trb->Adma32Desc[Index].LowerLength = 0;\r
1571 Trb->Adma32Desc[Index].Address = (UINT32)Address;\r
1572 }\r
690d60c0
AS
1573 } else if (Trb->Mode == SdMmcAdma64bV3Mode) {\r
1574 if (Remaining <= AdmaMaxDataPerLine) {\r
1575 Trb->Adma64V3Desc[Index].Valid = 1;\r
1576 Trb->Adma64V3Desc[Index].Act = 2;\r
1577 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
1578 Trb->Adma64V3Desc[Index].UpperLength = (UINT16)RShiftU64 (Remaining, 16);\r
1579 }\r
1580 Trb->Adma64V3Desc[Index].LowerLength = (UINT16)(Remaining & MAX_UINT16);\r
1581 Trb->Adma64V3Desc[Index].LowerAddress = (UINT32)Address;\r
1582 Trb->Adma64V3Desc[Index].UpperAddress = (UINT32)RShiftU64 (Address, 32);\r
1583 break;\r
1584 } else {\r
1585 Trb->Adma64V3Desc[Index].Valid = 1;\r
1586 Trb->Adma64V3Desc[Index].Act = 2;\r
1587 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
1588 Trb->Adma64V3Desc[Index].UpperLength = 0;\r
1589 }\r
1590 Trb->Adma64V3Desc[Index].LowerLength = 0;\r
1591 Trb->Adma64V3Desc[Index].LowerAddress = (UINT32)Address;\r
1592 Trb->Adma64V3Desc[Index].UpperAddress = (UINT32)RShiftU64 (Address, 32);\r
1593 }\r
48555339 1594 } else {\r
b5547b9c 1595 if (Remaining <= AdmaMaxDataPerLine) {\r
690d60c0
AS
1596 Trb->Adma64V4Desc[Index].Valid = 1;\r
1597 Trb->Adma64V4Desc[Index].Act = 2;\r
1598 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
1599 Trb->Adma64V4Desc[Index].UpperLength = (UINT16)RShiftU64 (Remaining, 16);\r
b5547b9c 1600 }\r
690d60c0
AS
1601 Trb->Adma64V4Desc[Index].LowerLength = (UINT16)(Remaining & MAX_UINT16);\r
1602 Trb->Adma64V4Desc[Index].LowerAddress = (UINT32)Address;\r
1603 Trb->Adma64V4Desc[Index].UpperAddress = (UINT32)RShiftU64 (Address, 32);\r
b5547b9c
AS
1604 break;\r
1605 } else {\r
690d60c0
AS
1606 Trb->Adma64V4Desc[Index].Valid = 1;\r
1607 Trb->Adma64V4Desc[Index].Act = 2;\r
1608 if (Trb->AdmaLengthMode == SdMmcAdmaLen26b) {\r
1609 Trb->Adma64V4Desc[Index].UpperLength = 0;\r
b5547b9c 1610 }\r
690d60c0
AS
1611 Trb->Adma64V4Desc[Index].LowerLength = 0;\r
1612 Trb->Adma64V4Desc[Index].LowerAddress = (UINT32)Address;\r
1613 Trb->Adma64V4Desc[Index].UpperAddress = (UINT32)RShiftU64 (Address, 32);\r
b5547b9c 1614 }\r
48555339
FT
1615 }\r
1616\r
b5547b9c
AS
1617 Remaining -= AdmaMaxDataPerLine;\r
1618 Address += AdmaMaxDataPerLine;\r
48555339
FT
1619 }\r
1620\r
1621 //\r
1622 // Set the last descriptor line as end of descriptor table\r
1623 //\r
690d60c0
AS
1624 if (Trb->Mode == SdMmcAdma32bMode) {\r
1625 Trb->Adma32Desc[Index].End = 1;\r
1626 } else if (Trb->Mode == SdMmcAdma64bV3Mode) {\r
1627 Trb->Adma64V3Desc[Index].End = 1;\r
1628 } else {\r
1629 Trb->Adma64V4Desc[Index].End = 1;\r
1630 }\r
48555339
FT
1631 return EFI_SUCCESS;\r
1632}\r
1633\r
1634/**\r
1635 Create a new TRB for the SD/MMC cmd request.\r
1636\r
1637 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1638 @param[in] Slot The slot number of the SD card to send the command to.\r
1639 @param[in] Packet A pointer to the SD command data structure.\r
1640 @param[in] Event If Event is NULL, blocking I/O is performed. If Event is\r
1641 not NULL, then nonblocking I/O is performed, and Event\r
1642 will be signaled when the Packet completes.\r
1643\r
1644 @return Created Trb or NULL.\r
1645\r
1646**/\r
1647SD_MMC_HC_TRB *\r
1648SdMmcCreateTrb (\r
1649 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1650 IN UINT8 Slot,\r
1651 IN EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet,\r
1652 IN EFI_EVENT Event\r
1653 )\r
1654{\r
1655 SD_MMC_HC_TRB *Trb;\r
1656 EFI_STATUS Status;\r
1657 EFI_TPL OldTpl;\r
1658 EFI_PCI_IO_PROTOCOL_OPERATION Flag;\r
1659 EFI_PCI_IO_PROTOCOL *PciIo;\r
1660 UINTN MapLength;\r
1661\r
1662 Trb = AllocateZeroPool (sizeof (SD_MMC_HC_TRB));\r
1663 if (Trb == NULL) {\r
1664 return NULL;\r
1665 }\r
1666\r
1667 Trb->Signature = SD_MMC_HC_TRB_SIG;\r
1668 Trb->Slot = Slot;\r
1669 Trb->BlockSize = 0x200;\r
1670 Trb->Packet = Packet;\r
1671 Trb->Event = Event;\r
1672 Trb->Started = FALSE;\r
1673 Trb->Timeout = Packet->Timeout;\r
1674 Trb->Private = Private;\r
1675\r
1676 if ((Packet->InTransferLength != 0) && (Packet->InDataBuffer != NULL)) {\r
1677 Trb->Data = Packet->InDataBuffer;\r
1678 Trb->DataLen = Packet->InTransferLength;\r
1679 Trb->Read = TRUE;\r
1680 } else if ((Packet->OutTransferLength != 0) && (Packet->OutDataBuffer != NULL)) {\r
1681 Trb->Data = Packet->OutDataBuffer;\r
1682 Trb->DataLen = Packet->OutTransferLength;\r
1683 Trb->Read = FALSE;\r
1684 } else if ((Packet->InTransferLength == 0) && (Packet->OutTransferLength == 0)) {\r
1685 Trb->Data = NULL;\r
1686 Trb->DataLen = 0;\r
1687 } else {\r
1688 goto Error;\r
1689 }\r
1690\r
54228046 1691 if ((Trb->DataLen != 0) && (Trb->DataLen < Trb->BlockSize)) {\r
e7e89b08
FT
1692 Trb->BlockSize = (UINT16)Trb->DataLen;\r
1693 }\r
1694\r
1695 if (((Private->Slot[Trb->Slot].CardType == EmmcCardType) &&\r
1696 (Packet->SdMmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK)) ||\r
1697 ((Private->Slot[Trb->Slot].CardType == SdCardType) &&\r
1698 (Packet->SdMmcCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK))) {\r
1699 Trb->Mode = SdMmcPioMode;\r
48555339 1700 } else {\r
e7e89b08
FT
1701 if (Trb->Read) {\r
1702 Flag = EfiPciIoOperationBusMasterWrite;\r
1703 } else {\r
1704 Flag = EfiPciIoOperationBusMasterRead;\r
48555339 1705 }\r
48555339 1706\r
e7e89b08
FT
1707 PciIo = Private->PciIo;\r
1708 if (Trb->DataLen != 0) {\r
1709 MapLength = Trb->DataLen;\r
1710 Status = PciIo->Map (\r
1711 PciIo,\r
1712 Flag,\r
1713 Trb->Data,\r
1714 &MapLength,\r
1715 &Trb->DataPhy,\r
1716 &Trb->DataMap\r
1717 );\r
1718 if (EFI_ERROR (Status) || (Trb->DataLen != MapLength)) {\r
1719 Status = EFI_BAD_BUFFER_SIZE;\r
1720 goto Error;\r
1721 }\r
48555339 1722 }\r
48555339 1723\r
e7e89b08
FT
1724 if (Trb->DataLen == 0) {\r
1725 Trb->Mode = SdMmcNoData;\r
1726 } else if (Private->Capability[Slot].Adma2 != 0) {\r
690d60c0
AS
1727 Trb->Mode = SdMmcAdma32bMode;\r
1728 Trb->AdmaLengthMode = SdMmcAdmaLen16b;\r
1729 if ((Private->ControllerVersion[Slot] == SD_MMC_HC_CTRL_VER_300) &&\r
1730 (Private->Capability[Slot].SysBus64V3 == 1)) {\r
1731 Trb->Mode = SdMmcAdma64bV3Mode;\r
1732 } else if (((Private->ControllerVersion[Slot] == SD_MMC_HC_CTRL_VER_400) &&\r
1733 (Private->Capability[Slot].SysBus64V3 == 1)) ||\r
1734 ((Private->ControllerVersion[Slot] >= SD_MMC_HC_CTRL_VER_410) &&\r
1735 (Private->Capability[Slot].SysBus64V4 == 1))) {\r
1736 Trb->Mode = SdMmcAdma64bV4Mode;\r
1737 }\r
1738 if (Private->ControllerVersion[Slot] >= SD_MMC_HC_CTRL_VER_410) {\r
1739 Trb->AdmaLengthMode = SdMmcAdmaLen26b;\r
1740 }\r
b5547b9c 1741 Status = BuildAdmaDescTable (Trb, Private->ControllerVersion[Slot]);\r
e7e89b08
FT
1742 if (EFI_ERROR (Status)) {\r
1743 PciIo->Unmap (PciIo, Trb->DataMap);\r
1744 goto Error;\r
1745 }\r
1746 } else if (Private->Capability[Slot].Sdma != 0) {\r
1747 Trb->Mode = SdMmcSdmaMode;\r
1748 } else {\r
1749 Trb->Mode = SdMmcPioMode;\r
48555339 1750 }\r
48555339
FT
1751 }\r
1752\r
1753 if (Event != NULL) {\r
3b1d8241 1754 OldTpl = gBS->RaiseTPL (TPL_NOTIFY);\r
48555339
FT
1755 InsertTailList (&Private->Queue, &Trb->TrbList);\r
1756 gBS->RestoreTPL (OldTpl);\r
1757 }\r
1758\r
1759 return Trb;\r
1760\r
1761Error:\r
1762 SdMmcFreeTrb (Trb);\r
1763 return NULL;\r
1764}\r
1765\r
1766/**\r
1767 Free the resource used by the TRB.\r
1768\r
1769 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1770\r
1771**/\r
1772VOID\r
1773SdMmcFreeTrb (\r
1774 IN SD_MMC_HC_TRB *Trb\r
1775 )\r
1776{\r
1777 EFI_PCI_IO_PROTOCOL *PciIo;\r
1778\r
1779 PciIo = Trb->Private->PciIo;\r
1780\r
1781 if (Trb->AdmaMap != NULL) {\r
1782 PciIo->Unmap (\r
1783 PciIo,\r
1784 Trb->AdmaMap\r
1785 );\r
1786 }\r
b5547b9c
AS
1787 if (Trb->Adma32Desc != NULL) {\r
1788 PciIo->FreeBuffer (\r
1789 PciIo,\r
1790 Trb->AdmaPages,\r
1791 Trb->Adma32Desc\r
1792 );\r
1793 }\r
690d60c0 1794 if (Trb->Adma64V3Desc != NULL) {\r
48555339
FT
1795 PciIo->FreeBuffer (\r
1796 PciIo,\r
1797 Trb->AdmaPages,\r
690d60c0
AS
1798 Trb->Adma64V3Desc\r
1799 );\r
1800 }\r
1801 if (Trb->Adma64V4Desc != NULL) {\r
1802 PciIo->FreeBuffer (\r
1803 PciIo,\r
1804 Trb->AdmaPages,\r
1805 Trb->Adma64V4Desc\r
48555339
FT
1806 );\r
1807 }\r
1808 if (Trb->DataMap != NULL) {\r
1809 PciIo->Unmap (\r
1810 PciIo,\r
1811 Trb->DataMap\r
1812 );\r
1813 }\r
1814 FreePool (Trb);\r
1815 return;\r
1816}\r
1817\r
1818/**\r
1819 Check if the env is ready for execute specified TRB.\r
1820\r
1821 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1822 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1823\r
1824 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1825 @retval EFI_NOT_READY The env is not ready for TRB execution.\r
1826 @retval Others Some erros happen.\r
1827\r
1828**/\r
1829EFI_STATUS\r
1830SdMmcCheckTrbEnv (\r
1831 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1832 IN SD_MMC_HC_TRB *Trb\r
1833 )\r
1834{\r
1835 EFI_STATUS Status;\r
1836 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1837 EFI_PCI_IO_PROTOCOL *PciIo;\r
1838 UINT32 PresentState;\r
1839\r
1840 Packet = Trb->Packet;\r
1841\r
1842 if ((Packet->SdMmcCmdBlk->CommandType == SdMmcCommandTypeAdtc) ||\r
1843 (Packet->SdMmcCmdBlk->ResponseType == SdMmcResponseTypeR1b) ||\r
1844 (Packet->SdMmcCmdBlk->ResponseType == SdMmcResponseTypeR5b)) {\r
1845 //\r
1846 // Wait Command Inhibit (CMD) and Command Inhibit (DAT) in\r
1847 // the Present State register to be 0\r
1848 //\r
1849 PresentState = BIT0 | BIT1;\r
48555339
FT
1850 } else {\r
1851 //\r
1852 // Wait Command Inhibit (CMD) in the Present State register\r
1853 // to be 0\r
1854 //\r
1855 PresentState = BIT0;\r
1856 }\r
1857\r
1858 PciIo = Private->PciIo;\r
1859 Status = SdMmcHcCheckMmioSet (\r
1860 PciIo,\r
1861 Trb->Slot,\r
1862 SD_MMC_HC_PRESENT_STATE,\r
1863 sizeof (PresentState),\r
1864 PresentState,\r
1865 0\r
1866 );\r
1867\r
1868 return Status;\r
1869}\r
1870\r
1871/**\r
1872 Wait for the env to be ready for execute specified TRB.\r
1873\r
1874 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1875 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1876\r
1877 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1878 @retval EFI_TIMEOUT The env is not ready for TRB execution in time.\r
1879 @retval Others Some erros happen.\r
1880\r
1881**/\r
1882EFI_STATUS\r
1883SdMmcWaitTrbEnv (\r
1884 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1885 IN SD_MMC_HC_TRB *Trb\r
1886 )\r
1887{\r
1888 EFI_STATUS Status;\r
1889 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1890 UINT64 Timeout;\r
1891 BOOLEAN InfiniteWait;\r
1892\r
1893 //\r
1894 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1895 //\r
1896 Packet = Trb->Packet;\r
1897 Timeout = Packet->Timeout;\r
1898 if (Timeout == 0) {\r
1899 InfiniteWait = TRUE;\r
1900 } else {\r
1901 InfiniteWait = FALSE;\r
1902 }\r
1903\r
1904 while (InfiniteWait || (Timeout > 0)) {\r
1905 //\r
1906 // Check Trb execution result by reading Normal Interrupt Status register.\r
1907 //\r
1908 Status = SdMmcCheckTrbEnv (Private, Trb);\r
1909 if (Status != EFI_NOT_READY) {\r
1910 return Status;\r
1911 }\r
1912 //\r
1913 // Stall for 1 microsecond.\r
1914 //\r
1915 gBS->Stall (1);\r
1916\r
1917 Timeout--;\r
1918 }\r
1919\r
1920 return EFI_TIMEOUT;\r
1921}\r
1922\r
1923/**\r
1924 Execute the specified TRB.\r
1925\r
1926 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
1927 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
1928\r
1929 @retval EFI_SUCCESS The TRB is sent to host controller successfully.\r
1930 @retval Others Some erros happen when sending this request to the host controller.\r
1931\r
1932**/\r
1933EFI_STATUS\r
1934SdMmcExecTrb (\r
1935 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
1936 IN SD_MMC_HC_TRB *Trb\r
1937 )\r
1938{\r
1939 EFI_STATUS Status;\r
1940 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
1941 EFI_PCI_IO_PROTOCOL *PciIo;\r
1942 UINT16 Cmd;\r
1943 UINT16 IntStatus;\r
1944 UINT32 Argument;\r
b5547b9c 1945 UINT32 BlkCount;\r
48555339
FT
1946 UINT16 BlkSize;\r
1947 UINT16 TransMode;\r
1948 UINT8 HostCtrl1;\r
b5547b9c 1949 UINT64 SdmaAddr;\r
48555339 1950 UINT64 AdmaAddr;\r
b5547b9c
AS
1951 BOOLEAN AddressingMode64;\r
1952\r
1953 AddressingMode64 = FALSE;\r
48555339
FT
1954\r
1955 Packet = Trb->Packet;\r
1956 PciIo = Trb->Private->PciIo;\r
1957 //\r
1958 // Clear all bits in Error Interrupt Status Register\r
1959 //\r
1960 IntStatus = 0xFFFF;\r
1961 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ERR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1962 if (EFI_ERROR (Status)) {\r
1963 return Status;\r
1964 }\r
1965 //\r
1966 // Clear all bits in Normal Interrupt Status Register excepts for Card Removal & Card Insertion bits.\r
1967 //\r
1968 IntStatus = 0xFF3F;\r
1969 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1970 if (EFI_ERROR (Status)) {\r
1971 return Status;\r
1972 }\r
690d60c0
AS
1973\r
1974 if (Private->ControllerVersion[Trb->Slot] >= SD_MMC_HC_CTRL_VER_400) {\r
1975 Status = SdMmcHcCheckMmioSet(PciIo, Trb->Slot, SD_MMC_HC_HOST_CTRL2, sizeof(UINT16),\r
1976 SD_MMC_HC_64_ADDR_EN, SD_MMC_HC_64_ADDR_EN);\r
1977 if (!EFI_ERROR (Status)) {\r
1978 AddressingMode64 = TRUE;\r
1979 }\r
1980 }\r
1981\r
48555339
FT
1982 //\r
1983 // Set Host Control 1 register DMA Select field\r
1984 //\r
690d60c0
AS
1985 if ((Trb->Mode == SdMmcAdma32bMode) ||\r
1986 (Trb->Mode == SdMmcAdma64bV4Mode)) {\r
48555339
FT
1987 HostCtrl1 = BIT4;\r
1988 Status = SdMmcHcOrMmio (PciIo, Trb->Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1989 if (EFI_ERROR (Status)) {\r
1990 return Status;\r
1991 }\r
690d60c0
AS
1992 } else if (Trb->Mode == SdMmcAdma64bV3Mode) {\r
1993 HostCtrl1 = BIT4|BIT3;\r
1994 Status = SdMmcHcOrMmio (PciIo, Trb->Slot, SD_MMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1995 if (EFI_ERROR (Status)) {\r
1996 return Status;\r
1997 }\r
48555339
FT
1998 }\r
1999\r
2000 SdMmcHcLedOnOff (PciIo, Trb->Slot, TRUE);\r
2001\r
2002 if (Trb->Mode == SdMmcSdmaMode) {\r
b5547b9c
AS
2003 if ((!AddressingMode64) &&\r
2004 ((UINT64)(UINTN)Trb->DataPhy >= 0x100000000ul)) {\r
48555339
FT
2005 return EFI_INVALID_PARAMETER;\r
2006 }\r
2007\r
b5547b9c
AS
2008 SdmaAddr = (UINT64)(UINTN)Trb->DataPhy;\r
2009\r
2010 if (Private->ControllerVersion[Trb->Slot] >= SD_MMC_HC_CTRL_VER_400) {\r
2011 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ADMA_SYS_ADDR, FALSE, sizeof (UINT64), &SdmaAddr);\r
2012 } else {\r
2013 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_SDMA_ADDR, FALSE, sizeof (UINT32), &SdmaAddr);\r
2014 }\r
2015\r
48555339
FT
2016 if (EFI_ERROR (Status)) {\r
2017 return Status;\r
2018 }\r
690d60c0
AS
2019 } else if ((Trb->Mode == SdMmcAdma32bMode) ||\r
2020 (Trb->Mode == SdMmcAdma64bV3Mode) ||\r
2021 (Trb->Mode == SdMmcAdma64bV4Mode)) {\r
48555339
FT
2022 AdmaAddr = (UINT64)(UINTN)Trb->AdmaDescPhy;\r
2023 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ADMA_SYS_ADDR, FALSE, sizeof (AdmaAddr), &AdmaAddr);\r
2024 if (EFI_ERROR (Status)) {\r
2025 return Status;\r
2026 }\r
2027 }\r
2028\r
2029 BlkSize = Trb->BlockSize;\r
2030 if (Trb->Mode == SdMmcSdmaMode) {\r
2031 //\r
2032 // Set SDMA boundary to be 512K bytes.\r
2033 //\r
2034 BlkSize |= 0x7000;\r
2035 }\r
2036\r
2037 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_BLK_SIZE, FALSE, sizeof (BlkSize), &BlkSize);\r
2038 if (EFI_ERROR (Status)) {\r
2039 return Status;\r
2040 }\r
2041\r
e7e89b08
FT
2042 BlkCount = 0;\r
2043 if (Trb->Mode != SdMmcNoData) {\r
2044 //\r
2045 // Calcuate Block Count.\r
2046 //\r
b5547b9c
AS
2047 BlkCount = (Trb->DataLen / Trb->BlockSize);\r
2048 }\r
2049 if (Private->ControllerVersion[Trb->Slot] >= SD_MMC_HC_CTRL_VER_410) {\r
2050 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_SDMA_ADDR, FALSE, sizeof (UINT32), &BlkCount);\r
2051 } else {\r
2052 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_BLK_COUNT, FALSE, sizeof (UINT16), &BlkCount);\r
e7e89b08 2053 }\r
48555339
FT
2054 if (EFI_ERROR (Status)) {\r
2055 return Status;\r
2056 }\r
2057\r
2058 Argument = Packet->SdMmcCmdBlk->CommandArgument;\r
2059 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_ARG1, FALSE, sizeof (Argument), &Argument);\r
2060 if (EFI_ERROR (Status)) {\r
2061 return Status;\r
2062 }\r
2063\r
2064 TransMode = 0;\r
2065 if (Trb->Mode != SdMmcNoData) {\r
2066 if (Trb->Mode != SdMmcPioMode) {\r
2067 TransMode |= BIT0;\r
2068 }\r
2069 if (Trb->Read) {\r
2070 TransMode |= BIT4;\r
2071 }\r
e7e89b08 2072 if (BlkCount > 1) {\r
48555339
FT
2073 TransMode |= BIT5 | BIT1;\r
2074 }\r
2075 //\r
2076 // Only SD memory card needs to use AUTO CMD12 feature.\r
2077 //\r
2078 if (Private->Slot[Trb->Slot].CardType == SdCardType) {\r
2079 if (BlkCount > 1) {\r
2080 TransMode |= BIT2;\r
2081 }\r
2082 }\r
2083 }\r
2084\r
2085 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_TRANS_MOD, FALSE, sizeof (TransMode), &TransMode);\r
2086 if (EFI_ERROR (Status)) {\r
2087 return Status;\r
2088 }\r
2089\r
2090 Cmd = (UINT16)LShiftU64(Packet->SdMmcCmdBlk->CommandIndex, 8);\r
2091 if (Packet->SdMmcCmdBlk->CommandType == SdMmcCommandTypeAdtc) {\r
2092 Cmd |= BIT5;\r
2093 }\r
2094 //\r
2095 // Convert ResponseType to value\r
2096 //\r
2097 if (Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeBc) {\r
2098 switch (Packet->SdMmcCmdBlk->ResponseType) {\r
2099 case SdMmcResponseTypeR1:\r
2100 case SdMmcResponseTypeR5:\r
2101 case SdMmcResponseTypeR6:\r
2102 case SdMmcResponseTypeR7:\r
2103 Cmd |= (BIT1 | BIT3 | BIT4);\r
2104 break;\r
2105 case SdMmcResponseTypeR2:\r
2106 Cmd |= (BIT0 | BIT3);\r
2107 break;\r
2108 case SdMmcResponseTypeR3:\r
2109 case SdMmcResponseTypeR4:\r
2110 Cmd |= BIT1;\r
2111 break;\r
2112 case SdMmcResponseTypeR1b:\r
2113 case SdMmcResponseTypeR5b:\r
2114 Cmd |= (BIT0 | BIT1 | BIT3 | BIT4);\r
2115 break;\r
2116 default:\r
2117 ASSERT (FALSE);\r
2118 break;\r
2119 }\r
2120 }\r
2121 //\r
2122 // Execute cmd\r
2123 //\r
2124 Status = SdMmcHcRwMmio (PciIo, Trb->Slot, SD_MMC_HC_COMMAND, FALSE, sizeof (Cmd), &Cmd);\r
2125 return Status;\r
2126}\r
2127\r
2128/**\r
2129 Check the TRB execution result.\r
2130\r
2131 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
2132 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
2133\r
2134 @retval EFI_SUCCESS The TRB is executed successfully.\r
2135 @retval EFI_NOT_READY The TRB is not completed for execution.\r
2136 @retval Others Some erros happen when executing this request.\r
2137\r
2138**/\r
2139EFI_STATUS\r
2140SdMmcCheckTrbResult (\r
2141 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
2142 IN SD_MMC_HC_TRB *Trb\r
2143 )\r
2144{\r
2145 EFI_STATUS Status;\r
2146 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
2147 UINT16 IntStatus;\r
2148 UINT32 Response[4];\r
b5547b9c 2149 UINT64 SdmaAddr;\r
48555339
FT
2150 UINT8 Index;\r
2151 UINT8 SwReset;\r
e7e89b08 2152 UINT32 PioLength;\r
48555339
FT
2153\r
2154 SwReset = 0;\r
2155 Packet = Trb->Packet;\r
2156 //\r
2157 // Check Trb execution result by reading Normal Interrupt Status register.\r
2158 //\r
2159 Status = SdMmcHcRwMmio (\r
2160 Private->PciIo,\r
2161 Trb->Slot,\r
2162 SD_MMC_HC_NOR_INT_STS,\r
2163 TRUE,\r
2164 sizeof (IntStatus),\r
2165 &IntStatus\r
2166 );\r
2167 if (EFI_ERROR (Status)) {\r
2168 goto Done;\r
2169 }\r
2170 //\r
2171 // Check Transfer Complete bit is set or not.\r
2172 //\r
2173 if ((IntStatus & BIT1) == BIT1) {\r
2174 if ((IntStatus & BIT15) == BIT15) {\r
2175 //\r
2176 // Read Error Interrupt Status register to check if the error is\r
2177 // Data Timeout Error.\r
2178 // If yes, treat it as success as Transfer Complete has higher\r
2179 // priority than Data Timeout Error.\r
2180 //\r
2181 Status = SdMmcHcRwMmio (\r
2182 Private->PciIo,\r
2183 Trb->Slot,\r
2184 SD_MMC_HC_ERR_INT_STS,\r
2185 TRUE,\r
2186 sizeof (IntStatus),\r
2187 &IntStatus\r
2188 );\r
2189 if (!EFI_ERROR (Status)) {\r
2190 if ((IntStatus & BIT4) == BIT4) {\r
2191 Status = EFI_SUCCESS;\r
2192 } else {\r
2193 Status = EFI_DEVICE_ERROR;\r
2194 }\r
2195 }\r
2196 }\r
2197\r
2198 goto Done;\r
2199 }\r
2200 //\r
2201 // Check if there is a error happened during cmd execution.\r
2202 // If yes, then do error recovery procedure to follow SD Host Controller\r
2203 // Simplified Spec 3.0 section 3.10.1.\r
2204 //\r
2205 if ((IntStatus & BIT15) == BIT15) {\r
2206 Status = SdMmcHcRwMmio (\r
2207 Private->PciIo,\r
2208 Trb->Slot,\r
2209 SD_MMC_HC_ERR_INT_STS,\r
2210 TRUE,\r
2211 sizeof (IntStatus),\r
2212 &IntStatus\r
2213 );\r
2214 if (EFI_ERROR (Status)) {\r
2215 goto Done;\r
2216 }\r
2217 if ((IntStatus & 0x0F) != 0) {\r
2218 SwReset |= BIT1;\r
2219 }\r
2220 if ((IntStatus & 0xF0) != 0) {\r
2221 SwReset |= BIT2;\r
2222 }\r
2223\r
2224 Status = SdMmcHcRwMmio (\r
2225 Private->PciIo,\r
2226 Trb->Slot,\r
2227 SD_MMC_HC_SW_RST,\r
2228 FALSE,\r
2229 sizeof (SwReset),\r
2230 &SwReset\r
2231 );\r
2232 if (EFI_ERROR (Status)) {\r
2233 goto Done;\r
2234 }\r
2235 Status = SdMmcHcWaitMmioSet (\r
2236 Private->PciIo,\r
2237 Trb->Slot,\r
2238 SD_MMC_HC_SW_RST,\r
2239 sizeof (SwReset),\r
2240 0xFF,\r
2241 0,\r
2242 SD_MMC_HC_GENERIC_TIMEOUT\r
2243 );\r
2244 if (EFI_ERROR (Status)) {\r
2245 goto Done;\r
2246 }\r
2247\r
2248 Status = EFI_DEVICE_ERROR;\r
2249 goto Done;\r
2250 }\r
2251 //\r
2252 // Check if DMA interrupt is signalled for the SDMA transfer.\r
2253 //\r
2254 if ((Trb->Mode == SdMmcSdmaMode) && ((IntStatus & BIT3) == BIT3)) {\r
2255 //\r
2256 // Clear DMA interrupt bit.\r
2257 //\r
2258 IntStatus = BIT3;\r
2259 Status = SdMmcHcRwMmio (\r
2260 Private->PciIo,\r
2261 Trb->Slot,\r
2262 SD_MMC_HC_NOR_INT_STS,\r
2263 FALSE,\r
2264 sizeof (IntStatus),\r
2265 &IntStatus\r
2266 );\r
2267 if (EFI_ERROR (Status)) {\r
2268 goto Done;\r
2269 }\r
2270 //\r
2271 // Update SDMA Address register.\r
2272 //\r
b5547b9c
AS
2273 SdmaAddr = SD_MMC_SDMA_ROUND_UP ((UINTN)Trb->DataPhy, SD_MMC_SDMA_BOUNDARY);\r
2274\r
2275 if (Private->ControllerVersion[Trb->Slot] >= SD_MMC_HC_CTRL_VER_400) {\r
2276 Status = SdMmcHcRwMmio (\r
2277 Private->PciIo,\r
2278 Trb->Slot,\r
2279 SD_MMC_HC_ADMA_SYS_ADDR,\r
2280 FALSE,\r
2281 sizeof (UINT64),\r
2282 &SdmaAddr\r
2283 );\r
2284 } else {\r
2285 Status = SdMmcHcRwMmio (\r
48555339
FT
2286 Private->PciIo,\r
2287 Trb->Slot,\r
2288 SD_MMC_HC_SDMA_ADDR,\r
2289 FALSE,\r
2290 sizeof (UINT32),\r
2291 &SdmaAddr\r
2292 );\r
b5547b9c
AS
2293 }\r
2294\r
48555339
FT
2295 if (EFI_ERROR (Status)) {\r
2296 goto Done;\r
2297 }\r
b5547b9c 2298 Trb->DataPhy = (UINT64)(UINTN)SdmaAddr;\r
48555339
FT
2299 }\r
2300\r
2301 if ((Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeAdtc) &&\r
2302 (Packet->SdMmcCmdBlk->ResponseType != SdMmcResponseTypeR1b) &&\r
2303 (Packet->SdMmcCmdBlk->ResponseType != SdMmcResponseTypeR5b)) {\r
2304 if ((IntStatus & BIT0) == BIT0) {\r
2305 Status = EFI_SUCCESS;\r
2306 goto Done;\r
2307 }\r
2308 }\r
2309\r
2310 if (((Private->Slot[Trb->Slot].CardType == EmmcCardType) &&\r
2311 (Packet->SdMmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK)) ||\r
2312 ((Private->Slot[Trb->Slot].CardType == SdCardType) &&\r
2313 (Packet->SdMmcCmdBlk->CommandIndex == SD_SEND_TUNING_BLOCK))) {\r
2314 //\r
e7e89b08
FT
2315 // When performing tuning procedure (Execute Tuning is set to 1) through PIO mode,\r
2316 // wait Buffer Read Ready bit of Normal Interrupt Status Register to be 1.\r
2317 // Refer to SD Host Controller Simplified Specification 3.0 figure 2-29 for details.\r
48555339 2318 //\r
e7e89b08
FT
2319 if ((IntStatus & BIT5) == BIT5) {\r
2320 //\r
2321 // Clear Buffer Read Ready interrupt at first.\r
2322 //\r
2323 IntStatus = BIT5;\r
2324 SdMmcHcRwMmio (Private->PciIo, Trb->Slot, SD_MMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
2325 //\r
2326 // Read data out from Buffer Port register\r
2327 //\r
2328 for (PioLength = 0; PioLength < Trb->DataLen; PioLength += 4) {\r
2329 SdMmcHcRwMmio (Private->PciIo, Trb->Slot, SD_MMC_HC_BUF_DAT_PORT, TRUE, 4, (UINT8*)Trb->Data + PioLength);\r
2330 }\r
2331 Status = EFI_SUCCESS;\r
2332 goto Done;\r
2333 }\r
48555339
FT
2334 }\r
2335\r
2336 Status = EFI_NOT_READY;\r
2337Done:\r
2338 //\r
2339 // Get response data when the cmd is executed successfully.\r
2340 //\r
2341 if (!EFI_ERROR (Status)) {\r
2342 if (Packet->SdMmcCmdBlk->CommandType != SdMmcCommandTypeBc) {\r
2343 for (Index = 0; Index < 4; Index++) {\r
2344 Status = SdMmcHcRwMmio (\r
2345 Private->PciIo,\r
2346 Trb->Slot,\r
2347 SD_MMC_HC_RESPONSE + Index * 4,\r
2348 TRUE,\r
2349 sizeof (UINT32),\r
2350 &Response[Index]\r
2351 );\r
2352 if (EFI_ERROR (Status)) {\r
2353 SdMmcHcLedOnOff (Private->PciIo, Trb->Slot, FALSE);\r
2354 return Status;\r
2355 }\r
2356 }\r
2357 CopyMem (Packet->SdMmcStatusBlk, Response, sizeof (Response));\r
2358 }\r
2359 }\r
2360\r
2361 if (Status != EFI_NOT_READY) {\r
2362 SdMmcHcLedOnOff (Private->PciIo, Trb->Slot, FALSE);\r
2363 }\r
2364\r
2365 return Status;\r
2366}\r
2367\r
2368/**\r
2369 Wait for the TRB execution result.\r
2370\r
2371 @param[in] Private A pointer to the SD_MMC_HC_PRIVATE_DATA instance.\r
2372 @param[in] Trb The pointer to the SD_MMC_HC_TRB instance.\r
2373\r
2374 @retval EFI_SUCCESS The TRB is executed successfully.\r
2375 @retval Others Some erros happen when executing this request.\r
2376\r
2377**/\r
2378EFI_STATUS\r
2379SdMmcWaitTrbResult (\r
2380 IN SD_MMC_HC_PRIVATE_DATA *Private,\r
2381 IN SD_MMC_HC_TRB *Trb\r
2382 )\r
2383{\r
2384 EFI_STATUS Status;\r
2385 EFI_SD_MMC_PASS_THRU_COMMAND_PACKET *Packet;\r
2386 UINT64 Timeout;\r
2387 BOOLEAN InfiniteWait;\r
2388\r
2389 Packet = Trb->Packet;\r
2390 //\r
2391 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
2392 //\r
2393 Timeout = Packet->Timeout;\r
2394 if (Timeout == 0) {\r
2395 InfiniteWait = TRUE;\r
2396 } else {\r
2397 InfiniteWait = FALSE;\r
2398 }\r
2399\r
2400 while (InfiniteWait || (Timeout > 0)) {\r
2401 //\r
2402 // Check Trb execution result by reading Normal Interrupt Status register.\r
2403 //\r
2404 Status = SdMmcCheckTrbResult (Private, Trb);\r
2405 if (Status != EFI_NOT_READY) {\r
2406 return Status;\r
2407 }\r
2408 //\r
2409 // Stall for 1 microsecond.\r
2410 //\r
2411 gBS->Stall (1);\r
2412\r
2413 Timeout--;\r
2414 }\r
2415\r
2416 return EFI_TIMEOUT;\r
2417}\r
2418\r